blob: 572cce47797c87b2be64fffccda1ff7068ca415b [file] [log] [blame]
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmorec97506a2014-02-27 20:32:43 -08004 Copyright(c) 1999 - 2014 Intel Corporation.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#include <linux/pci.h>
30#include <linux/delay.h>
31#include <linux/sched.h>
32
33#include "ixgbe.h"
34#include "ixgbe_phy.h"
Greg Rose096a58f2010-01-09 02:26:26 +000035#include "ixgbe_mbx.h"
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000036
37#define IXGBE_82599_MAX_TX_QUEUES 128
38#define IXGBE_82599_MAX_RX_QUEUES 128
39#define IXGBE_82599_RAR_ENTRIES 128
40#define IXGBE_82599_MC_TBL_SIZE 128
41#define IXGBE_82599_VFT_TBL_SIZE 128
John Fastabende09ad232011-04-04 04:29:41 +000042#define IXGBE_82599_RX_PB_SIZE 512
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000043
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000044static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
45static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
46static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
47static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
48 ixgbe_link_speed speed,
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000049 bool autoneg_wait_to_complete);
Don Skidmorecd7e1f02009-10-08 15:36:22 +000050static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
51 ixgbe_link_speed speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +000052 bool autoneg_wait_to_complete);
Jacob Kellerf4f10402013-06-25 07:59:23 +000053static void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw);
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000054static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
55 bool autoneg_wait_to_complete);
56static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000057 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000058 bool autoneg_wait_to_complete);
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000059static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
60 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000061 bool autoneg_wait_to_complete);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +000062static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw);
Don Skidmore8f583322013-07-27 06:25:38 +000063static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
64 u8 dev_addr, u8 *data);
65static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
66 u8 dev_addr, u8 data);
Don Skidmore429d6a32014-02-27 20:32:41 -080067static s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw);
68static bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000069
Don Skidmore0b2679d2013-02-21 03:00:04 +000070static bool ixgbe_mng_enabled(struct ixgbe_hw *hw)
71{
72 u32 fwsm, manc, factps;
73
74 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
75 if ((fwsm & IXGBE_FWSM_MODE_MASK) != IXGBE_FWSM_FW_MODE_PT)
76 return false;
77
78 manc = IXGBE_READ_REG(hw, IXGBE_MANC);
79 if (!(manc & IXGBE_MANC_RCV_TCO_EN))
80 return false;
81
82 factps = IXGBE_READ_REG(hw, IXGBE_FACTPS);
83 if (factps & IXGBE_FACTPS_MNGCG)
84 return false;
85
86 return true;
87}
88
Don Skidmore7b25cdb2009-08-25 04:47:32 +000089static void ixgbe_init_mac_link_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000090{
91 struct ixgbe_mac_info *mac = &hw->mac;
Don Skidmorec6ecf392010-12-03 03:31:51 +000092
Don Skidmore0b2679d2013-02-21 03:00:04 +000093 /* enable the laser control functions for SFP+ fiber
94 * and MNG not enabled
95 */
96 if ((mac->ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
97 !hw->mng_fw_enabled) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +000098 mac->ops.disable_tx_laser =
99 &ixgbe_disable_tx_laser_multispeed_fiber;
100 mac->ops.enable_tx_laser =
101 &ixgbe_enable_tx_laser_multispeed_fiber;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000102 mac->ops.flap_tx_laser = &ixgbe_flap_tx_laser_multispeed_fiber;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000103 } else {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000104 mac->ops.disable_tx_laser = NULL;
105 mac->ops.enable_tx_laser = NULL;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000106 mac->ops.flap_tx_laser = NULL;
Don Skidmorec6ecf392010-12-03 03:31:51 +0000107 }
108
109 if (hw->phy.multispeed_fiber) {
110 /* Set up dual speed SFP+ support */
111 mac->ops.setup_link = &ixgbe_setup_mac_link_multispeed_fiber;
112 } else {
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000113 if ((mac->ops.get_media_type(hw) ==
114 ixgbe_media_type_backplane) &&
115 (hw->phy.smart_speed == ixgbe_smart_speed_auto ||
Emil Tantilov0fa6d832011-03-18 08:18:32 +0000116 hw->phy.smart_speed == ixgbe_smart_speed_on) &&
117 !ixgbe_verify_lesm_fw_enabled_82599(hw))
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000118 mac->ops.setup_link = &ixgbe_setup_mac_link_smartspeed;
119 else
120 mac->ops.setup_link = &ixgbe_setup_mac_link_82599;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000121 }
122}
123
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000124static s32 ixgbe_setup_sfp_modules_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000125{
126 s32 ret_val = 0;
127 u16 list_offset, data_offset, data_value;
128
129 if (hw->phy.sfp_type != ixgbe_sfp_type_unknown) {
130 ixgbe_init_mac_link_ops_82599(hw);
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000131
132 hw->phy.ops.reset = NULL;
133
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000134 ret_val = ixgbe_get_sfp_init_sequence_offsets(hw, &list_offset,
135 &data_offset);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000136 if (ret_val != 0)
137 goto setup_sfp_out;
138
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000139 /* PHY config will finish before releasing the semaphore */
Don Skidmore5e655102011-02-25 01:58:04 +0000140 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
141 IXGBE_GSSR_MAC_CSR_SM);
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000142 if (ret_val != 0) {
143 ret_val = IXGBE_ERR_SWFW_SYNC;
144 goto setup_sfp_out;
145 }
146
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000147 if (hw->eeprom.ops.read(hw, ++data_offset, &data_value))
148 goto setup_sfp_err;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000149 while (data_value != 0xffff) {
150 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, data_value);
151 IXGBE_WRITE_FLUSH(hw);
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000152 if (hw->eeprom.ops.read(hw, ++data_offset, &data_value))
153 goto setup_sfp_err;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000154 }
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000155
156 /* Release the semaphore */
Emil Tantilov6d980c32011-04-13 04:56:15 +0000157 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
Don Skidmore032b4322011-03-18 09:32:53 +0000158 /*
159 * Delay obtaining semaphore again to allow FW access,
160 * semaphore_delay is in ms usleep_range needs us.
161 */
162 usleep_range(hw->eeprom.semaphore_delay * 1000,
163 hw->eeprom.semaphore_delay * 2000);
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000164
Don Skidmored7bbcd32012-10-24 06:19:01 +0000165 /* Restart DSP and set SFI mode */
Don Skidmore429d6a32014-02-27 20:32:41 -0800166 ret_val = hw->mac.ops.prot_autoc_write(hw,
167 hw->mac.orig_autoc | IXGBE_AUTOC_LMS_10G_SERIAL,
168 false);
Don Skidmored7bbcd32012-10-24 06:19:01 +0000169
170 if (ret_val) {
171 hw_dbg(hw, " sfp module setup not complete\n");
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000172 ret_val = IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
173 goto setup_sfp_out;
174 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000175 }
176
177setup_sfp_out:
178 return ret_val;
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000179
180setup_sfp_err:
181 /* Release the semaphore */
182 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
183 /* Delay obtaining semaphore again to allow FW access,
184 * semaphore_delay is in ms usleep_range needs us.
185 */
186 usleep_range(hw->eeprom.semaphore_delay * 1000,
187 hw->eeprom.semaphore_delay * 2000);
188 hw_err(hw, "eeprom read at offset %d failed\n", data_offset);
189 return IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000190}
191
Don Skidmore429d6a32014-02-27 20:32:41 -0800192/**
193 * prot_autoc_read_82599 - Hides MAC differences needed for AUTOC read
194 * @hw: pointer to hardware structure
195 * @locked: Return the if we locked for this read.
196 * @reg_val: Value we read from AUTOC
197 *
198 * For this part (82599) we need to wrap read-modify-writes with a possible
199 * FW/SW lock. It is assumed this lock will be freed with the next
200 * prot_autoc_write_82599(). Note, that locked can only be true in cases
201 * where this function doesn't return an error.
202 **/
203static s32 prot_autoc_read_82599(struct ixgbe_hw *hw, bool *locked,
204 u32 *reg_val)
205{
206 s32 ret_val;
207
208 *locked = false;
209 /* If LESM is on then we need to hold the SW/FW semaphore. */
210 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
211 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
212 IXGBE_GSSR_MAC_CSR_SM);
Don Skidmoref8cf7a02014-03-19 09:16:26 +0000213 if (ret_val)
Don Skidmore429d6a32014-02-27 20:32:41 -0800214 return IXGBE_ERR_SWFW_SYNC;
215
216 *locked = true;
217 }
218
219 *reg_val = IXGBE_READ_REG(hw, IXGBE_AUTOC);
220 return 0;
221}
222
223/**
224 * prot_autoc_write_82599 - Hides MAC differences needed for AUTOC write
225 * @hw: pointer to hardware structure
226 * @reg_val: value to write to AUTOC
227 * @locked: bool to indicate whether the SW/FW lock was already taken by
228 * previous proc_autoc_read_82599.
229 *
230 * This part (82599) may need to hold a the SW/FW lock around all writes to
231 * AUTOC. Likewise after a write we need to do a pipeline reset.
232 **/
233static s32 prot_autoc_write_82599(struct ixgbe_hw *hw, u32 autoc, bool locked)
234{
235 s32 ret_val = 0;
236
Don Skidmorec97506a2014-02-27 20:32:43 -0800237 /* Blocked by MNG FW so bail */
238 if (ixgbe_check_reset_blocked(hw))
239 goto out;
240
Don Skidmore429d6a32014-02-27 20:32:41 -0800241 /* We only need to get the lock if:
242 * - We didn't do it already (in the read part of a read-modify-write)
243 * - LESM is enabled.
244 */
245 if (!locked && ixgbe_verify_lesm_fw_enabled_82599(hw)) {
246 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
247 IXGBE_GSSR_MAC_CSR_SM);
Don Skidmoref8cf7a02014-03-19 09:16:26 +0000248 if (ret_val)
Don Skidmore429d6a32014-02-27 20:32:41 -0800249 return IXGBE_ERR_SWFW_SYNC;
Don Skidmoref8cf7a02014-03-19 09:16:26 +0000250
251 locked = true;
Don Skidmore429d6a32014-02-27 20:32:41 -0800252 }
253
254 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
255 ret_val = ixgbe_reset_pipeline_82599(hw);
256
Don Skidmorec97506a2014-02-27 20:32:43 -0800257out:
Don Skidmore429d6a32014-02-27 20:32:41 -0800258 /* Free the SW/FW semaphore as we either grabbed it here or
259 * already had it when this function was called.
260 */
261 if (locked)
262 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
263
264 return ret_val;
265}
266
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000267static s32 ixgbe_get_invariants_82599(struct ixgbe_hw *hw)
268{
269 struct ixgbe_mac_info *mac = &hw->mac;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000270
271 ixgbe_init_mac_link_ops_82599(hw);
272
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000273 mac->mcft_size = IXGBE_82599_MC_TBL_SIZE;
274 mac->vft_size = IXGBE_82599_VFT_TBL_SIZE;
275 mac->num_rar_entries = IXGBE_82599_RAR_ENTRIES;
Jacob Keller6997d4d2014-02-22 01:23:49 +0000276 mac->rx_pb_size = IXGBE_82599_RX_PB_SIZE;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000277 mac->max_rx_queues = IXGBE_82599_MAX_RX_QUEUES;
278 mac->max_tx_queues = IXGBE_82599_MAX_TX_QUEUES;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +0000279 mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000280
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000281 return 0;
282}
283
284/**
285 * ixgbe_init_phy_ops_82599 - PHY/SFP specific init
286 * @hw: pointer to hardware structure
287 *
288 * Initialize any function pointers that were not able to be
289 * set during get_invariants because the PHY/SFP type was
290 * not known. Perform the SFP init if necessary.
291 *
292 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000293static s32 ixgbe_init_phy_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000294{
295 struct ixgbe_mac_info *mac = &hw->mac;
296 struct ixgbe_phy_info *phy = &hw->phy;
297 s32 ret_val = 0;
Don Skidmore8f583322013-07-27 06:25:38 +0000298 u32 esdp;
299
300 if (hw->device_id == IXGBE_DEV_ID_82599_QSFP_SF_QP) {
301 /* Store flag indicating I2C bus access control unit. */
302 hw->phy.qsfp_shared_i2c_bus = true;
303
304 /* Initialize access to QSFP+ I2C bus */
305 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
306 esdp |= IXGBE_ESDP_SDP0_DIR;
307 esdp &= ~IXGBE_ESDP_SDP1_DIR;
308 esdp &= ~IXGBE_ESDP_SDP0;
309 esdp &= ~IXGBE_ESDP_SDP0_NATIVE;
310 esdp &= ~IXGBE_ESDP_SDP1_NATIVE;
311 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
312 IXGBE_WRITE_FLUSH(hw);
313
314 phy->ops.read_i2c_byte = &ixgbe_read_i2c_byte_82599;
315 phy->ops.write_i2c_byte = &ixgbe_write_i2c_byte_82599;
316 }
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000317
318 /* Identify the PHY or SFP module */
319 ret_val = phy->ops.identify(hw);
320
321 /* Setup function pointers based on detected SFP module and speeds */
322 ixgbe_init_mac_link_ops_82599(hw);
323
324 /* If copper media, overwrite with copper function pointers */
325 if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
326 mac->ops.setup_link = &ixgbe_setup_copper_link_82599;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000327 mac->ops.get_link_capabilities =
Don Skidmorea391f1d2010-11-16 19:27:15 -0800328 &ixgbe_get_copper_link_capabilities_generic;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000329 }
330
331 /* Set necessary function pointers based on phy type */
332 switch (hw->phy.type) {
333 case ixgbe_phy_tn:
334 phy->ops.check_link = &ixgbe_check_phy_link_tnx;
Emil Tantilovb57e35b2011-07-28 06:17:04 +0000335 phy->ops.setup_link = &ixgbe_setup_phy_link_tnx;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000336 phy->ops.get_firmware_version =
337 &ixgbe_get_phy_firmware_version_tnx;
338 break;
339 default:
340 break;
341 }
342
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000343 return ret_val;
344}
345
346/**
347 * ixgbe_get_link_capabilities_82599 - Determines link capabilities
348 * @hw: pointer to hardware structure
349 * @speed: pointer to link speed
Josh Hay3d292262012-12-15 03:28:19 +0000350 * @autoneg: true when autoneg or autotry is enabled
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000351 *
352 * Determines the link capabilities by reading the AUTOC register.
353 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000354static s32 ixgbe_get_link_capabilities_82599(struct ixgbe_hw *hw,
355 ixgbe_link_speed *speed,
Josh Hay3d292262012-12-15 03:28:19 +0000356 bool *autoneg)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000357{
358 s32 status = 0;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000359 u32 autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000360
Don Skidmorecb836a92010-06-29 18:30:59 +0000361 /* Determine 1G link capabilities off of SFP+ type */
362 if (hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core0 ||
Jacob Kellera49fda32012-06-08 06:59:09 +0000363 hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core1 ||
Don Skidmore345be202013-04-11 06:23:34 +0000364 hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core0 ||
365 hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core1 ||
Jacob Kellera49fda32012-06-08 06:59:09 +0000366 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core0 ||
367 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core1) {
Don Skidmorecb836a92010-06-29 18:30:59 +0000368 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000369 *autoneg = true;
Don Skidmorecb836a92010-06-29 18:30:59 +0000370 goto out;
371 }
372
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000373 /*
374 * Determine link capabilities based on the stored value of AUTOC,
375 * which represents EEPROM defaults. If AUTOC value has not been
376 * stored, use the current register value.
377 */
378 if (hw->mac.orig_link_settings_stored)
379 autoc = hw->mac.orig_autoc;
380 else
381 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
382
383 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000384 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
385 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000386 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000387 break;
388
389 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
390 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000391 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000392 break;
393
394 case IXGBE_AUTOC_LMS_1G_AN:
395 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000396 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000397 break;
398
399 case IXGBE_AUTOC_LMS_10G_SERIAL:
400 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000401 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000402 break;
403
404 case IXGBE_AUTOC_LMS_KX4_KX_KR:
405 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
406 *speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000407 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000408 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000409 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000410 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000411 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000412 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000413 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000414 break;
415
416 case IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII:
417 *speed = IXGBE_LINK_SPEED_100_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000418 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000419 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000420 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000421 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000422 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000423 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000424 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000425 break;
426
427 case IXGBE_AUTOC_LMS_SGMII_1G_100M:
428 *speed = IXGBE_LINK_SPEED_1GB_FULL | IXGBE_LINK_SPEED_100_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000429 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000430 break;
431
432 default:
433 status = IXGBE_ERR_LINK_SETUP;
434 goto out;
435 break;
436 }
437
438 if (hw->phy.multispeed_fiber) {
439 *speed |= IXGBE_LINK_SPEED_10GB_FULL |
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000440 IXGBE_LINK_SPEED_1GB_FULL;
441
442 /* QSFP must not enable auto-negotiation */
443 if (hw->phy.media_type == ixgbe_media_type_fiber_qsfp)
444 *autoneg = false;
445 else
446 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000447 }
448
449out:
450 return status;
451}
452
453/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000454 * ixgbe_get_media_type_82599 - Get media type
455 * @hw: pointer to hardware structure
456 *
457 * Returns the media type (fiber, copper, backplane)
458 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000459static enum ixgbe_media_type ixgbe_get_media_type_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000460{
461 enum ixgbe_media_type media_type;
462
463 /* Detect if there is a copper PHY attached. */
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000464 switch (hw->phy.type) {
465 case ixgbe_phy_cu_unknown:
466 case ixgbe_phy_tn:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000467 media_type = ixgbe_media_type_copper;
468 goto out;
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000469 default:
470 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000471 }
472
473 switch (hw->device_id) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000474 case IXGBE_DEV_ID_82599_KX4:
Don Skidmoredbfec662009-10-02 08:58:25 +0000475 case IXGBE_DEV_ID_82599_KX4_MEZZ:
Don Skidmore312eb932009-10-02 08:58:04 +0000476 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
Don Skidmore74757d42009-12-08 07:22:23 +0000477 case IXGBE_DEV_ID_82599_KR:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000478 case IXGBE_DEV_ID_82599_BACKPLANE_FCOE:
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +0000479 case IXGBE_DEV_ID_82599_XAUI_LOM:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000480 /* Default device ID is mezzanine card KX/KX4 */
481 media_type = ixgbe_media_type_backplane;
482 break;
483 case IXGBE_DEV_ID_82599_SFP:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000484 case IXGBE_DEV_ID_82599_SFP_FCOE:
Don Skidmore38ad1c82009-10-08 15:35:58 +0000485 case IXGBE_DEV_ID_82599_SFP_EM:
Emil Tantilov4c40ef02011-03-24 07:06:02 +0000486 case IXGBE_DEV_ID_82599_SFP_SF2:
Emil Tantilov9e791e42011-11-04 06:43:29 +0000487 case IXGBE_DEV_ID_82599_SFP_SF_QP:
Emil Tantilov7d145282011-09-08 08:30:14 +0000488 case IXGBE_DEV_ID_82599EN_SFP:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000489 media_type = ixgbe_media_type_fiber;
490 break;
Peter P Waskiewicz Jr8911184f2009-09-14 07:47:49 +0000491 case IXGBE_DEV_ID_82599_CX4:
Peter P Waskiewicz Jr6b1be192009-09-14 07:48:10 +0000492 media_type = ixgbe_media_type_cx4;
Peter P Waskiewicz Jr8911184f2009-09-14 07:47:49 +0000493 break;
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000494 case IXGBE_DEV_ID_82599_T3_LOM:
495 media_type = ixgbe_media_type_copper;
496 break;
Don Skidmore4f6290c2011-05-14 06:36:35 +0000497 case IXGBE_DEV_ID_82599_LS:
498 media_type = ixgbe_media_type_fiber_lco;
499 break;
Don Skidmore8f583322013-07-27 06:25:38 +0000500 case IXGBE_DEV_ID_82599_QSFP_SF_QP:
501 media_type = ixgbe_media_type_fiber_qsfp;
502 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000503 default:
504 media_type = ixgbe_media_type_unknown;
505 break;
506 }
507out:
508 return media_type;
509}
510
511/**
Jacob Kellerf4f10402013-06-25 07:59:23 +0000512 * ixgbe_stop_mac_link_on_d3_82599 - Disables link on D3
513 * @hw: pointer to hardware structure
514 *
515 * Disables link, should be called during D3 power down sequence.
516 *
Jacob Keller305f8ce2014-02-22 01:23:52 +0000517 **/
Jacob Kellerf4f10402013-06-25 07:59:23 +0000518static void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw)
519{
520 u32 autoc2_reg;
521
522 if (!hw->mng_fw_enabled && !hw->wol_enabled) {
523 autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
524 autoc2_reg |= IXGBE_AUTOC2_LINK_DISABLE_ON_D3_MASK;
525 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg);
526 }
527}
528
529/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000530 * ixgbe_start_mac_link_82599 - Setup MAC link settings
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000531 * @hw: pointer to hardware structure
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000532 * @autoneg_wait_to_complete: true when waiting for completion is needed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000533 *
534 * Configures link settings based on values in the ixgbe_hw struct.
535 * Restarts the link. Performs autonegotiation if needed.
536 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000537static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000538 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000539{
540 u32 autoc_reg;
541 u32 links_reg;
542 u32 i;
543 s32 status = 0;
Don Skidmored7bbcd32012-10-24 06:19:01 +0000544 bool got_lock = false;
545
546 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
547 status = hw->mac.ops.acquire_swfw_sync(hw,
548 IXGBE_GSSR_MAC_CSR_SM);
549 if (status)
550 goto out;
551
552 got_lock = true;
553 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000554
555 /* Restart link */
Don Skidmored7bbcd32012-10-24 06:19:01 +0000556 ixgbe_reset_pipeline_82599(hw);
557
558 if (got_lock)
559 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000560
561 /* Only poll for autoneg to complete if specified to do so */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000562 if (autoneg_wait_to_complete) {
Don Skidmored7bbcd32012-10-24 06:19:01 +0000563 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000564 if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
565 IXGBE_AUTOC_LMS_KX4_KX_KR ||
566 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
567 IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
568 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
569 IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
570 links_reg = 0; /* Just in case Autoneg time = 0 */
571 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
572 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
573 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
574 break;
575 msleep(100);
576 }
577 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
578 status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
579 hw_dbg(hw, "Autoneg did not complete.\n");
580 }
581 }
582 }
583
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000584 /* Add delay to filter out noises during initial link setup */
585 msleep(50);
586
Don Skidmored7bbcd32012-10-24 06:19:01 +0000587out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000588 return status;
589}
590
Emil Tantilov8c7bea32011-02-19 08:43:44 +0000591/**
592 * ixgbe_disable_tx_laser_multispeed_fiber - Disable Tx laser
593 * @hw: pointer to hardware structure
594 *
595 * The base drivers may require better control over SFP+ module
596 * PHY states. This includes selectively shutting down the Tx
597 * laser on the PHY, effectively halting physical link.
598 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000599static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000600{
601 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
602
Don Skidmorec97506a2014-02-27 20:32:43 -0800603 /* Blocked by MNG FW so bail */
604 if (ixgbe_check_reset_blocked(hw))
605 return;
606
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000607 /* Disable tx laser; allow 100us to go dark per spec */
608 esdp_reg |= IXGBE_ESDP_SDP3;
609 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
610 IXGBE_WRITE_FLUSH(hw);
611 udelay(100);
612}
613
614/**
615 * ixgbe_enable_tx_laser_multispeed_fiber - Enable Tx laser
616 * @hw: pointer to hardware structure
617 *
618 * The base drivers may require better control over SFP+ module
619 * PHY states. This includes selectively turning on the Tx
620 * laser on the PHY, effectively starting physical link.
621 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000622static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000623{
624 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
625
626 /* Enable tx laser; allow 100ms to light up */
627 esdp_reg &= ~IXGBE_ESDP_SDP3;
628 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
629 IXGBE_WRITE_FLUSH(hw);
630 msleep(100);
631}
632
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000633/**
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000634 * ixgbe_flap_tx_laser_multispeed_fiber - Flap Tx laser
635 * @hw: pointer to hardware structure
636 *
637 * When the driver changes the link speeds that it can support,
638 * it sets autotry_restart to true to indicate that we need to
639 * initiate a new autotry session with the link partner. To do
640 * so, we set the speed then disable and re-enable the tx laser, to
641 * alert the link partner that it also needs to restart autotry on its
642 * end. This is consistent with true clause 37 autoneg, which also
643 * involves a loss of signal.
644 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000645static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000646{
Don Skidmorec97506a2014-02-27 20:32:43 -0800647 /* Blocked by MNG FW so bail */
648 if (ixgbe_check_reset_blocked(hw))
649 return;
650
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000651 if (hw->mac.autotry_restart) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000652 ixgbe_disable_tx_laser_multispeed_fiber(hw);
653 ixgbe_enable_tx_laser_multispeed_fiber(hw);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000654 hw->mac.autotry_restart = false;
655 }
656}
657
658/**
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000659 * ixgbe_set_fiber_fixed_speed - Set module link speed for fixed fiber
660 * @hw: pointer to hardware structure
661 * @speed: link speed to set
662 *
663 * We set the module speed differently for fixed fiber. For other
664 * multi-speed devices we don't have an error value so here if we
665 * detect an error we just log it and exit.
666 */
667static void ixgbe_set_fiber_fixed_speed(struct ixgbe_hw *hw,
668 ixgbe_link_speed speed)
669{
670 s32 status;
671 u8 rs, eeprom_data;
672
673 switch (speed) {
674 case IXGBE_LINK_SPEED_10GB_FULL:
675 /* one bit mask same as setting on */
676 rs = IXGBE_SFF_SOFT_RS_SELECT_10G;
677 break;
678 case IXGBE_LINK_SPEED_1GB_FULL:
679 rs = IXGBE_SFF_SOFT_RS_SELECT_1G;
680 break;
681 default:
682 hw_dbg(hw, "Invalid fixed module speed\n");
683 return;
684 }
685
686 /* Set RS0 */
687 status = hw->phy.ops.read_i2c_byte(hw, IXGBE_SFF_SFF_8472_OSCB,
688 IXGBE_I2C_EEPROM_DEV_ADDR2,
689 &eeprom_data);
690 if (status) {
691 hw_dbg(hw, "Failed to read Rx Rate Select RS0\n");
692 goto out;
693 }
694
Don Skidmored3cec9272014-01-16 02:30:10 -0800695 eeprom_data = (eeprom_data & ~IXGBE_SFF_SOFT_RS_SELECT_MASK) | rs;
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000696
697 status = hw->phy.ops.write_i2c_byte(hw, IXGBE_SFF_SFF_8472_OSCB,
698 IXGBE_I2C_EEPROM_DEV_ADDR2,
699 eeprom_data);
700 if (status) {
701 hw_dbg(hw, "Failed to write Rx Rate Select RS0\n");
702 goto out;
703 }
704
705 /* Set RS1 */
706 status = hw->phy.ops.read_i2c_byte(hw, IXGBE_SFF_SFF_8472_ESCB,
707 IXGBE_I2C_EEPROM_DEV_ADDR2,
708 &eeprom_data);
709 if (status) {
710 hw_dbg(hw, "Failed to read Rx Rate Select RS1\n");
711 goto out;
712 }
713
714 eeprom_data = (eeprom_data & ~IXGBE_SFF_SOFT_RS_SELECT_MASK) & rs;
715
716 status = hw->phy.ops.write_i2c_byte(hw, IXGBE_SFF_SFF_8472_ESCB,
717 IXGBE_I2C_EEPROM_DEV_ADDR2,
718 eeprom_data);
719 if (status) {
720 hw_dbg(hw, "Failed to write Rx Rate Select RS1\n");
721 goto out;
722 }
723out:
724 return;
725}
726
727/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000728 * ixgbe_setup_mac_link_multispeed_fiber - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000729 * @hw: pointer to hardware structure
730 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000731 * @autoneg_wait_to_complete: true when waiting for completion is needed
732 *
733 * Set the link speed in the AUTOC register and restarts link.
734 **/
John Fastabendb32c8dc2011-04-12 02:44:55 +0000735static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000736 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000737 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000738{
739 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000740 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000741 ixgbe_link_speed highest_link_speed = IXGBE_LINK_SPEED_UNKNOWN;
742 u32 speedcnt = 0;
743 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000744 u32 i = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000745 bool link_up = false;
Josh Hayfd0326f2012-12-15 03:28:30 +0000746 bool autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000747
748 /* Mask off requested but non-supported speeds */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000749 status = hw->mac.ops.get_link_capabilities(hw, &link_speed,
Josh Hay3d292262012-12-15 03:28:19 +0000750 &autoneg);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000751 if (status != 0)
752 return status;
753
754 speed &= link_speed;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000755
756 /*
757 * Try each speed one by one, highest priority first. We do this in
758 * software because 10gb fiber doesn't support speed autonegotiation.
759 */
760 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
761 speedcnt++;
762 highest_link_speed = IXGBE_LINK_SPEED_10GB_FULL;
763
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000764 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000765 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
766 false);
767 if (status != 0)
768 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000769
Emil Tantilov037c6d02011-02-25 07:49:39 +0000770 if ((link_speed == IXGBE_LINK_SPEED_10GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000771 goto out;
772
773 /* Set the module link speed */
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000774 switch (hw->phy.media_type) {
775 case ixgbe_media_type_fiber:
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000776 esdp_reg |= (IXGBE_ESDP_SDP5_DIR | IXGBE_ESDP_SDP5);
777 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
778 IXGBE_WRITE_FLUSH(hw);
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000779 break;
780 case ixgbe_media_type_fiber_qsfp:
781 /* QSFP module automatically detects MAC link speed */
782 break;
783 default:
784 hw_dbg(hw, "Unexpected media type.\n");
785 break;
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000786 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000787
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000788 /* Allow module to change analog characteristics (1G->10G) */
789 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000790
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000791 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000792 IXGBE_LINK_SPEED_10GB_FULL,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000793 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000794 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000795 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000796
797 /* Flap the tx laser if it has not already been done */
Don Skidmore0b2679d2013-02-21 03:00:04 +0000798 if (hw->mac.ops.flap_tx_laser)
799 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000800
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000801 /*
802 * Wait for the controller to acquire link. Per IEEE 802.3ap,
803 * Section 73.10.2, we may have to wait up to 500ms if KR is
804 * attempted. 82599 uses the same timing for 10g SFI.
805 */
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000806 for (i = 0; i < 5; i++) {
807 /* Wait for the link partner to also set speed */
808 msleep(100);
809
810 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000811 status = hw->mac.ops.check_link(hw, &link_speed,
812 &link_up, false);
813 if (status != 0)
814 return status;
815
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000816 if (link_up)
817 goto out;
818 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000819 }
820
821 if (speed & IXGBE_LINK_SPEED_1GB_FULL) {
822 speedcnt++;
823 if (highest_link_speed == IXGBE_LINK_SPEED_UNKNOWN)
824 highest_link_speed = IXGBE_LINK_SPEED_1GB_FULL;
825
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000826 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000827 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
828 false);
829 if (status != 0)
830 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000831
Emil Tantilov037c6d02011-02-25 07:49:39 +0000832 if ((link_speed == IXGBE_LINK_SPEED_1GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000833 goto out;
834
835 /* Set the module link speed */
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000836 switch (hw->phy.media_type) {
837 case ixgbe_media_type_fiber_fixed:
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000838 ixgbe_set_fiber_fixed_speed(hw,
839 IXGBE_LINK_SPEED_1GB_FULL);
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000840 break;
841 case ixgbe_media_type_fiber:
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000842 esdp_reg &= ~IXGBE_ESDP_SDP5;
843 esdp_reg |= IXGBE_ESDP_SDP5_DIR;
844 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
845 IXGBE_WRITE_FLUSH(hw);
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000846 break;
847 case ixgbe_media_type_fiber_qsfp:
848 /* QSFP module automatically detects MAC link speed */
849 break;
850 default:
851 hw_dbg(hw, "Unexpected media type.\n");
852 break;
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000853 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000854
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000855 /* Allow module to change analog characteristics (10G->1G) */
856 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000857
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000858 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000859 IXGBE_LINK_SPEED_1GB_FULL,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000860 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000861 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000862 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000863
864 /* Flap the tx laser if it has not already been done */
Don Skidmore0b2679d2013-02-21 03:00:04 +0000865 if (hw->mac.ops.flap_tx_laser)
866 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000867
868 /* Wait for the link partner to also set speed */
869 msleep(100);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000870
871 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000872 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
873 false);
874 if (status != 0)
875 return status;
876
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000877 if (link_up)
878 goto out;
879 }
880
881 /*
882 * We didn't get link. Configure back to the highest speed we tried,
883 * (if there was more than one). We call ourselves back with just the
884 * single highest speed that the user requested.
885 */
886 if (speedcnt > 1)
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000887 status = ixgbe_setup_mac_link_multispeed_fiber(hw,
888 highest_link_speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000889 autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000890
891out:
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000892 /* Set autoneg_advertised value based on input link speed */
893 hw->phy.autoneg_advertised = 0;
894
895 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
896 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
897
898 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
899 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
900
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000901 return status;
902}
903
904/**
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000905 * ixgbe_setup_mac_link_smartspeed - Set MAC link speed using SmartSpeed
906 * @hw: pointer to hardware structure
907 * @speed: new link speed
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000908 * @autoneg_wait_to_complete: true when waiting for completion is needed
909 *
910 * Implements the Intel SmartSpeed algorithm.
911 **/
912static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +0000913 ixgbe_link_speed speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000914 bool autoneg_wait_to_complete)
915{
916 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000917 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000918 s32 i, j;
919 bool link_up = false;
920 u32 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000921
922 /* Set autoneg_advertised value based on input link speed */
923 hw->phy.autoneg_advertised = 0;
924
925 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
926 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
927
928 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
929 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
930
931 if (speed & IXGBE_LINK_SPEED_100_FULL)
932 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_100_FULL;
933
934 /*
935 * Implement Intel SmartSpeed algorithm. SmartSpeed will reduce the
936 * autoneg advertisement if link is unable to be established at the
937 * highest negotiated rate. This can sometimes happen due to integrity
938 * issues with the physical media connection.
939 */
940
941 /* First, try to get link with full advertisement */
942 hw->phy.smart_speed_active = false;
943 for (j = 0; j < IXGBE_SMARTSPEED_MAX_RETRIES; j++) {
Josh Hayfd0326f2012-12-15 03:28:30 +0000944 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000945 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000946 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000947 goto out;
948
949 /*
950 * Wait for the controller to acquire link. Per IEEE 802.3ap,
951 * Section 73.10.2, we may have to wait up to 500ms if KR is
952 * attempted, or 200ms if KX/KX4/BX/BX4 is attempted, per
953 * Table 9 in the AN MAS.
954 */
955 for (i = 0; i < 5; i++) {
956 mdelay(100);
957
958 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000959 status = hw->mac.ops.check_link(hw, &link_speed,
960 &link_up, false);
961 if (status != 0)
962 goto out;
963
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000964 if (link_up)
965 goto out;
966 }
967 }
968
969 /*
970 * We didn't get link. If we advertised KR plus one of KX4/KX
971 * (or BX4/BX), then disable KR and try again.
972 */
973 if (((autoc_reg & IXGBE_AUTOC_KR_SUPP) == 0) ||
974 ((autoc_reg & IXGBE_AUTOC_KX4_KX_SUPP_MASK) == 0))
975 goto out;
976
977 /* Turn SmartSpeed on to disable KR support */
978 hw->phy.smart_speed_active = true;
Josh Hayfd0326f2012-12-15 03:28:30 +0000979 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000980 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000981 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000982 goto out;
983
984 /*
985 * Wait for the controller to acquire link. 600ms will allow for
986 * the AN link_fail_inhibit_timer as well for multiple cycles of
987 * parallel detect, both 10g and 1g. This allows for the maximum
988 * connect attempts as defined in the AN MAS table 73-7.
989 */
990 for (i = 0; i < 6; i++) {
991 mdelay(100);
992
993 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000994 status = hw->mac.ops.check_link(hw, &link_speed,
995 &link_up, false);
996 if (status != 0)
997 goto out;
998
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000999 if (link_up)
1000 goto out;
1001 }
1002
1003 /* We didn't get link. Turn SmartSpeed back off. */
1004 hw->phy.smart_speed_active = false;
Josh Hayfd0326f2012-12-15 03:28:30 +00001005 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +00001006 autoneg_wait_to_complete);
1007
1008out:
Anjali Singhaic4ee6a52010-04-27 11:31:25 +00001009 if (link_up && (link_speed == IXGBE_LINK_SPEED_1GB_FULL))
Jacob Keller305f8ce2014-02-22 01:23:52 +00001010 hw_dbg(hw, "Smartspeed has downgraded the link speed from the maximum advertised\n");
Don Skidmorecd7e1f02009-10-08 15:36:22 +00001011 return status;
1012}
1013
1014/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001015 * ixgbe_setup_mac_link_82599 - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001016 * @hw: pointer to hardware structure
1017 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001018 * @autoneg_wait_to_complete: true when waiting for completion is needed
1019 *
1020 * Set the link speed in the AUTOC register and restarts link.
1021 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +00001022static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +00001023 ixgbe_link_speed speed,
1024 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001025{
1026 s32 status = 0;
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001027 u32 autoc, pma_pmd_1g, link_mode, start_autoc;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001028 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001029 u32 orig_autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001030 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
1031 u32 links_reg;
1032 u32 i;
1033 ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
Josh Hayfd0326f2012-12-15 03:28:30 +00001034 bool autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001035
1036 /* Check to see if speed passed in is supported. */
Don Skidmore9cdcf092012-02-17 07:38:13 +00001037 status = hw->mac.ops.get_link_capabilities(hw, &link_capabilities,
1038 &autoneg);
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00001039 if (status != 0)
1040 goto out;
1041
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001042 speed &= link_capabilities;
1043
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001044 if (speed == IXGBE_LINK_SPEED_UNKNOWN) {
1045 status = IXGBE_ERR_LINK_SETUP;
1046 goto out;
1047 }
1048
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001049 /* Use stored value (EEPROM defaults) of AUTOC to find KR/KX4 support*/
1050 if (hw->mac.orig_link_settings_stored)
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001051 autoc = hw->mac.orig_autoc;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001052 else
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001053 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
1054
1055 orig_autoc = autoc;
Don Skidmore429d6a32014-02-27 20:32:41 -08001056 start_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001057 link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
1058 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001059
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001060 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
1061 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
1062 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001063 /* Set KX4/KX/KR support according to speed requested */
1064 autoc &= ~(IXGBE_AUTOC_KX4_KX_SUPP_MASK | IXGBE_AUTOC_KR_SUPP);
Emil Tantilov55461dd2012-08-10 07:35:14 +00001065 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001066 if (orig_autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001067 autoc |= IXGBE_AUTOC_KX4_SUPP;
Don Skidmorecd7e1f02009-10-08 15:36:22 +00001068 if ((orig_autoc & IXGBE_AUTOC_KR_SUPP) &&
1069 (hw->phy.smart_speed_active == false))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001070 autoc |= IXGBE_AUTOC_KR_SUPP;
Emil Tantilov55461dd2012-08-10 07:35:14 +00001071 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001072 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
1073 autoc |= IXGBE_AUTOC_KX_SUPP;
1074 } else if ((pma_pmd_1g == IXGBE_AUTOC_1G_SFI) &&
1075 (link_mode == IXGBE_AUTOC_LMS_1G_LINK_NO_AN ||
1076 link_mode == IXGBE_AUTOC_LMS_1G_AN)) {
1077 /* Switch from 1G SFI to 10G SFI if requested */
1078 if ((speed == IXGBE_LINK_SPEED_10GB_FULL) &&
1079 (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)) {
1080 autoc &= ~IXGBE_AUTOC_LMS_MASK;
1081 autoc |= IXGBE_AUTOC_LMS_10G_SERIAL;
1082 }
1083 } else if ((pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI) &&
1084 (link_mode == IXGBE_AUTOC_LMS_10G_SERIAL)) {
1085 /* Switch from 10G SFI to 1G SFI if requested */
1086 if ((speed == IXGBE_LINK_SPEED_1GB_FULL) &&
1087 (pma_pmd_1g == IXGBE_AUTOC_1G_SFI)) {
1088 autoc &= ~IXGBE_AUTOC_LMS_MASK;
1089 if (autoneg)
1090 autoc |= IXGBE_AUTOC_LMS_1G_AN;
1091 else
1092 autoc |= IXGBE_AUTOC_LMS_1G_LINK_NO_AN;
1093 }
1094 }
1095
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001096 if (autoc != start_autoc) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001097 /* Restart link */
Don Skidmore429d6a32014-02-27 20:32:41 -08001098 status = hw->mac.ops.prot_autoc_write(hw, autoc, false);
Don Skidmoref8cf7a02014-03-19 09:16:26 +00001099 if (status)
Don Skidmore429d6a32014-02-27 20:32:41 -08001100 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001101
1102 /* Only poll for autoneg to complete if specified to do so */
1103 if (autoneg_wait_to_complete) {
1104 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
1105 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
1106 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
1107 links_reg = 0; /*Just in case Autoneg time=0*/
1108 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
1109 links_reg =
1110 IXGBE_READ_REG(hw, IXGBE_LINKS);
1111 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
1112 break;
1113 msleep(100);
1114 }
1115 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
1116 status =
1117 IXGBE_ERR_AUTONEG_NOT_COMPLETE;
Jacob Keller305f8ce2014-02-22 01:23:52 +00001118 hw_dbg(hw, "Autoneg did not complete.\n");
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001119 }
1120 }
1121 }
1122
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001123 /* Add delay to filter out noises during initial link setup */
1124 msleep(50);
1125 }
1126
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001127out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001128 return status;
1129}
1130
1131/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001132 * ixgbe_setup_copper_link_82599 - Set the PHY autoneg advertised field
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001133 * @hw: pointer to hardware structure
1134 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001135 * @autoneg_wait_to_complete: true if waiting is needed to complete
1136 *
1137 * Restarts link on PHY and MAC based on settings passed in.
1138 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001139static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
1140 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001141 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001142{
1143 s32 status;
1144
1145 /* Setup the PHY according to input speed */
Josh Hay99b76642012-12-15 03:28:24 +00001146 status = hw->phy.ops.setup_link_speed(hw, speed,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001147 autoneg_wait_to_complete);
1148 /* Set up MAC */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001149 ixgbe_start_mac_link_82599(hw, autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001150
1151 return status;
1152}
1153
1154/**
1155 * ixgbe_reset_hw_82599 - Perform hardware reset
1156 * @hw: pointer to hardware structure
1157 *
1158 * Resets the hardware by resetting the transmit and receive units, masks
1159 * and clears all interrupts, perform a PHY reset, and perform a link (MAC)
1160 * reset.
1161 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001162static s32 ixgbe_reset_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001163{
Alexander Duyck8132b542011-07-15 07:29:44 +00001164 ixgbe_link_speed link_speed;
1165 s32 status;
Don Skidmore429d6a32014-02-27 20:32:41 -08001166 u32 ctrl, i, autoc, autoc2;
Don Skidmore0b2679d2013-02-21 03:00:04 +00001167 u32 curr_lms;
Alexander Duyck8132b542011-07-15 07:29:44 +00001168 bool link_up = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001169
1170 /* Call adapter stop to disable tx/rx and clear interrupts */
Emil Tantilovff9d1a52011-08-16 04:35:11 +00001171 status = hw->mac.ops.stop_adapter(hw);
1172 if (status != 0)
1173 goto reset_hw_out;
1174
1175 /* flush pending Tx transactions */
1176 ixgbe_clear_tx_pending(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001177
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001178 /* PHY ops must be identified and initialized prior to reset */
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001179
Emil Tantilov037c6d02011-02-25 07:49:39 +00001180 /* Identify PHY and related function pointers */
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001181 status = hw->phy.ops.init(hw);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001182
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001183 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
1184 goto reset_hw_out;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001185
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001186 /* Setup SFP module if there is one present. */
1187 if (hw->phy.sfp_setup_needed) {
1188 status = hw->mac.ops.setup_sfp(hw);
1189 hw->phy.sfp_setup_needed = false;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001190 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001191
Emil Tantilov037c6d02011-02-25 07:49:39 +00001192 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
1193 goto reset_hw_out;
1194
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001195 /* Reset PHY */
1196 if (hw->phy.reset_disable == false && hw->phy.ops.reset != NULL)
1197 hw->phy.ops.reset(hw);
1198
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001199 /* remember AUTOC from before we reset */
Don Skidmore429d6a32014-02-27 20:32:41 -08001200 curr_lms = IXGBE_READ_REG(hw, IXGBE_AUTOC) & IXGBE_AUTOC_LMS_MASK;
Don Skidmore0b2679d2013-02-21 03:00:04 +00001201
Emil Tantilova4297dc2011-02-14 08:45:13 +00001202mac_reset_top:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001203 /*
Alexander Duyck8132b542011-07-15 07:29:44 +00001204 * Issue global reset to the MAC. Needs to be SW reset if link is up.
1205 * If link reset is used when link is up, it might reset the PHY when
1206 * mng is using it. If link is down or the flag to force full link
1207 * reset is set, then perform link reset.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001208 */
Alexander Duyck8132b542011-07-15 07:29:44 +00001209 ctrl = IXGBE_CTRL_LNK_RST;
1210 if (!hw->force_full_reset) {
1211 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
1212 if (link_up)
1213 ctrl = IXGBE_CTRL_RST;
1214 }
1215
1216 ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
1217 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001218 IXGBE_WRITE_FLUSH(hw);
1219
1220 /* Poll for reset bit to self-clear indicating reset is complete */
1221 for (i = 0; i < 10; i++) {
1222 udelay(1);
1223 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
Alexander Duyck8132b542011-07-15 07:29:44 +00001224 if (!(ctrl & IXGBE_CTRL_RST_MASK))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001225 break;
1226 }
Alexander Duyck8132b542011-07-15 07:29:44 +00001227
1228 if (ctrl & IXGBE_CTRL_RST_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001229 status = IXGBE_ERR_RESET_FAILED;
1230 hw_dbg(hw, "Reset polling failed to complete.\n");
1231 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001232
Alexander Duyck8132b542011-07-15 07:29:44 +00001233 msleep(50);
1234
Emil Tantilova4297dc2011-02-14 08:45:13 +00001235 /*
1236 * Double resets are required for recovery from certain error
1237 * conditions. Between resets, it is necessary to stall to allow time
Alexander Duyck8132b542011-07-15 07:29:44 +00001238 * for any pending HW events to complete.
Emil Tantilova4297dc2011-02-14 08:45:13 +00001239 */
1240 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
1241 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
Emil Tantilova4297dc2011-02-14 08:45:13 +00001242 goto mac_reset_top;
1243 }
1244
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001245 /*
1246 * Store the original AUTOC/AUTOC2 values if they have not been
1247 * stored off yet. Otherwise restore the stored original
1248 * values since the reset operation sets back to defaults.
1249 */
Don Skidmore429d6a32014-02-27 20:32:41 -08001250 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001251 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
Emil Tantilov46d5ced2013-04-12 08:36:47 +00001252
1253 /* Enable link if disabled in NVM */
1254 if (autoc2 & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
1255 autoc2 &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
1256 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1257 IXGBE_WRITE_FLUSH(hw);
1258 }
1259
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001260 if (hw->mac.orig_link_settings_stored == false) {
Don Skidmore429d6a32014-02-27 20:32:41 -08001261 hw->mac.orig_autoc = autoc;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001262 hw->mac.orig_autoc2 = autoc2;
1263 hw->mac.orig_link_settings_stored = true;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001264 } else {
Don Skidmore0b2679d2013-02-21 03:00:04 +00001265
1266 /* If MNG FW is running on a multi-speed device that
1267 * doesn't autoneg with out driver support we need to
1268 * leave LMS in the state it was before we MAC reset.
Don Skidmoreb8f83632013-02-28 08:08:44 +00001269 * Likewise if we support WoL we don't want change the
1270 * LMS state either.
Don Skidmore0b2679d2013-02-21 03:00:04 +00001271 */
Don Skidmoreb8f83632013-02-28 08:08:44 +00001272 if ((hw->phy.multispeed_fiber && hw->mng_fw_enabled) ||
Jacob Keller6b92b0b2013-04-13 05:40:37 +00001273 hw->wol_enabled)
Don Skidmore0b2679d2013-02-21 03:00:04 +00001274 hw->mac.orig_autoc =
1275 (hw->mac.orig_autoc & ~IXGBE_AUTOC_LMS_MASK) |
1276 curr_lms;
1277
Don Skidmore429d6a32014-02-27 20:32:41 -08001278 if (autoc != hw->mac.orig_autoc) {
1279 status = hw->mac.ops.prot_autoc_write(hw,
1280 hw->mac.orig_autoc,
1281 false);
Don Skidmoref8cf7a02014-03-19 09:16:26 +00001282 if (status)
Don Skidmore429d6a32014-02-27 20:32:41 -08001283 goto reset_hw_out;
Don Skidmored7bbcd32012-10-24 06:19:01 +00001284 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001285
1286 if ((autoc2 & IXGBE_AUTOC2_UPPER_MASK) !=
1287 (hw->mac.orig_autoc2 & IXGBE_AUTOC2_UPPER_MASK)) {
1288 autoc2 &= ~IXGBE_AUTOC2_UPPER_MASK;
1289 autoc2 |= (hw->mac.orig_autoc2 &
1290 IXGBE_AUTOC2_UPPER_MASK);
1291 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1292 }
1293 }
1294
Emil Tantilov278675d2011-02-19 08:43:49 +00001295 /* Store the permanent mac address */
1296 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
1297
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001298 /*
1299 * Store MAC address from RAR0, clear receive address registers, and
1300 * clear the multicast table. Also reset num_rar_entries to 128,
1301 * since we modify this value when programming the SAN MAC address.
1302 */
1303 hw->mac.num_rar_entries = 128;
1304 hw->mac.ops.init_rx_addrs(hw);
1305
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00001306 /* Store the permanent SAN mac address */
1307 hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr);
1308
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001309 /* Add the SAN MAC address to the RAR only if it's a valid address */
Joe Perchesf8ebc682012-10-24 17:19:02 +00001310 if (is_valid_ether_addr(hw->mac.san_addr)) {
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001311 hw->mac.ops.set_rar(hw, hw->mac.num_rar_entries - 1,
1312 hw->mac.san_addr, 0, IXGBE_RAH_AV);
1313
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00001314 /* Save the SAN MAC RAR index */
1315 hw->mac.san_mac_rar_index = hw->mac.num_rar_entries - 1;
1316
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001317 /* Reserve the last RAR for the SAN MAC address */
1318 hw->mac.num_rar_entries--;
1319 }
1320
Yi Zou383ff342009-10-28 18:23:57 +00001321 /* Store the alternative WWNN/WWPN prefix */
1322 hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix,
1323 &hw->mac.wwpn_prefix);
1324
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001325reset_hw_out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001326 return status;
1327}
1328
1329/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001330 * ixgbe_reinit_fdir_tables_82599 - Reinitialize Flow Director tables.
1331 * @hw: pointer to hardware structure
1332 **/
1333s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw)
1334{
1335 int i;
1336 u32 fdirctrl = IXGBE_READ_REG(hw, IXGBE_FDIRCTRL);
1337 fdirctrl &= ~IXGBE_FDIRCTRL_INIT_DONE;
1338
1339 /*
1340 * Before starting reinitialization process,
1341 * FDIRCMD.CMD must be zero.
1342 */
1343 for (i = 0; i < IXGBE_FDIRCMD_CMD_POLL; i++) {
1344 if (!(IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1345 IXGBE_FDIRCMD_CMD_MASK))
1346 break;
1347 udelay(10);
1348 }
1349 if (i >= IXGBE_FDIRCMD_CMD_POLL) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001350 hw_dbg(hw, "Flow Director previous command isn't complete, "
Frans Popd6dbee82010-03-24 07:57:35 +00001351 "aborting table re-initialization.\n");
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001352 return IXGBE_ERR_FDIR_REINIT_FAILED;
1353 }
1354
1355 IXGBE_WRITE_REG(hw, IXGBE_FDIRFREE, 0);
1356 IXGBE_WRITE_FLUSH(hw);
1357 /*
1358 * 82599 adapters flow director init flow cannot be restarted,
1359 * Workaround 82599 silicon errata by performing the following steps
1360 * before re-writing the FDIRCTRL control register with the same value.
1361 * - write 1 to bit 8 of FDIRCMD register &
1362 * - write 0 to bit 8 of FDIRCMD register
1363 */
1364 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1365 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) |
1366 IXGBE_FDIRCMD_CLEARHT));
1367 IXGBE_WRITE_FLUSH(hw);
1368 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1369 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1370 ~IXGBE_FDIRCMD_CLEARHT));
1371 IXGBE_WRITE_FLUSH(hw);
1372 /*
1373 * Clear FDIR Hash register to clear any leftover hashes
1374 * waiting to be programmed.
1375 */
1376 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, 0x00);
1377 IXGBE_WRITE_FLUSH(hw);
1378
1379 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1380 IXGBE_WRITE_FLUSH(hw);
1381
1382 /* Poll init-done after we write FDIRCTRL register */
1383 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1384 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1385 IXGBE_FDIRCTRL_INIT_DONE)
1386 break;
Emil Tantilov4a97df02012-09-20 03:33:51 +00001387 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001388 }
1389 if (i >= IXGBE_FDIR_INIT_DONE_POLL) {
1390 hw_dbg(hw, "Flow Director Signature poll time exceeded!\n");
1391 return IXGBE_ERR_FDIR_REINIT_FAILED;
1392 }
1393
1394 /* Clear FDIR statistics registers (read to clear) */
1395 IXGBE_READ_REG(hw, IXGBE_FDIRUSTAT);
1396 IXGBE_READ_REG(hw, IXGBE_FDIRFSTAT);
1397 IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
1398 IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
1399 IXGBE_READ_REG(hw, IXGBE_FDIRLEN);
1400
1401 return 0;
1402}
1403
1404/**
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001405 * ixgbe_fdir_enable_82599 - Initialize Flow Director control registers
1406 * @hw: pointer to hardware structure
1407 * @fdirctrl: value to write to flow director control register
1408 **/
1409static void ixgbe_fdir_enable_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1410{
1411 int i;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001412
1413 /* Prime the keys for hashing */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001414 IXGBE_WRITE_REG(hw, IXGBE_FDIRHKEY, IXGBE_ATR_BUCKET_HASH_KEY);
1415 IXGBE_WRITE_REG(hw, IXGBE_FDIRSKEY, IXGBE_ATR_SIGNATURE_HASH_KEY);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001416
1417 /*
1418 * Poll init-done after we write the register. Estimated times:
1419 * 10G: PBALLOC = 11b, timing is 60us
1420 * 1G: PBALLOC = 11b, timing is 600us
1421 * 100M: PBALLOC = 11b, timing is 6ms
1422 *
1423 * Multiple these timings by 4 if under full Rx load
1424 *
1425 * So we'll poll for IXGBE_FDIR_INIT_DONE_POLL times, sleeping for
1426 * 1 msec per poll time. If we're at line rate and drop to 100M, then
1427 * this might not finish in our poll time, but we can live with that
1428 * for now.
1429 */
1430 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1431 IXGBE_WRITE_FLUSH(hw);
1432 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1433 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1434 IXGBE_FDIRCTRL_INIT_DONE)
1435 break;
Don Skidmore032b4322011-03-18 09:32:53 +00001436 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001437 }
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001438
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001439 if (i >= IXGBE_FDIR_INIT_DONE_POLL)
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001440 hw_dbg(hw, "Flow Director poll time exceeded!\n");
1441}
1442
1443/**
1444 * ixgbe_init_fdir_signature_82599 - Initialize Flow Director signature filters
1445 * @hw: pointer to hardware structure
1446 * @fdirctrl: value to write to flow director control register, initially
1447 * contains just the value of the Rx packet buffer allocation
1448 **/
1449s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1450{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001451 /*
1452 * Continue setup of fdirctrl register bits:
1453 * Move the flexible bytes to use the ethertype - shift 6 words
1454 * Set the maximum length per hash bucket to 0xA filters
1455 * Send interrupt when 64 filters are left
1456 */
1457 fdirctrl |= (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1458 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1459 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
1460
1461 /* write hashes and fdirctrl register, poll for completion */
1462 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001463
1464 return 0;
1465}
1466
1467/**
1468 * ixgbe_init_fdir_perfect_82599 - Initialize Flow Director perfect filters
1469 * @hw: pointer to hardware structure
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001470 * @fdirctrl: value to write to flow director control register, initially
1471 * contains just the value of the Rx packet buffer allocation
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001472 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001473s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001474{
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001475 /*
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001476 * Continue setup of fdirctrl register bits:
1477 * Turn perfect match filtering on
1478 * Report hash in RSS field of Rx wb descriptor
1479 * Initialize the drop queue
1480 * Move the flexible bytes to use the ethertype - shift 6 words
1481 * Set the maximum length per hash bucket to 0xA filters
1482 * Send interrupt when 64 (0x4 * 16) filters are left
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001483 */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001484 fdirctrl |= IXGBE_FDIRCTRL_PERFECT_MATCH |
1485 IXGBE_FDIRCTRL_REPORT_STATUS |
1486 (IXGBE_FDIR_DROP_QUEUE << IXGBE_FDIRCTRL_DROP_Q_SHIFT) |
1487 (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1488 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1489 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001490
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001491 /* write hashes and fdirctrl register, poll for completion */
1492 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001493
1494 return 0;
1495}
1496
Alexander Duyck69830522011-01-06 14:29:58 +00001497/*
1498 * These defines allow us to quickly generate all of the necessary instructions
1499 * in the function below by simply calling out IXGBE_COMPUTE_SIG_HASH_ITERATION
1500 * for values 0 through 15
1501 */
1502#define IXGBE_ATR_COMMON_HASH_KEY \
1503 (IXGBE_ATR_BUCKET_HASH_KEY & IXGBE_ATR_SIGNATURE_HASH_KEY)
1504#define IXGBE_COMPUTE_SIG_HASH_ITERATION(_n) \
1505do { \
1506 u32 n = (_n); \
1507 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << n)) \
1508 common_hash ^= lo_hash_dword >> n; \
1509 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1510 bucket_hash ^= lo_hash_dword >> n; \
1511 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << n)) \
1512 sig_hash ^= lo_hash_dword << (16 - n); \
1513 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << (n + 16))) \
1514 common_hash ^= hi_hash_dword >> n; \
1515 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1516 bucket_hash ^= hi_hash_dword >> n; \
1517 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << (n + 16))) \
1518 sig_hash ^= hi_hash_dword << (16 - n); \
1519} while (0);
1520
1521/**
1522 * ixgbe_atr_compute_sig_hash_82599 - Compute the signature hash
1523 * @stream: input bitstream to compute the hash on
1524 *
1525 * This function is almost identical to the function above but contains
1526 * several optomizations such as unwinding all of the loops, letting the
1527 * compiler work out all of the conditional ifs since the keys are static
1528 * defines, and computing two keys at once since the hashed dword stream
1529 * will be the same for both keys.
1530 **/
1531static u32 ixgbe_atr_compute_sig_hash_82599(union ixgbe_atr_hash_dword input,
1532 union ixgbe_atr_hash_dword common)
1533{
1534 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1535 u32 sig_hash = 0, bucket_hash = 0, common_hash = 0;
1536
1537 /* record the flow_vm_vlan bits as they are a key part to the hash */
1538 flow_vm_vlan = ntohl(input.dword);
1539
1540 /* generate common hash dword */
1541 hi_hash_dword = ntohl(common.dword);
1542
1543 /* low dword is word swapped version of common */
1544 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1545
1546 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1547 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1548
1549 /* Process bits 0 and 16 */
1550 IXGBE_COMPUTE_SIG_HASH_ITERATION(0);
1551
1552 /*
1553 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1554 * delay this because bit 0 of the stream should not be processed
1555 * so we do not add the vlan until after bit 0 was processed
1556 */
1557 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1558
1559 /* Process remaining 30 bit of the key */
1560 IXGBE_COMPUTE_SIG_HASH_ITERATION(1);
1561 IXGBE_COMPUTE_SIG_HASH_ITERATION(2);
1562 IXGBE_COMPUTE_SIG_HASH_ITERATION(3);
1563 IXGBE_COMPUTE_SIG_HASH_ITERATION(4);
1564 IXGBE_COMPUTE_SIG_HASH_ITERATION(5);
1565 IXGBE_COMPUTE_SIG_HASH_ITERATION(6);
1566 IXGBE_COMPUTE_SIG_HASH_ITERATION(7);
1567 IXGBE_COMPUTE_SIG_HASH_ITERATION(8);
1568 IXGBE_COMPUTE_SIG_HASH_ITERATION(9);
1569 IXGBE_COMPUTE_SIG_HASH_ITERATION(10);
1570 IXGBE_COMPUTE_SIG_HASH_ITERATION(11);
1571 IXGBE_COMPUTE_SIG_HASH_ITERATION(12);
1572 IXGBE_COMPUTE_SIG_HASH_ITERATION(13);
1573 IXGBE_COMPUTE_SIG_HASH_ITERATION(14);
1574 IXGBE_COMPUTE_SIG_HASH_ITERATION(15);
1575
1576 /* combine common_hash result with signature and bucket hashes */
1577 bucket_hash ^= common_hash;
1578 bucket_hash &= IXGBE_ATR_HASH_MASK;
1579
1580 sig_hash ^= common_hash << 16;
1581 sig_hash &= IXGBE_ATR_HASH_MASK << 16;
1582
1583 /* return completed signature hash */
1584 return sig_hash ^ bucket_hash;
1585}
1586
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001587/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001588 * ixgbe_atr_add_signature_filter_82599 - Adds a signature hash filter
1589 * @hw: pointer to hardware structure
Alexander Duyck69830522011-01-06 14:29:58 +00001590 * @input: unique input dword
1591 * @common: compressed common input dword
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001592 * @queue: queue index to direct traffic to
1593 **/
1594s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
Alexander Duyck69830522011-01-06 14:29:58 +00001595 union ixgbe_atr_hash_dword input,
1596 union ixgbe_atr_hash_dword common,
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001597 u8 queue)
1598{
1599 u64 fdirhashcmd;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001600 u32 fdircmd;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001601
Alexander Duyck905e4a42011-01-06 14:29:57 +00001602 /*
1603 * Get the flow_type in order to program FDIRCMD properly
1604 * lowest 2 bits are FDIRCMD.L4TYPE, third lowest bit is FDIRCMD.IPV6
1605 */
Alexander Duyck69830522011-01-06 14:29:58 +00001606 switch (input.formatted.flow_type) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001607 case IXGBE_ATR_FLOW_TYPE_TCPV4:
1608 case IXGBE_ATR_FLOW_TYPE_UDPV4:
1609 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
1610 case IXGBE_ATR_FLOW_TYPE_TCPV6:
1611 case IXGBE_ATR_FLOW_TYPE_UDPV6:
1612 case IXGBE_ATR_FLOW_TYPE_SCTPV6:
1613 break;
1614 default:
1615 hw_dbg(hw, " Error on flow type input\n");
1616 return IXGBE_ERR_CONFIG;
1617 }
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001618
Alexander Duyck905e4a42011-01-06 14:29:57 +00001619 /* configure FDIRCMD register */
1620 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1621 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyck69830522011-01-06 14:29:58 +00001622 fdircmd |= input.formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001623 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001624
1625 /*
1626 * The lower 32-bits of fdirhashcmd is for FDIRHASH, the upper 32-bits
1627 * is for FDIRCMD. Then do a 64-bit register write from FDIRHASH.
1628 */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001629 fdirhashcmd = (u64)fdircmd << 32;
Alexander Duyck69830522011-01-06 14:29:58 +00001630 fdirhashcmd |= ixgbe_atr_compute_sig_hash_82599(input, common);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001631 IXGBE_WRITE_REG64(hw, IXGBE_FDIRHASH, fdirhashcmd);
1632
Alexander Duyck69830522011-01-06 14:29:58 +00001633 hw_dbg(hw, "Tx Queue=%x hash=%x\n", queue, (u32)fdirhashcmd);
1634
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001635 return 0;
1636}
1637
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001638#define IXGBE_COMPUTE_BKT_HASH_ITERATION(_n) \
1639do { \
1640 u32 n = (_n); \
1641 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1642 bucket_hash ^= lo_hash_dword >> n; \
1643 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1644 bucket_hash ^= hi_hash_dword >> n; \
1645} while (0);
1646
1647/**
1648 * ixgbe_atr_compute_perfect_hash_82599 - Compute the perfect filter hash
1649 * @atr_input: input bitstream to compute the hash on
1650 * @input_mask: mask for the input bitstream
1651 *
1652 * This function serves two main purposes. First it applys the input_mask
1653 * to the atr_input resulting in a cleaned up atr_input data stream.
1654 * Secondly it computes the hash and stores it in the bkt_hash field at
1655 * the end of the input byte stream. This way it will be available for
1656 * future use without needing to recompute the hash.
1657 **/
1658void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
1659 union ixgbe_atr_input *input_mask)
1660{
1661
1662 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1663 u32 bucket_hash = 0;
1664
1665 /* Apply masks to input data */
1666 input->dword_stream[0] &= input_mask->dword_stream[0];
1667 input->dword_stream[1] &= input_mask->dword_stream[1];
1668 input->dword_stream[2] &= input_mask->dword_stream[2];
1669 input->dword_stream[3] &= input_mask->dword_stream[3];
1670 input->dword_stream[4] &= input_mask->dword_stream[4];
1671 input->dword_stream[5] &= input_mask->dword_stream[5];
1672 input->dword_stream[6] &= input_mask->dword_stream[6];
1673 input->dword_stream[7] &= input_mask->dword_stream[7];
1674 input->dword_stream[8] &= input_mask->dword_stream[8];
1675 input->dword_stream[9] &= input_mask->dword_stream[9];
1676 input->dword_stream[10] &= input_mask->dword_stream[10];
1677
1678 /* record the flow_vm_vlan bits as they are a key part to the hash */
1679 flow_vm_vlan = ntohl(input->dword_stream[0]);
1680
1681 /* generate common hash dword */
1682 hi_hash_dword = ntohl(input->dword_stream[1] ^
1683 input->dword_stream[2] ^
1684 input->dword_stream[3] ^
1685 input->dword_stream[4] ^
1686 input->dword_stream[5] ^
1687 input->dword_stream[6] ^
1688 input->dword_stream[7] ^
1689 input->dword_stream[8] ^
1690 input->dword_stream[9] ^
1691 input->dword_stream[10]);
1692
1693 /* low dword is word swapped version of common */
1694 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1695
1696 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1697 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1698
1699 /* Process bits 0 and 16 */
1700 IXGBE_COMPUTE_BKT_HASH_ITERATION(0);
1701
1702 /*
1703 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1704 * delay this because bit 0 of the stream should not be processed
1705 * so we do not add the vlan until after bit 0 was processed
1706 */
1707 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1708
1709 /* Process remaining 30 bit of the key */
1710 IXGBE_COMPUTE_BKT_HASH_ITERATION(1);
1711 IXGBE_COMPUTE_BKT_HASH_ITERATION(2);
1712 IXGBE_COMPUTE_BKT_HASH_ITERATION(3);
1713 IXGBE_COMPUTE_BKT_HASH_ITERATION(4);
1714 IXGBE_COMPUTE_BKT_HASH_ITERATION(5);
1715 IXGBE_COMPUTE_BKT_HASH_ITERATION(6);
1716 IXGBE_COMPUTE_BKT_HASH_ITERATION(7);
1717 IXGBE_COMPUTE_BKT_HASH_ITERATION(8);
1718 IXGBE_COMPUTE_BKT_HASH_ITERATION(9);
1719 IXGBE_COMPUTE_BKT_HASH_ITERATION(10);
1720 IXGBE_COMPUTE_BKT_HASH_ITERATION(11);
1721 IXGBE_COMPUTE_BKT_HASH_ITERATION(12);
1722 IXGBE_COMPUTE_BKT_HASH_ITERATION(13);
1723 IXGBE_COMPUTE_BKT_HASH_ITERATION(14);
1724 IXGBE_COMPUTE_BKT_HASH_ITERATION(15);
1725
1726 /*
1727 * Limit hash to 13 bits since max bucket count is 8K.
1728 * Store result at the end of the input stream.
1729 */
1730 input->formatted.bkt_hash = bucket_hash & 0x1FFF;
1731}
1732
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001733/**
Alexander Duyck45b9f502011-01-06 14:29:59 +00001734 * ixgbe_get_fdirtcpm_82599 - generate a tcp port from atr_input_masks
1735 * @input_mask: mask to be bit swapped
1736 *
1737 * The source and destination port masks for flow director are bit swapped
1738 * in that bit 15 effects bit 0, 14 effects 1, 13, 2 etc. In order to
1739 * generate a correctly swapped value we need to bit swap the mask and that
1740 * is what is accomplished by this function.
1741 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001742static u32 ixgbe_get_fdirtcpm_82599(union ixgbe_atr_input *input_mask)
Alexander Duyck45b9f502011-01-06 14:29:59 +00001743{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001744 u32 mask = ntohs(input_mask->formatted.dst_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001745 mask <<= IXGBE_FDIRTCPM_DPORTM_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001746 mask |= ntohs(input_mask->formatted.src_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001747 mask = ((mask & 0x55555555) << 1) | ((mask & 0xAAAAAAAA) >> 1);
1748 mask = ((mask & 0x33333333) << 2) | ((mask & 0xCCCCCCCC) >> 2);
1749 mask = ((mask & 0x0F0F0F0F) << 4) | ((mask & 0xF0F0F0F0) >> 4);
1750 return ((mask & 0x00FF00FF) << 8) | ((mask & 0xFF00FF00) >> 8);
1751}
1752
1753/*
1754 * These two macros are meant to address the fact that we have registers
1755 * that are either all or in part big-endian. As a result on big-endian
1756 * systems we will end up byte swapping the value to little-endian before
1757 * it is byte swapped again and written to the hardware in the original
1758 * big-endian format.
1759 */
1760#define IXGBE_STORE_AS_BE32(_value) \
1761 (((u32)(_value) >> 24) | (((u32)(_value) & 0x00FF0000) >> 8) | \
1762 (((u32)(_value) & 0x0000FF00) << 8) | ((u32)(_value) << 24))
1763
1764#define IXGBE_WRITE_REG_BE32(a, reg, value) \
1765 IXGBE_WRITE_REG((a), (reg), IXGBE_STORE_AS_BE32(ntohl(value)))
1766
1767#define IXGBE_STORE_AS_BE16(_value) \
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001768 ntohs(((u16)(_value) >> 8) | ((u16)(_value) << 8))
Alexander Duyck45b9f502011-01-06 14:29:59 +00001769
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001770s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
1771 union ixgbe_atr_input *input_mask)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001772{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001773 /* mask IPv6 since it is currently not supported */
1774 u32 fdirm = IXGBE_FDIRM_DIPv6;
1775 u32 fdirtcpm;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001776
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001777 /*
Alexander Duyck45b9f502011-01-06 14:29:59 +00001778 * Program the relevant mask registers. If src/dst_port or src/dst_addr
1779 * are zero, then assume a full mask for that field. Also assume that
1780 * a VLAN of 0 is unspecified, so mask that out as well. L4type
1781 * cannot be masked out in this implementation.
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001782 *
1783 * This also assumes IPv4 only. IPv6 masking isn't supported at this
1784 * point in time.
1785 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001786
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001787 /* verify bucket hash is cleared on hash generation */
1788 if (input_mask->formatted.bkt_hash)
1789 hw_dbg(hw, " bucket hash should always be 0 in mask\n");
1790
1791 /* Program FDIRM and verify partial masks */
1792 switch (input_mask->formatted.vm_pool & 0x7F) {
1793 case 0x0:
1794 fdirm |= IXGBE_FDIRM_POOL;
1795 case 0x7F:
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001796 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001797 default:
1798 hw_dbg(hw, " Error on vm pool mask\n");
1799 return IXGBE_ERR_CONFIG;
1800 }
1801
1802 switch (input_mask->formatted.flow_type & IXGBE_ATR_L4TYPE_MASK) {
1803 case 0x0:
1804 fdirm |= IXGBE_FDIRM_L4P;
1805 if (input_mask->formatted.dst_port ||
1806 input_mask->formatted.src_port) {
1807 hw_dbg(hw, " Error on src/dst port mask\n");
1808 return IXGBE_ERR_CONFIG;
1809 }
1810 case IXGBE_ATR_L4TYPE_MASK:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001811 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001812 default:
1813 hw_dbg(hw, " Error on flow type mask\n");
1814 return IXGBE_ERR_CONFIG;
1815 }
1816
1817 switch (ntohs(input_mask->formatted.vlan_id) & 0xEFFF) {
Alexander Duyck45b9f502011-01-06 14:29:59 +00001818 case 0x0000:
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001819 /* mask VLAN ID, fall through to mask VLAN priority */
1820 fdirm |= IXGBE_FDIRM_VLANID;
1821 case 0x0FFF:
1822 /* mask VLAN priority */
1823 fdirm |= IXGBE_FDIRM_VLANP;
1824 break;
1825 case 0xE000:
1826 /* mask VLAN ID only, fall through */
1827 fdirm |= IXGBE_FDIRM_VLANID;
1828 case 0xEFFF:
1829 /* no VLAN fields masked */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001830 break;
1831 default:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001832 hw_dbg(hw, " Error on VLAN mask\n");
1833 return IXGBE_ERR_CONFIG;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001834 }
1835
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001836 switch (input_mask->formatted.flex_bytes & 0xFFFF) {
1837 case 0x0000:
1838 /* Mask Flex Bytes, fall through */
1839 fdirm |= IXGBE_FDIRM_FLEX;
1840 case 0xFFFF:
1841 break;
1842 default:
1843 hw_dbg(hw, " Error on flexible byte mask\n");
1844 return IXGBE_ERR_CONFIG;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001845 }
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001846
1847 /* Now mask VM pool and destination IPv6 - bits 5 and 2 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001848 IXGBE_WRITE_REG(hw, IXGBE_FDIRM, fdirm);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001849
Alexander Duyck45b9f502011-01-06 14:29:59 +00001850 /* store the TCP/UDP port masks, bit reversed from port layout */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001851 fdirtcpm = ixgbe_get_fdirtcpm_82599(input_mask);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001852
1853 /* write both the same so that UDP and TCP use the same mask */
1854 IXGBE_WRITE_REG(hw, IXGBE_FDIRTCPM, ~fdirtcpm);
1855 IXGBE_WRITE_REG(hw, IXGBE_FDIRUDPM, ~fdirtcpm);
1856
1857 /* store source and destination IP masks (big-enian) */
1858 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001859 ~input_mask->formatted.src_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001860 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRDIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001861 ~input_mask->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001862
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001863 return 0;
1864}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001865
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001866s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
1867 union ixgbe_atr_input *input,
1868 u16 soft_id, u8 queue)
1869{
1870 u32 fdirport, fdirvlan, fdirhash, fdircmd;
1871
1872 /* currently IPv6 is not supported, must be programmed with 0 */
1873 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(0),
1874 input->formatted.src_ip[0]);
1875 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(1),
1876 input->formatted.src_ip[1]);
1877 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(2),
1878 input->formatted.src_ip[2]);
1879
1880 /* record the source address (big-endian) */
1881 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPSA, input->formatted.src_ip[0]);
1882
1883 /* record the first 32 bits of the destination address (big-endian) */
1884 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPDA, input->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001885
1886 /* record source and destination port (little-endian)*/
1887 fdirport = ntohs(input->formatted.dst_port);
1888 fdirport <<= IXGBE_FDIRPORT_DESTINATION_SHIFT;
1889 fdirport |= ntohs(input->formatted.src_port);
1890 IXGBE_WRITE_REG(hw, IXGBE_FDIRPORT, fdirport);
1891
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001892 /* record vlan (little-endian) and flex_bytes(big-endian) */
1893 fdirvlan = IXGBE_STORE_AS_BE16(input->formatted.flex_bytes);
1894 fdirvlan <<= IXGBE_FDIRVLAN_FLEX_SHIFT;
1895 fdirvlan |= ntohs(input->formatted.vlan_id);
1896 IXGBE_WRITE_REG(hw, IXGBE_FDIRVLAN, fdirvlan);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001897
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001898 /* configure FDIRHASH register */
1899 fdirhash = input->formatted.bkt_hash;
1900 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1901 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1902
1903 /*
1904 * flush all previous writes to make certain registers are
1905 * programmed prior to issuing the command
1906 */
1907 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001908
1909 /* configure FDIRCMD register */
1910 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1911 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001912 if (queue == IXGBE_FDIR_DROP_QUEUE)
1913 fdircmd |= IXGBE_FDIRCMD_DROP;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001914 fdircmd |= input->formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
1915 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001916 fdircmd |= (u32)input->formatted.vm_pool << IXGBE_FDIRCMD_VT_POOL_SHIFT;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001917
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001918 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, fdircmd);
1919
1920 return 0;
1921}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001922
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001923s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
1924 union ixgbe_atr_input *input,
1925 u16 soft_id)
1926{
1927 u32 fdirhash;
1928 u32 fdircmd = 0;
1929 u32 retry_count;
1930 s32 err = 0;
1931
1932 /* configure FDIRHASH register */
1933 fdirhash = input->formatted.bkt_hash;
1934 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1935 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1936
1937 /* flush hash to HW */
1938 IXGBE_WRITE_FLUSH(hw);
1939
1940 /* Query if filter is present */
1941 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, IXGBE_FDIRCMD_CMD_QUERY_REM_FILT);
1942
1943 for (retry_count = 10; retry_count; retry_count--) {
1944 /* allow 10us for query to process */
1945 udelay(10);
1946 /* verify query completed successfully */
1947 fdircmd = IXGBE_READ_REG(hw, IXGBE_FDIRCMD);
1948 if (!(fdircmd & IXGBE_FDIRCMD_CMD_MASK))
1949 break;
1950 }
1951
1952 if (!retry_count)
1953 err = IXGBE_ERR_FDIR_REINIT_FAILED;
1954
1955 /* if filter exists in hardware then remove it */
1956 if (fdircmd & IXGBE_FDIRCMD_FILTER_VALID) {
1957 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1958 IXGBE_WRITE_FLUSH(hw);
1959 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1960 IXGBE_FDIRCMD_CMD_REMOVE_FLOW);
1961 }
1962
1963 return err;
1964}
1965
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001966/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001967 * ixgbe_read_analog_reg8_82599 - Reads 8 bit Omer analog register
1968 * @hw: pointer to hardware structure
1969 * @reg: analog register to read
1970 * @val: read value
1971 *
1972 * Performs read operation to Omer analog register specified.
1973 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001974static s32 ixgbe_read_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 *val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001975{
1976 u32 core_ctl;
1977
1978 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, IXGBE_CORECTL_WRITE_CMD |
1979 (reg << 8));
1980 IXGBE_WRITE_FLUSH(hw);
1981 udelay(10);
1982 core_ctl = IXGBE_READ_REG(hw, IXGBE_CORECTL);
1983 *val = (u8)core_ctl;
1984
1985 return 0;
1986}
1987
1988/**
1989 * ixgbe_write_analog_reg8_82599 - Writes 8 bit Omer analog register
1990 * @hw: pointer to hardware structure
1991 * @reg: atlas register to write
1992 * @val: value to write
1993 *
1994 * Performs write operation to Omer analog register specified.
1995 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001996static s32 ixgbe_write_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001997{
1998 u32 core_ctl;
1999
2000 core_ctl = (reg << 8) | val;
2001 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, core_ctl);
2002 IXGBE_WRITE_FLUSH(hw);
2003 udelay(10);
2004
2005 return 0;
2006}
2007
2008/**
2009 * ixgbe_start_hw_82599 - Prepare hardware for Tx/Rx
2010 * @hw: pointer to hardware structure
2011 *
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002012 * Starts the hardware using the generic start_hw function
2013 * and the generation start_hw function.
2014 * Then performs revision-specific operations, if any.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002015 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002016static s32 ixgbe_start_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002017{
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002018 s32 ret_val = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002019
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002020 ret_val = ixgbe_start_hw_generic(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002021 if (ret_val != 0)
2022 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002023
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002024 ret_val = ixgbe_start_hw_gen2(hw);
2025 if (ret_val != 0)
2026 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002027
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00002028 /* We need to run link autotry after the driver loads */
2029 hw->mac.autotry_restart = true;
2030
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002031 if (ret_val == 0)
2032 ret_val = ixgbe_verify_fw_version_82599(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002033out:
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002034 return ret_val;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002035}
2036
2037/**
2038 * ixgbe_identify_phy_82599 - Get physical layer module
2039 * @hw: pointer to hardware structure
2040 *
2041 * Determines the physical layer module found on the current adapter.
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002042 * If PHY already detected, maintains current PHY type in hw struct,
2043 * otherwise executes the PHY detection routine.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002044 **/
Emil Tantilovd6cd8e02011-03-16 01:58:20 +00002045static s32 ixgbe_identify_phy_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002046{
2047 s32 status = IXGBE_ERR_PHY_ADDR_INVALID;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002048
2049 /* Detect PHY if not unknown - returns success if already detected. */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002050 status = ixgbe_identify_phy_generic(hw);
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002051 if (status != 0) {
2052 /* 82599 10GBASE-T requires an external PHY */
2053 if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper)
2054 goto out;
2055 else
Don Skidmore8f583322013-07-27 06:25:38 +00002056 status = ixgbe_identify_module_generic(hw);
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002057 }
2058
2059 /* Set PHY type none if no PHY detected */
2060 if (hw->phy.type == ixgbe_phy_unknown) {
2061 hw->phy.type = ixgbe_phy_none;
2062 status = 0;
2063 }
2064
2065 /* Return error if SFP module has been detected but is not supported */
2066 if (hw->phy.type == ixgbe_phy_sfp_unsupported)
2067 status = IXGBE_ERR_SFP_NOT_SUPPORTED;
2068
2069out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002070 return status;
2071}
2072
2073/**
2074 * ixgbe_get_supported_physical_layer_82599 - Returns physical layer type
2075 * @hw: pointer to hardware structure
2076 *
2077 * Determines physical layer capabilities of the current configuration.
2078 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002079static u32 ixgbe_get_supported_physical_layer_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002080{
2081 u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002082 u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
2083 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
2084 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
2085 u32 pma_pmd_10g_parallel = autoc & IXGBE_AUTOC_10G_PMA_PMD_MASK;
2086 u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
2087 u16 ext_ability = 0;
PJ Waskiewicz1339b9e2009-03-13 22:12:29 +00002088 u8 comp_codes_10g = 0;
Don Skidmorecb836a92010-06-29 18:30:59 +00002089 u8 comp_codes_1g = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002090
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002091 hw->phy.ops.identify(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002092
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002093 switch (hw->phy.type) {
2094 case ixgbe_phy_tn:
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002095 case ixgbe_phy_cu_unknown:
Ben Hutchings6b73e102009-04-29 08:08:58 +00002096 hw->phy.ops.read_reg(hw, MDIO_PMA_EXTABLE, MDIO_MMD_PMAPMD,
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002097 &ext_ability);
Ben Hutchings6b73e102009-04-29 08:08:58 +00002098 if (ext_ability & MDIO_PMA_EXTABLE_10GBT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002099 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00002100 if (ext_ability & MDIO_PMA_EXTABLE_1000BT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002101 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00002102 if (ext_ability & MDIO_PMA_EXTABLE_100BTX)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002103 physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
2104 goto out;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002105 default:
2106 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002107 }
2108
2109 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
2110 case IXGBE_AUTOC_LMS_1G_AN:
2111 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
2112 if (pma_pmd_1g == IXGBE_AUTOC_1G_KX_BX) {
2113 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_KX |
2114 IXGBE_PHYSICAL_LAYER_1000BASE_BX;
2115 goto out;
2116 } else
2117 /* SFI mode so read SFP module */
2118 goto sfp_check;
2119 break;
2120 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
2121 if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_CX4)
2122 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_CX4;
2123 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_KX4)
2124 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +00002125 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_XAUI)
2126 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_XAUI;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002127 goto out;
2128 break;
2129 case IXGBE_AUTOC_LMS_10G_SERIAL:
2130 if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_KR) {
2131 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KR;
2132 goto out;
2133 } else if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)
2134 goto sfp_check;
2135 break;
2136 case IXGBE_AUTOC_LMS_KX4_KX_KR:
2137 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
2138 if (autoc & IXGBE_AUTOC_KX_SUPP)
2139 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_KX;
2140 if (autoc & IXGBE_AUTOC_KX4_SUPP)
2141 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
2142 if (autoc & IXGBE_AUTOC_KR_SUPP)
2143 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KR;
2144 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002145 break;
2146 default:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002147 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002148 break;
2149 }
2150
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002151sfp_check:
2152 /* SFP check must be done last since DA modules are sometimes used to
2153 * test KR mode - we need to id KR mode correctly before SFP module.
2154 * Call identify_sfp because the pluggable module may have changed */
2155 hw->phy.ops.identify_sfp(hw);
2156 if (hw->phy.sfp_type == ixgbe_sfp_type_not_present)
2157 goto out;
2158
2159 switch (hw->phy.type) {
Don Skidmoreea0a04d2010-05-18 16:00:13 +00002160 case ixgbe_phy_sfp_passive_tyco:
2161 case ixgbe_phy_sfp_passive_unknown:
Don Skidmore8f583322013-07-27 06:25:38 +00002162 case ixgbe_phy_qsfp_passive_unknown:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002163 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
2164 break;
Don Skidmoreea0a04d2010-05-18 16:00:13 +00002165 case ixgbe_phy_sfp_ftl_active:
2166 case ixgbe_phy_sfp_active_unknown:
Don Skidmore8f583322013-07-27 06:25:38 +00002167 case ixgbe_phy_qsfp_active_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00002168 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_ACTIVE_DA;
2169 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002170 case ixgbe_phy_sfp_avago:
2171 case ixgbe_phy_sfp_ftl:
2172 case ixgbe_phy_sfp_intel:
2173 case ixgbe_phy_sfp_unknown:
2174 hw->phy.ops.read_i2c_eeprom(hw,
Don Skidmorecb836a92010-06-29 18:30:59 +00002175 IXGBE_SFF_1GBE_COMP_CODES, &comp_codes_1g);
2176 hw->phy.ops.read_i2c_eeprom(hw,
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002177 IXGBE_SFF_10GBE_COMP_CODES, &comp_codes_10g);
2178 if (comp_codes_10g & IXGBE_SFF_10GBASESR_CAPABLE)
2179 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
2180 else if (comp_codes_10g & IXGBE_SFF_10GBASELR_CAPABLE)
2181 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
Don Skidmorecb836a92010-06-29 18:30:59 +00002182 else if (comp_codes_1g & IXGBE_SFF_1GBASET_CAPABLE)
2183 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_T;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002184 break;
Don Skidmore8f583322013-07-27 06:25:38 +00002185 case ixgbe_phy_qsfp_intel:
2186 case ixgbe_phy_qsfp_unknown:
2187 hw->phy.ops.read_i2c_eeprom(hw,
2188 IXGBE_SFF_QSFP_10GBE_COMP, &comp_codes_10g);
2189 if (comp_codes_10g & IXGBE_SFF_10GBASESR_CAPABLE)
2190 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
2191 else if (comp_codes_10g & IXGBE_SFF_10GBASELR_CAPABLE)
2192 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
2193 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002194 default:
2195 break;
2196 }
2197
2198out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002199 return physical_layer;
2200}
2201
2202/**
2203 * ixgbe_enable_rx_dma_82599 - Enable the Rx DMA unit on 82599
2204 * @hw: pointer to hardware structure
2205 * @regval: register value to write to RXCTRL
2206 *
2207 * Enables the Rx DMA unit for 82599
2208 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002209static s32 ixgbe_enable_rx_dma_82599(struct ixgbe_hw *hw, u32 regval)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002210{
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002211 /*
2212 * Workaround for 82599 silicon errata when enabling the Rx datapath.
2213 * If traffic is incoming before we enable the Rx unit, it could hang
2214 * the Rx DMA unit. Therefore, make sure the security engine is
2215 * completely disabled prior to enabling the Rx unit.
2216 */
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002217 hw->mac.ops.disable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002218
2219 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, regval);
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002220
2221 hw->mac.ops.enable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002222
2223 return 0;
2224}
2225
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002226/**
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002227 * ixgbe_verify_fw_version_82599 - verify fw version for 82599
2228 * @hw: pointer to hardware structure
2229 *
2230 * Verifies that installed the firmware version is 0.6 or higher
2231 * for SFI devices. All 82599 SFI devices should have version 0.6 or higher.
2232 *
2233 * Returns IXGBE_ERR_EEPROM_VERSION if the FW is not present or
2234 * if the FW version is not supported.
2235 **/
2236static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw)
2237{
2238 s32 status = IXGBE_ERR_EEPROM_VERSION;
2239 u16 fw_offset, fw_ptp_cfg_offset;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002240 u16 offset;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002241 u16 fw_version = 0;
2242
2243 /* firmware check is only necessary for SFI devices */
2244 if (hw->phy.media_type != ixgbe_media_type_fiber) {
2245 status = 0;
2246 goto fw_version_out;
2247 }
2248
2249 /* get the offset to the Firmware Module block */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002250 offset = IXGBE_FW_PTR;
2251 if (hw->eeprom.ops.read(hw, offset, &fw_offset))
2252 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002253
2254 if ((fw_offset == 0) || (fw_offset == 0xFFFF))
2255 goto fw_version_out;
2256
2257 /* get the offset to the Pass Through Patch Configuration block */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002258 offset = fw_offset + IXGBE_FW_PASSTHROUGH_PATCH_CONFIG_PTR;
2259 if (hw->eeprom.ops.read(hw, offset, &fw_ptp_cfg_offset))
2260 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002261
2262 if ((fw_ptp_cfg_offset == 0) || (fw_ptp_cfg_offset == 0xFFFF))
2263 goto fw_version_out;
2264
2265 /* get the firmware version */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002266 offset = fw_ptp_cfg_offset + IXGBE_FW_PATCH_VERSION_4;
2267 if (hw->eeprom.ops.read(hw, offset, &fw_version))
2268 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002269
2270 if (fw_version > 0x5)
2271 status = 0;
2272
2273fw_version_out:
2274 return status;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002275
2276fw_version_err:
2277 hw_err(hw, "eeprom read at offset %d failed\n", offset);
2278 return IXGBE_ERR_EEPROM_VERSION;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002279}
2280
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002281/**
2282 * ixgbe_verify_lesm_fw_enabled_82599 - Checks LESM FW module state.
2283 * @hw: pointer to hardware structure
2284 *
2285 * Returns true if the LESM FW module is present and enabled. Otherwise
2286 * returns false. Smart Speed must be disabled if LESM FW module is enabled.
2287 **/
Don Skidmore429d6a32014-02-27 20:32:41 -08002288static bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw)
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002289{
2290 bool lesm_enabled = false;
2291 u16 fw_offset, fw_lesm_param_offset, fw_lesm_state;
2292 s32 status;
2293
2294 /* get the offset to the Firmware Module block */
2295 status = hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset);
2296
2297 if ((status != 0) ||
2298 (fw_offset == 0) || (fw_offset == 0xFFFF))
2299 goto out;
2300
2301 /* get the offset to the LESM Parameters block */
2302 status = hw->eeprom.ops.read(hw, (fw_offset +
2303 IXGBE_FW_LESM_PARAMETERS_PTR),
2304 &fw_lesm_param_offset);
2305
2306 if ((status != 0) ||
2307 (fw_lesm_param_offset == 0) || (fw_lesm_param_offset == 0xFFFF))
2308 goto out;
2309
2310 /* get the lesm state word */
2311 status = hw->eeprom.ops.read(hw, (fw_lesm_param_offset +
2312 IXGBE_FW_LESM_STATE_1),
2313 &fw_lesm_state);
2314
2315 if ((status == 0) &&
2316 (fw_lesm_state & IXGBE_FW_LESM_STATE_ENABLED))
2317 lesm_enabled = true;
2318
2319out:
2320 return lesm_enabled;
2321}
2322
Emil Tantilov0665b092011-04-01 08:17:19 +00002323/**
Emil Tantilov68c70052011-04-20 08:49:06 +00002324 * ixgbe_read_eeprom_buffer_82599 - Read EEPROM word(s) using
2325 * fastest available method
2326 *
2327 * @hw: pointer to hardware structure
2328 * @offset: offset of word in EEPROM to read
2329 * @words: number of words
2330 * @data: word(s) read from the EEPROM
2331 *
2332 * Retrieves 16 bit word(s) read from EEPROM
2333 **/
2334static s32 ixgbe_read_eeprom_buffer_82599(struct ixgbe_hw *hw, u16 offset,
2335 u16 words, u16 *data)
2336{
2337 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2338 s32 ret_val = IXGBE_ERR_CONFIG;
2339
2340 /*
2341 * If EEPROM is detected and can be addressed using 14 bits,
2342 * use EERD otherwise use bit bang
2343 */
2344 if ((eeprom->type == ixgbe_eeprom_spi) &&
2345 (offset + (words - 1) <= IXGBE_EERD_MAX_ADDR))
2346 ret_val = ixgbe_read_eerd_buffer_generic(hw, offset, words,
2347 data);
2348 else
2349 ret_val = ixgbe_read_eeprom_buffer_bit_bang_generic(hw, offset,
2350 words,
2351 data);
2352
2353 return ret_val;
2354}
2355
2356/**
Emil Tantilov0665b092011-04-01 08:17:19 +00002357 * ixgbe_read_eeprom_82599 - Read EEPROM word using
2358 * fastest available method
2359 *
2360 * @hw: pointer to hardware structure
2361 * @offset: offset of word in the EEPROM to read
2362 * @data: word read from the EEPROM
2363 *
2364 * Reads a 16 bit word from the EEPROM
2365 **/
2366static s32 ixgbe_read_eeprom_82599(struct ixgbe_hw *hw,
2367 u16 offset, u16 *data)
2368{
2369 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2370 s32 ret_val = IXGBE_ERR_CONFIG;
2371
2372 /*
2373 * If EEPROM is detected and can be addressed using 14 bits,
2374 * use EERD otherwise use bit bang
2375 */
2376 if ((eeprom->type == ixgbe_eeprom_spi) &&
2377 (offset <= IXGBE_EERD_MAX_ADDR))
2378 ret_val = ixgbe_read_eerd_generic(hw, offset, data);
2379 else
2380 ret_val = ixgbe_read_eeprom_bit_bang_generic(hw, offset, data);
2381
2382 return ret_val;
2383}
2384
Don Skidmorede52a122012-09-11 06:58:19 +00002385/**
2386 * ixgbe_reset_pipeline_82599 - perform pipeline reset
2387 *
2388 * @hw: pointer to hardware structure
2389 *
2390 * Reset pipeline by asserting Restart_AN together with LMS change to ensure
2391 * full pipeline reset. Note - We must hold the SW/FW semaphore before writing
2392 * to AUTOC, so this function assumes the semaphore is held.
2393 **/
Don Skidmore429d6a32014-02-27 20:32:41 -08002394static s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw)
Don Skidmorede52a122012-09-11 06:58:19 +00002395{
Emil Tantilov46d5ced2013-04-12 08:36:47 +00002396 s32 ret_val;
2397 u32 anlp1_reg = 0;
2398 u32 i, autoc_reg, autoc2_reg;
2399
2400 /* Enable link if disabled in NVM */
2401 autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
2402 if (autoc2_reg & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
2403 autoc2_reg &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
2404 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg);
2405 IXGBE_WRITE_FLUSH(hw);
2406 }
Don Skidmorede52a122012-09-11 06:58:19 +00002407
Don Skidmore429d6a32014-02-27 20:32:41 -08002408 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Don Skidmorede52a122012-09-11 06:58:19 +00002409 autoc_reg |= IXGBE_AUTOC_AN_RESTART;
2410
2411 /* Write AUTOC register with toggled LMS[2] bit and Restart_AN */
Don Skidmore9f4d2782014-02-27 20:32:42 -08002412 IXGBE_WRITE_REG(hw, IXGBE_AUTOC,
2413 autoc_reg ^ (0x4 << IXGBE_AUTOC_LMS_SHIFT));
Don Skidmorede52a122012-09-11 06:58:19 +00002414
2415 /* Wait for AN to leave state 0 */
2416 for (i = 0; i < 10; i++) {
2417 usleep_range(4000, 8000);
2418 anlp1_reg = IXGBE_READ_REG(hw, IXGBE_ANLP1);
2419 if (anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)
2420 break;
2421 }
2422
2423 if (!(anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)) {
2424 hw_dbg(hw, "auto negotiation not completed\n");
2425 ret_val = IXGBE_ERR_RESET_FAILED;
2426 goto reset_pipeline_out;
2427 }
2428
2429 ret_val = 0;
2430
2431reset_pipeline_out:
2432 /* Write AUTOC register with original LMS field and Restart_AN */
2433 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
2434 IXGBE_WRITE_FLUSH(hw);
2435
2436 return ret_val;
2437}
2438
Don Skidmore8f583322013-07-27 06:25:38 +00002439/**
2440 * ixgbe_read_i2c_byte_82599 - Reads 8 bit word over I2C
2441 * @hw: pointer to hardware structure
2442 * @byte_offset: byte offset to read
2443 * @data: value read
2444 *
2445 * Performs byte read operation to SFP module's EEPROM over I2C interface at
2446 * a specified device address.
2447 **/
2448static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2449 u8 dev_addr, u8 *data)
2450{
2451 u32 esdp;
2452 s32 status;
2453 s32 timeout = 200;
2454
2455 if (hw->phy.qsfp_shared_i2c_bus == true) {
2456 /* Acquire I2C bus ownership. */
2457 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2458 esdp |= IXGBE_ESDP_SDP0;
2459 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2460 IXGBE_WRITE_FLUSH(hw);
2461
2462 while (timeout) {
2463 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2464 if (esdp & IXGBE_ESDP_SDP1)
2465 break;
2466
2467 usleep_range(5000, 10000);
2468 timeout--;
2469 }
2470
2471 if (!timeout) {
2472 hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n");
2473 status = IXGBE_ERR_I2C;
2474 goto release_i2c_access;
2475 }
2476 }
2477
2478 status = ixgbe_read_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2479
2480release_i2c_access:
2481 if (hw->phy.qsfp_shared_i2c_bus == true) {
2482 /* Release I2C bus ownership. */
2483 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2484 esdp &= ~IXGBE_ESDP_SDP0;
2485 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2486 IXGBE_WRITE_FLUSH(hw);
2487 }
2488
2489 return status;
2490}
2491
2492/**
2493 * ixgbe_write_i2c_byte_82599 - Writes 8 bit word over I2C
2494 * @hw: pointer to hardware structure
2495 * @byte_offset: byte offset to write
2496 * @data: value to write
2497 *
2498 * Performs byte write operation to SFP module's EEPROM over I2C interface at
2499 * a specified device address.
2500 **/
2501static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2502 u8 dev_addr, u8 data)
2503{
2504 u32 esdp;
2505 s32 status;
2506 s32 timeout = 200;
2507
2508 if (hw->phy.qsfp_shared_i2c_bus == true) {
2509 /* Acquire I2C bus ownership. */
2510 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2511 esdp |= IXGBE_ESDP_SDP0;
2512 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2513 IXGBE_WRITE_FLUSH(hw);
2514
2515 while (timeout) {
2516 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2517 if (esdp & IXGBE_ESDP_SDP1)
2518 break;
2519
2520 usleep_range(5000, 10000);
2521 timeout--;
2522 }
2523
2524 if (!timeout) {
2525 hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n");
2526 status = IXGBE_ERR_I2C;
2527 goto release_i2c_access;
2528 }
2529 }
2530
2531 status = ixgbe_write_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2532
2533release_i2c_access:
2534 if (hw->phy.qsfp_shared_i2c_bus == true) {
2535 /* Release I2C bus ownership. */
2536 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2537 esdp &= ~IXGBE_ESDP_SDP0;
2538 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2539 IXGBE_WRITE_FLUSH(hw);
2540 }
2541
2542 return status;
2543}
2544
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002545static struct ixgbe_mac_operations mac_ops_82599 = {
2546 .init_hw = &ixgbe_init_hw_generic,
2547 .reset_hw = &ixgbe_reset_hw_82599,
2548 .start_hw = &ixgbe_start_hw_82599,
2549 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic,
2550 .get_media_type = &ixgbe_get_media_type_82599,
2551 .get_supported_physical_layer = &ixgbe_get_supported_physical_layer_82599,
2552 .enable_rx_dma = &ixgbe_enable_rx_dma_82599,
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002553 .disable_rx_buff = &ixgbe_disable_rx_buff_generic,
2554 .enable_rx_buff = &ixgbe_enable_rx_buff_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002555 .get_mac_addr = &ixgbe_get_mac_addr_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002556 .get_san_mac_addr = &ixgbe_get_san_mac_addr_generic,
Emil Tantilovb776d102011-03-31 09:36:18 +00002557 .get_device_caps = &ixgbe_get_device_caps_generic,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002558 .get_wwn_prefix = &ixgbe_get_wwn_prefix_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002559 .stop_adapter = &ixgbe_stop_adapter_generic,
2560 .get_bus_info = &ixgbe_get_bus_info_generic,
2561 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie,
2562 .read_analog_reg8 = &ixgbe_read_analog_reg8_82599,
2563 .write_analog_reg8 = &ixgbe_write_analog_reg8_82599,
Jacob Kellerf4f10402013-06-25 07:59:23 +00002564 .stop_link_on_d3 = &ixgbe_stop_mac_link_on_d3_82599,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002565 .setup_link = &ixgbe_setup_mac_link_82599,
John Fastabend80605c652011-05-02 12:34:10 +00002566 .set_rxpba = &ixgbe_set_rxpba_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002567 .check_link = &ixgbe_check_mac_link_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002568 .get_link_capabilities = &ixgbe_get_link_capabilities_82599,
2569 .led_on = &ixgbe_led_on_generic,
2570 .led_off = &ixgbe_led_off_generic,
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002571 .blink_led_start = &ixgbe_blink_led_start_generic,
2572 .blink_led_stop = &ixgbe_blink_led_stop_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002573 .set_rar = &ixgbe_set_rar_generic,
2574 .clear_rar = &ixgbe_clear_rar_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002575 .set_vmdq = &ixgbe_set_vmdq_generic,
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00002576 .set_vmdq_san_mac = &ixgbe_set_vmdq_san_mac_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002577 .clear_vmdq = &ixgbe_clear_vmdq_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002578 .init_rx_addrs = &ixgbe_init_rx_addrs_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002579 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic,
2580 .enable_mc = &ixgbe_enable_mc_generic,
2581 .disable_mc = &ixgbe_disable_mc_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002582 .clear_vfta = &ixgbe_clear_vfta_generic,
2583 .set_vfta = &ixgbe_set_vfta_generic,
2584 .fc_enable = &ixgbe_fc_enable_generic,
Emil Tantilov9612de92011-05-07 07:40:20 +00002585 .set_fw_drv_ver = &ixgbe_set_fw_drv_ver_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002586 .init_uta_tables = &ixgbe_init_uta_tables_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002587 .setup_sfp = &ixgbe_setup_sfp_modules_82599,
Greg Rosea985b6c32010-11-18 03:02:52 +00002588 .set_mac_anti_spoofing = &ixgbe_set_mac_anti_spoofing,
2589 .set_vlan_anti_spoofing = &ixgbe_set_vlan_anti_spoofing,
Don Skidmore5e655102011-02-25 01:58:04 +00002590 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync,
2591 .release_swfw_sync = &ixgbe_release_swfw_sync,
Don Skidmore3ca8bc62012-04-12 00:33:31 +00002592 .get_thermal_sensor_data = &ixgbe_get_thermal_sensor_data_generic,
2593 .init_thermal_sensor_thresh = &ixgbe_init_thermal_sensor_thresh_generic,
Don Skidmore0b2679d2013-02-21 03:00:04 +00002594 .mng_fw_enabled = &ixgbe_mng_enabled,
Don Skidmore429d6a32014-02-27 20:32:41 -08002595 .prot_autoc_read = &prot_autoc_read_82599,
2596 .prot_autoc_write = &prot_autoc_write_82599,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002597};
2598
2599static struct ixgbe_eeprom_operations eeprom_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002600 .init_params = &ixgbe_init_eeprom_params_generic,
Emil Tantilov0665b092011-04-01 08:17:19 +00002601 .read = &ixgbe_read_eeprom_82599,
Emil Tantilov68c70052011-04-20 08:49:06 +00002602 .read_buffer = &ixgbe_read_eeprom_buffer_82599,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002603 .write = &ixgbe_write_eeprom_generic,
Emil Tantilov68c70052011-04-20 08:49:06 +00002604 .write_buffer = &ixgbe_write_eeprom_buffer_bit_bang_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002605 .calc_checksum = &ixgbe_calc_eeprom_checksum_generic,
2606 .validate_checksum = &ixgbe_validate_eeprom_checksum_generic,
2607 .update_checksum = &ixgbe_update_eeprom_checksum_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002608};
2609
2610static struct ixgbe_phy_operations phy_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002611 .identify = &ixgbe_identify_phy_82599,
Don Skidmore8f583322013-07-27 06:25:38 +00002612 .identify_sfp = &ixgbe_identify_module_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002613 .init = &ixgbe_init_phy_ops_82599,
2614 .reset = &ixgbe_reset_phy_generic,
2615 .read_reg = &ixgbe_read_phy_reg_generic,
2616 .write_reg = &ixgbe_write_phy_reg_generic,
2617 .setup_link = &ixgbe_setup_phy_link_generic,
2618 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic,
2619 .read_i2c_byte = &ixgbe_read_i2c_byte_generic,
2620 .write_i2c_byte = &ixgbe_write_i2c_byte_generic,
Emil Tantilov07ce8702012-12-19 07:14:17 +00002621 .read_i2c_sff8472 = &ixgbe_read_i2c_sff8472_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002622 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_generic,
2623 .write_i2c_eeprom = &ixgbe_write_i2c_eeprom_generic,
2624 .check_overtemp = &ixgbe_tn_check_overtemp,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002625};
2626
2627struct ixgbe_info ixgbe_82599_info = {
2628 .mac = ixgbe_mac_82599EB,
2629 .get_invariants = &ixgbe_get_invariants_82599,
2630 .mac_ops = &mac_ops_82599,
2631 .eeprom_ops = &eeprom_ops_82599,
2632 .phy_ops = &phy_ops_82599,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002633 .mbx_ops = &mbx_ops_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002634};