blob: 3d915b1ccdb51d5c24cacd437d586918c2be5bea [file] [log] [blame]
Catalin Marinas8ad68bb2005-10-31 14:25:02 +00001/*
2 * linux/arch/arm/mach-realview/core.c
3 *
4 * Copyright (C) 1999 - 2003 ARM Limited
5 * Copyright (C) 2000 Deep Blue Solutions Ltd
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000021#include <linux/init.h>
Russell King1be72282005-10-31 16:57:06 +000022#include <linux/platform_device.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000023#include <linux/dma-mapping.h>
24#include <linux/sysdev.h>
25#include <linux/interrupt.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000026#include <linux/amba/bus.h>
27#include <linux/amba/clcd.h>
Russell Kingfced80c2008-09-06 12:10:45 +010028#include <linux/io.h>
Steve Glendinningc5142e82009-01-20 13:23:30 +000029#include <linux/smsc911x.h>
Catalin Marinas6be62ba2009-02-12 15:59:21 +010030#include <linux/ata_platform.h>
Linus Walleij6ef297f2009-09-22 14:29:36 +010031#include <linux/amba/mmci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/gfp.h>
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +010033#include <linux/clkdev.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000034
35#include <asm/system.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010036#include <mach/hardware.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000037#include <asm/irq.h>
38#include <asm/leds.h>
Colin Tuckley68c3d932008-11-10 14:10:11 +000039#include <asm/mach-types.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000040#include <asm/hardware/arm_timer.h>
Russell Kingc5a0adb2010-01-16 20:16:10 +000041#include <asm/hardware/icst.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000042
43#include <asm/mach/arch.h>
44#include <asm/mach/flash.h>
45#include <asm/mach/irq.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000046#include <asm/mach/map.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000047
48#include <asm/hardware/gic.h>
49
Catalin Marinasee8c9572009-05-30 14:00:17 +010050#include <mach/platform.h>
51#include <mach/irqs.h>
Russell Kinge3887712010-01-14 13:30:16 +000052#include <plat/timer-sp.h>
Catalin Marinasee8c9572009-05-30 14:00:17 +010053
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000054#include "core.h"
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000055
Catalin Marinas1bbdf632008-12-01 14:54:58 +000056/* used by entry-macro.S and platsmp.c */
Catalin Marinasc4057f52008-02-04 17:41:01 +010057void __iomem *gic_cpu_base_addr;
58
Catalin Marinasc97c5aa2009-11-04 12:19:05 +000059#ifdef CONFIG_ZONE_DMA
60/*
61 * Adjust the zones if there are restrictions for DMA access.
62 */
Russell Kingb65b4782010-05-22 20:58:51 +010063void __init realview_adjust_zones(unsigned long *size, unsigned long *hole)
Catalin Marinasc97c5aa2009-11-04 12:19:05 +000064{
65 unsigned long dma_size = SZ_256M >> PAGE_SHIFT;
66
Russell Kingb65b4782010-05-22 20:58:51 +010067 if (!machine_is_realview_pbx() || size[0] <= dma_size)
Catalin Marinasc97c5aa2009-11-04 12:19:05 +000068 return;
69
70 size[ZONE_NORMAL] = size[0] - dma_size;
71 size[ZONE_DMA] = dma_size;
72 hole[ZONE_NORMAL] = hole[0];
73 hole[ZONE_DMA] = 0;
74}
75#endif
76
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000077
78#define REALVIEW_FLASHCTRL (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_FLASH_OFFSET)
79
80static int realview_flash_init(void)
81{
82 u32 val;
83
84 val = __raw_readl(REALVIEW_FLASHCTRL);
85 val &= ~REALVIEW_FLASHPROG_FLVPPEN;
86 __raw_writel(val, REALVIEW_FLASHCTRL);
87
88 return 0;
89}
90
91static void realview_flash_exit(void)
92{
93 u32 val;
94
95 val = __raw_readl(REALVIEW_FLASHCTRL);
96 val &= ~REALVIEW_FLASHPROG_FLVPPEN;
97 __raw_writel(val, REALVIEW_FLASHCTRL);
98}
99
100static void realview_flash_set_vpp(int on)
101{
102 u32 val;
103
104 val = __raw_readl(REALVIEW_FLASHCTRL);
105 if (on)
106 val |= REALVIEW_FLASHPROG_FLVPPEN;
107 else
108 val &= ~REALVIEW_FLASHPROG_FLVPPEN;
109 __raw_writel(val, REALVIEW_FLASHCTRL);
110}
111
112static struct flash_platform_data realview_flash_data = {
113 .map_name = "cfi_probe",
114 .width = 4,
115 .init = realview_flash_init,
116 .exit = realview_flash_exit,
117 .set_vpp = realview_flash_set_vpp,
118};
119
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000120struct platform_device realview_flash_device = {
121 .name = "armflash",
122 .id = 0,
123 .dev = {
124 .platform_data = &realview_flash_data,
125 },
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000126};
127
Catalin Marinasa44ddfd2008-04-18 22:43:10 +0100128int realview_flash_register(struct resource *res, u32 num)
129{
130 realview_flash_device.resource = res;
131 realview_flash_device.num_resources = num;
132 return platform_device_register(&realview_flash_device);
133}
134
Steve Glendinningc5142e82009-01-20 13:23:30 +0000135static struct smsc911x_platform_config smsc911x_config = {
136 .flags = SMSC911X_USE_32BIT,
137 .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_HIGH,
138 .irq_type = SMSC911X_IRQ_TYPE_PUSH_PULL,
139 .phy_interface = PHY_INTERFACE_MODE_MII,
Catalin Marinas0a5b2f62008-12-01 14:54:59 +0000140};
141
Catalin Marinas0a381332008-12-01 14:54:58 +0000142static struct platform_device realview_eth_device = {
Steve Glendinningc5142e82009-01-20 13:23:30 +0000143 .name = "smsc911x",
Catalin Marinas0a381332008-12-01 14:54:58 +0000144 .id = 0,
145 .num_resources = 2,
146};
147
148int realview_eth_register(const char *name, struct resource *res)
149{
150 if (name)
151 realview_eth_device.name = name;
152 realview_eth_device.resource = res;
Steve Glendinningc5142e82009-01-20 13:23:30 +0000153 if (strcmp(realview_eth_device.name, "smsc911x") == 0)
154 realview_eth_device.dev.platform_data = &smsc911x_config;
Catalin Marinas0a381332008-12-01 14:54:58 +0000155
156 return platform_device_register(&realview_eth_device);
157}
158
Catalin Marinas7db21712009-02-12 16:00:21 +0100159struct platform_device realview_usb_device = {
160 .name = "isp1760",
161 .num_resources = 2,
162};
163
164int realview_usb_register(struct resource *res)
165{
166 realview_usb_device.resource = res;
167 return platform_device_register(&realview_usb_device);
168}
169
Catalin Marinas6be62ba2009-02-12 15:59:21 +0100170static struct pata_platform_info pata_platform_data = {
171 .ioport_shift = 1,
172};
173
174static struct resource pata_resources[] = {
175 [0] = {
176 .start = REALVIEW_CF_BASE,
177 .end = REALVIEW_CF_BASE + 0xff,
178 .flags = IORESOURCE_MEM,
179 },
180 [1] = {
181 .start = REALVIEW_CF_BASE + 0x100,
182 .end = REALVIEW_CF_BASE + SZ_4K - 1,
183 .flags = IORESOURCE_MEM,
184 },
185};
186
187struct platform_device realview_cf_device = {
188 .name = "pata_platform",
189 .id = -1,
190 .num_resources = ARRAY_SIZE(pata_resources),
191 .resource = pata_resources,
192 .dev = {
193 .platform_data = &pata_platform_data,
194 },
195};
196
Russell King6b65cd72006-12-10 21:21:32 +0100197static struct resource realview_i2c_resource = {
198 .start = REALVIEW_I2C_BASE,
199 .end = REALVIEW_I2C_BASE + SZ_4K - 1,
200 .flags = IORESOURCE_MEM,
201};
202
203struct platform_device realview_i2c_device = {
204 .name = "versatile-i2c",
Catalin Marinas533ad5e2009-02-12 15:58:20 +0100205 .id = 0,
Russell King6b65cd72006-12-10 21:21:32 +0100206 .num_resources = 1,
207 .resource = &realview_i2c_resource,
208};
209
Catalin Marinas533ad5e2009-02-12 15:58:20 +0100210static struct i2c_board_info realview_i2c_board_info[] = {
211 {
Russell King64e8be62009-07-18 15:51:55 +0100212 I2C_BOARD_INFO("ds1338", 0xd0 >> 1),
Catalin Marinas533ad5e2009-02-12 15:58:20 +0100213 },
214};
215
216static int __init realview_i2c_init(void)
217{
218 return i2c_register_board_info(0, realview_i2c_board_info,
219 ARRAY_SIZE(realview_i2c_board_info));
220}
221arch_initcall(realview_i2c_init);
222
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000223#define REALVIEW_SYSMCI (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_MCI_OFFSET)
224
Russell King98b09792009-07-09 15:17:41 +0100225/*
226 * This is only used if GPIOLIB support is disabled
227 */
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000228static unsigned int realview_mmc_status(struct device *dev)
229{
230 struct amba_device *adev = container_of(dev, struct amba_device, dev);
231 u32 mask;
232
Linus Walleij48f1d5a2010-07-02 10:24:03 +0100233 if (machine_is_realview_pb1176()) {
234 static bool inserted = false;
235
236 /*
237 * The PB1176 does not have the status register,
238 * assume it is inserted at startup, then invert
239 * for each call so card insertion/removal will
240 * be detected anyway. This will not be called if
241 * GPIO on PL061 is active, which is the proper
242 * way to do this on the PB1176.
243 */
244 inserted = !inserted;
245 return inserted ? 0 : 1;
246 }
247
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000248 if (adev->res.start == REALVIEW_MMCI0_BASE)
249 mask = 1;
250 else
251 mask = 2;
252
Russell King74bc8092010-07-29 15:58:59 +0100253 return readl(REALVIEW_SYSMCI) & mask;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000254}
255
Linus Walleij6ef297f2009-09-22 14:29:36 +0100256struct mmci_platform_data realview_mmc0_plat_data = {
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000257 .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
258 .status = realview_mmc_status,
Russell King98b09792009-07-09 15:17:41 +0100259 .gpio_wp = 17,
260 .gpio_cd = 16,
Rabin Vincent29719442010-08-09 12:54:43 +0100261 .cd_invert = true,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000262};
263
Linus Walleij6ef297f2009-09-22 14:29:36 +0100264struct mmci_platform_data realview_mmc1_plat_data = {
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000265 .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
266 .status = realview_mmc_status,
Russell King98b09792009-07-09 15:17:41 +0100267 .gpio_wp = 19,
268 .gpio_cd = 18,
Rabin Vincent29719442010-08-09 12:54:43 +0100269 .cd_invert = true,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000270};
271
272/*
273 * Clock handling
274 */
Russell King39c0cb02010-01-16 16:27:28 +0000275static const struct icst_params realview_oscvco_params = {
Russell King64fceb12010-01-16 17:28:44 +0000276 .ref = 24000000,
Russell King4de2edb2010-01-16 18:08:47 +0000277 .vco_max = ICST307_VCO_MAX,
Russell Kinge73a46a2010-01-16 19:49:39 +0000278 .vco_min = ICST307_VCO_MIN,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000279 .vd_min = 4 + 8,
280 .vd_max = 511 + 8,
281 .rd_min = 1 + 2,
282 .rd_max = 127 + 2,
Russell King232eaf72010-01-16 19:46:19 +0000283 .s2div = icst307_s2div,
284 .idx2s = icst307_idx2s,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000285};
286
Russell King39c0cb02010-01-16 16:27:28 +0000287static void realview_oscvco_set(struct clk *clk, struct icst_vco vco)
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000288{
289 void __iomem *sys_lock = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_LOCK_OFFSET;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000290 u32 val;
291
Russell Kingd1914c72010-01-14 20:09:34 +0000292 val = readl(clk->vcoreg) & ~0x7ffff;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000293 val |= vco.v | (vco.r << 9) | (vco.s << 16);
294
295 writel(0xa05f, sys_lock);
Russell Kingd1914c72010-01-14 20:09:34 +0000296 writel(val, clk->vcoreg);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000297 writel(0, sys_lock);
298}
299
Russell King9bf5b2e2010-03-01 16:18:39 +0000300static const struct clk_ops oscvco_clk_ops = {
301 .round = icst_clk_round,
302 .set = icst_clk_set,
303 .setvco = realview_oscvco_set,
304};
305
Russell Kingcf30fb42008-11-08 20:05:55 +0000306static struct clk oscvco_clk = {
Russell King9bf5b2e2010-03-01 16:18:39 +0000307 .ops = &oscvco_clk_ops,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000308 .params = &realview_oscvco_params,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000309};
310
311/*
Russell Kingcf30fb42008-11-08 20:05:55 +0000312 * These are fixed clocks.
313 */
314static struct clk ref24_clk = {
315 .rate = 24000000,
316};
317
Russell King3126c7b2010-07-15 11:01:17 +0100318static struct clk dummy_apb_pclk;
319
Russell Kingcf30fb42008-11-08 20:05:55 +0000320static struct clk_lookup lookups[] = {
Russell King3126c7b2010-07-15 11:01:17 +0100321 { /* Bus clock */
322 .con_id = "apb_pclk",
323 .clk = &dummy_apb_pclk,
324 }, { /* UART0 */
Linus Walleij43215322009-09-21 12:30:32 +0100325 .dev_id = "dev:uart0",
Russell Kingcf30fb42008-11-08 20:05:55 +0000326 .clk = &ref24_clk,
327 }, { /* UART1 */
Linus Walleij43215322009-09-21 12:30:32 +0100328 .dev_id = "dev:uart1",
Russell Kingcf30fb42008-11-08 20:05:55 +0000329 .clk = &ref24_clk,
330 }, { /* UART2 */
Linus Walleij43215322009-09-21 12:30:32 +0100331 .dev_id = "dev:uart2",
Russell Kingcf30fb42008-11-08 20:05:55 +0000332 .clk = &ref24_clk,
333 }, { /* UART3 */
Linus Walleij43215322009-09-21 12:30:32 +0100334 .dev_id = "fpga:uart3",
Russell Kingcf30fb42008-11-08 20:05:55 +0000335 .clk = &ref24_clk,
Linus Walleij48f1d5a2010-07-02 10:24:03 +0100336 }, { /* UART3 is on the dev chip in PB1176 */
337 .dev_id = "dev:uart3",
338 .clk = &ref24_clk,
339 }, { /* UART4 only exists in PB1176 */
340 .dev_id = "fpga:uart4",
341 .clk = &ref24_clk,
Russell Kingcf30fb42008-11-08 20:05:55 +0000342 }, { /* KMI0 */
Linus Walleij43215322009-09-21 12:30:32 +0100343 .dev_id = "fpga:kmi0",
Russell Kingcf30fb42008-11-08 20:05:55 +0000344 .clk = &ref24_clk,
345 }, { /* KMI1 */
Linus Walleij43215322009-09-21 12:30:32 +0100346 .dev_id = "fpga:kmi1",
Russell Kingcf30fb42008-11-08 20:05:55 +0000347 .clk = &ref24_clk,
348 }, { /* MMC0 */
Linus Walleij43215322009-09-21 12:30:32 +0100349 .dev_id = "fpga:mmc0",
Russell Kingcf30fb42008-11-08 20:05:55 +0000350 .clk = &ref24_clk,
Linus Walleij48f1d5a2010-07-02 10:24:03 +0100351 }, { /* CLCD is in the PB1176 and EB DevChip */
Linus Walleij43215322009-09-21 12:30:32 +0100352 .dev_id = "dev:clcd",
Russell Kingcf30fb42008-11-08 20:05:55 +0000353 .clk = &oscvco_clk,
354 }, { /* PB:CLCD */
Linus Walleij43215322009-09-21 12:30:32 +0100355 .dev_id = "issp:clcd",
Russell Kingcf30fb42008-11-08 20:05:55 +0000356 .clk = &oscvco_clk,
Linus Walleijd6ada862010-07-14 23:58:38 +0100357 }, { /* SSP */
358 .dev_id = "dev:ssp0",
359 .clk = &ref24_clk,
Russell Kingcf30fb42008-11-08 20:05:55 +0000360 }
361};
362
363static int __init clk_init(void)
364{
Russell Kingd1914c72010-01-14 20:09:34 +0000365 if (machine_is_realview_pb1176())
366 oscvco_clk.vcoreg = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_OSC0_OFFSET;
367 else
368 oscvco_clk.vcoreg = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_OSC4_OFFSET;
369
Russell King0a0300d2010-01-12 12:28:00 +0000370 clkdev_add_table(lookups, ARRAY_SIZE(lookups));
Russell Kingd1914c72010-01-14 20:09:34 +0000371
Russell Kingcf30fb42008-11-08 20:05:55 +0000372 return 0;
373}
Linus Walleij06385e42010-07-30 16:36:25 +0100374core_initcall(clk_init);
Russell Kingcf30fb42008-11-08 20:05:55 +0000375
376/*
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000377 * CLCD support.
378 */
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000379#define SYS_CLCD_NLCDIOON (1 << 2)
380#define SYS_CLCD_VDDPOSSWITCH (1 << 3)
381#define SYS_CLCD_PWR3V5SWITCH (1 << 4)
382#define SYS_CLCD_ID_MASK (0x1f << 8)
383#define SYS_CLCD_ID_SANYO_3_8 (0x00 << 8)
384#define SYS_CLCD_ID_UNKNOWN_8_4 (0x01 << 8)
385#define SYS_CLCD_ID_EPSON_2_2 (0x02 << 8)
386#define SYS_CLCD_ID_SANYO_2_5 (0x07 << 8)
387#define SYS_CLCD_ID_VGA (0x1f << 8)
388
389static struct clcd_panel vga = {
390 .mode = {
391 .name = "VGA",
392 .refresh = 60,
393 .xres = 640,
394 .yres = 480,
395 .pixclock = 39721,
396 .left_margin = 40,
397 .right_margin = 24,
398 .upper_margin = 32,
399 .lower_margin = 11,
400 .hsync_len = 96,
401 .vsync_len = 2,
402 .sync = 0,
403 .vmode = FB_VMODE_NONINTERLACED,
404 },
405 .width = -1,
406 .height = -1,
407 .tim2 = TIM2_BCD | TIM2_IPC,
Catalin Marinas4eccca22008-11-10 14:10:13 +0000408 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000409 .bpp = 16,
410};
411
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000412static struct clcd_panel xvga = {
413 .mode = {
414 .name = "XVGA",
415 .refresh = 60,
416 .xres = 1024,
417 .yres = 768,
418 .pixclock = 15748,
419 .left_margin = 152,
420 .right_margin = 48,
421 .upper_margin = 23,
422 .lower_margin = 3,
423 .hsync_len = 104,
424 .vsync_len = 4,
425 .sync = 0,
426 .vmode = FB_VMODE_NONINTERLACED,
427 },
428 .width = -1,
429 .height = -1,
430 .tim2 = TIM2_BCD | TIM2_IPC,
Catalin Marinas4eccca22008-11-10 14:10:13 +0000431 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000432 .bpp = 16,
433};
434
435static struct clcd_panel sanyo_3_8_in = {
436 .mode = {
437 .name = "Sanyo QVGA",
438 .refresh = 116,
439 .xres = 320,
440 .yres = 240,
441 .pixclock = 100000,
442 .left_margin = 6,
443 .right_margin = 6,
444 .upper_margin = 5,
445 .lower_margin = 5,
446 .hsync_len = 6,
447 .vsync_len = 6,
448 .sync = 0,
449 .vmode = FB_VMODE_NONINTERLACED,
450 },
451 .width = -1,
452 .height = -1,
453 .tim2 = TIM2_BCD,
Catalin Marinas4eccca22008-11-10 14:10:13 +0000454 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000455 .bpp = 16,
456};
457
458static struct clcd_panel sanyo_2_5_in = {
459 .mode = {
460 .name = "Sanyo QVGA Portrait",
461 .refresh = 116,
462 .xres = 240,
463 .yres = 320,
464 .pixclock = 100000,
465 .left_margin = 20,
466 .right_margin = 10,
467 .upper_margin = 2,
468 .lower_margin = 2,
469 .hsync_len = 10,
470 .vsync_len = 2,
471 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
472 .vmode = FB_VMODE_NONINTERLACED,
473 },
474 .width = -1,
475 .height = -1,
476 .tim2 = TIM2_IVS | TIM2_IHS | TIM2_IPC,
Catalin Marinas4eccca22008-11-10 14:10:13 +0000477 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000478 .bpp = 16,
479};
480
481static struct clcd_panel epson_2_2_in = {
482 .mode = {
483 .name = "Epson QCIF",
484 .refresh = 390,
485 .xres = 176,
486 .yres = 220,
487 .pixclock = 62500,
488 .left_margin = 3,
489 .right_margin = 2,
490 .upper_margin = 1,
491 .lower_margin = 0,
492 .hsync_len = 3,
493 .vsync_len = 2,
494 .sync = 0,
495 .vmode = FB_VMODE_NONINTERLACED,
496 },
497 .width = -1,
498 .height = -1,
499 .tim2 = TIM2_BCD | TIM2_IPC,
Catalin Marinas4eccca22008-11-10 14:10:13 +0000500 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000501 .bpp = 16,
502};
503
504/*
505 * Detect which LCD panel is connected, and return the appropriate
506 * clcd_panel structure. Note: we do not have any information on
507 * the required timings for the 8.4in panel, so we presently assume
508 * VGA timings.
509 */
510static struct clcd_panel *realview_clcd_panel(void)
511{
512 void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000513 struct clcd_panel *vga_panel;
514 struct clcd_panel *panel;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000515 u32 val;
516
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000517 if (machine_is_realview_eb())
518 vga_panel = &vga;
519 else
520 vga_panel = &xvga;
521
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000522 val = readl(sys_clcd) & SYS_CLCD_ID_MASK;
523 if (val == SYS_CLCD_ID_SANYO_3_8)
524 panel = &sanyo_3_8_in;
525 else if (val == SYS_CLCD_ID_SANYO_2_5)
526 panel = &sanyo_2_5_in;
527 else if (val == SYS_CLCD_ID_EPSON_2_2)
528 panel = &epson_2_2_in;
529 else if (val == SYS_CLCD_ID_VGA)
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000530 panel = vga_panel;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000531 else {
532 printk(KERN_ERR "CLCD: unknown LCD panel ID 0x%08x, using VGA\n",
533 val);
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000534 panel = vga_panel;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000535 }
536
537 return panel;
538}
539
540/*
541 * Disable all display connectors on the interface module.
542 */
543static void realview_clcd_disable(struct clcd_fb *fb)
544{
545 void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
546 u32 val;
547
548 val = readl(sys_clcd);
549 val &= ~SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
550 writel(val, sys_clcd);
551}
552
553/*
554 * Enable the relevant connector on the interface module.
555 */
556static void realview_clcd_enable(struct clcd_fb *fb)
557{
558 void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
559 u32 val;
560
Catalin Marinas9e7714d2006-03-16 14:10:20 +0000561 /*
562 * Enable the PSUs
563 */
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000564 val = readl(sys_clcd);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000565 val |= SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
566 writel(val, sys_clcd);
567}
568
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000569static int realview_clcd_setup(struct clcd_fb *fb)
570{
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000571 unsigned long framesize;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000572 dma_addr_t dma;
573
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000574 if (machine_is_realview_eb())
575 /* VGA, 16bpp */
576 framesize = 640 * 480 * 2;
577 else
578 /* XVGA, 16bpp */
579 framesize = 1024 * 768 * 2;
580
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000581 fb->panel = realview_clcd_panel();
582
583 fb->fb.screen_base = dma_alloc_writecombine(&fb->dev->dev, framesize,
Catalin Marinasc97c5aa2009-11-04 12:19:05 +0000584 &dma, GFP_KERNEL | GFP_DMA);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000585 if (!fb->fb.screen_base) {
586 printk(KERN_ERR "CLCD: unable to map framebuffer\n");
587 return -ENOMEM;
588 }
589
590 fb->fb.fix.smem_start = dma;
591 fb->fb.fix.smem_len = framesize;
592
593 return 0;
594}
595
596static int realview_clcd_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
597{
598 return dma_mmap_writecombine(&fb->dev->dev, vma,
599 fb->fb.screen_base,
600 fb->fb.fix.smem_start,
601 fb->fb.fix.smem_len);
602}
603
604static void realview_clcd_remove(struct clcd_fb *fb)
605{
606 dma_free_writecombine(&fb->dev->dev, fb->fb.fix.smem_len,
607 fb->fb.screen_base, fb->fb.fix.smem_start);
608}
609
610struct clcd_board clcd_plat_data = {
611 .name = "RealView",
612 .check = clcdfb_check,
613 .decode = clcdfb_decode,
614 .disable = realview_clcd_disable,
615 .enable = realview_clcd_enable,
616 .setup = realview_clcd_setup,
617 .mmap = realview_clcd_mmap,
618 .remove = realview_clcd_remove,
619};
620
621#ifdef CONFIG_LEDS
622#define VA_LEDS_BASE (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_LED_OFFSET)
623
624void realview_leds_event(led_event_t ledevt)
625{
626 unsigned long flags;
627 u32 val;
Catalin Marinasda055eb2009-05-30 13:56:16 +0100628 u32 led = 1 << smp_processor_id();
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000629
630 local_irq_save(flags);
631 val = readl(VA_LEDS_BASE);
632
633 switch (ledevt) {
634 case led_idle_start:
Catalin Marinasda055eb2009-05-30 13:56:16 +0100635 val = val & ~led;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000636 break;
637
638 case led_idle_end:
Catalin Marinasda055eb2009-05-30 13:56:16 +0100639 val = val | led;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000640 break;
641
642 case led_timer:
Catalin Marinasda055eb2009-05-30 13:56:16 +0100643 val = val ^ REALVIEW_SYS_LED7;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000644 break;
645
646 case led_halted:
647 val = 0;
648 break;
649
650 default:
651 break;
652 }
653
654 writel(val, VA_LEDS_BASE);
655 local_irq_restore(flags);
656}
657#endif /* CONFIG_LEDS */
658
659/*
660 * Where is the timer (VA)?
661 */
Catalin Marinas80192732008-04-18 22:43:11 +0100662void __iomem *timer0_va_base;
663void __iomem *timer1_va_base;
664void __iomem *timer2_va_base;
665void __iomem *timer3_va_base;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000666
667/*
Catalin Marinasa8655e82008-02-04 17:30:57 +0100668 * Set up the clock source and clock events devices
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000669 */
Catalin Marinas8cc4c542008-02-04 17:43:02 +0100670void __init realview_timer_init(unsigned int timer_irq)
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000671{
672 u32 val;
673
674 /*
675 * set clock frequency:
676 * REALVIEW_REFCLK is 32KHz
677 * REALVIEW_TIMCLK is 1MHz
678 */
679 val = readl(__io_address(REALVIEW_SCTL_BASE));
680 writel((REALVIEW_TIMCLK << REALVIEW_TIMER1_EnSel) |
681 (REALVIEW_TIMCLK << REALVIEW_TIMER2_EnSel) |
682 (REALVIEW_TIMCLK << REALVIEW_TIMER3_EnSel) |
683 (REALVIEW_TIMCLK << REALVIEW_TIMER4_EnSel) | val,
684 __io_address(REALVIEW_SCTL_BASE));
685
686 /*
687 * Initialise to a known state (all timers off)
688 */
Catalin Marinas80192732008-04-18 22:43:11 +0100689 writel(0, timer0_va_base + TIMER_CTRL);
690 writel(0, timer1_va_base + TIMER_CTRL);
691 writel(0, timer2_va_base + TIMER_CTRL);
692 writel(0, timer3_va_base + TIMER_CTRL);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000693
Russell Kinge3887712010-01-14 13:30:16 +0000694 sp804_clocksource_init(timer3_va_base);
695 sp804_clockevents_init(timer0_va_base, timer_irq);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000696}
Catalin Marinas5b39d152009-11-04 12:19:04 +0000697
698/*
699 * Setup the memory banks.
700 */
701void realview_fixup(struct machine_desc *mdesc, struct tag *tags, char **from,
702 struct meminfo *meminfo)
703{
704 /*
705 * Most RealView platforms have 512MB contiguous RAM at 0x70000000.
706 * Half of this is mirrored at 0.
707 */
708#ifdef CONFIG_REALVIEW_HIGH_PHYS_OFFSET
709 meminfo->bank[0].start = 0x70000000;
710 meminfo->bank[0].size = SZ_512M;
711 meminfo->nr_banks = 1;
712#else
713 meminfo->bank[0].start = 0;
714 meminfo->bank[0].size = SZ_256M;
715 meminfo->nr_banks = 1;
716#endif
717}