blob: f55021ae788dd5e66d7322687a38e18abc05945b [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <drm/drmP.h>
29#include "amdgpu.h"
30#include <drm/amdgpu_drm.h>
Andres Rodriguez52c6a622017-06-26 16:17:13 -040031#include "amdgpu_sched.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040032#include "amdgpu_uvd.h"
33#include "amdgpu_vce.h"
34
35#include <linux/vga_switcheroo.h>
36#include <linux/slab.h>
37#include <linux/pm_runtime.h>
Oded Gabbay130e0372015-06-12 21:35:14 +030038#include "amdgpu_amdkfd.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040039
Alex Deucherd38ceaf2015-04-20 16:55:21 -040040/**
41 * amdgpu_driver_unload_kms - Main unload function for KMS.
42 *
43 * @dev: drm dev pointer
44 *
45 * This is the main unload function for KMS (all asics).
46 * Returns 0 on success.
47 */
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -020048void amdgpu_driver_unload_kms(struct drm_device *dev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040049{
50 struct amdgpu_device *adev = dev->dev_private;
51
52 if (adev == NULL)
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -020053 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040054
55 if (adev->rmmio == NULL)
56 goto done_free;
57
Xiangliang Yu3149d9d2017-01-12 15:14:36 +080058 if (amdgpu_sriov_vf(adev))
59 amdgpu_virt_request_full_gpu(adev, false);
60
Lukas Wunner4a788542016-06-08 18:47:27 +020061 if (amdgpu_device_is_px(dev)) {
62 pm_runtime_get_sync(dev->dev);
Lukas Wunner6ce62d82016-06-08 18:47:27 +020063 pm_runtime_forbid(dev->dev);
Lukas Wunner4a788542016-06-08 18:47:27 +020064 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -040065
66 amdgpu_acpi_fini(adev);
67
68 amdgpu_device_fini(adev);
69
70done_free:
71 kfree(adev);
72 dev->dev_private = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040073}
74
75/**
76 * amdgpu_driver_load_kms - Main load function for KMS.
77 *
78 * @dev: drm dev pointer
79 * @flags: device flags
80 *
81 * This is the main load function for KMS (all asics).
82 * Returns 0 on success, error on failure.
83 */
84int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
85{
86 struct amdgpu_device *adev;
Pixel Ding1daee8b2017-11-08 11:03:14 +080087 int r, acpi_status;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040088
Felix Kuehling6dd13092017-06-05 18:53:55 +090089#ifdef CONFIG_DRM_AMDGPU_SI
90 if (!amdgpu_si_support) {
91 switch (flags & AMD_ASIC_MASK) {
92 case CHIP_TAHITI:
93 case CHIP_PITCAIRN:
94 case CHIP_VERDE:
95 case CHIP_OLAND:
96 case CHIP_HAINAN:
97 dev_info(dev->dev,
98 "SI support provided by radeon.\n");
99 dev_info(dev->dev,
Michel Dänzer2b059652017-05-29 18:05:20 +0900100 "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
Felix Kuehling6dd13092017-06-05 18:53:55 +0900101 );
102 return -ENODEV;
103 }
104 }
105#endif
Felix Kuehling7df28982017-06-05 18:43:27 +0900106#ifdef CONFIG_DRM_AMDGPU_CIK
107 if (!amdgpu_cik_support) {
108 switch (flags & AMD_ASIC_MASK) {
109 case CHIP_KAVERI:
110 case CHIP_BONAIRE:
111 case CHIP_HAWAII:
112 case CHIP_KABINI:
113 case CHIP_MULLINS:
114 dev_info(dev->dev,
Michel Dänzer2b059652017-05-29 18:05:20 +0900115 "CIK support provided by radeon.\n");
116 dev_info(dev->dev,
117 "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
118 );
Felix Kuehling7df28982017-06-05 18:43:27 +0900119 return -ENODEV;
120 }
121 }
122#endif
123
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400124 adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
125 if (adev == NULL) {
126 return -ENOMEM;
127 }
128 dev->dev_private = (void *)adev;
129
130 if ((amdgpu_runtime_pm != 0) &&
131 amdgpu_has_atpx() &&
Alex Deucher84b15282016-10-31 11:02:31 -0400132 (amdgpu_is_atpx_hybrid() ||
133 amdgpu_has_atpx_dgpu_power_cntl()) &&
Lukas Wunner84c8b222017-03-10 21:23:45 +0100134 ((flags & AMD_IS_APU) == 0) &&
135 !pci_is_thunderbolt_attached(dev->pdev))
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800136 flags |= AMD_IS_PX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137
138 /* amdgpu_device_init should report only fatal error
139 * like memory allocation failure or iomapping failure,
140 * or memory manager initialization failure, it must
141 * properly initialize the GPU MC controller and permit
142 * VRAM allocation
143 */
144 r = amdgpu_device_init(adev, dev, dev->pdev, flags);
Pixel Ding1daee8b2017-11-08 11:03:14 +0800145 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400146 dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
147 goto out;
148 }
149
150 /* Call ACPI methods: require modeset init
151 * but failure is not fatal
152 */
153 if (!r) {
154 acpi_status = amdgpu_acpi_init(adev);
155 if (acpi_status)
156 dev_dbg(&dev->pdev->dev,
157 "Error during ACPI methods call\n");
158 }
159
160 if (amdgpu_device_is_px(dev)) {
161 pm_runtime_use_autosuspend(dev->dev);
162 pm_runtime_set_autosuspend_delay(dev->dev, 5000);
163 pm_runtime_set_active(dev->dev);
164 pm_runtime_allow(dev->dev);
165 pm_runtime_mark_last_busy(dev->dev);
166 pm_runtime_put_autosuspend(dev->dev);
167 }
168
169out:
Lukas Wunnerc9c9bbd2016-06-08 18:47:27 +0200170 if (r) {
171 /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
172 if (adev->rmmio && amdgpu_device_is_px(dev))
173 pm_runtime_put_noidle(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174 amdgpu_driver_unload_kms(dev);
Lukas Wunnerc9c9bbd2016-06-08 18:47:27 +0200175 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400176
177 return r;
178}
179
Huang Rui000cab92016-06-12 15:44:44 +0800180static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
181 struct drm_amdgpu_query_fw *query_fw,
182 struct amdgpu_device *adev)
183{
184 switch (query_fw->fw_type) {
185 case AMDGPU_INFO_FW_VCE:
186 fw_info->ver = adev->vce.fw_version;
187 fw_info->feature = adev->vce.fb_version;
188 break;
189 case AMDGPU_INFO_FW_UVD:
190 fw_info->ver = adev->uvd.fw_version;
191 fw_info->feature = 0;
192 break;
193 case AMDGPU_INFO_FW_GMC:
194 fw_info->ver = adev->mc.fw_version;
195 fw_info->feature = 0;
196 break;
197 case AMDGPU_INFO_FW_GFX_ME:
198 fw_info->ver = adev->gfx.me_fw_version;
199 fw_info->feature = adev->gfx.me_feature_version;
200 break;
201 case AMDGPU_INFO_FW_GFX_PFP:
202 fw_info->ver = adev->gfx.pfp_fw_version;
203 fw_info->feature = adev->gfx.pfp_feature_version;
204 break;
205 case AMDGPU_INFO_FW_GFX_CE:
206 fw_info->ver = adev->gfx.ce_fw_version;
207 fw_info->feature = adev->gfx.ce_feature_version;
208 break;
209 case AMDGPU_INFO_FW_GFX_RLC:
210 fw_info->ver = adev->gfx.rlc_fw_version;
211 fw_info->feature = adev->gfx.rlc_feature_version;
212 break;
213 case AMDGPU_INFO_FW_GFX_MEC:
214 if (query_fw->index == 0) {
215 fw_info->ver = adev->gfx.mec_fw_version;
216 fw_info->feature = adev->gfx.mec_feature_version;
217 } else if (query_fw->index == 1) {
218 fw_info->ver = adev->gfx.mec2_fw_version;
219 fw_info->feature = adev->gfx.mec2_feature_version;
220 } else
221 return -EINVAL;
222 break;
223 case AMDGPU_INFO_FW_SMC:
224 fw_info->ver = adev->pm.fw_version;
225 fw_info->feature = 0;
226 break;
227 case AMDGPU_INFO_FW_SDMA:
228 if (query_fw->index >= adev->sdma.num_instances)
229 return -EINVAL;
230 fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
231 fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
232 break;
Huang Rui6a7ed072017-03-03 19:15:26 -0500233 case AMDGPU_INFO_FW_SOS:
234 fw_info->ver = adev->psp.sos_fw_version;
235 fw_info->feature = adev->psp.sos_feature_version;
236 break;
237 case AMDGPU_INFO_FW_ASD:
238 fw_info->ver = adev->psp.asd_fw_version;
239 fw_info->feature = adev->psp.asd_feature_version;
240 break;
Huang Rui000cab92016-06-12 15:44:44 +0800241 default:
242 return -EINVAL;
243 }
244 return 0;
245}
246
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400247/*
248 * Userspace get information ioctl
249 */
250/**
251 * amdgpu_info_ioctl - answer a device specific request.
252 *
253 * @adev: amdgpu device pointer
254 * @data: request object
255 * @filp: drm filp
256 *
257 * This function is used to pass device specific parameters to the userspace
258 * drivers. Examples include: pci device id, pipeline parms, tiling params,
259 * etc. (all asics).
260 * Returns 0 on success, -EINVAL on failure.
261 */
262static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
263{
264 struct amdgpu_device *adev = dev->dev_private;
265 struct drm_amdgpu_info *info = data;
266 struct amdgpu_mode_info *minfo = &adev->mode_info;
Alex Xieec2c4672017-04-05 16:33:00 -0400267 void __user *out = (void __user *)(uintptr_t)info->return_pointer;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400268 uint32_t size = info->return_size;
269 struct drm_crtc *crtc;
270 uint32_t ui32 = 0;
271 uint64_t ui64 = 0;
272 int i, found;
Alex Deucher5ebbac42017-03-08 18:25:15 -0500273 int ui32_size = sizeof(ui32);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400274
275 if (!info->return_size || !info->return_pointer)
276 return -EINVAL;
277
278 switch (info->query) {
279 case AMDGPU_INFO_ACCEL_WORKING:
280 ui32 = adev->accel_working;
281 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
282 case AMDGPU_INFO_CRTC_FROM_ID:
283 for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
284 crtc = (struct drm_crtc *)minfo->crtcs[i];
285 if (crtc && crtc->base.id == info->mode_crtc.id) {
286 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
287 ui32 = amdgpu_crtc->crtc_id;
288 found = 1;
289 break;
290 }
291 }
292 if (!found) {
293 DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
294 return -EINVAL;
295 }
296 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
297 case AMDGPU_INFO_HW_IP_INFO: {
298 struct drm_amdgpu_info_hw_ip ip = {};
yanyang15fc3aee2015-05-22 14:39:35 -0400299 enum amd_ip_block_type type;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400300 uint32_t ring_mask = 0;
Ken Wang71062f42015-06-04 21:26:57 +0800301 uint32_t ib_start_alignment = 0;
302 uint32_t ib_size_alignment = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400303
304 if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
305 return -EINVAL;
306
307 switch (info->query_hw_ip.type) {
308 case AMDGPU_HW_IP_GFX:
yanyang15fc3aee2015-05-22 14:39:35 -0400309 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400310 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
311 ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800312 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
313 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400314 break;
315 case AMDGPU_HW_IP_COMPUTE:
yanyang15fc3aee2015-05-22 14:39:35 -0400316 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400317 for (i = 0; i < adev->gfx.num_compute_rings; i++)
318 ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800319 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
320 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400321 break;
322 case AMDGPU_HW_IP_DMA:
yanyang15fc3aee2015-05-22 14:39:35 -0400323 type = AMD_IP_BLOCK_TYPE_SDMA;
Alex Deucherc113ea12015-10-08 16:30:37 -0400324 for (i = 0; i < adev->sdma.num_instances; i++)
325 ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800326 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
327 ib_size_alignment = 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400328 break;
329 case AMDGPU_HW_IP_UVD:
yanyang15fc3aee2015-05-22 14:39:35 -0400330 type = AMD_IP_BLOCK_TYPE_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400331 ring_mask = adev->uvd.ring.ready ? 1 : 0;
Ken Wang71062f42015-06-04 21:26:57 +0800332 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
Alex Deucherc4795ca2016-08-22 16:31:36 -0400333 ib_size_alignment = 16;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400334 break;
335 case AMDGPU_HW_IP_VCE:
yanyang15fc3aee2015-05-22 14:39:35 -0400336 type = AMD_IP_BLOCK_TYPE_VCE;
Alex Deucher75c65482016-08-24 16:56:21 -0400337 for (i = 0; i < adev->vce.num_rings; i++)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400338 ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800339 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
Alex Deuchera22f8032016-08-23 10:44:16 -0400340 ib_size_alignment = 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400341 break;
Leo Liu63defd32017-01-10 11:50:08 -0500342 case AMDGPU_HW_IP_UVD_ENC:
343 type = AMD_IP_BLOCK_TYPE_UVD;
344 for (i = 0; i < adev->uvd.num_enc_rings; i++)
345 ring_mask |= ((adev->uvd.ring_enc[i].ready ? 1 : 0) << i);
346 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
347 ib_size_alignment = 1;
348 break;
Leo Liubdc799e2017-01-25 15:04:20 -0500349 case AMDGPU_HW_IP_VCN_DEC:
350 type = AMD_IP_BLOCK_TYPE_VCN;
351 ring_mask = adev->vcn.ring_dec.ready ? 1 : 0;
352 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
353 ib_size_alignment = 16;
354 break;
Leo Liucefbc592017-02-21 11:23:28 -0500355 case AMDGPU_HW_IP_VCN_ENC:
356 type = AMD_IP_BLOCK_TYPE_VCN;
357 for (i = 0; i < adev->vcn.num_enc_rings; i++)
358 ring_mask |= ((adev->vcn.ring_enc[i].ready ? 1 : 0) << i);
359 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
360 ib_size_alignment = 1;
361 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400362 default:
363 return -EINVAL;
364 }
365
366 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -0400367 if (adev->ip_blocks[i].version->type == type &&
368 adev->ip_blocks[i].status.valid) {
369 ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
370 ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400371 ip.capabilities_flags = 0;
372 ip.available_rings = ring_mask;
Ken Wang71062f42015-06-04 21:26:57 +0800373 ip.ib_start_alignment = ib_start_alignment;
374 ip.ib_size_alignment = ib_size_alignment;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400375 break;
376 }
377 }
378 return copy_to_user(out, &ip,
379 min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
380 }
381 case AMDGPU_INFO_HW_IP_COUNT: {
yanyang15fc3aee2015-05-22 14:39:35 -0400382 enum amd_ip_block_type type;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400383 uint32_t count = 0;
384
385 switch (info->query_hw_ip.type) {
386 case AMDGPU_HW_IP_GFX:
yanyang15fc3aee2015-05-22 14:39:35 -0400387 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400388 break;
389 case AMDGPU_HW_IP_COMPUTE:
yanyang15fc3aee2015-05-22 14:39:35 -0400390 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400391 break;
392 case AMDGPU_HW_IP_DMA:
yanyang15fc3aee2015-05-22 14:39:35 -0400393 type = AMD_IP_BLOCK_TYPE_SDMA;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400394 break;
395 case AMDGPU_HW_IP_UVD:
yanyang15fc3aee2015-05-22 14:39:35 -0400396 type = AMD_IP_BLOCK_TYPE_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400397 break;
398 case AMDGPU_HW_IP_VCE:
yanyang15fc3aee2015-05-22 14:39:35 -0400399 type = AMD_IP_BLOCK_TYPE_VCE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400400 break;
Leo Liu63defd32017-01-10 11:50:08 -0500401 case AMDGPU_HW_IP_UVD_ENC:
402 type = AMD_IP_BLOCK_TYPE_UVD;
403 break;
Leo Liubdc799e2017-01-25 15:04:20 -0500404 case AMDGPU_HW_IP_VCN_DEC:
Leo Liucefbc592017-02-21 11:23:28 -0500405 case AMDGPU_HW_IP_VCN_ENC:
Leo Liubdc799e2017-01-25 15:04:20 -0500406 type = AMD_IP_BLOCK_TYPE_VCN;
407 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400408 default:
409 return -EINVAL;
410 }
411
412 for (i = 0; i < adev->num_ip_blocks; i++)
Alex Deuchera1255102016-10-13 17:41:13 -0400413 if (adev->ip_blocks[i].version->type == type &&
414 adev->ip_blocks[i].status.valid &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400415 count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
416 count++;
417
418 return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
419 }
420 case AMDGPU_INFO_TIMESTAMP:
Alex Deucherb95e31f2016-07-07 15:01:42 -0400421 ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400422 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
423 case AMDGPU_INFO_FW_VERSION: {
424 struct drm_amdgpu_info_firmware fw_info;
Huang Rui000cab92016-06-12 15:44:44 +0800425 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400426
427 /* We only support one instance of each IP block right now. */
428 if (info->query_fw.ip_instance != 0)
429 return -EINVAL;
430
Huang Rui000cab92016-06-12 15:44:44 +0800431 ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
432 if (ret)
433 return ret;
434
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400435 return copy_to_user(out, &fw_info,
436 min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
437 }
438 case AMDGPU_INFO_NUM_BYTES_MOVED:
439 ui64 = atomic64_read(&adev->num_bytes_moved);
440 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Marek Olšák83a59b62016-08-17 23:58:58 +0200441 case AMDGPU_INFO_NUM_EVICTIONS:
442 ui64 = atomic64_read(&adev->num_evictions);
443 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Marek Olšák68e2c5f2017-05-17 20:05:08 +0200444 case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
445 ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
446 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400447 case AMDGPU_INFO_VRAM_USAGE:
Christian König3c848bb2017-08-07 17:46:49 +0200448 ui64 = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400449 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
450 case AMDGPU_INFO_VIS_VRAM_USAGE:
Christian König3c848bb2017-08-07 17:46:49 +0200451 ui64 = amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400452 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
453 case AMDGPU_INFO_GTT_USAGE:
Christian König9255d772017-08-07 17:11:33 +0200454 ui64 = amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400455 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
456 case AMDGPU_INFO_GDS_CONFIG: {
457 struct drm_amdgpu_info_gds gds_info;
458
Alex Deucherc92b90c2015-04-30 11:47:03 -0400459 memset(&gds_info, 0, sizeof(gds_info));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400460 gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
461 gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
462 gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
463 gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
464 gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
465 gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
466 gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
467 return copy_to_user(out, &gds_info,
468 min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
469 }
470 case AMDGPU_INFO_VRAM_GTT: {
471 struct drm_amdgpu_info_vram_gtt vram_gtt;
472
473 vram_gtt.vram_size = adev->mc.real_vram_size;
Chunming Zhou7c0ecda2016-04-01 17:05:30 +0800474 vram_gtt.vram_size -= adev->vram_pin_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400475 vram_gtt.vram_cpu_accessible_size = adev->mc.visible_vram_size;
Chunming Zhoue131b912016-04-05 10:48:48 +0800476 vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
Christian König09628c32017-06-30 14:37:02 +0200477 vram_gtt.gtt_size = adev->mman.bdev.man[TTM_PL_TT].size;
478 vram_gtt.gtt_size *= PAGE_SIZE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400479 vram_gtt.gtt_size -= adev->gart_pin_size;
480 return copy_to_user(out, &vram_gtt,
481 min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
482 }
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800483 case AMDGPU_INFO_MEMORY: {
484 struct drm_amdgpu_memory_info mem;
Junwei Zhang9f6163e2016-09-21 10:17:22 +0800485
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800486 memset(&mem, 0, sizeof(mem));
487 mem.vram.total_heap_size = adev->mc.real_vram_size;
488 mem.vram.usable_heap_size =
489 adev->mc.real_vram_size - adev->vram_pin_size;
Christian König3c848bb2017-08-07 17:46:49 +0200490 mem.vram.heap_usage =
491 amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800492 mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800493
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800494 mem.cpu_accessible_vram.total_heap_size =
495 adev->mc.visible_vram_size;
496 mem.cpu_accessible_vram.usable_heap_size =
497 adev->mc.visible_vram_size -
498 (adev->vram_pin_size - adev->invisible_pin_size);
499 mem.cpu_accessible_vram.heap_usage =
Christian König3c848bb2017-08-07 17:46:49 +0200500 amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800501 mem.cpu_accessible_vram.max_allocation =
502 mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800503
Christian König09628c32017-06-30 14:37:02 +0200504 mem.gtt.total_heap_size = adev->mman.bdev.man[TTM_PL_TT].size;
505 mem.gtt.total_heap_size *= PAGE_SIZE;
506 mem.gtt.usable_heap_size = mem.gtt.total_heap_size
507 - adev->gart_pin_size;
Christian König9255d772017-08-07 17:11:33 +0200508 mem.gtt.heap_usage =
509 amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800510 mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800511
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800512 return copy_to_user(out, &mem,
513 min((size_t)size, sizeof(mem)))
Junwei Zhangcfa32552016-09-21 10:33:26 +0800514 ? -EFAULT : 0;
515 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400516 case AMDGPU_INFO_READ_MMR_REG: {
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300517 unsigned n, alloc_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400518 uint32_t *regs;
519 unsigned se_num = (info->read_mmr_reg.instance >>
520 AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
521 AMDGPU_INFO_MMR_SE_INDEX_MASK;
522 unsigned sh_num = (info->read_mmr_reg.instance >>
523 AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
524 AMDGPU_INFO_MMR_SH_INDEX_MASK;
525
526 /* set full masks if the userspace set all bits
527 * in the bitfields */
528 if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
529 se_num = 0xffffffff;
530 if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
531 sh_num = 0xffffffff;
532
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300533 regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400534 if (!regs)
535 return -ENOMEM;
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300536 alloc_size = info->read_mmr_reg.count * sizeof(*regs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400537
538 for (i = 0; i < info->read_mmr_reg.count; i++)
539 if (amdgpu_asic_read_register(adev, se_num, sh_num,
540 info->read_mmr_reg.dword_offset + i,
541 &regs[i])) {
542 DRM_DEBUG_KMS("unallowed offset %#x\n",
543 info->read_mmr_reg.dword_offset + i);
544 kfree(regs);
545 return -EFAULT;
546 }
547 n = copy_to_user(out, regs, min(size, alloc_size));
548 kfree(regs);
549 return n ? -EFAULT : 0;
550 }
551 case AMDGPU_INFO_DEV_INFO: {
Dan Carpenterc193fa912015-07-28 18:51:29 +0300552 struct drm_amdgpu_info_device dev_info = {};
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400553
554 dev_info.device_id = dev->pdev->device;
555 dev_info.chip_rev = adev->rev_id;
556 dev_info.external_rev = adev->external_rev_id;
557 dev_info.pci_rev = dev->pdev->revision;
558 dev_info.family = adev->family;
559 dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
560 dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
561 /* return all clocks in KHz */
562 dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800563 if (adev->pm.dpm_enabled) {
Evan Quan1304f0c2016-10-17 09:49:29 +0800564 dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
565 dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800566 } else {
Xiangliang Yu2014bc32017-05-26 17:29:51 +0800567 dev_info.max_engine_clock = adev->clock.default_sclk * 10;
568 dev_info.max_memory_clock = adev->clock.default_mclk * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800569 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400570 dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
Alex Deucher0b100292016-06-17 10:17:17 -0400571 dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
572 adev->gfx.config.max_shader_engines;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400573 dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
574 dev_info._pad = 0;
575 dev_info.ids_flags = 0;
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800576 if (adev->flags & AMD_IS_APU)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400577 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
Monk Liuaafcafa2016-10-24 11:36:17 +0800578 if (amdgpu_sriov_vf(adev))
579 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400580 dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
Jammy Zhou02b70c82015-05-12 22:46:45 +0800581 dev_info.virtual_address_max = (uint64_t)adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
Christian Königc548b342015-08-07 20:22:40 +0200582 dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
Roger Hee618d302017-08-11 20:00:41 +0800583 dev_info.pte_fragment_size = (1 << adev->vm_manager.fragment_size) * AMDGPU_GPU_PAGE_SIZE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400584 dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
Alex Deucher7dae69a2016-05-03 16:25:53 -0400585 dev_info.cu_active_number = adev->gfx.cu_info.number;
586 dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
Ken Wanga101a892015-06-03 17:47:54 +0800587 dev_info.ce_ram_size = adev->gfx.ce_ram_size;
Flora Cuidbfe85e2017-06-20 11:08:35 +0800588 memcpy(&dev_info.cu_ao_bitmap[0], &adev->gfx.cu_info.ao_cu_bitmap[0],
589 sizeof(adev->gfx.cu_info.ao_cu_bitmap));
Alex Deucher7dae69a2016-05-03 16:25:53 -0400590 memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
591 sizeof(adev->gfx.cu_info.bitmap));
Ken Wang81c59f52015-06-03 21:02:01 +0800592 dev_info.vram_type = adev->mc.vram_type;
593 dev_info.vram_bit_width = adev->mc.vram_width;
Leo Liufa927542015-07-13 12:46:23 -0400594 dev_info.vce_harvest_config = adev->vce.harvest_config;
Junwei Zhangdf6e2c42017-02-17 11:05:49 +0800595 dev_info.gc_double_offchip_lds_buf =
596 adev->gfx.config.double_offchip_lds_buf;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400597
Alex Deucherbce23e02017-03-28 12:52:08 -0400598 if (amdgpu_ngg) {
Guenter Roeckaf8baf12017-05-03 23:49:18 -0700599 dev_info.prim_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PRIM].gpu_addr;
600 dev_info.prim_buf_size = adev->gfx.ngg.buf[NGG_PRIM].size;
601 dev_info.pos_buf_gpu_addr = adev->gfx.ngg.buf[NGG_POS].gpu_addr;
602 dev_info.pos_buf_size = adev->gfx.ngg.buf[NGG_POS].size;
603 dev_info.cntl_sb_buf_gpu_addr = adev->gfx.ngg.buf[NGG_CNTL].gpu_addr;
604 dev_info.cntl_sb_buf_size = adev->gfx.ngg.buf[NGG_CNTL].size;
605 dev_info.param_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PARAM].gpu_addr;
606 dev_info.param_buf_size = adev->gfx.ngg.buf[NGG_PARAM].size;
Alex Deucherbce23e02017-03-28 12:52:08 -0400607 }
Junwei Zhang408bfe72017-04-27 11:12:07 +0800608 dev_info.wave_front_size = adev->gfx.cu_info.wave_front_size;
609 dev_info.num_shader_visible_vgprs = adev->gfx.config.max_gprs;
610 dev_info.num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
611 dev_info.num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
612 dev_info.gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
613 dev_info.gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
Alex Deucherf47b77b2017-05-02 15:49:36 -0400614 dev_info.max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
Alex Deucherbce23e02017-03-28 12:52:08 -0400615
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400616 return copy_to_user(out, &dev_info,
617 min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
618 }
Alex Deucher07fecde2016-10-07 12:22:02 -0400619 case AMDGPU_INFO_VCE_CLOCK_TABLE: {
620 unsigned i;
621 struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
622 struct amd_vce_state *vce_state;
623
624 for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
625 vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
626 if (vce_state) {
627 vce_clk_table.entries[i].sclk = vce_state->sclk;
628 vce_clk_table.entries[i].mclk = vce_state->mclk;
629 vce_clk_table.entries[i].eclk = vce_state->evclk;
630 vce_clk_table.num_valid_entries++;
631 }
632 }
633
634 return copy_to_user(out, &vce_clk_table,
635 min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
636 }
Evan Quan40ee5882016-12-07 10:05:09 +0800637 case AMDGPU_INFO_VBIOS: {
638 uint32_t bios_size = adev->bios_size;
639
640 switch (info->vbios_info.type) {
641 case AMDGPU_INFO_VBIOS_SIZE:
642 return copy_to_user(out, &bios_size,
643 min((size_t)size, sizeof(bios_size)))
644 ? -EFAULT : 0;
645 case AMDGPU_INFO_VBIOS_IMAGE: {
646 uint8_t *bios;
647 uint32_t bios_offset = info->vbios_info.offset;
648
649 if (bios_offset >= bios_size)
650 return -EINVAL;
651
652 bios = adev->bios + bios_offset;
653 return copy_to_user(out, bios,
654 min((size_t)size, (size_t)(bios_size - bios_offset)))
655 ? -EFAULT : 0;
656 }
657 default:
658 DRM_DEBUG_KMS("Invalid request %d\n",
659 info->vbios_info.type);
660 return -EINVAL;
661 }
662 }
Arindam Nath44879b62016-12-12 15:29:33 +0530663 case AMDGPU_INFO_NUM_HANDLES: {
664 struct drm_amdgpu_info_num_handles handle;
665
666 switch (info->query_hw_ip.type) {
667 case AMDGPU_HW_IP_UVD:
668 /* Starting Polaris, we support unlimited UVD handles */
669 if (adev->asic_type < CHIP_POLARIS10) {
670 handle.uvd_max_handles = adev->uvd.max_handles;
671 handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
672
673 return copy_to_user(out, &handle,
674 min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
675 } else {
676 return -ENODATA;
677 }
678
679 break;
680 default:
681 return -EINVAL;
682 }
683 }
Alex Deucher5ebbac42017-03-08 18:25:15 -0500684 case AMDGPU_INFO_SENSOR: {
685 struct pp_gpu_power query = {0};
686 int query_size = sizeof(query);
687
688 if (amdgpu_dpm == 0)
689 return -ENOENT;
690
691 switch (info->sensor_info.type) {
692 case AMDGPU_INFO_SENSOR_GFX_SCLK:
693 /* get sclk in Mhz */
694 if (amdgpu_dpm_read_sensor(adev,
695 AMDGPU_PP_SENSOR_GFX_SCLK,
696 (void *)&ui32, &ui32_size)) {
697 return -EINVAL;
698 }
699 ui32 /= 100;
700 break;
701 case AMDGPU_INFO_SENSOR_GFX_MCLK:
702 /* get mclk in Mhz */
703 if (amdgpu_dpm_read_sensor(adev,
704 AMDGPU_PP_SENSOR_GFX_MCLK,
705 (void *)&ui32, &ui32_size)) {
706 return -EINVAL;
707 }
708 ui32 /= 100;
709 break;
710 case AMDGPU_INFO_SENSOR_GPU_TEMP:
711 /* get temperature in millidegrees C */
712 if (amdgpu_dpm_read_sensor(adev,
713 AMDGPU_PP_SENSOR_GPU_TEMP,
714 (void *)&ui32, &ui32_size)) {
715 return -EINVAL;
716 }
717 break;
718 case AMDGPU_INFO_SENSOR_GPU_LOAD:
719 /* get GPU load */
720 if (amdgpu_dpm_read_sensor(adev,
721 AMDGPU_PP_SENSOR_GPU_LOAD,
722 (void *)&ui32, &ui32_size)) {
723 return -EINVAL;
724 }
725 break;
726 case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
727 /* get average GPU power */
728 if (amdgpu_dpm_read_sensor(adev,
729 AMDGPU_PP_SENSOR_GPU_POWER,
730 (void *)&query, &query_size)) {
731 return -EINVAL;
732 }
733 ui32 = query.average_gpu_power >> 8;
734 break;
735 case AMDGPU_INFO_SENSOR_VDDNB:
736 /* get VDDNB in millivolts */
737 if (amdgpu_dpm_read_sensor(adev,
738 AMDGPU_PP_SENSOR_VDDNB,
739 (void *)&ui32, &ui32_size)) {
740 return -EINVAL;
741 }
742 break;
743 case AMDGPU_INFO_SENSOR_VDDGFX:
744 /* get VDDGFX in millivolts */
745 if (amdgpu_dpm_read_sensor(adev,
746 AMDGPU_PP_SENSOR_VDDGFX,
747 (void *)&ui32, &ui32_size)) {
748 return -EINVAL;
749 }
750 break;
751 default:
752 DRM_DEBUG_KMS("Invalid request %d\n",
753 info->sensor_info.type);
754 return -EINVAL;
755 }
756 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
757 }
Christian König1f7251b2017-10-09 17:53:06 +0200758 case AMDGPU_INFO_VRAM_LOST_COUNTER:
759 ui32 = atomic_read(&adev->vram_lost_counter);
760 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400761 default:
762 DRM_DEBUG_KMS("Invalid request %d\n", info->query);
763 return -EINVAL;
764 }
765 return 0;
766}
767
768
769/*
770 * Outdated mess for old drm with Xorg being in charge (void function now).
771 */
772/**
Alex Deucher8b7530b2015-10-02 16:59:34 -0400773 * amdgpu_driver_lastclose_kms - drm callback for last close
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400774 *
775 * @dev: drm dev pointer
776 *
Lukas Wunner16944672015-09-05 11:17:35 +0200777 * Switch vga_switcheroo state after last close (all asics).
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400778 */
779void amdgpu_driver_lastclose_kms(struct drm_device *dev)
780{
Alex Deucher8b7530b2015-10-02 16:59:34 -0400781 struct amdgpu_device *adev = dev->dev_private;
782
783 amdgpu_fbdev_restore_mode(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400784 vga_switcheroo_process_delayed_switch();
785}
786
Christian König396bcb42017-10-09 14:45:09 +0200787/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400788 * amdgpu_driver_open_kms - drm callback for open
789 *
790 * @dev: drm dev pointer
791 * @file_priv: drm file
792 *
793 * On device open, init vm on cayman+ (all asics).
794 * Returns 0 on success, error on failure.
795 */
796int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
797{
798 struct amdgpu_device *adev = dev->dev_private;
799 struct amdgpu_fpriv *fpriv;
800 int r;
801
802 file_priv->driver_priv = NULL;
803
804 r = pm_runtime_get_sync(dev->dev);
805 if (r < 0)
806 return r;
807
808 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
Alex Deucherdc082672016-08-27 12:30:25 -0400809 if (unlikely(!fpriv)) {
810 r = -ENOMEM;
811 goto out_suspend;
812 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400813
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400814 r = amdgpu_vm_init(adev, &fpriv->vm,
Felix Kuehling02208442017-08-25 20:40:26 -0400815 AMDGPU_VM_CONTEXT_GFX, 0);
Alex Deucherdc082672016-08-27 12:30:25 -0400816 if (r) {
817 kfree(fpriv);
818 goto out_suspend;
819 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400820
Junwei Zhangb85891b2017-01-16 13:59:01 +0800821 fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
822 if (!fpriv->prt_va) {
823 r = -ENOMEM;
824 amdgpu_vm_fini(adev, &fpriv->vm);
825 kfree(fpriv);
826 goto out_suspend;
827 }
828
Monk Liu24936642017-01-09 15:54:32 +0800829 if (amdgpu_sriov_vf(adev)) {
Christian König0f4b3c62017-07-31 15:32:40 +0200830 r = amdgpu_map_static_csa(adev, &fpriv->vm, &fpriv->csa_va);
Monk Liuab5d6222017-09-12 14:33:29 +0800831 if (r) {
832 amdgpu_vm_fini(adev, &fpriv->vm);
833 kfree(fpriv);
Monk Liu24936642017-01-09 15:54:32 +0800834 goto out_suspend;
Monk Liuab5d6222017-09-12 14:33:29 +0800835 }
Monk Liu24936642017-01-09 15:54:32 +0800836 }
837
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400838 mutex_init(&fpriv->bo_list_lock);
839 idr_init(&fpriv->bo_list_handles);
840
Christian Königefd4ccb2015-08-04 16:20:31 +0200841 amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400842
843 file_priv->driver_priv = fpriv;
844
Alex Deucherdc082672016-08-27 12:30:25 -0400845out_suspend:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400846 pm_runtime_mark_last_busy(dev->dev);
847 pm_runtime_put_autosuspend(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400848
849 return r;
850}
851
852/**
853 * amdgpu_driver_postclose_kms - drm callback for post close
854 *
855 * @dev: drm dev pointer
856 * @file_priv: drm file
857 *
858 * On device post close, tear down vm on cayman+ (all asics).
859 */
860void amdgpu_driver_postclose_kms(struct drm_device *dev,
861 struct drm_file *file_priv)
862{
863 struct amdgpu_device *adev = dev->dev_private;
864 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
865 struct amdgpu_bo_list *list;
866 int handle;
867
868 if (!fpriv)
869 return;
870
Daniel Vetter04e30c92017-03-08 15:12:52 +0100871 pm_runtime_get_sync(dev->dev);
872
Christian König02537d62015-08-25 15:05:20 +0200873 amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
874
Leo Liuef80d302017-02-05 15:19:57 -0500875 if (adev->asic_type != CHIP_RAVEN) {
876 amdgpu_uvd_free_handles(adev, file_priv);
877 amdgpu_vce_free_handles(adev, file_priv);
878 }
Leo Liucd437e32016-07-22 14:13:11 -0400879
Junwei Zhangb85891b2017-01-16 13:59:01 +0800880 amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
881
Monk Liu24936642017-01-09 15:54:32 +0800882 if (amdgpu_sriov_vf(adev)) {
883 /* TODO: how to handle reserve failure */
Michel Dänzerc81a1a72017-04-28 17:28:14 +0900884 BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true));
Christian König0f4b3c62017-07-31 15:32:40 +0200885 amdgpu_vm_bo_rmv(adev, fpriv->csa_va);
886 fpriv->csa_va = NULL;
Monk Liu24936642017-01-09 15:54:32 +0800887 amdgpu_bo_unreserve(adev->virt.csa_obj);
888 }
889
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400890 amdgpu_vm_fini(adev, &fpriv->vm);
891
892 idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
893 amdgpu_bo_list_free(list);
894
895 idr_destroy(&fpriv->bo_list_handles);
896 mutex_destroy(&fpriv->bo_list_lock);
897
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400898 kfree(fpriv);
899 file_priv->driver_priv = NULL;
Alex Deucherd6bda7b2016-08-27 12:27:24 -0400900
901 pm_runtime_mark_last_busy(dev->dev);
902 pm_runtime_put_autosuspend(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400903}
904
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400905/*
906 * VBlank related functions.
907 */
908/**
909 * amdgpu_get_vblank_counter_kms - get frame count
910 *
911 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +0200912 * @pipe: crtc to get the frame count from
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400913 *
914 * Gets the frame count on the requested crtc (all asics).
915 * Returns frame count on success, -EINVAL on failure.
916 */
Thierry Reding88e72712015-09-24 18:35:31 +0200917u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400918{
919 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500920 int vpos, hpos, stat;
921 u32 count;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400922
Thierry Reding88e72712015-09-24 18:35:31 +0200923 if (pipe >= adev->mode_info.num_crtc) {
924 DRM_ERROR("Invalid crtc %u\n", pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400925 return -EINVAL;
926 }
927
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500928 /* The hw increments its frame counter at start of vsync, not at start
929 * of vblank, as is required by DRM core vblank counter handling.
930 * Cook the hw count here to make it appear to the caller as if it
931 * incremented at start of vblank. We measure distance to start of
932 * vblank in vpos. vpos therefore will be >= 0 between start of vblank
933 * and start of vsync, so vpos >= 0 means to bump the hw frame counter
934 * result by 1 to give the proper appearance to caller.
935 */
936 if (adev->mode_info.crtcs[pipe]) {
937 /* Repeat readout if needed to provide stable result if
938 * we cross start of vsync during the queries.
939 */
940 do {
941 count = amdgpu_display_vblank_get_counter(adev, pipe);
942 /* Ask amdgpu_get_crtc_scanoutpos to return vpos as
943 * distance to start of vblank, instead of regular
944 * vertical scanout pos.
945 */
946 stat = amdgpu_get_crtc_scanoutpos(
947 dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
948 &vpos, &hpos, NULL, NULL,
949 &adev->mode_info.crtcs[pipe]->base.hwmode);
950 } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
951
952 if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
953 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
954 DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
955 } else {
956 DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
957 pipe, vpos);
958
959 /* Bump counter if we are at >= leading edge of vblank,
960 * but before vsync where vpos would turn negative and
961 * the hw counter really increments.
962 */
963 if (vpos >= 0)
964 count++;
965 }
966 } else {
967 /* Fallback to use value as is. */
968 count = amdgpu_display_vblank_get_counter(adev, pipe);
969 DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
970 }
971
972 return count;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400973}
974
975/**
976 * amdgpu_enable_vblank_kms - enable vblank interrupt
977 *
978 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +0200979 * @pipe: crtc to enable vblank interrupt for
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400980 *
981 * Enable the interrupt on the requested crtc (all asics).
982 * Returns 0 on success, -EINVAL on failure.
983 */
Thierry Reding88e72712015-09-24 18:35:31 +0200984int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400985{
986 struct amdgpu_device *adev = dev->dev_private;
Thierry Reding88e72712015-09-24 18:35:31 +0200987 int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400988
989 return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
990}
991
992/**
993 * amdgpu_disable_vblank_kms - disable vblank interrupt
994 *
995 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +0200996 * @pipe: crtc to disable vblank interrupt for
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400997 *
998 * Disable the interrupt on the requested crtc (all asics).
999 */
Thierry Reding88e72712015-09-24 18:35:31 +02001000void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001001{
1002 struct amdgpu_device *adev = dev->dev_private;
Thierry Reding88e72712015-09-24 18:35:31 +02001003 int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001004
1005 amdgpu_irq_put(adev, &adev->crtc_irq, idx);
1006}
1007
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001008const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +02001009 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1010 DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08001011 DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Andres Rodriguez52c6a622017-06-26 16:17:13 -04001012 DRM_IOCTL_DEF_DRV(AMDGPU_SCHED, amdgpu_sched_ioctl, DRM_MASTER),
Daniel Vetterf8c47142015-09-08 13:56:30 +02001013 DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001014 DRM_IOCTL_DEF_DRV(AMDGPU_FENCE_TO_HANDLE, amdgpu_cs_fence_to_handle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001015 /* KMS */
Daniel Vetterf8c47142015-09-08 13:56:30 +02001016 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1017 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1018 DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1019 DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1020 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Junwei Zhangeef18a82016-11-04 16:16:10 -04001021 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Daniel Vetterf8c47142015-09-08 13:56:30 +02001022 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1023 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1024 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Harry Wentland45622362017-09-12 15:58:20 -04001025 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001026};
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02001027const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
Huang Rui50ab2532016-06-12 15:51:09 +08001028
1029/*
1030 * Debugfs info
1031 */
1032#if defined(CONFIG_DEBUG_FS)
1033
1034static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
1035{
1036 struct drm_info_node *node = (struct drm_info_node *) m->private;
1037 struct drm_device *dev = node->minor->dev;
1038 struct amdgpu_device *adev = dev->dev_private;
1039 struct drm_amdgpu_info_firmware fw_info;
1040 struct drm_amdgpu_query_fw query_fw;
1041 int ret, i;
1042
1043 /* VCE */
1044 query_fw.fw_type = AMDGPU_INFO_FW_VCE;
1045 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1046 if (ret)
1047 return ret;
1048 seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
1049 fw_info.feature, fw_info.ver);
1050
1051 /* UVD */
1052 query_fw.fw_type = AMDGPU_INFO_FW_UVD;
1053 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1054 if (ret)
1055 return ret;
1056 seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
1057 fw_info.feature, fw_info.ver);
1058
1059 /* GMC */
1060 query_fw.fw_type = AMDGPU_INFO_FW_GMC;
1061 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1062 if (ret)
1063 return ret;
1064 seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
1065 fw_info.feature, fw_info.ver);
1066
1067 /* ME */
1068 query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
1069 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1070 if (ret)
1071 return ret;
1072 seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
1073 fw_info.feature, fw_info.ver);
1074
1075 /* PFP */
1076 query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
1077 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1078 if (ret)
1079 return ret;
1080 seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
1081 fw_info.feature, fw_info.ver);
1082
1083 /* CE */
1084 query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
1085 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1086 if (ret)
1087 return ret;
1088 seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
1089 fw_info.feature, fw_info.ver);
1090
1091 /* RLC */
1092 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
1093 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1094 if (ret)
1095 return ret;
1096 seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
1097 fw_info.feature, fw_info.ver);
1098
1099 /* MEC */
1100 query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
1101 query_fw.index = 0;
1102 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1103 if (ret)
1104 return ret;
1105 seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
1106 fw_info.feature, fw_info.ver);
1107
1108 /* MEC2 */
1109 if (adev->asic_type == CHIP_KAVERI ||
1110 (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
1111 query_fw.index = 1;
1112 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1113 if (ret)
1114 return ret;
1115 seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
1116 fw_info.feature, fw_info.ver);
1117 }
1118
Huang Rui6a7ed072017-03-03 19:15:26 -05001119 /* PSP SOS */
1120 query_fw.fw_type = AMDGPU_INFO_FW_SOS;
1121 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1122 if (ret)
1123 return ret;
1124 seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
1125 fw_info.feature, fw_info.ver);
1126
1127
1128 /* PSP ASD */
1129 query_fw.fw_type = AMDGPU_INFO_FW_ASD;
1130 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1131 if (ret)
1132 return ret;
1133 seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
1134 fw_info.feature, fw_info.ver);
1135
Huang Rui50ab2532016-06-12 15:51:09 +08001136 /* SMC */
1137 query_fw.fw_type = AMDGPU_INFO_FW_SMC;
1138 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1139 if (ret)
1140 return ret;
1141 seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
1142 fw_info.feature, fw_info.ver);
1143
1144 /* SDMA */
1145 query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
1146 for (i = 0; i < adev->sdma.num_instances; i++) {
1147 query_fw.index = i;
1148 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1149 if (ret)
1150 return ret;
1151 seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
1152 i, fw_info.feature, fw_info.ver);
1153 }
1154
1155 return 0;
1156}
1157
1158static const struct drm_info_list amdgpu_firmware_info_list[] = {
1159 {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
1160};
1161#endif
1162
1163int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
1164{
1165#if defined(CONFIG_DEBUG_FS)
1166 return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
1167 ARRAY_SIZE(amdgpu_firmware_info_list));
1168#else
1169 return 0;
1170#endif
1171}