blob: fe0311a0cd2390263885550bd72b0fb0aa4dc334 [file] [log] [blame]
Sujith55624202010-01-08 10:36:02 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujith55624202010-01-08 10:36:02 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Joe Perches516304b2012-03-18 17:30:52 -070017#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000019#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +010021#include <linux/ath9k_platform.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040022#include <linux/module.h>
Simon Wunderliche93d0832013-01-08 14:48:58 +010023#include <linux/relay.h>
Oleksij Rempelb0a1ae92013-05-24 20:30:59 +020024#include <net/ieee80211_radiotap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025
Sujith55624202010-01-08 10:36:02 +053026#include "ath9k.h"
27
Gabor Juhosab5c4f72012-12-10 15:30:28 +010028struct ath9k_eeprom_ctx {
29 struct completion complete;
30 struct ath_hw *ah;
31};
32
Sujith55624202010-01-08 10:36:02 +053033static char *dev_info = "ath9k";
34
35MODULE_AUTHOR("Atheros Communications");
36MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
37MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
38MODULE_LICENSE("Dual BSD/GPL");
39
40static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
41module_param_named(debug, ath9k_debug, uint, 0);
42MODULE_PARM_DESC(debug, "Debugging mask");
43
John W. Linville3e6109c2011-01-05 09:39:17 -050044int ath9k_modparam_nohwcrypt;
45module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
Sujith55624202010-01-08 10:36:02 +053046MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
47
Vivek Natarajan93dbbcc2010-08-25 19:34:52 +053048int led_blink;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +053049module_param_named(blink, led_blink, int, 0444);
50MODULE_PARM_DESC(blink, "Enable LED blink on activity");
51
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -080052static int ath9k_btcoex_enable;
53module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
54MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
55
Sujith Manoharan63081302013-08-04 14:21:55 +053056static int ath9k_bt_ant_diversity;
57module_param_named(bt_ant_diversity, ath9k_bt_ant_diversity, int, 0444);
58MODULE_PARM_DESC(bt_ant_diversity, "Enable WLAN/BT RX antenna diversity");
Sujith Manoharane09f2dc2012-09-16 08:06:56 +053059
Sujith Manoharan82983832014-02-04 08:37:53 +053060static int ath9k_ps_enable;
61module_param_named(ps_enable, ath9k_ps_enable, int, 0444);
62MODULE_PARM_DESC(ps_enable, "Enable WLAN PowerSave");
63
Sujith Manoharan499afac2014-08-22 20:39:31 +053064#ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
65
Felix Fietkau78b21942014-06-11 16:17:55 +053066int ath9k_use_chanctx;
Rajkumar Manoharan71a5f882014-05-29 15:11:09 +053067module_param_named(use_chanctx, ath9k_use_chanctx, int, 0444);
68MODULE_PARM_DESC(use_chanctx, "Enable channel context for concurrency");
69
Sujith Manoharan499afac2014-08-22 20:39:31 +053070#endif /* CONFIG_ATH9K_CHANNEL_CONTEXT */
71
Rajkumar Manoharand5847472010-12-20 14:39:51 +053072bool is_ath9k_unloaded;
Sujith55624202010-01-08 10:36:02 +053073
Felix Fietkau0cf55c22011-02-27 22:26:40 +010074#ifdef CONFIG_MAC80211_LEDS
75static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
76 { .throughput = 0 * 1024, .blink_time = 334 },
77 { .throughput = 1 * 1024, .blink_time = 260 },
78 { .throughput = 5 * 1024, .blink_time = 220 },
79 { .throughput = 10 * 1024, .blink_time = 190 },
80 { .throughput = 20 * 1024, .blink_time = 170 },
81 { .throughput = 50 * 1024, .blink_time = 150 },
82 { .throughput = 70 * 1024, .blink_time = 130 },
83 { .throughput = 100 * 1024, .blink_time = 110 },
84 { .throughput = 200 * 1024, .blink_time = 80 },
85 { .throughput = 300 * 1024, .blink_time = 50 },
86};
87#endif
88
Sujith285f2dd2010-01-08 10:36:07 +053089static void ath9k_deinit_softc(struct ath_softc *sc);
Sujith55624202010-01-08 10:36:02 +053090
91/*
92 * Read and write, they both share the same lock. We do this to serialize
93 * reads and writes on Atheros 802.11n PCI devices only. This is required
94 * as the FIFO on these devices can only accept sanely 2 requests.
95 */
96
97static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
98{
99 struct ath_hw *ah = (struct ath_hw *) hw_priv;
100 struct ath_common *common = ath9k_hw_common(ah);
101 struct ath_softc *sc = (struct ath_softc *) common->priv;
102
Felix Fietkauf3eef642012-03-14 16:40:25 +0100103 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Sujith55624202010-01-08 10:36:02 +0530104 unsigned long flags;
105 spin_lock_irqsave(&sc->sc_serial_rw, flags);
106 iowrite32(val, sc->mem + reg_offset);
107 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
108 } else
109 iowrite32(val, sc->mem + reg_offset);
110}
111
112static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
113{
114 struct ath_hw *ah = (struct ath_hw *) hw_priv;
115 struct ath_common *common = ath9k_hw_common(ah);
116 struct ath_softc *sc = (struct ath_softc *) common->priv;
117 u32 val;
118
Felix Fietkauf3eef642012-03-14 16:40:25 +0100119 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Sujith55624202010-01-08 10:36:02 +0530120 unsigned long flags;
121 spin_lock_irqsave(&sc->sc_serial_rw, flags);
122 val = ioread32(sc->mem + reg_offset);
123 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
124 } else
125 val = ioread32(sc->mem + reg_offset);
126 return val;
127}
128
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530129static unsigned int __ath9k_reg_rmw(struct ath_softc *sc, u32 reg_offset,
130 u32 set, u32 clr)
131{
132 u32 val;
133
134 val = ioread32(sc->mem + reg_offset);
135 val &= ~clr;
136 val |= set;
137 iowrite32(val, sc->mem + reg_offset);
138
139 return val;
140}
141
Felix Fietkau845e03c2011-03-23 20:57:25 +0100142static unsigned int ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
143{
144 struct ath_hw *ah = (struct ath_hw *) hw_priv;
145 struct ath_common *common = ath9k_hw_common(ah);
146 struct ath_softc *sc = (struct ath_softc *) common->priv;
147 unsigned long uninitialized_var(flags);
148 u32 val;
149
Felix Fietkauf3eef642012-03-14 16:40:25 +0100150 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Felix Fietkau845e03c2011-03-23 20:57:25 +0100151 spin_lock_irqsave(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530152 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100153 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530154 } else
155 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100156
157 return val;
158}
159
Sujith55624202010-01-08 10:36:02 +0530160/**************************/
161/* Initialization */
162/**************************/
163
Luis R. Rodriguez0c0280b2013-01-11 18:39:36 +0000164static void ath9k_reg_notifier(struct wiphy *wiphy,
165 struct regulatory_request *request)
Sujith55624202010-01-08 10:36:02 +0530166{
167 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100168 struct ath_softc *sc = hw->priv;
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530169 struct ath_hw *ah = sc->sc_ah;
170 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
Sujith55624202010-01-08 10:36:02 +0530171
Luis R. Rodriguez0c0280b2013-01-11 18:39:36 +0000172 ath_reg_notifier_apply(wiphy, request, reg);
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530173
174 /* Set tx power */
175 if (ah->curchan) {
Felix Fietkaubc7e1be2014-06-11 16:17:50 +0530176 sc->cur_chan->txpower = 2 * ah->curchan->chan->max_power;
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530177 ath9k_ps_wakeup(sc);
Felix Fietkaubc7e1be2014-06-11 16:17:50 +0530178 ath9k_hw_set_txpowerlimit(ah, sc->cur_chan->txpower, false);
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530179 sc->curtxpow = ath9k_hw_regulatory(ah)->power_limit;
Zefir Kurtisi73e49372013-04-03 18:31:31 +0200180 /* synchronize DFS detector if regulatory domain changed */
181 if (sc->dfs_detector != NULL)
182 sc->dfs_detector->set_dfs_domain(sc->dfs_detector,
183 request->dfs_region);
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530184 ath9k_ps_restore(sc);
185 }
Sujith55624202010-01-08 10:36:02 +0530186}
187
188/*
189 * This function will allocate both the DMA descriptor structure, and the
190 * buffers it contains. These are used to contain the descriptors used
191 * by the system.
192*/
193int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
194 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400195 int nbuf, int ndesc, bool is_tx)
Sujith55624202010-01-08 10:36:02 +0530196{
Sujith55624202010-01-08 10:36:02 +0530197 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400198 u8 *ds;
Felix Fietkaub81950b12012-12-12 13:14:22 +0100199 int i, bsize, desc_len;
Sujith55624202010-01-08 10:36:02 +0530200
Joe Perchesd2182b62011-12-15 14:55:53 -0800201 ath_dbg(common, CONFIG, "%s DMA: %u buffers %u desc/buf\n",
Joe Perches226afe62010-12-02 19:12:37 -0800202 name, nbuf, ndesc);
Sujith55624202010-01-08 10:36:02 +0530203
204 INIT_LIST_HEAD(head);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400205
206 if (is_tx)
207 desc_len = sc->sc_ah->caps.tx_desc_len;
208 else
209 desc_len = sizeof(struct ath_desc);
210
Sujith55624202010-01-08 10:36:02 +0530211 /* ath_desc must be a multiple of DWORDs */
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400212 if ((desc_len % 4) != 0) {
Joe Perches38002762010-12-02 19:12:36 -0800213 ath_err(common, "ath_desc not DWORD aligned\n");
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400214 BUG_ON((desc_len % 4) != 0);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100215 return -ENOMEM;
Sujith55624202010-01-08 10:36:02 +0530216 }
217
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400218 dd->dd_desc_len = desc_len * nbuf * ndesc;
Sujith55624202010-01-08 10:36:02 +0530219
220 /*
221 * Need additional DMA memory because we can't use
222 * descriptors that cross the 4K page boundary. Assume
223 * one skipped descriptor per 4K page.
224 */
225 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
226 u32 ndesc_skipped =
227 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
228 u32 dma_len;
229
230 while (ndesc_skipped) {
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400231 dma_len = ndesc_skipped * desc_len;
Sujith55624202010-01-08 10:36:02 +0530232 dd->dd_desc_len += dma_len;
233
234 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
Joe Perchesee289b62010-05-17 22:47:34 -0700235 }
Sujith55624202010-01-08 10:36:02 +0530236 }
237
238 /* allocate descriptors */
Felix Fietkaub81950b12012-12-12 13:14:22 +0100239 dd->dd_desc = dmam_alloc_coherent(sc->dev, dd->dd_desc_len,
240 &dd->dd_desc_paddr, GFP_KERNEL);
241 if (!dd->dd_desc)
242 return -ENOMEM;
243
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400244 ds = (u8 *) dd->dd_desc;
Joe Perchesd2182b62011-12-15 14:55:53 -0800245 ath_dbg(common, CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
Joe Perches226afe62010-12-02 19:12:37 -0800246 name, ds, (u32) dd->dd_desc_len,
247 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
Sujith55624202010-01-08 10:36:02 +0530248
249 /* allocate buffers */
Felix Fietkau1a04d592013-10-11 23:30:52 +0200250 if (is_tx) {
251 struct ath_buf *bf;
Sujith55624202010-01-08 10:36:02 +0530252
Felix Fietkau1a04d592013-10-11 23:30:52 +0200253 bsize = sizeof(struct ath_buf) * nbuf;
254 bf = devm_kzalloc(sc->dev, bsize, GFP_KERNEL);
255 if (!bf)
256 return -ENOMEM;
Sujith55624202010-01-08 10:36:02 +0530257
Felix Fietkau1a04d592013-10-11 23:30:52 +0200258 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
259 bf->bf_desc = ds;
260 bf->bf_daddr = DS2PHYS(dd, ds);
Sujith55624202010-01-08 10:36:02 +0530261
Felix Fietkau1a04d592013-10-11 23:30:52 +0200262 if (!(sc->sc_ah->caps.hw_caps &
263 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
264 /*
265 * Skip descriptor addresses which can cause 4KB
266 * boundary crossing (addr + length) with a 32 dword
267 * descriptor fetch.
268 */
269 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
270 BUG_ON((caddr_t) bf->bf_desc >=
271 ((caddr_t) dd->dd_desc +
272 dd->dd_desc_len));
273
274 ds += (desc_len * ndesc);
275 bf->bf_desc = ds;
276 bf->bf_daddr = DS2PHYS(dd, ds);
277 }
Sujith55624202010-01-08 10:36:02 +0530278 }
Felix Fietkau1a04d592013-10-11 23:30:52 +0200279 list_add_tail(&bf->list, head);
Sujith55624202010-01-08 10:36:02 +0530280 }
Felix Fietkau1a04d592013-10-11 23:30:52 +0200281 } else {
282 struct ath_rxbuf *bf;
283
284 bsize = sizeof(struct ath_rxbuf) * nbuf;
285 bf = devm_kzalloc(sc->dev, bsize, GFP_KERNEL);
286 if (!bf)
287 return -ENOMEM;
288
289 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
290 bf->bf_desc = ds;
291 bf->bf_daddr = DS2PHYS(dd, ds);
292
293 if (!(sc->sc_ah->caps.hw_caps &
294 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
295 /*
296 * Skip descriptor addresses which can cause 4KB
297 * boundary crossing (addr + length) with a 32 dword
298 * descriptor fetch.
299 */
300 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
301 BUG_ON((caddr_t) bf->bf_desc >=
302 ((caddr_t) dd->dd_desc +
303 dd->dd_desc_len));
304
305 ds += (desc_len * ndesc);
306 bf->bf_desc = ds;
307 bf->bf_daddr = DS2PHYS(dd, ds);
308 }
309 }
310 list_add_tail(&bf->list, head);
311 }
Sujith55624202010-01-08 10:36:02 +0530312 }
313 return 0;
Sujith55624202010-01-08 10:36:02 +0530314}
315
Sujith285f2dd2010-01-08 10:36:07 +0530316static int ath9k_init_queues(struct ath_softc *sc)
317{
Sujith285f2dd2010-01-08 10:36:07 +0530318 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530319
Sujith285f2dd2010-01-08 10:36:07 +0530320 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530321 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
Sujith285f2dd2010-01-08 10:36:07 +0530322 ath_cabq_update(sc);
323
Felix Fietkauf2c7a792013-06-07 18:12:00 +0200324 sc->tx.uapsdq = ath_txq_setup(sc, ATH9K_TX_QUEUE_UAPSD, 0);
325
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530326 for (i = 0; i < IEEE80211_NUM_ACS; i++) {
Felix Fietkau066dae92010-11-07 14:59:39 +0100327 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
Ben Greear60f2d1d2011-01-09 23:11:52 -0800328 sc->tx.txq_map[i]->mac80211_qnum = i;
Felix Fietkau7702e782012-07-15 19:53:35 +0200329 sc->tx.txq_max_pending[i] = ATH_MAX_QDEPTH;
Ben Greear60f2d1d2011-01-09 23:11:52 -0800330 }
Sujith285f2dd2010-01-08 10:36:07 +0530331 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530332}
333
Sujith285f2dd2010-01-08 10:36:07 +0530334static void ath9k_init_misc(struct ath_softc *sc)
335{
336 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
337 int i = 0;
Sujith Manoharan3d4e20f2012-03-14 14:40:58 +0530338
Sujith285f2dd2010-01-08 10:36:07 +0530339 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
340
Oleksij Rempel32efb0c2014-02-04 10:27:39 +0100341 common->last_rssi = ATH_RSSI_DUMMY_MARKER;
Felix Fietkau364734f2010-09-14 20:22:44 +0200342 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith285f2dd2010-01-08 10:36:07 +0530343 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
344
Felix Fietkau7545daf2011-01-24 19:23:16 +0100345 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
Sujith285f2dd2010-01-08 10:36:07 +0530346 sc->beacon.bslot[i] = NULL;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700347
348 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
349 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
Simon Wunderlich04ccd4a2013-01-23 17:38:04 +0100350
351 sc->spec_config.enabled = 0;
352 sc->spec_config.short_repeat = true;
353 sc->spec_config.count = 8;
354 sc->spec_config.endless = false;
355 sc->spec_config.period = 0xFF;
356 sc->spec_config.fft_period = 0xF;
Sujith285f2dd2010-01-08 10:36:07 +0530357}
358
Sujith Manoharan0f978bf2013-12-06 16:28:45 +0530359static void ath9k_init_pcoem_platform(struct ath_softc *sc)
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530360{
361 struct ath_hw *ah = sc->sc_ah;
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530362 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530363 struct ath_common *common = ath9k_hw_common(ah);
364
365 if (common->bus_ops->ath_bus_type != ATH_PCI)
366 return;
367
Sujith Manoharane861ef52013-06-18 10:13:43 +0530368 if (sc->driver_data & (ATH9K_PCI_CUS198 |
369 ATH9K_PCI_CUS230)) {
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530370 ah->config.xlna_gpio = 9;
371 ah->config.xatten_margin_cfg = true;
Sujith Manoharane083a422013-08-19 11:04:01 +0530372 ah->config.alt_mingainidx = true;
Sujith Manoharan31fd2162013-08-04 14:22:01 +0530373 ah->config.ant_ctrl_comm2g_switch_enable = 0x000BBB88;
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530374 sc->ant_comb.low_rssi_thresh = 20;
375 sc->ant_comb.fast_div_bias = 3;
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530376
Sujith Manoharane861ef52013-06-18 10:13:43 +0530377 ath_info(common, "Set parameters for %s\n",
378 (sc->driver_data & ATH9K_PCI_CUS198) ?
379 "CUS198" : "CUS230");
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530380 }
381
382 if (sc->driver_data & ATH9K_PCI_CUS217)
Sujith Manoharan12eea642013-06-18 15:42:36 +0530383 ath_info(common, "CUS217 card detected\n");
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530384
Sujith Manoharan10631332013-09-02 13:59:05 +0530385 if (sc->driver_data & ATH9K_PCI_CUS252)
386 ath_info(common, "CUS252 card detected\n");
387
Sujith Manoharan3fcdd0a2013-09-02 13:59:06 +0530388 if (sc->driver_data & ATH9K_PCI_AR9565_1ANT)
389 ath_info(common, "WB335 1-ANT card detected\n");
390
391 if (sc->driver_data & ATH9K_PCI_AR9565_2ANT)
392 ath_info(common, "WB335 2-ANT card detected\n");
393
Sujith Manoharan4dd35642013-10-23 14:26:04 +0530394 if (sc->driver_data & ATH9K_PCI_KILLER)
395 ath_info(common, "Killer Wireless card detected\n");
396
Sujith Manoharan3fcdd0a2013-09-02 13:59:06 +0530397 /*
398 * Some WB335 cards do not support antenna diversity. Since
399 * we use a hardcoded value for AR9565 instead of using the
400 * EEPROM/OTP data, remove the combining feature from
401 * the HW capabilities bitmap.
402 */
403 if (sc->driver_data & (ATH9K_PCI_AR9565_1ANT | ATH9K_PCI_AR9565_2ANT)) {
404 if (!(sc->driver_data & ATH9K_PCI_BT_ANT_DIV))
405 pCap->hw_caps &= ~ATH9K_HW_CAP_ANT_DIV_COMB;
406 }
407
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530408 if (sc->driver_data & ATH9K_PCI_BT_ANT_DIV) {
409 pCap->hw_caps |= ATH9K_HW_CAP_BT_ANT_DIV;
410 ath_info(common, "Set BT/WLAN RX diversity capability\n");
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530411 }
Sujith Manoharand1ae25a2013-08-25 16:30:40 +0530412
413 if (sc->driver_data & ATH9K_PCI_D3_L1_WAR) {
414 ah->config.pcie_waen = 0x0040473b;
415 ath_info(common, "Enable WAR for ASPM D3/L1\n");
416 }
Sujith Manoharan2d22c7d2013-11-08 11:45:25 +0530417
418 if (sc->driver_data & ATH9K_PCI_NO_PLL_PWRSAVE) {
419 ah->config.no_pll_pwrsave = true;
420 ath_info(common, "Disable PLL PowerSave\n");
421 }
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530422}
423
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100424static void ath9k_eeprom_request_cb(const struct firmware *eeprom_blob,
425 void *ctx)
426{
427 struct ath9k_eeprom_ctx *ec = ctx;
428
429 if (eeprom_blob)
430 ec->ah->eeprom_blob = eeprom_blob;
431
432 complete(&ec->complete);
433}
434
435static int ath9k_eeprom_request(struct ath_softc *sc, const char *name)
436{
437 struct ath9k_eeprom_ctx ec;
438 struct ath_hw *ah = ah = sc->sc_ah;
439 int err;
440
441 /* try to load the EEPROM content asynchronously */
442 init_completion(&ec.complete);
443 ec.ah = sc->sc_ah;
444
445 err = request_firmware_nowait(THIS_MODULE, 1, name, sc->dev, GFP_KERNEL,
446 &ec, ath9k_eeprom_request_cb);
447 if (err < 0) {
448 ath_err(ath9k_hw_common(ah),
449 "EEPROM request failed\n");
450 return err;
451 }
452
453 wait_for_completion(&ec.complete);
454
455 if (!ah->eeprom_blob) {
456 ath_err(ath9k_hw_common(ah),
457 "Unable to load EEPROM file %s\n", name);
458 return -EINVAL;
459 }
460
461 return 0;
462}
463
464static void ath9k_eeprom_release(struct ath_softc *sc)
465{
466 release_firmware(sc->sc_ah->eeprom_blob);
467}
468
Sujith Manoharan0f978bf2013-12-06 16:28:45 +0530469static int ath9k_init_soc_platform(struct ath_softc *sc)
470{
471 struct ath9k_platform_data *pdata = sc->dev->platform_data;
472 struct ath_hw *ah = sc->sc_ah;
473 int ret = 0;
474
475 if (!pdata)
476 return 0;
477
478 if (pdata->eeprom_name) {
479 ret = ath9k_eeprom_request(sc, pdata->eeprom_name);
480 if (ret)
481 return ret;
482 }
483
484 if (pdata->tx_gain_buffalo)
485 ah->config.tx_gain_buffalo = true;
486
487 return ret;
488}
489
Pavel Roskineb93e892011-07-23 03:55:39 -0400490static int ath9k_init_softc(u16 devid, struct ath_softc *sc,
Sujith285f2dd2010-01-08 10:36:07 +0530491 const struct ath_bus_ops *bus_ops)
492{
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100493 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Sujith285f2dd2010-01-08 10:36:07 +0530494 struct ath_hw *ah = NULL;
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530495 struct ath9k_hw_capabilities *pCap;
Sujith285f2dd2010-01-08 10:36:07 +0530496 struct ath_common *common;
497 int ret = 0, i;
498 int csz = 0;
499
Felix Fietkaub81950b12012-12-12 13:14:22 +0100500 ah = devm_kzalloc(sc->dev, sizeof(struct ath_hw), GFP_KERNEL);
Sujith285f2dd2010-01-08 10:36:07 +0530501 if (!ah)
502 return -ENOMEM;
503
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100504 ah->dev = sc->dev;
Ben Greear233536e2011-01-09 23:11:44 -0800505 ah->hw = sc->hw;
Sujith285f2dd2010-01-08 10:36:07 +0530506 ah->hw_version.devid = devid;
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100507 ah->reg_ops.read = ath9k_ioread32;
508 ah->reg_ops.write = ath9k_iowrite32;
Felix Fietkau845e03c2011-03-23 20:57:25 +0100509 ah->reg_ops.rmw = ath9k_reg_rmw;
Sujith285f2dd2010-01-08 10:36:07 +0530510 sc->sc_ah = ah;
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530511 pCap = &ah->caps;
Sujith285f2dd2010-01-08 10:36:07 +0530512
Janusz Dziedzic95a59922013-10-14 11:06:03 +0200513 common = ath9k_hw_common(ah);
514 sc->dfs_detector = dfs_pattern_detector_init(common, NL80211_DFS_UNSET);
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700515 sc->tx99_power = MAX_RATE_POWER + 1;
Felix Fietkau10e23182013-11-11 22:23:35 +0100516 init_waitqueue_head(&sc->tx_wait);
Rajkumar Manoharanca900ac2014-06-11 16:18:02 +0530517 sc->cur_chan = &sc->chanctx[0];
Sujith Manoharan499afac2014-08-22 20:39:31 +0530518 if (!ath9k_is_chanctx_enabled())
Rajkumar Manoharan3ad9c382014-06-11 16:18:15 +0530519 sc->cur_chan->hw_queue_base = 0;
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200520
Helmut Schaa552a5152014-05-07 09:28:31 +0200521 if (!pdata || pdata->use_eeprom) {
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100522 ah->ah_flags |= AH_USE_EEPROM;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100523 sc->sc_ah->led_pin = -1;
524 } else {
525 sc->sc_ah->gpio_mask = pdata->gpio_mask;
526 sc->sc_ah->gpio_val = pdata->gpio_val;
527 sc->sc_ah->led_pin = pdata->led_pin;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530528 ah->is_clk_25mhz = pdata->is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200529 ah->get_mac_revision = pdata->get_mac_revision;
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200530 ah->external_reset = pdata->external_reset;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100531 }
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100532
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100533 common->ops = &ah->reg_ops;
Sujith285f2dd2010-01-08 10:36:07 +0530534 common->bus_ops = bus_ops;
535 common->ah = ah;
536 common->hw = sc->hw;
537 common->priv = sc;
538 common->debug_mask = ath9k_debug;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800539 common->btcoex_enabled = ath9k_btcoex_enable == 1;
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530540 common->disable_ani = false;
Sujith Manoharane09f2dc2012-09-16 08:06:56 +0530541
542 /*
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530543 * Platform quirks.
544 */
Sujith Manoharan0f978bf2013-12-06 16:28:45 +0530545 ath9k_init_pcoem_platform(sc);
546
547 ret = ath9k_init_soc_platform(sc);
548 if (ret)
549 return ret;
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530550
551 /*
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530552 * Enable WLAN/BT RX Antenna diversity only when:
553 *
Sujith Manoharan7d845872013-08-07 12:29:27 +0530554 * - BTCOEX is disabled.
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530555 * - the user manually requests the feature.
556 * - the HW cap is set using the platform data.
Sujith Manoharane09f2dc2012-09-16 08:06:56 +0530557 */
Sujith Manoharan7d845872013-08-07 12:29:27 +0530558 if (!common->btcoex_enabled && ath9k_bt_ant_diversity &&
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530559 (pCap->hw_caps & ATH9K_HW_CAP_BT_ANT_DIV))
Sujith Manoharan63081302013-08-04 14:21:55 +0530560 common->bt_ant_diversity = 1;
Sujith Manoharane09f2dc2012-09-16 08:06:56 +0530561
Ben Greear20b257442010-10-15 15:04:09 -0700562 spin_lock_init(&common->cc_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530563 spin_lock_init(&sc->sc_serial_rw);
564 spin_lock_init(&sc->sc_pm_lock);
Felix Fietkaubff11762014-06-11 16:17:52 +0530565 spin_lock_init(&sc->chan_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530566 mutex_init(&sc->mutex);
567 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
Sujith Manoharanfb6e2522012-07-17 17:16:22 +0530568 tasklet_init(&sc->bcon_tasklet, ath9k_beacon_tasklet,
Sujith285f2dd2010-01-08 10:36:07 +0530569 (unsigned long)sc);
570
Felix Fietkaubf3dac52013-11-11 22:23:33 +0100571 setup_timer(&sc->sleep_timer, ath_ps_full_sleep, (unsigned long)sc);
Sujith Manoharanaaa1ec42012-06-04 16:27:08 +0530572 INIT_WORK(&sc->hw_reset_work, ath_reset_work);
Sujith Manoharanaaa1ec42012-06-04 16:27:08 +0530573 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
574 INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
Sujith Manoharan705d0bf2014-08-23 13:29:06 +0530575
576 ath9k_init_channel_context(sc);
Sujith Manoharanaaa1ec42012-06-04 16:27:08 +0530577
Sujith285f2dd2010-01-08 10:36:07 +0530578 /*
579 * Cache line size is used to size and align various
580 * structures used to communicate with the hardware.
581 */
582 ath_read_cachesize(common, &csz);
583 common->cachelsz = csz << 2; /* convert to bytes */
584
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400585 /* Initializes the hardware for all supported chipsets */
Sujith285f2dd2010-01-08 10:36:07 +0530586 ret = ath9k_hw_init(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400587 if (ret)
Sujith285f2dd2010-01-08 10:36:07 +0530588 goto err_hw;
Sujith285f2dd2010-01-08 10:36:07 +0530589
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100590 if (pdata && pdata->macaddr)
591 memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);
592
Sujith285f2dd2010-01-08 10:36:07 +0530593 ret = ath9k_init_queues(sc);
594 if (ret)
595 goto err_queues;
596
597 ret = ath9k_init_btcoex(sc);
598 if (ret)
599 goto err_btcoex;
600
Oleksij Rempel13f71052014-02-25 14:48:50 +0100601 ret = ath9k_cmn_init_channels_rates(common);
Felix Fietkauf209f522010-10-01 01:06:53 +0200602 if (ret)
603 goto err_btcoex;
604
Sujith Manoharanc7dd40c2014-08-22 20:39:30 +0530605 ret = ath9k_init_p2p(sc);
606 if (ret)
Sujith Manoharan4f681692014-08-22 20:39:25 +0530607 goto err_btcoex;
Felix Fietkaud463af42014-04-06 00:37:03 +0200608
Rajkumar Manoharanf82b4bd2011-08-13 10:28:15 +0530609 ath9k_cmn_init_crypto(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530610 ath9k_init_misc(sc);
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530611 ath_fill_led_pin(sc);
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530612 ath_chanctx_init(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530613
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530614 if (common->bus_ops->aspm_init)
615 common->bus_ops->aspm_init(common);
616
Sujith55624202010-01-08 10:36:02 +0530617 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530618
619err_btcoex:
Sujith55624202010-01-08 10:36:02 +0530620 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
621 if (ATH_TXQ_SETUP(sc, i))
622 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith285f2dd2010-01-08 10:36:07 +0530623err_queues:
Sujith285f2dd2010-01-08 10:36:07 +0530624 ath9k_hw_deinit(ah);
625err_hw:
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100626 ath9k_eeprom_release(sc);
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700627 dev_kfree_skb_any(sc->tx99_skb);
Sujith285f2dd2010-01-08 10:36:07 +0530628 return ret;
Sujith55624202010-01-08 10:36:02 +0530629}
630
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200631static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
632{
633 struct ieee80211_supported_band *sband;
634 struct ieee80211_channel *chan;
635 struct ath_hw *ah = sc->sc_ah;
Oleksij Rempel13f71052014-02-25 14:48:50 +0100636 struct ath_common *common = ath9k_hw_common(ah);
Simon Wunderlich06718942013-08-16 10:46:04 +0200637 struct cfg80211_chan_def chandef;
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200638 int i;
639
Oleksij Rempel13f71052014-02-25 14:48:50 +0100640 sband = &common->sbands[band];
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200641 for (i = 0; i < sband->n_channels; i++) {
642 chan = &sband->channels[i];
643 ah->curchan = &ah->channels[chan->hw_value];
Simon Wunderlich06718942013-08-16 10:46:04 +0200644 cfg80211_chandef_create(&chandef, chan, NL80211_CHAN_HT20);
Felix Fietkau2297f1c2013-10-11 23:30:57 +0200645 ath9k_cmn_get_channel(sc->hw, ah, &chandef);
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200646 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200647 }
648}
649
650static void ath9k_init_txpower_limits(struct ath_softc *sc)
651{
652 struct ath_hw *ah = sc->sc_ah;
653 struct ath9k_channel *curchan = ah->curchan;
654
655 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
656 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
657 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
658 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
659
660 ah->curchan = curchan;
661}
662
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200663static const struct ieee80211_iface_limit if_limits[] = {
Rajkumar Manoharan71a5f882014-05-29 15:11:09 +0530664 { .max = 2048, .types = BIT(NL80211_IFTYPE_STATION) },
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200665 { .max = 8, .types =
666#ifdef CONFIG_MAC80211_MESH
667 BIT(NL80211_IFTYPE_MESH_POINT) |
668#endif
Felix Fietkau95ae4812014-04-06 00:37:02 +0200669 BIT(NL80211_IFTYPE_AP) },
670 { .max = 1, .types = BIT(NL80211_IFTYPE_P2P_CLIENT) |
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200671 BIT(NL80211_IFTYPE_P2P_GO) },
672};
673
Rajkumar Manoharan71a5f882014-05-29 15:11:09 +0530674static const struct ieee80211_iface_limit wds_limits[] = {
675 { .max = 2048, .types = BIT(NL80211_IFTYPE_WDS) },
676};
677
Sujith Manoharan499afac2014-08-22 20:39:31 +0530678#ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
679
Rajkumar Manoharana4068322014-06-11 16:18:16 +0530680static const struct ieee80211_iface_limit if_limits_multi[] = {
681 { .max = 1, .types = BIT(NL80211_IFTYPE_STATION) },
682 { .max = 1, .types = BIT(NL80211_IFTYPE_P2P_CLIENT) |
683 BIT(NL80211_IFTYPE_P2P_GO) },
684};
685
Rajkumar Manoharana4068322014-06-11 16:18:16 +0530686static const struct ieee80211_iface_combination if_comb_multi[] = {
687 {
688 .limits = if_limits_multi,
689 .n_limits = ARRAY_SIZE(if_limits_multi),
690 .max_interfaces = 2,
691 .num_different_channels = 2,
692 .beacon_int_infra_match = true,
693 },
694};
695
Sujith Manoharan499afac2014-08-22 20:39:31 +0530696#endif /* CONFIG_ATH9K_CHANNEL_CONTEXT */
697
698static const struct ieee80211_iface_limit if_dfs_limits[] = {
699 { .max = 1, .types = BIT(NL80211_IFTYPE_AP) |
700#ifdef CONFIG_MAC80211_MESH
701 BIT(NL80211_IFTYPE_MESH_POINT) |
702#endif
703 BIT(NL80211_IFTYPE_ADHOC) },
704};
705
Zefir Kurtisie9cdedf2013-04-03 18:31:29 +0200706static const struct ieee80211_iface_combination if_comb[] = {
707 {
708 .limits = if_limits,
709 .n_limits = ARRAY_SIZE(if_limits),
710 .max_interfaces = 2048,
711 .num_different_channels = 1,
712 .beacon_int_infra_match = true,
713 },
Rajkumar Manoharan71a5f882014-05-29 15:11:09 +0530714 {
715 .limits = wds_limits,
716 .n_limits = ARRAY_SIZE(wds_limits),
717 .max_interfaces = 2048,
718 .num_different_channels = 1,
719 .beacon_int_infra_match = true,
720 },
Janusz Dziedzic4d762482014-04-08 13:38:43 +0200721#ifdef CONFIG_ATH9K_DFS_CERTIFIED
Zefir Kurtisie9cdedf2013-04-03 18:31:29 +0200722 {
723 .limits = if_dfs_limits,
724 .n_limits = ARRAY_SIZE(if_dfs_limits),
725 .max_interfaces = 1,
726 .num_different_channels = 1,
727 .beacon_int_infra_match = true,
Janusz Dziedzic87eb0162013-11-01 20:39:49 +0100728 .radar_detect_widths = BIT(NL80211_CHAN_WIDTH_20_NOHT) |
729 BIT(NL80211_CHAN_WIDTH_20),
Zefir Kurtisie9cdedf2013-04-03 18:31:29 +0200730 }
Janusz Dziedzic4d762482014-04-08 13:38:43 +0200731#endif
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200732};
Felix Fietkau43c35282011-09-03 01:40:27 +0200733
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530734static void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Sujith55624202010-01-08 10:36:02 +0530735{
Felix Fietkau43c35282011-09-03 01:40:27 +0200736 struct ath_hw *ah = sc->sc_ah;
737 struct ath_common *common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530738
Sujith55624202010-01-08 10:36:02 +0530739 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
740 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
741 IEEE80211_HW_SIGNAL_DBM |
Sujith55624202010-01-08 10:36:02 +0530742 IEEE80211_HW_PS_NULLFUNC_STACK |
Vivek Natarajan05df4982010-02-09 11:34:50 +0530743 IEEE80211_HW_SPECTRUM_MGMT |
Felix Fietkau79acac02013-04-22 23:11:44 +0200744 IEEE80211_HW_REPORTS_TX_ACK_STATUS |
Felix Fietkau2dfca312013-08-20 19:43:54 +0200745 IEEE80211_HW_SUPPORTS_RC_TABLE |
Rajkumar Manoharan3ad9c382014-06-11 16:18:15 +0530746 IEEE80211_HW_QUEUE_CONTROL |
Felix Fietkau2dfca312013-08-20 19:43:54 +0200747 IEEE80211_HW_SUPPORTS_HT_CCK_RATES;
Sujith55624202010-01-08 10:36:02 +0530748
Sujith Manoharan82983832014-02-04 08:37:53 +0530749 if (ath9k_ps_enable)
750 hw->flags |= IEEE80211_HW_SUPPORTS_PS;
751
Oleksij Rempelb0a1ae92013-05-24 20:30:59 +0200752 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
753 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
754
755 if (AR_SREV_9280_20_OR_LATER(ah))
756 hw->radiotap_mcs_details |=
757 IEEE80211_RADIOTAP_MCS_HAVE_STBC;
758 }
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500759
John W. Linville3e6109c2011-01-05 09:39:17 -0500760 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
Sujith55624202010-01-08 10:36:02 +0530761 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
762
Rajkumar Manoharanb59d45e2014-05-01 17:07:43 +0530763 hw->wiphy->features |= (NL80211_FEATURE_ACTIVE_MONITOR |
764 NL80211_FEATURE_AP_MODE_CHAN_WIDTH_CHANGE);
Felix Fietkauec26bcc2013-05-28 13:01:54 +0200765
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700766 if (!config_enabled(CONFIG_ATH9K_TX99)) {
767 hw->wiphy->interface_modes =
768 BIT(NL80211_IFTYPE_P2P_GO) |
769 BIT(NL80211_IFTYPE_P2P_CLIENT) |
770 BIT(NL80211_IFTYPE_AP) |
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700771 BIT(NL80211_IFTYPE_STATION) |
772 BIT(NL80211_IFTYPE_ADHOC) |
Sujith Manoharan499afac2014-08-22 20:39:31 +0530773 BIT(NL80211_IFTYPE_MESH_POINT) |
774 BIT(NL80211_IFTYPE_WDS);
775
Rajkumar Manoharana4068322014-06-11 16:18:16 +0530776 hw->wiphy->iface_combinations = if_comb;
Rajkumar Manoharan71a5f882014-05-29 15:11:09 +0530777 hw->wiphy->n_iface_combinations = ARRAY_SIZE(if_comb);
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700778 }
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200779
Sujith Manoharan499afac2014-08-22 20:39:31 +0530780#ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
781
782 if (ath9k_is_chanctx_enabled()) {
783 hw->wiphy->interface_modes &= ~ BIT(NL80211_IFTYPE_WDS);
784 hw->wiphy->iface_combinations = if_comb_multi;
785 hw->wiphy->n_iface_combinations = ARRAY_SIZE(if_comb_multi);
786 hw->wiphy->max_scan_ssids = 255;
787 hw->wiphy->max_scan_ie_len = IEEE80211_MAX_DATA_LEN;
788 hw->wiphy->max_remain_on_channel_duration = 10000;
789 hw->chanctx_data_size = sizeof(void *);
790 hw->extra_beacon_tailroom =
791 sizeof(struct ieee80211_p2p_noa_attr) + 9;
792
793 ath_dbg(common, CHAN_CTX, "Use channel contexts\n");
794 }
795
796#endif /* CONFIG_ATH9K_CHANNEL_CONTEXT */
797
Sujith Manoharan531671c2013-06-01 07:08:09 +0530798 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Sujith55624202010-01-08 10:36:02 +0530799
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200800 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
Jouni Malinenfd656232011-10-27 17:31:50 +0300801 hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_TDLS;
Johannes Berg81ddbb52012-03-26 18:47:18 +0200802 hw->wiphy->flags |= WIPHY_FLAG_HAS_REMAIN_ON_CHANNEL;
Simon Wunderlich6fac8bb2013-08-14 08:01:34 +0200803 hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_5_10_MHZ;
Simon Wunderlichd074e8d2013-08-14 08:01:38 +0200804 hw->wiphy->flags |= WIPHY_FLAG_HAS_CHANNEL_SWITCH;
Jouni Malinen7b4f6632014-02-18 20:41:08 +0200805 hw->wiphy->flags |= WIPHY_FLAG_AP_UAPSD;
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200806
Rajkumar Manoharan3ad9c382014-06-11 16:18:15 +0530807 /* allow 4 queues per channel context +
808 * 1 cab queue + 1 offchannel tx queue
809 */
810 hw->queues = 10;
811 /* last queue for offchannel */
812 hw->offchannel_tx_hw_queue = hw->queues - 1;
Sujith55624202010-01-08 10:36:02 +0530813 hw->max_rates = 4;
Rajkumar Manoharan5f2f9e42014-06-26 16:54:41 +0530814 hw->max_listen_interval = 10;
Felix Fietkau65896512010-01-24 03:26:11 +0100815 hw->max_rate_tries = 10;
Sujith55624202010-01-08 10:36:02 +0530816 hw->sta_data_size = sizeof(struct ath_node);
817 hw->vif_data_size = sizeof(struct ath_vif);
818
Felix Fietkau43c35282011-09-03 01:40:27 +0200819 hw->wiphy->available_antennas_rx = BIT(ah->caps.max_rxchains) - 1;
820 hw->wiphy->available_antennas_tx = BIT(ah->caps.max_txchains) - 1;
821
822 /* single chain devices with rx diversity */
823 if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
824 hw->wiphy->available_antennas_rx = BIT(0) | BIT(1);
825
826 sc->ant_rx = hw->wiphy->available_antennas_rx;
827 sc->ant_tx = hw->wiphy->available_antennas_tx;
828
Felix Fietkaud4659912010-10-14 16:02:39 +0200829 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith55624202010-01-08 10:36:02 +0530830 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
Oleksij Rempel13f71052014-02-25 14:48:50 +0100831 &common->sbands[IEEE80211_BAND_2GHZ];
Felix Fietkaud4659912010-10-14 16:02:39 +0200832 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith55624202010-01-08 10:36:02 +0530833 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
Oleksij Rempel13f71052014-02-25 14:48:50 +0100834 &common->sbands[IEEE80211_BAND_5GHZ];
Sujith285f2dd2010-01-08 10:36:07 +0530835
Sujith Manoharanbabaa802013-10-28 13:01:28 +0530836 ath9k_init_wow(hw);
Oleksij Rempelb57ba3b2014-02-25 14:48:55 +0100837 ath9k_cmn_reload_chainmask(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530838
839 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
Sujith55624202010-01-08 10:36:02 +0530840}
841
Pavel Roskineb93e892011-07-23 03:55:39 -0400842int ath9k_init_device(u16 devid, struct ath_softc *sc,
Sujith55624202010-01-08 10:36:02 +0530843 const struct ath_bus_ops *bus_ops)
844{
845 struct ieee80211_hw *hw = sc->hw;
846 struct ath_common *common;
847 struct ath_hw *ah;
Sujith285f2dd2010-01-08 10:36:07 +0530848 int error = 0;
Sujith55624202010-01-08 10:36:02 +0530849 struct ath_regulatory *reg;
850
Sujith285f2dd2010-01-08 10:36:07 +0530851 /* Bring up device */
Pavel Roskineb93e892011-07-23 03:55:39 -0400852 error = ath9k_init_softc(devid, sc, bus_ops);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100853 if (error)
854 return error;
Sujith55624202010-01-08 10:36:02 +0530855
856 ah = sc->sc_ah;
857 common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530858 ath9k_set_hw_capab(sc, hw);
Sujith55624202010-01-08 10:36:02 +0530859
Rajkumar Manoharan8c7ae352014-04-23 15:07:57 +0530860 /* Will be cleared in ath9k_start() */
861 set_bit(ATH_OP_INVALID, &common->op_flags);
862
Sujith285f2dd2010-01-08 10:36:07 +0530863 /* Initialize regulatory */
Sujith55624202010-01-08 10:36:02 +0530864 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
865 ath9k_reg_notifier);
866 if (error)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100867 goto deinit;
Sujith55624202010-01-08 10:36:02 +0530868
869 reg = &common->regulatory;
870
Sujith285f2dd2010-01-08 10:36:07 +0530871 /* Setup TX DMA */
Sujith55624202010-01-08 10:36:02 +0530872 error = ath_tx_init(sc, ATH_TXBUF);
873 if (error != 0)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100874 goto deinit;
Sujith55624202010-01-08 10:36:02 +0530875
Sujith285f2dd2010-01-08 10:36:07 +0530876 /* Setup RX DMA */
Sujith55624202010-01-08 10:36:02 +0530877 error = ath_rx_init(sc, ATH_RXBUF);
878 if (error != 0)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100879 goto deinit;
Sujith285f2dd2010-01-08 10:36:07 +0530880
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200881 ath9k_init_txpower_limits(sc);
882
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100883#ifdef CONFIG_MAC80211_LEDS
884 /* must be initialized before ieee80211_register_hw */
885 sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
886 IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
887 ARRAY_SIZE(ath9k_tpt_blink));
888#endif
889
Sujith285f2dd2010-01-08 10:36:07 +0530890 /* Register with mac80211 */
891 error = ieee80211_register_hw(hw);
892 if (error)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100893 goto rx_cleanup;
Sujith285f2dd2010-01-08 10:36:07 +0530894
Ben Greeareb272442010-11-29 14:13:22 -0800895 error = ath9k_init_debug(ah);
896 if (error) {
Joe Perches38002762010-12-02 19:12:36 -0800897 ath_err(common, "Unable to create debugfs files\n");
Felix Fietkaub81950b12012-12-12 13:14:22 +0100898 goto unregister;
Ben Greeareb272442010-11-29 14:13:22 -0800899 }
900
Sujith285f2dd2010-01-08 10:36:07 +0530901 /* Handle world regulatory */
902 if (!ath_is_world_regd(reg)) {
903 error = regulatory_hint(hw->wiphy, reg->alpha2);
904 if (error)
Sujith Manoharanaf690092013-05-10 18:41:06 +0530905 goto debug_cleanup;
Sujith285f2dd2010-01-08 10:36:07 +0530906 }
Sujith55624202010-01-08 10:36:02 +0530907
Sujith55624202010-01-08 10:36:02 +0530908 ath_init_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530909 ath_start_rfkill_poll(sc);
910
911 return 0;
912
Sujith Manoharanaf690092013-05-10 18:41:06 +0530913debug_cleanup:
914 ath9k_deinit_debug(sc);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100915unregister:
Sujith285f2dd2010-01-08 10:36:07 +0530916 ieee80211_unregister_hw(hw);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100917rx_cleanup:
Sujith285f2dd2010-01-08 10:36:07 +0530918 ath_rx_cleanup(sc);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100919deinit:
Sujith285f2dd2010-01-08 10:36:07 +0530920 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530921 return error;
922}
923
924/*****************************/
925/* De-Initialization */
926/*****************************/
927
Sujith285f2dd2010-01-08 10:36:07 +0530928static void ath9k_deinit_softc(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530929{
Sujith285f2dd2010-01-08 10:36:07 +0530930 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530931
Sujith Manoharanc7dd40c2014-08-22 20:39:30 +0530932 ath9k_deinit_p2p(sc);
Sujith Manoharan59081202012-02-22 12:40:21 +0530933 ath9k_deinit_btcoex(sc);
Mohammed Shafi Shajakhan19686dd2011-11-30 10:41:28 +0530934
Sujith285f2dd2010-01-08 10:36:07 +0530935 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
936 if (ATH_TXQ_SETUP(sc, i))
937 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
938
Felix Fietkaubf3dac52013-11-11 22:23:33 +0100939 del_timer_sync(&sc->sleep_timer);
Sujith285f2dd2010-01-08 10:36:07 +0530940 ath9k_hw_deinit(sc->sc_ah);
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200941 if (sc->dfs_detector != NULL)
942 sc->dfs_detector->exit(sc->dfs_detector);
Sujith285f2dd2010-01-08 10:36:07 +0530943
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100944 ath9k_eeprom_release(sc);
Sujith55624202010-01-08 10:36:02 +0530945}
946
Sujith285f2dd2010-01-08 10:36:07 +0530947void ath9k_deinit_device(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530948{
949 struct ieee80211_hw *hw = sc->hw;
Sujith55624202010-01-08 10:36:02 +0530950
951 ath9k_ps_wakeup(sc);
952
Sujith55624202010-01-08 10:36:02 +0530953 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Sujith285f2dd2010-01-08 10:36:07 +0530954 ath_deinit_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530955
Rajkumar Manoharanc7c18062011-01-27 18:39:38 +0530956 ath9k_ps_restore(sc);
957
Sujith Manoharanaf690092013-05-10 18:41:06 +0530958 ath9k_deinit_debug(sc);
Sujith55624202010-01-08 10:36:02 +0530959 ieee80211_unregister_hw(hw);
960 ath_rx_cleanup(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530961 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530962}
963
Sujith55624202010-01-08 10:36:02 +0530964/************************/
965/* Module Hooks */
966/************************/
967
968static int __init ath9k_init(void)
969{
970 int error;
971
Sujith55624202010-01-08 10:36:02 +0530972 error = ath_pci_init();
973 if (error < 0) {
Joe Perches516304b2012-03-18 17:30:52 -0700974 pr_err("No PCI devices found, driver not installed\n");
Sujith55624202010-01-08 10:36:02 +0530975 error = -ENODEV;
Sujith Manoharan9e495a22014-02-06 10:22:55 +0530976 goto err_out;
Sujith55624202010-01-08 10:36:02 +0530977 }
978
979 error = ath_ahb_init();
980 if (error < 0) {
981 error = -ENODEV;
982 goto err_pci_exit;
983 }
984
985 return 0;
986
987 err_pci_exit:
988 ath_pci_exit();
Sujith55624202010-01-08 10:36:02 +0530989 err_out:
990 return error;
991}
992module_init(ath9k_init);
993
994static void __exit ath9k_exit(void)
995{
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530996 is_ath9k_unloaded = true;
Sujith55624202010-01-08 10:36:02 +0530997 ath_ahb_exit();
998 ath_pci_exit();
Joe Perches516304b2012-03-18 17:30:52 -0700999 pr_info("%s: Driver unloaded\n", dev_info);
Sujith55624202010-01-08 10:36:02 +05301000}
1001module_exit(ath9k_exit);