blob: 3d3db16c97d44fdc8e8e854c0864cd4344863874 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000046#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000047#ifdef CONFIG_STMMAC_DEBUG_FS
48#include <linux/debugfs.h>
49#include <linux/seq_file.h>
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +000050#endif /* CONFIG_STMMAC_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000051#include <linux/net_tstamp.h>
52#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000053#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080054#include <linux/reset.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070055
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
58/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000059#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070060static int watchdog = TX_TIMEO;
61module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000062MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070063
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000064static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070065module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000066MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070067
stephen hemminger47d1f712013-12-30 10:38:57 -080068static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070069module_param(phyaddr, int, S_IRUGO);
70MODULE_PARM_DESC(phyaddr, "Physical device address");
71
72#define DMA_TX_SIZE 256
73static int dma_txsize = DMA_TX_SIZE;
74module_param(dma_txsize, int, S_IRUGO | S_IWUSR);
75MODULE_PARM_DESC(dma_txsize, "Number of descriptors in the TX list");
76
77#define DMA_RX_SIZE 256
78static int dma_rxsize = DMA_RX_SIZE;
79module_param(dma_rxsize, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(dma_rxsize, "Number of descriptors in the RX list");
81
82static int flow_ctrl = FLOW_OFF;
83module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
84MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
85
86static int pause = PAUSE_TIME;
87module_param(pause, int, S_IRUGO | S_IWUSR);
88MODULE_PARM_DESC(pause, "Flow Control Pause Time");
89
90#define TC_DEFAULT 64
91static int tc = TC_DEFAULT;
92module_param(tc, int, S_IRUGO | S_IWUSR);
93MODULE_PARM_DESC(tc, "DMA threshold control value");
94
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010095#define DEFAULT_BUFSIZE 1536
96static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070097module_param(buf_sz, int, S_IRUGO | S_IWUSR);
98MODULE_PARM_DESC(buf_sz, "DMA buffer size");
99
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700100static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
101 NETIF_MSG_LINK | NETIF_MSG_IFUP |
102 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
103
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000104#define STMMAC_DEFAULT_LPI_TIMER 1000
105static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
106module_param(eee_timer, int, S_IRUGO | S_IWUSR);
107MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200108#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000109
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000110/* By default the driver will use the ring mode to manage tx and rx descriptors
111 * but passing this value so user can force to use the chain instead of the ring
112 */
113static unsigned int chain_mode;
114module_param(chain_mode, int, S_IRUGO);
115MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
116
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700117static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700118
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000119#ifdef CONFIG_STMMAC_DEBUG_FS
120static int stmmac_init_fs(struct net_device *dev);
121static void stmmac_exit_fs(void);
122#endif
123
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000124#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
125
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700126/**
127 * stmmac_verify_args - verify the driver parameters.
128 * Description: it verifies if some wrong parameter is passed to the driver.
129 * Note that wrong parameters are replaced with the default values.
130 */
131static void stmmac_verify_args(void)
132{
133 if (unlikely(watchdog < 0))
134 watchdog = TX_TIMEO;
135 if (unlikely(dma_rxsize < 0))
136 dma_rxsize = DMA_RX_SIZE;
137 if (unlikely(dma_txsize < 0))
138 dma_txsize = DMA_TX_SIZE;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100139 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
140 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700141 if (unlikely(flow_ctrl > 1))
142 flow_ctrl = FLOW_AUTO;
143 else if (likely(flow_ctrl < 0))
144 flow_ctrl = FLOW_OFF;
145 if (unlikely((pause < 0) || (pause > 0xffff)))
146 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000147 if (eee_timer < 0)
148 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700149}
150
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000151/**
152 * stmmac_clk_csr_set - dynamically set the MDC clock
153 * @priv: driver private structure
154 * Description: this is to dynamically set the MDC clock according to the csr
155 * clock input.
156 * Note:
157 * If a specific clk_csr value is passed from the platform
158 * this means that the CSR Clock Range selection cannot be
159 * changed at run-time and it is fixed (as reported in the driver
160 * documentation). Viceversa the driver will try to set the MDC
161 * clock dynamically according to the actual clock input.
162 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000163static void stmmac_clk_csr_set(struct stmmac_priv *priv)
164{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000165 u32 clk_rate;
166
167 clk_rate = clk_get_rate(priv->stmmac_clk);
168
169 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000170 * for all other cases except for the below mentioned ones.
171 * For values higher than the IEEE 802.3 specified frequency
172 * we can not estimate the proper divider as it is not known
173 * the frequency of clk_csr_i. So we do not change the default
174 * divider.
175 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000176 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
177 if (clk_rate < CSR_F_35M)
178 priv->clk_csr = STMMAC_CSR_20_35M;
179 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
180 priv->clk_csr = STMMAC_CSR_35_60M;
181 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
182 priv->clk_csr = STMMAC_CSR_60_100M;
183 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
184 priv->clk_csr = STMMAC_CSR_100_150M;
185 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
186 priv->clk_csr = STMMAC_CSR_150_250M;
187 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
188 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000189 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000190}
191
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700192static void print_pkt(unsigned char *buf, int len)
193{
194 int j;
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +0200195 pr_debug("len = %d byte, buf addr: 0x%p", len, buf);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700196 for (j = 0; j < len; j++) {
197 if ((j % 16) == 0)
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +0200198 pr_debug("\n %03x:", j);
199 pr_debug(" %02x", buf[j]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700200 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +0200201 pr_debug("\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700202}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700203
204/* minimum number of free TX descriptors required to wake up TX process */
205#define STMMAC_TX_THRESH(x) (x->dma_tx_size/4)
206
207static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
208{
209 return priv->dirty_tx + priv->dma_tx_size - priv->cur_tx - 1;
210}
211
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000212/**
213 * stmmac_hw_fix_mac_speed: callback for speed selection
214 * @priv: driver private structure
215 * Description: on some platforms (e.g. ST), some HW system configuraton
216 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000217 */
218static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
219{
220 struct phy_device *phydev = priv->phydev;
221
222 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000223 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000224}
225
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000226/**
227 * stmmac_enable_eee_mode: Check and enter in LPI mode
228 * @priv: driver private structure
229 * Description: this function is to verify and enter in LPI mode for EEE.
230 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000231static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
232{
233 /* Check and enter in LPI mode */
234 if ((priv->dirty_tx == priv->cur_tx) &&
235 (priv->tx_path_in_lpi_mode == false))
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500236 priv->hw->mac->set_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000237}
238
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000239/**
240 * stmmac_disable_eee_mode: disable/exit from EEE
241 * @priv: driver private structure
242 * Description: this function is to exit and disable EEE in case of
243 * LPI state is true. This is called by the xmit.
244 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000245void stmmac_disable_eee_mode(struct stmmac_priv *priv)
246{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500247 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000248 del_timer_sync(&priv->eee_ctrl_timer);
249 priv->tx_path_in_lpi_mode = false;
250}
251
252/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000253 * stmmac_eee_ctrl_timer: EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000254 * @arg : data hook
255 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000256 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000257 * then MAC Transmitter can be moved to LPI state.
258 */
259static void stmmac_eee_ctrl_timer(unsigned long arg)
260{
261 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
262
263 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200264 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000265}
266
267/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000268 * stmmac_eee_init: init EEE
269 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000270 * Description:
271 * If the EEE support has been enabled while configuring the driver,
272 * if the GMAC actually supports the EEE (from the HW cap reg) and the
273 * phy can also manage EEE, so enable the LPI state and start the timer
274 * to verify if the tx path can enter in LPI state.
275 */
276bool stmmac_eee_init(struct stmmac_priv *priv)
277{
Giuseppe CAVALLARO56b88c22014-08-28 08:11:43 +0200278 char *phy_bus_name = priv->plat->phy_bus_name;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000279 bool ret = false;
280
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200281 /* Using PCS we cannot dial with the phy registers at this stage
282 * so we do not support extra feature like EEE.
283 */
284 if ((priv->pcs == STMMAC_PCS_RGMII) || (priv->pcs == STMMAC_PCS_TBI) ||
285 (priv->pcs == STMMAC_PCS_RTBI))
286 goto out;
287
Giuseppe CAVALLARO56b88c22014-08-28 08:11:43 +0200288 /* Never init EEE in case of a switch is attached */
289 if (phy_bus_name && (!strcmp(phy_bus_name, "fixed")))
290 goto out;
291
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000292 /* MAC core supports the EEE feature. */
293 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100294 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000295
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100296 /* Check if the PHY supports EEE */
297 if (phy_init_eee(priv->phydev, 1)) {
298 /* To manage at run-time if the EEE cannot be supported
299 * anymore (for example because the lp caps have been
300 * changed).
301 * In that case the driver disable own timers.
302 */
303 if (priv->eee_active) {
304 pr_debug("stmmac: disable EEE\n");
305 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500306 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100307 tx_lpi_timer);
308 }
309 priv->eee_active = 0;
310 goto out;
311 }
312 /* Activate the EEE and start timers */
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200313 if (!priv->eee_active) {
314 priv->eee_active = 1;
315 init_timer(&priv->eee_ctrl_timer);
316 priv->eee_ctrl_timer.function = stmmac_eee_ctrl_timer;
317 priv->eee_ctrl_timer.data = (unsigned long)priv;
318 priv->eee_ctrl_timer.expires = STMMAC_LPI_T(eee_timer);
319 add_timer(&priv->eee_ctrl_timer);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000320
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500321 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200322 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100323 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200324 }
325 /* Set HW EEE according to the speed */
326 priv->hw->mac->set_eee_pls(priv->hw, priv->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000327
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100328 pr_debug("stmmac: Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000329
330 ret = true;
331 }
332out:
333 return ret;
334}
335
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000336/* stmmac_get_tx_hwtstamp: get HW TX timestamps
337 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000338 * @entry : descriptor index to be used.
339 * @skb : the socket buffer
340 * Description :
341 * This function will read timestamp from the descriptor & pass it to stack.
342 * and also perform some sanity checks.
343 */
344static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000345 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000346{
347 struct skb_shared_hwtstamps shhwtstamp;
348 u64 ns;
349 void *desc = NULL;
350
351 if (!priv->hwts_tx_en)
352 return;
353
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000354 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800355 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000356 return;
357
358 if (priv->adv_ts)
359 desc = (priv->dma_etx + entry);
360 else
361 desc = (priv->dma_tx + entry);
362
363 /* check tx tstamp status */
364 if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
365 return;
366
367 /* get the valid tstamp */
368 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
369
370 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
371 shhwtstamp.hwtstamp = ns_to_ktime(ns);
372 /* pass tstamp to stack */
373 skb_tstamp_tx(skb, &shhwtstamp);
374
375 return;
376}
377
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000378/* stmmac_get_rx_hwtstamp: get HW RX timestamps
379 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000380 * @entry : descriptor index to be used.
381 * @skb : the socket buffer
382 * Description :
383 * This function will read received packet's timestamp from the descriptor
384 * and pass it to stack. It also perform some sanity checks.
385 */
386static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000387 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000388{
389 struct skb_shared_hwtstamps *shhwtstamp = NULL;
390 u64 ns;
391 void *desc = NULL;
392
393 if (!priv->hwts_rx_en)
394 return;
395
396 if (priv->adv_ts)
397 desc = (priv->dma_erx + entry);
398 else
399 desc = (priv->dma_rx + entry);
400
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000401 /* exit if rx tstamp is not valid */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000402 if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
403 return;
404
405 /* get valid tstamp */
406 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
407 shhwtstamp = skb_hwtstamps(skb);
408 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
409 shhwtstamp->hwtstamp = ns_to_ktime(ns);
410}
411
412/**
413 * stmmac_hwtstamp_ioctl - control hardware timestamping.
414 * @dev: device pointer.
415 * @ifr: An IOCTL specefic structure, that can contain a pointer to
416 * a proprietary structure used to pass information to the driver.
417 * Description:
418 * This function configures the MAC to enable/disable both outgoing(TX)
419 * and incoming(RX) packets time stamping based on user input.
420 * Return Value:
421 * 0 on success and an appropriate -ve integer on failure.
422 */
423static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
424{
425 struct stmmac_priv *priv = netdev_priv(dev);
426 struct hwtstamp_config config;
427 struct timespec now;
428 u64 temp = 0;
429 u32 ptp_v2 = 0;
430 u32 tstamp_all = 0;
431 u32 ptp_over_ipv4_udp = 0;
432 u32 ptp_over_ipv6_udp = 0;
433 u32 ptp_over_ethernet = 0;
434 u32 snap_type_sel = 0;
435 u32 ts_master_en = 0;
436 u32 ts_event_en = 0;
437 u32 value = 0;
438
439 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
440 netdev_alert(priv->dev, "No support for HW time stamping\n");
441 priv->hwts_tx_en = 0;
442 priv->hwts_rx_en = 0;
443
444 return -EOPNOTSUPP;
445 }
446
447 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000448 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000449 return -EFAULT;
450
451 pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
452 __func__, config.flags, config.tx_type, config.rx_filter);
453
454 /* reserved for future extensions */
455 if (config.flags)
456 return -EINVAL;
457
Ben Hutchings5f3da322013-11-14 00:43:41 +0000458 if (config.tx_type != HWTSTAMP_TX_OFF &&
459 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000460 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000461
462 if (priv->adv_ts) {
463 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000464 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000465 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000466 config.rx_filter = HWTSTAMP_FILTER_NONE;
467 break;
468
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000469 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000470 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000471 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
472 /* take time stamp for all event messages */
473 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
474
475 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
476 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
477 break;
478
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000479 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000480 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000481 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
482 /* take time stamp for SYNC messages only */
483 ts_event_en = PTP_TCR_TSEVNTENA;
484
485 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
486 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
487 break;
488
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000489 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000490 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000491 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
492 /* take time stamp for Delay_Req messages only */
493 ts_master_en = PTP_TCR_TSMSTRENA;
494 ts_event_en = PTP_TCR_TSEVNTENA;
495
496 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
497 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
498 break;
499
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000500 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000501 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000502 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
503 ptp_v2 = PTP_TCR_TSVER2ENA;
504 /* take time stamp for all event messages */
505 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
506
507 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
508 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
509 break;
510
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000511 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000512 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000513 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
514 ptp_v2 = PTP_TCR_TSVER2ENA;
515 /* take time stamp for SYNC messages only */
516 ts_event_en = PTP_TCR_TSEVNTENA;
517
518 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
519 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
520 break;
521
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000522 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000523 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000524 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
525 ptp_v2 = PTP_TCR_TSVER2ENA;
526 /* take time stamp for Delay_Req messages only */
527 ts_master_en = PTP_TCR_TSMSTRENA;
528 ts_event_en = PTP_TCR_TSEVNTENA;
529
530 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
531 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
532 break;
533
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000534 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000535 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000536 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
537 ptp_v2 = PTP_TCR_TSVER2ENA;
538 /* take time stamp for all event messages */
539 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
540
541 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
542 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
543 ptp_over_ethernet = PTP_TCR_TSIPENA;
544 break;
545
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000546 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000547 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000548 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
549 ptp_v2 = PTP_TCR_TSVER2ENA;
550 /* take time stamp for SYNC messages only */
551 ts_event_en = PTP_TCR_TSEVNTENA;
552
553 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
554 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
555 ptp_over_ethernet = PTP_TCR_TSIPENA;
556 break;
557
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000558 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000559 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000560 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
561 ptp_v2 = PTP_TCR_TSVER2ENA;
562 /* take time stamp for Delay_Req messages only */
563 ts_master_en = PTP_TCR_TSMSTRENA;
564 ts_event_en = PTP_TCR_TSEVNTENA;
565
566 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
567 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
568 ptp_over_ethernet = PTP_TCR_TSIPENA;
569 break;
570
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000571 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000572 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000573 config.rx_filter = HWTSTAMP_FILTER_ALL;
574 tstamp_all = PTP_TCR_TSENALL;
575 break;
576
577 default:
578 return -ERANGE;
579 }
580 } else {
581 switch (config.rx_filter) {
582 case HWTSTAMP_FILTER_NONE:
583 config.rx_filter = HWTSTAMP_FILTER_NONE;
584 break;
585 default:
586 /* PTP v1, UDP, any kind of event packet */
587 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
588 break;
589 }
590 }
591 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000592 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000593
594 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
595 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
596 else {
597 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000598 tstamp_all | ptp_v2 | ptp_over_ethernet |
599 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
600 ts_master_en | snap_type_sel);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000601
602 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);
603
604 /* program Sub Second Increment reg */
605 priv->hw->ptp->config_sub_second_increment(priv->ioaddr);
606
607 /* calculate default added value:
608 * formula is :
609 * addend = (2^32)/freq_div_ratio;
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200610 * where, freq_div_ratio = clk_ptp_ref_i/50MHz
611 * hence, addend = ((2^32) * 50MHz)/clk_ptp_ref_i;
612 * NOTE: clk_ptp_ref_i should be >= 50MHz to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000613 * achive 20ns accuracy.
614 *
615 * 2^x * y == (y << x), hence
616 * 2^32 * 50000000 ==> (50000000 << 32)
617 */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000618 temp = (u64) (50000000ULL << 32);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200619 priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000620 priv->hw->ptp->config_addend(priv->ioaddr,
621 priv->default_addend);
622
623 /* initialize system time */
624 getnstimeofday(&now);
625 priv->hw->ptp->init_systime(priv->ioaddr, now.tv_sec,
626 now.tv_nsec);
627 }
628
629 return copy_to_user(ifr->ifr_data, &config,
630 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
631}
632
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000633/**
634 * stmmac_init_ptp: init PTP
635 * @priv: driver private structure
636 * Description: this is to verify if the HW supports the PTPv1 or v2.
637 * This is done by looking at the HW cap. register.
638 * Also it registers the ptp driver.
639 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000640static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000641{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000642 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
643 return -EOPNOTSUPP;
644
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200645 /* Fall-back to main clock in case of no PTP ref is passed */
646 priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
647 if (IS_ERR(priv->clk_ptp_ref)) {
648 priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
649 priv->clk_ptp_ref = NULL;
650 } else {
651 clk_prepare_enable(priv->clk_ptp_ref);
652 priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
653 }
654
Vince Bridgers7cd01392013-12-20 11:19:34 -0600655 priv->adv_ts = 0;
656 if (priv->dma_cap.atime_stamp && priv->extend_desc)
657 priv->adv_ts = 1;
658
659 if (netif_msg_hw(priv) && priv->dma_cap.time_stamp)
660 pr_debug("IEEE 1588-2002 Time Stamp supported\n");
661
662 if (netif_msg_hw(priv) && priv->adv_ts)
663 pr_debug("IEEE 1588-2008 Advanced Time Stamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000664
665 priv->hw->ptp = &stmmac_ptp;
666 priv->hwts_tx_en = 0;
667 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000668
669 return stmmac_ptp_register(priv);
670}
671
672static void stmmac_release_ptp(struct stmmac_priv *priv)
673{
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200674 if (priv->clk_ptp_ref)
675 clk_disable_unprepare(priv->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000676 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000677}
678
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700679/**
680 * stmmac_adjust_link
681 * @dev: net device structure
682 * Description: it adjusts the link parameters.
683 */
684static void stmmac_adjust_link(struct net_device *dev)
685{
686 struct stmmac_priv *priv = netdev_priv(dev);
687 struct phy_device *phydev = priv->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700688 unsigned long flags;
689 int new_state = 0;
690 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
691
692 if (phydev == NULL)
693 return;
694
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700695 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000696
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700697 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000698 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700699
700 /* Now we make sure that we can be in full duplex mode.
701 * If not, we operate in half-duplex mode. */
702 if (phydev->duplex != priv->oldduplex) {
703 new_state = 1;
704 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000705 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700706 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000707 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700708 priv->oldduplex = phydev->duplex;
709 }
710 /* Flow Control operation */
711 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500712 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000713 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700714
715 if (phydev->speed != priv->speed) {
716 new_state = 1;
717 switch (phydev->speed) {
718 case 1000:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000719 if (likely(priv->plat->has_gmac))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000720 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000721 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700722 break;
723 case 100:
724 case 10:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000725 if (priv->plat->has_gmac) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000726 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700727 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000728 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700729 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000730 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700731 }
732 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000733 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700734 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000735 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700736 break;
737 default:
738 if (netif_msg_link(priv))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000739 pr_warn("%s: Speed (%d) not 10/100\n",
740 dev->name, phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700741 break;
742 }
743
744 priv->speed = phydev->speed;
745 }
746
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000747 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700748
749 if (!priv->oldlink) {
750 new_state = 1;
751 priv->oldlink = 1;
752 }
753 } else if (priv->oldlink) {
754 new_state = 1;
755 priv->oldlink = 0;
756 priv->speed = 0;
757 priv->oldduplex = -1;
758 }
759
760 if (new_state && netif_msg_link(priv))
761 phy_print_status(phydev);
762
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200763 /* At this stage, it could be needed to setup the EEE or adjust some
764 * MAC related HW registers.
765 */
766 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000767
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700768 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700769}
770
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000771/**
772 * stmmac_check_pcs_mode: verify if RGMII/SGMII is supported
773 * @priv: driver private structure
774 * Description: this is to verify if the HW supports the PCS.
775 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
776 * configured for the TBI, RTBI, or SGMII PHY interface.
777 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000778static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
779{
780 int interface = priv->plat->interface;
781
782 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900783 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
784 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
785 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
786 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000787 pr_debug("STMMAC: PCS RGMII support enable\n");
788 priv->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900789 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000790 pr_debug("STMMAC: PCS SGMII support enable\n");
791 priv->pcs = STMMAC_PCS_SGMII;
792 }
793 }
794}
795
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700796/**
797 * stmmac_init_phy - PHY initialization
798 * @dev: net device structure
799 * Description: it initializes the driver's PHY state, and attaches the PHY
800 * to the mac driver.
801 * Return value:
802 * 0 on success
803 */
804static int stmmac_init_phy(struct net_device *dev)
805{
806 struct stmmac_priv *priv = netdev_priv(dev);
807 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000808 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000809 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000810 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000811 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700812 priv->oldlink = 0;
813 priv->speed = 0;
814 priv->oldduplex = -1;
815
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000816 if (priv->plat->phy_bus_name)
817 snprintf(bus_id, MII_BUS_ID_SIZE, "%s-%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000818 priv->plat->phy_bus_name, priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000819 else
820 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000821 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000822
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000823 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000824 priv->plat->phy_addr);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000825 pr_debug("stmmac_init_phy: trying to attach to %s\n", phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700826
Florian Fainellif9a8f832013-01-14 00:52:52 +0000827 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link, interface);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700828
829 if (IS_ERR(phydev)) {
830 pr_err("%s: Could not attach to PHY\n", dev->name);
831 return PTR_ERR(phydev);
832 }
833
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000834 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000835 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000836 (interface == PHY_INTERFACE_MODE_RMII) ||
837 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000838 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
839 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000840
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700841 /*
842 * Broken HW is sometimes missing the pull-up resistor on the
843 * MDIO line, which results in reads to non-existent devices returning
844 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
845 * device as well.
846 * Note: phydev->phy_id is the result of reading the UID PHY registers.
847 */
848 if (phydev->phy_id == 0) {
849 phy_disconnect(phydev);
850 return -ENODEV;
851 }
852 pr_debug("stmmac_init_phy: %s: attached to PHY (UID 0x%x)"
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000853 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700854
855 priv->phydev = phydev;
856
857 return 0;
858}
859
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700860/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000861 * stmmac_display_ring: display ring
862 * @head: pointer to the head of the ring passed.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700863 * @size: size of the ring.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000864 * @extend_desc: to verify if extended descriptors are used.
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000865 * Description: display the control/status and buffer descriptors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700866 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000867static void stmmac_display_ring(void *head, int size, int extend_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700868{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700869 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000870 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
871 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000872
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700873 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000874 u64 x;
875 if (extend_desc) {
876 x = *(u64 *) ep;
877 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000878 i, (unsigned int)virt_to_phys(ep),
879 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000880 ep->basic.des2, ep->basic.des3);
881 ep++;
882 } else {
883 x = *(u64 *) p;
884 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000885 i, (unsigned int)virt_to_phys(p),
886 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000887 p->des2, p->des3);
888 p++;
889 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700890 pr_info("\n");
891 }
892}
893
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000894static void stmmac_display_rings(struct stmmac_priv *priv)
895{
896 unsigned int txsize = priv->dma_tx_size;
897 unsigned int rxsize = priv->dma_rx_size;
898
899 if (priv->extend_desc) {
900 pr_info("Extended RX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000901 stmmac_display_ring((void *)priv->dma_erx, rxsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000902 pr_info("Extended TX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000903 stmmac_display_ring((void *)priv->dma_etx, txsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000904 } else {
905 pr_info("RX descriptor ring:\n");
906 stmmac_display_ring((void *)priv->dma_rx, rxsize, 0);
907 pr_info("TX descriptor ring:\n");
908 stmmac_display_ring((void *)priv->dma_tx, txsize, 0);
909 }
910}
911
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000912static int stmmac_set_bfsize(int mtu, int bufsize)
913{
914 int ret = bufsize;
915
916 if (mtu >= BUF_SIZE_4KiB)
917 ret = BUF_SIZE_8KiB;
918 else if (mtu >= BUF_SIZE_2KiB)
919 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100920 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000921 ret = BUF_SIZE_2KiB;
922 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100923 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000924
925 return ret;
926}
927
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000928/**
929 * stmmac_clear_descriptors: clear descriptors
930 * @priv: driver private structure
931 * Description: this function is called to clear the tx and rx descriptors
932 * in case of both basic and extended descriptors are used.
933 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000934static void stmmac_clear_descriptors(struct stmmac_priv *priv)
935{
936 int i;
937 unsigned int txsize = priv->dma_tx_size;
938 unsigned int rxsize = priv->dma_rx_size;
939
940 /* Clear the Rx/Tx descriptors */
941 for (i = 0; i < rxsize; i++)
942 if (priv->extend_desc)
943 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
944 priv->use_riwt, priv->mode,
945 (i == rxsize - 1));
946 else
947 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
948 priv->use_riwt, priv->mode,
949 (i == rxsize - 1));
950 for (i = 0; i < txsize; i++)
951 if (priv->extend_desc)
952 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
953 priv->mode,
954 (i == txsize - 1));
955 else
956 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
957 priv->mode,
958 (i == txsize - 1));
959}
960
961static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
962 int i)
963{
964 struct sk_buff *skb;
965
966 skb = __netdev_alloc_skb(priv->dev, priv->dma_buf_sz + NET_IP_ALIGN,
967 GFP_KERNEL);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200968 if (!skb) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000969 pr_err("%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200970 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000971 }
972 skb_reserve(skb, NET_IP_ALIGN);
973 priv->rx_skbuff[i] = skb;
974 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
975 priv->dma_buf_sz,
976 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200977 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
978 pr_err("%s: DMA mapping error\n", __func__);
979 dev_kfree_skb_any(skb);
980 return -EINVAL;
981 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000982
983 p->des2 = priv->rx_skbuff_dma[i];
984
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100985 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000986 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100987 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000988
989 return 0;
990}
991
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200992static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
993{
994 if (priv->rx_skbuff[i]) {
995 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
996 priv->dma_buf_sz, DMA_FROM_DEVICE);
997 dev_kfree_skb_any(priv->rx_skbuff[i]);
998 }
999 priv->rx_skbuff[i] = NULL;
1000}
1001
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001002/**
1003 * init_dma_desc_rings - init the RX/TX descriptor rings
1004 * @dev: net device structure
1005 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001006 * and allocates the socket buffers. It suppors the chained and ring
1007 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001008 */
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001009static int init_dma_desc_rings(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001010{
1011 int i;
1012 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001013 unsigned int txsize = priv->dma_tx_size;
1014 unsigned int rxsize = priv->dma_rx_size;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001015 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001016 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001017
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001018 if (priv->hw->mode->set_16kib_bfsize)
1019 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001020
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001021 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001022 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001023
Vince Bridgers2618abb2014-01-20 05:39:01 -06001024 priv->dma_buf_sz = bfsize;
1025
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001026 if (netif_msg_probe(priv))
1027 pr_debug("%s: txsize %d, rxsize %d, bfsize %d\n", __func__,
1028 txsize, rxsize, bfsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001029
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001030 if (netif_msg_probe(priv)) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001031 pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
1032 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001033
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001034 /* RX INITIALIZATION */
1035 pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
1036 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001037 for (i = 0; i < rxsize; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001038 struct dma_desc *p;
1039 if (priv->extend_desc)
1040 p = &((priv->dma_erx + i)->basic);
1041 else
1042 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001043
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001044 ret = stmmac_init_rx_buffers(priv, p, i);
1045 if (ret)
1046 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001047
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001048 if (netif_msg_probe(priv))
1049 pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
1050 priv->rx_skbuff[i]->data,
1051 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001052 }
1053 priv->cur_rx = 0;
1054 priv->dirty_rx = (unsigned int)(i - rxsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001055 buf_sz = bfsize;
1056
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001057 /* Setup the chained descriptor addresses */
1058 if (priv->mode == STMMAC_CHAIN_MODE) {
1059 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001060 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
1061 rxsize, 1);
1062 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
1063 txsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001064 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001065 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
1066 rxsize, 0);
1067 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
1068 txsize, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001069 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001070 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001071
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001072 /* TX INITIALIZATION */
1073 for (i = 0; i < txsize; i++) {
1074 struct dma_desc *p;
1075 if (priv->extend_desc)
1076 p = &((priv->dma_etx + i)->basic);
1077 else
1078 p = priv->dma_tx + i;
1079 p->des2 = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001080 priv->tx_skbuff_dma[i].buf = 0;
1081 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001082 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001083 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001084
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001085 priv->dirty_tx = 0;
1086 priv->cur_tx = 0;
1087
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001088 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001089
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001090 if (netif_msg_hw(priv))
1091 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001092
1093 return 0;
1094err_init_rx_buffers:
1095 while (--i >= 0)
1096 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001097 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001098}
1099
1100static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1101{
1102 int i;
1103
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001104 for (i = 0; i < priv->dma_rx_size; i++)
1105 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001106}
1107
1108static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1109{
1110 int i;
1111
1112 for (i = 0; i < priv->dma_tx_size; i++) {
damuzi00075e43642014-01-17 23:47:59 +08001113 struct dma_desc *p;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001114
damuzi00075e43642014-01-17 23:47:59 +08001115 if (priv->extend_desc)
1116 p = &((priv->dma_etx + i)->basic);
1117 else
1118 p = priv->dma_tx + i;
1119
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001120 if (priv->tx_skbuff_dma[i].buf) {
1121 if (priv->tx_skbuff_dma[i].map_as_page)
1122 dma_unmap_page(priv->device,
1123 priv->tx_skbuff_dma[i].buf,
1124 priv->hw->desc->get_tx_len(p),
1125 DMA_TO_DEVICE);
1126 else
1127 dma_unmap_single(priv->device,
1128 priv->tx_skbuff_dma[i].buf,
1129 priv->hw->desc->get_tx_len(p),
1130 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001131 }
1132
1133 if (priv->tx_skbuff[i] != NULL) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001134 dev_kfree_skb_any(priv->tx_skbuff[i]);
1135 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001136 priv->tx_skbuff_dma[i].buf = 0;
1137 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001138 }
1139 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001140}
1141
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001142static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1143{
1144 unsigned int txsize = priv->dma_tx_size;
1145 unsigned int rxsize = priv->dma_rx_size;
1146 int ret = -ENOMEM;
1147
1148 priv->rx_skbuff_dma = kmalloc_array(rxsize, sizeof(dma_addr_t),
1149 GFP_KERNEL);
1150 if (!priv->rx_skbuff_dma)
1151 return -ENOMEM;
1152
1153 priv->rx_skbuff = kmalloc_array(rxsize, sizeof(struct sk_buff *),
1154 GFP_KERNEL);
1155 if (!priv->rx_skbuff)
1156 goto err_rx_skbuff;
1157
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001158 priv->tx_skbuff_dma = kmalloc_array(txsize,
1159 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001160 GFP_KERNEL);
1161 if (!priv->tx_skbuff_dma)
1162 goto err_tx_skbuff_dma;
1163
1164 priv->tx_skbuff = kmalloc_array(txsize, sizeof(struct sk_buff *),
1165 GFP_KERNEL);
1166 if (!priv->tx_skbuff)
1167 goto err_tx_skbuff;
1168
1169 if (priv->extend_desc) {
1170 priv->dma_erx = dma_alloc_coherent(priv->device, rxsize *
1171 sizeof(struct
1172 dma_extended_desc),
1173 &priv->dma_rx_phy,
1174 GFP_KERNEL);
1175 if (!priv->dma_erx)
1176 goto err_dma;
1177
1178 priv->dma_etx = dma_alloc_coherent(priv->device, txsize *
1179 sizeof(struct
1180 dma_extended_desc),
1181 &priv->dma_tx_phy,
1182 GFP_KERNEL);
1183 if (!priv->dma_etx) {
1184 dma_free_coherent(priv->device, priv->dma_rx_size *
1185 sizeof(struct dma_extended_desc),
1186 priv->dma_erx, priv->dma_rx_phy);
1187 goto err_dma;
1188 }
1189 } else {
1190 priv->dma_rx = dma_alloc_coherent(priv->device, rxsize *
1191 sizeof(struct dma_desc),
1192 &priv->dma_rx_phy,
1193 GFP_KERNEL);
1194 if (!priv->dma_rx)
1195 goto err_dma;
1196
1197 priv->dma_tx = dma_alloc_coherent(priv->device, txsize *
1198 sizeof(struct dma_desc),
1199 &priv->dma_tx_phy,
1200 GFP_KERNEL);
1201 if (!priv->dma_tx) {
1202 dma_free_coherent(priv->device, priv->dma_rx_size *
1203 sizeof(struct dma_desc),
1204 priv->dma_rx, priv->dma_rx_phy);
1205 goto err_dma;
1206 }
1207 }
1208
1209 return 0;
1210
1211err_dma:
1212 kfree(priv->tx_skbuff);
1213err_tx_skbuff:
1214 kfree(priv->tx_skbuff_dma);
1215err_tx_skbuff_dma:
1216 kfree(priv->rx_skbuff);
1217err_rx_skbuff:
1218 kfree(priv->rx_skbuff_dma);
1219 return ret;
1220}
1221
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001222static void free_dma_desc_resources(struct stmmac_priv *priv)
1223{
1224 /* Release the DMA TX/RX socket buffers */
1225 dma_free_rx_skbufs(priv);
1226 dma_free_tx_skbufs(priv);
1227
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001228 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001229 if (!priv->extend_desc) {
1230 dma_free_coherent(priv->device,
1231 priv->dma_tx_size * sizeof(struct dma_desc),
1232 priv->dma_tx, priv->dma_tx_phy);
1233 dma_free_coherent(priv->device,
1234 priv->dma_rx_size * sizeof(struct dma_desc),
1235 priv->dma_rx, priv->dma_rx_phy);
1236 } else {
1237 dma_free_coherent(priv->device, priv->dma_tx_size *
1238 sizeof(struct dma_extended_desc),
1239 priv->dma_etx, priv->dma_tx_phy);
1240 dma_free_coherent(priv->device, priv->dma_rx_size *
1241 sizeof(struct dma_extended_desc),
1242 priv->dma_erx, priv->dma_rx_phy);
1243 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001244 kfree(priv->rx_skbuff_dma);
1245 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001246 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001247 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001248}
1249
1250/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001251 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001252 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001253 * Description: it sets the DMA operation mode: tx/rx DMA thresholds
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001254 * or Store-And-Forward capability.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001255 */
1256static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1257{
Sonic Zhange2a240c2013-08-28 18:55:39 +08001258 if (priv->plat->force_thresh_dma_mode)
1259 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc);
1260 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001261 /*
1262 * In case of GMAC, SF mode can be enabled
1263 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001264 * 1) TX COE if actually supported
1265 * 2) There is no bugged Jumbo frame support
1266 * that needs to not insert csum in the TDES.
1267 */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001268 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE);
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001269 tc = SF_DMA_MODE;
1270 } else
1271 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001272}
1273
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001274/**
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001275 * stmmac_tx_clean:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001276 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001277 * Description: it reclaims resources after transmission completes.
1278 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001279static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001280{
1281 unsigned int txsize = priv->dma_tx_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001282
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001283 spin_lock(&priv->tx_lock);
1284
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001285 priv->xstats.tx_clean++;
1286
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001287 while (priv->dirty_tx != priv->cur_tx) {
1288 int last;
1289 unsigned int entry = priv->dirty_tx % txsize;
1290 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001291 struct dma_desc *p;
1292
1293 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001294 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001295 else
1296 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001297
1298 /* Check if the descriptor is owned by the DMA. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001299 if (priv->hw->desc->get_tx_owner(p))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001300 break;
1301
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001302 /* Verify tx error by looking at the last segment. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001303 last = priv->hw->desc->get_tx_ls(p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001304 if (likely(last)) {
1305 int tx_error =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001306 priv->hw->desc->tx_status(&priv->dev->stats,
1307 &priv->xstats, p,
1308 priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001309 if (likely(tx_error == 0)) {
1310 priv->dev->stats.tx_packets++;
1311 priv->xstats.tx_pkt_n++;
1312 } else
1313 priv->dev->stats.tx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001314
1315 stmmac_get_tx_hwtstamp(priv, entry, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001316 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001317 if (netif_msg_tx_done(priv))
1318 pr_debug("%s: curr %d, dirty %d\n", __func__,
1319 priv->cur_tx, priv->dirty_tx);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001320
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001321 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1322 if (priv->tx_skbuff_dma[entry].map_as_page)
1323 dma_unmap_page(priv->device,
1324 priv->tx_skbuff_dma[entry].buf,
1325 priv->hw->desc->get_tx_len(p),
1326 DMA_TO_DEVICE);
1327 else
1328 dma_unmap_single(priv->device,
1329 priv->tx_skbuff_dma[entry].buf,
1330 priv->hw->desc->get_tx_len(p),
1331 DMA_TO_DEVICE);
1332 priv->tx_skbuff_dma[entry].buf = 0;
1333 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001334 }
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001335 priv->hw->mode->clean_desc3(priv, p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001336
1337 if (likely(skb != NULL)) {
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001338 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001339 priv->tx_skbuff[entry] = NULL;
1340 }
1341
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001342 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001343
Giuseppe CAVALLARO13497f52012-06-04 06:36:22 +00001344 priv->dirty_tx++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001345 }
1346 if (unlikely(netif_queue_stopped(priv->dev) &&
1347 stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv))) {
1348 netif_tx_lock(priv->dev);
1349 if (netif_queue_stopped(priv->dev) &&
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001350 stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001351 if (netif_msg_tx_done(priv))
1352 pr_debug("%s: restart transmit\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001353 netif_wake_queue(priv->dev);
1354 }
1355 netif_tx_unlock(priv->dev);
1356 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001357
1358 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1359 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001360 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001361 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001362 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001363}
1364
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001365static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001366{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001367 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001368}
1369
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001370static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001371{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001372 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001373}
1374
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001375/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001376 * stmmac_tx_err: irq tx error mng function
1377 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001378 * Description: it cleans the descriptors and restarts the transmission
1379 * in case of errors.
1380 */
1381static void stmmac_tx_err(struct stmmac_priv *priv)
1382{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001383 int i;
1384 int txsize = priv->dma_tx_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001385 netif_stop_queue(priv->dev);
1386
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001387 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001388 dma_free_tx_skbufs(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001389 for (i = 0; i < txsize; i++)
1390 if (priv->extend_desc)
1391 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1392 priv->mode,
1393 (i == txsize - 1));
1394 else
1395 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1396 priv->mode,
1397 (i == txsize - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001398 priv->dirty_tx = 0;
1399 priv->cur_tx = 0;
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001400 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001401
1402 priv->dev->stats.tx_errors++;
1403 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001404}
1405
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001406/**
1407 * stmmac_dma_interrupt: DMA ISR
1408 * @priv: driver private structure
1409 * Description: this is the DMA ISR. It is called by the main ISR.
1410 * It calls the dwmac dma routine to understand which type of interrupt
1411 * happened. In case of there is a Normal interrupt and either TX or RX
1412 * interrupt happened so the NAPI is scheduled.
1413 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001414static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001415{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001416 int status;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001417
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001418 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001419 if (likely((status & handle_rx)) || (status & handle_tx)) {
1420 if (likely(napi_schedule_prep(&priv->napi))) {
1421 stmmac_disable_dma_irq(priv);
1422 __napi_schedule(&priv->napi);
1423 }
1424 }
1425 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001426 /* Try to bump up the dma threshold on this failure */
1427 if (unlikely(tc != SF_DMA_MODE) && (tc <= 256)) {
1428 tc += 64;
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001429 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001430 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001431 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001432 } else if (unlikely(status == tx_hard_error))
1433 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001434}
1435
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001436/**
1437 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1438 * @priv: driver private structure
1439 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1440 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001441static void stmmac_mmc_setup(struct stmmac_priv *priv)
1442{
1443 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001444 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001445
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001446 dwmac_mmc_intr_all_mask(priv->ioaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001447
1448 if (priv->dma_cap.rmon) {
1449 dwmac_mmc_ctrl(priv->ioaddr, mode);
1450 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1451 } else
Stefan Roeseaae54cf2012-01-10 01:47:51 +00001452 pr_info(" No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001453}
1454
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001455static u32 stmmac_get_synopsys_id(struct stmmac_priv *priv)
1456{
1457 u32 hwid = priv->hw->synopsys_uid;
1458
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001459 /* Check Synopsys Id (not available on old chips) */
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001460 if (likely(hwid)) {
1461 u32 uid = ((hwid & 0x0000ff00) >> 8);
1462 u32 synid = (hwid & 0x000000ff);
1463
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001464 pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n",
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001465 uid, synid);
1466
1467 return synid;
1468 }
1469 return 0;
1470}
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001471
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001472/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001473 * stmmac_selec_desc_mode: to select among: normal/alternate/extend descriptors
1474 * @priv: driver private structure
1475 * Description: select the Enhanced/Alternate or Normal descriptors.
1476 * In case of Enhanced/Alternate, it looks at the extended descriptors are
1477 * supported by the HW cap. register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001478 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001479static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1480{
1481 if (priv->plat->enh_desc) {
1482 pr_info(" Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001483
1484 /* GMAC older than 3.50 has no extended descriptors */
1485 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
1486 pr_info("\tEnabled extended descriptors\n");
1487 priv->extend_desc = 1;
1488 } else
1489 pr_warn("Extended descriptors not supported\n");
1490
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001491 priv->hw->desc = &enh_desc_ops;
1492 } else {
1493 pr_info(" Normal descriptors\n");
1494 priv->hw->desc = &ndesc_ops;
1495 }
1496}
1497
1498/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001499 * stmmac_get_hw_features: get MAC capabilities from the HW cap. register.
1500 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001501 * Description:
1502 * new GMAC chip generations have a new register to indicate the
1503 * presence of the optional feature/functions.
1504 * This can be also used to override the value passed through the
1505 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001506 */
1507static int stmmac_get_hw_features(struct stmmac_priv *priv)
1508{
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001509 u32 hw_cap = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001510
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001511 if (priv->hw->dma->get_hw_feature) {
1512 hw_cap = priv->hw->dma->get_hw_feature(priv->ioaddr);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001513
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001514 priv->dma_cap.mbps_10_100 = (hw_cap & DMA_HW_FEAT_MIISEL);
1515 priv->dma_cap.mbps_1000 = (hw_cap & DMA_HW_FEAT_GMIISEL) >> 1;
1516 priv->dma_cap.half_duplex = (hw_cap & DMA_HW_FEAT_HDSEL) >> 2;
1517 priv->dma_cap.hash_filter = (hw_cap & DMA_HW_FEAT_HASHSEL) >> 4;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001518 priv->dma_cap.multi_addr = (hw_cap & DMA_HW_FEAT_ADDMAC) >> 5;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001519 priv->dma_cap.pcs = (hw_cap & DMA_HW_FEAT_PCSSEL) >> 6;
1520 priv->dma_cap.sma_mdio = (hw_cap & DMA_HW_FEAT_SMASEL) >> 8;
1521 priv->dma_cap.pmt_remote_wake_up =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001522 (hw_cap & DMA_HW_FEAT_RWKSEL) >> 9;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001523 priv->dma_cap.pmt_magic_frame =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001524 (hw_cap & DMA_HW_FEAT_MGKSEL) >> 10;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001525 /* MMC */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001526 priv->dma_cap.rmon = (hw_cap & DMA_HW_FEAT_MMCSEL) >> 11;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001527 /* IEEE 1588-2002 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001528 priv->dma_cap.time_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001529 (hw_cap & DMA_HW_FEAT_TSVER1SEL) >> 12;
1530 /* IEEE 1588-2008 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001531 priv->dma_cap.atime_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001532 (hw_cap & DMA_HW_FEAT_TSVER2SEL) >> 13;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001533 /* 802.3az - Energy-Efficient Ethernet (EEE) */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001534 priv->dma_cap.eee = (hw_cap & DMA_HW_FEAT_EEESEL) >> 14;
1535 priv->dma_cap.av = (hw_cap & DMA_HW_FEAT_AVSEL) >> 15;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001536 /* TX and RX csum */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001537 priv->dma_cap.tx_coe = (hw_cap & DMA_HW_FEAT_TXCOESEL) >> 16;
1538 priv->dma_cap.rx_coe_type1 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001539 (hw_cap & DMA_HW_FEAT_RXTYP1COE) >> 17;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001540 priv->dma_cap.rx_coe_type2 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001541 (hw_cap & DMA_HW_FEAT_RXTYP2COE) >> 18;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001542 priv->dma_cap.rxfifo_over_2048 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001543 (hw_cap & DMA_HW_FEAT_RXFIFOSIZE) >> 19;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001544 /* TX and RX number of channels */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001545 priv->dma_cap.number_rx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001546 (hw_cap & DMA_HW_FEAT_RXCHCNT) >> 20;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001547 priv->dma_cap.number_tx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001548 (hw_cap & DMA_HW_FEAT_TXCHCNT) >> 22;
1549 /* Alternate (enhanced) DESC mode */
1550 priv->dma_cap.enh_desc = (hw_cap & DMA_HW_FEAT_ENHDESSEL) >> 24;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001551 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001552
1553 return hw_cap;
1554}
1555
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001556/**
1557 * stmmac_check_ether_addr: check if the MAC addr is valid
1558 * @priv: driver private structure
1559 * Description:
1560 * it is to verify if the MAC address is valid, in case of failures it
1561 * generates a random MAC address
1562 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001563static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1564{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001565 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001566 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001567 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001568 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001569 eth_hw_addr_random(priv->dev);
Hans de Goedec88460b2014-01-26 15:50:44 +01001570 pr_info("%s: device MAC address %pM\n", priv->dev->name,
1571 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001572 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001573}
1574
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001575/**
1576 * stmmac_init_dma_engine: DMA init.
1577 * @priv: driver private structure
1578 * Description:
1579 * It inits the DMA invoking the specific MAC/GMAC callback.
1580 * Some DMA parameters can be passed from the platform;
1581 * in case of these are not passed a default is kept for the MAC or GMAC.
1582 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001583static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1584{
1585 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, burst_len = 0;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001586 int mixed_burst = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001587 int atds = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001588
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001589 if (priv->plat->dma_cfg) {
1590 pbl = priv->plat->dma_cfg->pbl;
1591 fixed_burst = priv->plat->dma_cfg->fixed_burst;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001592 mixed_burst = priv->plat->dma_cfg->mixed_burst;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001593 burst_len = priv->plat->dma_cfg->burst_len;
1594 }
1595
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001596 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1597 atds = 1;
1598
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001599 return priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001600 burst_len, priv->dma_tx_phy,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001601 priv->dma_rx_phy, atds);
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001602}
1603
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001604/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001605 * stmmac_tx_timer: mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001606 * @data: data pointer
1607 * Description:
1608 * This is the timer handler to directly invoke the stmmac_tx_clean.
1609 */
1610static void stmmac_tx_timer(unsigned long data)
1611{
1612 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1613
1614 stmmac_tx_clean(priv);
1615}
1616
1617/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001618 * stmmac_init_tx_coalesce: init tx mitigation options.
1619 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001620 * Description:
1621 * This inits the transmit coalesce parameters: i.e. timer rate,
1622 * timer handler and default threshold used for enabling the
1623 * interrupt on completion bit.
1624 */
1625static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1626{
1627 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1628 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1629 init_timer(&priv->txtimer);
1630 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1631 priv->txtimer.data = (unsigned long)priv;
1632 priv->txtimer.function = stmmac_tx_timer;
1633 add_timer(&priv->txtimer);
1634}
1635
1636/**
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001637 * stmmac_hw_setup: setup mac in a usable state.
1638 * @dev : pointer to the device structure.
1639 * Description:
1640 * This function sets up the ip in a usable state.
1641 * Return value:
1642 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1643 * file on failure.
1644 */
1645static int stmmac_hw_setup(struct net_device *dev)
1646{
1647 struct stmmac_priv *priv = netdev_priv(dev);
1648 int ret;
1649
1650 ret = init_dma_desc_rings(dev);
1651 if (ret < 0) {
1652 pr_err("%s: DMA descriptors initialization failed\n", __func__);
1653 return ret;
1654 }
1655 /* DMA initialization and SW reset */
1656 ret = stmmac_init_dma_engine(priv);
1657 if (ret < 0) {
1658 pr_err("%s: DMA engine initialization failed\n", __func__);
1659 return ret;
1660 }
1661
1662 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001663 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001664
1665 /* If required, perform hw setup of the bus. */
1666 if (priv->plat->bus_setup)
1667 priv->plat->bus_setup(priv->ioaddr);
1668
1669 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001670 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001671
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001672 ret = priv->hw->mac->rx_ipc(priv->hw);
1673 if (!ret) {
1674 pr_warn(" RX IPC Checksum Offload disabled\n");
1675 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
1676 }
1677
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001678 /* Enable the MAC Rx/Tx */
1679 stmmac_set_mac(priv->ioaddr, true);
1680
1681 /* Set the HW DMA mode and the COE */
1682 stmmac_dma_operation_mode(priv);
1683
1684 stmmac_mmc_setup(priv);
1685
1686 ret = stmmac_init_ptp(priv);
Hans de Goede7509edd2014-01-26 15:50:43 +01001687 if (ret && ret != -EOPNOTSUPP)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001688 pr_warn("%s: failed PTP initialisation\n", __func__);
1689
1690#ifdef CONFIG_STMMAC_DEBUG_FS
1691 ret = stmmac_init_fs(dev);
1692 if (ret < 0)
1693 pr_warn("%s: failed debugFS registration\n", __func__);
1694#endif
1695 /* Start the ball rolling... */
1696 pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
1697 priv->hw->dma->start_tx(priv->ioaddr);
1698 priv->hw->dma->start_rx(priv->ioaddr);
1699
1700 /* Dump DMA/MAC registers */
1701 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001702 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001703 priv->hw->dma->dump_regs(priv->ioaddr);
1704 }
1705 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1706
1707 priv->eee_enabled = stmmac_eee_init(priv);
1708
1709 stmmac_init_tx_coalesce(priv);
1710
1711 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1712 priv->rx_riwt = MAX_DMA_RIWT;
1713 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1714 }
1715
1716 if (priv->pcs && priv->hw->mac->ctrl_ane)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001717 priv->hw->mac->ctrl_ane(priv->hw, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001718
1719 return 0;
1720}
1721
1722/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001723 * stmmac_open - open entry point of the driver
1724 * @dev : pointer to the device structure.
1725 * Description:
1726 * This function is the open entry point of the driver.
1727 * Return value:
1728 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1729 * file on failure.
1730 */
1731static int stmmac_open(struct net_device *dev)
1732{
1733 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001734 int ret;
1735
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001736 stmmac_check_ether_addr(priv);
1737
Byungho An4d8f0822013-04-07 17:56:16 +00001738 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
1739 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001740 ret = stmmac_init_phy(dev);
1741 if (ret) {
1742 pr_err("%s: Cannot attach to PHY (error: %d)\n",
1743 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001744 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001745 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001746 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001747
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001748 /* Extra statistics */
1749 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1750 priv->xstats.threshold = tc;
1751
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001752 /* Create and initialize the TX/RX descriptors chains. */
1753 priv->dma_tx_size = STMMAC_ALIGN(dma_txsize);
1754 priv->dma_rx_size = STMMAC_ALIGN(dma_rxsize);
1755 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001756
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001757 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001758 if (ret < 0) {
1759 pr_err("%s: DMA descriptors allocation failed\n", __func__);
1760 goto dma_desc_error;
1761 }
1762
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001763 ret = stmmac_hw_setup(dev);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001764 if (ret < 0) {
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001765 pr_err("%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001766 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001767 }
1768
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001769 if (priv->phydev)
1770 phy_start(priv->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001771
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001772 /* Request the IRQ lines */
1773 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001774 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001775 if (unlikely(ret < 0)) {
1776 pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
1777 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001778 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001779 }
1780
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001781 /* Request the Wake IRQ in case of another line is used for WoL */
1782 if (priv->wol_irq != dev->irq) {
1783 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1784 IRQF_SHARED, dev->name, dev);
1785 if (unlikely(ret < 0)) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001786 pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1787 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001788 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001789 }
1790 }
1791
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001792 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001793 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001794 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1795 dev->name, dev);
1796 if (unlikely(ret < 0)) {
1797 pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1798 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001799 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001800 }
1801 }
1802
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001803 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001804 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001805
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001806 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001807
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001808lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001809 if (priv->wol_irq != dev->irq)
1810 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001811wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001812 free_irq(dev->irq, dev);
1813
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001814init_error:
1815 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001816dma_desc_error:
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001817 if (priv->phydev)
1818 phy_disconnect(priv->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001819
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001820 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001821}
1822
1823/**
1824 * stmmac_release - close entry point of the driver
1825 * @dev : device pointer.
1826 * Description:
1827 * This is the stop entry point of the driver.
1828 */
1829static int stmmac_release(struct net_device *dev)
1830{
1831 struct stmmac_priv *priv = netdev_priv(dev);
1832
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001833 if (priv->eee_enabled)
1834 del_timer_sync(&priv->eee_ctrl_timer);
1835
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001836 /* Stop and disconnect the PHY */
1837 if (priv->phydev) {
1838 phy_stop(priv->phydev);
1839 phy_disconnect(priv->phydev);
1840 priv->phydev = NULL;
1841 }
1842
1843 netif_stop_queue(dev);
1844
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001845 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001846
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001847 del_timer_sync(&priv->txtimer);
1848
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001849 /* Free the IRQ lines */
1850 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001851 if (priv->wol_irq != dev->irq)
1852 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001853 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001854 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001855
1856 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001857 priv->hw->dma->stop_tx(priv->ioaddr);
1858 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001859
1860 /* Release and free the Rx/Tx resources */
1861 free_dma_desc_resources(priv);
1862
avisconti19449bf2010-10-25 18:58:14 +00001863 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001864 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001865
1866 netif_carrier_off(dev);
1867
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001868#ifdef CONFIG_STMMAC_DEBUG_FS
1869 stmmac_exit_fs();
1870#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001871
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001872 stmmac_release_ptp(priv);
1873
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001874 return 0;
1875}
1876
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001877/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001878 * stmmac_xmit: Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001879 * @skb : the socket buffer
1880 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001881 * Description : this is the tx entry point of the driver.
1882 * It programs the chain or the ring and supports oversized frames
1883 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001884 */
1885static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
1886{
1887 struct stmmac_priv *priv = netdev_priv(dev);
1888 unsigned int txsize = priv->dma_tx_size;
1889 unsigned int entry;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001890 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001891 int nfrags = skb_shinfo(skb)->nr_frags;
1892 struct dma_desc *desc, *first;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001893 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001894 unsigned int enh_desc = priv->plat->enh_desc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001895
1896 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
1897 if (!netif_queue_stopped(dev)) {
1898 netif_stop_queue(dev);
1899 /* This is a hard error, log it. */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001900 pr_err("%s: Tx Ring full when queue awake\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001901 }
1902 return NETDEV_TX_BUSY;
1903 }
1904
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001905 spin_lock(&priv->tx_lock);
1906
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001907 if (priv->tx_path_in_lpi_mode)
1908 stmmac_disable_eee_mode(priv);
1909
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001910 entry = priv->cur_tx % txsize;
1911
Michał Mirosław5e982f32011-04-09 02:46:55 +00001912 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001913
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001914 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001915 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001916 else
1917 desc = priv->dma_tx + entry;
1918
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001919 first = desc;
1920
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001921 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001922 if (enh_desc)
1923 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
1924
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001925 if (likely(!is_jumbo)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001926 desc->des2 = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001927 nopaged_len, DMA_TO_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001928 if (dma_mapping_error(priv->device, desc->des2))
1929 goto dma_map_err;
1930 priv->tx_skbuff_dma[entry].buf = desc->des2;
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001931 priv->hw->desc->prepare_tx_desc(desc, 1, nopaged_len,
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001932 csum_insertion, priv->mode);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001933 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001934 desc = first;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001935 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001936 if (unlikely(entry < 0))
1937 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001938 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001939
1940 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00001941 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1942 int len = skb_frag_size(frag);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001943
damuzi00075e43642014-01-17 23:47:59 +08001944 priv->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001945 entry = (++priv->cur_tx) % txsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001946 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001947 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001948 else
1949 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001950
Ian Campbellf7223802011-09-21 21:53:20 +00001951 desc->des2 = skb_frag_dma_map(priv->device, frag, 0, len,
1952 DMA_TO_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001953 if (dma_mapping_error(priv->device, desc->des2))
1954 goto dma_map_err; /* should reuse desc w/o issues */
1955
1956 priv->tx_skbuff_dma[entry].buf = desc->des2;
1957 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001958 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
1959 priv->mode);
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00001960 wmb();
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001961 priv->hw->desc->set_tx_owner(desc);
Deepak Sikri8e839892012-07-08 21:14:45 +00001962 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001963 }
1964
damuzi00075e43642014-01-17 23:47:59 +08001965 priv->tx_skbuff[entry] = skb;
1966
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001967 /* Finalize the latest segment. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001968 priv->hw->desc->close_tx_desc(desc);
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +00001969
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00001970 wmb();
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001971 /* According to the coalesce parameter the IC bit for the latest
1972 * segment could be reset and the timer re-started to invoke the
1973 * stmmac_tx function. This approach takes care about the fragments.
1974 */
1975 priv->tx_count_frames += nfrags + 1;
1976 if (priv->tx_coal_frames > priv->tx_count_frames) {
1977 priv->hw->desc->clear_tx_ic(desc);
1978 priv->xstats.tx_reset_ic_bit++;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001979 mod_timer(&priv->txtimer,
1980 STMMAC_COAL_TIMER(priv->tx_coal_timer));
1981 } else
1982 priv->tx_count_frames = 0;
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00001983
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001984 /* To avoid raise condition */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001985 priv->hw->desc->set_tx_owner(first);
Deepak Sikri8e839892012-07-08 21:14:45 +00001986 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001987
1988 priv->cur_tx++;
1989
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001990 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001991 pr_debug("%s: curr %d dirty=%d entry=%d, first=%p, nfrags=%d",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001992 __func__, (priv->cur_tx % txsize),
1993 (priv->dirty_tx % txsize), entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001994
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001995 if (priv->extend_desc)
1996 stmmac_display_ring((void *)priv->dma_etx, txsize, 1);
1997 else
1998 stmmac_display_ring((void *)priv->dma_tx, txsize, 0);
1999
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002000 pr_debug(">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002001 print_pkt(skb->data, skb->len);
2002 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002003 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002004 if (netif_msg_hw(priv))
2005 pr_debug("%s: stop transmitted packets\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002006 netif_stop_queue(dev);
2007 }
2008
2009 dev->stats.tx_bytes += skb->len;
2010
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002011 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2012 priv->hwts_tx_en)) {
2013 /* declare that device is doing timestamping */
2014 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2015 priv->hw->desc->enable_tx_timestamp(first);
2016 }
2017
2018 if (!priv->hwts_tx_en)
2019 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002020
Richard Cochran52f64fa2011-06-19 03:31:43 +00002021 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2022
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002023 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002024 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002025
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002026dma_map_err:
2027 dev_err(priv->device, "Tx dma map failed\n");
2028 dev_kfree_skb(skb);
2029 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002030 return NETDEV_TX_OK;
2031}
2032
Vince Bridgersb9381982014-01-14 13:42:05 -06002033static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2034{
2035 struct ethhdr *ehdr;
2036 u16 vlanid;
2037
2038 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2039 NETIF_F_HW_VLAN_CTAG_RX &&
2040 !__vlan_get_tag(skb, &vlanid)) {
2041 /* pop the vlan tag */
2042 ehdr = (struct ethhdr *)skb->data;
2043 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2044 skb_pull(skb, VLAN_HLEN);
2045 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2046 }
2047}
2048
2049
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002050/**
2051 * stmmac_rx_refill: refill used skb preallocated buffers
2052 * @priv: driver private structure
2053 * Description : this is to reallocate the skb for the reception process
2054 * that is based on zero-copy.
2055 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002056static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2057{
2058 unsigned int rxsize = priv->dma_rx_size;
2059 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002060
2061 for (; priv->cur_rx - priv->dirty_rx > 0; priv->dirty_rx++) {
2062 unsigned int entry = priv->dirty_rx % rxsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002063 struct dma_desc *p;
2064
2065 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002066 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002067 else
2068 p = priv->dma_rx + entry;
2069
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002070 if (likely(priv->rx_skbuff[entry] == NULL)) {
2071 struct sk_buff *skb;
2072
Eric Dumazetacb600d2012-10-05 06:23:55 +00002073 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002074
2075 if (unlikely(skb == NULL))
2076 break;
2077
2078 priv->rx_skbuff[entry] = skb;
2079 priv->rx_skbuff_dma[entry] =
2080 dma_map_single(priv->device, skb->data, bfsize,
2081 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002082 if (dma_mapping_error(priv->device,
2083 priv->rx_skbuff_dma[entry])) {
2084 dev_err(priv->device, "Rx dma map failed\n");
2085 dev_kfree_skb(skb);
2086 break;
2087 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002088 p->des2 = priv->rx_skbuff_dma[entry];
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002089
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002090 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002091
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002092 if (netif_msg_rx_status(priv))
2093 pr_debug("\trefill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002094 }
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002095 wmb();
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002096 priv->hw->desc->set_rx_owner(p);
Deepak Sikri8e839892012-07-08 21:14:45 +00002097 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002098 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002099}
2100
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002101/**
2102 * stmmac_rx_refill: refill used skb preallocated buffers
2103 * @priv: driver private structure
2104 * @limit: napi bugget.
2105 * Description : this the function called by the napi poll method.
2106 * It gets all the frames inside the ring.
2107 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002108static int stmmac_rx(struct stmmac_priv *priv, int limit)
2109{
2110 unsigned int rxsize = priv->dma_rx_size;
2111 unsigned int entry = priv->cur_rx % rxsize;
2112 unsigned int next_entry;
2113 unsigned int count = 0;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002114 int coe = priv->plat->rx_coe;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002115
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002116 if (netif_msg_rx_status(priv)) {
2117 pr_debug("%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002118 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002119 stmmac_display_ring((void *)priv->dma_erx, rxsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002120 else
2121 stmmac_display_ring((void *)priv->dma_rx, rxsize, 0);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002122 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002123 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002124 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002125 struct dma_desc *p;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002126
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002127 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002128 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002129 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002130 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002131
2132 if (priv->hw->desc->get_rx_owner(p))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002133 break;
2134
2135 count++;
2136
2137 next_entry = (++priv->cur_rx) % rxsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002138 if (priv->extend_desc)
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002139 prefetch(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002140 else
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002141 prefetch(priv->dma_rx + next_entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002142
2143 /* read the status of the incoming frame */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002144 status = priv->hw->desc->rx_status(&priv->dev->stats,
2145 &priv->xstats, p);
2146 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2147 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2148 &priv->xstats,
2149 priv->dma_erx +
2150 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002151 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002152 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002153 if (priv->hwts_rx_en && !priv->extend_desc) {
2154 /* DESC2 & DESC3 will be overwitten by device
2155 * with timestamp value, hence reinitialize
2156 * them in stmmac_rx_refill() function so that
2157 * device can reuse it.
2158 */
2159 priv->rx_skbuff[entry] = NULL;
2160 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002161 priv->rx_skbuff_dma[entry],
2162 priv->dma_buf_sz,
2163 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002164 }
2165 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002166 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002167 int frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002168
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002169 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2170
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002171 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002172 * Type frames (LLC/LLC-SNAP)
2173 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002174 if (unlikely(status != llc_snap))
2175 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002176
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002177 if (netif_msg_rx_status(priv)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002178 pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002179 p, entry, p->des2);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002180 if (frame_len > ETH_FRAME_LEN)
2181 pr_debug("\tframe size %d, COE: %d\n",
2182 frame_len, status);
2183 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002184 skb = priv->rx_skbuff[entry];
2185 if (unlikely(!skb)) {
2186 pr_err("%s: Inconsistent Rx descriptor chain\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002187 priv->dev->name);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002188 priv->dev->stats.rx_dropped++;
2189 break;
2190 }
2191 prefetch(skb->data - NET_IP_ALIGN);
2192 priv->rx_skbuff[entry] = NULL;
2193
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002194 stmmac_get_rx_hwtstamp(priv, entry, skb);
2195
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002196 skb_put(skb, frame_len);
2197 dma_unmap_single(priv->device,
2198 priv->rx_skbuff_dma[entry],
2199 priv->dma_buf_sz, DMA_FROM_DEVICE);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002200
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002201 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002202 pr_debug("frame received (%dbytes)", frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002203 print_pkt(skb->data, frame_len);
2204 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002205
Vince Bridgersb9381982014-01-14 13:42:05 -06002206 stmmac_rx_vlan(priv->dev, skb);
2207
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002208 skb->protocol = eth_type_trans(skb, priv->dev);
2209
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002210 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002211 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002212 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002213 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002214
2215 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002216
2217 priv->dev->stats.rx_packets++;
2218 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002219 }
2220 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002221 }
2222
2223 stmmac_rx_refill(priv);
2224
2225 priv->xstats.rx_pkt_n += count;
2226
2227 return count;
2228}
2229
2230/**
2231 * stmmac_poll - stmmac poll method (NAPI)
2232 * @napi : pointer to the napi structure.
2233 * @budget : maximum number of packets that the current CPU can receive from
2234 * all interfaces.
2235 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002236 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002237 */
2238static int stmmac_poll(struct napi_struct *napi, int budget)
2239{
2240 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2241 int work_done = 0;
2242
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002243 priv->xstats.napi_poll++;
2244 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002245
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002246 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002247 if (work_done < budget) {
2248 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002249 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002250 }
2251 return work_done;
2252}
2253
2254/**
2255 * stmmac_tx_timeout
2256 * @dev : Pointer to net device structure
2257 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002258 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002259 * netdev structure and arrange for the device to be reset to a sane state
2260 * in order to transmit a new packet.
2261 */
2262static void stmmac_tx_timeout(struct net_device *dev)
2263{
2264 struct stmmac_priv *priv = netdev_priv(dev);
2265
2266 /* Clear Tx resources and restart transmitting again */
2267 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002268}
2269
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002270/**
Jiri Pirko01789342011-08-16 06:29:00 +00002271 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002272 * @dev : pointer to the device structure
2273 * Description:
2274 * This function is a driver entry point which gets called by the kernel
2275 * whenever multicast addresses must be enabled/disabled.
2276 * Return value:
2277 * void.
2278 */
Jiri Pirko01789342011-08-16 06:29:00 +00002279static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002280{
2281 struct stmmac_priv *priv = netdev_priv(dev);
2282
2283 spin_lock(&priv->lock);
Vince Bridgers3b57de92014-07-31 15:49:17 -05002284 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002285 spin_unlock(&priv->lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002286}
2287
2288/**
2289 * stmmac_change_mtu - entry point to change MTU size for the device.
2290 * @dev : device pointer.
2291 * @new_mtu : the new MTU size for the device.
2292 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2293 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2294 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2295 * Return value:
2296 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2297 * file on failure.
2298 */
2299static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2300{
2301 struct stmmac_priv *priv = netdev_priv(dev);
2302 int max_mtu;
2303
2304 if (netif_running(dev)) {
2305 pr_err("%s: must be stopped to change its MTU\n", dev->name);
2306 return -EBUSY;
2307 }
2308
Giuseppe CAVALLARO48febf72011-10-18 00:01:21 +00002309 if (priv->plat->enh_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002310 max_mtu = JUMBO_LEN;
2311 else
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +00002312 max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002313
Vince Bridgers2618abb2014-01-20 05:39:01 -06002314 if (priv->plat->maxmtu < max_mtu)
2315 max_mtu = priv->plat->maxmtu;
2316
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002317 if ((new_mtu < 46) || (new_mtu > max_mtu)) {
2318 pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
2319 return -EINVAL;
2320 }
2321
Michał Mirosław5e982f32011-04-09 02:46:55 +00002322 dev->mtu = new_mtu;
2323 netdev_update_features(dev);
2324
2325 return 0;
2326}
2327
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002328static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002329 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002330{
2331 struct stmmac_priv *priv = netdev_priv(dev);
2332
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002333 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002334 features &= ~NETIF_F_RXCSUM;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002335 else if (priv->plat->rx_coe == STMMAC_RX_COE_TYPE1)
2336 features &= ~NETIF_F_IPV6_CSUM;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002337 if (!priv->plat->tx_coe)
2338 features &= ~NETIF_F_ALL_CSUM;
2339
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002340 /* Some GMAC devices have a bugged Jumbo frame support that
2341 * needs to have the Tx COE disabled for oversized frames
2342 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002343 * the TX csum insertionin the TDES and not use SF.
2344 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002345 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
2346 features &= ~NETIF_F_ALL_CSUM;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002347
Michał Mirosław5e982f32011-04-09 02:46:55 +00002348 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002349}
2350
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002351/**
2352 * stmmac_interrupt - main ISR
2353 * @irq: interrupt number.
2354 * @dev_id: to pass the net device pointer.
2355 * Description: this is the main driver interrupt service routine.
2356 * It calls the DMA ISR and also the core ISR to manage PMT, MMC, LPI
2357 * interrupts.
2358 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002359static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2360{
2361 struct net_device *dev = (struct net_device *)dev_id;
2362 struct stmmac_priv *priv = netdev_priv(dev);
2363
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002364 if (priv->irq_wake)
2365 pm_wakeup_event(priv->device, 0);
2366
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002367 if (unlikely(!dev)) {
2368 pr_err("%s: invalid dev pointer\n", __func__);
2369 return IRQ_NONE;
2370 }
2371
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002372 /* To handle GMAC own interrupts */
2373 if (priv->plat->has_gmac) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002374 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002375 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002376 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002377 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002378 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002379 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002380 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002381 priv->tx_path_in_lpi_mode = false;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002382 }
2383 }
2384
2385 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002386 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002387
2388 return IRQ_HANDLED;
2389}
2390
2391#ifdef CONFIG_NET_POLL_CONTROLLER
2392/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002393 * to allow network I/O with interrupts disabled.
2394 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002395static void stmmac_poll_controller(struct net_device *dev)
2396{
2397 disable_irq(dev->irq);
2398 stmmac_interrupt(dev->irq, dev);
2399 enable_irq(dev->irq);
2400}
2401#endif
2402
2403/**
2404 * stmmac_ioctl - Entry point for the Ioctl
2405 * @dev: Device pointer.
2406 * @rq: An IOCTL specefic structure, that can contain a pointer to
2407 * a proprietary structure used to pass information to the driver.
2408 * @cmd: IOCTL command
2409 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002410 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002411 */
2412static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2413{
2414 struct stmmac_priv *priv = netdev_priv(dev);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002415 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002416
2417 if (!netif_running(dev))
2418 return -EINVAL;
2419
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002420 switch (cmd) {
2421 case SIOCGMIIPHY:
2422 case SIOCGMIIREG:
2423 case SIOCSMIIREG:
2424 if (!priv->phydev)
2425 return -EINVAL;
2426 ret = phy_mii_ioctl(priv->phydev, rq, cmd);
2427 break;
2428 case SIOCSHWTSTAMP:
2429 ret = stmmac_hwtstamp_ioctl(dev, rq);
2430 break;
2431 default:
2432 break;
2433 }
Richard Cochran28b04112010-07-17 08:48:55 +00002434
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002435 return ret;
2436}
2437
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002438#ifdef CONFIG_STMMAC_DEBUG_FS
2439static struct dentry *stmmac_fs_dir;
2440static struct dentry *stmmac_rings_status;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002441static struct dentry *stmmac_dma_cap;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002442
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002443static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002444 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002445{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002446 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002447 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2448 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002449
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002450 for (i = 0; i < size; i++) {
2451 u64 x;
2452 if (extend_desc) {
2453 x = *(u64 *) ep;
2454 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002455 i, (unsigned int)virt_to_phys(ep),
2456 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002457 ep->basic.des2, ep->basic.des3);
2458 ep++;
2459 } else {
2460 x = *(u64 *) p;
2461 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002462 i, (unsigned int)virt_to_phys(ep),
2463 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002464 p->des2, p->des3);
2465 p++;
2466 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002467 seq_printf(seq, "\n");
2468 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002469}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002470
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002471static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2472{
2473 struct net_device *dev = seq->private;
2474 struct stmmac_priv *priv = netdev_priv(dev);
2475 unsigned int txsize = priv->dma_tx_size;
2476 unsigned int rxsize = priv->dma_rx_size;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002477
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002478 if (priv->extend_desc) {
2479 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002480 sysfs_display_ring((void *)priv->dma_erx, rxsize, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002481 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002482 sysfs_display_ring((void *)priv->dma_etx, txsize, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002483 } else {
2484 seq_printf(seq, "RX descriptor ring:\n");
2485 sysfs_display_ring((void *)priv->dma_rx, rxsize, 0, seq);
2486 seq_printf(seq, "TX descriptor ring:\n");
2487 sysfs_display_ring((void *)priv->dma_tx, txsize, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002488 }
2489
2490 return 0;
2491}
2492
2493static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2494{
2495 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2496}
2497
2498static const struct file_operations stmmac_rings_status_fops = {
2499 .owner = THIS_MODULE,
2500 .open = stmmac_sysfs_ring_open,
2501 .read = seq_read,
2502 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002503 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002504};
2505
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002506static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2507{
2508 struct net_device *dev = seq->private;
2509 struct stmmac_priv *priv = netdev_priv(dev);
2510
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002511 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002512 seq_printf(seq, "DMA HW features not supported\n");
2513 return 0;
2514 }
2515
2516 seq_printf(seq, "==============================\n");
2517 seq_printf(seq, "\tDMA HW features\n");
2518 seq_printf(seq, "==============================\n");
2519
2520 seq_printf(seq, "\t10/100 Mbps %s\n",
2521 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
2522 seq_printf(seq, "\t1000 Mbps %s\n",
2523 (priv->dma_cap.mbps_1000) ? "Y" : "N");
2524 seq_printf(seq, "\tHalf duple %s\n",
2525 (priv->dma_cap.half_duplex) ? "Y" : "N");
2526 seq_printf(seq, "\tHash Filter: %s\n",
2527 (priv->dma_cap.hash_filter) ? "Y" : "N");
2528 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2529 (priv->dma_cap.multi_addr) ? "Y" : "N");
2530 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
2531 (priv->dma_cap.pcs) ? "Y" : "N");
2532 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2533 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2534 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2535 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2536 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2537 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2538 seq_printf(seq, "\tRMON module: %s\n",
2539 (priv->dma_cap.rmon) ? "Y" : "N");
2540 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2541 (priv->dma_cap.time_stamp) ? "Y" : "N");
2542 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
2543 (priv->dma_cap.atime_stamp) ? "Y" : "N");
2544 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
2545 (priv->dma_cap.eee) ? "Y" : "N");
2546 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
2547 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
2548 (priv->dma_cap.tx_coe) ? "Y" : "N");
2549 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
2550 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
2551 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
2552 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
2553 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
2554 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
2555 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
2556 priv->dma_cap.number_rx_channel);
2557 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
2558 priv->dma_cap.number_tx_channel);
2559 seq_printf(seq, "\tEnhanced descriptors: %s\n",
2560 (priv->dma_cap.enh_desc) ? "Y" : "N");
2561
2562 return 0;
2563}
2564
2565static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
2566{
2567 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
2568}
2569
2570static const struct file_operations stmmac_dma_cap_fops = {
2571 .owner = THIS_MODULE,
2572 .open = stmmac_sysfs_dma_cap_open,
2573 .read = seq_read,
2574 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002575 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002576};
2577
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002578static int stmmac_init_fs(struct net_device *dev)
2579{
2580 /* Create debugfs entries */
2581 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
2582
2583 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
2584 pr_err("ERROR %s, debugfs create directory failed\n",
2585 STMMAC_RESOURCE_NAME);
2586
2587 return -ENOMEM;
2588 }
2589
2590 /* Entry to report DMA RX/TX rings */
2591 stmmac_rings_status = debugfs_create_file("descriptors_status",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002592 S_IRUGO, stmmac_fs_dir, dev,
2593 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002594
2595 if (!stmmac_rings_status || IS_ERR(stmmac_rings_status)) {
2596 pr_info("ERROR creating stmmac ring debugfs file\n");
2597 debugfs_remove(stmmac_fs_dir);
2598
2599 return -ENOMEM;
2600 }
2601
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002602 /* Entry to report the DMA HW features */
2603 stmmac_dma_cap = debugfs_create_file("dma_cap", S_IRUGO, stmmac_fs_dir,
2604 dev, &stmmac_dma_cap_fops);
2605
2606 if (!stmmac_dma_cap || IS_ERR(stmmac_dma_cap)) {
2607 pr_info("ERROR creating stmmac MMC debugfs file\n");
2608 debugfs_remove(stmmac_rings_status);
2609 debugfs_remove(stmmac_fs_dir);
2610
2611 return -ENOMEM;
2612 }
2613
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002614 return 0;
2615}
2616
2617static void stmmac_exit_fs(void)
2618{
2619 debugfs_remove(stmmac_rings_status);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002620 debugfs_remove(stmmac_dma_cap);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002621 debugfs_remove(stmmac_fs_dir);
2622}
2623#endif /* CONFIG_STMMAC_DEBUG_FS */
2624
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002625static const struct net_device_ops stmmac_netdev_ops = {
2626 .ndo_open = stmmac_open,
2627 .ndo_start_xmit = stmmac_xmit,
2628 .ndo_stop = stmmac_release,
2629 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00002630 .ndo_fix_features = stmmac_fix_features,
Jiri Pirko01789342011-08-16 06:29:00 +00002631 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002632 .ndo_tx_timeout = stmmac_tx_timeout,
2633 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002634#ifdef CONFIG_NET_POLL_CONTROLLER
2635 .ndo_poll_controller = stmmac_poll_controller,
2636#endif
2637 .ndo_set_mac_address = eth_mac_addr,
2638};
2639
2640/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002641 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002642 * @priv: driver private structure
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002643 * Description: this function detects which MAC device
2644 * (GMAC/MAC10-100) has to attached, checks the HW capability
2645 * (if supported) and sets the driver's features (for example
2646 * to use the ring or chaine mode or support the normal/enh
2647 * descriptor structure).
2648 */
2649static int stmmac_hw_init(struct stmmac_priv *priv)
2650{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002651 struct mac_device_info *mac;
2652
2653 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002654 if (priv->plat->has_gmac) {
2655 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05002656 mac = dwmac1000_setup(priv->ioaddr,
2657 priv->plat->multicast_filter_bins,
2658 priv->plat->unicast_filter_entries);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002659 } else {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002660 mac = dwmac100_setup(priv->ioaddr);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002661 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002662 if (!mac)
2663 return -ENOMEM;
2664
2665 priv->hw = mac;
2666
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002667 /* Get and dump the chip ID */
Giuseppe CAVALLAROcffb13f2012-05-13 22:18:41 +00002668 priv->synopsys_id = stmmac_get_synopsys_id(priv);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002669
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002670 /* To use the chained or ring mode */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002671 if (chain_mode) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002672 priv->hw->mode = &chain_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002673 pr_info(" Chain mode enabled\n");
2674 priv->mode = STMMAC_CHAIN_MODE;
2675 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002676 priv->hw->mode = &ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002677 pr_info(" Ring mode enabled\n");
2678 priv->mode = STMMAC_RING_MODE;
2679 }
2680
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002681 /* Get the HW capability (new GMAC newer than 3.50a) */
2682 priv->hw_cap_support = stmmac_get_hw_features(priv);
2683 if (priv->hw_cap_support) {
2684 pr_info(" DMA HW capability register supported");
2685
2686 /* We can override some gmac/dma configuration fields: e.g.
2687 * enh_desc, tx_coe (e.g. that are passed through the
2688 * platform) with the values from the HW capability
2689 * register (if supported).
2690 */
2691 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002692 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002693
2694 priv->plat->tx_coe = priv->dma_cap.tx_coe;
2695
2696 if (priv->dma_cap.rx_coe_type2)
2697 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
2698 else if (priv->dma_cap.rx_coe_type1)
2699 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
2700
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002701 } else
2702 pr_info(" No HW DMA feature register supported");
2703
Byungho An61369d02013-06-28 16:35:32 +09002704 /* To use alternate (extended) or normal descriptor structures */
2705 stmmac_selec_desc_mode(priv);
2706
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002707 if (priv->plat->rx_coe)
2708 pr_info(" RX Checksum Offload Engine supported (type %d)\n",
2709 priv->plat->rx_coe);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002710 if (priv->plat->tx_coe)
2711 pr_info(" TX Checksum insertion supported\n");
2712
2713 if (priv->plat->pmt) {
2714 pr_info(" Wake-Up On Lan supported\n");
2715 device_set_wakeup_capable(priv->device, 1);
2716 }
2717
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002718 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002719}
2720
2721/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002722 * stmmac_dvr_probe
2723 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002724 * @plat_dat: platform data pointer
2725 * @addr: iobase memory address
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002726 * Description: this is the main probe function used to
2727 * call the alloc_etherdev, allocate the priv structure.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002728 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002729struct stmmac_priv *stmmac_dvr_probe(struct device *device,
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002730 struct plat_stmmacenet_data *plat_dat,
2731 void __iomem *addr)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002732{
2733 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002734 struct net_device *ndev = NULL;
2735 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002736
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002737 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00002738 if (!ndev)
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002739 return NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002740
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002741 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002742
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002743 priv = netdev_priv(ndev);
2744 priv->device = device;
2745 priv->dev = ndev;
2746
2747 ether_setup(ndev);
2748
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002749 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002750 priv->pause = pause;
2751 priv->plat = plat_dat;
2752 priv->ioaddr = addr;
2753 priv->dev->base_addr = (unsigned long)addr;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002754
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002755 /* Verify driver arguments */
2756 stmmac_verify_args();
2757
2758 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002759 * this needs to have multiple instances
2760 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002761 if ((phyaddr >= 0) && (phyaddr <= 31))
2762 priv->plat->phy_addr = phyaddr;
2763
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002764 priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
2765 if (IS_ERR(priv->stmmac_clk)) {
2766 dev_warn(priv->device, "%s: warning: cannot get CSR clock\n",
2767 __func__);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08002768 ret = PTR_ERR(priv->stmmac_clk);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002769 goto error_clk_get;
2770 }
2771 clk_prepare_enable(priv->stmmac_clk);
2772
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08002773 priv->stmmac_rst = devm_reset_control_get(priv->device,
2774 STMMAC_RESOURCE_NAME);
2775 if (IS_ERR(priv->stmmac_rst)) {
2776 if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
2777 ret = -EPROBE_DEFER;
2778 goto error_hw_init;
2779 }
2780 dev_info(priv->device, "no reset control found\n");
2781 priv->stmmac_rst = NULL;
2782 }
2783 if (priv->stmmac_rst)
2784 reset_control_deassert(priv->stmmac_rst);
2785
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002786 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002787 ret = stmmac_hw_init(priv);
2788 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002789 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002790
2791 ndev->netdev_ops = &stmmac_netdev_ops;
2792
2793 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
2794 NETIF_F_RXCSUM;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002795 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
2796 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002797#ifdef STMMAC_VLAN_TAG_USED
2798 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00002799 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002800#endif
2801 priv->msg_enable = netif_msg_init(debug, default_msg_level);
2802
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002803 if (flow_ctrl)
2804 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
2805
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002806 /* Rx Watchdog is available in the COREs newer than the 3.40.
2807 * In some case, for example on bugged HW this feature
2808 * has to be disable and this can be done by passing the
2809 * riwt_off field from the platform.
2810 */
2811 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
2812 priv->use_riwt = 1;
2813 pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
2814 }
2815
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002816 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002817
Vlad Lunguf8e96162010-11-29 22:52:52 +00002818 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002819 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00002820
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002821 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002822 if (ret) {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002823 pr_err("%s: ERROR %i registering the device\n", __func__, ret);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002824 goto error_netdev_register;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002825 }
2826
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00002827 /* If a specific clk_csr value is passed from the platform
2828 * this means that the CSR Clock Range selection cannot be
2829 * changed at run-time and it is fixed. Viceversa the driver'll try to
2830 * set the MDC clock dynamically according to the csr actual
2831 * clock input.
2832 */
2833 if (!priv->plat->clk_csr)
2834 stmmac_clk_csr_set(priv);
2835 else
2836 priv->clk_csr = priv->plat->clk_csr;
2837
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002838 stmmac_check_pcs_mode(priv);
2839
Byungho An4d8f0822013-04-07 17:56:16 +00002840 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
2841 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002842 /* MDIO bus Registration */
2843 ret = stmmac_mdio_register(ndev);
2844 if (ret < 0) {
2845 pr_debug("%s: MDIO bus (id: %d) registration failed",
2846 __func__, priv->plat->bus_id);
2847 goto error_mdio_register;
2848 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002849 }
2850
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002851 return priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002852
Viresh Kumar6a81c262012-07-30 14:39:41 -07002853error_mdio_register:
Dan Carpenter34a52f32010-12-20 21:34:56 +00002854 unregister_netdev(ndev);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002855error_netdev_register:
2856 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002857error_hw_init:
2858 clk_disable_unprepare(priv->stmmac_clk);
2859error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00002860 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002861
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08002862 return ERR_PTR(ret);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002863}
2864
2865/**
2866 * stmmac_dvr_remove
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002867 * @ndev: net device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002868 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002869 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002870 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002871int stmmac_dvr_remove(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002872{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002873 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002874
2875 pr_info("%s:\n\tremoving driver", __func__);
2876
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00002877 priv->hw->dma->stop_rx(priv->ioaddr);
2878 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002879
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002880 stmmac_set_mac(priv->ioaddr, false);
Byungho An4d8f0822013-04-07 17:56:16 +00002881 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
2882 priv->pcs != STMMAC_PCS_RTBI)
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002883 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002884 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002885 unregister_netdev(ndev);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08002886 if (priv->stmmac_rst)
2887 reset_control_assert(priv->stmmac_rst);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002888 clk_disable_unprepare(priv->stmmac_clk);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002889 free_netdev(ndev);
2890
2891 return 0;
2892}
2893
2894#ifdef CONFIG_PM
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002895int stmmac_suspend(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002896{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002897 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002898 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002899
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002900 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002901 return 0;
2902
Francesco Virlinzi102463b2011-11-16 21:58:02 +00002903 if (priv->phydev)
2904 phy_stop(priv->phydev);
2905
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002906 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002907
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002908 netif_device_detach(ndev);
2909 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002910
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002911 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002912
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002913 /* Stop TX/RX DMA */
2914 priv->hw->dma->stop_tx(priv->ioaddr);
2915 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002916
2917 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002918
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002919 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002920 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002921 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002922 priv->irq_wake = 1;
2923 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002924 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00002925 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002926 /* Disable clock in case of PWM is off */
Stefan Roesea6308442012-09-21 01:06:29 +00002927 clk_disable_unprepare(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002928 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002929 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05002930
2931 priv->oldlink = 0;
2932 priv->speed = 0;
2933 priv->oldduplex = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002934 return 0;
2935}
2936
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002937int stmmac_resume(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002938{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002939 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002940 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002941
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002942 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002943 return 0;
2944
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002945 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaroc4433be2010-09-06 05:02:11 +02002946
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002947 /* Power Down bit, into the PM register, is cleared
2948 * automatically as soon as a magic packet or a Wake-up frame
2949 * is received. Anyway, it's better to manually clear
2950 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002951 * from another devices (e.g. serial console).
2952 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00002953 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002954 priv->hw->mac->pmt(priv->hw, 0);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002955 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00002956 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00002957 pinctrl_pm_select_default_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002958 /* enable the clk prevously disabled */
Stefan Roesea6308442012-09-21 01:06:29 +00002959 clk_prepare_enable(priv->stmmac_clk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00002960 /* reset the phy so that it's ready */
2961 if (priv->mii)
2962 stmmac_mdio_reset(priv->mii);
2963 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002964
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002965 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002966
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00002967 stmmac_hw_setup(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002968
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002969 napi_enable(&priv->napi);
2970
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002971 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002972
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002973 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00002974
2975 if (priv->phydev)
2976 phy_start(priv->phydev);
2977
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002978 return 0;
2979}
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002980#endif /* CONFIG_PM */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002981
Giuseppe CAVALLARO33d5e332012-06-07 19:25:07 +00002982/* Driver can be configured w/ and w/ both PCI and Platf drivers
2983 * depending on the configuration selected.
2984 */
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00002985static int __init stmmac_init(void)
2986{
Konstantin Khlebnikov493682b2012-12-14 01:02:51 +00002987 int ret;
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00002988
Konstantin Khlebnikov493682b2012-12-14 01:02:51 +00002989 ret = stmmac_register_platform();
2990 if (ret)
2991 goto err;
2992 ret = stmmac_register_pci();
2993 if (ret)
2994 goto err_pci;
Giuseppe CAVALLARO33d5e332012-06-07 19:25:07 +00002995 return 0;
Konstantin Khlebnikov493682b2012-12-14 01:02:51 +00002996err_pci:
2997 stmmac_unregister_platform();
2998err:
2999 pr_err("stmmac: driver registration failed\n");
3000 return ret;
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003001}
3002
3003static void __exit stmmac_exit(void)
3004{
Giuseppe CAVALLARO33d5e332012-06-07 19:25:07 +00003005 stmmac_unregister_platform();
3006 stmmac_unregister_pci();
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003007}
3008
3009module_init(stmmac_init);
3010module_exit(stmmac_exit);
3011
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003012#ifndef MODULE
3013static int __init stmmac_cmdline_opt(char *str)
3014{
3015 char *opt;
3016
3017 if (!str || !*str)
3018 return -EINVAL;
3019 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003020 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003021 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003022 goto err;
3023 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003024 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003025 goto err;
3026 } else if (!strncmp(opt, "dma_txsize:", 11)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003027 if (kstrtoint(opt + 11, 0, &dma_txsize))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003028 goto err;
3029 } else if (!strncmp(opt, "dma_rxsize:", 11)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003030 if (kstrtoint(opt + 11, 0, &dma_rxsize))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003031 goto err;
3032 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003033 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003034 goto err;
3035 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003036 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003037 goto err;
3038 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003039 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003040 goto err;
3041 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003042 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003043 goto err;
3044 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003045 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003046 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003047 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003048 if (kstrtoint(opt + 10, 0, &eee_timer))
3049 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003050 } else if (!strncmp(opt, "chain_mode:", 11)) {
3051 if (kstrtoint(opt + 11, 0, &chain_mode))
3052 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003053 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003054 }
3055 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003056
3057err:
3058 pr_err("%s: ERROR broken module parameter conversion", __func__);
3059 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003060}
3061
3062__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003063#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003064
3065MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3066MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3067MODULE_LICENSE("GPL");