blob: 15192c05750f706ac460f198d722c44a5522bb24 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000046#ifdef CONFIG_STMMAC_DEBUG_FS
47#include <linux/debugfs.h>
48#include <linux/seq_file.h>
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +000049#endif /* CONFIG_STMMAC_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000050#include <linux/net_tstamp.h>
51#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000052#include "stmmac.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070053
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
55#define JUMBO_LEN 9000
56
57/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000058#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059static int watchdog = TX_TIMEO;
60module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
stephen hemminger47d1f712013-12-30 10:38:57 -080067static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(phyaddr, int, S_IRUGO);
69MODULE_PARM_DESC(phyaddr, "Physical device address");
70
71#define DMA_TX_SIZE 256
72static int dma_txsize = DMA_TX_SIZE;
73module_param(dma_txsize, int, S_IRUGO | S_IWUSR);
74MODULE_PARM_DESC(dma_txsize, "Number of descriptors in the TX list");
75
76#define DMA_RX_SIZE 256
77static int dma_rxsize = DMA_RX_SIZE;
78module_param(dma_rxsize, int, S_IRUGO | S_IWUSR);
79MODULE_PARM_DESC(dma_rxsize, "Number of descriptors in the RX list");
80
81static int flow_ctrl = FLOW_OFF;
82module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
83MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
84
85static int pause = PAUSE_TIME;
86module_param(pause, int, S_IRUGO | S_IWUSR);
87MODULE_PARM_DESC(pause, "Flow Control Pause Time");
88
89#define TC_DEFAULT 64
90static int tc = TC_DEFAULT;
91module_param(tc, int, S_IRUGO | S_IWUSR);
92MODULE_PARM_DESC(tc, "DMA threshold control value");
93
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094#define DMA_BUFFER_SIZE BUF_SIZE_2KiB
95static int buf_sz = DMA_BUFFER_SIZE;
96module_param(buf_sz, int, S_IRUGO | S_IWUSR);
97MODULE_PARM_DESC(buf_sz, "DMA buffer size");
98
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070099static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
100 NETIF_MSG_LINK | NETIF_MSG_IFUP |
101 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
102
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103#define STMMAC_DEFAULT_LPI_TIMER 1000
104static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
105module_param(eee_timer, int, S_IRUGO | S_IWUSR);
106MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200107#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000108
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000109/* By default the driver will use the ring mode to manage tx and rx descriptors
110 * but passing this value so user can force to use the chain instead of the ring
111 */
112static unsigned int chain_mode;
113module_param(chain_mode, int, S_IRUGO);
114MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
115
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700116static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700117
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000118#ifdef CONFIG_STMMAC_DEBUG_FS
119static int stmmac_init_fs(struct net_device *dev);
120static void stmmac_exit_fs(void);
121#endif
122
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000123#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
124
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700125/**
126 * stmmac_verify_args - verify the driver parameters.
127 * Description: it verifies if some wrong parameter is passed to the driver.
128 * Note that wrong parameters are replaced with the default values.
129 */
130static void stmmac_verify_args(void)
131{
132 if (unlikely(watchdog < 0))
133 watchdog = TX_TIMEO;
134 if (unlikely(dma_rxsize < 0))
135 dma_rxsize = DMA_RX_SIZE;
136 if (unlikely(dma_txsize < 0))
137 dma_txsize = DMA_TX_SIZE;
138 if (unlikely((buf_sz < DMA_BUFFER_SIZE) || (buf_sz > BUF_SIZE_16KiB)))
139 buf_sz = DMA_BUFFER_SIZE;
140 if (unlikely(flow_ctrl > 1))
141 flow_ctrl = FLOW_AUTO;
142 else if (likely(flow_ctrl < 0))
143 flow_ctrl = FLOW_OFF;
144 if (unlikely((pause < 0) || (pause > 0xffff)))
145 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000146 if (eee_timer < 0)
147 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700148}
149
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000150/**
151 * stmmac_clk_csr_set - dynamically set the MDC clock
152 * @priv: driver private structure
153 * Description: this is to dynamically set the MDC clock according to the csr
154 * clock input.
155 * Note:
156 * If a specific clk_csr value is passed from the platform
157 * this means that the CSR Clock Range selection cannot be
158 * changed at run-time and it is fixed (as reported in the driver
159 * documentation). Viceversa the driver will try to set the MDC
160 * clock dynamically according to the actual clock input.
161 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000162static void stmmac_clk_csr_set(struct stmmac_priv *priv)
163{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000164 u32 clk_rate;
165
166 clk_rate = clk_get_rate(priv->stmmac_clk);
167
168 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000169 * for all other cases except for the below mentioned ones.
170 * For values higher than the IEEE 802.3 specified frequency
171 * we can not estimate the proper divider as it is not known
172 * the frequency of clk_csr_i. So we do not change the default
173 * divider.
174 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000175 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
176 if (clk_rate < CSR_F_35M)
177 priv->clk_csr = STMMAC_CSR_20_35M;
178 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
179 priv->clk_csr = STMMAC_CSR_35_60M;
180 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
181 priv->clk_csr = STMMAC_CSR_60_100M;
182 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
183 priv->clk_csr = STMMAC_CSR_100_150M;
184 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
185 priv->clk_csr = STMMAC_CSR_150_250M;
186 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
187 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000188 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000189}
190
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700191static void print_pkt(unsigned char *buf, int len)
192{
193 int j;
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +0200194 pr_debug("len = %d byte, buf addr: 0x%p", len, buf);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700195 for (j = 0; j < len; j++) {
196 if ((j % 16) == 0)
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +0200197 pr_debug("\n %03x:", j);
198 pr_debug(" %02x", buf[j]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700199 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +0200200 pr_debug("\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700201}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700202
203/* minimum number of free TX descriptors required to wake up TX process */
204#define STMMAC_TX_THRESH(x) (x->dma_tx_size/4)
205
206static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
207{
208 return priv->dirty_tx + priv->dma_tx_size - priv->cur_tx - 1;
209}
210
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000211/**
212 * stmmac_hw_fix_mac_speed: callback for speed selection
213 * @priv: driver private structure
214 * Description: on some platforms (e.g. ST), some HW system configuraton
215 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000216 */
217static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
218{
219 struct phy_device *phydev = priv->phydev;
220
221 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000222 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000223}
224
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000225/**
226 * stmmac_enable_eee_mode: Check and enter in LPI mode
227 * @priv: driver private structure
228 * Description: this function is to verify and enter in LPI mode for EEE.
229 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000230static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
231{
232 /* Check and enter in LPI mode */
233 if ((priv->dirty_tx == priv->cur_tx) &&
234 (priv->tx_path_in_lpi_mode == false))
235 priv->hw->mac->set_eee_mode(priv->ioaddr);
236}
237
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000238/**
239 * stmmac_disable_eee_mode: disable/exit from EEE
240 * @priv: driver private structure
241 * Description: this function is to exit and disable EEE in case of
242 * LPI state is true. This is called by the xmit.
243 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000244void stmmac_disable_eee_mode(struct stmmac_priv *priv)
245{
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000246 priv->hw->mac->reset_eee_mode(priv->ioaddr);
247 del_timer_sync(&priv->eee_ctrl_timer);
248 priv->tx_path_in_lpi_mode = false;
249}
250
251/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000252 * stmmac_eee_ctrl_timer: EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000253 * @arg : data hook
254 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000255 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000256 * then MAC Transmitter can be moved to LPI state.
257 */
258static void stmmac_eee_ctrl_timer(unsigned long arg)
259{
260 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
261
262 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200263 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000264}
265
266/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000267 * stmmac_eee_init: init EEE
268 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000269 * Description:
270 * If the EEE support has been enabled while configuring the driver,
271 * if the GMAC actually supports the EEE (from the HW cap reg) and the
272 * phy can also manage EEE, so enable the LPI state and start the timer
273 * to verify if the tx path can enter in LPI state.
274 */
275bool stmmac_eee_init(struct stmmac_priv *priv)
276{
277 bool ret = false;
278
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200279 /* Using PCS we cannot dial with the phy registers at this stage
280 * so we do not support extra feature like EEE.
281 */
282 if ((priv->pcs == STMMAC_PCS_RGMII) || (priv->pcs == STMMAC_PCS_TBI) ||
283 (priv->pcs == STMMAC_PCS_RTBI))
284 goto out;
285
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000286 /* MAC core supports the EEE feature. */
287 if (priv->dma_cap.eee) {
288 /* Check if the PHY supports EEE */
289 if (phy_init_eee(priv->phydev, 1))
290 goto out;
291
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200292 if (!priv->eee_active) {
293 priv->eee_active = 1;
294 init_timer(&priv->eee_ctrl_timer);
295 priv->eee_ctrl_timer.function = stmmac_eee_ctrl_timer;
296 priv->eee_ctrl_timer.data = (unsigned long)priv;
297 priv->eee_ctrl_timer.expires = STMMAC_LPI_T(eee_timer);
298 add_timer(&priv->eee_ctrl_timer);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000299
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200300 priv->hw->mac->set_eee_timer(priv->ioaddr,
301 STMMAC_DEFAULT_LIT_LS,
302 priv->tx_lpi_timer);
303 } else
304 /* Set HW EEE according to the speed */
305 priv->hw->mac->set_eee_pls(priv->ioaddr,
306 priv->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000307
308 pr_info("stmmac: Energy-Efficient Ethernet initialized\n");
309
310 ret = true;
311 }
312out:
313 return ret;
314}
315
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000316/* stmmac_get_tx_hwtstamp: get HW TX timestamps
317 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000318 * @entry : descriptor index to be used.
319 * @skb : the socket buffer
320 * Description :
321 * This function will read timestamp from the descriptor & pass it to stack.
322 * and also perform some sanity checks.
323 */
324static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000325 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000326{
327 struct skb_shared_hwtstamps shhwtstamp;
328 u64 ns;
329 void *desc = NULL;
330
331 if (!priv->hwts_tx_en)
332 return;
333
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000334 /* exit if skb doesn't support hw tstamp */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000335 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
336 return;
337
338 if (priv->adv_ts)
339 desc = (priv->dma_etx + entry);
340 else
341 desc = (priv->dma_tx + entry);
342
343 /* check tx tstamp status */
344 if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
345 return;
346
347 /* get the valid tstamp */
348 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
349
350 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
351 shhwtstamp.hwtstamp = ns_to_ktime(ns);
352 /* pass tstamp to stack */
353 skb_tstamp_tx(skb, &shhwtstamp);
354
355 return;
356}
357
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000358/* stmmac_get_rx_hwtstamp: get HW RX timestamps
359 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000360 * @entry : descriptor index to be used.
361 * @skb : the socket buffer
362 * Description :
363 * This function will read received packet's timestamp from the descriptor
364 * and pass it to stack. It also perform some sanity checks.
365 */
366static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000367 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000368{
369 struct skb_shared_hwtstamps *shhwtstamp = NULL;
370 u64 ns;
371 void *desc = NULL;
372
373 if (!priv->hwts_rx_en)
374 return;
375
376 if (priv->adv_ts)
377 desc = (priv->dma_erx + entry);
378 else
379 desc = (priv->dma_rx + entry);
380
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000381 /* exit if rx tstamp is not valid */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000382 if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
383 return;
384
385 /* get valid tstamp */
386 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
387 shhwtstamp = skb_hwtstamps(skb);
388 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
389 shhwtstamp->hwtstamp = ns_to_ktime(ns);
390}
391
392/**
393 * stmmac_hwtstamp_ioctl - control hardware timestamping.
394 * @dev: device pointer.
395 * @ifr: An IOCTL specefic structure, that can contain a pointer to
396 * a proprietary structure used to pass information to the driver.
397 * Description:
398 * This function configures the MAC to enable/disable both outgoing(TX)
399 * and incoming(RX) packets time stamping based on user input.
400 * Return Value:
401 * 0 on success and an appropriate -ve integer on failure.
402 */
403static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
404{
405 struct stmmac_priv *priv = netdev_priv(dev);
406 struct hwtstamp_config config;
407 struct timespec now;
408 u64 temp = 0;
409 u32 ptp_v2 = 0;
410 u32 tstamp_all = 0;
411 u32 ptp_over_ipv4_udp = 0;
412 u32 ptp_over_ipv6_udp = 0;
413 u32 ptp_over_ethernet = 0;
414 u32 snap_type_sel = 0;
415 u32 ts_master_en = 0;
416 u32 ts_event_en = 0;
417 u32 value = 0;
418
419 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
420 netdev_alert(priv->dev, "No support for HW time stamping\n");
421 priv->hwts_tx_en = 0;
422 priv->hwts_rx_en = 0;
423
424 return -EOPNOTSUPP;
425 }
426
427 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000428 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000429 return -EFAULT;
430
431 pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
432 __func__, config.flags, config.tx_type, config.rx_filter);
433
434 /* reserved for future extensions */
435 if (config.flags)
436 return -EINVAL;
437
Ben Hutchings5f3da322013-11-14 00:43:41 +0000438 if (config.tx_type != HWTSTAMP_TX_OFF &&
439 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000440 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000441
442 if (priv->adv_ts) {
443 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000444 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000445 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000446 config.rx_filter = HWTSTAMP_FILTER_NONE;
447 break;
448
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000449 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000450 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000451 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
452 /* take time stamp for all event messages */
453 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
454
455 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
456 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
457 break;
458
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000459 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000460 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000461 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
462 /* take time stamp for SYNC messages only */
463 ts_event_en = PTP_TCR_TSEVNTENA;
464
465 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
466 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
467 break;
468
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000469 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000470 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000471 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
472 /* take time stamp for Delay_Req messages only */
473 ts_master_en = PTP_TCR_TSMSTRENA;
474 ts_event_en = PTP_TCR_TSEVNTENA;
475
476 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
477 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
478 break;
479
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000480 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000481 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000482 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
483 ptp_v2 = PTP_TCR_TSVER2ENA;
484 /* take time stamp for all event messages */
485 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
486
487 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
488 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
489 break;
490
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000491 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000492 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000493 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
494 ptp_v2 = PTP_TCR_TSVER2ENA;
495 /* take time stamp for SYNC messages only */
496 ts_event_en = PTP_TCR_TSEVNTENA;
497
498 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
499 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
500 break;
501
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000502 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000503 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000504 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
505 ptp_v2 = PTP_TCR_TSVER2ENA;
506 /* take time stamp for Delay_Req messages only */
507 ts_master_en = PTP_TCR_TSMSTRENA;
508 ts_event_en = PTP_TCR_TSEVNTENA;
509
510 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
511 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
512 break;
513
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000514 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000515 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000516 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
517 ptp_v2 = PTP_TCR_TSVER2ENA;
518 /* take time stamp for all event messages */
519 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
520
521 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
522 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
523 ptp_over_ethernet = PTP_TCR_TSIPENA;
524 break;
525
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000526 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000527 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000528 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
529 ptp_v2 = PTP_TCR_TSVER2ENA;
530 /* take time stamp for SYNC messages only */
531 ts_event_en = PTP_TCR_TSEVNTENA;
532
533 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
534 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
535 ptp_over_ethernet = PTP_TCR_TSIPENA;
536 break;
537
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000538 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000539 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000540 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
541 ptp_v2 = PTP_TCR_TSVER2ENA;
542 /* take time stamp for Delay_Req messages only */
543 ts_master_en = PTP_TCR_TSMSTRENA;
544 ts_event_en = PTP_TCR_TSEVNTENA;
545
546 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
547 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
548 ptp_over_ethernet = PTP_TCR_TSIPENA;
549 break;
550
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000551 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000552 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000553 config.rx_filter = HWTSTAMP_FILTER_ALL;
554 tstamp_all = PTP_TCR_TSENALL;
555 break;
556
557 default:
558 return -ERANGE;
559 }
560 } else {
561 switch (config.rx_filter) {
562 case HWTSTAMP_FILTER_NONE:
563 config.rx_filter = HWTSTAMP_FILTER_NONE;
564 break;
565 default:
566 /* PTP v1, UDP, any kind of event packet */
567 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
568 break;
569 }
570 }
571 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000572 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000573
574 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
575 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
576 else {
577 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000578 tstamp_all | ptp_v2 | ptp_over_ethernet |
579 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
580 ts_master_en | snap_type_sel);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000581
582 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);
583
584 /* program Sub Second Increment reg */
585 priv->hw->ptp->config_sub_second_increment(priv->ioaddr);
586
587 /* calculate default added value:
588 * formula is :
589 * addend = (2^32)/freq_div_ratio;
590 * where, freq_div_ratio = STMMAC_SYSCLOCK/50MHz
591 * hence, addend = ((2^32) * 50MHz)/STMMAC_SYSCLOCK;
592 * NOTE: STMMAC_SYSCLOCK should be >= 50MHz to
593 * achive 20ns accuracy.
594 *
595 * 2^x * y == (y << x), hence
596 * 2^32 * 50000000 ==> (50000000 << 32)
597 */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000598 temp = (u64) (50000000ULL << 32);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000599 priv->default_addend = div_u64(temp, STMMAC_SYSCLOCK);
600 priv->hw->ptp->config_addend(priv->ioaddr,
601 priv->default_addend);
602
603 /* initialize system time */
604 getnstimeofday(&now);
605 priv->hw->ptp->init_systime(priv->ioaddr, now.tv_sec,
606 now.tv_nsec);
607 }
608
609 return copy_to_user(ifr->ifr_data, &config,
610 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
611}
612
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000613/**
614 * stmmac_init_ptp: init PTP
615 * @priv: driver private structure
616 * Description: this is to verify if the HW supports the PTPv1 or v2.
617 * This is done by looking at the HW cap. register.
618 * Also it registers the ptp driver.
619 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000620static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000621{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000622 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
623 return -EOPNOTSUPP;
624
Vince Bridgers7cd01392013-12-20 11:19:34 -0600625 priv->adv_ts = 0;
626 if (priv->dma_cap.atime_stamp && priv->extend_desc)
627 priv->adv_ts = 1;
628
629 if (netif_msg_hw(priv) && priv->dma_cap.time_stamp)
630 pr_debug("IEEE 1588-2002 Time Stamp supported\n");
631
632 if (netif_msg_hw(priv) && priv->adv_ts)
633 pr_debug("IEEE 1588-2008 Advanced Time Stamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000634
635 priv->hw->ptp = &stmmac_ptp;
636 priv->hwts_tx_en = 0;
637 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000638
639 return stmmac_ptp_register(priv);
640}
641
642static void stmmac_release_ptp(struct stmmac_priv *priv)
643{
644 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000645}
646
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700647/**
648 * stmmac_adjust_link
649 * @dev: net device structure
650 * Description: it adjusts the link parameters.
651 */
652static void stmmac_adjust_link(struct net_device *dev)
653{
654 struct stmmac_priv *priv = netdev_priv(dev);
655 struct phy_device *phydev = priv->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700656 unsigned long flags;
657 int new_state = 0;
658 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
659
660 if (phydev == NULL)
661 return;
662
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700663 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000664
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700665 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000666 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700667
668 /* Now we make sure that we can be in full duplex mode.
669 * If not, we operate in half-duplex mode. */
670 if (phydev->duplex != priv->oldduplex) {
671 new_state = 1;
672 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000673 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700674 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000675 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700676 priv->oldduplex = phydev->duplex;
677 }
678 /* Flow Control operation */
679 if (phydev->pause)
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000680 priv->hw->mac->flow_ctrl(priv->ioaddr, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000681 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700682
683 if (phydev->speed != priv->speed) {
684 new_state = 1;
685 switch (phydev->speed) {
686 case 1000:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000687 if (likely(priv->plat->has_gmac))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000688 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000689 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700690 break;
691 case 100:
692 case 10:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000693 if (priv->plat->has_gmac) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000694 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700695 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000696 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700697 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000698 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700699 }
700 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000701 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700702 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000703 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700704 break;
705 default:
706 if (netif_msg_link(priv))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000707 pr_warn("%s: Speed (%d) not 10/100\n",
708 dev->name, phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700709 break;
710 }
711
712 priv->speed = phydev->speed;
713 }
714
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000715 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700716
717 if (!priv->oldlink) {
718 new_state = 1;
719 priv->oldlink = 1;
720 }
721 } else if (priv->oldlink) {
722 new_state = 1;
723 priv->oldlink = 0;
724 priv->speed = 0;
725 priv->oldduplex = -1;
726 }
727
728 if (new_state && netif_msg_link(priv))
729 phy_print_status(phydev);
730
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200731 /* At this stage, it could be needed to setup the EEE or adjust some
732 * MAC related HW registers.
733 */
734 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000735
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700736 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700737}
738
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000739/**
740 * stmmac_check_pcs_mode: verify if RGMII/SGMII is supported
741 * @priv: driver private structure
742 * Description: this is to verify if the HW supports the PCS.
743 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
744 * configured for the TBI, RTBI, or SGMII PHY interface.
745 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000746static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
747{
748 int interface = priv->plat->interface;
749
750 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900751 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
752 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
753 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
754 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000755 pr_debug("STMMAC: PCS RGMII support enable\n");
756 priv->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900757 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000758 pr_debug("STMMAC: PCS SGMII support enable\n");
759 priv->pcs = STMMAC_PCS_SGMII;
760 }
761 }
762}
763
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700764/**
765 * stmmac_init_phy - PHY initialization
766 * @dev: net device structure
767 * Description: it initializes the driver's PHY state, and attaches the PHY
768 * to the mac driver.
769 * Return value:
770 * 0 on success
771 */
772static int stmmac_init_phy(struct net_device *dev)
773{
774 struct stmmac_priv *priv = netdev_priv(dev);
775 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000776 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000777 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000778 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000779 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700780 priv->oldlink = 0;
781 priv->speed = 0;
782 priv->oldduplex = -1;
783
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000784 if (priv->plat->phy_bus_name)
785 snprintf(bus_id, MII_BUS_ID_SIZE, "%s-%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000786 priv->plat->phy_bus_name, priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000787 else
788 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000789 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000790
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000791 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000792 priv->plat->phy_addr);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000793 pr_debug("stmmac_init_phy: trying to attach to %s\n", phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700794
Florian Fainellif9a8f832013-01-14 00:52:52 +0000795 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link, interface);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700796
797 if (IS_ERR(phydev)) {
798 pr_err("%s: Could not attach to PHY\n", dev->name);
799 return PTR_ERR(phydev);
800 }
801
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000802 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000803 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000804 (interface == PHY_INTERFACE_MODE_RMII) ||
805 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000806 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
807 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000808
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700809 /*
810 * Broken HW is sometimes missing the pull-up resistor on the
811 * MDIO line, which results in reads to non-existent devices returning
812 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
813 * device as well.
814 * Note: phydev->phy_id is the result of reading the UID PHY registers.
815 */
816 if (phydev->phy_id == 0) {
817 phy_disconnect(phydev);
818 return -ENODEV;
819 }
820 pr_debug("stmmac_init_phy: %s: attached to PHY (UID 0x%x)"
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000821 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700822
823 priv->phydev = phydev;
824
825 return 0;
826}
827
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700828/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000829 * stmmac_display_ring: display ring
830 * @head: pointer to the head of the ring passed.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700831 * @size: size of the ring.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000832 * @extend_desc: to verify if extended descriptors are used.
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000833 * Description: display the control/status and buffer descriptors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700834 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000835static void stmmac_display_ring(void *head, int size, int extend_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700836{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700837 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000838 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
839 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000840
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700841 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000842 u64 x;
843 if (extend_desc) {
844 x = *(u64 *) ep;
845 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000846 i, (unsigned int)virt_to_phys(ep),
847 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000848 ep->basic.des2, ep->basic.des3);
849 ep++;
850 } else {
851 x = *(u64 *) p;
852 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000853 i, (unsigned int)virt_to_phys(p),
854 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000855 p->des2, p->des3);
856 p++;
857 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700858 pr_info("\n");
859 }
860}
861
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000862static void stmmac_display_rings(struct stmmac_priv *priv)
863{
864 unsigned int txsize = priv->dma_tx_size;
865 unsigned int rxsize = priv->dma_rx_size;
866
867 if (priv->extend_desc) {
868 pr_info("Extended RX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000869 stmmac_display_ring((void *)priv->dma_erx, rxsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000870 pr_info("Extended TX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000871 stmmac_display_ring((void *)priv->dma_etx, txsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000872 } else {
873 pr_info("RX descriptor ring:\n");
874 stmmac_display_ring((void *)priv->dma_rx, rxsize, 0);
875 pr_info("TX descriptor ring:\n");
876 stmmac_display_ring((void *)priv->dma_tx, txsize, 0);
877 }
878}
879
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000880static int stmmac_set_bfsize(int mtu, int bufsize)
881{
882 int ret = bufsize;
883
884 if (mtu >= BUF_SIZE_4KiB)
885 ret = BUF_SIZE_8KiB;
886 else if (mtu >= BUF_SIZE_2KiB)
887 ret = BUF_SIZE_4KiB;
888 else if (mtu >= DMA_BUFFER_SIZE)
889 ret = BUF_SIZE_2KiB;
890 else
891 ret = DMA_BUFFER_SIZE;
892
893 return ret;
894}
895
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000896/**
897 * stmmac_clear_descriptors: clear descriptors
898 * @priv: driver private structure
899 * Description: this function is called to clear the tx and rx descriptors
900 * in case of both basic and extended descriptors are used.
901 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000902static void stmmac_clear_descriptors(struct stmmac_priv *priv)
903{
904 int i;
905 unsigned int txsize = priv->dma_tx_size;
906 unsigned int rxsize = priv->dma_rx_size;
907
908 /* Clear the Rx/Tx descriptors */
909 for (i = 0; i < rxsize; i++)
910 if (priv->extend_desc)
911 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
912 priv->use_riwt, priv->mode,
913 (i == rxsize - 1));
914 else
915 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
916 priv->use_riwt, priv->mode,
917 (i == rxsize - 1));
918 for (i = 0; i < txsize; i++)
919 if (priv->extend_desc)
920 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
921 priv->mode,
922 (i == txsize - 1));
923 else
924 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
925 priv->mode,
926 (i == txsize - 1));
927}
928
929static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
930 int i)
931{
932 struct sk_buff *skb;
933
934 skb = __netdev_alloc_skb(priv->dev, priv->dma_buf_sz + NET_IP_ALIGN,
935 GFP_KERNEL);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200936 if (!skb) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000937 pr_err("%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200938 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000939 }
940 skb_reserve(skb, NET_IP_ALIGN);
941 priv->rx_skbuff[i] = skb;
942 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
943 priv->dma_buf_sz,
944 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200945 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
946 pr_err("%s: DMA mapping error\n", __func__);
947 dev_kfree_skb_any(skb);
948 return -EINVAL;
949 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000950
951 p->des2 = priv->rx_skbuff_dma[i];
952
953 if ((priv->mode == STMMAC_RING_MODE) &&
954 (priv->dma_buf_sz == BUF_SIZE_16KiB))
955 priv->hw->ring->init_desc3(p);
956
957 return 0;
958}
959
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200960static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
961{
962 if (priv->rx_skbuff[i]) {
963 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
964 priv->dma_buf_sz, DMA_FROM_DEVICE);
965 dev_kfree_skb_any(priv->rx_skbuff[i]);
966 }
967 priv->rx_skbuff[i] = NULL;
968}
969
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700970/**
971 * init_dma_desc_rings - init the RX/TX descriptor rings
972 * @dev: net device structure
973 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000974 * and allocates the socket buffers. It suppors the chained and ring
975 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700976 */
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200977static int init_dma_desc_rings(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700978{
979 int i;
980 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700981 unsigned int txsize = priv->dma_tx_size;
982 unsigned int rxsize = priv->dma_rx_size;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000983 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200984 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700985
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000986 /* Set the max buffer size according to the DESC mode
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000987 * and the MTU. Note that RING mode allows 16KiB bsize.
988 */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000989 if (priv->mode == STMMAC_RING_MODE)
990 bfsize = priv->hw->ring->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000991
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000992 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000993 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700994
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +0200995 if (netif_msg_probe(priv))
996 pr_debug("%s: txsize %d, rxsize %d, bfsize %d\n", __func__,
997 txsize, rxsize, bfsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700998
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000999 if (priv->extend_desc) {
1000 priv->dma_erx = dma_alloc_coherent(priv->device, rxsize *
1001 sizeof(struct
1002 dma_extended_desc),
1003 &priv->dma_rx_phy,
1004 GFP_KERNEL);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001005 if (!priv->dma_erx)
1006 goto err_dma;
1007
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001008 priv->dma_etx = dma_alloc_coherent(priv->device, txsize *
1009 sizeof(struct
1010 dma_extended_desc),
1011 &priv->dma_tx_phy,
1012 GFP_KERNEL);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001013 if (!priv->dma_etx) {
1014 dma_free_coherent(priv->device, priv->dma_rx_size *
1015 sizeof(struct dma_extended_desc),
1016 priv->dma_erx, priv->dma_rx_phy);
1017 goto err_dma;
1018 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001019 } else {
1020 priv->dma_rx = dma_alloc_coherent(priv->device, rxsize *
1021 sizeof(struct dma_desc),
1022 &priv->dma_rx_phy,
1023 GFP_KERNEL);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001024 if (!priv->dma_rx)
1025 goto err_dma;
1026
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001027 priv->dma_tx = dma_alloc_coherent(priv->device, txsize *
1028 sizeof(struct dma_desc),
1029 &priv->dma_tx_phy,
1030 GFP_KERNEL);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001031 if (!priv->dma_tx) {
1032 dma_free_coherent(priv->device, priv->dma_rx_size *
1033 sizeof(struct dma_desc),
1034 priv->dma_rx, priv->dma_rx_phy);
1035 goto err_dma;
1036 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001037 }
1038
Joe Perchesb2adaca2013-02-03 17:43:58 +00001039 priv->rx_skbuff_dma = kmalloc_array(rxsize, sizeof(dma_addr_t),
1040 GFP_KERNEL);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001041 if (!priv->rx_skbuff_dma)
1042 goto err_rx_skbuff_dma;
1043
Joe Perchesb2adaca2013-02-03 17:43:58 +00001044 priv->rx_skbuff = kmalloc_array(rxsize, sizeof(struct sk_buff *),
1045 GFP_KERNEL);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001046 if (!priv->rx_skbuff)
1047 goto err_rx_skbuff;
1048
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001049 priv->tx_skbuff_dma = kmalloc_array(txsize, sizeof(dma_addr_t),
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001050 GFP_KERNEL);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001051 if (!priv->tx_skbuff_dma)
1052 goto err_tx_skbuff_dma;
1053
Joe Perchesb2adaca2013-02-03 17:43:58 +00001054 priv->tx_skbuff = kmalloc_array(txsize, sizeof(struct sk_buff *),
1055 GFP_KERNEL);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001056 if (!priv->tx_skbuff)
1057 goto err_tx_skbuff;
1058
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001059 if (netif_msg_probe(priv)) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001060 pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
1061 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001062
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001063 /* RX INITIALIZATION */
1064 pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
1065 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001066 for (i = 0; i < rxsize; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001067 struct dma_desc *p;
1068 if (priv->extend_desc)
1069 p = &((priv->dma_erx + i)->basic);
1070 else
1071 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001072
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001073 ret = stmmac_init_rx_buffers(priv, p, i);
1074 if (ret)
1075 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001076
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001077 if (netif_msg_probe(priv))
1078 pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
1079 priv->rx_skbuff[i]->data,
1080 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001081 }
1082 priv->cur_rx = 0;
1083 priv->dirty_rx = (unsigned int)(i - rxsize);
1084 priv->dma_buf_sz = bfsize;
1085 buf_sz = bfsize;
1086
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001087 /* Setup the chained descriptor addresses */
1088 if (priv->mode == STMMAC_CHAIN_MODE) {
1089 if (priv->extend_desc) {
1090 priv->hw->chain->init(priv->dma_erx, priv->dma_rx_phy,
1091 rxsize, 1);
1092 priv->hw->chain->init(priv->dma_etx, priv->dma_tx_phy,
1093 txsize, 1);
1094 } else {
1095 priv->hw->chain->init(priv->dma_rx, priv->dma_rx_phy,
1096 rxsize, 0);
1097 priv->hw->chain->init(priv->dma_tx, priv->dma_tx_phy,
1098 txsize, 0);
1099 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001100 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001101
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001102 /* TX INITIALIZATION */
1103 for (i = 0; i < txsize; i++) {
1104 struct dma_desc *p;
1105 if (priv->extend_desc)
1106 p = &((priv->dma_etx + i)->basic);
1107 else
1108 p = priv->dma_tx + i;
1109 p->des2 = 0;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001110 priv->tx_skbuff_dma[i] = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001111 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001112 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001113
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001114 priv->dirty_tx = 0;
1115 priv->cur_tx = 0;
1116
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001117 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001118
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001119 if (netif_msg_hw(priv))
1120 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001121
1122 return 0;
1123err_init_rx_buffers:
1124 while (--i >= 0)
1125 stmmac_free_rx_buffers(priv, i);
1126 kfree(priv->tx_skbuff);
1127err_tx_skbuff:
1128 kfree(priv->tx_skbuff_dma);
1129err_tx_skbuff_dma:
1130 kfree(priv->rx_skbuff);
1131err_rx_skbuff:
1132 kfree(priv->rx_skbuff_dma);
1133err_rx_skbuff_dma:
1134 if (priv->extend_desc) {
1135 dma_free_coherent(priv->device, priv->dma_tx_size *
1136 sizeof(struct dma_extended_desc),
1137 priv->dma_etx, priv->dma_tx_phy);
1138 dma_free_coherent(priv->device, priv->dma_rx_size *
1139 sizeof(struct dma_extended_desc),
1140 priv->dma_erx, priv->dma_rx_phy);
1141 } else {
1142 dma_free_coherent(priv->device,
1143 priv->dma_tx_size * sizeof(struct dma_desc),
1144 priv->dma_tx, priv->dma_tx_phy);
1145 dma_free_coherent(priv->device,
1146 priv->dma_rx_size * sizeof(struct dma_desc),
1147 priv->dma_rx, priv->dma_rx_phy);
1148 }
1149err_dma:
1150 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001151}
1152
1153static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1154{
1155 int i;
1156
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001157 for (i = 0; i < priv->dma_rx_size; i++)
1158 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001159}
1160
1161static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1162{
1163 int i;
1164
1165 for (i = 0; i < priv->dma_tx_size; i++) {
1166 if (priv->tx_skbuff[i] != NULL) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001167 struct dma_desc *p;
1168 if (priv->extend_desc)
1169 p = &((priv->dma_etx + i)->basic);
1170 else
1171 p = priv->dma_tx + i;
1172
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001173 if (priv->tx_skbuff_dma[i])
1174 dma_unmap_single(priv->device,
1175 priv->tx_skbuff_dma[i],
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001176 priv->hw->desc->get_tx_len(p),
1177 DMA_TO_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001178 dev_kfree_skb_any(priv->tx_skbuff[i]);
1179 priv->tx_skbuff[i] = NULL;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001180 priv->tx_skbuff_dma[i] = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001181 }
1182 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001183}
1184
1185static void free_dma_desc_resources(struct stmmac_priv *priv)
1186{
1187 /* Release the DMA TX/RX socket buffers */
1188 dma_free_rx_skbufs(priv);
1189 dma_free_tx_skbufs(priv);
1190
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001191 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001192 if (!priv->extend_desc) {
1193 dma_free_coherent(priv->device,
1194 priv->dma_tx_size * sizeof(struct dma_desc),
1195 priv->dma_tx, priv->dma_tx_phy);
1196 dma_free_coherent(priv->device,
1197 priv->dma_rx_size * sizeof(struct dma_desc),
1198 priv->dma_rx, priv->dma_rx_phy);
1199 } else {
1200 dma_free_coherent(priv->device, priv->dma_tx_size *
1201 sizeof(struct dma_extended_desc),
1202 priv->dma_etx, priv->dma_tx_phy);
1203 dma_free_coherent(priv->device, priv->dma_rx_size *
1204 sizeof(struct dma_extended_desc),
1205 priv->dma_erx, priv->dma_rx_phy);
1206 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001207 kfree(priv->rx_skbuff_dma);
1208 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001209 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001210 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001211}
1212
1213/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001214 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001215 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001216 * Description: it sets the DMA operation mode: tx/rx DMA thresholds
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001217 * or Store-And-Forward capability.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001218 */
1219static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1220{
Sonic Zhange2a240c2013-08-28 18:55:39 +08001221 if (priv->plat->force_thresh_dma_mode)
1222 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc);
1223 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001224 /*
1225 * In case of GMAC, SF mode can be enabled
1226 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001227 * 1) TX COE if actually supported
1228 * 2) There is no bugged Jumbo frame support
1229 * that needs to not insert csum in the TDES.
1230 */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001231 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE);
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001232 tc = SF_DMA_MODE;
1233 } else
1234 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001235}
1236
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001237/**
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001238 * stmmac_tx_clean:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001239 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001240 * Description: it reclaims resources after transmission completes.
1241 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001242static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001243{
1244 unsigned int txsize = priv->dma_tx_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001245
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001246 spin_lock(&priv->tx_lock);
1247
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001248 priv->xstats.tx_clean++;
1249
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001250 while (priv->dirty_tx != priv->cur_tx) {
1251 int last;
1252 unsigned int entry = priv->dirty_tx % txsize;
1253 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001254 struct dma_desc *p;
1255
1256 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001257 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001258 else
1259 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001260
1261 /* Check if the descriptor is owned by the DMA. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001262 if (priv->hw->desc->get_tx_owner(p))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001263 break;
1264
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001265 /* Verify tx error by looking at the last segment. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001266 last = priv->hw->desc->get_tx_ls(p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001267 if (likely(last)) {
1268 int tx_error =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001269 priv->hw->desc->tx_status(&priv->dev->stats,
1270 &priv->xstats, p,
1271 priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001272 if (likely(tx_error == 0)) {
1273 priv->dev->stats.tx_packets++;
1274 priv->xstats.tx_pkt_n++;
1275 } else
1276 priv->dev->stats.tx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001277
1278 stmmac_get_tx_hwtstamp(priv, entry, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001279 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001280 if (netif_msg_tx_done(priv))
1281 pr_debug("%s: curr %d, dirty %d\n", __func__,
1282 priv->cur_tx, priv->dirty_tx);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001283
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001284 if (likely(priv->tx_skbuff_dma[entry])) {
1285 dma_unmap_single(priv->device,
1286 priv->tx_skbuff_dma[entry],
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001287 priv->hw->desc->get_tx_len(p),
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001288 DMA_TO_DEVICE);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001289 priv->tx_skbuff_dma[entry] = 0;
1290 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001291 priv->hw->ring->clean_desc3(priv, p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001292
1293 if (likely(skb != NULL)) {
Eric Dumazetacb600d2012-10-05 06:23:55 +00001294 dev_kfree_skb(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001295 priv->tx_skbuff[entry] = NULL;
1296 }
1297
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001298 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001299
Giuseppe CAVALLARO13497f52012-06-04 06:36:22 +00001300 priv->dirty_tx++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001301 }
1302 if (unlikely(netif_queue_stopped(priv->dev) &&
1303 stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv))) {
1304 netif_tx_lock(priv->dev);
1305 if (netif_queue_stopped(priv->dev) &&
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001306 stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001307 if (netif_msg_tx_done(priv))
1308 pr_debug("%s: restart transmit\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001309 netif_wake_queue(priv->dev);
1310 }
1311 netif_tx_unlock(priv->dev);
1312 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001313
1314 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1315 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001316 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001317 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001318 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001319}
1320
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001321static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001322{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001323 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001324}
1325
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001326static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001327{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001328 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001329}
1330
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001331/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001332 * stmmac_tx_err: irq tx error mng function
1333 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001334 * Description: it cleans the descriptors and restarts the transmission
1335 * in case of errors.
1336 */
1337static void stmmac_tx_err(struct stmmac_priv *priv)
1338{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001339 int i;
1340 int txsize = priv->dma_tx_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001341 netif_stop_queue(priv->dev);
1342
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001343 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001344 dma_free_tx_skbufs(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001345 for (i = 0; i < txsize; i++)
1346 if (priv->extend_desc)
1347 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1348 priv->mode,
1349 (i == txsize - 1));
1350 else
1351 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1352 priv->mode,
1353 (i == txsize - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001354 priv->dirty_tx = 0;
1355 priv->cur_tx = 0;
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001356 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001357
1358 priv->dev->stats.tx_errors++;
1359 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001360}
1361
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001362/**
1363 * stmmac_dma_interrupt: DMA ISR
1364 * @priv: driver private structure
1365 * Description: this is the DMA ISR. It is called by the main ISR.
1366 * It calls the dwmac dma routine to understand which type of interrupt
1367 * happened. In case of there is a Normal interrupt and either TX or RX
1368 * interrupt happened so the NAPI is scheduled.
1369 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001370static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001371{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001372 int status;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001373
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001374 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001375 if (likely((status & handle_rx)) || (status & handle_tx)) {
1376 if (likely(napi_schedule_prep(&priv->napi))) {
1377 stmmac_disable_dma_irq(priv);
1378 __napi_schedule(&priv->napi);
1379 }
1380 }
1381 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001382 /* Try to bump up the dma threshold on this failure */
1383 if (unlikely(tc != SF_DMA_MODE) && (tc <= 256)) {
1384 tc += 64;
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001385 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001386 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001387 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001388 } else if (unlikely(status == tx_hard_error))
1389 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001390}
1391
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001392/**
1393 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1394 * @priv: driver private structure
1395 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1396 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001397static void stmmac_mmc_setup(struct stmmac_priv *priv)
1398{
1399 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001400 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001401
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001402 dwmac_mmc_intr_all_mask(priv->ioaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001403
1404 if (priv->dma_cap.rmon) {
1405 dwmac_mmc_ctrl(priv->ioaddr, mode);
1406 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1407 } else
Stefan Roeseaae54cf2012-01-10 01:47:51 +00001408 pr_info(" No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001409}
1410
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001411static u32 stmmac_get_synopsys_id(struct stmmac_priv *priv)
1412{
1413 u32 hwid = priv->hw->synopsys_uid;
1414
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001415 /* Check Synopsys Id (not available on old chips) */
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001416 if (likely(hwid)) {
1417 u32 uid = ((hwid & 0x0000ff00) >> 8);
1418 u32 synid = (hwid & 0x000000ff);
1419
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001420 pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n",
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001421 uid, synid);
1422
1423 return synid;
1424 }
1425 return 0;
1426}
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001427
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001428/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001429 * stmmac_selec_desc_mode: to select among: normal/alternate/extend descriptors
1430 * @priv: driver private structure
1431 * Description: select the Enhanced/Alternate or Normal descriptors.
1432 * In case of Enhanced/Alternate, it looks at the extended descriptors are
1433 * supported by the HW cap. register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001434 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001435static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1436{
1437 if (priv->plat->enh_desc) {
1438 pr_info(" Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001439
1440 /* GMAC older than 3.50 has no extended descriptors */
1441 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
1442 pr_info("\tEnabled extended descriptors\n");
1443 priv->extend_desc = 1;
1444 } else
1445 pr_warn("Extended descriptors not supported\n");
1446
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001447 priv->hw->desc = &enh_desc_ops;
1448 } else {
1449 pr_info(" Normal descriptors\n");
1450 priv->hw->desc = &ndesc_ops;
1451 }
1452}
1453
1454/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001455 * stmmac_get_hw_features: get MAC capabilities from the HW cap. register.
1456 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001457 * Description:
1458 * new GMAC chip generations have a new register to indicate the
1459 * presence of the optional feature/functions.
1460 * This can be also used to override the value passed through the
1461 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001462 */
1463static int stmmac_get_hw_features(struct stmmac_priv *priv)
1464{
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001465 u32 hw_cap = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001466
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001467 if (priv->hw->dma->get_hw_feature) {
1468 hw_cap = priv->hw->dma->get_hw_feature(priv->ioaddr);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001469
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001470 priv->dma_cap.mbps_10_100 = (hw_cap & DMA_HW_FEAT_MIISEL);
1471 priv->dma_cap.mbps_1000 = (hw_cap & DMA_HW_FEAT_GMIISEL) >> 1;
1472 priv->dma_cap.half_duplex = (hw_cap & DMA_HW_FEAT_HDSEL) >> 2;
1473 priv->dma_cap.hash_filter = (hw_cap & DMA_HW_FEAT_HASHSEL) >> 4;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001474 priv->dma_cap.multi_addr = (hw_cap & DMA_HW_FEAT_ADDMAC) >> 5;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001475 priv->dma_cap.pcs = (hw_cap & DMA_HW_FEAT_PCSSEL) >> 6;
1476 priv->dma_cap.sma_mdio = (hw_cap & DMA_HW_FEAT_SMASEL) >> 8;
1477 priv->dma_cap.pmt_remote_wake_up =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001478 (hw_cap & DMA_HW_FEAT_RWKSEL) >> 9;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001479 priv->dma_cap.pmt_magic_frame =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001480 (hw_cap & DMA_HW_FEAT_MGKSEL) >> 10;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001481 /* MMC */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001482 priv->dma_cap.rmon = (hw_cap & DMA_HW_FEAT_MMCSEL) >> 11;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001483 /* IEEE 1588-2002 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001484 priv->dma_cap.time_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001485 (hw_cap & DMA_HW_FEAT_TSVER1SEL) >> 12;
1486 /* IEEE 1588-2008 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001487 priv->dma_cap.atime_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001488 (hw_cap & DMA_HW_FEAT_TSVER2SEL) >> 13;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001489 /* 802.3az - Energy-Efficient Ethernet (EEE) */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001490 priv->dma_cap.eee = (hw_cap & DMA_HW_FEAT_EEESEL) >> 14;
1491 priv->dma_cap.av = (hw_cap & DMA_HW_FEAT_AVSEL) >> 15;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001492 /* TX and RX csum */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001493 priv->dma_cap.tx_coe = (hw_cap & DMA_HW_FEAT_TXCOESEL) >> 16;
1494 priv->dma_cap.rx_coe_type1 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001495 (hw_cap & DMA_HW_FEAT_RXTYP1COE) >> 17;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001496 priv->dma_cap.rx_coe_type2 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001497 (hw_cap & DMA_HW_FEAT_RXTYP2COE) >> 18;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001498 priv->dma_cap.rxfifo_over_2048 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001499 (hw_cap & DMA_HW_FEAT_RXFIFOSIZE) >> 19;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001500 /* TX and RX number of channels */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001501 priv->dma_cap.number_rx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001502 (hw_cap & DMA_HW_FEAT_RXCHCNT) >> 20;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001503 priv->dma_cap.number_tx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001504 (hw_cap & DMA_HW_FEAT_TXCHCNT) >> 22;
1505 /* Alternate (enhanced) DESC mode */
1506 priv->dma_cap.enh_desc = (hw_cap & DMA_HW_FEAT_ENHDESSEL) >> 24;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001507 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001508
1509 return hw_cap;
1510}
1511
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001512/**
1513 * stmmac_check_ether_addr: check if the MAC addr is valid
1514 * @priv: driver private structure
1515 * Description:
1516 * it is to verify if the MAC address is valid, in case of failures it
1517 * generates a random MAC address
1518 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001519static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1520{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001521 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
1522 priv->hw->mac->get_umac_addr((void __iomem *)
1523 priv->dev->base_addr,
1524 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001525 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001526 eth_hw_addr_random(priv->dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001527 }
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001528 pr_warn("%s: device MAC address %pM\n", priv->dev->name,
1529 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001530}
1531
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001532/**
1533 * stmmac_init_dma_engine: DMA init.
1534 * @priv: driver private structure
1535 * Description:
1536 * It inits the DMA invoking the specific MAC/GMAC callback.
1537 * Some DMA parameters can be passed from the platform;
1538 * in case of these are not passed a default is kept for the MAC or GMAC.
1539 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001540static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1541{
1542 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, burst_len = 0;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001543 int mixed_burst = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001544 int atds = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001545
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001546 if (priv->plat->dma_cfg) {
1547 pbl = priv->plat->dma_cfg->pbl;
1548 fixed_burst = priv->plat->dma_cfg->fixed_burst;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001549 mixed_burst = priv->plat->dma_cfg->mixed_burst;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001550 burst_len = priv->plat->dma_cfg->burst_len;
1551 }
1552
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001553 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1554 atds = 1;
1555
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001556 return priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001557 burst_len, priv->dma_tx_phy,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001558 priv->dma_rx_phy, atds);
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001559}
1560
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001561/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001562 * stmmac_tx_timer: mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001563 * @data: data pointer
1564 * Description:
1565 * This is the timer handler to directly invoke the stmmac_tx_clean.
1566 */
1567static void stmmac_tx_timer(unsigned long data)
1568{
1569 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1570
1571 stmmac_tx_clean(priv);
1572}
1573
1574/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001575 * stmmac_init_tx_coalesce: init tx mitigation options.
1576 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001577 * Description:
1578 * This inits the transmit coalesce parameters: i.e. timer rate,
1579 * timer handler and default threshold used for enabling the
1580 * interrupt on completion bit.
1581 */
1582static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1583{
1584 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1585 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1586 init_timer(&priv->txtimer);
1587 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1588 priv->txtimer.data = (unsigned long)priv;
1589 priv->txtimer.function = stmmac_tx_timer;
1590 add_timer(&priv->txtimer);
1591}
1592
1593/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001594 * stmmac_open - open entry point of the driver
1595 * @dev : pointer to the device structure.
1596 * Description:
1597 * This function is the open entry point of the driver.
1598 * Return value:
1599 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1600 * file on failure.
1601 */
1602static int stmmac_open(struct net_device *dev)
1603{
1604 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001605 int ret;
1606
Stefan Roesea6308442012-09-21 01:06:29 +00001607 clk_prepare_enable(priv->stmmac_clk);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001608
1609 stmmac_check_ether_addr(priv);
1610
Byungho An4d8f0822013-04-07 17:56:16 +00001611 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
1612 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001613 ret = stmmac_init_phy(dev);
1614 if (ret) {
1615 pr_err("%s: Cannot attach to PHY (error: %d)\n",
1616 __func__, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001617 goto phy_error;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001618 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001619 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001620
1621 /* Create and initialize the TX/RX descriptors chains. */
1622 priv->dma_tx_size = STMMAC_ALIGN(dma_txsize);
1623 priv->dma_rx_size = STMMAC_ALIGN(dma_rxsize);
1624 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001625
1626 ret = init_dma_desc_rings(dev);
1627 if (ret < 0) {
1628 pr_err("%s: DMA descriptors initialization failed\n", __func__);
1629 goto dma_desc_error;
1630 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001631
1632 /* DMA initialization and SW reset */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001633 ret = stmmac_init_dma_engine(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001634 if (ret < 0) {
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001635 pr_err("%s: DMA engine initialization failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001636 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001637 }
1638
1639 /* Copy the MAC addr into the HW */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001640 priv->hw->mac->set_umac_addr(priv->ioaddr, dev->dev_addr, 0);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001641
Giuseppe CAVALLAROca5f12c2010-01-06 23:07:15 +00001642 /* If required, perform hw setup of the bus. */
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +00001643 if (priv->plat->bus_setup)
1644 priv->plat->bus_setup(priv->ioaddr);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001645
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001646 /* Initialize the MAC Core */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001647 priv->hw->mac->core_init(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001648
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001649 /* Request the IRQ lines */
1650 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001651 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001652 if (unlikely(ret < 0)) {
1653 pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
1654 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001655 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001656 }
1657
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001658 /* Request the Wake IRQ in case of another line is used for WoL */
1659 if (priv->wol_irq != dev->irq) {
1660 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1661 IRQF_SHARED, dev->name, dev);
1662 if (unlikely(ret < 0)) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001663 pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1664 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001665 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001666 }
1667 }
1668
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001669 /* Request the IRQ lines */
1670 if (priv->lpi_irq != -ENXIO) {
1671 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1672 dev->name, dev);
1673 if (unlikely(ret < 0)) {
1674 pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1675 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001676 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001677 }
1678 }
1679
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001680 /* Enable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001681 stmmac_set_mac(priv->ioaddr, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001682
1683 /* Set the HW DMA mode and the COE */
1684 stmmac_dma_operation_mode(priv);
1685
1686 /* Extra statistics */
1687 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1688 priv->xstats.threshold = tc;
1689
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001690 stmmac_mmc_setup(priv);
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001691
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001692 ret = stmmac_init_ptp(priv);
1693 if (ret)
1694 pr_warn("%s: failed PTP initialisation\n", __func__);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001695
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001696#ifdef CONFIG_STMMAC_DEBUG_FS
1697 ret = stmmac_init_fs(dev);
1698 if (ret < 0)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001699 pr_warn("%s: failed debugFS registration\n", __func__);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001700#endif
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001701 /* Start the ball rolling... */
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001702 pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001703 priv->hw->dma->start_tx(priv->ioaddr);
1704 priv->hw->dma->start_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001705
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001706 /* Dump DMA/MAC registers */
1707 if (netif_msg_hw(priv)) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001708 priv->hw->mac->dump_regs(priv->ioaddr);
1709 priv->hw->dma->dump_regs(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001710 }
1711
1712 if (priv->phydev)
1713 phy_start(priv->phydev);
1714
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001715 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001716
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001717 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001718
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001719 stmmac_init_tx_coalesce(priv);
1720
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00001721 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1722 priv->rx_riwt = MAX_DMA_RIWT;
1723 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1724 }
1725
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001726 if (priv->pcs && priv->hw->mac->ctrl_ane)
1727 priv->hw->mac->ctrl_ane(priv->ioaddr, 0);
1728
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001729 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001730 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001731
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001732 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001733
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001734lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001735 if (priv->wol_irq != dev->irq)
1736 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001737wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001738 free_irq(dev->irq, dev);
1739
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001740init_error:
1741 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001742dma_desc_error:
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001743 if (priv->phydev)
1744 phy_disconnect(priv->phydev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001745phy_error:
Stefan Roesea6308442012-09-21 01:06:29 +00001746 clk_disable_unprepare(priv->stmmac_clk);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001747
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001748 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001749}
1750
1751/**
1752 * stmmac_release - close entry point of the driver
1753 * @dev : device pointer.
1754 * Description:
1755 * This is the stop entry point of the driver.
1756 */
1757static int stmmac_release(struct net_device *dev)
1758{
1759 struct stmmac_priv *priv = netdev_priv(dev);
1760
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001761 if (priv->eee_enabled)
1762 del_timer_sync(&priv->eee_ctrl_timer);
1763
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001764 /* Stop and disconnect the PHY */
1765 if (priv->phydev) {
1766 phy_stop(priv->phydev);
1767 phy_disconnect(priv->phydev);
1768 priv->phydev = NULL;
1769 }
1770
1771 netif_stop_queue(dev);
1772
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001773 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001774
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001775 del_timer_sync(&priv->txtimer);
1776
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001777 /* Free the IRQ lines */
1778 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001779 if (priv->wol_irq != dev->irq)
1780 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001781 if (priv->lpi_irq != -ENXIO)
1782 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001783
1784 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001785 priv->hw->dma->stop_tx(priv->ioaddr);
1786 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001787
1788 /* Release and free the Rx/Tx resources */
1789 free_dma_desc_resources(priv);
1790
avisconti19449bf2010-10-25 18:58:14 +00001791 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001792 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001793
1794 netif_carrier_off(dev);
1795
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001796#ifdef CONFIG_STMMAC_DEBUG_FS
1797 stmmac_exit_fs();
1798#endif
Stefan Roesea6308442012-09-21 01:06:29 +00001799 clk_disable_unprepare(priv->stmmac_clk);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001800
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001801 stmmac_release_ptp(priv);
1802
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001803 return 0;
1804}
1805
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001806/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001807 * stmmac_xmit: Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001808 * @skb : the socket buffer
1809 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001810 * Description : this is the tx entry point of the driver.
1811 * It programs the chain or the ring and supports oversized frames
1812 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001813 */
1814static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
1815{
1816 struct stmmac_priv *priv = netdev_priv(dev);
1817 unsigned int txsize = priv->dma_tx_size;
1818 unsigned int entry;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001819 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001820 int nfrags = skb_shinfo(skb)->nr_frags;
1821 struct dma_desc *desc, *first;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001822 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001823
1824 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
1825 if (!netif_queue_stopped(dev)) {
1826 netif_stop_queue(dev);
1827 /* This is a hard error, log it. */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001828 pr_err("%s: Tx Ring full when queue awake\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001829 }
1830 return NETDEV_TX_BUSY;
1831 }
1832
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001833 spin_lock(&priv->tx_lock);
1834
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001835 if (priv->tx_path_in_lpi_mode)
1836 stmmac_disable_eee_mode(priv);
1837
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001838 entry = priv->cur_tx % txsize;
1839
Michał Mirosław5e982f32011-04-09 02:46:55 +00001840 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001841
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001842 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001843 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001844 else
1845 desc = priv->dma_tx + entry;
1846
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001847 first = desc;
1848
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001849 priv->tx_skbuff[entry] = skb;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001850
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001851 /* To program the descriptors according to the size of the frame */
1852 if (priv->mode == STMMAC_RING_MODE) {
1853 is_jumbo = priv->hw->ring->is_jumbo_frm(skb->len,
1854 priv->plat->enh_desc);
1855 if (unlikely(is_jumbo))
1856 entry = priv->hw->ring->jumbo_frm(priv, skb,
1857 csum_insertion);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001858 } else {
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001859 is_jumbo = priv->hw->chain->is_jumbo_frm(skb->len,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001860 priv->plat->enh_desc);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001861 if (unlikely(is_jumbo))
1862 entry = priv->hw->chain->jumbo_frm(priv, skb,
1863 csum_insertion);
1864 }
1865 if (likely(!is_jumbo)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001866 desc->des2 = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001867 nopaged_len, DMA_TO_DEVICE);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001868 priv->tx_skbuff_dma[entry] = desc->des2;
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001869 priv->hw->desc->prepare_tx_desc(desc, 1, nopaged_len,
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001870 csum_insertion, priv->mode);
1871 } else
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001872 desc = first;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001873
1874 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00001875 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1876 int len = skb_frag_size(frag);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001877
1878 entry = (++priv->cur_tx) % txsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001879 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001880 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001881 else
1882 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001883
Ian Campbellf7223802011-09-21 21:53:20 +00001884 desc->des2 = skb_frag_dma_map(priv->device, frag, 0, len,
1885 DMA_TO_DEVICE);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001886 priv->tx_skbuff_dma[entry] = desc->des2;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001887 priv->tx_skbuff[entry] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001888 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
1889 priv->mode);
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00001890 wmb();
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001891 priv->hw->desc->set_tx_owner(desc);
Deepak Sikri8e839892012-07-08 21:14:45 +00001892 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001893 }
1894
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001895 /* Finalize the latest segment. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001896 priv->hw->desc->close_tx_desc(desc);
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +00001897
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00001898 wmb();
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001899 /* According to the coalesce parameter the IC bit for the latest
1900 * segment could be reset and the timer re-started to invoke the
1901 * stmmac_tx function. This approach takes care about the fragments.
1902 */
1903 priv->tx_count_frames += nfrags + 1;
1904 if (priv->tx_coal_frames > priv->tx_count_frames) {
1905 priv->hw->desc->clear_tx_ic(desc);
1906 priv->xstats.tx_reset_ic_bit++;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001907 mod_timer(&priv->txtimer,
1908 STMMAC_COAL_TIMER(priv->tx_coal_timer));
1909 } else
1910 priv->tx_count_frames = 0;
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00001911
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001912 /* To avoid raise condition */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001913 priv->hw->desc->set_tx_owner(first);
Deepak Sikri8e839892012-07-08 21:14:45 +00001914 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001915
1916 priv->cur_tx++;
1917
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001918 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001919 pr_debug("%s: curr %d dirty=%d entry=%d, first=%p, nfrags=%d",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001920 __func__, (priv->cur_tx % txsize),
1921 (priv->dirty_tx % txsize), entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001922
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001923 if (priv->extend_desc)
1924 stmmac_display_ring((void *)priv->dma_etx, txsize, 1);
1925 else
1926 stmmac_display_ring((void *)priv->dma_tx, txsize, 0);
1927
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001928 pr_debug(">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001929 print_pkt(skb->data, skb->len);
1930 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001931 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001932 if (netif_msg_hw(priv))
1933 pr_debug("%s: stop transmitted packets\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001934 netif_stop_queue(dev);
1935 }
1936
1937 dev->stats.tx_bytes += skb->len;
1938
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001939 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
1940 priv->hwts_tx_en)) {
1941 /* declare that device is doing timestamping */
1942 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1943 priv->hw->desc->enable_tx_timestamp(first);
1944 }
1945
1946 if (!priv->hwts_tx_en)
1947 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00001948
Richard Cochran52f64fa2011-06-19 03:31:43 +00001949 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
1950
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001951 spin_unlock(&priv->tx_lock);
1952
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001953 return NETDEV_TX_OK;
1954}
1955
Vince Bridgersb9381982014-01-14 13:42:05 -06001956static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
1957{
1958 struct ethhdr *ehdr;
1959 u16 vlanid;
1960
1961 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
1962 NETIF_F_HW_VLAN_CTAG_RX &&
1963 !__vlan_get_tag(skb, &vlanid)) {
1964 /* pop the vlan tag */
1965 ehdr = (struct ethhdr *)skb->data;
1966 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
1967 skb_pull(skb, VLAN_HLEN);
1968 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
1969 }
1970}
1971
1972
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001973/**
1974 * stmmac_rx_refill: refill used skb preallocated buffers
1975 * @priv: driver private structure
1976 * Description : this is to reallocate the skb for the reception process
1977 * that is based on zero-copy.
1978 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001979static inline void stmmac_rx_refill(struct stmmac_priv *priv)
1980{
1981 unsigned int rxsize = priv->dma_rx_size;
1982 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001983
1984 for (; priv->cur_rx - priv->dirty_rx > 0; priv->dirty_rx++) {
1985 unsigned int entry = priv->dirty_rx % rxsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001986 struct dma_desc *p;
1987
1988 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001989 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001990 else
1991 p = priv->dma_rx + entry;
1992
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001993 if (likely(priv->rx_skbuff[entry] == NULL)) {
1994 struct sk_buff *skb;
1995
Eric Dumazetacb600d2012-10-05 06:23:55 +00001996 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001997
1998 if (unlikely(skb == NULL))
1999 break;
2000
2001 priv->rx_skbuff[entry] = skb;
2002 priv->rx_skbuff_dma[entry] =
2003 dma_map_single(priv->device, skb->data, bfsize,
2004 DMA_FROM_DEVICE);
2005
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002006 p->des2 = priv->rx_skbuff_dma[entry];
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002007
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002008 priv->hw->ring->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002009
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002010 if (netif_msg_rx_status(priv))
2011 pr_debug("\trefill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002012 }
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002013 wmb();
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002014 priv->hw->desc->set_rx_owner(p);
Deepak Sikri8e839892012-07-08 21:14:45 +00002015 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002016 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002017}
2018
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002019/**
2020 * stmmac_rx_refill: refill used skb preallocated buffers
2021 * @priv: driver private structure
2022 * @limit: napi bugget.
2023 * Description : this the function called by the napi poll method.
2024 * It gets all the frames inside the ring.
2025 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002026static int stmmac_rx(struct stmmac_priv *priv, int limit)
2027{
2028 unsigned int rxsize = priv->dma_rx_size;
2029 unsigned int entry = priv->cur_rx % rxsize;
2030 unsigned int next_entry;
2031 unsigned int count = 0;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002032 int coe = priv->plat->rx_coe;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002033
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002034 if (netif_msg_rx_status(priv)) {
2035 pr_debug("%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002036 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002037 stmmac_display_ring((void *)priv->dma_erx, rxsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002038 else
2039 stmmac_display_ring((void *)priv->dma_rx, rxsize, 0);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002040 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002041 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002042 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002043 struct dma_desc *p;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002044
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002045 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002046 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002047 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002048 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002049
2050 if (priv->hw->desc->get_rx_owner(p))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002051 break;
2052
2053 count++;
2054
2055 next_entry = (++priv->cur_rx) % rxsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002056 if (priv->extend_desc)
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002057 prefetch(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002058 else
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002059 prefetch(priv->dma_rx + next_entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002060
2061 /* read the status of the incoming frame */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002062 status = priv->hw->desc->rx_status(&priv->dev->stats,
2063 &priv->xstats, p);
2064 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2065 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2066 &priv->xstats,
2067 priv->dma_erx +
2068 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002069 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002070 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002071 if (priv->hwts_rx_en && !priv->extend_desc) {
2072 /* DESC2 & DESC3 will be overwitten by device
2073 * with timestamp value, hence reinitialize
2074 * them in stmmac_rx_refill() function so that
2075 * device can reuse it.
2076 */
2077 priv->rx_skbuff[entry] = NULL;
2078 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002079 priv->rx_skbuff_dma[entry],
2080 priv->dma_buf_sz,
2081 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002082 }
2083 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002084 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002085 int frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002086
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002087 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2088
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002089 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002090 * Type frames (LLC/LLC-SNAP)
2091 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002092 if (unlikely(status != llc_snap))
2093 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002094
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002095 if (netif_msg_rx_status(priv)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002096 pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002097 p, entry, p->des2);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002098 if (frame_len > ETH_FRAME_LEN)
2099 pr_debug("\tframe size %d, COE: %d\n",
2100 frame_len, status);
2101 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002102 skb = priv->rx_skbuff[entry];
2103 if (unlikely(!skb)) {
2104 pr_err("%s: Inconsistent Rx descriptor chain\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002105 priv->dev->name);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002106 priv->dev->stats.rx_dropped++;
2107 break;
2108 }
2109 prefetch(skb->data - NET_IP_ALIGN);
2110 priv->rx_skbuff[entry] = NULL;
2111
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002112 stmmac_get_rx_hwtstamp(priv, entry, skb);
2113
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002114 skb_put(skb, frame_len);
2115 dma_unmap_single(priv->device,
2116 priv->rx_skbuff_dma[entry],
2117 priv->dma_buf_sz, DMA_FROM_DEVICE);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002118
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002119 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002120 pr_debug("frame received (%dbytes)", frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002121 print_pkt(skb->data, frame_len);
2122 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002123
Vince Bridgersb9381982014-01-14 13:42:05 -06002124 stmmac_rx_vlan(priv->dev, skb);
2125
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002126 skb->protocol = eth_type_trans(skb, priv->dev);
2127
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002128 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002129 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002130 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002131 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002132
2133 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002134
2135 priv->dev->stats.rx_packets++;
2136 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002137 }
2138 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002139 }
2140
2141 stmmac_rx_refill(priv);
2142
2143 priv->xstats.rx_pkt_n += count;
2144
2145 return count;
2146}
2147
2148/**
2149 * stmmac_poll - stmmac poll method (NAPI)
2150 * @napi : pointer to the napi structure.
2151 * @budget : maximum number of packets that the current CPU can receive from
2152 * all interfaces.
2153 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002154 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002155 */
2156static int stmmac_poll(struct napi_struct *napi, int budget)
2157{
2158 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2159 int work_done = 0;
2160
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002161 priv->xstats.napi_poll++;
2162 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002163
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002164 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002165 if (work_done < budget) {
2166 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002167 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002168 }
2169 return work_done;
2170}
2171
2172/**
2173 * stmmac_tx_timeout
2174 * @dev : Pointer to net device structure
2175 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002176 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002177 * netdev structure and arrange for the device to be reset to a sane state
2178 * in order to transmit a new packet.
2179 */
2180static void stmmac_tx_timeout(struct net_device *dev)
2181{
2182 struct stmmac_priv *priv = netdev_priv(dev);
2183
2184 /* Clear Tx resources and restart transmitting again */
2185 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002186}
2187
2188/* Configuration changes (passed on by ifconfig) */
2189static int stmmac_config(struct net_device *dev, struct ifmap *map)
2190{
2191 if (dev->flags & IFF_UP) /* can't act on a running interface */
2192 return -EBUSY;
2193
2194 /* Don't allow changing the I/O address */
2195 if (map->base_addr != dev->base_addr) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002196 pr_warn("%s: can't change I/O address\n", dev->name);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002197 return -EOPNOTSUPP;
2198 }
2199
2200 /* Don't allow changing the IRQ */
2201 if (map->irq != dev->irq) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002202 pr_warn("%s: not change IRQ number %d\n", dev->name, dev->irq);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002203 return -EOPNOTSUPP;
2204 }
2205
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002206 return 0;
2207}
2208
2209/**
Jiri Pirko01789342011-08-16 06:29:00 +00002210 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002211 * @dev : pointer to the device structure
2212 * Description:
2213 * This function is a driver entry point which gets called by the kernel
2214 * whenever multicast addresses must be enabled/disabled.
2215 * Return value:
2216 * void.
2217 */
Jiri Pirko01789342011-08-16 06:29:00 +00002218static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002219{
2220 struct stmmac_priv *priv = netdev_priv(dev);
2221
2222 spin_lock(&priv->lock);
Giuseppe CAVALLAROcffb13f2012-05-13 22:18:41 +00002223 priv->hw->mac->set_filter(dev, priv->synopsys_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002224 spin_unlock(&priv->lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002225}
2226
2227/**
2228 * stmmac_change_mtu - entry point to change MTU size for the device.
2229 * @dev : device pointer.
2230 * @new_mtu : the new MTU size for the device.
2231 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2232 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2233 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2234 * Return value:
2235 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2236 * file on failure.
2237 */
2238static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2239{
2240 struct stmmac_priv *priv = netdev_priv(dev);
2241 int max_mtu;
2242
2243 if (netif_running(dev)) {
2244 pr_err("%s: must be stopped to change its MTU\n", dev->name);
2245 return -EBUSY;
2246 }
2247
Giuseppe CAVALLARO48febf72011-10-18 00:01:21 +00002248 if (priv->plat->enh_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002249 max_mtu = JUMBO_LEN;
2250 else
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +00002251 max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002252
2253 if ((new_mtu < 46) || (new_mtu > max_mtu)) {
2254 pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
2255 return -EINVAL;
2256 }
2257
Michał Mirosław5e982f32011-04-09 02:46:55 +00002258 dev->mtu = new_mtu;
2259 netdev_update_features(dev);
2260
2261 return 0;
2262}
2263
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002264static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002265 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002266{
2267 struct stmmac_priv *priv = netdev_priv(dev);
2268
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002269 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002270 features &= ~NETIF_F_RXCSUM;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002271 else if (priv->plat->rx_coe == STMMAC_RX_COE_TYPE1)
2272 features &= ~NETIF_F_IPV6_CSUM;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002273 if (!priv->plat->tx_coe)
2274 features &= ~NETIF_F_ALL_CSUM;
2275
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002276 /* Some GMAC devices have a bugged Jumbo frame support that
2277 * needs to have the Tx COE disabled for oversized frames
2278 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002279 * the TX csum insertionin the TDES and not use SF.
2280 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002281 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
2282 features &= ~NETIF_F_ALL_CSUM;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002283
Michał Mirosław5e982f32011-04-09 02:46:55 +00002284 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002285}
2286
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002287/**
2288 * stmmac_interrupt - main ISR
2289 * @irq: interrupt number.
2290 * @dev_id: to pass the net device pointer.
2291 * Description: this is the main driver interrupt service routine.
2292 * It calls the DMA ISR and also the core ISR to manage PMT, MMC, LPI
2293 * interrupts.
2294 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002295static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2296{
2297 struct net_device *dev = (struct net_device *)dev_id;
2298 struct stmmac_priv *priv = netdev_priv(dev);
2299
2300 if (unlikely(!dev)) {
2301 pr_err("%s: invalid dev pointer\n", __func__);
2302 return IRQ_NONE;
2303 }
2304
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002305 /* To handle GMAC own interrupts */
2306 if (priv->plat->has_gmac) {
2307 int status = priv->hw->mac->host_irq_status((void __iomem *)
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002308 dev->base_addr,
2309 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002310 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002311 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002312 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002313 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002314 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002315 priv->tx_path_in_lpi_mode = false;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002316 }
2317 }
2318
2319 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002320 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002321
2322 return IRQ_HANDLED;
2323}
2324
2325#ifdef CONFIG_NET_POLL_CONTROLLER
2326/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002327 * to allow network I/O with interrupts disabled.
2328 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002329static void stmmac_poll_controller(struct net_device *dev)
2330{
2331 disable_irq(dev->irq);
2332 stmmac_interrupt(dev->irq, dev);
2333 enable_irq(dev->irq);
2334}
2335#endif
2336
2337/**
2338 * stmmac_ioctl - Entry point for the Ioctl
2339 * @dev: Device pointer.
2340 * @rq: An IOCTL specefic structure, that can contain a pointer to
2341 * a proprietary structure used to pass information to the driver.
2342 * @cmd: IOCTL command
2343 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002344 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002345 */
2346static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2347{
2348 struct stmmac_priv *priv = netdev_priv(dev);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002349 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002350
2351 if (!netif_running(dev))
2352 return -EINVAL;
2353
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002354 switch (cmd) {
2355 case SIOCGMIIPHY:
2356 case SIOCGMIIREG:
2357 case SIOCSMIIREG:
2358 if (!priv->phydev)
2359 return -EINVAL;
2360 ret = phy_mii_ioctl(priv->phydev, rq, cmd);
2361 break;
2362 case SIOCSHWTSTAMP:
2363 ret = stmmac_hwtstamp_ioctl(dev, rq);
2364 break;
2365 default:
2366 break;
2367 }
Richard Cochran28b04112010-07-17 08:48:55 +00002368
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002369 return ret;
2370}
2371
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002372#ifdef CONFIG_STMMAC_DEBUG_FS
2373static struct dentry *stmmac_fs_dir;
2374static struct dentry *stmmac_rings_status;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002375static struct dentry *stmmac_dma_cap;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002376
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002377static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002378 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002379{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002380 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002381 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2382 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002383
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002384 for (i = 0; i < size; i++) {
2385 u64 x;
2386 if (extend_desc) {
2387 x = *(u64 *) ep;
2388 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002389 i, (unsigned int)virt_to_phys(ep),
2390 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002391 ep->basic.des2, ep->basic.des3);
2392 ep++;
2393 } else {
2394 x = *(u64 *) p;
2395 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002396 i, (unsigned int)virt_to_phys(ep),
2397 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002398 p->des2, p->des3);
2399 p++;
2400 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002401 seq_printf(seq, "\n");
2402 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002403}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002404
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002405static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2406{
2407 struct net_device *dev = seq->private;
2408 struct stmmac_priv *priv = netdev_priv(dev);
2409 unsigned int txsize = priv->dma_tx_size;
2410 unsigned int rxsize = priv->dma_rx_size;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002411
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002412 if (priv->extend_desc) {
2413 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002414 sysfs_display_ring((void *)priv->dma_erx, rxsize, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002415 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002416 sysfs_display_ring((void *)priv->dma_etx, txsize, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002417 } else {
2418 seq_printf(seq, "RX descriptor ring:\n");
2419 sysfs_display_ring((void *)priv->dma_rx, rxsize, 0, seq);
2420 seq_printf(seq, "TX descriptor ring:\n");
2421 sysfs_display_ring((void *)priv->dma_tx, txsize, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002422 }
2423
2424 return 0;
2425}
2426
2427static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2428{
2429 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2430}
2431
2432static const struct file_operations stmmac_rings_status_fops = {
2433 .owner = THIS_MODULE,
2434 .open = stmmac_sysfs_ring_open,
2435 .read = seq_read,
2436 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002437 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002438};
2439
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002440static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2441{
2442 struct net_device *dev = seq->private;
2443 struct stmmac_priv *priv = netdev_priv(dev);
2444
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002445 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002446 seq_printf(seq, "DMA HW features not supported\n");
2447 return 0;
2448 }
2449
2450 seq_printf(seq, "==============================\n");
2451 seq_printf(seq, "\tDMA HW features\n");
2452 seq_printf(seq, "==============================\n");
2453
2454 seq_printf(seq, "\t10/100 Mbps %s\n",
2455 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
2456 seq_printf(seq, "\t1000 Mbps %s\n",
2457 (priv->dma_cap.mbps_1000) ? "Y" : "N");
2458 seq_printf(seq, "\tHalf duple %s\n",
2459 (priv->dma_cap.half_duplex) ? "Y" : "N");
2460 seq_printf(seq, "\tHash Filter: %s\n",
2461 (priv->dma_cap.hash_filter) ? "Y" : "N");
2462 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2463 (priv->dma_cap.multi_addr) ? "Y" : "N");
2464 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
2465 (priv->dma_cap.pcs) ? "Y" : "N");
2466 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2467 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2468 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2469 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2470 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2471 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2472 seq_printf(seq, "\tRMON module: %s\n",
2473 (priv->dma_cap.rmon) ? "Y" : "N");
2474 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2475 (priv->dma_cap.time_stamp) ? "Y" : "N");
2476 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
2477 (priv->dma_cap.atime_stamp) ? "Y" : "N");
2478 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
2479 (priv->dma_cap.eee) ? "Y" : "N");
2480 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
2481 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
2482 (priv->dma_cap.tx_coe) ? "Y" : "N");
2483 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
2484 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
2485 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
2486 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
2487 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
2488 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
2489 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
2490 priv->dma_cap.number_rx_channel);
2491 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
2492 priv->dma_cap.number_tx_channel);
2493 seq_printf(seq, "\tEnhanced descriptors: %s\n",
2494 (priv->dma_cap.enh_desc) ? "Y" : "N");
2495
2496 return 0;
2497}
2498
2499static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
2500{
2501 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
2502}
2503
2504static const struct file_operations stmmac_dma_cap_fops = {
2505 .owner = THIS_MODULE,
2506 .open = stmmac_sysfs_dma_cap_open,
2507 .read = seq_read,
2508 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002509 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002510};
2511
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002512static int stmmac_init_fs(struct net_device *dev)
2513{
2514 /* Create debugfs entries */
2515 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
2516
2517 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
2518 pr_err("ERROR %s, debugfs create directory failed\n",
2519 STMMAC_RESOURCE_NAME);
2520
2521 return -ENOMEM;
2522 }
2523
2524 /* Entry to report DMA RX/TX rings */
2525 stmmac_rings_status = debugfs_create_file("descriptors_status",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002526 S_IRUGO, stmmac_fs_dir, dev,
2527 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002528
2529 if (!stmmac_rings_status || IS_ERR(stmmac_rings_status)) {
2530 pr_info("ERROR creating stmmac ring debugfs file\n");
2531 debugfs_remove(stmmac_fs_dir);
2532
2533 return -ENOMEM;
2534 }
2535
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002536 /* Entry to report the DMA HW features */
2537 stmmac_dma_cap = debugfs_create_file("dma_cap", S_IRUGO, stmmac_fs_dir,
2538 dev, &stmmac_dma_cap_fops);
2539
2540 if (!stmmac_dma_cap || IS_ERR(stmmac_dma_cap)) {
2541 pr_info("ERROR creating stmmac MMC debugfs file\n");
2542 debugfs_remove(stmmac_rings_status);
2543 debugfs_remove(stmmac_fs_dir);
2544
2545 return -ENOMEM;
2546 }
2547
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002548 return 0;
2549}
2550
2551static void stmmac_exit_fs(void)
2552{
2553 debugfs_remove(stmmac_rings_status);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002554 debugfs_remove(stmmac_dma_cap);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002555 debugfs_remove(stmmac_fs_dir);
2556}
2557#endif /* CONFIG_STMMAC_DEBUG_FS */
2558
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002559static const struct net_device_ops stmmac_netdev_ops = {
2560 .ndo_open = stmmac_open,
2561 .ndo_start_xmit = stmmac_xmit,
2562 .ndo_stop = stmmac_release,
2563 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00002564 .ndo_fix_features = stmmac_fix_features,
Jiri Pirko01789342011-08-16 06:29:00 +00002565 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002566 .ndo_tx_timeout = stmmac_tx_timeout,
2567 .ndo_do_ioctl = stmmac_ioctl,
2568 .ndo_set_config = stmmac_config,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002569#ifdef CONFIG_NET_POLL_CONTROLLER
2570 .ndo_poll_controller = stmmac_poll_controller,
2571#endif
2572 .ndo_set_mac_address = eth_mac_addr,
2573};
2574
2575/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002576 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002577 * @priv: driver private structure
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002578 * Description: this function detects which MAC device
2579 * (GMAC/MAC10-100) has to attached, checks the HW capability
2580 * (if supported) and sets the driver's features (for example
2581 * to use the ring or chaine mode or support the normal/enh
2582 * descriptor structure).
2583 */
2584static int stmmac_hw_init(struct stmmac_priv *priv)
2585{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002586 int ret;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002587 struct mac_device_info *mac;
2588
2589 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002590 if (priv->plat->has_gmac) {
2591 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002592 mac = dwmac1000_setup(priv->ioaddr);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002593 } else {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002594 mac = dwmac100_setup(priv->ioaddr);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002595 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002596 if (!mac)
2597 return -ENOMEM;
2598
2599 priv->hw = mac;
2600
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002601 /* Get and dump the chip ID */
Giuseppe CAVALLAROcffb13f2012-05-13 22:18:41 +00002602 priv->synopsys_id = stmmac_get_synopsys_id(priv);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002603
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002604 /* To use the chained or ring mode */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002605 if (chain_mode) {
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002606 priv->hw->chain = &chain_mode_ops;
2607 pr_info(" Chain mode enabled\n");
2608 priv->mode = STMMAC_CHAIN_MODE;
2609 } else {
2610 priv->hw->ring = &ring_mode_ops;
2611 pr_info(" Ring mode enabled\n");
2612 priv->mode = STMMAC_RING_MODE;
2613 }
2614
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002615 /* Get the HW capability (new GMAC newer than 3.50a) */
2616 priv->hw_cap_support = stmmac_get_hw_features(priv);
2617 if (priv->hw_cap_support) {
2618 pr_info(" DMA HW capability register supported");
2619
2620 /* We can override some gmac/dma configuration fields: e.g.
2621 * enh_desc, tx_coe (e.g. that are passed through the
2622 * platform) with the values from the HW capability
2623 * register (if supported).
2624 */
2625 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002626 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002627
2628 priv->plat->tx_coe = priv->dma_cap.tx_coe;
2629
2630 if (priv->dma_cap.rx_coe_type2)
2631 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
2632 else if (priv->dma_cap.rx_coe_type1)
2633 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
2634
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002635 } else
2636 pr_info(" No HW DMA feature register supported");
2637
Byungho An61369d02013-06-28 16:35:32 +09002638 /* To use alternate (extended) or normal descriptor structures */
2639 stmmac_selec_desc_mode(priv);
2640
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002641 ret = priv->hw->mac->rx_ipc(priv->ioaddr);
2642 if (!ret) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002643 pr_warn(" RX IPC Checksum Offload not configured.\n");
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002644 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
2645 }
2646
2647 if (priv->plat->rx_coe)
2648 pr_info(" RX Checksum Offload Engine supported (type %d)\n",
2649 priv->plat->rx_coe);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002650 if (priv->plat->tx_coe)
2651 pr_info(" TX Checksum insertion supported\n");
2652
2653 if (priv->plat->pmt) {
2654 pr_info(" Wake-Up On Lan supported\n");
2655 device_set_wakeup_capable(priv->device, 1);
2656 }
2657
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002658 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002659}
2660
2661/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002662 * stmmac_dvr_probe
2663 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002664 * @plat_dat: platform data pointer
2665 * @addr: iobase memory address
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002666 * Description: this is the main probe function used to
2667 * call the alloc_etherdev, allocate the priv structure.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002668 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002669struct stmmac_priv *stmmac_dvr_probe(struct device *device,
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002670 struct plat_stmmacenet_data *plat_dat,
2671 void __iomem *addr)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002672{
2673 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002674 struct net_device *ndev = NULL;
2675 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002676
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002677 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00002678 if (!ndev)
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002679 return NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002680
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002681 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002682
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002683 priv = netdev_priv(ndev);
2684 priv->device = device;
2685 priv->dev = ndev;
2686
2687 ether_setup(ndev);
2688
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002689 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002690 priv->pause = pause;
2691 priv->plat = plat_dat;
2692 priv->ioaddr = addr;
2693 priv->dev->base_addr = (unsigned long)addr;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002694
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002695 /* Verify driver arguments */
2696 stmmac_verify_args();
2697
2698 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002699 * this needs to have multiple instances
2700 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002701 if ((phyaddr >= 0) && (phyaddr <= 31))
2702 priv->plat->phy_addr = phyaddr;
2703
2704 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002705 ret = stmmac_hw_init(priv);
2706 if (ret)
2707 goto error_free_netdev;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002708
2709 ndev->netdev_ops = &stmmac_netdev_ops;
2710
2711 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
2712 NETIF_F_RXCSUM;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002713 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
2714 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002715#ifdef STMMAC_VLAN_TAG_USED
2716 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00002717 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002718#endif
2719 priv->msg_enable = netif_msg_init(debug, default_msg_level);
2720
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002721 if (flow_ctrl)
2722 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
2723
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002724 /* Rx Watchdog is available in the COREs newer than the 3.40.
2725 * In some case, for example on bugged HW this feature
2726 * has to be disable and this can be done by passing the
2727 * riwt_off field from the platform.
2728 */
2729 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
2730 priv->use_riwt = 1;
2731 pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
2732 }
2733
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002734 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002735
Vlad Lunguf8e96162010-11-29 22:52:52 +00002736 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002737 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00002738
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002739 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002740 if (ret) {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002741 pr_err("%s: ERROR %i registering the device\n", __func__, ret);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002742 goto error_netdev_register;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002743 }
2744
Kelvin Cheungae4d8cf2012-08-18 00:16:23 +00002745 priv->stmmac_clk = clk_get(priv->device, STMMAC_RESOURCE_NAME);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002746 if (IS_ERR(priv->stmmac_clk)) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002747 pr_warn("%s: warning: cannot get CSR clock\n", __func__);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002748 goto error_clk_get;
2749 }
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002750
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00002751 /* If a specific clk_csr value is passed from the platform
2752 * this means that the CSR Clock Range selection cannot be
2753 * changed at run-time and it is fixed. Viceversa the driver'll try to
2754 * set the MDC clock dynamically according to the csr actual
2755 * clock input.
2756 */
2757 if (!priv->plat->clk_csr)
2758 stmmac_clk_csr_set(priv);
2759 else
2760 priv->clk_csr = priv->plat->clk_csr;
2761
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002762 stmmac_check_pcs_mode(priv);
2763
Byungho An4d8f0822013-04-07 17:56:16 +00002764 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
2765 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002766 /* MDIO bus Registration */
2767 ret = stmmac_mdio_register(ndev);
2768 if (ret < 0) {
2769 pr_debug("%s: MDIO bus (id: %d) registration failed",
2770 __func__, priv->plat->bus_id);
2771 goto error_mdio_register;
2772 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002773 }
2774
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002775 return priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002776
Viresh Kumar6a81c262012-07-30 14:39:41 -07002777error_mdio_register:
2778 clk_put(priv->stmmac_clk);
2779error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00002780 unregister_netdev(ndev);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002781error_netdev_register:
2782 netif_napi_del(&priv->napi);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002783error_free_netdev:
Dan Carpenter34a52f32010-12-20 21:34:56 +00002784 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002785
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002786 return NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002787}
2788
2789/**
2790 * stmmac_dvr_remove
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002791 * @ndev: net device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002792 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002793 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002794 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002795int stmmac_dvr_remove(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002796{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002797 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002798
2799 pr_info("%s:\n\tremoving driver", __func__);
2800
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00002801 priv->hw->dma->stop_rx(priv->ioaddr);
2802 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002803
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002804 stmmac_set_mac(priv->ioaddr, false);
Byungho An4d8f0822013-04-07 17:56:16 +00002805 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
2806 priv->pcs != STMMAC_PCS_RTBI)
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002807 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002808 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002809 unregister_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002810 free_netdev(ndev);
2811
2812 return 0;
2813}
2814
2815#ifdef CONFIG_PM
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002816int stmmac_suspend(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002817{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002818 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002819 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002820
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002821 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002822 return 0;
2823
Francesco Virlinzi102463b2011-11-16 21:58:02 +00002824 if (priv->phydev)
2825 phy_stop(priv->phydev);
2826
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002827 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002828
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002829 netif_device_detach(ndev);
2830 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002831
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002832 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002833
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002834 /* Stop TX/RX DMA */
2835 priv->hw->dma->stop_tx(priv->ioaddr);
2836 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002837
2838 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002839
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002840 /* Enable Power down mode by programming the PMT regs */
2841 if (device_may_wakeup(priv->device))
2842 priv->hw->mac->pmt(priv->ioaddr, priv->wolopts);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002843 else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002844 stmmac_set_mac(priv->ioaddr, false);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002845 /* Disable clock in case of PWM is off */
Stefan Roesea6308442012-09-21 01:06:29 +00002846 clk_disable_unprepare(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002847 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002848 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002849 return 0;
2850}
2851
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002852int stmmac_resume(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002853{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002854 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002855 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002856
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002857 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002858 return 0;
2859
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002860 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaroc4433be2010-09-06 05:02:11 +02002861
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002862 /* Power Down bit, into the PM register, is cleared
2863 * automatically as soon as a magic packet or a Wake-up frame
2864 * is received. Anyway, it's better to manually clear
2865 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002866 * from another devices (e.g. serial console).
2867 */
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002868 if (device_may_wakeup(priv->device))
Giuseppe Cavallaro543876c2010-09-24 21:27:41 -07002869 priv->hw->mac->pmt(priv->ioaddr, 0);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002870 else
2871 /* enable the clk prevously disabled */
Stefan Roesea6308442012-09-21 01:06:29 +00002872 clk_prepare_enable(priv->stmmac_clk);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002873
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002874 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002875
2876 /* Enable the MAC and DMA */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002877 stmmac_set_mac(priv->ioaddr, true);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00002878 priv->hw->dma->start_tx(priv->ioaddr);
2879 priv->hw->dma->start_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002880
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002881 napi_enable(&priv->napi);
2882
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002883 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002884
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002885 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00002886
2887 if (priv->phydev)
2888 phy_start(priv->phydev);
2889
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002890 return 0;
2891}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002892
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002893int stmmac_freeze(struct net_device *ndev)
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002894{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002895 if (!ndev || !netif_running(ndev))
2896 return 0;
2897
2898 return stmmac_release(ndev);
2899}
2900
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002901int stmmac_restore(struct net_device *ndev)
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002902{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002903 if (!ndev || !netif_running(ndev))
2904 return 0;
2905
2906 return stmmac_open(ndev);
2907}
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002908#endif /* CONFIG_PM */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002909
Giuseppe CAVALLARO33d5e332012-06-07 19:25:07 +00002910/* Driver can be configured w/ and w/ both PCI and Platf drivers
2911 * depending on the configuration selected.
2912 */
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00002913static int __init stmmac_init(void)
2914{
Konstantin Khlebnikov493682b2012-12-14 01:02:51 +00002915 int ret;
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00002916
Konstantin Khlebnikov493682b2012-12-14 01:02:51 +00002917 ret = stmmac_register_platform();
2918 if (ret)
2919 goto err;
2920 ret = stmmac_register_pci();
2921 if (ret)
2922 goto err_pci;
Giuseppe CAVALLARO33d5e332012-06-07 19:25:07 +00002923 return 0;
Konstantin Khlebnikov493682b2012-12-14 01:02:51 +00002924err_pci:
2925 stmmac_unregister_platform();
2926err:
2927 pr_err("stmmac: driver registration failed\n");
2928 return ret;
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00002929}
2930
2931static void __exit stmmac_exit(void)
2932{
Giuseppe CAVALLARO33d5e332012-06-07 19:25:07 +00002933 stmmac_unregister_platform();
2934 stmmac_unregister_pci();
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00002935}
2936
2937module_init(stmmac_init);
2938module_exit(stmmac_exit);
2939
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002940#ifndef MODULE
2941static int __init stmmac_cmdline_opt(char *str)
2942{
2943 char *opt;
2944
2945 if (!str || !*str)
2946 return -EINVAL;
2947 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002948 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002949 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002950 goto err;
2951 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002952 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002953 goto err;
2954 } else if (!strncmp(opt, "dma_txsize:", 11)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002955 if (kstrtoint(opt + 11, 0, &dma_txsize))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002956 goto err;
2957 } else if (!strncmp(opt, "dma_rxsize:", 11)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002958 if (kstrtoint(opt + 11, 0, &dma_rxsize))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002959 goto err;
2960 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002961 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002962 goto err;
2963 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002964 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002965 goto err;
2966 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002967 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002968 goto err;
2969 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002970 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002971 goto err;
2972 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002973 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002974 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00002975 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002976 if (kstrtoint(opt + 10, 0, &eee_timer))
2977 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002978 } else if (!strncmp(opt, "chain_mode:", 11)) {
2979 if (kstrtoint(opt + 11, 0, &chain_mode))
2980 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002981 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002982 }
2983 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002984
2985err:
2986 pr_err("%s: ERROR broken module parameter conversion", __func__);
2987 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002988}
2989
2990__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002991#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05002992
2993MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
2994MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
2995MODULE_LICENSE("GPL");