blob: 1480e733312a1a3896d9924d58eede81a99f4d40 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010044#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010045#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020051#include <drm/drm_auth.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010052
53#include "i915_params.h"
54#include "i915_reg.h"
55
56#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020057#include "intel_dpll_mgr.h"
Arkadiusz Hiler8c4f24f2016-11-25 18:59:33 +010058#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010059#include "intel_lrc.h"
60#include "intel_ringbuffer.h"
61
Chris Wilsond501b1d2016-04-13 17:35:02 +010062#include "i915_gem.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020063#include "i915_gem_fence_reg.h"
64#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010065#include "i915_gem_gtt.h"
66#include "i915_gem_render_state.h"
Chris Wilson05235c52016-07-20 09:21:08 +010067#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010068#include "i915_gem_timeline.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070069
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020070#include "i915_vma.h"
71
Zhi Wang0ad35fe2016-06-16 08:07:00 -040072#include "intel_gvt.h"
73
Linus Torvalds1da177e2005-04-16 15:20:36 -070074/* General customization:
75 */
76
Linus Torvalds1da177e2005-04-16 15:20:36 -070077#define DRIVER_NAME "i915"
78#define DRIVER_DESC "Intel Graphics"
Daniel Vetterce6612d2016-12-05 09:25:26 +010079#define DRIVER_DATE "20161205"
80#define DRIVER_TIMESTAMP 1480926326
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
Mika Kuoppalac883ef12014-10-28 17:32:30 +020082#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010083/* Many gcc seem to no see through this and fall over :( */
84#if 0
85#define WARN_ON(x) ({ \
86 bool __i915_warn_cond = (x); \
87 if (__builtin_constant_p(__i915_warn_cond)) \
88 BUILD_BUG_ON(__i915_warn_cond); \
89 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
90#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020091#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010092#endif
93
Jani Nikulacd9bfac2015-03-12 13:01:12 +020094#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020095#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020096
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010097#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
98 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020099
Rob Clarke2c719b2014-12-15 13:56:32 -0500100/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
101 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
102 * which may not necessarily be a user visible problem. This will either
103 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
104 * enable distros and users to tailor their preferred amount of i915 abrt
105 * spam.
106 */
107#define I915_STATE_WARN(condition, format...) ({ \
108 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200109 if (unlikely(__ret_warn_on)) \
110 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500111 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500112 unlikely(__ret_warn_on); \
113})
114
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200115#define I915_STATE_WARN_ON(x) \
116 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700117
Imre Deak4fec15d2016-03-16 13:39:08 +0200118bool __i915_inject_load_failure(const char *func, int line);
119#define i915_inject_load_failure() \
120 __i915_inject_load_failure(__func__, __LINE__)
121
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530122typedef struct {
123 uint32_t val;
124} uint_fixed_16_16_t;
125
126#define FP_16_16_MAX ({ \
127 uint_fixed_16_16_t fp; \
128 fp.val = UINT_MAX; \
129 fp; \
130})
131
132static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
133{
134 uint_fixed_16_16_t fp;
135
136 WARN_ON(val >> 16);
137
138 fp.val = val << 16;
139 return fp;
140}
141
142static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
143{
144 return DIV_ROUND_UP(fp.val, 1 << 16);
145}
146
147static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
148{
149 return fp.val >> 16;
150}
151
152static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
153 uint_fixed_16_16_t min2)
154{
155 uint_fixed_16_16_t min;
156
157 min.val = min(min1.val, min2.val);
158 return min;
159}
160
161static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
162 uint_fixed_16_16_t max2)
163{
164 uint_fixed_16_16_t max;
165
166 max.val = max(max1.val, max2.val);
167 return max;
168}
169
170static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
171 uint32_t d)
172{
173 uint_fixed_16_16_t fp, res;
174
175 fp = u32_to_fixed_16_16(val);
176 res.val = DIV_ROUND_UP(fp.val, d);
177 return res;
178}
179
180static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
181 uint32_t d)
182{
183 uint_fixed_16_16_t res;
184 uint64_t interm_val;
185
186 interm_val = (uint64_t)val << 16;
187 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
188 WARN_ON(interm_val >> 32);
189 res.val = (uint32_t) interm_val;
190
191 return res;
192}
193
194static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
195 uint_fixed_16_16_t mul)
196{
197 uint64_t intermediate_val;
198 uint_fixed_16_16_t fp;
199
200 intermediate_val = (uint64_t) val * mul.val;
201 WARN_ON(intermediate_val >> 32);
202 fp.val = (uint32_t) intermediate_val;
203 return fp;
204}
205
Jani Nikula42a8ca42015-08-27 16:23:30 +0300206static inline const char *yesno(bool v)
207{
208 return v ? "yes" : "no";
209}
210
Jani Nikula87ad3212016-01-14 12:53:34 +0200211static inline const char *onoff(bool v)
212{
213 return v ? "on" : "off";
214}
215
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +0000216static inline const char *enableddisabled(bool v)
217{
218 return v ? "enabled" : "disabled";
219}
220
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700222 INVALID_PIPE = -1,
223 PIPE_A = 0,
224 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800225 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200226 _PIPE_EDP,
227 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700228};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800229#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700230
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200231enum transcoder {
232 TRANSCODER_A = 0,
233 TRANSCODER_B,
234 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200235 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200236 TRANSCODER_DSI_A,
237 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200238 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200239};
Jani Nikulada205632016-03-15 21:51:10 +0200240
241static inline const char *transcoder_name(enum transcoder transcoder)
242{
243 switch (transcoder) {
244 case TRANSCODER_A:
245 return "A";
246 case TRANSCODER_B:
247 return "B";
248 case TRANSCODER_C:
249 return "C";
250 case TRANSCODER_EDP:
251 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200252 case TRANSCODER_DSI_A:
253 return "DSI A";
254 case TRANSCODER_DSI_C:
255 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200256 default:
257 return "<invalid>";
258 }
259}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200260
Jani Nikula4d1de972016-03-18 17:05:42 +0200261static inline bool transcoder_is_dsi(enum transcoder transcoder)
262{
263 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
264}
265
Damien Lespiau84139d12014-03-28 00:18:32 +0530266/*
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200267 * Global legacy plane identifier. Valid only for primary/sprite
268 * planes on pre-g4x, and only for primary planes on g4x+.
Damien Lespiau84139d12014-03-28 00:18:32 +0530269 */
Jesse Barnes80824002009-09-10 15:28:06 -0700270enum plane {
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200271 PLANE_A,
Jesse Barnes80824002009-09-10 15:28:06 -0700272 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800273 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700274};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800275#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800276
Ville Syrjälä580503c2016-10-31 22:37:00 +0200277#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300278
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200279/*
280 * Per-pipe plane identifier.
281 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
282 * number of planes per CRTC. Not all platforms really have this many planes,
283 * which means some arrays of size I915_MAX_PLANES may have unused entries
284 * between the topmost sprite plane and the cursor plane.
285 *
286 * This is expected to be passed to various register macros
287 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
288 */
289enum plane_id {
290 PLANE_PRIMARY,
291 PLANE_SPRITE0,
292 PLANE_SPRITE1,
293 PLANE_CURSOR,
294 I915_MAX_PLANES,
295};
296
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200297#define for_each_plane_id_on_crtc(__crtc, __p) \
298 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
299 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
300
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300301enum port {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700302 PORT_NONE = -1,
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300303 PORT_A = 0,
304 PORT_B,
305 PORT_C,
306 PORT_D,
307 PORT_E,
308 I915_MAX_PORTS
309};
310#define port_name(p) ((p) + 'A')
311
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300312#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800313
314enum dpio_channel {
315 DPIO_CH0,
316 DPIO_CH1
317};
318
319enum dpio_phy {
320 DPIO_PHY0,
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200321 DPIO_PHY1,
322 DPIO_PHY2,
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800323};
324
Paulo Zanonib97186f2013-05-03 12:15:36 -0300325enum intel_display_power_domain {
326 POWER_DOMAIN_PIPE_A,
327 POWER_DOMAIN_PIPE_B,
328 POWER_DOMAIN_PIPE_C,
329 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
330 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
331 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
332 POWER_DOMAIN_TRANSCODER_A,
333 POWER_DOMAIN_TRANSCODER_B,
334 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300335 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200336 POWER_DOMAIN_TRANSCODER_DSI_A,
337 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100338 POWER_DOMAIN_PORT_DDI_A_LANES,
339 POWER_DOMAIN_PORT_DDI_B_LANES,
340 POWER_DOMAIN_PORT_DDI_C_LANES,
341 POWER_DOMAIN_PORT_DDI_D_LANES,
342 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200343 POWER_DOMAIN_PORT_DSI,
344 POWER_DOMAIN_PORT_CRT,
345 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300346 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200347 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300348 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000349 POWER_DOMAIN_AUX_A,
350 POWER_DOMAIN_AUX_B,
351 POWER_DOMAIN_AUX_C,
352 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100353 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100354 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300355 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300356
357 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300358};
359
360#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
361#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
362 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300363#define POWER_DOMAIN_TRANSCODER(tran) \
364 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
365 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300366
Egbert Eich1d843f92013-02-25 12:06:49 -0500367enum hpd_pin {
368 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500369 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
370 HPD_CRT,
371 HPD_SDVO_B,
372 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700373 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500374 HPD_PORT_B,
375 HPD_PORT_C,
376 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800377 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500378 HPD_NUM_PINS
379};
380
Jani Nikulac91711f2015-05-28 15:43:48 +0300381#define for_each_hpd_pin(__pin) \
382 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
383
Jani Nikula5fcece82015-05-27 15:03:42 +0300384struct i915_hotplug {
385 struct work_struct hotplug_work;
386
387 struct {
388 unsigned long last_jiffies;
389 int count;
390 enum {
391 HPD_ENABLED = 0,
392 HPD_DISABLED = 1,
393 HPD_MARK_DISABLED = 2
394 } state;
395 } stats[HPD_NUM_PINS];
396 u32 event_bits;
397 struct delayed_work reenable_work;
398
399 struct intel_digital_port *irq_port[I915_MAX_PORTS];
400 u32 long_port_mask;
401 u32 short_port_mask;
402 struct work_struct dig_port_work;
403
Lyude19625e82016-06-21 17:03:44 -0400404 struct work_struct poll_init_work;
405 bool poll_enabled;
406
Jani Nikula5fcece82015-05-27 15:03:42 +0300407 /*
408 * if we get a HPD irq from DP and a HPD irq from non-DP
409 * the non-DP HPD could block the workqueue on a mode config
410 * mutex getting, that userspace may have taken. However
411 * userspace is waiting on the DP workqueue to run which is
412 * blocked behind the non-DP one.
413 */
414 struct workqueue_struct *dp_wq;
415};
416
Chris Wilson2a2d5482012-12-03 11:49:06 +0000417#define I915_GEM_GPU_DOMAINS \
418 (I915_GEM_DOMAIN_RENDER | \
419 I915_GEM_DOMAIN_SAMPLER | \
420 I915_GEM_DOMAIN_COMMAND | \
421 I915_GEM_DOMAIN_INSTRUCTION | \
422 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700423
Damien Lespiau055e3932014-08-18 13:49:10 +0100424#define for_each_pipe(__dev_priv, __p) \
425 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200426#define for_each_pipe_masked(__dev_priv, __p, __mask) \
427 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
428 for_each_if ((__mask) & (1 << (__p)))
Matt Roper8b364b42016-10-26 15:51:28 -0700429#define for_each_universal_plane(__dev_priv, __pipe, __p) \
Damien Lespiaudd740782015-02-28 14:54:08 +0000430 for ((__p) = 0; \
431 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
432 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000433#define for_each_sprite(__dev_priv, __p, __s) \
434 for ((__s) = 0; \
435 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
436 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800437
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200438#define for_each_port_masked(__port, __ports_mask) \
439 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
440 for_each_if ((__ports_mask) & (1 << (__port)))
441
Damien Lespiaud79b8142014-05-13 23:32:23 +0100442#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100443 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100444
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300445#define for_each_intel_plane(dev, intel_plane) \
446 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100447 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300448 base.head)
449
Matt Roperc107acf2016-05-12 07:06:01 -0700450#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100451 list_for_each_entry(intel_plane, \
452 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700453 base.head) \
454 for_each_if ((plane_mask) & \
455 (1 << drm_plane_index(&intel_plane->base)))
456
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300457#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
458 list_for_each_entry(intel_plane, \
459 &(dev)->mode_config.plane_list, \
460 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200461 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300462
Chris Wilson91c8a322016-07-05 10:40:23 +0100463#define for_each_intel_crtc(dev, intel_crtc) \
464 list_for_each_entry(intel_crtc, \
465 &(dev)->mode_config.crtc_list, \
466 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100467
Chris Wilson91c8a322016-07-05 10:40:23 +0100468#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
469 list_for_each_entry(intel_crtc, \
470 &(dev)->mode_config.crtc_list, \
471 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700472 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
473
Damien Lespiaub2784e12014-08-05 11:29:37 +0100474#define for_each_intel_encoder(dev, intel_encoder) \
475 list_for_each_entry(intel_encoder, \
476 &(dev)->mode_config.encoder_list, \
477 base.head)
478
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200479#define for_each_intel_connector(dev, intel_connector) \
480 list_for_each_entry(intel_connector, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100481 &(dev)->mode_config.connector_list, \
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200482 base.head)
483
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200484#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
485 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200486 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200487
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800488#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
489 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200490 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800491
Borun Fub04c5bd2014-07-12 10:02:27 +0530492#define for_each_power_domain(domain, mask) \
493 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200494 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530495
Daniel Vettere7b903d2013-06-05 13:34:14 +0200496struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100497struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100498struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200499
Chris Wilsona6f766f2015-04-27 13:41:20 +0100500struct drm_i915_file_private {
501 struct drm_i915_private *dev_priv;
502 struct drm_file *file;
503
504 struct {
505 spinlock_t lock;
506 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100507/* 20ms is a fairly arbitrary limit (greater than the average frame time)
508 * chosen to prevent the CPU getting more than a frame ahead of the GPU
509 * (when using lax throttling for the frontbuffer). We also use it to
510 * offer free GPU waitboosts for severely congested workloads.
511 */
512#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100513 } mm;
514 struct idr context_idr;
515
Chris Wilson2e1b8732015-04-27 13:41:22 +0100516 struct intel_rps_client {
517 struct list_head link;
518 unsigned boosts;
519 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100520
Chris Wilsonc80ff162016-07-27 09:07:27 +0100521 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200522
523/* Client can have a maximum of 3 contexts banned before
524 * it is denied of creating new contexts. As one context
525 * ban needs 4 consecutive hangs, and more if there is
526 * progress in between, this is a last resort stop gap measure
527 * to limit the badly behaving clients access to gpu.
528 */
529#define I915_MAX_CLIENT_CONTEXT_BANS 3
530 int context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100531};
532
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100533/* Used by dp and fdi links */
534struct intel_link_m_n {
535 uint32_t tu;
536 uint32_t gmch_m;
537 uint32_t gmch_n;
538 uint32_t link_m;
539 uint32_t link_n;
540};
541
542void intel_link_compute_m_n(int bpp, int nlanes,
543 int pixel_clock, int link_clock,
544 struct intel_link_m_n *m_n);
545
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546/* Interface history:
547 *
548 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100549 * 1.2: Add Power Management
550 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100551 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000552 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000553 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
554 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 */
556#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000557#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558#define DRIVER_PATCHLEVEL 0
559
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700560struct opregion_header;
561struct opregion_acpi;
562struct opregion_swsci;
563struct opregion_asle;
564
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100565struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000566 struct opregion_header *header;
567 struct opregion_acpi *acpi;
568 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300569 u32 swsci_gbda_sub_functions;
570 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000571 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200572 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200573 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200574 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000575 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200576 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100577};
Chris Wilson44834a62010-08-19 16:09:23 +0100578#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100579
Chris Wilson6ef3d422010-08-04 20:26:07 +0100580struct intel_overlay;
581struct intel_overlay_error_state;
582
yakui_zhao9b9d1722009-05-31 17:17:17 +0800583struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100584 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800585 u8 dvo_port;
586 u8 slave_addr;
587 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100588 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400589 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800590};
591
Jani Nikula7bd688c2013-11-08 16:48:56 +0200592struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200593struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100594struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200595struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000596struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100597struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200598struct intel_limit;
599struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100600
Jesse Barnese70236a2009-09-21 10:42:27 -0700601struct drm_i915_display_funcs {
Ville Syrjälä1353c4f2016-10-31 22:37:13 +0200602 int (*get_display_clock_speed)(struct drm_i915_private *dev_priv);
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200603 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100604 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800605 int (*compute_intermediate_wm)(struct drm_device *dev,
606 struct intel_crtc *intel_crtc,
607 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100608 void (*initial_watermarks)(struct intel_atomic_state *state,
609 struct intel_crtc_state *cstate);
610 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
611 struct intel_crtc_state *cstate);
612 void (*optimize_watermarks)(struct intel_atomic_state *state,
613 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700614 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200615 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200616 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
617 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100618 /* Returns the active state of the crtc, and if the crtc is active,
619 * fills out the pipe-config with the hw state. */
620 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200621 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000622 void (*get_initial_plane_config)(struct intel_crtc *,
623 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200624 int (*crtc_compute_clock)(struct intel_crtc *crtc,
625 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200626 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
627 struct drm_atomic_state *old_state);
628 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
629 struct drm_atomic_state *old_state);
Lyude896e5bb2016-08-24 07:48:09 +0200630 void (*update_crtcs)(struct drm_atomic_state *state,
631 unsigned int *crtc_vblank_mask);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200632 void (*audio_codec_enable)(struct drm_connector *connector,
633 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300634 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200635 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700636 void (*fdi_link_train)(struct drm_crtc *crtc);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200637 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200638 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
639 struct drm_framebuffer *fb,
640 struct drm_i915_gem_object *obj,
641 struct drm_i915_gem_request *req,
642 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100643 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700644 /* clock updates for mode set */
645 /* cursor updates */
646 /* render clock increase/decrease */
647 /* display clock increase/decrease */
648 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000649
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200650 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
651 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700652};
653
Mika Kuoppala48c10262015-01-16 11:34:41 +0200654enum forcewake_domain_id {
655 FW_DOMAIN_ID_RENDER = 0,
656 FW_DOMAIN_ID_BLITTER,
657 FW_DOMAIN_ID_MEDIA,
658
659 FW_DOMAIN_ID_COUNT
660};
661
662enum forcewake_domains {
663 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
664 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
665 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
666 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
667 FORCEWAKE_BLITTER |
668 FORCEWAKE_MEDIA)
669};
670
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100671#define FW_REG_READ (1)
672#define FW_REG_WRITE (2)
673
Praveen Paneri85ee17e2016-11-15 22:49:20 +0530674enum decoupled_power_domain {
675 GEN9_DECOUPLED_PD_BLITTER = 0,
676 GEN9_DECOUPLED_PD_RENDER,
677 GEN9_DECOUPLED_PD_MEDIA,
678 GEN9_DECOUPLED_PD_ALL
679};
680
681enum decoupled_ops {
682 GEN9_DECOUPLED_OP_WRITE = 0,
683 GEN9_DECOUPLED_OP_READ
684};
685
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100686enum forcewake_domains
687intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
688 i915_reg_t reg, unsigned int op);
689
Chris Wilson907b28c2013-07-19 20:36:52 +0100690struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530691 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200692 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530693 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200694 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700695
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200696 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
697 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
698 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
699 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700700
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200701 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700702 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200703 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700704 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200705 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700706 uint32_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300707};
708
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100709struct intel_forcewake_range {
710 u32 start;
711 u32 end;
712
713 enum forcewake_domains domains;
714};
715
Chris Wilson907b28c2013-07-19 20:36:52 +0100716struct intel_uncore {
717 spinlock_t lock; /** lock is also taken in irq contexts. */
718
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100719 const struct intel_forcewake_range *fw_domains_table;
720 unsigned int fw_domains_table_entries;
721
Chris Wilson907b28c2013-07-19 20:36:52 +0100722 struct intel_uncore_funcs funcs;
723
724 unsigned fifo_count;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100725
Mika Kuoppala48c10262015-01-16 11:34:41 +0200726 enum forcewake_domains fw_domains;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100727 enum forcewake_domains fw_domains_active;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100728
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200729 struct intel_uncore_forcewake_domain {
730 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200731 enum forcewake_domain_id id;
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100732 enum forcewake_domains mask;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200733 unsigned wake_count;
Tvrtko Ursulina57a4a62016-04-07 17:04:32 +0100734 struct hrtimer timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200735 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200736 u32 val_set;
737 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200738 i915_reg_t reg_ack;
739 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200740 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200741 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200742
743 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100744};
745
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200746/* Iterate over initialised fw domains */
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100747#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
748 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
749 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
750 (domain__)++) \
751 for_each_if ((mask__) & (domain__)->mask)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200752
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100753#define for_each_fw_domain(domain__, dev_priv__) \
754 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200755
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200756#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
757#define CSR_VERSION_MAJOR(version) ((version) >> 16)
758#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
759
Daniel Vettereb805622015-05-04 14:58:44 +0200760struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200761 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200762 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530763 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200764 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200765 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200766 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200767 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200768 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200769 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200770 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200771};
772
Joonas Lahtinen604db652016-10-05 13:50:16 +0300773#define DEV_INFO_FOR_EACH_FLAG(func) \
774 func(is_mobile); \
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +0200775 func(is_lp); \
Jani Nikulac007fb42016-10-31 12:18:28 +0200776 func(is_alpha_support); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300777 /* Keep has_* in alphabetical order */ \
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200778 func(has_64bit_reloc); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800779 func(has_aliasing_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300780 func(has_csr); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300781 func(has_ddi); \
Michel Thierry70821af2016-12-05 17:57:04 -0800782 func(has_decoupled_mmio); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300783 func(has_dp_mst); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300784 func(has_fbc); \
785 func(has_fpga_dbg); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800786 func(has_full_ppgtt); \
787 func(has_full_48bit_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300788 func(has_gmbus_irq); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300789 func(has_gmch_display); \
790 func(has_guc); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300791 func(has_hotplug); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300792 func(has_hw_contexts); \
793 func(has_l3_dpf); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300794 func(has_llc); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300795 func(has_logical_ring_contexts); \
796 func(has_overlay); \
797 func(has_pipe_cxsr); \
798 func(has_pooled_eu); \
799 func(has_psr); \
800 func(has_rc6); \
801 func(has_rc6p); \
802 func(has_resource_streamer); \
803 func(has_runtime_pm); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300804 func(has_snoop); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300805 func(cursor_needs_physical); \
806 func(hws_needs_physical); \
807 func(overlay_needs_physical); \
Michel Thierry70821af2016-12-05 17:57:04 -0800808 func(supports_tv);
Daniel Vetterc96ea642012-08-08 22:01:51 +0200809
Imre Deak915490d2016-08-31 19:13:01 +0300810struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300811 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300812 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300813 u8 eu_total;
814 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300815 u8 min_eu_in_pool;
816 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
817 u8 subslice_7eu[3];
818 u8 has_slice_pg:1;
819 u8 has_subslice_pg:1;
820 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300821};
822
Imre Deak57ec1712016-08-31 19:13:05 +0300823static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
824{
825 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
826}
827
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200828/* Keep in gen based order, and chronological order within a gen */
829enum intel_platform {
830 INTEL_PLATFORM_UNINITIALIZED = 0,
831 INTEL_I830,
832 INTEL_I845G,
833 INTEL_I85X,
834 INTEL_I865G,
835 INTEL_I915G,
836 INTEL_I915GM,
837 INTEL_I945G,
838 INTEL_I945GM,
839 INTEL_G33,
840 INTEL_PINEVIEW,
Jani Nikulac0f86832016-12-07 12:13:04 +0200841 INTEL_I965G,
842 INTEL_I965GM,
Jani Nikulaf69c11a2016-11-30 17:43:05 +0200843 INTEL_G45,
844 INTEL_GM45,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200845 INTEL_IRONLAKE,
846 INTEL_SANDYBRIDGE,
847 INTEL_IVYBRIDGE,
848 INTEL_VALLEYVIEW,
849 INTEL_HASWELL,
850 INTEL_BROADWELL,
851 INTEL_CHERRYVIEW,
852 INTEL_SKYLAKE,
853 INTEL_BROXTON,
854 INTEL_KABYLAKE,
855 INTEL_GEMINILAKE,
856};
857
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500858struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200859 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100860 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100861 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000862 u8 num_sprites[I915_MAX_PIPES];
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100863 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100864 u16 gen_mask;
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200865 enum intel_platform platform;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700866 u8 ring_mask; /* Rings supported by the HW */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100867 u8 num_rings;
Joonas Lahtinen604db652016-10-05 13:50:16 +0300868#define DEFINE_FLAG(name) u8 name:1
869 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
870#undef DEFINE_FLAG
Deepak M6f3fff62016-09-15 15:01:10 +0530871 u16 ddb_size; /* in blocks */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200872 /* Register offsets for the various display pipes and transcoders */
873 int pipe_offsets[I915_MAX_TRANSCODERS];
874 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200875 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300876 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600877
878 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300879 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000880
881 struct color_luts {
882 u16 degamma_lut_size;
883 u16 gamma_lut_size;
884 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500885};
886
Chris Wilson2bd160a2016-08-15 10:48:45 +0100887struct intel_display_error_state;
888
889struct drm_i915_error_state {
890 struct kref ref;
891 struct timeval time;
Chris Wilsonde867c22016-10-25 13:16:02 +0100892 struct timeval boottime;
893 struct timeval uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100894
Chris Wilson9f267eb2016-10-12 10:05:19 +0100895 struct drm_i915_private *i915;
896
Chris Wilson2bd160a2016-08-15 10:48:45 +0100897 char error_msg[128];
898 bool simulated;
899 int iommu;
900 u32 reset_count;
901 u32 suspend_count;
902 struct intel_device_info device_info;
903
904 /* Generic register state */
905 u32 eir;
906 u32 pgtbl_er;
907 u32 ier;
908 u32 gtier[4];
909 u32 ccid;
910 u32 derrmr;
911 u32 forcewake;
912 u32 error; /* gen6+ */
913 u32 err_int; /* gen7 */
914 u32 fault_data0; /* gen8, gen9 */
915 u32 fault_data1; /* gen8, gen9 */
916 u32 done_reg;
917 u32 gac_eco;
918 u32 gam_ecochk;
919 u32 gab_ctl;
920 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300921
Chris Wilson2bd160a2016-08-15 10:48:45 +0100922 u64 fence[I915_MAX_NUM_FENCES];
923 struct intel_overlay_error_state *overlay;
924 struct intel_display_error_state *display;
Chris Wilson51d545d2016-08-15 10:49:02 +0100925 struct drm_i915_error_object *semaphore;
Akash Goel27b85be2016-10-12 21:54:39 +0530926 struct drm_i915_error_object *guc_log;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100927
928 struct drm_i915_error_engine {
929 int engine_id;
930 /* Software tracked state */
931 bool waiting;
932 int num_waiters;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200933 unsigned long hangcheck_timestamp;
934 bool hangcheck_stalled;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100935 enum intel_engine_hangcheck_action hangcheck_action;
936 struct i915_address_space *vm;
937 int num_requests;
938
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100939 /* position of active request inside the ring */
940 u32 rq_head, rq_post, rq_tail;
941
Chris Wilson2bd160a2016-08-15 10:48:45 +0100942 /* our own tracking of ring head and tail */
943 u32 cpu_ring_head;
944 u32 cpu_ring_tail;
945
946 u32 last_seqno;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100947
948 /* Register state */
949 u32 start;
950 u32 tail;
951 u32 head;
952 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100953 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100954 u32 hws;
955 u32 ipeir;
956 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100957 u32 bbstate;
958 u32 instpm;
959 u32 instps;
960 u32 seqno;
961 u64 bbaddr;
962 u64 acthd;
963 u32 fault_reg;
964 u64 faddr;
965 u32 rc_psmi; /* sleep state */
966 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +0300967 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100968
969 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100970 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +0100971 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +0100972 int page_count;
973 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100974 u32 *pages[0];
975 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
976
977 struct drm_i915_error_object *wa_ctx;
978
979 struct drm_i915_error_request {
980 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100981 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +0100982 u32 context;
Mika Kuoppala84102172016-11-16 17:20:32 +0200983 int ban_score;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100984 u32 seqno;
985 u32 head;
986 u32 tail;
Chris Wilson35ca0392016-10-13 11:18:14 +0100987 } *requests, execlist[2];
Chris Wilson2bd160a2016-08-15 10:48:45 +0100988
989 struct drm_i915_error_waiter {
990 char comm[TASK_COMM_LEN];
991 pid_t pid;
992 u32 seqno;
993 } *waiters;
994
995 struct {
996 u32 gfx_mode;
997 union {
998 u64 pdp[4];
999 u32 pp_dir_base;
1000 };
1001 } vm_info;
1002
1003 pid_t pid;
1004 char comm[TASK_COMM_LEN];
Mika Kuoppalab083a082016-11-18 15:10:47 +02001005 int context_bans;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001006 } engine[I915_NUM_ENGINES];
1007
1008 struct drm_i915_error_buffer {
1009 u32 size;
1010 u32 name;
1011 u32 rseqno[I915_NUM_ENGINES], wseqno;
1012 u64 gtt_offset;
1013 u32 read_domains;
1014 u32 write_domain;
1015 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1016 u32 tiling:2;
1017 u32 dirty:1;
1018 u32 purgeable:1;
1019 u32 userptr:1;
1020 s32 engine:4;
1021 u32 cache_level:3;
1022 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1023 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1024 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1025};
1026
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001027enum i915_cache_level {
1028 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +01001029 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1030 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1031 caches, eg sampler/render caches, and the
1032 large Last-Level-Cache. LLC is coherent with
1033 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +01001034 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001035};
1036
Chris Wilson85fd4f52016-12-05 14:29:36 +00001037#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1038
Oscar Mateo821d66d2014-07-03 16:28:00 +01001039#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +03001040
Oscar Mateo31b7a882014-07-03 16:28:01 +01001041/**
Chris Wilsone2efd132016-05-24 14:53:34 +01001042 * struct i915_gem_context - as the name implies, represents a context.
Oscar Mateo31b7a882014-07-03 16:28:01 +01001043 * @ref: reference count.
1044 * @user_handle: userspace tracking identity for this context.
1045 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +03001046 * @flags: context specific flags:
1047 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +01001048 * @file_priv: filp associated with this context (NULL for global default
1049 * context).
1050 * @hang_stats: information about the role of this context in possible GPU
1051 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +01001052 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +01001053 * @legacy_hw_ctx: render context backing object and whether it is correctly
1054 * initialized (legacy ring submission mechanism only).
1055 * @link: link in the global list of contexts.
1056 *
1057 * Contexts are memory images used by the hardware to store copies of their
1058 * internal state.
1059 */
Chris Wilsone2efd132016-05-24 14:53:34 +01001060struct i915_gem_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +03001061 struct kref ref;
Chris Wilson9ea4fee2015-05-05 09:17:29 +01001062 struct drm_i915_private *i915;
Ben Widawsky40521052012-06-04 14:42:43 -07001063 struct drm_i915_file_private *file_priv;
Daniel Vetterae6c4802014-08-06 15:04:53 +02001064 struct i915_hw_ppgtt *ppgtt;
Chris Wilsonc84455b2016-08-15 10:49:08 +01001065 struct pid *pid;
Chris Wilson562f5d42016-10-28 13:58:54 +01001066 const char *name;
Ben Widawskya33afea2013-09-17 21:12:45 -07001067
Chris Wilson8d59bc62016-05-24 14:53:42 +01001068 unsigned long flags;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001069#define CONTEXT_NO_ZEROMAP BIT(0)
1070#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
Dave Gordon0be81152016-08-19 15:23:42 +01001071
1072 /* Unique identifier for this context, used by the hw for tracking */
1073 unsigned int hw_id;
Chris Wilson8d59bc62016-05-24 14:53:42 +01001074 u32 user_handle;
Chris Wilson9f792eb2016-11-14 20:41:04 +00001075 int priority; /* greater priorities are serviced first */
Chris Wilson5d1808e2016-04-28 09:56:51 +01001076
Chris Wilson0cb26a82016-06-24 14:55:53 +01001077 u32 ggtt_alignment;
1078
Chris Wilson9021ad02016-05-24 14:53:37 +01001079 struct intel_context {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001080 struct i915_vma *state;
Chris Wilson7e37f882016-08-02 22:50:21 +01001081 struct intel_ring *ring;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001082 uint32_t *lrc_reg_state;
Chris Wilson8d59bc62016-05-24 14:53:42 +01001083 u64 lrc_desc;
1084 int pin_count;
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001085 bool initialised;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001086 } engine[I915_NUM_ENGINES];
Zhi Wangbcd794c2016-06-16 08:07:01 -04001087 u32 ring_size;
Zhi Wangc01fc532016-06-16 08:07:02 -04001088 u32 desc_template;
Zhi Wang3c7ba632016-06-16 08:07:03 -04001089 struct atomic_notifier_head status_notifier;
Zhi Wang80a9a8d2016-06-16 08:07:04 -04001090 bool execlists_force_single_submission;
Oscar Mateoc9e003a2014-07-24 17:04:13 +01001091
Ben Widawskya33afea2013-09-17 21:12:45 -07001092 struct list_head link;
Chris Wilson8d59bc62016-05-24 14:53:42 +01001093
1094 u8 remap_slice;
Chris Wilson50e046b2016-08-04 07:52:46 +01001095 bool closed:1;
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02001096 bool bannable:1;
1097 bool banned:1;
1098
1099 unsigned int guilty_count; /* guilty of a hang */
1100 unsigned int active_count; /* active during hang */
1101
1102#define CONTEXT_SCORE_GUILTY 10
1103#define CONTEXT_SCORE_BAN_THRESHOLD 40
1104 /* Accumulated score of hangs caused by this context */
1105 int ban_score;
Ben Widawsky40521052012-06-04 14:42:43 -07001106};
1107
Paulo Zanonia4001f12015-02-13 17:23:44 -02001108enum fb_op_origin {
1109 ORIGIN_GTT,
1110 ORIGIN_CPU,
1111 ORIGIN_CS,
1112 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -03001113 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -02001114};
1115
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001116struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001117 /* This is always the inner lock when overlapping with struct_mutex and
1118 * it's the outer lock when overlapping with stolen_lock. */
1119 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -07001120 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001121 unsigned int possible_framebuffer_bits;
1122 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -02001123 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -02001124 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001125
Ben Widawskyc4213882014-06-19 12:06:10 -07001126 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001127 struct drm_mm_node *compressed_llb;
1128
Rodrigo Vivida46f932014-08-01 02:04:45 -07001129 bool false_color;
1130
Paulo Zanonid029bca2015-10-15 10:44:46 -03001131 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001132 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -03001133
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001134 bool underrun_detected;
1135 struct work_struct underrun_work;
1136
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001137 struct intel_fbc_state_cache {
1138 struct {
1139 unsigned int mode_flags;
1140 uint32_t hsw_bdw_pixel_rate;
1141 } crtc;
1142
1143 struct {
1144 unsigned int rotation;
1145 int src_w;
1146 int src_h;
1147 bool visible;
1148 } plane;
1149
1150 struct {
1151 u64 ilk_ggtt_offset;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001152 uint32_t pixel_format;
1153 unsigned int stride;
1154 int fence_reg;
1155 unsigned int tiling_mode;
1156 } fb;
1157 } state_cache;
1158
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001159 struct intel_fbc_reg_params {
1160 struct {
1161 enum pipe pipe;
1162 enum plane plane;
1163 unsigned int fence_y_offset;
1164 } crtc;
1165
1166 struct {
1167 u64 ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001168 uint32_t pixel_format;
1169 unsigned int stride;
1170 int fence_reg;
1171 } fb;
1172
1173 int cfb_size;
1174 } params;
1175
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001176 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001177 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001178 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001179 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001180 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001181
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001182 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001183};
1184
Vandana Kannan96178ee2015-01-10 02:25:56 +05301185/**
1186 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1187 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1188 * parsing for same resolution.
1189 */
1190enum drrs_refresh_rate_type {
1191 DRRS_HIGH_RR,
1192 DRRS_LOW_RR,
1193 DRRS_MAX_RR, /* RR count */
1194};
1195
1196enum drrs_support_type {
1197 DRRS_NOT_SUPPORTED = 0,
1198 STATIC_DRRS_SUPPORT = 1,
1199 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301200};
1201
Daniel Vetter2807cf62014-07-11 10:30:11 -07001202struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301203struct i915_drrs {
1204 struct mutex mutex;
1205 struct delayed_work work;
1206 struct intel_dp *dp;
1207 unsigned busy_frontbuffer_bits;
1208 enum drrs_refresh_rate_type refresh_rate_type;
1209 enum drrs_support_type type;
1210};
1211
Rodrigo Vivia031d702013-10-03 16:15:06 -03001212struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001213 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001214 bool sink_support;
1215 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001216 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001217 bool active;
1218 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001219 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301220 bool psr2_support;
1221 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001222 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001223};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001224
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001225enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001226 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001227 PCH_IBX, /* Ibexpeak PCH */
1228 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001229 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301230 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07001231 PCH_KBP, /* Kabypoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001232 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001233};
1234
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001235enum intel_sbi_destination {
1236 SBI_ICLK,
1237 SBI_MPHY,
1238};
1239
Jesse Barnesb690e962010-07-19 13:53:12 -07001240#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001241#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001242#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001243#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001244#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001245#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001246
Dave Airlie8be48d92010-03-30 05:34:14 +00001247struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001248struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001249
Daniel Vetterc2b91522012-02-14 22:37:19 +01001250struct intel_gmbus {
1251 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001252#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001253 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001254 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001255 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001256 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001257 struct drm_i915_private *dev_priv;
1258};
1259
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001260struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001261 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001262 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001263 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001264 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001265 u32 saveSWF0[16];
1266 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001267 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001268 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001269 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001270 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001271};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001272
Imre Deakddeea5b2014-05-05 15:19:56 +03001273struct vlv_s0ix_state {
1274 /* GAM */
1275 u32 wr_watermark;
1276 u32 gfx_prio_ctrl;
1277 u32 arb_mode;
1278 u32 gfx_pend_tlb0;
1279 u32 gfx_pend_tlb1;
1280 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1281 u32 media_max_req_count;
1282 u32 gfx_max_req_count;
1283 u32 render_hwsp;
1284 u32 ecochk;
1285 u32 bsd_hwsp;
1286 u32 blt_hwsp;
1287 u32 tlb_rd_addr;
1288
1289 /* MBC */
1290 u32 g3dctl;
1291 u32 gsckgctl;
1292 u32 mbctl;
1293
1294 /* GCP */
1295 u32 ucgctl1;
1296 u32 ucgctl3;
1297 u32 rcgctl1;
1298 u32 rcgctl2;
1299 u32 rstctl;
1300 u32 misccpctl;
1301
1302 /* GPM */
1303 u32 gfxpause;
1304 u32 rpdeuhwtc;
1305 u32 rpdeuc;
1306 u32 ecobus;
1307 u32 pwrdwnupctl;
1308 u32 rp_down_timeout;
1309 u32 rp_deucsw;
1310 u32 rcubmabdtmr;
1311 u32 rcedata;
1312 u32 spare2gh;
1313
1314 /* Display 1 CZ domain */
1315 u32 gt_imr;
1316 u32 gt_ier;
1317 u32 pm_imr;
1318 u32 pm_ier;
1319 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1320
1321 /* GT SA CZ domain */
1322 u32 tilectl;
1323 u32 gt_fifoctl;
1324 u32 gtlc_wake_ctrl;
1325 u32 gtlc_survive;
1326 u32 pmwgicz;
1327
1328 /* Display 2 CZ domain */
1329 u32 gu_ctl0;
1330 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001331 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001332 u32 clock_gate_dis2;
1333};
1334
Chris Wilsonbf225f22014-07-10 20:31:18 +01001335struct intel_rps_ei {
1336 u32 cz_clock;
1337 u32 render_c0;
1338 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001339};
1340
Daniel Vetterc85aa882012-11-02 19:55:03 +01001341struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001342 /*
1343 * work, interrupts_enabled and pm_iir are protected by
1344 * dev_priv->irq_lock
1345 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001346 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001347 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001348 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001349
Dave Gordonb20e3cf2016-09-12 21:19:35 +01001350 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301351 u32 pm_intr_keep;
1352
Ben Widawskyb39fb292014-03-19 18:31:11 -07001353 /* Frequencies are stored in potentially platform dependent multiples.
1354 * In other words, *_freq needs to be multiplied by X to be interesting.
1355 * Soft limits are those which are used for the dynamic reclocking done
1356 * by the driver (raise frequencies under heavy loads, and lower for
1357 * lighter loads). Hard limits are those imposed by the hardware.
1358 *
1359 * A distinction is made for overclocking, which is never enabled by
1360 * default, and is considered to be above the hard limit if it's
1361 * possible at all.
1362 */
1363 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1364 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1365 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1366 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1367 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001368 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001369 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001370 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1371 u8 rp1_freq; /* "less than" RP0 power/freqency */
1372 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001373 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001374
Chris Wilson8fb55192015-04-07 16:20:28 +01001375 u8 up_threshold; /* Current %busy required to uplock */
1376 u8 down_threshold; /* Current %busy required to downclock */
1377
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001378 int last_adj;
1379 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1380
Chris Wilson8d3afd72015-05-21 21:01:47 +01001381 spinlock_t client_lock;
1382 struct list_head clients;
1383 bool client_boost;
1384
Chris Wilsonc0951f02013-10-10 21:58:50 +01001385 bool enabled;
Chris Wilson54b4f682016-07-21 21:16:19 +01001386 struct delayed_work autoenable_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001387 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001388
Chris Wilsonbf225f22014-07-10 20:31:18 +01001389 /* manual wa residency calculations */
1390 struct intel_rps_ei up_ei, down_ei;
1391
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001392 /*
1393 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001394 * Must be taken after struct_mutex if nested. Note that
1395 * this lock may be held for long periods of time when
1396 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001397 */
1398 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001399};
1400
Daniel Vetter1a240d42012-11-29 22:18:51 +01001401/* defined intel_pm.c */
1402extern spinlock_t mchdev_lock;
1403
Daniel Vetterc85aa882012-11-02 19:55:03 +01001404struct intel_ilk_power_mgmt {
1405 u8 cur_delay;
1406 u8 min_delay;
1407 u8 max_delay;
1408 u8 fmax;
1409 u8 fstart;
1410
1411 u64 last_count1;
1412 unsigned long last_time1;
1413 unsigned long chipset_power;
1414 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001415 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001416 unsigned long gfx_power;
1417 u8 corr;
1418
1419 int c_m;
1420 int r_t;
1421};
1422
Imre Deakc6cb5822014-03-04 19:22:55 +02001423struct drm_i915_private;
1424struct i915_power_well;
1425
1426struct i915_power_well_ops {
1427 /*
1428 * Synchronize the well's hw state to match the current sw state, for
1429 * example enable/disable it based on the current refcount. Called
1430 * during driver init and resume time, possibly after first calling
1431 * the enable/disable handlers.
1432 */
1433 void (*sync_hw)(struct drm_i915_private *dev_priv,
1434 struct i915_power_well *power_well);
1435 /*
1436 * Enable the well and resources that depend on it (for example
1437 * interrupts located on the well). Called after the 0->1 refcount
1438 * transition.
1439 */
1440 void (*enable)(struct drm_i915_private *dev_priv,
1441 struct i915_power_well *power_well);
1442 /*
1443 * Disable the well and resources that depend on it. Called after
1444 * the 1->0 refcount transition.
1445 */
1446 void (*disable)(struct drm_i915_private *dev_priv,
1447 struct i915_power_well *power_well);
1448 /* Returns the hw enabled state. */
1449 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1450 struct i915_power_well *power_well);
1451};
1452
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001453/* Power well structure for haswell */
1454struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001455 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001456 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001457 /* power well enable/disable usage count */
1458 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001459 /* cached hw enabled state */
1460 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001461 unsigned long domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001462 /* unique identifier for this power well */
1463 unsigned long id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001464 /*
1465 * Arbitraty data associated with this power well. Platform and power
1466 * well specific.
1467 */
1468 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001469 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001470};
1471
Imre Deak83c00f52013-10-25 17:36:47 +03001472struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001473 /*
1474 * Power wells needed for initialization at driver init and suspend
1475 * time are on. They are kept on until after the first modeset.
1476 */
1477 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001478 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001479 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001480
Imre Deak83c00f52013-10-25 17:36:47 +03001481 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001482 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001483 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001484};
1485
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001486#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001487struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001488 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001489 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001490 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001491};
1492
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001493struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001494 /** Memory allocator for GTT stolen memory */
1495 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001496 /** Protects the usage of the GTT stolen memory allocator. This is
1497 * always the inner lock when overlapping with struct_mutex. */
1498 struct mutex stolen_lock;
1499
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001500 /** List of all objects in gtt_space. Used to restore gtt
1501 * mappings on resume */
1502 struct list_head bound_list;
1503 /**
1504 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001505 * are idle and not used by the GPU). These objects may or may
1506 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001507 */
1508 struct list_head unbound_list;
1509
Chris Wilson275f0392016-10-24 13:42:14 +01001510 /** List of all objects in gtt_space, currently mmaped by userspace.
1511 * All objects within this list must also be on bound_list.
1512 */
1513 struct list_head userfault_list;
1514
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001515 /**
1516 * List of objects which are pending destruction.
1517 */
1518 struct llist_head free_list;
1519 struct work_struct free_work;
1520
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001521 /** Usable portion of the GTT for GEM */
1522 unsigned long stolen_base; /* limited to low memory (32-bit) */
1523
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001524 /** PPGTT used for aliasing the PPGTT with the GTT */
1525 struct i915_hw_ppgtt *aliasing_ppgtt;
1526
Chris Wilson2cfcd322014-05-20 08:28:43 +01001527 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001528 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001529 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001530
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001531 /** LRU list of objects with fence regs on them. */
1532 struct list_head fence_list;
1533
1534 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001535 * Are we in a non-interruptible section of code like
1536 * modesetting?
1537 */
1538 bool interruptible;
1539
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001540 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001541 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001542
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001543 /** Bit 6 swizzling required for X tiling */
1544 uint32_t bit_6_swizzle_x;
1545 /** Bit 6 swizzling required for Y tiling */
1546 uint32_t bit_6_swizzle_y;
1547
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001548 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001549 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001550 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001551 u32 object_count;
1552};
1553
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001554struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001555 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001556 unsigned bytes;
1557 unsigned size;
1558 int err;
1559 u8 *buf;
1560 loff_t start;
1561 loff_t pos;
1562};
1563
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001564struct i915_error_state_file_priv {
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00001565 struct drm_i915_private *i915;
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001566 struct drm_i915_error_state *error;
1567};
1568
Chris Wilsonb52992c2016-10-28 13:58:24 +01001569#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1570#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1571
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001572#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1573#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1574
Daniel Vetter99584db2012-11-14 17:14:04 +01001575struct i915_gpu_error {
1576 /* For hangcheck timer */
1577#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1578#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001579
Chris Wilson737b1502015-01-26 18:03:03 +02001580 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001581
1582 /* For reset and error_state handling. */
1583 spinlock_t lock;
1584 /* Protected by the above dev->gpu_error.lock. */
1585 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001586
1587 unsigned long missed_irq_rings;
1588
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001589 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001590 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001591 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001592 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001593 *
1594 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1595 * meaning that any waiters holding onto the struct_mutex should
1596 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001597 *
1598 * If reset is not completed succesfully, the I915_WEDGE bit is
1599 * set meaning that hardware is terminally sour and there is no
1600 * recovery. All waiters on the reset_queue will be woken when
1601 * that happens.
1602 *
1603 * This counter is used by the wait_seqno code to notice that reset
1604 * event happened and it needs to restart the entire ioctl (since most
1605 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001606 *
1607 * This is important for lock-free wait paths, where no contended lock
1608 * naturally enforces the correct ordering between the bail-out of the
1609 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001610 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001611 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001612
Chris Wilson8af29b02016-09-09 14:11:47 +01001613 unsigned long flags;
1614#define I915_RESET_IN_PROGRESS 0
1615#define I915_WEDGED (BITS_PER_LONG - 1)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001616
1617 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001618 * Waitqueue to signal when a hang is detected. Used to for waiters
1619 * to release the struct_mutex for the reset to procede.
1620 */
1621 wait_queue_head_t wait_queue;
1622
1623 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001624 * Waitqueue to signal when the reset has completed. Used by clients
1625 * that wait for dev_priv->mm.wedged to settle.
1626 */
1627 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001628
Chris Wilson094f9a52013-09-25 17:34:55 +01001629 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001630 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001631};
1632
Zhang Ruib8efb172013-02-05 15:41:53 +08001633enum modeset_restore {
1634 MODESET_ON_LID_OPEN,
1635 MODESET_DONE,
1636 MODESET_SUSPENDED,
1637};
1638
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001639#define DP_AUX_A 0x40
1640#define DP_AUX_B 0x10
1641#define DP_AUX_C 0x20
1642#define DP_AUX_D 0x30
1643
Xiong Zhang11c1b652015-08-17 16:04:04 +08001644#define DDC_PIN_B 0x05
1645#define DDC_PIN_C 0x04
1646#define DDC_PIN_D 0x06
1647
Paulo Zanoni6acab152013-09-12 17:06:24 -03001648struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001649 /*
1650 * This is an index in the HDMI/DVI DDI buffer translation table.
1651 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1652 * populate this field.
1653 */
1654#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001655 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001656
1657 uint8_t supports_dvi:1;
1658 uint8_t supports_hdmi:1;
1659 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001660
1661 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001662 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001663
1664 uint8_t dp_boost_level;
1665 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001666};
1667
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001668enum psr_lines_to_wait {
1669 PSR_0_LINES_TO_WAIT = 0,
1670 PSR_1_LINE_TO_WAIT,
1671 PSR_4_LINES_TO_WAIT,
1672 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301673};
1674
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001675struct intel_vbt_data {
1676 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1677 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1678
1679 /* Feature bits */
1680 unsigned int int_tv_support:1;
1681 unsigned int lvds_dither:1;
1682 unsigned int lvds_vbt:1;
1683 unsigned int int_crt_support:1;
1684 unsigned int lvds_use_ssc:1;
1685 unsigned int display_clock_mode:1;
1686 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001687 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001688 int lvds_ssc_freq;
1689 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1690
Pradeep Bhat83a72802014-03-28 10:14:57 +05301691 enum drrs_support_type drrs_type;
1692
Jani Nikula6aa23e62016-03-24 17:50:20 +02001693 struct {
1694 int rate;
1695 int lanes;
1696 int preemphasis;
1697 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001698 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001699 bool initialized;
1700 bool support;
1701 int bpp;
1702 struct edp_power_seq pps;
1703 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001704
Jani Nikulaf00076d2013-12-14 20:38:29 -02001705 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001706 bool full_link;
1707 bool require_aux_wakeup;
1708 int idle_frames;
1709 enum psr_lines_to_wait lines_to_wait;
1710 int tp1_wakeup_time;
1711 int tp2_tp3_wakeup_time;
1712 } psr;
1713
1714 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001715 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001716 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001717 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001718 u8 min_brightness; /* min_brightness/255 of max */
Deepak M9a41e172016-04-26 16:14:24 +03001719 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001720 } backlight;
1721
Shobhit Kumard17c5442013-08-27 15:12:25 +03001722 /* MIPI DSI */
1723 struct {
1724 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301725 struct mipi_config *config;
1726 struct mipi_pps_data *pps;
1727 u8 seq_version;
1728 u32 size;
1729 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001730 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001731 } dsi;
1732
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001733 int crt_ddc_pin;
1734
1735 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001736 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001737
1738 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001739 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001740};
1741
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001742enum intel_ddb_partitioning {
1743 INTEL_DDB_PART_1_2,
1744 INTEL_DDB_PART_5_6, /* IVB+ */
1745};
1746
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001747struct intel_wm_level {
1748 bool enable;
1749 uint32_t pri_val;
1750 uint32_t spr_val;
1751 uint32_t cur_val;
1752 uint32_t fbc_val;
1753};
1754
Imre Deak820c1982013-12-17 14:46:36 +02001755struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001756 uint32_t wm_pipe[3];
1757 uint32_t wm_lp[3];
1758 uint32_t wm_lp_spr[3];
1759 uint32_t wm_linetime[3];
1760 bool enable_fbc_wm;
1761 enum intel_ddb_partitioning partitioning;
1762};
1763
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001764struct vlv_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001765 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001766};
1767
1768struct vlv_sr_wm {
1769 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001770 uint16_t cursor;
1771};
1772
1773struct vlv_wm_ddl_values {
1774 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001775};
1776
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001777struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001778 struct vlv_pipe_wm pipe[3];
1779 struct vlv_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001780 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001781 uint8_t level;
1782 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001783};
1784
Damien Lespiauc1939242014-11-04 17:06:41 +00001785struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001786 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001787};
1788
1789static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1790{
Damien Lespiau16160e32014-11-04 17:06:53 +00001791 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001792}
1793
Damien Lespiau08db6652014-11-04 17:06:52 +00001794static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1795 const struct skl_ddb_entry *e2)
1796{
1797 if (e1->start == e2->start && e1->end == e2->end)
1798 return true;
1799
1800 return false;
1801}
1802
Damien Lespiauc1939242014-11-04 17:06:41 +00001803struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001804 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001805 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001806};
1807
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001808struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001809 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001810 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001811};
1812
1813struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001814 bool plane_en;
1815 uint16_t plane_res_b;
1816 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001817};
1818
Paulo Zanonic67a4702013-08-19 13:18:09 -03001819/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001820 * This struct helps tracking the state needed for runtime PM, which puts the
1821 * device in PCI D3 state. Notice that when this happens, nothing on the
1822 * graphics device works, even register access, so we don't get interrupts nor
1823 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001824 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001825 * Every piece of our code that needs to actually touch the hardware needs to
1826 * either call intel_runtime_pm_get or call intel_display_power_get with the
1827 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001828 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001829 * Our driver uses the autosuspend delay feature, which means we'll only really
1830 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001831 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001832 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001833 *
1834 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1835 * goes back to false exactly before we reenable the IRQs. We use this variable
1836 * to check if someone is trying to enable/disable IRQs while they're supposed
1837 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001838 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001839 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001840 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001841 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001842struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001843 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001844 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001845 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001846};
1847
Daniel Vetter926321d2013-10-16 13:30:34 +02001848enum intel_pipe_crc_source {
1849 INTEL_PIPE_CRC_SOURCE_NONE,
1850 INTEL_PIPE_CRC_SOURCE_PLANE1,
1851 INTEL_PIPE_CRC_SOURCE_PLANE2,
1852 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001853 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001854 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1855 INTEL_PIPE_CRC_SOURCE_TV,
1856 INTEL_PIPE_CRC_SOURCE_DP_B,
1857 INTEL_PIPE_CRC_SOURCE_DP_C,
1858 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001859 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001860 INTEL_PIPE_CRC_SOURCE_MAX,
1861};
1862
Shuang He8bf1e9f2013-10-15 18:55:27 +01001863struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001864 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001865 uint32_t crc[5];
1866};
1867
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001868#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001869struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001870 spinlock_t lock;
1871 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001872 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001873 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001874 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001875 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001876};
1877
Daniel Vetterf99d7062014-06-19 16:01:59 +02001878struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001879 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001880
1881 /*
1882 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1883 * scheduled flips.
1884 */
1885 unsigned busy_bits;
1886 unsigned flip_bits;
1887};
1888
Mika Kuoppala72253422014-10-07 17:21:26 +03001889struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001890 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001891 u32 value;
1892 /* bitmask representing WA bits */
1893 u32 mask;
1894};
1895
Arun Siluvery33136b02016-01-21 21:43:47 +00001896/*
1897 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1898 * allowing it for RCS as we don't foresee any requirement of having
1899 * a whitelist for other engines. When it is really required for
1900 * other engines then the limit need to be increased.
1901 */
1902#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001903
1904struct i915_workarounds {
1905 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1906 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001907 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001908};
1909
Yu Zhangcf9d2892015-02-10 19:05:47 +08001910struct i915_virtual_gpu {
1911 bool active;
1912};
1913
Matt Roperaa363132015-09-24 15:53:18 -07001914/* used in computing the new watermarks state */
1915struct intel_wm_config {
1916 unsigned int num_pipes_active;
1917 bool sprites_enabled;
1918 bool sprites_scaled;
1919};
1920
Robert Braggd7965152016-11-07 19:49:52 +00001921struct i915_oa_format {
1922 u32 format;
1923 int size;
1924};
1925
Robert Bragg8a3003d2016-11-07 19:49:51 +00001926struct i915_oa_reg {
1927 i915_reg_t addr;
1928 u32 value;
1929};
1930
Robert Braggeec688e2016-11-07 19:49:47 +00001931struct i915_perf_stream;
1932
1933struct i915_perf_stream_ops {
1934 /* Enables the collection of HW samples, either in response to
1935 * I915_PERF_IOCTL_ENABLE or implicitly called when stream is
1936 * opened without I915_PERF_FLAG_DISABLED.
1937 */
1938 void (*enable)(struct i915_perf_stream *stream);
1939
1940 /* Disables the collection of HW samples, either in response to
1941 * I915_PERF_IOCTL_DISABLE or implicitly called before
1942 * destroying the stream.
1943 */
1944 void (*disable)(struct i915_perf_stream *stream);
1945
Robert Braggeec688e2016-11-07 19:49:47 +00001946 /* Call poll_wait, passing a wait queue that will be woken
1947 * once there is something ready to read() for the stream
1948 */
1949 void (*poll_wait)(struct i915_perf_stream *stream,
1950 struct file *file,
1951 poll_table *wait);
1952
1953 /* For handling a blocking read, wait until there is something
1954 * to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001955 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001956 */
1957 int (*wait_unlocked)(struct i915_perf_stream *stream);
1958
1959 /* read - Copy buffered metrics as records to userspace
1960 * @buf: the userspace, destination buffer
1961 * @count: the number of bytes to copy, requested by userspace
1962 * @offset: zero at the start of the read, updated as the read
1963 * proceeds, it represents how many bytes have been
1964 * copied so far and the buffer offset for copying the
1965 * next record.
1966 *
1967 * Copy as many buffered i915 perf samples and records for
1968 * this stream to userspace as will fit in the given buffer.
1969 *
1970 * Only write complete records; returning -ENOSPC if there
1971 * isn't room for a complete record.
1972 *
1973 * Return any error condition that results in a short read
1974 * such as -ENOSPC or -EFAULT, even though these may be
1975 * squashed before returning to userspace.
1976 */
1977 int (*read)(struct i915_perf_stream *stream,
1978 char __user *buf,
1979 size_t count,
1980 size_t *offset);
1981
1982 /* Cleanup any stream specific resources.
1983 *
1984 * The stream will always be disabled before this is called.
1985 */
1986 void (*destroy)(struct i915_perf_stream *stream);
1987};
1988
1989struct i915_perf_stream {
1990 struct drm_i915_private *dev_priv;
1991
1992 struct list_head link;
1993
1994 u32 sample_flags;
Robert Braggd7965152016-11-07 19:49:52 +00001995 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00001996
1997 struct i915_gem_context *ctx;
1998 bool enabled;
1999
Robert Braggd7965152016-11-07 19:49:52 +00002000 const struct i915_perf_stream_ops *ops;
2001};
2002
2003struct i915_oa_ops {
2004 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
2005 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
2006 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
2007 void (*oa_enable)(struct drm_i915_private *dev_priv);
2008 void (*oa_disable)(struct drm_i915_private *dev_priv);
2009 void (*update_oacontrol)(struct drm_i915_private *dev_priv);
2010 void (*update_hw_ctx_id_locked)(struct drm_i915_private *dev_priv,
2011 u32 ctx_id);
2012 int (*read)(struct i915_perf_stream *stream,
2013 char __user *buf,
2014 size_t count,
2015 size_t *offset);
2016 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00002017};
2018
Jani Nikula77fec552014-03-31 14:27:22 +03002019struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01002020 struct drm_device drm;
2021
Chris Wilsonefab6d82015-04-07 16:20:57 +01002022 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002023 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01002024 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00002025 struct kmem_cache *dependencies;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002026
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002027 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002028
2029 int relative_constants_mode;
2030
2031 void __iomem *regs;
2032
Chris Wilson907b28c2013-07-19 20:36:52 +01002033 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002034
Yu Zhangcf9d2892015-02-10 19:05:47 +08002035 struct i915_virtual_gpu vgpu;
2036
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002037 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002038
Alex Dai33a732f2015-08-12 15:43:36 +01002039 struct intel_guc guc;
2040
Daniel Vettereb805622015-05-04 14:58:44 +02002041 struct intel_csr csr;
2042
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002043 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01002044
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002045 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2046 * controller on different i2c buses. */
2047 struct mutex gmbus_mutex;
2048
2049 /**
2050 * Base address of the gmbus and gpio block.
2051 */
2052 uint32_t gpio_mmio_base;
2053
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302054 /* MMIO base address for MIPI regs */
2055 uint32_t mipi_mmio_base;
2056
Ville Syrjälä443a3892015-11-11 20:34:15 +02002057 uint32_t psr_mmio_base;
2058
Imre Deak44cb7342016-08-10 14:07:29 +03002059 uint32_t pps_mmio_base;
2060
Daniel Vetter28c70f12012-12-01 13:53:45 +01002061 wait_queue_head_t gmbus_wait_queue;
2062
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002063 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01002064 struct i915_gem_context *kernel_context;
Akash Goel3b3f1652016-10-13 22:44:48 +05302065 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilson51d545d2016-08-15 10:49:02 +01002066 struct i915_vma *semaphore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002067
Daniel Vetterba8286f2014-09-11 07:43:25 +02002068 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002069 struct resource mch_res;
2070
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002071 /* protects the irq masks */
2072 spinlock_t irq_lock;
2073
Sourab Gupta84c33a62014-06-02 16:47:17 +05302074 /* protects the mmio flip data */
2075 spinlock_t mmio_flip_lock;
2076
Imre Deakf8b79e52014-03-04 19:23:07 +02002077 bool display_irqs_enabled;
2078
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002079 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2080 struct pm_qos_request pm_qos;
2081
Ville Syrjäläa5805162015-05-26 20:42:30 +03002082 /* Sideband mailbox protection */
2083 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002084
2085 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07002086 union {
2087 u32 irq_mask;
2088 u32 de_irq_mask[I915_MAX_PIPES];
2089 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002090 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05302091 u32 pm_imr;
2092 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05302093 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05302094 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02002095 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002096
Jani Nikula5fcece82015-05-27 15:03:42 +03002097 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02002098 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05302099 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002100 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002101 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002102
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002103 bool preserve_bios_swizzle;
2104
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002105 /* overlay */
2106 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002107
Jani Nikula58c68772013-11-08 16:48:54 +02002108 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02002109 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03002110
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002111 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002112 bool no_aux_handshake;
2113
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002114 /* protects panel power sequencer state */
2115 struct mutex pps_mutex;
2116
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002117 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002118 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2119
2120 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03002121 unsigned int skl_preferred_vco_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02002122 unsigned int cdclk_freq, max_cdclk_freq;
2123
2124 /*
2125 * For reading holding any crtc lock is sufficient,
2126 * for writing must hold all of them.
2127 */
2128 unsigned int atomic_cdclk_freq;
2129
Mika Kaholaadafdc62015-08-18 14:36:59 +03002130 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02002131 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03002132 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03002133 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002134
Ville Syrjälä63911d72016-05-13 23:41:32 +03002135 struct {
Ville Syrjälä709e05c2016-05-13 23:41:33 +03002136 unsigned int vco, ref;
Ville Syrjälä63911d72016-05-13 23:41:32 +03002137 } cdclk_pll;
2138
Daniel Vetter645416f2013-09-02 16:22:25 +02002139 /**
2140 * wq - Driver workqueue for GEM.
2141 *
2142 * NOTE: Work items scheduled here are not allowed to grab any modeset
2143 * locks, for otherwise the flushing done in the pageflip code will
2144 * result in deadlocks.
2145 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002146 struct workqueue_struct *wq;
2147
2148 /* Display functions */
2149 struct drm_i915_display_funcs display;
2150
2151 /* PCH chipset type */
2152 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002153 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002154
2155 unsigned long quirks;
2156
Zhang Ruib8efb172013-02-05 15:41:53 +08002157 enum modeset_restore modeset_restore;
2158 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01002159 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03002160 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07002161
Ben Widawskya7bbbd62013-07-16 16:50:07 -07002162 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002163 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002164
Daniel Vetter4b5aed62012-11-14 17:14:03 +01002165 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01002166 DECLARE_HASHTABLE(mm_structs, 7);
2167 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02002168
Chris Wilson5d1808e2016-04-28 09:56:51 +01002169 /* The hw wants to have a stable context identifier for the lifetime
2170 * of the context (for OA, PASID, faults, etc). This is limited
2171 * in execlists to 21 bits.
2172 */
2173 struct ida context_hw_ida;
2174#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2175
Daniel Vetter87813422012-05-02 11:49:32 +02002176 /* Kernel Modesetting */
2177
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02002178 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2179 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002180 wait_queue_head_t pending_flip_queue;
2181
Daniel Vetterc4597872013-10-21 21:04:07 +02002182#ifdef CONFIG_DEBUG_FS
2183 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2184#endif
2185
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002186 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002187 int num_shared_dpll;
2188 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02002189 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002190
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01002191 /*
2192 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2193 * Must be global rather than per dpll, because on some platforms
2194 * plls share registers.
2195 */
2196 struct mutex dpll_lock;
2197
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002198 unsigned int active_crtcs;
2199 unsigned int min_pixclk[I915_MAX_PIPES];
2200
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002201 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002202
Mika Kuoppala72253422014-10-07 17:21:26 +03002203 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01002204
Daniel Vetterf99d7062014-06-19 16:01:59 +02002205 struct i915_frontbuffer_tracking fb_tracking;
2206
Jesse Barnes652c3932009-08-17 13:31:43 -07002207 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002208
Zhenyu Wangc48044112009-12-17 14:48:43 +08002209 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002210
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002211 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002212
Ben Widawsky59124502013-07-04 11:02:05 -07002213 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002214 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07002215
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002216 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002217 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002218
Daniel Vetter20e4d402012-08-08 23:35:39 +02002219 /* ilk-only ips/rps state. Everything in here is protected by the global
2220 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002221 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002222
Imre Deak83c00f52013-10-25 17:36:47 +03002223 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08002224
Rodrigo Vivia031d702013-10-03 16:15:06 -03002225 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002226
Daniel Vetter99584db2012-11-14 17:14:04 +01002227 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01002228
Jesse Barnesc9cddff2013-05-08 10:45:13 -07002229 struct drm_i915_gem_object *vlv_pctx;
2230
Daniel Vetter06957262015-08-10 13:34:08 +02002231#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00002232 /* list of fbdev register on this device */
2233 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002234 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02002235#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00002236
2237 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01002238 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07002239
Imre Deak58fddc22015-01-08 17:54:14 +02002240 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02002241 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02002242 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08002243 /**
2244 * av_mutex - mutex for audio/video sync
2245 *
2246 */
2247 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002248
Ben Widawsky254f9652012-06-04 14:42:42 -07002249 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07002250 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002251
Damien Lespiau3e683202012-12-11 18:48:29 +00002252 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002253
Ville Syrjäläc2317752016-03-15 16:39:56 +02002254 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002255 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002256 /*
2257 * Shadows for CHV DPLL_MD regs to keep the state
2258 * checker somewhat working in the presence hardware
2259 * crappiness (can't read out DPLL_MD for pipes B & C).
2260 */
2261 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002262 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002263
Daniel Vetter842f1c82014-03-10 10:01:44 +01002264 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002265 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002266 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002267 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002268
Lyude656d1b82016-08-17 15:55:54 -04002269 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002270 I915_SAGV_UNKNOWN = 0,
2271 I915_SAGV_DISABLED,
2272 I915_SAGV_ENABLED,
2273 I915_SAGV_NOT_CONTROLLED
2274 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002275
Ville Syrjälä53615a52013-08-01 16:18:50 +03002276 struct {
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002277 /* protects DSPARB registers on pre-g4x/vlv/chv */
2278 spinlock_t dsparb_lock;
2279
Ville Syrjälä53615a52013-08-01 16:18:50 +03002280 /*
2281 * Raw watermark latency values:
2282 * in 0.1us units for WM0,
2283 * in 0.5us units for WM1+.
2284 */
2285 /* primary */
2286 uint16_t pri_latency[5];
2287 /* sprite */
2288 uint16_t spr_latency[5];
2289 /* cursor */
2290 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002291 /*
2292 * Raw watermark memory latency values
2293 * for SKL for all 8 levels
2294 * in 1us units.
2295 */
2296 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002297
2298 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002299 union {
2300 struct ilk_wm_values hw;
2301 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002302 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002303 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002304
2305 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002306
2307 /*
2308 * Should be held around atomic WM register writing; also
2309 * protects * intel_crtc->wm.active and
2310 * cstate->wm.need_postvbl_update.
2311 */
2312 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002313
2314 /*
2315 * Set during HW readout of watermarks/DDB. Some platforms
2316 * need to know when we're still using BIOS-provided values
2317 * (which we don't fully trust).
2318 */
2319 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002320 } wm;
2321
Paulo Zanoni8a187452013-12-06 20:32:13 -02002322 struct i915_runtime_pm pm;
2323
Robert Braggeec688e2016-11-07 19:49:47 +00002324 struct {
2325 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00002326
Robert Bragg442b8c02016-11-07 19:49:53 +00002327 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00002328 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00002329
Robert Braggeec688e2016-11-07 19:49:47 +00002330 struct mutex lock;
2331 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002332
Robert Braggd7965152016-11-07 19:49:52 +00002333 spinlock_t hook_lock;
2334
Robert Bragg8a3003d2016-11-07 19:49:51 +00002335 struct {
Robert Braggd7965152016-11-07 19:49:52 +00002336 struct i915_perf_stream *exclusive_stream;
2337
2338 u32 specific_ctx_id;
2339 struct i915_vma *pinned_rcs_vma;
2340
2341 struct hrtimer poll_check_timer;
2342 wait_queue_head_t poll_wq;
2343 bool pollin;
2344
2345 bool periodic;
2346 int period_exponent;
2347 int timestamp_frequency;
2348
2349 int tail_margin;
2350
2351 int metrics_set;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002352
2353 const struct i915_oa_reg *mux_regs;
2354 int mux_regs_len;
2355 const struct i915_oa_reg *b_counter_regs;
2356 int b_counter_regs_len;
Robert Braggd7965152016-11-07 19:49:52 +00002357
2358 struct {
2359 struct i915_vma *vma;
2360 u8 *vaddr;
2361 int format;
2362 int format_size;
2363 } oa_buffer;
2364
2365 u32 gen7_latched_oastatus1;
2366
2367 struct i915_oa_ops ops;
2368 const struct i915_oa_format *oa_formats;
2369 int n_builtin_sets;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002370 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002371 } perf;
2372
Oscar Mateoa83014d2014-07-24 17:04:21 +01002373 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2374 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002375 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002376 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002377
Chris Wilson73cb9702016-10-28 13:58:46 +01002378 struct list_head timelines;
2379 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002380 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002381
Chris Wilson67d97da2016-07-04 08:08:31 +01002382 /**
2383 * Is the GPU currently considered idle, or busy executing
2384 * userspace requests? Whilst idle, we allow runtime power
2385 * management to power down the hardware and display clocks.
2386 * In order to reduce the effect on performance, there
2387 * is a slight delay before we do so.
2388 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002389 bool awake;
2390
2391 /**
2392 * We leave the user IRQ off as much as possible,
2393 * but this means that requests will finish and never
2394 * be retired once the system goes idle. Set a timer to
2395 * fire periodically while the ring is running. When it
2396 * fires, go retire requests.
2397 */
2398 struct delayed_work retire_work;
2399
2400 /**
2401 * When we detect an idle GPU, we want to turn on
2402 * powersaving features. So once we see that there
2403 * are no more requests outstanding and no more
2404 * arrive within a small period of time, we fire
2405 * off the idle_work.
2406 */
2407 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002408
2409 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002410 } gt;
2411
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002412 /* perform PHY state sanity checks? */
2413 bool chv_phy_assert[2];
2414
Mahesh Kumara3a89862016-12-01 21:19:34 +05302415 bool ipc_enabled;
2416
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002417 /* Used to save the pipe-to-encoder mapping for audio */
2418 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002419
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002420 /*
2421 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2422 * will be rejected. Instead look for a better place.
2423 */
Jani Nikula77fec552014-03-31 14:27:22 +03002424};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002425
Chris Wilson2c1792a2013-08-01 18:39:55 +01002426static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2427{
Chris Wilson091387c2016-06-24 14:00:21 +01002428 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002429}
2430
David Weinehallc49d13e2016-08-22 13:32:42 +03002431static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002432{
David Weinehallc49d13e2016-08-22 13:32:42 +03002433 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002434}
2435
Alex Dai33a732f2015-08-12 15:43:36 +01002436static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2437{
2438 return container_of(guc, struct drm_i915_private, guc);
2439}
2440
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002441/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302442#define for_each_engine(engine__, dev_priv__, id__) \
2443 for ((id__) = 0; \
2444 (id__) < I915_NUM_ENGINES; \
2445 (id__)++) \
2446 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002447
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002448#define __mask_next_bit(mask) ({ \
2449 int __idx = ffs(mask) - 1; \
2450 mask &= ~BIT(__idx); \
2451 __idx; \
2452})
2453
Dave Gordonc3232b12016-03-23 18:19:53 +00002454/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002455#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2456 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302457 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002458
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002459enum hdmi_force_audio {
2460 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2461 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2462 HDMI_AUDIO_AUTO, /* trust EDID */
2463 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2464};
2465
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002466#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002467
Daniel Vettera071fa02014-06-18 23:28:09 +02002468/*
2469 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302470 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002471 * doesn't mean that the hw necessarily already scans it out, but that any
2472 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2473 *
2474 * We have one bit per pipe and per scanout plane type.
2475 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302476#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2477#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002478#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2479 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2480#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302481 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2482#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2483 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002484#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302485 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002486#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302487 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002488
Dave Gordon85d12252016-05-20 11:54:06 +01002489/*
2490 * Optimised SGL iterator for GEM objects
2491 */
2492static __always_inline struct sgt_iter {
2493 struct scatterlist *sgp;
2494 union {
2495 unsigned long pfn;
2496 dma_addr_t dma;
2497 };
2498 unsigned int curr;
2499 unsigned int max;
2500} __sgt_iter(struct scatterlist *sgl, bool dma) {
2501 struct sgt_iter s = { .sgp = sgl };
2502
2503 if (s.sgp) {
2504 s.max = s.curr = s.sgp->offset;
2505 s.max += s.sgp->length;
2506 if (dma)
2507 s.dma = sg_dma_address(s.sgp);
2508 else
2509 s.pfn = page_to_pfn(sg_page(s.sgp));
2510 }
2511
2512 return s;
2513}
2514
Chris Wilson96d77632016-10-28 13:58:33 +01002515static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2516{
2517 ++sg;
2518 if (unlikely(sg_is_chain(sg)))
2519 sg = sg_chain_ptr(sg);
2520 return sg;
2521}
2522
Dave Gordon85d12252016-05-20 11:54:06 +01002523/**
Dave Gordon63d15322016-05-20 11:54:07 +01002524 * __sg_next - return the next scatterlist entry in a list
2525 * @sg: The current sg entry
2526 *
2527 * Description:
2528 * If the entry is the last, return NULL; otherwise, step to the next
2529 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2530 * otherwise just return the pointer to the current element.
2531 **/
2532static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2533{
2534#ifdef CONFIG_DEBUG_SG
2535 BUG_ON(sg->sg_magic != SG_MAGIC);
2536#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002537 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002538}
2539
2540/**
Dave Gordon85d12252016-05-20 11:54:06 +01002541 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2542 * @__dmap: DMA address (output)
2543 * @__iter: 'struct sgt_iter' (iterator state, internal)
2544 * @__sgt: sg_table to iterate over (input)
2545 */
2546#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2547 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2548 ((__dmap) = (__iter).dma + (__iter).curr); \
2549 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002550 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002551
2552/**
2553 * for_each_sgt_page - iterate over the pages of the given sg_table
2554 * @__pp: page pointer (output)
2555 * @__iter: 'struct sgt_iter' (iterator state, internal)
2556 * @__sgt: sg_table to iterate over (input)
2557 */
2558#define for_each_sgt_page(__pp, __iter, __sgt) \
2559 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2560 ((__pp) = (__iter).pfn == 0 ? NULL : \
2561 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2562 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002563 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002564
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002565static inline const struct intel_device_info *
2566intel_info(const struct drm_i915_private *dev_priv)
2567{
2568 return &dev_priv->info;
2569}
2570
2571#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002572
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002573#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002574#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002575
Jani Nikulae87a0052015-10-20 15:22:02 +03002576#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002577#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002578
2579#define GEN_FOREVER (0)
2580/*
2581 * Returns true if Gen is in inclusive range [Start, End].
2582 *
2583 * Use GEN_FOREVER for unbound start and or end.
2584 */
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002585#define IS_GEN(dev_priv, s, e) ({ \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002586 unsigned int __s = (s), __e = (e); \
2587 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2588 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2589 if ((__s) != GEN_FOREVER) \
2590 __s = (s) - 1; \
2591 if ((__e) == GEN_FOREVER) \
2592 __e = BITS_PER_LONG - 1; \
2593 else \
2594 __e = (e) - 1; \
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002595 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002596})
2597
Jani Nikulae87a0052015-10-20 15:22:02 +03002598/*
2599 * Return true if revision is in range [since,until] inclusive.
2600 *
2601 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2602 */
2603#define IS_REVID(p, since, until) \
2604 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2605
Jani Nikula06bcd842016-11-30 17:43:06 +02002606#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2607#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002608#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
Jani Nikula06bcd842016-11-30 17:43:06 +02002609#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002610#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
Jani Nikula06bcd842016-11-30 17:43:06 +02002611#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2612#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002613#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
Jani Nikulac0f86832016-12-07 12:13:04 +02002614#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2615#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002616#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2617#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2618#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002619#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2620#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Jani Nikula73f67aa2016-12-07 22:48:09 +02002621#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002622#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002623#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002624#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002625#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2626 INTEL_DEVID(dev_priv) == 0x0152 || \
2627 INTEL_DEVID(dev_priv) == 0x015a)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002628#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2629#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2630#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2631#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2632#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2633#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2634#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2635#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002636#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002637#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2638 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2639#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2640 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2641 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2642 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002643/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002644#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2645 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2646#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2647 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2648#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2649 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2650#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2651 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002652/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002653#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2654 INTEL_DEVID(dev_priv) == 0x0A1E)
2655#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2656 INTEL_DEVID(dev_priv) == 0x1913 || \
2657 INTEL_DEVID(dev_priv) == 0x1916 || \
2658 INTEL_DEVID(dev_priv) == 0x1921 || \
2659 INTEL_DEVID(dev_priv) == 0x1926)
2660#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2661 INTEL_DEVID(dev_priv) == 0x1915 || \
2662 INTEL_DEVID(dev_priv) == 0x191E)
2663#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2664 INTEL_DEVID(dev_priv) == 0x5913 || \
2665 INTEL_DEVID(dev_priv) == 0x5916 || \
2666 INTEL_DEVID(dev_priv) == 0x5921 || \
2667 INTEL_DEVID(dev_priv) == 0x5926)
2668#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2669 INTEL_DEVID(dev_priv) == 0x5915 || \
2670 INTEL_DEVID(dev_priv) == 0x591E)
2671#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2672 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2673#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2674 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302675
Jani Nikulac007fb42016-10-31 12:18:28 +02002676#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002677
Jani Nikulaef712bb2015-10-20 15:22:00 +03002678#define SKL_REVID_A0 0x0
2679#define SKL_REVID_B0 0x1
2680#define SKL_REVID_C0 0x2
2681#define SKL_REVID_D0 0x3
2682#define SKL_REVID_E0 0x4
2683#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002684#define SKL_REVID_G0 0x6
2685#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002686
Jani Nikulae87a0052015-10-20 15:22:02 +03002687#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2688
Jani Nikulaef712bb2015-10-20 15:22:00 +03002689#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002690#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002691#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002692#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002693#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002694
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002695#define IS_BXT_REVID(dev_priv, since, until) \
2696 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002697
Mika Kuoppalac033a372016-06-07 17:18:55 +03002698#define KBL_REVID_A0 0x0
2699#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002700#define KBL_REVID_C0 0x2
2701#define KBL_REVID_D0 0x3
2702#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002703
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002704#define IS_KBL_REVID(dev_priv, since, until) \
2705 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002706
Jesse Barnes85436692011-04-06 12:11:14 -07002707/*
2708 * The genX designation typically refers to the render engine, so render
2709 * capability related checks should use IS_GEN, while display and other checks
2710 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2711 * chips, etc.).
2712 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002713#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2714#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2715#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2716#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2717#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2718#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2719#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2720#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Zou Nan haicae58522010-11-09 17:17:32 +08002721
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002722#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && INTEL_INFO(dev_priv)->is_lp)
2723
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002724#define ENGINE_MASK(id) BIT(id)
2725#define RENDER_RING ENGINE_MASK(RCS)
2726#define BSD_RING ENGINE_MASK(VCS)
2727#define BLT_RING ENGINE_MASK(BCS)
2728#define VEBOX_RING ENGINE_MASK(VECS)
2729#define BSD2_RING ENGINE_MASK(VCS2)
2730#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002731
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002732#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002733 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002734
2735#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2736#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2737#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2738#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2739
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002740#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2741#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2742#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002743#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2744 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002745
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002746#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002747
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002748#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2749#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2750 ((dev_priv)->info.has_logical_ring_contexts)
2751#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2752#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2753#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2754
2755#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2756#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2757 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002758
Daniel Vetterb45305f2012-12-17 16:21:27 +01002759/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002760#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002761
2762/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002763#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2764 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2765 IS_SKL_GT3(dev_priv) || \
2766 IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002767
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002768/*
2769 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2770 * even when in MSI mode. This results in spurious interrupt warnings if the
2771 * legacy irq no. is shared with another device. The kernel then disables that
2772 * interrupt source and so prevents the other device from working properly.
2773 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002774#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2775#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002776
Zou Nan haicae58522010-11-09 17:17:32 +08002777/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2778 * rows, which changed the alignment requirements and fence programming.
2779 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002780#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2781 !(IS_I915G(dev_priv) || \
2782 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002783#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2784#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002785
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002786#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2787#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2788#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002789
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002790#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002791
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002792#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002793
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002794#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2795#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2796#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2797#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2798#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002799
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002800#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002801
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002802#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002803#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2804
Dave Gordon1a3d1892016-05-13 15:36:30 +01002805/*
2806 * For now, anything with a GuC requires uCode loading, and then supports
2807 * command submission once loaded. But these are logically independent
2808 * properties, so we have separate macros to test them.
2809 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002810#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2811#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2812#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002813
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002814#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002815
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002816#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002817
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002818#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2819#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2820#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2821#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2822#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2823#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302824#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2825#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002826#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
Robert Beckett30c964a2015-08-28 13:10:22 +01002827#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002828#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002829#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002830
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002831#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2832#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2833#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2834#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002835#define HAS_PCH_LPT_LP(dev_priv) \
2836 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2837#define HAS_PCH_LPT_H(dev_priv) \
2838 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002839#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2840#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2841#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2842#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002843
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002844#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302845
Shashank Sharma6389dd82016-10-14 19:56:50 +05302846#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2847
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002848/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002849#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002850#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2851 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002852
Ben Widawskyc8735b02012-09-07 19:43:39 -07002853#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302854#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002855
Praveen Paneri85ee17e2016-11-15 22:49:20 +05302856#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2857
Chris Wilson05394f32010-11-08 19:18:58 +00002858#include "i915_trace.h"
2859
Chris Wilson48f112f2016-06-24 14:07:14 +01002860static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2861{
2862#ifdef CONFIG_INTEL_IOMMU
2863 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2864 return true;
2865#endif
2866 return false;
2867}
2868
Chris Wilsonc0336662016-05-06 15:40:21 +01002869int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002870 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002871
Chris Wilson39df9192016-07-20 13:31:57 +01002872bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2873
Chris Wilson0673ad42016-06-24 14:00:22 +01002874/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002875void __printf(3, 4)
2876__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2877 const char *fmt, ...);
2878
2879#define i915_report_error(dev_priv, fmt, ...) \
2880 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2881
Ben Widawskyc43b5632012-04-16 14:07:40 -07002882#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002883extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2884 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002885#else
2886#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002887#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002888extern const struct dev_pm_ops i915_pm_ops;
2889
2890extern int i915_driver_load(struct pci_dev *pdev,
2891 const struct pci_device_id *ent);
2892extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002893extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2894extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01002895extern void i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01002896extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00002897extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02002898extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002899extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2900extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2901extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2902extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002903int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002904
Jani Nikula77913b32015-06-18 13:06:16 +03002905/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002906void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2907 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002908void intel_hpd_init(struct drm_i915_private *dev_priv);
2909void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2910void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002911bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Lyudeb236d7c82016-06-21 17:03:43 -04002912bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2913void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03002914
Linus Torvalds1da177e2005-04-16 15:20:36 -07002915/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01002916static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2917{
2918 unsigned long delay;
2919
2920 if (unlikely(!i915.enable_hangcheck))
2921 return;
2922
2923 /* Don't continually defer the hangcheck so that it is always run at
2924 * least once after work has been scheduled on any ring. Otherwise,
2925 * we will ignore a hung ring if a second ring is kept busy.
2926 */
2927
2928 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2929 queue_delayed_work(system_long_wq,
2930 &dev_priv->gpu_error.hangcheck_work, delay);
2931}
2932
Mika Kuoppala58174462014-02-25 17:11:26 +02002933__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01002934void i915_handle_error(struct drm_i915_private *dev_priv,
2935 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002936 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002937
Daniel Vetterb9632912014-09-30 10:56:44 +02002938extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002939int intel_irq_install(struct drm_i915_private *dev_priv);
2940void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002941
Chris Wilsondc979972016-05-10 14:10:04 +01002942extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2943extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
Imre Deak10018602014-06-06 12:59:39 +03002944 bool restore_forcewake);
Chris Wilsondc979972016-05-10 14:10:04 +01002945extern void intel_uncore_init(struct drm_i915_private *dev_priv);
Mika Kuoppalafc976182015-12-15 16:25:07 +02002946extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002947extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01002948extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2949extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2950 bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002951const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002952void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002953 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002954void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002955 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002956/* Like above but the caller must manage the uncore.lock itself.
2957 * Must be used with I915_READ_FW and friends.
2958 */
2959void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2960 enum forcewake_domains domains);
2961void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2962 enum forcewake_domains domains);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002963u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2964
Mika Kuoppala59bad942015-01-16 11:34:40 +02002965void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002966
Chris Wilson1758b902016-06-30 15:32:44 +01002967int intel_wait_for_register(struct drm_i915_private *dev_priv,
2968 i915_reg_t reg,
2969 const u32 mask,
2970 const u32 value,
2971 const unsigned long timeout_ms);
2972int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2973 i915_reg_t reg,
2974 const u32 mask,
2975 const u32 value,
2976 const unsigned long timeout_ms);
2977
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002978static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2979{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002980 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002981}
2982
Chris Wilsonc0336662016-05-06 15:40:21 +01002983static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08002984{
Chris Wilsonc0336662016-05-06 15:40:21 +01002985 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08002986}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002987
Keith Packard7c463582008-11-04 02:03:27 -08002988void
Jani Nikula50227e12014-03-31 14:27:21 +03002989i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002990 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002991
2992void
Jani Nikula50227e12014-03-31 14:27:21 +03002993i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002994 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002995
Imre Deakf8b79e52014-03-04 19:23:07 +02002996void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2997void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002998void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2999 uint32_t mask,
3000 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003001void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3002 uint32_t interrupt_mask,
3003 uint32_t enabled_irq_mask);
3004static inline void
3005ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3006{
3007 ilk_update_display_irq(dev_priv, bits, bits);
3008}
3009static inline void
3010ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3011{
3012 ilk_update_display_irq(dev_priv, bits, 0);
3013}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003014void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3015 enum pipe pipe,
3016 uint32_t interrupt_mask,
3017 uint32_t enabled_irq_mask);
3018static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3019 enum pipe pipe, uint32_t bits)
3020{
3021 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3022}
3023static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3024 enum pipe pipe, uint32_t bits)
3025{
3026 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3027}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003028void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3029 uint32_t interrupt_mask,
3030 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003031static inline void
3032ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3033{
3034 ibx_display_interrupt_update(dev_priv, bits, bits);
3035}
3036static inline void
3037ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3038{
3039 ibx_display_interrupt_update(dev_priv, bits, 0);
3040}
3041
Eric Anholt673a3942008-07-30 12:06:12 -07003042/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003043int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3044 struct drm_file *file_priv);
3045int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3046 struct drm_file *file_priv);
3047int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3048 struct drm_file *file_priv);
3049int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3050 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003051int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3052 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003053int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3054 struct drm_file *file_priv);
3055int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3056 struct drm_file *file_priv);
3057int i915_gem_execbuffer(struct drm_device *dev, void *data,
3058 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003059int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3060 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003061int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3062 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003063int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3064 struct drm_file *file);
3065int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3066 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003067int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3068 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003069int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3070 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003071int i915_gem_set_tiling(struct drm_device *dev, void *data,
3072 struct drm_file *file_priv);
3073int i915_gem_get_tiling(struct drm_device *dev, void *data,
3074 struct drm_file *file_priv);
Chris Wilson72778cb2016-05-19 16:17:16 +01003075void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003076int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3077 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003078int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3079 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003080int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3081 struct drm_file *file_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003082int i915_gem_load_init(struct drm_i915_private *dev_priv);
3083void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02003084void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01003085int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003086int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3087
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003088void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003089void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003090void i915_gem_object_init(struct drm_i915_gem_object *obj,
3091 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003092struct drm_i915_gem_object *
3093i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3094struct drm_i915_gem_object *
3095i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3096 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003097void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003098void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003099
Chris Wilson058d88c2016-08-15 10:49:06 +01003100struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003101i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3102 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003103 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003104 u64 alignment,
3105 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003106
Chris Wilsonaa653a62016-08-04 07:52:27 +01003107int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003108void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003109
Chris Wilson7c108fd2016-10-24 13:42:18 +01003110void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3111
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003112static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003113{
Chris Wilsonee286372015-04-07 16:20:25 +01003114 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003115}
Chris Wilsonee286372015-04-07 16:20:25 +01003116
Chris Wilson96d77632016-10-28 13:58:33 +01003117struct scatterlist *
3118i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3119 unsigned int n, unsigned int *offset);
3120
Dave Gordon033908a2015-12-10 18:51:23 +00003121struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01003122i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3123 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00003124
Chris Wilson96d77632016-10-28 13:58:33 +01003125struct page *
3126i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3127 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05303128
Chris Wilson96d77632016-10-28 13:58:33 +01003129dma_addr_t
3130i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3131 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01003132
Chris Wilson03ac84f2016-10-28 13:58:36 +01003133void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3134 struct sg_table *pages);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003135int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3136
3137static inline int __must_check
3138i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003139{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003140 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003141
Chris Wilson1233e2d2016-10-28 13:58:37 +01003142 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003143 return 0;
3144
3145 return __i915_gem_object_get_pages(obj);
3146}
3147
3148static inline void
3149__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3150{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003151 GEM_BUG_ON(!obj->mm.pages);
3152
Chris Wilson1233e2d2016-10-28 13:58:37 +01003153 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003154}
3155
3156static inline bool
3157i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3158{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003159 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003160}
3161
3162static inline void
3163__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3164{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003165 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3166 GEM_BUG_ON(!obj->mm.pages);
3167
Chris Wilson1233e2d2016-10-28 13:58:37 +01003168 atomic_dec(&obj->mm.pages_pin_count);
3169 GEM_BUG_ON(atomic_read(&obj->mm.pages_pin_count) < obj->bind_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003170}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003171
Chris Wilson1233e2d2016-10-28 13:58:37 +01003172static inline void
3173i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003174{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003175 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003176}
3177
Chris Wilson548625e2016-11-01 12:11:34 +00003178enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3179 I915_MM_NORMAL = 0,
3180 I915_MM_SHRINKER
3181};
3182
3183void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3184 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003185void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003186
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003187enum i915_map_type {
3188 I915_MAP_WB = 0,
3189 I915_MAP_WC,
3190};
3191
Chris Wilson0a798eb2016-04-08 12:11:11 +01003192/**
3193 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3194 * @obj - the object to map into kernel address space
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003195 * @type - the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003196 *
3197 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3198 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003199 * the kernel address space. Based on the @type of mapping, the PTE will be
3200 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003201 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003202 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3203 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003204 *
Dave Gordon83052162016-04-12 14:46:16 +01003205 * Returns the pointer through which to access the mapped object, or an
3206 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003207 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003208void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3209 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003210
3211/**
3212 * i915_gem_object_unpin_map - releases an earlier mapping
3213 * @obj - the object to unmap
3214 *
3215 * After pinning the object and mapping its pages, once you are finished
3216 * with your access, call i915_gem_object_unpin_map() to release the pin
3217 * upon the mapping. Once the pin count reaches zero, that mapping may be
3218 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003219 */
3220static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3221{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003222 i915_gem_object_unpin_pages(obj);
3223}
3224
Chris Wilson43394c72016-08-18 17:16:47 +01003225int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3226 unsigned int *needs_clflush);
3227int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3228 unsigned int *needs_clflush);
3229#define CLFLUSH_BEFORE 0x1
3230#define CLFLUSH_AFTER 0x2
3231#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3232
3233static inline void
3234i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3235{
3236 i915_gem_object_unpin_pages(obj);
3237}
3238
Chris Wilson54cf91d2010-11-25 18:00:26 +00003239int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003240void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003241 struct drm_i915_gem_request *req,
3242 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003243int i915_gem_dumb_create(struct drm_file *file_priv,
3244 struct drm_device *dev,
3245 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003246int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3247 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003248int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003249
3250void i915_gem_track_fb(struct drm_i915_gem_object *old,
3251 struct drm_i915_gem_object *new,
3252 unsigned frontbuffer_bits);
3253
Chris Wilson73cb9702016-10-28 13:58:46 +01003254int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003255
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003256struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003257i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003258
Chris Wilson67d97da2016-07-04 08:08:31 +01003259void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303260
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003261static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3262{
Chris Wilson8af29b02016-09-09 14:11:47 +01003263 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003264}
3265
3266static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3267{
Chris Wilson8af29b02016-09-09 14:11:47 +01003268 return unlikely(test_bit(I915_WEDGED, &error->flags));
3269}
3270
3271static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3272{
3273 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003274}
3275
3276static inline u32 i915_reset_count(struct i915_gpu_error *error)
3277{
Chris Wilson8af29b02016-09-09 14:11:47 +01003278 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003279}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003280
Chris Wilson821ed7d2016-09-09 14:11:53 +01003281void i915_gem_reset(struct drm_i915_private *dev_priv);
3282void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilsond0da48c2016-11-06 12:59:59 +00003283void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003284int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3285int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003286void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003287void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilsondcff85c2016-08-05 10:14:11 +01003288int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonea746f32016-09-09 14:11:49 +01003289 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003290int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3291void i915_gem_resume(struct drm_i915_private *dev_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003292int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003293int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3294 unsigned int flags,
3295 long timeout,
3296 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003297int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3298 unsigned int flags,
3299 int priority);
3300#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3301
Chris Wilson2e2f3512015-04-27 13:41:14 +01003302int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003303i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3304 bool write);
3305int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003306i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003307struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003308i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3309 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003310 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003311void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003312int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003313 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003314int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003315void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003316
Chris Wilsona9f14812016-08-04 16:32:28 +01003317u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3318 int tiling_mode);
3319u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003320 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003321
Chris Wilsone4ffd172011-04-04 09:44:39 +01003322int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3323 enum i915_cache_level cache_level);
3324
Daniel Vetter1286ff72012-05-10 15:25:09 +02003325struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3326 struct dma_buf *dma_buf);
3327
3328struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3329 struct drm_gem_object *gem_obj, int flags);
3330
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003331struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003332i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003333 struct i915_address_space *vm,
3334 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003335
Ben Widawskyaccfef22013-08-14 11:38:35 +02003336struct i915_vma *
3337i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003338 struct i915_address_space *vm,
3339 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003340
Daniel Vetter841cd772014-08-06 15:04:48 +02003341static inline struct i915_hw_ppgtt *
3342i915_vm_to_ppgtt(struct i915_address_space *vm)
3343{
Daniel Vetter841cd772014-08-06 15:04:48 +02003344 return container_of(vm, struct i915_hw_ppgtt, base);
3345}
3346
Chris Wilson058d88c2016-08-15 10:49:06 +01003347static inline struct i915_vma *
3348i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3349 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07003350{
Chris Wilson058d88c2016-08-15 10:49:06 +01003351 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003352}
3353
Chris Wilson058d88c2016-08-15 10:49:06 +01003354static inline unsigned long
3355i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3356 const struct i915_ggtt_view *view)
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003357{
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003358 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003359}
Daniel Vetterb2871102014-02-14 14:01:19 +01003360
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003361/* i915_gem_fence_reg.c */
Chris Wilson49ef5292016-08-18 17:17:00 +01003362int __must_check i915_vma_get_fence(struct i915_vma *vma);
3363int __must_check i915_vma_put_fence(struct i915_vma *vma);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003364
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003365void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003366
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003367void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003368void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3369 struct sg_table *pages);
3370void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3371 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003372
Ben Widawsky254f9652012-06-04 14:42:42 -07003373/* i915_gem_context.c */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003374int __must_check i915_gem_context_init(struct drm_i915_private *dev_priv);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01003375void i915_gem_context_lost(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003376void i915_gem_context_fini(struct drm_i915_private *dev_priv);
Ben Widawskye422b882013-12-06 14:10:58 -08003377int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky254f9652012-06-04 14:42:42 -07003378void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003379int i915_switch_context(struct drm_i915_gem_request *req);
Chris Wilson945657b2016-07-15 14:56:19 +01003380int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
Chris Wilson07c9a212016-10-30 13:28:20 +00003381struct i915_vma *
3382i915_gem_context_pin_legacy(struct i915_gem_context *ctx,
3383 unsigned int flags);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003384void i915_gem_context_free(struct kref *ctx_ref);
Zhi Wangc8c35792016-06-16 08:07:05 -04003385struct i915_gem_context *
3386i915_gem_context_create_gvt(struct drm_device *dev);
Chris Wilsonca585b52016-05-24 14:53:36 +01003387
3388static inline struct i915_gem_context *
3389i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3390{
3391 struct i915_gem_context *ctx;
3392
Chris Wilson091387c2016-06-24 14:00:21 +01003393 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilsonca585b52016-05-24 14:53:36 +01003394
3395 ctx = idr_find(&file_priv->context_idr, id);
3396 if (!ctx)
3397 return ERR_PTR(-ENOENT);
3398
3399 return ctx;
3400}
3401
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003402static inline struct i915_gem_context *
3403i915_gem_context_get(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003404{
Chris Wilson691e6412014-04-09 09:07:36 +01003405 kref_get(&ctx->ref);
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003406 return ctx;
Mika Kuoppaladce32712013-04-30 13:30:33 +03003407}
3408
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003409static inline void i915_gem_context_put(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003410{
Chris Wilson091387c2016-06-24 14:00:21 +01003411 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003412 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003413}
3414
Chris Wilson80b204b2016-10-28 13:58:58 +01003415static inline struct intel_timeline *
3416i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3417 struct intel_engine_cs *engine)
3418{
3419 struct i915_address_space *vm;
3420
3421 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3422 return &vm->timeline.engine[engine->id];
3423}
3424
Chris Wilsone2efd132016-05-24 14:53:34 +01003425static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003426{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003427 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003428}
3429
Ben Widawsky84624812012-06-04 14:42:54 -07003430int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3431 struct drm_file *file);
3432int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3433 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003434int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3435 struct drm_file *file_priv);
3436int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3437 struct drm_file *file_priv);
Chris Wilsond5387042016-05-13 11:57:19 +01003438int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3439 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003440
Robert Braggeec688e2016-11-07 19:49:47 +00003441int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3442 struct drm_file *file);
3443
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003444/* i915_gem_evict.c */
Chris Wilsone522ac22016-08-04 16:32:18 +01003445int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003446 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003447 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003448 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003449 unsigned flags);
Chris Wilson172ae5b2016-12-05 14:29:37 +00003450int __must_check i915_gem_evict_for_vma(struct i915_vma *vma,
3451 unsigned int flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003452int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003453
Ben Widawsky0260c422014-03-22 22:47:21 -07003454/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003455static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003456{
Chris Wilson600f4362016-08-18 17:16:40 +01003457 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003458 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003459 intel_gtt_chipset_flush();
3460}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003461
Chris Wilson9797fbf2012-04-24 15:47:39 +01003462/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003463int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3464 struct drm_mm_node *node, u64 size,
3465 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003466int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3467 struct drm_mm_node *node, u64 size,
3468 unsigned alignment, u64 start,
3469 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003470void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3471 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003472int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003473void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003474struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003475i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003476struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003477i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Chris Wilson866d12b2013-02-19 13:31:37 -08003478 u32 stolen_offset,
3479 u32 gtt_offset,
3480 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003481
Chris Wilson920cf412016-10-28 13:58:30 +01003482/* i915_gem_internal.c */
3483struct drm_i915_gem_object *
3484i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3485 unsigned int size);
3486
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003487/* i915_gem_shrinker.c */
3488unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003489 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003490 unsigned flags);
3491#define I915_SHRINK_PURGEABLE 0x1
3492#define I915_SHRINK_UNBOUND 0x2
3493#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003494#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003495#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003496unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3497void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003498void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003499
3500
Eric Anholt673a3942008-07-30 12:06:12 -07003501/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003502static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003503{
Chris Wilson091387c2016-06-24 14:00:21 +01003504 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003505
3506 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003507 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003508}
3509
Ben Gamari20172632009-02-17 20:08:50 -05003510/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003511#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003512int i915_debugfs_register(struct drm_i915_private *dev_priv);
3513void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003514int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003515void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003516#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003517static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3518static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
Daniel Vetter101057f2015-07-13 09:23:19 +02003519static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3520{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003521static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003522#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003523
3524/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003525#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3526
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003527__printf(2, 3)
3528void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003529int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3530 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003531int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003532 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003533 size_t count, loff_t pos);
3534static inline void i915_error_state_buf_release(
3535 struct drm_i915_error_state_buf *eb)
3536{
3537 kfree(eb->buf);
3538}
Chris Wilsonc0336662016-05-06 15:40:21 +01003539void i915_capture_error_state(struct drm_i915_private *dev_priv,
3540 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003541 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003542void i915_error_state_get(struct drm_device *dev,
3543 struct i915_error_state_file_priv *error_priv);
3544void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00003545void i915_destroy_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003546
Chris Wilson98a2f412016-10-12 10:05:18 +01003547#else
3548
3549static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3550 u32 engine_mask,
3551 const char *error_msg)
3552{
3553}
3554
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00003555static inline void i915_destroy_error_state(struct drm_i915_private *dev_priv)
Chris Wilson98a2f412016-10-12 10:05:18 +01003556{
3557}
3558
3559#endif
3560
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003561const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003562
Brad Volkin351e3db2014-02-18 10:15:46 -08003563/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003564int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003565void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003566void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003567int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3568 struct drm_i915_gem_object *batch_obj,
3569 struct drm_i915_gem_object *shadow_batch_obj,
3570 u32 batch_start_offset,
3571 u32 batch_len,
3572 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003573
Robert Braggeec688e2016-11-07 19:49:47 +00003574/* i915_perf.c */
3575extern void i915_perf_init(struct drm_i915_private *dev_priv);
3576extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003577extern void i915_perf_register(struct drm_i915_private *dev_priv);
3578extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003579
Jesse Barnes317c35d2008-08-25 15:11:06 -07003580/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003581extern int i915_save_state(struct drm_i915_private *dev_priv);
3582extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003583
Ben Widawsky0136db52012-04-10 21:17:01 -07003584/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003585void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3586void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003587
Chris Wilsonf899fc62010-07-20 15:44:45 -07003588/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003589extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3590extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003591extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3592 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003593
Jani Nikula0184df42015-03-27 00:20:20 +02003594extern struct i2c_adapter *
3595intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003596extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3597extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003598static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003599{
3600 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3601}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003602extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003603
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003604/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003605int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003606bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003607bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003608bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003609bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003610bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003611bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003612bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303613bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3614 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303615bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3616 enum port port);
3617
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003618
Chris Wilson3b617962010-08-24 09:02:58 +01003619/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003620#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003621extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003622extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3623extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003624extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003625extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3626 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003627extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003628 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003629extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003630#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003631static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003632static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3633static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003634static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3635{
3636}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003637static inline int
3638intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3639{
3640 return 0;
3641}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003642static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003643intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003644{
3645 return 0;
3646}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003647static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003648{
3649 return -ENODEV;
3650}
Len Brown65e082c2008-10-24 17:18:10 -04003651#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003652
Jesse Barnes723bfd72010-10-07 16:01:13 -07003653/* intel_acpi.c */
3654#ifdef CONFIG_ACPI
3655extern void intel_register_dsm_handler(void);
3656extern void intel_unregister_dsm_handler(void);
3657#else
3658static inline void intel_register_dsm_handler(void) { return; }
3659static inline void intel_unregister_dsm_handler(void) { return; }
3660#endif /* CONFIG_ACPI */
3661
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003662/* intel_device_info.c */
3663static inline struct intel_device_info *
3664mkwrite_device_info(struct drm_i915_private *dev_priv)
3665{
3666 return (struct intel_device_info *)&dev_priv->info;
3667}
3668
Jani Nikula2e0d26f2016-12-01 14:49:55 +02003669const char *intel_platform_name(enum intel_platform platform);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003670void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3671void intel_device_info_dump(struct drm_i915_private *dev_priv);
3672
Jesse Barnes79e53942008-11-07 14:24:08 -08003673/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003674extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003675extern int intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003676extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003677extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003678extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003679extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003680extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3681 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003682extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003683extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3684extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003685extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003686extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01003687extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003688extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003689 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003690
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003691int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3692 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003693
Chris Wilson6ef3d422010-08-04 20:26:07 +01003694/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003695extern struct intel_overlay_error_state *
3696intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003697extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3698 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003699
Chris Wilsonc0336662016-05-06 15:40:21 +01003700extern struct intel_display_error_state *
3701intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003702extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +00003703 struct drm_i915_private *dev_priv,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003704 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003705
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003706int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3707int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003708
3709/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303710u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3711void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003712u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003713u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3714void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003715u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3716void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3717u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3718void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003719u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3720void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003721u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3722void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003723u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3724 enum intel_sbi_destination destination);
3725void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3726 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303727u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3728void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003729
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003730/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003731void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003732 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003733void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3734 enum port port, u32 margin, u32 scale,
3735 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003736void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3737void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3738bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3739 enum dpio_phy phy);
3740bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3741 enum dpio_phy phy);
3742uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3743 uint8_t lane_count);
3744void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3745 uint8_t lane_lat_optim_mask);
3746uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3747
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003748void chv_set_phy_signal_level(struct intel_encoder *encoder,
3749 u32 deemph_reg_value, u32 margin_reg_value,
3750 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003751void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3752 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003753void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003754void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3755void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003756void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003757
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003758void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3759 u32 demph_reg_value, u32 preemph_reg_value,
3760 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003761void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003762void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003763void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003764
Ville Syrjälä616bc822015-01-23 21:04:25 +02003765int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3766int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303767
Ben Widawsky0b274482013-10-04 21:22:51 -07003768#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3769#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003770
Ben Widawsky0b274482013-10-04 21:22:51 -07003771#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3772#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3773#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3774#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003775
Ben Widawsky0b274482013-10-04 21:22:51 -07003776#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3777#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3778#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3779#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003780
Chris Wilson698b3132014-03-21 13:16:43 +00003781/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3782 * will be implemented using 2 32-bit writes in an arbitrary order with
3783 * an arbitrary delay between them. This can cause the hardware to
3784 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003785 * machine death. For this reason we do not support I915_WRITE64, or
3786 * dev_priv->uncore.funcs.mmio_writeq.
3787 *
3788 * When reading a 64-bit value as two 32-bit values, the delay may cause
3789 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3790 * occasionally a 64-bit register does not actualy support a full readq
3791 * and must be read using two 32-bit reads.
3792 *
3793 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003794 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003795#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003796
Chris Wilson50877442014-03-21 12:41:53 +00003797#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003798 u32 upper, lower, old_upper, loop = 0; \
3799 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003800 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003801 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003802 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003803 upper = I915_READ(upper_reg); \
3804 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003805 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003806
Zou Nan haicae58522010-11-09 17:17:32 +08003807#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3808#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3809
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003810#define __raw_read(x, s) \
3811static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003812 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003813{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003814 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003815}
3816
3817#define __raw_write(x, s) \
3818static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003819 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003820{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003821 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003822}
3823__raw_read(8, b)
3824__raw_read(16, w)
3825__raw_read(32, l)
3826__raw_read(64, q)
3827
3828__raw_write(8, b)
3829__raw_write(16, w)
3830__raw_write(32, l)
3831__raw_write(64, q)
3832
3833#undef __raw_read
3834#undef __raw_write
3835
Chris Wilsona6111f72015-04-07 16:21:02 +01003836/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003837 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003838 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003839 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003840 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003841 *
3842 * As an example, these accessors can possibly be used between:
3843 *
3844 * spin_lock_irq(&dev_priv->uncore.lock);
3845 * intel_uncore_forcewake_get__locked();
3846 *
3847 * and
3848 *
3849 * intel_uncore_forcewake_put__locked();
3850 * spin_unlock_irq(&dev_priv->uncore.lock);
3851 *
3852 *
3853 * Note: some registers may not need forcewake held, so
3854 * intel_uncore_forcewake_{get,put} can be omitted, see
3855 * intel_uncore_forcewake_for_reg().
3856 *
3857 * Certain architectures will die if the same cacheline is concurrently accessed
3858 * by different clients (e.g. on Ivybridge). Access to registers should
3859 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3860 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003861 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003862#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3863#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003864#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003865#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3866
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003867/* "Broadcast RGB" property */
3868#define INTEL_BROADCAST_RGB_AUTO 0
3869#define INTEL_BROADCAST_RGB_FULL 1
3870#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003871
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003872static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003873{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003874 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003875 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003876 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303877 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003878 else
3879 return VGACNTRL;
3880}
3881
Imre Deakdf977292013-05-21 20:03:17 +03003882static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3883{
3884 unsigned long j = msecs_to_jiffies(m);
3885
3886 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3887}
3888
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003889static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3890{
3891 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3892}
3893
Imre Deakdf977292013-05-21 20:03:17 +03003894static inline unsigned long
3895timespec_to_jiffies_timeout(const struct timespec *value)
3896{
3897 unsigned long j = timespec_to_jiffies(value);
3898
3899 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3900}
3901
Paulo Zanonidce56b32013-12-19 14:29:40 -02003902/*
3903 * If you need to wait X milliseconds between events A and B, but event B
3904 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3905 * when event A happened, then just before event B you call this function and
3906 * pass the timestamp as the first argument, and X as the second argument.
3907 */
3908static inline void
3909wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3910{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003911 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003912
3913 /*
3914 * Don't re-read the value of "jiffies" every time since it may change
3915 * behind our back and break the math.
3916 */
3917 tmp_jiffies = jiffies;
3918 target_jiffies = timestamp_jiffies +
3919 msecs_to_jiffies_timeout(to_wait_ms);
3920
3921 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003922 remaining_jiffies = target_jiffies - tmp_jiffies;
3923 while (remaining_jiffies)
3924 remaining_jiffies =
3925 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003926 }
3927}
Chris Wilson221fe792016-09-09 14:11:51 +01003928
3929static inline bool
3930__i915_request_irq_complete(struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01003931{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003932 struct intel_engine_cs *engine = req->engine;
3933
Chris Wilson7ec2c732016-07-01 17:23:22 +01003934 /* Before we do the heavier coherent read of the seqno,
3935 * check the value (hopefully) in the CPU cacheline.
3936 */
Chris Wilson65e47602016-10-28 13:58:49 +01003937 if (__i915_gem_request_completed(req))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003938 return true;
3939
Chris Wilson688e6c72016-07-01 17:23:15 +01003940 /* Ensure our read of the seqno is coherent so that we
3941 * do not "miss an interrupt" (i.e. if this is the last
3942 * request and the seqno write from the GPU is not visible
3943 * by the time the interrupt fires, we will see that the
3944 * request is incomplete and go back to sleep awaiting
3945 * another interrupt that will never come.)
3946 *
3947 * Strictly, we only need to do this once after an interrupt,
3948 * but it is easier and safer to do it every time the waiter
3949 * is woken.
3950 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01003951 if (engine->irq_seqno_barrier &&
Chris Wilsondbd6ef22016-08-09 17:47:52 +01003952 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
Chris Wilsonaca34b62016-07-06 12:39:02 +01003953 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
Chris Wilson99fe4a52016-07-06 12:39:01 +01003954 struct task_struct *tsk;
3955
Chris Wilson3d5564e2016-07-01 17:23:23 +01003956 /* The ordering of irq_posted versus applying the barrier
3957 * is crucial. The clearing of the current irq_posted must
3958 * be visible before we perform the barrier operation,
3959 * such that if a subsequent interrupt arrives, irq_posted
3960 * is reasserted and our task rewoken (which causes us to
3961 * do another __i915_request_irq_complete() immediately
3962 * and reapply the barrier). Conversely, if the clear
3963 * occurs after the barrier, then an interrupt that arrived
3964 * whilst we waited on the barrier would not trigger a
3965 * barrier on the next pass, and the read may not see the
3966 * seqno update.
3967 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003968 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003969
3970 /* If we consume the irq, but we are no longer the bottom-half,
3971 * the real bottom-half may not have serialised their own
3972 * seqno check with the irq-barrier (i.e. may have inspected
3973 * the seqno before we believe it coherent since they see
3974 * irq_posted == false but we are still running).
3975 */
3976 rcu_read_lock();
Chris Wilsondbd6ef22016-08-09 17:47:52 +01003977 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003978 if (tsk && tsk != current)
3979 /* Note that if the bottom-half is changed as we
3980 * are sending the wake-up, the new bottom-half will
3981 * be woken by whomever made the change. We only have
3982 * to worry about when we steal the irq-posted for
3983 * ourself.
3984 */
3985 wake_up_process(tsk);
3986 rcu_read_unlock();
3987
Chris Wilson65e47602016-10-28 13:58:49 +01003988 if (__i915_gem_request_completed(req))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003989 return true;
3990 }
Chris Wilson688e6c72016-07-01 17:23:15 +01003991
Chris Wilson688e6c72016-07-01 17:23:15 +01003992 return false;
3993}
3994
Chris Wilson0b1de5d2016-08-12 12:39:59 +01003995void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3996bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3997
Chris Wilsonc58305a2016-08-19 16:54:28 +01003998/* i915_mm.c */
3999int remap_io_mapping(struct vm_area_struct *vma,
4000 unsigned long addr, unsigned long pfn, unsigned long size,
4001 struct io_mapping *iomap);
4002
Chris Wilson4b30cb22016-08-18 17:16:42 +01004003#define ptr_mask_bits(ptr) ({ \
4004 unsigned long __v = (unsigned long)(ptr); \
4005 (typeof(ptr))(__v & PAGE_MASK); \
4006})
4007
Chris Wilsond31d7cb2016-08-12 12:39:58 +01004008#define ptr_unpack_bits(ptr, bits) ({ \
4009 unsigned long __v = (unsigned long)(ptr); \
4010 (bits) = __v & ~PAGE_MASK; \
4011 (typeof(ptr))(__v & PAGE_MASK); \
4012})
4013
4014#define ptr_pack_bits(ptr, bits) \
4015 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
4016
Chris Wilson78ef2d92016-08-15 10:48:49 +01004017#define fetch_and_zero(ptr) ({ \
4018 typeof(*ptr) __T = *(ptr); \
4019 *(ptr) = (typeof(*ptr))0; \
4020 __T; \
4021})
4022
Linus Torvalds1da177e2005-04-16 15:20:36 -07004023#endif