Franky Lin | a83369b | 2011-11-04 22:23:28 +0100 | [diff] [blame] | 1 | /* |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 2 | * Copyright (c) 2014 Broadcom Corporation |
Franky Lin | a83369b | 2011-11-04 22:23:28 +0100 | [diff] [blame] | 3 | * |
| 4 | * Permission to use, copy, modify, and/or distribute this software for any |
| 5 | * purpose with or without fee is hereby granted, provided that the above |
| 6 | * copyright notice and this permission notice appear in all copies. |
| 7 | * |
| 8 | * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES |
| 9 | * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF |
| 10 | * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY |
| 11 | * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES |
| 12 | * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION |
| 13 | * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN |
| 14 | * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. |
| 15 | */ |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 16 | #include <linux/kernel.h> |
| 17 | #include <linux/delay.h> |
| 18 | #include <linux/list.h> |
Franky Lin | 61213be | 2011-11-04 22:23:41 +0100 | [diff] [blame] | 19 | #include <linux/ssb/ssb_regs.h> |
Franky Lin | 99ba15c | 2011-11-04 22:23:42 +0100 | [diff] [blame] | 20 | #include <linux/bcma/bcma.h> |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 21 | #include <linux/bcma/bcma_regs.h> |
Franky Lin | 61213be | 2011-11-04 22:23:41 +0100 | [diff] [blame] | 22 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 23 | #include <defs.h> |
Franky Lin | 2d4a9af | 2011-11-04 22:23:31 +0100 | [diff] [blame] | 24 | #include <soc.h> |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 25 | #include <brcm_hw_ids.h> |
| 26 | #include <brcmu_utils.h> |
| 27 | #include <chipcommon.h> |
Hante Meuleman | a8e8ed3 | 2014-10-28 14:56:13 +0100 | [diff] [blame] | 28 | #include "debug.h" |
Arend van Spriel | 20c9c9b | 2014-01-29 15:32:15 +0100 | [diff] [blame] | 29 | #include "chip.h" |
Franky Lin | a83369b | 2011-11-04 22:23:28 +0100 | [diff] [blame] | 30 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 31 | /* SOC Interconnect types (aka chip types) */ |
| 32 | #define SOCI_SB 0 |
| 33 | #define SOCI_AI 1 |
| 34 | |
Arend van Spriel | 4aa2c47 | 2014-01-29 15:32:22 +0100 | [diff] [blame] | 35 | /* PL-368 DMP definitions */ |
| 36 | #define DMP_DESC_TYPE_MSK 0x0000000F |
| 37 | #define DMP_DESC_EMPTY 0x00000000 |
| 38 | #define DMP_DESC_VALID 0x00000001 |
| 39 | #define DMP_DESC_COMPONENT 0x00000001 |
| 40 | #define DMP_DESC_MASTER_PORT 0x00000003 |
| 41 | #define DMP_DESC_ADDRESS 0x00000005 |
| 42 | #define DMP_DESC_ADDRSIZE_GT32 0x00000008 |
| 43 | #define DMP_DESC_EOT 0x0000000F |
| 44 | |
| 45 | #define DMP_COMP_DESIGNER 0xFFF00000 |
| 46 | #define DMP_COMP_DESIGNER_S 20 |
| 47 | #define DMP_COMP_PARTNUM 0x000FFF00 |
| 48 | #define DMP_COMP_PARTNUM_S 8 |
| 49 | #define DMP_COMP_CLASS 0x000000F0 |
| 50 | #define DMP_COMP_CLASS_S 4 |
| 51 | #define DMP_COMP_REVISION 0xFF000000 |
| 52 | #define DMP_COMP_REVISION_S 24 |
| 53 | #define DMP_COMP_NUM_SWRAP 0x00F80000 |
| 54 | #define DMP_COMP_NUM_SWRAP_S 19 |
| 55 | #define DMP_COMP_NUM_MWRAP 0x0007C000 |
| 56 | #define DMP_COMP_NUM_MWRAP_S 14 |
| 57 | #define DMP_COMP_NUM_SPORT 0x00003E00 |
| 58 | #define DMP_COMP_NUM_SPORT_S 9 |
| 59 | #define DMP_COMP_NUM_MPORT 0x000001F0 |
| 60 | #define DMP_COMP_NUM_MPORT_S 4 |
| 61 | |
| 62 | #define DMP_MASTER_PORT_UID 0x0000FF00 |
| 63 | #define DMP_MASTER_PORT_UID_S 8 |
| 64 | #define DMP_MASTER_PORT_NUM 0x000000F0 |
| 65 | #define DMP_MASTER_PORT_NUM_S 4 |
| 66 | |
| 67 | #define DMP_SLAVE_ADDR_BASE 0xFFFFF000 |
| 68 | #define DMP_SLAVE_ADDR_BASE_S 12 |
| 69 | #define DMP_SLAVE_PORT_NUM 0x00000F00 |
| 70 | #define DMP_SLAVE_PORT_NUM_S 8 |
| 71 | #define DMP_SLAVE_TYPE 0x000000C0 |
| 72 | #define DMP_SLAVE_TYPE_S 6 |
| 73 | #define DMP_SLAVE_TYPE_SLAVE 0 |
| 74 | #define DMP_SLAVE_TYPE_BRIDGE 1 |
| 75 | #define DMP_SLAVE_TYPE_SWRAP 2 |
| 76 | #define DMP_SLAVE_TYPE_MWRAP 3 |
| 77 | #define DMP_SLAVE_SIZE_TYPE 0x00000030 |
| 78 | #define DMP_SLAVE_SIZE_TYPE_S 4 |
| 79 | #define DMP_SLAVE_SIZE_4K 0 |
| 80 | #define DMP_SLAVE_SIZE_8K 1 |
| 81 | #define DMP_SLAVE_SIZE_16K 2 |
| 82 | #define DMP_SLAVE_SIZE_DESC 3 |
| 83 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 84 | /* EROM CompIdentB */ |
| 85 | #define CIB_REV_MASK 0xff000000 |
| 86 | #define CIB_REV_SHIFT 24 |
| 87 | |
| 88 | /* ARM CR4 core specific control flag bits */ |
| 89 | #define ARMCR4_BCMA_IOCTL_CPUHALT 0x0020 |
| 90 | |
| 91 | /* D11 core specific control flag bits */ |
| 92 | #define D11_BCMA_IOCTL_PHYCLOCKEN 0x0004 |
| 93 | #define D11_BCMA_IOCTL_PHYRESET 0x0008 |
| 94 | |
Franky Lin | a83369b | 2011-11-04 22:23:28 +0100 | [diff] [blame] | 95 | /* chip core base & ramsize */ |
| 96 | /* bcm4329 */ |
| 97 | /* SDIO device core, ID 0x829 */ |
| 98 | #define BCM4329_CORE_BUS_BASE 0x18011000 |
| 99 | /* internal memory core, ID 0x80e */ |
| 100 | #define BCM4329_CORE_SOCRAM_BASE 0x18003000 |
| 101 | /* ARM Cortex M3 core, ID 0x82a */ |
| 102 | #define BCM4329_CORE_ARM_BASE 0x18002000 |
Hante Meuleman | 369508c | 2013-04-11 13:28:54 +0200 | [diff] [blame] | 103 | |
Hante Meuleman | 07fe2e3 | 2015-08-27 16:14:06 +0200 | [diff] [blame] | 104 | /* Max possibly supported memory size (limited by IO mapped memory) */ |
| 105 | #define BRCMF_CHIP_MAX_MEMSIZE (4 * 1024 * 1024) |
| 106 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 107 | #define CORE_SB(base, field) \ |
| 108 | (base + SBCONFIGOFF + offsetof(struct sbconfig, field)) |
Franky Lin | a83369b | 2011-11-04 22:23:28 +0100 | [diff] [blame] | 109 | #define SBCOREREV(sbidh) \ |
Franky Lin | 61213be | 2011-11-04 22:23:41 +0100 | [diff] [blame] | 110 | ((((sbidh) & SSB_IDHIGH_RCHI) >> SSB_IDHIGH_RCHI_SHIFT) | \ |
| 111 | ((sbidh) & SSB_IDHIGH_RCLO)) |
Franky Lin | a83369b | 2011-11-04 22:23:28 +0100 | [diff] [blame] | 112 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 113 | struct sbconfig { |
| 114 | u32 PAD[2]; |
| 115 | u32 sbipsflag; /* initiator port ocp slave flag */ |
| 116 | u32 PAD[3]; |
| 117 | u32 sbtpsflag; /* target port ocp slave flag */ |
| 118 | u32 PAD[11]; |
| 119 | u32 sbtmerrloga; /* (sonics >= 2.3) */ |
| 120 | u32 PAD; |
| 121 | u32 sbtmerrlog; /* (sonics >= 2.3) */ |
| 122 | u32 PAD[3]; |
| 123 | u32 sbadmatch3; /* address match3 */ |
| 124 | u32 PAD; |
| 125 | u32 sbadmatch2; /* address match2 */ |
| 126 | u32 PAD; |
| 127 | u32 sbadmatch1; /* address match1 */ |
| 128 | u32 PAD[7]; |
| 129 | u32 sbimstate; /* initiator agent state */ |
| 130 | u32 sbintvec; /* interrupt mask */ |
| 131 | u32 sbtmstatelow; /* target state */ |
| 132 | u32 sbtmstatehigh; /* target state */ |
| 133 | u32 sbbwa0; /* bandwidth allocation table0 */ |
| 134 | u32 PAD; |
| 135 | u32 sbimconfiglow; /* initiator configuration */ |
| 136 | u32 sbimconfighigh; /* initiator configuration */ |
| 137 | u32 sbadmatch0; /* address match0 */ |
| 138 | u32 PAD; |
| 139 | u32 sbtmconfiglow; /* target configuration */ |
| 140 | u32 sbtmconfighigh; /* target configuration */ |
| 141 | u32 sbbconfig; /* broadcast configuration */ |
| 142 | u32 PAD; |
| 143 | u32 sbbstate; /* broadcast state */ |
| 144 | u32 PAD[3]; |
| 145 | u32 sbactcnfg; /* activate configuration */ |
| 146 | u32 PAD[3]; |
| 147 | u32 sbflagst; /* current sbflags */ |
| 148 | u32 PAD[3]; |
| 149 | u32 sbidlow; /* identification */ |
| 150 | u32 sbidhigh; /* identification */ |
| 151 | }; |
Franky Lin | 6ca687d | 2011-11-10 20:30:21 +0100 | [diff] [blame] | 152 | |
Arend van Spriel | 0da32ba | 2015-03-11 16:11:31 +0100 | [diff] [blame] | 153 | /* bankidx and bankinfo reg defines corerev >= 8 */ |
| 154 | #define SOCRAM_BANKINFO_RETNTRAM_MASK 0x00010000 |
| 155 | #define SOCRAM_BANKINFO_SZMASK 0x0000007f |
| 156 | #define SOCRAM_BANKIDX_ROM_MASK 0x00000100 |
| 157 | |
| 158 | #define SOCRAM_BANKIDX_MEMTYPE_SHIFT 8 |
| 159 | /* socram bankinfo memtype */ |
| 160 | #define SOCRAM_MEMTYPE_RAM 0 |
| 161 | #define SOCRAM_MEMTYPE_R0M 1 |
| 162 | #define SOCRAM_MEMTYPE_DEVRAM 2 |
| 163 | |
| 164 | #define SOCRAM_BANKINFO_SZBASE 8192 |
| 165 | #define SRCI_LSS_MASK 0x00f00000 |
| 166 | #define SRCI_LSS_SHIFT 20 |
| 167 | #define SRCI_SRNB_MASK 0xf0 |
| 168 | #define SRCI_SRNB_SHIFT 4 |
| 169 | #define SRCI_SRBSZ_MASK 0xf |
| 170 | #define SRCI_SRBSZ_SHIFT 0 |
| 171 | #define SR_BSZ_BASE 14 |
| 172 | |
| 173 | struct sbsocramregs { |
| 174 | u32 coreinfo; |
| 175 | u32 bwalloc; |
| 176 | u32 extracoreinfo; |
| 177 | u32 biststat; |
| 178 | u32 bankidx; |
| 179 | u32 standbyctrl; |
| 180 | |
| 181 | u32 errlogstatus; /* rev 6 */ |
| 182 | u32 errlogaddr; /* rev 6 */ |
| 183 | /* used for patching rev 3 & 5 */ |
| 184 | u32 cambankidx; |
| 185 | u32 cambankstandbyctrl; |
| 186 | u32 cambankpatchctrl; |
| 187 | u32 cambankpatchtblbaseaddr; |
| 188 | u32 cambankcmdreg; |
| 189 | u32 cambankdatareg; |
| 190 | u32 cambankmaskreg; |
| 191 | u32 PAD[1]; |
| 192 | u32 bankinfo; /* corev 8 */ |
| 193 | u32 bankpda; |
| 194 | u32 PAD[14]; |
| 195 | u32 extmemconfig; |
| 196 | u32 extmemparitycsr; |
| 197 | u32 extmemparityerrdata; |
| 198 | u32 extmemparityerrcnt; |
| 199 | u32 extmemwrctrlandsize; |
| 200 | u32 PAD[84]; |
| 201 | u32 workaround; |
| 202 | u32 pwrctl; /* corerev >= 2 */ |
| 203 | u32 PAD[133]; |
| 204 | u32 sr_control; /* corerev >= 15 */ |
| 205 | u32 sr_status; /* corerev >= 15 */ |
| 206 | u32 sr_address; /* corerev >= 15 */ |
| 207 | u32 sr_data; /* corerev >= 15 */ |
| 208 | }; |
| 209 | |
| 210 | #define SOCRAMREGOFFS(_f) offsetof(struct sbsocramregs, _f) |
Hante Meuleman | 55acca9 | 2015-09-18 22:08:17 +0200 | [diff] [blame] | 211 | #define SYSMEMREGOFFS(_f) offsetof(struct sbsocramregs, _f) |
Arend van Spriel | 0da32ba | 2015-03-11 16:11:31 +0100 | [diff] [blame] | 212 | |
| 213 | #define ARMCR4_CAP (0x04) |
| 214 | #define ARMCR4_BANKIDX (0x40) |
| 215 | #define ARMCR4_BANKINFO (0x44) |
| 216 | #define ARMCR4_BANKPDA (0x4C) |
| 217 | |
| 218 | #define ARMCR4_TCBBNB_MASK 0xf0 |
| 219 | #define ARMCR4_TCBBNB_SHIFT 4 |
| 220 | #define ARMCR4_TCBANB_MASK 0xf |
| 221 | #define ARMCR4_TCBANB_SHIFT 0 |
| 222 | |
| 223 | #define ARMCR4_BSZ_MASK 0x3f |
| 224 | #define ARMCR4_BSZ_MULT 8192 |
| 225 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 226 | struct brcmf_core_priv { |
| 227 | struct brcmf_core pub; |
| 228 | u32 wrapbase; |
| 229 | struct list_head list; |
| 230 | struct brcmf_chip_priv *chip; |
| 231 | }; |
Franky Lin | 523894f | 2011-11-10 20:30:22 +0100 | [diff] [blame] | 232 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 233 | struct brcmf_chip_priv { |
| 234 | struct brcmf_chip pub; |
| 235 | const struct brcmf_buscore_ops *ops; |
| 236 | void *ctx; |
| 237 | /* assured first core is chipcommon, second core is buscore */ |
| 238 | struct list_head cores; |
| 239 | u16 num_cores; |
Franky Lin | 99ba15c | 2011-11-04 22:23:42 +0100 | [diff] [blame] | 240 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 241 | bool (*iscoreup)(struct brcmf_core_priv *core); |
| 242 | void (*coredisable)(struct brcmf_core_priv *core, u32 prereset, |
| 243 | u32 reset); |
| 244 | void (*resetcore)(struct brcmf_core_priv *core, u32 prereset, u32 reset, |
| 245 | u32 postreset); |
| 246 | }; |
Franky Lin | 99ba15c | 2011-11-04 22:23:42 +0100 | [diff] [blame] | 247 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 248 | static void brcmf_chip_sb_corerev(struct brcmf_chip_priv *ci, |
| 249 | struct brcmf_core *core) |
Franky Lin | 454d2a8 | 2011-11-04 22:23:37 +0100 | [diff] [blame] | 250 | { |
| 251 | u32 regdata; |
Franky Lin | 523894f | 2011-11-10 20:30:22 +0100 | [diff] [blame] | 252 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 253 | regdata = ci->ops->read32(ci->ctx, CORE_SB(core->base, sbidhigh)); |
| 254 | core->rev = SBCOREREV(regdata); |
Franky Lin | 454d2a8 | 2011-11-04 22:23:37 +0100 | [diff] [blame] | 255 | } |
| 256 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 257 | static bool brcmf_chip_sb_iscoreup(struct brcmf_core_priv *core) |
Franky Lin | 523894f | 2011-11-10 20:30:22 +0100 | [diff] [blame] | 258 | { |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 259 | struct brcmf_chip_priv *ci; |
Franky Lin | d8f64a4 | 2011-11-04 22:23:36 +0100 | [diff] [blame] | 260 | u32 regdata; |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 261 | u32 address; |
Franky Lin | 6ca687d | 2011-11-10 20:30:21 +0100 | [diff] [blame] | 262 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 263 | ci = core->chip; |
| 264 | address = CORE_SB(core->pub.base, sbtmstatelow); |
| 265 | regdata = ci->ops->read32(ci->ctx, address); |
Franky Lin | 61213be | 2011-11-04 22:23:41 +0100 | [diff] [blame] | 266 | regdata &= (SSB_TMSLOW_RESET | SSB_TMSLOW_REJECT | |
| 267 | SSB_IMSTATE_REJECT | SSB_TMSLOW_CLOCK); |
Arend van Spriel | 20c9c9b | 2014-01-29 15:32:15 +0100 | [diff] [blame] | 268 | return SSB_TMSLOW_CLOCK == regdata; |
Franky Lin | d8f64a4 | 2011-11-04 22:23:36 +0100 | [diff] [blame] | 269 | } |
| 270 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 271 | static bool brcmf_chip_ai_iscoreup(struct brcmf_core_priv *core) |
Franky Lin | 6ca687d | 2011-11-10 20:30:21 +0100 | [diff] [blame] | 272 | { |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 273 | struct brcmf_chip_priv *ci; |
Franky Lin | 6ca687d | 2011-11-10 20:30:21 +0100 | [diff] [blame] | 274 | u32 regdata; |
Franky Lin | 6ca687d | 2011-11-10 20:30:21 +0100 | [diff] [blame] | 275 | bool ret; |
| 276 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 277 | ci = core->chip; |
| 278 | regdata = ci->ops->read32(ci->ctx, core->wrapbase + BCMA_IOCTL); |
Franky Lin | 6ca687d | 2011-11-10 20:30:21 +0100 | [diff] [blame] | 279 | ret = (regdata & (BCMA_IOCTL_FGC | BCMA_IOCTL_CLK)) == BCMA_IOCTL_CLK; |
| 280 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 281 | regdata = ci->ops->read32(ci->ctx, core->wrapbase + BCMA_RESET_CTL); |
Franky Lin | 6ca687d | 2011-11-10 20:30:21 +0100 | [diff] [blame] | 282 | ret = ret && ((regdata & BCMA_RESET_CTL_RESET) == 0); |
| 283 | |
| 284 | return ret; |
| 285 | } |
| 286 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 287 | static void brcmf_chip_sb_coredisable(struct brcmf_core_priv *core, |
| 288 | u32 prereset, u32 reset) |
Franky Lin | 2d4a9af | 2011-11-04 22:23:31 +0100 | [diff] [blame] | 289 | { |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 290 | struct brcmf_chip_priv *ci; |
| 291 | u32 val, base; |
Franky Lin | 086a2e0 | 2011-11-10 20:30:23 +0100 | [diff] [blame] | 292 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 293 | ci = core->chip; |
| 294 | base = core->pub.base; |
| 295 | val = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow)); |
| 296 | if (val & SSB_TMSLOW_RESET) |
Franky Lin | 2d4a9af | 2011-11-04 22:23:31 +0100 | [diff] [blame] | 297 | return; |
| 298 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 299 | val = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow)); |
| 300 | if ((val & SSB_TMSLOW_CLOCK) != 0) { |
Franky Lin | 2d4a9af | 2011-11-04 22:23:31 +0100 | [diff] [blame] | 301 | /* |
| 302 | * set target reject and spin until busy is clear |
| 303 | * (preserve core-specific bits) |
| 304 | */ |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 305 | val = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow)); |
| 306 | ci->ops->write32(ci->ctx, CORE_SB(base, sbtmstatelow), |
| 307 | val | SSB_TMSLOW_REJECT); |
Franky Lin | 2d4a9af | 2011-11-04 22:23:31 +0100 | [diff] [blame] | 308 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 309 | val = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow)); |
Franky Lin | 2d4a9af | 2011-11-04 22:23:31 +0100 | [diff] [blame] | 310 | udelay(1); |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 311 | SPINWAIT((ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatehigh)) |
| 312 | & SSB_TMSHIGH_BUSY), 100000); |
Franky Lin | 2d4a9af | 2011-11-04 22:23:31 +0100 | [diff] [blame] | 313 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 314 | val = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatehigh)); |
| 315 | if (val & SSB_TMSHIGH_BUSY) |
Arend van Spriel | 5e8149f | 2012-12-07 10:49:57 +0100 | [diff] [blame] | 316 | brcmf_err("core state still busy\n"); |
Franky Lin | 2d4a9af | 2011-11-04 22:23:31 +0100 | [diff] [blame] | 317 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 318 | val = ci->ops->read32(ci->ctx, CORE_SB(base, sbidlow)); |
| 319 | if (val & SSB_IDLOW_INITIATOR) { |
| 320 | val = ci->ops->read32(ci->ctx, |
| 321 | CORE_SB(base, sbimstate)); |
| 322 | val |= SSB_IMSTATE_REJECT; |
| 323 | ci->ops->write32(ci->ctx, |
| 324 | CORE_SB(base, sbimstate), val); |
| 325 | val = ci->ops->read32(ci->ctx, |
| 326 | CORE_SB(base, sbimstate)); |
Franky Lin | 2d4a9af | 2011-11-04 22:23:31 +0100 | [diff] [blame] | 327 | udelay(1); |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 328 | SPINWAIT((ci->ops->read32(ci->ctx, |
| 329 | CORE_SB(base, sbimstate)) & |
Arend van Spriel | a39be27 | 2013-12-12 11:58:58 +0100 | [diff] [blame] | 330 | SSB_IMSTATE_BUSY), 100000); |
Franky Lin | 2d4a9af | 2011-11-04 22:23:31 +0100 | [diff] [blame] | 331 | } |
| 332 | |
| 333 | /* set reset and reject while enabling the clocks */ |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 334 | val = SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK | |
| 335 | SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET; |
| 336 | ci->ops->write32(ci->ctx, CORE_SB(base, sbtmstatelow), val); |
| 337 | val = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow)); |
Franky Lin | 2d4a9af | 2011-11-04 22:23:31 +0100 | [diff] [blame] | 338 | udelay(10); |
| 339 | |
| 340 | /* clear the initiator reject bit */ |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 341 | val = ci->ops->read32(ci->ctx, CORE_SB(base, sbidlow)); |
| 342 | if (val & SSB_IDLOW_INITIATOR) { |
| 343 | val = ci->ops->read32(ci->ctx, |
| 344 | CORE_SB(base, sbimstate)); |
| 345 | val &= ~SSB_IMSTATE_REJECT; |
| 346 | ci->ops->write32(ci->ctx, |
| 347 | CORE_SB(base, sbimstate), val); |
Franky Lin | 2d4a9af | 2011-11-04 22:23:31 +0100 | [diff] [blame] | 348 | } |
| 349 | } |
| 350 | |
| 351 | /* leave reset and reject asserted */ |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 352 | ci->ops->write32(ci->ctx, CORE_SB(base, sbtmstatelow), |
| 353 | (SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET)); |
Franky Lin | 2d4a9af | 2011-11-04 22:23:31 +0100 | [diff] [blame] | 354 | udelay(1); |
| 355 | } |
| 356 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 357 | static void brcmf_chip_ai_coredisable(struct brcmf_core_priv *core, |
| 358 | u32 prereset, u32 reset) |
Franky Lin | 086a2e0 | 2011-11-10 20:30:23 +0100 | [diff] [blame] | 359 | { |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 360 | struct brcmf_chip_priv *ci; |
Franky Lin | 086a2e0 | 2011-11-10 20:30:23 +0100 | [diff] [blame] | 361 | u32 regdata; |
| 362 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 363 | ci = core->chip; |
Hante Meuleman | 5303626 | 2014-01-13 22:20:23 +0100 | [diff] [blame] | 364 | |
Hans de Goede | ffa216b | 2014-04-23 12:20:55 +0200 | [diff] [blame] | 365 | /* if core is already in reset, skip reset */ |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 366 | regdata = ci->ops->read32(ci->ctx, core->wrapbase + BCMA_RESET_CTL); |
Franky Lin | 086a2e0 | 2011-11-10 20:30:23 +0100 | [diff] [blame] | 367 | if ((regdata & BCMA_RESET_CTL_RESET) != 0) |
Hans de Goede | ffa216b | 2014-04-23 12:20:55 +0200 | [diff] [blame] | 368 | goto in_reset_configure; |
Franky Lin | 086a2e0 | 2011-11-10 20:30:23 +0100 | [diff] [blame] | 369 | |
Hante Meuleman | 5303626 | 2014-01-13 22:20:23 +0100 | [diff] [blame] | 370 | /* configure reset */ |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 371 | ci->ops->write32(ci->ctx, core->wrapbase + BCMA_IOCTL, |
| 372 | prereset | BCMA_IOCTL_FGC | BCMA_IOCTL_CLK); |
| 373 | ci->ops->read32(ci->ctx, core->wrapbase + BCMA_IOCTL); |
Franky Lin | 086a2e0 | 2011-11-10 20:30:23 +0100 | [diff] [blame] | 374 | |
Hante Meuleman | 5303626 | 2014-01-13 22:20:23 +0100 | [diff] [blame] | 375 | /* put in reset */ |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 376 | ci->ops->write32(ci->ctx, core->wrapbase + BCMA_RESET_CTL, |
| 377 | BCMA_RESET_CTL_RESET); |
Franky Lin | 1640f28 | 2013-04-11 13:28:51 +0200 | [diff] [blame] | 378 | usleep_range(10, 20); |
| 379 | |
Hante Meuleman | 5303626 | 2014-01-13 22:20:23 +0100 | [diff] [blame] | 380 | /* wait till reset is 1 */ |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 381 | SPINWAIT(ci->ops->read32(ci->ctx, core->wrapbase + BCMA_RESET_CTL) != |
Hante Meuleman | 5303626 | 2014-01-13 22:20:23 +0100 | [diff] [blame] | 382 | BCMA_RESET_CTL_RESET, 300); |
| 383 | |
Hans de Goede | ffa216b | 2014-04-23 12:20:55 +0200 | [diff] [blame] | 384 | in_reset_configure: |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 385 | /* in-reset configure */ |
| 386 | ci->ops->write32(ci->ctx, core->wrapbase + BCMA_IOCTL, |
| 387 | reset | BCMA_IOCTL_FGC | BCMA_IOCTL_CLK); |
| 388 | ci->ops->read32(ci->ctx, core->wrapbase + BCMA_IOCTL); |
Franky Lin | 086a2e0 | 2011-11-10 20:30:23 +0100 | [diff] [blame] | 389 | } |
| 390 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 391 | static void brcmf_chip_sb_resetcore(struct brcmf_core_priv *core, u32 prereset, |
| 392 | u32 reset, u32 postreset) |
Franky Lin | 2bc78e1 | 2011-11-04 22:23:38 +0100 | [diff] [blame] | 393 | { |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 394 | struct brcmf_chip_priv *ci; |
Franky Lin | 2bc78e1 | 2011-11-04 22:23:38 +0100 | [diff] [blame] | 395 | u32 regdata; |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 396 | u32 base; |
Franky Lin | 086a2e0 | 2011-11-10 20:30:23 +0100 | [diff] [blame] | 397 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 398 | ci = core->chip; |
| 399 | base = core->pub.base; |
Franky Lin | 2bc78e1 | 2011-11-04 22:23:38 +0100 | [diff] [blame] | 400 | /* |
| 401 | * Must do the disable sequence first to work for |
| 402 | * arbitrary current core state. |
| 403 | */ |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 404 | brcmf_chip_sb_coredisable(core, 0, 0); |
Franky Lin | 2bc78e1 | 2011-11-04 22:23:38 +0100 | [diff] [blame] | 405 | |
| 406 | /* |
| 407 | * Now do the initialization sequence. |
| 408 | * set reset while enabling the clock and |
| 409 | * forcing them on throughout the core |
| 410 | */ |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 411 | ci->ops->write32(ci->ctx, CORE_SB(base, sbtmstatelow), |
| 412 | SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK | |
| 413 | SSB_TMSLOW_RESET); |
| 414 | regdata = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow)); |
Franky Lin | 2bc78e1 | 2011-11-04 22:23:38 +0100 | [diff] [blame] | 415 | udelay(1); |
| 416 | |
Franky Lin | d77e70f | 2011-11-10 20:30:24 +0100 | [diff] [blame] | 417 | /* clear any serror */ |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 418 | regdata = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatehigh)); |
Franky Lin | 61213be | 2011-11-04 22:23:41 +0100 | [diff] [blame] | 419 | if (regdata & SSB_TMSHIGH_SERR) |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 420 | ci->ops->write32(ci->ctx, CORE_SB(base, sbtmstatehigh), 0); |
Franky Lin | 2bc78e1 | 2011-11-04 22:23:38 +0100 | [diff] [blame] | 421 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 422 | regdata = ci->ops->read32(ci->ctx, CORE_SB(base, sbimstate)); |
| 423 | if (regdata & (SSB_IMSTATE_IBE | SSB_IMSTATE_TO)) { |
| 424 | regdata &= ~(SSB_IMSTATE_IBE | SSB_IMSTATE_TO); |
| 425 | ci->ops->write32(ci->ctx, CORE_SB(base, sbimstate), regdata); |
| 426 | } |
Franky Lin | 2bc78e1 | 2011-11-04 22:23:38 +0100 | [diff] [blame] | 427 | |
| 428 | /* clear reset and allow it to propagate throughout the core */ |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 429 | ci->ops->write32(ci->ctx, CORE_SB(base, sbtmstatelow), |
| 430 | SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK); |
| 431 | regdata = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow)); |
Franky Lin | 2bc78e1 | 2011-11-04 22:23:38 +0100 | [diff] [blame] | 432 | udelay(1); |
| 433 | |
| 434 | /* leave clock enabled */ |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 435 | ci->ops->write32(ci->ctx, CORE_SB(base, sbtmstatelow), |
| 436 | SSB_TMSLOW_CLOCK); |
| 437 | regdata = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow)); |
Franky Lin | d77e70f | 2011-11-10 20:30:24 +0100 | [diff] [blame] | 438 | udelay(1); |
| 439 | } |
| 440 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 441 | static void brcmf_chip_ai_resetcore(struct brcmf_core_priv *core, u32 prereset, |
| 442 | u32 reset, u32 postreset) |
Franky Lin | d77e70f | 2011-11-10 20:30:24 +0100 | [diff] [blame] | 443 | { |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 444 | struct brcmf_chip_priv *ci; |
| 445 | int count; |
Franky Lin | d77e70f | 2011-11-10 20:30:24 +0100 | [diff] [blame] | 446 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 447 | ci = core->chip; |
Hante Meuleman | 5303626 | 2014-01-13 22:20:23 +0100 | [diff] [blame] | 448 | |
Franky Lin | d77e70f | 2011-11-10 20:30:24 +0100 | [diff] [blame] | 449 | /* must disable first to work for arbitrary current core state */ |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 450 | brcmf_chip_ai_coredisable(core, prereset, reset); |
Franky Lin | d77e70f | 2011-11-10 20:30:24 +0100 | [diff] [blame] | 451 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 452 | count = 0; |
| 453 | while (ci->ops->read32(ci->ctx, core->wrapbase + BCMA_RESET_CTL) & |
Hante Meuleman | 5303626 | 2014-01-13 22:20:23 +0100 | [diff] [blame] | 454 | BCMA_RESET_CTL_RESET) { |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 455 | ci->ops->write32(ci->ctx, core->wrapbase + BCMA_RESET_CTL, 0); |
| 456 | count++; |
| 457 | if (count > 50) |
| 458 | break; |
Hante Meuleman | 5303626 | 2014-01-13 22:20:23 +0100 | [diff] [blame] | 459 | usleep_range(40, 60); |
| 460 | } |
Franky Lin | d77e70f | 2011-11-10 20:30:24 +0100 | [diff] [blame] | 461 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 462 | ci->ops->write32(ci->ctx, core->wrapbase + BCMA_IOCTL, |
| 463 | postreset | BCMA_IOCTL_CLK); |
| 464 | ci->ops->read32(ci->ctx, core->wrapbase + BCMA_IOCTL); |
| 465 | } |
| 466 | |
| 467 | static char *brcmf_chip_name(uint chipid, char *buf, uint len) |
| 468 | { |
| 469 | const char *fmt; |
| 470 | |
| 471 | fmt = ((chipid > 0xa000) || (chipid < 0x4000)) ? "%d" : "%x"; |
| 472 | snprintf(buf, len, fmt, chipid); |
| 473 | return buf; |
| 474 | } |
| 475 | |
| 476 | static struct brcmf_core *brcmf_chip_add_core(struct brcmf_chip_priv *ci, |
| 477 | u16 coreid, u32 base, |
| 478 | u32 wrapbase) |
| 479 | { |
| 480 | struct brcmf_core_priv *core; |
| 481 | |
| 482 | core = kzalloc(sizeof(*core), GFP_KERNEL); |
| 483 | if (!core) |
| 484 | return ERR_PTR(-ENOMEM); |
| 485 | |
| 486 | core->pub.id = coreid; |
| 487 | core->pub.base = base; |
| 488 | core->chip = ci; |
| 489 | core->wrapbase = wrapbase; |
| 490 | |
| 491 | list_add_tail(&core->list, &ci->cores); |
| 492 | return &core->pub; |
Franky Lin | 2bc78e1 | 2011-11-04 22:23:38 +0100 | [diff] [blame] | 493 | } |
| 494 | |
Franky Lin | 1640f28 | 2013-04-11 13:28:51 +0200 | [diff] [blame] | 495 | /* safety check for chipinfo */ |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 496 | static int brcmf_chip_cores_check(struct brcmf_chip_priv *ci) |
Franky Lin | 1640f28 | 2013-04-11 13:28:51 +0200 | [diff] [blame] | 497 | { |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 498 | struct brcmf_core_priv *core; |
| 499 | bool need_socram = false; |
| 500 | bool has_socram = false; |
Arend van Spriel | 5ded1c2 | 2015-03-11 16:11:28 +0100 | [diff] [blame] | 501 | bool cpu_found = false; |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 502 | int idx = 1; |
| 503 | |
| 504 | list_for_each_entry(core, &ci->cores, list) { |
Arend van Spriel | 4aa2c47 | 2014-01-29 15:32:22 +0100 | [diff] [blame] | 505 | brcmf_dbg(INFO, " [%-2d] core 0x%x:%-2d base 0x%08x wrap 0x%08x\n", |
| 506 | idx++, core->pub.id, core->pub.rev, core->pub.base, |
| 507 | core->wrapbase); |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 508 | |
| 509 | switch (core->pub.id) { |
| 510 | case BCMA_CORE_ARM_CM3: |
Arend van Spriel | 5ded1c2 | 2015-03-11 16:11:28 +0100 | [diff] [blame] | 511 | cpu_found = true; |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 512 | need_socram = true; |
| 513 | break; |
| 514 | case BCMA_CORE_INTERNAL_MEM: |
| 515 | has_socram = true; |
| 516 | break; |
| 517 | case BCMA_CORE_ARM_CR4: |
Arend van Spriel | 5ded1c2 | 2015-03-11 16:11:28 +0100 | [diff] [blame] | 518 | cpu_found = true; |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 519 | break; |
Hante Meuleman | 55acca9 | 2015-09-18 22:08:17 +0200 | [diff] [blame] | 520 | case BCMA_CORE_ARM_CA7: |
| 521 | cpu_found = true; |
| 522 | break; |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 523 | default: |
| 524 | break; |
| 525 | } |
| 526 | } |
Franky Lin | 1640f28 | 2013-04-11 13:28:51 +0200 | [diff] [blame] | 527 | |
Arend van Spriel | 5ded1c2 | 2015-03-11 16:11:28 +0100 | [diff] [blame] | 528 | if (!cpu_found) { |
| 529 | brcmf_err("CPU core not detected\n"); |
| 530 | return -ENXIO; |
| 531 | } |
Franky Lin | 1640f28 | 2013-04-11 13:28:51 +0200 | [diff] [blame] | 532 | /* check RAM core presence for ARM CM3 core */ |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 533 | if (need_socram && !has_socram) { |
| 534 | brcmf_err("RAM core not provided with ARM CM3 core\n"); |
| 535 | return -ENODEV; |
Franky Lin | 1640f28 | 2013-04-11 13:28:51 +0200 | [diff] [blame] | 536 | } |
Franky Lin | 1640f28 | 2013-04-11 13:28:51 +0200 | [diff] [blame] | 537 | return 0; |
| 538 | } |
Franky Lin | 1640f28 | 2013-04-11 13:28:51 +0200 | [diff] [blame] | 539 | |
Arend van Spriel | 0da32ba | 2015-03-11 16:11:31 +0100 | [diff] [blame] | 540 | static u32 brcmf_chip_core_read32(struct brcmf_core_priv *core, u16 reg) |
| 541 | { |
| 542 | return core->chip->ops->read32(core->chip->ctx, core->pub.base + reg); |
| 543 | } |
| 544 | |
| 545 | static void brcmf_chip_core_write32(struct brcmf_core_priv *core, |
| 546 | u16 reg, u32 val) |
| 547 | { |
| 548 | core->chip->ops->write32(core->chip->ctx, core->pub.base + reg, val); |
| 549 | } |
| 550 | |
| 551 | static bool brcmf_chip_socram_banksize(struct brcmf_core_priv *core, u8 idx, |
| 552 | u32 *banksize) |
| 553 | { |
| 554 | u32 bankinfo; |
| 555 | u32 bankidx = (SOCRAM_MEMTYPE_RAM << SOCRAM_BANKIDX_MEMTYPE_SHIFT); |
| 556 | |
| 557 | bankidx |= idx; |
| 558 | brcmf_chip_core_write32(core, SOCRAMREGOFFS(bankidx), bankidx); |
| 559 | bankinfo = brcmf_chip_core_read32(core, SOCRAMREGOFFS(bankinfo)); |
| 560 | *banksize = (bankinfo & SOCRAM_BANKINFO_SZMASK) + 1; |
| 561 | *banksize *= SOCRAM_BANKINFO_SZBASE; |
| 562 | return !!(bankinfo & SOCRAM_BANKINFO_RETNTRAM_MASK); |
| 563 | } |
| 564 | |
| 565 | static void brcmf_chip_socram_ramsize(struct brcmf_core_priv *sr, u32 *ramsize, |
| 566 | u32 *srsize) |
| 567 | { |
| 568 | u32 coreinfo; |
| 569 | uint nb, banksize, lss; |
| 570 | bool retent; |
| 571 | int i; |
| 572 | |
| 573 | *ramsize = 0; |
| 574 | *srsize = 0; |
| 575 | |
| 576 | if (WARN_ON(sr->pub.rev < 4)) |
| 577 | return; |
| 578 | |
| 579 | if (!brcmf_chip_iscoreup(&sr->pub)) |
| 580 | brcmf_chip_resetcore(&sr->pub, 0, 0, 0); |
| 581 | |
| 582 | /* Get info for determining size */ |
| 583 | coreinfo = brcmf_chip_core_read32(sr, SOCRAMREGOFFS(coreinfo)); |
| 584 | nb = (coreinfo & SRCI_SRNB_MASK) >> SRCI_SRNB_SHIFT; |
| 585 | |
| 586 | if ((sr->pub.rev <= 7) || (sr->pub.rev == 12)) { |
| 587 | banksize = (coreinfo & SRCI_SRBSZ_MASK); |
| 588 | lss = (coreinfo & SRCI_LSS_MASK) >> SRCI_LSS_SHIFT; |
| 589 | if (lss != 0) |
| 590 | nb--; |
| 591 | *ramsize = nb * (1 << (banksize + SR_BSZ_BASE)); |
| 592 | if (lss != 0) |
| 593 | *ramsize += (1 << ((lss - 1) + SR_BSZ_BASE)); |
| 594 | } else { |
| 595 | nb = (coreinfo & SRCI_SRNB_MASK) >> SRCI_SRNB_SHIFT; |
| 596 | for (i = 0; i < nb; i++) { |
| 597 | retent = brcmf_chip_socram_banksize(sr, i, &banksize); |
| 598 | *ramsize += banksize; |
| 599 | if (retent) |
| 600 | *srsize += banksize; |
| 601 | } |
| 602 | } |
| 603 | |
| 604 | /* hardcoded save&restore memory sizes */ |
| 605 | switch (sr->chip->pub.chip) { |
| 606 | case BRCM_CC_4334_CHIP_ID: |
| 607 | if (sr->chip->pub.chiprev < 2) |
| 608 | *srsize = (32 * 1024); |
| 609 | break; |
Arend van Spriel | 2591155 | 2015-03-18 13:25:26 +0100 | [diff] [blame] | 610 | case BRCM_CC_43430_CHIP_ID: |
| 611 | /* assume sr for now as we can not check |
| 612 | * firmware sr capability at this point. |
| 613 | */ |
| 614 | *srsize = (64 * 1024); |
| 615 | break; |
Arend van Spriel | 0da32ba | 2015-03-11 16:11:31 +0100 | [diff] [blame] | 616 | default: |
| 617 | break; |
| 618 | } |
| 619 | } |
| 620 | |
Hante Meuleman | 55acca9 | 2015-09-18 22:08:17 +0200 | [diff] [blame] | 621 | /** Return the SYS MEM size */ |
| 622 | static u32 brcmf_chip_sysmem_ramsize(struct brcmf_core_priv *sysmem) |
| 623 | { |
| 624 | u32 memsize = 0; |
| 625 | u32 coreinfo; |
| 626 | u32 idx; |
| 627 | u32 nb; |
| 628 | u32 banksize; |
| 629 | |
| 630 | if (!brcmf_chip_iscoreup(&sysmem->pub)) |
| 631 | brcmf_chip_resetcore(&sysmem->pub, 0, 0, 0); |
| 632 | |
| 633 | coreinfo = brcmf_chip_core_read32(sysmem, SYSMEMREGOFFS(coreinfo)); |
| 634 | nb = (coreinfo & SRCI_SRNB_MASK) >> SRCI_SRNB_SHIFT; |
| 635 | |
| 636 | for (idx = 0; idx < nb; idx++) { |
| 637 | brcmf_chip_socram_banksize(sysmem, idx, &banksize); |
| 638 | memsize += banksize; |
| 639 | } |
| 640 | |
| 641 | return memsize; |
| 642 | } |
| 643 | |
Arend van Spriel | 0da32ba | 2015-03-11 16:11:31 +0100 | [diff] [blame] | 644 | /** Return the TCM-RAM size of the ARMCR4 core. */ |
| 645 | static u32 brcmf_chip_tcm_ramsize(struct brcmf_core_priv *cr4) |
| 646 | { |
| 647 | u32 corecap; |
| 648 | u32 memsize = 0; |
| 649 | u32 nab; |
| 650 | u32 nbb; |
| 651 | u32 totb; |
| 652 | u32 bxinfo; |
| 653 | u32 idx; |
| 654 | |
| 655 | corecap = brcmf_chip_core_read32(cr4, ARMCR4_CAP); |
| 656 | |
| 657 | nab = (corecap & ARMCR4_TCBANB_MASK) >> ARMCR4_TCBANB_SHIFT; |
| 658 | nbb = (corecap & ARMCR4_TCBBNB_MASK) >> ARMCR4_TCBBNB_SHIFT; |
| 659 | totb = nab + nbb; |
| 660 | |
| 661 | for (idx = 0; idx < totb; idx++) { |
| 662 | brcmf_chip_core_write32(cr4, ARMCR4_BANKIDX, idx); |
| 663 | bxinfo = brcmf_chip_core_read32(cr4, ARMCR4_BANKINFO); |
| 664 | memsize += ((bxinfo & ARMCR4_BSZ_MASK) + 1) * ARMCR4_BSZ_MULT; |
| 665 | } |
| 666 | |
| 667 | return memsize; |
| 668 | } |
| 669 | |
| 670 | static u32 brcmf_chip_tcm_rambase(struct brcmf_chip_priv *ci) |
Franky Lin | a83369b | 2011-11-04 22:23:28 +0100 | [diff] [blame] | 671 | { |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 672 | switch (ci->pub.chip) { |
Syed Asifful Dayyan | 9c51026 | 2015-03-06 18:40:42 +0100 | [diff] [blame] | 673 | case BRCM_CC_4345_CHIP_ID: |
Arend van Spriel | 0da32ba | 2015-03-11 16:11:31 +0100 | [diff] [blame] | 674 | return 0x198000; |
| 675 | case BRCM_CC_4335_CHIP_ID: |
Hante Meuleman | 5779ae6 | 2014-07-12 08:49:34 +0200 | [diff] [blame] | 676 | case BRCM_CC_4339_CHIP_ID: |
Hante Meuleman | e3c92cb | 2015-09-18 22:08:05 +0200 | [diff] [blame] | 677 | case BRCM_CC_4350_CHIP_ID: |
Hante Meuleman | 5779ae6 | 2014-07-12 08:49:34 +0200 | [diff] [blame] | 678 | case BRCM_CC_4354_CHIP_ID: |
Hante Meuleman | 9e37f04 | 2014-07-30 13:20:04 +0200 | [diff] [blame] | 679 | case BRCM_CC_4356_CHIP_ID: |
| 680 | case BRCM_CC_43567_CHIP_ID: |
| 681 | case BRCM_CC_43569_CHIP_ID: |
| 682 | case BRCM_CC_43570_CHIP_ID: |
Arend van Spriel | 67f3b6a | 2015-04-14 20:10:31 +0200 | [diff] [blame] | 683 | case BRCM_CC_4358_CHIP_ID: |
Hante Meuleman | 2aff030 | 2015-10-29 20:33:11 +0100 | [diff] [blame] | 684 | case BRCM_CC_4359_CHIP_ID: |
Hante Meuleman | 9e37f04 | 2014-07-30 13:20:04 +0200 | [diff] [blame] | 685 | case BRCM_CC_43602_CHIP_ID: |
Eric Caruso | f8273ba | 2015-10-14 12:34:11 -0700 | [diff] [blame] | 686 | case BRCM_CC_4371_CHIP_ID: |
Arend van Spriel | 0da32ba | 2015-03-11 16:11:31 +0100 | [diff] [blame] | 687 | return 0x180000; |
Hante Meuleman | 4381992 | 2016-06-03 23:31:10 +0200 | [diff] [blame] | 688 | case BRCM_CC_43465_CHIP_ID: |
| 689 | case BRCM_CC_43525_CHIP_ID: |
Hante Meuleman | 55acca9 | 2015-09-18 22:08:17 +0200 | [diff] [blame] | 690 | case BRCM_CC_4365_CHIP_ID: |
| 691 | case BRCM_CC_4366_CHIP_ID: |
| 692 | return 0x200000; |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 693 | default: |
| 694 | brcmf_err("unknown chip: %s\n", ci->pub.name); |
| 695 | break; |
| 696 | } |
Arend van Spriel | 0da32ba | 2015-03-11 16:11:31 +0100 | [diff] [blame] | 697 | return 0; |
| 698 | } |
| 699 | |
| 700 | static int brcmf_chip_get_raminfo(struct brcmf_chip_priv *ci) |
| 701 | { |
| 702 | struct brcmf_core_priv *mem_core; |
| 703 | struct brcmf_core *mem; |
| 704 | |
| 705 | mem = brcmf_chip_get_core(&ci->pub, BCMA_CORE_ARM_CR4); |
| 706 | if (mem) { |
| 707 | mem_core = container_of(mem, struct brcmf_core_priv, pub); |
| 708 | ci->pub.ramsize = brcmf_chip_tcm_ramsize(mem_core); |
| 709 | ci->pub.rambase = brcmf_chip_tcm_rambase(ci); |
| 710 | if (!ci->pub.rambase) { |
| 711 | brcmf_err("RAM base not provided with ARM CR4 core\n"); |
| 712 | return -EINVAL; |
| 713 | } |
| 714 | } else { |
Hante Meuleman | 55acca9 | 2015-09-18 22:08:17 +0200 | [diff] [blame] | 715 | mem = brcmf_chip_get_core(&ci->pub, BCMA_CORE_SYS_MEM); |
| 716 | if (mem) { |
| 717 | mem_core = container_of(mem, struct brcmf_core_priv, |
| 718 | pub); |
| 719 | ci->pub.ramsize = brcmf_chip_sysmem_ramsize(mem_core); |
| 720 | ci->pub.rambase = brcmf_chip_tcm_rambase(ci); |
| 721 | if (!ci->pub.rambase) { |
| 722 | brcmf_err("RAM base not provided with ARM CA7 core\n"); |
| 723 | return -EINVAL; |
| 724 | } |
| 725 | } else { |
| 726 | mem = brcmf_chip_get_core(&ci->pub, |
| 727 | BCMA_CORE_INTERNAL_MEM); |
| 728 | if (!mem) { |
| 729 | brcmf_err("No memory cores found\n"); |
| 730 | return -ENOMEM; |
| 731 | } |
| 732 | mem_core = container_of(mem, struct brcmf_core_priv, |
| 733 | pub); |
| 734 | brcmf_chip_socram_ramsize(mem_core, &ci->pub.ramsize, |
| 735 | &ci->pub.srsize); |
| 736 | } |
Arend van Spriel | 0da32ba | 2015-03-11 16:11:31 +0100 | [diff] [blame] | 737 | } |
| 738 | brcmf_dbg(INFO, "RAM: base=0x%x size=%d (0x%x) sr=%d (0x%x)\n", |
| 739 | ci->pub.rambase, ci->pub.ramsize, ci->pub.ramsize, |
| 740 | ci->pub.srsize, ci->pub.srsize); |
| 741 | |
| 742 | if (!ci->pub.ramsize) { |
| 743 | brcmf_err("RAM size is undetermined\n"); |
| 744 | return -ENOMEM; |
| 745 | } |
Hante Meuleman | 07fe2e3 | 2015-08-27 16:14:06 +0200 | [diff] [blame] | 746 | |
| 747 | if (ci->pub.ramsize > BRCMF_CHIP_MAX_MEMSIZE) { |
| 748 | brcmf_err("RAM size is incorrect\n"); |
| 749 | return -ENOMEM; |
| 750 | } |
| 751 | |
Arend van Spriel | 0da32ba | 2015-03-11 16:11:31 +0100 | [diff] [blame] | 752 | return 0; |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 753 | } |
| 754 | |
Arend van Spriel | 4aa2c47 | 2014-01-29 15:32:22 +0100 | [diff] [blame] | 755 | static u32 brcmf_chip_dmp_get_desc(struct brcmf_chip_priv *ci, u32 *eromaddr, |
| 756 | u8 *type) |
| 757 | { |
| 758 | u32 val; |
| 759 | |
| 760 | /* read next descriptor */ |
| 761 | val = ci->ops->read32(ci->ctx, *eromaddr); |
| 762 | *eromaddr += 4; |
| 763 | |
| 764 | if (!type) |
| 765 | return val; |
| 766 | |
| 767 | /* determine descriptor type */ |
| 768 | *type = (val & DMP_DESC_TYPE_MSK); |
| 769 | if ((*type & ~DMP_DESC_ADDRSIZE_GT32) == DMP_DESC_ADDRESS) |
| 770 | *type = DMP_DESC_ADDRESS; |
| 771 | |
| 772 | return val; |
| 773 | } |
| 774 | |
| 775 | static int brcmf_chip_dmp_get_regaddr(struct brcmf_chip_priv *ci, u32 *eromaddr, |
| 776 | u32 *regbase, u32 *wrapbase) |
| 777 | { |
| 778 | u8 desc; |
| 779 | u32 val; |
| 780 | u8 mpnum = 0; |
| 781 | u8 stype, sztype, wraptype; |
| 782 | |
| 783 | *regbase = 0; |
| 784 | *wrapbase = 0; |
| 785 | |
| 786 | val = brcmf_chip_dmp_get_desc(ci, eromaddr, &desc); |
| 787 | if (desc == DMP_DESC_MASTER_PORT) { |
| 788 | mpnum = (val & DMP_MASTER_PORT_NUM) >> DMP_MASTER_PORT_NUM_S; |
| 789 | wraptype = DMP_SLAVE_TYPE_MWRAP; |
| 790 | } else if (desc == DMP_DESC_ADDRESS) { |
| 791 | /* revert erom address */ |
| 792 | *eromaddr -= 4; |
| 793 | wraptype = DMP_SLAVE_TYPE_SWRAP; |
| 794 | } else { |
| 795 | *eromaddr -= 4; |
| 796 | return -EILSEQ; |
| 797 | } |
| 798 | |
| 799 | do { |
| 800 | /* locate address descriptor */ |
| 801 | do { |
| 802 | val = brcmf_chip_dmp_get_desc(ci, eromaddr, &desc); |
| 803 | /* unexpected table end */ |
| 804 | if (desc == DMP_DESC_EOT) { |
| 805 | *eromaddr -= 4; |
| 806 | return -EFAULT; |
| 807 | } |
Rafał Miłecki | a4f4abd | 2016-01-26 17:57:01 +0100 | [diff] [blame] | 808 | } while (desc != DMP_DESC_ADDRESS && |
| 809 | desc != DMP_DESC_COMPONENT); |
| 810 | |
| 811 | /* stop if we crossed current component border */ |
| 812 | if (desc == DMP_DESC_COMPONENT) { |
| 813 | *eromaddr -= 4; |
| 814 | return 0; |
| 815 | } |
Arend van Spriel | 4aa2c47 | 2014-01-29 15:32:22 +0100 | [diff] [blame] | 816 | |
| 817 | /* skip upper 32-bit address descriptor */ |
| 818 | if (val & DMP_DESC_ADDRSIZE_GT32) |
| 819 | brcmf_chip_dmp_get_desc(ci, eromaddr, NULL); |
| 820 | |
| 821 | sztype = (val & DMP_SLAVE_SIZE_TYPE) >> DMP_SLAVE_SIZE_TYPE_S; |
| 822 | |
| 823 | /* next size descriptor can be skipped */ |
| 824 | if (sztype == DMP_SLAVE_SIZE_DESC) { |
| 825 | val = brcmf_chip_dmp_get_desc(ci, eromaddr, NULL); |
| 826 | /* skip upper size descriptor if present */ |
| 827 | if (val & DMP_DESC_ADDRSIZE_GT32) |
| 828 | brcmf_chip_dmp_get_desc(ci, eromaddr, NULL); |
| 829 | } |
| 830 | |
| 831 | /* only look for 4K register regions */ |
| 832 | if (sztype != DMP_SLAVE_SIZE_4K) |
| 833 | continue; |
| 834 | |
| 835 | stype = (val & DMP_SLAVE_TYPE) >> DMP_SLAVE_TYPE_S; |
| 836 | |
| 837 | /* only regular slave and wrapper */ |
| 838 | if (*regbase == 0 && stype == DMP_SLAVE_TYPE_SLAVE) |
| 839 | *regbase = val & DMP_SLAVE_ADDR_BASE; |
| 840 | if (*wrapbase == 0 && stype == wraptype) |
| 841 | *wrapbase = val & DMP_SLAVE_ADDR_BASE; |
| 842 | } while (*regbase == 0 || *wrapbase == 0); |
| 843 | |
| 844 | return 0; |
| 845 | } |
| 846 | |
| 847 | static |
| 848 | int brcmf_chip_dmp_erom_scan(struct brcmf_chip_priv *ci) |
| 849 | { |
| 850 | struct brcmf_core *core; |
| 851 | u32 eromaddr; |
| 852 | u8 desc_type = 0; |
| 853 | u32 val; |
| 854 | u16 id; |
| 855 | u8 nmp, nsp, nmw, nsw, rev; |
| 856 | u32 base, wrap; |
| 857 | int err; |
| 858 | |
| 859 | eromaddr = ci->ops->read32(ci->ctx, CORE_CC_REG(SI_ENUM_BASE, eromptr)); |
| 860 | |
| 861 | while (desc_type != DMP_DESC_EOT) { |
| 862 | val = brcmf_chip_dmp_get_desc(ci, &eromaddr, &desc_type); |
| 863 | if (!(val & DMP_DESC_VALID)) |
| 864 | continue; |
| 865 | |
| 866 | if (desc_type == DMP_DESC_EMPTY) |
| 867 | continue; |
| 868 | |
| 869 | /* need a component descriptor */ |
| 870 | if (desc_type != DMP_DESC_COMPONENT) |
| 871 | continue; |
| 872 | |
| 873 | id = (val & DMP_COMP_PARTNUM) >> DMP_COMP_PARTNUM_S; |
| 874 | |
| 875 | /* next descriptor must be component as well */ |
| 876 | val = brcmf_chip_dmp_get_desc(ci, &eromaddr, &desc_type); |
| 877 | if (WARN_ON((val & DMP_DESC_TYPE_MSK) != DMP_DESC_COMPONENT)) |
| 878 | return -EFAULT; |
| 879 | |
| 880 | /* only look at cores with master port(s) */ |
| 881 | nmp = (val & DMP_COMP_NUM_MPORT) >> DMP_COMP_NUM_MPORT_S; |
| 882 | nsp = (val & DMP_COMP_NUM_SPORT) >> DMP_COMP_NUM_SPORT_S; |
| 883 | nmw = (val & DMP_COMP_NUM_MWRAP) >> DMP_COMP_NUM_MWRAP_S; |
| 884 | nsw = (val & DMP_COMP_NUM_SWRAP) >> DMP_COMP_NUM_SWRAP_S; |
| 885 | rev = (val & DMP_COMP_REVISION) >> DMP_COMP_REVISION_S; |
| 886 | |
| 887 | /* need core with ports */ |
Rafał Miłecki | 44977b8 | 2016-01-26 17:57:02 +0100 | [diff] [blame] | 888 | if (nmw + nsw == 0 && |
| 889 | id != BCMA_CORE_PMU) |
Arend van Spriel | 4aa2c47 | 2014-01-29 15:32:22 +0100 | [diff] [blame] | 890 | continue; |
| 891 | |
| 892 | /* try to obtain register address info */ |
| 893 | err = brcmf_chip_dmp_get_regaddr(ci, &eromaddr, &base, &wrap); |
| 894 | if (err) |
| 895 | continue; |
| 896 | |
| 897 | /* finally a core to be added */ |
| 898 | core = brcmf_chip_add_core(ci, id, base, wrap); |
| 899 | if (IS_ERR(core)) |
| 900 | return PTR_ERR(core); |
| 901 | |
| 902 | core->rev = rev; |
| 903 | } |
| 904 | |
| 905 | return 0; |
| 906 | } |
| 907 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 908 | static int brcmf_chip_recognition(struct brcmf_chip_priv *ci) |
| 909 | { |
| 910 | struct brcmf_core *core; |
Franky Lin | a83369b | 2011-11-04 22:23:28 +0100 | [diff] [blame] | 911 | u32 regdata; |
Arend van Spriel | c805eeb | 2014-01-13 22:20:26 +0100 | [diff] [blame] | 912 | u32 socitype; |
Arend van Spriel | 0da32ba | 2015-03-11 16:11:31 +0100 | [diff] [blame] | 913 | int ret; |
Franky Lin | a83369b | 2011-11-04 22:23:28 +0100 | [diff] [blame] | 914 | |
Franky Lin | 069eddd | 2013-04-11 13:28:48 +0200 | [diff] [blame] | 915 | /* Get CC core rev |
Arend van Spriel | c805eeb | 2014-01-13 22:20:26 +0100 | [diff] [blame] | 916 | * Chipid is assume to be at offset 0 from SI_ENUM_BASE |
Franky Lin | a83369b | 2011-11-04 22:23:28 +0100 | [diff] [blame] | 917 | * For different chiptypes or old sdio hosts w/o chipcommon, |
| 918 | * other ways of recognition should be added here. |
| 919 | */ |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 920 | regdata = ci->ops->read32(ci->ctx, CORE_CC_REG(SI_ENUM_BASE, chipid)); |
| 921 | ci->pub.chip = regdata & CID_ID_MASK; |
| 922 | ci->pub.chiprev = (regdata & CID_REV_MASK) >> CID_REV_SHIFT; |
Arend van Spriel | c805eeb | 2014-01-13 22:20:26 +0100 | [diff] [blame] | 923 | socitype = (regdata & CID_TYPE_MASK) >> CID_TYPE_SHIFT; |
Franky Lin | a83369b | 2011-11-04 22:23:28 +0100 | [diff] [blame] | 924 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 925 | brcmf_chip_name(ci->pub.chip, ci->pub.name, sizeof(ci->pub.name)); |
| 926 | brcmf_dbg(INFO, "found %s chip: BCM%s, rev=%d\n", |
| 927 | socitype == SOCI_SB ? "SB" : "AXI", ci->pub.name, |
| 928 | ci->pub.chiprev); |
Franky Lin | a83369b | 2011-11-04 22:23:28 +0100 | [diff] [blame] | 929 | |
Arend van Spriel | c805eeb | 2014-01-13 22:20:26 +0100 | [diff] [blame] | 930 | if (socitype == SOCI_SB) { |
Hante Meuleman | 5779ae6 | 2014-07-12 08:49:34 +0200 | [diff] [blame] | 931 | if (ci->pub.chip != BRCM_CC_4329_CHIP_ID) { |
Arend van Spriel | c805eeb | 2014-01-13 22:20:26 +0100 | [diff] [blame] | 932 | brcmf_err("SB chip is not supported\n"); |
| 933 | return -ENODEV; |
| 934 | } |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 935 | ci->iscoreup = brcmf_chip_sb_iscoreup; |
| 936 | ci->coredisable = brcmf_chip_sb_coredisable; |
| 937 | ci->resetcore = brcmf_chip_sb_resetcore; |
Arend van Spriel | c805eeb | 2014-01-13 22:20:26 +0100 | [diff] [blame] | 938 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 939 | core = brcmf_chip_add_core(ci, BCMA_CORE_CHIPCOMMON, |
| 940 | SI_ENUM_BASE, 0); |
| 941 | brcmf_chip_sb_corerev(ci, core); |
| 942 | core = brcmf_chip_add_core(ci, BCMA_CORE_SDIO_DEV, |
| 943 | BCM4329_CORE_BUS_BASE, 0); |
| 944 | brcmf_chip_sb_corerev(ci, core); |
| 945 | core = brcmf_chip_add_core(ci, BCMA_CORE_INTERNAL_MEM, |
| 946 | BCM4329_CORE_SOCRAM_BASE, 0); |
| 947 | brcmf_chip_sb_corerev(ci, core); |
| 948 | core = brcmf_chip_add_core(ci, BCMA_CORE_ARM_CM3, |
| 949 | BCM4329_CORE_ARM_BASE, 0); |
| 950 | brcmf_chip_sb_corerev(ci, core); |
Arend van Spriel | 4aa2c47 | 2014-01-29 15:32:22 +0100 | [diff] [blame] | 951 | |
| 952 | core = brcmf_chip_add_core(ci, BCMA_CORE_80211, 0x18001000, 0); |
| 953 | brcmf_chip_sb_corerev(ci, core); |
Arend van Spriel | c805eeb | 2014-01-13 22:20:26 +0100 | [diff] [blame] | 954 | } else if (socitype == SOCI_AI) { |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 955 | ci->iscoreup = brcmf_chip_ai_iscoreup; |
| 956 | ci->coredisable = brcmf_chip_ai_coredisable; |
| 957 | ci->resetcore = brcmf_chip_ai_resetcore; |
Arend van Spriel | c805eeb | 2014-01-13 22:20:26 +0100 | [diff] [blame] | 958 | |
Arend van Spriel | 4aa2c47 | 2014-01-29 15:32:22 +0100 | [diff] [blame] | 959 | brcmf_chip_dmp_erom_scan(ci); |
Arend van Spriel | c805eeb | 2014-01-13 22:20:26 +0100 | [diff] [blame] | 960 | } else { |
| 961 | brcmf_err("chip backplane type %u is not supported\n", |
| 962 | socitype); |
Franky Lin | 6ca687d | 2011-11-10 20:30:21 +0100 | [diff] [blame] | 963 | return -ENODEV; |
| 964 | } |
| 965 | |
Arend van Spriel | 0da32ba | 2015-03-11 16:11:31 +0100 | [diff] [blame] | 966 | ret = brcmf_chip_cores_check(ci); |
| 967 | if (ret) |
| 968 | return ret; |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 969 | |
Arend van Spriel | 0da32ba | 2015-03-11 16:11:31 +0100 | [diff] [blame] | 970 | /* assure chip is passive for core access */ |
| 971 | brcmf_chip_set_passive(&ci->pub); |
Hante Meuleman | 07fe2e3 | 2015-08-27 16:14:06 +0200 | [diff] [blame] | 972 | |
| 973 | /* Call bus specific reset function now. Cores have been determined |
| 974 | * but further access may require a chip specific reset at this point. |
| 975 | */ |
| 976 | if (ci->ops->reset) { |
| 977 | ci->ops->reset(ci->ctx, &ci->pub); |
| 978 | brcmf_chip_set_passive(&ci->pub); |
| 979 | } |
| 980 | |
Arend van Spriel | 0da32ba | 2015-03-11 16:11:31 +0100 | [diff] [blame] | 981 | return brcmf_chip_get_raminfo(ci); |
Franky Lin | a83369b | 2011-11-04 22:23:28 +0100 | [diff] [blame] | 982 | } |
| 983 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 984 | static void brcmf_chip_disable_arm(struct brcmf_chip_priv *chip, u16 id) |
Franky Lin | 5b45e54 | 2011-11-04 22:23:30 +0100 | [diff] [blame] | 985 | { |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 986 | struct brcmf_core *core; |
Hante Meuleman | 55acca9 | 2015-09-18 22:08:17 +0200 | [diff] [blame] | 987 | struct brcmf_core_priv *cpu; |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 988 | u32 val; |
Franky Lin | 79ae395 | 2012-05-04 18:27:34 -0700 | [diff] [blame] | 989 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 990 | |
| 991 | core = brcmf_chip_get_core(&chip->pub, id); |
| 992 | if (!core) |
| 993 | return; |
| 994 | |
| 995 | switch (id) { |
| 996 | case BCMA_CORE_ARM_CM3: |
| 997 | brcmf_chip_coredisable(core, 0, 0); |
| 998 | break; |
| 999 | case BCMA_CORE_ARM_CR4: |
Hante Meuleman | 55acca9 | 2015-09-18 22:08:17 +0200 | [diff] [blame] | 1000 | case BCMA_CORE_ARM_CA7: |
| 1001 | cpu = container_of(core, struct brcmf_core_priv, pub); |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1002 | |
| 1003 | /* clear all IOCTL bits except HALT bit */ |
Hante Meuleman | 55acca9 | 2015-09-18 22:08:17 +0200 | [diff] [blame] | 1004 | val = chip->ops->read32(chip->ctx, cpu->wrapbase + BCMA_IOCTL); |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1005 | val &= ARMCR4_BCMA_IOCTL_CPUHALT; |
| 1006 | brcmf_chip_resetcore(core, val, ARMCR4_BCMA_IOCTL_CPUHALT, |
| 1007 | ARMCR4_BCMA_IOCTL_CPUHALT); |
| 1008 | break; |
| 1009 | default: |
| 1010 | brcmf_err("unknown id: %u\n", id); |
| 1011 | break; |
| 1012 | } |
| 1013 | } |
| 1014 | |
| 1015 | static int brcmf_chip_setup(struct brcmf_chip_priv *chip) |
| 1016 | { |
| 1017 | struct brcmf_chip *pub; |
| 1018 | struct brcmf_core_priv *cc; |
Rafał Miłecki | e2b397f | 2016-01-26 17:57:04 +0100 | [diff] [blame] | 1019 | struct brcmf_core *pmu; |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1020 | u32 base; |
| 1021 | u32 val; |
| 1022 | int ret = 0; |
| 1023 | |
| 1024 | pub = &chip->pub; |
| 1025 | cc = list_first_entry(&chip->cores, struct brcmf_core_priv, list); |
| 1026 | base = cc->pub.base; |
Franky Lin | 5b45e54 | 2011-11-04 22:23:30 +0100 | [diff] [blame] | 1027 | |
| 1028 | /* get chipcommon capabilites */ |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1029 | pub->cc_caps = chip->ops->read32(chip->ctx, |
| 1030 | CORE_CC_REG(base, capabilities)); |
Rafał Miłecki | 9befe91 | 2016-01-26 17:57:03 +0100 | [diff] [blame] | 1031 | pub->cc_caps_ext = chip->ops->read32(chip->ctx, |
| 1032 | CORE_CC_REG(base, |
| 1033 | capabilities_ext)); |
Franky Lin | 5b45e54 | 2011-11-04 22:23:30 +0100 | [diff] [blame] | 1034 | |
| 1035 | /* get pmu caps & rev */ |
Rafał Miłecki | e2b397f | 2016-01-26 17:57:04 +0100 | [diff] [blame] | 1036 | pmu = brcmf_chip_get_pmu(pub); /* after reading cc_caps_ext */ |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1037 | if (pub->cc_caps & CC_CAP_PMU) { |
| 1038 | val = chip->ops->read32(chip->ctx, |
Rafał Miłecki | e2b397f | 2016-01-26 17:57:04 +0100 | [diff] [blame] | 1039 | CORE_CC_REG(pmu->base, pmucapabilities)); |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1040 | pub->pmurev = val & PCAP_REV_MASK; |
| 1041 | pub->pmucaps = val; |
Franky Lin | 5b45e54 | 2011-11-04 22:23:30 +0100 | [diff] [blame] | 1042 | } |
| 1043 | |
Arend van Spriel | 4aa2c47 | 2014-01-29 15:32:22 +0100 | [diff] [blame] | 1044 | brcmf_dbg(INFO, "ccrev=%d, pmurev=%d, pmucaps=0x%x\n", |
| 1045 | cc->pub.rev, pub->pmurev, pub->pmucaps); |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1046 | |
| 1047 | /* execute bus core specific setup */ |
| 1048 | if (chip->ops->setup) |
| 1049 | ret = chip->ops->setup(chip->ctx, pub); |
Franky Lin | 966414d | 2011-11-04 22:23:32 +0100 | [diff] [blame] | 1050 | |
Franky Lin | a83369b | 2011-11-04 22:23:28 +0100 | [diff] [blame] | 1051 | return ret; |
| 1052 | } |
Franky Lin | a8a6c04 | 2011-11-04 22:23:39 +0100 | [diff] [blame] | 1053 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1054 | struct brcmf_chip *brcmf_chip_attach(void *ctx, |
| 1055 | const struct brcmf_buscore_ops *ops) |
Franky Lin | a8a6c04 | 2011-11-04 22:23:39 +0100 | [diff] [blame] | 1056 | { |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1057 | struct brcmf_chip_priv *chip; |
| 1058 | int err = 0; |
Franky Lin | a8a6c04 | 2011-11-04 22:23:39 +0100 | [diff] [blame] | 1059 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1060 | if (WARN_ON(!ops->read32)) |
| 1061 | err = -EINVAL; |
| 1062 | if (WARN_ON(!ops->write32)) |
| 1063 | err = -EINVAL; |
| 1064 | if (WARN_ON(!ops->prepare)) |
| 1065 | err = -EINVAL; |
Arend van Spriel | d380ebc | 2015-03-11 16:11:29 +0100 | [diff] [blame] | 1066 | if (WARN_ON(!ops->activate)) |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1067 | err = -EINVAL; |
| 1068 | if (err < 0) |
| 1069 | return ERR_PTR(-EINVAL); |
| 1070 | |
| 1071 | chip = kzalloc(sizeof(*chip), GFP_KERNEL); |
| 1072 | if (!chip) |
| 1073 | return ERR_PTR(-ENOMEM); |
| 1074 | |
| 1075 | INIT_LIST_HEAD(&chip->cores); |
| 1076 | chip->num_cores = 0; |
| 1077 | chip->ops = ops; |
| 1078 | chip->ctx = ctx; |
| 1079 | |
| 1080 | err = ops->prepare(ctx); |
| 1081 | if (err < 0) |
| 1082 | goto fail; |
| 1083 | |
| 1084 | err = brcmf_chip_recognition(chip); |
| 1085 | if (err < 0) |
| 1086 | goto fail; |
| 1087 | |
| 1088 | err = brcmf_chip_setup(chip); |
| 1089 | if (err < 0) |
| 1090 | goto fail; |
| 1091 | |
| 1092 | return &chip->pub; |
| 1093 | |
| 1094 | fail: |
| 1095 | brcmf_chip_detach(&chip->pub); |
| 1096 | return ERR_PTR(err); |
| 1097 | } |
| 1098 | |
| 1099 | void brcmf_chip_detach(struct brcmf_chip *pub) |
| 1100 | { |
| 1101 | struct brcmf_chip_priv *chip; |
| 1102 | struct brcmf_core_priv *core; |
| 1103 | struct brcmf_core_priv *tmp; |
| 1104 | |
| 1105 | chip = container_of(pub, struct brcmf_chip_priv, pub); |
| 1106 | list_for_each_entry_safe(core, tmp, &chip->cores, list) { |
| 1107 | list_del(&core->list); |
| 1108 | kfree(core); |
| 1109 | } |
| 1110 | kfree(chip); |
| 1111 | } |
| 1112 | |
| 1113 | struct brcmf_core *brcmf_chip_get_core(struct brcmf_chip *pub, u16 coreid) |
| 1114 | { |
| 1115 | struct brcmf_chip_priv *chip; |
| 1116 | struct brcmf_core_priv *core; |
| 1117 | |
| 1118 | chip = container_of(pub, struct brcmf_chip_priv, pub); |
| 1119 | list_for_each_entry(core, &chip->cores, list) |
| 1120 | if (core->pub.id == coreid) |
| 1121 | return &core->pub; |
| 1122 | |
| 1123 | return NULL; |
| 1124 | } |
| 1125 | |
| 1126 | struct brcmf_core *brcmf_chip_get_chipcommon(struct brcmf_chip *pub) |
| 1127 | { |
| 1128 | struct brcmf_chip_priv *chip; |
| 1129 | struct brcmf_core_priv *cc; |
| 1130 | |
| 1131 | chip = container_of(pub, struct brcmf_chip_priv, pub); |
| 1132 | cc = list_first_entry(&chip->cores, struct brcmf_core_priv, list); |
| 1133 | if (WARN_ON(!cc || cc->pub.id != BCMA_CORE_CHIPCOMMON)) |
| 1134 | return brcmf_chip_get_core(pub, BCMA_CORE_CHIPCOMMON); |
| 1135 | return &cc->pub; |
| 1136 | } |
| 1137 | |
Rafał Miłecki | e2b397f | 2016-01-26 17:57:04 +0100 | [diff] [blame] | 1138 | struct brcmf_core *brcmf_chip_get_pmu(struct brcmf_chip *pub) |
| 1139 | { |
| 1140 | struct brcmf_core *cc = brcmf_chip_get_chipcommon(pub); |
| 1141 | struct brcmf_core *pmu; |
| 1142 | |
| 1143 | /* See if there is separated PMU core available */ |
| 1144 | if (cc->rev >= 35 && |
| 1145 | pub->cc_caps_ext & BCMA_CC_CAP_EXT_AOB_PRESENT) { |
| 1146 | pmu = brcmf_chip_get_core(pub, BCMA_CORE_PMU); |
| 1147 | if (pmu) |
| 1148 | return pmu; |
| 1149 | } |
| 1150 | |
| 1151 | /* Fallback to ChipCommon core for older hardware */ |
| 1152 | return cc; |
| 1153 | } |
| 1154 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1155 | bool brcmf_chip_iscoreup(struct brcmf_core *pub) |
| 1156 | { |
| 1157 | struct brcmf_core_priv *core; |
| 1158 | |
| 1159 | core = container_of(pub, struct brcmf_core_priv, pub); |
| 1160 | return core->chip->iscoreup(core); |
| 1161 | } |
| 1162 | |
| 1163 | void brcmf_chip_coredisable(struct brcmf_core *pub, u32 prereset, u32 reset) |
| 1164 | { |
| 1165 | struct brcmf_core_priv *core; |
| 1166 | |
| 1167 | core = container_of(pub, struct brcmf_core_priv, pub); |
| 1168 | core->chip->coredisable(core, prereset, reset); |
| 1169 | } |
| 1170 | |
| 1171 | void brcmf_chip_resetcore(struct brcmf_core *pub, u32 prereset, u32 reset, |
| 1172 | u32 postreset) |
| 1173 | { |
| 1174 | struct brcmf_core_priv *core; |
| 1175 | |
| 1176 | core = container_of(pub, struct brcmf_core_priv, pub); |
| 1177 | core->chip->resetcore(core, prereset, reset, postreset); |
Franky Lin | a8a6c04 | 2011-11-04 22:23:39 +0100 | [diff] [blame] | 1178 | } |
Franky Lin | e12afb6 | 2011-11-04 22:23:40 +0100 | [diff] [blame] | 1179 | |
Franky Lin | 069eddd | 2013-04-11 13:28:48 +0200 | [diff] [blame] | 1180 | static void |
Arend van Spriel | d380ebc | 2015-03-11 16:11:29 +0100 | [diff] [blame] | 1181 | brcmf_chip_cm3_set_passive(struct brcmf_chip_priv *chip) |
Franky Lin | 069eddd | 2013-04-11 13:28:48 +0200 | [diff] [blame] | 1182 | { |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1183 | struct brcmf_core *core; |
Arend van Spriel | 2591155 | 2015-03-18 13:25:26 +0100 | [diff] [blame] | 1184 | struct brcmf_core_priv *sr; |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1185 | |
| 1186 | brcmf_chip_disable_arm(chip, BCMA_CORE_ARM_CM3); |
| 1187 | core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_80211); |
| 1188 | brcmf_chip_resetcore(core, D11_BCMA_IOCTL_PHYRESET | |
| 1189 | D11_BCMA_IOCTL_PHYCLOCKEN, |
| 1190 | D11_BCMA_IOCTL_PHYCLOCKEN, |
| 1191 | D11_BCMA_IOCTL_PHYCLOCKEN); |
| 1192 | core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_INTERNAL_MEM); |
| 1193 | brcmf_chip_resetcore(core, 0, 0, 0); |
Arend van Spriel | 2591155 | 2015-03-18 13:25:26 +0100 | [diff] [blame] | 1194 | |
| 1195 | /* disable bank #3 remap for this device */ |
| 1196 | if (chip->pub.chip == BRCM_CC_43430_CHIP_ID) { |
| 1197 | sr = container_of(core, struct brcmf_core_priv, pub); |
| 1198 | brcmf_chip_core_write32(sr, SOCRAMREGOFFS(bankidx), 3); |
| 1199 | brcmf_chip_core_write32(sr, SOCRAMREGOFFS(bankpda), 0); |
| 1200 | } |
Franky Lin | 069eddd | 2013-04-11 13:28:48 +0200 | [diff] [blame] | 1201 | } |
| 1202 | |
Arend van Spriel | d380ebc | 2015-03-11 16:11:29 +0100 | [diff] [blame] | 1203 | static bool brcmf_chip_cm3_set_active(struct brcmf_chip_priv *chip) |
Franky Lin | 069eddd | 2013-04-11 13:28:48 +0200 | [diff] [blame] | 1204 | { |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1205 | struct brcmf_core *core; |
Franky Lin | 069eddd | 2013-04-11 13:28:48 +0200 | [diff] [blame] | 1206 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1207 | core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_INTERNAL_MEM); |
| 1208 | if (!brcmf_chip_iscoreup(core)) { |
Franky Lin | 069eddd | 2013-04-11 13:28:48 +0200 | [diff] [blame] | 1209 | brcmf_err("SOCRAM core is down after reset?\n"); |
| 1210 | return false; |
| 1211 | } |
| 1212 | |
Arend van Spriel | d380ebc | 2015-03-11 16:11:29 +0100 | [diff] [blame] | 1213 | chip->ops->activate(chip->ctx, &chip->pub, 0); |
Franky Lin | 069eddd | 2013-04-11 13:28:48 +0200 | [diff] [blame] | 1214 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1215 | core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_ARM_CM3); |
| 1216 | brcmf_chip_resetcore(core, 0, 0, 0); |
Franky Lin | 1640f28 | 2013-04-11 13:28:51 +0200 | [diff] [blame] | 1217 | |
| 1218 | return true; |
| 1219 | } |
| 1220 | |
| 1221 | static inline void |
Arend van Spriel | d380ebc | 2015-03-11 16:11:29 +0100 | [diff] [blame] | 1222 | brcmf_chip_cr4_set_passive(struct brcmf_chip_priv *chip) |
Franky Lin | 1640f28 | 2013-04-11 13:28:51 +0200 | [diff] [blame] | 1223 | { |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1224 | struct brcmf_core *core; |
Hante Meuleman | 5303626 | 2014-01-13 22:20:23 +0100 | [diff] [blame] | 1225 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1226 | brcmf_chip_disable_arm(chip, BCMA_CORE_ARM_CR4); |
Hante Meuleman | 5303626 | 2014-01-13 22:20:23 +0100 | [diff] [blame] | 1227 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1228 | core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_80211); |
| 1229 | brcmf_chip_resetcore(core, D11_BCMA_IOCTL_PHYRESET | |
| 1230 | D11_BCMA_IOCTL_PHYCLOCKEN, |
| 1231 | D11_BCMA_IOCTL_PHYCLOCKEN, |
| 1232 | D11_BCMA_IOCTL_PHYCLOCKEN); |
Franky Lin | 1640f28 | 2013-04-11 13:28:51 +0200 | [diff] [blame] | 1233 | } |
| 1234 | |
Arend van Spriel | d380ebc | 2015-03-11 16:11:29 +0100 | [diff] [blame] | 1235 | static bool brcmf_chip_cr4_set_active(struct brcmf_chip_priv *chip, u32 rstvec) |
Franky Lin | 1640f28 | 2013-04-11 13:28:51 +0200 | [diff] [blame] | 1236 | { |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1237 | struct brcmf_core *core; |
Franky Lin | 1640f28 | 2013-04-11 13:28:51 +0200 | [diff] [blame] | 1238 | |
Arend van Spriel | d380ebc | 2015-03-11 16:11:29 +0100 | [diff] [blame] | 1239 | chip->ops->activate(chip->ctx, &chip->pub, rstvec); |
Franky Lin | 1640f28 | 2013-04-11 13:28:51 +0200 | [diff] [blame] | 1240 | |
| 1241 | /* restore ARM */ |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1242 | core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_ARM_CR4); |
| 1243 | brcmf_chip_resetcore(core, ARMCR4_BCMA_IOCTL_CPUHALT, 0, 0); |
Franky Lin | 069eddd | 2013-04-11 13:28:48 +0200 | [diff] [blame] | 1244 | |
| 1245 | return true; |
| 1246 | } |
| 1247 | |
Hante Meuleman | 55acca9 | 2015-09-18 22:08:17 +0200 | [diff] [blame] | 1248 | static inline void |
| 1249 | brcmf_chip_ca7_set_passive(struct brcmf_chip_priv *chip) |
| 1250 | { |
| 1251 | struct brcmf_core *core; |
| 1252 | |
| 1253 | brcmf_chip_disable_arm(chip, BCMA_CORE_ARM_CA7); |
| 1254 | |
| 1255 | core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_80211); |
| 1256 | brcmf_chip_resetcore(core, D11_BCMA_IOCTL_PHYRESET | |
| 1257 | D11_BCMA_IOCTL_PHYCLOCKEN, |
| 1258 | D11_BCMA_IOCTL_PHYCLOCKEN, |
| 1259 | D11_BCMA_IOCTL_PHYCLOCKEN); |
| 1260 | } |
| 1261 | |
| 1262 | static bool brcmf_chip_ca7_set_active(struct brcmf_chip_priv *chip, u32 rstvec) |
| 1263 | { |
| 1264 | struct brcmf_core *core; |
| 1265 | |
| 1266 | chip->ops->activate(chip->ctx, &chip->pub, rstvec); |
| 1267 | |
| 1268 | /* restore ARM */ |
| 1269 | core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_ARM_CA7); |
| 1270 | brcmf_chip_resetcore(core, ARMCR4_BCMA_IOCTL_CPUHALT, 0, 0); |
| 1271 | |
| 1272 | return true; |
| 1273 | } |
| 1274 | |
Arend van Spriel | d380ebc | 2015-03-11 16:11:29 +0100 | [diff] [blame] | 1275 | void brcmf_chip_set_passive(struct brcmf_chip *pub) |
Franky Lin | 069eddd | 2013-04-11 13:28:48 +0200 | [diff] [blame] | 1276 | { |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1277 | struct brcmf_chip_priv *chip; |
| 1278 | struct brcmf_core *arm; |
Franky Lin | 1640f28 | 2013-04-11 13:28:51 +0200 | [diff] [blame] | 1279 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1280 | brcmf_dbg(TRACE, "Enter\n"); |
| 1281 | |
| 1282 | chip = container_of(pub, struct brcmf_chip_priv, pub); |
Arend van Spriel | 2da5cb29 | 2014-01-29 15:32:24 +0100 | [diff] [blame] | 1283 | arm = brcmf_chip_get_core(pub, BCMA_CORE_ARM_CR4); |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1284 | if (arm) { |
Arend van Spriel | d380ebc | 2015-03-11 16:11:29 +0100 | [diff] [blame] | 1285 | brcmf_chip_cr4_set_passive(chip); |
Franky Lin | 1640f28 | 2013-04-11 13:28:51 +0200 | [diff] [blame] | 1286 | return; |
| 1287 | } |
Hante Meuleman | 55acca9 | 2015-09-18 22:08:17 +0200 | [diff] [blame] | 1288 | arm = brcmf_chip_get_core(pub, BCMA_CORE_ARM_CA7); |
| 1289 | if (arm) { |
| 1290 | brcmf_chip_ca7_set_passive(chip); |
| 1291 | return; |
| 1292 | } |
| 1293 | arm = brcmf_chip_get_core(pub, BCMA_CORE_ARM_CM3); |
| 1294 | if (arm) { |
| 1295 | brcmf_chip_cm3_set_passive(chip); |
| 1296 | return; |
| 1297 | } |
Franky Lin | 069eddd | 2013-04-11 13:28:48 +0200 | [diff] [blame] | 1298 | } |
| 1299 | |
Arend van Spriel | d380ebc | 2015-03-11 16:11:29 +0100 | [diff] [blame] | 1300 | bool brcmf_chip_set_active(struct brcmf_chip *pub, u32 rstvec) |
Franky Lin | 069eddd | 2013-04-11 13:28:48 +0200 | [diff] [blame] | 1301 | { |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1302 | struct brcmf_chip_priv *chip; |
| 1303 | struct brcmf_core *arm; |
Franky Lin | 1640f28 | 2013-04-11 13:28:51 +0200 | [diff] [blame] | 1304 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1305 | brcmf_dbg(TRACE, "Enter\n"); |
Franky Lin | 1640f28 | 2013-04-11 13:28:51 +0200 | [diff] [blame] | 1306 | |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1307 | chip = container_of(pub, struct brcmf_chip_priv, pub); |
Arend van Spriel | 2da5cb29 | 2014-01-29 15:32:24 +0100 | [diff] [blame] | 1308 | arm = brcmf_chip_get_core(pub, BCMA_CORE_ARM_CR4); |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1309 | if (arm) |
Arend van Spriel | d380ebc | 2015-03-11 16:11:29 +0100 | [diff] [blame] | 1310 | return brcmf_chip_cr4_set_active(chip, rstvec); |
Hante Meuleman | 55acca9 | 2015-09-18 22:08:17 +0200 | [diff] [blame] | 1311 | arm = brcmf_chip_get_core(pub, BCMA_CORE_ARM_CA7); |
| 1312 | if (arm) |
| 1313 | return brcmf_chip_ca7_set_active(chip, rstvec); |
| 1314 | arm = brcmf_chip_get_core(pub, BCMA_CORE_ARM_CM3); |
| 1315 | if (arm) |
| 1316 | return brcmf_chip_cm3_set_active(chip); |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1317 | |
Hante Meuleman | 55acca9 | 2015-09-18 22:08:17 +0200 | [diff] [blame] | 1318 | return false; |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1319 | } |
| 1320 | |
| 1321 | bool brcmf_chip_sr_capable(struct brcmf_chip *pub) |
| 1322 | { |
| 1323 | u32 base, addr, reg, pmu_cc3_mask = ~0; |
| 1324 | struct brcmf_chip_priv *chip; |
Rafał Miłecki | e2b397f | 2016-01-26 17:57:04 +0100 | [diff] [blame] | 1325 | struct brcmf_core *pmu = brcmf_chip_get_pmu(pub); |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1326 | |
| 1327 | brcmf_dbg(TRACE, "Enter\n"); |
| 1328 | |
| 1329 | /* old chips with PMU version less than 17 don't support save restore */ |
| 1330 | if (pub->pmurev < 17) |
| 1331 | return false; |
| 1332 | |
| 1333 | base = brcmf_chip_get_chipcommon(pub)->base; |
| 1334 | chip = container_of(pub, struct brcmf_chip_priv, pub); |
| 1335 | |
| 1336 | switch (pub->chip) { |
Hante Meuleman | 5779ae6 | 2014-07-12 08:49:34 +0200 | [diff] [blame] | 1337 | case BRCM_CC_4354_CHIP_ID: |
Christian Daudt | 496aec5 | 2016-05-04 17:55:20 -0700 | [diff] [blame] | 1338 | case BRCM_CC_4356_CHIP_ID: |
Franky Lin | a797ca1 | 2014-03-15 17:18:17 +0100 | [diff] [blame] | 1339 | /* explicitly check SR engine enable bit */ |
| 1340 | pmu_cc3_mask = BIT(2); |
| 1341 | /* fall-through */ |
Hante Meuleman | 5779ae6 | 2014-07-12 08:49:34 +0200 | [diff] [blame] | 1342 | case BRCM_CC_43241_CHIP_ID: |
| 1343 | case BRCM_CC_4335_CHIP_ID: |
| 1344 | case BRCM_CC_4339_CHIP_ID: |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1345 | /* read PMU chipcontrol register 3 */ |
Rafał Miłecki | e2b397f | 2016-01-26 17:57:04 +0100 | [diff] [blame] | 1346 | addr = CORE_CC_REG(pmu->base, chipcontrol_addr); |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1347 | chip->ops->write32(chip->ctx, addr, 3); |
Rafał Miłecki | e2b397f | 2016-01-26 17:57:04 +0100 | [diff] [blame] | 1348 | addr = CORE_CC_REG(pmu->base, chipcontrol_data); |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1349 | reg = chip->ops->read32(chip->ctx, addr); |
| 1350 | return (reg & pmu_cc3_mask) != 0; |
Arend van Spriel | 2591155 | 2015-03-18 13:25:26 +0100 | [diff] [blame] | 1351 | case BRCM_CC_43430_CHIP_ID: |
| 1352 | addr = CORE_CC_REG(base, sr_control1); |
| 1353 | reg = chip->ops->read32(chip->ctx, addr); |
| 1354 | return reg != 0; |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1355 | default: |
Rafał Miłecki | e2b397f | 2016-01-26 17:57:04 +0100 | [diff] [blame] | 1356 | addr = CORE_CC_REG(pmu->base, pmucapabilities_ext); |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1357 | reg = chip->ops->read32(chip->ctx, addr); |
| 1358 | if ((reg & PCAPEXT_SR_SUPPORTED_MASK) == 0) |
| 1359 | return false; |
| 1360 | |
Rafał Miłecki | e2b397f | 2016-01-26 17:57:04 +0100 | [diff] [blame] | 1361 | addr = CORE_CC_REG(pmu->base, retention_ctl); |
Arend van Spriel | cb7cf7b | 2014-01-29 15:32:19 +0100 | [diff] [blame] | 1362 | reg = chip->ops->read32(chip->ctx, addr); |
| 1363 | return (reg & (PMU_RCTL_MACPHY_DISABLE_MASK | |
| 1364 | PMU_RCTL_LOGIC_DISABLE_MASK)) == 0; |
| 1365 | } |
Franky Lin | 069eddd | 2013-04-11 13:28:48 +0200 | [diff] [blame] | 1366 | } |