| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 1 | /* | 
 | 2 |  * Copyright 2015 Advanced Micro Devices, Inc. | 
 | 3 |  * | 
 | 4 |  * Permission is hereby granted, free of charge, to any person obtaining a | 
 | 5 |  * copy of this software and associated documentation files (the "Software"), | 
 | 6 |  * to deal in the Software without restriction, including without limitation | 
 | 7 |  * the rights to use, copy, modify, merge, publish, distribute, sublicense, | 
 | 8 |  * and/or sell copies of the Software, and to permit persons to whom the | 
 | 9 |  * Software is furnished to do so, subject to the following conditions: | 
 | 10 |  * | 
 | 11 |  * The above copyright notice and this permission notice shall be included in | 
 | 12 |  * all copies or substantial portions of the Software. | 
 | 13 |  * | 
 | 14 |  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
 | 15 |  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
 | 16 |  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL | 
 | 17 |  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR | 
 | 18 |  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, | 
 | 19 |  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR | 
 | 20 |  * OTHER DEALINGS IN THE SOFTWARE. | 
 | 21 |  * | 
 | 22 |  * | 
 | 23 |  */ | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 24 | #include <linux/list.h> | 
 | 25 | #include <linux/slab.h> | 
| Chunming Zhou | 97cb7f6 | 2015-05-22 11:33:31 -0400 | [diff] [blame] | 26 | #include <linux/pci.h> | 
| Rex Zhu | 3f1d35a | 2015-09-15 14:44:44 +0800 | [diff] [blame] | 27 | #include <linux/acpi.h> | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 28 | #include <drm/drmP.h> | 
| Jammy Zhou | bf3911b0 | 2015-05-13 18:58:05 +0800 | [diff] [blame] | 29 | #include <linux/firmware.h> | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 30 | #include <drm/amdgpu_drm.h> | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 31 | #include "amdgpu.h" | 
 | 32 | #include "cgs_linux.h" | 
| Chunming Zhou | 25da442 | 2015-05-22 12:14:04 -0400 | [diff] [blame] | 33 | #include "atom.h" | 
| Jammy Zhou | bf3911b0 | 2015-05-13 18:58:05 +0800 | [diff] [blame] | 34 | #include "amdgpu_ucode.h" | 
 | 35 |  | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 36 | struct amdgpu_cgs_device { | 
 | 37 | 	struct cgs_device base; | 
 | 38 | 	struct amdgpu_device *adev; | 
 | 39 | }; | 
 | 40 |  | 
 | 41 | #define CGS_FUNC_ADEV							\ | 
 | 42 | 	struct amdgpu_device *adev =					\ | 
 | 43 | 		((struct amdgpu_cgs_device *)cgs_device)->adev | 
 | 44 |  | 
| Rex Zhu | ba89a3e | 2017-09-25 20:45:52 +0800 | [diff] [blame] | 45 | static void *amdgpu_cgs_register_pp_handle(struct cgs_device *cgs_device, | 
 | 46 | 			int (*call_back_func)(struct amd_pp_init *, void **)) | 
 | 47 | { | 
 | 48 | 	CGS_FUNC_ADEV; | 
 | 49 | 	struct amd_pp_init pp_init; | 
 | 50 | 	struct amd_powerplay *amd_pp; | 
 | 51 |  | 
 | 52 | 	if (call_back_func == NULL) | 
 | 53 | 		return NULL; | 
 | 54 |  | 
 | 55 | 	amd_pp = &(adev->powerplay); | 
 | 56 | 	pp_init.chip_family = adev->family; | 
 | 57 | 	pp_init.chip_id = adev->asic_type; | 
 | 58 | 	pp_init.pm_en = (amdgpu_dpm != 0 && !amdgpu_sriov_vf(adev)) ? true : false; | 
 | 59 | 	pp_init.feature_mask = amdgpu_pp_feature_mask; | 
 | 60 | 	pp_init.device = cgs_device; | 
 | 61 | 	if (call_back_func(&pp_init, &(amd_pp->pp_handle))) | 
 | 62 | 		return NULL; | 
 | 63 |  | 
 | 64 | 	return adev->powerplay.pp_handle; | 
 | 65 | } | 
 | 66 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 67 | static int amdgpu_cgs_alloc_gpu_mem(struct cgs_device *cgs_device, | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 68 | 				    enum cgs_gpu_mem_type type, | 
 | 69 | 				    uint64_t size, uint64_t align, | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 70 | 				    cgs_handle_t *handle) | 
 | 71 | { | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 72 | 	CGS_FUNC_ADEV; | 
 | 73 | 	uint16_t flags = 0; | 
 | 74 | 	int ret = 0; | 
 | 75 | 	uint32_t domain = 0; | 
 | 76 | 	struct amdgpu_bo *obj; | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 77 |  | 
 | 78 | 	/* fail if the alignment is not a power of 2 */ | 
 | 79 | 	if (((align != 1) && (align & (align - 1))) | 
 | 80 | 	    || size == 0 || align == 0) | 
 | 81 | 		return -EINVAL; | 
 | 82 |  | 
 | 83 |  | 
 | 84 | 	switch(type) { | 
 | 85 | 	case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB: | 
 | 86 | 	case CGS_GPU_MEM_TYPE__VISIBLE_FB: | 
| Christian König | 03f48dd | 2016-08-15 17:00:22 +0200 | [diff] [blame] | 87 | 		flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED | | 
 | 88 | 			AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS; | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 89 | 		domain = AMDGPU_GEM_DOMAIN_VRAM; | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 90 | 		break; | 
 | 91 | 	case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB: | 
 | 92 | 	case CGS_GPU_MEM_TYPE__INVISIBLE_FB: | 
| Christian König | 03f48dd | 2016-08-15 17:00:22 +0200 | [diff] [blame] | 93 | 		flags = AMDGPU_GEM_CREATE_NO_CPU_ACCESS | | 
 | 94 | 			AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS; | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 95 | 		domain = AMDGPU_GEM_DOMAIN_VRAM; | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 96 | 		break; | 
 | 97 | 	case CGS_GPU_MEM_TYPE__GART_CACHEABLE: | 
 | 98 | 		domain = AMDGPU_GEM_DOMAIN_GTT; | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 99 | 		break; | 
 | 100 | 	case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE: | 
 | 101 | 		flags = AMDGPU_GEM_CREATE_CPU_GTT_USWC; | 
 | 102 | 		domain = AMDGPU_GEM_DOMAIN_GTT; | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 103 | 		break; | 
 | 104 | 	default: | 
 | 105 | 		return -EINVAL; | 
 | 106 | 	} | 
 | 107 |  | 
 | 108 |  | 
 | 109 | 	*handle = 0; | 
 | 110 |  | 
| Christian König | 8853191 | 2017-09-11 17:10:26 +0200 | [diff] [blame] | 111 | 	ret = amdgpu_bo_create(adev, size, align, true, domain, flags, | 
| Christian König | 8febe61 | 2018-01-24 19:55:32 +0100 | [diff] [blame] | 112 | 			       NULL, NULL, &obj); | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 113 | 	if (ret) { | 
 | 114 | 		DRM_ERROR("(%d) bo create failed\n", ret); | 
 | 115 | 		return ret; | 
 | 116 | 	} | 
 | 117 | 	*handle = (cgs_handle_t)obj; | 
 | 118 |  | 
 | 119 | 	return ret; | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 120 | } | 
 | 121 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 122 | static int amdgpu_cgs_free_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle) | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 123 | { | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 124 | 	struct amdgpu_bo *obj = (struct amdgpu_bo *)handle; | 
 | 125 |  | 
 | 126 | 	if (obj) { | 
| Alex Xie | cca7ecb | 2017-04-26 13:31:01 -0400 | [diff] [blame] | 127 | 		int r = amdgpu_bo_reserve(obj, true); | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 128 | 		if (likely(r == 0)) { | 
 | 129 | 			amdgpu_bo_kunmap(obj); | 
 | 130 | 			amdgpu_bo_unpin(obj); | 
 | 131 | 			amdgpu_bo_unreserve(obj); | 
 | 132 | 		} | 
 | 133 | 		amdgpu_bo_unref(&obj); | 
 | 134 |  | 
 | 135 | 	} | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 136 | 	return 0; | 
 | 137 | } | 
 | 138 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 139 | static int amdgpu_cgs_gmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle, | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 140 | 				   uint64_t *mcaddr) | 
 | 141 | { | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 142 | 	int r; | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 143 | 	struct amdgpu_bo *obj = (struct amdgpu_bo *)handle; | 
 | 144 |  | 
 | 145 | 	WARN_ON_ONCE(obj->placement.num_placement > 1); | 
 | 146 |  | 
| Alex Xie | cca7ecb | 2017-04-26 13:31:01 -0400 | [diff] [blame] | 147 | 	r = amdgpu_bo_reserve(obj, true); | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 148 | 	if (unlikely(r != 0)) | 
 | 149 | 		return r; | 
| Christian König | 8853191 | 2017-09-11 17:10:26 +0200 | [diff] [blame] | 150 | 	r = amdgpu_bo_pin(obj, obj->preferred_domains, mcaddr); | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 151 | 	amdgpu_bo_unreserve(obj); | 
 | 152 | 	return r; | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 153 | } | 
 | 154 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 155 | static int amdgpu_cgs_gunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle) | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 156 | { | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 157 | 	int r; | 
 | 158 | 	struct amdgpu_bo *obj = (struct amdgpu_bo *)handle; | 
| Alex Xie | cca7ecb | 2017-04-26 13:31:01 -0400 | [diff] [blame] | 159 | 	r = amdgpu_bo_reserve(obj, true); | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 160 | 	if (unlikely(r != 0)) | 
 | 161 | 		return r; | 
 | 162 | 	r = amdgpu_bo_unpin(obj); | 
 | 163 | 	amdgpu_bo_unreserve(obj); | 
 | 164 | 	return r; | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 165 | } | 
 | 166 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 167 | static int amdgpu_cgs_kmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle, | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 168 | 				   void **map) | 
 | 169 | { | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 170 | 	int r; | 
 | 171 | 	struct amdgpu_bo *obj = (struct amdgpu_bo *)handle; | 
| Alex Xie | cca7ecb | 2017-04-26 13:31:01 -0400 | [diff] [blame] | 172 | 	r = amdgpu_bo_reserve(obj, true); | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 173 | 	if (unlikely(r != 0)) | 
 | 174 | 		return r; | 
 | 175 | 	r = amdgpu_bo_kmap(obj, map); | 
 | 176 | 	amdgpu_bo_unreserve(obj); | 
 | 177 | 	return r; | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 178 | } | 
 | 179 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 180 | static int amdgpu_cgs_kunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle) | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 181 | { | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 182 | 	int r; | 
 | 183 | 	struct amdgpu_bo *obj = (struct amdgpu_bo *)handle; | 
| Alex Xie | cca7ecb | 2017-04-26 13:31:01 -0400 | [diff] [blame] | 184 | 	r = amdgpu_bo_reserve(obj, true); | 
| Chunming Zhou | 57ff96c | 2015-04-24 17:38:20 +0800 | [diff] [blame] | 185 | 	if (unlikely(r != 0)) | 
 | 186 | 		return r; | 
 | 187 | 	amdgpu_bo_kunmap(obj); | 
 | 188 | 	amdgpu_bo_unreserve(obj); | 
 | 189 | 	return r; | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 190 | } | 
 | 191 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 192 | static uint32_t amdgpu_cgs_read_register(struct cgs_device *cgs_device, unsigned offset) | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 193 | { | 
| Chunming Zhou | aba684d | 2015-05-22 11:29:30 -0400 | [diff] [blame] | 194 | 	CGS_FUNC_ADEV; | 
 | 195 | 	return RREG32(offset); | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 196 | } | 
 | 197 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 198 | static void amdgpu_cgs_write_register(struct cgs_device *cgs_device, unsigned offset, | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 199 | 				      uint32_t value) | 
 | 200 | { | 
| Chunming Zhou | aba684d | 2015-05-22 11:29:30 -0400 | [diff] [blame] | 201 | 	CGS_FUNC_ADEV; | 
 | 202 | 	WREG32(offset, value); | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 203 | } | 
 | 204 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 205 | static uint32_t amdgpu_cgs_read_ind_register(struct cgs_device *cgs_device, | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 206 | 					     enum cgs_ind_reg space, | 
 | 207 | 					     unsigned index) | 
 | 208 | { | 
| Chunming Zhou | aba684d | 2015-05-22 11:29:30 -0400 | [diff] [blame] | 209 | 	CGS_FUNC_ADEV; | 
 | 210 | 	switch (space) { | 
 | 211 | 	case CGS_IND_REG__MMIO: | 
 | 212 | 		return RREG32_IDX(index); | 
 | 213 | 	case CGS_IND_REG__PCIE: | 
 | 214 | 		return RREG32_PCIE(index); | 
 | 215 | 	case CGS_IND_REG__SMC: | 
 | 216 | 		return RREG32_SMC(index); | 
 | 217 | 	case CGS_IND_REG__UVD_CTX: | 
 | 218 | 		return RREG32_UVD_CTX(index); | 
 | 219 | 	case CGS_IND_REG__DIDT: | 
 | 220 | 		return RREG32_DIDT(index); | 
| Rex Zhu | ccdbb20 | 2016-06-08 12:47:41 +0800 | [diff] [blame] | 221 | 	case CGS_IND_REG_GC_CAC: | 
 | 222 | 		return RREG32_GC_CAC(index); | 
| Evan Quan | c62a59d | 2017-07-04 09:24:34 +0800 | [diff] [blame] | 223 | 	case CGS_IND_REG_SE_CAC: | 
 | 224 | 		return RREG32_SE_CAC(index); | 
| Chunming Zhou | aba684d | 2015-05-22 11:29:30 -0400 | [diff] [blame] | 225 | 	case CGS_IND_REG__AUDIO_ENDPT: | 
 | 226 | 		DRM_ERROR("audio endpt register access not implemented.\n"); | 
 | 227 | 		return 0; | 
 | 228 | 	} | 
 | 229 | 	WARN(1, "Invalid indirect register space"); | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 230 | 	return 0; | 
 | 231 | } | 
 | 232 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 233 | static void amdgpu_cgs_write_ind_register(struct cgs_device *cgs_device, | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 234 | 					  enum cgs_ind_reg space, | 
 | 235 | 					  unsigned index, uint32_t value) | 
 | 236 | { | 
| Chunming Zhou | aba684d | 2015-05-22 11:29:30 -0400 | [diff] [blame] | 237 | 	CGS_FUNC_ADEV; | 
 | 238 | 	switch (space) { | 
 | 239 | 	case CGS_IND_REG__MMIO: | 
 | 240 | 		return WREG32_IDX(index, value); | 
 | 241 | 	case CGS_IND_REG__PCIE: | 
 | 242 | 		return WREG32_PCIE(index, value); | 
 | 243 | 	case CGS_IND_REG__SMC: | 
 | 244 | 		return WREG32_SMC(index, value); | 
 | 245 | 	case CGS_IND_REG__UVD_CTX: | 
 | 246 | 		return WREG32_UVD_CTX(index, value); | 
 | 247 | 	case CGS_IND_REG__DIDT: | 
 | 248 | 		return WREG32_DIDT(index, value); | 
| Rex Zhu | ccdbb20 | 2016-06-08 12:47:41 +0800 | [diff] [blame] | 249 | 	case CGS_IND_REG_GC_CAC: | 
 | 250 | 		return WREG32_GC_CAC(index, value); | 
| Evan Quan | c62a59d | 2017-07-04 09:24:34 +0800 | [diff] [blame] | 251 | 	case CGS_IND_REG_SE_CAC: | 
 | 252 | 		return WREG32_SE_CAC(index, value); | 
| Chunming Zhou | aba684d | 2015-05-22 11:29:30 -0400 | [diff] [blame] | 253 | 	case CGS_IND_REG__AUDIO_ENDPT: | 
 | 254 | 		DRM_ERROR("audio endpt register access not implemented.\n"); | 
 | 255 | 		return; | 
 | 256 | 	} | 
 | 257 | 	WARN(1, "Invalid indirect register space"); | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 258 | } | 
 | 259 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 260 | static int amdgpu_cgs_get_pci_resource(struct cgs_device *cgs_device, | 
| Alex Deucher | ba228ac | 2015-12-23 11:25:43 -0500 | [diff] [blame] | 261 | 				       enum cgs_resource_type resource_type, | 
 | 262 | 				       uint64_t size, | 
 | 263 | 				       uint64_t offset, | 
 | 264 | 				       uint64_t *resource_base) | 
 | 265 | { | 
 | 266 | 	CGS_FUNC_ADEV; | 
 | 267 |  | 
 | 268 | 	if (resource_base == NULL) | 
 | 269 | 		return -EINVAL; | 
 | 270 |  | 
 | 271 | 	switch (resource_type) { | 
 | 272 | 	case CGS_RESOURCE_TYPE_MMIO: | 
 | 273 | 		if (adev->rmmio_size == 0) | 
 | 274 | 			return -ENOENT; | 
 | 275 | 		if ((offset + size) > adev->rmmio_size) | 
 | 276 | 			return -EINVAL; | 
 | 277 | 		*resource_base = adev->rmmio_base; | 
 | 278 | 		return 0; | 
 | 279 | 	case CGS_RESOURCE_TYPE_DOORBELL: | 
 | 280 | 		if (adev->doorbell.size == 0) | 
 | 281 | 			return -ENOENT; | 
 | 282 | 		if ((offset + size) > adev->doorbell.size) | 
 | 283 | 			return -EINVAL; | 
 | 284 | 		*resource_base = adev->doorbell.base; | 
 | 285 | 		return 0; | 
 | 286 | 	case CGS_RESOURCE_TYPE_FB: | 
 | 287 | 	case CGS_RESOURCE_TYPE_IO: | 
 | 288 | 	case CGS_RESOURCE_TYPE_ROM: | 
 | 289 | 	default: | 
 | 290 | 		return -EINVAL; | 
 | 291 | 	} | 
 | 292 | } | 
 | 293 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 294 | static const void *amdgpu_cgs_atom_get_data_table(struct cgs_device *cgs_device, | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 295 | 						  unsigned table, uint16_t *size, | 
 | 296 | 						  uint8_t *frev, uint8_t *crev) | 
 | 297 | { | 
| Chunming Zhou | 25da442 | 2015-05-22 12:14:04 -0400 | [diff] [blame] | 298 | 	CGS_FUNC_ADEV; | 
 | 299 | 	uint16_t data_start; | 
 | 300 |  | 
 | 301 | 	if (amdgpu_atom_parse_data_header( | 
 | 302 | 		    adev->mode_info.atom_context, table, size, | 
 | 303 | 		    frev, crev, &data_start)) | 
 | 304 | 		return (uint8_t*)adev->mode_info.atom_context->bios + | 
 | 305 | 			data_start; | 
 | 306 |  | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 307 | 	return NULL; | 
 | 308 | } | 
 | 309 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 310 | static int amdgpu_cgs_atom_get_cmd_table_revs(struct cgs_device *cgs_device, unsigned table, | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 311 | 					      uint8_t *frev, uint8_t *crev) | 
 | 312 | { | 
| Chunming Zhou | 25da442 | 2015-05-22 12:14:04 -0400 | [diff] [blame] | 313 | 	CGS_FUNC_ADEV; | 
 | 314 |  | 
 | 315 | 	if (amdgpu_atom_parse_cmd_header( | 
 | 316 | 		    adev->mode_info.atom_context, table, | 
 | 317 | 		    frev, crev)) | 
 | 318 | 		return 0; | 
 | 319 |  | 
 | 320 | 	return -EINVAL; | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 321 | } | 
 | 322 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 323 | static int amdgpu_cgs_atom_exec_cmd_table(struct cgs_device *cgs_device, unsigned table, | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 324 | 					  void *args) | 
 | 325 | { | 
| Chunming Zhou | 25da442 | 2015-05-22 12:14:04 -0400 | [diff] [blame] | 326 | 	CGS_FUNC_ADEV; | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 327 |  | 
| Chunming Zhou | 25da442 | 2015-05-22 12:14:04 -0400 | [diff] [blame] | 328 | 	return amdgpu_atom_execute_table( | 
 | 329 | 		adev->mode_info.atom_context, table, args); | 
 | 330 | } | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 331 |  | 
| Alex Deucher | 0cf3be2 | 2015-07-28 14:24:53 -0400 | [diff] [blame] | 332 | struct cgs_irq_params { | 
 | 333 | 	unsigned src_id; | 
 | 334 | 	cgs_irq_source_set_func_t set; | 
 | 335 | 	cgs_irq_handler_func_t handler; | 
 | 336 | 	void *private_data; | 
 | 337 | }; | 
 | 338 |  | 
 | 339 | static int cgs_set_irq_state(struct amdgpu_device *adev, | 
 | 340 | 			     struct amdgpu_irq_src *src, | 
 | 341 | 			     unsigned type, | 
 | 342 | 			     enum amdgpu_interrupt_state state) | 
 | 343 | { | 
 | 344 | 	struct cgs_irq_params *irq_params = | 
 | 345 | 		(struct cgs_irq_params *)src->data; | 
 | 346 | 	if (!irq_params) | 
 | 347 | 		return -EINVAL; | 
 | 348 | 	if (!irq_params->set) | 
 | 349 | 		return -EINVAL; | 
 | 350 | 	return irq_params->set(irq_params->private_data, | 
 | 351 | 			       irq_params->src_id, | 
 | 352 | 			       type, | 
 | 353 | 			       (int)state); | 
 | 354 | } | 
 | 355 |  | 
 | 356 | static int cgs_process_irq(struct amdgpu_device *adev, | 
 | 357 | 			   struct amdgpu_irq_src *source, | 
 | 358 | 			   struct amdgpu_iv_entry *entry) | 
 | 359 | { | 
 | 360 | 	struct cgs_irq_params *irq_params = | 
 | 361 | 		(struct cgs_irq_params *)source->data; | 
 | 362 | 	if (!irq_params) | 
 | 363 | 		return -EINVAL; | 
 | 364 | 	if (!irq_params->handler) | 
 | 365 | 		return -EINVAL; | 
 | 366 | 	return irq_params->handler(irq_params->private_data, | 
 | 367 | 				   irq_params->src_id, | 
 | 368 | 				   entry->iv_entry); | 
 | 369 | } | 
 | 370 |  | 
 | 371 | static const struct amdgpu_irq_src_funcs cgs_irq_funcs = { | 
 | 372 | 	.set = cgs_set_irq_state, | 
 | 373 | 	.process = cgs_process_irq, | 
 | 374 | }; | 
 | 375 |  | 
| Alex Deucher | d766e6a | 2016-03-29 18:28:50 -0400 | [diff] [blame] | 376 | static int amdgpu_cgs_add_irq_source(void *cgs_device, | 
 | 377 | 				     unsigned client_id, | 
 | 378 | 				     unsigned src_id, | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 379 | 				     unsigned num_types, | 
 | 380 | 				     cgs_irq_source_set_func_t set, | 
 | 381 | 				     cgs_irq_handler_func_t handler, | 
 | 382 | 				     void *private_data) | 
 | 383 | { | 
| Alex Deucher | 0cf3be2 | 2015-07-28 14:24:53 -0400 | [diff] [blame] | 384 | 	CGS_FUNC_ADEV; | 
 | 385 | 	int ret = 0; | 
 | 386 | 	struct cgs_irq_params *irq_params; | 
 | 387 | 	struct amdgpu_irq_src *source = | 
 | 388 | 		kzalloc(sizeof(struct amdgpu_irq_src), GFP_KERNEL); | 
 | 389 | 	if (!source) | 
 | 390 | 		return -ENOMEM; | 
 | 391 | 	irq_params = | 
 | 392 | 		kzalloc(sizeof(struct cgs_irq_params), GFP_KERNEL); | 
 | 393 | 	if (!irq_params) { | 
 | 394 | 		kfree(source); | 
 | 395 | 		return -ENOMEM; | 
 | 396 | 	} | 
 | 397 | 	source->num_types = num_types; | 
 | 398 | 	source->funcs = &cgs_irq_funcs; | 
 | 399 | 	irq_params->src_id = src_id; | 
 | 400 | 	irq_params->set = set; | 
 | 401 | 	irq_params->handler = handler; | 
 | 402 | 	irq_params->private_data = private_data; | 
 | 403 | 	source->data = (void *)irq_params; | 
| Alex Deucher | d766e6a | 2016-03-29 18:28:50 -0400 | [diff] [blame] | 404 | 	ret = amdgpu_irq_add_id(adev, client_id, src_id, source); | 
| Alex Deucher | 0cf3be2 | 2015-07-28 14:24:53 -0400 | [diff] [blame] | 405 | 	if (ret) { | 
 | 406 | 		kfree(irq_params); | 
 | 407 | 		kfree(source); | 
 | 408 | 	} | 
 | 409 |  | 
 | 410 | 	return ret; | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 411 | } | 
 | 412 |  | 
| Alex Deucher | d766e6a | 2016-03-29 18:28:50 -0400 | [diff] [blame] | 413 | static int amdgpu_cgs_irq_get(void *cgs_device, unsigned client_id, | 
 | 414 | 			      unsigned src_id, unsigned type) | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 415 | { | 
| Alex Deucher | 0cf3be2 | 2015-07-28 14:24:53 -0400 | [diff] [blame] | 416 | 	CGS_FUNC_ADEV; | 
| Alex Deucher | d766e6a | 2016-03-29 18:28:50 -0400 | [diff] [blame] | 417 |  | 
 | 418 | 	if (!adev->irq.client[client_id].sources) | 
 | 419 | 		return -EINVAL; | 
 | 420 |  | 
 | 421 | 	return amdgpu_irq_get(adev, adev->irq.client[client_id].sources[src_id], type); | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 422 | } | 
 | 423 |  | 
| Alex Deucher | d766e6a | 2016-03-29 18:28:50 -0400 | [diff] [blame] | 424 | static int amdgpu_cgs_irq_put(void *cgs_device, unsigned client_id, | 
 | 425 | 			      unsigned src_id, unsigned type) | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 426 | { | 
| Alex Deucher | 0cf3be2 | 2015-07-28 14:24:53 -0400 | [diff] [blame] | 427 | 	CGS_FUNC_ADEV; | 
| Alex Deucher | d766e6a | 2016-03-29 18:28:50 -0400 | [diff] [blame] | 428 |  | 
 | 429 | 	if (!adev->irq.client[client_id].sources) | 
 | 430 | 		return -EINVAL; | 
 | 431 |  | 
 | 432 | 	return amdgpu_irq_put(adev, adev->irq.client[client_id].sources[src_id], type); | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 433 | } | 
 | 434 |  | 
| Baoyou Xie | 761c2e8 | 2016-09-03 13:57:14 +0800 | [diff] [blame] | 435 | static int amdgpu_cgs_set_clockgating_state(struct cgs_device *cgs_device, | 
| rezhu | 404b2fa | 2015-08-07 13:37:56 +0800 | [diff] [blame] | 436 | 				  enum amd_ip_block_type block_type, | 
 | 437 | 				  enum amd_clockgating_state state) | 
 | 438 | { | 
 | 439 | 	CGS_FUNC_ADEV; | 
 | 440 | 	int i, r = -1; | 
 | 441 |  | 
 | 442 | 	for (i = 0; i < adev->num_ip_blocks; i++) { | 
| Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 443 | 		if (!adev->ip_blocks[i].status.valid) | 
| rezhu | 404b2fa | 2015-08-07 13:37:56 +0800 | [diff] [blame] | 444 | 			continue; | 
 | 445 |  | 
| Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 446 | 		if (adev->ip_blocks[i].version->type == block_type) { | 
 | 447 | 			r = adev->ip_blocks[i].version->funcs->set_clockgating_state( | 
| rezhu | 404b2fa | 2015-08-07 13:37:56 +0800 | [diff] [blame] | 448 | 								(void *)adev, | 
 | 449 | 									state); | 
 | 450 | 			break; | 
 | 451 | 		} | 
 | 452 | 	} | 
 | 453 | 	return r; | 
 | 454 | } | 
 | 455 |  | 
| Baoyou Xie | 761c2e8 | 2016-09-03 13:57:14 +0800 | [diff] [blame] | 456 | static int amdgpu_cgs_set_powergating_state(struct cgs_device *cgs_device, | 
| rezhu | 404b2fa | 2015-08-07 13:37:56 +0800 | [diff] [blame] | 457 | 				  enum amd_ip_block_type block_type, | 
 | 458 | 				  enum amd_powergating_state state) | 
 | 459 | { | 
 | 460 | 	CGS_FUNC_ADEV; | 
 | 461 | 	int i, r = -1; | 
 | 462 |  | 
 | 463 | 	for (i = 0; i < adev->num_ip_blocks; i++) { | 
| Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 464 | 		if (!adev->ip_blocks[i].status.valid) | 
| rezhu | 404b2fa | 2015-08-07 13:37:56 +0800 | [diff] [blame] | 465 | 			continue; | 
 | 466 |  | 
| Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 467 | 		if (adev->ip_blocks[i].version->type == block_type) { | 
 | 468 | 			r = adev->ip_blocks[i].version->funcs->set_powergating_state( | 
| rezhu | 404b2fa | 2015-08-07 13:37:56 +0800 | [diff] [blame] | 469 | 								(void *)adev, | 
 | 470 | 									state); | 
 | 471 | 			break; | 
 | 472 | 		} | 
 | 473 | 	} | 
 | 474 | 	return r; | 
 | 475 | } | 
 | 476 |  | 
 | 477 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 478 | static uint32_t fw_type_convert(struct cgs_device *cgs_device, uint32_t fw_type) | 
| Jammy Zhou | bf3911b0 | 2015-05-13 18:58:05 +0800 | [diff] [blame] | 479 | { | 
 | 480 | 	CGS_FUNC_ADEV; | 
 | 481 | 	enum AMDGPU_UCODE_ID result = AMDGPU_UCODE_ID_MAXIMUM; | 
 | 482 |  | 
 | 483 | 	switch (fw_type) { | 
 | 484 | 	case CGS_UCODE_ID_SDMA0: | 
 | 485 | 		result = AMDGPU_UCODE_ID_SDMA0; | 
 | 486 | 		break; | 
 | 487 | 	case CGS_UCODE_ID_SDMA1: | 
 | 488 | 		result = AMDGPU_UCODE_ID_SDMA1; | 
 | 489 | 		break; | 
 | 490 | 	case CGS_UCODE_ID_CP_CE: | 
 | 491 | 		result = AMDGPU_UCODE_ID_CP_CE; | 
 | 492 | 		break; | 
 | 493 | 	case CGS_UCODE_ID_CP_PFP: | 
 | 494 | 		result = AMDGPU_UCODE_ID_CP_PFP; | 
 | 495 | 		break; | 
 | 496 | 	case CGS_UCODE_ID_CP_ME: | 
 | 497 | 		result = AMDGPU_UCODE_ID_CP_ME; | 
 | 498 | 		break; | 
 | 499 | 	case CGS_UCODE_ID_CP_MEC: | 
 | 500 | 	case CGS_UCODE_ID_CP_MEC_JT1: | 
 | 501 | 		result = AMDGPU_UCODE_ID_CP_MEC1; | 
 | 502 | 		break; | 
 | 503 | 	case CGS_UCODE_ID_CP_MEC_JT2: | 
| Monk Liu | 4c2b245 | 2016-09-27 16:39:58 +0800 | [diff] [blame] | 504 | 		/* for VI. JT2 should be the same as JT1, because: | 
 | 505 | 			1, MEC2 and MEC1 use exactly same FW. | 
 | 506 | 			2, JT2 is not pached but JT1 is. | 
 | 507 | 		*/ | 
 | 508 | 		if (adev->asic_type >= CHIP_TOPAZ) | 
| Jammy Zhou | bf3911b0 | 2015-05-13 18:58:05 +0800 | [diff] [blame] | 509 | 			result = AMDGPU_UCODE_ID_CP_MEC1; | 
| Monk Liu | 4c2b245 | 2016-09-27 16:39:58 +0800 | [diff] [blame] | 510 | 		else | 
 | 511 | 			result = AMDGPU_UCODE_ID_CP_MEC2; | 
| Jammy Zhou | bf3911b0 | 2015-05-13 18:58:05 +0800 | [diff] [blame] | 512 | 		break; | 
 | 513 | 	case CGS_UCODE_ID_RLC_G: | 
 | 514 | 		result = AMDGPU_UCODE_ID_RLC_G; | 
 | 515 | 		break; | 
| Monk Liu | bed5712 | 2016-09-26 16:35:03 +0800 | [diff] [blame] | 516 | 	case CGS_UCODE_ID_STORAGE: | 
 | 517 | 		result = AMDGPU_UCODE_ID_STORAGE; | 
 | 518 | 		break; | 
| Jammy Zhou | bf3911b0 | 2015-05-13 18:58:05 +0800 | [diff] [blame] | 519 | 	default: | 
 | 520 | 		DRM_ERROR("Firmware type not supported\n"); | 
 | 521 | 	} | 
 | 522 | 	return result; | 
 | 523 | } | 
 | 524 |  | 
| Monk Liu | a392746 | 2016-05-31 13:44:30 +0800 | [diff] [blame] | 525 | static int amdgpu_cgs_rel_firmware(struct cgs_device *cgs_device, enum cgs_ucode_id type) | 
 | 526 | { | 
 | 527 | 	CGS_FUNC_ADEV; | 
 | 528 | 	if ((CGS_UCODE_ID_SMU == type) || (CGS_UCODE_ID_SMU_SK == type)) { | 
 | 529 | 		release_firmware(adev->pm.fw); | 
| Huang Rui | 5c1104b | 2016-12-19 15:15:35 +0800 | [diff] [blame] | 530 | 		adev->pm.fw = NULL; | 
| Monk Liu | a392746 | 2016-05-31 13:44:30 +0800 | [diff] [blame] | 531 | 		return 0; | 
 | 532 | 	} | 
 | 533 | 	/* cannot release other firmware because they are not created by cgs */ | 
 | 534 | 	return -EINVAL; | 
 | 535 | } | 
 | 536 |  | 
| Frank Min | fc76cbf | 2016-04-27 18:53:29 +0800 | [diff] [blame] | 537 | static uint16_t amdgpu_get_firmware_version(struct cgs_device *cgs_device, | 
 | 538 | 					enum cgs_ucode_id type) | 
 | 539 | { | 
 | 540 | 	CGS_FUNC_ADEV; | 
| Xiangliang Yu | 188a301 | 2016-11-24 16:28:46 +0800 | [diff] [blame] | 541 | 	uint16_t fw_version = 0; | 
| Frank Min | fc76cbf | 2016-04-27 18:53:29 +0800 | [diff] [blame] | 542 |  | 
 | 543 | 	switch (type) { | 
 | 544 | 		case CGS_UCODE_ID_SDMA0: | 
 | 545 | 			fw_version = adev->sdma.instance[0].fw_version; | 
 | 546 | 			break; | 
 | 547 | 		case CGS_UCODE_ID_SDMA1: | 
 | 548 | 			fw_version = adev->sdma.instance[1].fw_version; | 
 | 549 | 			break; | 
 | 550 | 		case CGS_UCODE_ID_CP_CE: | 
 | 551 | 			fw_version = adev->gfx.ce_fw_version; | 
 | 552 | 			break; | 
 | 553 | 		case CGS_UCODE_ID_CP_PFP: | 
 | 554 | 			fw_version = adev->gfx.pfp_fw_version; | 
 | 555 | 			break; | 
 | 556 | 		case CGS_UCODE_ID_CP_ME: | 
 | 557 | 			fw_version = adev->gfx.me_fw_version; | 
 | 558 | 			break; | 
 | 559 | 		case CGS_UCODE_ID_CP_MEC: | 
 | 560 | 			fw_version = adev->gfx.mec_fw_version; | 
 | 561 | 			break; | 
 | 562 | 		case CGS_UCODE_ID_CP_MEC_JT1: | 
 | 563 | 			fw_version = adev->gfx.mec_fw_version; | 
 | 564 | 			break; | 
 | 565 | 		case CGS_UCODE_ID_CP_MEC_JT2: | 
 | 566 | 			fw_version = adev->gfx.mec_fw_version; | 
 | 567 | 			break; | 
 | 568 | 		case CGS_UCODE_ID_RLC_G: | 
 | 569 | 			fw_version = adev->gfx.rlc_fw_version; | 
 | 570 | 			break; | 
| Xiangliang Yu | 188a301 | 2016-11-24 16:28:46 +0800 | [diff] [blame] | 571 | 		case CGS_UCODE_ID_STORAGE: | 
 | 572 | 			break; | 
| Frank Min | fc76cbf | 2016-04-27 18:53:29 +0800 | [diff] [blame] | 573 | 		default: | 
 | 574 | 			DRM_ERROR("firmware type %d do not have version\n", type); | 
| Xiangliang Yu | 188a301 | 2016-11-24 16:28:46 +0800 | [diff] [blame] | 575 | 			break; | 
| Frank Min | fc76cbf | 2016-04-27 18:53:29 +0800 | [diff] [blame] | 576 | 	} | 
 | 577 | 	return fw_version; | 
 | 578 | } | 
 | 579 |  | 
| Rex Zhu | e8a95b2 | 2016-12-21 20:30:58 +0800 | [diff] [blame] | 580 | static int amdgpu_cgs_enter_safe_mode(struct cgs_device *cgs_device, | 
 | 581 | 					bool en) | 
 | 582 | { | 
 | 583 | 	CGS_FUNC_ADEV; | 
 | 584 |  | 
 | 585 | 	if (adev->gfx.rlc.funcs->enter_safe_mode == NULL || | 
 | 586 | 		adev->gfx.rlc.funcs->exit_safe_mode == NULL) | 
 | 587 | 		return 0; | 
 | 588 |  | 
 | 589 | 	if (en) | 
 | 590 | 		adev->gfx.rlc.funcs->enter_safe_mode(adev); | 
 | 591 | 	else | 
 | 592 | 		adev->gfx.rlc.funcs->exit_safe_mode(adev); | 
 | 593 |  | 
 | 594 | 	return 0; | 
 | 595 | } | 
 | 596 |  | 
| Evan Quan | 209ee27 | 2017-07-04 15:37:09 +0800 | [diff] [blame] | 597 | static void amdgpu_cgs_lock_grbm_idx(struct cgs_device *cgs_device, | 
 | 598 | 					bool lock) | 
 | 599 | { | 
 | 600 | 	CGS_FUNC_ADEV; | 
 | 601 |  | 
 | 602 | 	if (lock) | 
 | 603 | 		mutex_lock(&adev->grbm_idx_mutex); | 
 | 604 | 	else | 
 | 605 | 		mutex_unlock(&adev->grbm_idx_mutex); | 
 | 606 | } | 
 | 607 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 608 | static int amdgpu_cgs_get_firmware_info(struct cgs_device *cgs_device, | 
| Jammy Zhou | bf3911b0 | 2015-05-13 18:58:05 +0800 | [diff] [blame] | 609 | 					enum cgs_ucode_id type, | 
 | 610 | 					struct cgs_firmware_info *info) | 
 | 611 | { | 
 | 612 | 	CGS_FUNC_ADEV; | 
 | 613 |  | 
| yanyang1 | 735f002 | 2016-02-05 17:39:37 +0800 | [diff] [blame] | 614 | 	if ((CGS_UCODE_ID_SMU != type) && (CGS_UCODE_ID_SMU_SK != type)) { | 
| Jammy Zhou | bf3911b0 | 2015-05-13 18:58:05 +0800 | [diff] [blame] | 615 | 		uint64_t gpu_addr; | 
 | 616 | 		uint32_t data_size; | 
 | 617 | 		const struct gfx_firmware_header_v1_0 *header; | 
 | 618 | 		enum AMDGPU_UCODE_ID id; | 
 | 619 | 		struct amdgpu_firmware_info *ucode; | 
 | 620 |  | 
 | 621 | 		id = fw_type_convert(cgs_device, type); | 
 | 622 | 		ucode = &adev->firmware.ucode[id]; | 
 | 623 | 		if (ucode->fw == NULL) | 
 | 624 | 			return -EINVAL; | 
 | 625 |  | 
 | 626 | 		gpu_addr  = ucode->mc_addr; | 
 | 627 | 		header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data; | 
 | 628 | 		data_size = le32_to_cpu(header->header.ucode_size_bytes); | 
 | 629 |  | 
 | 630 | 		if ((type == CGS_UCODE_ID_CP_MEC_JT1) || | 
 | 631 | 		    (type == CGS_UCODE_ID_CP_MEC_JT2)) { | 
| Monk Liu | 4c2b245 | 2016-09-27 16:39:58 +0800 | [diff] [blame] | 632 | 			gpu_addr += ALIGN(le32_to_cpu(header->header.ucode_size_bytes), PAGE_SIZE); | 
| Jammy Zhou | bf3911b0 | 2015-05-13 18:58:05 +0800 | [diff] [blame] | 633 | 			data_size = le32_to_cpu(header->jt_size) << 2; | 
 | 634 | 		} | 
| Monk Liu | 4c2b245 | 2016-09-27 16:39:58 +0800 | [diff] [blame] | 635 |  | 
 | 636 | 		info->kptr = ucode->kaddr; | 
| Jammy Zhou | bf3911b0 | 2015-05-13 18:58:05 +0800 | [diff] [blame] | 637 | 		info->image_size = data_size; | 
| Monk Liu | 4c2b245 | 2016-09-27 16:39:58 +0800 | [diff] [blame] | 638 | 		info->mc_addr = gpu_addr; | 
| Jammy Zhou | bf3911b0 | 2015-05-13 18:58:05 +0800 | [diff] [blame] | 639 | 		info->version = (uint16_t)le32_to_cpu(header->header.ucode_version); | 
| Monk Liu | 4c2b245 | 2016-09-27 16:39:58 +0800 | [diff] [blame] | 640 |  | 
 | 641 | 		if (CGS_UCODE_ID_CP_MEC == type) | 
| Evan Quan | e68760b | 2017-08-10 15:17:56 +0800 | [diff] [blame] | 642 | 			info->image_size = le32_to_cpu(header->jt_offset) << 2; | 
| Monk Liu | 4c2b245 | 2016-09-27 16:39:58 +0800 | [diff] [blame] | 643 |  | 
| Frank Min | fc76cbf | 2016-04-27 18:53:29 +0800 | [diff] [blame] | 644 | 		info->fw_version = amdgpu_get_firmware_version(cgs_device, type); | 
| Jammy Zhou | bf3911b0 | 2015-05-13 18:58:05 +0800 | [diff] [blame] | 645 | 		info->feature_version = (uint16_t)le32_to_cpu(header->ucode_feature_version); | 
 | 646 | 	} else { | 
 | 647 | 		char fw_name[30] = {0}; | 
 | 648 | 		int err = 0; | 
 | 649 | 		uint32_t ucode_size; | 
 | 650 | 		uint32_t ucode_start_address; | 
 | 651 | 		const uint8_t *src; | 
 | 652 | 		const struct smc_firmware_header_v1_0 *hdr; | 
| Huang Rui | d1de1ed | 2017-02-16 11:53:38 +0800 | [diff] [blame] | 653 | 		const struct common_firmware_header *header; | 
 | 654 | 		struct amdgpu_firmware_info *ucode = NULL; | 
| Jammy Zhou | bf3911b0 | 2015-05-13 18:58:05 +0800 | [diff] [blame] | 655 |  | 
| Mykola Lysenko | 0b45541 | 2016-03-30 05:50:11 -0400 | [diff] [blame] | 656 | 		if (!adev->pm.fw) { | 
 | 657 | 			switch (adev->asic_type) { | 
| Rex Zhu | 6df9855 | 2017-09-08 14:05:51 +0800 | [diff] [blame] | 658 | 			case CHIP_TAHITI: | 
 | 659 | 				strcpy(fw_name, "radeon/tahiti_smc.bin"); | 
 | 660 | 				break; | 
 | 661 | 			case CHIP_PITCAIRN: | 
 | 662 | 				if ((adev->pdev->revision == 0x81) && | 
 | 663 | 				    ((adev->pdev->device == 0x6810) || | 
 | 664 | 				    (adev->pdev->device == 0x6811))) { | 
 | 665 | 					info->is_kicker = true; | 
 | 666 | 					strcpy(fw_name, "radeon/pitcairn_k_smc.bin"); | 
 | 667 | 				} else { | 
 | 668 | 					strcpy(fw_name, "radeon/pitcairn_smc.bin"); | 
 | 669 | 				} | 
 | 670 | 				break; | 
 | 671 | 			case CHIP_VERDE: | 
 | 672 | 				if (((adev->pdev->device == 0x6820) && | 
 | 673 | 					((adev->pdev->revision == 0x81) || | 
 | 674 | 					(adev->pdev->revision == 0x83))) || | 
 | 675 | 				    ((adev->pdev->device == 0x6821) && | 
 | 676 | 					((adev->pdev->revision == 0x83) || | 
 | 677 | 					(adev->pdev->revision == 0x87))) || | 
 | 678 | 				    ((adev->pdev->revision == 0x87) && | 
 | 679 | 					((adev->pdev->device == 0x6823) || | 
 | 680 | 					(adev->pdev->device == 0x682b)))) { | 
 | 681 | 					info->is_kicker = true; | 
 | 682 | 					strcpy(fw_name, "radeon/verde_k_smc.bin"); | 
 | 683 | 				} else { | 
 | 684 | 					strcpy(fw_name, "radeon/verde_smc.bin"); | 
 | 685 | 				} | 
 | 686 | 				break; | 
 | 687 | 			case CHIP_OLAND: | 
 | 688 | 				if (((adev->pdev->revision == 0x81) && | 
 | 689 | 					((adev->pdev->device == 0x6600) || | 
 | 690 | 					(adev->pdev->device == 0x6604) || | 
 | 691 | 					(adev->pdev->device == 0x6605) || | 
 | 692 | 					(adev->pdev->device == 0x6610))) || | 
 | 693 | 				    ((adev->pdev->revision == 0x83) && | 
 | 694 | 					(adev->pdev->device == 0x6610))) { | 
 | 695 | 					info->is_kicker = true; | 
 | 696 | 					strcpy(fw_name, "radeon/oland_k_smc.bin"); | 
 | 697 | 				} else { | 
 | 698 | 					strcpy(fw_name, "radeon/oland_smc.bin"); | 
 | 699 | 				} | 
 | 700 | 				break; | 
 | 701 | 			case CHIP_HAINAN: | 
 | 702 | 				if (((adev->pdev->revision == 0x81) && | 
 | 703 | 					(adev->pdev->device == 0x6660)) || | 
 | 704 | 				    ((adev->pdev->revision == 0x83) && | 
 | 705 | 					((adev->pdev->device == 0x6660) || | 
 | 706 | 					(adev->pdev->device == 0x6663) || | 
 | 707 | 					(adev->pdev->device == 0x6665) || | 
 | 708 | 					 (adev->pdev->device == 0x6667)))) { | 
 | 709 | 					info->is_kicker = true; | 
 | 710 | 					strcpy(fw_name, "radeon/hainan_k_smc.bin"); | 
 | 711 | 				} else if ((adev->pdev->revision == 0xc3) && | 
 | 712 | 					 (adev->pdev->device == 0x6665)) { | 
 | 713 | 					info->is_kicker = true; | 
 | 714 | 					strcpy(fw_name, "radeon/banks_k_2_smc.bin"); | 
 | 715 | 				} else { | 
 | 716 | 					strcpy(fw_name, "radeon/hainan_smc.bin"); | 
 | 717 | 				} | 
 | 718 | 				break; | 
 | 719 | 			case CHIP_BONAIRE: | 
 | 720 | 				if ((adev->pdev->revision == 0x80) || | 
 | 721 | 					(adev->pdev->revision == 0x81) || | 
 | 722 | 					(adev->pdev->device == 0x665f)) { | 
 | 723 | 					info->is_kicker = true; | 
 | 724 | 					strcpy(fw_name, "radeon/bonaire_k_smc.bin"); | 
 | 725 | 				} else { | 
 | 726 | 					strcpy(fw_name, "radeon/bonaire_smc.bin"); | 
 | 727 | 				} | 
 | 728 | 				break; | 
 | 729 | 			case CHIP_HAWAII: | 
 | 730 | 				if (adev->pdev->revision == 0x80) { | 
 | 731 | 					info->is_kicker = true; | 
 | 732 | 					strcpy(fw_name, "radeon/hawaii_k_smc.bin"); | 
 | 733 | 				} else { | 
 | 734 | 					strcpy(fw_name, "radeon/hawaii_smc.bin"); | 
 | 735 | 				} | 
 | 736 | 				break; | 
| Huang Rui | 340efe2 | 2016-06-19 23:55:14 +0800 | [diff] [blame] | 737 | 			case CHIP_TOPAZ: | 
| Alex Deucher | 3b49662 | 2016-10-27 18:33:00 -0400 | [diff] [blame] | 738 | 				if (((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x81)) || | 
 | 739 | 				    ((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x83)) || | 
| Huang Rui | 5d7213b | 2017-02-10 16:42:19 +0800 | [diff] [blame] | 740 | 				    ((adev->pdev->device == 0x6907) && (adev->pdev->revision == 0x87))) { | 
 | 741 | 					info->is_kicker = true; | 
| Alex Deucher | 3b49662 | 2016-10-27 18:33:00 -0400 | [diff] [blame] | 742 | 					strcpy(fw_name, "amdgpu/topaz_k_smc.bin"); | 
| Huang Rui | 5d7213b | 2017-02-10 16:42:19 +0800 | [diff] [blame] | 743 | 				} else | 
| Alex Deucher | 3b49662 | 2016-10-27 18:33:00 -0400 | [diff] [blame] | 744 | 					strcpy(fw_name, "amdgpu/topaz_smc.bin"); | 
| Huang Rui | 340efe2 | 2016-06-19 23:55:14 +0800 | [diff] [blame] | 745 | 				break; | 
| Mykola Lysenko | 0b45541 | 2016-03-30 05:50:11 -0400 | [diff] [blame] | 746 | 			case CHIP_TONGA: | 
| Alex Deucher | 646cccb | 2016-10-26 16:41:39 -0400 | [diff] [blame] | 747 | 				if (((adev->pdev->device == 0x6939) && (adev->pdev->revision == 0xf1)) || | 
| Huang Rui | 5d7213b | 2017-02-10 16:42:19 +0800 | [diff] [blame] | 748 | 				    ((adev->pdev->device == 0x6938) && (adev->pdev->revision == 0xf1))) { | 
 | 749 | 					info->is_kicker = true; | 
| Alex Deucher | 646cccb | 2016-10-26 16:41:39 -0400 | [diff] [blame] | 750 | 					strcpy(fw_name, "amdgpu/tonga_k_smc.bin"); | 
| Huang Rui | 5d7213b | 2017-02-10 16:42:19 +0800 | [diff] [blame] | 751 | 				} else | 
| Alex Deucher | 646cccb | 2016-10-26 16:41:39 -0400 | [diff] [blame] | 752 | 					strcpy(fw_name, "amdgpu/tonga_smc.bin"); | 
| Mykola Lysenko | 0b45541 | 2016-03-30 05:50:11 -0400 | [diff] [blame] | 753 | 				break; | 
 | 754 | 			case CHIP_FIJI: | 
 | 755 | 				strcpy(fw_name, "amdgpu/fiji_smc.bin"); | 
 | 756 | 				break; | 
 | 757 | 			case CHIP_POLARIS11: | 
| Alex Deucher | a52d120 | 2017-02-08 22:35:51 -0500 | [diff] [blame] | 758 | 				if (type == CGS_UCODE_ID_SMU) { | 
 | 759 | 					if (((adev->pdev->device == 0x67ef) && | 
 | 760 | 					     ((adev->pdev->revision == 0xe0) || | 
 | 761 | 					      (adev->pdev->revision == 0xe2) || | 
 | 762 | 					      (adev->pdev->revision == 0xe5))) || | 
 | 763 | 					    ((adev->pdev->device == 0x67ff) && | 
 | 764 | 					     ((adev->pdev->revision == 0xcf) || | 
 | 765 | 					      (adev->pdev->revision == 0xef) || | 
| Huang Rui | 5d7213b | 2017-02-10 16:42:19 +0800 | [diff] [blame] | 766 | 					      (adev->pdev->revision == 0xff)))) { | 
 | 767 | 						info->is_kicker = true; | 
| Alex Deucher | a52d120 | 2017-02-08 22:35:51 -0500 | [diff] [blame] | 768 | 						strcpy(fw_name, "amdgpu/polaris11_k_smc.bin"); | 
| Huang Rui | 5d7213b | 2017-02-10 16:42:19 +0800 | [diff] [blame] | 769 | 					} else | 
| Alex Deucher | a52d120 | 2017-02-08 22:35:51 -0500 | [diff] [blame] | 770 | 						strcpy(fw_name, "amdgpu/polaris11_smc.bin"); | 
 | 771 | 				} else if (type == CGS_UCODE_ID_SMU_SK) { | 
| Mykola Lysenko | 0b45541 | 2016-03-30 05:50:11 -0400 | [diff] [blame] | 772 | 					strcpy(fw_name, "amdgpu/polaris11_smc_sk.bin"); | 
| Alex Deucher | a52d120 | 2017-02-08 22:35:51 -0500 | [diff] [blame] | 773 | 				} | 
| Mykola Lysenko | 0b45541 | 2016-03-30 05:50:11 -0400 | [diff] [blame] | 774 | 				break; | 
 | 775 | 			case CHIP_POLARIS10: | 
| Alex Deucher | a52d120 | 2017-02-08 22:35:51 -0500 | [diff] [blame] | 776 | 				if (type == CGS_UCODE_ID_SMU) { | 
 | 777 | 					if ((adev->pdev->device == 0x67df) && | 
 | 778 | 					    ((adev->pdev->revision == 0xe0) || | 
 | 779 | 					     (adev->pdev->revision == 0xe3) || | 
 | 780 | 					     (adev->pdev->revision == 0xe4) || | 
 | 781 | 					     (adev->pdev->revision == 0xe5) || | 
 | 782 | 					     (adev->pdev->revision == 0xe7) || | 
| Huang Rui | 5d7213b | 2017-02-10 16:42:19 +0800 | [diff] [blame] | 783 | 					     (adev->pdev->revision == 0xef))) { | 
 | 784 | 						info->is_kicker = true; | 
| Alex Deucher | a52d120 | 2017-02-08 22:35:51 -0500 | [diff] [blame] | 785 | 						strcpy(fw_name, "amdgpu/polaris10_k_smc.bin"); | 
| Huang Rui | 5d7213b | 2017-02-10 16:42:19 +0800 | [diff] [blame] | 786 | 					} else | 
| Alex Deucher | a52d120 | 2017-02-08 22:35:51 -0500 | [diff] [blame] | 787 | 						strcpy(fw_name, "amdgpu/polaris10_smc.bin"); | 
 | 788 | 				} else if (type == CGS_UCODE_ID_SMU_SK) { | 
| Mykola Lysenko | 0b45541 | 2016-03-30 05:50:11 -0400 | [diff] [blame] | 789 | 					strcpy(fw_name, "amdgpu/polaris10_smc_sk.bin"); | 
| Alex Deucher | a52d120 | 2017-02-08 22:35:51 -0500 | [diff] [blame] | 790 | 				} | 
| Mykola Lysenko | 0b45541 | 2016-03-30 05:50:11 -0400 | [diff] [blame] | 791 | 				break; | 
| Junwei Zhang | c4642a4 | 2016-12-14 15:32:28 -0500 | [diff] [blame] | 792 | 			case CHIP_POLARIS12: | 
 | 793 | 				strcpy(fw_name, "amdgpu/polaris12_smc.bin"); | 
 | 794 | 				break; | 
| Ken Wang | 220ab9b | 2017-03-06 14:49:53 -0500 | [diff] [blame] | 795 | 			case CHIP_VEGA10: | 
| Evan Quan | 747f6c9 | 2017-06-23 15:08:15 +0800 | [diff] [blame] | 796 | 				if ((adev->pdev->device == 0x687f) && | 
 | 797 | 					((adev->pdev->revision == 0xc0) || | 
 | 798 | 					(adev->pdev->revision == 0xc1) || | 
 | 799 | 					(adev->pdev->revision == 0xc3))) | 
 | 800 | 					strcpy(fw_name, "amdgpu/vega10_acg_smc.bin"); | 
 | 801 | 				else | 
 | 802 | 					strcpy(fw_name, "amdgpu/vega10_smc.bin"); | 
| Ken Wang | 220ab9b | 2017-03-06 14:49:53 -0500 | [diff] [blame] | 803 | 				break; | 
| Rex Zhu | 873a7ea | 2017-12-21 18:38:47 +0800 | [diff] [blame] | 804 | 			case CHIP_CARRIZO: | 
 | 805 | 			case CHIP_STONEY: | 
| Rex Zhu | f49e9ba | 2017-12-19 14:08:54 +0800 | [diff] [blame] | 806 | 			case CHIP_RAVEN: | 
 | 807 | 				adev->pm.fw_version = info->version; | 
 | 808 | 				return 0; | 
| Mykola Lysenko | 0b45541 | 2016-03-30 05:50:11 -0400 | [diff] [blame] | 809 | 			default: | 
 | 810 | 				DRM_ERROR("SMC firmware not supported\n"); | 
 | 811 | 				return -EINVAL; | 
 | 812 | 			} | 
| Jammy Zhou | bf3911b0 | 2015-05-13 18:58:05 +0800 | [diff] [blame] | 813 |  | 
| Mykola Lysenko | 0b45541 | 2016-03-30 05:50:11 -0400 | [diff] [blame] | 814 | 			err = request_firmware(&adev->pm.fw, fw_name, adev->dev); | 
 | 815 | 			if (err) { | 
 | 816 | 				DRM_ERROR("Failed to request firmware\n"); | 
 | 817 | 				return err; | 
 | 818 | 			} | 
| Jammy Zhou | bf3911b0 | 2015-05-13 18:58:05 +0800 | [diff] [blame] | 819 |  | 
| Mykola Lysenko | 0b45541 | 2016-03-30 05:50:11 -0400 | [diff] [blame] | 820 | 			err = amdgpu_ucode_validate(adev->pm.fw); | 
 | 821 | 			if (err) { | 
 | 822 | 				DRM_ERROR("Failed to load firmware \"%s\"", fw_name); | 
 | 823 | 				release_firmware(adev->pm.fw); | 
 | 824 | 				adev->pm.fw = NULL; | 
 | 825 | 				return err; | 
 | 826 | 			} | 
| Huang Rui | d1de1ed | 2017-02-16 11:53:38 +0800 | [diff] [blame] | 827 |  | 
 | 828 | 			if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) { | 
 | 829 | 				ucode = &adev->firmware.ucode[AMDGPU_UCODE_ID_SMC]; | 
 | 830 | 				ucode->ucode_id = AMDGPU_UCODE_ID_SMC; | 
 | 831 | 				ucode->fw = adev->pm.fw; | 
 | 832 | 				header = (const struct common_firmware_header *)ucode->fw->data; | 
 | 833 | 				adev->firmware.fw_size += | 
 | 834 | 					ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE); | 
 | 835 | 			} | 
| Jammy Zhou | bf3911b0 | 2015-05-13 18:58:05 +0800 | [diff] [blame] | 836 | 		} | 
 | 837 |  | 
 | 838 | 		hdr = (const struct smc_firmware_header_v1_0 *)	adev->pm.fw->data; | 
| yanyang1 | c66875b | 2016-05-30 15:30:54 +0800 | [diff] [blame] | 839 | 		amdgpu_ucode_print_smc_hdr(&hdr->header); | 
| Jammy Zhou | bf3911b0 | 2015-05-13 18:58:05 +0800 | [diff] [blame] | 840 | 		adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version); | 
 | 841 | 		ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes); | 
 | 842 | 		ucode_start_address = le32_to_cpu(hdr->ucode_start_addr); | 
 | 843 | 		src = (const uint8_t *)(adev->pm.fw->data + | 
 | 844 | 		       le32_to_cpu(hdr->header.ucode_array_offset_bytes)); | 
 | 845 |  | 
 | 846 | 		info->version = adev->pm.fw_version; | 
 | 847 | 		info->image_size = ucode_size; | 
| Huang Rui | 340efe2 | 2016-06-19 23:55:14 +0800 | [diff] [blame] | 848 | 		info->ucode_start_address = ucode_start_address; | 
| Jammy Zhou | bf3911b0 | 2015-05-13 18:58:05 +0800 | [diff] [blame] | 849 | 		info->kptr = (void *)src; | 
 | 850 | 	} | 
 | 851 | 	return 0; | 
 | 852 | } | 
 | 853 |  | 
| Frank Min | ac00bbf | 2016-04-27 20:04:58 +0800 | [diff] [blame] | 854 | static int amdgpu_cgs_is_virtualization_enabled(void *cgs_device) | 
 | 855 | { | 
 | 856 | 	CGS_FUNC_ADEV; | 
 | 857 | 	return amdgpu_sriov_vf(adev); | 
 | 858 | } | 
 | 859 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 860 | static int amdgpu_cgs_query_system_info(struct cgs_device *cgs_device, | 
| Huang Rui | 09fc7ef | 2016-07-12 13:54:05 +0800 | [diff] [blame] | 861 | 					struct cgs_system_info *sys_info) | 
| Rex Zhu | 5e61869 | 2015-09-23 20:11:54 +0800 | [diff] [blame] | 862 | { | 
 | 863 | 	CGS_FUNC_ADEV; | 
 | 864 |  | 
 | 865 | 	if (NULL == sys_info) | 
 | 866 | 		return -ENODEV; | 
 | 867 |  | 
 | 868 | 	if (sizeof(struct cgs_system_info) != sys_info->size) | 
 | 869 | 		return -ENODEV; | 
 | 870 |  | 
 | 871 | 	switch (sys_info->info_id) { | 
 | 872 | 	case CGS_SYSTEM_INFO_ADAPTER_BDF_ID: | 
 | 873 | 		sys_info->value = adev->pdev->devfn | (adev->pdev->bus->number << 8); | 
 | 874 | 		break; | 
| Alex Deucher | cfd316d | 2015-11-11 20:35:32 -0500 | [diff] [blame] | 875 | 	case CGS_SYSTEM_INFO_PCIE_GEN_INFO: | 
 | 876 | 		sys_info->value = adev->pm.pcie_gen_mask; | 
 | 877 | 		break; | 
 | 878 | 	case CGS_SYSTEM_INFO_PCIE_MLW: | 
 | 879 | 		sys_info->value = adev->pm.pcie_mlw_mask; | 
 | 880 | 		break; | 
| Huang Rui | 09fc7ef | 2016-07-12 13:54:05 +0800 | [diff] [blame] | 881 | 	case CGS_SYSTEM_INFO_PCIE_DEV: | 
 | 882 | 		sys_info->value = adev->pdev->device; | 
 | 883 | 		break; | 
 | 884 | 	case CGS_SYSTEM_INFO_PCIE_REV: | 
 | 885 | 		sys_info->value = adev->pdev->revision; | 
 | 886 | 		break; | 
| Alex Deucher | 08d3340 | 2016-02-05 10:34:28 -0500 | [diff] [blame] | 887 | 	case CGS_SYSTEM_INFO_CG_FLAGS: | 
 | 888 | 		sys_info->value = adev->cg_flags; | 
 | 889 | 		break; | 
 | 890 | 	case CGS_SYSTEM_INFO_PG_FLAGS: | 
 | 891 | 		sys_info->value = adev->pg_flags; | 
 | 892 | 		break; | 
| Eric Huang | bacec89 | 2016-03-17 18:29:08 -0400 | [diff] [blame] | 893 | 	case CGS_SYSTEM_INFO_GFX_CU_INFO: | 
| Alex Deucher | 7dae69a | 2016-05-03 16:25:53 -0400 | [diff] [blame] | 894 | 		sys_info->value = adev->gfx.cu_info.number; | 
| Eric Huang | bacec89 | 2016-03-17 18:29:08 -0400 | [diff] [blame] | 895 | 		break; | 
| Rex Zhu | d826c98 | 2016-06-07 20:15:24 +0800 | [diff] [blame] | 896 | 	case CGS_SYSTEM_INFO_GFX_SE_INFO: | 
 | 897 | 		sys_info->value = adev->gfx.config.max_shader_engines; | 
 | 898 | 		break; | 
| Rex Zhu | 2fef37c | 2016-08-22 20:48:13 +0800 | [diff] [blame] | 899 | 	case CGS_SYSTEM_INFO_PCIE_SUB_SYS_ID: | 
 | 900 | 		sys_info->value = adev->pdev->subsystem_device; | 
 | 901 | 		break; | 
 | 902 | 	case CGS_SYSTEM_INFO_PCIE_SUB_SYS_VENDOR_ID: | 
 | 903 | 		sys_info->value = adev->pdev->subsystem_vendor; | 
 | 904 | 		break; | 
| Eric Huang | 4d1f9fb | 2017-09-15 16:33:38 -0400 | [diff] [blame] | 905 | 	case CGS_SYSTEM_INFO_PCIE_BUS_DEVFN: | 
 | 906 | 		sys_info->value = adev->pdev->devfn; | 
 | 907 | 		break; | 
| Rex Zhu | 5e61869 | 2015-09-23 20:11:54 +0800 | [diff] [blame] | 908 | 	default: | 
 | 909 | 		return -ENODEV; | 
 | 910 | 	} | 
 | 911 |  | 
 | 912 | 	return 0; | 
 | 913 | } | 
 | 914 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 915 | static int amdgpu_cgs_get_active_displays_info(struct cgs_device *cgs_device, | 
| Rex Zhu | 47bf18b | 2015-09-17 16:34:14 +0800 | [diff] [blame] | 916 | 					  struct cgs_display_info *info) | 
 | 917 | { | 
 | 918 | 	CGS_FUNC_ADEV; | 
| Rex Zhu | f9e9c08 | 2016-03-29 13:21:59 +0800 | [diff] [blame] | 919 | 	struct cgs_mode_info *mode_info; | 
| Rex Zhu | 47bf18b | 2015-09-17 16:34:14 +0800 | [diff] [blame] | 920 |  | 
 | 921 | 	if (info == NULL) | 
 | 922 | 		return -EINVAL; | 
 | 923 |  | 
| Rex Zhu | f9e9c08 | 2016-03-29 13:21:59 +0800 | [diff] [blame] | 924 | 	mode_info = info->mode_info; | 
| Alex Deucher | 73cc907 | 2017-06-30 09:58:34 -0400 | [diff] [blame] | 925 | 	if (mode_info) { | 
| Alex Deucher | beb3777 | 2017-06-29 16:08:49 -0400 | [diff] [blame] | 926 | 		/* if the displays are off, vblank time is max */ | 
 | 927 | 		mode_info->vblank_time_us = 0xffffffff; | 
| Alex Deucher | 73cc907 | 2017-06-30 09:58:34 -0400 | [diff] [blame] | 928 | 		/* always set the reference clock */ | 
 | 929 | 		mode_info->ref_clock = adev->clock.spll.reference_freq; | 
 | 930 | 	} | 
| Rex Zhu | f9e9c08 | 2016-03-29 13:21:59 +0800 | [diff] [blame] | 931 |  | 
| Rex Zhu | b7ad57b | 2017-02-28 16:21:27 +0800 | [diff] [blame] | 932 | 	if (!amdgpu_device_has_dc_support(adev)) { | 
 | 933 | 		struct amdgpu_crtc *amdgpu_crtc; | 
 | 934 | 		struct drm_device *ddev = adev->ddev; | 
 | 935 | 		struct drm_crtc *crtc; | 
 | 936 | 		uint32_t line_time_us, vblank_lines; | 
 | 937 |  | 
 | 938 | 		if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) { | 
 | 939 | 			list_for_each_entry(crtc, | 
 | 940 | 					&ddev->mode_config.crtc_list, head) { | 
 | 941 | 				amdgpu_crtc = to_amdgpu_crtc(crtc); | 
 | 942 | 				if (crtc->enabled) { | 
 | 943 | 					info->active_display_mask |= (1 << amdgpu_crtc->crtc_id); | 
 | 944 | 					info->display_count++; | 
 | 945 | 				} | 
 | 946 | 				if (mode_info != NULL && | 
 | 947 | 					crtc->enabled && amdgpu_crtc->enabled && | 
 | 948 | 					amdgpu_crtc->hw_mode.clock) { | 
 | 949 | 					line_time_us = (amdgpu_crtc->hw_mode.crtc_htotal * 1000) / | 
 | 950 | 								amdgpu_crtc->hw_mode.clock; | 
 | 951 | 					vblank_lines = amdgpu_crtc->hw_mode.crtc_vblank_end - | 
 | 952 | 								amdgpu_crtc->hw_mode.crtc_vdisplay + | 
 | 953 | 								(amdgpu_crtc->v_border * 2); | 
 | 954 | 					mode_info->vblank_time_us = vblank_lines * line_time_us; | 
 | 955 | 					mode_info->refresh_rate = drm_mode_vrefresh(&amdgpu_crtc->hw_mode); | 
| Alex Deucher | 7a572b1 | 2018-02-13 14:33:51 -0500 | [diff] [blame^] | 956 | 					/* we have issues with mclk switching with refresh rates | 
 | 957 | 					 * over 120 hz on the non-DC code. | 
 | 958 | 					 */ | 
 | 959 | 					if (mode_info->refresh_rate > 120) | 
 | 960 | 						mode_info->vblank_time_us = 0; | 
| Rex Zhu | b7ad57b | 2017-02-28 16:21:27 +0800 | [diff] [blame] | 961 | 					mode_info = NULL; | 
 | 962 | 				} | 
| Rex Zhu | 47bf18b | 2015-09-17 16:34:14 +0800 | [diff] [blame] | 963 | 			} | 
 | 964 | 		} | 
| Rex Zhu | b7ad57b | 2017-02-28 16:21:27 +0800 | [diff] [blame] | 965 | 	} else { | 
 | 966 | 		info->display_count = adev->pm.pm_display_cfg.num_display; | 
 | 967 | 		if (mode_info != NULL) { | 
 | 968 | 			mode_info->vblank_time_us = adev->pm.pm_display_cfg.min_vblank_time; | 
 | 969 | 			mode_info->refresh_rate = adev->pm.pm_display_cfg.vrefresh; | 
| Rex Zhu | b7ad57b | 2017-02-28 16:21:27 +0800 | [diff] [blame] | 970 | 		} | 
| Rex Zhu | 47bf18b | 2015-09-17 16:34:14 +0800 | [diff] [blame] | 971 | 	} | 
| Rex Zhu | 47bf18b | 2015-09-17 16:34:14 +0800 | [diff] [blame] | 972 | 	return 0; | 
 | 973 | } | 
 | 974 |  | 
| Rex Zhu | 4c90080 | 2016-03-29 14:20:37 +0800 | [diff] [blame] | 975 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 976 | static int amdgpu_cgs_notify_dpm_enabled(struct cgs_device *cgs_device, bool enabled) | 
| Rex Zhu | 4c90080 | 2016-03-29 14:20:37 +0800 | [diff] [blame] | 977 | { | 
 | 978 | 	CGS_FUNC_ADEV; | 
 | 979 |  | 
 | 980 | 	adev->pm.dpm_enabled = enabled; | 
 | 981 |  | 
 | 982 | 	return 0; | 
 | 983 | } | 
 | 984 |  | 
| Rex Zhu | 3f1d35a | 2015-09-15 14:44:44 +0800 | [diff] [blame] | 985 | /** \brief evaluate acpi namespace object, handle or pathname must be valid | 
 | 986 |  *  \param cgs_device | 
 | 987 |  *  \param info input/output arguments for the control method | 
 | 988 |  *  \return status | 
 | 989 |  */ | 
 | 990 |  | 
 | 991 | #if defined(CONFIG_ACPI) | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 992 | static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device, | 
| Rex Zhu | 3f1d35a | 2015-09-15 14:44:44 +0800 | [diff] [blame] | 993 | 				    struct cgs_acpi_method_info *info) | 
 | 994 | { | 
 | 995 | 	CGS_FUNC_ADEV; | 
 | 996 | 	acpi_handle handle; | 
 | 997 | 	struct acpi_object_list input; | 
 | 998 | 	struct acpi_buffer output = { ACPI_ALLOCATE_BUFFER, NULL }; | 
| Markus Elfring | 1a8e5f2 | 2016-07-16 13:43:44 +0200 | [diff] [blame] | 999 | 	union acpi_object *params, *obj; | 
| Rex Zhu | 3f1d35a | 2015-09-15 14:44:44 +0800 | [diff] [blame] | 1000 | 	uint8_t name[5] = {'\0'}; | 
| Markus Elfring | eb09d7a | 2016-07-16 14:54:12 +0200 | [diff] [blame] | 1001 | 	struct cgs_acpi_method_argument *argument; | 
| Rex Zhu | 3f1d35a | 2015-09-15 14:44:44 +0800 | [diff] [blame] | 1002 | 	uint32_t i, count; | 
 | 1003 | 	acpi_status status; | 
| Markus Elfring | b4fc597 | 2016-07-16 15:05:45 +0200 | [diff] [blame] | 1004 | 	int result; | 
| Rex Zhu | 3f1d35a | 2015-09-15 14:44:44 +0800 | [diff] [blame] | 1005 |  | 
 | 1006 | 	handle = ACPI_HANDLE(&adev->pdev->dev); | 
 | 1007 | 	if (!handle) | 
 | 1008 | 		return -ENODEV; | 
 | 1009 |  | 
 | 1010 | 	memset(&input, 0, sizeof(struct acpi_object_list)); | 
 | 1011 |  | 
 | 1012 | 	/* validate input info */ | 
 | 1013 | 	if (info->size != sizeof(struct cgs_acpi_method_info)) | 
 | 1014 | 		return -EINVAL; | 
 | 1015 |  | 
 | 1016 | 	input.count = info->input_count; | 
 | 1017 | 	if (info->input_count > 0) { | 
 | 1018 | 		if (info->pinput_argument == NULL) | 
 | 1019 | 			return -EINVAL; | 
| Dan Carpenter | b92c26d | 2016-01-04 23:43:47 +0300 | [diff] [blame] | 1020 | 		argument = info->pinput_argument; | 
| Dan Carpenter | b92c26d | 2016-01-04 23:43:47 +0300 | [diff] [blame] | 1021 | 		for (i = 0; i < info->input_count; i++) { | 
 | 1022 | 			if (((argument->type == ACPI_TYPE_STRING) || | 
 | 1023 | 			     (argument->type == ACPI_TYPE_BUFFER)) && | 
 | 1024 | 			    (argument->pointer == NULL)) | 
 | 1025 | 				return -EINVAL; | 
 | 1026 | 			argument++; | 
 | 1027 | 		} | 
| Rex Zhu | 3f1d35a | 2015-09-15 14:44:44 +0800 | [diff] [blame] | 1028 | 	} | 
 | 1029 |  | 
 | 1030 | 	if (info->output_count > 0) { | 
 | 1031 | 		if (info->poutput_argument == NULL) | 
 | 1032 | 			return -EINVAL; | 
 | 1033 | 		argument = info->poutput_argument; | 
 | 1034 | 		for (i = 0; i < info->output_count; i++) { | 
 | 1035 | 			if (((argument->type == ACPI_TYPE_STRING) || | 
 | 1036 | 				(argument->type == ACPI_TYPE_BUFFER)) | 
 | 1037 | 				&& (argument->pointer == NULL)) | 
 | 1038 | 				return -EINVAL; | 
 | 1039 | 			argument++; | 
 | 1040 | 		} | 
 | 1041 | 	} | 
 | 1042 |  | 
 | 1043 | 	/* The path name passed to acpi_evaluate_object should be null terminated */ | 
 | 1044 | 	if ((info->field & CGS_ACPI_FIELD_METHOD_NAME) != 0) { | 
 | 1045 | 		strncpy(name, (char *)&(info->name), sizeof(uint32_t)); | 
 | 1046 | 		name[4] = '\0'; | 
 | 1047 | 	} | 
 | 1048 |  | 
 | 1049 | 	/* parse input parameters */ | 
 | 1050 | 	if (input.count > 0) { | 
 | 1051 | 		input.pointer = params = | 
 | 1052 | 				kzalloc(sizeof(union acpi_object) * input.count, GFP_KERNEL); | 
 | 1053 | 		if (params == NULL) | 
 | 1054 | 			return -EINVAL; | 
 | 1055 |  | 
 | 1056 | 		argument = info->pinput_argument; | 
 | 1057 |  | 
 | 1058 | 		for (i = 0; i < input.count; i++) { | 
 | 1059 | 			params->type = argument->type; | 
 | 1060 | 			switch (params->type) { | 
 | 1061 | 			case ACPI_TYPE_INTEGER: | 
 | 1062 | 				params->integer.value = argument->value; | 
 | 1063 | 				break; | 
 | 1064 | 			case ACPI_TYPE_STRING: | 
| Nicolai Hähnle | 8db6f83 | 2016-06-14 12:10:07 +0200 | [diff] [blame] | 1065 | 				params->string.length = argument->data_length; | 
| Rex Zhu | 3f1d35a | 2015-09-15 14:44:44 +0800 | [diff] [blame] | 1066 | 				params->string.pointer = argument->pointer; | 
 | 1067 | 				break; | 
 | 1068 | 			case ACPI_TYPE_BUFFER: | 
| Nicolai Hähnle | 8db6f83 | 2016-06-14 12:10:07 +0200 | [diff] [blame] | 1069 | 				params->buffer.length = argument->data_length; | 
| Rex Zhu | 3f1d35a | 2015-09-15 14:44:44 +0800 | [diff] [blame] | 1070 | 				params->buffer.pointer = argument->pointer; | 
 | 1071 | 				break; | 
 | 1072 | 			default: | 
 | 1073 | 				break; | 
 | 1074 | 			} | 
 | 1075 | 			params++; | 
 | 1076 | 			argument++; | 
 | 1077 | 		} | 
 | 1078 | 	} | 
 | 1079 |  | 
 | 1080 | 	/* parse output info */ | 
 | 1081 | 	count = info->output_count; | 
 | 1082 | 	argument = info->poutput_argument; | 
 | 1083 |  | 
 | 1084 | 	/* evaluate the acpi method */ | 
 | 1085 | 	status = acpi_evaluate_object(handle, name, &input, &output); | 
 | 1086 |  | 
 | 1087 | 	if (ACPI_FAILURE(status)) { | 
 | 1088 | 		result = -EIO; | 
| Markus Elfring | 1a8e5f2 | 2016-07-16 13:43:44 +0200 | [diff] [blame] | 1089 | 		goto free_input; | 
| Rex Zhu | 3f1d35a | 2015-09-15 14:44:44 +0800 | [diff] [blame] | 1090 | 	} | 
 | 1091 |  | 
 | 1092 | 	/* return the output info */ | 
 | 1093 | 	obj = output.pointer; | 
 | 1094 |  | 
 | 1095 | 	if (count > 1) { | 
 | 1096 | 		if ((obj->type != ACPI_TYPE_PACKAGE) || | 
 | 1097 | 			(obj->package.count != count)) { | 
 | 1098 | 			result = -EIO; | 
| Markus Elfring | 1a8e5f2 | 2016-07-16 13:43:44 +0200 | [diff] [blame] | 1099 | 			goto free_obj; | 
| Rex Zhu | 3f1d35a | 2015-09-15 14:44:44 +0800 | [diff] [blame] | 1100 | 		} | 
 | 1101 | 		params = obj->package.elements; | 
 | 1102 | 	} else | 
 | 1103 | 		params = obj; | 
 | 1104 |  | 
 | 1105 | 	if (params == NULL) { | 
 | 1106 | 		result = -EIO; | 
| Markus Elfring | 1a8e5f2 | 2016-07-16 13:43:44 +0200 | [diff] [blame] | 1107 | 		goto free_obj; | 
| Rex Zhu | 3f1d35a | 2015-09-15 14:44:44 +0800 | [diff] [blame] | 1108 | 	} | 
 | 1109 |  | 
 | 1110 | 	for (i = 0; i < count; i++) { | 
 | 1111 | 		if (argument->type != params->type) { | 
 | 1112 | 			result = -EIO; | 
| Markus Elfring | 1a8e5f2 | 2016-07-16 13:43:44 +0200 | [diff] [blame] | 1113 | 			goto free_obj; | 
| Rex Zhu | 3f1d35a | 2015-09-15 14:44:44 +0800 | [diff] [blame] | 1114 | 		} | 
 | 1115 | 		switch (params->type) { | 
 | 1116 | 		case ACPI_TYPE_INTEGER: | 
 | 1117 | 			argument->value = params->integer.value; | 
 | 1118 | 			break; | 
 | 1119 | 		case ACPI_TYPE_STRING: | 
 | 1120 | 			if ((params->string.length != argument->data_length) || | 
 | 1121 | 				(params->string.pointer == NULL)) { | 
 | 1122 | 				result = -EIO; | 
| Markus Elfring | 1a8e5f2 | 2016-07-16 13:43:44 +0200 | [diff] [blame] | 1123 | 				goto free_obj; | 
| Rex Zhu | 3f1d35a | 2015-09-15 14:44:44 +0800 | [diff] [blame] | 1124 | 			} | 
 | 1125 | 			strncpy(argument->pointer, | 
 | 1126 | 				params->string.pointer, | 
 | 1127 | 				params->string.length); | 
 | 1128 | 			break; | 
 | 1129 | 		case ACPI_TYPE_BUFFER: | 
 | 1130 | 			if (params->buffer.pointer == NULL) { | 
 | 1131 | 				result = -EIO; | 
| Markus Elfring | 1a8e5f2 | 2016-07-16 13:43:44 +0200 | [diff] [blame] | 1132 | 				goto free_obj; | 
| Rex Zhu | 3f1d35a | 2015-09-15 14:44:44 +0800 | [diff] [blame] | 1133 | 			} | 
 | 1134 | 			memcpy(argument->pointer, | 
 | 1135 | 				params->buffer.pointer, | 
 | 1136 | 				argument->data_length); | 
 | 1137 | 			break; | 
 | 1138 | 		default: | 
 | 1139 | 			break; | 
 | 1140 | 		} | 
 | 1141 | 		argument++; | 
 | 1142 | 		params++; | 
 | 1143 | 	} | 
 | 1144 |  | 
| Markus Elfring | b4fc597 | 2016-07-16 15:05:45 +0200 | [diff] [blame] | 1145 | 	result = 0; | 
| Markus Elfring | 1a8e5f2 | 2016-07-16 13:43:44 +0200 | [diff] [blame] | 1146 | free_obj: | 
| Edward O'Callaghan | a698e41 | 2016-07-12 10:17:54 +1000 | [diff] [blame] | 1147 | 	kfree(obj); | 
| Markus Elfring | 1a8e5f2 | 2016-07-16 13:43:44 +0200 | [diff] [blame] | 1148 | free_input: | 
| Rex Zhu | 3f1d35a | 2015-09-15 14:44:44 +0800 | [diff] [blame] | 1149 | 	kfree((void *)input.pointer); | 
 | 1150 | 	return result; | 
 | 1151 | } | 
 | 1152 | #else | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 1153 | static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device, | 
| Rex Zhu | 3f1d35a | 2015-09-15 14:44:44 +0800 | [diff] [blame] | 1154 | 				struct cgs_acpi_method_info *info) | 
 | 1155 | { | 
 | 1156 | 	return -EIO; | 
 | 1157 | } | 
 | 1158 | #endif | 
 | 1159 |  | 
| Huang Rui | eadf954 | 2016-07-16 13:04:22 +0800 | [diff] [blame] | 1160 | static int amdgpu_cgs_call_acpi_method(struct cgs_device *cgs_device, | 
| Rex Zhu | 3f1d35a | 2015-09-15 14:44:44 +0800 | [diff] [blame] | 1161 | 					uint32_t acpi_method, | 
 | 1162 | 					uint32_t acpi_function, | 
 | 1163 | 					void *pinput, void *poutput, | 
 | 1164 | 					uint32_t output_count, | 
 | 1165 | 					uint32_t input_size, | 
 | 1166 | 					uint32_t output_size) | 
 | 1167 | { | 
 | 1168 | 	struct cgs_acpi_method_argument acpi_input[2] = { {0}, {0} }; | 
 | 1169 | 	struct cgs_acpi_method_argument acpi_output = {0}; | 
 | 1170 | 	struct cgs_acpi_method_info info = {0}; | 
 | 1171 |  | 
 | 1172 | 	acpi_input[0].type = CGS_ACPI_TYPE_INTEGER; | 
| Rex Zhu | 3f1d35a | 2015-09-15 14:44:44 +0800 | [diff] [blame] | 1173 | 	acpi_input[0].data_length = sizeof(uint32_t); | 
 | 1174 | 	acpi_input[0].value = acpi_function; | 
 | 1175 |  | 
 | 1176 | 	acpi_input[1].type = CGS_ACPI_TYPE_BUFFER; | 
| Rex Zhu | 3f1d35a | 2015-09-15 14:44:44 +0800 | [diff] [blame] | 1177 | 	acpi_input[1].data_length = input_size; | 
 | 1178 | 	acpi_input[1].pointer = pinput; | 
 | 1179 |  | 
 | 1180 | 	acpi_output.type = CGS_ACPI_TYPE_BUFFER; | 
| Rex Zhu | 3f1d35a | 2015-09-15 14:44:44 +0800 | [diff] [blame] | 1181 | 	acpi_output.data_length = output_size; | 
 | 1182 | 	acpi_output.pointer = poutput; | 
 | 1183 |  | 
 | 1184 | 	info.size = sizeof(struct cgs_acpi_method_info); | 
 | 1185 | 	info.field = CGS_ACPI_FIELD_METHOD_NAME | CGS_ACPI_FIELD_INPUT_ARGUMENT_COUNT; | 
 | 1186 | 	info.input_count = 2; | 
 | 1187 | 	info.name = acpi_method; | 
 | 1188 | 	info.pinput_argument = acpi_input; | 
 | 1189 | 	info.output_count = output_count; | 
 | 1190 | 	info.poutput_argument = &acpi_output; | 
 | 1191 |  | 
 | 1192 | 	return amdgpu_cgs_acpi_eval_object(cgs_device, &info); | 
 | 1193 | } | 
 | 1194 |  | 
| Evan Quan | 1357f0c | 2017-12-28 14:14:08 +0800 | [diff] [blame] | 1195 | static int amdgpu_cgs_set_temperature_range(struct cgs_device *cgs_device, | 
 | 1196 | 					int min_temperature, | 
 | 1197 | 					int max_temperature) | 
 | 1198 | { | 
 | 1199 | 	CGS_FUNC_ADEV; | 
 | 1200 |  | 
 | 1201 | 	adev->pm.dpm.thermal.min_temp = min_temperature; | 
 | 1202 | 	adev->pm.dpm.thermal.max_temp = max_temperature; | 
 | 1203 |  | 
 | 1204 | 	return 0; | 
 | 1205 | } | 
 | 1206 |  | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 1207 | static const struct cgs_ops amdgpu_cgs_ops = { | 
| Kees Cook | 613e61a | 2016-12-16 17:02:32 -0800 | [diff] [blame] | 1208 | 	.alloc_gpu_mem = amdgpu_cgs_alloc_gpu_mem, | 
 | 1209 | 	.free_gpu_mem = amdgpu_cgs_free_gpu_mem, | 
 | 1210 | 	.gmap_gpu_mem = amdgpu_cgs_gmap_gpu_mem, | 
 | 1211 | 	.gunmap_gpu_mem = amdgpu_cgs_gunmap_gpu_mem, | 
 | 1212 | 	.kmap_gpu_mem = amdgpu_cgs_kmap_gpu_mem, | 
 | 1213 | 	.kunmap_gpu_mem = amdgpu_cgs_kunmap_gpu_mem, | 
 | 1214 | 	.read_register = amdgpu_cgs_read_register, | 
 | 1215 | 	.write_register = amdgpu_cgs_write_register, | 
 | 1216 | 	.read_ind_register = amdgpu_cgs_read_ind_register, | 
 | 1217 | 	.write_ind_register = amdgpu_cgs_write_ind_register, | 
| Kees Cook | 613e61a | 2016-12-16 17:02:32 -0800 | [diff] [blame] | 1218 | 	.get_pci_resource = amdgpu_cgs_get_pci_resource, | 
 | 1219 | 	.atom_get_data_table = amdgpu_cgs_atom_get_data_table, | 
 | 1220 | 	.atom_get_cmd_table_revs = amdgpu_cgs_atom_get_cmd_table_revs, | 
 | 1221 | 	.atom_exec_cmd_table = amdgpu_cgs_atom_exec_cmd_table, | 
| Kees Cook | 613e61a | 2016-12-16 17:02:32 -0800 | [diff] [blame] | 1222 | 	.get_firmware_info = amdgpu_cgs_get_firmware_info, | 
 | 1223 | 	.rel_firmware = amdgpu_cgs_rel_firmware, | 
 | 1224 | 	.set_powergating_state = amdgpu_cgs_set_powergating_state, | 
 | 1225 | 	.set_clockgating_state = amdgpu_cgs_set_clockgating_state, | 
 | 1226 | 	.get_active_displays_info = amdgpu_cgs_get_active_displays_info, | 
 | 1227 | 	.notify_dpm_enabled = amdgpu_cgs_notify_dpm_enabled, | 
 | 1228 | 	.call_acpi_method = amdgpu_cgs_call_acpi_method, | 
 | 1229 | 	.query_system_info = amdgpu_cgs_query_system_info, | 
 | 1230 | 	.is_virtualization_enabled = amdgpu_cgs_is_virtualization_enabled, | 
| Rex Zhu | e8a95b2 | 2016-12-21 20:30:58 +0800 | [diff] [blame] | 1231 | 	.enter_safe_mode = amdgpu_cgs_enter_safe_mode, | 
| Evan Quan | 209ee27 | 2017-07-04 15:37:09 +0800 | [diff] [blame] | 1232 | 	.lock_grbm_idx = amdgpu_cgs_lock_grbm_idx, | 
| Rex Zhu | ba89a3e | 2017-09-25 20:45:52 +0800 | [diff] [blame] | 1233 | 	.register_pp_handle = amdgpu_cgs_register_pp_handle, | 
| Evan Quan | 1357f0c | 2017-12-28 14:14:08 +0800 | [diff] [blame] | 1234 | 	.set_temperature_range = amdgpu_cgs_set_temperature_range, | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 1235 | }; | 
 | 1236 |  | 
 | 1237 | static const struct cgs_os_ops amdgpu_cgs_os_ops = { | 
| Kees Cook | 613e61a | 2016-12-16 17:02:32 -0800 | [diff] [blame] | 1238 | 	.add_irq_source = amdgpu_cgs_add_irq_source, | 
 | 1239 | 	.irq_get = amdgpu_cgs_irq_get, | 
 | 1240 | 	.irq_put = amdgpu_cgs_irq_put | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 1241 | }; | 
 | 1242 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 1243 | struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev) | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 1244 | { | 
 | 1245 | 	struct amdgpu_cgs_device *cgs_device = | 
 | 1246 | 		kmalloc(sizeof(*cgs_device), GFP_KERNEL); | 
 | 1247 |  | 
 | 1248 | 	if (!cgs_device) { | 
 | 1249 | 		DRM_ERROR("Couldn't allocate CGS device structure\n"); | 
 | 1250 | 		return NULL; | 
 | 1251 | 	} | 
 | 1252 |  | 
 | 1253 | 	cgs_device->base.ops = &amdgpu_cgs_ops; | 
 | 1254 | 	cgs_device->base.os_ops = &amdgpu_cgs_os_ops; | 
 | 1255 | 	cgs_device->adev = adev; | 
 | 1256 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 1257 | 	return (struct cgs_device *)cgs_device; | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 1258 | } | 
 | 1259 |  | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 1260 | void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device) | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 1261 | { | 
 | 1262 | 	kfree(cgs_device); | 
 | 1263 | } |