blob: 3b03f19f13955f21613d3c480738f71d0fd918ba [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Thomas Daniele981e7b2014-07-24 17:04:39 +0100141#define RING_EXECLIST_QFULL (1 << 0x2)
142#define RING_EXECLIST1_VALID (1 << 0x3)
143#define RING_EXECLIST0_VALID (1 << 0x4)
144#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
145#define RING_EXECLIST1_ACTIVE (1 << 0x11)
146#define RING_EXECLIST0_ACTIVE (1 << 0x12)
147
148#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
149#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
150#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
151#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
152#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
153#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100154
Chris Wilson70c2a242016-09-09 14:11:46 +0100155#define GEN8_CTX_STATUS_COMPLETED_MASK \
156 (GEN8_CTX_STATUS_ACTIVE_IDLE | \
157 GEN8_CTX_STATUS_PREEMPTED | \
158 GEN8_CTX_STATUS_ELEMENT_SWITCH)
159
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100160#define CTX_LRI_HEADER_0 0x01
161#define CTX_CONTEXT_CONTROL 0x02
162#define CTX_RING_HEAD 0x04
163#define CTX_RING_TAIL 0x06
164#define CTX_RING_BUFFER_START 0x08
165#define CTX_RING_BUFFER_CONTROL 0x0a
166#define CTX_BB_HEAD_U 0x0c
167#define CTX_BB_HEAD_L 0x0e
168#define CTX_BB_STATE 0x10
169#define CTX_SECOND_BB_HEAD_U 0x12
170#define CTX_SECOND_BB_HEAD_L 0x14
171#define CTX_SECOND_BB_STATE 0x16
172#define CTX_BB_PER_CTX_PTR 0x18
173#define CTX_RCS_INDIRECT_CTX 0x1a
174#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
175#define CTX_LRI_HEADER_1 0x21
176#define CTX_CTX_TIMESTAMP 0x22
177#define CTX_PDP3_UDW 0x24
178#define CTX_PDP3_LDW 0x26
179#define CTX_PDP2_UDW 0x28
180#define CTX_PDP2_LDW 0x2a
181#define CTX_PDP1_UDW 0x2c
182#define CTX_PDP1_LDW 0x2e
183#define CTX_PDP0_UDW 0x30
184#define CTX_PDP0_LDW 0x32
185#define CTX_LRI_HEADER_2 0x41
186#define CTX_R_PWR_CLK_STATE 0x42
187#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
188
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +0000189#define CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200190 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200191 (reg_state)[(pos)+1] = (val); \
192} while (0)
193
194#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300195 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100196 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
197 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200198} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100199
Ville Syrjälä9244a812015-11-04 23:20:09 +0200200#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100201 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
202 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200203} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100204
Michel Thierry71562912016-02-23 10:31:49 +0000205#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
206#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Michel Thierry7bd0a2c2017-06-06 13:30:38 -0700207#define GEN10_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x19
Ben Widawsky84b790f2014-07-24 17:04:36 +0100208
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100209/* Typical size of the average request (2 pipecontrols and a MI_BB) */
210#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
211
Chris Wilsona3aabe82016-10-04 21:11:26 +0100212#define WA_TAIL_DWORDS 2
213
Chris Wilsone2efd132016-05-24 14:53:34 +0100214static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100215 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100216static void execlists_init_reg_state(u32 *reg_state,
217 struct i915_gem_context *ctx,
218 struct intel_engine_cs *engine,
219 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000220
Oscar Mateo73e4d072014-07-24 17:04:48 +0100221/**
222 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100223 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100224 * @enable_execlists: value of i915.enable_execlists module parameter.
225 *
226 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000227 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100228 *
229 * Return: 1 if Execlists is supported and has to be enabled.
230 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100231int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100232{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800233 /* On platforms with execlist available, vGPU will only
234 * support execlist mode, no ring buffer mode.
235 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100236 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800237 return 1;
238
Chris Wilsonc0336662016-05-06 15:40:21 +0100239 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000240 return 1;
241
Oscar Mateo127f1002014-07-24 17:04:11 +0100242 if (enable_execlists == 0)
243 return 0;
244
Daniel Vetter5a21b662016-05-24 17:13:53 +0200245 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
246 USES_PPGTT(dev_priv) &&
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000247 i915_modparams.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100248 return 1;
249
250 return 0;
251}
Oscar Mateoede7d422014-07-24 17:04:12 +0100252
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000253/**
254 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
255 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000256 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100257 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000258 *
259 * The context descriptor encodes various attributes of a context,
260 * including its GTT address and some flags. Because it's fairly
261 * expensive to calculate, we'll just do it once and cache the result,
262 * which remains valid until the context is unpinned.
263 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200264 * This is what a descriptor looks like, from LSB to MSB::
265 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200266 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200267 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
268 * bits 32-52: ctx ID, a globally unique tag
269 * bits 53-54: mbz, reserved for use by hardware
270 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000271 */
272static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100273intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000274 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000275{
Chris Wilson9021ad02016-05-24 14:53:37 +0100276 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100277 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000278
Chris Wilson7069b142016-04-28 09:56:52 +0100279 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
280
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200281 desc = ctx->desc_template; /* bits 0-11 */
Michel Thierry0b29c752017-09-13 09:56:00 +0100282 desc |= i915_ggtt_offset(ce->state) + LRC_HEADER_PAGES * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100283 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100284 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000285
Chris Wilson9021ad02016-05-24 14:53:37 +0100286 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000287}
288
Chris Wilson27606fd2017-09-16 21:44:13 +0100289static struct i915_priolist *
290lookup_priolist(struct intel_engine_cs *engine,
291 struct i915_priotree *pt,
292 int prio)
Chris Wilson08dd3e12017-09-16 21:44:12 +0100293{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300294 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100295 struct i915_priolist *p;
296 struct rb_node **parent, *rb;
297 bool first = true;
298
Mika Kuoppalab620e872017-09-22 15:43:03 +0300299 if (unlikely(execlists->no_priolist))
Chris Wilson08dd3e12017-09-16 21:44:12 +0100300 prio = I915_PRIORITY_NORMAL;
301
302find_priolist:
303 /* most positive priority is scheduled first, equal priorities fifo */
304 rb = NULL;
Mika Kuoppalab620e872017-09-22 15:43:03 +0300305 parent = &execlists->queue.rb_node;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100306 while (*parent) {
307 rb = *parent;
308 p = rb_entry(rb, typeof(*p), node);
309 if (prio > p->priority) {
310 parent = &rb->rb_left;
311 } else if (prio < p->priority) {
312 parent = &rb->rb_right;
313 first = false;
314 } else {
Chris Wilson27606fd2017-09-16 21:44:13 +0100315 return p;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100316 }
317 }
318
319 if (prio == I915_PRIORITY_NORMAL) {
Mika Kuoppalab620e872017-09-22 15:43:03 +0300320 p = &execlists->default_priolist;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100321 } else {
322 p = kmem_cache_alloc(engine->i915->priorities, GFP_ATOMIC);
323 /* Convert an allocation failure to a priority bump */
324 if (unlikely(!p)) {
325 prio = I915_PRIORITY_NORMAL; /* recurses just once */
326
327 /* To maintain ordering with all rendering, after an
328 * allocation failure we have to disable all scheduling.
329 * Requests will then be executed in fifo, and schedule
330 * will ensure that dependencies are emitted in fifo.
331 * There will be still some reordering with existing
332 * requests, so if userspace lied about their
333 * dependencies that reordering may be visible.
334 */
Mika Kuoppalab620e872017-09-22 15:43:03 +0300335 execlists->no_priolist = true;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100336 goto find_priolist;
337 }
338 }
339
340 p->priority = prio;
Chris Wilson27606fd2017-09-16 21:44:13 +0100341 INIT_LIST_HEAD(&p->requests);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100342 rb_link_node(&p->node, rb, parent);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300343 rb_insert_color(&p->node, &execlists->queue);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100344
Chris Wilson08dd3e12017-09-16 21:44:12 +0100345 if (first)
Mika Kuoppalab620e872017-09-22 15:43:03 +0300346 execlists->first = &p->node;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100347
Chris Wilson27606fd2017-09-16 21:44:13 +0100348 return ptr_pack_bits(p, first, 1);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100349}
350
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100351static inline void
352execlists_context_status_change(struct drm_i915_gem_request *rq,
353 unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100354{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100355 /*
356 * Only used when GVT-g is enabled now. When GVT-g is disabled,
357 * The compiler should eliminate this function as dead-code.
358 */
359 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
360 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100361
Changbin Du3fc03062017-03-13 10:47:11 +0800362 atomic_notifier_call_chain(&rq->engine->context_status_notifier,
363 status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100364}
365
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000366static void
367execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
368{
369 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
370 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
371 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
372 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
373}
374
Chris Wilson70c2a242016-09-09 14:11:46 +0100375static u64 execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100376{
Chris Wilson70c2a242016-09-09 14:11:46 +0100377 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Zhi Wang04da8112017-02-06 18:37:16 +0800378 struct i915_hw_ppgtt *ppgtt =
379 rq->ctx->ppgtt ?: rq->i915->mm.aliasing_ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100380 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100381
Chris Wilsone6ba9992017-04-25 14:00:49 +0100382 reg_state[CTX_RING_TAIL+1] = intel_ring_set_tail(rq->ring, rq->tail);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100383
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000384 /* True 32b PPGTT with dynamic page allocation: update PDP
385 * registers and point the unallocated PDPs to scratch page.
386 * PML4 is allocated during ppgtt init, so this is not needed
387 * in 48-bit mode.
388 */
Chris Wilson949e8ab2017-02-09 14:40:36 +0000389 if (ppgtt && !i915_vm_is_48bit(&ppgtt->base))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000390 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100391
392 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100393}
394
Chris Wilson70c2a242016-09-09 14:11:46 +0100395static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100396{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300397 struct execlist_port *port = engine->execlists.port;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100398 u32 __iomem *elsp =
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100399 engine->i915->regs + i915_mmio_reg_offset(RING_ELSP(engine));
400 unsigned int n;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100401
Mika Kuoppalab620e872017-09-22 15:43:03 +0300402 for (n = ARRAY_SIZE(engine->execlists.port); n--; ) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100403 struct drm_i915_gem_request *rq;
404 unsigned int count;
405 u64 desc;
Chris Wilson70c2a242016-09-09 14:11:46 +0100406
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100407 rq = port_unpack(&port[n], &count);
408 if (rq) {
409 GEM_BUG_ON(count > !n);
410 if (!count++)
411 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_IN);
412 port_set(&port[n], port_pack(rq, count));
413 desc = execlists_update_context(rq);
414 GEM_DEBUG_EXEC(port[n].context_id = upper_32_bits(desc));
415 } else {
416 GEM_BUG_ON(!n);
417 desc = 0;
418 }
419
420 writel(upper_32_bits(desc), elsp);
421 writel(lower_32_bits(desc), elsp);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100422 }
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100423}
424
Chris Wilson70c2a242016-09-09 14:11:46 +0100425static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100426{
Chris Wilson70c2a242016-09-09 14:11:46 +0100427 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson60958682016-12-31 11:20:11 +0000428 i915_gem_context_force_single_submission(ctx));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100429}
430
Chris Wilson70c2a242016-09-09 14:11:46 +0100431static bool can_merge_ctx(const struct i915_gem_context *prev,
432 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100433{
Chris Wilson70c2a242016-09-09 14:11:46 +0100434 if (prev != next)
435 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100436
Chris Wilson70c2a242016-09-09 14:11:46 +0100437 if (ctx_single_port_submission(prev))
438 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100439
Chris Wilson70c2a242016-09-09 14:11:46 +0100440 return true;
441}
Peter Antoine779949f2015-05-11 16:03:27 +0100442
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100443static void port_assign(struct execlist_port *port,
444 struct drm_i915_gem_request *rq)
445{
446 GEM_BUG_ON(rq == port_request(port));
447
448 if (port_isset(port))
449 i915_gem_request_put(port_request(port));
450
451 port_set(port, port_pack(i915_gem_request_get(rq), port_count(port)));
452}
453
Chris Wilson70c2a242016-09-09 14:11:46 +0100454static void execlists_dequeue(struct intel_engine_cs *engine)
455{
Chris Wilson20311bd2016-11-14 20:41:03 +0000456 struct drm_i915_gem_request *last;
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300457 struct intel_engine_execlists * const execlists = &engine->execlists;
458 struct execlist_port *port = execlists->port;
Chris Wilson20311bd2016-11-14 20:41:03 +0000459 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100460 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100461
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100462 last = port_request(port);
Chris Wilson70c2a242016-09-09 14:11:46 +0100463 if (last)
464 /* WaIdleLiteRestore:bdw,skl
465 * Apply the wa NOOPs to prevent ring:HEAD == req:TAIL
Chris Wilson9b81d552016-10-28 13:58:50 +0100466 * as we resubmit the request. See gen8_emit_breadcrumb()
Chris Wilson70c2a242016-09-09 14:11:46 +0100467 * for where we prepare the padding after the end of the
468 * request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100469 */
Chris Wilson70c2a242016-09-09 14:11:46 +0100470 last->tail = last->wa_tail;
471
Chris Wilson70c2a242016-09-09 14:11:46 +0100472 /* Hardware submission is through 2 ports. Conceptually each port
473 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
474 * static for a context, and unique to each, so we only execute
475 * requests belonging to a single context from each ring. RING_HEAD
476 * is maintained by the CS in the context image, it marks the place
477 * where it got up to last time, and through RING_TAIL we tell the CS
478 * where we want to execute up to this time.
479 *
480 * In this list the requests are in order of execution. Consecutive
481 * requests from the same context are adjacent in the ringbuffer. We
482 * can combine these requests into a single RING_TAIL update:
483 *
484 * RING_HEAD...req1...req2
485 * ^- RING_TAIL
486 * since to execute req2 the CS must first execute req1.
487 *
488 * Our goal then is to point each port to the end of a consecutive
489 * sequence of requests as being the most optimal (fewest wake ups
490 * and context switches) submission.
491 */
492
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000493 spin_lock_irq(&engine->timeline->lock);
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300494 rb = execlists->first;
495 GEM_BUG_ON(rb_first(&execlists->queue) != rb);
Chris Wilson20311bd2016-11-14 20:41:03 +0000496 while (rb) {
Chris Wilson6c067572017-05-17 13:10:03 +0100497 struct i915_priolist *p = rb_entry(rb, typeof(*p), node);
498 struct drm_i915_gem_request *rq, *rn;
Chris Wilson20311bd2016-11-14 20:41:03 +0000499
Chris Wilson6c067572017-05-17 13:10:03 +0100500 list_for_each_entry_safe(rq, rn, &p->requests, priotree.link) {
501 /*
502 * Can we combine this request with the current port?
503 * It has to be the same context/ringbuffer and not
504 * have any exceptions (e.g. GVT saying never to
505 * combine contexts).
506 *
507 * If we can combine the requests, we can execute both
508 * by updating the RING_TAIL to point to the end of the
509 * second request, and so we never need to tell the
510 * hardware about the first.
Chris Wilson70c2a242016-09-09 14:11:46 +0100511 */
Chris Wilson6c067572017-05-17 13:10:03 +0100512 if (last && !can_merge_ctx(rq->ctx, last->ctx)) {
513 /*
514 * If we are on the second port and cannot
515 * combine this request with the last, then we
516 * are done.
517 */
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300518 if (port != execlists->port) {
Chris Wilson6c067572017-05-17 13:10:03 +0100519 __list_del_many(&p->requests,
520 &rq->priotree.link);
521 goto done;
522 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100523
Chris Wilson6c067572017-05-17 13:10:03 +0100524 /*
525 * If GVT overrides us we only ever submit
526 * port[0], leaving port[1] empty. Note that we
527 * also have to be careful that we don't queue
528 * the same context (even though a different
529 * request) to the second port.
530 */
531 if (ctx_single_port_submission(last->ctx) ||
532 ctx_single_port_submission(rq->ctx)) {
533 __list_del_many(&p->requests,
534 &rq->priotree.link);
535 goto done;
536 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100537
Chris Wilson6c067572017-05-17 13:10:03 +0100538 GEM_BUG_ON(last->ctx == rq->ctx);
Chris Wilson70c2a242016-09-09 14:11:46 +0100539
Chris Wilson6c067572017-05-17 13:10:03 +0100540 if (submit)
541 port_assign(port, last);
542 port++;
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300543
544 GEM_BUG_ON(port_isset(port));
Chris Wilson6c067572017-05-17 13:10:03 +0100545 }
546
547 INIT_LIST_HEAD(&rq->priotree.link);
548 rq->priotree.priority = INT_MAX;
549
550 __i915_gem_request_submit(rq);
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300551 trace_i915_gem_request_in(rq, port_index(port, execlists));
Chris Wilson6c067572017-05-17 13:10:03 +0100552 last = rq;
553 submit = true;
Chris Wilson70c2a242016-09-09 14:11:46 +0100554 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000555
Chris Wilson20311bd2016-11-14 20:41:03 +0000556 rb = rb_next(rb);
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300557 rb_erase(&p->node, &execlists->queue);
Chris Wilson6c067572017-05-17 13:10:03 +0100558 INIT_LIST_HEAD(&p->requests);
559 if (p->priority != I915_PRIORITY_NORMAL)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +0100560 kmem_cache_free(engine->i915->priorities, p);
Michel Thierry53292cd2015-04-15 18:11:33 +0100561 }
Chris Wilson6c067572017-05-17 13:10:03 +0100562done:
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300563 execlists->first = rb;
Chris Wilson6c067572017-05-17 13:10:03 +0100564 if (submit)
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100565 port_assign(port, last);
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000566 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson70c2a242016-09-09 14:11:46 +0100567
568 if (submit)
569 execlists_submit_ports(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100570}
571
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300572static void execlist_cancel_port_requests(struct intel_engine_execlists *execlists)
573{
574 unsigned int i;
575
576 for (i = 0; i < ARRAY_SIZE(execlists->port); i++)
577 i915_gem_request_put(port_request(&execlists->port[i]));
578
579 memset(execlists->port, 0, sizeof(execlists->port));
580}
581
Chris Wilson27a5f612017-09-15 18:31:00 +0100582static void execlists_cancel_requests(struct intel_engine_cs *engine)
583{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300584 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson27a5f612017-09-15 18:31:00 +0100585 struct drm_i915_gem_request *rq, *rn;
586 struct rb_node *rb;
587 unsigned long flags;
Chris Wilson27a5f612017-09-15 18:31:00 +0100588
589 spin_lock_irqsave(&engine->timeline->lock, flags);
590
591 /* Cancel the requests on the HW and clear the ELSP tracker. */
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300592 execlist_cancel_port_requests(execlists);
Chris Wilson27a5f612017-09-15 18:31:00 +0100593
594 /* Mark all executing requests as skipped. */
595 list_for_each_entry(rq, &engine->timeline->requests, link) {
596 GEM_BUG_ON(!rq->global_seqno);
597 if (!i915_gem_request_completed(rq))
598 dma_fence_set_error(&rq->fence, -EIO);
599 }
600
601 /* Flush the queued requests to the timeline list (for retiring). */
Mika Kuoppalab620e872017-09-22 15:43:03 +0300602 rb = execlists->first;
Chris Wilson27a5f612017-09-15 18:31:00 +0100603 while (rb) {
604 struct i915_priolist *p = rb_entry(rb, typeof(*p), node);
605
606 list_for_each_entry_safe(rq, rn, &p->requests, priotree.link) {
607 INIT_LIST_HEAD(&rq->priotree.link);
608 rq->priotree.priority = INT_MAX;
609
610 dma_fence_set_error(&rq->fence, -EIO);
611 __i915_gem_request_submit(rq);
612 }
613
614 rb = rb_next(rb);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300615 rb_erase(&p->node, &execlists->queue);
Chris Wilson27a5f612017-09-15 18:31:00 +0100616 INIT_LIST_HEAD(&p->requests);
617 if (p->priority != I915_PRIORITY_NORMAL)
618 kmem_cache_free(engine->i915->priorities, p);
619 }
620
621 /* Remaining _unready_ requests will be nop'ed when submitted */
622
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300623
Mika Kuoppalab620e872017-09-22 15:43:03 +0300624 execlists->queue = RB_ROOT;
625 execlists->first = NULL;
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300626 GEM_BUG_ON(port_isset(&execlists->port[0]));
Chris Wilson27a5f612017-09-15 18:31:00 +0100627
628 /*
629 * The port is checked prior to scheduling a tasklet, but
630 * just in case we have suspended the tasklet to do the
631 * wedging make sure that when it wakes, it decides there
632 * is no work to do by clearing the irq_posted bit.
633 */
634 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
635
636 spin_unlock_irqrestore(&engine->timeline->lock, flags);
637}
638
Chris Wilson816ee792017-01-24 11:00:03 +0000639static bool execlists_elsp_ready(const struct intel_engine_cs *engine)
Ben Widawsky91a41032016-01-05 10:30:07 -0800640{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300641 const struct execlist_port *port = engine->execlists.port;
Ben Widawsky91a41032016-01-05 10:30:07 -0800642
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100643 return port_count(&port[0]) + port_count(&port[1]) < 2;
Ben Widawsky91a41032016-01-05 10:30:07 -0800644}
645
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200646/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100647 * Check the unread Context Status Buffers and manage the submission of new
648 * contexts to the ELSP accordingly.
649 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100650static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100651{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300652 struct intel_engine_cs * const engine = (struct intel_engine_cs *)data;
653 struct intel_engine_execlists * const execlists = &engine->execlists;
654 struct execlist_port *port = execlists->port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100655 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100656
Chris Wilson48921262017-04-11 18:58:50 +0100657 /* We can skip acquiring intel_runtime_pm_get() here as it was taken
658 * on our behalf by the request (see i915_gem_mark_busy()) and it will
659 * not be relinquished until the device is idle (see
660 * i915_gem_idle_work_handler()). As a precaution, we make sure
661 * that all ELSP are drained i.e. we have processed the CSB,
662 * before allowing ourselves to idle and calling intel_runtime_pm_put().
663 */
664 GEM_BUG_ON(!dev_priv->gt.awake);
665
Mika Kuoppalab620e872017-09-22 15:43:03 +0300666 intel_uncore_forcewake_get(dev_priv, execlists->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000667
Chris Wilson899f6202017-03-21 11:33:20 +0000668 /* Prefer doing test_and_clear_bit() as a two stage operation to avoid
669 * imposing the cost of a locked atomic transaction when submitting a
670 * new request (outside of the context-switch interrupt).
671 */
672 while (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted)) {
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100673 /* The HWSP contains a (cacheable) mirror of the CSB */
674 const u32 *buf =
675 &engine->status_page.page_addr[I915_HWS_CSB_BUF0_INDEX];
Chris Wilson4af0d722017-03-25 20:10:53 +0000676 unsigned int head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100677
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100678 /* However GVT emulation depends upon intercepting CSB mmio */
Mika Kuoppalab620e872017-09-22 15:43:03 +0300679 if (unlikely(execlists->csb_use_mmio)) {
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100680 buf = (u32 * __force)
681 (dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0)));
Mika Kuoppalab620e872017-09-22 15:43:03 +0300682 execlists->csb_head = -1; /* force mmio read of CSB ptrs */
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100683 }
684
Chris Wilson2e70b8c2017-03-23 13:48:03 +0000685 /* The write will be ordered by the uncached read (itself
686 * a memory barrier), so we do not need another in the form
687 * of a locked instruction. The race between the interrupt
688 * handler and the split test/clear is harmless as we order
689 * our clear before the CSB read. If the interrupt arrived
690 * first between the test and the clear, we read the updated
691 * CSB and clear the bit. If the interrupt arrives as we read
692 * the CSB or later (i.e. after we had cleared the bit) the bit
693 * is set and we do a new loop.
694 */
695 __clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300696 if (unlikely(execlists->csb_head == -1)) { /* following a reset */
Chris Wilson767a9832017-09-13 09:56:05 +0100697 head = readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)));
698 tail = GEN8_CSB_WRITE_PTR(head);
699 head = GEN8_CSB_READ_PTR(head);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300700 execlists->csb_head = head;
Chris Wilson767a9832017-09-13 09:56:05 +0100701 } else {
702 const int write_idx =
703 intel_hws_csb_write_index(dev_priv) -
704 I915_HWS_CSB_BUF0_INDEX;
705
Mika Kuoppalab620e872017-09-22 15:43:03 +0300706 head = execlists->csb_head;
Chris Wilson767a9832017-09-13 09:56:05 +0100707 tail = READ_ONCE(buf[write_idx]);
708 }
Mika Kuoppalab620e872017-09-22 15:43:03 +0300709
Chris Wilson4af0d722017-03-25 20:10:53 +0000710 while (head != tail) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100711 struct drm_i915_gem_request *rq;
Chris Wilson4af0d722017-03-25 20:10:53 +0000712 unsigned int status;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100713 unsigned int count;
Chris Wilsona37951a2017-01-24 11:00:06 +0000714
Chris Wilson4af0d722017-03-25 20:10:53 +0000715 if (++head == GEN8_CSB_ENTRIES)
716 head = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100717
Chris Wilson2ffe80a2017-02-06 17:05:02 +0000718 /* We are flying near dragons again.
719 *
720 * We hold a reference to the request in execlist_port[]
721 * but no more than that. We are operating in softirq
722 * context and so cannot hold any mutex or sleep. That
723 * prevents us stopping the requests we are processing
724 * in port[] from being retired simultaneously (the
725 * breadcrumb will be complete before we see the
726 * context-switch). As we only hold the reference to the
727 * request, any pointer chasing underneath the request
728 * is subject to a potential use-after-free. Thus we
729 * store all of the bookkeeping within port[] as
730 * required, and avoid using unguarded pointers beneath
731 * request itself. The same applies to the atomic
732 * status notifier.
733 */
734
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100735 status = READ_ONCE(buf[2 * head]); /* maybe mmio! */
Chris Wilson70c2a242016-09-09 14:11:46 +0100736 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
737 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100738
Chris Wilson86aa7e72017-01-23 11:31:32 +0000739 /* Check the context/desc id for this event matches */
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100740 GEM_DEBUG_BUG_ON(buf[2 * head + 1] != port->context_id);
Chris Wilson86aa7e72017-01-23 11:31:32 +0000741
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100742 rq = port_unpack(port, &count);
743 GEM_BUG_ON(count == 0);
744 if (--count == 0) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100745 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100746 GEM_BUG_ON(!i915_gem_request_completed(rq));
747 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_OUT);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100748
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100749 trace_i915_gem_request_out(rq);
750 i915_gem_request_put(rq);
751
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300752 execlists_port_complete(execlists, port);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100753 } else {
754 port_set(port, port_pack(rq, count));
Chris Wilson70c2a242016-09-09 14:11:46 +0100755 }
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000756
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100757 /* After the final element, the hw should be idle */
758 GEM_BUG_ON(port_count(port) == 0 &&
Chris Wilson70c2a242016-09-09 14:11:46 +0100759 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Chris Wilson4af0d722017-03-25 20:10:53 +0000760 }
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000761
Mika Kuoppalab620e872017-09-22 15:43:03 +0300762 if (head != execlists->csb_head) {
763 execlists->csb_head = head;
Chris Wilson767a9832017-09-13 09:56:05 +0100764 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK, head << 8),
765 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)));
766 }
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000767 }
768
Chris Wilson70c2a242016-09-09 14:11:46 +0100769 if (execlists_elsp_ready(engine))
770 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000771
Mika Kuoppalab620e872017-09-22 15:43:03 +0300772 intel_uncore_forcewake_put(dev_priv, execlists->fw_domains);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100773}
774
Chris Wilson27606fd2017-09-16 21:44:13 +0100775static void insert_request(struct intel_engine_cs *engine,
776 struct i915_priotree *pt,
777 int prio)
778{
779 struct i915_priolist *p = lookup_priolist(engine, pt, prio);
780
781 list_add_tail(&pt->link, &ptr_mask_bits(p, 1)->requests);
782 if (ptr_unmask_bits(p, 1) && execlists_elsp_ready(engine))
Mika Kuoppalab620e872017-09-22 15:43:03 +0300783 tasklet_hi_schedule(&engine->execlists.irq_tasklet);
Chris Wilson27606fd2017-09-16 21:44:13 +0100784}
785
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100786static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100787{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000788 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +0100789 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +0100790
Chris Wilson663f71e2016-11-14 20:41:00 +0000791 /* Will be called from irq-context when using foreign fences. */
792 spin_lock_irqsave(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100793
Chris Wilson27606fd2017-09-16 21:44:13 +0100794 insert_request(engine, &request->priotree, request->priotree.priority);
Michel Thierryacdd8842014-07-24 17:04:38 +0100795
Mika Kuoppalab620e872017-09-22 15:43:03 +0300796 GEM_BUG_ON(!engine->execlists.first);
Chris Wilson6c067572017-05-17 13:10:03 +0100797 GEM_BUG_ON(list_empty(&request->priotree.link));
798
Chris Wilson663f71e2016-11-14 20:41:00 +0000799 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100800}
801
Chris Wilson20311bd2016-11-14 20:41:03 +0000802static struct intel_engine_cs *
803pt_lock_engine(struct i915_priotree *pt, struct intel_engine_cs *locked)
804{
Chris Wilsona79a5242017-03-27 21:21:43 +0100805 struct intel_engine_cs *engine =
806 container_of(pt, struct drm_i915_gem_request, priotree)->engine;
Chris Wilson20311bd2016-11-14 20:41:03 +0000807
Chris Wilsona79a5242017-03-27 21:21:43 +0100808 GEM_BUG_ON(!locked);
809
Chris Wilson20311bd2016-11-14 20:41:03 +0000810 if (engine != locked) {
Chris Wilsona79a5242017-03-27 21:21:43 +0100811 spin_unlock(&locked->timeline->lock);
812 spin_lock(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +0000813 }
814
815 return engine;
816}
817
818static void execlists_schedule(struct drm_i915_gem_request *request, int prio)
819{
Chris Wilsona79a5242017-03-27 21:21:43 +0100820 struct intel_engine_cs *engine;
Chris Wilson20311bd2016-11-14 20:41:03 +0000821 struct i915_dependency *dep, *p;
822 struct i915_dependency stack;
823 LIST_HEAD(dfs);
824
825 if (prio <= READ_ONCE(request->priotree.priority))
826 return;
827
Chris Wilson70cd1472016-11-28 14:36:49 +0000828 /* Need BKL in order to use the temporary link inside i915_dependency */
829 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson20311bd2016-11-14 20:41:03 +0000830
831 stack.signaler = &request->priotree;
832 list_add(&stack.dfs_link, &dfs);
833
834 /* Recursively bump all dependent priorities to match the new request.
835 *
836 * A naive approach would be to use recursion:
837 * static void update_priorities(struct i915_priotree *pt, prio) {
838 * list_for_each_entry(dep, &pt->signalers_list, signal_link)
839 * update_priorities(dep->signal, prio)
840 * insert_request(pt);
841 * }
842 * but that may have unlimited recursion depth and so runs a very
843 * real risk of overunning the kernel stack. Instead, we build
844 * a flat list of all dependencies starting with the current request.
845 * As we walk the list of dependencies, we add all of its dependencies
846 * to the end of the list (this may include an already visited
847 * request) and continue to walk onwards onto the new dependencies. The
848 * end result is a topological list of requests in reverse order, the
849 * last element in the list is the request we must execute first.
850 */
851 list_for_each_entry_safe(dep, p, &dfs, dfs_link) {
852 struct i915_priotree *pt = dep->signaler;
853
Chris Wilsona79a5242017-03-27 21:21:43 +0100854 /* Within an engine, there can be no cycle, but we may
855 * refer to the same dependency chain multiple times
856 * (redundant dependencies are not eliminated) and across
857 * engines.
858 */
859 list_for_each_entry(p, &pt->signalers_list, signal_link) {
860 GEM_BUG_ON(p->signaler->priority < pt->priority);
Chris Wilson20311bd2016-11-14 20:41:03 +0000861 if (prio > READ_ONCE(p->signaler->priority))
862 list_move_tail(&p->dfs_link, &dfs);
Chris Wilsona79a5242017-03-27 21:21:43 +0100863 }
Chris Wilson20311bd2016-11-14 20:41:03 +0000864
Chris Wilson0798cff2016-12-05 14:29:41 +0000865 list_safe_reset_next(dep, p, dfs_link);
Chris Wilson20311bd2016-11-14 20:41:03 +0000866 }
867
Chris Wilson349bdb62017-05-17 13:10:05 +0100868 /* If we didn't need to bump any existing priorities, and we haven't
869 * yet submitted this request (i.e. there is no potential race with
870 * execlists_submit_request()), we can set our own priority and skip
871 * acquiring the engine locks.
872 */
873 if (request->priotree.priority == INT_MIN) {
874 GEM_BUG_ON(!list_empty(&request->priotree.link));
875 request->priotree.priority = prio;
876 if (stack.dfs_link.next == stack.dfs_link.prev)
877 return;
878 __list_del_entry(&stack.dfs_link);
879 }
880
Chris Wilsona79a5242017-03-27 21:21:43 +0100881 engine = request->engine;
882 spin_lock_irq(&engine->timeline->lock);
883
Chris Wilson20311bd2016-11-14 20:41:03 +0000884 /* Fifo and depth-first replacement ensure our deps execute before us */
885 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
886 struct i915_priotree *pt = dep->signaler;
887
888 INIT_LIST_HEAD(&dep->dfs_link);
889
890 engine = pt_lock_engine(pt, engine);
891
892 if (prio <= pt->priority)
893 continue;
894
Chris Wilson20311bd2016-11-14 20:41:03 +0000895 pt->priority = prio;
Chris Wilson6c067572017-05-17 13:10:03 +0100896 if (!list_empty(&pt->link)) {
897 __list_del_entry(&pt->link);
898 insert_request(engine, pt, prio);
Chris Wilsona79a5242017-03-27 21:21:43 +0100899 }
Chris Wilson20311bd2016-11-14 20:41:03 +0000900 }
901
Chris Wilsona79a5242017-03-27 21:21:43 +0100902 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +0000903
904 /* XXX Do we need to preempt to make room for us and our deps? */
905}
906
Chris Wilson266a2402017-05-04 10:33:08 +0100907static struct intel_ring *
908execlists_context_pin(struct intel_engine_cs *engine,
909 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000910{
Chris Wilson9021ad02016-05-24 14:53:37 +0100911 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson2947e402016-12-18 15:37:23 +0000912 unsigned int flags;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100913 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000914 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000915
Chris Wilson91c8a322016-07-05 10:40:23 +0100916 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000917
Chris Wilson266a2402017-05-04 10:33:08 +0100918 if (likely(ce->pin_count++))
919 goto out;
Chris Wilsona533b4b2017-03-16 17:16:28 +0000920 GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100921
Chris Wilsone8a9c582016-12-18 15:37:20 +0000922 if (!ce->state) {
923 ret = execlists_context_deferred_alloc(ctx, engine);
924 if (ret)
925 goto err;
926 }
Chris Wilson56f6e0a2017-01-05 15:30:20 +0000927 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000928
Chris Wilson72b72ae2017-02-10 10:14:22 +0000929 flags = PIN_GLOBAL | PIN_HIGH;
Daniele Ceraolo Spuriofeef2a72016-12-23 15:56:22 -0800930 if (ctx->ggtt_offset_bias)
931 flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias;
Chris Wilson2947e402016-12-18 15:37:23 +0000932
933 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN, flags);
Nick Hoathe84fe802015-09-11 12:53:46 +0100934 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100935 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000936
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100937 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100938 if (IS_ERR(vaddr)) {
939 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100940 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000941 }
942
Chris Wilsond822bb12017-04-03 12:34:25 +0100943 ret = intel_ring_pin(ce->ring, ctx->i915, ctx->ggtt_offset_bias);
Nick Hoathe84fe802015-09-11 12:53:46 +0100944 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100945 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100946
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000947 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100948
Chris Wilsona3aabe82016-10-04 21:11:26 +0100949 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
950 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100951 i915_ggtt_offset(ce->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100952
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100953 ce->state->obj->mm.dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200954
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100955 i915_gem_context_get(ctx);
Chris Wilson266a2402017-05-04 10:33:08 +0100956out:
957 return ce->ring;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000958
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100959unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100960 i915_gem_object_unpin_map(ce->state->obj);
961unpin_vma:
962 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100963err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100964 ce->pin_count = 0;
Chris Wilson266a2402017-05-04 10:33:08 +0100965 return ERR_PTR(ret);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000966}
967
Chris Wilsone8a9c582016-12-18 15:37:20 +0000968static void execlists_context_unpin(struct intel_engine_cs *engine,
969 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000970{
Chris Wilson9021ad02016-05-24 14:53:37 +0100971 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100972
Chris Wilson91c8a322016-07-05 10:40:23 +0100973 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100974 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000975
Chris Wilson9021ad02016-05-24 14:53:37 +0100976 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100977 return;
978
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100979 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100980
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100981 i915_gem_object_unpin_map(ce->state->obj);
982 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100983
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100984 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000985}
986
Chris Wilsonf73e7392016-12-18 15:37:24 +0000987static int execlists_request_alloc(struct drm_i915_gem_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +0000988{
989 struct intel_engine_cs *engine = request->engine;
990 struct intel_context *ce = &request->ctx->engine[engine->id];
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000991 u32 *cs;
Chris Wilsonef11c012016-12-18 15:37:19 +0000992 int ret;
993
Chris Wilsone8a9c582016-12-18 15:37:20 +0000994 GEM_BUG_ON(!ce->pin_count);
995
Chris Wilsonef11c012016-12-18 15:37:19 +0000996 /* Flush enough space to reduce the likelihood of waiting after
997 * we start building the request - in which case we will just
998 * have to repeat work.
999 */
1000 request->reserved_space += EXECLISTS_REQUEST_SIZE;
1001
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001002 cs = intel_ring_begin(request, 0);
Michał Winiarski85e2fe62017-09-14 10:32:13 +02001003 if (IS_ERR(cs))
1004 return PTR_ERR(cs);
Chris Wilsonef11c012016-12-18 15:37:19 +00001005
1006 if (!ce->initialised) {
1007 ret = engine->init_context(request);
1008 if (ret)
Michał Winiarski85e2fe62017-09-14 10:32:13 +02001009 return ret;
Chris Wilsonef11c012016-12-18 15:37:19 +00001010
1011 ce->initialised = true;
1012 }
1013
1014 /* Note that after this point, we have committed to using
1015 * this request as it is being used to both track the
1016 * state of engine initialisation and liveness of the
1017 * golden renderstate above. Think twice before you try
1018 * to cancel/unwind this request now.
1019 */
1020
1021 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
1022 return 0;
Chris Wilsonef11c012016-12-18 15:37:19 +00001023}
1024
Arun Siluvery9e000842015-07-03 14:27:31 +01001025/*
1026 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1027 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1028 * but there is a slight complication as this is applied in WA batch where the
1029 * values are only initialized once so we cannot take register value at the
1030 * beginning and reuse it further; hence we save its value to memory, upload a
1031 * constant value with bit21 set and then we restore it back with the saved value.
1032 * To simplify the WA, a constant value is formed by using the default value
1033 * of this register. This shouldn't be a problem because we are only modifying
1034 * it for a short period and this batch in non-premptible. We can ofcourse
1035 * use additional instructions that read the actual value of the register
1036 * at that time and set our bit of interest but it makes the WA complicated.
1037 *
1038 * This WA is also required for Gen9 so extracting as a function avoids
1039 * code duplication.
1040 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001041static u32 *
1042gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery9e000842015-07-03 14:27:31 +01001043{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001044 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1045 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1046 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
1047 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001048
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001049 *batch++ = MI_LOAD_REGISTER_IMM(1);
1050 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1051 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
Arun Siluvery9e000842015-07-03 14:27:31 +01001052
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001053 batch = gen8_emit_pipe_control(batch,
1054 PIPE_CONTROL_CS_STALL |
1055 PIPE_CONTROL_DC_FLUSH_ENABLE,
1056 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001057
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001058 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1059 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1060 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
1061 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001062
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001063 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001064}
1065
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001066/*
1067 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1068 * initialized at the beginning and shared across all contexts but this field
1069 * helps us to have multiple batches at different offsets and select them based
1070 * on a criteria. At the moment this batch always start at the beginning of the page
1071 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001072 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001073 * The number of WA applied are not known at the beginning; we use this field
1074 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001075 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001076 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1077 * so it adds NOOPs as padding to make it cacheline aligned.
1078 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1079 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001080 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001081static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001082{
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001083 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001084 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001085
Arun Siluveryc82435b2015-06-19 18:37:13 +01001086 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001087 if (IS_BROADWELL(engine->i915))
1088 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluveryc82435b2015-06-19 18:37:13 +01001089
Arun Siluvery0160f052015-06-23 15:46:57 +01001090 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1091 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001092 batch = gen8_emit_pipe_control(batch,
1093 PIPE_CONTROL_FLUSH_L3 |
1094 PIPE_CONTROL_GLOBAL_GTT_IVB |
1095 PIPE_CONTROL_CS_STALL |
1096 PIPE_CONTROL_QW_WRITE,
1097 i915_ggtt_offset(engine->scratch) +
1098 2 * CACHELINE_BYTES);
Arun Siluvery0160f052015-06-23 15:46:57 +01001099
Arun Siluvery17ee9502015-06-19 19:07:01 +01001100 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001101 while ((unsigned long)batch % CACHELINE_BYTES)
1102 *batch++ = MI_NOOP;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001103
1104 /*
1105 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1106 * execution depends on the length specified in terms of cache lines
1107 * in the register CTX_RCS_INDIRECT_CTX
1108 */
1109
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001110 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001111}
1112
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001113/*
1114 * This batch is started immediately after indirect_ctx batch. Since we ensure
1115 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001116 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001117 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001118 *
1119 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1120 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1121 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001122static u32 *gen8_init_perctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001123{
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001124 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001125 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1126 *batch++ = MI_BATCH_BUFFER_END;
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001127
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001128 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001129}
1130
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001131static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001132{
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001133 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001134 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluverya4106a72015-07-14 15:01:29 +01001135
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001136 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001137 *batch++ = MI_LOAD_REGISTER_IMM(1);
1138 *batch++ = i915_mmio_reg_offset(COMMON_SLICE_CHICKEN2);
1139 *batch++ = _MASKED_BIT_DISABLE(
1140 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE);
1141 *batch++ = MI_NOOP;
Mika Kuoppala873e8172016-07-20 14:26:13 +03001142
Mika Kuoppala066d4622016-06-07 17:19:15 +03001143 /* WaClearSlmSpaceAtContextSwitch:kbl */
1144 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001145 if (IS_KBL_REVID(engine->i915, 0, KBL_REVID_A0)) {
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001146 batch = gen8_emit_pipe_control(batch,
1147 PIPE_CONTROL_FLUSH_L3 |
1148 PIPE_CONTROL_GLOBAL_GTT_IVB |
1149 PIPE_CONTROL_CS_STALL |
1150 PIPE_CONTROL_QW_WRITE,
1151 i915_ggtt_offset(engine->scratch)
1152 + 2 * CACHELINE_BYTES);
Mika Kuoppala066d4622016-06-07 17:19:15 +03001153 }
Tim Gore3485d992016-07-05 10:01:30 +01001154
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001155 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001156 if (HAS_POOLED_EU(engine->i915)) {
1157 /*
1158 * EU pool configuration is setup along with golden context
1159 * during context initialization. This value depends on
1160 * device type (2x6 or 3x6) and needs to be updated based
1161 * on which subslice is disabled especially for 2x6
1162 * devices, however it is safe to load default
1163 * configuration of 3x6 device instead of masking off
1164 * corresponding bits because HW ignores bits of a disabled
1165 * subslice and drops down to appropriate config. Please
1166 * see render_state_setup() in i915_gem_render_state.c for
1167 * possible configurations, to avoid duplication they are
1168 * not shown here again.
1169 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001170 *batch++ = GEN9_MEDIA_POOL_STATE;
1171 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1172 *batch++ = 0x00777000;
1173 *batch++ = 0;
1174 *batch++ = 0;
1175 *batch++ = 0;
Tim Gore3485d992016-07-05 10:01:30 +01001176 }
1177
Arun Siluvery0504cff2015-07-14 15:01:27 +01001178 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001179 while ((unsigned long)batch % CACHELINE_BYTES)
1180 *batch++ = MI_NOOP;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001181
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001182 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001183}
1184
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001185static u32 *gen9_init_perctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001186{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001187 *batch++ = MI_BATCH_BUFFER_END;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001188
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001189 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001190}
1191
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001192#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1193
1194static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001195{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001196 struct drm_i915_gem_object *obj;
1197 struct i915_vma *vma;
1198 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001199
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001200 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001201 if (IS_ERR(obj))
1202 return PTR_ERR(obj);
1203
Chris Wilsona01cb372017-01-16 15:21:30 +00001204 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001205 if (IS_ERR(vma)) {
1206 err = PTR_ERR(vma);
1207 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001208 }
1209
Chris Wilson48bb74e2016-08-15 10:49:04 +01001210 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1211 if (err)
1212 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001213
Chris Wilson48bb74e2016-08-15 10:49:04 +01001214 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001215 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001216
1217err:
1218 i915_gem_object_put(obj);
1219 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001220}
1221
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001222static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001223{
Chris Wilson19880c42016-08-15 10:49:05 +01001224 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001225}
1226
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001227typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1228
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001229static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001230{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001231 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001232 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1233 &wa_ctx->per_ctx };
1234 wa_bb_func_t wa_bb_fn[2];
Arun Siluvery17ee9502015-06-19 19:07:01 +01001235 struct page *page;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001236 void *batch, *batch_ptr;
1237 unsigned int i;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001238 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001239
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001240 if (WARN_ON(engine->id != RCS || !engine->scratch))
1241 return -EINVAL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001242
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001243 switch (INTEL_GEN(engine->i915)) {
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001244 case 10:
1245 return 0;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001246 case 9:
1247 wa_bb_fn[0] = gen9_init_indirectctx_bb;
1248 wa_bb_fn[1] = gen9_init_perctx_bb;
1249 break;
1250 case 8:
1251 wa_bb_fn[0] = gen8_init_indirectctx_bb;
1252 wa_bb_fn[1] = gen8_init_perctx_bb;
1253 break;
1254 default:
1255 MISSING_CASE(INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001256 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001257 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001258
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001259 ret = lrc_setup_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001260 if (ret) {
1261 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1262 return ret;
1263 }
1264
Chris Wilson48bb74e2016-08-15 10:49:04 +01001265 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001266 batch = batch_ptr = kmap_atomic(page);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001267
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001268 /*
1269 * Emit the two workaround batch buffers, recording the offset from the
1270 * start of the workaround batch buffer object for each and their
1271 * respective sizes.
1272 */
1273 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1274 wa_bb[i]->offset = batch_ptr - batch;
1275 if (WARN_ON(!IS_ALIGNED(wa_bb[i]->offset, CACHELINE_BYTES))) {
1276 ret = -EINVAL;
1277 break;
1278 }
1279 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
1280 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001281 }
1282
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001283 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1284
Arun Siluvery17ee9502015-06-19 19:07:01 +01001285 kunmap_atomic(batch);
1286 if (ret)
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001287 lrc_destroy_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001288
1289 return ret;
1290}
1291
Chris Wilson64f09f02017-08-07 13:19:19 +01001292static u8 gtiir[] = {
1293 [RCS] = 0,
1294 [BCS] = 0,
1295 [VCS] = 1,
1296 [VCS2] = 1,
1297 [VECS] = 3,
1298};
1299
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001300static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001301{
Chris Wilsonc0336662016-05-06 15:40:21 +01001302 struct drm_i915_private *dev_priv = engine->i915;
Mika Kuoppalab620e872017-09-22 15:43:03 +03001303 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001304 int ret;
1305
1306 ret = intel_mocs_init_engine(engine);
1307 if (ret)
1308 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001309
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001310 intel_engine_reset_breadcrumbs(engine);
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001311 intel_engine_init_hangcheck(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001312
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001313 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001314 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001315 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001316 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1317 engine->status_page.ggtt_offset);
1318 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001319
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001320 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001321
Chris Wilson64f09f02017-08-07 13:19:19 +01001322 GEM_BUG_ON(engine->id >= ARRAY_SIZE(gtiir));
1323
1324 /*
1325 * Clear any pending interrupt state.
1326 *
1327 * We do it twice out of paranoia that some of the IIR are double
1328 * buffered, and if we only reset it once there may still be
1329 * an interrupt pending.
1330 */
1331 I915_WRITE(GEN8_GT_IIR(gtiir[engine->id]),
1332 GT_CONTEXT_SWITCH_INTERRUPT << engine->irq_shift);
1333 I915_WRITE(GEN8_GT_IIR(gtiir[engine->id]),
1334 GT_CONTEXT_SWITCH_INTERRUPT << engine->irq_shift);
Chris Wilsonf7470262017-01-24 15:20:21 +00001335 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Mika Kuoppalab620e872017-09-22 15:43:03 +03001336 execlists->csb_head = -1;
Chris Wilson6b764a52017-04-25 11:38:35 +01001337
Chris Wilson64f09f02017-08-07 13:19:19 +01001338 /* After a GPU reset, we may have requests to replay */
Mika Kuoppalab620e872017-09-22 15:43:03 +03001339 if (!i915_modparams.enable_guc_submission && execlists->first)
1340 tasklet_schedule(&execlists->irq_tasklet);
Chris Wilson6b764a52017-04-25 11:38:35 +01001341
Chris Wilson821ed7d2016-09-09 14:11:53 +01001342 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001343}
1344
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001345static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001346{
Chris Wilsonc0336662016-05-06 15:40:21 +01001347 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001348 int ret;
1349
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001350 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001351 if (ret)
1352 return ret;
1353
1354 /* We need to disable the AsyncFlip performance optimisations in order
1355 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1356 * programmed to '1' on all products.
1357 *
1358 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1359 */
1360 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1361
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001362 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1363
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001364 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001365}
1366
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001367static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001368{
1369 int ret;
1370
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001371 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001372 if (ret)
1373 return ret;
1374
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001375 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001376}
1377
Chris Wilson821ed7d2016-09-09 14:11:53 +01001378static void reset_common_ring(struct intel_engine_cs *engine,
1379 struct drm_i915_gem_request *request)
1380{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001381 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson221ab97192017-09-16 21:44:14 +01001382 struct drm_i915_gem_request *rq, *rn;
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001383 struct intel_context *ce;
Chris Wilson221ab97192017-09-16 21:44:14 +01001384 unsigned long flags;
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001385
Chris Wilson221ab97192017-09-16 21:44:14 +01001386 spin_lock_irqsave(&engine->timeline->lock, flags);
1387
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001388 /*
1389 * Catch up with any missed context-switch interrupts.
1390 *
1391 * Ideally we would just read the remaining CSB entries now that we
1392 * know the gpu is idle. However, the CSB registers are sometimes^W
1393 * often trashed across a GPU reset! Instead we have to rely on
1394 * guessing the missed context-switch events by looking at what
1395 * requests were completed.
1396 */
Mika Kuoppalacf4591d2017-09-22 15:43:05 +03001397 execlist_cancel_port_requests(execlists);
Chris Wilson221ab97192017-09-16 21:44:14 +01001398
1399 /* Push back any incomplete requests for replay after the reset. */
1400 list_for_each_entry_safe_reverse(rq, rn,
1401 &engine->timeline->requests, link) {
1402 struct i915_priolist *p;
1403
1404 if (i915_gem_request_completed(rq))
1405 break;
1406
1407 __i915_gem_request_unsubmit(rq);
1408
1409 p = lookup_priolist(engine,
1410 &rq->priotree,
1411 rq->priotree.priority);
1412 list_add(&rq->priotree.link,
1413 &ptr_mask_bits(p, 1)->requests);
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001414 }
1415
Chris Wilson221ab97192017-09-16 21:44:14 +01001416 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001417
1418 /* If the request was innocent, we leave the request in the ELSP
1419 * and will try to replay it on restarting. The context image may
1420 * have been corrupted by the reset, in which case we may have
1421 * to service a new GPU hang, but more likely we can continue on
1422 * without impact.
1423 *
1424 * If the request was guilty, we presume the context is corrupt
1425 * and have to at least restore the RING register in the context
1426 * image back to the expected values to skip over the guilty request.
1427 */
Chris Wilson221ab97192017-09-16 21:44:14 +01001428 if (!request || request->fence.error != -EIO)
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001429 return;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001430
Chris Wilsona3aabe82016-10-04 21:11:26 +01001431 /* We want a simple context + ring to execute the breadcrumb update.
1432 * We cannot rely on the context being intact across the GPU hang,
1433 * so clear it and rebuild just what we need for the breadcrumb.
1434 * All pending requests for this context will be zapped, and any
1435 * future request will be after userspace has had the opportunity
1436 * to recreate its own state.
1437 */
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001438 ce = &request->ctx->engine[engine->id];
Chris Wilsona3aabe82016-10-04 21:11:26 +01001439 execlists_init_reg_state(ce->lrc_reg_state,
1440 request->ctx, engine, ce->ring);
1441
Chris Wilson821ed7d2016-09-09 14:11:53 +01001442 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilsona3aabe82016-10-04 21:11:26 +01001443 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1444 i915_ggtt_offset(ce->ring->vma);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001445 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001446
Chris Wilson821ed7d2016-09-09 14:11:53 +01001447 request->ring->head = request->postfix;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001448 intel_ring_update_space(request->ring);
1449
Chris Wilsona3aabe82016-10-04 21:11:26 +01001450 /* Reset WaIdleLiteRestore:bdw,skl as well */
Chris Wilson450362d2017-03-27 14:00:07 +01001451 request->tail =
1452 intel_ring_wrap(request->ring,
1453 request->wa_tail - WA_TAIL_DWORDS*sizeof(u32));
Chris Wilsoned1501d2017-03-27 14:14:12 +01001454 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001455}
1456
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001457static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1458{
1459 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001460 struct intel_engine_cs *engine = req->engine;
Mika Kuoppalae7167762017-02-28 17:28:10 +02001461 const int num_lri_cmds = GEN8_3LVL_PDPES * 2;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001462 u32 *cs;
1463 int i;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001464
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001465 cs = intel_ring_begin(req, num_lri_cmds * 2 + 2);
1466 if (IS_ERR(cs))
1467 return PTR_ERR(cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001468
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001469 *cs++ = MI_LOAD_REGISTER_IMM(num_lri_cmds);
Mika Kuoppalae7167762017-02-28 17:28:10 +02001470 for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001471 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1472
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001473 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
1474 *cs++ = upper_32_bits(pd_daddr);
1475 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
1476 *cs++ = lower_32_bits(pd_daddr);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001477 }
1478
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001479 *cs++ = MI_NOOP;
1480 intel_ring_advance(req, cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001481
1482 return 0;
1483}
1484
John Harrisonbe795fc2015-05-29 17:44:03 +01001485static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001486 u64 offset, u32 len,
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001487 const unsigned int flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001488{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001489 u32 *cs;
Oscar Mateo15648582014-07-24 17:04:32 +01001490 int ret;
1491
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001492 /* Don't rely in hw updating PDPs, specially in lite-restore.
1493 * Ideally, we should set Force PD Restore in ctx descriptor,
1494 * but we can't. Force Restore would be a second option, but
1495 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001496 * not idle). PML4 is allocated during ppgtt init so this is
1497 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001498 if (req->ctx->ppgtt &&
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001499 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings) &&
1500 !i915_vm_is_48bit(&req->ctx->ppgtt->base) &&
1501 !intel_vgpu_active(req->i915)) {
1502 ret = intel_logical_ring_emit_pdps(req);
1503 if (ret)
1504 return ret;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001505
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001506 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001507 }
1508
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001509 cs = intel_ring_begin(req, 4);
1510 if (IS_ERR(cs))
1511 return PTR_ERR(cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001512
1513 /* FIXME(BDW): Address space and security selectors. */
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001514 *cs++ = MI_BATCH_BUFFER_START_GEN8 |
1515 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8)) |
1516 (flags & I915_DISPATCH_RS ? MI_BATCH_RESOURCE_STREAMER : 0);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001517 *cs++ = lower_32_bits(offset);
1518 *cs++ = upper_32_bits(offset);
1519 *cs++ = MI_NOOP;
1520 intel_ring_advance(req, cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001521
1522 return 0;
1523}
1524
Chris Wilson31bb59c2016-07-01 17:23:27 +01001525static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001526{
Chris Wilsonc0336662016-05-06 15:40:21 +01001527 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001528 I915_WRITE_IMR(engine,
1529 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1530 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001531}
1532
Chris Wilson31bb59c2016-07-01 17:23:27 +01001533static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001534{
Chris Wilsonc0336662016-05-06 15:40:21 +01001535 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001536 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001537}
1538
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001539static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001540{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001541 u32 cmd, *cs;
Oscar Mateo47122742014-07-24 17:04:28 +01001542
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001543 cs = intel_ring_begin(request, 4);
1544 if (IS_ERR(cs))
1545 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001546
1547 cmd = MI_FLUSH_DW + 1;
1548
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001549 /* We always require a command barrier so that subsequent
1550 * commands, such as breadcrumb interrupts, are strictly ordered
1551 * wrt the contents of the write cache being flushed to memory
1552 * (and thus being coherent from the CPU).
1553 */
1554 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1555
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001556 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001557 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001558 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001559 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001560 }
1561
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001562 *cs++ = cmd;
1563 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
1564 *cs++ = 0; /* upper addr */
1565 *cs++ = 0; /* value */
1566 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001567
1568 return 0;
1569}
1570
John Harrison7deb4d32015-05-29 17:43:59 +01001571static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001572 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001573{
Chris Wilsonb5321f32016-08-02 22:50:18 +01001574 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001575 u32 scratch_addr =
1576 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001577 bool vf_flush_wa = false, dc_flush_wa = false;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001578 u32 *cs, flags = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001579 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001580
1581 flags |= PIPE_CONTROL_CS_STALL;
1582
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001583 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001584 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1585 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001586 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001587 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001588 }
1589
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001590 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001591 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1592 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1593 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1594 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1595 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1596 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1597 flags |= PIPE_CONTROL_QW_WRITE;
1598 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001599
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001600 /*
1601 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1602 * pipe control.
1603 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001604 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001605 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001606
1607 /* WaForGAMHang:kbl */
1608 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1609 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001610 }
Imre Deak9647ff32015-01-25 13:27:11 -08001611
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001612 len = 6;
1613
1614 if (vf_flush_wa)
1615 len += 6;
1616
1617 if (dc_flush_wa)
1618 len += 12;
1619
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001620 cs = intel_ring_begin(request, len);
1621 if (IS_ERR(cs))
1622 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001623
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001624 if (vf_flush_wa)
1625 cs = gen8_emit_pipe_control(cs, 0, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001626
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001627 if (dc_flush_wa)
1628 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
1629 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001630
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001631 cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001632
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001633 if (dc_flush_wa)
1634 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001635
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001636 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001637
1638 return 0;
1639}
1640
Chris Wilson7c17d372016-01-20 15:43:35 +02001641/*
1642 * Reserve space for 2 NOOPs at the end of each request to be
1643 * used as a workaround for not being allowed to do lite
1644 * restore with HEAD==TAIL (WaIdleLiteRestore).
1645 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001646static void gen8_emit_wa_tail(struct drm_i915_gem_request *request, u32 *cs)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001647{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001648 *cs++ = MI_NOOP;
1649 *cs++ = MI_NOOP;
1650 request->wa_tail = intel_ring_offset(request, cs);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001651}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001652
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001653static void gen8_emit_breadcrumb(struct drm_i915_gem_request *request, u32 *cs)
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001654{
Chris Wilson7c17d372016-01-20 15:43:35 +02001655 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1656 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001657
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001658 *cs++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
1659 *cs++ = intel_hws_seqno_address(request->engine) | MI_FLUSH_DW_USE_GTT;
1660 *cs++ = 0;
1661 *cs++ = request->global_seqno;
1662 *cs++ = MI_USER_INTERRUPT;
1663 *cs++ = MI_NOOP;
1664 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01001665 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001666
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001667 gen8_emit_wa_tail(request, cs);
Chris Wilson7c17d372016-01-20 15:43:35 +02001668}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001669
Chris Wilson98f29e82016-10-28 13:58:51 +01001670static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
1671
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001672static void gen8_emit_breadcrumb_render(struct drm_i915_gem_request *request,
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001673 u32 *cs)
Chris Wilson7c17d372016-01-20 15:43:35 +02001674{
Michał Winiarskice81a652016-04-12 15:51:55 +02001675 /* We're using qword write, seqno should be aligned to 8 bytes. */
1676 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1677
Chris Wilson7c17d372016-01-20 15:43:35 +02001678 /* w/a for post sync ops following a GPGPU operation we
1679 * need a prior CS_STALL, which is emitted by the flush
1680 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001681 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001682 *cs++ = GFX_OP_PIPE_CONTROL(6);
1683 *cs++ = PIPE_CONTROL_GLOBAL_GTT_IVB | PIPE_CONTROL_CS_STALL |
1684 PIPE_CONTROL_QW_WRITE;
1685 *cs++ = intel_hws_seqno_address(request->engine);
1686 *cs++ = 0;
1687 *cs++ = request->global_seqno;
Michał Winiarskice81a652016-04-12 15:51:55 +02001688 /* We're thrashing one dword of HWS. */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001689 *cs++ = 0;
1690 *cs++ = MI_USER_INTERRUPT;
1691 *cs++ = MI_NOOP;
1692 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01001693 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001694
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001695 gen8_emit_wa_tail(request, cs);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001696}
1697
Chris Wilson98f29e82016-10-28 13:58:51 +01001698static const int gen8_emit_breadcrumb_render_sz = 8 + WA_TAIL_DWORDS;
1699
John Harrison87531812015-05-29 17:43:44 +01001700static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001701{
1702 int ret;
1703
Tvrtko Ursulin4ac96592017-02-14 15:00:17 +00001704 ret = intel_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001705 if (ret)
1706 return ret;
1707
Peter Antoine3bbaba02015-07-10 20:13:11 +03001708 ret = intel_rcs_context_init_mocs(req);
1709 /*
1710 * Failing to program the MOCS is non-fatal.The system will not
1711 * run at peak performance. So generate an error and carry on.
1712 */
1713 if (ret)
1714 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1715
Chris Wilson4e50f082016-10-28 13:58:31 +01001716 return i915_gem_render_state_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001717}
1718
Oscar Mateo73e4d072014-07-24 17:04:48 +01001719/**
1720 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001721 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001722 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001723void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001724{
John Harrison6402c332014-10-31 12:00:26 +00001725 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001726
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001727 /*
1728 * Tasklet cannot be active at this point due intel_mark_active/idle
1729 * so this is just for documentation.
1730 */
Mika Kuoppalab620e872017-09-22 15:43:03 +03001731 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->execlists.irq_tasklet.state)))
1732 tasklet_kill(&engine->execlists.irq_tasklet);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001733
Chris Wilsonc0336662016-05-06 15:40:21 +01001734 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001735
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001736 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001737 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001738 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001739
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001740 if (engine->cleanup)
1741 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001742
Chris Wilsone8a9c582016-12-18 15:37:20 +00001743 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001744
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001745 lrc_destroy_wa_ctx(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001746 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05301747 dev_priv->engine[engine->id] = NULL;
1748 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001749}
1750
Chris Wilsonff44ad52017-03-16 17:13:03 +00001751static void execlists_set_default_submission(struct intel_engine_cs *engine)
Chris Wilsonddd66c52016-08-02 22:50:31 +01001752{
Chris Wilsonff44ad52017-03-16 17:13:03 +00001753 engine->submit_request = execlists_submit_request;
Chris Wilson27a5f612017-09-15 18:31:00 +01001754 engine->cancel_requests = execlists_cancel_requests;
Chris Wilsonff44ad52017-03-16 17:13:03 +00001755 engine->schedule = execlists_schedule;
Mika Kuoppalab620e872017-09-22 15:43:03 +03001756 engine->execlists.irq_tasklet.func = intel_lrc_irq_handler;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001757}
1758
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001759static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001760logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001761{
1762 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001763 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001764 engine->reset_hw = reset_common_ring;
Chris Wilsone8a9c582016-12-18 15:37:20 +00001765
1766 engine->context_pin = execlists_context_pin;
1767 engine->context_unpin = execlists_context_unpin;
1768
Chris Wilsonf73e7392016-12-18 15:37:24 +00001769 engine->request_alloc = execlists_request_alloc;
1770
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001771 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01001772 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01001773 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonff44ad52017-03-16 17:13:03 +00001774
1775 engine->set_default_submission = execlists_set_default_submission;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001776
Chris Wilson31bb59c2016-07-01 17:23:27 +01001777 engine->irq_enable = gen8_logical_ring_enable_irq;
1778 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001779 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001780}
1781
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001782static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001783logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001784{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001785 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001786 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1787 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001788}
1789
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001790static void
1791logical_ring_setup(struct intel_engine_cs *engine)
1792{
1793 struct drm_i915_private *dev_priv = engine->i915;
1794 enum forcewake_domains fw_domains;
1795
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001796 intel_engine_setup_common(engine);
1797
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001798 /* Intentionally left blank. */
1799 engine->buffer = NULL;
1800
1801 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1802 RING_ELSP(engine),
1803 FW_REG_WRITE);
1804
1805 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1806 RING_CONTEXT_STATUS_PTR(engine),
1807 FW_REG_READ | FW_REG_WRITE);
1808
1809 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1810 RING_CONTEXT_STATUS_BUF_BASE(engine),
1811 FW_REG_READ);
1812
Mika Kuoppalab620e872017-09-22 15:43:03 +03001813 engine->execlists.fw_domains = fw_domains;
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001814
Mika Kuoppalab620e872017-09-22 15:43:03 +03001815 tasklet_init(&engine->execlists.irq_tasklet,
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001816 intel_lrc_irq_handler, (unsigned long)engine);
1817
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001818 logical_ring_default_vfuncs(engine);
1819 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001820}
1821
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +01001822static int logical_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001823{
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001824 int ret;
1825
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001826 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001827 if (ret)
1828 goto error;
1829
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001830 return 0;
1831
1832error:
1833 intel_logical_ring_cleanup(engine);
1834 return ret;
1835}
1836
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001837int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001838{
1839 struct drm_i915_private *dev_priv = engine->i915;
1840 int ret;
1841
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001842 logical_ring_setup(engine);
1843
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001844 if (HAS_L3_DPF(dev_priv))
1845 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1846
1847 /* Override some for render ring. */
1848 if (INTEL_GEN(dev_priv) >= 9)
1849 engine->init_hw = gen9_init_render_ring;
1850 else
1851 engine->init_hw = gen8_init_render_ring;
1852 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001853 engine->emit_flush = gen8_emit_flush_render;
Chris Wilson9b81d552016-10-28 13:58:50 +01001854 engine->emit_breadcrumb = gen8_emit_breadcrumb_render;
Chris Wilson98f29e82016-10-28 13:58:51 +01001855 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_render_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001856
Chris Wilsonf51455d2017-01-10 14:47:34 +00001857 ret = intel_engine_create_scratch(engine, PAGE_SIZE);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001858 if (ret)
1859 return ret;
1860
1861 ret = intel_init_workaround_bb(engine);
1862 if (ret) {
1863 /*
1864 * We continue even if we fail to initialize WA batch
1865 * because we only expect rare glitches but nothing
1866 * critical to prevent us from using GPU
1867 */
1868 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1869 ret);
1870 }
1871
Tvrtko Ursulind038fc72016-12-16 13:18:42 +00001872 return logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001873}
1874
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001875int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001876{
1877 logical_ring_setup(engine);
1878
1879 return logical_ring_init(engine);
1880}
1881
Jeff McGee0cea6502015-02-13 10:27:56 -06001882static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01001883make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06001884{
1885 u32 rpcs = 0;
1886
1887 /*
1888 * No explicit RPCS request is needed to ensure full
1889 * slice/subslice/EU enablement prior to Gen9.
1890 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001891 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06001892 return 0;
1893
1894 /*
1895 * Starting in Gen9, render power gating can leave
1896 * slice/subslice/EU in a partially enabled state. We
1897 * must make an explicit request through RPCS for full
1898 * enablement.
1899 */
Imre Deak43b67992016-08-31 19:13:02 +03001900 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001901 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03001902 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001903 GEN8_RPCS_S_CNT_SHIFT;
1904 rpcs |= GEN8_RPCS_ENABLE;
1905 }
1906
Imre Deak43b67992016-08-31 19:13:02 +03001907 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001908 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03001909 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001910 GEN8_RPCS_SS_CNT_SHIFT;
1911 rpcs |= GEN8_RPCS_ENABLE;
1912 }
1913
Imre Deak43b67992016-08-31 19:13:02 +03001914 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
1915 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001916 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03001917 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001918 GEN8_RPCS_EU_MAX_SHIFT;
1919 rpcs |= GEN8_RPCS_ENABLE;
1920 }
1921
1922 return rpcs;
1923}
1924
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001925static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00001926{
1927 u32 indirect_ctx_offset;
1928
Chris Wilsonc0336662016-05-06 15:40:21 +01001929 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00001930 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01001931 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00001932 /* fall through */
Michel Thierry7bd0a2c2017-06-06 13:30:38 -07001933 case 10:
1934 indirect_ctx_offset =
1935 GEN10_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1936 break;
Michel Thierry71562912016-02-23 10:31:49 +00001937 case 9:
1938 indirect_ctx_offset =
1939 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1940 break;
1941 case 8:
1942 indirect_ctx_offset =
1943 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1944 break;
1945 }
1946
1947 return indirect_ctx_offset;
1948}
1949
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001950static void execlists_init_reg_state(u32 *regs,
Chris Wilsona3aabe82016-10-04 21:11:26 +01001951 struct i915_gem_context *ctx,
1952 struct intel_engine_cs *engine,
1953 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001954{
Chris Wilsona3aabe82016-10-04 21:11:26 +01001955 struct drm_i915_private *dev_priv = engine->i915;
1956 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001957 u32 base = engine->mmio_base;
1958 bool rcs = engine->id == RCS;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001959
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001960 /* A context is actually a big batch buffer with several
1961 * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
1962 * values we are setting here are only for the first context restore:
1963 * on a subsequent save, the GPU will recreate this batchbuffer with new
1964 * values (including all the missing MI_LOAD_REGISTER_IMM commands that
1965 * we are not initializing here).
1966 */
1967 regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
1968 MI_LRI_FORCE_POSTED;
1969
1970 CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(engine),
1971 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1972 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
1973 (HAS_RESOURCE_STREAMER(dev_priv) ?
1974 CTX_CTRL_RS_CTX_ENABLE : 0)));
1975 CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
1976 CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
1977 CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
1978 CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
1979 RING_CTL_SIZE(ring->size) | RING_VALID);
1980 CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
1981 CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
1982 CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
1983 CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
1984 CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
1985 CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
1986 if (rcs) {
1987 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
1988 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
1989 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
1990 RING_INDIRECT_CTX_OFFSET(base), 0);
1991
Chris Wilson48bb74e2016-08-15 10:49:04 +01001992 if (engine->wa_ctx.vma) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001993 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001994 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001995
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001996 regs[CTX_RCS_INDIRECT_CTX + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001997 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
1998 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001999
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002000 regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002001 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002002
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002003 regs[CTX_BB_PER_CTX_PTR + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002004 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002005 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002006 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002007
2008 regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
2009
2010 CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002011 /* PDP values well be assigned later if needed */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002012 CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0);
2013 CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0);
2014 CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0);
2015 CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0);
2016 CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0);
2017 CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0);
2018 CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0);
2019 CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002020
Chris Wilson949e8ab2017-02-09 14:40:36 +00002021 if (ppgtt && i915_vm_is_48bit(&ppgtt->base)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01002022 /* 64b PPGTT (48bit canonical)
2023 * PDP0_DESCRIPTOR contains the base address to PML4 and
2024 * other PDP Descriptors are ignored.
2025 */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002026 ASSIGN_CTX_PML4(ppgtt, regs);
Michel Thierry2dba3232015-07-30 11:06:23 +01002027 }
2028
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002029 if (rcs) {
2030 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
2031 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2032 make_rpcs(dev_priv));
Robert Bragg19f81df2017-06-13 12:23:03 +01002033
2034 i915_oa_init_reg_state(engine, ctx, regs);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002035 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01002036}
2037
2038static int
2039populate_lr_context(struct i915_gem_context *ctx,
2040 struct drm_i915_gem_object *ctx_obj,
2041 struct intel_engine_cs *engine,
2042 struct intel_ring *ring)
2043{
2044 void *vaddr;
2045 int ret;
2046
2047 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2048 if (ret) {
2049 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2050 return ret;
2051 }
2052
2053 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2054 if (IS_ERR(vaddr)) {
2055 ret = PTR_ERR(vaddr);
2056 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2057 return ret;
2058 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002059 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002060
2061 /* The second page of the context object contains some fields which must
2062 * be set up prior to the first execution. */
2063
2064 execlists_init_reg_state(vaddr + LRC_STATE_PN * PAGE_SIZE,
2065 ctx, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002066
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002067 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002068
2069 return 0;
2070}
2071
Chris Wilsone2efd132016-05-24 14:53:34 +01002072static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002073 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002074{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002075 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002076 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002077 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002078 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002079 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002080 int ret;
2081
Chris Wilson9021ad02016-05-24 14:53:37 +01002082 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002083
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002084 context_size = round_up(engine->context_size, I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002085
Michel Thierry0b29c752017-09-13 09:56:00 +01002086 /*
2087 * Before the actual start of the context image, we insert a few pages
2088 * for our own use and for sharing with the GuC.
2089 */
2090 context_size += LRC_HEADER_PAGES * PAGE_SIZE;
Alex Daid1675192015-08-12 15:43:43 +01002091
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002092 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002093 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002094 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002095 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002096 }
2097
Chris Wilsona01cb372017-01-16 15:21:30 +00002098 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.base, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002099 if (IS_ERR(vma)) {
2100 ret = PTR_ERR(vma);
2101 goto error_deref_obj;
2102 }
2103
Chris Wilson7e37f882016-08-02 22:50:21 +01002104 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002105 if (IS_ERR(ring)) {
2106 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002107 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002108 }
2109
Chris Wilsondca33ec2016-08-02 22:50:20 +01002110 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002111 if (ret) {
2112 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002113 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002114 }
2115
Chris Wilsondca33ec2016-08-02 22:50:20 +01002116 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002117 ce->state = vma;
Chuanxiao Dong0d402a22017-05-11 18:07:42 +08002118 ce->initialised |= engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002119
2120 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002121
Chris Wilsondca33ec2016-08-02 22:50:20 +01002122error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002123 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002124error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002125 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002126 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002127}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002128
Chris Wilson821ed7d2016-09-09 14:11:53 +01002129void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002130{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002131 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002132 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302133 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002134
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002135 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2136 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2137 * that stored in context. As we only write new commands from
2138 * ce->ring->tail onwards, everything before that is junk. If the GPU
2139 * starts reading from its RING_HEAD from the context, it may try to
2140 * execute that junk and die.
2141 *
2142 * So to avoid that we reset the context images upon resume. For
2143 * simplicity, we just zero everything out.
2144 */
Chris Wilson829a0af2017-06-20 12:05:45 +01002145 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302146 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002147 struct intel_context *ce = &ctx->engine[engine->id];
2148 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002149
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002150 if (!ce->state)
2151 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002152
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002153 reg = i915_gem_object_pin_map(ce->state->obj,
2154 I915_MAP_WB);
2155 if (WARN_ON(IS_ERR(reg)))
2156 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002157
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002158 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2159 reg[CTX_RING_HEAD+1] = 0;
2160 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002161
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002162 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002163 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002164
Chris Wilsone6ba9992017-04-25 14:00:49 +01002165 intel_ring_reset(ce->ring, 0);
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002166 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002167 }
2168}