blob: ebb279060a253f8ea12df71c40880e1b5d14e845 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3 * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07004 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07005 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
6 *
7 * This software is available to you under a choice of one of two
8 * licenses. You may choose to be licensed under the terms of the GNU
9 * General Public License (GPL) Version 2, available from the file
10 * COPYING in the main directory of this source tree, or the
11 * OpenIB.org BSD license below:
12 *
13 * Redistribution and use in source and binary forms, with or
14 * without modification, are permitted provided that the following
15 * conditions are met:
16 *
17 * - Redistributions of source code must retain the above
18 * copyright notice, this list of conditions and the following
19 * disclaimer.
20 *
21 * - Redistributions in binary form must reproduce the above
22 * copyright notice, this list of conditions and the following
23 * disclaimer in the documentation and/or other materials
24 * provided with the distribution.
25 *
26 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
27 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
28 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
29 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
30 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
31 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
32 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 * SOFTWARE.
34 */
35
36#include <linux/module.h>
37#include <linux/init.h>
38#include <linux/errno.h>
39#include <linux/pci.h>
40#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Eli Cohenc1b43dc2011-03-22 22:38:41 +000042#include <linux/io-mapping.h>
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000043#include <linux/delay.h>
Eyal Perryb046ffe2013-10-15 16:55:24 +020044#include <linux/kmod.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070045
46#include <linux/mlx4/device.h>
47#include <linux/mlx4/doorbell.h>
48
49#include "mlx4.h"
50#include "fw.h"
51#include "icm.h"
52
53MODULE_AUTHOR("Roland Dreier");
54MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
55MODULE_LICENSE("Dual BSD/GPL");
56MODULE_VERSION(DRV_VERSION);
57
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -070058struct workqueue_struct *mlx4_wq;
59
Roland Dreier225c7b12007-05-08 18:00:38 -070060#ifdef CONFIG_MLX4_DEBUG
61
62int mlx4_debug_level = 0;
63module_param_named(debug_level, mlx4_debug_level, int, 0644);
64MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
65
66#endif /* CONFIG_MLX4_DEBUG */
67
68#ifdef CONFIG_PCI_MSI
69
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +030070static int msi_x = 1;
Roland Dreier225c7b12007-05-08 18:00:38 -070071module_param(msi_x, int, 0444);
72MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
73
74#else /* CONFIG_PCI_MSI */
75
76#define msi_x (0)
77
78#endif /* CONFIG_PCI_MSI */
79
Matan Barakdd41cc32014-03-19 18:11:53 +020080static uint8_t num_vfs[3] = {0, 0, 0};
Matan Barakeffa4bc2014-09-23 16:05:59 +030081static int num_vfs_argc;
Matan Barakdd41cc32014-03-19 18:11:53 +020082module_param_array(num_vfs, byte , &num_vfs_argc, 0444);
83MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0\n"
84 "num_vfs=port1,port2,port1+2");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000085
Matan Barakdd41cc32014-03-19 18:11:53 +020086static uint8_t probe_vf[3] = {0, 0, 0};
Matan Barakeffa4bc2014-09-23 16:05:59 +030087static int probe_vfs_argc;
Matan Barakdd41cc32014-03-19 18:11:53 +020088module_param_array(probe_vf, byte, &probe_vfs_argc, 0444);
89MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)\n"
90 "probe_vf=port1,port2,port1+2");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000091
Jack Morgenstein3c439b52012-12-06 17:12:00 +000092int mlx4_log_num_mgm_entry_size = MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +000093module_param_named(log_num_mgm_entry_size,
94 mlx4_log_num_mgm_entry_size, int, 0444);
95MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
96 " of qp per mcg, for example:"
Jack Morgenstein3c439b52012-12-06 17:12:00 +000097 " 10 gives 248.range: 7 <="
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000098 " log_num_mgm_entry_size <= 12."
Jack Morgenstein3c439b52012-12-06 17:12:00 +000099 " To activate device managed"
100 " flow steering when available, set to -1");
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +0000101
Eyal Perrybe902ab2013-12-19 21:20:15 +0200102static bool enable_64b_cqe_eqe = true;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000103module_param(enable_64b_cqe_eqe, bool, 0444);
104MODULE_PARM_DESC(enable_64b_cqe_eqe,
Eyal Perrybe902ab2013-12-19 21:20:15 +0200105 "Enable 64 byte CQEs/EQEs when the FW supports this (default: True)");
Or Gerlitz08ff3232012-10-21 14:59:24 +0000106
Ido Shamay77507aa2014-09-18 11:50:59 +0300107#define PF_CONTEXT_BEHAVIOUR_MASK (MLX4_FUNC_CAP_64B_EQE_CQE | \
108 MLX4_FUNC_CAP_EQE_CQE_STRIDE)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000109
Bill Pembertonf57e6842012-12-03 09:23:15 -0500110static char mlx4_version[] =
Roland Dreier225c7b12007-05-08 18:00:38 -0700111 DRV_NAME ": Mellanox ConnectX core driver v"
112 DRV_VERSION " (" DRV_RELDATE ")\n";
113
114static struct mlx4_profile default_profile = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000115 .num_qp = 1 << 18,
Roland Dreier225c7b12007-05-08 18:00:38 -0700116 .num_srq = 1 << 16,
Jack Morgensteinc9f2ba52007-07-17 13:11:43 +0300117 .rdmarc_per_qp = 1 << 4,
Roland Dreier225c7b12007-05-08 18:00:38 -0700118 .num_cq = 1 << 16,
119 .num_mcg = 1 << 13,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000120 .num_mpt = 1 << 19,
Marcel Apfelbaum9fd7a1e2012-01-19 09:45:31 +0000121 .num_mtt = 1 << 20, /* It is really num mtt segements */
Roland Dreier225c7b12007-05-08 18:00:38 -0700122};
123
Amir Vadai2599d852014-07-22 15:44:11 +0300124static struct mlx4_profile low_mem_profile = {
125 .num_qp = 1 << 17,
126 .num_srq = 1 << 6,
127 .rdmarc_per_qp = 1 << 4,
128 .num_cq = 1 << 8,
129 .num_mcg = 1 << 8,
130 .num_mpt = 1 << 9,
131 .num_mtt = 1 << 7,
132};
133
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000134static int log_num_mac = 7;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700135module_param_named(log_num_mac, log_num_mac, int, 0444);
136MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
137
138static int log_num_vlan;
139module_param_named(log_num_vlan, log_num_vlan, int, 0444);
140MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
Or Gerlitzcb296882011-10-16 10:26:21 +0200141/* Log2 max number of VLANs per ETH port (0-7) */
142#define MLX4_LOG_NUM_VLANS 7
Amir Vadai2599d852014-07-22 15:44:11 +0300143#define MLX4_MIN_LOG_NUM_VLANS 0
144#define MLX4_MIN_LOG_NUM_MAC 1
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700145
Rusty Russelleb939922011-12-19 14:08:01 +0000146static bool use_prio;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700147module_param_named(use_prio, use_prio, bool, 0444);
Amir Vadaiecc8fb12014-05-22 15:55:39 +0300148MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports (deprecated)");
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700149
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000150int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG);
Eli Cohenab6bf422009-05-27 14:38:34 -0700151module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
Eli Cohen04986282010-09-20 08:42:38 +0200152MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)");
Eli Cohenab6bf422009-05-27 14:38:34 -0700153
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000154static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000155static int arr_argc = 2;
156module_param_array(port_type_array, int, &arr_argc, 0444);
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000157MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
158 "1 for IB, 2 for Ethernet");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000159
160struct mlx4_port_config {
161 struct list_head list;
162 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
163 struct pci_dev *pdev;
164};
165
Amir Vadai97989352014-03-06 18:28:17 +0200166static atomic_t pf_loading = ATOMIC_INIT(0);
167
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700168int mlx4_check_port_params(struct mlx4_dev *dev,
169 enum mlx4_port_type *port_type)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700170{
171 int i;
172
173 for (i = 0; i < dev->caps.num_ports - 1; i++) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700174 if (port_type[i] != port_type[i + 1]) {
175 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
Joe Perches1a91de22014-05-07 12:52:57 -0700176 mlx4_err(dev, "Only same port types supported on this HCA, aborting\n");
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700177 return -EINVAL;
178 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700179 }
180 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700181
182 for (i = 0; i < dev->caps.num_ports; i++) {
183 if (!(port_type[i] & dev->caps.supported_type[i+1])) {
Joe Perches1a91de22014-05-07 12:52:57 -0700184 mlx4_err(dev, "Requested port type for port %d is not supported on this HCA\n",
185 i + 1);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700186 return -EINVAL;
187 }
188 }
189 return 0;
190}
191
192static void mlx4_set_port_mask(struct mlx4_dev *dev)
193{
194 int i;
195
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700196 for (i = 1; i <= dev->caps.num_ports; ++i)
Jack Morgenstein65dab252011-12-13 04:10:41 +0000197 dev->caps.port_mask[i] = dev->caps.port_type[i];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700198}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000199
Matan Barak7ae0e402014-11-13 14:45:32 +0200200enum {
201 MLX4_QUERY_FUNC_NUM_SYS_EQS = 1 << 0,
202};
203
204static int mlx4_query_func(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
205{
206 int err = 0;
207 struct mlx4_func func;
208
209 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) {
210 err = mlx4_QUERY_FUNC(dev, &func, 0);
211 if (err) {
212 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
213 return err;
214 }
215 dev_cap->max_eqs = func.max_eq;
216 dev_cap->reserved_eqs = func.rsvd_eqs;
217 dev_cap->reserved_uars = func.rsvd_uars;
218 err |= MLX4_QUERY_FUNC_NUM_SYS_EQS;
219 }
220 return err;
221}
222
Ido Shamay77507aa2014-09-18 11:50:59 +0300223static void mlx4_enable_cqe_eqe_stride(struct mlx4_dev *dev)
224{
225 struct mlx4_caps *dev_cap = &dev->caps;
226
227 /* FW not supporting or cancelled by user */
228 if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_EQE_STRIDE) ||
229 !(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_CQE_STRIDE))
230 return;
231
232 /* Must have 64B CQE_EQE enabled by FW to use bigger stride
233 * When FW has NCSI it may decide not to report 64B CQE/EQEs
234 */
235 if (!(dev_cap->flags & MLX4_DEV_CAP_FLAG_64B_EQE) ||
236 !(dev_cap->flags & MLX4_DEV_CAP_FLAG_64B_CQE)) {
237 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
238 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
239 return;
240 }
241
242 if (cache_line_size() == 128 || cache_line_size() == 256) {
243 mlx4_dbg(dev, "Enabling CQE stride cacheLine supported\n");
244 /* Changing the real data inside CQE size to 32B */
245 dev_cap->flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
246 dev_cap->flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
247
248 if (mlx4_is_master(dev))
249 dev_cap->function_caps |= MLX4_FUNC_CAP_EQE_CQE_STRIDE;
250 } else {
251 mlx4_dbg(dev, "Disabling CQE stride cacheLine unsupported\n");
252 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
253 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
254 }
255}
256
Roland Dreier3d73c282007-10-10 15:43:54 -0700257static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
Roland Dreier225c7b12007-05-08 18:00:38 -0700258{
259 int err;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700260 int i;
Roland Dreier225c7b12007-05-08 18:00:38 -0700261
262 err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
263 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700264 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -0700265 return err;
266 }
267
268 if (dev_cap->min_page_sz > PAGE_SIZE) {
Joe Perches1a91de22014-05-07 12:52:57 -0700269 mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700270 dev_cap->min_page_sz, PAGE_SIZE);
271 return -ENODEV;
272 }
273 if (dev_cap->num_ports > MLX4_MAX_PORTS) {
Joe Perches1a91de22014-05-07 12:52:57 -0700274 mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700275 dev_cap->num_ports, MLX4_MAX_PORTS);
276 return -ENODEV;
277 }
278
279 if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
Joe Perches1a91de22014-05-07 12:52:57 -0700280 mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700281 dev_cap->uar_size,
282 (unsigned long long) pci_resource_len(dev->pdev, 2));
283 return -ENODEV;
284 }
285
286 dev->caps.num_ports = dev_cap->num_ports;
Matan Barak7ae0e402014-11-13 14:45:32 +0200287 dev->caps.num_sys_eqs = dev_cap->num_sys_eqs;
288 dev->phys_caps.num_phys_eqs = dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS ?
289 dev->caps.num_sys_eqs :
290 MLX4_MAX_EQ_NUM;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700291 for (i = 1; i <= dev->caps.num_ports; ++i) {
292 dev->caps.vl_cap[i] = dev_cap->max_vl[i];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700293 dev->caps.ib_mtu_cap[i] = dev_cap->ib_mtu[i];
Jack Morgenstein66349612012-06-19 11:21:44 +0300294 dev->phys_caps.gid_phys_table_len[i] = dev_cap->max_gids[i];
295 dev->phys_caps.pkey_phys_table_len[i] = dev_cap->max_pkeys[i];
296 /* set gid and pkey table operating lengths by default
297 * to non-sriov values */
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700298 dev->caps.gid_table_len[i] = dev_cap->max_gids[i];
299 dev->caps.pkey_table_len[i] = dev_cap->max_pkeys[i];
300 dev->caps.port_width_cap[i] = dev_cap->max_port_width[i];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700301 dev->caps.eth_mtu_cap[i] = dev_cap->eth_mtu[i];
302 dev->caps.def_mac[i] = dev_cap->def_mac[i];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700303 dev->caps.supported_type[i] = dev_cap->supported_port_types[i];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000304 dev->caps.suggested_type[i] = dev_cap->suggested_type[i];
305 dev->caps.default_sense[i] = dev_cap->default_sense[i];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000306 dev->caps.trans_type[i] = dev_cap->trans_type[i];
307 dev->caps.vendor_oui[i] = dev_cap->vendor_oui[i];
308 dev->caps.wavelength[i] = dev_cap->wavelength[i];
309 dev->caps.trans_code[i] = dev_cap->trans_code[i];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700310 }
311
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000312 dev->caps.uar_page_size = PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700313 dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700314 dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
315 dev->caps.bf_reg_size = dev_cap->bf_reg_size;
316 dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
317 dev->caps.max_sq_sg = dev_cap->max_sq_sg;
318 dev->caps.max_rq_sg = dev_cap->max_rq_sg;
319 dev->caps.max_wqes = dev_cap->max_qp_sz;
320 dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
Roland Dreier225c7b12007-05-08 18:00:38 -0700321 dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
322 dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
323 dev->caps.reserved_srqs = dev_cap->reserved_srqs;
324 dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
325 dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700326 /*
327 * Subtract 1 from the limit because we need to allocate a
328 * spare CQE so the HCA HW can tell the difference between an
329 * empty CQ and a full CQ.
330 */
331 dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
332 dev->caps.reserved_cqs = dev_cap->reserved_cqs;
333 dev->caps.reserved_eqs = dev_cap->reserved_eqs;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000334 dev->caps.reserved_mtts = dev_cap->reserved_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700335 dev->caps.reserved_mrws = dev_cap->reserved_mrws;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000336
337 /* The first 128 UARs are used for EQ doorbells */
338 dev->caps.reserved_uars = max_t(int, 128, dev_cap->reserved_uars);
Roland Dreier225c7b12007-05-08 18:00:38 -0700339 dev->caps.reserved_pds = dev_cap->reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700340 dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
341 dev_cap->reserved_xrcds : 0;
342 dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
343 dev_cap->max_xrcds : 0;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000344 dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz;
345
Dotan Barak149983af2007-06-26 15:55:28 +0300346 dev->caps.max_msg_sz = dev_cap->max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700347 dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
348 dev->caps.flags = dev_cap->flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300349 dev->caps.flags2 = dev_cap->flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700350 dev->caps.bmme_flags = dev_cap->bmme_flags;
351 dev->caps.reserved_lkey = dev_cap->reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700352 dev->caps.stat_rate_support = dev_cap->stat_rate_support;
Eli Cohenb832be12008-04-16 21:09:27 -0700353 dev->caps.max_gso_sz = dev_cap->max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300354 dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700355
Roland Dreierca3e57a2012-09-27 09:53:05 -0700356 /* Sense port always allowed on supported devices for ConnectX-1 and -2 */
357 if (mlx4_priv(dev)->pci_dev_data & MLX4_PCI_DEV_FORCE_SENSE_PORT)
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000358 dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Roland Dreieraadf4f32012-09-27 10:01:19 -0700359 /* Don't do sense port on multifunction devices (for now at least) */
360 if (mlx4_is_mfunc(dev))
361 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000362
Amir Vadai2599d852014-07-22 15:44:11 +0300363 if (mlx4_low_memory_profile()) {
364 dev->caps.log_num_macs = MLX4_MIN_LOG_NUM_MAC;
365 dev->caps.log_num_vlans = MLX4_MIN_LOG_NUM_VLANS;
366 } else {
367 dev->caps.log_num_macs = log_num_mac;
368 dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
369 }
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700370
371 for (i = 1; i <= dev->caps.num_ports; ++i) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000372 dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
373 if (dev->caps.supported_type[i]) {
374 /* if only ETH is supported - assign ETH */
375 if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
376 dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
Jack Morgenstein105c3202012-06-19 11:21:43 +0300377 /* if only IB is supported, assign IB */
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000378 else if (dev->caps.supported_type[i] ==
Jack Morgenstein105c3202012-06-19 11:21:43 +0300379 MLX4_PORT_TYPE_IB)
380 dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000381 else {
Jack Morgenstein105c3202012-06-19 11:21:43 +0300382 /* if IB and ETH are supported, we set the port
383 * type according to user selection of port type;
384 * if user selected none, take the FW hint */
385 if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE)
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000386 dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
387 MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000388 else
Jack Morgenstein105c3202012-06-19 11:21:43 +0300389 dev->caps.port_type[i] = port_type_array[i - 1];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000390 }
391 }
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000392 /*
393 * Link sensing is allowed on the port if 3 conditions are true:
394 * 1. Both protocols are supported on the port.
395 * 2. Different types are supported on the port
396 * 3. FW declared that it supports link sensing
397 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700398 mlx4_priv(dev)->sense.sense_allowed[i] =
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000399 ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000400 (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000401 (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700402
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000403 /*
404 * If "default_sense" bit is set, we move the port to "AUTO" mode
405 * and perform sense_port FW command to try and set the correct
406 * port type from beginning
407 */
Yevgeny Petrilin46c46742011-12-29 07:42:34 +0000408 if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000409 enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
410 dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
411 mlx4_SENSE_PORT(dev, i, &sensed_port);
412 if (sensed_port != MLX4_PORT_TYPE_NONE)
413 dev->caps.port_type[i] = sensed_port;
414 } else {
415 dev->caps.possible_type[i] = dev->caps.port_type[i];
416 }
417
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700418 if (dev->caps.log_num_macs > dev_cap->log_max_macs[i]) {
419 dev->caps.log_num_macs = dev_cap->log_max_macs[i];
Joe Perches1a91de22014-05-07 12:52:57 -0700420 mlx4_warn(dev, "Requested number of MACs is too much for port %d, reducing to %d\n",
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700421 i, 1 << dev->caps.log_num_macs);
422 }
423 if (dev->caps.log_num_vlans > dev_cap->log_max_vlans[i]) {
424 dev->caps.log_num_vlans = dev_cap->log_max_vlans[i];
Joe Perches1a91de22014-05-07 12:52:57 -0700425 mlx4_warn(dev, "Requested number of VLANs is too much for port %d, reducing to %d\n",
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700426 i, 1 << dev->caps.log_num_vlans);
427 }
428 }
429
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000430 dev->caps.max_counters = 1 << ilog2(dev_cap->max_counters);
431
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700432 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
433 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
434 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
435 (1 << dev->caps.log_num_macs) *
436 (1 << dev->caps.log_num_vlans) *
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700437 dev->caps.num_ports;
438 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
439
440 dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
441 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
442 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
443 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
444
Jack Morgensteine2c76822012-08-03 08:40:41 +0000445 dev->caps.sqp_demux = (mlx4_is_master(dev)) ? MLX4_MAX_NUM_SLAVES : 0;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000446
Jack Morgensteinb3051322013-08-01 19:55:01 +0300447 if (!enable_64b_cqe_eqe && !mlx4_is_slave(dev)) {
Or Gerlitz08ff3232012-10-21 14:59:24 +0000448 if (dev_cap->flags &
449 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) {
450 mlx4_warn(dev, "64B EQEs/CQEs supported by the device but not enabled\n");
451 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
452 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
453 }
Ido Shamay77507aa2014-09-18 11:50:59 +0300454
455 if (dev_cap->flags2 &
456 (MLX4_DEV_CAP_FLAG2_CQE_STRIDE |
457 MLX4_DEV_CAP_FLAG2_EQE_STRIDE)) {
458 mlx4_warn(dev, "Disabling EQE/CQE stride per user request\n");
459 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
460 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
461 }
Or Gerlitz08ff3232012-10-21 14:59:24 +0000462 }
463
Or Gerlitzf97b4b52013-01-10 15:18:35 +0000464 if ((dev->caps.flags &
Or Gerlitz08ff3232012-10-21 14:59:24 +0000465 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) &&
466 mlx4_is_master(dev))
467 dev->caps.function_caps |= MLX4_FUNC_CAP_64B_EQE_CQE;
468
Ido Shamay77507aa2014-09-18 11:50:59 +0300469 if (!mlx4_is_slave(dev))
470 mlx4_enable_cqe_eqe_stride(dev);
471
Roland Dreier225c7b12007-05-08 18:00:38 -0700472 return 0;
473}
Eyal Perryb912b2f2014-01-05 17:41:08 +0200474
475static int mlx4_get_pcie_dev_link_caps(struct mlx4_dev *dev,
476 enum pci_bus_speed *speed,
477 enum pcie_link_width *width)
478{
479 u32 lnkcap1, lnkcap2;
480 int err1, err2;
481
482#define PCIE_MLW_CAP_SHIFT 4 /* start of MLW mask in link capabilities */
483
484 *speed = PCI_SPEED_UNKNOWN;
485 *width = PCIE_LNK_WIDTH_UNKNOWN;
486
487 err1 = pcie_capability_read_dword(dev->pdev, PCI_EXP_LNKCAP, &lnkcap1);
488 err2 = pcie_capability_read_dword(dev->pdev, PCI_EXP_LNKCAP2, &lnkcap2);
489 if (!err2 && lnkcap2) { /* PCIe r3.0-compliant */
490 if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
491 *speed = PCIE_SPEED_8_0GT;
492 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
493 *speed = PCIE_SPEED_5_0GT;
494 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
495 *speed = PCIE_SPEED_2_5GT;
496 }
497 if (!err1) {
498 *width = (lnkcap1 & PCI_EXP_LNKCAP_MLW) >> PCIE_MLW_CAP_SHIFT;
499 if (!lnkcap2) { /* pre-r3.0 */
500 if (lnkcap1 & PCI_EXP_LNKCAP_SLS_5_0GB)
501 *speed = PCIE_SPEED_5_0GT;
502 else if (lnkcap1 & PCI_EXP_LNKCAP_SLS_2_5GB)
503 *speed = PCIE_SPEED_2_5GT;
504 }
505 }
506
507 if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN) {
508 return err1 ? err1 :
509 err2 ? err2 : -EINVAL;
510 }
511 return 0;
512}
513
514static void mlx4_check_pcie_caps(struct mlx4_dev *dev)
515{
516 enum pcie_link_width width, width_cap;
517 enum pci_bus_speed speed, speed_cap;
518 int err;
519
520#define PCIE_SPEED_STR(speed) \
521 (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" : \
522 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" : \
523 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" : \
524 "Unknown")
525
526 err = mlx4_get_pcie_dev_link_caps(dev, &speed_cap, &width_cap);
527 if (err) {
528 mlx4_warn(dev,
529 "Unable to determine PCIe device BW capabilities\n");
530 return;
531 }
532
533 err = pcie_get_minimum_link(dev->pdev, &speed, &width);
534 if (err || speed == PCI_SPEED_UNKNOWN ||
535 width == PCIE_LNK_WIDTH_UNKNOWN) {
536 mlx4_warn(dev,
537 "Unable to determine PCI device chain minimum BW\n");
538 return;
539 }
540
541 if (width != width_cap || speed != speed_cap)
542 mlx4_warn(dev,
543 "PCIe BW is different than device's capability\n");
544
545 mlx4_info(dev, "PCIe link speed is %s, device supports %s\n",
546 PCIE_SPEED_STR(speed), PCIE_SPEED_STR(speed_cap));
547 mlx4_info(dev, "PCIe link width is x%d, device supports x%d\n",
548 width, width_cap);
549 return;
550}
551
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000552/*The function checks if there are live vf, return the num of them*/
553static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
554{
555 struct mlx4_priv *priv = mlx4_priv(dev);
556 struct mlx4_slave_state *s_state;
557 int i;
558 int ret = 0;
559
560 for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
561 s_state = &priv->mfunc.master.slave_state[i];
562 if (s_state->active && s_state->last_cmd !=
563 MLX4_COMM_CMD_RESET) {
564 mlx4_warn(dev, "%s: slave: %d is still active\n",
565 __func__, i);
566 ret++;
567 }
568 }
569 return ret;
570}
571
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300572int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey)
573{
574 u32 qk = MLX4_RESERVED_QKEY_BASE;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000575
576 if (qpn >= dev->phys_caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX ||
577 qpn < dev->phys_caps.base_proxy_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300578 return -EINVAL;
579
Jack Morgenstein47605df2012-08-03 08:40:57 +0000580 if (qpn >= dev->phys_caps.base_tunnel_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300581 /* tunnel qp */
Jack Morgenstein47605df2012-08-03 08:40:57 +0000582 qk += qpn - dev->phys_caps.base_tunnel_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300583 else
Jack Morgenstein47605df2012-08-03 08:40:57 +0000584 qk += qpn - dev->phys_caps.base_proxy_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300585 *qkey = qk;
586 return 0;
587}
588EXPORT_SYMBOL(mlx4_get_parav_qkey);
589
Jack Morgenstein54679e12012-08-03 08:40:43 +0000590void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port, int i, int val)
591{
592 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
593
594 if (!mlx4_is_master(dev))
595 return;
596
597 priv->virt2phys_pkey[slave][port - 1][i] = val;
598}
599EXPORT_SYMBOL(mlx4_sync_pkey_table);
600
Jack Morgensteinafa8fd12012-08-03 08:40:56 +0000601void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid)
602{
603 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
604
605 if (!mlx4_is_master(dev))
606 return;
607
608 priv->slave_node_guids[slave] = guid;
609}
610EXPORT_SYMBOL(mlx4_put_slave_node_guid);
611
612__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave)
613{
614 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
615
616 if (!mlx4_is_master(dev))
617 return 0;
618
619 return priv->slave_node_guids[slave];
620}
621EXPORT_SYMBOL(mlx4_get_slave_node_guid);
622
Roland Dreiere10903b2012-02-26 01:48:12 -0800623int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000624{
625 struct mlx4_priv *priv = mlx4_priv(dev);
626 struct mlx4_slave_state *s_slave;
627
628 if (!mlx4_is_master(dev))
629 return 0;
630
631 s_slave = &priv->mfunc.master.slave_state[slave];
632 return !!s_slave->active;
633}
634EXPORT_SYMBOL(mlx4_is_slave_active);
635
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000636static void slave_adjust_steering_mode(struct mlx4_dev *dev,
637 struct mlx4_dev_cap *dev_cap,
638 struct mlx4_init_hca_param *hca_param)
639{
640 dev->caps.steering_mode = hca_param->steering_mode;
641 if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
642 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
643 dev->caps.fs_log_max_ucast_qp_range_size =
644 dev_cap->fs_log_max_ucast_qp_range_size;
645 } else
646 dev->caps.num_qp_per_mgm =
647 4 * ((1 << hca_param->log_mc_entry_sz)/16 - 2);
648
649 mlx4_dbg(dev, "Steering mode is: %s\n",
650 mlx4_steering_mode_str(dev->caps.steering_mode));
651}
652
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000653static int mlx4_slave_cap(struct mlx4_dev *dev)
654{
655 int err;
656 u32 page_size;
657 struct mlx4_dev_cap dev_cap;
658 struct mlx4_func_cap func_cap;
659 struct mlx4_init_hca_param hca_param;
Matan Barak225c6c82014-11-13 14:45:28 +0200660 u8 i;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000661
662 memset(&hca_param, 0, sizeof(hca_param));
663 err = mlx4_QUERY_HCA(dev, &hca_param);
664 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700665 mlx4_err(dev, "QUERY_HCA command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000666 return err;
667 }
668
Eyal Perry483e0132014-05-14 12:15:14 +0300669 /* fail if the hca has an unknown global capability
670 * at this time global_caps should be always zeroed
671 */
672 if (hca_param.global_caps) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000673 mlx4_err(dev, "Unknown hca global capabilities\n");
674 return -ENOSYS;
675 }
676
677 mlx4_log_num_mgm_entry_size = hca_param.log_mc_entry_sz;
678
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000679 dev->caps.hca_core_clock = hca_param.hca_core_clock;
680
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000681 memset(&dev_cap, 0, sizeof(dev_cap));
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000682 dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000683 err = mlx4_dev_cap(dev, &dev_cap);
684 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700685 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000686 return err;
687 }
688
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000689 err = mlx4_QUERY_FW(dev);
690 if (err)
Joe Perches1a91de22014-05-07 12:52:57 -0700691 mlx4_err(dev, "QUERY_FW command failed: could not get FW version\n");
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000692
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000693 page_size = ~dev->caps.page_size_cap + 1;
694 mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
695 if (page_size > PAGE_SIZE) {
Joe Perches1a91de22014-05-07 12:52:57 -0700696 mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000697 page_size, PAGE_SIZE);
698 return -ENODEV;
699 }
700
701 /* slave gets uar page size from QUERY_HCA fw command */
702 dev->caps.uar_page_size = 1 << (hca_param.uar_page_sz + 12);
703
704 /* TODO: relax this assumption */
705 if (dev->caps.uar_page_size != PAGE_SIZE) {
706 mlx4_err(dev, "UAR size:%d != kernel PAGE_SIZE of %ld\n",
707 dev->caps.uar_page_size, PAGE_SIZE);
708 return -ENODEV;
709 }
710
711 memset(&func_cap, 0, sizeof(func_cap));
Jack Morgenstein47605df2012-08-03 08:40:57 +0000712 err = mlx4_QUERY_FUNC_CAP(dev, 0, &func_cap);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000713 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700714 mlx4_err(dev, "QUERY_FUNC_CAP general command failed, aborting (%d)\n",
715 err);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000716 return err;
717 }
718
719 if ((func_cap.pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
720 PF_CONTEXT_BEHAVIOUR_MASK) {
721 mlx4_err(dev, "Unknown pf context behaviour\n");
722 return -ENOSYS;
723 }
724
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000725 dev->caps.num_ports = func_cap.num_ports;
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200726 dev->quotas.qp = func_cap.qp_quota;
727 dev->quotas.srq = func_cap.srq_quota;
728 dev->quotas.cq = func_cap.cq_quota;
729 dev->quotas.mpt = func_cap.mpt_quota;
730 dev->quotas.mtt = func_cap.mtt_quota;
731 dev->caps.num_qps = 1 << hca_param.log_num_qps;
732 dev->caps.num_srqs = 1 << hca_param.log_num_srqs;
733 dev->caps.num_cqs = 1 << hca_param.log_num_cqs;
734 dev->caps.num_mpts = 1 << hca_param.log_mpt_sz;
735 dev->caps.num_eqs = func_cap.max_eq;
736 dev->caps.reserved_eqs = func_cap.reserved_eq;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000737 dev->caps.num_pds = MLX4_NUM_PDS;
738 dev->caps.num_mgms = 0;
739 dev->caps.num_amgms = 0;
740
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000741 if (dev->caps.num_ports > MLX4_MAX_PORTS) {
Joe Perches1a91de22014-05-07 12:52:57 -0700742 mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
743 dev->caps.num_ports, MLX4_MAX_PORTS);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000744 return -ENODEV;
745 }
746
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300747 dev->caps.qp0_qkey = kcalloc(dev->caps.num_ports, sizeof(u32), GFP_KERNEL);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000748 dev->caps.qp0_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
749 dev->caps.qp0_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
750 dev->caps.qp1_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
751 dev->caps.qp1_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
752
753 if (!dev->caps.qp0_tunnel || !dev->caps.qp0_proxy ||
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300754 !dev->caps.qp1_tunnel || !dev->caps.qp1_proxy ||
755 !dev->caps.qp0_qkey) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000756 err = -ENOMEM;
757 goto err_mem;
758 }
759
Jack Morgenstein66349612012-06-19 11:21:44 +0300760 for (i = 1; i <= dev->caps.num_ports; ++i) {
Matan Barak225c6c82014-11-13 14:45:28 +0200761 err = mlx4_QUERY_FUNC_CAP(dev, i, &func_cap);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000762 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700763 mlx4_err(dev, "QUERY_FUNC_CAP port command failed for port %d, aborting (%d)\n",
764 i, err);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000765 goto err_mem;
766 }
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300767 dev->caps.qp0_qkey[i - 1] = func_cap.qp0_qkey;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000768 dev->caps.qp0_tunnel[i - 1] = func_cap.qp0_tunnel_qpn;
769 dev->caps.qp0_proxy[i - 1] = func_cap.qp0_proxy_qpn;
770 dev->caps.qp1_tunnel[i - 1] = func_cap.qp1_tunnel_qpn;
771 dev->caps.qp1_proxy[i - 1] = func_cap.qp1_proxy_qpn;
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000772 dev->caps.port_mask[i] = dev->caps.port_type[i];
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200773 dev->caps.phys_port_id[i] = func_cap.phys_port_id;
Jack Morgenstein66349612012-06-19 11:21:44 +0300774 if (mlx4_get_slave_pkey_gid_tbl_len(dev, i,
775 &dev->caps.gid_table_len[i],
776 &dev->caps.pkey_table_len[i]))
Jack Morgenstein47605df2012-08-03 08:40:57 +0000777 goto err_mem;
Jack Morgenstein66349612012-06-19 11:21:44 +0300778 }
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000779
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000780 if (dev->caps.uar_page_size * (dev->caps.num_uars -
781 dev->caps.reserved_uars) >
782 pci_resource_len(dev->pdev, 2)) {
Joe Perches1a91de22014-05-07 12:52:57 -0700783 mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000784 dev->caps.uar_page_size * dev->caps.num_uars,
785 (unsigned long long) pci_resource_len(dev->pdev, 2));
Jack Morgenstein47605df2012-08-03 08:40:57 +0000786 goto err_mem;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000787 }
788
Or Gerlitz08ff3232012-10-21 14:59:24 +0000789 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_EQE_ENABLED) {
790 dev->caps.eqe_size = 64;
791 dev->caps.eqe_factor = 1;
792 } else {
793 dev->caps.eqe_size = 32;
794 dev->caps.eqe_factor = 0;
795 }
796
797 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_CQE_ENABLED) {
798 dev->caps.cqe_size = 64;
Ido Shamay77507aa2014-09-18 11:50:59 +0300799 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000800 } else {
801 dev->caps.cqe_size = 32;
802 }
803
Ido Shamay77507aa2014-09-18 11:50:59 +0300804 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_EQE_STRIDE_ENABLED) {
805 dev->caps.eqe_size = hca_param.eqe_size;
806 dev->caps.eqe_factor = 0;
807 }
808
809 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_CQE_STRIDE_ENABLED) {
810 dev->caps.cqe_size = hca_param.cqe_size;
811 /* User still need to know when CQE > 32B */
812 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
813 }
814
Amir Vadaif9bd2d72013-06-20 14:58:10 +0300815 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
Joe Perches1a91de22014-05-07 12:52:57 -0700816 mlx4_warn(dev, "Timestamping is not supported in slave mode\n");
Amir Vadaif9bd2d72013-06-20 14:58:10 +0300817
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000818 slave_adjust_steering_mode(dev, &dev_cap, &hca_param);
819
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000820 return 0;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000821
822err_mem:
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300823 kfree(dev->caps.qp0_qkey);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000824 kfree(dev->caps.qp0_tunnel);
825 kfree(dev->caps.qp0_proxy);
826 kfree(dev->caps.qp1_tunnel);
827 kfree(dev->caps.qp1_proxy);
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300828 dev->caps.qp0_qkey = NULL;
829 dev->caps.qp0_tunnel = NULL;
830 dev->caps.qp0_proxy = NULL;
831 dev->caps.qp1_tunnel = NULL;
832 dev->caps.qp1_proxy = NULL;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000833
834 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000835}
Roland Dreier225c7b12007-05-08 18:00:38 -0700836
Eyal Perryb046ffe2013-10-15 16:55:24 +0200837static void mlx4_request_modules(struct mlx4_dev *dev)
838{
839 int port;
840 int has_ib_port = false;
841 int has_eth_port = false;
842#define EN_DRV_NAME "mlx4_en"
843#define IB_DRV_NAME "mlx4_ib"
844
845 for (port = 1; port <= dev->caps.num_ports; port++) {
846 if (dev->caps.port_type[port] == MLX4_PORT_TYPE_IB)
847 has_ib_port = true;
848 else if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
849 has_eth_port = true;
850 }
851
Eyal Perryb046ffe2013-10-15 16:55:24 +0200852 if (has_eth_port)
853 request_module_nowait(EN_DRV_NAME);
Or Gerlitzf24f7902014-05-04 17:07:24 +0300854 if (has_ib_port || (dev->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
855 request_module_nowait(IB_DRV_NAME);
Eyal Perryb046ffe2013-10-15 16:55:24 +0200856}
857
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700858/*
859 * Change the port configuration of the device.
860 * Every user of this function must hold the port mutex.
861 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700862int mlx4_change_port_types(struct mlx4_dev *dev,
863 enum mlx4_port_type *port_types)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700864{
865 int err = 0;
866 int change = 0;
867 int port;
868
869 for (port = 0; port < dev->caps.num_ports; port++) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700870 /* Change the port type only if the new type is different
871 * from the current, and not set to Auto */
Yevgeny Petrilin3d8f9302012-02-21 03:41:07 +0000872 if (port_types[port] != dev->caps.port_type[port + 1])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700873 change = 1;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700874 }
875 if (change) {
876 mlx4_unregister_device(dev);
877 for (port = 1; port <= dev->caps.num_ports; port++) {
878 mlx4_CLOSE_PORT(dev, port);
Yevgeny Petrilin1e0f03d2012-02-23 07:04:35 +0000879 dev->caps.port_type[port] = port_types[port - 1];
Jack Morgenstein66349612012-06-19 11:21:44 +0300880 err = mlx4_SET_PORT(dev, port, -1);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700881 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700882 mlx4_err(dev, "Failed to set port %d, aborting\n",
883 port);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700884 goto out;
885 }
886 }
887 mlx4_set_port_mask(dev);
888 err = mlx4_register_device(dev);
Eyal Perryb046ffe2013-10-15 16:55:24 +0200889 if (err) {
890 mlx4_err(dev, "Failed to register device\n");
891 goto out;
892 }
893 mlx4_request_modules(dev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700894 }
895
896out:
897 return err;
898}
899
900static ssize_t show_port_type(struct device *dev,
901 struct device_attribute *attr,
902 char *buf)
903{
904 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
905 port_attr);
906 struct mlx4_dev *mdev = info->dev;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700907 char type[8];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700908
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700909 sprintf(type, "%s",
910 (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
911 "ib" : "eth");
912 if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
913 sprintf(buf, "auto (%s)\n", type);
914 else
915 sprintf(buf, "%s\n", type);
916
917 return strlen(buf);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700918}
919
920static ssize_t set_port_type(struct device *dev,
921 struct device_attribute *attr,
922 const char *buf, size_t count)
923{
924 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
925 port_attr);
926 struct mlx4_dev *mdev = info->dev;
927 struct mlx4_priv *priv = mlx4_priv(mdev);
928 enum mlx4_port_type types[MLX4_MAX_PORTS];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700929 enum mlx4_port_type new_types[MLX4_MAX_PORTS];
Amir Vadai0a984552014-11-02 16:26:14 +0200930 static DEFINE_MUTEX(set_port_type_mutex);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700931 int i;
932 int err = 0;
933
Amir Vadai0a984552014-11-02 16:26:14 +0200934 mutex_lock(&set_port_type_mutex);
935
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700936 if (!strcmp(buf, "ib\n"))
937 info->tmp_type = MLX4_PORT_TYPE_IB;
938 else if (!strcmp(buf, "eth\n"))
939 info->tmp_type = MLX4_PORT_TYPE_ETH;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700940 else if (!strcmp(buf, "auto\n"))
941 info->tmp_type = MLX4_PORT_TYPE_AUTO;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700942 else {
943 mlx4_err(mdev, "%s is not supported port type\n", buf);
Amir Vadai0a984552014-11-02 16:26:14 +0200944 err = -EINVAL;
945 goto err_out;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700946 }
947
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700948 mlx4_stop_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700949 mutex_lock(&priv->port_mutex);
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700950 /* Possible type is always the one that was delivered */
951 mdev->caps.possible_type[info->port] = info->tmp_type;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700952
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700953 for (i = 0; i < mdev->caps.num_ports; i++) {
954 types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
955 mdev->caps.possible_type[i+1];
956 if (types[i] == MLX4_PORT_TYPE_AUTO)
957 types[i] = mdev->caps.port_type[i+1];
958 }
959
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000960 if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
961 !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700962 for (i = 1; i <= mdev->caps.num_ports; i++) {
963 if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
964 mdev->caps.possible_type[i] = mdev->caps.port_type[i];
965 err = -EINVAL;
966 }
967 }
968 }
969 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700970 mlx4_err(mdev, "Auto sensing is not supported on this HCA. Set only 'eth' or 'ib' for both ports (should be the same)\n");
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700971 goto out;
972 }
973
974 mlx4_do_sense_ports(mdev, new_types, types);
975
976 err = mlx4_check_port_params(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700977 if (err)
978 goto out;
979
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700980 /* We are about to apply the changes after the configuration
981 * was verified, no need to remember the temporary types
982 * any more */
983 for (i = 0; i < mdev->caps.num_ports; i++)
984 priv->port[i + 1].tmp_type = 0;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700985
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700986 err = mlx4_change_port_types(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700987
988out:
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700989 mlx4_start_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700990 mutex_unlock(&priv->port_mutex);
Amir Vadai0a984552014-11-02 16:26:14 +0200991err_out:
992 mutex_unlock(&set_port_type_mutex);
993
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700994 return err ? err : count;
995}
996
Or Gerlitz096335b2012-01-11 19:02:17 +0200997enum ibta_mtu {
998 IB_MTU_256 = 1,
999 IB_MTU_512 = 2,
1000 IB_MTU_1024 = 3,
1001 IB_MTU_2048 = 4,
1002 IB_MTU_4096 = 5
1003};
1004
1005static inline int int_to_ibta_mtu(int mtu)
1006{
1007 switch (mtu) {
1008 case 256: return IB_MTU_256;
1009 case 512: return IB_MTU_512;
1010 case 1024: return IB_MTU_1024;
1011 case 2048: return IB_MTU_2048;
1012 case 4096: return IB_MTU_4096;
1013 default: return -1;
1014 }
1015}
1016
1017static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
1018{
1019 switch (mtu) {
1020 case IB_MTU_256: return 256;
1021 case IB_MTU_512: return 512;
1022 case IB_MTU_1024: return 1024;
1023 case IB_MTU_2048: return 2048;
1024 case IB_MTU_4096: return 4096;
1025 default: return -1;
1026 }
1027}
1028
1029static ssize_t show_port_ib_mtu(struct device *dev,
1030 struct device_attribute *attr,
1031 char *buf)
1032{
1033 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1034 port_mtu_attr);
1035 struct mlx4_dev *mdev = info->dev;
1036
1037 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
1038 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
1039
1040 sprintf(buf, "%d\n",
1041 ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
1042 return strlen(buf);
1043}
1044
1045static ssize_t set_port_ib_mtu(struct device *dev,
1046 struct device_attribute *attr,
1047 const char *buf, size_t count)
1048{
1049 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1050 port_mtu_attr);
1051 struct mlx4_dev *mdev = info->dev;
1052 struct mlx4_priv *priv = mlx4_priv(mdev);
1053 int err, port, mtu, ibta_mtu = -1;
1054
1055 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
1056 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
1057 return -EINVAL;
1058 }
1059
Dotan Barak618fad92013-06-25 12:09:36 +03001060 err = kstrtoint(buf, 0, &mtu);
1061 if (!err)
Or Gerlitz096335b2012-01-11 19:02:17 +02001062 ibta_mtu = int_to_ibta_mtu(mtu);
1063
Dotan Barak618fad92013-06-25 12:09:36 +03001064 if (err || ibta_mtu < 0) {
Or Gerlitz096335b2012-01-11 19:02:17 +02001065 mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
1066 return -EINVAL;
1067 }
1068
1069 mdev->caps.port_ib_mtu[info->port] = ibta_mtu;
1070
1071 mlx4_stop_sense(mdev);
1072 mutex_lock(&priv->port_mutex);
1073 mlx4_unregister_device(mdev);
1074 for (port = 1; port <= mdev->caps.num_ports; port++) {
1075 mlx4_CLOSE_PORT(mdev, port);
Jack Morgenstein66349612012-06-19 11:21:44 +03001076 err = mlx4_SET_PORT(mdev, port, -1);
Or Gerlitz096335b2012-01-11 19:02:17 +02001077 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001078 mlx4_err(mdev, "Failed to set port %d, aborting\n",
1079 port);
Or Gerlitz096335b2012-01-11 19:02:17 +02001080 goto err_set_port;
1081 }
1082 }
1083 err = mlx4_register_device(mdev);
1084err_set_port:
1085 mutex_unlock(&priv->port_mutex);
1086 mlx4_start_sense(mdev);
1087 return err ? err : count;
1088}
1089
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08001090static int mlx4_load_fw(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001091{
1092 struct mlx4_priv *priv = mlx4_priv(dev);
1093 int err;
1094
1095 priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001096 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001097 if (!priv->fw.fw_icm) {
Joe Perches1a91de22014-05-07 12:52:57 -07001098 mlx4_err(dev, "Couldn't allocate FW area, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001099 return -ENOMEM;
1100 }
1101
1102 err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
1103 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001104 mlx4_err(dev, "MAP_FA command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001105 goto err_free;
1106 }
1107
1108 err = mlx4_RUN_FW(dev);
1109 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001110 mlx4_err(dev, "RUN_FW command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001111 goto err_unmap_fa;
1112 }
1113
1114 return 0;
1115
1116err_unmap_fa:
1117 mlx4_UNMAP_FA(dev);
1118
1119err_free:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001120 mlx4_free_icm(dev, priv->fw.fw_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001121 return err;
1122}
1123
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08001124static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
1125 int cmpt_entry_sz)
Roland Dreier225c7b12007-05-08 18:00:38 -07001126{
1127 struct mlx4_priv *priv = mlx4_priv(dev);
1128 int err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001129 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001130
1131 err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
1132 cmpt_base +
1133 ((u64) (MLX4_CMPT_TYPE_QP *
1134 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1135 cmpt_entry_sz, dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001136 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1137 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001138 if (err)
1139 goto err;
1140
1141 err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
1142 cmpt_base +
1143 ((u64) (MLX4_CMPT_TYPE_SRQ *
1144 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1145 cmpt_entry_sz, dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001146 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001147 if (err)
1148 goto err_qp;
1149
1150 err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
1151 cmpt_base +
1152 ((u64) (MLX4_CMPT_TYPE_CQ *
1153 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1154 cmpt_entry_sz, dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001155 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001156 if (err)
1157 goto err_srq;
1158
Matan Barak7ae0e402014-11-13 14:45:32 +02001159 num_eqs = dev->phys_caps.num_phys_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001160 err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
1161 cmpt_base +
1162 ((u64) (MLX4_CMPT_TYPE_EQ *
1163 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001164 cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001165 if (err)
1166 goto err_cq;
1167
1168 return 0;
1169
1170err_cq:
1171 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1172
1173err_srq:
1174 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1175
1176err_qp:
1177 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1178
1179err:
1180 return err;
1181}
1182
Roland Dreier3d73c282007-10-10 15:43:54 -07001183static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
1184 struct mlx4_init_hca_param *init_hca, u64 icm_size)
Roland Dreier225c7b12007-05-08 18:00:38 -07001185{
1186 struct mlx4_priv *priv = mlx4_priv(dev);
1187 u64 aux_pages;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001188 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001189 int err;
1190
1191 err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
1192 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001193 mlx4_err(dev, "SET_ICM_SIZE command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001194 return err;
1195 }
1196
Joe Perches1a91de22014-05-07 12:52:57 -07001197 mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001198 (unsigned long long) icm_size >> 10,
1199 (unsigned long long) aux_pages << 2);
1200
1201 priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001202 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001203 if (!priv->fw.aux_icm) {
Joe Perches1a91de22014-05-07 12:52:57 -07001204 mlx4_err(dev, "Couldn't allocate aux memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001205 return -ENOMEM;
1206 }
1207
1208 err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
1209 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001210 mlx4_err(dev, "MAP_ICM_AUX command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001211 goto err_free_aux;
1212 }
1213
1214 err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
1215 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001216 mlx4_err(dev, "Failed to map cMPT context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001217 goto err_unmap_aux;
1218 }
1219
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001220
Matan Barak7ae0e402014-11-13 14:45:32 +02001221 num_eqs = dev->phys_caps.num_phys_eqs;
Roland Dreierfa0681d2009-09-05 20:24:49 -07001222 err = mlx4_init_icm_table(dev, &priv->eq_table.table,
1223 init_hca->eqc_base, dev_cap->eqc_entry_sz,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001224 num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001225 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001226 mlx4_err(dev, "Failed to map EQ context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001227 goto err_unmap_cmpt;
1228 }
1229
Jack Morgensteind7bb58f2007-08-01 12:28:53 +03001230 /*
1231 * Reserved MTT entries must be aligned up to a cacheline
1232 * boundary, since the FW will write to them, while the driver
1233 * writes to all other MTT entries. (The variable
1234 * dev->caps.mtt_entry_sz below is really the MTT segment
1235 * size, not the raw entry size)
1236 */
1237 dev->caps.reserved_mtts =
1238 ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
1239 dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
1240
Roland Dreier225c7b12007-05-08 18:00:38 -07001241 err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
1242 init_hca->mtt_base,
1243 dev->caps.mtt_entry_sz,
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +00001244 dev->caps.num_mtts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001245 dev->caps.reserved_mtts, 1, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001246 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001247 mlx4_err(dev, "Failed to map MTT context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001248 goto err_unmap_eq;
1249 }
1250
1251 err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
1252 init_hca->dmpt_base,
1253 dev_cap->dmpt_entry_sz,
1254 dev->caps.num_mpts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001255 dev->caps.reserved_mrws, 1, 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07001256 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001257 mlx4_err(dev, "Failed to map dMPT context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001258 goto err_unmap_mtt;
1259 }
1260
1261 err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
1262 init_hca->qpc_base,
1263 dev_cap->qpc_entry_sz,
1264 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001265 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1266 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001267 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001268 mlx4_err(dev, "Failed to map QP context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001269 goto err_unmap_dmpt;
1270 }
1271
1272 err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
1273 init_hca->auxc_base,
1274 dev_cap->aux_entry_sz,
1275 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001276 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1277 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001278 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001279 mlx4_err(dev, "Failed to map AUXC context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001280 goto err_unmap_qp;
1281 }
1282
1283 err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
1284 init_hca->altc_base,
1285 dev_cap->altc_entry_sz,
1286 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001287 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1288 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001289 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001290 mlx4_err(dev, "Failed to map ALTC context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001291 goto err_unmap_auxc;
1292 }
1293
1294 err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
1295 init_hca->rdmarc_base,
1296 dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
1297 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001298 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1299 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001300 if (err) {
1301 mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
1302 goto err_unmap_altc;
1303 }
1304
1305 err = mlx4_init_icm_table(dev, &priv->cq_table.table,
1306 init_hca->cqc_base,
1307 dev_cap->cqc_entry_sz,
1308 dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001309 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001310 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001311 mlx4_err(dev, "Failed to map CQ context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001312 goto err_unmap_rdmarc;
1313 }
1314
1315 err = mlx4_init_icm_table(dev, &priv->srq_table.table,
1316 init_hca->srqc_base,
1317 dev_cap->srq_entry_sz,
1318 dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001319 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001320 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001321 mlx4_err(dev, "Failed to map SRQ context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001322 goto err_unmap_cq;
1323 }
1324
1325 /*
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001326 * For flow steering device managed mode it is required to use
1327 * mlx4_init_icm_table. For B0 steering mode it's not strictly
1328 * required, but for simplicity just map the whole multicast
1329 * group table now. The table isn't very big and it's a lot
1330 * easier than trying to track ref counts.
Roland Dreier225c7b12007-05-08 18:00:38 -07001331 */
1332 err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +00001333 init_hca->mc_base,
1334 mlx4_get_mgm_entry_size(dev),
Roland Dreier225c7b12007-05-08 18:00:38 -07001335 dev->caps.num_mgms + dev->caps.num_amgms,
1336 dev->caps.num_mgms + dev->caps.num_amgms,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001337 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001338 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001339 mlx4_err(dev, "Failed to map MCG context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001340 goto err_unmap_srq;
1341 }
1342
1343 return 0;
1344
1345err_unmap_srq:
1346 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1347
1348err_unmap_cq:
1349 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1350
1351err_unmap_rdmarc:
1352 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1353
1354err_unmap_altc:
1355 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1356
1357err_unmap_auxc:
1358 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1359
1360err_unmap_qp:
1361 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1362
1363err_unmap_dmpt:
1364 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1365
1366err_unmap_mtt:
1367 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
1368
1369err_unmap_eq:
Roland Dreierfa0681d2009-09-05 20:24:49 -07001370 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001371
1372err_unmap_cmpt:
1373 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1374 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1375 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1376 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1377
1378err_unmap_aux:
1379 mlx4_UNMAP_ICM_AUX(dev);
1380
1381err_free_aux:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001382 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001383
1384 return err;
1385}
1386
1387static void mlx4_free_icms(struct mlx4_dev *dev)
1388{
1389 struct mlx4_priv *priv = mlx4_priv(dev);
1390
1391 mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
1392 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1393 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1394 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1395 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1396 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1397 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1398 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1399 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
Roland Dreierfa0681d2009-09-05 20:24:49 -07001400 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001401 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1402 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1403 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1404 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001405
1406 mlx4_UNMAP_ICM_AUX(dev);
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001407 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001408}
1409
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001410static void mlx4_slave_exit(struct mlx4_dev *dev)
1411{
1412 struct mlx4_priv *priv = mlx4_priv(dev);
1413
Roland Dreierf3d4c892012-09-25 21:24:07 -07001414 mutex_lock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001415 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_TIME))
Joe Perches1a91de22014-05-07 12:52:57 -07001416 mlx4_warn(dev, "Failed to close slave function\n");
Roland Dreierf3d4c892012-09-25 21:24:07 -07001417 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001418}
1419
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001420static int map_bf_area(struct mlx4_dev *dev)
1421{
1422 struct mlx4_priv *priv = mlx4_priv(dev);
1423 resource_size_t bf_start;
1424 resource_size_t bf_len;
1425 int err = 0;
1426
Jack Morgenstein3d747472012-02-19 21:38:52 +00001427 if (!dev->caps.bf_reg_size)
1428 return -ENXIO;
1429
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001430 bf_start = pci_resource_start(dev->pdev, 2) +
1431 (dev->caps.num_uars << PAGE_SHIFT);
1432 bf_len = pci_resource_len(dev->pdev, 2) -
1433 (dev->caps.num_uars << PAGE_SHIFT);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001434 priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
1435 if (!priv->bf_mapping)
1436 err = -ENOMEM;
1437
1438 return err;
1439}
1440
1441static void unmap_bf_area(struct mlx4_dev *dev)
1442{
1443 if (mlx4_priv(dev)->bf_mapping)
1444 io_mapping_free(mlx4_priv(dev)->bf_mapping);
1445}
1446
Amir Vadaiec693d42013-04-23 06:06:49 +00001447cycle_t mlx4_read_clock(struct mlx4_dev *dev)
1448{
1449 u32 clockhi, clocklo, clockhi1;
1450 cycle_t cycles;
1451 int i;
1452 struct mlx4_priv *priv = mlx4_priv(dev);
1453
1454 for (i = 0; i < 10; i++) {
1455 clockhi = swab32(readl(priv->clock_mapping));
1456 clocklo = swab32(readl(priv->clock_mapping + 4));
1457 clockhi1 = swab32(readl(priv->clock_mapping));
1458 if (clockhi == clockhi1)
1459 break;
1460 }
1461
1462 cycles = (u64) clockhi << 32 | (u64) clocklo;
1463
1464 return cycles;
1465}
1466EXPORT_SYMBOL_GPL(mlx4_read_clock);
1467
1468
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001469static int map_internal_clock(struct mlx4_dev *dev)
1470{
1471 struct mlx4_priv *priv = mlx4_priv(dev);
1472
1473 priv->clock_mapping =
1474 ioremap(pci_resource_start(dev->pdev, priv->fw.clock_bar) +
1475 priv->fw.clock_offset, MLX4_CLOCK_SIZE);
1476
1477 if (!priv->clock_mapping)
1478 return -ENOMEM;
1479
1480 return 0;
1481}
1482
1483static void unmap_internal_clock(struct mlx4_dev *dev)
1484{
1485 struct mlx4_priv *priv = mlx4_priv(dev);
1486
1487 if (priv->clock_mapping)
1488 iounmap(priv->clock_mapping);
1489}
1490
Roland Dreier225c7b12007-05-08 18:00:38 -07001491static void mlx4_close_hca(struct mlx4_dev *dev)
1492{
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001493 unmap_internal_clock(dev);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001494 unmap_bf_area(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001495 if (mlx4_is_slave(dev))
1496 mlx4_slave_exit(dev);
1497 else {
1498 mlx4_CLOSE_HCA(dev, 0);
1499 mlx4_free_icms(dev);
Matan Baraka0eacca2014-11-13 14:45:30 +02001500 }
1501}
1502
1503static void mlx4_close_fw(struct mlx4_dev *dev)
1504{
1505 if (!mlx4_is_slave(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001506 mlx4_UNMAP_FA(dev);
1507 mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
1508 }
1509}
1510
1511static int mlx4_init_slave(struct mlx4_dev *dev)
1512{
1513 struct mlx4_priv *priv = mlx4_priv(dev);
1514 u64 dma = (u64) priv->mfunc.vhcr_dma;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001515 int ret_from_reset = 0;
1516 u32 slave_read;
1517 u32 cmd_channel_ver;
1518
Amir Vadai97989352014-03-06 18:28:17 +02001519 if (atomic_read(&pf_loading)) {
Joe Perches1a91de22014-05-07 12:52:57 -07001520 mlx4_warn(dev, "PF is not ready - Deferring probe\n");
Amir Vadai97989352014-03-06 18:28:17 +02001521 return -EPROBE_DEFER;
1522 }
1523
Roland Dreierf3d4c892012-09-25 21:24:07 -07001524 mutex_lock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001525 priv->cmd.max_cmds = 1;
1526 mlx4_warn(dev, "Sending reset\n");
1527 ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
1528 MLX4_COMM_TIME);
1529 /* if we are in the middle of flr the slave will try
1530 * NUM_OF_RESET_RETRIES times before leaving.*/
1531 if (ret_from_reset) {
1532 if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
Joe Perches1a91de22014-05-07 12:52:57 -07001533 mlx4_warn(dev, "slave is currently in the middle of FLR - Deferring probe\n");
Jack Morgenstein5efe5352013-06-04 05:13:27 +00001534 mutex_unlock(&priv->cmd.slave_cmd_mutex);
1535 return -EPROBE_DEFER;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001536 } else
1537 goto err;
1538 }
1539
1540 /* check the driver version - the slave I/F revision
1541 * must match the master's */
1542 slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
1543 cmd_channel_ver = mlx4_comm_get_version();
1544
1545 if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
1546 MLX4_COMM_GET_IF_REV(slave_read)) {
Joe Perches1a91de22014-05-07 12:52:57 -07001547 mlx4_err(dev, "slave driver version is not supported by the master\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001548 goto err;
1549 }
1550
1551 mlx4_warn(dev, "Sending vhcr0\n");
1552 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
1553 MLX4_COMM_TIME))
1554 goto err;
1555 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
1556 MLX4_COMM_TIME))
1557 goto err;
1558 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
1559 MLX4_COMM_TIME))
1560 goto err;
1561 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma, MLX4_COMM_TIME))
1562 goto err;
Roland Dreierf3d4c892012-09-25 21:24:07 -07001563
1564 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001565 return 0;
1566
1567err:
1568 mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, 0);
Roland Dreierf3d4c892012-09-25 21:24:07 -07001569 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001570 return -EIO;
Roland Dreier225c7b12007-05-08 18:00:38 -07001571}
1572
Jack Morgenstein66349612012-06-19 11:21:44 +03001573static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev)
1574{
1575 int i;
1576
1577 for (i = 1; i <= dev->caps.num_ports; i++) {
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02001578 if (dev->caps.port_type[i] == MLX4_PORT_TYPE_ETH)
1579 dev->caps.gid_table_len[i] =
Matan Barak449fc482014-03-19 18:11:52 +02001580 mlx4_get_slave_num_gids(dev, 0, i);
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02001581 else
1582 dev->caps.gid_table_len[i] = 1;
Jack Morgenstein66349612012-06-19 11:21:44 +03001583 dev->caps.pkey_table_len[i] =
1584 dev->phys_caps.pkey_phys_table_len[i] - 1;
1585 }
1586}
1587
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001588static int choose_log_fs_mgm_entry_size(int qp_per_entry)
1589{
1590 int i = MLX4_MIN_MGM_LOG_ENTRY_SIZE;
1591
1592 for (i = MLX4_MIN_MGM_LOG_ENTRY_SIZE; i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE;
1593 i++) {
1594 if (qp_per_entry <= 4 * ((1 << i) / 16 - 2))
1595 break;
1596 }
1597
1598 return (i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE) ? i : -1;
1599}
1600
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001601static void choose_steering_mode(struct mlx4_dev *dev,
1602 struct mlx4_dev_cap *dev_cap)
1603{
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001604 if (mlx4_log_num_mgm_entry_size == -1 &&
1605 dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN &&
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001606 (!mlx4_is_mfunc(dev) ||
Matan Barak449fc482014-03-19 18:11:52 +02001607 (dev_cap->fs_max_num_qp_per_entry >= (dev->num_vfs + 1))) &&
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001608 choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry) >=
1609 MLX4_MIN_MGM_LOG_ENTRY_SIZE) {
1610 dev->oper_log_mgm_entry_size =
1611 choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001612 dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
1613 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
1614 dev->caps.fs_log_max_ucast_qp_range_size =
1615 dev_cap->fs_log_max_ucast_qp_range_size;
1616 } else {
1617 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER &&
1618 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
1619 dev->caps.steering_mode = MLX4_STEERING_MODE_B0;
1620 else {
1621 dev->caps.steering_mode = MLX4_STEERING_MODE_A0;
1622
1623 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER ||
1624 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
Joe Perches1a91de22014-05-07 12:52:57 -07001625 mlx4_warn(dev, "Must have both UC_STEER and MC_STEER flags set to use B0 steering - falling back to A0 steering mode\n");
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001626 }
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001627 dev->oper_log_mgm_entry_size =
1628 mlx4_log_num_mgm_entry_size > 0 ?
1629 mlx4_log_num_mgm_entry_size :
1630 MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001631 dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
1632 }
Joe Perches1a91de22014-05-07 12:52:57 -07001633 mlx4_dbg(dev, "Steering mode is: %s, oper_log_mgm_entry_size = %d, modparam log_num_mgm_entry_size = %d\n",
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001634 mlx4_steering_mode_str(dev->caps.steering_mode),
1635 dev->oper_log_mgm_entry_size,
1636 mlx4_log_num_mgm_entry_size);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001637}
1638
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001639static void choose_tunnel_offload_mode(struct mlx4_dev *dev,
1640 struct mlx4_dev_cap *dev_cap)
1641{
1642 if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED &&
1643 dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS)
1644 dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_VXLAN;
1645 else
1646 dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_NONE;
1647
1648 mlx4_dbg(dev, "Tunneling offload mode is: %s\n", (dev->caps.tunnel_offload_mode
1649 == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) ? "vxlan" : "none");
1650}
1651
Matan Baraka0eacca2014-11-13 14:45:30 +02001652static int mlx4_init_fw(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001653{
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07001654 struct mlx4_mod_stat_cfg mlx4_cfg;
Matan Baraka0eacca2014-11-13 14:45:30 +02001655 int err = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001656
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001657 if (!mlx4_is_slave(dev)) {
1658 err = mlx4_QUERY_FW(dev);
1659 if (err) {
1660 if (err == -EACCES)
Joe Perches1a91de22014-05-07 12:52:57 -07001661 mlx4_info(dev, "non-primary physical function, skipping\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001662 else
Joe Perches1a91de22014-05-07 12:52:57 -07001663 mlx4_err(dev, "QUERY_FW command failed, aborting\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001664 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001665 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001666
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001667 err = mlx4_load_fw(dev);
1668 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001669 mlx4_err(dev, "Failed to start FW, aborting\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001670 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001671 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001672
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001673 mlx4_cfg.log_pg_sz_m = 1;
1674 mlx4_cfg.log_pg_sz = 0;
1675 err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
1676 if (err)
1677 mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
Matan Baraka0eacca2014-11-13 14:45:30 +02001678 }
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07001679
Matan Baraka0eacca2014-11-13 14:45:30 +02001680 return err;
1681}
1682
1683static int mlx4_init_hca(struct mlx4_dev *dev)
1684{
1685 struct mlx4_priv *priv = mlx4_priv(dev);
1686 struct mlx4_adapter adapter;
1687 struct mlx4_dev_cap dev_cap;
1688 struct mlx4_profile profile;
1689 struct mlx4_init_hca_param init_hca;
1690 u64 icm_size;
1691 struct mlx4_config_dev_params params;
1692 int err;
1693
1694 if (!mlx4_is_slave(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001695 err = mlx4_dev_cap(dev, &dev_cap);
1696 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001697 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001698 goto err_stop_fw;
1699 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001700
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001701 choose_steering_mode(dev, &dev_cap);
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001702 choose_tunnel_offload_mode(dev, &dev_cap);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001703
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02001704 err = mlx4_get_phys_port_id(dev);
1705 if (err)
1706 mlx4_err(dev, "Fail to get physical port id\n");
1707
Jack Morgenstein66349612012-06-19 11:21:44 +03001708 if (mlx4_is_master(dev))
1709 mlx4_parav_master_pf_caps(dev);
1710
Amir Vadai2599d852014-07-22 15:44:11 +03001711 if (mlx4_low_memory_profile()) {
1712 mlx4_info(dev, "Running from within kdump kernel. Using low memory profile\n");
1713 profile = low_mem_profile;
1714 } else {
1715 profile = default_profile;
1716 }
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001717 if (dev->caps.steering_mode ==
1718 MLX4_STEERING_MODE_DEVICE_MANAGED)
1719 profile.num_mcg = MLX4_FS_NUM_MCG;
Roland Dreier225c7b12007-05-08 18:00:38 -07001720
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001721 icm_size = mlx4_make_profile(dev, &profile, &dev_cap,
1722 &init_hca);
1723 if ((long long) icm_size < 0) {
1724 err = icm_size;
1725 goto err_stop_fw;
1726 }
1727
Eli Cohena5bbe892012-02-09 18:10:06 +02001728 dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1;
1729
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001730 init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
1731 init_hca.uar_page_sz = PAGE_SHIFT - 12;
Shani Michaelie4488342013-02-06 16:19:11 +00001732 init_hca.mw_enabled = 0;
1733 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW ||
1734 dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN)
1735 init_hca.mw_enabled = INIT_HCA_TPT_MW_ENABLE;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001736
1737 err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
1738 if (err)
1739 goto err_stop_fw;
1740
1741 err = mlx4_INIT_HCA(dev, &init_hca);
1742 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001743 mlx4_err(dev, "INIT_HCA command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001744 goto err_free_icm;
1745 }
Matan Barak7ae0e402014-11-13 14:45:32 +02001746
1747 if (dev_cap.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) {
1748 err = mlx4_query_func(dev, &dev_cap);
1749 if (err < 0) {
1750 mlx4_err(dev, "QUERY_FUNC command failed, aborting.\n");
1751 goto err_stop_fw;
1752 } else if (err & MLX4_QUERY_FUNC_NUM_SYS_EQS) {
1753 dev->caps.num_eqs = dev_cap.max_eqs;
1754 dev->caps.reserved_eqs = dev_cap.reserved_eqs;
1755 dev->caps.reserved_uars = dev_cap.reserved_uars;
1756 }
1757 }
1758
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001759 /*
1760 * If TS is supported by FW
1761 * read HCA frequency by QUERY_HCA command
1762 */
1763 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_TS) {
1764 memset(&init_hca, 0, sizeof(init_hca));
1765 err = mlx4_QUERY_HCA(dev, &init_hca);
1766 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001767 mlx4_err(dev, "QUERY_HCA command failed, disable timestamp\n");
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001768 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
1769 } else {
1770 dev->caps.hca_core_clock =
1771 init_hca.hca_core_clock;
1772 }
1773
1774 /* In case we got HCA frequency 0 - disable timestamping
1775 * to avoid dividing by zero
1776 */
1777 if (!dev->caps.hca_core_clock) {
1778 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
1779 mlx4_err(dev,
Joe Perches1a91de22014-05-07 12:52:57 -07001780 "HCA frequency is 0 - timestamping is not supported\n");
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001781 } else if (map_internal_clock(dev)) {
1782 /*
1783 * Map internal clock,
1784 * in case of failure disable timestamping
1785 */
1786 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
Joe Perches1a91de22014-05-07 12:52:57 -07001787 mlx4_err(dev, "Failed to map internal clock. Timestamping is not supported\n");
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001788 }
1789 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001790 } else {
1791 err = mlx4_init_slave(dev);
1792 if (err) {
Jack Morgenstein5efe5352013-06-04 05:13:27 +00001793 if (err != -EPROBE_DEFER)
1794 mlx4_err(dev, "Failed to initialize slave\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001795 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001796 }
1797
1798 err = mlx4_slave_cap(dev);
1799 if (err) {
1800 mlx4_err(dev, "Failed to obtain slave caps\n");
1801 goto err_close;
1802 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001803 }
1804
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001805 if (map_bf_area(dev))
1806 mlx4_dbg(dev, "Failed to map blue flame area\n");
1807
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001808 /*Only the master set the ports, all the rest got it from it.*/
1809 if (!mlx4_is_slave(dev))
1810 mlx4_set_port_mask(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07001811
1812 err = mlx4_QUERY_ADAPTER(dev, &adapter);
1813 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001814 mlx4_err(dev, "QUERY_ADAPTER command failed, aborting\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001815 goto unmap_bf;
Roland Dreier225c7b12007-05-08 18:00:38 -07001816 }
1817
Shani Michaelif8c64552014-11-09 13:51:53 +02001818 /* Query CONFIG_DEV parameters */
1819 err = mlx4_config_dev_retrieval(dev, &params);
1820 if (err && err != -ENOTSUPP) {
1821 mlx4_err(dev, "Failed to query CONFIG_DEV parameters\n");
1822 } else if (!err) {
1823 dev->caps.rx_checksum_flags_port[1] = params.rx_csum_flags_port_1;
1824 dev->caps.rx_checksum_flags_port[2] = params.rx_csum_flags_port_2;
1825 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001826 priv->eq_table.inta_pin = adapter.inta_pin;
Jack Morgensteincd9281d2007-09-18 09:14:18 +02001827 memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
Roland Dreier225c7b12007-05-08 18:00:38 -07001828
1829 return 0;
1830
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001831unmap_bf:
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001832 unmap_internal_clock(dev);
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001833 unmap_bf_area(dev);
1834
Dotan Barakb38f2872014-05-29 16:30:59 +03001835 if (mlx4_is_slave(dev)) {
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03001836 kfree(dev->caps.qp0_qkey);
Dotan Barakb38f2872014-05-29 16:30:59 +03001837 kfree(dev->caps.qp0_tunnel);
1838 kfree(dev->caps.qp0_proxy);
1839 kfree(dev->caps.qp1_tunnel);
1840 kfree(dev->caps.qp1_proxy);
1841 }
1842
Roland Dreier225c7b12007-05-08 18:00:38 -07001843err_close:
Dotan Barak41929ed2012-10-21 14:59:23 +00001844 if (mlx4_is_slave(dev))
1845 mlx4_slave_exit(dev);
1846 else
1847 mlx4_CLOSE_HCA(dev, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001848
1849err_free_icm:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001850 if (!mlx4_is_slave(dev))
1851 mlx4_free_icms(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07001852
1853err_stop_fw:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001854 if (!mlx4_is_slave(dev)) {
1855 mlx4_UNMAP_FA(dev);
1856 mlx4_free_icm(dev, priv->fw.fw_icm, 0);
1857 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001858 return err;
1859}
1860
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001861static int mlx4_init_counters_table(struct mlx4_dev *dev)
1862{
1863 struct mlx4_priv *priv = mlx4_priv(dev);
1864 int nent;
1865
1866 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
1867 return -ENOENT;
1868
1869 nent = dev->caps.max_counters;
1870 return mlx4_bitmap_init(&priv->counters_bitmap, nent, nent - 1, 0, 0);
1871}
1872
1873static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
1874{
1875 mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
1876}
1877
Jack Morgensteinba062d52012-05-15 10:35:03 +00001878int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001879{
1880 struct mlx4_priv *priv = mlx4_priv(dev);
1881
1882 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
1883 return -ENOENT;
1884
1885 *idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
1886 if (*idx == -1)
1887 return -ENOMEM;
1888
1889 return 0;
1890}
Jack Morgensteinba062d52012-05-15 10:35:03 +00001891
1892int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
1893{
1894 u64 out_param;
1895 int err;
1896
1897 if (mlx4_is_mfunc(dev)) {
1898 err = mlx4_cmd_imm(dev, 0, &out_param, RES_COUNTER,
1899 RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
1900 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
1901 if (!err)
1902 *idx = get_param_l(&out_param);
1903
1904 return err;
1905 }
1906 return __mlx4_counter_alloc(dev, idx);
1907}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001908EXPORT_SYMBOL_GPL(mlx4_counter_alloc);
1909
Jack Morgensteinba062d52012-05-15 10:35:03 +00001910void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001911{
Jack Morgenstein7c6d74d2013-12-08 16:50:17 +02001912 mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx, MLX4_USE_RR);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001913 return;
1914}
Jack Morgensteinba062d52012-05-15 10:35:03 +00001915
1916void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
1917{
Jack Morgensteine7dbeba2013-03-07 03:46:54 +00001918 u64 in_param = 0;
Jack Morgensteinba062d52012-05-15 10:35:03 +00001919
1920 if (mlx4_is_mfunc(dev)) {
1921 set_param_l(&in_param, idx);
1922 mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
1923 MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
1924 MLX4_CMD_WRAPPED);
1925 return;
1926 }
1927 __mlx4_counter_free(dev, idx);
1928}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001929EXPORT_SYMBOL_GPL(mlx4_counter_free);
1930
Roland Dreier3d73c282007-10-10 15:43:54 -07001931static int mlx4_setup_hca(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001932{
1933 struct mlx4_priv *priv = mlx4_priv(dev);
1934 int err;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001935 int port;
Jack Morgenstein9a5aa622008-11-28 21:29:46 -08001936 __be32 ib_port_default_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -07001937
Roland Dreier225c7b12007-05-08 18:00:38 -07001938 err = mlx4_init_uar_table(dev);
1939 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001940 mlx4_err(dev, "Failed to initialize user access region table, aborting\n");
1941 return err;
Roland Dreier225c7b12007-05-08 18:00:38 -07001942 }
1943
1944 err = mlx4_uar_alloc(dev, &priv->driver_uar);
1945 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001946 mlx4_err(dev, "Failed to allocate driver access region, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001947 goto err_uar_table_free;
1948 }
1949
Roland Dreier4979d182011-01-12 09:50:36 -08001950 priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001951 if (!priv->kar) {
Joe Perches1a91de22014-05-07 12:52:57 -07001952 mlx4_err(dev, "Couldn't map kernel access region, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001953 err = -ENOMEM;
1954 goto err_uar_free;
1955 }
1956
1957 err = mlx4_init_pd_table(dev);
1958 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001959 mlx4_err(dev, "Failed to initialize protection domain table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001960 goto err_kar_unmap;
1961 }
1962
Sean Hefty012a8ff2011-06-02 09:01:33 -07001963 err = mlx4_init_xrcd_table(dev);
1964 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001965 mlx4_err(dev, "Failed to initialize reliable connection domain table, aborting\n");
Sean Hefty012a8ff2011-06-02 09:01:33 -07001966 goto err_pd_table_free;
1967 }
1968
Roland Dreier225c7b12007-05-08 18:00:38 -07001969 err = mlx4_init_mr_table(dev);
1970 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001971 mlx4_err(dev, "Failed to initialize memory region table, aborting\n");
Sean Hefty012a8ff2011-06-02 09:01:33 -07001972 goto err_xrcd_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07001973 }
1974
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001975 if (!mlx4_is_slave(dev)) {
1976 err = mlx4_init_mcg_table(dev);
1977 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001978 mlx4_err(dev, "Failed to initialize multicast group table, aborting\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001979 goto err_mr_table_free;
1980 }
Jack Morgenstein114840c2014-06-01 11:53:50 +03001981 err = mlx4_config_mad_demux(dev);
1982 if (err) {
1983 mlx4_err(dev, "Failed in config_mad_demux, aborting\n");
1984 goto err_mcg_table_free;
1985 }
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001986 }
1987
Roland Dreier225c7b12007-05-08 18:00:38 -07001988 err = mlx4_init_eq_table(dev);
1989 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001990 mlx4_err(dev, "Failed to initialize event queue table, aborting\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001991 goto err_mcg_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07001992 }
1993
1994 err = mlx4_cmd_use_events(dev);
1995 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001996 mlx4_err(dev, "Failed to switch to event-driven firmware commands, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001997 goto err_eq_table_free;
1998 }
1999
2000 err = mlx4_NOP(dev);
2001 if (err) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002002 if (dev->flags & MLX4_FLAG_MSI_X) {
Joe Perches1a91de22014-05-07 12:52:57 -07002003 mlx4_warn(dev, "NOP command failed to generate MSI-X interrupt IRQ %d)\n",
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002004 priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
Joe Perches1a91de22014-05-07 12:52:57 -07002005 mlx4_warn(dev, "Trying again without MSI-X\n");
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002006 } else {
Joe Perches1a91de22014-05-07 12:52:57 -07002007 mlx4_err(dev, "NOP command failed to generate interrupt (IRQ %d), aborting\n",
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002008 priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
Roland Dreier225c7b12007-05-08 18:00:38 -07002009 mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002010 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002011
2012 goto err_cmd_poll;
2013 }
2014
2015 mlx4_dbg(dev, "NOP command IRQ test passed\n");
2016
2017 err = mlx4_init_cq_table(dev);
2018 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002019 mlx4_err(dev, "Failed to initialize completion queue table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002020 goto err_cmd_poll;
2021 }
2022
2023 err = mlx4_init_srq_table(dev);
2024 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002025 mlx4_err(dev, "Failed to initialize shared receive queue table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002026 goto err_cq_table_free;
2027 }
2028
2029 err = mlx4_init_qp_table(dev);
2030 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002031 mlx4_err(dev, "Failed to initialize queue pair table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002032 goto err_srq_table_free;
2033 }
2034
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002035 err = mlx4_init_counters_table(dev);
2036 if (err && err != -ENOENT) {
Joe Perches1a91de22014-05-07 12:52:57 -07002037 mlx4_err(dev, "Failed to initialize counters table, aborting\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002038 goto err_qp_table_free;
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002039 }
2040
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002041 if (!mlx4_is_slave(dev)) {
2042 for (port = 1; port <= dev->caps.num_ports; port++) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002043 ib_port_default_caps = 0;
2044 err = mlx4_get_port_ib_caps(dev, port,
2045 &ib_port_default_caps);
2046 if (err)
Joe Perches1a91de22014-05-07 12:52:57 -07002047 mlx4_warn(dev, "failed to get port %d default ib capabilities (%d). Continuing with caps = 0\n",
2048 port, err);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002049 dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02002050
Jack Morgenstein2aca1172012-06-19 11:21:41 +03002051 /* initialize per-slave default ib port capabilities */
2052 if (mlx4_is_master(dev)) {
2053 int i;
2054 for (i = 0; i < dev->num_slaves; i++) {
2055 if (i == mlx4_master_func_num(dev))
2056 continue;
2057 priv->mfunc.master.slave_state[i].ib_cap_mask[port] =
Joe Perches1a91de22014-05-07 12:52:57 -07002058 ib_port_default_caps;
Jack Morgenstein2aca1172012-06-19 11:21:41 +03002059 }
2060 }
2061
Or Gerlitz096335b2012-01-11 19:02:17 +02002062 if (mlx4_is_mfunc(dev))
2063 dev->caps.port_ib_mtu[port] = IB_MTU_2048;
2064 else
2065 dev->caps.port_ib_mtu[port] = IB_MTU_4096;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02002066
Jack Morgenstein66349612012-06-19 11:21:44 +03002067 err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ?
2068 dev->caps.pkey_table_len[port] : -1);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002069 if (err) {
2070 mlx4_err(dev, "Failed to set port %d, aborting\n",
Joe Perches1a91de22014-05-07 12:52:57 -07002071 port);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002072 goto err_counters_table_free;
2073 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002074 }
2075 }
2076
Roland Dreier225c7b12007-05-08 18:00:38 -07002077 return 0;
2078
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002079err_counters_table_free:
2080 mlx4_cleanup_counters_table(dev);
2081
Roland Dreier225c7b12007-05-08 18:00:38 -07002082err_qp_table_free:
2083 mlx4_cleanup_qp_table(dev);
2084
2085err_srq_table_free:
2086 mlx4_cleanup_srq_table(dev);
2087
2088err_cq_table_free:
2089 mlx4_cleanup_cq_table(dev);
2090
2091err_cmd_poll:
2092 mlx4_cmd_use_polling(dev);
2093
2094err_eq_table_free:
2095 mlx4_cleanup_eq_table(dev);
2096
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002097err_mcg_table_free:
2098 if (!mlx4_is_slave(dev))
2099 mlx4_cleanup_mcg_table(dev);
2100
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002101err_mr_table_free:
Roland Dreier225c7b12007-05-08 18:00:38 -07002102 mlx4_cleanup_mr_table(dev);
2103
Sean Hefty012a8ff2011-06-02 09:01:33 -07002104err_xrcd_table_free:
2105 mlx4_cleanup_xrcd_table(dev);
2106
Roland Dreier225c7b12007-05-08 18:00:38 -07002107err_pd_table_free:
2108 mlx4_cleanup_pd_table(dev);
2109
2110err_kar_unmap:
2111 iounmap(priv->kar);
2112
2113err_uar_free:
2114 mlx4_uar_free(dev, &priv->driver_uar);
2115
2116err_uar_table_free:
2117 mlx4_cleanup_uar_table(dev);
2118 return err;
2119}
2120
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08002121static void mlx4_enable_msi_x(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07002122{
2123 struct mlx4_priv *priv = mlx4_priv(dev);
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002124 struct msix_entry *entries;
Roland Dreier225c7b12007-05-08 18:00:38 -07002125 int i;
2126
2127 if (msi_x) {
Matan Barak7ae0e402014-11-13 14:45:32 +02002128 int nreq = dev->caps.num_ports * num_online_cpus() + MSIX_LEGACY_SZ;
2129
Or Gerlitzca4c7b32013-01-17 05:30:43 +00002130 nreq = min_t(int, dev->caps.num_eqs - dev->caps.reserved_eqs,
2131 nreq);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002132
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002133 entries = kcalloc(nreq, sizeof *entries, GFP_KERNEL);
2134 if (!entries)
2135 goto no_msi;
2136
2137 for (i = 0; i < nreq; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07002138 entries[i].entry = i;
2139
Alexander Gordeev66e2f9c2014-02-18 11:11:47 +01002140 nreq = pci_enable_msix_range(dev->pdev, entries, 2, nreq);
2141
2142 if (nreq < 0) {
Nicolas Morey-Chaisemartin5bf0da72009-04-21 10:11:06 -07002143 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07002144 goto no_msi;
Alexander Gordeev66e2f9c2014-02-18 11:11:47 +01002145 } else if (nreq < MSIX_LEGACY_SZ +
Joe Perches1a91de22014-05-07 12:52:57 -07002146 dev->caps.num_ports * MIN_MSIX_P_PORT) {
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002147 /*Working in legacy mode , all EQ's shared*/
2148 dev->caps.comp_pool = 0;
2149 dev->caps.num_comp_vectors = nreq - 1;
2150 } else {
2151 dev->caps.comp_pool = nreq - MSIX_LEGACY_SZ;
2152 dev->caps.num_comp_vectors = MSIX_LEGACY_SZ - 1;
2153 }
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002154 for (i = 0; i < nreq; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07002155 priv->eq_table.eq[i].irq = entries[i].vector;
2156
2157 dev->flags |= MLX4_FLAG_MSI_X;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002158
2159 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07002160 return;
2161 }
2162
2163no_msi:
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002164 dev->caps.num_comp_vectors = 1;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002165 dev->caps.comp_pool = 0;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002166
2167 for (i = 0; i < 2; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07002168 priv->eq_table.eq[i].irq = dev->pdev->irq;
2169}
2170
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002171static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002172{
2173 struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002174 int err = 0;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002175
2176 info->dev = dev;
2177 info->port = port;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002178 if (!mlx4_is_slave(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002179 mlx4_init_mac_table(dev, &info->mac_table);
2180 mlx4_init_vlan_table(dev, &info->vlan_table);
Jack Morgenstein111c6092014-05-27 09:26:38 +03002181 mlx4_init_roce_gid_table(dev, &info->gid_table);
Yan Burman16a10ff2013-02-07 02:25:22 +00002182 info->base_qpn = mlx4_get_base_qpn(dev, port);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002183 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002184
2185 sprintf(info->dev_name, "mlx4_port%d", port);
2186 info->port_attr.attr.name = info->dev_name;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002187 if (mlx4_is_mfunc(dev))
2188 info->port_attr.attr.mode = S_IRUGO;
2189 else {
2190 info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
2191 info->port_attr.store = set_port_type;
2192 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002193 info->port_attr.show = show_port_type;
Greg Kroah-Hartman3691c9642010-03-15 14:01:55 -07002194 sysfs_attr_init(&info->port_attr.attr);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002195
2196 err = device_create_file(&dev->pdev->dev, &info->port_attr);
2197 if (err) {
2198 mlx4_err(dev, "Failed to create file for port %d\n", port);
2199 info->port = -1;
2200 }
2201
Or Gerlitz096335b2012-01-11 19:02:17 +02002202 sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
2203 info->port_mtu_attr.attr.name = info->dev_mtu_name;
2204 if (mlx4_is_mfunc(dev))
2205 info->port_mtu_attr.attr.mode = S_IRUGO;
2206 else {
2207 info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR;
2208 info->port_mtu_attr.store = set_port_ib_mtu;
2209 }
2210 info->port_mtu_attr.show = show_port_ib_mtu;
2211 sysfs_attr_init(&info->port_mtu_attr.attr);
2212
2213 err = device_create_file(&dev->pdev->dev, &info->port_mtu_attr);
2214 if (err) {
2215 mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
2216 device_remove_file(&info->dev->pdev->dev, &info->port_attr);
2217 info->port = -1;
2218 }
2219
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002220 return err;
2221}
2222
2223static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
2224{
2225 if (info->port < 0)
2226 return;
2227
2228 device_remove_file(&info->dev->pdev->dev, &info->port_attr);
Or Gerlitz096335b2012-01-11 19:02:17 +02002229 device_remove_file(&info->dev->pdev->dev, &info->port_mtu_attr);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002230}
2231
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002232static int mlx4_init_steering(struct mlx4_dev *dev)
2233{
2234 struct mlx4_priv *priv = mlx4_priv(dev);
2235 int num_entries = dev->caps.num_ports;
2236 int i, j;
2237
2238 priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL);
2239 if (!priv->steer)
2240 return -ENOMEM;
2241
Eugenia Emantayev45b51362012-02-14 06:37:41 +00002242 for (i = 0; i < num_entries; i++)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002243 for (j = 0; j < MLX4_NUM_STEERS; j++) {
2244 INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
2245 INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
2246 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002247 return 0;
2248}
2249
2250static void mlx4_clear_steering(struct mlx4_dev *dev)
2251{
2252 struct mlx4_priv *priv = mlx4_priv(dev);
2253 struct mlx4_steer_index *entry, *tmp_entry;
2254 struct mlx4_promisc_qp *pqp, *tmp_pqp;
2255 int num_entries = dev->caps.num_ports;
2256 int i, j;
2257
2258 for (i = 0; i < num_entries; i++) {
2259 for (j = 0; j < MLX4_NUM_STEERS; j++) {
2260 list_for_each_entry_safe(pqp, tmp_pqp,
2261 &priv->steer[i].promisc_qps[j],
2262 list) {
2263 list_del(&pqp->list);
2264 kfree(pqp);
2265 }
2266 list_for_each_entry_safe(entry, tmp_entry,
2267 &priv->steer[i].steer_entries[j],
2268 list) {
2269 list_del(&entry->list);
2270 list_for_each_entry_safe(pqp, tmp_pqp,
2271 &entry->duplicates,
2272 list) {
2273 list_del(&pqp->list);
2274 kfree(pqp);
2275 }
2276 kfree(entry);
2277 }
2278 }
2279 }
2280 kfree(priv->steer);
2281}
2282
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002283static int extended_func_num(struct pci_dev *pdev)
2284{
2285 return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
2286}
2287
2288#define MLX4_OWNER_BASE 0x8069c
2289#define MLX4_OWNER_SIZE 4
2290
2291static int mlx4_get_ownership(struct mlx4_dev *dev)
2292{
2293 void __iomem *owner;
2294 u32 ret;
2295
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002296 if (pci_channel_offline(dev->pdev))
2297 return -EIO;
2298
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002299 owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
2300 MLX4_OWNER_SIZE);
2301 if (!owner) {
2302 mlx4_err(dev, "Failed to obtain ownership bit\n");
2303 return -ENOMEM;
2304 }
2305
2306 ret = readl(owner);
2307 iounmap(owner);
2308 return (int) !!ret;
2309}
2310
2311static void mlx4_free_ownership(struct mlx4_dev *dev)
2312{
2313 void __iomem *owner;
2314
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002315 if (pci_channel_offline(dev->pdev))
2316 return;
2317
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002318 owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
2319 MLX4_OWNER_SIZE);
2320 if (!owner) {
2321 mlx4_err(dev, "Failed to obtain ownership bit\n");
2322 return;
2323 }
2324 writel(0, owner);
2325 msleep(1000);
2326 iounmap(owner);
2327}
2328
Matan Baraka0eacca2014-11-13 14:45:30 +02002329#define SRIOV_VALID_STATE(flags) (!!((flags) & MLX4_FLAG_SRIOV) ==\
2330 !!((flags) & MLX4_FLAG_MASTER))
2331
2332static u64 mlx4_enable_sriov(struct mlx4_dev *dev, struct pci_dev *pdev,
2333 u8 total_vfs, int existing_vfs)
2334{
2335 u64 dev_flags = dev->flags;
2336
2337 dev->dev_vfs = kzalloc(
2338 total_vfs * sizeof(*dev->dev_vfs),
2339 GFP_KERNEL);
2340 if (NULL == dev->dev_vfs) {
2341 mlx4_err(dev, "Failed to allocate memory for VFs\n");
2342 goto disable_sriov;
2343 } else if (!(dev->flags & MLX4_FLAG_SRIOV)) {
2344 int err = 0;
2345
2346 atomic_inc(&pf_loading);
2347 if (existing_vfs) {
2348 if (existing_vfs != total_vfs)
2349 mlx4_err(dev, "SR-IOV was already enabled, but with num_vfs (%d) different than requested (%d)\n",
2350 existing_vfs, total_vfs);
2351 } else {
2352 mlx4_warn(dev, "Enabling SR-IOV with %d VFs\n", total_vfs);
2353 err = pci_enable_sriov(pdev, total_vfs);
2354 }
2355 if (err) {
2356 mlx4_err(dev, "Failed to enable SR-IOV, continuing without SR-IOV (err = %d)\n",
2357 err);
2358 atomic_dec(&pf_loading);
2359 goto disable_sriov;
2360 } else {
2361 mlx4_warn(dev, "Running in master mode\n");
2362 dev_flags |= MLX4_FLAG_SRIOV |
2363 MLX4_FLAG_MASTER;
2364 dev_flags &= ~MLX4_FLAG_SLAVE;
2365 dev->num_vfs = total_vfs;
2366 }
2367 }
2368 return dev_flags;
2369
2370disable_sriov:
2371 dev->num_vfs = 0;
2372 kfree(dev->dev_vfs);
2373 return dev_flags & ~MLX4_FLAG_MASTER;
2374}
2375
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002376static int mlx4_load_one(struct pci_dev *pdev, int pci_dev_data,
2377 int total_vfs, int *nvfs, struct mlx4_priv *priv)
Roland Dreier225c7b12007-05-08 18:00:38 -07002378{
Roland Dreier225c7b12007-05-08 18:00:38 -07002379 struct mlx4_dev *dev;
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002380 unsigned sum = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002381 int err;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002382 int port;
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002383 int i;
Matan Barak7ae0e402014-11-13 14:45:32 +02002384 struct mlx4_dev_cap *dev_cap = NULL;
Jack Morgensteinbbb07af2014-09-30 12:03:47 +03002385 int existing_vfs = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002386
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002387 dev = &priv->dev;
Roland Dreier225c7b12007-05-08 18:00:38 -07002388
Roland Dreierb5814012007-06-07 11:51:58 -07002389 INIT_LIST_HEAD(&priv->ctx_list);
2390 spin_lock_init(&priv->ctx_lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07002391
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002392 mutex_init(&priv->port_mutex);
2393
Yevgeny Petrilin62968832008-04-23 11:55:45 -07002394 INIT_LIST_HEAD(&priv->pgdir_list);
2395 mutex_init(&priv->pgdir_mutex);
2396
Eli Cohenc1b43dc2011-03-22 22:38:41 +00002397 INIT_LIST_HEAD(&priv->bf_list);
2398 mutex_init(&priv->bf_mutex);
2399
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00002400 dev->rev_id = pdev->revision;
Eugenia Emantayev6e7136e2013-11-07 12:19:53 +02002401 dev->numa_node = dev_to_node(&pdev->dev);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002402
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002403 /* Detect if this device is a virtual function */
Roland Dreier839f1242012-09-27 09:23:41 -07002404 if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002405 mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
2406 dev->flags |= MLX4_FLAG_SLAVE;
2407 } else {
2408 /* We reset the device and enable SRIOV only for physical
2409 * devices. Try to claim ownership on the device;
2410 * if already taken, skip -- do not allow multiple PFs */
2411 err = mlx4_get_ownership(dev);
2412 if (err) {
2413 if (err < 0)
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002414 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002415 else {
Joe Perches1a91de22014-05-07 12:52:57 -07002416 mlx4_warn(dev, "Multiple PFs not yet supported - Skipping PF\n");
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002417 return -EINVAL;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002418 }
2419 }
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00002420
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002421 atomic_set(&priv->opreq_count, 0);
2422 INIT_WORK(&priv->opreq_task, mlx4_opreq_action);
2423
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002424 /*
2425 * Now reset the HCA before we touch the PCI capabilities or
2426 * attempt a firmware command, since a boot ROM may have left
2427 * the HCA in an undefined state.
2428 */
2429 err = mlx4_reset(dev);
2430 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002431 mlx4_err(dev, "Failed to reset HCA, aborting\n");
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002432 goto err_sriov;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002433 }
Matan Barak7ae0e402014-11-13 14:45:32 +02002434
2435 if (total_vfs) {
2436 existing_vfs = pci_num_vf(pdev);
2437 dev->flags = MLX4_FLAG_MASTER;
2438 dev->num_vfs = total_vfs;
2439 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002440 }
2441
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002442slave_start:
Eugenia Emantayev521130d2012-09-05 22:50:52 +00002443 err = mlx4_cmd_init(dev);
2444 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002445 mlx4_err(dev, "Failed to init command interface, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002446 goto err_sriov;
2447 }
2448
2449 /* In slave functions, the communication channel must be initialized
2450 * before posting commands. Also, init num_slaves before calling
2451 * mlx4_init_hca */
2452 if (mlx4_is_mfunc(dev)) {
Matan Barak7ae0e402014-11-13 14:45:32 +02002453 if (mlx4_is_master(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002454 dev->num_slaves = MLX4_MAX_NUM_SLAVES;
Matan Barak7ae0e402014-11-13 14:45:32 +02002455
2456 } else {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002457 dev->num_slaves = 0;
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00002458 err = mlx4_multi_func_init(dev);
2459 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002460 mlx4_err(dev, "Failed to init slave mfunc interface, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002461 goto err_cmd;
2462 }
2463 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002464 }
2465
Matan Baraka0eacca2014-11-13 14:45:30 +02002466 err = mlx4_init_fw(dev);
2467 if (err) {
2468 mlx4_err(dev, "Failed to init fw, aborting.\n");
2469 goto err_mfunc;
2470 }
2471
Matan Barak7ae0e402014-11-13 14:45:32 +02002472 if (mlx4_is_master(dev)) {
2473 if (!dev_cap) {
2474 dev_cap = kzalloc(sizeof(*dev_cap), GFP_KERNEL);
2475
2476 if (!dev_cap) {
2477 err = -ENOMEM;
2478 goto err_fw;
2479 }
2480
2481 err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
2482 if (err) {
2483 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
2484 goto err_fw;
2485 }
2486
2487 if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS)) {
2488 u64 dev_flags = mlx4_enable_sriov(dev, pdev, total_vfs,
2489 existing_vfs);
2490
2491 mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
2492 dev->flags = dev_flags;
2493 if (!SRIOV_VALID_STATE(dev->flags)) {
2494 mlx4_err(dev, "Invalid SRIOV state\n");
2495 goto err_sriov;
2496 }
2497 err = mlx4_reset(dev);
2498 if (err) {
2499 mlx4_err(dev, "Failed to reset HCA, aborting.\n");
2500 goto err_sriov;
2501 }
2502 goto slave_start;
2503 }
2504 } else {
2505 /* Legacy mode FW requires SRIOV to be enabled before
2506 * doing QUERY_DEV_CAP, since max_eq's value is different if
2507 * SRIOV is enabled.
2508 */
2509 memset(dev_cap, 0, sizeof(*dev_cap));
2510 err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
2511 if (err) {
2512 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
2513 goto err_fw;
2514 }
2515 }
2516 }
2517
Roland Dreier225c7b12007-05-08 18:00:38 -07002518 err = mlx4_init_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002519 if (err) {
2520 if (err == -EACCES) {
2521 /* Not primary Physical function
2522 * Running in slave mode */
Matan Barakffc39f62014-11-13 14:45:29 +02002523 mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
Matan Baraka0eacca2014-11-13 14:45:30 +02002524 /* We're not a PF */
2525 if (dev->flags & MLX4_FLAG_SRIOV) {
2526 if (!existing_vfs)
2527 pci_disable_sriov(pdev);
2528 if (mlx4_is_master(dev))
2529 atomic_dec(&pf_loading);
2530 dev->flags &= ~MLX4_FLAG_SRIOV;
2531 }
2532 if (!mlx4_is_slave(dev))
2533 mlx4_free_ownership(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002534 dev->flags |= MLX4_FLAG_SLAVE;
2535 dev->flags &= ~MLX4_FLAG_MASTER;
2536 goto slave_start;
2537 } else
Matan Baraka0eacca2014-11-13 14:45:30 +02002538 goto err_fw;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002539 }
2540
Matan Barak7ae0e402014-11-13 14:45:32 +02002541 if (mlx4_is_master(dev) && (dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS)) {
2542 u64 dev_flags = mlx4_enable_sriov(dev, pdev, total_vfs, existing_vfs);
2543
2544 if ((dev->flags ^ dev_flags) & (MLX4_FLAG_MASTER | MLX4_FLAG_SLAVE)) {
2545 mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_VHCR);
2546 dev->flags = dev_flags;
2547 err = mlx4_cmd_init(dev);
2548 if (err) {
2549 /* Only VHCR is cleaned up, so could still
2550 * send FW commands
2551 */
2552 mlx4_err(dev, "Failed to init VHCR command interface, aborting\n");
2553 goto err_close;
2554 }
2555 } else {
2556 dev->flags = dev_flags;
2557 }
2558
2559 if (!SRIOV_VALID_STATE(dev->flags)) {
2560 mlx4_err(dev, "Invalid SRIOV state\n");
2561 goto err_close;
2562 }
2563 }
2564
Eyal Perryb912b2f2014-01-05 17:41:08 +02002565 /* check if the device is functioning at its maximum possible speed.
2566 * No return code for this call, just warn the user in case of PCI
2567 * express device capabilities are under-satisfied by the bus.
2568 */
Eyal Perry83d34592014-05-04 17:07:25 +03002569 if (!mlx4_is_slave(dev))
2570 mlx4_check_pcie_caps(dev);
Eyal Perryb912b2f2014-01-05 17:41:08 +02002571
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002572 /* In master functions, the communication channel must be initialized
2573 * after obtaining its address from fw */
2574 if (mlx4_is_master(dev)) {
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002575 int ib_ports = 0;
2576
2577 mlx4_foreach_port(i, dev, MLX4_PORT_TYPE_IB)
2578 ib_ports++;
2579
2580 if (ib_ports &&
2581 (num_vfs_argc > 1 || probe_vfs_argc > 1)) {
2582 mlx4_err(dev,
2583 "Invalid syntax of num_vfs/probe_vfs with IB port - single port VFs syntax is only supported when all ports are configured as ethernet\n");
2584 err = -EINVAL;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002585 goto err_close;
2586 }
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002587 if (dev->caps.num_ports < 2 &&
2588 num_vfs_argc > 1) {
2589 err = -EINVAL;
2590 mlx4_err(dev,
2591 "Error: Trying to configure VFs on port 2, but HCA has only %d physical ports\n",
2592 dev->caps.num_ports);
2593 goto err_close;
2594 }
2595 memcpy(dev->nvfs, nvfs, sizeof(dev->nvfs));
Matan Barakdd41cc32014-03-19 18:11:53 +02002596
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002597 for (i = 0; i < sizeof(dev->nvfs)/sizeof(dev->nvfs[0]); i++) {
2598 unsigned j;
2599
2600 for (j = 0; j < dev->nvfs[i]; ++sum, ++j) {
2601 dev->dev_vfs[sum].min_port = i < 2 ? i + 1 : 1;
2602 dev->dev_vfs[sum].n_ports = i < 2 ? 1 :
2603 dev->caps.num_ports;
Matan Barakdd41cc32014-03-19 18:11:53 +02002604 }
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002605 }
2606
2607 /* In master functions, the communication channel
2608 * must be initialized after obtaining its address from fw
2609 */
2610 err = mlx4_multi_func_init(dev);
2611 if (err) {
2612 mlx4_err(dev, "Failed to init master mfunc interface, aborting.\n");
2613 goto err_close;
Matan Barak1ab95d32014-03-19 18:11:50 +02002614 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002615 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002616
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002617 err = mlx4_alloc_eq_table(dev);
2618 if (err)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002619 goto err_master_mfunc;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002620
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002621 priv->msix_ctl.pool_bm = 0;
Yevgeny Petrilin730c41d2012-02-21 03:39:32 +00002622 mutex_init(&priv->msix_ctl.pool_lock);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002623
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002624 mlx4_enable_msi_x(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002625 if ((mlx4_is_mfunc(dev)) &&
2626 !(dev->flags & MLX4_FLAG_MSI_X)) {
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00002627 err = -ENOSYS;
Joe Perches1a91de22014-05-07 12:52:57 -07002628 mlx4_err(dev, "INTx is not supported in multi-function mode, aborting\n");
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002629 goto err_free_eq;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002630 }
2631
2632 if (!mlx4_is_slave(dev)) {
2633 err = mlx4_init_steering(dev);
2634 if (err)
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002635 goto err_disable_msix;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002636 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002637
Roland Dreier225c7b12007-05-08 18:00:38 -07002638 err = mlx4_setup_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002639 if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
2640 !mlx4_is_mfunc(dev)) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002641 dev->flags &= ~MLX4_FLAG_MSI_X;
Yevgeny Petrilin9858d2d2012-06-25 00:24:12 +00002642 dev->caps.num_comp_vectors = 1;
2643 dev->caps.comp_pool = 0;
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002644 pci_disable_msix(pdev);
2645 err = mlx4_setup_hca(dev);
2646 }
2647
Roland Dreier225c7b12007-05-08 18:00:38 -07002648 if (err)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002649 goto err_steer;
Roland Dreier225c7b12007-05-08 18:00:38 -07002650
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02002651 mlx4_init_quotas(dev);
2652
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002653 for (port = 1; port <= dev->caps.num_ports; port++) {
2654 err = mlx4_init_port_info(dev, port);
2655 if (err)
2656 goto err_port;
2657 }
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002658
Roland Dreier225c7b12007-05-08 18:00:38 -07002659 err = mlx4_register_device(dev);
2660 if (err)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002661 goto err_port;
Roland Dreier225c7b12007-05-08 18:00:38 -07002662
Eyal Perryb046ffe2013-10-15 16:55:24 +02002663 mlx4_request_modules(dev);
2664
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002665 mlx4_sense_init(dev);
2666 mlx4_start_sense(dev);
2667
Wei Yangbefdf892014-04-14 09:51:19 +08002668 priv->removed = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002669
Amir Vadaie1a5ddc2014-04-14 11:17:22 +03002670 if (mlx4_is_master(dev) && dev->num_vfs)
2671 atomic_dec(&pf_loading);
2672
Roland Dreier225c7b12007-05-08 18:00:38 -07002673 return 0;
2674
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002675err_port:
Eli Cohenb4f77262010-01-06 12:54:39 -08002676 for (--port; port >= 1; --port)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002677 mlx4_cleanup_port_info(&priv->port[port]);
2678
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002679 mlx4_cleanup_counters_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002680 mlx4_cleanup_qp_table(dev);
2681 mlx4_cleanup_srq_table(dev);
2682 mlx4_cleanup_cq_table(dev);
2683 mlx4_cmd_use_polling(dev);
2684 mlx4_cleanup_eq_table(dev);
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002685 mlx4_cleanup_mcg_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002686 mlx4_cleanup_mr_table(dev);
Sean Hefty012a8ff2011-06-02 09:01:33 -07002687 mlx4_cleanup_xrcd_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002688 mlx4_cleanup_pd_table(dev);
2689 mlx4_cleanup_uar_table(dev);
2690
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002691err_steer:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002692 if (!mlx4_is_slave(dev))
2693 mlx4_clear_steering(dev);
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002694
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002695err_disable_msix:
2696 if (dev->flags & MLX4_FLAG_MSI_X)
2697 pci_disable_msix(pdev);
2698
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002699err_free_eq:
2700 mlx4_free_eq_table(dev);
2701
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002702err_master_mfunc:
2703 if (mlx4_is_master(dev))
2704 mlx4_multi_func_cleanup(dev);
2705
Dotan Barakb38f2872014-05-29 16:30:59 +03002706 if (mlx4_is_slave(dev)) {
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002707 kfree(dev->caps.qp0_qkey);
Dotan Barakb38f2872014-05-29 16:30:59 +03002708 kfree(dev->caps.qp0_tunnel);
2709 kfree(dev->caps.qp0_proxy);
2710 kfree(dev->caps.qp1_tunnel);
2711 kfree(dev->caps.qp1_proxy);
2712 }
2713
Roland Dreier225c7b12007-05-08 18:00:38 -07002714err_close:
2715 mlx4_close_hca(dev);
2716
Matan Baraka0eacca2014-11-13 14:45:30 +02002717err_fw:
2718 mlx4_close_fw(dev);
2719
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002720err_mfunc:
2721 if (mlx4_is_slave(dev))
2722 mlx4_multi_func_cleanup(dev);
2723
Roland Dreier225c7b12007-05-08 18:00:38 -07002724err_cmd:
Matan Barakffc39f62014-11-13 14:45:29 +02002725 mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
Roland Dreier225c7b12007-05-08 18:00:38 -07002726
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002727err_sriov:
Jack Morgensteinbbb07af2014-09-30 12:03:47 +03002728 if (dev->flags & MLX4_FLAG_SRIOV && !existing_vfs)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002729 pci_disable_sriov(pdev);
2730
Amir Vadaie1a5ddc2014-04-14 11:17:22 +03002731 if (mlx4_is_master(dev) && dev->num_vfs)
2732 atomic_dec(&pf_loading);
2733
Matan Barak1ab95d32014-03-19 18:11:50 +02002734 kfree(priv->dev.dev_vfs);
2735
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002736 if (!mlx4_is_slave(dev))
2737 mlx4_free_ownership(dev);
2738
Matan Barak7ae0e402014-11-13 14:45:32 +02002739 kfree(dev_cap);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002740 return err;
2741}
2742
2743static int __mlx4_init_one(struct pci_dev *pdev, int pci_dev_data,
2744 struct mlx4_priv *priv)
2745{
2746 int err;
2747 int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
2748 int prb_vf[MLX4_MAX_PORTS + 1] = {0, 0, 0};
2749 const int param_map[MLX4_MAX_PORTS + 1][MLX4_MAX_PORTS + 1] = {
2750 {2, 0, 0}, {0, 1, 2}, {0, 1, 2} };
2751 unsigned total_vfs = 0;
2752 unsigned int i;
2753
2754 pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
2755
2756 err = pci_enable_device(pdev);
2757 if (err) {
2758 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
2759 return err;
2760 }
2761
2762 /* Due to requirement that all VFs and the PF are *guaranteed* 2 MACS
2763 * per port, we must limit the number of VFs to 63 (since their are
2764 * 128 MACs)
2765 */
2766 for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]) && i < num_vfs_argc;
2767 total_vfs += nvfs[param_map[num_vfs_argc - 1][i]], i++) {
2768 nvfs[param_map[num_vfs_argc - 1][i]] = num_vfs[i];
2769 if (nvfs[i] < 0) {
2770 dev_err(&pdev->dev, "num_vfs module parameter cannot be negative\n");
2771 err = -EINVAL;
2772 goto err_disable_pdev;
2773 }
2774 }
2775 for (i = 0; i < sizeof(prb_vf)/sizeof(prb_vf[0]) && i < probe_vfs_argc;
2776 i++) {
2777 prb_vf[param_map[probe_vfs_argc - 1][i]] = probe_vf[i];
2778 if (prb_vf[i] < 0 || prb_vf[i] > nvfs[i]) {
2779 dev_err(&pdev->dev, "probe_vf module parameter cannot be negative or greater than num_vfs\n");
2780 err = -EINVAL;
2781 goto err_disable_pdev;
2782 }
2783 }
2784 if (total_vfs >= MLX4_MAX_NUM_VF) {
2785 dev_err(&pdev->dev,
2786 "Requested more VF's (%d) than allowed (%d)\n",
2787 total_vfs, MLX4_MAX_NUM_VF - 1);
2788 err = -EINVAL;
2789 goto err_disable_pdev;
2790 }
2791
2792 for (i = 0; i < MLX4_MAX_PORTS; i++) {
2793 if (nvfs[i] + nvfs[2] >= MLX4_MAX_NUM_VF_P_PORT) {
2794 dev_err(&pdev->dev,
2795 "Requested more VF's (%d) for port (%d) than allowed (%d)\n",
2796 nvfs[i] + nvfs[2], i + 1,
2797 MLX4_MAX_NUM_VF_P_PORT - 1);
2798 err = -EINVAL;
2799 goto err_disable_pdev;
2800 }
2801 }
2802
2803 /* Check for BARs. */
2804 if (!(pci_dev_data & MLX4_PCI_DEV_IS_VF) &&
2805 !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
2806 dev_err(&pdev->dev, "Missing DCS, aborting (driver_data: 0x%x, pci_resource_flags(pdev, 0):0x%lx)\n",
2807 pci_dev_data, pci_resource_flags(pdev, 0));
2808 err = -ENODEV;
2809 goto err_disable_pdev;
2810 }
2811 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
2812 dev_err(&pdev->dev, "Missing UAR, aborting\n");
2813 err = -ENODEV;
2814 goto err_disable_pdev;
2815 }
2816
2817 err = pci_request_regions(pdev, DRV_NAME);
2818 if (err) {
2819 dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
2820 goto err_disable_pdev;
2821 }
2822
2823 pci_set_master(pdev);
2824
2825 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
2826 if (err) {
2827 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask\n");
2828 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2829 if (err) {
2830 dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting\n");
2831 goto err_release_regions;
2832 }
2833 }
2834 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
2835 if (err) {
2836 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit consistent PCI DMA mask\n");
2837 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
2838 if (err) {
2839 dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, aborting\n");
2840 goto err_release_regions;
2841 }
2842 }
2843
2844 /* Allow large DMA segments, up to the firmware limit of 1 GB */
2845 dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);
2846 /* Detect if this device is a virtual function */
2847 if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
2848 /* When acting as pf, we normally skip vfs unless explicitly
2849 * requested to probe them.
2850 */
2851 if (total_vfs) {
2852 unsigned vfs_offset = 0;
2853
2854 for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]) &&
2855 vfs_offset + nvfs[i] < extended_func_num(pdev);
2856 vfs_offset += nvfs[i], i++)
2857 ;
2858 if (i == sizeof(nvfs)/sizeof(nvfs[0])) {
2859 err = -ENODEV;
2860 goto err_release_regions;
2861 }
2862 if ((extended_func_num(pdev) - vfs_offset)
2863 > prb_vf[i]) {
2864 dev_warn(&pdev->dev, "Skipping virtual function:%d\n",
2865 extended_func_num(pdev));
2866 err = -ENODEV;
2867 goto err_release_regions;
2868 }
2869 }
2870 }
2871
2872 err = mlx4_load_one(pdev, pci_dev_data, total_vfs, nvfs, priv);
2873 if (err)
2874 goto err_release_regions;
2875 return 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002876
Roland Dreiera01df0f2009-09-05 20:24:48 -07002877err_release_regions:
2878 pci_release_regions(pdev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002879
2880err_disable_pdev:
2881 pci_disable_device(pdev);
2882 pci_set_drvdata(pdev, NULL);
2883 return err;
2884}
2885
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00002886static int mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
Roland Dreier3d73c282007-10-10 15:43:54 -07002887{
Wei Yangbefdf892014-04-14 09:51:19 +08002888 struct mlx4_priv *priv;
2889 struct mlx4_dev *dev;
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002890 int ret;
Wei Yangbefdf892014-04-14 09:51:19 +08002891
Joe Perches0a645e82010-07-10 07:22:46 +00002892 printk_once(KERN_INFO "%s", mlx4_version);
Roland Dreier3d73c282007-10-10 15:43:54 -07002893
Wei Yangbefdf892014-04-14 09:51:19 +08002894 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
2895 if (!priv)
2896 return -ENOMEM;
2897
2898 dev = &priv->dev;
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002899 dev->pdev = pdev;
Wei Yangbefdf892014-04-14 09:51:19 +08002900 pci_set_drvdata(pdev, dev);
2901 priv->pci_dev_data = id->driver_data;
2902
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002903 ret = __mlx4_init_one(pdev, id->driver_data, priv);
2904 if (ret)
2905 kfree(priv);
2906
2907 return ret;
Roland Dreier3d73c282007-10-10 15:43:54 -07002908}
2909
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002910static void mlx4_unload_one(struct pci_dev *pdev)
Wei Yangbefdf892014-04-14 09:51:19 +08002911{
2912 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2913 struct mlx4_priv *priv = mlx4_priv(dev);
2914 int pci_dev_data;
2915 int p;
Jack Morgensteinbbb07af2014-09-30 12:03:47 +03002916 int active_vfs = 0;
Wei Yangbefdf892014-04-14 09:51:19 +08002917
2918 if (priv->removed)
2919 return;
2920
2921 pci_dev_data = priv->pci_dev_data;
2922
Jack Morgensteinbbb07af2014-09-30 12:03:47 +03002923 /* Disabling SR-IOV is not allowed while there are active vf's */
2924 if (mlx4_is_master(dev)) {
2925 active_vfs = mlx4_how_many_lives_vf(dev);
2926 if (active_vfs) {
2927 pr_warn("Removing PF when there are active VF's !!\n");
2928 pr_warn("Will not disable SR-IOV.\n");
2929 }
2930 }
Wei Yangbefdf892014-04-14 09:51:19 +08002931 mlx4_stop_sense(dev);
2932 mlx4_unregister_device(dev);
2933
2934 for (p = 1; p <= dev->caps.num_ports; p++) {
2935 mlx4_cleanup_port_info(&priv->port[p]);
2936 mlx4_CLOSE_PORT(dev, p);
2937 }
2938
2939 if (mlx4_is_master(dev))
2940 mlx4_free_resource_tracker(dev,
2941 RES_TR_FREE_SLAVES_ONLY);
2942
2943 mlx4_cleanup_counters_table(dev);
2944 mlx4_cleanup_qp_table(dev);
2945 mlx4_cleanup_srq_table(dev);
2946 mlx4_cleanup_cq_table(dev);
2947 mlx4_cmd_use_polling(dev);
2948 mlx4_cleanup_eq_table(dev);
2949 mlx4_cleanup_mcg_table(dev);
2950 mlx4_cleanup_mr_table(dev);
2951 mlx4_cleanup_xrcd_table(dev);
2952 mlx4_cleanup_pd_table(dev);
2953
2954 if (mlx4_is_master(dev))
2955 mlx4_free_resource_tracker(dev,
2956 RES_TR_FREE_STRUCTS_ONLY);
2957
2958 iounmap(priv->kar);
2959 mlx4_uar_free(dev, &priv->driver_uar);
2960 mlx4_cleanup_uar_table(dev);
2961 if (!mlx4_is_slave(dev))
2962 mlx4_clear_steering(dev);
2963 mlx4_free_eq_table(dev);
2964 if (mlx4_is_master(dev))
2965 mlx4_multi_func_cleanup(dev);
2966 mlx4_close_hca(dev);
Matan Baraka0eacca2014-11-13 14:45:30 +02002967 mlx4_close_fw(dev);
Wei Yangbefdf892014-04-14 09:51:19 +08002968 if (mlx4_is_slave(dev))
2969 mlx4_multi_func_cleanup(dev);
Matan Barakffc39f62014-11-13 14:45:29 +02002970 mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
Wei Yangbefdf892014-04-14 09:51:19 +08002971
2972 if (dev->flags & MLX4_FLAG_MSI_X)
2973 pci_disable_msix(pdev);
Jack Morgensteinbbb07af2014-09-30 12:03:47 +03002974 if (dev->flags & MLX4_FLAG_SRIOV && !active_vfs) {
Wei Yangbefdf892014-04-14 09:51:19 +08002975 mlx4_warn(dev, "Disabling SR-IOV\n");
2976 pci_disable_sriov(pdev);
Matan Baraka0eacca2014-11-13 14:45:30 +02002977 dev->flags &= ~MLX4_FLAG_SRIOV;
Amir Vadaie1a5ddc2014-04-14 11:17:22 +03002978 dev->num_vfs = 0;
Wei Yangbefdf892014-04-14 09:51:19 +08002979 }
2980
2981 if (!mlx4_is_slave(dev))
2982 mlx4_free_ownership(dev);
2983
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002984 kfree(dev->caps.qp0_qkey);
Wei Yangbefdf892014-04-14 09:51:19 +08002985 kfree(dev->caps.qp0_tunnel);
2986 kfree(dev->caps.qp0_proxy);
2987 kfree(dev->caps.qp1_tunnel);
2988 kfree(dev->caps.qp1_proxy);
2989 kfree(dev->dev_vfs);
2990
Wei Yangbefdf892014-04-14 09:51:19 +08002991 memset(priv, 0, sizeof(*priv));
2992 priv->pci_dev_data = pci_dev_data;
2993 priv->removed = 1;
2994}
2995
Roland Dreier3d73c282007-10-10 15:43:54 -07002996static void mlx4_remove_one(struct pci_dev *pdev)
Roland Dreier225c7b12007-05-08 18:00:38 -07002997{
2998 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2999 struct mlx4_priv *priv = mlx4_priv(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07003000
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003001 mlx4_unload_one(pdev);
3002 pci_release_regions(pdev);
3003 pci_disable_device(pdev);
Wei Yangbefdf892014-04-14 09:51:19 +08003004 kfree(priv);
3005 pci_set_drvdata(pdev, NULL);
Roland Dreier225c7b12007-05-08 18:00:38 -07003006}
3007
Jack Morgensteinee49bd92007-07-12 17:50:45 +03003008int mlx4_restart_one(struct pci_dev *pdev)
3009{
Roland Dreier839f1242012-09-27 09:23:41 -07003010 struct mlx4_dev *dev = pci_get_drvdata(pdev);
3011 struct mlx4_priv *priv = mlx4_priv(dev);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003012 int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
3013 int pci_dev_data, err, total_vfs;
Roland Dreier839f1242012-09-27 09:23:41 -07003014
3015 pci_dev_data = priv->pci_dev_data;
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003016 total_vfs = dev->num_vfs;
3017 memcpy(nvfs, dev->nvfs, sizeof(dev->nvfs));
3018
3019 mlx4_unload_one(pdev);
3020 err = mlx4_load_one(pdev, pci_dev_data, total_vfs, nvfs, priv);
3021 if (err) {
3022 mlx4_err(dev, "%s: ERROR: mlx4_load_one failed, pci_name=%s, err=%d\n",
3023 __func__, pci_name(pdev), err);
3024 return err;
3025 }
3026
3027 return err;
Jack Morgensteinee49bd92007-07-12 17:50:45 +03003028}
3029
Benoit Taine9baa3c32014-08-08 15:56:03 +02003030static const struct pci_device_id mlx4_pci_table[] = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003031 /* MT25408 "Hermon" SDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003032 { PCI_VDEVICE(MELLANOX, 0x6340), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003033 /* MT25408 "Hermon" DDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003034 { PCI_VDEVICE(MELLANOX, 0x634a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003035 /* MT25408 "Hermon" QDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003036 { PCI_VDEVICE(MELLANOX, 0x6354), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003037 /* MT25408 "Hermon" DDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003038 { PCI_VDEVICE(MELLANOX, 0x6732), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003039 /* MT25408 "Hermon" QDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003040 { PCI_VDEVICE(MELLANOX, 0x673c), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003041 /* MT25408 "Hermon" EN 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003042 { PCI_VDEVICE(MELLANOX, 0x6368), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003043 /* MT25408 "Hermon" EN 10GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003044 { PCI_VDEVICE(MELLANOX, 0x6750), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003045 /* MT25458 ConnectX EN 10GBASE-T 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003046 { PCI_VDEVICE(MELLANOX, 0x6372), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003047 /* MT25458 ConnectX EN 10GBASE-T+Gen2 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003048 { PCI_VDEVICE(MELLANOX, 0x675a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003049 /* MT26468 ConnectX EN 10GigE PCIe gen2*/
Roland Dreierca3e57a2012-09-27 09:53:05 -07003050 { PCI_VDEVICE(MELLANOX, 0x6764), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003051 /* MT26438 ConnectX EN 40GigE PCIe gen2 5GT/s */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003052 { PCI_VDEVICE(MELLANOX, 0x6746), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003053 /* MT26478 ConnectX2 40GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003054 { PCI_VDEVICE(MELLANOX, 0x676e), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003055 /* MT25400 Family [ConnectX-2 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07003056 { PCI_VDEVICE(MELLANOX, 0x1002), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003057 /* MT27500 Family [ConnectX-3] */
3058 { PCI_VDEVICE(MELLANOX, 0x1003), 0 },
3059 /* MT27500 Family [ConnectX-3 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07003060 { PCI_VDEVICE(MELLANOX, 0x1004), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003061 { PCI_VDEVICE(MELLANOX, 0x1005), 0 }, /* MT27510 Family */
3062 { PCI_VDEVICE(MELLANOX, 0x1006), 0 }, /* MT27511 Family */
3063 { PCI_VDEVICE(MELLANOX, 0x1007), 0 }, /* MT27520 Family */
3064 { PCI_VDEVICE(MELLANOX, 0x1008), 0 }, /* MT27521 Family */
3065 { PCI_VDEVICE(MELLANOX, 0x1009), 0 }, /* MT27530 Family */
3066 { PCI_VDEVICE(MELLANOX, 0x100a), 0 }, /* MT27531 Family */
3067 { PCI_VDEVICE(MELLANOX, 0x100b), 0 }, /* MT27540 Family */
3068 { PCI_VDEVICE(MELLANOX, 0x100c), 0 }, /* MT27541 Family */
3069 { PCI_VDEVICE(MELLANOX, 0x100d), 0 }, /* MT27550 Family */
3070 { PCI_VDEVICE(MELLANOX, 0x100e), 0 }, /* MT27551 Family */
3071 { PCI_VDEVICE(MELLANOX, 0x100f), 0 }, /* MT27560 Family */
3072 { PCI_VDEVICE(MELLANOX, 0x1010), 0 }, /* MT27561 Family */
Roland Dreier225c7b12007-05-08 18:00:38 -07003073 { 0, }
3074};
3075
3076MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
3077
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00003078static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev,
3079 pci_channel_state_t state)
3080{
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003081 mlx4_unload_one(pdev);
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00003082
3083 return state == pci_channel_io_perm_failure ?
3084 PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
3085}
3086
3087static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev)
3088{
Wei Yangbefdf892014-04-14 09:51:19 +08003089 struct mlx4_dev *dev = pci_get_drvdata(pdev);
3090 struct mlx4_priv *priv = mlx4_priv(dev);
3091 int ret;
Wei Yang97a52212014-03-27 09:28:31 +08003092
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003093 ret = __mlx4_init_one(pdev, priv->pci_dev_data, priv);
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00003094
3095 return ret ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
3096}
3097
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07003098static const struct pci_error_handlers mlx4_err_handler = {
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00003099 .error_detected = mlx4_pci_err_detected,
3100 .slot_reset = mlx4_pci_slot_reset,
3101};
3102
Roland Dreier225c7b12007-05-08 18:00:38 -07003103static struct pci_driver mlx4_driver = {
3104 .name = DRV_NAME,
3105 .id_table = mlx4_pci_table,
3106 .probe = mlx4_init_one,
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003107 .shutdown = mlx4_unload_one,
Bill Pembertonf57e6842012-12-03 09:23:15 -05003108 .remove = mlx4_remove_one,
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00003109 .err_handler = &mlx4_err_handler,
Roland Dreier225c7b12007-05-08 18:00:38 -07003110};
3111
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003112static int __init mlx4_verify_params(void)
3113{
3114 if ((log_num_mac < 0) || (log_num_mac > 7)) {
Amir Vadaic20862c2014-05-22 15:55:40 +03003115 pr_warn("mlx4_core: bad num_mac: %d\n", log_num_mac);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003116 return -1;
3117 }
3118
Or Gerlitzcb296882011-10-16 10:26:21 +02003119 if (log_num_vlan != 0)
Amir Vadaic20862c2014-05-22 15:55:40 +03003120 pr_warn("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
3121 MLX4_LOG_NUM_VLANS);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003122
Amir Vadaiecc8fb12014-05-22 15:55:39 +03003123 if (use_prio != 0)
3124 pr_warn("mlx4_core: use_prio - obsolete module param, ignored\n");
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003125
Eli Cohen04986282010-09-20 08:42:38 +02003126 if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) {
Amir Vadaic20862c2014-05-22 15:55:40 +03003127 pr_warn("mlx4_core: bad log_mtts_per_seg: %d\n",
3128 log_mtts_per_seg);
Eli Cohenab6bf422009-05-27 14:38:34 -07003129 return -1;
3130 }
3131
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003132 /* Check if module param for ports type has legal combination */
3133 if (port_type_array[0] == false && port_type_array[1] == true) {
Amir Vadaic20862c2014-05-22 15:55:40 +03003134 pr_warn("Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003135 port_type_array[0] = true;
3136 }
3137
Jack Morgenstein3c439b52012-12-06 17:12:00 +00003138 if (mlx4_log_num_mgm_entry_size != -1 &&
3139 (mlx4_log_num_mgm_entry_size < MLX4_MIN_MGM_LOG_ENTRY_SIZE ||
3140 mlx4_log_num_mgm_entry_size > MLX4_MAX_MGM_LOG_ENTRY_SIZE)) {
Joe Perches1a91de22014-05-07 12:52:57 -07003141 pr_warn("mlx4_core: mlx4_log_num_mgm_entry_size (%d) not in legal range (-1 or %d..%d)\n",
3142 mlx4_log_num_mgm_entry_size,
3143 MLX4_MIN_MGM_LOG_ENTRY_SIZE,
3144 MLX4_MAX_MGM_LOG_ENTRY_SIZE);
Jack Morgenstein3c439b52012-12-06 17:12:00 +00003145 return -1;
3146 }
3147
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003148 return 0;
3149}
3150
Roland Dreier225c7b12007-05-08 18:00:38 -07003151static int __init mlx4_init(void)
3152{
3153 int ret;
3154
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003155 if (mlx4_verify_params())
3156 return -EINVAL;
3157
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07003158 mlx4_catas_init();
3159
3160 mlx4_wq = create_singlethread_workqueue("mlx4");
3161 if (!mlx4_wq)
3162 return -ENOMEM;
Jack Morgensteinee49bd92007-07-12 17:50:45 +03003163
Roland Dreier225c7b12007-05-08 18:00:38 -07003164 ret = pci_register_driver(&mlx4_driver);
Wei Yang1b85ee02013-12-03 10:04:10 +08003165 if (ret < 0)
3166 destroy_workqueue(mlx4_wq);
Roland Dreier225c7b12007-05-08 18:00:38 -07003167 return ret < 0 ? ret : 0;
3168}
3169
3170static void __exit mlx4_cleanup(void)
3171{
3172 pci_unregister_driver(&mlx4_driver);
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07003173 destroy_workqueue(mlx4_wq);
Roland Dreier225c7b12007-05-08 18:00:38 -07003174}
3175
3176module_init(mlx4_init);
3177module_exit(mlx4_cleanup);