blob: 265a77f5deceba5927a1ef3c8ad57c7329b48369 [file] [log] [blame]
Joonyoung Shimc8466a92015-06-12 21:59:00 +09001/* drivers/gpu/drm/exynos5433_drm_decon.c
2 *
3 * Copyright (C) 2015 Samsung Electronics Co.Ltd
4 * Authors:
5 * Joonyoung Shim <jy0922.shim@samsung.com>
6 * Hyungwon Hwang <human.hwang@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundationr
11 */
12
13#include <linux/platform_device.h>
14#include <linux/clk.h>
15#include <linux/component.h>
16#include <linux/of_gpio.h>
17#include <linux/pm_runtime.h>
18
19#include <video/exynos5433_decon.h>
20
21#include "exynos_drm_drv.h"
22#include "exynos_drm_crtc.h"
23#include "exynos_drm_plane.h"
24#include "exynos_drm_iommu.h"
25
26#define WINDOWS_NR 3
Gustavo Padovan323db0e2015-09-04 19:05:57 -030027#define CURSOR_WIN 2
Joonyoung Shimc8466a92015-06-12 21:59:00 +090028#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
29
Andrzej Hajda4f54f21c2015-10-20 11:22:34 +020030static const char * const decon_clks_name[] = {
31 "pclk",
32 "aclk_decon",
33 "aclk_smmu_decon0x",
34 "aclk_xiu_decon0x",
35 "pclk_smmu_decon0x",
36 "sclk_decon_vclk",
37 "sclk_decon_eclk",
38};
39
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020040enum decon_flag_bits {
41 BIT_CLKS_ENABLED,
42 BIT_IRQS_ENABLED,
43 BIT_WIN_UPDATED,
44 BIT_SUSPENDED
45};
46
Joonyoung Shimc8466a92015-06-12 21:59:00 +090047struct decon_context {
48 struct device *dev;
49 struct drm_device *drm_dev;
50 struct exynos_drm_crtc *crtc;
51 struct exynos_drm_plane planes[WINDOWS_NR];
52 void __iomem *addr;
Andrzej Hajda4f54f21c2015-10-20 11:22:34 +020053 struct clk *clks[ARRAY_SIZE(decon_clks_name)];
Joonyoung Shimc8466a92015-06-12 21:59:00 +090054 int pipe;
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020055 unsigned long flags;
Joonyoung Shimc8466a92015-06-12 21:59:00 +090056 bool i80_if;
Joonyoung Shimc8466a92015-06-12 21:59:00 +090057};
58
Marek Szyprowskifbbb1e12015-08-31 00:53:57 +090059static const uint32_t decon_formats[] = {
60 DRM_FORMAT_XRGB1555,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
63 DRM_FORMAT_ARGB8888,
64};
65
Andrzej Hajdab2192072015-10-20 11:22:37 +020066static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
67 u32 val)
68{
69 val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
70 writel(val, ctx->addr + reg);
71}
72
Joonyoung Shimc8466a92015-06-12 21:59:00 +090073static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
74{
75 struct decon_context *ctx = crtc->ctx;
76 u32 val;
77
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020078 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +090079 return -EPERM;
80
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020081 if (test_and_set_bit(BIT_IRQS_ENABLED, &ctx->flags)) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +090082 val = VIDINTCON0_INTEN;
83 if (ctx->i80_if)
84 val |= VIDINTCON0_FRAMEDONE;
85 else
86 val |= VIDINTCON0_INTFRMEN;
87
88 writel(val, ctx->addr + DECON_VIDINTCON0);
89 }
90
91 return 0;
92}
93
94static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
95{
96 struct decon_context *ctx = crtc->ctx;
97
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020098 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +090099 return;
100
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200101 if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900102 writel(0, ctx->addr + DECON_VIDINTCON0);
103}
104
105static void decon_setup_trigger(struct decon_context *ctx)
106{
107 u32 val = TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
108 TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN;
109 writel(val, ctx->addr + DECON_TRIGCON);
110}
111
112static void decon_commit(struct exynos_drm_crtc *crtc)
113{
114 struct decon_context *ctx = crtc->ctx;
Andrzej Hajda85de2752015-10-20 11:22:36 +0200115 struct drm_display_mode *m = &crtc->base.mode;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900116 u32 val;
117
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200118 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900119 return;
120
121 /* enable clock gate */
122 val = CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F;
123 writel(val, ctx->addr + DECON_CMU);
124
125 /* lcd on and use command if */
126 val = VIDOUT_LCD_ON;
127 if (ctx->i80_if)
128 val |= VIDOUT_COMMAND_IF;
129 else
130 val |= VIDOUT_RGB_IF;
131 writel(val, ctx->addr + DECON_VIDOUTCON0);
132
Andrzej Hajda85de2752015-10-20 11:22:36 +0200133 val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
134 VIDTCON2_HOZVAL(m->hdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900135 writel(val, ctx->addr + DECON_VIDTCON2);
136
137 if (!ctx->i80_if) {
138 val = VIDTCON00_VBPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200139 m->crtc_vtotal - m->crtc_vsync_end - 1) |
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900140 VIDTCON00_VFPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200141 m->crtc_vsync_start - m->crtc_vdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900142 writel(val, ctx->addr + DECON_VIDTCON00);
143
144 val = VIDTCON01_VSPW_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200145 m->crtc_vsync_end - m->crtc_vsync_start - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900146 writel(val, ctx->addr + DECON_VIDTCON01);
147
148 val = VIDTCON10_HBPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200149 m->crtc_htotal - m->crtc_hsync_end - 1) |
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900150 VIDTCON10_HFPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200151 m->crtc_hsync_start - m->crtc_hdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900152 writel(val, ctx->addr + DECON_VIDTCON10);
153
154 val = VIDTCON11_HSPW_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200155 m->crtc_hsync_end - m->crtc_hsync_start - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900156 writel(val, ctx->addr + DECON_VIDTCON11);
157 }
158
159 decon_setup_trigger(ctx);
160
161 /* enable output and display signal */
162 val = VIDCON0_ENVID | VIDCON0_ENVID_F;
163 writel(val, ctx->addr + DECON_VIDCON0);
164}
165
166#define COORDINATE_X(x) (((x) & 0xfff) << 12)
167#define COORDINATE_Y(x) ((x) & 0xfff)
168#define OFFSIZE(x) (((x) & 0x3fff) << 14)
169#define PAGEWIDTH(x) ((x) & 0x3fff)
170
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900171static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
172 struct drm_framebuffer *fb)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900173{
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900174 unsigned long val;
175
176 val = readl(ctx->addr + DECON_WINCONx(win));
177 val &= ~WINCONx_BPPMODE_MASK;
178
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900179 switch (fb->pixel_format) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900180 case DRM_FORMAT_XRGB1555:
181 val |= WINCONx_BPPMODE_16BPP_I1555;
182 val |= WINCONx_HAWSWP_F;
183 val |= WINCONx_BURSTLEN_16WORD;
184 break;
185 case DRM_FORMAT_RGB565:
186 val |= WINCONx_BPPMODE_16BPP_565;
187 val |= WINCONx_HAWSWP_F;
188 val |= WINCONx_BURSTLEN_16WORD;
189 break;
190 case DRM_FORMAT_XRGB8888:
191 val |= WINCONx_BPPMODE_24BPP_888;
192 val |= WINCONx_WSWP_F;
193 val |= WINCONx_BURSTLEN_16WORD;
194 break;
195 case DRM_FORMAT_ARGB8888:
196 val |= WINCONx_BPPMODE_32BPP_A8888;
197 val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
198 val |= WINCONx_BURSTLEN_16WORD;
199 break;
200 default:
201 DRM_ERROR("Proper pixel format is not set\n");
202 return;
203 }
204
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900205 DRM_DEBUG_KMS("bpp = %u\n", fb->bits_per_pixel);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900206
207 /*
208 * In case of exynos, setting dma-burst to 16Word causes permanent
209 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
210 * switching which is based on plane size is not recommended as
211 * plane size varies a lot towards the end of the screen and rapid
212 * movement causes unstable DMA which results into iommu crash/tear.
213 */
214
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900215 if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900216 val &= ~WINCONx_BURSTLEN_MASK;
217 val |= WINCONx_BURSTLEN_8WORD;
218 }
219
220 writel(val, ctx->addr + DECON_WINCONx(win));
221}
222
223static void decon_shadow_protect_win(struct decon_context *ctx, int win,
224 bool protect)
225{
Andrzej Hajdab2192072015-10-20 11:22:37 +0200226 decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_Wx_PROTECT(win),
227 protect ? ~0 : 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900228}
229
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900230static void decon_atomic_begin(struct exynos_drm_crtc *crtc,
231 struct exynos_drm_plane *plane)
232{
233 struct decon_context *ctx = crtc->ctx;
234
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200235 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900236 return;
237
238 decon_shadow_protect_win(ctx, plane->zpos, true);
239}
240
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900241static void decon_update_plane(struct exynos_drm_crtc *crtc,
242 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900243{
244 struct decon_context *ctx = crtc->ctx;
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900245 struct drm_plane_state *state = plane->base.state;
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900246 unsigned int win = plane->zpos;
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900247 unsigned int bpp = state->fb->bits_per_pixel >> 3;
248 unsigned int pitch = state->fb->pitches[0];
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900249 u32 val;
250
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200251 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900252 return;
253
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900254 val = COORDINATE_X(plane->crtc_x) | COORDINATE_Y(plane->crtc_y);
255 writel(val, ctx->addr + DECON_VIDOSDxA(win));
256
Gustavo Padovand88d2462015-07-16 12:23:38 -0300257 val = COORDINATE_X(plane->crtc_x + plane->crtc_w - 1) |
258 COORDINATE_Y(plane->crtc_y + plane->crtc_h - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900259 writel(val, ctx->addr + DECON_VIDOSDxB(win));
260
261 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
262 VIDOSD_Wx_ALPHA_B_F(0x0);
263 writel(val, ctx->addr + DECON_VIDOSDxC(win));
264
265 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
266 VIDOSD_Wx_ALPHA_B_F(0x0);
267 writel(val, ctx->addr + DECON_VIDOSDxD(win));
268
269 writel(plane->dma_addr[0], ctx->addr + DECON_VIDW0xADD0B0(win));
270
Gustavo Padovand88d2462015-07-16 12:23:38 -0300271 val = plane->dma_addr[0] + pitch * plane->crtc_h;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900272 writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));
273
Gustavo Padovand88d2462015-07-16 12:23:38 -0300274 val = OFFSIZE(pitch - plane->crtc_w * bpp)
275 | PAGEWIDTH(plane->crtc_w * bpp);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900276 writel(val, ctx->addr + DECON_VIDW0xADD2(win));
277
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900278 decon_win_set_pixfmt(ctx, win, state->fb);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900279
280 /* window enable */
Andrzej Hajdab2192072015-10-20 11:22:37 +0200281 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900282
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900283 /* standalone update */
Andrzej Hajdab2192072015-10-20 11:22:37 +0200284 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900285}
286
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900287static void decon_disable_plane(struct exynos_drm_crtc *crtc,
288 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900289{
290 struct decon_context *ctx = crtc->ctx;
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900291 unsigned int win = plane->zpos;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900292
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200293 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900294 return;
295
296 decon_shadow_protect_win(ctx, win, true);
297
298 /* window disable */
Andrzej Hajdab2192072015-10-20 11:22:37 +0200299 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900300
301 decon_shadow_protect_win(ctx, win, false);
302
303 /* standalone update */
Andrzej Hajdab2192072015-10-20 11:22:37 +0200304 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900305}
306
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900307static void decon_atomic_flush(struct exynos_drm_crtc *crtc,
308 struct exynos_drm_plane *plane)
309{
310 struct decon_context *ctx = crtc->ctx;
311
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200312 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900313 return;
314
315 decon_shadow_protect_win(ctx, plane->zpos, false);
316
317 if (ctx->i80_if)
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200318 set_bit(BIT_WIN_UPDATED, &ctx->flags);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900319}
320
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900321static void decon_swreset(struct decon_context *ctx)
322{
323 unsigned int tries;
324
325 writel(0, ctx->addr + DECON_VIDCON0);
326 for (tries = 2000; tries; --tries) {
327 if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_STOP_STATUS)
328 break;
329 udelay(10);
330 }
331
332 WARN(tries == 0, "failed to disable DECON\n");
333
334 writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
335 for (tries = 2000; tries; --tries) {
336 if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_SWRESET)
337 break;
338 udelay(10);
339 }
340
341 WARN(tries == 0, "failed to software reset DECON\n");
342}
343
344static void decon_enable(struct exynos_drm_crtc *crtc)
345{
346 struct decon_context *ctx = crtc->ctx;
347 int ret;
348 int i;
349
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200350 if (!test_and_clear_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900351 return;
352
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900353 pm_runtime_get_sync(ctx->dev);
354
355 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
356 ret = clk_prepare_enable(ctx->clks[i]);
357 if (ret < 0)
358 goto err;
359 }
360
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200361 set_bit(BIT_CLKS_ENABLED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900362
363 /* if vblank was enabled status, enable it again. */
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200364 if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900365 decon_enable_vblank(ctx->crtc);
366
367 decon_commit(ctx->crtc);
368
369 return;
370err:
371 while (--i >= 0)
372 clk_disable_unprepare(ctx->clks[i]);
373
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200374 set_bit(BIT_SUSPENDED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900375}
376
377static void decon_disable(struct exynos_drm_crtc *crtc)
378{
379 struct decon_context *ctx = crtc->ctx;
380 int i;
381
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200382 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900383 return;
384
385 /*
386 * We need to make sure that all windows are disabled before we
387 * suspend that connector. Otherwise we might try to scan from
388 * a destroyed buffer later.
389 */
390 for (i = 0; i < WINDOWS_NR; i++)
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900391 decon_disable_plane(crtc, &ctx->planes[i]);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900392
393 decon_swreset(ctx);
394
395 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++)
396 clk_disable_unprepare(ctx->clks[i]);
397
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200398 clear_bit(BIT_CLKS_ENABLED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900399
400 pm_runtime_put_sync(ctx->dev);
401
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200402 set_bit(BIT_SUSPENDED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900403}
404
405void decon_te_irq_handler(struct exynos_drm_crtc *crtc)
406{
407 struct decon_context *ctx = crtc->ctx;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900408
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200409 if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900410 return;
411
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200412 if (test_and_clear_bit(BIT_WIN_UPDATED, &ctx->flags))
Andrzej Hajdab2192072015-10-20 11:22:37 +0200413 decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900414
Gustavo Padovaneafd5402015-07-16 12:23:32 -0300415 drm_crtc_handle_vblank(&ctx->crtc->base);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900416}
417
418static void decon_clear_channels(struct exynos_drm_crtc *crtc)
419{
420 struct decon_context *ctx = crtc->ctx;
421 int win, i, ret;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900422
423 DRM_DEBUG_KMS("%s\n", __FILE__);
424
425 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
426 ret = clk_prepare_enable(ctx->clks[i]);
427 if (ret < 0)
428 goto err;
429 }
430
431 for (win = 0; win < WINDOWS_NR; win++) {
Andrzej Hajdab2192072015-10-20 11:22:37 +0200432 decon_shadow_protect_win(ctx, win, true);
433 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
434 decon_shadow_protect_win(ctx, win, false);
435 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900436 }
437 /* TODO: wait for possible vsync */
438 msleep(50);
439
440err:
441 while (--i >= 0)
442 clk_disable_unprepare(ctx->clks[i]);
443}
444
445static struct exynos_drm_crtc_ops decon_crtc_ops = {
446 .enable = decon_enable,
447 .disable = decon_disable,
448 .commit = decon_commit,
449 .enable_vblank = decon_enable_vblank,
450 .disable_vblank = decon_disable_vblank,
451 .commit = decon_commit,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900452 .atomic_begin = decon_atomic_begin,
Gustavo Padovan9cc76102015-08-03 14:38:05 +0900453 .update_plane = decon_update_plane,
454 .disable_plane = decon_disable_plane,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900455 .atomic_flush = decon_atomic_flush,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900456 .te_handler = decon_te_irq_handler,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900457};
458
459static int decon_bind(struct device *dev, struct device *master, void *data)
460{
461 struct decon_context *ctx = dev_get_drvdata(dev);
462 struct drm_device *drm_dev = data;
463 struct exynos_drm_private *priv = drm_dev->dev_private;
464 struct exynos_drm_plane *exynos_plane;
465 enum drm_plane_type type;
466 unsigned int zpos;
467 int ret;
468
469 ctx->drm_dev = drm_dev;
470 ctx->pipe = priv->pipe++;
471
472 for (zpos = 0; zpos < WINDOWS_NR; zpos++) {
Gustavo Padovan323db0e2015-09-04 19:05:57 -0300473 type = exynos_plane_get_type(zpos, CURSOR_WIN);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900474 ret = exynos_plane_init(drm_dev, &ctx->planes[zpos],
Marek Szyprowskifbbb1e12015-08-31 00:53:57 +0900475 1 << ctx->pipe, type, decon_formats,
476 ARRAY_SIZE(decon_formats), zpos);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900477 if (ret)
478 return ret;
479 }
480
Gustavo Padovan5d3d0992015-10-12 22:07:48 +0900481 exynos_plane = &ctx->planes[DEFAULT_WIN];
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900482 ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
483 ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
484 &decon_crtc_ops, ctx);
485 if (IS_ERR(ctx->crtc)) {
486 ret = PTR_ERR(ctx->crtc);
487 goto err;
488 }
489
Joonyoung Shimeb7a3fc2015-07-02 21:49:39 +0900490 decon_clear_channels(ctx->crtc);
491
492 ret = drm_iommu_attach_device(drm_dev, dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900493 if (ret)
494 goto err;
495
496 return ret;
497err:
498 priv->pipe--;
499 return ret;
500}
501
502static void decon_unbind(struct device *dev, struct device *master, void *data)
503{
504 struct decon_context *ctx = dev_get_drvdata(dev);
505
506 decon_disable(ctx->crtc);
507
508 /* detach this sub driver from iommu mapping if supported. */
Joonyoung Shimbf566082015-07-02 21:49:38 +0900509 drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900510}
511
512static const struct component_ops decon_component_ops = {
513 .bind = decon_bind,
514 .unbind = decon_unbind,
515};
516
517static irqreturn_t decon_vsync_irq_handler(int irq, void *dev_id)
518{
519 struct decon_context *ctx = dev_id;
520 u32 val;
521
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200522 if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900523 goto out;
524
525 val = readl(ctx->addr + DECON_VIDINTCON1);
526 if (val & VIDINTCON1_INTFRMPEND) {
Gustavo Padovaneafd5402015-07-16 12:23:32 -0300527 drm_crtc_handle_vblank(&ctx->crtc->base);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900528
529 /* clear */
530 writel(VIDINTCON1_INTFRMPEND, ctx->addr + DECON_VIDINTCON1);
531 }
532
533out:
534 return IRQ_HANDLED;
535}
536
537static irqreturn_t decon_lcd_sys_irq_handler(int irq, void *dev_id)
538{
539 struct decon_context *ctx = dev_id;
540 u32 val;
Gustavo Padovan822f6df2015-08-15 13:26:14 -0300541 int win;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900542
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200543 if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900544 goto out;
545
546 val = readl(ctx->addr + DECON_VIDINTCON1);
547 if (val & VIDINTCON1_INTFRMDONEPEND) {
Gustavo Padovan822f6df2015-08-15 13:26:14 -0300548 for (win = 0 ; win < WINDOWS_NR ; win++) {
549 struct exynos_drm_plane *plane = &ctx->planes[win];
550
551 if (!plane->pending_fb)
552 continue;
553
554 exynos_drm_crtc_finish_update(ctx->crtc, plane);
555 }
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900556
557 /* clear */
558 writel(VIDINTCON1_INTFRMDONEPEND,
559 ctx->addr + DECON_VIDINTCON1);
560 }
561
562out:
563 return IRQ_HANDLED;
564}
565
566static int exynos5433_decon_probe(struct platform_device *pdev)
567{
568 struct device *dev = &pdev->dev;
569 struct decon_context *ctx;
570 struct resource *res;
571 int ret;
572 int i;
573
574 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
575 if (!ctx)
576 return -ENOMEM;
577
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200578 __set_bit(BIT_SUSPENDED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900579 ctx->dev = dev;
580 if (of_get_child_by_name(dev->of_node, "i80-if-timings"))
581 ctx->i80_if = true;
582
583 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
584 struct clk *clk;
585
586 clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
587 if (IS_ERR(clk))
588 return PTR_ERR(clk);
589
590 ctx->clks[i] = clk;
591 }
592
593 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
594 if (!res) {
595 dev_err(dev, "cannot find IO resource\n");
596 return -ENXIO;
597 }
598
599 ctx->addr = devm_ioremap_resource(dev, res);
600 if (IS_ERR(ctx->addr)) {
601 dev_err(dev, "ioremap failed\n");
602 return PTR_ERR(ctx->addr);
603 }
604
605 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
606 ctx->i80_if ? "lcd_sys" : "vsync");
607 if (!res) {
608 dev_err(dev, "cannot find IRQ resource\n");
609 return -ENXIO;
610 }
611
612 ret = devm_request_irq(dev, res->start, ctx->i80_if ?
613 decon_lcd_sys_irq_handler : decon_vsync_irq_handler, 0,
614 "drm_decon", ctx);
615 if (ret < 0) {
616 dev_err(dev, "lcd_sys irq request failed\n");
617 return ret;
618 }
619
620 platform_set_drvdata(pdev, ctx);
621
622 pm_runtime_enable(dev);
623
624 ret = component_add(dev, &decon_component_ops);
625 if (ret)
626 goto err_disable_pm_runtime;
627
628 return 0;
629
630err_disable_pm_runtime:
631 pm_runtime_disable(dev);
632
633 return ret;
634}
635
636static int exynos5433_decon_remove(struct platform_device *pdev)
637{
638 pm_runtime_disable(&pdev->dev);
639
640 component_del(&pdev->dev, &decon_component_ops);
641
642 return 0;
643}
644
645static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
646 { .compatible = "samsung,exynos5433-decon" },
647 {},
648};
649MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);
650
651struct platform_driver exynos5433_decon_driver = {
652 .probe = exynos5433_decon_probe,
653 .remove = exynos5433_decon_remove,
654 .driver = {
655 .name = "exynos5433-decon",
656 .of_match_table = exynos5433_decon_driver_dt_match,
657 },
658};