blob: b678add8b3eecfe956de221a739ee2a079d26130 [file] [log] [blame]
Sujith55624202010-01-08 10:36:02 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujith55624202010-01-08 10:36:02 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Joe Perches516304b2012-03-18 17:30:52 -070017#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000019#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +010021#include <linux/ath9k_platform.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040022#include <linux/module.h>
Simon Wunderliche93d0832013-01-08 14:48:58 +010023#include <linux/relay.h>
Oleksij Rempelb0a1ae92013-05-24 20:30:59 +020024#include <net/ieee80211_radiotap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025
Sujith55624202010-01-08 10:36:02 +053026#include "ath9k.h"
27
Gabor Juhosab5c4f72012-12-10 15:30:28 +010028struct ath9k_eeprom_ctx {
29 struct completion complete;
30 struct ath_hw *ah;
31};
32
Sujith55624202010-01-08 10:36:02 +053033static char *dev_info = "ath9k";
34
35MODULE_AUTHOR("Atheros Communications");
36MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
37MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
38MODULE_LICENSE("Dual BSD/GPL");
39
40static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
41module_param_named(debug, ath9k_debug, uint, 0);
42MODULE_PARM_DESC(debug, "Debugging mask");
43
John W. Linville3e6109c2011-01-05 09:39:17 -050044int ath9k_modparam_nohwcrypt;
45module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
Sujith55624202010-01-08 10:36:02 +053046MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
47
Vivek Natarajan93dbbcc2010-08-25 19:34:52 +053048int led_blink;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +053049module_param_named(blink, led_blink, int, 0444);
50MODULE_PARM_DESC(blink, "Enable LED blink on activity");
51
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -080052static int ath9k_btcoex_enable;
53module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
54MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
55
Sujith Manoharan63081302013-08-04 14:21:55 +053056static int ath9k_bt_ant_diversity;
57module_param_named(bt_ant_diversity, ath9k_bt_ant_diversity, int, 0444);
58MODULE_PARM_DESC(bt_ant_diversity, "Enable WLAN/BT RX antenna diversity");
Sujith Manoharane09f2dc2012-09-16 08:06:56 +053059
Rajkumar Manoharand5847472010-12-20 14:39:51 +053060bool is_ath9k_unloaded;
Sujith55624202010-01-08 10:36:02 +053061/* We use the hw_value as an index into our private channel structure */
62
63#define CHAN2G(_freq, _idx) { \
Mohammed Shafi Shajakhanb1c1d002010-12-17 20:44:36 +053064 .band = IEEE80211_BAND_2GHZ, \
Sujith55624202010-01-08 10:36:02 +053065 .center_freq = (_freq), \
66 .hw_value = (_idx), \
67 .max_power = 20, \
68}
69
70#define CHAN5G(_freq, _idx) { \
71 .band = IEEE80211_BAND_5GHZ, \
72 .center_freq = (_freq), \
73 .hw_value = (_idx), \
74 .max_power = 20, \
75}
76
77/* Some 2 GHz radios are actually tunable on 2312-2732
78 * on 5 MHz steps, we support the channels which we know
79 * we have calibration data for all cards though to make
80 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020081static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053082 CHAN2G(2412, 0), /* Channel 1 */
83 CHAN2G(2417, 1), /* Channel 2 */
84 CHAN2G(2422, 2), /* Channel 3 */
85 CHAN2G(2427, 3), /* Channel 4 */
86 CHAN2G(2432, 4), /* Channel 5 */
87 CHAN2G(2437, 5), /* Channel 6 */
88 CHAN2G(2442, 6), /* Channel 7 */
89 CHAN2G(2447, 7), /* Channel 8 */
90 CHAN2G(2452, 8), /* Channel 9 */
91 CHAN2G(2457, 9), /* Channel 10 */
92 CHAN2G(2462, 10), /* Channel 11 */
93 CHAN2G(2467, 11), /* Channel 12 */
94 CHAN2G(2472, 12), /* Channel 13 */
95 CHAN2G(2484, 13), /* Channel 14 */
96};
97
98/* Some 5 GHz radios are actually tunable on XXXX-YYYY
99 * on 5 MHz steps, we support the channels which we know
100 * we have calibration data for all cards though to make
101 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +0200102static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +0530103 /* _We_ call this UNII 1 */
104 CHAN5G(5180, 14), /* Channel 36 */
105 CHAN5G(5200, 15), /* Channel 40 */
106 CHAN5G(5220, 16), /* Channel 44 */
107 CHAN5G(5240, 17), /* Channel 48 */
108 /* _We_ call this UNII 2 */
109 CHAN5G(5260, 18), /* Channel 52 */
110 CHAN5G(5280, 19), /* Channel 56 */
111 CHAN5G(5300, 20), /* Channel 60 */
112 CHAN5G(5320, 21), /* Channel 64 */
113 /* _We_ call this "Middle band" */
114 CHAN5G(5500, 22), /* Channel 100 */
115 CHAN5G(5520, 23), /* Channel 104 */
116 CHAN5G(5540, 24), /* Channel 108 */
117 CHAN5G(5560, 25), /* Channel 112 */
118 CHAN5G(5580, 26), /* Channel 116 */
119 CHAN5G(5600, 27), /* Channel 120 */
120 CHAN5G(5620, 28), /* Channel 124 */
121 CHAN5G(5640, 29), /* Channel 128 */
122 CHAN5G(5660, 30), /* Channel 132 */
123 CHAN5G(5680, 31), /* Channel 136 */
124 CHAN5G(5700, 32), /* Channel 140 */
125 /* _We_ call this UNII 3 */
126 CHAN5G(5745, 33), /* Channel 149 */
127 CHAN5G(5765, 34), /* Channel 153 */
128 CHAN5G(5785, 35), /* Channel 157 */
129 CHAN5G(5805, 36), /* Channel 161 */
130 CHAN5G(5825, 37), /* Channel 165 */
131};
132
133/* Atheros hardware rate code addition for short premble */
134#define SHPCHECK(__hw_rate, __flags) \
135 ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
136
137#define RATE(_bitrate, _hw_rate, _flags) { \
138 .bitrate = (_bitrate), \
139 .flags = (_flags), \
140 .hw_value = (_hw_rate), \
141 .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
142}
143
144static struct ieee80211_rate ath9k_legacy_rates[] = {
145 RATE(10, 0x1b, 0),
146 RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
147 RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
148 RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
149 RATE(60, 0x0b, 0),
150 RATE(90, 0x0f, 0),
151 RATE(120, 0x0a, 0),
152 RATE(180, 0x0e, 0),
153 RATE(240, 0x09, 0),
154 RATE(360, 0x0d, 0),
155 RATE(480, 0x08, 0),
156 RATE(540, 0x0c, 0),
157};
158
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100159#ifdef CONFIG_MAC80211_LEDS
160static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
161 { .throughput = 0 * 1024, .blink_time = 334 },
162 { .throughput = 1 * 1024, .blink_time = 260 },
163 { .throughput = 5 * 1024, .blink_time = 220 },
164 { .throughput = 10 * 1024, .blink_time = 190 },
165 { .throughput = 20 * 1024, .blink_time = 170 },
166 { .throughput = 50 * 1024, .blink_time = 150 },
167 { .throughput = 70 * 1024, .blink_time = 130 },
168 { .throughput = 100 * 1024, .blink_time = 110 },
169 { .throughput = 200 * 1024, .blink_time = 80 },
170 { .throughput = 300 * 1024, .blink_time = 50 },
171};
172#endif
173
Sujith285f2dd2010-01-08 10:36:07 +0530174static void ath9k_deinit_softc(struct ath_softc *sc);
Sujith55624202010-01-08 10:36:02 +0530175
176/*
177 * Read and write, they both share the same lock. We do this to serialize
178 * reads and writes on Atheros 802.11n PCI devices only. This is required
179 * as the FIFO on these devices can only accept sanely 2 requests.
180 */
181
182static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
183{
184 struct ath_hw *ah = (struct ath_hw *) hw_priv;
185 struct ath_common *common = ath9k_hw_common(ah);
186 struct ath_softc *sc = (struct ath_softc *) common->priv;
187
Felix Fietkauf3eef642012-03-14 16:40:25 +0100188 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Sujith55624202010-01-08 10:36:02 +0530189 unsigned long flags;
190 spin_lock_irqsave(&sc->sc_serial_rw, flags);
191 iowrite32(val, sc->mem + reg_offset);
192 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
193 } else
194 iowrite32(val, sc->mem + reg_offset);
195}
196
197static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
198{
199 struct ath_hw *ah = (struct ath_hw *) hw_priv;
200 struct ath_common *common = ath9k_hw_common(ah);
201 struct ath_softc *sc = (struct ath_softc *) common->priv;
202 u32 val;
203
Felix Fietkauf3eef642012-03-14 16:40:25 +0100204 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Sujith55624202010-01-08 10:36:02 +0530205 unsigned long flags;
206 spin_lock_irqsave(&sc->sc_serial_rw, flags);
207 val = ioread32(sc->mem + reg_offset);
208 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
209 } else
210 val = ioread32(sc->mem + reg_offset);
211 return val;
212}
213
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530214static unsigned int __ath9k_reg_rmw(struct ath_softc *sc, u32 reg_offset,
215 u32 set, u32 clr)
216{
217 u32 val;
218
219 val = ioread32(sc->mem + reg_offset);
220 val &= ~clr;
221 val |= set;
222 iowrite32(val, sc->mem + reg_offset);
223
224 return val;
225}
226
Felix Fietkau845e03c2011-03-23 20:57:25 +0100227static unsigned int ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
228{
229 struct ath_hw *ah = (struct ath_hw *) hw_priv;
230 struct ath_common *common = ath9k_hw_common(ah);
231 struct ath_softc *sc = (struct ath_softc *) common->priv;
232 unsigned long uninitialized_var(flags);
233 u32 val;
234
Felix Fietkauf3eef642012-03-14 16:40:25 +0100235 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Felix Fietkau845e03c2011-03-23 20:57:25 +0100236 spin_lock_irqsave(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530237 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100238 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530239 } else
240 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100241
242 return val;
243}
244
Sujith55624202010-01-08 10:36:02 +0530245/**************************/
246/* Initialization */
247/**************************/
248
249static void setup_ht_cap(struct ath_softc *sc,
250 struct ieee80211_sta_ht_cap *ht_info)
251{
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200252 struct ath_hw *ah = sc->sc_ah;
253 struct ath_common *common = ath9k_hw_common(ah);
Sujith55624202010-01-08 10:36:02 +0530254 u8 tx_streams, rx_streams;
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200255 int i, max_streams;
Sujith55624202010-01-08 10:36:02 +0530256
257 ht_info->ht_supported = true;
258 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
259 IEEE80211_HT_CAP_SM_PS |
260 IEEE80211_HT_CAP_SGI_40 |
261 IEEE80211_HT_CAP_DSSSCCK40;
262
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -0400263 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
264 ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
265
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -0700266 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
267 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
268
Sujith55624202010-01-08 10:36:02 +0530269 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
270 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
271
Sujith Manoharane41db612012-09-10 09:20:12 +0530272 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah))
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800273 max_streams = 1;
Mohammed Shafi Shajakhane7104192011-12-01 18:14:01 +0530274 else if (AR_SREV_9462(ah))
275 max_streams = 2;
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800276 else if (AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200277 max_streams = 3;
278 else
279 max_streams = 2;
280
Felix Fietkau7a370812010-09-22 12:34:52 +0200281 if (AR_SREV_9280_20_OR_LATER(ah)) {
Felix Fietkau074a8c02010-04-19 19:57:36 +0200282 if (max_streams >= 2)
283 ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
284 ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
285 }
286
Sujith55624202010-01-08 10:36:02 +0530287 /* set up supported mcs set */
288 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Felix Fietkau82b2d332011-09-03 01:40:23 +0200289 tx_streams = ath9k_cmn_count_streams(ah->txchainmask, max_streams);
290 rx_streams = ath9k_cmn_count_streams(ah->rxchainmask, max_streams);
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200291
Joe Perchesd2182b62011-12-15 14:55:53 -0800292 ath_dbg(common, CONFIG, "TX streams %d, RX streams: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800293 tx_streams, rx_streams);
Sujith55624202010-01-08 10:36:02 +0530294
295 if (tx_streams != rx_streams) {
Sujith55624202010-01-08 10:36:02 +0530296 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
297 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
298 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
299 }
300
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200301 for (i = 0; i < rx_streams; i++)
302 ht_info->mcs.rx_mask[i] = 0xff;
Sujith55624202010-01-08 10:36:02 +0530303
304 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
305}
306
Luis R. Rodriguez0c0280b2013-01-11 18:39:36 +0000307static void ath9k_reg_notifier(struct wiphy *wiphy,
308 struct regulatory_request *request)
Sujith55624202010-01-08 10:36:02 +0530309{
310 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100311 struct ath_softc *sc = hw->priv;
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530312 struct ath_hw *ah = sc->sc_ah;
313 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
Sujith55624202010-01-08 10:36:02 +0530314
Luis R. Rodriguez0c0280b2013-01-11 18:39:36 +0000315 ath_reg_notifier_apply(wiphy, request, reg);
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530316
317 /* Set tx power */
318 if (ah->curchan) {
319 sc->config.txpowlimit = 2 * ah->curchan->chan->max_power;
320 ath9k_ps_wakeup(sc);
321 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit, false);
322 sc->curtxpow = ath9k_hw_regulatory(ah)->power_limit;
Zefir Kurtisi73e49372013-04-03 18:31:31 +0200323 /* synchronize DFS detector if regulatory domain changed */
324 if (sc->dfs_detector != NULL)
325 sc->dfs_detector->set_dfs_domain(sc->dfs_detector,
326 request->dfs_region);
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530327 ath9k_ps_restore(sc);
328 }
Sujith55624202010-01-08 10:36:02 +0530329}
330
331/*
332 * This function will allocate both the DMA descriptor structure, and the
333 * buffers it contains. These are used to contain the descriptors used
334 * by the system.
335*/
336int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
337 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400338 int nbuf, int ndesc, bool is_tx)
Sujith55624202010-01-08 10:36:02 +0530339{
Sujith55624202010-01-08 10:36:02 +0530340 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400341 u8 *ds;
Sujith55624202010-01-08 10:36:02 +0530342 struct ath_buf *bf;
Felix Fietkaub81950b12012-12-12 13:14:22 +0100343 int i, bsize, desc_len;
Sujith55624202010-01-08 10:36:02 +0530344
Joe Perchesd2182b62011-12-15 14:55:53 -0800345 ath_dbg(common, CONFIG, "%s DMA: %u buffers %u desc/buf\n",
Joe Perches226afe62010-12-02 19:12:37 -0800346 name, nbuf, ndesc);
Sujith55624202010-01-08 10:36:02 +0530347
348 INIT_LIST_HEAD(head);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400349
350 if (is_tx)
351 desc_len = sc->sc_ah->caps.tx_desc_len;
352 else
353 desc_len = sizeof(struct ath_desc);
354
Sujith55624202010-01-08 10:36:02 +0530355 /* ath_desc must be a multiple of DWORDs */
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400356 if ((desc_len % 4) != 0) {
Joe Perches38002762010-12-02 19:12:36 -0800357 ath_err(common, "ath_desc not DWORD aligned\n");
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400358 BUG_ON((desc_len % 4) != 0);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100359 return -ENOMEM;
Sujith55624202010-01-08 10:36:02 +0530360 }
361
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400362 dd->dd_desc_len = desc_len * nbuf * ndesc;
Sujith55624202010-01-08 10:36:02 +0530363
364 /*
365 * Need additional DMA memory because we can't use
366 * descriptors that cross the 4K page boundary. Assume
367 * one skipped descriptor per 4K page.
368 */
369 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
370 u32 ndesc_skipped =
371 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
372 u32 dma_len;
373
374 while (ndesc_skipped) {
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400375 dma_len = ndesc_skipped * desc_len;
Sujith55624202010-01-08 10:36:02 +0530376 dd->dd_desc_len += dma_len;
377
378 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
Joe Perchesee289b62010-05-17 22:47:34 -0700379 }
Sujith55624202010-01-08 10:36:02 +0530380 }
381
382 /* allocate descriptors */
Felix Fietkaub81950b12012-12-12 13:14:22 +0100383 dd->dd_desc = dmam_alloc_coherent(sc->dev, dd->dd_desc_len,
384 &dd->dd_desc_paddr, GFP_KERNEL);
385 if (!dd->dd_desc)
386 return -ENOMEM;
387
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400388 ds = (u8 *) dd->dd_desc;
Joe Perchesd2182b62011-12-15 14:55:53 -0800389 ath_dbg(common, CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
Joe Perches226afe62010-12-02 19:12:37 -0800390 name, ds, (u32) dd->dd_desc_len,
391 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
Sujith55624202010-01-08 10:36:02 +0530392
393 /* allocate buffers */
394 bsize = sizeof(struct ath_buf) * nbuf;
Felix Fietkaub81950b12012-12-12 13:14:22 +0100395 bf = devm_kzalloc(sc->dev, bsize, GFP_KERNEL);
396 if (!bf)
397 return -ENOMEM;
Sujith55624202010-01-08 10:36:02 +0530398
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400399 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
Sujith55624202010-01-08 10:36:02 +0530400 bf->bf_desc = ds;
401 bf->bf_daddr = DS2PHYS(dd, ds);
402
403 if (!(sc->sc_ah->caps.hw_caps &
404 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
405 /*
406 * Skip descriptor addresses which can cause 4KB
407 * boundary crossing (addr + length) with a 32 dword
408 * descriptor fetch.
409 */
410 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
411 BUG_ON((caddr_t) bf->bf_desc >=
412 ((caddr_t) dd->dd_desc +
413 dd->dd_desc_len));
414
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400415 ds += (desc_len * ndesc);
Sujith55624202010-01-08 10:36:02 +0530416 bf->bf_desc = ds;
417 bf->bf_daddr = DS2PHYS(dd, ds);
418 }
419 }
420 list_add_tail(&bf->list, head);
421 }
422 return 0;
Sujith55624202010-01-08 10:36:02 +0530423}
424
Sujith285f2dd2010-01-08 10:36:07 +0530425static int ath9k_init_queues(struct ath_softc *sc)
426{
Sujith285f2dd2010-01-08 10:36:07 +0530427 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530428
Sujith285f2dd2010-01-08 10:36:07 +0530429 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530430 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
Sujith55624202010-01-08 10:36:02 +0530431
Sujith285f2dd2010-01-08 10:36:07 +0530432 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
433 ath_cabq_update(sc);
434
Felix Fietkauf2c7a792013-06-07 18:12:00 +0200435 sc->tx.uapsdq = ath_txq_setup(sc, ATH9K_TX_QUEUE_UAPSD, 0);
436
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530437 for (i = 0; i < IEEE80211_NUM_ACS; i++) {
Felix Fietkau066dae92010-11-07 14:59:39 +0100438 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
Ben Greear60f2d1d2011-01-09 23:11:52 -0800439 sc->tx.txq_map[i]->mac80211_qnum = i;
Felix Fietkau7702e782012-07-15 19:53:35 +0200440 sc->tx.txq_max_pending[i] = ATH_MAX_QDEPTH;
Ben Greear60f2d1d2011-01-09 23:11:52 -0800441 }
Sujith285f2dd2010-01-08 10:36:07 +0530442 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530443}
444
Felix Fietkauf209f522010-10-01 01:06:53 +0200445static int ath9k_init_channels_rates(struct ath_softc *sc)
Sujith285f2dd2010-01-08 10:36:07 +0530446{
Felix Fietkauf209f522010-10-01 01:06:53 +0200447 void *channels;
448
Felix Fietkaucac42202010-10-09 02:39:30 +0200449 BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
450 ARRAY_SIZE(ath9k_5ghz_chantable) !=
451 ATH9K_NUM_CHANNELS);
452
Felix Fietkaud4659912010-10-14 16:02:39 +0200453 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
Felix Fietkaub81950b12012-12-12 13:14:22 +0100454 channels = devm_kzalloc(sc->dev,
Felix Fietkauf209f522010-10-01 01:06:53 +0200455 sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
456 if (!channels)
457 return -ENOMEM;
458
Felix Fietkaub81950b12012-12-12 13:14:22 +0100459 memcpy(channels, ath9k_2ghz_chantable,
460 sizeof(ath9k_2ghz_chantable));
Felix Fietkauf209f522010-10-01 01:06:53 +0200461 sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530462 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
463 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
464 ARRAY_SIZE(ath9k_2ghz_chantable);
465 sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
466 sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
467 ARRAY_SIZE(ath9k_legacy_rates);
468 }
469
Felix Fietkaud4659912010-10-14 16:02:39 +0200470 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
Felix Fietkaub81950b12012-12-12 13:14:22 +0100471 channels = devm_kzalloc(sc->dev,
Felix Fietkauf209f522010-10-01 01:06:53 +0200472 sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100473 if (!channels)
Felix Fietkauf209f522010-10-01 01:06:53 +0200474 return -ENOMEM;
Felix Fietkauf209f522010-10-01 01:06:53 +0200475
Felix Fietkaub81950b12012-12-12 13:14:22 +0100476 memcpy(channels, ath9k_5ghz_chantable,
477 sizeof(ath9k_5ghz_chantable));
Felix Fietkauf209f522010-10-01 01:06:53 +0200478 sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530479 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
480 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
481 ARRAY_SIZE(ath9k_5ghz_chantable);
482 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
483 ath9k_legacy_rates + 4;
484 sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
485 ARRAY_SIZE(ath9k_legacy_rates) - 4;
486 }
Felix Fietkauf209f522010-10-01 01:06:53 +0200487 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530488}
Sujith55624202010-01-08 10:36:02 +0530489
Sujith285f2dd2010-01-08 10:36:07 +0530490static void ath9k_init_misc(struct ath_softc *sc)
491{
492 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
493 int i = 0;
Sujith Manoharan3d4e20f2012-03-14 14:40:58 +0530494
Sujith285f2dd2010-01-08 10:36:07 +0530495 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
496
Sujith Manoharanaaa1ec42012-06-04 16:27:08 +0530497 sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith285f2dd2010-01-08 10:36:07 +0530498 sc->config.txpowlimit = ATH_TXPOWER_MAX;
Felix Fietkau364734f2010-09-14 20:22:44 +0200499 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith285f2dd2010-01-08 10:36:07 +0530500 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
501
Felix Fietkau7545daf2011-01-24 19:23:16 +0100502 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
Sujith285f2dd2010-01-08 10:36:07 +0530503 sc->beacon.bslot[i] = NULL;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700504
505 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
506 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
Simon Wunderlich04ccd4a2013-01-23 17:38:04 +0100507
508 sc->spec_config.enabled = 0;
509 sc->spec_config.short_repeat = true;
510 sc->spec_config.count = 8;
511 sc->spec_config.endless = false;
512 sc->spec_config.period = 0xFF;
513 sc->spec_config.fft_period = 0xF;
Sujith285f2dd2010-01-08 10:36:07 +0530514}
515
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530516static void ath9k_init_platform(struct ath_softc *sc)
517{
518 struct ath_hw *ah = sc->sc_ah;
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530519 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530520 struct ath_common *common = ath9k_hw_common(ah);
521
522 if (common->bus_ops->ath_bus_type != ATH_PCI)
523 return;
524
Sujith Manoharane861ef52013-06-18 10:13:43 +0530525 if (sc->driver_data & (ATH9K_PCI_CUS198 |
526 ATH9K_PCI_CUS230)) {
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530527 ah->config.xlna_gpio = 9;
528 ah->config.xatten_margin_cfg = true;
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530529 sc->ant_comb.low_rssi_thresh = 20;
530 sc->ant_comb.fast_div_bias = 3;
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530531
Sujith Manoharane861ef52013-06-18 10:13:43 +0530532 ath_info(common, "Set parameters for %s\n",
533 (sc->driver_data & ATH9K_PCI_CUS198) ?
534 "CUS198" : "CUS230");
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530535 }
536
537 if (sc->driver_data & ATH9K_PCI_CUS217)
Sujith Manoharan12eea642013-06-18 15:42:36 +0530538 ath_info(common, "CUS217 card detected\n");
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530539
540 if (sc->driver_data & ATH9K_PCI_BT_ANT_DIV) {
541 pCap->hw_caps |= ATH9K_HW_CAP_BT_ANT_DIV;
542 ath_info(common, "Set BT/WLAN RX diversity capability\n");
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530543 }
544}
545
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100546static void ath9k_eeprom_request_cb(const struct firmware *eeprom_blob,
547 void *ctx)
548{
549 struct ath9k_eeprom_ctx *ec = ctx;
550
551 if (eeprom_blob)
552 ec->ah->eeprom_blob = eeprom_blob;
553
554 complete(&ec->complete);
555}
556
557static int ath9k_eeprom_request(struct ath_softc *sc, const char *name)
558{
559 struct ath9k_eeprom_ctx ec;
560 struct ath_hw *ah = ah = sc->sc_ah;
561 int err;
562
563 /* try to load the EEPROM content asynchronously */
564 init_completion(&ec.complete);
565 ec.ah = sc->sc_ah;
566
567 err = request_firmware_nowait(THIS_MODULE, 1, name, sc->dev, GFP_KERNEL,
568 &ec, ath9k_eeprom_request_cb);
569 if (err < 0) {
570 ath_err(ath9k_hw_common(ah),
571 "EEPROM request failed\n");
572 return err;
573 }
574
575 wait_for_completion(&ec.complete);
576
577 if (!ah->eeprom_blob) {
578 ath_err(ath9k_hw_common(ah),
579 "Unable to load EEPROM file %s\n", name);
580 return -EINVAL;
581 }
582
583 return 0;
584}
585
586static void ath9k_eeprom_release(struct ath_softc *sc)
587{
588 release_firmware(sc->sc_ah->eeprom_blob);
589}
590
Pavel Roskineb93e892011-07-23 03:55:39 -0400591static int ath9k_init_softc(u16 devid, struct ath_softc *sc,
Sujith285f2dd2010-01-08 10:36:07 +0530592 const struct ath_bus_ops *bus_ops)
593{
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100594 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Sujith285f2dd2010-01-08 10:36:07 +0530595 struct ath_hw *ah = NULL;
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530596 struct ath9k_hw_capabilities *pCap;
Sujith285f2dd2010-01-08 10:36:07 +0530597 struct ath_common *common;
598 int ret = 0, i;
599 int csz = 0;
600
Felix Fietkaub81950b12012-12-12 13:14:22 +0100601 ah = devm_kzalloc(sc->dev, sizeof(struct ath_hw), GFP_KERNEL);
Sujith285f2dd2010-01-08 10:36:07 +0530602 if (!ah)
603 return -ENOMEM;
604
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100605 ah->dev = sc->dev;
Ben Greear233536e2011-01-09 23:11:44 -0800606 ah->hw = sc->hw;
Sujith285f2dd2010-01-08 10:36:07 +0530607 ah->hw_version.devid = devid;
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100608 ah->reg_ops.read = ath9k_ioread32;
609 ah->reg_ops.write = ath9k_iowrite32;
Felix Fietkau845e03c2011-03-23 20:57:25 +0100610 ah->reg_ops.rmw = ath9k_reg_rmw;
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530611 atomic_set(&ah->intr_ref_cnt, -1);
Sujith285f2dd2010-01-08 10:36:07 +0530612 sc->sc_ah = ah;
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530613 pCap = &ah->caps;
Sujith285f2dd2010-01-08 10:36:07 +0530614
Zefir Kurtisica21cfd2013-04-15 11:29:06 +0200615 sc->dfs_detector = dfs_pattern_detector_init(ah, NL80211_DFS_UNSET);
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200616
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100617 if (!pdata) {
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100618 ah->ah_flags |= AH_USE_EEPROM;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100619 sc->sc_ah->led_pin = -1;
620 } else {
621 sc->sc_ah->gpio_mask = pdata->gpio_mask;
622 sc->sc_ah->gpio_val = pdata->gpio_val;
623 sc->sc_ah->led_pin = pdata->led_pin;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530624 ah->is_clk_25mhz = pdata->is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200625 ah->get_mac_revision = pdata->get_mac_revision;
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200626 ah->external_reset = pdata->external_reset;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100627 }
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100628
Sujith285f2dd2010-01-08 10:36:07 +0530629 common = ath9k_hw_common(ah);
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100630 common->ops = &ah->reg_ops;
Sujith285f2dd2010-01-08 10:36:07 +0530631 common->bus_ops = bus_ops;
632 common->ah = ah;
633 common->hw = sc->hw;
634 common->priv = sc;
635 common->debug_mask = ath9k_debug;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800636 common->btcoex_enabled = ath9k_btcoex_enable == 1;
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530637 common->disable_ani = false;
Sujith Manoharane09f2dc2012-09-16 08:06:56 +0530638
639 /*
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530640 * Platform quirks.
641 */
642 ath9k_init_platform(sc);
643
644 /*
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530645 * Enable WLAN/BT RX Antenna diversity only when:
646 *
647 * - BTCOEX is enabled
648 * - the user manually requests the feature.
649 * - the HW cap is set using the platform data.
Sujith Manoharane09f2dc2012-09-16 08:06:56 +0530650 */
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530651 if (common->btcoex_enabled && ath9k_bt_ant_diversity &&
652 (pCap->hw_caps & ATH9K_HW_CAP_BT_ANT_DIV))
Sujith Manoharan63081302013-08-04 14:21:55 +0530653 common->bt_ant_diversity = 1;
Sujith Manoharane09f2dc2012-09-16 08:06:56 +0530654
Ben Greear20b257442010-10-15 15:04:09 -0700655 spin_lock_init(&common->cc_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530656
Sujith285f2dd2010-01-08 10:36:07 +0530657 spin_lock_init(&sc->sc_serial_rw);
658 spin_lock_init(&sc->sc_pm_lock);
659 mutex_init(&sc->mutex);
660 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
Sujith Manoharanfb6e2522012-07-17 17:16:22 +0530661 tasklet_init(&sc->bcon_tasklet, ath9k_beacon_tasklet,
Sujith285f2dd2010-01-08 10:36:07 +0530662 (unsigned long)sc);
663
Sujith Manoharanaaa1ec42012-06-04 16:27:08 +0530664 INIT_WORK(&sc->hw_reset_work, ath_reset_work);
665 INIT_WORK(&sc->hw_check_work, ath_hw_check);
666 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
667 INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
668 setup_timer(&sc->rx_poll_timer, ath_rx_poll, (unsigned long)sc);
669
Sujith285f2dd2010-01-08 10:36:07 +0530670 /*
671 * Cache line size is used to size and align various
672 * structures used to communicate with the hardware.
673 */
674 ath_read_cachesize(common, &csz);
675 common->cachelsz = csz << 2; /* convert to bytes */
676
Gabor Juhos36b07d12012-12-11 00:06:41 +0100677 if (pdata && pdata->eeprom_name) {
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100678 ret = ath9k_eeprom_request(sc, pdata->eeprom_name);
679 if (ret)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100680 return ret;
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100681 }
682
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400683 /* Initializes the hardware for all supported chipsets */
Sujith285f2dd2010-01-08 10:36:07 +0530684 ret = ath9k_hw_init(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400685 if (ret)
Sujith285f2dd2010-01-08 10:36:07 +0530686 goto err_hw;
Sujith285f2dd2010-01-08 10:36:07 +0530687
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100688 if (pdata && pdata->macaddr)
689 memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);
690
Sujith285f2dd2010-01-08 10:36:07 +0530691 ret = ath9k_init_queues(sc);
692 if (ret)
693 goto err_queues;
694
695 ret = ath9k_init_btcoex(sc);
696 if (ret)
697 goto err_btcoex;
698
Felix Fietkauf209f522010-10-01 01:06:53 +0200699 ret = ath9k_init_channels_rates(sc);
700 if (ret)
701 goto err_btcoex;
702
Rajkumar Manoharanf82b4bd2011-08-13 10:28:15 +0530703 ath9k_cmn_init_crypto(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530704 ath9k_init_misc(sc);
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530705 ath_fill_led_pin(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530706
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530707 if (common->bus_ops->aspm_init)
708 common->bus_ops->aspm_init(common);
709
Sujith55624202010-01-08 10:36:02 +0530710 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530711
712err_btcoex:
Sujith55624202010-01-08 10:36:02 +0530713 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
714 if (ATH_TXQ_SETUP(sc, i))
715 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith285f2dd2010-01-08 10:36:07 +0530716err_queues:
Sujith285f2dd2010-01-08 10:36:07 +0530717 ath9k_hw_deinit(ah);
718err_hw:
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100719 ath9k_eeprom_release(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530720 return ret;
Sujith55624202010-01-08 10:36:02 +0530721}
722
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200723static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
724{
725 struct ieee80211_supported_band *sband;
726 struct ieee80211_channel *chan;
727 struct ath_hw *ah = sc->sc_ah;
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200728 int i;
729
730 sband = &sc->sbands[band];
731 for (i = 0; i < sband->n_channels; i++) {
732 chan = &sband->channels[i];
733 ah->curchan = &ah->channels[chan->hw_value];
734 ath9k_cmn_update_ichannel(ah->curchan, chan, NL80211_CHAN_HT20);
735 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200736 }
737}
738
739static void ath9k_init_txpower_limits(struct ath_softc *sc)
740{
741 struct ath_hw *ah = sc->sc_ah;
742 struct ath9k_channel *curchan = ah->curchan;
743
744 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
745 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
746 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
747 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
748
749 ah->curchan = curchan;
750}
751
Felix Fietkau43c35282011-09-03 01:40:27 +0200752void ath9k_reload_chainmask_settings(struct ath_softc *sc)
753{
754 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT))
755 return;
756
757 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
758 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
759 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
760 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
761}
762
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200763static const struct ieee80211_iface_limit if_limits[] = {
764 { .max = 2048, .types = BIT(NL80211_IFTYPE_STATION) |
765 BIT(NL80211_IFTYPE_P2P_CLIENT) |
766 BIT(NL80211_IFTYPE_WDS) },
767 { .max = 8, .types =
768#ifdef CONFIG_MAC80211_MESH
769 BIT(NL80211_IFTYPE_MESH_POINT) |
770#endif
771 BIT(NL80211_IFTYPE_AP) |
772 BIT(NL80211_IFTYPE_P2P_GO) },
773};
774
Zefir Kurtisie9cdedf2013-04-03 18:31:29 +0200775
776static const struct ieee80211_iface_limit if_dfs_limits[] = {
777 { .max = 1, .types = BIT(NL80211_IFTYPE_AP) },
778};
779
780static const struct ieee80211_iface_combination if_comb[] = {
781 {
782 .limits = if_limits,
783 .n_limits = ARRAY_SIZE(if_limits),
784 .max_interfaces = 2048,
785 .num_different_channels = 1,
786 .beacon_int_infra_match = true,
787 },
788 {
789 .limits = if_dfs_limits,
790 .n_limits = ARRAY_SIZE(if_dfs_limits),
791 .max_interfaces = 1,
792 .num_different_channels = 1,
793 .beacon_int_infra_match = true,
794 .radar_detect_widths = BIT(NL80211_CHAN_NO_HT) |
795 BIT(NL80211_CHAN_HT20),
796 }
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200797};
Felix Fietkau43c35282011-09-03 01:40:27 +0200798
Johannes Berg964dc9e2013-06-03 17:25:34 +0200799#ifdef CONFIG_PM
800static const struct wiphy_wowlan_support ath9k_wowlan_support = {
801 .flags = WIPHY_WOWLAN_MAGIC_PKT | WIPHY_WOWLAN_DISCONNECT,
802 .n_patterns = MAX_NUM_USER_PATTERN,
803 .pattern_min_len = 1,
804 .pattern_max_len = MAX_PATTERN_SIZE,
805};
806#endif
807
Sujith285f2dd2010-01-08 10:36:07 +0530808void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Sujith55624202010-01-08 10:36:02 +0530809{
Felix Fietkau43c35282011-09-03 01:40:27 +0200810 struct ath_hw *ah = sc->sc_ah;
811 struct ath_common *common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530812
Sujith55624202010-01-08 10:36:02 +0530813 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
814 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
815 IEEE80211_HW_SIGNAL_DBM |
Sujith55624202010-01-08 10:36:02 +0530816 IEEE80211_HW_SUPPORTS_PS |
817 IEEE80211_HW_PS_NULLFUNC_STACK |
Vivek Natarajan05df4982010-02-09 11:34:50 +0530818 IEEE80211_HW_SPECTRUM_MGMT |
Felix Fietkau79acac02013-04-22 23:11:44 +0200819 IEEE80211_HW_REPORTS_TX_ACK_STATUS |
820 IEEE80211_HW_SUPPORTS_RC_TABLE;
Sujith55624202010-01-08 10:36:02 +0530821
Oleksij Rempelb0a1ae92013-05-24 20:30:59 +0200822 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
823 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
824
825 if (AR_SREV_9280_20_OR_LATER(ah))
826 hw->radiotap_mcs_details |=
827 IEEE80211_RADIOTAP_MCS_HAVE_STBC;
828 }
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500829
John W. Linville3e6109c2011-01-05 09:39:17 -0500830 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
Sujith55624202010-01-08 10:36:02 +0530831 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
832
Felix Fietkauec26bcc2013-05-28 13:01:54 +0200833 hw->wiphy->features |= NL80211_FEATURE_ACTIVE_MONITOR;
834
Sujith55624202010-01-08 10:36:02 +0530835 hw->wiphy->interface_modes =
Johannes Bergc426ee22010-11-26 11:38:04 +0100836 BIT(NL80211_IFTYPE_P2P_GO) |
837 BIT(NL80211_IFTYPE_P2P_CLIENT) |
Sujith55624202010-01-08 10:36:02 +0530838 BIT(NL80211_IFTYPE_AP) |
Bill Jordane51f3ef2010-10-01 11:20:39 -0400839 BIT(NL80211_IFTYPE_WDS) |
Sujith55624202010-01-08 10:36:02 +0530840 BIT(NL80211_IFTYPE_STATION) |
841 BIT(NL80211_IFTYPE_ADHOC) |
842 BIT(NL80211_IFTYPE_MESH_POINT);
843
Zefir Kurtisie9cdedf2013-04-03 18:31:29 +0200844 hw->wiphy->iface_combinations = if_comb;
845 hw->wiphy->n_iface_combinations = ARRAY_SIZE(if_comb);
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200846
Sujith Manoharan531671c2013-06-01 07:08:09 +0530847 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Sujith55624202010-01-08 10:36:02 +0530848
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200849 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
Jouni Malinenfd656232011-10-27 17:31:50 +0300850 hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_TDLS;
Johannes Berg81ddbb52012-03-26 18:47:18 +0200851 hw->wiphy->flags |= WIPHY_FLAG_HAS_REMAIN_ON_CHANNEL;
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200852
Mohammed Shafi Shajakhan9f11e162012-07-10 14:55:35 +0530853#ifdef CONFIG_PM_SLEEP
Mohammed Shafi Shajakhan9f11e162012-07-10 14:55:35 +0530854 if ((ah->caps.hw_caps & ATH9K_HW_WOW_DEVICE_CAPABLE) &&
Sujith Manoharanfca3c212013-06-21 11:11:52 +0530855 (sc->driver_data & ATH9K_PCI_WOW) &&
Johannes Berg964dc9e2013-06-03 17:25:34 +0200856 device_can_wakeup(sc->dev))
857 hw->wiphy->wowlan = &ath9k_wowlan_support;
Mohammed Shafi Shajakhan9f11e162012-07-10 14:55:35 +0530858
859 atomic_set(&sc->wow_sleep_proc_intr, -1);
860 atomic_set(&sc->wow_got_bmiss_intr, -1);
Mohammed Shafi Shajakhan9f11e162012-07-10 14:55:35 +0530861#endif
862
Sujith55624202010-01-08 10:36:02 +0530863 hw->queues = 4;
864 hw->max_rates = 4;
865 hw->channel_change_time = 5000;
Rajkumar Manoharan195ca3b2012-03-15 23:05:28 +0530866 hw->max_listen_interval = 1;
Felix Fietkau65896512010-01-24 03:26:11 +0100867 hw->max_rate_tries = 10;
Sujith55624202010-01-08 10:36:02 +0530868 hw->sta_data_size = sizeof(struct ath_node);
869 hw->vif_data_size = sizeof(struct ath_vif);
870
Felix Fietkau43c35282011-09-03 01:40:27 +0200871 hw->wiphy->available_antennas_rx = BIT(ah->caps.max_rxchains) - 1;
872 hw->wiphy->available_antennas_tx = BIT(ah->caps.max_txchains) - 1;
873
874 /* single chain devices with rx diversity */
875 if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
876 hw->wiphy->available_antennas_rx = BIT(0) | BIT(1);
877
878 sc->ant_rx = hw->wiphy->available_antennas_rx;
879 sc->ant_tx = hw->wiphy->available_antennas_tx;
880
Felix Fietkaud4659912010-10-14 16:02:39 +0200881 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith55624202010-01-08 10:36:02 +0530882 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
883 &sc->sbands[IEEE80211_BAND_2GHZ];
Felix Fietkaud4659912010-10-14 16:02:39 +0200884 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith55624202010-01-08 10:36:02 +0530885 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
886 &sc->sbands[IEEE80211_BAND_5GHZ];
Sujith285f2dd2010-01-08 10:36:07 +0530887
Felix Fietkau43c35282011-09-03 01:40:27 +0200888 ath9k_reload_chainmask_settings(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530889
890 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
Sujith55624202010-01-08 10:36:02 +0530891}
892
Pavel Roskineb93e892011-07-23 03:55:39 -0400893int ath9k_init_device(u16 devid, struct ath_softc *sc,
Sujith55624202010-01-08 10:36:02 +0530894 const struct ath_bus_ops *bus_ops)
895{
896 struct ieee80211_hw *hw = sc->hw;
897 struct ath_common *common;
898 struct ath_hw *ah;
Sujith285f2dd2010-01-08 10:36:07 +0530899 int error = 0;
Sujith55624202010-01-08 10:36:02 +0530900 struct ath_regulatory *reg;
901
Sujith285f2dd2010-01-08 10:36:07 +0530902 /* Bring up device */
Pavel Roskineb93e892011-07-23 03:55:39 -0400903 error = ath9k_init_softc(devid, sc, bus_ops);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100904 if (error)
905 return error;
Sujith55624202010-01-08 10:36:02 +0530906
907 ah = sc->sc_ah;
908 common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530909 ath9k_set_hw_capab(sc, hw);
Sujith55624202010-01-08 10:36:02 +0530910
Sujith285f2dd2010-01-08 10:36:07 +0530911 /* Initialize regulatory */
Sujith55624202010-01-08 10:36:02 +0530912 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
913 ath9k_reg_notifier);
914 if (error)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100915 goto deinit;
Sujith55624202010-01-08 10:36:02 +0530916
917 reg = &common->regulatory;
918
Sujith285f2dd2010-01-08 10:36:07 +0530919 /* Setup TX DMA */
Sujith55624202010-01-08 10:36:02 +0530920 error = ath_tx_init(sc, ATH_TXBUF);
921 if (error != 0)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100922 goto deinit;
Sujith55624202010-01-08 10:36:02 +0530923
Sujith285f2dd2010-01-08 10:36:07 +0530924 /* Setup RX DMA */
Sujith55624202010-01-08 10:36:02 +0530925 error = ath_rx_init(sc, ATH_RXBUF);
926 if (error != 0)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100927 goto deinit;
Sujith285f2dd2010-01-08 10:36:07 +0530928
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200929 ath9k_init_txpower_limits(sc);
930
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100931#ifdef CONFIG_MAC80211_LEDS
932 /* must be initialized before ieee80211_register_hw */
933 sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
934 IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
935 ARRAY_SIZE(ath9k_tpt_blink));
936#endif
937
Sujith285f2dd2010-01-08 10:36:07 +0530938 /* Register with mac80211 */
939 error = ieee80211_register_hw(hw);
940 if (error)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100941 goto rx_cleanup;
Sujith285f2dd2010-01-08 10:36:07 +0530942
Ben Greeareb272442010-11-29 14:13:22 -0800943 error = ath9k_init_debug(ah);
944 if (error) {
Joe Perches38002762010-12-02 19:12:36 -0800945 ath_err(common, "Unable to create debugfs files\n");
Felix Fietkaub81950b12012-12-12 13:14:22 +0100946 goto unregister;
Ben Greeareb272442010-11-29 14:13:22 -0800947 }
948
Sujith285f2dd2010-01-08 10:36:07 +0530949 /* Handle world regulatory */
950 if (!ath_is_world_regd(reg)) {
951 error = regulatory_hint(hw->wiphy, reg->alpha2);
952 if (error)
Sujith Manoharanaf690092013-05-10 18:41:06 +0530953 goto debug_cleanup;
Sujith285f2dd2010-01-08 10:36:07 +0530954 }
Sujith55624202010-01-08 10:36:02 +0530955
Sujith55624202010-01-08 10:36:02 +0530956 ath_init_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530957 ath_start_rfkill_poll(sc);
958
959 return 0;
960
Sujith Manoharanaf690092013-05-10 18:41:06 +0530961debug_cleanup:
962 ath9k_deinit_debug(sc);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100963unregister:
Sujith285f2dd2010-01-08 10:36:07 +0530964 ieee80211_unregister_hw(hw);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100965rx_cleanup:
Sujith285f2dd2010-01-08 10:36:07 +0530966 ath_rx_cleanup(sc);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100967deinit:
Sujith285f2dd2010-01-08 10:36:07 +0530968 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530969 return error;
970}
971
972/*****************************/
973/* De-Initialization */
974/*****************************/
975
Sujith285f2dd2010-01-08 10:36:07 +0530976static void ath9k_deinit_softc(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530977{
Sujith285f2dd2010-01-08 10:36:07 +0530978 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530979
Sujith Manoharan59081202012-02-22 12:40:21 +0530980 ath9k_deinit_btcoex(sc);
Mohammed Shafi Shajakhan19686dd2011-11-30 10:41:28 +0530981
Sujith285f2dd2010-01-08 10:36:07 +0530982 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
983 if (ATH_TXQ_SETUP(sc, i))
984 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
985
Sujith285f2dd2010-01-08 10:36:07 +0530986 ath9k_hw_deinit(sc->sc_ah);
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200987 if (sc->dfs_detector != NULL)
988 sc->dfs_detector->exit(sc->dfs_detector);
Sujith285f2dd2010-01-08 10:36:07 +0530989
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100990 ath9k_eeprom_release(sc);
Sujith55624202010-01-08 10:36:02 +0530991}
992
Sujith285f2dd2010-01-08 10:36:07 +0530993void ath9k_deinit_device(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530994{
995 struct ieee80211_hw *hw = sc->hw;
Sujith55624202010-01-08 10:36:02 +0530996
997 ath9k_ps_wakeup(sc);
998
Sujith55624202010-01-08 10:36:02 +0530999 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Sujith285f2dd2010-01-08 10:36:07 +05301000 ath_deinit_leds(sc);
Sujith55624202010-01-08 10:36:02 +05301001
Rajkumar Manoharanc7c18062011-01-27 18:39:38 +05301002 ath9k_ps_restore(sc);
1003
Sujith Manoharanaf690092013-05-10 18:41:06 +05301004 ath9k_deinit_debug(sc);
Sujith55624202010-01-08 10:36:02 +05301005 ieee80211_unregister_hw(hw);
1006 ath_rx_cleanup(sc);
Sujith285f2dd2010-01-08 10:36:07 +05301007 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +05301008}
1009
Sujith55624202010-01-08 10:36:02 +05301010/************************/
1011/* Module Hooks */
1012/************************/
1013
1014static int __init ath9k_init(void)
1015{
1016 int error;
1017
1018 /* Register rate control algorithm */
1019 error = ath_rate_control_register();
1020 if (error != 0) {
Joe Perches516304b2012-03-18 17:30:52 -07001021 pr_err("Unable to register rate control algorithm: %d\n",
1022 error);
Sujith55624202010-01-08 10:36:02 +05301023 goto err_out;
1024 }
1025
Sujith55624202010-01-08 10:36:02 +05301026 error = ath_pci_init();
1027 if (error < 0) {
Joe Perches516304b2012-03-18 17:30:52 -07001028 pr_err("No PCI devices found, driver not installed\n");
Sujith55624202010-01-08 10:36:02 +05301029 error = -ENODEV;
Ben Greeareb272442010-11-29 14:13:22 -08001030 goto err_rate_unregister;
Sujith55624202010-01-08 10:36:02 +05301031 }
1032
1033 error = ath_ahb_init();
1034 if (error < 0) {
1035 error = -ENODEV;
1036 goto err_pci_exit;
1037 }
1038
1039 return 0;
1040
1041 err_pci_exit:
1042 ath_pci_exit();
1043
Sujith55624202010-01-08 10:36:02 +05301044 err_rate_unregister:
1045 ath_rate_control_unregister();
1046 err_out:
1047 return error;
1048}
1049module_init(ath9k_init);
1050
1051static void __exit ath9k_exit(void)
1052{
Rajkumar Manoharand5847472010-12-20 14:39:51 +05301053 is_ath9k_unloaded = true;
Sujith55624202010-01-08 10:36:02 +05301054 ath_ahb_exit();
1055 ath_pci_exit();
Sujith55624202010-01-08 10:36:02 +05301056 ath_rate_control_unregister();
Joe Perches516304b2012-03-18 17:30:52 -07001057 pr_info("%s: Driver unloaded\n", dev_info);
Sujith55624202010-01-08 10:36:02 +05301058}
1059module_exit(ath9k_exit);