blob: 5e4b0172810dd6c853884548943106740af5547b [file] [log] [blame]
Eugeni Dodonov45244b82012-05-09 15:37:20 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29#include "intel_drv.h"
30
Jani Nikula10122052014-08-27 16:27:30 +030031struct ddi_buf_trans {
32 u32 trans1; /* balance leg enable, de-emph level */
33 u32 trans2; /* vref sel, vswing */
David Weinehallf8896f52015-06-25 11:11:03 +030034 u8 i_boost; /* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
Jani Nikula10122052014-08-27 16:27:30 +030035};
36
Eugeni Dodonov45244b82012-05-09 15:37:20 -030037/* HDMI/DVI modes ignore everything but the last 2 items. So we share
38 * them for both DP and FDI transports, allowing those ports to
39 * automatically adapt to HDMI connections as well
40 */
Jani Nikula10122052014-08-27 16:27:30 +030041static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030042 { 0x00FFFFFF, 0x0006000E, 0x0 },
43 { 0x00D75FFF, 0x0005000A, 0x0 },
44 { 0x00C30FFF, 0x00040006, 0x0 },
45 { 0x80AAAFFF, 0x000B0000, 0x0 },
46 { 0x00FFFFFF, 0x0005000A, 0x0 },
47 { 0x00D75FFF, 0x000C0004, 0x0 },
48 { 0x80C30FFF, 0x000B0000, 0x0 },
49 { 0x00FFFFFF, 0x00040006, 0x0 },
50 { 0x80D75FFF, 0x000B0000, 0x0 },
Eugeni Dodonov45244b82012-05-09 15:37:20 -030051};
52
Jani Nikula10122052014-08-27 16:27:30 +030053static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030054 { 0x00FFFFFF, 0x0007000E, 0x0 },
55 { 0x00D75FFF, 0x000F000A, 0x0 },
56 { 0x00C30FFF, 0x00060006, 0x0 },
57 { 0x00AAAFFF, 0x001E0000, 0x0 },
58 { 0x00FFFFFF, 0x000F000A, 0x0 },
59 { 0x00D75FFF, 0x00160004, 0x0 },
60 { 0x00C30FFF, 0x001E0000, 0x0 },
61 { 0x00FFFFFF, 0x00060006, 0x0 },
62 { 0x00D75FFF, 0x001E0000, 0x0 },
Paulo Zanoni6acab152013-09-12 17:06:24 -030063};
64
Jani Nikula10122052014-08-27 16:27:30 +030065static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
66 /* Idx NT mV d T mV d db */
David Weinehallf8896f52015-06-25 11:11:03 +030067 { 0x00FFFFFF, 0x0006000E, 0x0 },/* 0: 400 400 0 */
68 { 0x00E79FFF, 0x000E000C, 0x0 },/* 1: 400 500 2 */
69 { 0x00D75FFF, 0x0005000A, 0x0 },/* 2: 400 600 3.5 */
70 { 0x00FFFFFF, 0x0005000A, 0x0 },/* 3: 600 600 0 */
71 { 0x00E79FFF, 0x001D0007, 0x0 },/* 4: 600 750 2 */
72 { 0x00D75FFF, 0x000C0004, 0x0 },/* 5: 600 900 3.5 */
73 { 0x00FFFFFF, 0x00040006, 0x0 },/* 6: 800 800 0 */
74 { 0x80E79FFF, 0x00030002, 0x0 },/* 7: 800 1000 2 */
75 { 0x00FFFFFF, 0x00140005, 0x0 },/* 8: 850 850 0 */
76 { 0x00FFFFFF, 0x000C0004, 0x0 },/* 9: 900 900 0 */
77 { 0x00FFFFFF, 0x001C0003, 0x0 },/* 10: 950 950 0 */
78 { 0x80FFFFFF, 0x00030002, 0x0 },/* 11: 1000 1000 0 */
Eugeni Dodonov45244b82012-05-09 15:37:20 -030079};
80
Jani Nikula10122052014-08-27 16:27:30 +030081static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030082 { 0x00FFFFFF, 0x00000012, 0x0 },
83 { 0x00EBAFFF, 0x00020011, 0x0 },
84 { 0x00C71FFF, 0x0006000F, 0x0 },
85 { 0x00AAAFFF, 0x000E000A, 0x0 },
86 { 0x00FFFFFF, 0x00020011, 0x0 },
87 { 0x00DB6FFF, 0x0005000F, 0x0 },
88 { 0x00BEEFFF, 0x000A000C, 0x0 },
89 { 0x00FFFFFF, 0x0005000F, 0x0 },
90 { 0x00DB6FFF, 0x000A000C, 0x0 },
Paulo Zanoni300644c2013-11-02 21:07:42 -070091};
92
Jani Nikula10122052014-08-27 16:27:30 +030093static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030094 { 0x00FFFFFF, 0x0007000E, 0x0 },
95 { 0x00D75FFF, 0x000E000A, 0x0 },
96 { 0x00BEFFFF, 0x00140006, 0x0 },
97 { 0x80B2CFFF, 0x001B0002, 0x0 },
98 { 0x00FFFFFF, 0x000E000A, 0x0 },
99 { 0x00DB6FFF, 0x00160005, 0x0 },
100 { 0x80C71FFF, 0x001A0002, 0x0 },
101 { 0x00F7DFFF, 0x00180004, 0x0 },
102 { 0x80D75FFF, 0x001B0002, 0x0 },
Art Runyane58623c2013-11-02 21:07:41 -0700103};
104
Jani Nikula10122052014-08-27 16:27:30 +0300105static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300106 { 0x00FFFFFF, 0x0001000E, 0x0 },
107 { 0x00D75FFF, 0x0004000A, 0x0 },
108 { 0x00C30FFF, 0x00070006, 0x0 },
109 { 0x00AAAFFF, 0x000C0000, 0x0 },
110 { 0x00FFFFFF, 0x0004000A, 0x0 },
111 { 0x00D75FFF, 0x00090004, 0x0 },
112 { 0x00C30FFF, 0x000C0000, 0x0 },
113 { 0x00FFFFFF, 0x00070006, 0x0 },
114 { 0x00D75FFF, 0x000C0000, 0x0 },
Art Runyane58623c2013-11-02 21:07:41 -0700115};
116
Jani Nikula10122052014-08-27 16:27:30 +0300117static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
118 /* Idx NT mV d T mV df db */
David Weinehallf8896f52015-06-25 11:11:03 +0300119 { 0x00FFFFFF, 0x0007000E, 0x0 },/* 0: 400 400 0 */
120 { 0x00D75FFF, 0x000E000A, 0x0 },/* 1: 400 600 3.5 */
121 { 0x00BEFFFF, 0x00140006, 0x0 },/* 2: 400 800 6 */
122 { 0x00FFFFFF, 0x0009000D, 0x0 },/* 3: 450 450 0 */
123 { 0x00FFFFFF, 0x000E000A, 0x0 },/* 4: 600 600 0 */
124 { 0x00D7FFFF, 0x00140006, 0x0 },/* 5: 600 800 2.5 */
125 { 0x80CB2FFF, 0x001B0002, 0x0 },/* 6: 600 1000 4.5 */
126 { 0x00FFFFFF, 0x00140006, 0x0 },/* 7: 800 800 0 */
127 { 0x80E79FFF, 0x001B0002, 0x0 },/* 8: 800 1000 2 */
128 { 0x80FFFFFF, 0x001B0002, 0x0 },/* 9: 1000 1000 0 */
Damien Lespiaua26aa8b2014-08-01 11:07:55 +0100129};
130
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700131/* Skylake H and S */
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000132static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300133 { 0x00002016, 0x000000A0, 0x0 },
134 { 0x00005012, 0x0000009B, 0x0 },
135 { 0x00007011, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800136 { 0x80009010, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300137 { 0x00002016, 0x0000009B, 0x0 },
138 { 0x00005012, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800139 { 0x80007011, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300140 { 0x00002016, 0x000000DF, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800141 { 0x80005012, 0x000000C0, 0x1 },
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000142};
143
David Weinehallf8896f52015-06-25 11:11:03 +0300144/* Skylake U */
145static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700146 { 0x0000201B, 0x000000A2, 0x0 },
David Weinehallf8896f52015-06-25 11:11:03 +0300147 { 0x00005012, 0x00000088, 0x0 },
Ville Syrjälä5ac90562016-08-02 15:21:57 +0300148 { 0x80007011, 0x000000CD, 0x1 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800149 { 0x80009010, 0x000000C0, 0x1 },
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700150 { 0x0000201B, 0x0000009D, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800151 { 0x80005012, 0x000000C0, 0x1 },
152 { 0x80007011, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300153 { 0x00002016, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800154 { 0x80005012, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300155};
156
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700157/* Skylake Y */
158static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300159 { 0x00000018, 0x000000A2, 0x0 },
160 { 0x00005012, 0x00000088, 0x0 },
Ville Syrjälä5ac90562016-08-02 15:21:57 +0300161 { 0x80007011, 0x000000CD, 0x3 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800162 { 0x80009010, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300163 { 0x00000018, 0x0000009D, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800164 { 0x80005012, 0x000000C0, 0x3 },
165 { 0x80007011, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300166 { 0x00000018, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800167 { 0x80005012, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300168};
169
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700170/* Kabylake H and S */
171static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
172 { 0x00002016, 0x000000A0, 0x0 },
173 { 0x00005012, 0x0000009B, 0x0 },
174 { 0x00007011, 0x00000088, 0x0 },
175 { 0x80009010, 0x000000C0, 0x1 },
176 { 0x00002016, 0x0000009B, 0x0 },
177 { 0x00005012, 0x00000088, 0x0 },
178 { 0x80007011, 0x000000C0, 0x1 },
179 { 0x00002016, 0x00000097, 0x0 },
180 { 0x80005012, 0x000000C0, 0x1 },
181};
182
183/* Kabylake U */
184static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
185 { 0x0000201B, 0x000000A1, 0x0 },
186 { 0x00005012, 0x00000088, 0x0 },
187 { 0x80007011, 0x000000CD, 0x3 },
188 { 0x80009010, 0x000000C0, 0x3 },
189 { 0x0000201B, 0x0000009D, 0x0 },
190 { 0x80005012, 0x000000C0, 0x3 },
191 { 0x80007011, 0x000000C0, 0x3 },
192 { 0x00002016, 0x0000004F, 0x0 },
193 { 0x80005012, 0x000000C0, 0x3 },
194};
195
196/* Kabylake Y */
197static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
198 { 0x00001017, 0x000000A1, 0x0 },
199 { 0x00005012, 0x00000088, 0x0 },
200 { 0x80007011, 0x000000CD, 0x3 },
201 { 0x8000800F, 0x000000C0, 0x3 },
202 { 0x00001017, 0x0000009D, 0x0 },
203 { 0x80005012, 0x000000C0, 0x3 },
204 { 0x80007011, 0x000000C0, 0x3 },
205 { 0x00001017, 0x0000004C, 0x0 },
206 { 0x80005012, 0x000000C0, 0x3 },
207};
208
David Weinehallf8896f52015-06-25 11:11:03 +0300209/*
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700210 * Skylake/Kabylake H and S
David Weinehallf8896f52015-06-25 11:11:03 +0300211 * eDP 1.4 low vswing translation parameters
212 */
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530213static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300214 { 0x00000018, 0x000000A8, 0x0 },
215 { 0x00004013, 0x000000A9, 0x0 },
216 { 0x00007011, 0x000000A2, 0x0 },
217 { 0x00009010, 0x0000009C, 0x0 },
218 { 0x00000018, 0x000000A9, 0x0 },
219 { 0x00006013, 0x000000A2, 0x0 },
220 { 0x00007011, 0x000000A6, 0x0 },
221 { 0x00000018, 0x000000AB, 0x0 },
222 { 0x00007013, 0x0000009F, 0x0 },
223 { 0x00000018, 0x000000DF, 0x0 },
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530224};
225
David Weinehallf8896f52015-06-25 11:11:03 +0300226/*
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700227 * Skylake/Kabylake U
David Weinehallf8896f52015-06-25 11:11:03 +0300228 * eDP 1.4 low vswing translation parameters
229 */
230static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
231 { 0x00000018, 0x000000A8, 0x0 },
232 { 0x00004013, 0x000000A9, 0x0 },
233 { 0x00007011, 0x000000A2, 0x0 },
234 { 0x00009010, 0x0000009C, 0x0 },
235 { 0x00000018, 0x000000A9, 0x0 },
236 { 0x00006013, 0x000000A2, 0x0 },
237 { 0x00007011, 0x000000A6, 0x0 },
238 { 0x00002016, 0x000000AB, 0x0 },
239 { 0x00005013, 0x0000009F, 0x0 },
240 { 0x00000018, 0x000000DF, 0x0 },
241};
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530242
David Weinehallf8896f52015-06-25 11:11:03 +0300243/*
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700244 * Skylake/Kabylake Y
David Weinehallf8896f52015-06-25 11:11:03 +0300245 * eDP 1.4 low vswing translation parameters
246 */
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700247static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300248 { 0x00000018, 0x000000A8, 0x0 },
249 { 0x00004013, 0x000000AB, 0x0 },
250 { 0x00007011, 0x000000A4, 0x0 },
251 { 0x00009010, 0x000000DF, 0x0 },
252 { 0x00000018, 0x000000AA, 0x0 },
253 { 0x00006013, 0x000000A4, 0x0 },
254 { 0x00007011, 0x0000009D, 0x0 },
255 { 0x00000018, 0x000000A0, 0x0 },
256 { 0x00006012, 0x000000DF, 0x0 },
257 { 0x00000018, 0x0000008A, 0x0 },
258};
259
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700260/* Skylake/Kabylake U, H and S */
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000261static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300262 { 0x00000018, 0x000000AC, 0x0 },
263 { 0x00005012, 0x0000009D, 0x0 },
264 { 0x00007011, 0x00000088, 0x0 },
265 { 0x00000018, 0x000000A1, 0x0 },
266 { 0x00000018, 0x00000098, 0x0 },
267 { 0x00004013, 0x00000088, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800268 { 0x80006012, 0x000000CD, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300269 { 0x00000018, 0x000000DF, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800270 { 0x80003015, 0x000000CD, 0x1 }, /* Default */
271 { 0x80003015, 0x000000C0, 0x1 },
272 { 0x80000018, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300273};
274
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700275/* Skylake/Kabylake Y */
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700276static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300277 { 0x00000018, 0x000000A1, 0x0 },
278 { 0x00005012, 0x000000DF, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800279 { 0x80007011, 0x000000CB, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300280 { 0x00000018, 0x000000A4, 0x0 },
281 { 0x00000018, 0x0000009D, 0x0 },
282 { 0x00004013, 0x00000080, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800283 { 0x80006013, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300284 { 0x00000018, 0x0000008A, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800285 { 0x80003015, 0x000000C0, 0x3 }, /* Default */
286 { 0x80003015, 0x000000C0, 0x3 },
287 { 0x80000018, 0x000000C0, 0x3 },
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000288};
289
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530290struct bxt_ddi_buf_trans {
291 u32 margin; /* swing value */
292 u32 scale; /* scale value */
293 u32 enable; /* scale enable */
294 u32 deemphasis;
295 bool default_index; /* true if the entry represents default value */
296};
297
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530298static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
299 /* Idx NT mV diff db */
Imre Deakfe4c63c2015-06-04 18:01:35 +0300300 { 52, 0x9A, 0, 128, true }, /* 0: 400 0 */
301 { 78, 0x9A, 0, 85, false }, /* 1: 400 3.5 */
302 { 104, 0x9A, 0, 64, false }, /* 2: 400 6 */
303 { 154, 0x9A, 0, 43, false }, /* 3: 400 9.5 */
304 { 77, 0x9A, 0, 128, false }, /* 4: 600 0 */
305 { 116, 0x9A, 0, 85, false }, /* 5: 600 3.5 */
306 { 154, 0x9A, 0, 64, false }, /* 6: 600 6 */
307 { 102, 0x9A, 0, 128, false }, /* 7: 800 0 */
308 { 154, 0x9A, 0, 85, false }, /* 8: 800 3.5 */
David Weinehallf8896f52015-06-25 11:11:03 +0300309 { 154, 0x9A, 1, 128, false }, /* 9: 1200 0 */
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530310};
311
Sonika Jindald9d70002015-09-24 10:24:56 +0530312static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
313 /* Idx NT mV diff db */
314 { 26, 0, 0, 128, false }, /* 0: 200 0 */
315 { 38, 0, 0, 112, false }, /* 1: 200 1.5 */
316 { 48, 0, 0, 96, false }, /* 2: 200 4 */
317 { 54, 0, 0, 69, false }, /* 3: 200 6 */
318 { 32, 0, 0, 128, false }, /* 4: 250 0 */
319 { 48, 0, 0, 104, false }, /* 5: 250 1.5 */
320 { 54, 0, 0, 85, false }, /* 6: 250 4 */
321 { 43, 0, 0, 128, false }, /* 7: 300 0 */
322 { 54, 0, 0, 101, false }, /* 8: 300 1.5 */
323 { 48, 0, 0, 128, false }, /* 9: 300 0 */
324};
325
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530326/* BSpec has 2 recommended values - entries 0 and 8.
327 * Using the entry with higher vswing.
328 */
329static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
330 /* Idx NT mV diff db */
Imre Deakfe4c63c2015-06-04 18:01:35 +0300331 { 52, 0x9A, 0, 128, false }, /* 0: 400 0 */
332 { 52, 0x9A, 0, 85, false }, /* 1: 400 3.5 */
333 { 52, 0x9A, 0, 64, false }, /* 2: 400 6 */
334 { 42, 0x9A, 0, 43, false }, /* 3: 400 9.5 */
335 { 77, 0x9A, 0, 128, false }, /* 4: 600 0 */
336 { 77, 0x9A, 0, 85, false }, /* 5: 600 3.5 */
337 { 77, 0x9A, 0, 64, false }, /* 6: 600 6 */
338 { 102, 0x9A, 0, 128, false }, /* 7: 800 0 */
339 { 102, 0x9A, 0, 85, false }, /* 8: 800 3.5 */
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530340 { 154, 0x9A, 1, 128, true }, /* 9: 1200 0 */
341};
342
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300343enum port intel_ddi_get_encoder_port(struct intel_encoder *encoder)
Paulo Zanonifc914632012-10-05 12:05:54 -0300344{
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300345 switch (encoder->type) {
Jani Nikula8cd21b72015-09-29 10:24:26 +0300346 case INTEL_OUTPUT_DP_MST:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300347 return enc_to_mst(&encoder->base)->primary->port;
Ville Syrjäläcca05022016-06-22 21:57:06 +0300348 case INTEL_OUTPUT_DP:
Jani Nikula8cd21b72015-09-29 10:24:26 +0300349 case INTEL_OUTPUT_EDP:
350 case INTEL_OUTPUT_HDMI:
351 case INTEL_OUTPUT_UNKNOWN:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300352 return enc_to_dig_port(&encoder->base)->port;
Jani Nikula8cd21b72015-09-29 10:24:26 +0300353 case INTEL_OUTPUT_ANALOG:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300354 return PORT_E;
355 default:
356 MISSING_CASE(encoder->type);
357 return PORT_A;
Paulo Zanonifc914632012-10-05 12:05:54 -0300358 }
359}
360
Ville Syrjäläacee2992015-12-08 19:59:39 +0200361static const struct ddi_buf_trans *
Ville Syrjäläa930acd2016-07-12 15:59:36 +0300362bdw_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
363{
364 if (dev_priv->vbt.edp.low_vswing) {
365 *n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
366 return bdw_ddi_translations_edp;
367 } else {
368 *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
369 return bdw_ddi_translations_dp;
370 }
371}
372
373static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200374skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
David Weinehallf8896f52015-06-25 11:11:03 +0300375{
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700376 if (IS_SKL_ULX(dev_priv)) {
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700377 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200378 return skl_y_ddi_translations_dp;
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700379 } else if (IS_SKL_ULT(dev_priv)) {
David Weinehallf8896f52015-06-25 11:11:03 +0300380 *n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200381 return skl_u_ddi_translations_dp;
David Weinehallf8896f52015-06-25 11:11:03 +0300382 } else {
David Weinehallf8896f52015-06-25 11:11:03 +0300383 *n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200384 return skl_ddi_translations_dp;
David Weinehallf8896f52015-06-25 11:11:03 +0300385 }
David Weinehallf8896f52015-06-25 11:11:03 +0300386}
387
388static const struct ddi_buf_trans *
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700389kbl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
390{
391 if (IS_KBL_ULX(dev_priv)) {
392 *n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
393 return kbl_y_ddi_translations_dp;
394 } else if (IS_KBL_ULT(dev_priv)) {
395 *n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
396 return kbl_u_ddi_translations_dp;
397 } else {
398 *n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
399 return kbl_ddi_translations_dp;
400 }
401}
402
403static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200404skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
David Weinehallf8896f52015-06-25 11:11:03 +0300405{
Jani Nikula06411f02016-03-24 17:50:21 +0200406 if (dev_priv->vbt.edp.low_vswing) {
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200407 if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200408 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
409 return skl_y_ddi_translations_edp;
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200410 } else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200411 *n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
412 return skl_u_ddi_translations_edp;
413 } else {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200414 *n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
415 return skl_ddi_translations_edp;
Ville Syrjäläacee2992015-12-08 19:59:39 +0200416 }
David Weinehallf8896f52015-06-25 11:11:03 +0300417 }
Ville Syrjäläcd1101c2015-12-08 19:59:40 +0200418
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700419 if (IS_KABYLAKE(dev_priv))
420 return kbl_get_buf_trans_dp(dev_priv, n_entries);
421 else
422 return skl_get_buf_trans_dp(dev_priv, n_entries);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200423}
David Weinehallf8896f52015-06-25 11:11:03 +0300424
Ville Syrjäläacee2992015-12-08 19:59:39 +0200425static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200426skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
Ville Syrjäläacee2992015-12-08 19:59:39 +0200427{
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200428 if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200429 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
430 return skl_y_ddi_translations_hdmi;
431 } else {
432 *n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
433 return skl_ddi_translations_hdmi;
434 }
David Weinehallf8896f52015-06-25 11:11:03 +0300435}
436
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300437static int intel_ddi_hdmi_level(struct drm_i915_private *dev_priv, enum port port)
438{
439 int n_hdmi_entries;
440 int hdmi_level;
441 int hdmi_default_entry;
442
443 hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
444
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200445 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300446 return hdmi_level;
447
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800448 if (IS_GEN9_BC(dev_priv)) {
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300449 skl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
450 hdmi_default_entry = 8;
451 } else if (IS_BROADWELL(dev_priv)) {
452 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
453 hdmi_default_entry = 7;
454 } else if (IS_HASWELL(dev_priv)) {
455 n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
456 hdmi_default_entry = 6;
457 } else {
458 WARN(1, "ddi translation table missing\n");
459 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
460 hdmi_default_entry = 7;
461 }
462
463 /* Choose a good default if VBT is badly populated */
464 if (hdmi_level == HDMI_LEVEL_SHIFT_UNKNOWN ||
465 hdmi_level >= n_hdmi_entries)
466 hdmi_level = hdmi_default_entry;
467
468 return hdmi_level;
469}
470
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200471static const struct ddi_buf_trans *
472intel_ddi_get_buf_trans_dp(struct drm_i915_private *dev_priv,
473 int *n_entries)
474{
475 if (IS_KABYLAKE(dev_priv)) {
476 return kbl_get_buf_trans_dp(dev_priv, n_entries);
477 } else if (IS_SKYLAKE(dev_priv)) {
478 return skl_get_buf_trans_dp(dev_priv, n_entries);
479 } else if (IS_BROADWELL(dev_priv)) {
480 *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
481 return bdw_ddi_translations_dp;
482 } else if (IS_HASWELL(dev_priv)) {
483 *n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
484 return hsw_ddi_translations_dp;
485 }
486
487 *n_entries = 0;
488 return NULL;
489}
490
491static const struct ddi_buf_trans *
492intel_ddi_get_buf_trans_edp(struct drm_i915_private *dev_priv,
493 int *n_entries)
494{
495 if (IS_KABYLAKE(dev_priv) || IS_SKYLAKE(dev_priv)) {
496 return skl_get_buf_trans_edp(dev_priv, n_entries);
497 } else if (IS_BROADWELL(dev_priv)) {
498 return bdw_get_buf_trans_edp(dev_priv, n_entries);
499 } else if (IS_HASWELL(dev_priv)) {
500 *n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
501 return hsw_ddi_translations_dp;
502 }
503
504 *n_entries = 0;
505 return NULL;
506}
507
508static const struct ddi_buf_trans *
509intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
510 int *n_entries)
511{
512 if (IS_BROADWELL(dev_priv)) {
513 *n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
514 return hsw_ddi_translations_fdi;
515 } else if (IS_HASWELL(dev_priv)) {
516 *n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
517 return hsw_ddi_translations_fdi;
518 }
519
520 *n_entries = 0;
521 return NULL;
522}
523
Art Runyane58623c2013-11-02 21:07:41 -0700524/*
525 * Starting with Haswell, DDI port buffers must be programmed with correct
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300526 * values in advance. This function programs the correct values for
527 * DP/eDP/FDI use cases.
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300528 */
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300529void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder)
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300530{
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200531 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Antti Koskipaa75067dd2015-07-10 14:10:55 +0300532 u32 iboost_bit = 0;
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200533 int i, n_entries;
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300534 enum port port = intel_ddi_get_encoder_port(encoder);
Jani Nikula10122052014-08-27 16:27:30 +0300535 const struct ddi_buf_trans *ddi_translations;
Art Runyane58623c2013-11-02 21:07:41 -0700536
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200537 if (IS_GEN9_LP(dev_priv))
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530538 return;
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200539
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200540 switch (encoder->type) {
541 case INTEL_OUTPUT_EDP:
542 ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv,
543 &n_entries);
544 break;
545 case INTEL_OUTPUT_DP:
546 ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv,
547 &n_entries);
548 break;
549 case INTEL_OUTPUT_ANALOG:
550 ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
551 &n_entries);
552 break;
553 default:
554 MISSING_CASE(encoder->type);
555 return;
Art Runyane58623c2013-11-02 21:07:41 -0700556 }
557
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800558 if (IS_GEN9_BC(dev_priv)) {
Rodrigo Vivi0a918772016-09-30 11:05:56 -0700559 /* If we're boosting the current, set bit 31 of trans1 */
560 if (dev_priv->vbt.ddi_port_info[port].dp_boost_level)
561 iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
562
563 if (WARN_ON(encoder->type == INTEL_OUTPUT_EDP &&
564 port != PORT_A && port != PORT_E &&
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200565 n_entries > 9))
566 n_entries = 9;
Rodrigo Vivi0a918772016-09-30 11:05:56 -0700567 }
568
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200569 for (i = 0; i < n_entries; i++) {
Ville Syrjälä9712e682015-09-18 20:03:22 +0300570 I915_WRITE(DDI_BUF_TRANS_LO(port, i),
571 ddi_translations[i].trans1 | iboost_bit);
572 I915_WRITE(DDI_BUF_TRANS_HI(port, i),
573 ddi_translations[i].trans2);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300574 }
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300575}
Damien Lespiauce4dd492014-08-01 11:07:54 +0100576
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300577/*
578 * Starting with Haswell, DDI port buffers must be programmed with correct
579 * values in advance. This function programs the correct values for
580 * HDMI/DVI use cases.
581 */
582static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder)
583{
584 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
585 u32 iboost_bit = 0;
586 int n_hdmi_entries, hdmi_level;
587 enum port port = intel_ddi_get_encoder_port(encoder);
588 const struct ddi_buf_trans *ddi_translations_hdmi;
589
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200590 if (IS_GEN9_LP(dev_priv))
Damien Lespiauce3b7e92014-08-04 15:04:43 +0100591 return;
592
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300593 hdmi_level = intel_ddi_hdmi_level(dev_priv, port);
594
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800595 if (IS_GEN9_BC(dev_priv)) {
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300596 ddi_translations_hdmi = skl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
Ville Syrjälä1edaaa22016-07-12 15:59:34 +0300597
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300598 /* If we're boosting the current, set bit 31 of trans1 */
Ville Syrjälä1edaaa22016-07-12 15:59:34 +0300599 if (dev_priv->vbt.ddi_port_info[port].hdmi_boost_level)
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300600 iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
601 } else if (IS_BROADWELL(dev_priv)) {
602 ddi_translations_hdmi = bdw_ddi_translations_hdmi;
603 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
604 } else if (IS_HASWELL(dev_priv)) {
605 ddi_translations_hdmi = hsw_ddi_translations_hdmi;
606 n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
607 } else {
608 WARN(1, "ddi translation table missing\n");
609 ddi_translations_hdmi = bdw_ddi_translations_hdmi;
610 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
611 }
612
Paulo Zanoni6acab152013-09-12 17:06:24 -0300613 /* Entry 9 is for HDMI: */
Ville Syrjäläed9c77d2016-07-12 15:59:32 +0300614 I915_WRITE(DDI_BUF_TRANS_LO(port, 9),
Ville Syrjälä9712e682015-09-18 20:03:22 +0300615 ddi_translations_hdmi[hdmi_level].trans1 | iboost_bit);
Ville Syrjäläed9c77d2016-07-12 15:59:32 +0300616 I915_WRITE(DDI_BUF_TRANS_HI(port, 9),
Ville Syrjälä9712e682015-09-18 20:03:22 +0300617 ddi_translations_hdmi[hdmi_level].trans2);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300618}
619
Paulo Zanoni248138b2012-11-29 11:29:31 -0200620static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
621 enum port port)
622{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200623 i915_reg_t reg = DDI_BUF_CTL(port);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200624 int i;
625
Vandana Kannan3449ca82015-03-27 14:19:09 +0200626 for (i = 0; i < 16; i++) {
Paulo Zanoni248138b2012-11-29 11:29:31 -0200627 udelay(1);
628 if (I915_READ(reg) & DDI_BUF_IS_IDLE)
629 return;
630 }
631 DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
632}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300633
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700634static uint32_t hsw_pll_to_ddi_pll_sel(struct intel_shared_dpll *pll)
635{
636 switch (pll->id) {
637 case DPLL_ID_WRPLL1:
638 return PORT_CLK_SEL_WRPLL1;
639 case DPLL_ID_WRPLL2:
640 return PORT_CLK_SEL_WRPLL2;
641 case DPLL_ID_SPLL:
642 return PORT_CLK_SEL_SPLL;
643 case DPLL_ID_LCPLL_810:
644 return PORT_CLK_SEL_LCPLL_810;
645 case DPLL_ID_LCPLL_1350:
646 return PORT_CLK_SEL_LCPLL_1350;
647 case DPLL_ID_LCPLL_2700:
648 return PORT_CLK_SEL_LCPLL_2700;
649 default:
650 MISSING_CASE(pll->id);
651 return PORT_CLK_SEL_NONE;
652 }
653}
654
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300655/* Starting with Haswell, different DDI ports can work in FDI mode for
656 * connection to the PCH-located connectors. For this, it is necessary to train
657 * both the DDI port and PCH receiver for the desired DDI buffer settings.
658 *
659 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
660 * please note that when FDI mode is active on DDI E, it shares 2 lines with
661 * DDI A (which is used for eDP)
662 */
663
664void hsw_fdi_link_train(struct drm_crtc *crtc)
665{
666 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100667 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200669 struct intel_encoder *encoder;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700670 u32 temp, i, rx_ctl_val, ddi_pll_sel;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300671
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200672 for_each_encoder_on_crtc(dev, crtc, encoder) {
673 WARN_ON(encoder->type != INTEL_OUTPUT_ANALOG);
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300674 intel_prepare_dp_ddi_buffers(encoder);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200675 }
676
Paulo Zanoni04945642012-11-01 21:00:59 -0200677 /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
678 * mode set "sequence for CRT port" document:
679 * - TP1 to TP2 time with the default value
680 * - FDI delay to 90h
Damien Lespiau8693a822013-05-03 18:48:11 +0100681 *
682 * WaFDIAutoLinkSetTimingOverrride:hsw
Paulo Zanoni04945642012-11-01 21:00:59 -0200683 */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300684 I915_WRITE(FDI_RX_MISC(PIPE_A), FDI_RX_PWRDN_LANE1_VAL(2) |
Paulo Zanoni04945642012-11-01 21:00:59 -0200685 FDI_RX_PWRDN_LANE0_VAL(2) |
686 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
687
688 /* Enable the PCH Receiver FDI PLL */
Damien Lespiau3e683202012-12-11 18:48:29 +0000689 rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100690 FDI_RX_PLL_ENABLE |
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200691 FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300692 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
693 POSTING_READ(FDI_RX_CTL(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200694 udelay(220);
695
696 /* Switch from Rawclk to PCDclk */
697 rx_ctl_val |= FDI_PCDCLK;
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300698 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
Paulo Zanoni04945642012-11-01 21:00:59 -0200699
700 /* Configure Port Clock Select */
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700701 ddi_pll_sel = hsw_pll_to_ddi_pll_sel(intel_crtc->config->shared_dpll);
702 I915_WRITE(PORT_CLK_SEL(PORT_E), ddi_pll_sel);
703 WARN_ON(ddi_pll_sel != PORT_CLK_SEL_SPLL);
Paulo Zanoni04945642012-11-01 21:00:59 -0200704
705 /* Start the training iterating through available voltages and emphasis,
706 * testing each value twice. */
Jani Nikula10122052014-08-27 16:27:30 +0300707 for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300708 /* Configure DP_TP_CTL with auto-training */
709 I915_WRITE(DP_TP_CTL(PORT_E),
710 DP_TP_CTL_FDI_AUTOTRAIN |
711 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
712 DP_TP_CTL_LINK_TRAIN_PAT1 |
713 DP_TP_CTL_ENABLE);
714
Damien Lespiau876a8cd2012-12-11 18:48:30 +0000715 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
716 * DDI E does not support port reversal, the functionality is
717 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
718 * port reversal bit */
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300719 I915_WRITE(DDI_BUF_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200720 DDI_BUF_CTL_ENABLE |
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200721 ((intel_crtc->config->fdi_lanes - 1) << 1) |
Sonika Jindalc5fe6a02014-08-11 08:57:36 +0530722 DDI_BUF_TRANS_SELECT(i / 2));
Paulo Zanoni04945642012-11-01 21:00:59 -0200723 POSTING_READ(DDI_BUF_CTL(PORT_E));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300724
725 udelay(600);
726
Paulo Zanoni04945642012-11-01 21:00:59 -0200727 /* Program PCH FDI Receiver TU */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300728 I915_WRITE(FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
Eugeni Dodonov4acf5182012-07-04 20:15:16 -0300729
Paulo Zanoni04945642012-11-01 21:00:59 -0200730 /* Enable PCH FDI Receiver with auto-training */
731 rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300732 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
733 POSTING_READ(FDI_RX_CTL(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200734
735 /* Wait for FDI receiver lane calibration */
736 udelay(30);
737
738 /* Unset FDI_RX_MISC pwrdn lanes */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300739 temp = I915_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200740 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300741 I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
742 POSTING_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200743
744 /* Wait for FDI auto training time */
745 udelay(5);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300746
747 temp = I915_READ(DP_TP_STATUS(PORT_E));
748 if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
Paulo Zanoni04945642012-11-01 21:00:59 -0200749 DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
Ville Syrjäläa308ccb2015-12-04 22:22:50 +0200750 break;
751 }
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300752
Ville Syrjäläa308ccb2015-12-04 22:22:50 +0200753 /*
754 * Leave things enabled even if we failed to train FDI.
755 * Results in less fireworks from the state checker.
756 */
757 if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
758 DRM_ERROR("FDI link training failed!\n");
759 break;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300760 }
Paulo Zanoni04945642012-11-01 21:00:59 -0200761
Ville Syrjälä5b421c52016-03-01 16:16:23 +0200762 rx_ctl_val &= ~FDI_RX_ENABLE;
763 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
764 POSTING_READ(FDI_RX_CTL(PIPE_A));
765
Paulo Zanoni248138b2012-11-29 11:29:31 -0200766 temp = I915_READ(DDI_BUF_CTL(PORT_E));
767 temp &= ~DDI_BUF_CTL_ENABLE;
768 I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
769 POSTING_READ(DDI_BUF_CTL(PORT_E));
770
Paulo Zanoni04945642012-11-01 21:00:59 -0200771 /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
Paulo Zanoni248138b2012-11-29 11:29:31 -0200772 temp = I915_READ(DP_TP_CTL(PORT_E));
773 temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
774 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
775 I915_WRITE(DP_TP_CTL(PORT_E), temp);
776 POSTING_READ(DP_TP_CTL(PORT_E));
777
778 intel_wait_ddi_buf_idle(dev_priv, PORT_E);
Paulo Zanoni04945642012-11-01 21:00:59 -0200779
Paulo Zanoni04945642012-11-01 21:00:59 -0200780 /* Reset FDI_RX_MISC pwrdn lanes */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300781 temp = I915_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200782 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
783 temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300784 I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
785 POSTING_READ(FDI_RX_MISC(PIPE_A));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300786 }
787
Ville Syrjäläa308ccb2015-12-04 22:22:50 +0200788 /* Enable normal pixel sending for FDI */
789 I915_WRITE(DP_TP_CTL(PORT_E),
790 DP_TP_CTL_FDI_AUTOTRAIN |
791 DP_TP_CTL_LINK_TRAIN_NORMAL |
792 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
793 DP_TP_CTL_ENABLE);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300794}
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -0300795
Dave Airlie44905a272014-05-02 13:36:43 +1000796void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
797{
798 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
799 struct intel_digital_port *intel_dig_port =
800 enc_to_dig_port(&encoder->base);
801
802 intel_dp->DP = intel_dig_port->saved_port_bits |
Sonika Jindalc5fe6a02014-08-11 08:57:36 +0530803 DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
Ville Syrjälä901c2da2015-08-17 18:05:12 +0300804 intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
Dave Airlie44905a272014-05-02 13:36:43 +1000805}
806
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300807static struct intel_encoder *
808intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
809{
810 struct drm_device *dev = crtc->dev;
811 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
812 struct intel_encoder *intel_encoder, *ret = NULL;
813 int num_encoders = 0;
814
815 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
816 ret = intel_encoder;
817 num_encoders++;
818 }
819
820 if (num_encoders != 1)
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300821 WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
822 pipe_name(intel_crtc->pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300823
824 BUG_ON(ret == NULL);
825 return ret;
826}
827
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +0530828struct intel_encoder *
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200829intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200830{
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200831 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
832 struct intel_encoder *ret = NULL;
833 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300834 struct drm_connector *connector;
835 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200836 int num_encoders = 0;
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200837 int i;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200838
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200839 state = crtc_state->base.state;
840
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300841 for_each_connector_in_state(state, connector, connector_state, i) {
842 if (connector_state->crtc != crtc_state->base.crtc)
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200843 continue;
844
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300845 ret = to_intel_encoder(connector_state->best_encoder);
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200846 num_encoders++;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200847 }
848
849 WARN(num_encoders != 1, "%d encoders on crtc for pipe %c\n", num_encoders,
850 pipe_name(crtc->pipe));
851
852 BUG_ON(ret == NULL);
853 return ret;
854}
855
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100856#define LC_FREQ 2700
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100857
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200858static int hsw_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
859 i915_reg_t reg)
Jesse Barnes11578552014-01-21 12:42:10 -0800860{
861 int refclk = LC_FREQ;
862 int n, p, r;
863 u32 wrpll;
864
865 wrpll = I915_READ(reg);
Daniel Vetter114fe482014-06-25 22:01:48 +0300866 switch (wrpll & WRPLL_PLL_REF_MASK) {
867 case WRPLL_PLL_SSC:
868 case WRPLL_PLL_NON_SSC:
Jesse Barnes11578552014-01-21 12:42:10 -0800869 /*
870 * We could calculate spread here, but our checking
871 * code only cares about 5% accuracy, and spread is a max of
872 * 0.5% downspread.
873 */
874 refclk = 135;
875 break;
Daniel Vetter114fe482014-06-25 22:01:48 +0300876 case WRPLL_PLL_LCPLL:
Jesse Barnes11578552014-01-21 12:42:10 -0800877 refclk = LC_FREQ;
878 break;
879 default:
880 WARN(1, "bad wrpll refclk\n");
881 return 0;
882 }
883
884 r = wrpll & WRPLL_DIVIDER_REF_MASK;
885 p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
886 n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;
887
Jesse Barnes20f0ec12014-01-22 12:58:04 -0800888 /* Convert to KHz, p & r have a fixed point portion */
889 return (refclk * n * 100) / (p * r);
Jesse Barnes11578552014-01-21 12:42:10 -0800890}
891
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000892static int skl_calc_wrpll_link(struct drm_i915_private *dev_priv,
893 uint32_t dpll)
894{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200895 i915_reg_t cfgcr1_reg, cfgcr2_reg;
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000896 uint32_t cfgcr1_val, cfgcr2_val;
897 uint32_t p0, p1, p2, dco_freq;
898
Ville Syrjälä923c12412015-09-30 17:06:43 +0300899 cfgcr1_reg = DPLL_CFGCR1(dpll);
900 cfgcr2_reg = DPLL_CFGCR2(dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000901
902 cfgcr1_val = I915_READ(cfgcr1_reg);
903 cfgcr2_val = I915_READ(cfgcr2_reg);
904
905 p0 = cfgcr2_val & DPLL_CFGCR2_PDIV_MASK;
906 p2 = cfgcr2_val & DPLL_CFGCR2_KDIV_MASK;
907
908 if (cfgcr2_val & DPLL_CFGCR2_QDIV_MODE(1))
909 p1 = (cfgcr2_val & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8;
910 else
911 p1 = 1;
912
913
914 switch (p0) {
915 case DPLL_CFGCR2_PDIV_1:
916 p0 = 1;
917 break;
918 case DPLL_CFGCR2_PDIV_2:
919 p0 = 2;
920 break;
921 case DPLL_CFGCR2_PDIV_3:
922 p0 = 3;
923 break;
924 case DPLL_CFGCR2_PDIV_7:
925 p0 = 7;
926 break;
927 }
928
929 switch (p2) {
930 case DPLL_CFGCR2_KDIV_5:
931 p2 = 5;
932 break;
933 case DPLL_CFGCR2_KDIV_2:
934 p2 = 2;
935 break;
936 case DPLL_CFGCR2_KDIV_3:
937 p2 = 3;
938 break;
939 case DPLL_CFGCR2_KDIV_1:
940 p2 = 1;
941 break;
942 }
943
944 dco_freq = (cfgcr1_val & DPLL_CFGCR1_DCO_INTEGER_MASK) * 24 * 1000;
945
946 dco_freq += (((cfgcr1_val & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9) * 24 *
947 1000) / 0x8000;
948
949 return dco_freq / (p0 * p1 * p2 * 5);
950}
951
Ville Syrjälä398a0172015-06-30 15:33:51 +0300952static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
953{
954 int dotclock;
955
956 if (pipe_config->has_pch_encoder)
957 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
958 &pipe_config->fdi_m_n);
Ville Syrjälä37a56502016-06-22 21:57:04 +0300959 else if (intel_crtc_has_dp_encoder(pipe_config))
Ville Syrjälä398a0172015-06-30 15:33:51 +0300960 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
961 &pipe_config->dp_m_n);
962 else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp == 36)
963 dotclock = pipe_config->port_clock * 2 / 3;
964 else
965 dotclock = pipe_config->port_clock;
966
967 if (pipe_config->pixel_multiplier)
968 dotclock /= pipe_config->pixel_multiplier;
969
970 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
971}
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000972
973static void skl_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200974 struct intel_crtc_state *pipe_config)
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000975{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100976 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000977 int link_clock = 0;
978 uint32_t dpll_ctl1, dpll;
979
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700980 dpll = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000981
982 dpll_ctl1 = I915_READ(DPLL_CTRL1);
983
984 if (dpll_ctl1 & DPLL_CTRL1_HDMI_MODE(dpll)) {
985 link_clock = skl_calc_wrpll_link(dev_priv, dpll);
986 } else {
Damien Lespiau71cd8422015-04-30 16:39:17 +0100987 link_clock = dpll_ctl1 & DPLL_CTRL1_LINK_RATE_MASK(dpll);
988 link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000989
990 switch (link_clock) {
Damien Lespiau71cd8422015-04-30 16:39:17 +0100991 case DPLL_CTRL1_LINK_RATE_810:
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000992 link_clock = 81000;
993 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +0100994 case DPLL_CTRL1_LINK_RATE_1080:
Sonika Jindala8f3ef62015-03-05 10:02:30 +0530995 link_clock = 108000;
996 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +0100997 case DPLL_CTRL1_LINK_RATE_1350:
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000998 link_clock = 135000;
999 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001000 case DPLL_CTRL1_LINK_RATE_1620:
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301001 link_clock = 162000;
1002 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001003 case DPLL_CTRL1_LINK_RATE_2160:
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301004 link_clock = 216000;
1005 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001006 case DPLL_CTRL1_LINK_RATE_2700:
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001007 link_clock = 270000;
1008 break;
1009 default:
1010 WARN(1, "Unsupported link rate\n");
1011 break;
1012 }
1013 link_clock *= 2;
1014 }
1015
1016 pipe_config->port_clock = link_clock;
1017
Ville Syrjälä398a0172015-06-30 15:33:51 +03001018 ddi_dotclock_get(pipe_config);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001019}
1020
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001021static void hsw_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001022 struct intel_crtc_state *pipe_config)
Jesse Barnes11578552014-01-21 12:42:10 -08001023{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001024 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes11578552014-01-21 12:42:10 -08001025 int link_clock = 0;
1026 u32 val, pll;
1027
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001028 val = hsw_pll_to_ddi_pll_sel(pipe_config->shared_dpll);
Jesse Barnes11578552014-01-21 12:42:10 -08001029 switch (val & PORT_CLK_SEL_MASK) {
1030 case PORT_CLK_SEL_LCPLL_810:
1031 link_clock = 81000;
1032 break;
1033 case PORT_CLK_SEL_LCPLL_1350:
1034 link_clock = 135000;
1035 break;
1036 case PORT_CLK_SEL_LCPLL_2700:
1037 link_clock = 270000;
1038 break;
1039 case PORT_CLK_SEL_WRPLL1:
Ville Syrjälä01403de2015-09-18 20:03:33 +03001040 link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0));
Jesse Barnes11578552014-01-21 12:42:10 -08001041 break;
1042 case PORT_CLK_SEL_WRPLL2:
Ville Syrjälä01403de2015-09-18 20:03:33 +03001043 link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1));
Jesse Barnes11578552014-01-21 12:42:10 -08001044 break;
1045 case PORT_CLK_SEL_SPLL:
1046 pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
1047 if (pll == SPLL_PLL_FREQ_810MHz)
1048 link_clock = 81000;
1049 else if (pll == SPLL_PLL_FREQ_1350MHz)
1050 link_clock = 135000;
1051 else if (pll == SPLL_PLL_FREQ_2700MHz)
1052 link_clock = 270000;
1053 else {
1054 WARN(1, "bad spll freq\n");
1055 return;
1056 }
1057 break;
1058 default:
1059 WARN(1, "bad port clock sel\n");
1060 return;
1061 }
1062
1063 pipe_config->port_clock = link_clock * 2;
1064
Ville Syrjälä398a0172015-06-30 15:33:51 +03001065 ddi_dotclock_get(pipe_config);
Jesse Barnes11578552014-01-21 12:42:10 -08001066}
1067
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301068static int bxt_calc_pll_link(struct drm_i915_private *dev_priv,
1069 enum intel_dpll_id dpll)
1070{
Imre Deakaa610dc2015-06-22 23:35:52 +03001071 struct intel_shared_dpll *pll;
1072 struct intel_dpll_hw_state *state;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001073 struct dpll clock;
Imre Deakaa610dc2015-06-22 23:35:52 +03001074
1075 /* For DDI ports we always use a shared PLL. */
1076 if (WARN_ON(dpll == DPLL_ID_PRIVATE))
1077 return 0;
1078
1079 pll = &dev_priv->shared_dplls[dpll];
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02001080 state = &pll->state.hw_state;
Imre Deakaa610dc2015-06-22 23:35:52 +03001081
1082 clock.m1 = 2;
1083 clock.m2 = (state->pll0 & PORT_PLL_M2_MASK) << 22;
1084 if (state->pll3 & PORT_PLL_M2_FRAC_ENABLE)
1085 clock.m2 |= state->pll2 & PORT_PLL_M2_FRAC_MASK;
1086 clock.n = (state->pll1 & PORT_PLL_N_MASK) >> PORT_PLL_N_SHIFT;
1087 clock.p1 = (state->ebb0 & PORT_PLL_P1_MASK) >> PORT_PLL_P1_SHIFT;
1088 clock.p2 = (state->ebb0 & PORT_PLL_P2_MASK) >> PORT_PLL_P2_SHIFT;
1089
1090 return chv_calc_dpll_params(100000, &clock);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301091}
1092
1093static void bxt_ddi_clock_get(struct intel_encoder *encoder,
1094 struct intel_crtc_state *pipe_config)
1095{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001096 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301097 enum port port = intel_ddi_get_encoder_port(encoder);
1098 uint32_t dpll = port;
1099
Ville Syrjälä398a0172015-06-30 15:33:51 +03001100 pipe_config->port_clock = bxt_calc_pll_link(dev_priv, dpll);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301101
Ville Syrjälä398a0172015-06-30 15:33:51 +03001102 ddi_dotclock_get(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301103}
1104
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001105void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001106 struct intel_crtc_state *pipe_config)
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001107{
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001108 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Damien Lespiau22606a12014-12-12 14:26:57 +00001109
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001110 if (INTEL_GEN(dev_priv) <= 8)
Damien Lespiau22606a12014-12-12 14:26:57 +00001111 hsw_ddi_clock_get(encoder, pipe_config);
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001112 else if (IS_GEN9_BC(dev_priv))
Damien Lespiau22606a12014-12-12 14:26:57 +00001113 skl_ddi_clock_get(encoder, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001114 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301115 bxt_ddi_clock_get(encoder, pipe_config);
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001116}
1117
Damien Lespiau0220ab62014-07-29 18:06:22 +01001118static bool
Damien Lespiaud664c0c2014-07-29 18:06:23 +01001119hsw_ddi_pll_select(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001120 struct intel_crtc_state *crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001121 struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001122{
Ander Conselvan de Oliveiradaedf202016-03-08 17:46:23 +02001123 struct intel_shared_dpll *pll;
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001124
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02001125 pll = intel_get_shared_dpll(intel_crtc, crtc_state,
1126 intel_encoder);
1127 if (!pll)
1128 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
1129 pipe_name(intel_crtc->pipe));
1130
1131 return pll;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001132}
1133
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001134static bool
1135skl_ddi_pll_select(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001136 struct intel_crtc_state *crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001137 struct intel_encoder *intel_encoder)
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001138{
1139 struct intel_shared_dpll *pll;
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001140
Ander Conselvan de Oliveiradaedf202016-03-08 17:46:23 +02001141 pll = intel_get_shared_dpll(intel_crtc, crtc_state, intel_encoder);
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001142 if (pll == NULL) {
1143 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
1144 pipe_name(intel_crtc->pipe));
1145 return false;
1146 }
1147
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001148 return true;
1149}
Damien Lespiau0220ab62014-07-29 18:06:22 +01001150
Satheeshakrishna Md683f3b2014-08-22 09:49:08 +05301151static bool
1152bxt_ddi_pll_select(struct intel_crtc *intel_crtc,
1153 struct intel_crtc_state *crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001154 struct intel_encoder *intel_encoder)
Satheeshakrishna Md683f3b2014-08-22 09:49:08 +05301155{
Ander Conselvan de Oliveira34177c22016-03-08 17:46:25 +02001156 return !!intel_get_shared_dpll(intel_crtc, crtc_state, intel_encoder);
Satheeshakrishna Md683f3b2014-08-22 09:49:08 +05301157}
1158
Damien Lespiau0220ab62014-07-29 18:06:22 +01001159/*
1160 * Tries to find a *shared* PLL for the CRTC and store it in
1161 * intel_crtc->ddi_pll_sel.
1162 *
1163 * For private DPLLs, compute_config() should do the selection for us. This
1164 * function should be folded into compute_config() eventually.
1165 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001166bool intel_ddi_pll_select(struct intel_crtc *intel_crtc,
1167 struct intel_crtc_state *crtc_state)
Damien Lespiau0220ab62014-07-29 18:06:22 +01001168{
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001169 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001170 struct intel_encoder *intel_encoder =
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001171 intel_ddi_get_crtc_new_encoder(crtc_state);
Damien Lespiau0220ab62014-07-29 18:06:22 +01001172
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001173 if (IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001174 return skl_ddi_pll_select(intel_crtc, crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001175 intel_encoder);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001176 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna Md683f3b2014-08-22 09:49:08 +05301177 return bxt_ddi_pll_select(intel_crtc, crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001178 intel_encoder);
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001179 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001180 return hsw_ddi_pll_select(intel_crtc, crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001181 intel_encoder);
Damien Lespiau0220ab62014-07-29 18:06:22 +01001182}
1183
Paulo Zanonidae84792012-10-15 15:51:30 -03001184void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
1185{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001186 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonidae84792012-10-15 15:51:30 -03001187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1188 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001189 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanonidae84792012-10-15 15:51:30 -03001190 int type = intel_encoder->type;
1191 uint32_t temp;
1192
Ville Syrjäläcca05022016-06-22 21:57:06 +03001193 if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP_MST) {
Jani Nikula4d1de972016-03-18 17:05:42 +02001194 WARN_ON(transcoder_is_dsi(cpu_transcoder));
1195
Paulo Zanonic9809792012-10-23 18:30:00 -02001196 temp = TRANS_MSA_SYNC_CLK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001197 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonidae84792012-10-15 15:51:30 -03001198 case 18:
Paulo Zanonic9809792012-10-23 18:30:00 -02001199 temp |= TRANS_MSA_6_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001200 break;
1201 case 24:
Paulo Zanonic9809792012-10-23 18:30:00 -02001202 temp |= TRANS_MSA_8_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001203 break;
1204 case 30:
Paulo Zanonic9809792012-10-23 18:30:00 -02001205 temp |= TRANS_MSA_10_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001206 break;
1207 case 36:
Paulo Zanonic9809792012-10-23 18:30:00 -02001208 temp |= TRANS_MSA_12_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001209 break;
1210 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001211 BUG();
Paulo Zanonidae84792012-10-15 15:51:30 -03001212 }
Paulo Zanonic9809792012-10-23 18:30:00 -02001213 I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
Paulo Zanonidae84792012-10-15 15:51:30 -03001214 }
1215}
1216
Dave Airlie0e32b392014-05-02 14:02:48 +10001217void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state)
1218{
1219 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1220 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001221 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001222 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Dave Airlie0e32b392014-05-02 14:02:48 +10001223 uint32_t temp;
1224 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1225 if (state == true)
1226 temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1227 else
1228 temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1229 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
1230}
1231
Damien Lespiau8228c252013-03-07 15:30:27 +00001232void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001233{
1234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1235 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Paulo Zanonic7670b12013-11-02 21:07:37 -07001236 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001237 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001238 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001239 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001240 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001241 int type = intel_encoder->type;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001242 uint32_t temp;
1243
Paulo Zanoniad80a812012-10-24 16:06:19 -02001244 /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
1245 temp = TRANS_DDI_FUNC_ENABLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001246 temp |= TRANS_DDI_SELECT_PORT(port);
Paulo Zanonidfcef252012-08-08 14:15:29 -03001247
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001248 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonidfcef252012-08-08 14:15:29 -03001249 case 18:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001250 temp |= TRANS_DDI_BPC_6;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001251 break;
1252 case 24:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001253 temp |= TRANS_DDI_BPC_8;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001254 break;
1255 case 30:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001256 temp |= TRANS_DDI_BPC_10;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001257 break;
1258 case 36:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001259 temp |= TRANS_DDI_BPC_12;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001260 break;
1261 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001262 BUG();
Paulo Zanonidfcef252012-08-08 14:15:29 -03001263 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001264
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001265 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001266 temp |= TRANS_DDI_PVSYNC;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001267 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001268 temp |= TRANS_DDI_PHSYNC;
Paulo Zanonif63eb7c42012-08-08 14:15:28 -03001269
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -02001270 if (cpu_transcoder == TRANSCODER_EDP) {
1271 switch (pipe) {
1272 case PIPE_A:
Paulo Zanonic7670b12013-11-02 21:07:37 -07001273 /* On Haswell, can only use the always-on power well for
1274 * eDP when not using the panel fitter, and when not
1275 * using motion blur mitigation (which we don't
1276 * support). */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01001277 if (IS_HASWELL(dev_priv) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001278 (intel_crtc->config->pch_pfit.enabled ||
1279 intel_crtc->config->pch_pfit.force_thru))
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02001280 temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
1281 else
1282 temp |= TRANS_DDI_EDP_INPUT_A_ON;
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -02001283 break;
1284 case PIPE_B:
1285 temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
1286 break;
1287 case PIPE_C:
1288 temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
1289 break;
1290 default:
1291 BUG();
1292 break;
1293 }
1294 }
1295
Paulo Zanoni7739c332012-10-15 15:51:29 -03001296 if (type == INTEL_OUTPUT_HDMI) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001297 if (intel_crtc->config->has_hdmi_sink)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001298 temp |= TRANS_DDI_MODE_SELECT_HDMI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001299 else
Paulo Zanoniad80a812012-10-24 16:06:19 -02001300 temp |= TRANS_DDI_MODE_SELECT_DVI;
Paulo Zanoni7739c332012-10-15 15:51:29 -03001301 } else if (type == INTEL_OUTPUT_ANALOG) {
Paulo Zanoniad80a812012-10-24 16:06:19 -02001302 temp |= TRANS_DDI_MODE_SELECT_FDI;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001303 temp |= (intel_crtc->config->fdi_lanes - 1) << 1;
Ville Syrjäläcca05022016-06-22 21:57:06 +03001304 } else if (type == INTEL_OUTPUT_DP ||
Paulo Zanoni7739c332012-10-15 15:51:29 -03001305 type == INTEL_OUTPUT_EDP) {
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001306 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001307 temp |= DDI_PORT_WIDTH(intel_crtc->config->lane_count);
Dave Airlie0e32b392014-05-02 14:02:48 +10001308 } else if (type == INTEL_OUTPUT_DP_MST) {
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001309 temp |= TRANS_DDI_MODE_SELECT_DP_MST;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001310 temp |= DDI_PORT_WIDTH(intel_crtc->config->lane_count);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001311 } else {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001312 WARN(1, "Invalid encoder type %d for pipe %c\n",
1313 intel_encoder->type, pipe_name(pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001314 }
1315
Paulo Zanoniad80a812012-10-24 16:06:19 -02001316 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001317}
1318
Paulo Zanoniad80a812012-10-24 16:06:19 -02001319void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1320 enum transcoder cpu_transcoder)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001321{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001322 i915_reg_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001323 uint32_t val = I915_READ(reg);
1324
Dave Airlie0e32b392014-05-02 14:02:48 +10001325 val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001326 val |= TRANS_DDI_PORT_NONE;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001327 I915_WRITE(reg, val);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001328}
1329
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001330bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
1331{
1332 struct drm_device *dev = intel_connector->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001333 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001334 struct intel_encoder *intel_encoder = intel_connector->encoder;
1335 int type = intel_connector->base.connector_type;
1336 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1337 enum pipe pipe = 0;
1338 enum transcoder cpu_transcoder;
Paulo Zanoni882244a2014-04-01 14:55:12 -03001339 enum intel_display_power_domain power_domain;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001340 uint32_t tmp;
Imre Deake27daab2016-02-12 18:55:16 +02001341 bool ret;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001342
Paulo Zanoni882244a2014-04-01 14:55:12 -03001343 power_domain = intel_display_port_power_domain(intel_encoder);
Imre Deake27daab2016-02-12 18:55:16 +02001344 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni882244a2014-04-01 14:55:12 -03001345 return false;
1346
Imre Deake27daab2016-02-12 18:55:16 +02001347 if (!intel_encoder->get_hw_state(intel_encoder, &pipe)) {
1348 ret = false;
1349 goto out;
1350 }
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001351
1352 if (port == PORT_A)
1353 cpu_transcoder = TRANSCODER_EDP;
1354 else
Daniel Vetter1a240d42012-11-29 22:18:51 +01001355 cpu_transcoder = (enum transcoder) pipe;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001356
1357 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1358
1359 switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
1360 case TRANS_DDI_MODE_SELECT_HDMI:
1361 case TRANS_DDI_MODE_SELECT_DVI:
Imre Deake27daab2016-02-12 18:55:16 +02001362 ret = type == DRM_MODE_CONNECTOR_HDMIA;
1363 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001364
1365 case TRANS_DDI_MODE_SELECT_DP_SST:
Imre Deake27daab2016-02-12 18:55:16 +02001366 ret = type == DRM_MODE_CONNECTOR_eDP ||
1367 type == DRM_MODE_CONNECTOR_DisplayPort;
1368 break;
1369
Dave Airlie0e32b392014-05-02 14:02:48 +10001370 case TRANS_DDI_MODE_SELECT_DP_MST:
1371 /* if the transcoder is in MST state then
1372 * connector isn't connected */
Imre Deake27daab2016-02-12 18:55:16 +02001373 ret = false;
1374 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001375
1376 case TRANS_DDI_MODE_SELECT_FDI:
Imre Deake27daab2016-02-12 18:55:16 +02001377 ret = type == DRM_MODE_CONNECTOR_VGA;
1378 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001379
1380 default:
Imre Deake27daab2016-02-12 18:55:16 +02001381 ret = false;
1382 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001383 }
Imre Deake27daab2016-02-12 18:55:16 +02001384
1385out:
1386 intel_display_power_put(dev_priv, power_domain);
1387
1388 return ret;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001389}
1390
Daniel Vetter85234cd2012-07-02 13:27:29 +02001391bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
1392 enum pipe *pipe)
1393{
1394 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001395 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001396 enum port port = intel_ddi_get_encoder_port(encoder);
Imre Deak6d129be2014-03-05 16:20:54 +02001397 enum intel_display_power_domain power_domain;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001398 u32 tmp;
1399 int i;
Imre Deake27daab2016-02-12 18:55:16 +02001400 bool ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001401
Imre Deak6d129be2014-03-05 16:20:54 +02001402 power_domain = intel_display_port_power_domain(encoder);
Imre Deake27daab2016-02-12 18:55:16 +02001403 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02001404 return false;
1405
Imre Deake27daab2016-02-12 18:55:16 +02001406 ret = false;
1407
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001408 tmp = I915_READ(DDI_BUF_CTL(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001409
1410 if (!(tmp & DDI_BUF_CTL_ENABLE))
Imre Deake27daab2016-02-12 18:55:16 +02001411 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001412
Paulo Zanoniad80a812012-10-24 16:06:19 -02001413 if (port == PORT_A) {
1414 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001415
Paulo Zanoniad80a812012-10-24 16:06:19 -02001416 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1417 case TRANS_DDI_EDP_INPUT_A_ON:
1418 case TRANS_DDI_EDP_INPUT_A_ONOFF:
1419 *pipe = PIPE_A;
1420 break;
1421 case TRANS_DDI_EDP_INPUT_B_ONOFF:
1422 *pipe = PIPE_B;
1423 break;
1424 case TRANS_DDI_EDP_INPUT_C_ONOFF:
1425 *pipe = PIPE_C;
1426 break;
1427 }
1428
Imre Deake27daab2016-02-12 18:55:16 +02001429 ret = true;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001430
Imre Deake27daab2016-02-12 18:55:16 +02001431 goto out;
1432 }
Dave Airlie0e32b392014-05-02 14:02:48 +10001433
Imre Deake27daab2016-02-12 18:55:16 +02001434 for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
1435 tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
1436
1437 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(port)) {
1438 if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
1439 TRANS_DDI_MODE_SELECT_DP_MST)
1440 goto out;
1441
1442 *pipe = i;
1443 ret = true;
1444
1445 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001446 }
1447 }
1448
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001449 DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001450
Imre Deake27daab2016-02-12 18:55:16 +02001451out:
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001452 if (ret && IS_GEN9_LP(dev_priv)) {
Imre Deake93da0a2016-06-13 16:44:37 +03001453 tmp = I915_READ(BXT_PHY_CTL(port));
1454 if ((tmp & (BXT_PHY_LANE_POWERDOWN_ACK |
1455 BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
1456 DRM_ERROR("Port %c enabled but PHY powered down? "
1457 "(PHY_CTL %08x)\n", port_name(port), tmp);
1458 }
1459
Imre Deake27daab2016-02-12 18:55:16 +02001460 intel_display_power_put(dev_priv, power_domain);
1461
1462 return ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001463}
1464
Paulo Zanonifc914632012-10-05 12:05:54 -03001465void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
1466{
1467 struct drm_crtc *crtc = &intel_crtc->base;
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05301468 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001469 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonifc914632012-10-05 12:05:54 -03001470 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1471 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001472 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001473
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001474 if (cpu_transcoder != TRANSCODER_EDP)
1475 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1476 TRANS_CLK_SEL_PORT(port));
Paulo Zanonifc914632012-10-05 12:05:54 -03001477}
1478
1479void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
1480{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001481 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001482 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001483
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001484 if (cpu_transcoder != TRANSCODER_EDP)
1485 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1486 TRANS_CLK_SEL_DISABLED);
Paulo Zanonifc914632012-10-05 12:05:54 -03001487}
1488
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001489static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
1490 enum port port, uint8_t iboost)
David Weinehallf8896f52015-06-25 11:11:03 +03001491{
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001492 u32 tmp;
1493
1494 tmp = I915_READ(DISPIO_CR_TX_BMU_CR0);
1495 tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
1496 if (iboost)
1497 tmp |= iboost << BALANCE_LEG_SHIFT(port);
1498 else
1499 tmp |= BALANCE_LEG_DISABLE(port);
1500 I915_WRITE(DISPIO_CR_TX_BMU_CR0, tmp);
1501}
1502
1503static void skl_ddi_set_iboost(struct intel_encoder *encoder, u32 level)
1504{
1505 struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
1506 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
1507 enum port port = intel_dig_port->port;
1508 int type = encoder->type;
David Weinehallf8896f52015-06-25 11:11:03 +03001509 const struct ddi_buf_trans *ddi_translations;
1510 uint8_t iboost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001511 uint8_t dp_iboost, hdmi_iboost;
David Weinehallf8896f52015-06-25 11:11:03 +03001512 int n_entries;
David Weinehallf8896f52015-06-25 11:11:03 +03001513
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001514 /* VBT may override standard boost values */
1515 dp_iboost = dev_priv->vbt.ddi_port_info[port].dp_boost_level;
1516 hdmi_iboost = dev_priv->vbt.ddi_port_info[port].hdmi_boost_level;
1517
Ville Syrjäläcca05022016-06-22 21:57:06 +03001518 if (type == INTEL_OUTPUT_DP) {
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001519 if (dp_iboost) {
1520 iboost = dp_iboost;
1521 } else {
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -07001522 if (IS_KABYLAKE(dev_priv))
1523 ddi_translations = kbl_get_buf_trans_dp(dev_priv,
1524 &n_entries);
1525 else
1526 ddi_translations = skl_get_buf_trans_dp(dev_priv,
1527 &n_entries);
Ander Conselvan de Oliveirae4d4c052015-11-11 15:15:54 +02001528 iboost = ddi_translations[level].i_boost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001529 }
David Weinehallf8896f52015-06-25 11:11:03 +03001530 } else if (type == INTEL_OUTPUT_EDP) {
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001531 if (dp_iboost) {
1532 iboost = dp_iboost;
1533 } else {
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001534 ddi_translations = skl_get_buf_trans_edp(dev_priv, &n_entries);
Ville Syrjälä10afa0b2015-12-08 19:59:43 +02001535
1536 if (WARN_ON(port != PORT_A &&
1537 port != PORT_E && n_entries > 9))
1538 n_entries = 9;
1539
Ander Conselvan de Oliveirae4d4c052015-11-11 15:15:54 +02001540 iboost = ddi_translations[level].i_boost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001541 }
David Weinehallf8896f52015-06-25 11:11:03 +03001542 } else if (type == INTEL_OUTPUT_HDMI) {
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001543 if (hdmi_iboost) {
1544 iboost = hdmi_iboost;
1545 } else {
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001546 ddi_translations = skl_get_buf_trans_hdmi(dev_priv, &n_entries);
Ander Conselvan de Oliveirae4d4c052015-11-11 15:15:54 +02001547 iboost = ddi_translations[level].i_boost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001548 }
David Weinehallf8896f52015-06-25 11:11:03 +03001549 } else {
1550 return;
1551 }
1552
1553 /* Make sure that the requested I_boost is valid */
1554 if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
1555 DRM_ERROR("Invalid I_boost value %u\n", iboost);
1556 return;
1557 }
1558
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001559 _skl_ddi_set_iboost(dev_priv, port, iboost);
David Weinehallf8896f52015-06-25 11:11:03 +03001560
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001561 if (port == PORT_A && intel_dig_port->max_lanes == 4)
1562 _skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
David Weinehallf8896f52015-06-25 11:11:03 +03001563}
1564
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001565static void bxt_ddi_vswing_sequence(struct drm_i915_private *dev_priv,
1566 u32 level, enum port port, int type)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301567{
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301568 const struct bxt_ddi_buf_trans *ddi_translations;
1569 u32 n_entries, i;
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301570
Jani Nikula06411f02016-03-24 17:50:21 +02001571 if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
Sonika Jindald9d70002015-09-24 10:24:56 +05301572 n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
1573 ddi_translations = bxt_ddi_translations_edp;
Ville Syrjäläcca05022016-06-22 21:57:06 +03001574 } else if (type == INTEL_OUTPUT_DP
Sonika Jindald9d70002015-09-24 10:24:56 +05301575 || type == INTEL_OUTPUT_EDP) {
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301576 n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
1577 ddi_translations = bxt_ddi_translations_dp;
1578 } else if (type == INTEL_OUTPUT_HDMI) {
1579 n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
1580 ddi_translations = bxt_ddi_translations_hdmi;
1581 } else {
1582 DRM_DEBUG_KMS("Vswing programming not done for encoder %d\n",
1583 type);
1584 return;
1585 }
1586
1587 /* Check if default value has to be used */
1588 if (level >= n_entries ||
1589 (type == INTEL_OUTPUT_HDMI && level == HDMI_LEVEL_SHIFT_UNKNOWN)) {
1590 for (i = 0; i < n_entries; i++) {
1591 if (ddi_translations[i].default_index) {
1592 level = i;
1593 break;
1594 }
1595 }
1596 }
1597
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03001598 bxt_ddi_phy_set_signal_level(dev_priv, port,
1599 ddi_translations[level].margin,
1600 ddi_translations[level].scale,
1601 ddi_translations[level].enable,
1602 ddi_translations[level].deemphasis);
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301603}
1604
David Weinehallf8896f52015-06-25 11:11:03 +03001605static uint32_t translate_signal_level(int signal_levels)
1606{
1607 uint32_t level;
1608
1609 switch (signal_levels) {
1610 default:
1611 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level: 0x%x\n",
1612 signal_levels);
1613 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1614 level = 0;
1615 break;
1616 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1617 level = 1;
1618 break;
1619 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
1620 level = 2;
1621 break;
1622 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
1623 level = 3;
1624 break;
1625
1626 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1627 level = 4;
1628 break;
1629 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1630 level = 5;
1631 break;
1632 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
1633 level = 6;
1634 break;
1635
1636 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1637 level = 7;
1638 break;
1639 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1640 level = 8;
1641 break;
1642
1643 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1644 level = 9;
1645 break;
1646 }
1647
1648 return level;
1649}
1650
1651uint32_t ddi_signal_levels(struct intel_dp *intel_dp)
1652{
1653 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001654 struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
David Weinehallf8896f52015-06-25 11:11:03 +03001655 struct intel_encoder *encoder = &dport->base;
1656 uint8_t train_set = intel_dp->train_set[0];
1657 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1658 DP_TRAIN_PRE_EMPHASIS_MASK);
1659 enum port port = dport->port;
1660 uint32_t level;
1661
1662 level = translate_signal_level(signal_levels);
1663
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001664 if (IS_GEN9_BC(dev_priv))
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001665 skl_ddi_set_iboost(encoder, level);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001666 else if (IS_GEN9_LP(dev_priv))
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001667 bxt_ddi_vswing_sequence(dev_priv, level, port, encoder->type);
David Weinehallf8896f52015-06-25 11:11:03 +03001668
1669 return DDI_BUF_TRANS_SELECT(level);
1670}
1671
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001672void intel_ddi_clk_select(struct intel_encoder *encoder,
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001673 struct intel_shared_dpll *pll)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001674{
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001675 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1676 enum port port = intel_ddi_get_encoder_port(encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001677
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001678 if (WARN_ON(!pll))
1679 return;
1680
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001681 if (IS_GEN9_BC(dev_priv)) {
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001682 uint32_t val;
1683
Damien Lespiau5416d872014-11-14 17:24:33 +00001684 /* DDI -> PLL mapping */
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001685 val = I915_READ(DPLL_CTRL2);
1686
1687 val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
1688 DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001689 val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->id, port) |
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001690 DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
1691
1692 I915_WRITE(DPLL_CTRL2, val);
Damien Lespiau5416d872014-11-14 17:24:33 +00001693
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001694 } else if (INTEL_INFO(dev_priv)->gen < 9) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001695 I915_WRITE(PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001696 }
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001697}
1698
Manasi Navareba88d152016-09-01 15:08:08 -07001699static void intel_ddi_pre_enable_dp(struct intel_encoder *encoder,
1700 int link_rate, uint32_t lane_count,
1701 struct intel_shared_dpll *pll,
1702 bool link_mst)
1703{
1704 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1705 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1706 enum port port = intel_ddi_get_encoder_port(encoder);
1707
1708 intel_dp_set_link_params(intel_dp, link_rate, lane_count,
1709 link_mst);
1710 if (encoder->type == INTEL_OUTPUT_EDP)
1711 intel_edp_panel_on(intel_dp);
1712
1713 intel_ddi_clk_select(encoder, pll);
1714 intel_prepare_dp_ddi_buffers(encoder);
1715 intel_ddi_init_dp_buf_reg(encoder);
1716 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1717 intel_dp_start_link_train(intel_dp);
1718 if (port != PORT_A || INTEL_GEN(dev_priv) >= 9)
1719 intel_dp_stop_link_train(intel_dp);
1720}
1721
1722static void intel_ddi_pre_enable_hdmi(struct intel_encoder *encoder,
1723 bool has_hdmi_sink,
Maarten Lankhorstac240282016-11-23 15:57:00 +01001724 const struct intel_crtc_state *crtc_state,
1725 const struct drm_connector_state *conn_state,
Manasi Navareba88d152016-09-01 15:08:08 -07001726 struct intel_shared_dpll *pll)
1727{
1728 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1729 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1730 struct drm_encoder *drm_encoder = &encoder->base;
1731 enum port port = intel_ddi_get_encoder_port(encoder);
1732 int level = intel_ddi_hdmi_level(dev_priv, port);
1733
1734 intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
1735 intel_ddi_clk_select(encoder, pll);
1736 intel_prepare_hdmi_ddi_buffers(encoder);
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001737 if (IS_GEN9_BC(dev_priv))
Manasi Navareba88d152016-09-01 15:08:08 -07001738 skl_ddi_set_iboost(encoder, level);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001739 else if (IS_GEN9_LP(dev_priv))
Manasi Navareba88d152016-09-01 15:08:08 -07001740 bxt_ddi_vswing_sequence(dev_priv, level, port,
1741 INTEL_OUTPUT_HDMI);
1742
1743 intel_hdmi->set_infoframes(drm_encoder,
1744 has_hdmi_sink,
Maarten Lankhorstac240282016-11-23 15:57:00 +01001745 crtc_state, conn_state);
Manasi Navareba88d152016-09-01 15:08:08 -07001746}
1747
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001748static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder,
1749 struct intel_crtc_state *pipe_config,
1750 struct drm_connector_state *conn_state)
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001751{
1752 struct drm_encoder *encoder = &intel_encoder->base;
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001753 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001754 int type = intel_encoder->type;
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +02001755
Ville Syrjäläcca05022016-06-22 21:57:06 +03001756 if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP) {
Manasi Navareba88d152016-09-01 15:08:08 -07001757 intel_ddi_pre_enable_dp(intel_encoder,
1758 crtc->config->port_clock,
1759 crtc->config->lane_count,
1760 crtc->config->shared_dpll,
1761 intel_crtc_has_type(crtc->config,
1762 INTEL_OUTPUT_DP_MST));
1763 }
1764 if (type == INTEL_OUTPUT_HDMI) {
1765 intel_ddi_pre_enable_hdmi(intel_encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +01001766 pipe_config->has_hdmi_sink,
1767 pipe_config, conn_state,
Manasi Navareba88d152016-09-01 15:08:08 -07001768 crtc->config->shared_dpll);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001769 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001770}
1771
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001772static void intel_ddi_post_disable(struct intel_encoder *intel_encoder,
1773 struct intel_crtc_state *old_crtc_state,
1774 struct drm_connector_state *old_conn_state)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001775{
1776 struct drm_encoder *encoder = &intel_encoder->base;
Tvrtko Ursulin66478472016-11-16 08:55:40 +00001777 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001778 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001779 int type = intel_encoder->type;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001780 uint32_t val;
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001781 bool wait = false;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001782
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001783 /* old_crtc_state and old_conn_state are NULL when called from DP_MST */
1784
Paulo Zanoni2886e932012-10-05 12:06:00 -03001785 val = I915_READ(DDI_BUF_CTL(port));
1786 if (val & DDI_BUF_CTL_ENABLE) {
1787 val &= ~DDI_BUF_CTL_ENABLE;
1788 I915_WRITE(DDI_BUF_CTL(port), val);
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001789 wait = true;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001790 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001791
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001792 val = I915_READ(DP_TP_CTL(port));
1793 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1794 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1795 I915_WRITE(DP_TP_CTL(port), val);
1796
1797 if (wait)
1798 intel_wait_ddi_buf_idle(dev_priv, port);
1799
Ville Syrjäläcca05022016-06-22 21:57:06 +03001800 if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP) {
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001801 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikula76bb80e2013-11-15 15:29:57 +02001802 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Jani Nikula24f3e092014-03-17 16:43:36 +02001803 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001804 intel_edp_panel_off(intel_dp);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001805 }
1806
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001807 if (IS_GEN9_BC(dev_priv))
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001808 I915_WRITE(DPLL_CTRL2, (I915_READ(DPLL_CTRL2) |
1809 DPLL_CTRL2_DDI_CLK_OFF(port)));
Tvrtko Ursulin66478472016-11-16 08:55:40 +00001810 else if (INTEL_GEN(dev_priv) < 9)
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001811 I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001812
1813 if (type == INTEL_OUTPUT_HDMI) {
1814 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
1815
1816 intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
1817 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001818}
1819
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001820void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1821 struct intel_crtc_state *old_crtc_state,
1822 struct drm_connector_state *old_conn_state)
1823{
1824 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
1825 uint32_t val;
1826
1827 /*
1828 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
1829 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
1830 * step 13 is the correct place for it. Step 18 is where it was
1831 * originally before the BUN.
1832 */
1833 val = I915_READ(FDI_RX_CTL(PIPE_A));
1834 val &= ~FDI_RX_ENABLE;
1835 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
1836
1837 intel_ddi_post_disable(intel_encoder, old_crtc_state, old_conn_state);
1838
1839 val = I915_READ(FDI_RX_MISC(PIPE_A));
1840 val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1841 val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1842 I915_WRITE(FDI_RX_MISC(PIPE_A), val);
1843
1844 val = I915_READ(FDI_RX_CTL(PIPE_A));
1845 val &= ~FDI_PCDCLK;
1846 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
1847
1848 val = I915_READ(FDI_RX_CTL(PIPE_A));
1849 val &= ~FDI_RX_PLL_ENABLE;
1850 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
1851}
1852
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001853static void intel_enable_ddi(struct intel_encoder *intel_encoder,
1854 struct intel_crtc_state *pipe_config,
1855 struct drm_connector_state *conn_state)
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001856{
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001857 struct drm_encoder *encoder = &intel_encoder->base;
Tvrtko Ursulin66478472016-11-16 08:55:40 +00001858 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001859 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1860 int type = intel_encoder->type;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001861
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001862 if (type == INTEL_OUTPUT_HDMI) {
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001863 struct intel_digital_port *intel_dig_port =
1864 enc_to_dig_port(encoder);
1865
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001866 /* In HDMI/DVI mode, the port width, and swing/emphasis values
1867 * are ignored so nothing special needs to be done besides
1868 * enabling the port.
1869 */
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001870 I915_WRITE(DDI_BUF_CTL(port),
Stéphane Marchesinbcf53de42013-07-12 13:54:41 -07001871 intel_dig_port->saved_port_bits |
1872 DDI_BUF_CTL_ENABLE);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001873 } else if (type == INTEL_OUTPUT_EDP) {
1874 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1875
Tvrtko Ursulin66478472016-11-16 08:55:40 +00001876 if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
Imre Deak3ab9c632013-05-03 12:57:41 +03001877 intel_dp_stop_link_train(intel_dp);
1878
Daniel Vetter4be73782014-01-17 14:39:48 +01001879 intel_edp_backlight_on(intel_dp);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001880 intel_psr_enable(intel_dp);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001881 intel_edp_drrs_enable(intel_dp, pipe_config);
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001882 }
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001883
Maarten Lankhorst37255d82016-12-15 15:29:43 +01001884 if (pipe_config->has_audio)
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01001885 intel_audio_codec_enable(intel_encoder, pipe_config, conn_state);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001886}
1887
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001888static void intel_disable_ddi(struct intel_encoder *intel_encoder,
1889 struct intel_crtc_state *old_crtc_state,
1890 struct drm_connector_state *old_conn_state)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001891{
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001892 struct drm_encoder *encoder = &intel_encoder->base;
1893 int type = intel_encoder->type;
1894
Maarten Lankhorst37255d82016-12-15 15:29:43 +01001895 if (old_crtc_state->has_audio)
Jani Nikula69bfe1a2014-10-27 16:26:50 +02001896 intel_audio_codec_disable(intel_encoder);
Paulo Zanoni2831d8422013-03-06 20:03:09 -03001897
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001898 if (type == INTEL_OUTPUT_EDP) {
1899 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1900
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001901 intel_edp_drrs_disable(intel_dp, old_crtc_state);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001902 intel_psr_disable(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001903 intel_edp_backlight_off(intel_dp);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001904 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001905}
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001906
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001907static void bxt_ddi_pre_pll_enable(struct intel_encoder *encoder,
1908 struct intel_crtc_state *pipe_config,
1909 struct drm_connector_state *conn_state)
Imre Deak95a7a2a2016-06-13 16:44:35 +03001910{
Imre Deak95a7a2a2016-06-13 16:44:35 +03001911 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03001912 uint8_t mask = intel_crtc->config->lane_lat_optim_mask;
Imre Deak95a7a2a2016-06-13 16:44:35 +03001913
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03001914 bxt_ddi_phy_set_lane_optim_mask(encoder, mask);
Imre Deak95a7a2a2016-06-13 16:44:35 +03001915}
1916
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001917void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
Paulo Zanonic19b0662012-10-15 15:51:41 -03001918{
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001919 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1920 struct drm_i915_private *dev_priv =
1921 to_i915(intel_dig_port->base.base.dev);
Paulo Zanoni174edf12012-10-26 19:05:50 -02001922 enum port port = intel_dig_port->port;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001923 uint32_t val;
Syam Sidhardhanf3e227d2013-02-25 04:05:38 +05301924 bool wait = false;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001925
1926 if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
1927 val = I915_READ(DDI_BUF_CTL(port));
1928 if (val & DDI_BUF_CTL_ENABLE) {
1929 val &= ~DDI_BUF_CTL_ENABLE;
1930 I915_WRITE(DDI_BUF_CTL(port), val);
1931 wait = true;
1932 }
1933
1934 val = I915_READ(DP_TP_CTL(port));
1935 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1936 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1937 I915_WRITE(DP_TP_CTL(port), val);
1938 POSTING_READ(DP_TP_CTL(port));
1939
1940 if (wait)
1941 intel_wait_ddi_buf_idle(dev_priv, port);
1942 }
1943
Dave Airlie0e32b392014-05-02 14:02:48 +10001944 val = DP_TP_CTL_ENABLE |
Paulo Zanonic19b0662012-10-15 15:51:41 -03001945 DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001946 if (intel_dp->link_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10001947 val |= DP_TP_CTL_MODE_MST;
1948 else {
1949 val |= DP_TP_CTL_MODE_SST;
1950 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1951 val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
1952 }
Paulo Zanonic19b0662012-10-15 15:51:41 -03001953 I915_WRITE(DP_TP_CTL(port), val);
1954 POSTING_READ(DP_TP_CTL(port));
1955
1956 intel_dp->DP |= DDI_BUF_CTL_ENABLE;
1957 I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
1958 POSTING_READ(DDI_BUF_CTL(port));
1959
1960 udelay(600);
1961}
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001962
Libin Yang9935f7f2016-11-28 20:07:06 +08001963bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1964 struct intel_crtc *intel_crtc)
1965{
1966 u32 temp;
1967
1968 if (intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
1969 temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1970 if (temp & AUDIO_OUTPUT_ENABLE(intel_crtc->pipe))
1971 return true;
1972 }
1973 return false;
1974}
1975
Ville Syrjälä6801c182013-09-24 14:24:05 +03001976void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001977 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001978{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001979 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001980 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira0cb09a92015-01-30 12:17:23 +02001981 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
Daniel Vetterbbd440f2014-11-20 22:33:59 +01001982 struct intel_hdmi *intel_hdmi;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001983 u32 temp, flags = 0;
1984
Jani Nikula4d1de972016-03-18 17:05:42 +02001985 /* XXX: DSI transcoder paranoia */
1986 if (WARN_ON(transcoder_is_dsi(cpu_transcoder)))
1987 return;
1988
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001989 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1990 if (temp & TRANS_DDI_PHSYNC)
1991 flags |= DRM_MODE_FLAG_PHSYNC;
1992 else
1993 flags |= DRM_MODE_FLAG_NHSYNC;
1994 if (temp & TRANS_DDI_PVSYNC)
1995 flags |= DRM_MODE_FLAG_PVSYNC;
1996 else
1997 flags |= DRM_MODE_FLAG_NVSYNC;
1998
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001999 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä42571ae2013-09-06 23:29:00 +03002000
2001 switch (temp & TRANS_DDI_BPC_MASK) {
2002 case TRANS_DDI_BPC_6:
2003 pipe_config->pipe_bpp = 18;
2004 break;
2005 case TRANS_DDI_BPC_8:
2006 pipe_config->pipe_bpp = 24;
2007 break;
2008 case TRANS_DDI_BPC_10:
2009 pipe_config->pipe_bpp = 30;
2010 break;
2011 case TRANS_DDI_BPC_12:
2012 pipe_config->pipe_bpp = 36;
2013 break;
2014 default:
2015 break;
2016 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002017
2018 switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
2019 case TRANS_DDI_MODE_SELECT_HDMI:
Daniel Vetter6897b4b2014-04-24 23:54:47 +02002020 pipe_config->has_hdmi_sink = true;
Daniel Vetterbbd440f2014-11-20 22:33:59 +01002021 intel_hdmi = enc_to_intel_hdmi(&encoder->base);
2022
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +02002023 if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
Daniel Vetterbbd440f2014-11-20 22:33:59 +01002024 pipe_config->has_infoframe = true;
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03002025 /* fall through */
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002026 case TRANS_DDI_MODE_SELECT_DVI:
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03002027 pipe_config->lane_count = 4;
2028 break;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002029 case TRANS_DDI_MODE_SELECT_FDI:
2030 break;
2031 case TRANS_DDI_MODE_SELECT_DP_SST:
2032 case TRANS_DDI_MODE_SELECT_DP_MST:
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002033 pipe_config->lane_count =
2034 ((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002035 intel_dp_get_m_n(intel_crtc, pipe_config);
2036 break;
2037 default:
2038 break;
2039 }
Daniel Vetter10214422013-11-18 07:38:16 +01002040
Libin Yang9935f7f2016-11-28 20:07:06 +08002041 pipe_config->has_audio =
2042 intel_ddi_is_audio_enabled(dev_priv, intel_crtc);
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002043
Jani Nikula6aa23e62016-03-24 17:50:20 +02002044 if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
2045 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Daniel Vetter10214422013-11-18 07:38:16 +01002046 /*
2047 * This is a big fat ugly hack.
2048 *
2049 * Some machines in UEFI boot mode provide us a VBT that has 18
2050 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2051 * unknown we fail to light up. Yet the same BIOS boots up with
2052 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2053 * max, not what it tells us to use.
2054 *
2055 * Note: This will still be broken if the eDP panel is not lit
2056 * up by the BIOS, and thus we can't get the mode at module
2057 * load.
2058 */
2059 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002060 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2061 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Daniel Vetter10214422013-11-18 07:38:16 +01002062 }
Jesse Barnes11578552014-01-21 12:42:10 -08002063
Damien Lespiau22606a12014-12-12 14:26:57 +00002064 intel_ddi_clock_get(encoder, pipe_config);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002065
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002066 if (IS_GEN9_LP(dev_priv))
Imre Deak95a7a2a2016-06-13 16:44:35 +03002067 pipe_config->lane_lat_optim_mask =
2068 bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002069}
2070
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002071static bool intel_ddi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002072 struct intel_crtc_state *pipe_config,
2073 struct drm_connector_state *conn_state)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002074{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002075 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002076 int type = encoder->type;
Daniel Vettereccb1402013-05-22 00:50:22 +02002077 int port = intel_ddi_get_encoder_port(encoder);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002078 int ret;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002079
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002080 WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002081
Daniel Vettereccb1402013-05-22 00:50:22 +02002082 if (port == PORT_A)
2083 pipe_config->cpu_transcoder = TRANSCODER_EDP;
2084
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002085 if (type == INTEL_OUTPUT_HDMI)
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002086 ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002087 else
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002088 ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002089
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002090 if (IS_GEN9_LP(dev_priv) && ret)
Imre Deak95a7a2a2016-06-13 16:44:35 +03002091 pipe_config->lane_lat_optim_mask =
2092 bxt_ddi_phy_calc_lane_lat_optim_mask(encoder,
Ander Conselvan de Oliveirab284eed2016-10-06 19:22:16 +03002093 pipe_config->lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002094
2095 return ret;
2096
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002097}
2098
2099static const struct drm_encoder_funcs intel_ddi_funcs = {
Imre Deakbf93ba62016-04-18 10:04:21 +03002100 .reset = intel_dp_encoder_reset,
2101 .destroy = intel_dp_encoder_destroy,
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002102};
2103
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002104static struct intel_connector *
2105intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
2106{
2107 struct intel_connector *connector;
2108 enum port port = intel_dig_port->port;
2109
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002110 connector = intel_connector_alloc();
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002111 if (!connector)
2112 return NULL;
2113
2114 intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
2115 if (!intel_dp_init_connector(intel_dig_port, connector)) {
2116 kfree(connector);
2117 return NULL;
2118 }
2119
2120 return connector;
2121}
2122
2123static struct intel_connector *
2124intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
2125{
2126 struct intel_connector *connector;
2127 enum port port = intel_dig_port->port;
2128
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002129 connector = intel_connector_alloc();
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002130 if (!connector)
2131 return NULL;
2132
2133 intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
2134 intel_hdmi_init_connector(intel_dig_port, connector);
2135
2136 return connector;
2137}
2138
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002139void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002140{
2141 struct intel_digital_port *intel_dig_port;
2142 struct intel_encoder *intel_encoder;
2143 struct drm_encoder *encoder;
Shashank Sharmaff662122016-10-14 19:56:51 +05302144 bool init_hdmi, init_dp, init_lspcon = false;
Ville Syrjälä10e7bec2015-12-08 19:59:37 +02002145 int max_lanes;
2146
2147 if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES) {
2148 switch (port) {
2149 case PORT_A:
2150 max_lanes = 4;
2151 break;
2152 case PORT_E:
2153 max_lanes = 0;
2154 break;
2155 default:
2156 max_lanes = 4;
2157 break;
2158 }
2159 } else {
2160 switch (port) {
2161 case PORT_A:
2162 max_lanes = 2;
2163 break;
2164 case PORT_E:
2165 max_lanes = 2;
2166 break;
2167 default:
2168 max_lanes = 4;
2169 break;
2170 }
2171 }
Paulo Zanoni311a2092013-09-12 17:12:18 -03002172
2173 init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
2174 dev_priv->vbt.ddi_port_info[port].supports_hdmi);
2175 init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
Shashank Sharmaff662122016-10-14 19:56:51 +05302176
2177 if (intel_bios_is_lspcon_present(dev_priv, port)) {
2178 /*
2179 * Lspcon device needs to be driven with DP connector
2180 * with special detection sequence. So make sure DP
2181 * is initialized before lspcon.
2182 */
2183 init_dp = true;
2184 init_lspcon = true;
2185 init_hdmi = false;
2186 DRM_DEBUG_KMS("VBT says port %c has lspcon\n", port_name(port));
2187 }
2188
Paulo Zanoni311a2092013-09-12 17:12:18 -03002189 if (!init_dp && !init_hdmi) {
Rodrigo Vivi500ea702015-08-07 17:01:16 -07002190 DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
Paulo Zanoni311a2092013-09-12 17:12:18 -03002191 port_name(port));
Rodrigo Vivi500ea702015-08-07 17:01:16 -07002192 return;
Paulo Zanoni311a2092013-09-12 17:12:18 -03002193 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002194
Daniel Vetterb14c5672013-09-19 12:18:32 +02002195 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002196 if (!intel_dig_port)
2197 return;
2198
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002199 intel_encoder = &intel_dig_port->base;
2200 encoder = &intel_encoder->base;
2201
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002202 drm_encoder_init(&dev_priv->drm, encoder, &intel_ddi_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03002203 DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002204
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002205 intel_encoder->compute_config = intel_ddi_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002206 intel_encoder->enable = intel_enable_ddi;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002207 if (IS_GEN9_LP(dev_priv))
Imre Deak95a7a2a2016-06-13 16:44:35 +03002208 intel_encoder->pre_pll_enable = bxt_ddi_pre_pll_enable;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002209 intel_encoder->pre_enable = intel_ddi_pre_enable;
2210 intel_encoder->disable = intel_disable_ddi;
2211 intel_encoder->post_disable = intel_ddi_post_disable;
2212 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002213 intel_encoder->get_config = intel_ddi_get_config;
Imre Deakbf93ba62016-04-18 10:04:21 +03002214 intel_encoder->suspend = intel_dp_encoder_suspend;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002215
2216 intel_dig_port->port = port;
Stéphane Marchesinbcf53de42013-07-12 13:54:41 -07002217 intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
2218 (DDI_BUF_PORT_REVERSAL |
2219 DDI_A_4_LANES);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002220
Matt Roper6c566dc2015-11-05 14:53:32 -08002221 /*
2222 * Bspec says that DDI_A_4_LANES is the only supported configuration
2223 * for Broxton. Yet some BIOS fail to set this bit on port A if eDP
2224 * wasn't lit up at boot. Force this bit on in our internal
2225 * configuration so that we use the proper lane count for our
2226 * calculations.
2227 */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002228 if (IS_GEN9_LP(dev_priv) && port == PORT_A) {
Matt Roper6c566dc2015-11-05 14:53:32 -08002229 if (!(intel_dig_port->saved_port_bits & DDI_A_4_LANES)) {
2230 DRM_DEBUG_KMS("BXT BIOS forgot to set DDI_A_4_LANES for port A; fixing\n");
2231 intel_dig_port->saved_port_bits |= DDI_A_4_LANES;
Matt Ropered8d60f2016-01-28 15:09:37 -08002232 max_lanes = 4;
Matt Roper6c566dc2015-11-05 14:53:32 -08002233 }
2234 }
2235
Matt Ropered8d60f2016-01-28 15:09:37 -08002236 intel_dig_port->max_lanes = max_lanes;
2237
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002238 intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07002239 intel_encoder->port = port;
Chris Wilsonf68d6972014-08-04 07:15:09 +01002240 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02002241 intel_encoder->cloneable = 0;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002242
Chris Wilsonf68d6972014-08-04 07:15:09 +01002243 if (init_dp) {
2244 if (!intel_ddi_init_dp_connector(intel_dig_port))
2245 goto err;
Dave Airlie13cf5502014-06-18 11:29:35 +10002246
Chris Wilsonf68d6972014-08-04 07:15:09 +01002247 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Ander Conselvan de Oliveiraca4c3892017-02-03 16:03:13 +02002248 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Chris Wilsonf68d6972014-08-04 07:15:09 +01002249 }
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02002250
Paulo Zanoni311a2092013-09-12 17:12:18 -03002251 /* In theory we don't need the encoder->type check, but leave it just in
2252 * case we have some really bad VBTs... */
Chris Wilsonf68d6972014-08-04 07:15:09 +01002253 if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
2254 if (!intel_ddi_init_hdmi_connector(intel_dig_port))
2255 goto err;
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02002256 }
Chris Wilsonf68d6972014-08-04 07:15:09 +01002257
Shashank Sharmaff662122016-10-14 19:56:51 +05302258 if (init_lspcon) {
2259 if (lspcon_init(intel_dig_port))
2260 /* TODO: handle hdmi info frame part */
2261 DRM_DEBUG_KMS("LSPCON init success on port %c\n",
2262 port_name(port));
2263 else
2264 /*
2265 * LSPCON init faied, but DP init was success, so
2266 * lets try to drive as DP++ port.
2267 */
2268 DRM_ERROR("LSPCON init failed on port %c\n",
2269 port_name(port));
2270 }
2271
Chris Wilsonf68d6972014-08-04 07:15:09 +01002272 return;
2273
2274err:
2275 drm_encoder_cleanup(encoder);
2276 kfree(intel_dig_port);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002277}