blob: 4415e89bd3d990c3c06cf7b0957535d50f57d030 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000022#include <linux/interrupt.h>
Sujith394cf0a2009-02-09 13:26:54 +053023#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040024#include <linux/completion.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujith394cf0a2009-02-09 13:26:54 +053026#include "debug.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080027#include "common.h"
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +053028#include "mci.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080029
30/*
31 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
32 * should rely on this file or its contents.
33 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
Sujith394cf0a2009-02-09 13:26:54 +053035struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070036
Sujith394cf0a2009-02-09 13:26:54 +053037/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070038
Ming Lei13bda122009-12-29 22:57:28 +080039#define ito64(x) (sizeof(x) == 1) ? \
Sujith394cf0a2009-02-09 13:26:54 +053040 (((unsigned long long int)(x)) & (0xff)) : \
Ming Lei13bda122009-12-29 22:57:28 +080041 (sizeof(x) == 2) ? \
Sujith394cf0a2009-02-09 13:26:54 +053042 (((unsigned long long int)(x)) & 0xffff) : \
Ming Lei13bda122009-12-29 22:57:28 +080043 ((sizeof(x) == 4) ? \
Sujith394cf0a2009-02-09 13:26:54 +053044 (((unsigned long long int)(x)) & 0xffffffff) : \
45 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070046
Sujith394cf0a2009-02-09 13:26:54 +053047/* increment with wrap-around */
48#define INCR(_l, _sz) do { \
49 (_l)++; \
50 (_l) &= ((_sz) - 1); \
51 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070052
Sujith394cf0a2009-02-09 13:26:54 +053053/* decrement with wrap-around */
54#define DECR(_l, _sz) do { \
55 (_l)--; \
56 (_l) &= ((_sz) - 1); \
57 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070058
Sujith394cf0a2009-02-09 13:26:54 +053059#define TSF_TO_TU(_h,_l) \
60 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
61
62#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
63
Sujith394cf0a2009-02-09 13:26:54 +053064struct ath_config {
Sujith394cf0a2009-02-09 13:26:54 +053065 u16 txpowlimit;
66 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070067};
68
Sujith394cf0a2009-02-09 13:26:54 +053069/*************************/
70/* Descriptor Management */
71/*************************/
72
73#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053074 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053075 (_bf)->bf_lastbf = NULL; \
76 (_bf)->bf_next = NULL; \
77 memset(&((_bf)->bf_state), 0, \
78 sizeof(struct ath_buf_state)); \
79 } while (0)
80
Sujitha119cc42009-03-30 15:28:38 +053081#define ATH_RXBUF_RESET(_bf) do { \
82 (_bf)->bf_stale = false; \
83 } while (0)
84
Sujith394cf0a2009-02-09 13:26:54 +053085/**
86 * enum buffer_type - Buffer type flags
87 *
Sujith394cf0a2009-02-09 13:26:54 +053088 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
89 * @BUF_AGGR: Indicates whether the buffer can be aggregated
90 * (used in aggregation scheduling)
Sujith394cf0a2009-02-09 13:26:54 +053091 */
92enum buffer_type {
Mohammed Shafi Shajakhan436d0d92011-01-21 14:03:24 +053093 BUF_AMPDU = BIT(0),
94 BUF_AGGR = BIT(1),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070095};
96
Sujith394cf0a2009-02-09 13:26:54 +053097#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
98#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070099
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400100#define ATH_TXSTATUS_RING_SIZE 64
101
Mohammed Shafi Shajakhanc3d77692011-06-28 17:30:54 +0530102#define DS2PHYS(_dd, _ds) \
103 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
104#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
105#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
106
Sujith394cf0a2009-02-09 13:26:54 +0530107struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400108 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +0530109 dma_addr_t dd_desc_paddr;
110 u32 dd_desc_len;
111 struct ath_buf *dd_bufptr;
Sujith394cf0a2009-02-09 13:26:54 +0530112};
113
114int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
115 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400116 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530117void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
118 struct list_head *head);
119
120/***********/
121/* RX / TX */
122/***********/
123
Sujith394cf0a2009-02-09 13:26:54 +0530124#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +0530125#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +0200126#define ATH_TXBUF_RESERVE 5
127#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +0530128#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530129
130#define TID_TO_WME_AC(_tid) \
131 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
132 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
133 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
134 WME_AC_VO)
135
Sujith394cf0a2009-02-09 13:26:54 +0530136#define ATH_AGGR_DELIM_SZ 4
137#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
138/* number of delimiters for encryption padding */
139#define ATH_AGGR_ENCRYPTDELIM 10
140/* minimum h/w qdepth to be sustained to maximize aggregation */
141#define ATH_AGGR_MIN_QDEPTH 2
142#define ATH_AMPDU_SUBFRAME_DEFAULT 32
Sujith394cf0a2009-02-09 13:26:54 +0530143
144#define IEEE80211_SEQ_SEQ_SHIFT 4
145#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530146#define IEEE80211_WEP_IVLEN 3
147#define IEEE80211_WEP_KIDLEN 1
148#define IEEE80211_WEP_CRCLEN 4
149#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
150 (IEEE80211_WEP_IVLEN + \
151 IEEE80211_WEP_KIDLEN + \
152 IEEE80211_WEP_CRCLEN))
153
154/* return whether a bit at index _n in bitmap _bm is set
155 * _sz is the size of the bitmap */
156#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
157 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
158
159/* return block-ack bitmap index given sequence and starting sequence */
160#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
161
162/* returns delimiter padding required given the packet length */
163#define ATH_AGGR_GET_NDELIM(_len) \
Vasanthakumar Thiagarajan39ec2992010-11-10 05:03:15 -0800164 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
165 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
Sujith394cf0a2009-02-09 13:26:54 +0530166
167#define BAW_WITHIN(_start, _bawsz, _seqno) \
168 ((((_seqno) - (_start)) & 4095) < (_bawsz))
169
Sujith394cf0a2009-02-09 13:26:54 +0530170#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
171
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400172#define ATH_TX_COMPLETE_POLL_INT 1000
173
Sujith394cf0a2009-02-09 13:26:54 +0530174enum ATH_AGGR_STATUS {
175 ATH_AGGR_DONE,
176 ATH_AGGR_BAW_CLOSED,
177 ATH_AGGR_LIMITED,
178};
179
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400180#define ATH_TXFIFO_DEPTH 8
Sujith394cf0a2009-02-09 13:26:54 +0530181struct ath_txq {
Ben Greear60f2d1d2011-01-09 23:11:52 -0800182 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
183 u32 axq_qnum; /* ath9k hardware queue number */
Felix Fietkaufce041b2011-05-19 12:20:25 +0200184 void *axq_link;
Sujith17d79042009-02-09 13:27:03 +0530185 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530186 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530187 u32 axq_depth;
Felix Fietkau4b3ba662010-12-17 00:57:00 +0100188 u32 axq_ampdu_depth;
Sujith17d79042009-02-09 13:27:03 +0530189 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400190 bool axq_tx_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530191 struct list_head axq_acq;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400192 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400193 u8 txq_headidx;
194 u8 txq_tailidx;
Felix Fietkau066dae92010-11-07 14:59:39 +0100195 int pending_frames;
Sujith394cf0a2009-02-09 13:26:54 +0530196};
197
Sujith93ef24b2010-05-20 15:34:40 +0530198struct ath_atx_ac {
Felix Fietkau066dae92010-11-07 14:59:39 +0100199 struct ath_txq *txq;
Sujith93ef24b2010-05-20 15:34:40 +0530200 int sched;
Sujith93ef24b2010-05-20 15:34:40 +0530201 struct list_head list;
202 struct list_head tid_q;
Felix Fietkau55195412011-04-17 23:28:09 +0200203 bool clear_ps_filter;
Sujith93ef24b2010-05-20 15:34:40 +0530204};
205
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100206struct ath_frame_info {
Felix Fietkau56dc6332011-08-28 00:32:22 +0200207 struct ath_buf *bf;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100208 int framelen;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100209 enum ath9k_key_type keytype;
Felix Fietkaua75c0622011-08-28 00:32:21 +0200210 u8 keyix;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100211 u8 retries;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100212};
213
Sujith93ef24b2010-05-20 15:34:40 +0530214struct ath_buf_state {
Sujith93ef24b2010-05-20 15:34:40 +0530215 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400216 u8 bfs_paprd;
Felix Fietkau399c6482011-09-14 21:24:17 +0200217 u8 ndelim;
Felix Fietkau6a0ddae2011-08-28 00:32:23 +0200218 u16 seqno;
Mohammed Shafi Shajakhan9cf04dc2011-02-04 18:38:23 +0530219 unsigned long bfs_paprd_timestamp;
Sujith93ef24b2010-05-20 15:34:40 +0530220};
221
222struct ath_buf {
223 struct list_head list;
224 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
225 an aggregate) */
226 struct ath_buf *bf_next; /* next subframe in the aggregate */
227 struct sk_buff *bf_mpdu; /* enclosing frame structure */
228 void *bf_desc; /* virtual addr of desc */
229 dma_addr_t bf_daddr; /* physical addr of desc */
Ben Greearc1739eb32010-10-14 12:45:29 -0700230 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
Sujith93ef24b2010-05-20 15:34:40 +0530231 bool bf_stale;
Sujith93ef24b2010-05-20 15:34:40 +0530232 struct ath_buf_state bf_state;
Sujith93ef24b2010-05-20 15:34:40 +0530233};
234
235struct ath_atx_tid {
236 struct list_head list;
Felix Fietkau56dc6332011-08-28 00:32:22 +0200237 struct sk_buff_head buf_q;
Sujith93ef24b2010-05-20 15:34:40 +0530238 struct ath_node *an;
239 struct ath_atx_ac *ac;
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200240 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
Sujith93ef24b2010-05-20 15:34:40 +0530241 u16 seq_start;
242 u16 seq_next;
243 u16 baw_size;
244 int tidno;
245 int baw_head; /* first un-acked tx buffer */
246 int baw_tail; /* next unused tx buffer slot */
247 int sched;
248 int paused;
249 u8 state;
250};
251
252struct ath_node {
Ben Greear7f010c92011-01-09 23:11:49 -0800253#ifdef CONFIG_ATH9K_DEBUGFS
254 struct list_head list; /* for sc->nodes */
255 struct ieee80211_sta *sta; /* station struct we're part of */
256#endif
Sujith93ef24b2010-05-20 15:34:40 +0530257 struct ath_atx_tid tid[WME_NUM_TID];
258 struct ath_atx_ac ac[WME_NUM_AC];
Felix Fietkau93ae2dd2011-04-17 23:28:10 +0200259 int ps_key;
260
Sujith93ef24b2010-05-20 15:34:40 +0530261 u16 maxampdu;
262 u8 mpdudensity;
Felix Fietkau55195412011-04-17 23:28:09 +0200263
264 bool sleeping;
Sujith93ef24b2010-05-20 15:34:40 +0530265};
266
Sujith394cf0a2009-02-09 13:26:54 +0530267#define AGGR_CLEANUP BIT(1)
268#define AGGR_ADDBA_COMPLETE BIT(2)
269#define AGGR_ADDBA_PROGRESS BIT(3)
270
Sujith394cf0a2009-02-09 13:26:54 +0530271struct ath_tx_control {
272 struct ath_txq *txq;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100273 struct ath_node *an;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400274 u8 paprd;
Sujith394cf0a2009-02-09 13:26:54 +0530275};
276
Sujith394cf0a2009-02-09 13:26:54 +0530277#define ATH_TX_ERROR 0x01
Felix Fietkau55797b12011-09-14 21:24:16 +0200278#define ATH_TX_BAR 0x02
Sujith394cf0a2009-02-09 13:26:54 +0530279
Ben Greear60f2d1d2011-01-09 23:11:52 -0800280/**
281 * @txq_map: Index is mac80211 queue number. This is
282 * not necessarily the same as the hardware queue number
283 * (axq_qnum).
284 */
Sujith394cf0a2009-02-09 13:26:54 +0530285struct ath_tx {
286 u16 seq_no;
287 u32 txqsetup;
Sujith394cf0a2009-02-09 13:26:54 +0530288 spinlock_t txbuflock;
289 struct list_head txbuf;
290 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
291 struct ath_descdma txdma;
Felix Fietkau066dae92010-11-07 14:59:39 +0100292 struct ath_txq *txq_map[WME_NUM_AC];
Sujith394cf0a2009-02-09 13:26:54 +0530293};
294
Felix Fietkaub5c804752010-04-15 17:38:48 -0400295struct ath_rx_edma {
296 struct sk_buff_head rx_fifo;
297 struct sk_buff_head rx_buffers;
298 u32 rx_fifo_hwsize;
299};
300
Sujith394cf0a2009-02-09 13:26:54 +0530301struct ath_rx {
302 u8 defant;
303 u8 rxotherant;
304 u32 *rxlink;
Sujith394cf0a2009-02-09 13:26:54 +0530305 unsigned int rxfilter;
Sujith394cf0a2009-02-09 13:26:54 +0530306 spinlock_t rxbuflock;
307 struct list_head rxbuf;
308 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400309 struct ath_buf *rx_bufptr;
310 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Felix Fietkau0d955212011-01-26 18:23:27 +0100311
312 struct sk_buff *frag;
Sujith394cf0a2009-02-09 13:26:54 +0530313};
314
315int ath_startrecv(struct ath_softc *sc);
316bool ath_stoprecv(struct ath_softc *sc);
317void ath_flushrecv(struct ath_softc *sc);
318u32 ath_calcrxfilter(struct ath_softc *sc);
319int ath_rx_init(struct ath_softc *sc, int nbufs);
320void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400321int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530322struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
323void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
Felix Fietkau080e1a22010-12-05 20:17:53 +0100324bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530325void ath_draintxq(struct ath_softc *sc,
326 struct ath_txq *txq, bool retry_tx);
327void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
328void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
329void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
330int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith797fe5cb2009-03-30 15:28:45 +0530331void ath_tx_cleanup(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530332int ath_txq_update(struct ath_softc *sc, int qnum,
333 struct ath9k_tx_queue_info *q);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200334int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530335 struct ath_tx_control *txctl);
336void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400337void ath_tx_edma_tasklet(struct ath_softc *sc);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200338int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
339 u16 tid, u16 *ssn);
Sujithf83da962009-07-23 15:32:37 +0530340void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530341void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
342
Felix Fietkau55195412011-04-17 23:28:09 +0200343void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
Johannes Berg042ec452011-09-29 16:04:26 +0200344void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
345 struct ath_node *an);
Felix Fietkau55195412011-04-17 23:28:09 +0200346
Sujith394cf0a2009-02-09 13:26:54 +0530347/********/
Sujith17d79042009-02-09 13:27:03 +0530348/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530349/********/
350
Sujith17d79042009-02-09 13:27:03 +0530351struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530352 int av_bslot;
Rajkumar Manoharan4f5ef75b2011-04-04 22:56:18 +0530353 bool is_bslot_active, primary_sta_vif;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200354 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530355 struct ath_buf *av_bcbuf;
Sujith394cf0a2009-02-09 13:26:54 +0530356};
357
358/*******************/
359/* Beacon Handling */
360/*******************/
361
362/*
363 * Regardless of the number of beacons we stagger, (i.e. regardless of the
364 * number of BSSIDs) if a given beacon does not go out even after waiting this
365 * number of beacon intervals, the game's up.
366 */
Felix Fietkauc944daf42011-03-22 21:54:19 +0100367#define BSTUCK_THRESH 9
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200368#define ATH_BCBUF 4
Sujith394cf0a2009-02-09 13:26:54 +0530369#define ATH_DEFAULT_BINTVAL 100 /* TU */
370#define ATH_DEFAULT_BMISS_LIMIT 10
371#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
372
373struct ath_beacon_config {
Steve Brown9814f6b2011-02-07 17:10:39 -0700374 int beacon_interval;
Sujith394cf0a2009-02-09 13:26:54 +0530375 u16 listen_interval;
376 u16 dtim_period;
377 u16 bmiss_timeout;
378 u8 dtim_count;
Sujith86b89ee2008-08-07 10:54:57 +0530379};
380
Sujith394cf0a2009-02-09 13:26:54 +0530381struct ath_beacon {
382 enum {
383 OK, /* no change needed */
384 UPDATE, /* update pending */
385 COMMIT /* beacon sent, commit change */
386 } updateslot; /* slot time update fsm */
387
388 u32 beaconq;
389 u32 bmisscnt;
390 u32 ast_be_xmit;
Felix Fietkaudd347f22011-03-22 21:54:17 +0100391 u32 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200392 struct ieee80211_vif *bslot[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530393 int slottime;
394 int slotupdate;
395 struct ath9k_tx_queue_info beacon_qi;
396 struct ath_descdma bdma;
397 struct ath_txq *cabq;
398 struct list_head bbuf;
Felix Fietkauba4903f2011-05-17 21:09:54 +0200399
400 bool tx_processed;
401 bool tx_last;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700402};
403
Sujith9fc9ab02009-03-03 10:16:51 +0530404void ath_beacon_tasklet(unsigned long data);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200405void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100406int ath_beacon_alloc(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujith17d79042009-02-09 13:27:03 +0530407void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
Vivek Natarajan94db2932009-11-25 12:01:54 +0530408int ath_beaconq_config(struct ath_softc *sc);
Rajkumar Manoharan99e4d432011-04-04 22:56:19 +0530409void ath_set_beacon(struct ath_softc *sc);
Rajkumar Manoharan014cf3b2011-02-09 17:46:39 +0530410void ath9k_set_beaconing_status(struct ath_softc *sc, bool status);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700411
Sujith394cf0a2009-02-09 13:26:54 +0530412/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530413/* ANI */
Sujith394cf0a2009-02-09 13:26:54 +0530414/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530415
Sujith20977d32009-02-20 15:13:28 +0530416#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
417#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400418#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
419#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Felix Fietkau60444742010-08-02 15:53:15 +0200420#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530421#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
422#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujithf1dc5602008-10-29 10:16:30 +0530423
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700424#define ATH_PAPRD_TIMEOUT 100 /* msecs */
425
Felix Fietkau236de512011-09-03 01:40:25 +0200426void ath_reset_work(struct work_struct *work);
Felix Fietkau347809f2010-07-02 00:09:52 +0200427void ath_hw_check(struct work_struct *work);
Senthil Balasubramanian9eab61c2011-04-22 11:32:11 +0530428void ath_hw_pll_work(struct work_struct *work);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400429void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530430void ath_ani_calibrate(unsigned long data);
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530431void ath_start_ani(struct ath_common *common);
Sujith55624202010-01-08 10:36:02 +0530432
Sujith0fca65c2010-01-08 10:36:00 +0530433/**********/
434/* BTCOEX */
435/**********/
436
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700437struct ath_btcoex {
438 bool hw_timer_enabled;
439 spinlock_t btcoex_lock;
440 struct timer_list period_timer; /* Timer for BT period */
441 u32 bt_priority_cnt;
442 unsigned long bt_priority_time;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700443 int bt_stomp_type; /* Types of BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700444 u32 btcoex_no_stomp; /* in usec */
445 u32 btcoex_period; /* in usec */
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530446 u32 btscan_no_stomp; /* in usec */
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530447 u32 duty_cycle;
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700448 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530449 struct ath_mci_profile mci;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700450};
451
Sujith0fca65c2010-01-08 10:36:00 +0530452int ath_init_btcoex_timer(struct ath_softc *sc);
453void ath9k_btcoex_timer_resume(struct ath_softc *sc);
454void ath9k_btcoex_timer_pause(struct ath_softc *sc);
455
Sujith394cf0a2009-02-09 13:26:54 +0530456/********************/
457/* LED Control */
458/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530459
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530460#define ATH_LED_PIN_DEF 1
461#define ATH_LED_PIN_9287 8
Senthil Balasubramanian353e5012011-04-22 11:32:08 +0530462#define ATH_LED_PIN_9300 10
Senthil Balasubramanian15178532011-02-28 15:16:47 +0530463#define ATH_LED_PIN_9485 6
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530464#define ATH_LED_PIN_9462 0
Sujithf1dc5602008-10-29 10:16:30 +0530465
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100466#ifdef CONFIG_MAC80211_LEDS
Sujith0fca65c2010-01-08 10:36:00 +0530467void ath_init_leds(struct ath_softc *sc);
468void ath_deinit_leds(struct ath_softc *sc);
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100469#else
470static inline void ath_init_leds(struct ath_softc *sc)
471{
472}
473
474static inline void ath_deinit_leds(struct ath_softc *sc)
475{
476}
477#endif
478
Sujith0fca65c2010-01-08 10:36:00 +0530479
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700480/* Antenna diversity/combining */
481#define ATH_ANT_RX_CURRENT_SHIFT 4
482#define ATH_ANT_RX_MAIN_SHIFT 2
483#define ATH_ANT_RX_MASK 0x3
484
485#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
486#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
487#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
488#define ATH_ANT_DIV_COMB_INIT_COUNT 95
489#define ATH_ANT_DIV_COMB_MAX_COUNT 100
490#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
491#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
492
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700493#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
494#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
495#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
496#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
497
498enum ath9k_ant_div_comb_lna_conf {
499 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
500 ATH_ANT_DIV_COMB_LNA2,
501 ATH_ANT_DIV_COMB_LNA1,
502 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
503};
504
505struct ath_ant_comb {
506 u16 count;
507 u16 total_pkt_count;
508 bool scan;
509 bool scan_not_start;
510 int main_total_rssi;
511 int alt_total_rssi;
512 int alt_recv_cnt;
513 int main_recv_cnt;
514 int rssi_lna1;
515 int rssi_lna2;
516 int rssi_add;
517 int rssi_sub;
518 int rssi_first;
519 int rssi_second;
520 int rssi_third;
521 bool alt_good;
522 int quick_scan_cnt;
523 int main_conf;
524 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
525 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
526 int first_bias;
527 int second_bias;
528 bool first_ratio;
529 bool second_ratio;
530 unsigned long scan_start_time;
531};
532
Sujith394cf0a2009-02-09 13:26:54 +0530533/********************/
534/* Main driver core */
535/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530536
Sujith394cf0a2009-02-09 13:26:54 +0530537/*
538 * Default cache line size, in bytes.
539 * Used when PCI device not fully initialized by bootrom/BIOS
540*/
541#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530542#define ATH_REGCLASSIDS_MAX 10
543#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
544#define ATH_MAX_SW_RETRIES 10
545#define ATH_CHAN_MAX 255
Sujith394cf0a2009-02-09 13:26:54 +0530546
Sujith394cf0a2009-02-09 13:26:54 +0530547#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith394cf0a2009-02-09 13:26:54 +0530548#define ATH_RATE_DUMMY_MARKER 0
549
Sujith1b04b932010-01-08 10:36:05 +0530550#define SC_OP_INVALID BIT(0)
551#define SC_OP_BEACONS BIT(1)
552#define SC_OP_RXAGGR BIT(2)
553#define SC_OP_TXAGGR BIT(3)
Felix Fietkau5ee08652010-07-31 00:11:59 +0200554#define SC_OP_OFFCHANNEL BIT(4)
Sujith1b04b932010-01-08 10:36:05 +0530555#define SC_OP_PREAMBLE_SHORT BIT(5)
556#define SC_OP_PROTECT_ENABLE BIT(6)
557#define SC_OP_RXFLUSH BIT(7)
558#define SC_OP_LED_ASSOCIATED BIT(8)
559#define SC_OP_LED_ON BIT(9)
Sujith1b04b932010-01-08 10:36:05 +0530560#define SC_OP_TSF_RESET BIT(11)
561#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530562#define SC_OP_BT_SCAN BIT(13)
Vasanthakumar Thiagarajan6c3118e2010-06-23 06:49:21 -0700563#define SC_OP_ANI_RUN BIT(14)
Rajkumar Manoharand77bf3e2011-08-13 10:28:14 +0530564#define SC_OP_PRIM_STA_VIF BIT(15)
Sujith1b04b932010-01-08 10:36:05 +0530565
566/* Powersave flags */
567#define PS_WAIT_FOR_BEACON BIT(0)
568#define PS_WAIT_FOR_CAB BIT(1)
569#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
570#define PS_WAIT_FOR_TX_ACK BIT(3)
571#define PS_BEACON_SYNC BIT(4)
Sujith394cf0a2009-02-09 13:26:54 +0530572
Felix Fietkau545750d2009-11-23 22:21:01 +0100573struct ath_rate_table;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200574
Ben Greear48014162011-01-15 19:13:48 +0000575struct ath9k_vif_iter_data {
576 const u8 *hw_macaddr; /* phy's hardware address, set
577 * before starting iteration for
578 * valid bssid mask.
579 */
580 u8 mask[ETH_ALEN]; /* bssid mask */
581 int naps; /* number of AP vifs */
582 int nmeshes; /* number of mesh vifs */
583 int nstations; /* number of station vifs */
Pavel Roskine7075492011-06-15 18:01:11 -0400584 int nwds; /* number of WDS vifs */
Ben Greear48014162011-01-15 19:13:48 +0000585 int nadhocs; /* number of adhoc vifs */
586 int nothers; /* number of vifs not specified above. */
587};
588
Sujith394cf0a2009-02-09 13:26:54 +0530589struct ath_softc {
590 struct ieee80211_hw *hw;
591 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200592
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200593 int chan_idx;
594 int chan_is_ht;
Felix Fietkau34300982010-10-10 18:21:52 +0200595 struct survey_info *cur_survey;
596 struct survey_info survey[ATH9K_NUM_CHANNELS];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200597
Sujith394cf0a2009-02-09 13:26:54 +0530598 struct tasklet_struct intr_tq;
599 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530600 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530601 void __iomem *mem;
602 int irq;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700603 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400604 spinlock_t sc_pm_lock;
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700605 spinlock_t sc_pcu_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530606 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400607 struct work_struct paprd_work;
Felix Fietkau347809f2010-07-02 00:09:52 +0200608 struct work_struct hw_check_work;
Felix Fietkau236de512011-09-03 01:40:25 +0200609 struct work_struct hw_reset_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400610 struct completion paprd_complete;
Sujith394cf0a2009-02-09 13:26:54 +0530611
Felix Fietkaucb8d61d2011-02-04 20:09:25 +0100612 unsigned int hw_busy_count;
613
Sujith17d79042009-02-09 13:27:03 +0530614 u32 intrstatus;
Sujith394cf0a2009-02-09 13:26:54 +0530615 u32 sc_flags; /* SC_OP_* */
Sujith1b04b932010-01-08 10:36:05 +0530616 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530617 u16 curtxpow;
Gabor Juhos96148322009-07-24 17:27:21 +0200618 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530619 bool ps_idle;
Ben Greear48014162011-01-15 19:13:48 +0000620 short nbcnvifs;
621 short nvifs;
Gabor Juhos709ade92009-07-14 20:17:15 -0400622 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530623
Sujith17d79042009-02-09 13:27:03 +0530624 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530625 struct ath_rx rx;
626 struct ath_tx tx;
627 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530628 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
629
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100630#ifdef CONFIG_MAC80211_LEDS
631 bool led_registered;
632 char led_name[32];
633 struct led_classdev led_cdev;
634#endif
Sujith394cf0a2009-02-09 13:26:54 +0530635
Felix Fietkau9ac586152011-01-24 19:23:18 +0100636 struct ath9k_hw_cal_data caldata;
637 int last_rssi;
638
Felix Fietkaua830df02009-11-23 22:33:27 +0100639#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530640 struct ath9k_debug debug;
Ben Greear7f010c92011-01-09 23:11:49 -0800641 spinlock_t nodes_lock;
642 struct list_head nodes; /* basically, stations */
Ben Greear60f2d1d2011-01-09 23:11:52 -0800643 unsigned int tx_complete_poll_work_seen;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700644#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530645 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400646 struct delayed_work tx_complete_work;
Vivek Natarajan181fb182011-01-27 14:45:08 +0530647 struct delayed_work hw_pll_work;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700648 struct ath_btcoex btcoex;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400649
650 struct ath_descdma txsdma;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700651
652 struct ath_ant_comb ant_comb;
Felix Fietkau43c35282011-09-03 01:40:27 +0200653 u8 ant_tx, ant_rx;
Sujith394cf0a2009-02-09 13:26:54 +0530654};
655
Sujith55624202010-01-08 10:36:02 +0530656void ath9k_tasklet(unsigned long data);
Sujith394cf0a2009-02-09 13:26:54 +0530657int ath_cabq_update(struct ath_softc *);
658
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700659static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530660{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700661 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530662}
663
Sujith394cf0a2009-02-09 13:26:54 +0530664extern struct ieee80211_ops ath9k_ops;
John W. Linville3e6109c2011-01-05 09:39:17 -0500665extern int ath9k_modparam_nohwcrypt;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +0530666extern int led_blink;
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530667extern bool is_ath9k_unloaded;
Sujith394cf0a2009-02-09 13:26:54 +0530668
669irqreturn_t ath_isr(int irq, void *dev);
Pavel Roskineb93e892011-07-23 03:55:39 -0400670int ath9k_init_device(u16 devid, struct ath_softc *sc,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700671 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530672void ath9k_deinit_device(struct ath_softc *sc);
Sujith285f2dd2010-01-08 10:36:07 +0530673void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Felix Fietkau43c35282011-09-03 01:40:27 +0200674void ath9k_reload_chainmask_settings(struct ath_softc *sc);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800675
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800676void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
Ben Greear48014162011-01-15 19:13:48 +0000677bool ath9k_uses_beacons(int type);
Sujith394cf0a2009-02-09 13:26:54 +0530678
Gabor Juhos8e26a032011-04-12 18:23:16 +0200679#ifdef CONFIG_ATH9K_PCI
Sujith394cf0a2009-02-09 13:26:54 +0530680int ath_pci_init(void);
681void ath_pci_exit(void);
682#else
683static inline int ath_pci_init(void) { return 0; };
684static inline void ath_pci_exit(void) {};
685#endif
686
Gabor Juhos8e26a032011-04-12 18:23:16 +0200687#ifdef CONFIG_ATH9K_AHB
Sujith394cf0a2009-02-09 13:26:54 +0530688int ath_ahb_init(void);
689void ath_ahb_exit(void);
690#else
691static inline int ath_ahb_init(void) { return 0; };
692static inline void ath_ahb_exit(void) {};
693#endif
694
Gabor Juhos0bc07982009-07-14 20:17:14 -0400695void ath9k_ps_wakeup(struct ath_softc *sc);
696void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200697
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530698u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
699
Sujith0fca65c2010-01-08 10:36:00 +0530700void ath_start_rfkill_poll(struct ath_softc *sc);
701extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
Ben Greear48014162011-01-15 19:13:48 +0000702void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
703 struct ieee80211_vif *vif,
704 struct ath9k_vif_iter_data *iter_data);
705
Sujith0fca65c2010-01-08 10:36:00 +0530706
Sujith394cf0a2009-02-09 13:26:54 +0530707#endif /* ATH9K_H */