blob: 2b6a919b6bc4d63873530e8b042093469f6e7c00 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Ariel Elior85b26ea2012-01-26 06:01:54 +00003 * Copyright (c) 2007-2012 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
30#include <linux/init.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/dma-mapping.h>
35#include <linux/bitops.h>
36#include <linux/irq.h>
37#include <linux/delay.h>
38#include <asm/byteorder.h>
39#include <linux/time.h>
40#include <linux/ethtool.h>
41#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080042#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030044#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020045#include <net/tcp.h>
46#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070047#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020048#include <linux/workqueue.h>
49#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070050#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/prefetch.h>
52#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000054#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000055#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070056#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020057
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058#include "bnx2x.h"
59#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070060#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000061#include "bnx2x_cmn.h"
Ariel Elior1ab44342013-01-01 05:22:23 +000062#include "bnx2x_vfpf.h"
63#include "bnx2x_sriov.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000064#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000065#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020066
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070067#include <linux/firmware.h>
68#include "bnx2x_fw_file_hdr.h"
69/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000070#define FW_FILE_VERSION \
71 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
72 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
73 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
74 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000075#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
76#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000077#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070078
Barak Witkowski2e499d32012-06-26 01:31:19 +000079#define MAC_LEADING_ZERO_CNT (ALIGN(ETH_ALEN, sizeof(u32)) - ETH_ALEN)
80
Eilon Greenstein34f80b02008-06-23 20:33:01 -070081/* Time in jiffies before concluding the transmitter is hung */
82#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020083
Bill Pemberton0329aba2012-12-03 09:24:24 -050084static char version[] =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030085 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020086 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
87
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070088MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000089MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030090 "BCM57710/57711/57711E/"
91 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
92 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020093MODULE_LICENSE("GPL");
94MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000095MODULE_FIRMWARE(FW_FILE_NAME_E1);
96MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000097MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020098
Eilon Greensteinca003922009-08-12 22:53:28 -070099
Dmitry Kravkovd6214d72010-10-06 03:32:10 +0000100int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000101module_param(num_queues, int, 0);
Dmitry Kravkov96305232012-04-03 18:41:30 +0000102MODULE_PARM_DESC(num_queues,
103 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000104
Eilon Greenstein19680c42008-08-13 15:47:33 -0700105static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700106module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000107MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000108
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +0000109#define INT_MODE_INTx 1
110#define INT_MODE_MSI 2
Merav Sicron0e8d2ec2012-06-19 07:48:30 +0000111int int_mode;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000112module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300113MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000114 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000115
Eilon Greensteina18f5122009-08-12 08:23:26 +0000116static int dropless_fc;
117module_param(dropless_fc, int, 0);
118MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
119
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000120static int mrrs = -1;
121module_param(mrrs, int, 0);
122MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
123
Eilon Greenstein9898f862009-02-12 08:38:27 +0000124static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200125module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000126MODULE_PARM_DESC(debug, " Default debug msglevel");
127
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200128
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300129
130struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000131
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200132enum bnx2x_board_type {
133 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300134 BCM57711,
135 BCM57711E,
136 BCM57712,
137 BCM57712_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000138 BCM57712_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300139 BCM57800,
140 BCM57800_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000141 BCM57800_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300142 BCM57810,
143 BCM57810_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000144 BCM57810_VF,
Yuval Mintzc3def942012-07-23 10:25:43 +0300145 BCM57840_4_10,
146 BCM57840_2_20,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000147 BCM57840_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000148 BCM57840_VF,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000149 BCM57811,
Ariel Elior1ab44342013-01-01 05:22:23 +0000150 BCM57811_MF,
151 BCM57840_O,
152 BCM57840_MFO,
153 BCM57811_VF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200154};
155
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700156/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800157static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200158 char *name;
Bill Pemberton0329aba2012-12-03 09:24:24 -0500159} board_info[] = {
Ariel Elior1ab44342013-01-01 05:22:23 +0000160 [BCM57710] = { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
161 [BCM57711] = { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
162 [BCM57711E] = { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
163 [BCM57712] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
164 [BCM57712_MF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
165 [BCM57712_VF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" },
166 [BCM57800] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
167 [BCM57800_MF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
168 [BCM57800_VF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" },
169 [BCM57810] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
170 [BCM57810_MF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
171 [BCM57810_VF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" },
172 [BCM57840_4_10] = { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
173 [BCM57840_2_20] = { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
174 [BCM57840_MF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
175 [BCM57840_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" },
176 [BCM57811] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" },
177 [BCM57811_MF] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" },
178 [BCM57840_O] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
179 [BCM57840_MFO] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
180 [BCM57811_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200181};
182
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300183#ifndef PCI_DEVICE_ID_NX2_57710
184#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
185#endif
186#ifndef PCI_DEVICE_ID_NX2_57711
187#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
188#endif
189#ifndef PCI_DEVICE_ID_NX2_57711E
190#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
191#endif
192#ifndef PCI_DEVICE_ID_NX2_57712
193#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
194#endif
195#ifndef PCI_DEVICE_ID_NX2_57712_MF
196#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
197#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000198#ifndef PCI_DEVICE_ID_NX2_57712_VF
199#define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
200#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300201#ifndef PCI_DEVICE_ID_NX2_57800
202#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
203#endif
204#ifndef PCI_DEVICE_ID_NX2_57800_MF
205#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
206#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000207#ifndef PCI_DEVICE_ID_NX2_57800_VF
208#define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
209#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300210#ifndef PCI_DEVICE_ID_NX2_57810
211#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
212#endif
213#ifndef PCI_DEVICE_ID_NX2_57810_MF
214#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
215#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300216#ifndef PCI_DEVICE_ID_NX2_57840_O
217#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
218#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000219#ifndef PCI_DEVICE_ID_NX2_57810_VF
220#define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
221#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300222#ifndef PCI_DEVICE_ID_NX2_57840_4_10
223#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
224#endif
225#ifndef PCI_DEVICE_ID_NX2_57840_2_20
226#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
227#endif
228#ifndef PCI_DEVICE_ID_NX2_57840_MFO
229#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300230#endif
231#ifndef PCI_DEVICE_ID_NX2_57840_MF
232#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
233#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000234#ifndef PCI_DEVICE_ID_NX2_57840_VF
235#define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
236#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000237#ifndef PCI_DEVICE_ID_NX2_57811
238#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
239#endif
240#ifndef PCI_DEVICE_ID_NX2_57811_MF
241#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
242#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000243#ifndef PCI_DEVICE_ID_NX2_57811_VF
244#define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
245#endif
246
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000247static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000248 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
249 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
250 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000251 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300252 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000253 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300254 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
255 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000256 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300257 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
258 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300259 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
260 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
261 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
Ariel Elior8395be52013-01-01 05:22:44 +0000262 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300263 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300264 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000265 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000266 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
267 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000268 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200269 { 0 }
270};
271
272MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
273
Yuval Mintz452427b2012-03-26 20:47:07 +0000274/* Global resources for unloading a previously loaded device */
275#define BNX2X_PREV_WAIT_NEEDED 1
276static DEFINE_SEMAPHORE(bnx2x_prev_sem);
277static LIST_HEAD(bnx2x_prev_list);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200278/****************************************************************************
279* General service functions
280****************************************************************************/
281
Eric Dumazet1191cb82012-04-27 21:39:21 +0000282static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300283 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000284{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300285 REG_WR(bp, addr, U64_LO(mapping));
286 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000287}
288
Eric Dumazet1191cb82012-04-27 21:39:21 +0000289static void storm_memset_spq_addr(struct bnx2x *bp,
290 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300291{
292 u32 addr = XSEM_REG_FAST_MEMORY +
293 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
294
295 __storm_memset_dma_mapping(bp, addr, mapping);
296}
297
Eric Dumazet1191cb82012-04-27 21:39:21 +0000298static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
299 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300300{
301 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
302 pf_id);
303 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
304 pf_id);
305 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
306 pf_id);
307 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
308 pf_id);
309}
310
Eric Dumazet1191cb82012-04-27 21:39:21 +0000311static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
312 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300313{
314 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
315 enable);
316 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
317 enable);
318 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
319 enable);
320 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
321 enable);
322}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000323
Eric Dumazet1191cb82012-04-27 21:39:21 +0000324static void storm_memset_eq_data(struct bnx2x *bp,
325 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000326 u16 pfid)
327{
328 size_t size = sizeof(struct event_ring_data);
329
330 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
331
332 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
333}
334
Eric Dumazet1191cb82012-04-27 21:39:21 +0000335static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
336 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000337{
338 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
339 REG_WR16(bp, addr, eq_prod);
340}
341
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200342/* used only at init
343 * locking is done by mcp
344 */
stephen hemminger8d962862010-10-21 07:50:56 +0000345static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200346{
347 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
348 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
349 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
350 PCICFG_VENDOR_ID_OFFSET);
351}
352
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200353static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
354{
355 u32 val;
356
357 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
358 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
359 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
360 PCICFG_VENDOR_ID_OFFSET);
361
362 return val;
363}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200364
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000365#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
366#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
367#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
368#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
369#define DMAE_DP_DST_NONE "dst_addr [none]"
370
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000371void bnx2x_dp_dmae(struct bnx2x *bp, struct dmae_command *dmae, int msglvl)
372{
373 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
374
375 switch (dmae->opcode & DMAE_COMMAND_DST) {
376 case DMAE_CMD_DST_PCI:
377 if (src_type == DMAE_CMD_SRC_PCI)
378 DP(msglvl, "DMAE: opcode 0x%08x\n"
379 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
380 "comp_addr [%x:%08x], comp_val 0x%08x\n",
381 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
382 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
383 dmae->comp_addr_hi, dmae->comp_addr_lo,
384 dmae->comp_val);
385 else
386 DP(msglvl, "DMAE: opcode 0x%08x\n"
387 "src [%08x], len [%d*4], dst [%x:%08x]\n"
388 "comp_addr [%x:%08x], comp_val 0x%08x\n",
389 dmae->opcode, dmae->src_addr_lo >> 2,
390 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
391 dmae->comp_addr_hi, dmae->comp_addr_lo,
392 dmae->comp_val);
393 break;
394 case DMAE_CMD_DST_GRC:
395 if (src_type == DMAE_CMD_SRC_PCI)
396 DP(msglvl, "DMAE: opcode 0x%08x\n"
397 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
398 "comp_addr [%x:%08x], comp_val 0x%08x\n",
399 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
400 dmae->len, dmae->dst_addr_lo >> 2,
401 dmae->comp_addr_hi, dmae->comp_addr_lo,
402 dmae->comp_val);
403 else
404 DP(msglvl, "DMAE: opcode 0x%08x\n"
405 "src [%08x], len [%d*4], dst [%08x]\n"
406 "comp_addr [%x:%08x], comp_val 0x%08x\n",
407 dmae->opcode, dmae->src_addr_lo >> 2,
408 dmae->len, dmae->dst_addr_lo >> 2,
409 dmae->comp_addr_hi, dmae->comp_addr_lo,
410 dmae->comp_val);
411 break;
412 default:
413 if (src_type == DMAE_CMD_SRC_PCI)
414 DP(msglvl, "DMAE: opcode 0x%08x\n"
415 "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
416 "comp_addr [%x:%08x] comp_val 0x%08x\n",
417 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
418 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
419 dmae->comp_val);
420 else
421 DP(msglvl, "DMAE: opcode 0x%08x\n"
422 "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
423 "comp_addr [%x:%08x] comp_val 0x%08x\n",
424 dmae->opcode, dmae->src_addr_lo >> 2,
425 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
426 dmae->comp_val);
427 break;
428 }
429}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000430
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200431/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000432void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200433{
434 u32 cmd_offset;
435 int i;
436
437 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
438 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
439 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200440 }
441 REG_WR(bp, dmae_reg_go_c[idx], 1);
442}
443
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000444u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
445{
446 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
447 DMAE_CMD_C_ENABLE);
448}
449
450u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
451{
452 return opcode & ~DMAE_CMD_SRC_RESET;
453}
454
455u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
456 bool with_comp, u8 comp_type)
457{
458 u32 opcode = 0;
459
460 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
461 (dst_type << DMAE_COMMAND_DST_SHIFT));
462
463 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
464
465 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400466 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
467 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000468 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
469
470#ifdef __BIG_ENDIAN
471 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
472#else
473 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
474#endif
475 if (with_comp)
476 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
477 return opcode;
478}
479
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000480void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
stephen hemminger8d962862010-10-21 07:50:56 +0000481 struct dmae_command *dmae,
482 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000483{
484 memset(dmae, 0, sizeof(struct dmae_command));
485
486 /* set the opcode */
487 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
488 true, DMAE_COMP_PCI);
489
490 /* fill in the completion parameters */
491 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
492 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
493 dmae->comp_val = DMAE_COMP_VAL;
494}
495
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000496/* issue a dmae command over the init-channel and wait for completion */
497int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000498{
499 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000500 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000501 int rc = 0;
502
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300503 /*
504 * Lock the dmae channel. Disable BHs to prevent a dead-lock
505 * as long as this code is called both from syscall context and
506 * from ndo_set_rx_mode() flow that may be called from BH.
507 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800508 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000509
510 /* reset completion */
511 *wb_comp = 0;
512
513 /* post the command on the channel used for initializations */
514 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
515
516 /* wait for completion */
517 udelay(5);
518 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000519
Ariel Elior95c6c6162012-01-26 06:01:52 +0000520 if (!cnt ||
521 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
522 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000523 BNX2X_ERR("DMAE timeout!\n");
524 rc = DMAE_TIMEOUT;
525 goto unlock;
526 }
527 cnt--;
528 udelay(50);
529 }
530 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
531 BNX2X_ERR("DMAE PCI error!\n");
532 rc = DMAE_PCI_ERROR;
533 }
534
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000535unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800536 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000537 return rc;
538}
539
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700540void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
541 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200542{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000543 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700544
545 if (!bp->dmae_ready) {
546 u32 *data = bnx2x_sp(bp, wb_data[0]);
547
Ariel Elior127a4252012-01-26 06:01:46 +0000548 if (CHIP_IS_E1(bp))
549 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
550 else
551 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700552 return;
553 }
554
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000555 /* set opcode and fixed command fields */
556 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200557
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000558 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000559 dmae.src_addr_lo = U64_LO(dma_addr);
560 dmae.src_addr_hi = U64_HI(dma_addr);
561 dmae.dst_addr_lo = dst_addr >> 2;
562 dmae.dst_addr_hi = 0;
563 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200564
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000565 /* issue the command and wait for completion */
566 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200567}
568
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700569void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200570{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000571 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700572
573 if (!bp->dmae_ready) {
574 u32 *data = bnx2x_sp(bp, wb_data[0]);
575 int i;
576
Merav Sicron51c1a582012-03-18 10:33:38 +0000577 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000578 for (i = 0; i < len32; i++)
579 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000580 else
Ariel Elior127a4252012-01-26 06:01:46 +0000581 for (i = 0; i < len32; i++)
582 data[i] = REG_RD(bp, src_addr + i*4);
583
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700584 return;
585 }
586
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000587 /* set opcode and fixed command fields */
588 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200589
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000590 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000591 dmae.src_addr_lo = src_addr >> 2;
592 dmae.src_addr_hi = 0;
593 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
594 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
595 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200596
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000597 /* issue the command and wait for completion */
598 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200599}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200600
stephen hemminger8d962862010-10-21 07:50:56 +0000601static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
602 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000603{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000604 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000605 int offset = 0;
606
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000607 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000608 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000609 addr + offset, dmae_wr_max);
610 offset += dmae_wr_max * 4;
611 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000612 }
613
614 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
615}
616
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200617static int bnx2x_mc_assert(struct bnx2x *bp)
618{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200619 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700620 int i, rc = 0;
621 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200622
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700623 /* XSTORM */
624 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
625 XSTORM_ASSERT_LIST_INDEX_OFFSET);
626 if (last_idx)
627 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200628
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700629 /* print the asserts */
630 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200631
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700632 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
633 XSTORM_ASSERT_LIST_OFFSET(i));
634 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
635 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
636 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
637 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
638 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
639 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200640
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700641 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000642 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700643 i, row3, row2, row1, row0);
644 rc++;
645 } else {
646 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200647 }
648 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700649
650 /* TSTORM */
651 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
652 TSTORM_ASSERT_LIST_INDEX_OFFSET);
653 if (last_idx)
654 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
655
656 /* print the asserts */
657 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
658
659 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
660 TSTORM_ASSERT_LIST_OFFSET(i));
661 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
662 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
663 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
664 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
665 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
666 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
667
668 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000669 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700670 i, row3, row2, row1, row0);
671 rc++;
672 } else {
673 break;
674 }
675 }
676
677 /* CSTORM */
678 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
679 CSTORM_ASSERT_LIST_INDEX_OFFSET);
680 if (last_idx)
681 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
682
683 /* print the asserts */
684 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
685
686 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
687 CSTORM_ASSERT_LIST_OFFSET(i));
688 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
689 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
690 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
691 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
692 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
693 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
694
695 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000696 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700697 i, row3, row2, row1, row0);
698 rc++;
699 } else {
700 break;
701 }
702 }
703
704 /* USTORM */
705 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
706 USTORM_ASSERT_LIST_INDEX_OFFSET);
707 if (last_idx)
708 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
709
710 /* print the asserts */
711 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
712
713 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
714 USTORM_ASSERT_LIST_OFFSET(i));
715 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
716 USTORM_ASSERT_LIST_OFFSET(i) + 4);
717 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
718 USTORM_ASSERT_LIST_OFFSET(i) + 8);
719 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
720 USTORM_ASSERT_LIST_OFFSET(i) + 12);
721
722 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000723 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700724 i, row3, row2, row1, row0);
725 rc++;
726 } else {
727 break;
728 }
729 }
730
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200731 return rc;
732}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800733
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000734void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200735{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000736 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200737 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000738 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200739 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000740 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000741 if (BP_NOMCP(bp)) {
742 BNX2X_ERR("NO MCP - can not dump\n");
743 return;
744 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000745 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
746 (bp->common.bc_ver & 0xff0000) >> 16,
747 (bp->common.bc_ver & 0xff00) >> 8,
748 (bp->common.bc_ver & 0xff));
749
750 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
751 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000752 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000753
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000754 if (BP_PATH(bp) == 0)
755 trace_shmem_base = bp->common.shmem_base;
756 else
757 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Dmitry Kravkovde128802012-03-18 10:33:45 +0000758 addr = trace_shmem_base - 0x800;
759
760 /* validate TRCB signature */
761 mark = REG_RD(bp, addr);
762 if (mark != MFW_TRACE_SIGNATURE) {
763 BNX2X_ERR("Trace buffer signature is missing.");
764 return ;
765 }
766
767 /* read cyclic buffer pointer */
768 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000769 mark = REG_RD(bp, addr);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000770 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
771 + ((mark + 0x3) & ~0x3) - 0x08000000;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000772 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200773
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000774 printk("%s", lvl);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000775 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200776 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000777 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200778 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000779 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200780 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000781 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200782 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000783 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200784 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000785 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200786 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000787 printk("%s" "end of fw dump\n", lvl);
788}
789
Eric Dumazet1191cb82012-04-27 21:39:21 +0000790static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000791{
792 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200793}
794
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000795void bnx2x_panic_dump(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200796{
797 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000798 u16 j;
799 struct hc_sp_status_block_data sp_sb_data;
800 int func = BP_FUNC(bp);
801#ifdef BNX2X_STOP_ON_ERROR
802 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000803 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000804#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200805
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700806 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000807 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700808 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
809
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200810 BNX2X_ERR("begin crash dump -----------------\n");
811
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000812 /* Indices */
813 /* Common */
Merav Sicron51c1a582012-03-18 10:33:38 +0000814 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300815 bp->def_idx, bp->def_att_idx, bp->attn_state,
816 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000817 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
818 bp->def_status_blk->atten_status_block.attn_bits,
819 bp->def_status_blk->atten_status_block.attn_bits_ack,
820 bp->def_status_blk->atten_status_block.status_block_id,
821 bp->def_status_blk->atten_status_block.attn_bits_index);
822 BNX2X_ERR(" def (");
823 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
824 pr_cont("0x%x%s",
Joe Perchesf1deab52011-08-14 12:16:21 +0000825 bp->def_status_blk->sp_sb.index_values[i],
826 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000827
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000828 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
829 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
830 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
831 i*sizeof(u32));
832
Joe Perchesf1deab52011-08-14 12:16:21 +0000833 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000834 sp_sb_data.igu_sb_id,
835 sp_sb_data.igu_seg_id,
836 sp_sb_data.p_func.pf_id,
837 sp_sb_data.p_func.vnic_id,
838 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300839 sp_sb_data.p_func.vf_valid,
840 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000841
842
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000843 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000844 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000845 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000846 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000847 struct hc_status_block_data_e1x sb_data_e1x;
848 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300849 CHIP_IS_E1x(bp) ?
850 sb_data_e1x.common.state_machine :
851 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000852 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300853 CHIP_IS_E1x(bp) ?
854 sb_data_e1x.index_data :
855 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000856 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000857 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000858 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000859
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000860 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000861 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000862 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000863 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000864 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000865 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000866 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000867 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000868
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000869 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000870 for_each_cos_in_tx_queue(fp, cos)
871 {
Merav Sicron65565882012-06-19 07:48:26 +0000872 txdata = *fp->txdata_ptr[cos];
Merav Sicron51c1a582012-03-18 10:33:38 +0000873 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000874 i, txdata.tx_pkt_prod,
875 txdata.tx_pkt_cons, txdata.tx_bd_prod,
876 txdata.tx_bd_cons,
877 le16_to_cpu(*txdata.tx_cons_sb));
878 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000879
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300880 loop = CHIP_IS_E1x(bp) ?
881 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000882
883 /* host sb data */
884
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000885 if (IS_FCOE_FP(fp))
886 continue;
Merav Sicron55c11942012-11-07 00:45:48 +0000887
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000888 BNX2X_ERR(" run indexes (");
889 for (j = 0; j < HC_SB_MAX_SM; j++)
890 pr_cont("0x%x%s",
891 fp->sb_running_index[j],
892 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
893
894 BNX2X_ERR(" indexes (");
895 for (j = 0; j < loop; j++)
896 pr_cont("0x%x%s",
897 fp->sb_index_values[j],
898 (j == loop - 1) ? ")" : " ");
899 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300900 data_size = CHIP_IS_E1x(bp) ?
901 sizeof(struct hc_status_block_data_e1x) :
902 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000903 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300904 sb_data_p = CHIP_IS_E1x(bp) ?
905 (u32 *)&sb_data_e1x :
906 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000907 /* copy sb data in here */
908 for (j = 0; j < data_size; j++)
909 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
910 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
911 j * sizeof(u32));
912
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300913 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000914 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000915 sb_data_e2.common.p_func.pf_id,
916 sb_data_e2.common.p_func.vf_id,
917 sb_data_e2.common.p_func.vf_valid,
918 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300919 sb_data_e2.common.same_igu_sb_1b,
920 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000921 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +0000922 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000923 sb_data_e1x.common.p_func.pf_id,
924 sb_data_e1x.common.p_func.vf_id,
925 sb_data_e1x.common.p_func.vf_valid,
926 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300927 sb_data_e1x.common.same_igu_sb_1b,
928 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000929 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000930
931 /* SB_SMs data */
932 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000933 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
934 j, hc_sm_p[j].__flags,
935 hc_sm_p[j].igu_sb_id,
936 hc_sm_p[j].igu_seg_id,
937 hc_sm_p[j].time_to_expire,
938 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000939 }
940
941 /* Indecies data */
942 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000943 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000944 hc_index_p[j].flags,
945 hc_index_p[j].timeout);
946 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000947 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200948
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000949#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000950 /* Rings */
951 /* Rx */
Merav Sicron55c11942012-11-07 00:45:48 +0000952 for_each_valid_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000953 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200954
955 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
956 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000957 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200958 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
959 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
960
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000961 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +0000962 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200963 }
964
Eilon Greenstein3196a882008-08-13 15:58:49 -0700965 start = RX_SGE(fp->rx_sge_prod);
966 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000967 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700968 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
969 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
970
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000971 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
972 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700973 }
974
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200975 start = RCQ_BD(fp->rx_comp_cons - 10);
976 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000977 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200978 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
979
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000980 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
981 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200982 }
983 }
984
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000985 /* Tx */
Merav Sicron55c11942012-11-07 00:45:48 +0000986 for_each_valid_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000987 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +0000988 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +0000989 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000990
Ariel Elior6383c0b2011-07-14 08:31:57 +0000991 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
992 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
993 for (j = start; j != end; j = TX_BD(j + 1)) {
994 struct sw_tx_bd *sw_bd =
995 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000996
Merav Sicron51c1a582012-03-18 10:33:38 +0000997 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000998 i, cos, j, sw_bd->skb,
999 sw_bd->first_bd);
1000 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001001
Ariel Elior6383c0b2011-07-14 08:31:57 +00001002 start = TX_BD(txdata->tx_bd_cons - 10);
1003 end = TX_BD(txdata->tx_bd_cons + 254);
1004 for (j = start; j != end; j = TX_BD(j + 1)) {
1005 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001006
Merav Sicron51c1a582012-03-18 10:33:38 +00001007 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001008 i, cos, j, tx_bd[0], tx_bd[1],
1009 tx_bd[2], tx_bd[3]);
1010 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001011 }
1012 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001013#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001014 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001015 bnx2x_mc_assert(bp);
1016 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001017}
1018
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001019/*
1020 * FLR Support for E2
1021 *
1022 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1023 * initialization.
1024 */
1025#define FLR_WAIT_USEC 10000 /* 10 miliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001026#define FLR_WAIT_INTERVAL 50 /* usec */
1027#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001028
1029struct pbf_pN_buf_regs {
1030 int pN;
1031 u32 init_crd;
1032 u32 crd;
1033 u32 crd_freed;
1034};
1035
1036struct pbf_pN_cmd_regs {
1037 int pN;
1038 u32 lines_occup;
1039 u32 lines_freed;
1040};
1041
1042static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1043 struct pbf_pN_buf_regs *regs,
1044 u32 poll_count)
1045{
1046 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1047 u32 cur_cnt = poll_count;
1048
1049 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1050 crd = crd_start = REG_RD(bp, regs->crd);
1051 init_crd = REG_RD(bp, regs->init_crd);
1052
1053 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1054 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1055 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1056
1057 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1058 (init_crd - crd_start))) {
1059 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001060 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001061 crd = REG_RD(bp, regs->crd);
1062 crd_freed = REG_RD(bp, regs->crd_freed);
1063 } else {
1064 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1065 regs->pN);
1066 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1067 regs->pN, crd);
1068 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1069 regs->pN, crd_freed);
1070 break;
1071 }
1072 }
1073 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001074 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001075}
1076
1077static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1078 struct pbf_pN_cmd_regs *regs,
1079 u32 poll_count)
1080{
1081 u32 occup, to_free, freed, freed_start;
1082 u32 cur_cnt = poll_count;
1083
1084 occup = to_free = REG_RD(bp, regs->lines_occup);
1085 freed = freed_start = REG_RD(bp, regs->lines_freed);
1086
1087 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1088 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1089
1090 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1091 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001092 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001093 occup = REG_RD(bp, regs->lines_occup);
1094 freed = REG_RD(bp, regs->lines_freed);
1095 } else {
1096 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1097 regs->pN);
1098 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1099 regs->pN, occup);
1100 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1101 regs->pN, freed);
1102 break;
1103 }
1104 }
1105 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001106 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001107}
1108
Eric Dumazet1191cb82012-04-27 21:39:21 +00001109static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1110 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001111{
1112 u32 cur_cnt = poll_count;
1113 u32 val;
1114
1115 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001116 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001117
1118 return val;
1119}
1120
Ariel Eliord16132c2013-01-01 05:22:42 +00001121int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1122 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001123{
1124 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1125 if (val != 0) {
1126 BNX2X_ERR("%s usage count=%d\n", msg, val);
1127 return 1;
1128 }
1129 return 0;
1130}
1131
Ariel Eliord16132c2013-01-01 05:22:42 +00001132/* Common routines with VF FLR cleanup */
1133u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001134{
1135 /* adjust polling timeout */
1136 if (CHIP_REV_IS_EMUL(bp))
1137 return FLR_POLL_CNT * 2000;
1138
1139 if (CHIP_REV_IS_FPGA(bp))
1140 return FLR_POLL_CNT * 120;
1141
1142 return FLR_POLL_CNT;
1143}
1144
Ariel Eliord16132c2013-01-01 05:22:42 +00001145void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001146{
1147 struct pbf_pN_cmd_regs cmd_regs[] = {
1148 {0, (CHIP_IS_E3B0(bp)) ?
1149 PBF_REG_TQ_OCCUPANCY_Q0 :
1150 PBF_REG_P0_TQ_OCCUPANCY,
1151 (CHIP_IS_E3B0(bp)) ?
1152 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1153 PBF_REG_P0_TQ_LINES_FREED_CNT},
1154 {1, (CHIP_IS_E3B0(bp)) ?
1155 PBF_REG_TQ_OCCUPANCY_Q1 :
1156 PBF_REG_P1_TQ_OCCUPANCY,
1157 (CHIP_IS_E3B0(bp)) ?
1158 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1159 PBF_REG_P1_TQ_LINES_FREED_CNT},
1160 {4, (CHIP_IS_E3B0(bp)) ?
1161 PBF_REG_TQ_OCCUPANCY_LB_Q :
1162 PBF_REG_P4_TQ_OCCUPANCY,
1163 (CHIP_IS_E3B0(bp)) ?
1164 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1165 PBF_REG_P4_TQ_LINES_FREED_CNT}
1166 };
1167
1168 struct pbf_pN_buf_regs buf_regs[] = {
1169 {0, (CHIP_IS_E3B0(bp)) ?
1170 PBF_REG_INIT_CRD_Q0 :
1171 PBF_REG_P0_INIT_CRD ,
1172 (CHIP_IS_E3B0(bp)) ?
1173 PBF_REG_CREDIT_Q0 :
1174 PBF_REG_P0_CREDIT,
1175 (CHIP_IS_E3B0(bp)) ?
1176 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1177 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1178 {1, (CHIP_IS_E3B0(bp)) ?
1179 PBF_REG_INIT_CRD_Q1 :
1180 PBF_REG_P1_INIT_CRD,
1181 (CHIP_IS_E3B0(bp)) ?
1182 PBF_REG_CREDIT_Q1 :
1183 PBF_REG_P1_CREDIT,
1184 (CHIP_IS_E3B0(bp)) ?
1185 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1186 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1187 {4, (CHIP_IS_E3B0(bp)) ?
1188 PBF_REG_INIT_CRD_LB_Q :
1189 PBF_REG_P4_INIT_CRD,
1190 (CHIP_IS_E3B0(bp)) ?
1191 PBF_REG_CREDIT_LB_Q :
1192 PBF_REG_P4_CREDIT,
1193 (CHIP_IS_E3B0(bp)) ?
1194 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1195 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1196 };
1197
1198 int i;
1199
1200 /* Verify the command queues are flushed P0, P1, P4 */
1201 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1202 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1203
1204
1205 /* Verify the transmission buffers are flushed P0, P1, P4 */
1206 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1207 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1208}
1209
1210#define OP_GEN_PARAM(param) \
1211 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1212
1213#define OP_GEN_TYPE(type) \
1214 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1215
1216#define OP_GEN_AGG_VECT(index) \
1217 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1218
1219
Ariel Eliord16132c2013-01-01 05:22:42 +00001220int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001221{
1222 struct sdm_op_gen op_gen = {0};
1223
1224 u32 comp_addr = BAR_CSTRORM_INTMEM +
1225 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1226 int ret = 0;
1227
1228 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001229 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001230 return 1;
1231 }
1232
1233 op_gen.command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1234 op_gen.command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1235 op_gen.command |= OP_GEN_AGG_VECT(clnup_func);
1236 op_gen.command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
1237
Ariel Elior89db4ad2012-01-26 06:01:48 +00001238 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001239 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen.command);
1240
1241 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1242 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001243 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1244 (REG_RD(bp, comp_addr)));
Ariel Eliord16132c2013-01-01 05:22:42 +00001245 bnx2x_panic();
1246 return 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001247 }
1248 /* Zero completion for nxt FLR */
1249 REG_WR(bp, comp_addr, 0);
1250
1251 return ret;
1252}
1253
Ariel Eliorb56e9672013-01-01 05:22:32 +00001254u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001255{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001256 u16 status;
1257
Jiang Liu2a80eeb2012-08-20 13:26:51 -06001258 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001259 return status & PCI_EXP_DEVSTA_TRPND;
1260}
1261
1262/* PF FLR specific routines
1263*/
1264static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1265{
1266
1267 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1268 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1269 CFC_REG_NUM_LCIDS_INSIDE_PF,
1270 "CFC PF usage counter timed out",
1271 poll_cnt))
1272 return 1;
1273
1274
1275 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1276 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1277 DORQ_REG_PF_USAGE_CNT,
1278 "DQ PF usage counter timed out",
1279 poll_cnt))
1280 return 1;
1281
1282 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1283 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1284 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1285 "QM PF usage counter timed out",
1286 poll_cnt))
1287 return 1;
1288
1289 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1290 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1291 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1292 "Timers VNIC usage counter timed out",
1293 poll_cnt))
1294 return 1;
1295 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1296 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1297 "Timers NUM_SCANS usage counter timed out",
1298 poll_cnt))
1299 return 1;
1300
1301 /* Wait DMAE PF usage counter to zero */
1302 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1303 dmae_reg_go_c[INIT_DMAE_C(bp)],
1304 "DMAE dommand register timed out",
1305 poll_cnt))
1306 return 1;
1307
1308 return 0;
1309}
1310
1311static void bnx2x_hw_enable_status(struct bnx2x *bp)
1312{
1313 u32 val;
1314
1315 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1316 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1317
1318 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1319 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1320
1321 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1322 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1323
1324 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1325 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1326
1327 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1328 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1329
1330 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1331 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1332
1333 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1334 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1335
1336 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1337 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1338 val);
1339}
1340
1341static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1342{
1343 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1344
1345 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1346
1347 /* Re-enable PF target read access */
1348 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1349
1350 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001351 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001352 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1353 return -EBUSY;
1354
1355 /* Zero the igu 'trailing edge' and 'leading edge' */
1356
1357 /* Send the FW cleanup command */
1358 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1359 return -EBUSY;
1360
1361 /* ATC cleanup */
1362
1363 /* Verify TX hw is flushed */
1364 bnx2x_tx_hw_flushed(bp, poll_cnt);
1365
1366 /* Wait 100ms (not adjusted according to platform) */
1367 msleep(100);
1368
1369 /* Verify no pending pci transactions */
1370 if (bnx2x_is_pcie_pending(bp->pdev))
1371 BNX2X_ERR("PCIE Transactions still pending\n");
1372
1373 /* Debug */
1374 bnx2x_hw_enable_status(bp);
1375
1376 /*
1377 * Master enable - Due to WB DMAE writes performed before this
1378 * register is re-initialized as part of the regular function init
1379 */
1380 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1381
1382 return 0;
1383}
1384
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001385static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001386{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001387 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001388 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1389 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001390 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1391 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1392 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001393
1394 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001395 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1396 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001397 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1398 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001399 if (single_msix)
1400 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001401 } else if (msi) {
1402 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1403 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1404 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1405 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001406 } else {
1407 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001408 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001409 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1410 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001411
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001412 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001413 DP(NETIF_MSG_IFUP,
1414 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001415
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001416 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001417
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001418 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1419 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001420 }
1421
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001422 if (CHIP_IS_E1(bp))
1423 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1424
Merav Sicron51c1a582012-03-18 10:33:38 +00001425 DP(NETIF_MSG_IFUP,
1426 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1427 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001428
1429 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001430 /*
1431 * Ensure that HC_CONFIG is written before leading/trailing edge config
1432 */
1433 mmiowb();
1434 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001435
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001436 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001437 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001438 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001439 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001440 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001441 /* enable nig and gpio3 attention */
1442 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001443 } else
1444 val = 0xffff;
1445
1446 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1447 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1448 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001449
1450 /* Make sure that interrupts are indeed enabled from here on */
1451 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001452}
1453
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001454static void bnx2x_igu_int_enable(struct bnx2x *bp)
1455{
1456 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001457 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1458 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1459 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001460
1461 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1462
1463 if (msix) {
1464 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1465 IGU_PF_CONF_SINGLE_ISR_EN);
1466 val |= (IGU_PF_CONF_FUNC_EN |
1467 IGU_PF_CONF_MSI_MSIX_EN |
1468 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001469
1470 if (single_msix)
1471 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001472 } else if (msi) {
1473 val &= ~IGU_PF_CONF_INT_LINE_EN;
1474 val |= (IGU_PF_CONF_FUNC_EN |
1475 IGU_PF_CONF_MSI_MSIX_EN |
1476 IGU_PF_CONF_ATTN_BIT_EN |
1477 IGU_PF_CONF_SINGLE_ISR_EN);
1478 } else {
1479 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
1480 val |= (IGU_PF_CONF_FUNC_EN |
1481 IGU_PF_CONF_INT_LINE_EN |
1482 IGU_PF_CONF_ATTN_BIT_EN |
1483 IGU_PF_CONF_SINGLE_ISR_EN);
1484 }
1485
Merav Sicron51c1a582012-03-18 10:33:38 +00001486 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001487 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1488
1489 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1490
Yuval Mintz79a85572012-04-03 18:41:25 +00001491 if (val & IGU_PF_CONF_INT_LINE_EN)
1492 pci_intx(bp->pdev, true);
1493
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001494 barrier();
1495
1496 /* init leading/trailing edge */
1497 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001498 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001499 if (bp->port.pmf)
1500 /* enable nig and gpio3 attention */
1501 val |= 0x1100;
1502 } else
1503 val = 0xffff;
1504
1505 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1506 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1507
1508 /* Make sure that interrupts are indeed enabled from here on */
1509 mmiowb();
1510}
1511
1512void bnx2x_int_enable(struct bnx2x *bp)
1513{
1514 if (bp->common.int_block == INT_BLOCK_HC)
1515 bnx2x_hc_int_enable(bp);
1516 else
1517 bnx2x_igu_int_enable(bp);
1518}
1519
1520static void bnx2x_hc_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001521{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001522 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001523 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1524 u32 val = REG_RD(bp, addr);
1525
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001526 /*
1527 * in E1 we must use only PCI configuration space to disable
1528 * MSI/MSIX capablility
1529 * It's forbitten to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
1530 */
1531 if (CHIP_IS_E1(bp)) {
1532 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
1533 * Use mask register to prevent from HC sending interrupts
1534 * after we exit the function
1535 */
1536 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
1537
1538 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1539 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1540 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
1541 } else
1542 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1543 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1544 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1545 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001546
Merav Sicron51c1a582012-03-18 10:33:38 +00001547 DP(NETIF_MSG_IFDOWN,
1548 "write %x to HC %d (addr 0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001549 val, port, addr);
1550
Eilon Greenstein8badd272009-02-12 08:36:15 +00001551 /* flush all outstanding writes */
1552 mmiowb();
1553
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001554 REG_WR(bp, addr, val);
1555 if (REG_RD(bp, addr) != val)
1556 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1557}
1558
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001559static void bnx2x_igu_int_disable(struct bnx2x *bp)
1560{
1561 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1562
1563 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
1564 IGU_PF_CONF_INT_LINE_EN |
1565 IGU_PF_CONF_ATTN_BIT_EN);
1566
Merav Sicron51c1a582012-03-18 10:33:38 +00001567 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001568
1569 /* flush all outstanding writes */
1570 mmiowb();
1571
1572 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1573 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
1574 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1575}
1576
Merav Sicron910cc722012-11-11 03:56:08 +00001577static void bnx2x_int_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001578{
1579 if (bp->common.int_block == INT_BLOCK_HC)
1580 bnx2x_hc_int_disable(bp);
1581 else
1582 bnx2x_igu_int_disable(bp);
1583}
1584
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001585void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001586{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001587 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001588 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001589
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001590 if (disable_hw)
1591 /* prevent the HW from sending interrupts */
1592 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001593
1594 /* make sure all ISRs are done */
1595 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001596 synchronize_irq(bp->msix_table[0].vector);
1597 offset = 1;
Merav Sicron55c11942012-11-07 00:45:48 +00001598 if (CNIC_SUPPORT(bp))
1599 offset++;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001600 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001601 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001602 } else
1603 synchronize_irq(bp->pdev->irq);
1604
1605 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001606 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001607 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001608 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001609}
1610
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001611/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001612
1613/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001614 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001615 */
1616
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001617/* Return true if succeeded to acquire the lock */
1618static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1619{
1620 u32 lock_status;
1621 u32 resource_bit = (1 << resource);
1622 int func = BP_FUNC(bp);
1623 u32 hw_lock_control_reg;
1624
Merav Sicron51c1a582012-03-18 10:33:38 +00001625 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1626 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001627
1628 /* Validating that the resource is within range */
1629 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001630 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001631 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1632 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001633 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001634 }
1635
1636 if (func <= 5)
1637 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1638 else
1639 hw_lock_control_reg =
1640 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1641
1642 /* Try to acquire the lock */
1643 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1644 lock_status = REG_RD(bp, hw_lock_control_reg);
1645 if (lock_status & resource_bit)
1646 return true;
1647
Merav Sicron51c1a582012-03-18 10:33:38 +00001648 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1649 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001650 return false;
1651}
1652
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001653/**
1654 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1655 *
1656 * @bp: driver handle
1657 *
1658 * Returns the recovery leader resource id according to the engine this function
1659 * belongs to. Currently only only 2 engines is supported.
1660 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001661static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001662{
1663 if (BP_PATH(bp))
1664 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1665 else
1666 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1667}
1668
1669/**
1670 * bnx2x_trylock_leader_lock- try to aquire a leader lock.
1671 *
1672 * @bp: driver handle
1673 *
Eric Dumazet1191cb82012-04-27 21:39:21 +00001674 * Tries to aquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001675 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001676static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001677{
1678 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1679}
1680
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001681static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Merav Sicron55c11942012-11-07 00:45:48 +00001682
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001683/* schedule the sp task and mark that interrupt occurred (runs from ISR) */
1684static int bnx2x_schedule_sp_task(struct bnx2x *bp)
1685{
1686 /* Set the interrupt occurred bit for the sp-task to recognize it
1687 * must ack the interrupt and transition according to the IGU
1688 * state machine.
1689 */
1690 atomic_set(&bp->interrupt_occurred, 1);
1691
1692 /* The sp_task must execute only after this bit
1693 * is set, otherwise we will get out of sync and miss all
1694 * further interrupts. Hence, the barrier.
1695 */
1696 smp_wmb();
1697
1698 /* schedule sp_task to workqueue */
1699 return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1700}
Eilon Greenstein3196a882008-08-13 15:58:49 -07001701
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001702void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001703{
1704 struct bnx2x *bp = fp->bp;
1705 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1706 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001707 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
Barak Witkowski15192a82012-06-19 07:48:28 +00001708 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001709
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001710 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001711 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001712 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001713 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001714
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001715 /* If cid is within VF range, replace the slowpath object with the
1716 * one corresponding to this VF
1717 */
1718 if (cid >= BNX2X_FIRST_VF_CID &&
1719 cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
1720 bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
1721
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001722 switch (command) {
1723 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001724 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001725 drv_cmd = BNX2X_Q_CMD_UPDATE;
1726 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001727
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001728 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001729 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001730 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001731 break;
1732
Ariel Elior6383c0b2011-07-14 08:31:57 +00001733 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001734 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001735 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1736 break;
1737
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001738 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001739 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001740 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001741 break;
1742
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001743 case (RAMROD_CMD_ID_ETH_TERMINATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001744 DP(BNX2X_MSG_SP, "got MULTI[%d] teminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001745 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1746 break;
1747
1748 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001749 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001750 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001751 break;
1752
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001753 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001754 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1755 command, fp->index);
1756 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001757 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001758
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001759 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1760 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1761 /* q_obj->complete_cmd() failure means that this was
1762 * an unexpected completion.
1763 *
1764 * In this case we don't want to increase the bp->spq_left
1765 * because apparently we haven't sent this command the first
1766 * place.
1767 */
1768#ifdef BNX2X_STOP_ON_ERROR
1769 bnx2x_panic();
1770#else
1771 return;
1772#endif
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001773 /* SRIOV: reschedule any 'in_progress' operations */
1774 bnx2x_iov_sp_event(bp, cid, true);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001775
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001776 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001777 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001778 /* push the change in bp->spq_left and towards the memory */
1779 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001780
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001781 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1782
Barak Witkowskia3348722012-04-23 03:04:46 +00001783 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1784 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1785 /* if Q update ramrod is completed for last Q in AFEX vif set
1786 * flow, then ACK MCP at the end
1787 *
1788 * mark pending ACK to MCP bit.
1789 * prevent case that both bits are cleared.
1790 * At the end of load/unload driver checks that
1791 * sp_state is cleaerd, and this order prevents
1792 * races
1793 */
1794 smp_mb__before_clear_bit();
1795 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1796 wmb();
1797 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
1798 smp_mb__after_clear_bit();
1799
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001800 /* schedule the sp task as mcp ack is required */
1801 bnx2x_schedule_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00001802 }
1803
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001804 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001805}
1806
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001807irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001808{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001809 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001810 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001811 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001812 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001813 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001814
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001815 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001816 if (unlikely(status == 0)) {
1817 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1818 return IRQ_NONE;
1819 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001820 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001821
Eilon Greenstein3196a882008-08-13 15:58:49 -07001822#ifdef BNX2X_STOP_ON_ERROR
1823 if (unlikely(bp->panic))
1824 return IRQ_HANDLED;
1825#endif
1826
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001827 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001828 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001829
Merav Sicron55c11942012-11-07 00:45:48 +00001830 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07001831 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001832 /* Handle Rx or Tx according to SB id */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001833 prefetch(fp->rx_cons_sb);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001834 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00001835 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001836 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001837 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001838 status &= ~mask;
1839 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001840 }
1841
Merav Sicron55c11942012-11-07 00:45:48 +00001842 if (CNIC_SUPPORT(bp)) {
1843 mask = 0x2;
1844 if (status & (mask | 0x1)) {
1845 struct cnic_ops *c_ops = NULL;
Michael Chan993ac7b2009-10-10 13:46:56 +00001846
Merav Sicron55c11942012-11-07 00:45:48 +00001847 if (likely(bp->state == BNX2X_STATE_OPEN)) {
1848 rcu_read_lock();
1849 c_ops = rcu_dereference(bp->cnic_ops);
1850 if (c_ops)
1851 c_ops->cnic_handler(bp->cnic_data,
1852 NULL);
1853 rcu_read_unlock();
1854 }
1855
1856 status &= ~mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001857 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001858 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001859
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001860 if (unlikely(status & 0x1)) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001861
1862 /* schedule sp task to perform default status block work, ack
1863 * attentions and enable interrupts.
1864 */
1865 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001866
1867 status &= ~0x1;
1868 if (!status)
1869 return IRQ_HANDLED;
1870 }
1871
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001872 if (unlikely(status))
1873 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001874 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001875
1876 return IRQ_HANDLED;
1877}
1878
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001879/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001880
1881/*
1882 * General service functions
1883 */
1884
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001885int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001886{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001887 u32 lock_status;
1888 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001889 int func = BP_FUNC(bp);
1890 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001891 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001892
1893 /* Validating that the resource is within range */
1894 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001895 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001896 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1897 return -EINVAL;
1898 }
1899
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001900 if (func <= 5) {
1901 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1902 } else {
1903 hw_lock_control_reg =
1904 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1905 }
1906
Eliezer Tamirf1410642008-02-28 11:51:50 -08001907 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001908 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001909 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001910 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001911 lock_status, resource_bit);
1912 return -EEXIST;
1913 }
1914
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001915 /* Try for 5 second every 5ms */
1916 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001917 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001918 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1919 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001920 if (lock_status & resource_bit)
1921 return 0;
1922
1923 msleep(5);
1924 }
Merav Sicron51c1a582012-03-18 10:33:38 +00001925 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08001926 return -EAGAIN;
1927}
1928
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001929int bnx2x_release_leader_lock(struct bnx2x *bp)
1930{
1931 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1932}
1933
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001934int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001935{
1936 u32 lock_status;
1937 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001938 int func = BP_FUNC(bp);
1939 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001940
1941 /* Validating that the resource is within range */
1942 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001943 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001944 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1945 return -EINVAL;
1946 }
1947
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001948 if (func <= 5) {
1949 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1950 } else {
1951 hw_lock_control_reg =
1952 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1953 }
1954
Eliezer Tamirf1410642008-02-28 11:51:50 -08001955 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001956 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001957 if (!(lock_status & resource_bit)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001958 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. unlock was called but lock wasn't taken!\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001959 lock_status, resource_bit);
1960 return -EFAULT;
1961 }
1962
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001963 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001964 return 0;
1965}
1966
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001967
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001968int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1969{
1970 /* The GPIO should be swapped if swap register is set and active */
1971 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1972 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1973 int gpio_shift = gpio_num +
1974 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1975 u32 gpio_mask = (1 << gpio_shift);
1976 u32 gpio_reg;
1977 int value;
1978
1979 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1980 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1981 return -EINVAL;
1982 }
1983
1984 /* read GPIO value */
1985 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1986
1987 /* get the requested pin value */
1988 if ((gpio_reg & gpio_mask) == gpio_mask)
1989 value = 1;
1990 else
1991 value = 0;
1992
1993 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1994
1995 return value;
1996}
1997
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001998int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001999{
2000 /* The GPIO should be swapped if swap register is set and active */
2001 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002002 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002003 int gpio_shift = gpio_num +
2004 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2005 u32 gpio_mask = (1 << gpio_shift);
2006 u32 gpio_reg;
2007
2008 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2009 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2010 return -EINVAL;
2011 }
2012
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002013 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002014 /* read GPIO and mask except the float bits */
2015 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2016
2017 switch (mode) {
2018 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002019 DP(NETIF_MSG_LINK,
2020 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002021 gpio_num, gpio_shift);
2022 /* clear FLOAT and set CLR */
2023 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2024 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2025 break;
2026
2027 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002028 DP(NETIF_MSG_LINK,
2029 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002030 gpio_num, gpio_shift);
2031 /* clear FLOAT and set SET */
2032 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2033 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2034 break;
2035
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002036 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002037 DP(NETIF_MSG_LINK,
2038 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002039 gpio_num, gpio_shift);
2040 /* set FLOAT */
2041 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2042 break;
2043
2044 default:
2045 break;
2046 }
2047
2048 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002049 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002050
2051 return 0;
2052}
2053
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00002054int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
2055{
2056 u32 gpio_reg = 0;
2057 int rc = 0;
2058
2059 /* Any port swapping should be handled by caller. */
2060
2061 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2062 /* read GPIO and mask except the float bits */
2063 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2064 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2065 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
2066 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
2067
2068 switch (mode) {
2069 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2070 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2071 /* set CLR */
2072 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2073 break;
2074
2075 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2076 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2077 /* set SET */
2078 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2079 break;
2080
2081 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2082 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2083 /* set FLOAT */
2084 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2085 break;
2086
2087 default:
2088 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2089 rc = -EINVAL;
2090 break;
2091 }
2092
2093 if (rc == 0)
2094 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2095
2096 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2097
2098 return rc;
2099}
2100
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002101int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2102{
2103 /* The GPIO should be swapped if swap register is set and active */
2104 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2105 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2106 int gpio_shift = gpio_num +
2107 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2108 u32 gpio_mask = (1 << gpio_shift);
2109 u32 gpio_reg;
2110
2111 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2112 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2113 return -EINVAL;
2114 }
2115
2116 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2117 /* read GPIO int */
2118 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2119
2120 switch (mode) {
2121 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00002122 DP(NETIF_MSG_LINK,
2123 "Clear GPIO INT %d (shift %d) -> output low\n",
2124 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002125 /* clear SET and set CLR */
2126 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2127 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2128 break;
2129
2130 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002131 DP(NETIF_MSG_LINK,
2132 "Set GPIO INT %d (shift %d) -> output high\n",
2133 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002134 /* clear CLR and set SET */
2135 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2136 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2137 break;
2138
2139 default:
2140 break;
2141 }
2142
2143 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2144 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2145
2146 return 0;
2147}
2148
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002149static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002150{
Eliezer Tamirf1410642008-02-28 11:51:50 -08002151 u32 spio_reg;
2152
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002153 /* Only 2 SPIOs are configurable */
2154 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2155 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002156 return -EINVAL;
2157 }
2158
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002159 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002160 /* read SPIO and mask except the float bits */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002161 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002162
2163 switch (mode) {
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002164 case MISC_SPIO_OUTPUT_LOW:
2165 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002166 /* clear FLOAT and set CLR */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002167 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2168 spio_reg |= (spio << MISC_SPIO_CLR_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002169 break;
2170
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002171 case MISC_SPIO_OUTPUT_HIGH:
2172 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002173 /* clear FLOAT and set SET */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002174 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2175 spio_reg |= (spio << MISC_SPIO_SET_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002176 break;
2177
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002178 case MISC_SPIO_INPUT_HI_Z:
2179 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002180 /* set FLOAT */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002181 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002182 break;
2183
2184 default:
2185 break;
2186 }
2187
2188 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002189 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002190
2191 return 0;
2192}
2193
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002194void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002195{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002196 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002197 switch (bp->link_vars.ieee_fc &
2198 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002199 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002200 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002201 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002202 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002203
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002204 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002205 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002206 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002207 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002208
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002209 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002210 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002211 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002212
Eliezer Tamirf1410642008-02-28 11:51:50 -08002213 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002214 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002215 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002216 break;
2217 }
2218}
2219
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002220static void bnx2x_set_requested_fc(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002221{
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002222 /* Initialize link parameters structure variables
2223 * It is recommended to turn off RX FC for jumbo frames
2224 * for better performance
2225 */
2226 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
2227 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
2228 else
2229 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
2230}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002231
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002232int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
2233{
2234 int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
2235 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
2236
2237 if (!BP_NOMCP(bp)) {
2238 bnx2x_set_requested_fc(bp);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002239 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002240
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002241 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002242 struct link_params *lp = &bp->link_params;
2243 lp->loopback_mode = LOOPBACK_XGXS;
2244 /* do PHY loopback at 10G speed, if possible */
2245 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2246 if (lp->speed_cap_mask[cfx_idx] &
2247 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2248 lp->req_line_speed[cfx_idx] =
2249 SPEED_10000;
2250 else
2251 lp->req_line_speed[cfx_idx] =
2252 SPEED_1000;
2253 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002254 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002255
Merav Sicron8970b2e2012-06-19 07:48:22 +00002256 if (load_mode == LOAD_LOOPBACK_EXT) {
2257 struct link_params *lp = &bp->link_params;
2258 lp->loopback_mode = LOOPBACK_EXT;
2259 }
2260
Eilon Greenstein19680c42008-08-13 15:47:33 -07002261 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002262
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002263 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002264
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002265 bnx2x_calc_fc_adv(bp);
2266
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002267 if (bp->link_vars.link_up) {
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002268 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002269 bnx2x_link_report(bp);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002270 }
2271 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002272 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002273 return rc;
2274 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002275 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002276 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002277}
2278
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002279void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002280{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002281 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002282 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002283 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002284 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002285
Eilon Greenstein19680c42008-08-13 15:47:33 -07002286 bnx2x_calc_fc_adv(bp);
2287 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002288 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002289}
2290
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002291static void bnx2x__link_reset(struct bnx2x *bp)
2292{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002293 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002294 bnx2x_acquire_phy_lock(bp);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002295 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002296 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002297 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002298 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002299}
2300
Yuval Mintz5d07d862012-09-13 02:56:21 +00002301void bnx2x_force_link_reset(struct bnx2x *bp)
2302{
2303 bnx2x_acquire_phy_lock(bp);
2304 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2305 bnx2x_release_phy_lock(bp);
2306}
2307
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002308u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002309{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002310 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002311
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002312 if (!BP_NOMCP(bp)) {
2313 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002314 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2315 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002316 bnx2x_release_phy_lock(bp);
2317 } else
2318 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002319
2320 return rc;
2321}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002322
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002323
Eilon Greenstein2691d512009-08-12 08:22:08 +00002324/* Calculates the sum of vn_min_rates.
2325 It's needed for further normalizing of the min_rates.
2326 Returns:
2327 sum of vn_min_rates.
2328 or
2329 0 - if all the min_rates are 0.
2330 In the later case fainess algorithm should be deactivated.
2331 If not all min_rates are zero then those that are zeroes will be set to 1.
2332 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002333static void bnx2x_calc_vn_min(struct bnx2x *bp,
2334 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002335{
2336 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002337 int vn;
2338
David S. Miller8decf862011-09-22 03:23:13 -04002339 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002340 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002341 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2342 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2343
2344 /* Skip hidden vns */
2345 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002346 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002347 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002348 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002349 vn_min_rate = DEF_MIN_RATE;
2350 else
2351 all_zero = 0;
2352
Yuval Mintzb475d782012-04-03 18:41:29 +00002353 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002354 }
2355
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002356 /* if ETS or all min rates are zeros - disable fairness */
2357 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002358 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002359 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2360 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2361 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002362 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002363 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002364 DP(NETIF_MSG_IFUP,
2365 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002366 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002367 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002368 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002369}
2370
Yuval Mintzb475d782012-04-03 18:41:29 +00002371static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2372 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002373{
Yuval Mintzb475d782012-04-03 18:41:29 +00002374 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002375 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002376
Yuval Mintzb475d782012-04-03 18:41:29 +00002377 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002378 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002379 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002380 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2381
Yuval Mintzb475d782012-04-03 18:41:29 +00002382 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002383 /* maxCfg in percents of linkspeed */
2384 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002385 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002386 /* maxCfg is absolute in 100Mb units */
2387 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002388 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002389
Yuval Mintzb475d782012-04-03 18:41:29 +00002390 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002391
Yuval Mintzb475d782012-04-03 18:41:29 +00002392 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002393}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002394
Yuval Mintzb475d782012-04-03 18:41:29 +00002395
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002396static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2397{
2398 if (CHIP_REV_IS_SLOW(bp))
2399 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002400 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002401 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002402
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002403 return CMNG_FNS_NONE;
2404}
2405
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002406void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002407{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002408 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002409
2410 if (BP_NOMCP(bp))
2411 return; /* what should be the default bvalue in this case */
2412
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002413 /* For 2 port configuration the absolute function number formula
2414 * is:
2415 * abs_func = 2 * vn + BP_PORT + BP_PATH
2416 *
2417 * and there are 4 functions per port
2418 *
2419 * For 4 port configuration it is
2420 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2421 *
2422 * and there are 2 functions per port
2423 */
David S. Miller8decf862011-09-22 03:23:13 -04002424 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002425 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2426
2427 if (func >= E1H_FUNC_MAX)
2428 break;
2429
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002430 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002431 MF_CFG_RD(bp, func_mf_config[func].config);
2432 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002433 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2434 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2435 bp->flags |= MF_FUNC_DIS;
2436 } else {
2437 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2438 bp->flags &= ~MF_FUNC_DIS;
2439 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002440}
2441
2442static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2443{
Yuval Mintzb475d782012-04-03 18:41:29 +00002444 struct cmng_init_input input;
2445 memset(&input, 0, sizeof(struct cmng_init_input));
2446
2447 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002448
2449 if (cmng_type == CMNG_FNS_MINMAX) {
2450 int vn;
2451
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002452 /* read mf conf from shmem */
2453 if (read_cfg)
2454 bnx2x_read_mf_cfg(bp);
2455
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002456 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002457 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002458
2459 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002460 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002461 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002462 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002463
2464 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002465 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002466 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002467
2468 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002469 return;
2470 }
2471
2472 /* rate shaping and fairness are disabled */
2473 DP(NETIF_MSG_IFUP,
2474 "rate shaping and fairness are disabled\n");
2475}
2476
Eric Dumazet1191cb82012-04-27 21:39:21 +00002477static void storm_memset_cmng(struct bnx2x *bp,
2478 struct cmng_init *cmng,
2479 u8 port)
2480{
2481 int vn;
2482 size_t size = sizeof(struct cmng_struct_per_port);
2483
2484 u32 addr = BAR_XSTRORM_INTMEM +
2485 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2486
2487 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2488
2489 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2490 int func = func_by_vn(bp, vn);
2491
2492 addr = BAR_XSTRORM_INTMEM +
2493 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2494 size = sizeof(struct rate_shaping_vars_per_vn);
2495 __storm_memset_struct(bp, addr, size,
2496 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2497
2498 addr = BAR_XSTRORM_INTMEM +
2499 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2500 size = sizeof(struct fairness_vars_per_vn);
2501 __storm_memset_struct(bp, addr, size,
2502 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2503 }
2504}
2505
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002506/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002507static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002508{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002509 /* Make sure that we are synced with the current statistics */
2510 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2511
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002512 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002513
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002514 if (bp->link_vars.link_up) {
2515
Eilon Greenstein1c063282009-02-12 08:36:43 +00002516 /* dropless flow control */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002517 if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002518 int port = BP_PORT(bp);
2519 u32 pause_enabled = 0;
2520
2521 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2522 pause_enabled = 1;
2523
2524 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002525 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002526 pause_enabled);
2527 }
2528
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002529 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002530 struct host_port_stats *pstats;
2531
2532 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002533 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002534 memset(&(pstats->mac_stx[0]), 0,
2535 sizeof(struct mac_stx));
2536 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002537 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002538 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2539 }
2540
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002541 if (bp->link_vars.link_up && bp->link_vars.line_speed) {
2542 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002543
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002544 if (cmng_fns != CMNG_FNS_NONE) {
2545 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2546 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2547 } else
2548 /* rate shaping and fairness are disabled */
2549 DP(NETIF_MSG_IFUP,
2550 "single function mode without fairness\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002551 }
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002552
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002553 __bnx2x_link_report(bp);
2554
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002555 if (IS_MF(bp))
2556 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002557}
2558
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002559void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002560{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002561 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002562 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002563
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002564 /* read updated dcb configuration */
Ariel Eliorad5afc82013-01-01 05:22:26 +00002565 if (IS_PF(bp)) {
2566 bnx2x_dcbx_pmf_update(bp);
2567 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2568 if (bp->link_vars.link_up)
2569 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2570 else
2571 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2572 /* indicate link status */
2573 bnx2x_link_report(bp);
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002574
Ariel Eliorad5afc82013-01-01 05:22:26 +00002575 } else { /* VF */
2576 bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
2577 SUPPORTED_10baseT_Full |
2578 SUPPORTED_100baseT_Half |
2579 SUPPORTED_100baseT_Full |
2580 SUPPORTED_1000baseT_Full |
2581 SUPPORTED_2500baseX_Full |
2582 SUPPORTED_10000baseT_Full |
2583 SUPPORTED_TP |
2584 SUPPORTED_FIBRE |
2585 SUPPORTED_Autoneg |
2586 SUPPORTED_Pause |
2587 SUPPORTED_Asym_Pause);
2588 bp->port.advertising[0] = bp->port.supported[0];
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002589
Ariel Eliorad5afc82013-01-01 05:22:26 +00002590 bp->link_params.bp = bp;
2591 bp->link_params.port = BP_PORT(bp);
2592 bp->link_params.req_duplex[0] = DUPLEX_FULL;
2593 bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
2594 bp->link_params.req_line_speed[0] = SPEED_10000;
2595 bp->link_params.speed_cap_mask[0] = 0x7f0000;
2596 bp->link_params.switch_cfg = SWITCH_CFG_10G;
2597 bp->link_vars.mac_type = MAC_TYPE_BMAC;
2598 bp->link_vars.line_speed = SPEED_10000;
2599 bp->link_vars.link_status =
2600 (LINK_STATUS_LINK_UP |
2601 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
2602 bp->link_vars.link_up = 1;
2603 bp->link_vars.duplex = DUPLEX_FULL;
2604 bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
2605 __bnx2x_link_report(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002606 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Ariel Eliorad5afc82013-01-01 05:22:26 +00002607 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002608}
2609
Barak Witkowskia3348722012-04-23 03:04:46 +00002610static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2611 u16 vlan_val, u8 allowed_prio)
2612{
2613 struct bnx2x_func_state_params func_params = {0};
2614 struct bnx2x_func_afex_update_params *f_update_params =
2615 &func_params.params.afex_update;
2616
2617 func_params.f_obj = &bp->func_obj;
2618 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2619
2620 /* no need to wait for RAMROD completion, so don't
2621 * set RAMROD_COMP_WAIT flag
2622 */
2623
2624 f_update_params->vif_id = vifid;
2625 f_update_params->afex_default_vlan = vlan_val;
2626 f_update_params->allowed_priorities = allowed_prio;
2627
2628 /* if ramrod can not be sent, response to MCP immediately */
2629 if (bnx2x_func_state_change(bp, &func_params) < 0)
2630 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2631
2632 return 0;
2633}
2634
2635static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2636 u16 vif_index, u8 func_bit_map)
2637{
2638 struct bnx2x_func_state_params func_params = {0};
2639 struct bnx2x_func_afex_viflists_params *update_params =
2640 &func_params.params.afex_viflists;
2641 int rc;
2642 u32 drv_msg_code;
2643
2644 /* validate only LIST_SET and LIST_GET are received from switch */
2645 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2646 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2647 cmd_type);
2648
2649 func_params.f_obj = &bp->func_obj;
2650 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2651
2652 /* set parameters according to cmd_type */
2653 update_params->afex_vif_list_command = cmd_type;
2654 update_params->vif_list_index = cpu_to_le16(vif_index);
2655 update_params->func_bit_map =
2656 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2657 update_params->func_to_clear = 0;
2658 drv_msg_code =
2659 (cmd_type == VIF_LIST_RULE_GET) ?
2660 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2661 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2662
2663 /* if ramrod can not be sent, respond to MCP immediately for
2664 * SET and GET requests (other are not triggered from MCP)
2665 */
2666 rc = bnx2x_func_state_change(bp, &func_params);
2667 if (rc < 0)
2668 bnx2x_fw_command(bp, drv_msg_code, 0);
2669
2670 return 0;
2671}
2672
2673static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2674{
2675 struct afex_stats afex_stats;
2676 u32 func = BP_ABS_FUNC(bp);
2677 u32 mf_config;
2678 u16 vlan_val;
2679 u32 vlan_prio;
2680 u16 vif_id;
2681 u8 allowed_prio;
2682 u8 vlan_mode;
2683 u32 addr_to_write, vifid, addrs, stats_type, i;
2684
2685 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2686 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2687 DP(BNX2X_MSG_MCP,
2688 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2689 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2690 }
2691
2692 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2693 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2694 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2695 DP(BNX2X_MSG_MCP,
2696 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2697 vifid, addrs);
2698 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2699 addrs);
2700 }
2701
2702 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2703 addr_to_write = SHMEM2_RD(bp,
2704 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2705 stats_type = SHMEM2_RD(bp,
2706 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2707
2708 DP(BNX2X_MSG_MCP,
2709 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2710 addr_to_write);
2711
2712 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2713
2714 /* write response to scratchpad, for MCP */
2715 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2716 REG_WR(bp, addr_to_write + i*sizeof(u32),
2717 *(((u32 *)(&afex_stats))+i));
2718
2719 /* send ack message to MCP */
2720 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2721 }
2722
2723 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2724 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2725 bp->mf_config[BP_VN(bp)] = mf_config;
2726 DP(BNX2X_MSG_MCP,
2727 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2728 mf_config);
2729
2730 /* if VIF_SET is "enabled" */
2731 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2732 /* set rate limit directly to internal RAM */
2733 struct cmng_init_input cmng_input;
2734 struct rate_shaping_vars_per_vn m_rs_vn;
2735 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2736 u32 addr = BAR_XSTRORM_INTMEM +
2737 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2738
2739 bp->mf_config[BP_VN(bp)] = mf_config;
2740
2741 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2742 m_rs_vn.vn_counter.rate =
2743 cmng_input.vnic_max_rate[BP_VN(bp)];
2744 m_rs_vn.vn_counter.quota =
2745 (m_rs_vn.vn_counter.rate *
2746 RS_PERIODIC_TIMEOUT_USEC) / 8;
2747
2748 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2749
2750 /* read relevant values from mf_cfg struct in shmem */
2751 vif_id =
2752 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2753 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2754 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2755 vlan_val =
2756 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2757 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2758 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2759 vlan_prio = (mf_config &
2760 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2761 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2762 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2763 vlan_mode =
2764 (MF_CFG_RD(bp,
2765 func_mf_config[func].afex_config) &
2766 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2767 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2768 allowed_prio =
2769 (MF_CFG_RD(bp,
2770 func_mf_config[func].afex_config) &
2771 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2772 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2773
2774 /* send ramrod to FW, return in case of failure */
2775 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2776 allowed_prio))
2777 return;
2778
2779 bp->afex_def_vlan_tag = vlan_val;
2780 bp->afex_vlan_mode = vlan_mode;
2781 } else {
2782 /* notify link down because BP->flags is disabled */
2783 bnx2x_link_report(bp);
2784
2785 /* send INVALID VIF ramrod to FW */
2786 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2787
2788 /* Reset the default afex VLAN */
2789 bp->afex_def_vlan_tag = -1;
2790 }
2791 }
2792}
2793
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002794static void bnx2x_pmf_update(struct bnx2x *bp)
2795{
2796 int port = BP_PORT(bp);
2797 u32 val;
2798
2799 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002800 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002801
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002802 /*
2803 * We need the mb() to ensure the ordering between the writing to
2804 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2805 */
2806 smp_mb();
2807
2808 /* queue a periodic task */
2809 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2810
Dmitry Kravkovef018542011-06-14 01:33:57 +00002811 bnx2x_dcbx_pmf_update(bp);
2812
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002813 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002814 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002815 if (bp->common.int_block == INT_BLOCK_HC) {
2816 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2817 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002818 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002819 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2820 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2821 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002822
2823 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002824}
2825
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002826/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002827
2828/* slow path */
2829
2830/*
2831 * General service functions
2832 */
2833
Eilon Greenstein2691d512009-08-12 08:22:08 +00002834/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002835u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002836{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002837 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002838 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002839 u32 rc = 0;
2840 u32 cnt = 1;
2841 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2842
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002843 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002844 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002845 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2846 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2847
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002848 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2849 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002850
2851 do {
2852 /* let the FW do it's magic ... */
2853 msleep(delay);
2854
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002855 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002856
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002857 /* Give the FW up to 5 second (500*10ms) */
2858 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002859
2860 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2861 cnt*delay, rc, seq);
2862
2863 /* is this a reply to our command? */
2864 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2865 rc &= FW_MSG_CODE_MASK;
2866 else {
2867 /* FW BUG! */
2868 BNX2X_ERR("FW failed to respond!\n");
2869 bnx2x_fw_dump(bp);
2870 rc = 0;
2871 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002872 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002873
2874 return rc;
2875}
2876
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002877
Eric Dumazet1191cb82012-04-27 21:39:21 +00002878static void storm_memset_func_cfg(struct bnx2x *bp,
2879 struct tstorm_eth_function_common_config *tcfg,
2880 u16 abs_fid)
2881{
2882 size_t size = sizeof(struct tstorm_eth_function_common_config);
2883
2884 u32 addr = BAR_TSTRORM_INTMEM +
2885 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
2886
2887 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
2888}
2889
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002890void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002891{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002892 if (CHIP_IS_E1x(bp)) {
2893 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002894
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002895 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2896 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002897
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002898 /* Enable the function in the FW */
2899 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2900 storm_memset_func_en(bp, p->func_id, 1);
2901
2902 /* spq */
2903 if (p->func_flgs & FUNC_FLG_SPQ) {
2904 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2905 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2906 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2907 }
2908}
2909
Ariel Elior6383c0b2011-07-14 08:31:57 +00002910/**
2911 * bnx2x_get_tx_only_flags - Return common flags
2912 *
2913 * @bp device handle
2914 * @fp queue handle
2915 * @zero_stats TRUE if statistics zeroing is needed
2916 *
2917 * Return the flags that are common for the Tx-only and not normal connections.
2918 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00002919static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
2920 struct bnx2x_fastpath *fp,
2921 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002922{
2923 unsigned long flags = 0;
2924
2925 /* PF driver will always initialize the Queue to an ACTIVE state */
2926 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2927
Ariel Elior6383c0b2011-07-14 08:31:57 +00002928 /* tx only connections collect statistics (on the same index as the
2929 * parent connection). The statistics are zeroed when the parent
2930 * connection is initialized.
2931 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00002932
2933 __set_bit(BNX2X_Q_FLG_STATS, &flags);
2934 if (zero_stats)
2935 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
2936
Ariel Elior6383c0b2011-07-14 08:31:57 +00002937
2938 return flags;
2939}
2940
Eric Dumazet1191cb82012-04-27 21:39:21 +00002941static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
2942 struct bnx2x_fastpath *fp,
2943 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00002944{
2945 unsigned long flags = 0;
2946
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002947 /* calculate other queue flags */
2948 if (IS_MF_SD(bp))
2949 __set_bit(BNX2X_Q_FLG_OV, &flags);
2950
Barak Witkowskia3348722012-04-23 03:04:46 +00002951 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002952 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00002953 /* For FCoE - force usage of default priority (for afex) */
2954 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
2955 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002956
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002957 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002958 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002959 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00002960 if (fp->mode == TPA_MODE_GRO)
2961 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002962 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002963
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002964 if (leading) {
2965 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
2966 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
2967 }
2968
2969 /* Always set HW VLAN stripping */
2970 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002971
Barak Witkowskia3348722012-04-23 03:04:46 +00002972 /* configure silent vlan removal */
2973 if (IS_MF_AFEX(bp))
2974 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
2975
Ariel Elior6383c0b2011-07-14 08:31:57 +00002976
2977 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002978}
2979
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002980static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002981 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
2982 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002983{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002984 gen_init->stat_id = bnx2x_stats_id(fp);
2985 gen_init->spcl_id = fp->cl_id;
2986
2987 /* Always use mini-jumbo MTU for FCoE L2 ring */
2988 if (IS_FCOE_FP(fp))
2989 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
2990 else
2991 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00002992
2993 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002994}
2995
2996static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
2997 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
2998 struct bnx2x_rxq_setup_params *rxq_init)
2999{
3000 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003001 u16 sge_sz = 0;
3002 u16 tpa_agg_size = 0;
3003
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003004 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04003005 pause->sge_th_lo = SGE_TH_LO(bp);
3006 pause->sge_th_hi = SGE_TH_HI(bp);
3007
3008 /* validate SGE ring has enough to cross high threshold */
3009 WARN_ON(bp->dropless_fc &&
3010 pause->sge_th_hi + FW_PREFETCH_CNT >
3011 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
3012
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003013 tpa_agg_size = min_t(u32,
3014 (min_t(u32, 8, MAX_SKB_FRAGS) *
3015 SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
3016 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
3017 SGE_PAGE_SHIFT;
3018 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
3019 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
3020 sge_sz = (u16)min_t(u32, SGE_PAGE_SIZE * PAGES_PER_SGE,
3021 0xffff);
3022 }
3023
3024 /* pause - not for e1 */
3025 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04003026 pause->bd_th_lo = BD_TH_LO(bp);
3027 pause->bd_th_hi = BD_TH_HI(bp);
3028
3029 pause->rcq_th_lo = RCQ_TH_LO(bp);
3030 pause->rcq_th_hi = RCQ_TH_HI(bp);
3031 /*
3032 * validate that rings have enough entries to cross
3033 * high thresholds
3034 */
3035 WARN_ON(bp->dropless_fc &&
3036 pause->bd_th_hi + FW_PREFETCH_CNT >
3037 bp->rx_ring_size);
3038 WARN_ON(bp->dropless_fc &&
3039 pause->rcq_th_hi + FW_PREFETCH_CNT >
3040 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003041
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003042 pause->pri_map = 1;
3043 }
3044
3045 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003046 rxq_init->dscr_map = fp->rx_desc_mapping;
3047 rxq_init->sge_map = fp->rx_sge_mapping;
3048 rxq_init->rcq_map = fp->rx_comp_mapping;
3049 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003050
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003051 /* This should be a maximum number of data bytes that may be
3052 * placed on the BD (not including paddings).
3053 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00003054 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
3055 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003056
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003057 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003058 rxq_init->tpa_agg_sz = tpa_agg_size;
3059 rxq_init->sge_buf_sz = sge_sz;
3060 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003061 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00003062 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003063
3064 /* Maximum number or simultaneous TPA aggregation for this Queue.
3065 *
3066 * For PF Clients it should be the maximum avaliable number.
3067 * VF driver(s) may want to define it to a smaller value.
3068 */
David S. Miller8decf862011-09-22 03:23:13 -04003069 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003070
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003071 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
3072 rxq_init->fw_sb_id = fp->fw_sb_id;
3073
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003074 if (IS_FCOE_FP(fp))
3075 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
3076 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00003077 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00003078 /* configure silent vlan removal
3079 * if multi function mode is afex, then mask default vlan
3080 */
3081 if (IS_MF_AFEX(bp)) {
3082 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
3083 rxq_init->silent_removal_mask = VLAN_VID_MASK;
3084 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003085}
3086
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003087static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003088 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
3089 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003090{
Merav Sicron65565882012-06-19 07:48:26 +00003091 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003092 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003093 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
3094 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003095
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003096 /*
3097 * set the tss leading client id for TX classfication ==
3098 * leading RSS client id
3099 */
3100 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
3101
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003102 if (IS_FCOE_FP(fp)) {
3103 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
3104 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
3105 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003106}
3107
stephen hemminger8d962862010-10-21 07:50:56 +00003108static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003109{
3110 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003111 struct event_ring_data eq_data = { {0} };
3112 u16 flags;
3113
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003114 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003115 /* reset IGU PF statistics: MSIX + ATTN */
3116 /* PF */
3117 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3118 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3119 (CHIP_MODE_IS_4_PORT(bp) ?
3120 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3121 /* ATTN */
3122 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3123 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3124 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
3125 (CHIP_MODE_IS_4_PORT(bp) ?
3126 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3127 }
3128
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003129 /* function setup flags */
3130 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
3131
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003132 /* This flag is relevant for E1x only.
3133 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003134 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003135 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003136
3137 func_init.func_flgs = flags;
3138 func_init.pf_id = BP_FUNC(bp);
3139 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003140 func_init.spq_map = bp->spq_mapping;
3141 func_init.spq_prod = bp->spq_prod_idx;
3142
3143 bnx2x_func_init(bp, &func_init);
3144
3145 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3146
3147 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003148 * Congestion management values depend on the link rate
3149 * There is no active link so initial link rate is set to 10 Gbps.
3150 * When the link comes up The congestion management values are
3151 * re-calculated according to the actual link rate.
3152 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003153 bp->link_vars.line_speed = SPEED_10000;
3154 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3155
3156 /* Only the PMF sets the HW */
3157 if (bp->port.pmf)
3158 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3159
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003160 /* init Event Queue */
3161 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3162 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3163 eq_data.producer = bp->eq_prod;
3164 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3165 eq_data.sb_id = DEF_SB_ID;
3166 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3167}
3168
3169
Eilon Greenstein2691d512009-08-12 08:22:08 +00003170static void bnx2x_e1h_disable(struct bnx2x *bp)
3171{
3172 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003173
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003174 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003175
3176 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003177}
3178
3179static void bnx2x_e1h_enable(struct bnx2x *bp)
3180{
3181 int port = BP_PORT(bp);
3182
3183 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3184
Eilon Greenstein2691d512009-08-12 08:22:08 +00003185 /* Tx queue should be only reenabled */
3186 netif_tx_wake_all_queues(bp->dev);
3187
Eilon Greenstein061bc702009-10-15 00:18:47 -07003188 /*
3189 * Should not call netif_carrier_on since it will be called if the link
3190 * is up when checking for link state
3191 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003192}
3193
Barak Witkowski1d187b32011-12-05 22:41:50 +00003194#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3195
3196static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3197{
3198 struct eth_stats_info *ether_stat =
3199 &bp->slowpath->drv_info_to_mcp.ether_stat;
3200
Dan Carpenter786fdf02012-10-02 01:47:46 +00003201 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3202 ETH_STAT_INFO_VERSION_LEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003203
Barak Witkowski15192a82012-06-19 07:48:28 +00003204 bp->sp_objs[0].mac_obj.get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3205 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3206 ether_stat->mac_local);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003207
3208 ether_stat->mtu_size = bp->dev->mtu;
3209
3210 if (bp->dev->features & NETIF_F_RXCSUM)
3211 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3212 if (bp->dev->features & NETIF_F_TSO)
3213 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3214 ether_stat->feature_flags |= bp->common.boot_mode;
3215
3216 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3217
3218 ether_stat->txq_size = bp->tx_ring_size;
3219 ether_stat->rxq_size = bp->rx_ring_size;
3220}
3221
3222static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3223{
3224 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3225 struct fcoe_stats_info *fcoe_stat =
3226 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3227
Merav Sicron55c11942012-11-07 00:45:48 +00003228 if (!CNIC_LOADED(bp))
3229 return;
3230
Barak Witkowski2e499d32012-06-26 01:31:19 +00003231 memcpy(fcoe_stat->mac_local + MAC_LEADING_ZERO_CNT,
3232 bp->fip_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003233
3234 fcoe_stat->qos_priority =
3235 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3236
3237 /* insert FCoE stats from ramrod response */
3238 if (!NO_FCOE(bp)) {
3239 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003240 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003241 tstorm_queue_statistics;
3242
3243 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003244 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003245 xstorm_queue_statistics;
3246
3247 struct fcoe_statistics_params *fw_fcoe_stat =
3248 &bp->fw_stats_data->fcoe;
3249
3250 ADD_64(fcoe_stat->rx_bytes_hi, 0, fcoe_stat->rx_bytes_lo,
3251 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
3252
3253 ADD_64(fcoe_stat->rx_bytes_hi,
3254 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3255 fcoe_stat->rx_bytes_lo,
3256 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
3257
3258 ADD_64(fcoe_stat->rx_bytes_hi,
3259 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3260 fcoe_stat->rx_bytes_lo,
3261 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
3262
3263 ADD_64(fcoe_stat->rx_bytes_hi,
3264 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3265 fcoe_stat->rx_bytes_lo,
3266 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
3267
3268 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3269 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
3270
3271 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3272 fcoe_q_tstorm_stats->rcv_ucast_pkts);
3273
3274 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3275 fcoe_q_tstorm_stats->rcv_bcast_pkts);
3276
3277 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
Barak Witkowskif33f1fc2011-12-07 03:45:36 +00003278 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003279
3280 ADD_64(fcoe_stat->tx_bytes_hi, 0, fcoe_stat->tx_bytes_lo,
3281 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
3282
3283 ADD_64(fcoe_stat->tx_bytes_hi,
3284 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3285 fcoe_stat->tx_bytes_lo,
3286 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
3287
3288 ADD_64(fcoe_stat->tx_bytes_hi,
3289 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3290 fcoe_stat->tx_bytes_lo,
3291 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
3292
3293 ADD_64(fcoe_stat->tx_bytes_hi,
3294 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3295 fcoe_stat->tx_bytes_lo,
3296 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
3297
3298 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3299 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
3300
3301 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3302 fcoe_q_xstorm_stats->ucast_pkts_sent);
3303
3304 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3305 fcoe_q_xstorm_stats->bcast_pkts_sent);
3306
3307 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3308 fcoe_q_xstorm_stats->mcast_pkts_sent);
3309 }
3310
Barak Witkowski1d187b32011-12-05 22:41:50 +00003311 /* ask L5 driver to add data to the struct */
3312 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003313}
3314
3315static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3316{
3317 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3318 struct iscsi_stats_info *iscsi_stat =
3319 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3320
Merav Sicron55c11942012-11-07 00:45:48 +00003321 if (!CNIC_LOADED(bp))
3322 return;
3323
Barak Witkowski2e499d32012-06-26 01:31:19 +00003324 memcpy(iscsi_stat->mac_local + MAC_LEADING_ZERO_CNT,
3325 bp->cnic_eth_dev.iscsi_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003326
3327 iscsi_stat->qos_priority =
3328 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3329
Barak Witkowski1d187b32011-12-05 22:41:50 +00003330 /* ask L5 driver to add data to the struct */
3331 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003332}
3333
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003334/* called due to MCP event (on pmf):
3335 * reread new bandwidth configuration
3336 * configure FW
3337 * notify others function about the change
3338 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003339static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003340{
3341 if (bp->link_vars.link_up) {
3342 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3343 bnx2x_link_sync_notify(bp);
3344 }
3345 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3346}
3347
Eric Dumazet1191cb82012-04-27 21:39:21 +00003348static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003349{
3350 bnx2x_config_mf_bw(bp);
3351 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3352}
3353
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003354static void bnx2x_handle_eee_event(struct bnx2x *bp)
3355{
3356 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3357 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3358}
3359
Barak Witkowski1d187b32011-12-05 22:41:50 +00003360static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3361{
3362 enum drv_info_opcode op_code;
3363 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
3364
3365 /* if drv_info version supported by MFW doesn't match - send NACK */
3366 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3367 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3368 return;
3369 }
3370
3371 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3372 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3373
3374 memset(&bp->slowpath->drv_info_to_mcp, 0,
3375 sizeof(union drv_info_to_mcp));
3376
3377 switch (op_code) {
3378 case ETH_STATS_OPCODE:
3379 bnx2x_drv_info_ether_stat(bp);
3380 break;
3381 case FCOE_STATS_OPCODE:
3382 bnx2x_drv_info_fcoe_stat(bp);
3383 break;
3384 case ISCSI_STATS_OPCODE:
3385 bnx2x_drv_info_iscsi_stat(bp);
3386 break;
3387 default:
3388 /* if op code isn't supported - send NACK */
3389 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3390 return;
3391 }
3392
3393 /* if we got drv_info attn from MFW then these fields are defined in
3394 * shmem2 for sure
3395 */
3396 SHMEM2_WR(bp, drv_info_host_addr_lo,
3397 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3398 SHMEM2_WR(bp, drv_info_host_addr_hi,
3399 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3400
3401 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
3402}
3403
Eilon Greenstein2691d512009-08-12 08:22:08 +00003404static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3405{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003406 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003407
3408 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3409
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003410 /*
3411 * This is the only place besides the function initialization
3412 * where the bp->flags can change so it is done without any
3413 * locks
3414 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003415 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003416 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003417 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003418
3419 bnx2x_e1h_disable(bp);
3420 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003421 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003422 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003423
3424 bnx2x_e1h_enable(bp);
3425 }
3426 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3427 }
3428 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003429 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003430 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3431 }
3432
3433 /* Report results to MCP */
3434 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003435 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003436 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003437 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003438}
3439
Michael Chan289129022009-10-10 13:46:53 +00003440/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003441static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003442{
3443 struct eth_spe *next_spe = bp->spq_prod_bd;
3444
3445 if (bp->spq_prod_bd == bp->spq_last_bd) {
3446 bp->spq_prod_bd = bp->spq;
3447 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003448 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan289129022009-10-10 13:46:53 +00003449 } else {
3450 bp->spq_prod_bd++;
3451 bp->spq_prod_idx++;
3452 }
3453 return next_spe;
3454}
3455
3456/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003457static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003458{
3459 int func = BP_FUNC(bp);
3460
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003461 /*
3462 * Make sure that BD data is updated before writing the producer:
3463 * BD data is written to the memory, the producer is read from the
3464 * memory, thus we need a full memory barrier to ensure the ordering.
3465 */
3466 mb();
Michael Chan289129022009-10-10 13:46:53 +00003467
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003468 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003469 bp->spq_prod_idx);
Michael Chan289129022009-10-10 13:46:53 +00003470 mmiowb();
3471}
3472
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003473/**
3474 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3475 *
3476 * @cmd: command to check
3477 * @cmd_type: command type
3478 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003479static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003480{
3481 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003482 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003483 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3484 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3485 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3486 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3487 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3488 return true;
3489 else
3490 return false;
3491
3492}
3493
3494
3495/**
3496 * bnx2x_sp_post - place a single command on an SP ring
3497 *
3498 * @bp: driver handle
3499 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3500 * @cid: SW CID the command is related to
3501 * @data_hi: command private data address (high 32 bits)
3502 * @data_lo: command private data address (low 32 bits)
3503 * @cmd_type: command type (e.g. NONE, ETH)
3504 *
3505 * SP data is handled as if it's always an address pair, thus data fields are
3506 * not swapped to little endian in upper functions. Instead this function swaps
3507 * data as if it's two u32 fields.
3508 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003509int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003510 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003511{
Michael Chan289129022009-10-10 13:46:53 +00003512 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003513 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003514 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003515
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003516#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003517 if (unlikely(bp->panic)) {
3518 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003519 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003520 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003521#endif
3522
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003523 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003524
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003525 if (common) {
3526 if (!atomic_read(&bp->eq_spq_left)) {
3527 BNX2X_ERR("BUG! EQ ring full!\n");
3528 spin_unlock_bh(&bp->spq_lock);
3529 bnx2x_panic();
3530 return -EBUSY;
3531 }
3532 } else if (!atomic_read(&bp->cq_spq_left)) {
3533 BNX2X_ERR("BUG! SPQ ring full!\n");
3534 spin_unlock_bh(&bp->spq_lock);
3535 bnx2x_panic();
3536 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003537 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003538
Michael Chan289129022009-10-10 13:46:53 +00003539 spe = bnx2x_sp_get_next(bp);
3540
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003541 /* CID needs port number to be encoded int it */
Michael Chan289129022009-10-10 13:46:53 +00003542 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003543 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3544 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003545
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003546 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003547
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003548 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3549 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003550
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003551 spe->hdr.type = cpu_to_le16(type);
3552
3553 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3554 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3555
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003556 /*
3557 * It's ok if the actual decrement is issued towards the memory
3558 * somewhere between the spin_lock and spin_unlock. Thus no
3559 * more explict memory barrier is needed.
3560 */
3561 if (common)
3562 atomic_dec(&bp->eq_spq_left);
3563 else
3564 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003565
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003566
Merav Sicron51c1a582012-03-18 10:33:38 +00003567 DP(BNX2X_MSG_SP,
3568 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003569 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3570 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003571 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003572 HW_CID(bp, cid), data_hi, data_lo, type,
3573 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003574
Michael Chan289129022009-10-10 13:46:53 +00003575 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003576 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003577 return 0;
3578}
3579
3580/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003581static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003582{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003583 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003584 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003585
3586 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003587 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003588 val = (1UL << 31);
3589 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
3590 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
3591 if (val & (1L << 31))
3592 break;
3593
3594 msleep(5);
3595 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003596 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003597 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003598 rc = -EBUSY;
3599 }
3600
3601 return rc;
3602}
3603
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003604/* release split MCP access lock register */
3605static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003606{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003607 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003608}
3609
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003610#define BNX2X_DEF_SB_ATT_IDX 0x0001
3611#define BNX2X_DEF_SB_IDX 0x0002
3612
Eric Dumazet1191cb82012-04-27 21:39:21 +00003613static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003614{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003615 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003616 u16 rc = 0;
3617
3618 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003619 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3620 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003621 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003622 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003623
3624 if (bp->def_idx != def_sb->sp_sb.running_index) {
3625 bp->def_idx = def_sb->sp_sb.running_index;
3626 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003627 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003628
3629 /* Do not reorder: indecies reading should complete before handling */
3630 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003631 return rc;
3632}
3633
3634/*
3635 * slow path service functions
3636 */
3637
3638static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3639{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003640 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003641 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3642 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003643 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3644 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003645 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003646 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003647 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003648
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003649 if (bp->attn_state & asserted)
3650 BNX2X_ERR("IGU ERROR\n");
3651
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003652 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3653 aeu_mask = REG_RD(bp, aeu_addr);
3654
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003655 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003656 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003657 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003658 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003659
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003660 REG_WR(bp, aeu_addr, aeu_mask);
3661 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003662
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003663 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003664 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003665 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003666
3667 if (asserted & ATTN_HARD_WIRED_MASK) {
3668 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003669
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003670 bnx2x_acquire_phy_lock(bp);
3671
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003672 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003673 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003674
Yaniv Rosner361c3912011-06-14 01:33:19 +00003675 /* If nig_mask is not set, no need to call the update
3676 * function.
3677 */
3678 if (nig_mask) {
3679 REG_WR(bp, nig_int_mask_addr, 0);
3680
3681 bnx2x_link_attn(bp);
3682 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003683
3684 /* handle unicore attn? */
3685 }
3686 if (asserted & ATTN_SW_TIMER_4_FUNC)
3687 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3688
3689 if (asserted & GPIO_2_FUNC)
3690 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3691
3692 if (asserted & GPIO_3_FUNC)
3693 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3694
3695 if (asserted & GPIO_4_FUNC)
3696 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3697
3698 if (port == 0) {
3699 if (asserted & ATTN_GENERAL_ATTN_1) {
3700 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3701 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3702 }
3703 if (asserted & ATTN_GENERAL_ATTN_2) {
3704 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3705 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3706 }
3707 if (asserted & ATTN_GENERAL_ATTN_3) {
3708 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3709 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3710 }
3711 } else {
3712 if (asserted & ATTN_GENERAL_ATTN_4) {
3713 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3714 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3715 }
3716 if (asserted & ATTN_GENERAL_ATTN_5) {
3717 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3718 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3719 }
3720 if (asserted & ATTN_GENERAL_ATTN_6) {
3721 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3722 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3723 }
3724 }
3725
3726 } /* if hardwired */
3727
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003728 if (bp->common.int_block == INT_BLOCK_HC)
3729 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3730 COMMAND_REG_ATTN_BITS_SET);
3731 else
3732 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3733
3734 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3735 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3736 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003737
3738 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003739 if (asserted & ATTN_NIG_FOR_FUNC) {
Yaniv Rosner27c11512012-12-02 04:05:54 +00003740 /* Verify that IGU ack through BAR was written before restoring
3741 * NIG mask. This loop should exit after 2-3 iterations max.
3742 */
3743 if (bp->common.int_block != INT_BLOCK_HC) {
3744 u32 cnt = 0, igu_acked;
3745 do {
3746 igu_acked = REG_RD(bp,
3747 IGU_REG_ATTENTION_ACK_BITS);
3748 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
3749 (++cnt < MAX_IGU_ATTN_ACK_TO));
3750 if (!igu_acked)
3751 DP(NETIF_MSG_HW,
3752 "Failed to verify IGU ack on time\n");
3753 barrier();
3754 }
Eilon Greenstein87942b42009-02-12 08:36:49 +00003755 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003756 bnx2x_release_phy_lock(bp);
3757 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003758}
3759
Eric Dumazet1191cb82012-04-27 21:39:21 +00003760static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003761{
3762 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003763 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003764 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003765 ext_phy_config =
3766 SHMEM_RD(bp,
3767 dev_info.port_hw_config[port].external_phy_config);
3768
3769 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3770 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003771 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003772 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003773
3774 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00003775 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
3776 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00003777
3778 /*
3779 * Scheudle device reset (unload)
3780 * This is due to some boards consuming sufficient power when driver is
3781 * up to overheat if fan fails.
3782 */
3783 smp_mb__before_clear_bit();
3784 set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
3785 smp_mb__after_clear_bit();
3786 schedule_delayed_work(&bp->sp_rtnl_task, 0);
3787
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003788}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003789
Eric Dumazet1191cb82012-04-27 21:39:21 +00003790static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003791{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003792 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003793 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003794 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003795
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003796 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3797 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003798
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003799 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003800
3801 val = REG_RD(bp, reg_offset);
3802 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3803 REG_WR(bp, reg_offset, val);
3804
3805 BNX2X_ERR("SPIO5 hw attention\n");
3806
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003807 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003808 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003809 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003810 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003811
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003812 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00003813 bnx2x_acquire_phy_lock(bp);
3814 bnx2x_handle_module_detect_int(&bp->link_params);
3815 bnx2x_release_phy_lock(bp);
3816 }
3817
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003818 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3819
3820 val = REG_RD(bp, reg_offset);
3821 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3822 REG_WR(bp, reg_offset, val);
3823
3824 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003825 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003826 bnx2x_panic();
3827 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003828}
3829
Eric Dumazet1191cb82012-04-27 21:39:21 +00003830static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003831{
3832 u32 val;
3833
Eilon Greenstein0626b892009-02-12 08:38:14 +00003834 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003835
3836 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3837 BNX2X_ERR("DB hw attention 0x%x\n", val);
3838 /* DORQ discard attention */
3839 if (val & 0x2)
3840 BNX2X_ERR("FATAL error from DORQ\n");
3841 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003842
3843 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3844
3845 int port = BP_PORT(bp);
3846 int reg_offset;
3847
3848 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3849 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3850
3851 val = REG_RD(bp, reg_offset);
3852 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3853 REG_WR(bp, reg_offset, val);
3854
3855 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003856 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003857 bnx2x_panic();
3858 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003859}
3860
Eric Dumazet1191cb82012-04-27 21:39:21 +00003861static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003862{
3863 u32 val;
3864
3865 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3866
3867 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3868 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3869 /* CFC error attention */
3870 if (val & 0x2)
3871 BNX2X_ERR("FATAL error from CFC\n");
3872 }
3873
3874 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003875 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003876 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003877 /* RQ_USDMDP_FIFO_OVERFLOW */
3878 if (val & 0x18000)
3879 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003880
3881 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003882 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3883 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3884 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003885 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003886
3887 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3888
3889 int port = BP_PORT(bp);
3890 int reg_offset;
3891
3892 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3893 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3894
3895 val = REG_RD(bp, reg_offset);
3896 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3897 REG_WR(bp, reg_offset, val);
3898
3899 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003900 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003901 bnx2x_panic();
3902 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003903}
3904
Eric Dumazet1191cb82012-04-27 21:39:21 +00003905static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003906{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003907 u32 val;
3908
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003909 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3910
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003911 if (attn & BNX2X_PMF_LINK_ASSERT) {
3912 int func = BP_FUNC(bp);
3913
3914 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00003915 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003916 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3917 func_mf_config[BP_ABS_FUNC(bp)].config);
3918 val = SHMEM_RD(bp,
3919 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003920 if (val & DRV_STATUS_DCC_EVENT_MASK)
3921 bnx2x_dcc_event(bp,
3922 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003923
3924 if (val & DRV_STATUS_SET_MF_BW)
3925 bnx2x_set_mf_bw(bp);
3926
Barak Witkowski1d187b32011-12-05 22:41:50 +00003927 if (val & DRV_STATUS_DRV_INFO_REQ)
3928 bnx2x_handle_drv_info_req(bp);
Ariel Eliord16132c2013-01-01 05:22:42 +00003929
3930 if (val & DRV_STATUS_VF_DISABLED)
3931 bnx2x_vf_handle_flr_event(bp);
3932
Eilon Greenstein2691d512009-08-12 08:22:08 +00003933 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003934 bnx2x_pmf_update(bp);
3935
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003936 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00003937 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
3938 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003939 /* start dcbx state machine */
3940 bnx2x_dcbx_set_params(bp,
3941 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00003942 if (val & DRV_STATUS_AFEX_EVENT_MASK)
3943 bnx2x_handle_afex_cmd(bp,
3944 val & DRV_STATUS_AFEX_EVENT_MASK);
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003945 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
3946 bnx2x_handle_eee_event(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003947 if (bp->link_vars.periodic_flags &
3948 PERIODIC_FLAGS_LINK_EVENT) {
3949 /* sync with link */
3950 bnx2x_acquire_phy_lock(bp);
3951 bp->link_vars.periodic_flags &=
3952 ~PERIODIC_FLAGS_LINK_EVENT;
3953 bnx2x_release_phy_lock(bp);
3954 if (IS_MF(bp))
3955 bnx2x_link_sync_notify(bp);
3956 bnx2x_link_report(bp);
3957 }
3958 /* Always call it here: bnx2x_link_report() will
3959 * prevent the link indication duplication.
3960 */
3961 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003962 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003963
3964 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003965 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003966 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3967 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3968 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3969 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3970 bnx2x_panic();
3971
3972 } else if (attn & BNX2X_MCP_ASSERT) {
3973
3974 BNX2X_ERR("MCP assert!\n");
3975 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003976 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003977
3978 } else
3979 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
3980 }
3981
3982 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003983 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
3984 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003985 val = CHIP_IS_E1(bp) ? 0 :
3986 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003987 BNX2X_ERR("GRC time-out 0x%08x\n", val);
3988 }
3989 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003990 val = CHIP_IS_E1(bp) ? 0 :
3991 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003992 BNX2X_ERR("GRC reserved 0x%08x\n", val);
3993 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003994 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003995 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003996}
3997
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003998/*
3999 * Bits map:
4000 * 0-7 - Engine0 load counter.
4001 * 8-15 - Engine1 load counter.
4002 * 16 - Engine0 RESET_IN_PROGRESS bit.
4003 * 17 - Engine1 RESET_IN_PROGRESS bit.
4004 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
4005 * on the engine
4006 * 19 - Engine1 ONE_IS_LOADED.
4007 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
4008 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
4009 * just the one belonging to its engine).
4010 *
4011 */
4012#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
4013
4014#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
4015#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
4016#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
4017#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
4018#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
4019#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
4020#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00004021
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004022/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004023 * Set the GLOBAL_RESET bit.
4024 *
4025 * Should be run under rtnl lock
4026 */
4027void bnx2x_set_reset_global(struct bnx2x *bp)
4028{
Ariel Eliorf16da432012-01-26 06:01:50 +00004029 u32 val;
4030 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4031 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004032 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00004033 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004034}
4035
4036/*
4037 * Clear the GLOBAL_RESET bit.
4038 *
4039 * Should be run under rtnl lock
4040 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004041static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004042{
Ariel Eliorf16da432012-01-26 06:01:50 +00004043 u32 val;
4044 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4045 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004046 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00004047 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004048}
4049
4050/*
4051 * Checks the GLOBAL_RESET bit.
4052 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004053 * should be run under rtnl lock
4054 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004055static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004056{
4057 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4058
4059 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
4060 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
4061}
4062
4063/*
4064 * Clear RESET_IN_PROGRESS bit for the current engine.
4065 *
4066 * Should be run under rtnl lock
4067 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004068static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004069{
Ariel Eliorf16da432012-01-26 06:01:50 +00004070 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004071 u32 bit = BP_PATH(bp) ?
4072 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004073 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4074 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004075
4076 /* Clear the bit */
4077 val &= ~bit;
4078 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004079
4080 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004081}
4082
4083/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004084 * Set RESET_IN_PROGRESS for the current engine.
4085 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004086 * should be run under rtnl lock
4087 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004088void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004089{
Ariel Eliorf16da432012-01-26 06:01:50 +00004090 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004091 u32 bit = BP_PATH(bp) ?
4092 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004093 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4094 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004095
4096 /* Set the bit */
4097 val |= bit;
4098 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004099 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004100}
4101
4102/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004103 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004104 * should be run under rtnl lock
4105 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004106bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004107{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004108 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4109 u32 bit = engine ?
4110 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
4111
4112 /* return false if bit is set */
4113 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004114}
4115
4116/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004117 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004118 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004119 * should be run under rtnl lock
4120 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004121void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004122{
Ariel Eliorf16da432012-01-26 06:01:50 +00004123 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004124 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4125 BNX2X_PATH0_LOAD_CNT_MASK;
4126 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4127 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004128
Ariel Eliorf16da432012-01-26 06:01:50 +00004129 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4130 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4131
Merav Sicron51c1a582012-03-18 10:33:38 +00004132 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004133
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004134 /* get the current counter value */
4135 val1 = (val & mask) >> shift;
4136
Ariel Elior889b9af2012-01-26 06:01:51 +00004137 /* set bit of that PF */
4138 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004139
4140 /* clear the old value */
4141 val &= ~mask;
4142
4143 /* set the new one */
4144 val |= ((val1 << shift) & mask);
4145
4146 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004147 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004148}
4149
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004150/**
Ariel Elior889b9af2012-01-26 06:01:51 +00004151 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004152 *
4153 * @bp: driver handle
4154 *
4155 * Should be run under rtnl lock.
4156 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00004157 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004158 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004159bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004160{
Ariel Eliorf16da432012-01-26 06:01:50 +00004161 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004162 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4163 BNX2X_PATH0_LOAD_CNT_MASK;
4164 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4165 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004166
Ariel Eliorf16da432012-01-26 06:01:50 +00004167 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4168 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00004169 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004170
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004171 /* get the current counter value */
4172 val1 = (val & mask) >> shift;
4173
Ariel Elior889b9af2012-01-26 06:01:51 +00004174 /* clear bit of that PF */
4175 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004176
4177 /* clear the old value */
4178 val &= ~mask;
4179
4180 /* set the new one */
4181 val |= ((val1 << shift) & mask);
4182
4183 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004184 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4185 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004186}
4187
4188/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004189 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004190 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004191 * should be run under rtnl lock
4192 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004193static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004194{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004195 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4196 BNX2X_PATH0_LOAD_CNT_MASK);
4197 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4198 BNX2X_PATH0_LOAD_CNT_SHIFT);
4199 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4200
Merav Sicron51c1a582012-03-18 10:33:38 +00004201 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004202
4203 val = (val & mask) >> shift;
4204
Merav Sicron51c1a582012-03-18 10:33:38 +00004205 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4206 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004207
Ariel Elior889b9af2012-01-26 06:01:51 +00004208 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004209}
4210
Eric Dumazet1191cb82012-04-27 21:39:21 +00004211static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004212{
Joe Perchesf1deab52011-08-14 12:16:21 +00004213 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004214}
4215
Eric Dumazet1191cb82012-04-27 21:39:21 +00004216static int bnx2x_check_blocks_with_parity0(u32 sig, int par_num,
4217 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004218{
4219 int i = 0;
4220 u32 cur_bit = 0;
4221 for (i = 0; sig; i++) {
4222 cur_bit = ((u32)0x1 << i);
4223 if (sig & cur_bit) {
4224 switch (cur_bit) {
4225 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004226 if (print)
4227 _print_next_block(par_num++, "BRB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004228 break;
4229 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004230 if (print)
4231 _print_next_block(par_num++, "PARSER");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004232 break;
4233 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004234 if (print)
4235 _print_next_block(par_num++, "TSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004236 break;
4237 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004238 if (print)
4239 _print_next_block(par_num++,
4240 "SEARCHER");
4241 break;
4242 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4243 if (print)
4244 _print_next_block(par_num++, "TCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004245 break;
4246 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004247 if (print)
4248 _print_next_block(par_num++, "TSEMI");
4249 break;
4250 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4251 if (print)
4252 _print_next_block(par_num++, "XPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004253 break;
4254 }
4255
4256 /* Clear the bit */
4257 sig &= ~cur_bit;
4258 }
4259 }
4260
4261 return par_num;
4262}
4263
Eric Dumazet1191cb82012-04-27 21:39:21 +00004264static int bnx2x_check_blocks_with_parity1(u32 sig, int par_num,
4265 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004266{
4267 int i = 0;
4268 u32 cur_bit = 0;
4269 for (i = 0; sig; i++) {
4270 cur_bit = ((u32)0x1 << i);
4271 if (sig & cur_bit) {
4272 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004273 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
4274 if (print)
4275 _print_next_block(par_num++, "PBF");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004276 break;
4277 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004278 if (print)
4279 _print_next_block(par_num++, "QM");
4280 break;
4281 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
4282 if (print)
4283 _print_next_block(par_num++, "TM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004284 break;
4285 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004286 if (print)
4287 _print_next_block(par_num++, "XSDM");
4288 break;
4289 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
4290 if (print)
4291 _print_next_block(par_num++, "XCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004292 break;
4293 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004294 if (print)
4295 _print_next_block(par_num++, "XSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004296 break;
4297 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004298 if (print)
4299 _print_next_block(par_num++,
4300 "DOORBELLQ");
4301 break;
4302 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
4303 if (print)
4304 _print_next_block(par_num++, "NIG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004305 break;
4306 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004307 if (print)
4308 _print_next_block(par_num++,
4309 "VAUX PCI CORE");
4310 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004311 break;
4312 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004313 if (print)
4314 _print_next_block(par_num++, "DEBUG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004315 break;
4316 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004317 if (print)
4318 _print_next_block(par_num++, "USDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004319 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004320 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
4321 if (print)
4322 _print_next_block(par_num++, "UCM");
4323 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004324 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004325 if (print)
4326 _print_next_block(par_num++, "USEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004327 break;
4328 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004329 if (print)
4330 _print_next_block(par_num++, "UPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004331 break;
4332 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004333 if (print)
4334 _print_next_block(par_num++, "CSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004335 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004336 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
4337 if (print)
4338 _print_next_block(par_num++, "CCM");
4339 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004340 }
4341
4342 /* Clear the bit */
4343 sig &= ~cur_bit;
4344 }
4345 }
4346
4347 return par_num;
4348}
4349
Eric Dumazet1191cb82012-04-27 21:39:21 +00004350static int bnx2x_check_blocks_with_parity2(u32 sig, int par_num,
4351 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004352{
4353 int i = 0;
4354 u32 cur_bit = 0;
4355 for (i = 0; sig; i++) {
4356 cur_bit = ((u32)0x1 << i);
4357 if (sig & cur_bit) {
4358 switch (cur_bit) {
4359 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004360 if (print)
4361 _print_next_block(par_num++, "CSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004362 break;
4363 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004364 if (print)
4365 _print_next_block(par_num++, "PXP");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004366 break;
4367 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004368 if (print)
4369 _print_next_block(par_num++,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004370 "PXPPCICLOCKCLIENT");
4371 break;
4372 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004373 if (print)
4374 _print_next_block(par_num++, "CFC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004375 break;
4376 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004377 if (print)
4378 _print_next_block(par_num++, "CDU");
4379 break;
4380 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4381 if (print)
4382 _print_next_block(par_num++, "DMAE");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004383 break;
4384 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004385 if (print)
4386 _print_next_block(par_num++, "IGU");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004387 break;
4388 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004389 if (print)
4390 _print_next_block(par_num++, "MISC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004391 break;
4392 }
4393
4394 /* Clear the bit */
4395 sig &= ~cur_bit;
4396 }
4397 }
4398
4399 return par_num;
4400}
4401
Eric Dumazet1191cb82012-04-27 21:39:21 +00004402static int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
4403 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004404{
4405 int i = 0;
4406 u32 cur_bit = 0;
4407 for (i = 0; sig; i++) {
4408 cur_bit = ((u32)0x1 << i);
4409 if (sig & cur_bit) {
4410 switch (cur_bit) {
4411 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004412 if (print)
4413 _print_next_block(par_num++, "MCP ROM");
4414 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004415 break;
4416 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004417 if (print)
4418 _print_next_block(par_num++,
4419 "MCP UMP RX");
4420 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004421 break;
4422 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004423 if (print)
4424 _print_next_block(par_num++,
4425 "MCP UMP TX");
4426 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004427 break;
4428 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004429 if (print)
4430 _print_next_block(par_num++,
4431 "MCP SCPAD");
4432 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004433 break;
4434 }
4435
4436 /* Clear the bit */
4437 sig &= ~cur_bit;
4438 }
4439 }
4440
4441 return par_num;
4442}
4443
Eric Dumazet1191cb82012-04-27 21:39:21 +00004444static int bnx2x_check_blocks_with_parity4(u32 sig, int par_num,
4445 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004446{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004447 int i = 0;
4448 u32 cur_bit = 0;
4449 for (i = 0; sig; i++) {
4450 cur_bit = ((u32)0x1 << i);
4451 if (sig & cur_bit) {
4452 switch (cur_bit) {
4453 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4454 if (print)
4455 _print_next_block(par_num++, "PGLUE_B");
4456 break;
4457 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4458 if (print)
4459 _print_next_block(par_num++, "ATC");
4460 break;
4461 }
4462
4463 /* Clear the bit */
4464 sig &= ~cur_bit;
4465 }
4466 }
4467
4468 return par_num;
4469}
4470
Eric Dumazet1191cb82012-04-27 21:39:21 +00004471static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4472 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004473{
4474 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4475 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4476 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4477 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4478 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004479 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004480 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4481 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004482 sig[0] & HW_PRTY_ASSERT_SET_0,
4483 sig[1] & HW_PRTY_ASSERT_SET_1,
4484 sig[2] & HW_PRTY_ASSERT_SET_2,
4485 sig[3] & HW_PRTY_ASSERT_SET_3,
4486 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004487 if (print)
4488 netdev_err(bp->dev,
4489 "Parity errors detected in blocks: ");
4490 par_num = bnx2x_check_blocks_with_parity0(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004491 sig[0] & HW_PRTY_ASSERT_SET_0, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004492 par_num = bnx2x_check_blocks_with_parity1(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004493 sig[1] & HW_PRTY_ASSERT_SET_1, par_num, global, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004494 par_num = bnx2x_check_blocks_with_parity2(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004495 sig[2] & HW_PRTY_ASSERT_SET_2, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004496 par_num = bnx2x_check_blocks_with_parity3(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004497 sig[3] & HW_PRTY_ASSERT_SET_3, par_num, global, print);
4498 par_num = bnx2x_check_blocks_with_parity4(
4499 sig[4] & HW_PRTY_ASSERT_SET_4, par_num, print);
4500
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004501 if (print)
4502 pr_cont("\n");
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004503
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004504 return true;
4505 } else
4506 return false;
4507}
4508
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004509/**
4510 * bnx2x_chk_parity_attn - checks for parity attentions.
4511 *
4512 * @bp: driver handle
4513 * @global: true if there was a global attention
4514 * @print: show parity attention in syslog
4515 */
4516bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004517{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004518 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004519 int port = BP_PORT(bp);
4520
4521 attn.sig[0] = REG_RD(bp,
4522 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4523 port*4);
4524 attn.sig[1] = REG_RD(bp,
4525 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4526 port*4);
4527 attn.sig[2] = REG_RD(bp,
4528 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4529 port*4);
4530 attn.sig[3] = REG_RD(bp,
4531 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4532 port*4);
4533
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004534 if (!CHIP_IS_E1x(bp))
4535 attn.sig[4] = REG_RD(bp,
4536 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4537 port*4);
4538
4539 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004540}
4541
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004542
Eric Dumazet1191cb82012-04-27 21:39:21 +00004543static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004544{
4545 u32 val;
4546 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4547
4548 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4549 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4550 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004551 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004552 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004553 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004554 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004555 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004556 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004557 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004558 if (val &
4559 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004560 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004561 if (val &
4562 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004563 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004564 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004565 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004566 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004567 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004568 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004569 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004570 }
4571 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4572 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4573 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4574 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4575 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4576 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004577 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004578 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004579 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004580 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004581 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004582 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4583 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4584 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004585 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004586 }
4587
4588 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4589 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4590 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4591 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4592 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4593 }
4594
4595}
4596
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004597static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4598{
4599 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004600 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004601 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004602 u32 reg_addr;
4603 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004604 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004605 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004606
4607 /* need to take HW lock because MCP or other port might also
4608 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004609 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004610
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004611 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4612#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004613 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004614 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004615 /* Disable HW interrupts */
4616 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004617 /* In case of parity errors don't handle attentions so that
4618 * other function would "see" parity errors.
4619 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004620#else
4621 bnx2x_panic();
4622#endif
4623 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004624 return;
4625 }
4626
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004627 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4628 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4629 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4630 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004631 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004632 attn.sig[4] =
4633 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4634 else
4635 attn.sig[4] = 0;
4636
4637 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4638 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004639
4640 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4641 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004642 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004643
Merav Sicron51c1a582012-03-18 10:33:38 +00004644 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004645 index,
4646 group_mask->sig[0], group_mask->sig[1],
4647 group_mask->sig[2], group_mask->sig[3],
4648 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004649
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004650 bnx2x_attn_int_deasserted4(bp,
4651 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004652 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004653 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004654 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004655 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004656 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004657 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004658 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004659 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004660 }
4661 }
4662
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004663 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004664
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004665 if (bp->common.int_block == INT_BLOCK_HC)
4666 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4667 COMMAND_REG_ATTN_BITS_CLR);
4668 else
4669 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004670
4671 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004672 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4673 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004674 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004675
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004676 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004677 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004678
4679 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4680 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4681
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004682 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4683 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004684
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004685 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4686 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004687 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004688 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4689
4690 REG_WR(bp, reg_addr, aeu_mask);
4691 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004692
4693 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4694 bp->attn_state &= ~deasserted;
4695 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4696}
4697
4698static void bnx2x_attn_int(struct bnx2x *bp)
4699{
4700 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004701 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4702 attn_bits);
4703 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4704 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004705 u32 attn_state = bp->attn_state;
4706
4707 /* look for changed bits */
4708 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4709 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4710
4711 DP(NETIF_MSG_HW,
4712 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4713 attn_bits, attn_ack, asserted, deasserted);
4714
4715 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004716 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004717
4718 /* handle bits that were raised */
4719 if (asserted)
4720 bnx2x_attn_int_asserted(bp, asserted);
4721
4722 if (deasserted)
4723 bnx2x_attn_int_deasserted(bp, deasserted);
4724}
4725
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004726void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4727 u16 index, u8 op, u8 update)
4728{
Ariel Eliordc1ba592013-01-01 05:22:30 +00004729 u32 igu_addr = bp->igu_base_addr;
4730 igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004731 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4732 igu_addr);
4733}
4734
Eric Dumazet1191cb82012-04-27 21:39:21 +00004735static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004736{
4737 /* No memory barriers */
4738 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4739 mmiowb(); /* keep prod updates ordered */
4740}
4741
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004742static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4743 union event_ring_elem *elem)
4744{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004745 u8 err = elem->message.error;
4746
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004747 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004748 (cid < bp->cnic_eth_dev.starting_cid &&
4749 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004750 return 1;
4751
4752 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4753
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004754 if (unlikely(err)) {
4755
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004756 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4757 cid);
4758 bnx2x_panic_dump(bp);
4759 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004760 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004761 return 0;
4762}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004763
Eric Dumazet1191cb82012-04-27 21:39:21 +00004764static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004765{
4766 struct bnx2x_mcast_ramrod_params rparam;
4767 int rc;
4768
4769 memset(&rparam, 0, sizeof(rparam));
4770
4771 rparam.mcast_obj = &bp->mcast_obj;
4772
4773 netif_addr_lock_bh(bp->dev);
4774
4775 /* Clear pending state for the last command */
4776 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4777
4778 /* If there are pending mcast commands - send them */
4779 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4780 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4781 if (rc < 0)
4782 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4783 rc);
4784 }
4785
4786 netif_addr_unlock_bh(bp->dev);
4787}
4788
Eric Dumazet1191cb82012-04-27 21:39:21 +00004789static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
4790 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004791{
4792 unsigned long ramrod_flags = 0;
4793 int rc = 0;
4794 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4795 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
4796
4797 /* Always push next commands out, don't wait here */
4798 __set_bit(RAMROD_CONT, &ramrod_flags);
4799
4800 switch (elem->message.data.eth_event.echo >> BNX2X_SWCID_SHIFT) {
4801 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004802 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Merav Sicron55c11942012-11-07 00:45:48 +00004803 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004804 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
4805 else
Barak Witkowski15192a82012-06-19 07:48:28 +00004806 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004807
4808 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004809 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004810 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004811 /* This is only relevant for 57710 where multicast MACs are
4812 * configured as unicast MACs using the same ramrod.
4813 */
4814 bnx2x_handle_mcast_eqe(bp);
4815 return;
4816 default:
4817 BNX2X_ERR("Unsupported classification command: %d\n",
4818 elem->message.data.eth_event.echo);
4819 return;
4820 }
4821
4822 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
4823
4824 if (rc < 0)
4825 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
4826 else if (rc > 0)
4827 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
4828
4829}
4830
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004831static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004832
Eric Dumazet1191cb82012-04-27 21:39:21 +00004833static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004834{
4835 netif_addr_lock_bh(bp->dev);
4836
4837 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4838
4839 /* Send rx_mode command again if was requested */
4840 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
4841 bnx2x_set_storm_rx_mode(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004842 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
4843 &bp->sp_state))
4844 bnx2x_set_iscsi_eth_rx_mode(bp, true);
4845 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
4846 &bp->sp_state))
4847 bnx2x_set_iscsi_eth_rx_mode(bp, false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004848
4849 netif_addr_unlock_bh(bp->dev);
4850}
4851
Eric Dumazet1191cb82012-04-27 21:39:21 +00004852static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00004853 union event_ring_elem *elem)
4854{
4855 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
4856 DP(BNX2X_MSG_SP,
4857 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
4858 elem->message.data.vif_list_event.func_bit_map);
4859 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
4860 elem->message.data.vif_list_event.func_bit_map);
4861 } else if (elem->message.data.vif_list_event.echo ==
4862 VIF_LIST_RULE_SET) {
4863 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
4864 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
4865 }
4866}
4867
4868/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004869static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00004870{
4871 int q, rc;
4872 struct bnx2x_fastpath *fp;
4873 struct bnx2x_queue_state_params queue_params = {NULL};
4874 struct bnx2x_queue_update_params *q_update_params =
4875 &queue_params.params.update;
4876
4877 /* Send Q update command with afex vlan removal values for all Qs */
4878 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
4879
4880 /* set silent vlan removal values according to vlan mode */
4881 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
4882 &q_update_params->update_flags);
4883 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
4884 &q_update_params->update_flags);
4885 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4886
4887 /* in access mode mark mask and value are 0 to strip all vlans */
4888 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
4889 q_update_params->silent_removal_value = 0;
4890 q_update_params->silent_removal_mask = 0;
4891 } else {
4892 q_update_params->silent_removal_value =
4893 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
4894 q_update_params->silent_removal_mask = VLAN_VID_MASK;
4895 }
4896
4897 for_each_eth_queue(bp, q) {
4898 /* Set the appropriate Queue object */
4899 fp = &bp->fp[q];
Barak Witkowski15192a82012-06-19 07:48:28 +00004900 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00004901
4902 /* send the ramrod */
4903 rc = bnx2x_queue_state_change(bp, &queue_params);
4904 if (rc < 0)
4905 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4906 q);
4907 }
4908
Barak Witkowskia3348722012-04-23 03:04:46 +00004909 if (!NO_FCOE(bp)) {
Merav Sicron65565882012-06-19 07:48:26 +00004910 fp = &bp->fp[FCOE_IDX(bp)];
Barak Witkowski15192a82012-06-19 07:48:28 +00004911 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00004912
4913 /* clear pending completion bit */
4914 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4915
4916 /* mark latest Q bit */
4917 smp_mb__before_clear_bit();
4918 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
4919 smp_mb__after_clear_bit();
4920
4921 /* send Q update ramrod for FCoE Q */
4922 rc = bnx2x_queue_state_change(bp, &queue_params);
4923 if (rc < 0)
4924 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4925 q);
4926 } else {
4927 /* If no FCoE ring - ACK MCP now */
4928 bnx2x_link_report(bp);
4929 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
4930 }
Barak Witkowskia3348722012-04-23 03:04:46 +00004931}
4932
Eric Dumazet1191cb82012-04-27 21:39:21 +00004933static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004934 struct bnx2x *bp, u32 cid)
4935{
Joe Perches94f05b02011-08-14 12:16:20 +00004936 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00004937
4938 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
Barak Witkowski15192a82012-06-19 07:48:28 +00004939 return &bnx2x_fcoe_sp_obj(bp, q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004940 else
Barak Witkowski15192a82012-06-19 07:48:28 +00004941 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004942}
4943
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004944static void bnx2x_eq_int(struct bnx2x *bp)
4945{
4946 u16 hw_cons, sw_cons, sw_prod;
4947 union event_ring_elem *elem;
Merav Sicron55c11942012-11-07 00:45:48 +00004948 u8 echo;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004949 u32 cid;
4950 u8 opcode;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00004951 int rc, spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004952 struct bnx2x_queue_sp_obj *q_obj;
4953 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
4954 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004955
4956 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
4957
4958 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
4959 * when we get the the next-page we nned to adjust so the loop
4960 * condition below will be met. The next element is the size of a
4961 * regular element and hence incrementing by 1
4962 */
4963 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
4964 hw_cons++;
4965
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004966 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004967 * specific bp, thus there is no need in "paired" read memory
4968 * barrier here.
4969 */
4970 sw_cons = bp->eq_cons;
4971 sw_prod = bp->eq_prod;
4972
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004973 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004974 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004975
4976 for (; sw_cons != hw_cons;
4977 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
4978
4979
4980 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
4981
Ariel Eliorfd1fc792013-01-01 05:22:33 +00004982 rc = bnx2x_iov_eq_sp_event(bp, elem);
4983 if (!rc) {
4984 DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
4985 rc);
4986 goto next_spqe;
4987 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004988 cid = SW_CID(elem->message.data.cfc_del_event.cid);
4989 opcode = elem->message.opcode;
4990
4991
4992 /* handle eq element */
4993 switch (opcode) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00004994 case EVENT_RING_OPCODE_VF_PF_CHANNEL:
4995 DP(BNX2X_MSG_IOV, "vf pf channel element on eq\n");
4996 bnx2x_vf_mbx(bp, &elem->message.data.vf_pf_event);
4997 continue;
4998
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004999 case EVENT_RING_OPCODE_STAT_QUERY:
Merav Sicron51c1a582012-03-18 10:33:38 +00005000 DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
5001 "got statistics comp event %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005002 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005003 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005004 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005005
5006 case EVENT_RING_OPCODE_CFC_DEL:
5007 /* handle according to cid range */
5008 /*
5009 * we may want to verify here that the bp state is
5010 * HALTING
5011 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005012 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005013 "got delete ramrod for MULTI[%d]\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005014
5015 if (CNIC_LOADED(bp) &&
5016 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005017 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005018
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005019 q_obj = bnx2x_cid_to_q_obj(bp, cid);
5020
5021 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
5022 break;
5023
5024
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005025
5026 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005027
5028 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005029 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005030 if (f_obj->complete_cmd(bp, f_obj,
5031 BNX2X_F_CMD_TX_STOP))
5032 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005033 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
5034 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005035
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005036 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005037 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005038 if (f_obj->complete_cmd(bp, f_obj,
5039 BNX2X_F_CMD_TX_START))
5040 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005041 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
5042 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005043
Barak Witkowskia3348722012-04-23 03:04:46 +00005044 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
Merav Sicron55c11942012-11-07 00:45:48 +00005045 echo = elem->message.data.function_update_event.echo;
5046 if (echo == SWITCH_UPDATE) {
5047 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5048 "got FUNC_SWITCH_UPDATE ramrod\n");
5049 if (f_obj->complete_cmd(
5050 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
5051 break;
Barak Witkowskia3348722012-04-23 03:04:46 +00005052
Merav Sicron55c11942012-11-07 00:45:48 +00005053 } else {
5054 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
5055 "AFEX: ramrod completed FUNCTION_UPDATE\n");
5056 f_obj->complete_cmd(bp, f_obj,
5057 BNX2X_F_CMD_AFEX_UPDATE);
Barak Witkowskia3348722012-04-23 03:04:46 +00005058
Merav Sicron55c11942012-11-07 00:45:48 +00005059 /* We will perform the Queues update from
5060 * sp_rtnl task as all Queue SP operations
5061 * should run under rtnl_lock.
5062 */
5063 smp_mb__before_clear_bit();
5064 set_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE,
5065 &bp->sp_rtnl_state);
5066 smp_mb__after_clear_bit();
5067
5068 schedule_delayed_work(&bp->sp_rtnl_task, 0);
5069 }
5070
Barak Witkowskia3348722012-04-23 03:04:46 +00005071 goto next_spqe;
5072
5073 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
5074 f_obj->complete_cmd(bp, f_obj,
5075 BNX2X_F_CMD_AFEX_VIFLISTS);
5076 bnx2x_after_afex_vif_lists(bp, elem);
5077 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005078 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00005079 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5080 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005081 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
5082 break;
5083
5084 goto next_spqe;
5085
5086 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00005087 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5088 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005089 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
5090 break;
5091
5092 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005093 }
5094
5095 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005096 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5097 BNX2X_STATE_OPEN):
5098 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005099 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005100 cid = elem->message.data.eth_event.echo &
5101 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005102 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005103 cid);
5104 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005105 break;
5106
5107 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
5108 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005109 case (EVENT_RING_OPCODE_SET_MAC |
5110 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005111 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5112 BNX2X_STATE_OPEN):
5113 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5114 BNX2X_STATE_DIAG):
5115 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5116 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005117 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005118 bnx2x_handle_classification_eqe(bp, elem);
5119 break;
5120
5121 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5122 BNX2X_STATE_OPEN):
5123 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5124 BNX2X_STATE_DIAG):
5125 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5126 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005127 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005128 bnx2x_handle_mcast_eqe(bp);
5129 break;
5130
5131 case (EVENT_RING_OPCODE_FILTERS_RULES |
5132 BNX2X_STATE_OPEN):
5133 case (EVENT_RING_OPCODE_FILTERS_RULES |
5134 BNX2X_STATE_DIAG):
5135 case (EVENT_RING_OPCODE_FILTERS_RULES |
5136 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005137 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005138 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005139 break;
5140 default:
5141 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005142 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
5143 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005144 }
5145next_spqe:
5146 spqe_cnt++;
5147 } /* for */
5148
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00005149 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005150 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005151
5152 bp->eq_cons = sw_cons;
5153 bp->eq_prod = sw_prod;
5154 /* Make sure that above mem writes were issued towards the memory */
5155 smp_wmb();
5156
5157 /* update producer */
5158 bnx2x_update_eq_prod(bp, bp->eq_prod);
5159}
5160
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005161static void bnx2x_sp_task(struct work_struct *work)
5162{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005163 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005164
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005165 DP(BNX2X_MSG_SP, "sp task invoked\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005166
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005167 /* make sure the atomic interupt_occurred has been written */
5168 smp_rmb();
5169 if (atomic_read(&bp->interrupt_occurred)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005170
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005171 /* what work needs to be performed? */
5172 u16 status = bnx2x_update_dsb_idx(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005173
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005174 DP(BNX2X_MSG_SP, "status %x\n", status);
5175 DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
5176 atomic_set(&bp->interrupt_occurred, 0);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005177
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005178 /* HW attentions */
5179 if (status & BNX2X_DEF_SB_ATT_IDX) {
5180 bnx2x_attn_int(bp);
5181 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005182 }
Merav Sicron55c11942012-11-07 00:45:48 +00005183
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005184 /* SP events: STAT_QUERY and others */
5185 if (status & BNX2X_DEF_SB_IDX) {
5186 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005187
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005188 if (FCOE_INIT(bp) &&
5189 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
5190 /* Prevent local bottom-halves from running as
5191 * we are going to change the local NAPI list.
5192 */
5193 local_bh_disable();
5194 napi_schedule(&bnx2x_fcoe(bp, napi));
5195 local_bh_enable();
5196 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005197
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005198 /* Handle EQ completions */
5199 bnx2x_eq_int(bp);
5200 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5201 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5202
5203 status &= ~BNX2X_DEF_SB_IDX;
5204 }
5205
5206 /* if status is non zero then perhaps something went wrong */
5207 if (unlikely(status))
5208 DP(BNX2X_MSG_SP,
5209 "got an unknown interrupt! (status 0x%x)\n", status);
5210
5211 /* ack status block only if something was actually handled */
5212 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5213 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
5214
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005215 }
5216
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005217 /* must be called after the EQ processing (since eq leads to sriov
5218 * ramrod completion flows).
5219 * This flow may have been scheduled by the arrival of a ramrod
5220 * completion, or by the sriov code rescheduling itself.
5221 */
5222 bnx2x_iov_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00005223
5224 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5225 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5226 &bp->sp_state)) {
5227 bnx2x_link_report(bp);
5228 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5229 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005230}
5231
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005232irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005233{
5234 struct net_device *dev = dev_instance;
5235 struct bnx2x *bp = netdev_priv(dev);
5236
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005237 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5238 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005239
5240#ifdef BNX2X_STOP_ON_ERROR
5241 if (unlikely(bp->panic))
5242 return IRQ_HANDLED;
5243#endif
5244
Merav Sicron55c11942012-11-07 00:45:48 +00005245 if (CNIC_LOADED(bp)) {
Michael Chan993ac7b2009-10-10 13:46:56 +00005246 struct cnic_ops *c_ops;
5247
5248 rcu_read_lock();
5249 c_ops = rcu_dereference(bp->cnic_ops);
5250 if (c_ops)
5251 c_ops->cnic_handler(bp->cnic_data, NULL);
5252 rcu_read_unlock();
5253 }
Merav Sicron55c11942012-11-07 00:45:48 +00005254
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005255 /* schedule sp task to perform default status block work, ack
5256 * attentions and enable interrupts.
5257 */
5258 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005259
5260 return IRQ_HANDLED;
5261}
5262
5263/* end of slow path */
5264
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005265
5266void bnx2x_drv_pulse(struct bnx2x *bp)
5267{
5268 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5269 bp->fw_drv_pulse_wr_seq);
5270}
5271
Ariel Eliorabc5a022013-01-01 05:22:43 +00005272/* crc is the first field in the bulletin board. compute the crc over the
5273 * entire bulletin board excluding the crc field itself
5274 */
5275u32 bnx2x_crc_vf_bulletin(struct bnx2x *bp,
5276 struct pf_vf_bulletin_content *bulletin)
5277{
5278 return crc32(BULLETIN_CRC_SEED,
5279 ((u8 *)bulletin) + sizeof(bulletin->crc),
5280 BULLETIN_CONTENT_SIZE - sizeof(bulletin->crc));
5281}
5282
5283/* Check for new posts on the bulletin board */
5284enum sample_bulletin_result bnx2x_sample_bulletin(struct bnx2x *bp)
5285{
5286 struct pf_vf_bulletin_content bulletin = bp->pf2vf_bulletin->content;
5287 int attempts;
5288
5289 /* bulletin board hasn't changed since last sample */
5290 if (bp->old_bulletin.version == bulletin.version)
5291 return PFVF_BULLETIN_UNCHANGED;
5292
5293 /* validate crc of new bulletin board */
5294 if (bp->old_bulletin.version != bp->pf2vf_bulletin->content.version) {
5295 /* sampling structure in mid post may result with corrupted data
5296 * validate crc to ensure coherency.
5297 */
5298 for (attempts = 0; attempts < BULLETIN_ATTEMPTS; attempts++) {
5299 bulletin = bp->pf2vf_bulletin->content;
5300 if (bulletin.crc == bnx2x_crc_vf_bulletin(bp,
5301 &bulletin))
5302 break;
5303
5304 BNX2X_ERR("bad crc on bulletin board. contained %x computed %x\n",
5305 bulletin.crc,
5306 bnx2x_crc_vf_bulletin(bp, &bulletin));
5307 }
5308 if (attempts >= BULLETIN_ATTEMPTS) {
5309 BNX2X_ERR("pf to vf bulletin board crc was wrong %d consecutive times. Aborting\n",
5310 attempts);
5311 return PFVF_BULLETIN_CRC_ERR;
5312 }
5313 }
5314
5315 /* the mac address in bulletin board is valid and is new */
5316 if (bulletin.valid_bitmap & 1 << MAC_ADDR_VALID &&
5317 memcmp(bulletin.mac, bp->old_bulletin.mac, ETH_ALEN)) {
5318 /* update new mac to net device */
5319 memcpy(bp->dev->dev_addr, bulletin.mac, ETH_ALEN);
5320 }
5321
5322 /* copy new bulletin board to bp */
5323 bp->old_bulletin = bulletin;
5324
5325 return PFVF_BULLETIN_UPDATED;
5326}
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005327
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005328static void bnx2x_timer(unsigned long data)
5329{
5330 struct bnx2x *bp = (struct bnx2x *) data;
5331
5332 if (!netif_running(bp->dev))
5333 return;
5334
Ariel Elior67c431a2013-01-01 05:22:36 +00005335 if (IS_PF(bp) &&
5336 !BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005337 int mb_idx = BP_FW_MB_IDX(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005338 u32 drv_pulse;
5339 u32 mcp_pulse;
5340
5341 ++bp->fw_drv_pulse_wr_seq;
5342 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
5343 /* TBD - add SYSTEM_TIME */
5344 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005345 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005346
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005347 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005348 MCP_PULSE_SEQ_MASK);
5349 /* The delta between driver pulse and mcp response
5350 * should be 1 (before mcp response) or 0 (after mcp response)
5351 */
5352 if ((drv_pulse != mcp_pulse) &&
5353 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
5354 /* someone lost a heartbeat... */
5355 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
5356 drv_pulse, mcp_pulse);
5357 }
5358 }
5359
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005360 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005361 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005362
Ariel Eliorabc5a022013-01-01 05:22:43 +00005363 /* sample pf vf bulletin board for new posts from pf */
5364 if (IS_VF(bp))
5365 bnx2x_sample_bulletin(bp);
5366
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005367 mod_timer(&bp->timer, jiffies + bp->current_interval);
5368}
5369
5370/* end of Statistics */
5371
5372/* nic init */
5373
5374/*
5375 * nic init service functions
5376 */
5377
Eric Dumazet1191cb82012-04-27 21:39:21 +00005378static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005379{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005380 u32 i;
5381 if (!(len%4) && !(addr%4))
5382 for (i = 0; i < len; i += 4)
5383 REG_WR(bp, addr + i, fill);
5384 else
5385 for (i = 0; i < len; i++)
5386 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005387
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005388}
5389
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005390/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005391static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5392 int fw_sb_id,
5393 u32 *sb_data_p,
5394 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005395{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005396 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005397 for (index = 0; index < data_size; index++)
5398 REG_WR(bp, BAR_CSTRORM_INTMEM +
5399 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5400 sizeof(u32)*index,
5401 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005402}
5403
Eric Dumazet1191cb82012-04-27 21:39:21 +00005404static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005405{
5406 u32 *sb_data_p;
5407 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005408 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005409 struct hc_status_block_data_e1x sb_data_e1x;
5410
5411 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005412 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005413 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005414 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005415 sb_data_e2.common.p_func.vf_valid = false;
5416 sb_data_p = (u32 *)&sb_data_e2;
5417 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5418 } else {
5419 memset(&sb_data_e1x, 0,
5420 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005421 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005422 sb_data_e1x.common.p_func.vf_valid = false;
5423 sb_data_p = (u32 *)&sb_data_e1x;
5424 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5425 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005426 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5427
5428 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5429 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5430 CSTORM_STATUS_BLOCK_SIZE);
5431 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5432 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5433 CSTORM_SYNC_BLOCK_SIZE);
5434}
5435
5436/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005437static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005438 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005439{
5440 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005441 int i;
5442 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5443 REG_WR(bp, BAR_CSTRORM_INTMEM +
5444 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5445 i*sizeof(u32),
5446 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005447}
5448
Eric Dumazet1191cb82012-04-27 21:39:21 +00005449static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005450{
5451 int func = BP_FUNC(bp);
5452 struct hc_sp_status_block_data sp_sb_data;
5453 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5454
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005455 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005456 sp_sb_data.p_func.vf_valid = false;
5457
5458 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5459
5460 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5461 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5462 CSTORM_SP_STATUS_BLOCK_SIZE);
5463 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5464 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5465 CSTORM_SP_SYNC_BLOCK_SIZE);
5466
5467}
5468
5469
Eric Dumazet1191cb82012-04-27 21:39:21 +00005470static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005471 int igu_sb_id, int igu_seg_id)
5472{
5473 hc_sm->igu_sb_id = igu_sb_id;
5474 hc_sm->igu_seg_id = igu_seg_id;
5475 hc_sm->timer_value = 0xFF;
5476 hc_sm->time_to_expire = 0xFFFFFFFF;
5477}
5478
David S. Miller8decf862011-09-22 03:23:13 -04005479
5480/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005481static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005482{
5483 /* zero out state machine indices */
5484 /* rx indices */
5485 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5486
5487 /* tx indices */
5488 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5489 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5490 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5491 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5492
5493 /* map indices */
5494 /* rx indices */
5495 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5496 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5497
5498 /* tx indices */
5499 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5500 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5501 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5502 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5503 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5504 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5505 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5506 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5507}
5508
Ariel Eliorb93288d2013-01-01 05:22:35 +00005509void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005510 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5511{
5512 int igu_seg_id;
5513
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005514 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005515 struct hc_status_block_data_e1x sb_data_e1x;
5516 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005517 int data_size;
5518 u32 *sb_data_p;
5519
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005520 if (CHIP_INT_MODE_IS_BC(bp))
5521 igu_seg_id = HC_SEG_ACCESS_NORM;
5522 else
5523 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005524
5525 bnx2x_zero_fp_sb(bp, fw_sb_id);
5526
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005527 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005528 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005529 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005530 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5531 sb_data_e2.common.p_func.vf_id = vfid;
5532 sb_data_e2.common.p_func.vf_valid = vf_valid;
5533 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5534 sb_data_e2.common.same_igu_sb_1b = true;
5535 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5536 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5537 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005538 sb_data_p = (u32 *)&sb_data_e2;
5539 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005540 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005541 } else {
5542 memset(&sb_data_e1x, 0,
5543 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005544 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005545 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5546 sb_data_e1x.common.p_func.vf_id = 0xff;
5547 sb_data_e1x.common.p_func.vf_valid = false;
5548 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5549 sb_data_e1x.common.same_igu_sb_1b = true;
5550 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5551 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5552 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005553 sb_data_p = (u32 *)&sb_data_e1x;
5554 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005555 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005556 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005557
5558 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5559 igu_sb_id, igu_seg_id);
5560 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5561 igu_sb_id, igu_seg_id);
5562
Merav Sicron51c1a582012-03-18 10:33:38 +00005563 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005564
5565 /* write indecies to HW */
5566 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5567}
5568
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005569static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005570 u16 tx_usec, u16 rx_usec)
5571{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005572 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005573 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005574 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5575 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5576 tx_usec);
5577 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5578 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5579 tx_usec);
5580 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5581 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5582 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005583}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005584
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005585static void bnx2x_init_def_sb(struct bnx2x *bp)
5586{
5587 struct host_sp_status_block *def_sb = bp->def_status_blk;
5588 dma_addr_t mapping = bp->def_status_blk_mapping;
5589 int igu_sp_sb_index;
5590 int igu_seg_id;
5591 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005592 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005593 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005594 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005595 int index;
5596 struct hc_sp_status_block_data sp_sb_data;
5597 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5598
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005599 if (CHIP_INT_MODE_IS_BC(bp)) {
5600 igu_sp_sb_index = DEF_SB_IGU_ID;
5601 igu_seg_id = HC_SEG_ACCESS_DEF;
5602 } else {
5603 igu_sp_sb_index = bp->igu_dsb_id;
5604 igu_seg_id = IGU_SEG_ACCESS_DEF;
5605 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005606
5607 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005608 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005609 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005610 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005611
Eliezer Tamir49d66772008-02-28 11:53:13 -08005612 bp->attn_state = 0;
5613
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005614 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5615 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005616 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5617 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005618 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005619 int sindex;
5620 /* take care of sig[0]..sig[4] */
5621 for (sindex = 0; sindex < 4; sindex++)
5622 bp->attn_group[index].sig[sindex] =
5623 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005624
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005625 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005626 /*
5627 * enable5 is separate from the rest of the registers,
5628 * and therefore the address skip is 4
5629 * and not 16 between the different groups
5630 */
5631 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005632 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005633 else
5634 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005635 }
5636
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005637 if (bp->common.int_block == INT_BLOCK_HC) {
5638 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5639 HC_REG_ATTN_MSG0_ADDR_L);
5640
5641 REG_WR(bp, reg_offset, U64_LO(section));
5642 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005643 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005644 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5645 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5646 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005647
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005648 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5649 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005650
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005651 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005652
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005653 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005654 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5655 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5656 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5657 sp_sb_data.igu_seg_id = igu_seg_id;
5658 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005659 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005660 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005661
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005662 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005663
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005664 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005665}
5666
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005667void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005668{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005669 int i;
5670
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005671 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005672 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005673 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005674}
5675
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005676static void bnx2x_init_sp_ring(struct bnx2x *bp)
5677{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005678 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005679 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005680
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005681 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005682 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5683 bp->spq_prod_bd = bp->spq;
5684 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005685}
5686
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005687static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005688{
5689 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005690 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5691 union event_ring_elem *elem =
5692 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005693
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005694 elem->next_page.addr.hi =
5695 cpu_to_le32(U64_HI(bp->eq_mapping +
5696 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5697 elem->next_page.addr.lo =
5698 cpu_to_le32(U64_LO(bp->eq_mapping +
5699 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005700 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005701 bp->eq_cons = 0;
5702 bp->eq_prod = NUM_EQ_DESC;
5703 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005704 /* we want a warning message before it gets rought... */
5705 atomic_set(&bp->eq_spq_left,
5706 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005707}
5708
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005709
5710/* called with netif_addr_lock_bh() */
5711void bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
5712 unsigned long rx_mode_flags,
5713 unsigned long rx_accept_flags,
5714 unsigned long tx_accept_flags,
5715 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00005716{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005717 struct bnx2x_rx_mode_ramrod_params ramrod_param;
5718 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00005719
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005720 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00005721
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005722 /* Prepare ramrod parameters */
5723 ramrod_param.cid = 0;
5724 ramrod_param.cl_id = cl_id;
5725 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
5726 ramrod_param.func_id = BP_FUNC(bp);
5727
5728 ramrod_param.pstate = &bp->sp_state;
5729 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
5730
5731 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
5732 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
5733
5734 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5735
5736 ramrod_param.ramrod_flags = ramrod_flags;
5737 ramrod_param.rx_mode_flags = rx_mode_flags;
5738
5739 ramrod_param.rx_accept_flags = rx_accept_flags;
5740 ramrod_param.tx_accept_flags = tx_accept_flags;
5741
5742 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
5743 if (rc < 0) {
5744 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
5745 return;
5746 }
5747}
5748
5749/* called with netif_addr_lock_bh() */
5750void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5751{
5752 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
5753 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
5754
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005755 if (!NO_FCOE(bp))
5756
5757 /* Configure rx_mode of FCoE Queue */
5758 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005759
5760 switch (bp->rx_mode) {
5761 case BNX2X_RX_MODE_NONE:
5762 /*
5763 * 'drop all' supersedes any accept flags that may have been
5764 * passed to the function.
5765 */
5766 break;
5767 case BNX2X_RX_MODE_NORMAL:
5768 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5769 __set_bit(BNX2X_ACCEPT_MULTICAST, &rx_accept_flags);
5770 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5771
5772 /* internal switching mode */
5773 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5774 __set_bit(BNX2X_ACCEPT_MULTICAST, &tx_accept_flags);
5775 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5776
5777 break;
5778 case BNX2X_RX_MODE_ALLMULTI:
5779 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5780 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5781 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5782
5783 /* internal switching mode */
5784 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5785 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5786 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5787
5788 break;
5789 case BNX2X_RX_MODE_PROMISC:
5790 /* According to deffinition of SI mode, iface in promisc mode
5791 * should receive matched and unmatched (in resolution of port)
5792 * unicast packets.
5793 */
5794 __set_bit(BNX2X_ACCEPT_UNMATCHED, &rx_accept_flags);
5795 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5796 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5797 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5798
5799 /* internal switching mode */
5800 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5801 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5802
5803 if (IS_MF_SI(bp))
5804 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, &tx_accept_flags);
5805 else
5806 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5807
5808 break;
5809 default:
5810 BNX2X_ERR("Unknown rx_mode: %d\n", bp->rx_mode);
5811 return;
5812 }
5813
5814 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
5815 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &rx_accept_flags);
5816 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &tx_accept_flags);
5817 }
5818
5819 __set_bit(RAMROD_RX, &ramrod_flags);
5820 __set_bit(RAMROD_TX, &ramrod_flags);
5821
5822 bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags, rx_accept_flags,
5823 tx_accept_flags, ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005824}
5825
Eilon Greenstein471de712008-08-13 15:49:35 -07005826static void bnx2x_init_internal_common(struct bnx2x *bp)
5827{
5828 int i;
5829
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005830 if (IS_MF_SI(bp))
5831 /*
5832 * In switch independent mode, the TSTORM needs to accept
5833 * packets that failed classification, since approximate match
5834 * mac addresses aren't written to NIG LLH
5835 */
5836 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5837 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005838 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
5839 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5840 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005841
Eilon Greenstein471de712008-08-13 15:49:35 -07005842 /* Zero this manually as its initialization is
5843 currently missing in the initTool */
5844 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5845 REG_WR(bp, BAR_USTRORM_INTMEM +
5846 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005847 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005848 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
5849 CHIP_INT_MODE_IS_BC(bp) ?
5850 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
5851 }
Eilon Greenstein471de712008-08-13 15:49:35 -07005852}
5853
Eilon Greenstein471de712008-08-13 15:49:35 -07005854static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5855{
5856 switch (load_code) {
5857 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005858 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07005859 bnx2x_init_internal_common(bp);
5860 /* no break */
5861
5862 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005863 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07005864 /* no break */
5865
5866 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005867 /* internal memory per function is
5868 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07005869 break;
5870
5871 default:
5872 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5873 break;
5874 }
5875}
5876
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005877static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
5878{
Merav Sicron55c11942012-11-07 00:45:48 +00005879 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005880}
5881
5882static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
5883{
Merav Sicron55c11942012-11-07 00:45:48 +00005884 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005885}
5886
Eric Dumazet1191cb82012-04-27 21:39:21 +00005887static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005888{
5889 if (CHIP_IS_E1x(fp->bp))
5890 return BP_L_ID(fp->bp) + fp->index;
5891 else /* We want Client ID to be the same as IGU SB ID for 57712 */
5892 return bnx2x_fp_igu_sb_id(fp);
5893}
5894
Ariel Elior6383c0b2011-07-14 08:31:57 +00005895static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005896{
5897 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00005898 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005899 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005900 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00005901 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005902 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005903 fp->cl_id = bnx2x_fp_cl_id(fp);
5904 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
5905 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005906 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005907 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
5908
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005909 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005910 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00005911
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005912 /* Setup SB indicies */
5913 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005914
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005915 /* Configure Queue State object */
5916 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
5917 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005918
5919 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
5920
5921 /* init tx data */
5922 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00005923 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
5924 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
5925 FP_COS_TO_TXQ(fp, cos, bp),
5926 BNX2X_TX_SB_INDEX_BASE + cos, fp);
5927 cids[cos] = fp->txdata_ptr[cos]->cid;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005928 }
5929
Ariel Eliorad5afc82013-01-01 05:22:26 +00005930 /* nothing more for vf to do here */
5931 if (IS_VF(bp))
5932 return;
5933
5934 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
5935 fp->fw_sb_id, fp->igu_sb_id);
5936 bnx2x_update_fpsb_idx(fp);
Barak Witkowski15192a82012-06-19 07:48:28 +00005937 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
5938 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
Ariel Elior6383c0b2011-07-14 08:31:57 +00005939 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005940
5941 /**
5942 * Configure classification DBs: Always enable Tx switching
5943 */
5944 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
5945
Ariel Eliorad5afc82013-01-01 05:22:26 +00005946 DP(NETIF_MSG_IFUP,
5947 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
5948 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
5949 fp->igu_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005950}
5951
Eric Dumazet1191cb82012-04-27 21:39:21 +00005952static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
5953{
5954 int i;
5955
5956 for (i = 1; i <= NUM_TX_RINGS; i++) {
5957 struct eth_tx_next_bd *tx_next_bd =
5958 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
5959
5960 tx_next_bd->addr_hi =
5961 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
5962 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5963 tx_next_bd->addr_lo =
5964 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
5965 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5966 }
5967
5968 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
5969 txdata->tx_db.data.zero_fill1 = 0;
5970 txdata->tx_db.data.prod = 0;
5971
5972 txdata->tx_pkt_prod = 0;
5973 txdata->tx_pkt_cons = 0;
5974 txdata->tx_bd_prod = 0;
5975 txdata->tx_bd_cons = 0;
5976 txdata->tx_pkt = 0;
5977}
5978
Merav Sicron55c11942012-11-07 00:45:48 +00005979static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
5980{
5981 int i;
5982
5983 for_each_tx_queue_cnic(bp, i)
5984 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
5985}
Eric Dumazet1191cb82012-04-27 21:39:21 +00005986static void bnx2x_init_tx_rings(struct bnx2x *bp)
5987{
5988 int i;
5989 u8 cos;
5990
Merav Sicron55c11942012-11-07 00:45:48 +00005991 for_each_eth_queue(bp, i)
Eric Dumazet1191cb82012-04-27 21:39:21 +00005992 for_each_cos_in_tx_queue(&bp->fp[i], cos)
Merav Sicron65565882012-06-19 07:48:26 +00005993 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
Eric Dumazet1191cb82012-04-27 21:39:21 +00005994}
5995
Merav Sicron55c11942012-11-07 00:45:48 +00005996void bnx2x_nic_init_cnic(struct bnx2x *bp)
5997{
5998 if (!NO_FCOE(bp))
5999 bnx2x_init_fcoe_fp(bp);
6000
6001 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
6002 BNX2X_VF_ID_INVALID, false,
6003 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
6004
6005 /* ensure status block indices were read */
6006 rmb();
6007 bnx2x_init_rx_rings_cnic(bp);
6008 bnx2x_init_tx_rings_cnic(bp);
6009
6010 /* flush all */
6011 mb();
6012 mmiowb();
6013}
6014
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00006015void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006016{
6017 int i;
6018
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006019 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00006020 bnx2x_init_eth_fp(bp, i);
Ariel Eliorad5afc82013-01-01 05:22:26 +00006021
6022 /* ensure status block indices were read */
6023 rmb();
6024 bnx2x_init_rx_rings(bp);
6025 bnx2x_init_tx_rings(bp);
6026
6027 if (IS_VF(bp))
6028 return;
6029
Yaniv Rosner020c7e32011-05-31 21:28:43 +00006030 /* Initialize MOD_ABS interrupts */
6031 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
6032 bp->common.shmem_base, bp->common.shmem2_base,
6033 BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00006034
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006035 bnx2x_init_def_sb(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07006036 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006037 bnx2x_init_sp_ring(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006038 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07006039 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006040 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006041 bnx2x_stats_init(bp);
6042
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006043 /* flush all before enabling interrupts */
6044 mb();
6045 mmiowb();
6046
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08006047 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00006048
6049 /* Check for SPIO5 */
6050 bnx2x_attn_int_deasserted0(bp,
6051 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6052 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006053}
6054
6055/* end of nic init */
6056
6057/*
6058 * gzip service functions
6059 */
6060
6061static int bnx2x_gunzip_init(struct bnx2x *bp)
6062{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006063 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6064 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006065 if (bp->gunzip_buf == NULL)
6066 goto gunzip_nomem1;
6067
6068 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6069 if (bp->strm == NULL)
6070 goto gunzip_nomem2;
6071
David S. Miller7ab24bf2011-06-29 05:48:41 -07006072 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006073 if (bp->strm->workspace == NULL)
6074 goto gunzip_nomem3;
6075
6076 return 0;
6077
6078gunzip_nomem3:
6079 kfree(bp->strm);
6080 bp->strm = NULL;
6081
6082gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006083 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6084 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006085 bp->gunzip_buf = NULL;
6086
6087gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00006088 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006089 return -ENOMEM;
6090}
6091
6092static void bnx2x_gunzip_end(struct bnx2x *bp)
6093{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006094 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07006095 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006096 kfree(bp->strm);
6097 bp->strm = NULL;
6098 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006099
6100 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006101 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6102 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006103 bp->gunzip_buf = NULL;
6104 }
6105}
6106
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006107static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006108{
6109 int n, rc;
6110
6111 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006112 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6113 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006114 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006115 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006116
6117 n = 10;
6118
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006119#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006120
6121 if (zbuf[3] & FNAME)
6122 while ((zbuf[n++] != 0) && (n < len));
6123
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006124 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006125 bp->strm->avail_in = len - n;
6126 bp->strm->next_out = bp->gunzip_buf;
6127 bp->strm->avail_out = FW_BUF_SIZE;
6128
6129 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6130 if (rc != Z_OK)
6131 return rc;
6132
6133 rc = zlib_inflate(bp->strm, Z_FINISH);
6134 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00006135 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6136 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006137
6138 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6139 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00006140 netdev_err(bp->dev,
6141 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006142 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006143 bp->gunzip_outlen >>= 2;
6144
6145 zlib_inflateEnd(bp->strm);
6146
6147 if (rc == Z_STREAM_END)
6148 return 0;
6149
6150 return rc;
6151}
6152
6153/* nic load/unload */
6154
6155/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006156 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006157 */
6158
6159/* send a NIG loopback debug packet */
6160static void bnx2x_lb_pckt(struct bnx2x *bp)
6161{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006162 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006163
6164 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006165 wb_write[0] = 0x55555555;
6166 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006167 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006168 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006169
6170 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006171 wb_write[0] = 0x09000000;
6172 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006173 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006174 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006175}
6176
6177/* some of the internal memories
6178 * are not directly readable from the driver
6179 * to test them we send debug packets
6180 */
6181static int bnx2x_int_mem_test(struct bnx2x *bp)
6182{
6183 int factor;
6184 int count, i;
6185 u32 val = 0;
6186
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006187 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006188 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006189 else if (CHIP_REV_IS_EMUL(bp))
6190 factor = 200;
6191 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006192 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006193
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006194 /* Disable inputs of parser neighbor blocks */
6195 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6196 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6197 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006198 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006199
6200 /* Write 0 to parser credits for CFC search request */
6201 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6202
6203 /* send Ethernet packet */
6204 bnx2x_lb_pckt(bp);
6205
6206 /* TODO do i reset NIG statistic? */
6207 /* Wait until NIG register shows 1 packet of size 0x10 */
6208 count = 1000 * factor;
6209 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006210
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006211 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6212 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006213 if (val == 0x10)
6214 break;
6215
6216 msleep(10);
6217 count--;
6218 }
6219 if (val != 0x10) {
6220 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6221 return -1;
6222 }
6223
6224 /* Wait until PRS register shows 1 packet */
6225 count = 1000 * factor;
6226 while (count) {
6227 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006228 if (val == 1)
6229 break;
6230
6231 msleep(10);
6232 count--;
6233 }
6234 if (val != 0x1) {
6235 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6236 return -2;
6237 }
6238
6239 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006240 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006241 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006242 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006243 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006244 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6245 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006246
6247 DP(NETIF_MSG_HW, "part2\n");
6248
6249 /* Disable inputs of parser neighbor blocks */
6250 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6251 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6252 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006253 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006254
6255 /* Write 0 to parser credits for CFC search request */
6256 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6257
6258 /* send 10 Ethernet packets */
6259 for (i = 0; i < 10; i++)
6260 bnx2x_lb_pckt(bp);
6261
6262 /* Wait until NIG register shows 10 + 1
6263 packets of size 11*0x10 = 0xb0 */
6264 count = 1000 * factor;
6265 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006266
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006267 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6268 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006269 if (val == 0xb0)
6270 break;
6271
6272 msleep(10);
6273 count--;
6274 }
6275 if (val != 0xb0) {
6276 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6277 return -3;
6278 }
6279
6280 /* Wait until PRS register shows 2 packets */
6281 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6282 if (val != 2)
6283 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6284
6285 /* Write 1 to parser credits for CFC search request */
6286 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6287
6288 /* Wait until PRS register shows 3 packets */
6289 msleep(10 * factor);
6290 /* Wait until NIG register shows 1 packet of size 0x10 */
6291 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6292 if (val != 3)
6293 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6294
6295 /* clear NIG EOP FIFO */
6296 for (i = 0; i < 11; i++)
6297 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6298 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6299 if (val != 1) {
6300 BNX2X_ERR("clear of NIG failed\n");
6301 return -4;
6302 }
6303
6304 /* Reset and init BRB, PRS, NIG */
6305 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6306 msleep(50);
6307 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6308 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006309 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6310 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Merav Sicron55c11942012-11-07 00:45:48 +00006311 if (!CNIC_SUPPORT(bp))
6312 /* set NIC mode */
6313 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006314
6315 /* Enable inputs of parser neighbor blocks */
6316 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6317 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6318 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006319 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006320
6321 DP(NETIF_MSG_HW, "done\n");
6322
6323 return 0; /* OK */
6324}
6325
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006326static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006327{
Yuval Mintzb343d002012-12-02 04:05:53 +00006328 u32 val;
6329
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006330 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006331 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006332 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6333 else
6334 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006335 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6336 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006337 /*
6338 * mask read length error interrupts in brb for parser
6339 * (parsing unit and 'checksum and crc' unit)
6340 * these errors are legal (PU reads fixed length and CAC can cause
6341 * read length error on truncated packets)
6342 */
6343 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006344 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6345 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6346 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6347 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6348 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006349/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6350/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006351 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6352 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6353 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006354/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6355/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006356 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6357 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6358 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6359 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006360/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6361/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006362
Yuval Mintzb343d002012-12-02 04:05:53 +00006363 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6364 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6365 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6366 if (!CHIP_IS_E1x(bp))
6367 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6368 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6369 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6370
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006371 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6372 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6373 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006374/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006375
6376 if (!CHIP_IS_E1x(bp))
6377 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6378 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6379
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006380 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6381 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006382/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006383 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006384}
6385
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006386static void bnx2x_reset_common(struct bnx2x *bp)
6387{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006388 u32 val = 0x1400;
6389
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006390 /* reset_common */
6391 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6392 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006393
6394 if (CHIP_IS_E3(bp)) {
6395 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6396 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6397 }
6398
6399 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6400}
6401
6402static void bnx2x_setup_dmae(struct bnx2x *bp)
6403{
6404 bp->dmae_ready = 0;
6405 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006406}
6407
Eilon Greenstein573f2032009-08-12 08:24:14 +00006408static void bnx2x_init_pxp(struct bnx2x *bp)
6409{
6410 u16 devctl;
6411 int r_order, w_order;
6412
Jiang Liu2a80eeb2012-08-20 13:26:51 -06006413 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006414 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6415 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6416 if (bp->mrrs == -1)
6417 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6418 else {
6419 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6420 r_order = bp->mrrs;
6421 }
6422
6423 bnx2x_init_pxp_arb(bp, r_order, w_order);
6424}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006425
6426static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6427{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006428 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006429 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006430 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006431
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006432 if (BP_NOMCP(bp))
6433 return;
6434
6435 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006436 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6437 SHARED_HW_CFG_FAN_FAILURE_MASK;
6438
6439 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6440 is_required = 1;
6441
6442 /*
6443 * The fan failure mechanism is usually related to the PHY type since
6444 * the power consumption of the board is affected by the PHY. Currently,
6445 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6446 */
6447 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6448 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006449 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006450 bnx2x_fan_failure_det_req(
6451 bp,
6452 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006453 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006454 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006455 }
6456
6457 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6458
6459 if (is_required == 0)
6460 return;
6461
6462 /* Fan failure is indicated by SPIO 5 */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006463 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006464
6465 /* set to active low mode */
6466 val = REG_RD(bp, MISC_REG_SPIO_INT);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006467 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006468 REG_WR(bp, MISC_REG_SPIO_INT, val);
6469
6470 /* enable interrupt to signal the IGU */
6471 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006472 val |= MISC_SPIO_SPIO5;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006473 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6474}
6475
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006476void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006477{
6478 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6479 val &= ~IGU_PF_CONF_FUNC_EN;
6480
6481 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6482 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6483 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6484}
6485
Eric Dumazet1191cb82012-04-27 21:39:21 +00006486static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006487{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006488 u32 shmem_base[2], shmem2_base[2];
Yaniv Rosnerb884d952012-11-27 03:46:28 +00006489 /* Avoid common init in case MFW supports LFA */
6490 if (SHMEM2_RD(bp, size) >
6491 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6492 return;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006493 shmem_base[0] = bp->common.shmem_base;
6494 shmem2_base[0] = bp->common.shmem2_base;
6495 if (!CHIP_IS_E1x(bp)) {
6496 shmem_base[1] =
6497 SHMEM2_RD(bp, other_shmem_base_addr);
6498 shmem2_base[1] =
6499 SHMEM2_RD(bp, other_shmem2_base_addr);
6500 }
6501 bnx2x_acquire_phy_lock(bp);
6502 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6503 bp->common.chip_id);
6504 bnx2x_release_phy_lock(bp);
6505}
6506
6507/**
6508 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6509 *
6510 * @bp: driver handle
6511 */
6512static int bnx2x_init_hw_common(struct bnx2x *bp)
6513{
6514 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006515
Merav Sicron51c1a582012-03-18 10:33:38 +00006516 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006517
David S. Miller823dcd22011-08-20 10:39:12 -07006518 /*
6519 * take the UNDI lock to protect undi_unload flow from accessing
6520 * registers while we're resetting the chip
6521 */
David S. Miller8decf862011-09-22 03:23:13 -04006522 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006523
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006524 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006525 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006526
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006527 val = 0xfffc;
6528 if (CHIP_IS_E3(bp)) {
6529 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6530 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6531 }
6532 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006533
David S. Miller8decf862011-09-22 03:23:13 -04006534 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006535
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006536 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6537
6538 if (!CHIP_IS_E1x(bp)) {
6539 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006540
6541 /**
6542 * 4-port mode or 2-port mode we need to turn of master-enable
6543 * for everyone, after that, turn it back on for self.
6544 * so, we disregard multi-function or not, and always disable
6545 * for all functions on the given path, this means 0,2,4,6 for
6546 * path 0 and 1,3,5,7 for path 1
6547 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006548 for (abs_func_id = BP_PATH(bp);
6549 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6550 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006551 REG_WR(bp,
6552 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6553 1);
6554 continue;
6555 }
6556
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006557 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006558 /* clear pf enable */
6559 bnx2x_pf_disable(bp);
6560 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6561 }
6562 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006563
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006564 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006565 if (CHIP_IS_E1(bp)) {
6566 /* enable HW interrupt from PXP on USDM overflow
6567 bit 16 on INT_MASK_0 */
6568 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006569 }
6570
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006571 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006572 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006573
6574#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006575 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6576 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6577 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6578 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6579 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006580 /* make sure this value is 0 */
6581 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006582
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006583/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6584 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6585 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6586 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6587 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006588#endif
6589
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006590 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6591
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006592 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6593 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006594
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006595 /* let the HW do it's magic ... */
6596 msleep(100);
6597 /* finish PXP init */
6598 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6599 if (val != 1) {
6600 BNX2X_ERR("PXP2 CFG failed\n");
6601 return -EBUSY;
6602 }
6603 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6604 if (val != 1) {
6605 BNX2X_ERR("PXP2 RD_INIT failed\n");
6606 return -EBUSY;
6607 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006608
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006609 /* Timers bug workaround E2 only. We need to set the entire ILT to
6610 * have entries with value "0" and valid bit on.
6611 * This needs to be done by the first PF that is loaded in a path
6612 * (i.e. common phase)
6613 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006614 if (!CHIP_IS_E1x(bp)) {
6615/* In E2 there is a bug in the timers block that can cause function 6 / 7
6616 * (i.e. vnic3) to start even if it is marked as "scan-off".
6617 * This occurs when a different function (func2,3) is being marked
6618 * as "scan-off". Real-life scenario for example: if a driver is being
6619 * load-unloaded while func6,7 are down. This will cause the timer to access
6620 * the ilt, translate to a logical address and send a request to read/write.
6621 * Since the ilt for the function that is down is not valid, this will cause
6622 * a translation error which is unrecoverable.
6623 * The Workaround is intended to make sure that when this happens nothing fatal
6624 * will occur. The workaround:
6625 * 1. First PF driver which loads on a path will:
6626 * a. After taking the chip out of reset, by using pretend,
6627 * it will write "0" to the following registers of
6628 * the other vnics.
6629 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6630 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6631 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6632 * And for itself it will write '1' to
6633 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6634 * dmae-operations (writing to pram for example.)
6635 * note: can be done for only function 6,7 but cleaner this
6636 * way.
6637 * b. Write zero+valid to the entire ILT.
6638 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
6639 * VNIC3 (of that port). The range allocated will be the
6640 * entire ILT. This is needed to prevent ILT range error.
6641 * 2. Any PF driver load flow:
6642 * a. ILT update with the physical addresses of the allocated
6643 * logical pages.
6644 * b. Wait 20msec. - note that this timeout is needed to make
6645 * sure there are no requests in one of the PXP internal
6646 * queues with "old" ILT addresses.
6647 * c. PF enable in the PGLC.
6648 * d. Clear the was_error of the PF in the PGLC. (could have
6649 * occured while driver was down)
6650 * e. PF enable in the CFC (WEAK + STRONG)
6651 * f. Timers scan enable
6652 * 3. PF driver unload flow:
6653 * a. Clear the Timers scan_en.
6654 * b. Polling for scan_on=0 for that PF.
6655 * c. Clear the PF enable bit in the PXP.
6656 * d. Clear the PF enable in the CFC (WEAK + STRONG)
6657 * e. Write zero+valid to all ILT entries (The valid bit must
6658 * stay set)
6659 * f. If this is VNIC 3 of a port then also init
6660 * first_timers_ilt_entry to zero and last_timers_ilt_entry
6661 * to the last enrty in the ILT.
6662 *
6663 * Notes:
6664 * Currently the PF error in the PGLC is non recoverable.
6665 * In the future the there will be a recovery routine for this error.
6666 * Currently attention is masked.
6667 * Having an MCP lock on the load/unload process does not guarantee that
6668 * there is no Timer disable during Func6/7 enable. This is because the
6669 * Timers scan is currently being cleared by the MCP on FLR.
6670 * Step 2.d can be done only for PF6/7 and the driver can also check if
6671 * there is error before clearing it. But the flow above is simpler and
6672 * more general.
6673 * All ILT entries are written by zero+valid and not just PF6/7
6674 * ILT entries since in the future the ILT entries allocation for
6675 * PF-s might be dynamic.
6676 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006677 struct ilt_client_info ilt_cli;
6678 struct bnx2x_ilt ilt;
6679 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
6680 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
6681
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04006682 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006683 ilt_cli.start = 0;
6684 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
6685 ilt_cli.client_num = ILT_CLIENT_TM;
6686
6687 /* Step 1: set zeroes to all ilt page entries with valid bit on
6688 * Step 2: set the timers first/last ilt entry to point
6689 * to the entire range to prevent ILT range error for 3rd/4th
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006690 * vnic (this code assumes existance of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006691 *
6692 * both steps performed by call to bnx2x_ilt_client_init_op()
6693 * with dummy TM client
6694 *
6695 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
6696 * and his brother are split registers
6697 */
6698 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
6699 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
6700 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6701
6702 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
6703 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
6704 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
6705 }
6706
6707
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006708 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6709 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006710
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006711 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006712 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
6713 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006714 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006715
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006716 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006717
6718 /* let the HW do it's magic ... */
6719 do {
6720 msleep(200);
6721 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
6722 } while (factor-- && (val != 1));
6723
6724 if (val != 1) {
6725 BNX2X_ERR("ATC_INIT failed\n");
6726 return -EBUSY;
6727 }
6728 }
6729
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006730 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006731
Ariel Eliorb56e9672013-01-01 05:22:32 +00006732 bnx2x_iov_init_dmae(bp);
6733
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006734 /* clean the DMAE memory */
6735 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006736 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006737
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006738 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
6739
6740 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
6741
6742 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
6743
6744 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006745
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006746 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6747 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6748 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6749 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6750
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006751 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006752
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006753
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006754 /* QM queues pointers table */
6755 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00006756
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006757 /* soft reset pulse */
6758 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6759 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006760
Merav Sicron55c11942012-11-07 00:45:48 +00006761 if (CNIC_SUPPORT(bp))
6762 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006763
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006764 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006765 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006766 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006767 /* enable hw interrupt from doorbell Q */
6768 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006769
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006770 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006771
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006772 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006773 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006774
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006775 if (!CHIP_IS_E1(bp))
6776 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
6777
Barak Witkowskia3348722012-04-23 03:04:46 +00006778 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
6779 if (IS_MF_AFEX(bp)) {
6780 /* configure that VNTag and VLAN headers must be
6781 * received in afex mode
6782 */
6783 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
6784 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
6785 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
6786 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
6787 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
6788 } else {
6789 /* Bit-map indicating which L2 hdrs may appear
6790 * after the basic Ethernet header
6791 */
6792 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
6793 bp->path_has_ovlan ? 7 : 6);
6794 }
6795 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006796
6797 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
6798 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
6799 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
6800 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
6801
6802 if (!CHIP_IS_E1x(bp)) {
6803 /* reset VFC memories */
6804 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6805 VFC_MEMORIES_RST_REG_CAM_RST |
6806 VFC_MEMORIES_RST_REG_RAM_RST);
6807 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6808 VFC_MEMORIES_RST_REG_CAM_RST |
6809 VFC_MEMORIES_RST_REG_RAM_RST);
6810
6811 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006812 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006813
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006814 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
6815 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
6816 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
6817 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006818
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006819 /* sync semi rtc */
6820 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6821 0x80000000);
6822 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6823 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006824
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006825 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
6826 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
6827 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006828
Barak Witkowskia3348722012-04-23 03:04:46 +00006829 if (!CHIP_IS_E1x(bp)) {
6830 if (IS_MF_AFEX(bp)) {
6831 /* configure that VNTag and VLAN headers must be
6832 * sent in afex mode
6833 */
6834 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
6835 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
6836 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
6837 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
6838 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
6839 } else {
6840 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
6841 bp->path_has_ovlan ? 7 : 6);
6842 }
6843 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006844
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006845 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006846
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006847 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
6848
Merav Sicron55c11942012-11-07 00:45:48 +00006849 if (CNIC_SUPPORT(bp)) {
6850 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6851 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6852 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6853 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6854 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6855 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6856 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6857 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6858 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6859 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6860 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006861 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006862
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006863 if (sizeof(union cdu_context) != 1024)
6864 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00006865 dev_alert(&bp->pdev->dev,
6866 "please adjust the size of cdu_context(%ld)\n",
6867 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006868
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006869 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006870 val = (4 << 24) + (0 << 12) + 1024;
6871 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006872
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006873 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006874 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006875 /* enable context validation interrupt from CFC */
6876 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6877
6878 /* set the thresholds to prevent CFC/CDU race */
6879 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006880
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006881 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006882
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006883 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006884 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
6885
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006886 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
6887 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006888
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006889 /* Reset PCIE errors for debug */
6890 REG_WR(bp, 0x2814, 0xffffffff);
6891 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006892
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006893 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006894 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
6895 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
6896 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
6897 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
6898 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
6899 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
6900 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
6901 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
6902 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
6903 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
6904 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
6905 }
6906
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006907 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006908 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006909 /* in E3 this done in per-port section */
6910 if (!CHIP_IS_E3(bp))
6911 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
6912 }
6913 if (CHIP_IS_E1H(bp))
6914 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006915 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006916
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006917 if (CHIP_REV_IS_SLOW(bp))
6918 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006919
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006920 /* finish CFC init */
6921 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6922 if (val != 1) {
6923 BNX2X_ERR("CFC LL_INIT failed\n");
6924 return -EBUSY;
6925 }
6926 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6927 if (val != 1) {
6928 BNX2X_ERR("CFC AC_INIT failed\n");
6929 return -EBUSY;
6930 }
6931 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6932 if (val != 1) {
6933 BNX2X_ERR("CFC CAM_INIT failed\n");
6934 return -EBUSY;
6935 }
6936 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006937
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006938 if (CHIP_IS_E1(bp)) {
6939 /* read NIG statistic
6940 to see if this is our first up since powerup */
6941 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6942 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006943
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006944 /* do internal memory self test */
6945 if ((val == 0) && bnx2x_int_mem_test(bp)) {
6946 BNX2X_ERR("internal mem self test failed\n");
6947 return -EBUSY;
6948 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006949 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006950
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006951 bnx2x_setup_fan_failure_detection(bp);
6952
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006953 /* clear PXP2 attentions */
6954 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006955
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006956 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006957 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006958
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006959 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006960 if (CHIP_IS_E1x(bp))
6961 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006962 } else
6963 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6964
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006965 return 0;
6966}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006967
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006968/**
6969 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
6970 *
6971 * @bp: driver handle
6972 */
6973static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
6974{
6975 int rc = bnx2x_init_hw_common(bp);
6976
6977 if (rc)
6978 return rc;
6979
6980 /* In E2 2-PORT mode, same ext phy is used for the two paths */
6981 if (!BP_NOMCP(bp))
6982 bnx2x__common_init_phy(bp);
6983
6984 return 0;
6985}
6986
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006987static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006988{
6989 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006990 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00006991 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006992 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006993
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006994
Merav Sicron51c1a582012-03-18 10:33:38 +00006995 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006996
6997 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006998
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006999 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7000 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7001 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07007002
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007003 /* Timers bug workaround: disables the pf_master bit in pglue at
7004 * common phase, we need to enable it here before any dmae access are
7005 * attempted. Therefore we manually added the enable-master to the
7006 * port phase (it also happens in the function phase)
7007 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007008 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007009 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7010
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007011 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7012 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7013 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
7014 bnx2x_init_block(bp, BLOCK_QM, init_phase);
7015
7016 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7017 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7018 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7019 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007020
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007021 /* QM cid (connection) count */
7022 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007023
Merav Sicron55c11942012-11-07 00:45:48 +00007024 if (CNIC_SUPPORT(bp)) {
7025 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7026 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
7027 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
7028 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007029
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007030 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00007031
Dmitry Kravkov2b674042012-10-28 21:59:04 +00007032 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7033
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007034 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007035
7036 if (IS_MF(bp))
7037 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
7038 else if (bp->dev->mtu > 4096) {
7039 if (bp->flags & ONE_PORT_FLAG)
7040 low = 160;
7041 else {
7042 val = bp->dev->mtu;
7043 /* (24*1024 + val*4)/256 */
7044 low = 96 + (val/64) +
7045 ((val % 64) ? 1 : 0);
7046 }
7047 } else
7048 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
7049 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007050 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
7051 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
7052 }
7053
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007054 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007055 REG_WR(bp, (BP_PORT(bp) ?
7056 BRB1_REG_MAC_GUARANTIED_1 :
7057 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007058
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007059
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007060 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00007061 if (CHIP_IS_E3B0(bp)) {
7062 if (IS_MF_AFEX(bp)) {
7063 /* configure headers for AFEX mode */
7064 REG_WR(bp, BP_PORT(bp) ?
7065 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7066 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
7067 REG_WR(bp, BP_PORT(bp) ?
7068 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
7069 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
7070 REG_WR(bp, BP_PORT(bp) ?
7071 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
7072 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
7073 } else {
7074 /* Ovlan exists only if we are in multi-function +
7075 * switch-dependent mode, in switch-independent there
7076 * is no ovlan headers
7077 */
7078 REG_WR(bp, BP_PORT(bp) ?
7079 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7080 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
7081 (bp->path_has_ovlan ? 7 : 6));
7082 }
7083 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007084
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007085 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7086 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7087 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7088 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7089
7090 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7091 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7092 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7093 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
7094
7095 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7096 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7097
7098 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7099
7100 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007101 /* configure PBF to work without PAUSE mtu 9000 */
7102 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007103
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007104 /* update threshold */
7105 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
7106 /* update init credit */
7107 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007108
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007109 /* probe changes */
7110 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
7111 udelay(50);
7112 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
7113 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007114
Merav Sicron55c11942012-11-07 00:45:48 +00007115 if (CNIC_SUPPORT(bp))
7116 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7117
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007118 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
7119 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007120
7121 if (CHIP_IS_E1(bp)) {
7122 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7123 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7124 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007125 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007126
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007127 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007128
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007129 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007130 /* init aeu_mask_attn_func_0/1:
7131 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
7132 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
7133 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00007134 val = IS_MF(bp) ? 0xF7 : 0x7;
7135 /* Enable DCBX attention for all but E1 */
7136 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
7137 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007138
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007139 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007140
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007141 if (!CHIP_IS_E1x(bp)) {
7142 /* Bit-map indicating which L2 hdrs may appear after the
7143 * basic Ethernet header
7144 */
Barak Witkowskia3348722012-04-23 03:04:46 +00007145 if (IS_MF_AFEX(bp))
7146 REG_WR(bp, BP_PORT(bp) ?
7147 NIG_REG_P1_HDRS_AFTER_BASIC :
7148 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
7149 else
7150 REG_WR(bp, BP_PORT(bp) ?
7151 NIG_REG_P1_HDRS_AFTER_BASIC :
7152 NIG_REG_P0_HDRS_AFTER_BASIC,
7153 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007154
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007155 if (CHIP_IS_E3(bp))
7156 REG_WR(bp, BP_PORT(bp) ?
7157 NIG_REG_LLH1_MF_MODE :
7158 NIG_REG_LLH_MF_MODE, IS_MF(bp));
7159 }
7160 if (!CHIP_IS_E3(bp))
7161 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007162
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007163 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007164 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007165 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007166 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007167
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007168 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007169 val = 0;
7170 switch (bp->mf_mode) {
7171 case MULTI_FUNCTION_SD:
7172 val = 1;
7173 break;
7174 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00007175 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007176 val = 2;
7177 break;
7178 }
7179
7180 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
7181 NIG_REG_LLH0_CLS_TYPE), val);
7182 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00007183 {
7184 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
7185 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
7186 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
7187 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007188 }
7189
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007190
7191 /* If SPIO5 is set to generate interrupts, enable it for this port */
7192 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00007193 if (val & MISC_SPIO_SPIO5) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007194 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
7195 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
7196 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007197 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007198 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007199 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007200
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007201 return 0;
7202}
7203
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007204static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
7205{
7206 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00007207 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007208
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007209 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007210 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007211 else
7212 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007213
Yuval Mintz32d68de2012-04-03 18:41:24 +00007214 wb_write[0] = ONCHIP_ADDR1(addr);
7215 wb_write[1] = ONCHIP_ADDR2(addr);
7216 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007217}
7218
Ariel Eliorb56e9672013-01-01 05:22:32 +00007219void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
Eric Dumazet1191cb82012-04-27 21:39:21 +00007220{
7221 u32 data, ctl, cnt = 100;
7222 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7223 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7224 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7225 u32 sb_bit = 1 << (idu_sb_id%32);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007226 u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
Eric Dumazet1191cb82012-04-27 21:39:21 +00007227 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7228
7229 /* Not supported in BC mode */
7230 if (CHIP_INT_MODE_IS_BC(bp))
7231 return;
7232
7233 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7234 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7235 IGU_REGULAR_CLEANUP_SET |
7236 IGU_REGULAR_BCLEANUP;
7237
7238 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7239 func_encode << IGU_CTRL_REG_FID_SHIFT |
7240 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7241
7242 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7243 data, igu_addr_data);
7244 REG_WR(bp, igu_addr_data, data);
7245 mmiowb();
7246 barrier();
7247 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7248 ctl, igu_addr_ctl);
7249 REG_WR(bp, igu_addr_ctl, ctl);
7250 mmiowb();
7251 barrier();
7252
7253 /* wait for clean up to finish */
7254 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7255 msleep(20);
7256
7257
7258 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7259 DP(NETIF_MSG_HW,
7260 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7261 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7262 }
7263}
7264
7265static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007266{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007267 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007268}
7269
Eric Dumazet1191cb82012-04-27 21:39:21 +00007270static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007271{
7272 u32 i, base = FUNC_ILT_BASE(func);
7273 for (i = base; i < base + ILT_PER_FUNC; i++)
7274 bnx2x_ilt_wr(bp, i, 0);
7275}
7276
Merav Sicron55c11942012-11-07 00:45:48 +00007277
Merav Sicron910cc722012-11-11 03:56:08 +00007278static void bnx2x_init_searcher(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007279{
7280 int port = BP_PORT(bp);
7281 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7282 /* T1 hash bits value determines the T1 number of entries */
7283 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7284}
7285
7286static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7287{
7288 int rc;
7289 struct bnx2x_func_state_params func_params = {NULL};
7290 struct bnx2x_func_switch_update_params *switch_update_params =
7291 &func_params.params.switch_update;
7292
7293 /* Prepare parameters for function state transitions */
7294 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7295 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7296
7297 func_params.f_obj = &bp->func_obj;
7298 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7299
7300 /* Function parameters */
7301 switch_update_params->suspend = suspend;
7302
7303 rc = bnx2x_func_state_change(bp, &func_params);
7304
7305 return rc;
7306}
7307
Merav Sicron910cc722012-11-11 03:56:08 +00007308static int bnx2x_reset_nic_mode(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007309{
7310 int rc, i, port = BP_PORT(bp);
7311 int vlan_en = 0, mac_en[NUM_MACS];
7312
7313
7314 /* Close input from network */
7315 if (bp->mf_mode == SINGLE_FUNCTION) {
7316 bnx2x_set_rx_filter(&bp->link_params, 0);
7317 } else {
7318 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7319 NIG_REG_LLH0_FUNC_EN);
7320 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7321 NIG_REG_LLH0_FUNC_EN, 0);
7322 for (i = 0; i < NUM_MACS; i++) {
7323 mac_en[i] = REG_RD(bp, port ?
7324 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7325 4 * i) :
7326 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7327 4 * i));
7328 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7329 4 * i) :
7330 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7331 }
7332 }
7333
7334 /* Close BMC to host */
7335 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7336 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7337
7338 /* Suspend Tx switching to the PF. Completion of this ramrod
7339 * further guarantees that all the packets of that PF / child
7340 * VFs in BRB were processed by the Parser, so it is safe to
7341 * change the NIC_MODE register.
7342 */
7343 rc = bnx2x_func_switch_update(bp, 1);
7344 if (rc) {
7345 BNX2X_ERR("Can't suspend tx-switching!\n");
7346 return rc;
7347 }
7348
7349 /* Change NIC_MODE register */
7350 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7351
7352 /* Open input from network */
7353 if (bp->mf_mode == SINGLE_FUNCTION) {
7354 bnx2x_set_rx_filter(&bp->link_params, 1);
7355 } else {
7356 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7357 NIG_REG_LLH0_FUNC_EN, vlan_en);
7358 for (i = 0; i < NUM_MACS; i++) {
7359 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7360 4 * i) :
7361 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7362 mac_en[i]);
7363 }
7364 }
7365
7366 /* Enable BMC to host */
7367 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7368 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7369
7370 /* Resume Tx switching to the PF */
7371 rc = bnx2x_func_switch_update(bp, 0);
7372 if (rc) {
7373 BNX2X_ERR("Can't resume tx-switching!\n");
7374 return rc;
7375 }
7376
7377 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7378 return 0;
7379}
7380
7381int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7382{
7383 int rc;
7384
7385 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7386
7387 if (CONFIGURE_NIC_MODE(bp)) {
7388 /* Configrue searcher as part of function hw init */
7389 bnx2x_init_searcher(bp);
7390
7391 /* Reset NIC mode */
7392 rc = bnx2x_reset_nic_mode(bp);
7393 if (rc)
7394 BNX2X_ERR("Can't change NIC mode!\n");
7395 return rc;
7396 }
7397
7398 return 0;
7399}
7400
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007401static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007402{
7403 int port = BP_PORT(bp);
7404 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007405 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007406 struct bnx2x_ilt *ilt = BP_ILT(bp);
7407 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007408 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007409 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007410 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007411
Merav Sicron51c1a582012-03-18 10:33:38 +00007412 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007413
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007414 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007415 if (!CHIP_IS_E1x(bp)) {
7416 rc = bnx2x_pf_flr_clnup(bp);
7417 if (rc)
7418 return rc;
7419 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007420
Eilon Greenstein8badd272009-02-12 08:36:15 +00007421 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007422 if (bp->common.int_block == INT_BLOCK_HC) {
7423 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7424 val = REG_RD(bp, addr);
7425 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7426 REG_WR(bp, addr, val);
7427 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007428
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007429 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7430 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7431
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007432 ilt = BP_ILT(bp);
7433 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007434
Ariel Elior290ca2b2013-01-01 05:22:31 +00007435 if (IS_SRIOV(bp))
7436 cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
7437 cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
7438
7439 /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
7440 * those of the VFs, so start line should be reset
7441 */
7442 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007443 for (i = 0; i < L2_ILT_LINES(bp); i++) {
Merav Sicrona0529972012-06-19 07:48:25 +00007444 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007445 ilt->lines[cdu_ilt_start + i].page_mapping =
Merav Sicrona0529972012-06-19 07:48:25 +00007446 bp->context[i].cxt_mapping;
7447 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007448 }
Ariel Elior290ca2b2013-01-01 05:22:31 +00007449
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007450 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007451
Merav Sicron55c11942012-11-07 00:45:48 +00007452 if (!CONFIGURE_NIC_MODE(bp)) {
7453 bnx2x_init_searcher(bp);
7454 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7455 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7456 } else {
7457 /* Set NIC mode */
7458 REG_WR(bp, PRS_REG_NIC_MODE, 1);
7459 DP(NETIF_MSG_IFUP, "NIC MODE configrued\n");
Michael Chan37b091b2009-10-10 13:46:55 +00007460
Merav Sicron55c11942012-11-07 00:45:48 +00007461 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007462
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007463 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007464 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7465
7466 /* Turn on a single ISR mode in IGU if driver is going to use
7467 * INT#x or MSI
7468 */
7469 if (!(bp->flags & USING_MSIX_FLAG))
7470 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7471 /*
7472 * Timers workaround bug: function init part.
7473 * Need to wait 20msec after initializing ILT,
7474 * needed to make sure there are no requests in
7475 * one of the PXP internal queues with "old" ILT addresses
7476 */
7477 msleep(20);
7478 /*
7479 * Master enable - Due to WB DMAE writes performed before this
7480 * register is re-initialized as part of the regular function
7481 * init
7482 */
7483 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7484 /* Enable the function in IGU */
7485 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7486 }
7487
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007488 bp->dmae_ready = 1;
7489
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007490 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007491
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007492 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007493 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7494
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007495 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7496 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7497 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7498 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7499 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7500 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7501 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7502 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7503 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7504 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7505 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7506 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7507 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007508
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007509 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007510 REG_WR(bp, QM_REG_PF_EN, 1);
7511
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007512 if (!CHIP_IS_E1x(bp)) {
7513 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7514 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7515 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7516 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7517 }
7518 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007519
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007520 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7521 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007522
7523 bnx2x_iov_init_dq(bp);
7524
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007525 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7526 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7527 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7528 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7529 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7530 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7531 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7532 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7533 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7534 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007535 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7536
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007537 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007538
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007539 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007540
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007541 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007542 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7543
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007544 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007545 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007546 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007547 }
7548
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007549 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007550
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007551 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007552 if (bp->common.int_block == INT_BLOCK_HC) {
7553 if (CHIP_IS_E1H(bp)) {
7554 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7555
7556 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7557 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7558 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007559 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007560
7561 } else {
7562 int num_segs, sb_idx, prod_offset;
7563
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007564 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7565
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007566 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007567 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7568 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7569 }
7570
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007571 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007572
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007573 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007574 int dsb_idx = 0;
7575 /**
7576 * Producer memory:
7577 * E2 mode: address 0-135 match to the mapping memory;
7578 * 136 - PF0 default prod; 137 - PF1 default prod;
7579 * 138 - PF2 default prod; 139 - PF3 default prod;
7580 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7581 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7582 * 144-147 reserved.
7583 *
7584 * E1.5 mode - In backward compatible mode;
7585 * for non default SB; each even line in the memory
7586 * holds the U producer and each odd line hold
7587 * the C producer. The first 128 producers are for
7588 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7589 * producers are for the DSB for each PF.
7590 * Each PF has five segments: (the order inside each
7591 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7592 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7593 * 144-147 attn prods;
7594 */
7595 /* non-default-status-blocks */
7596 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7597 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7598 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7599 prod_offset = (bp->igu_base_sb + sb_idx) *
7600 num_segs;
7601
7602 for (i = 0; i < num_segs; i++) {
7603 addr = IGU_REG_PROD_CONS_MEMORY +
7604 (prod_offset + i) * 4;
7605 REG_WR(bp, addr, 0);
7606 }
7607 /* send consumer update with value 0 */
7608 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7609 USTORM_ID, 0, IGU_INT_NOP, 1);
7610 bnx2x_igu_clear_sb(bp,
7611 bp->igu_base_sb + sb_idx);
7612 }
7613
7614 /* default-status-blocks */
7615 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7616 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7617
7618 if (CHIP_MODE_IS_4_PORT(bp))
7619 dsb_idx = BP_FUNC(bp);
7620 else
David S. Miller8decf862011-09-22 03:23:13 -04007621 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007622
7623 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7624 IGU_BC_BASE_DSB_PROD + dsb_idx :
7625 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7626
David S. Miller8decf862011-09-22 03:23:13 -04007627 /*
7628 * igu prods come in chunks of E1HVN_MAX (4) -
7629 * does not matters what is the current chip mode
7630 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007631 for (i = 0; i < (num_segs * E1HVN_MAX);
7632 i += E1HVN_MAX) {
7633 addr = IGU_REG_PROD_CONS_MEMORY +
7634 (prod_offset + i)*4;
7635 REG_WR(bp, addr, 0);
7636 }
7637 /* send consumer update with 0 */
7638 if (CHIP_INT_MODE_IS_BC(bp)) {
7639 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7640 USTORM_ID, 0, IGU_INT_NOP, 1);
7641 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7642 CSTORM_ID, 0, IGU_INT_NOP, 1);
7643 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7644 XSTORM_ID, 0, IGU_INT_NOP, 1);
7645 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7646 TSTORM_ID, 0, IGU_INT_NOP, 1);
7647 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7648 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7649 } else {
7650 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7651 USTORM_ID, 0, IGU_INT_NOP, 1);
7652 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7653 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7654 }
7655 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
7656
7657 /* !!! these should become driver const once
7658 rf-tool supports split-68 const */
7659 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
7660 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
7661 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
7662 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
7663 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
7664 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
7665 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007666 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007667
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007668 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007669 REG_WR(bp, 0x2114, 0xffffffff);
7670 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007671
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007672 if (CHIP_IS_E1x(bp)) {
7673 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
7674 main_mem_base = HC_REG_MAIN_MEMORY +
7675 BP_PORT(bp) * (main_mem_size * 4);
7676 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
7677 main_mem_width = 8;
7678
7679 val = REG_RD(bp, main_mem_prty_clr);
7680 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00007681 DP(NETIF_MSG_HW,
7682 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
7683 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007684
7685 /* Clear "false" parity errors in MSI-X table */
7686 for (i = main_mem_base;
7687 i < main_mem_base + main_mem_size * 4;
7688 i += main_mem_width) {
7689 bnx2x_read_dmae(bp, i, main_mem_width / 4);
7690 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
7691 i, main_mem_width / 4);
7692 }
7693 /* Clear HC parity attention */
7694 REG_RD(bp, main_mem_prty_clr);
7695 }
7696
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007697#ifdef BNX2X_STOP_ON_ERROR
7698 /* Enable STORMs SP logging */
7699 REG_WR8(bp, BAR_USTRORM_INTMEM +
7700 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7701 REG_WR8(bp, BAR_TSTRORM_INTMEM +
7702 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7703 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7704 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7705 REG_WR8(bp, BAR_XSTRORM_INTMEM +
7706 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7707#endif
7708
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007709 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007710
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007711 return 0;
7712}
7713
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007714
Merav Sicron55c11942012-11-07 00:45:48 +00007715void bnx2x_free_mem_cnic(struct bnx2x *bp)
7716{
7717 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
7718
7719 if (!CHIP_IS_E1x(bp))
7720 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
7721 sizeof(struct host_hc_status_block_e2));
7722 else
7723 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
7724 sizeof(struct host_hc_status_block_e1x));
7725
7726 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
7727}
7728
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007729void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007730{
Merav Sicrona0529972012-06-19 07:48:25 +00007731 int i;
7732
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007733 /* fastpath */
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00007734 bnx2x_free_fp_mem(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007735 /* end of fastpath */
7736
7737 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007738 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007739
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007740 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7741 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7742
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007743 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007744 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007745
Merav Sicrona0529972012-06-19 07:48:25 +00007746 for (i = 0; i < L2_ILT_LINES(bp); i++)
7747 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
7748 bp->context[i].size);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007749 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
7750
7751 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007752
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007753 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007754
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007755 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
7756 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007757}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007758
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007759
Merav Sicron55c11942012-11-07 00:45:48 +00007760int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007761{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007762 if (!CHIP_IS_E1x(bp))
7763 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007764 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
7765 sizeof(struct host_hc_status_block_e2));
7766 else
Merav Sicron55c11942012-11-07 00:45:48 +00007767 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb,
7768 &bp->cnic_sb_mapping,
7769 sizeof(struct
7770 host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007771
Merav Sicron55c11942012-11-07 00:45:48 +00007772 if (CONFIGURE_NIC_MODE(bp))
7773 /* allocate searcher T2 table, as it wan't allocated before */
7774 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007775
Merav Sicron55c11942012-11-07 00:45:48 +00007776 /* write address to which L5 should insert its values */
7777 bp->cnic_eth_dev.addr_drv_info_to_mcp =
7778 &bp->slowpath->drv_info_to_mcp;
7779
7780 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
7781 goto alloc_mem_err;
7782
7783 return 0;
7784
7785alloc_mem_err:
7786 bnx2x_free_mem_cnic(bp);
7787 BNX2X_ERR("Can't allocate memory\n");
7788 return -ENOMEM;
7789}
7790
7791int bnx2x_alloc_mem(struct bnx2x *bp)
7792{
7793 int i, allocated, context_size;
7794
7795 if (!CONFIGURE_NIC_MODE(bp))
7796 /* allocate searcher T2 table */
7797 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007798
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007799 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007800 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007801
7802 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
7803 sizeof(struct bnx2x_slowpath));
7804
Merav Sicrona0529972012-06-19 07:48:25 +00007805 /* Allocate memory for CDU context:
7806 * This memory is allocated separately and not in the generic ILT
7807 * functions because CDU differs in few aspects:
7808 * 1. There are multiple entities allocating memory for context -
7809 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
7810 * its own ILT lines.
7811 * 2. Since CDU page-size is not a single 4KB page (which is the case
7812 * for the other ILT clients), to be efficient we want to support
7813 * allocation of sub-page-size in the last entry.
7814 * 3. Context pointers are used by the driver to pass to FW / update
7815 * the context (for the other ILT clients the pointers are used just to
7816 * free the memory during unload).
7817 */
7818 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007819
Merav Sicrona0529972012-06-19 07:48:25 +00007820 for (i = 0, allocated = 0; allocated < context_size; i++) {
7821 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
7822 (context_size - allocated));
7823 BNX2X_PCI_ALLOC(bp->context[i].vcxt,
7824 &bp->context[i].cxt_mapping,
7825 bp->context[i].size);
7826 allocated += bp->context[i].size;
7827 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007828 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007829
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007830 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
7831 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007832
Ariel Elior67c431a2013-01-01 05:22:36 +00007833 if (bnx2x_iov_alloc_mem(bp))
7834 goto alloc_mem_err;
7835
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007836 /* Slow path ring */
7837 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
7838
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007839 /* EQ */
7840 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
7841 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00007842
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007843 return 0;
7844
7845alloc_mem_err:
7846 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00007847 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007848 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007849}
7850
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007851/*
7852 * Init service functions
7853 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007854
7855int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
7856 struct bnx2x_vlan_mac_obj *obj, bool set,
7857 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007858{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007859 int rc;
7860 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007861
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007862 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007863
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007864 /* Fill general parameters */
7865 ramrod_param.vlan_mac_obj = obj;
7866 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007867
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007868 /* Fill a user request section if needed */
7869 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
7870 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007871
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007872 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007873
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007874 /* Set the command: ADD or DEL */
7875 if (set)
7876 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
7877 else
7878 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007879 }
7880
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007881 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
Yuval Mintz7b5342d2012-09-11 04:34:14 +00007882
7883 if (rc == -EEXIST) {
7884 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
7885 /* do not treat adding same MAC as error */
7886 rc = 0;
7887 } else if (rc < 0)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007888 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
Yuval Mintz7b5342d2012-09-11 04:34:14 +00007889
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007890 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007891}
7892
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007893int bnx2x_del_all_macs(struct bnx2x *bp,
7894 struct bnx2x_vlan_mac_obj *mac_obj,
7895 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00007896{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007897 int rc;
7898 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
7899
7900 /* Wait for completion of requested */
7901 if (wait_for_comp)
7902 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7903
7904 /* Set the mac type of addresses we want to clear */
7905 __set_bit(mac_type, &vlan_mac_flags);
7906
7907 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
7908 if (rc < 0)
7909 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
7910
7911 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00007912}
7913
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007914int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007915{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007916 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007917
Barak Witkowskia3348722012-04-23 03:04:46 +00007918 if (is_zero_ether_addr(bp->dev->dev_addr) &&
7919 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00007920 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
7921 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007922 return 0;
7923 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007924
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007925 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007926
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007927 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7928 /* Eth MAC is set on RSS leading client (fp[0]) */
Barak Witkowski15192a82012-06-19 07:48:28 +00007929 return bnx2x_set_mac_one(bp, bp->dev->dev_addr, &bp->sp_objs->mac_obj,
7930 set, BNX2X_ETH_MAC, &ramrod_flags);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007931}
7932
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007933int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00007934{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007935 return bnx2x_setup_queue(bp, &bp->fp[0], 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007936}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08007937
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007938/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00007939 * bnx2x_set_int_mode - configure interrupt mode
7940 *
7941 * @bp: driver handle
7942 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007943 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007944 */
Ariel Elior1ab44342013-01-01 05:22:23 +00007945int bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007946{
Ariel Elior1ab44342013-01-01 05:22:23 +00007947 int rc = 0;
7948
7949 if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX)
7950 return -EINVAL;
7951
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007952 switch (int_mode) {
Ariel Elior1ab44342013-01-01 05:22:23 +00007953 case BNX2X_INT_MODE_MSIX:
7954 /* attempt to enable msix */
7955 rc = bnx2x_enable_msix(bp);
7956
7957 /* msix attained */
7958 if (!rc)
7959 return 0;
7960
7961 /* vfs use only msix */
7962 if (rc && IS_VF(bp))
7963 return rc;
7964
7965 /* failed to enable multiple MSI-X */
7966 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
7967 bp->num_queues,
7968 1 + bp->num_cnic_queues);
7969
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007970 /* falling through... */
Ariel Elior1ab44342013-01-01 05:22:23 +00007971 case BNX2X_INT_MODE_MSI:
7972 bnx2x_enable_msi(bp);
7973
7974 /* falling through... */
7975 case BNX2X_INT_MODE_INTX:
Merav Sicron55c11942012-11-07 00:45:48 +00007976 bp->num_ethernet_queues = 1;
7977 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
Merav Sicron51c1a582012-03-18 10:33:38 +00007978 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07007979 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07007980 default:
Ariel Elior1ab44342013-01-01 05:22:23 +00007981 BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
7982 return -EINVAL;
Eilon Greensteinca003922009-08-12 22:53:28 -07007983 }
Ariel Elior1ab44342013-01-01 05:22:23 +00007984 return 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07007985}
7986
Ariel Elior1ab44342013-01-01 05:22:23 +00007987/* must be called prior to any HW initializations */
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00007988static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
7989{
Ariel Elior290ca2b2013-01-01 05:22:31 +00007990 if (IS_SRIOV(bp))
7991 return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00007992 return L2_ILT_LINES(bp);
7993}
7994
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007995void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007996{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007997 struct ilt_client_info *ilt_client;
7998 struct bnx2x_ilt *ilt = BP_ILT(bp);
7999 u16 line = 0;
8000
8001 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
8002 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
8003
8004 /* CDU */
8005 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
8006 ilt_client->client_num = ILT_CLIENT_CDU;
8007 ilt_client->page_size = CDU_ILT_PAGE_SZ;
8008 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
8009 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008010 line += bnx2x_cid_ilt_lines(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008011
8012 if (CNIC_SUPPORT(bp))
8013 line += CNIC_ILT_LINES;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008014 ilt_client->end = line - 1;
8015
Merav Sicron51c1a582012-03-18 10:33:38 +00008016 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008017 ilt_client->start,
8018 ilt_client->end,
8019 ilt_client->page_size,
8020 ilt_client->flags,
8021 ilog2(ilt_client->page_size >> 12));
8022
8023 /* QM */
8024 if (QM_INIT(bp->qm_cid_count)) {
8025 ilt_client = &ilt->clients[ILT_CLIENT_QM];
8026 ilt_client->client_num = ILT_CLIENT_QM;
8027 ilt_client->page_size = QM_ILT_PAGE_SZ;
8028 ilt_client->flags = 0;
8029 ilt_client->start = line;
8030
8031 /* 4 bytes for each cid */
8032 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
8033 QM_ILT_PAGE_SZ);
8034
8035 ilt_client->end = line - 1;
8036
Merav Sicron51c1a582012-03-18 10:33:38 +00008037 DP(NETIF_MSG_IFUP,
8038 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008039 ilt_client->start,
8040 ilt_client->end,
8041 ilt_client->page_size,
8042 ilt_client->flags,
8043 ilog2(ilt_client->page_size >> 12));
8044
8045 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008046
Merav Sicron55c11942012-11-07 00:45:48 +00008047 if (CNIC_SUPPORT(bp)) {
8048 /* SRC */
8049 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
8050 ilt_client->client_num = ILT_CLIENT_SRC;
8051 ilt_client->page_size = SRC_ILT_PAGE_SZ;
8052 ilt_client->flags = 0;
8053 ilt_client->start = line;
8054 line += SRC_ILT_LINES;
8055 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008056
Merav Sicron55c11942012-11-07 00:45:48 +00008057 DP(NETIF_MSG_IFUP,
8058 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8059 ilt_client->start,
8060 ilt_client->end,
8061 ilt_client->page_size,
8062 ilt_client->flags,
8063 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008064
Merav Sicron55c11942012-11-07 00:45:48 +00008065 /* TM */
8066 ilt_client = &ilt->clients[ILT_CLIENT_TM];
8067 ilt_client->client_num = ILT_CLIENT_TM;
8068 ilt_client->page_size = TM_ILT_PAGE_SZ;
8069 ilt_client->flags = 0;
8070 ilt_client->start = line;
8071 line += TM_ILT_LINES;
8072 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008073
Merav Sicron55c11942012-11-07 00:45:48 +00008074 DP(NETIF_MSG_IFUP,
8075 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8076 ilt_client->start,
8077 ilt_client->end,
8078 ilt_client->page_size,
8079 ilt_client->flags,
8080 ilog2(ilt_client->page_size >> 12));
8081 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008082
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008083 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008084}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008085
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008086/**
8087 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
8088 *
8089 * @bp: driver handle
8090 * @fp: pointer to fastpath
8091 * @init_params: pointer to parameters structure
8092 *
8093 * parameters configured:
8094 * - HC configuration
8095 * - Queue's CDU context
8096 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008097static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008098 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008099{
Ariel Elior6383c0b2011-07-14 08:31:57 +00008100
8101 u8 cos;
Merav Sicrona0529972012-06-19 07:48:25 +00008102 int cxt_index, cxt_offset;
8103
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008104 /* FCoE Queue uses Default SB, thus has no HC capabilities */
8105 if (!IS_FCOE_FP(fp)) {
8106 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
8107 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
8108
8109 /* If HC is supporterd, enable host coalescing in the transition
8110 * to INIT state.
8111 */
8112 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
8113 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
8114
8115 /* HC rate */
8116 init_params->rx.hc_rate = bp->rx_ticks ?
8117 (1000000 / bp->rx_ticks) : 0;
8118 init_params->tx.hc_rate = bp->tx_ticks ?
8119 (1000000 / bp->tx_ticks) : 0;
8120
8121 /* FW SB ID */
8122 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
8123 fp->fw_sb_id;
8124
8125 /*
8126 * CQ index among the SB indices: FCoE clients uses the default
8127 * SB, therefore it's different.
8128 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008129 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
8130 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008131 }
8132
Ariel Elior6383c0b2011-07-14 08:31:57 +00008133 /* set maximum number of COSs supported by this queue */
8134 init_params->max_cos = fp->max_cos;
8135
Merav Sicron51c1a582012-03-18 10:33:38 +00008136 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008137 fp->index, init_params->max_cos);
8138
8139 /* set the context pointers queue object */
Merav Sicrona0529972012-06-19 07:48:25 +00008140 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
Merav Sicron65565882012-06-19 07:48:26 +00008141 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
8142 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
Merav Sicrona0529972012-06-19 07:48:25 +00008143 ILT_PAGE_CIDS);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008144 init_params->cxts[cos] =
Merav Sicrona0529972012-06-19 07:48:25 +00008145 &bp->context[cxt_index].vcxt[cxt_offset].eth;
8146 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008147}
8148
Merav Sicron910cc722012-11-11 03:56:08 +00008149static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00008150 struct bnx2x_queue_state_params *q_params,
8151 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
8152 int tx_index, bool leading)
8153{
8154 memset(tx_only_params, 0, sizeof(*tx_only_params));
8155
8156 /* Set the command */
8157 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
8158
8159 /* Set tx-only QUEUE flags: don't zero statistics */
8160 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
8161
8162 /* choose the index of the cid to send the slow path on */
8163 tx_only_params->cid_index = tx_index;
8164
8165 /* Set general TX_ONLY_SETUP parameters */
8166 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8167
8168 /* Set Tx TX_ONLY_SETUP parameters */
8169 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8170
Merav Sicron51c1a582012-03-18 10:33:38 +00008171 DP(NETIF_MSG_IFUP,
8172 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008173 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8174 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8175 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8176
8177 /* send the ramrod */
8178 return bnx2x_queue_state_change(bp, q_params);
8179}
8180
8181
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008182/**
8183 * bnx2x_setup_queue - setup queue
8184 *
8185 * @bp: driver handle
8186 * @fp: pointer to fastpath
8187 * @leading: is leading
8188 *
8189 * This function performs 2 steps in a Queue state machine
8190 * actually: 1) RESET->INIT 2) INIT->SETUP
8191 */
8192
8193int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8194 bool leading)
8195{
Yuval Mintz3b603062012-03-18 10:33:39 +00008196 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008197 struct bnx2x_queue_setup_params *setup_params =
8198 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008199 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8200 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008201 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008202 u8 tx_index;
8203
Merav Sicron51c1a582012-03-18 10:33:38 +00008204 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008205
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008206 /* reset IGU state skip FCoE L2 queue */
8207 if (!IS_FCOE_FP(fp))
8208 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008209 IGU_INT_ENABLE, 0);
8210
Barak Witkowski15192a82012-06-19 07:48:28 +00008211 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008212 /* We want to wait for completion in this context */
8213 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008214
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008215 /* Prepare the INIT parameters */
8216 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008217
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008218 /* Set the command */
8219 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008220
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008221 /* Change the state to INIT */
8222 rc = bnx2x_queue_state_change(bp, &q_params);
8223 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008224 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008225 return rc;
8226 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008227
Merav Sicron51c1a582012-03-18 10:33:38 +00008228 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00008229
8230
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008231 /* Now move the Queue to the SETUP state... */
8232 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008233
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008234 /* Set QUEUE flags */
8235 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008236
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008237 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008238 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8239 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008240
Ariel Elior6383c0b2011-07-14 08:31:57 +00008241 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008242 &setup_params->rxq_params);
8243
Ariel Elior6383c0b2011-07-14 08:31:57 +00008244 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8245 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008246
8247 /* Set the command */
8248 q_params.cmd = BNX2X_Q_CMD_SETUP;
8249
Merav Sicron55c11942012-11-07 00:45:48 +00008250 if (IS_FCOE_FP(fp))
8251 bp->fcoe_init = true;
8252
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008253 /* Change the state to SETUP */
8254 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008255 if (rc) {
8256 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8257 return rc;
8258 }
8259
8260 /* loop through the relevant tx-only indices */
8261 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8262 tx_index < fp->max_cos;
8263 tx_index++) {
8264
8265 /* prepare and send tx-only ramrod*/
8266 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8267 tx_only_params, tx_index, leading);
8268 if (rc) {
8269 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8270 fp->index, tx_index);
8271 return rc;
8272 }
8273 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008274
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008275 return rc;
8276}
8277
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008278static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008279{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008280 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008281 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00008282 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00008283 int rc, tx_index;
8284
Merav Sicron51c1a582012-03-18 10:33:38 +00008285 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008286
Barak Witkowski15192a82012-06-19 07:48:28 +00008287 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008288 /* We want to wait for completion in this context */
8289 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008290
Ariel Elior6383c0b2011-07-14 08:31:57 +00008291
8292 /* close tx-only connections */
8293 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8294 tx_index < fp->max_cos;
8295 tx_index++){
8296
8297 /* ascertain this is a normal queue*/
Merav Sicron65565882012-06-19 07:48:26 +00008298 txdata = fp->txdata_ptr[tx_index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008299
Merav Sicron51c1a582012-03-18 10:33:38 +00008300 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008301 txdata->txq_index);
8302
8303 /* send halt terminate on tx-only connection */
8304 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8305 memset(&q_params.params.terminate, 0,
8306 sizeof(q_params.params.terminate));
8307 q_params.params.terminate.cid_index = tx_index;
8308
8309 rc = bnx2x_queue_state_change(bp, &q_params);
8310 if (rc)
8311 return rc;
8312
8313 /* send halt terminate on tx-only connection */
8314 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8315 memset(&q_params.params.cfc_del, 0,
8316 sizeof(q_params.params.cfc_del));
8317 q_params.params.cfc_del.cid_index = tx_index;
8318 rc = bnx2x_queue_state_change(bp, &q_params);
8319 if (rc)
8320 return rc;
8321 }
8322 /* Stop the primary connection: */
8323 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008324 q_params.cmd = BNX2X_Q_CMD_HALT;
8325 rc = bnx2x_queue_state_change(bp, &q_params);
8326 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008327 return rc;
8328
Ariel Elior6383c0b2011-07-14 08:31:57 +00008329 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008330 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008331 memset(&q_params.params.terminate, 0,
8332 sizeof(q_params.params.terminate));
8333 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008334 rc = bnx2x_queue_state_change(bp, &q_params);
8335 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008336 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008337 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008338 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008339 memset(&q_params.params.cfc_del, 0,
8340 sizeof(q_params.params.cfc_del));
8341 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008342 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008343}
8344
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008345
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008346static void bnx2x_reset_func(struct bnx2x *bp)
8347{
8348 int port = BP_PORT(bp);
8349 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008350 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008351
8352 /* Disable the function in the FW */
8353 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8354 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8355 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8356 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8357
8358 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008359 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008360 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008361 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008362 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8363 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008364 }
8365
Merav Sicron55c11942012-11-07 00:45:48 +00008366 if (CNIC_LOADED(bp))
8367 /* CNIC SB */
8368 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8369 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8370 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8371
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008372 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008373 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008374 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8375 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008376
8377 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8378 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8379 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008380
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008381 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008382 if (bp->common.int_block == INT_BLOCK_HC) {
8383 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8384 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8385 } else {
8386 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8387 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8388 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008389
Merav Sicron55c11942012-11-07 00:45:48 +00008390 if (CNIC_LOADED(bp)) {
8391 /* Disable Timer scan */
8392 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8393 /*
8394 * Wait for at least 10ms and up to 2 second for the timers
8395 * scan to complete
8396 */
8397 for (i = 0; i < 200; i++) {
8398 msleep(10);
8399 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8400 break;
8401 }
Michael Chan37b091b2009-10-10 13:46:55 +00008402 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008403 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008404 bnx2x_clear_func_ilt(bp, func);
8405
8406 /* Timers workaround bug for E2: if this is vnic-3,
8407 * we need to set the entire ilt range for this timers.
8408 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008409 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008410 struct ilt_client_info ilt_cli;
8411 /* use dummy TM client */
8412 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8413 ilt_cli.start = 0;
8414 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8415 ilt_cli.client_num = ILT_CLIENT_TM;
8416
8417 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8418 }
8419
8420 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008421 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008422 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008423
8424 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008425}
8426
8427static void bnx2x_reset_port(struct bnx2x *bp)
8428{
8429 int port = BP_PORT(bp);
8430 u32 val;
8431
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008432 /* Reset physical Link */
8433 bnx2x__link_reset(bp);
8434
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008435 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8436
8437 /* Do not rcv packets to BRB */
8438 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8439 /* Do not direct rcv packets that are not for MCP to the BRB */
8440 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8441 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8442
8443 /* Configure AEU */
8444 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8445
8446 msleep(100);
8447 /* Check for BRB port occupancy */
8448 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8449 if (val)
8450 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008451 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008452
8453 /* TODO: Close Doorbell port? */
8454}
8455
Eric Dumazet1191cb82012-04-27 21:39:21 +00008456static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008457{
Yuval Mintz3b603062012-03-18 10:33:39 +00008458 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008459
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008460 /* Prepare parameters for function state transitions */
8461 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008462
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008463 func_params.f_obj = &bp->func_obj;
8464 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008465
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008466 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008467
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008468 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008469}
8470
Eric Dumazet1191cb82012-04-27 21:39:21 +00008471static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008472{
Yuval Mintz3b603062012-03-18 10:33:39 +00008473 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008474 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008475
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008476 /* Prepare parameters for function state transitions */
8477 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8478 func_params.f_obj = &bp->func_obj;
8479 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008480
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008481 /*
8482 * Try to stop the function the 'good way'. If fails (in case
8483 * of a parity error during bnx2x_chip_cleanup()) and we are
8484 * not in a debug mode, perform a state transaction in order to
8485 * enable further HW_RESET transaction.
8486 */
8487 rc = bnx2x_func_state_change(bp, &func_params);
8488 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008489#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008490 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008491#else
Merav Sicron51c1a582012-03-18 10:33:38 +00008492 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008493 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8494 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008495#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008496 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008497
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008498 return 0;
8499}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008500
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008501/**
8502 * bnx2x_send_unload_req - request unload mode from the MCP.
8503 *
8504 * @bp: driver handle
8505 * @unload_mode: requested function's unload mode
8506 *
8507 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8508 */
8509u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8510{
8511 u32 reset_code = 0;
8512 int port = BP_PORT(bp);
8513
8514 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008515 if (unload_mode == UNLOAD_NORMAL)
8516 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008517
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008518 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008519 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008520
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008521 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008522 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008523 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008524 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008525 u16 pmc;
8526
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008527 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008528 * preserve entry 0 which is used by the PMF
8529 */
David S. Miller8decf862011-09-22 03:23:13 -04008530 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008531
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008532 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008533 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008534
8535 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8536 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008537 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008538
David S. Miller88c51002011-10-07 13:38:43 -04008539 /* Enable the PME and clear the status */
8540 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmc);
8541 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
8542 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, pmc);
8543
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008544 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008545
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008546 } else
8547 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8548
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008549 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008550 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008551 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008552 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008553 int path = BP_PATH(bp);
8554
Merav Sicron51c1a582012-03-18 10:33:38 +00008555 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008556 path, load_count[path][0], load_count[path][1],
8557 load_count[path][2]);
8558 load_count[path][0]--;
8559 load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008560 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008561 path, load_count[path][0], load_count[path][1],
8562 load_count[path][2]);
8563 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008564 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008565 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008566 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8567 else
8568 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8569 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008570
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008571 return reset_code;
8572}
8573
8574/**
8575 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8576 *
8577 * @bp: driver handle
Yuval Mintz5d07d862012-09-13 02:56:21 +00008578 * @keep_link: true iff link should be kept up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008579 */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008580void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008581{
Yuval Mintz5d07d862012-09-13 02:56:21 +00008582 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
8583
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008584 /* Report UNLOAD_DONE to MCP */
8585 if (!BP_NOMCP(bp))
Yuval Mintz5d07d862012-09-13 02:56:21 +00008586 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008587}
8588
Eric Dumazet1191cb82012-04-27 21:39:21 +00008589static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008590{
8591 int tout = 50;
8592 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8593
8594 if (!bp->port.pmf)
8595 return 0;
8596
8597 /*
8598 * (assumption: No Attention from MCP at this stage)
8599 * PMF probably in the middle of TXdisable/enable transaction
8600 * 1. Sync IRS for default SB
8601 * 2. Sync SP queue - this guarantes us that attention handling started
8602 * 3. Wait, that TXdisable/enable transaction completes
8603 *
8604 * 1+2 guranty that if DCBx attention was scheduled it already changed
8605 * pending bit of transaction from STARTED-->TX_STOPPED, if we alredy
8606 * received complettion for the transaction the state is TX_STOPPED.
8607 * State will return to STARTED after completion of TX_STOPPED-->STARTED
8608 * transaction.
8609 */
8610
8611 /* make sure default SB ISR is done */
8612 if (msix)
8613 synchronize_irq(bp->msix_table[0].vector);
8614 else
8615 synchronize_irq(bp->pdev->irq);
8616
8617 flush_workqueue(bnx2x_wq);
8618
8619 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
8620 BNX2X_F_STATE_STARTED && tout--)
8621 msleep(20);
8622
8623 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
8624 BNX2X_F_STATE_STARTED) {
8625#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00008626 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008627 return -EBUSY;
8628#else
8629 /*
8630 * Failed to complete the transaction in a "good way"
8631 * Force both transactions with CLR bit
8632 */
Yuval Mintz3b603062012-03-18 10:33:39 +00008633 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008634
Merav Sicron51c1a582012-03-18 10:33:38 +00008635 DP(NETIF_MSG_IFDOWN,
8636 "Hmmm... unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008637
8638 func_params.f_obj = &bp->func_obj;
8639 __set_bit(RAMROD_DRV_CLR_ONLY,
8640 &func_params.ramrod_flags);
8641
8642 /* STARTED-->TX_ST0PPED */
8643 func_params.cmd = BNX2X_F_CMD_TX_STOP;
8644 bnx2x_func_state_change(bp, &func_params);
8645
8646 /* TX_ST0PPED-->STARTED */
8647 func_params.cmd = BNX2X_F_CMD_TX_START;
8648 return bnx2x_func_state_change(bp, &func_params);
8649#endif
8650 }
8651
8652 return 0;
8653}
8654
Yuval Mintz5d07d862012-09-13 02:56:21 +00008655void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008656{
8657 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008658 int i, rc = 0;
8659 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00008660 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008661 u32 reset_code;
8662
8663 /* Wait until tx fastpath tasks complete */
8664 for_each_tx_queue(bp, i) {
8665 struct bnx2x_fastpath *fp = &bp->fp[i];
8666
Ariel Elior6383c0b2011-07-14 08:31:57 +00008667 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00008668 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008669#ifdef BNX2X_STOP_ON_ERROR
8670 if (rc)
8671 return;
8672#endif
8673 }
8674
8675 /* Give HW time to discard old tx messages */
8676 usleep_range(1000, 1000);
8677
8678 /* Clean all ETH MACs */
Barak Witkowski15192a82012-06-19 07:48:28 +00008679 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
8680 false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008681 if (rc < 0)
8682 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
8683
8684 /* Clean up UC list */
Barak Witkowski15192a82012-06-19 07:48:28 +00008685 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008686 true);
8687 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00008688 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
8689 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008690
8691 /* Disable LLH */
8692 if (!CHIP_IS_E1(bp))
8693 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
8694
8695 /* Set "drop all" (stop Rx).
8696 * We need to take a netif_addr_lock() here in order to prevent
8697 * a race between the completion code and this code.
8698 */
8699 netif_addr_lock_bh(bp->dev);
8700 /* Schedule the rx_mode command */
8701 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
8702 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
8703 else
8704 bnx2x_set_storm_rx_mode(bp);
8705
8706 /* Cleanup multicast configuration */
8707 rparam.mcast_obj = &bp->mcast_obj;
8708 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
8709 if (rc < 0)
8710 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
8711
8712 netif_addr_unlock_bh(bp->dev);
8713
Ariel Eliorf1929b02013-01-01 05:22:41 +00008714 bnx2x_iov_chip_cleanup(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008715
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008716
8717 /*
8718 * Send the UNLOAD_REQUEST to the MCP. This will return if
8719 * this function should perform FUNC, PORT or COMMON HW
8720 * reset.
8721 */
8722 reset_code = bnx2x_send_unload_req(bp, unload_mode);
8723
8724 /*
8725 * (assumption: No Attention from MCP at this stage)
8726 * PMF probably in the middle of TXdisable/enable transaction
8727 */
8728 rc = bnx2x_func_wait_started(bp);
8729 if (rc) {
8730 BNX2X_ERR("bnx2x_func_wait_started failed\n");
8731#ifdef BNX2X_STOP_ON_ERROR
8732 return;
8733#endif
8734 }
8735
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008736 /* Close multi and leading connections
8737 * Completions for ramrods are collected in a synchronous way
8738 */
Merav Sicron55c11942012-11-07 00:45:48 +00008739 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008740 if (bnx2x_stop_queue(bp, i))
8741#ifdef BNX2X_STOP_ON_ERROR
8742 return;
8743#else
8744 goto unload_error;
8745#endif
Merav Sicron55c11942012-11-07 00:45:48 +00008746
8747 if (CNIC_LOADED(bp)) {
8748 for_each_cnic_queue(bp, i)
8749 if (bnx2x_stop_queue(bp, i))
8750#ifdef BNX2X_STOP_ON_ERROR
8751 return;
8752#else
8753 goto unload_error;
8754#endif
8755 }
8756
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008757 /* If SP settings didn't get completed so far - something
8758 * very wrong has happen.
8759 */
8760 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
8761 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
8762
8763#ifndef BNX2X_STOP_ON_ERROR
8764unload_error:
8765#endif
8766 rc = bnx2x_func_stop(bp);
8767 if (rc) {
8768 BNX2X_ERR("Function stop failed!\n");
8769#ifdef BNX2X_STOP_ON_ERROR
8770 return;
8771#endif
8772 }
8773
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008774 /* Disable HW interrupts, NAPI */
8775 bnx2x_netif_stop(bp, 1);
Merav Sicron26614ba2012-08-27 03:26:19 +00008776 /* Delete all NAPI objects */
8777 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008778 if (CNIC_LOADED(bp))
8779 bnx2x_del_all_napi_cnic(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008780
8781 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008782 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008783
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008784 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008785 rc = bnx2x_reset_hw(bp, reset_code);
8786 if (rc)
8787 BNX2X_ERR("HW_RESET failed\n");
8788
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008789
8790 /* Report UNLOAD_DONE to MCP */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008791 bnx2x_send_unload_done(bp, keep_link);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008792}
8793
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008794void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008795{
8796 u32 val;
8797
Merav Sicron51c1a582012-03-18 10:33:38 +00008798 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008799
8800 if (CHIP_IS_E1(bp)) {
8801 int port = BP_PORT(bp);
8802 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8803 MISC_REG_AEU_MASK_ATTN_FUNC_0;
8804
8805 val = REG_RD(bp, addr);
8806 val &= ~(0x300);
8807 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008808 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008809 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
8810 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
8811 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
8812 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
8813 }
8814}
8815
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008816/* Close gates #2, #3 and #4: */
8817static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
8818{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008819 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008820
8821 /* Gates #2 and #4a are closed/opened for "not E1" only */
8822 if (!CHIP_IS_E1(bp)) {
8823 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008824 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008825 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008826 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008827 }
8828
8829 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008830 if (CHIP_IS_E1x(bp)) {
8831 /* Prevent interrupts from HC on both ports */
8832 val = REG_RD(bp, HC_REG_CONFIG_1);
8833 REG_WR(bp, HC_REG_CONFIG_1,
8834 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
8835 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
8836
8837 val = REG_RD(bp, HC_REG_CONFIG_0);
8838 REG_WR(bp, HC_REG_CONFIG_0,
8839 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
8840 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
8841 } else {
8842 /* Prevent incomming interrupts in IGU */
8843 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
8844
8845 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
8846 (!close) ?
8847 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
8848 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
8849 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008850
Merav Sicron51c1a582012-03-18 10:33:38 +00008851 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008852 close ? "closing" : "opening");
8853 mmiowb();
8854}
8855
8856#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
8857
8858static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
8859{
8860 /* Do some magic... */
8861 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8862 *magic_val = val & SHARED_MF_CLP_MAGIC;
8863 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
8864}
8865
Dmitry Kravkove8920672011-05-04 23:52:40 +00008866/**
8867 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008868 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008869 * @bp: driver handle
8870 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008871 */
8872static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
8873{
8874 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008875 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8876 MF_CFG_WR(bp, shared_mf_config.clp_mb,
8877 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
8878}
8879
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008880/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008881 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008882 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008883 * @bp: driver handle
8884 * @magic_val: old value of 'magic' bit.
8885 *
8886 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008887 */
8888static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
8889{
8890 u32 shmem;
8891 u32 validity_offset;
8892
Merav Sicron51c1a582012-03-18 10:33:38 +00008893 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008894
8895 /* Set `magic' bit in order to save MF config */
8896 if (!CHIP_IS_E1(bp))
8897 bnx2x_clp_reset_prep(bp, magic_val);
8898
8899 /* Get shmem offset */
8900 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Barak Witkowskic55e7712012-12-02 04:05:46 +00008901 validity_offset =
8902 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008903
8904 /* Clear validity map flags */
8905 if (shmem > 0)
8906 REG_WR(bp, shmem + validity_offset, 0);
8907}
8908
8909#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
8910#define MCP_ONE_TIMEOUT 100 /* 100 ms */
8911
Dmitry Kravkove8920672011-05-04 23:52:40 +00008912/**
8913 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008914 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008915 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008916 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008917static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008918{
8919 /* special handling for emulation and FPGA,
8920 wait 10 times longer */
8921 if (CHIP_REV_IS_SLOW(bp))
8922 msleep(MCP_ONE_TIMEOUT*10);
8923 else
8924 msleep(MCP_ONE_TIMEOUT);
8925}
8926
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008927/*
8928 * initializes bp->common.shmem_base and waits for validity signature to appear
8929 */
8930static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008931{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008932 int cnt = 0;
8933 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008934
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008935 do {
8936 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8937 if (bp->common.shmem_base) {
8938 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
8939 if (val & SHR_MEM_VALIDITY_MB)
8940 return 0;
8941 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008942
8943 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008944
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008945 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008946
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008947 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008948
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008949 return -ENODEV;
8950}
8951
8952static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
8953{
8954 int rc = bnx2x_init_shmem(bp);
8955
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008956 /* Restore the `magic' bit value */
8957 if (!CHIP_IS_E1(bp))
8958 bnx2x_clp_reset_done(bp, magic_val);
8959
8960 return rc;
8961}
8962
8963static void bnx2x_pxp_prep(struct bnx2x *bp)
8964{
8965 if (!CHIP_IS_E1(bp)) {
8966 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
8967 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008968 mmiowb();
8969 }
8970}
8971
8972/*
8973 * Reset the whole chip except for:
8974 * - PCIE core
8975 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
8976 * one reset bit)
8977 * - IGU
8978 * - MISC (including AEU)
8979 * - GRC
8980 * - RBCN, RBCP
8981 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008982static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008983{
8984 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008985 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008986
8987 /*
8988 * Bits that have to be set in reset_mask2 if we want to reset 'global'
8989 * (per chip) blocks.
8990 */
8991 global_bits2 =
8992 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
8993 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008994
Barak Witkowskic55e7712012-12-02 04:05:46 +00008995 /* Don't reset the following blocks.
8996 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
8997 * reset, as in 4 port device they might still be owned
8998 * by the MCP (there is only one leader per path).
8999 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009000 not_reset_mask1 =
9001 MISC_REGISTERS_RESET_REG_1_RST_HC |
9002 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
9003 MISC_REGISTERS_RESET_REG_1_RST_PXP;
9004
9005 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009006 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009007 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
9008 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
9009 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
9010 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
9011 MISC_REGISTERS_RESET_REG_2_RST_GRC |
9012 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009013 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
9014 MISC_REGISTERS_RESET_REG_2_RST_ATC |
Barak Witkowskic55e7712012-12-02 04:05:46 +00009015 MISC_REGISTERS_RESET_REG_2_PGLC |
9016 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
9017 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
9018 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
9019 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
9020 MISC_REGISTERS_RESET_REG_2_UMAC0 |
9021 MISC_REGISTERS_RESET_REG_2_UMAC1;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009022
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009023 /*
9024 * Keep the following blocks in reset:
9025 * - all xxMACs are handled by the bnx2x_link code.
9026 */
9027 stay_reset2 =
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009028 MISC_REGISTERS_RESET_REG_2_XMAC |
9029 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
9030
9031 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009032 reset_mask1 = 0xffffffff;
9033
9034 if (CHIP_IS_E1(bp))
9035 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009036 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009037 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009038 else if (CHIP_IS_E2(bp))
9039 reset_mask2 = 0xfffff;
9040 else /* CHIP_IS_E3 */
9041 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009042
9043 /* Don't reset global blocks unless we need to */
9044 if (!global)
9045 reset_mask2 &= ~global_bits2;
9046
9047 /*
9048 * In case of attention in the QM, we need to reset PXP
9049 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
9050 * because otherwise QM reset would release 'close the gates' shortly
9051 * before resetting the PXP, then the PSWRQ would send a write
9052 * request to PGLUE. Then when PXP is reset, PGLUE would try to
9053 * read the payload data from PSWWR, but PSWWR would not
9054 * respond. The write queue in PGLUE would stuck, dmae commands
9055 * would not return. Therefore it's important to reset the second
9056 * reset register (containing the
9057 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
9058 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
9059 * bit).
9060 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009061 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9062 reset_mask2 & (~not_reset_mask2));
9063
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009064 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
9065 reset_mask1 & (~not_reset_mask1));
9066
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009067 barrier();
9068 mmiowb();
9069
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009070 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
9071 reset_mask2 & (~stay_reset2));
9072
9073 barrier();
9074 mmiowb();
9075
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009076 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009077 mmiowb();
9078}
9079
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009080/**
9081 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
9082 * It should get cleared in no more than 1s.
9083 *
9084 * @bp: driver handle
9085 *
9086 * It should get cleared in no more than 1s. Returns 0 if
9087 * pending writes bit gets cleared.
9088 */
9089static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
9090{
9091 u32 cnt = 1000;
9092 u32 pend_bits = 0;
9093
9094 do {
9095 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
9096
9097 if (pend_bits == 0)
9098 break;
9099
9100 usleep_range(1000, 1000);
9101 } while (cnt-- > 0);
9102
9103 if (cnt <= 0) {
9104 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
9105 pend_bits);
9106 return -EBUSY;
9107 }
9108
9109 return 0;
9110}
9111
9112static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009113{
9114 int cnt = 1000;
9115 u32 val = 0;
9116 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
Barak Witkowskic55e7712012-12-02 04:05:46 +00009117 u32 tags_63_32 = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009118
9119
9120 /* Empty the Tetris buffer, wait for 1s */
9121 do {
9122 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
9123 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
9124 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
9125 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
9126 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009127 if (CHIP_IS_E3(bp))
9128 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
9129
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009130 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
9131 ((port_is_idle_0 & 0x1) == 0x1) &&
9132 ((port_is_idle_1 & 0x1) == 0x1) &&
Barak Witkowskic55e7712012-12-02 04:05:46 +00009133 (pgl_exp_rom2 == 0xffffffff) &&
9134 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009135 break;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009136 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009137 } while (cnt-- > 0);
9138
9139 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009140 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
9141 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009142 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
9143 pgl_exp_rom2);
9144 return -EAGAIN;
9145 }
9146
9147 barrier();
9148
9149 /* Close gates #2, #3 and #4 */
9150 bnx2x_set_234_gates(bp, true);
9151
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009152 /* Poll for IGU VQs for 57712 and newer chips */
9153 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
9154 return -EAGAIN;
9155
9156
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009157 /* TBD: Indicate that "process kill" is in progress to MCP */
9158
9159 /* Clear "unprepared" bit */
9160 REG_WR(bp, MISC_REG_UNPREPARED, 0);
9161 barrier();
9162
9163 /* Make sure all is written to the chip before the reset */
9164 mmiowb();
9165
9166 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9167 * PSWHST, GRC and PSWRD Tetris buffer.
9168 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009169 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009170
9171 /* Prepare to chip reset: */
9172 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009173 if (global)
9174 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009175
9176 /* PXP */
9177 bnx2x_pxp_prep(bp);
9178 barrier();
9179
9180 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009181 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009182 barrier();
9183
9184 /* Recover after reset: */
9185 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009186 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009187 return -EAGAIN;
9188
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009189 /* TBD: Add resetting the NO_MCP mode DB here */
9190
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009191 /* Open the gates #2, #3 and #4 */
9192 bnx2x_set_234_gates(bp, false);
9193
9194 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9195 * reset state, re-enable attentions. */
9196
9197 return 0;
9198}
9199
Merav Sicron910cc722012-11-11 03:56:08 +00009200static int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009201{
9202 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009203 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009204 u32 load_code;
9205
9206 /* if not going to reset MCP - load "fake" driver to reset HW while
9207 * driver is owner of the HW
9208 */
9209 if (!global && !BP_NOMCP(bp)) {
Yuval Mintz5d07d862012-09-13 02:56:21 +00009210 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9211 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009212 if (!load_code) {
9213 BNX2X_ERR("MCP response failure, aborting\n");
9214 rc = -EAGAIN;
9215 goto exit_leader_reset;
9216 }
9217 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9218 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9219 BNX2X_ERR("MCP unexpected resp, aborting\n");
9220 rc = -EAGAIN;
9221 goto exit_leader_reset2;
9222 }
9223 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9224 if (!load_code) {
9225 BNX2X_ERR("MCP response failure, aborting\n");
9226 rc = -EAGAIN;
9227 goto exit_leader_reset2;
9228 }
9229 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009230
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009231 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009232 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009233 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9234 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009235 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009236 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009237 }
9238
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009239 /*
9240 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9241 * state.
9242 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009243 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009244 if (global)
9245 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009246
Ariel Elior95c6c6162012-01-26 06:01:52 +00009247exit_leader_reset2:
9248 /* unload "fake driver" if it was loaded */
9249 if (!global && !BP_NOMCP(bp)) {
9250 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9251 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9252 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009253exit_leader_reset:
9254 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009255 bnx2x_release_leader_lock(bp);
9256 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009257 return rc;
9258}
9259
Eric Dumazet1191cb82012-04-27 21:39:21 +00009260static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009261{
9262 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9263
9264 /* Disconnect this device */
9265 netif_device_detach(bp->dev);
9266
9267 /*
9268 * Block ifup for all function on this engine until "process kill"
9269 * or power cycle.
9270 */
9271 bnx2x_set_reset_in_progress(bp);
9272
9273 /* Shut down the power */
9274 bnx2x_set_power_state(bp, PCI_D3hot);
9275
9276 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9277
9278 smp_mb();
9279}
9280
9281/*
9282 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00009283 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009284 * will never be called when netif_running(bp->dev) is false.
9285 */
9286static void bnx2x_parity_recover(struct bnx2x *bp)
9287{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009288 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00009289 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009290 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009291
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009292 DP(NETIF_MSG_HW, "Handling parity\n");
9293 while (1) {
9294 switch (bp->recovery_state) {
9295 case BNX2X_RECOVERY_INIT:
9296 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009297 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9298 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009299
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009300 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009301 if (bnx2x_trylock_leader_lock(bp)) {
9302 bnx2x_set_reset_in_progress(bp);
9303 /*
9304 * Check if there is a global attention and if
9305 * there was a global attention, set the global
9306 * reset bit.
9307 */
9308
9309 if (global)
9310 bnx2x_set_reset_global(bp);
9311
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009312 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009313 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009314
9315 /* Stop the driver */
9316 /* If interface has been removed - break */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009317 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009318 return;
9319
9320 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009321
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009322 /* Ensure "is_leader", MCP command sequence and
9323 * "recovery_state" update values are seen on other
9324 * CPUs.
9325 */
9326 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009327 break;
9328
9329 case BNX2X_RECOVERY_WAIT:
9330 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9331 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009332 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00009333 bool other_load_status =
9334 bnx2x_get_load_status(bp, other_engine);
9335 bool load_status =
9336 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009337 global = bnx2x_reset_is_global(bp);
9338
9339 /*
9340 * In case of a parity in a global block, let
9341 * the first leader that performs a
9342 * leader_reset() reset the global blocks in
9343 * order to clear global attentions. Otherwise
9344 * the the gates will remain closed for that
9345 * engine.
9346 */
Ariel Elior889b9af2012-01-26 06:01:51 +00009347 if (load_status ||
9348 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009349 /* Wait until all other functions get
9350 * down.
9351 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009352 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009353 HZ/10);
9354 return;
9355 } else {
9356 /* If all other functions got down -
9357 * try to bring the chip back to
9358 * normal. In any case it's an exit
9359 * point for a leader.
9360 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009361 if (bnx2x_leader_reset(bp)) {
9362 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009363 return;
9364 }
9365
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009366 /* If we are here, means that the
9367 * leader has succeeded and doesn't
9368 * want to be a leader any more. Try
9369 * to continue as a none-leader.
9370 */
9371 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009372 }
9373 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009374 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009375 /* Try to get a LEADER_LOCK HW lock as
9376 * long as a former leader may have
9377 * been unloaded by the user or
9378 * released a leadership by another
9379 * reason.
9380 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009381 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009382 /* I'm a leader now! Restart a
9383 * switch case.
9384 */
9385 bp->is_leader = 1;
9386 break;
9387 }
9388
Ariel Elior7be08a72011-07-14 08:31:19 +00009389 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009390 HZ/10);
9391 return;
9392
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009393 } else {
9394 /*
9395 * If there was a global attention, wait
9396 * for it to be cleared.
9397 */
9398 if (bnx2x_reset_is_global(bp)) {
9399 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00009400 &bp->sp_rtnl_task,
9401 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009402 return;
9403 }
9404
Ariel Elior7a752992012-01-26 06:01:53 +00009405 error_recovered =
9406 bp->eth_stats.recoverable_error;
9407 error_unrecovered =
9408 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009409 bp->recovery_state =
9410 BNX2X_RECOVERY_NIC_LOADING;
9411 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009412 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009413 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009414 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009415 /* Disconnect this device */
9416 netif_device_detach(bp->dev);
9417 /* Shut down the power */
9418 bnx2x_set_power_state(
9419 bp, PCI_D3hot);
9420 smp_mb();
9421 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009422 bp->recovery_state =
9423 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009424 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009425 smp_mb();
9426 }
Ariel Elior7a752992012-01-26 06:01:53 +00009427 bp->eth_stats.recoverable_error =
9428 error_recovered;
9429 bp->eth_stats.unrecoverable_error =
9430 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009431
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009432 return;
9433 }
9434 }
9435 default:
9436 return;
9437 }
9438 }
9439}
9440
Michal Schmidt56ad3152012-02-16 02:38:48 +00009441static int bnx2x_close(struct net_device *dev);
9442
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009443/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9444 * scheduled on a general queue in order to prevent a dead lock.
9445 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009446static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009447{
Ariel Elior7be08a72011-07-14 08:31:19 +00009448 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009449
9450 rtnl_lock();
9451
Ariel Elior8395be52013-01-01 05:22:44 +00009452 if (!netif_running(bp->dev)) {
9453 rtnl_unlock();
9454 return;
9455 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009456
Ariel Elior7be08a72011-07-14 08:31:19 +00009457 /* if stop on error is defined no recovery flows should be executed */
9458#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00009459 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
Ariel Elior7be08a72011-07-14 08:31:19 +00009460 "you will need to reboot when done\n");
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009461 goto sp_rtnl_not_reset;
Ariel Elior7be08a72011-07-14 08:31:19 +00009462#endif
9463
9464 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
9465 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009466 * Clear all pending SP commands as we are going to reset the
9467 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00009468 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009469 bp->sp_rtnl_state = 0;
9470 smp_mb();
9471
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009472 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009473
Ariel Elior8395be52013-01-01 05:22:44 +00009474 rtnl_unlock();
9475 return;
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009476 }
9477
9478 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
9479 /*
9480 * Clear all pending SP commands as we are going to reset the
9481 * function anyway.
9482 */
9483 bp->sp_rtnl_state = 0;
9484 smp_mb();
9485
Yuval Mintz5d07d862012-09-13 02:56:21 +00009486 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009487 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009488
Ariel Elior8395be52013-01-01 05:22:44 +00009489 rtnl_unlock();
9490 return;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009491 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009492#ifdef BNX2X_STOP_ON_ERROR
9493sp_rtnl_not_reset:
9494#endif
9495 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9496 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00009497 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9498 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00009499 /*
9500 * in case of fan failure we need to reset id if the "stop on error"
9501 * debug flag is set, since we trying to prevent permanent overheating
9502 * damage
9503 */
9504 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009505 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00009506 netif_device_detach(bp->dev);
9507 bnx2x_close(bp->dev);
Ariel Elior8395be52013-01-01 05:22:44 +00009508 rtnl_unlock();
9509 return;
Ariel Elior83048592011-11-13 04:34:29 +00009510 }
9511
Ariel Elior381ac162013-01-01 05:22:29 +00009512 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
9513 DP(BNX2X_MSG_SP,
9514 "sending set mcast vf pf channel message from rtnl sp-task\n");
9515 bnx2x_vfpf_set_mcast(bp->dev);
9516 }
9517
9518 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
9519 &bp->sp_rtnl_state)) {
9520 DP(BNX2X_MSG_SP,
9521 "sending set storm rx mode vf pf channel message from rtnl sp-task\n");
9522 bnx2x_vfpf_storm_rx_mode(bp);
9523 }
9524
Ariel Elior8395be52013-01-01 05:22:44 +00009525 /* work which needs rtnl lock not-taken (as it takes the lock itself and
9526 * can be called from other contexts as well)
9527 */
9528
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009529 rtnl_unlock();
Ariel Elior8395be52013-01-01 05:22:44 +00009530
9531 if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
9532 &bp->sp_rtnl_state)) {
9533 int rc = 0;
9534
9535 /* disbale sriov in case it is still enabled */
9536 pci_disable_sriov(bp->pdev);
9537 DP(BNX2X_MSG_IOV, "sriov disabled\n");
9538
9539 /* enable sriov */
9540 DP(BNX2X_MSG_IOV, "vf num (%d)\n", (bp->vfdb->sriov.nr_virtfn));
9541 rc = pci_enable_sriov(bp->pdev, (bp->vfdb->sriov.nr_virtfn));
9542 if (rc)
9543 BNX2X_ERR("pci_enable_sriov failed with %d\n", rc);
9544 else
9545 DP(BNX2X_MSG_IOV, "sriov enabled\n");
9546 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009547}
9548
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009549/* end of nic load/unload */
9550
Yaniv Rosner3deb8162011-06-14 01:34:33 +00009551static void bnx2x_period_task(struct work_struct *work)
9552{
9553 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
9554
9555 if (!netif_running(bp->dev))
9556 goto period_task_exit;
9557
9558 if (CHIP_REV_IS_SLOW(bp)) {
9559 BNX2X_ERR("period task called on emulation, ignoring\n");
9560 goto period_task_exit;
9561 }
9562
9563 bnx2x_acquire_phy_lock(bp);
9564 /*
9565 * The barrier is needed to ensure the ordering between the writing to
9566 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
9567 * the reading here.
9568 */
9569 smp_mb();
9570 if (bp->port.pmf) {
9571 bnx2x_period_func(&bp->link_params, &bp->link_vars);
9572
9573 /* Re-queue task in 1 sec */
9574 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
9575 }
9576
9577 bnx2x_release_phy_lock(bp);
9578period_task_exit:
9579 return;
9580}
9581
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009582/*
9583 * Init service functions
9584 */
9585
Ariel Eliorb56e9672013-01-01 05:22:32 +00009586u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009587{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009588 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
9589 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
9590 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009591}
9592
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009593static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009594{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009595 u32 reg = bnx2x_get_pretend_reg(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009596
9597 /* Flush all outstanding writes */
9598 mmiowb();
9599
9600 /* Pretend to be function 0 */
9601 REG_WR(bp, reg, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009602 REG_RD(bp, reg); /* Flush the GRC transaction (in the chip) */
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009603
9604 /* From now we are in the "like-E1" mode */
9605 bnx2x_int_disable(bp);
9606
9607 /* Flush all outstanding writes */
9608 mmiowb();
9609
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009610 /* Restore the original function */
9611 REG_WR(bp, reg, BP_ABS_FUNC(bp));
9612 REG_RD(bp, reg);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009613}
9614
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009615static inline void bnx2x_undi_int_disable(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009616{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009617 if (CHIP_IS_E1(bp))
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009618 bnx2x_int_disable(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009619 else
9620 bnx2x_undi_int_disable_e1h(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009621}
9622
Bill Pemberton0329aba2012-12-03 09:24:24 -05009623static void bnx2x_prev_unload_close_mac(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009624{
Yuval Mintz452427b2012-03-26 20:47:07 +00009625 u32 val, base_addr, offset, mask, reset_reg;
9626 bool mac_stopped = false;
9627 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009628
Yuval Mintz452427b2012-03-26 20:47:07 +00009629 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -04009630
Yuval Mintz452427b2012-03-26 20:47:07 +00009631 if (!CHIP_IS_E3(bp)) {
9632 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
9633 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
9634 if ((mask & reset_reg) && val) {
9635 u32 wb_data[2];
9636 BNX2X_DEV_INFO("Disable bmac Rx\n");
9637 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
9638 : NIG_REG_INGRESS_BMAC0_MEM;
9639 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
9640 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +00009641
Yuval Mintz452427b2012-03-26 20:47:07 +00009642 /*
9643 * use rd/wr since we cannot use dmae. This is safe
9644 * since MCP won't access the bus due to the request
9645 * to unload, and no function on the path can be
9646 * loaded at this time.
9647 */
9648 wb_data[0] = REG_RD(bp, base_addr + offset);
9649 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
9650 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
9651 REG_WR(bp, base_addr + offset, wb_data[0]);
9652 REG_WR(bp, base_addr + offset + 0x4, wb_data[1]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009653
Yuval Mintz452427b2012-03-26 20:47:07 +00009654 }
9655 BNX2X_DEV_INFO("Disable emac Rx\n");
9656 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4, 0);
Eilon Greensteinb4661732009-01-14 06:43:56 +00009657
Yuval Mintz452427b2012-03-26 20:47:07 +00009658 mac_stopped = true;
9659 } else {
9660 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
9661 BNX2X_DEV_INFO("Disable xmac Rx\n");
9662 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
9663 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
9664 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9665 val & ~(1 << 1));
9666 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9667 val | (1 << 1));
9668 REG_WR(bp, base_addr + XMAC_REG_CTRL, 0);
9669 mac_stopped = true;
9670 }
9671 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
9672 if (mask & reset_reg) {
9673 BNX2X_DEV_INFO("Disable umac Rx\n");
9674 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
9675 REG_WR(bp, base_addr + UMAC_REG_COMMAND_CONFIG, 0);
9676 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -04009677 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009678 }
Ariel Eliorf16da432012-01-26 06:01:50 +00009679
Yuval Mintz452427b2012-03-26 20:47:07 +00009680 if (mac_stopped)
9681 msleep(20);
9682
9683}
9684
9685#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
9686#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
9687#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
9688#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
9689
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00009690static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port, u8 inc)
Yuval Mintz452427b2012-03-26 20:47:07 +00009691{
9692 u16 rcq, bd;
9693 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
9694
9695 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
9696 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
9697
9698 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
9699 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
9700
9701 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
9702 port, bd, rcq);
9703}
9704
Bill Pemberton0329aba2012-12-03 09:24:24 -05009705static int bnx2x_prev_mcp_done(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009706{
Yuval Mintz5d07d862012-09-13 02:56:21 +00009707 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
9708 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
Yuval Mintz452427b2012-03-26 20:47:07 +00009709 if (!rc) {
9710 BNX2X_ERR("MCP response failure, aborting\n");
9711 return -EBUSY;
9712 }
9713
9714 return 0;
9715}
9716
Barak Witkowskic63da992012-12-05 23:04:03 +00009717static struct bnx2x_prev_path_list *
9718 bnx2x_prev_path_get_entry(struct bnx2x *bp)
9719{
9720 struct bnx2x_prev_path_list *tmp_list;
9721
9722 list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
9723 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9724 bp->pdev->bus->number == tmp_list->bus &&
9725 BP_PATH(bp) == tmp_list->path)
9726 return tmp_list;
9727
9728 return NULL;
9729}
9730
Bill Pemberton0329aba2012-12-03 09:24:24 -05009731static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009732{
9733 struct bnx2x_prev_path_list *tmp_list;
9734 int rc = false;
9735
9736 if (down_trylock(&bnx2x_prev_sem))
9737 return false;
9738
9739 list_for_each_entry(tmp_list, &bnx2x_prev_list, list) {
9740 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9741 bp->pdev->bus->number == tmp_list->bus &&
9742 BP_PATH(bp) == tmp_list->path) {
9743 rc = true;
9744 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
9745 BP_PATH(bp));
9746 break;
9747 }
9748 }
9749
9750 up(&bnx2x_prev_sem);
9751
9752 return rc;
9753}
9754
Barak Witkowskic63da992012-12-05 23:04:03 +00009755static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
Yuval Mintz452427b2012-03-26 20:47:07 +00009756{
9757 struct bnx2x_prev_path_list *tmp_list;
9758 int rc;
9759
Devendra Nagaea4b3852012-07-29 03:19:23 +00009760 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
Yuval Mintz452427b2012-03-26 20:47:07 +00009761 if (!tmp_list) {
9762 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
9763 return -ENOMEM;
9764 }
9765
9766 tmp_list->bus = bp->pdev->bus->number;
9767 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
9768 tmp_list->path = BP_PATH(bp);
Barak Witkowskic63da992012-12-05 23:04:03 +00009769 tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
Yuval Mintz452427b2012-03-26 20:47:07 +00009770
9771 rc = down_interruptible(&bnx2x_prev_sem);
9772 if (rc) {
9773 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9774 kfree(tmp_list);
9775 } else {
9776 BNX2X_DEV_INFO("Marked path [%d] - finished previous unload\n",
9777 BP_PATH(bp));
9778 list_add(&tmp_list->list, &bnx2x_prev_list);
9779 up(&bnx2x_prev_sem);
9780 }
9781
9782 return rc;
9783}
9784
Bill Pemberton0329aba2012-12-03 09:24:24 -05009785static int bnx2x_do_flr(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009786{
Jiang Liu2a80eeb2012-08-20 13:26:51 -06009787 int i;
Yuval Mintz452427b2012-03-26 20:47:07 +00009788 u16 status;
9789 struct pci_dev *dev = bp->pdev;
9790
Yuval Mintz8eee6942012-08-09 04:37:25 +00009791
9792 if (CHIP_IS_E1x(bp)) {
9793 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
9794 return -EINVAL;
9795 }
9796
9797 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
9798 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
9799 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
9800 bp->common.bc_ver);
9801 return -EINVAL;
9802 }
Yuval Mintz452427b2012-03-26 20:47:07 +00009803
Yuval Mintz452427b2012-03-26 20:47:07 +00009804 /* Wait for Transaction Pending bit clean */
9805 for (i = 0; i < 4; i++) {
9806 if (i)
9807 msleep((1 << (i - 1)) * 100);
9808
Jiang Liu2a80eeb2012-08-20 13:26:51 -06009809 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Yuval Mintz452427b2012-03-26 20:47:07 +00009810 if (!(status & PCI_EXP_DEVSTA_TRPND))
9811 goto clear;
9812 }
9813
9814 dev_err(&dev->dev,
9815 "transaction is not cleared; proceeding with reset anyway\n");
9816
9817clear:
Yuval Mintz452427b2012-03-26 20:47:07 +00009818
Yuval Mintz8eee6942012-08-09 04:37:25 +00009819 BNX2X_DEV_INFO("Initiating FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +00009820 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
9821
9822 return 0;
9823}
9824
Bill Pemberton0329aba2012-12-03 09:24:24 -05009825static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009826{
9827 int rc;
9828
9829 BNX2X_DEV_INFO("Uncommon unload Flow\n");
9830
9831 /* Test if previous unload process was already finished for this path */
9832 if (bnx2x_prev_is_path_marked(bp))
9833 return bnx2x_prev_mcp_done(bp);
9834
9835 /* If function has FLR capabilities, and existing FW version matches
9836 * the one required, then FLR will be sufficient to clean any residue
9837 * left by previous driver
9838 */
Ariel Eliorad5afc82013-01-01 05:22:26 +00009839 rc = bnx2x_nic_load_analyze_req(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION);
Yuval Mintz8eee6942012-08-09 04:37:25 +00009840
9841 if (!rc) {
9842 /* fw version is good */
9843 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
9844 rc = bnx2x_do_flr(bp);
9845 }
9846
9847 if (!rc) {
9848 /* FLR was performed */
9849 BNX2X_DEV_INFO("FLR successful\n");
9850 return 0;
9851 }
9852
9853 BNX2X_DEV_INFO("Could not FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +00009854
9855 /* Close the MCP request, return failure*/
9856 rc = bnx2x_prev_mcp_done(bp);
9857 if (!rc)
9858 rc = BNX2X_PREV_WAIT_NEEDED;
9859
9860 return rc;
9861}
9862
Bill Pemberton0329aba2012-12-03 09:24:24 -05009863static int bnx2x_prev_unload_common(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009864{
9865 u32 reset_reg, tmp_reg = 0, rc;
Barak Witkowskic63da992012-12-05 23:04:03 +00009866 bool prev_undi = false;
Yuval Mintz452427b2012-03-26 20:47:07 +00009867 /* It is possible a previous function received 'common' answer,
9868 * but hasn't loaded yet, therefore creating a scenario of
9869 * multiple functions receiving 'common' on the same path.
9870 */
9871 BNX2X_DEV_INFO("Common unload Flow\n");
9872
9873 if (bnx2x_prev_is_path_marked(bp))
9874 return bnx2x_prev_mcp_done(bp);
9875
9876 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
9877
9878 /* Reset should be performed after BRB is emptied */
9879 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
9880 u32 timer_count = 1000;
Yuval Mintz452427b2012-03-26 20:47:07 +00009881
9882 /* Close the MAC Rx to prevent BRB from filling up */
9883 bnx2x_prev_unload_close_mac(bp);
9884
9885 /* Check if the UNDI driver was previously loaded
9886 * UNDI driver initializes CID offset for normal bell to 0x7
9887 */
9888 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
9889 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
9890 tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
9891 if (tmp_reg == 0x7) {
9892 BNX2X_DEV_INFO("UNDI previously loaded\n");
9893 prev_undi = true;
9894 /* clear the UNDI indication */
9895 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
9896 }
9897 }
9898 /* wait until BRB is empty */
9899 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9900 while (timer_count) {
9901 u32 prev_brb = tmp_reg;
9902
9903 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9904 if (!tmp_reg)
9905 break;
9906
9907 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
9908
9909 /* reset timer as long as BRB actually gets emptied */
9910 if (prev_brb > tmp_reg)
9911 timer_count = 1000;
9912 else
9913 timer_count--;
9914
9915 /* If UNDI resides in memory, manually increment it */
9916 if (prev_undi)
9917 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
9918
9919 udelay(10);
9920 }
9921
9922 if (!timer_count)
9923 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
9924
9925 }
9926
9927 /* No packets are in the pipeline, path is ready for reset */
9928 bnx2x_reset_common(bp);
9929
Barak Witkowskic63da992012-12-05 23:04:03 +00009930 rc = bnx2x_prev_mark_path(bp, prev_undi);
Yuval Mintz452427b2012-03-26 20:47:07 +00009931 if (rc) {
9932 bnx2x_prev_mcp_done(bp);
9933 return rc;
9934 }
9935
9936 return bnx2x_prev_mcp_done(bp);
9937}
9938
Ariel Elior24f06712012-05-06 07:05:57 +00009939/* previous driver DMAE transaction may have occurred when pre-boot stage ended
9940 * and boot began, or when kdump kernel was loaded. Either case would invalidate
9941 * the addresses of the transaction, resulting in was-error bit set in the pci
9942 * causing all hw-to-host pcie transactions to timeout. If this happened we want
9943 * to clear the interrupt which detected this from the pglueb and the was done
9944 * bit
9945 */
Bill Pemberton0329aba2012-12-03 09:24:24 -05009946static void bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
Ariel Elior24f06712012-05-06 07:05:57 +00009947{
Ariel Elior4a254172012-11-22 07:16:17 +00009948 if (!CHIP_IS_E1x(bp)) {
9949 u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
9950 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
9951 BNX2X_ERR("was error bit was found to be set in pglueb upon startup. Clearing");
9952 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
9953 1 << BP_FUNC(bp));
9954 }
Ariel Elior24f06712012-05-06 07:05:57 +00009955 }
9956}
9957
Bill Pemberton0329aba2012-12-03 09:24:24 -05009958static int bnx2x_prev_unload(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009959{
9960 int time_counter = 10;
9961 u32 rc, fw, hw_lock_reg, hw_lock_val;
Barak Witkowskic63da992012-12-05 23:04:03 +00009962 struct bnx2x_prev_path_list *prev_list;
Yuval Mintz452427b2012-03-26 20:47:07 +00009963 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
9964
Ariel Elior24f06712012-05-06 07:05:57 +00009965 /* clear hw from errors which may have resulted from an interrupted
9966 * dmae transaction.
9967 */
9968 bnx2x_prev_interrupted_dmae(bp);
9969
9970 /* Release previously held locks */
Yuval Mintz452427b2012-03-26 20:47:07 +00009971 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
9972 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
9973 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
9974
9975 hw_lock_val = (REG_RD(bp, hw_lock_reg));
9976 if (hw_lock_val) {
9977 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
9978 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
9979 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
9980 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
9981 }
9982
9983 BNX2X_DEV_INFO("Release Previously held hw lock\n");
9984 REG_WR(bp, hw_lock_reg, 0xffffffff);
9985 } else
9986 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
9987
9988 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
9989 BNX2X_DEV_INFO("Release previously held alr\n");
9990 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
9991 }
9992
9993
9994 do {
9995 /* Lock MCP using an unload request */
9996 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
9997 if (!fw) {
9998 BNX2X_ERR("MCP response failure, aborting\n");
9999 rc = -EBUSY;
10000 break;
10001 }
10002
10003 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON) {
10004 rc = bnx2x_prev_unload_common(bp);
10005 break;
10006 }
10007
10008 /* non-common reply from MCP night require looping */
10009 rc = bnx2x_prev_unload_uncommon(bp);
10010 if (rc != BNX2X_PREV_WAIT_NEEDED)
10011 break;
10012
10013 msleep(20);
10014 } while (--time_counter);
10015
10016 if (!time_counter || rc) {
10017 BNX2X_ERR("Failed unloading previous driver, aborting\n");
10018 rc = -EBUSY;
10019 }
10020
Barak Witkowskic63da992012-12-05 23:04:03 +000010021 /* Mark function if its port was used to boot from SAN */
10022 prev_list = bnx2x_prev_path_get_entry(bp);
10023 if (prev_list && (prev_list->undi & (1 << BP_PORT(bp))))
10024 bp->link_params.feature_config_flags |=
10025 FEATURE_CONFIG_BOOT_FROM_SAN;
10026
Yuval Mintz452427b2012-03-26 20:47:07 +000010027 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
10028
10029 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010030}
10031
Bill Pemberton0329aba2012-12-03 09:24:24 -050010032static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010033{
Barak Witkowski1d187b32011-12-05 22:41:50 +000010034 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010035 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010036
10037 /* Get the chip revision id and number. */
10038 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
10039 val = REG_RD(bp, MISC_REG_CHIP_NUM);
10040 id = ((val & 0xffff) << 16);
10041 val = REG_RD(bp, MISC_REG_CHIP_REV);
10042 id |= ((val & 0xf) << 12);
10043 val = REG_RD(bp, MISC_REG_CHIP_METAL);
10044 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +000010045 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010046 id |= (val & 0xf);
10047 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010048
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000010049 /* force 57811 according to MISC register */
10050 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
10051 if (CHIP_IS_57810(bp))
10052 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
10053 (bp->common.chip_id & 0x0000FFFF);
10054 else if (CHIP_IS_57810_MF(bp))
10055 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
10056 (bp->common.chip_id & 0x0000FFFF);
10057 bp->common.chip_id |= 0x1;
10058 }
10059
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010060 /* Set doorbell size */
10061 bp->db_size = (1 << BNX2X_DB_SHIFT);
10062
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010063 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010064 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
10065 if ((val & 1) == 0)
10066 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
10067 else
10068 val = (val >> 1) & 1;
10069 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
10070 "2_PORT_MODE");
10071 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
10072 CHIP_2_PORT_MODE;
10073
10074 if (CHIP_MODE_IS_4_PORT(bp))
10075 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
10076 else
10077 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
10078 } else {
10079 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
10080 bp->pfid = bp->pf_num; /* 0..7 */
10081 }
10082
Merav Sicron51c1a582012-03-18 10:33:38 +000010083 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
10084
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010085 bp->link_params.chip_id = bp->common.chip_id;
10086 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010087
Eilon Greenstein1c063282009-02-12 08:36:43 +000010088 val = (REG_RD(bp, 0x2874) & 0x55);
10089 if ((bp->common.chip_id & 0x1) ||
10090 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
10091 bp->flags |= ONE_PORT_FLAG;
10092 BNX2X_DEV_INFO("single port device\n");
10093 }
10094
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010095 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010096 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010097 (val & MCPR_NVM_CFG4_FLASH_SIZE));
10098 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
10099 bp->common.flash_size, bp->common.flash_size);
10100
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010101 bnx2x_init_shmem(bp);
10102
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010103
10104
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010105 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
10106 MISC_REG_GENERIC_CR_1 :
10107 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010108
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010109 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010110 bp->link_params.shmem2_base = bp->common.shmem2_base;
Yaniv Rosnerb884d952012-11-27 03:46:28 +000010111 if (SHMEM2_RD(bp, size) >
10112 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
10113 bp->link_params.lfa_base =
10114 REG_RD(bp, bp->common.shmem2_base +
10115 (u32)offsetof(struct shmem2_region,
10116 lfa_host_addr[BP_PORT(bp)]));
10117 else
10118 bp->link_params.lfa_base = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010119 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
10120 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010121
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010122 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010123 BNX2X_DEV_INFO("MCP not active\n");
10124 bp->flags |= NO_MCP_FLAG;
10125 return;
10126 }
10127
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010128 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +000010129 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010130
10131 bp->link_params.hw_led_mode = ((bp->common.hw_config &
10132 SHARED_HW_CFG_LED_MODE_MASK) >>
10133 SHARED_HW_CFG_LED_MODE_SHIFT);
10134
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010135 bp->link_params.feature_config_flags = 0;
10136 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
10137 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
10138 bp->link_params.feature_config_flags |=
10139 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10140 else
10141 bp->link_params.feature_config_flags &=
10142 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10143
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010144 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
10145 bp->common.bc_ver = val;
10146 BNX2X_DEV_INFO("bc_ver %X\n", val);
10147 if (val < BNX2X_BC_VER) {
10148 /* for now only warn
10149 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +000010150 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
10151 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010152 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010153 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010154 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010155 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
10156
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010157 bp->link_params.feature_config_flags |=
10158 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
10159 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +000010160 bp->link_params.feature_config_flags |=
10161 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
10162 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010163 bp->link_params.feature_config_flags |=
10164 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
10165 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Yaniv Rosner55386fe82012-11-27 03:46:30 +000010166
10167 bp->link_params.feature_config_flags |=
10168 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
10169 FEATURE_CONFIG_MT_SUPPORT : 0;
10170
Barak Witkowski0e898dd2011-12-05 21:52:22 +000010171 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
10172 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010173
Barak Witkowski2e499d32012-06-26 01:31:19 +000010174 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
10175 BC_SUPPORTS_FCOE_FEATURES : 0;
10176
Barak Witkowski98768792012-06-19 07:48:31 +000010177 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
10178 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
Barak Witkowski1d187b32011-12-05 22:41:50 +000010179 boot_mode = SHMEM_RD(bp,
10180 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
10181 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
10182 switch (boot_mode) {
10183 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
10184 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
10185 break;
10186 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
10187 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
10188 break;
10189 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
10190 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
10191 break;
10192 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
10193 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
10194 break;
10195 }
10196
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +000010197 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
10198 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
10199
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010200 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +000010201 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010202
10203 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
10204 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
10205 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
10206 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
10207
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010208 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
10209 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010210}
10211
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010212#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
10213#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
10214
Bill Pemberton0329aba2012-12-03 09:24:24 -050010215static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010216{
10217 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010218 int igu_sb_id;
10219 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010220 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010221
10222 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010223 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -040010224 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010225 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010226 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
10227 FP_SB_MAX_E1x;
10228
10229 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
10230 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
10231
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010232 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010233 }
10234
10235 /* IGU in normal mode - read CAM */
10236 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
10237 igu_sb_id++) {
10238 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
10239 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
10240 continue;
10241 fid = IGU_FID(val);
10242 if ((fid & IGU_FID_ENCODE_IS_PF)) {
10243 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
10244 continue;
10245 if (IGU_VEC(val) == 0)
10246 /* default status block */
10247 bp->igu_dsb_id = igu_sb_id;
10248 else {
10249 if (bp->igu_base_sb == 0xff)
10250 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010251 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010252 }
10253 }
10254 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010255
Ariel Elior6383c0b2011-07-14 08:31:57 +000010256#ifdef CONFIG_PCI_MSI
Ariel Elior185d4c82012-09-20 05:26:41 +000010257 /* Due to new PF resource allocation by MFW T7.4 and above, it's
10258 * optional that number of CAM entries will not be equal to the value
10259 * advertised in PCI.
10260 * Driver should use the minimal value of both as the actual status
10261 * block count
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010262 */
Ariel Elior185d4c82012-09-20 05:26:41 +000010263 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010264#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010265
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010266 if (igu_sb_cnt == 0) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010267 BNX2X_ERR("CAM configuration error\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010268 return -EINVAL;
10269 }
10270
10271 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010272}
10273
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010274static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010275{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010276 int cfg_size = 0, idx, port = BP_PORT(bp);
10277
10278 /* Aggregation of supported attributes of all external phys */
10279 bp->port.supported[0] = 0;
10280 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010281 switch (bp->link_params.num_phys) {
10282 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010283 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
10284 cfg_size = 1;
10285 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010286 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010287 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
10288 cfg_size = 1;
10289 break;
10290 case 3:
10291 if (bp->link_params.multi_phy_config &
10292 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
10293 bp->port.supported[1] =
10294 bp->link_params.phy[EXT_PHY1].supported;
10295 bp->port.supported[0] =
10296 bp->link_params.phy[EXT_PHY2].supported;
10297 } else {
10298 bp->port.supported[0] =
10299 bp->link_params.phy[EXT_PHY1].supported;
10300 bp->port.supported[1] =
10301 bp->link_params.phy[EXT_PHY2].supported;
10302 }
10303 cfg_size = 2;
10304 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010305 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010306
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010307 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010308 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010309 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010310 dev_info.port_hw_config[port].external_phy_config),
10311 SHMEM_RD(bp,
10312 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010313 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010314 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010315
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010316 if (CHIP_IS_E3(bp))
10317 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
10318 else {
10319 switch (switch_cfg) {
10320 case SWITCH_CFG_1G:
10321 bp->port.phy_addr = REG_RD(
10322 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
10323 break;
10324 case SWITCH_CFG_10G:
10325 bp->port.phy_addr = REG_RD(
10326 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
10327 break;
10328 default:
10329 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
10330 bp->port.link_config[0]);
10331 return;
10332 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010333 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010334 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010335 /* mask what we support according to speed_cap_mask per configuration */
10336 for (idx = 0; idx < cfg_size; idx++) {
10337 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010338 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010339 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010340
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010341 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010342 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010343 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010344
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010345 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010346 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010347 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010348
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010349 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010350 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010351 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010352
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010353 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010354 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010355 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010356 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010357
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010358 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010359 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010360 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010361
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010362 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010363 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010364 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010365
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010366 }
10367
10368 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
10369 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010370}
10371
Bill Pemberton0329aba2012-12-03 09:24:24 -050010372static void bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010373{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010374 u32 link_config, idx, cfg_size = 0;
10375 bp->port.advertising[0] = 0;
10376 bp->port.advertising[1] = 0;
10377 switch (bp->link_params.num_phys) {
10378 case 1:
10379 case 2:
10380 cfg_size = 1;
10381 break;
10382 case 3:
10383 cfg_size = 2;
10384 break;
10385 }
10386 for (idx = 0; idx < cfg_size; idx++) {
10387 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
10388 link_config = bp->port.link_config[idx];
10389 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010390 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010391 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
10392 bp->link_params.req_line_speed[idx] =
10393 SPEED_AUTO_NEG;
10394 bp->port.advertising[idx] |=
10395 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +000010396 if (bp->link_params.phy[EXT_PHY1].type ==
10397 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
10398 bp->port.advertising[idx] |=
10399 (SUPPORTED_100baseT_Half |
10400 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010401 } else {
10402 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010403 bp->link_params.req_line_speed[idx] =
10404 SPEED_10000;
10405 bp->port.advertising[idx] |=
10406 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010407 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010408 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010409 }
10410 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010411
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010412 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010413 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
10414 bp->link_params.req_line_speed[idx] =
10415 SPEED_10;
10416 bp->port.advertising[idx] |=
10417 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010418 ADVERTISED_TP);
10419 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010420 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010421 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010422 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010423 return;
10424 }
10425 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010426
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010427 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010428 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
10429 bp->link_params.req_line_speed[idx] =
10430 SPEED_10;
10431 bp->link_params.req_duplex[idx] =
10432 DUPLEX_HALF;
10433 bp->port.advertising[idx] |=
10434 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010435 ADVERTISED_TP);
10436 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010437 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010438 link_config,
10439 bp->link_params.speed_cap_mask[idx]);
10440 return;
10441 }
10442 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010443
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010444 case PORT_FEATURE_LINK_SPEED_100M_FULL:
10445 if (bp->port.supported[idx] &
10446 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010447 bp->link_params.req_line_speed[idx] =
10448 SPEED_100;
10449 bp->port.advertising[idx] |=
10450 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010451 ADVERTISED_TP);
10452 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010453 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010454 link_config,
10455 bp->link_params.speed_cap_mask[idx]);
10456 return;
10457 }
10458 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010459
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010460 case PORT_FEATURE_LINK_SPEED_100M_HALF:
10461 if (bp->port.supported[idx] &
10462 SUPPORTED_100baseT_Half) {
10463 bp->link_params.req_line_speed[idx] =
10464 SPEED_100;
10465 bp->link_params.req_duplex[idx] =
10466 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010467 bp->port.advertising[idx] |=
10468 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010469 ADVERTISED_TP);
10470 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010471 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010472 link_config,
10473 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010474 return;
10475 }
10476 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010477
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010478 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010479 if (bp->port.supported[idx] &
10480 SUPPORTED_1000baseT_Full) {
10481 bp->link_params.req_line_speed[idx] =
10482 SPEED_1000;
10483 bp->port.advertising[idx] |=
10484 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010485 ADVERTISED_TP);
10486 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010487 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010488 link_config,
10489 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010490 return;
10491 }
10492 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010493
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010494 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010495 if (bp->port.supported[idx] &
10496 SUPPORTED_2500baseX_Full) {
10497 bp->link_params.req_line_speed[idx] =
10498 SPEED_2500;
10499 bp->port.advertising[idx] |=
10500 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010501 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010502 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010503 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010504 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010505 bp->link_params.speed_cap_mask[idx]);
10506 return;
10507 }
10508 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010509
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010510 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010511 if (bp->port.supported[idx] &
10512 SUPPORTED_10000baseT_Full) {
10513 bp->link_params.req_line_speed[idx] =
10514 SPEED_10000;
10515 bp->port.advertising[idx] |=
10516 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010517 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010518 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010519 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010520 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010521 bp->link_params.speed_cap_mask[idx]);
10522 return;
10523 }
10524 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010525 case PORT_FEATURE_LINK_SPEED_20G:
10526 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010527
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010528 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010529 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000010530 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010531 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010532 bp->link_params.req_line_speed[idx] =
10533 SPEED_AUTO_NEG;
10534 bp->port.advertising[idx] =
10535 bp->port.supported[idx];
10536 break;
10537 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010538
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010539 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010540 PORT_FEATURE_FLOW_CONTROL_MASK);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +000010541 if (bp->link_params.req_flow_ctrl[idx] ==
10542 BNX2X_FLOW_CTRL_AUTO) {
10543 if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
10544 bp->link_params.req_flow_ctrl[idx] =
10545 BNX2X_FLOW_CTRL_NONE;
10546 else
10547 bnx2x_set_requested_fc(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010548 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010549
Merav Sicron51c1a582012-03-18 10:33:38 +000010550 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010551 bp->link_params.req_line_speed[idx],
10552 bp->link_params.req_duplex[idx],
10553 bp->link_params.req_flow_ctrl[idx],
10554 bp->port.advertising[idx]);
10555 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010556}
10557
Bill Pemberton0329aba2012-12-03 09:24:24 -050010558static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
Michael Chane665bfd2009-10-10 13:46:54 +000010559{
10560 mac_hi = cpu_to_be16(mac_hi);
10561 mac_lo = cpu_to_be32(mac_lo);
10562 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
10563 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
10564}
10565
Bill Pemberton0329aba2012-12-03 09:24:24 -050010566static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010567{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010568 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000010569 u32 config;
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010570 u32 ext_phy_type, ext_phy_config, eee_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010571
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010572 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010573 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010574
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010575 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010576 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010577
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010578 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010579 SHMEM_RD(bp,
10580 dev_info.port_hw_config[port].speed_capability_mask);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010581 bp->link_params.speed_cap_mask[1] =
10582 SHMEM_RD(bp,
10583 dev_info.port_hw_config[port].speed_capability_mask2);
10584 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010585 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
10586
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010587 bp->port.link_config[1] =
10588 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010589
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010590 bp->link_params.multi_phy_config =
10591 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010592 /* If the device is capable of WoL, set the default state according
10593 * to the HW
10594 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010595 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010596 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
10597 (config & PORT_FEATURE_WOL_ENABLED));
10598
Merav Sicron51c1a582012-03-18 10:33:38 +000010599 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010600 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010601 bp->link_params.speed_cap_mask[0],
10602 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010603
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010604 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010605 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010606 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010607 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010608
10609 bnx2x_link_settings_requested(bp);
10610
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010611 /*
10612 * If connected directly, work with the internal PHY, otherwise, work
10613 * with the external PHY
10614 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010615 ext_phy_config =
10616 SHMEM_RD(bp,
10617 dev_info.port_hw_config[port].external_phy_config);
10618 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010619 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010620 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010621
10622 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
10623 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
10624 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010625 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000010626
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010627 /* Configure link feature according to nvram value */
10628 eee_mode = (((SHMEM_RD(bp, dev_info.
10629 port_feature_config[port].eee_power_mode)) &
10630 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
10631 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
10632 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
10633 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
10634 EEE_MODE_ENABLE_LPI |
10635 EEE_MODE_OUTPUT_TIME;
10636 } else {
10637 bp->link_params.eee_mode = 0;
10638 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010639}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010640
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010641void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010642{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010643 u32 no_flags = NO_ISCSI_FLAG;
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010644 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010645 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010646 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010647
Merav Sicron55c11942012-11-07 00:45:48 +000010648 if (!CNIC_SUPPORT(bp)) {
10649 bp->flags |= no_flags;
10650 return;
10651 }
10652
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010653 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010654 bp->cnic_eth_dev.max_iscsi_conn =
10655 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
10656 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
10657
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010658 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
10659 bp->cnic_eth_dev.max_iscsi_conn);
10660
10661 /*
10662 * If maximum allowed number of connections is zero -
10663 * disable the feature.
10664 */
10665 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010666 bp->flags |= no_flags;
Merav Sicron55c11942012-11-07 00:45:48 +000010667
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010668}
10669
Bill Pemberton0329aba2012-12-03 09:24:24 -050010670static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010671{
10672 /* Port info */
10673 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10674 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
10675 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10676 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
10677
10678 /* Node info */
10679 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10680 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
10681 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10682 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
10683}
Bill Pemberton0329aba2012-12-03 09:24:24 -050010684static void bnx2x_get_fcoe_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010685{
10686 int port = BP_PORT(bp);
10687 int func = BP_ABS_FUNC(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010688 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
10689 drv_lic_key[port].max_fcoe_conn);
10690
Merav Sicron55c11942012-11-07 00:45:48 +000010691 if (!CNIC_SUPPORT(bp)) {
10692 bp->flags |= NO_FCOE_FLAG;
10693 return;
10694 }
10695
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010696 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010697 bp->cnic_eth_dev.max_fcoe_conn =
10698 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
10699 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
10700
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010701 /* Read the WWN: */
10702 if (!IS_MF(bp)) {
10703 /* Port info */
10704 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10705 SHMEM_RD(bp,
10706 dev_info.port_hw_config[port].
10707 fcoe_wwn_port_name_upper);
10708 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10709 SHMEM_RD(bp,
10710 dev_info.port_hw_config[port].
10711 fcoe_wwn_port_name_lower);
10712
10713 /* Node info */
10714 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10715 SHMEM_RD(bp,
10716 dev_info.port_hw_config[port].
10717 fcoe_wwn_node_name_upper);
10718 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10719 SHMEM_RD(bp,
10720 dev_info.port_hw_config[port].
10721 fcoe_wwn_node_name_lower);
10722 } else if (!IS_MF_SD(bp)) {
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010723 /*
10724 * Read the WWN info only if the FCoE feature is enabled for
10725 * this function.
10726 */
Yuval Mintz7b5342d2012-09-11 04:34:14 +000010727 if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010728 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010729
Yuval Mintz382e5132012-12-02 04:05:51 +000010730 } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) {
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010731 bnx2x_get_ext_wwn_info(bp, func);
Yuval Mintz382e5132012-12-02 04:05:51 +000010732 }
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010733
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010734 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010735
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010736 /*
10737 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010738 * disable the feature.
10739 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010740 if (!bp->cnic_eth_dev.max_fcoe_conn)
10741 bp->flags |= NO_FCOE_FLAG;
10742}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010743
Bill Pemberton0329aba2012-12-03 09:24:24 -050010744static void bnx2x_get_cnic_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010745{
10746 /*
10747 * iSCSI may be dynamically disabled but reading
10748 * info here we will decrease memory usage by driver
10749 * if the feature is disabled for good
10750 */
10751 bnx2x_get_iscsi_info(bp);
10752 bnx2x_get_fcoe_info(bp);
10753}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010754
Bill Pemberton0329aba2012-12-03 09:24:24 -050010755static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +000010756{
10757 u32 val, val2;
10758 int func = BP_ABS_FUNC(bp);
10759 int port = BP_PORT(bp);
10760 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
10761 u8 *fip_mac = bp->fip_mac;
10762
10763 if (IS_MF(bp)) {
10764 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
10765 * FCoE MAC then the appropriate feature should be disabled.
10766 * In non SD mode features configuration comes from struct
10767 * func_ext_config.
10768 */
10769 if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) {
10770 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
10771 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
10772 val2 = MF_CFG_RD(bp, func_ext_config[func].
10773 iscsi_mac_addr_upper);
10774 val = MF_CFG_RD(bp, func_ext_config[func].
10775 iscsi_mac_addr_lower);
10776 bnx2x_set_mac_buf(iscsi_mac, val, val2);
10777 BNX2X_DEV_INFO
10778 ("Read iSCSI MAC: %pM\n", iscsi_mac);
10779 } else {
10780 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
10781 }
10782
10783 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
10784 val2 = MF_CFG_RD(bp, func_ext_config[func].
10785 fcoe_mac_addr_upper);
10786 val = MF_CFG_RD(bp, func_ext_config[func].
10787 fcoe_mac_addr_lower);
10788 bnx2x_set_mac_buf(fip_mac, val, val2);
10789 BNX2X_DEV_INFO
10790 ("Read FCoE L2 MAC: %pM\n", fip_mac);
10791 } else {
10792 bp->flags |= NO_FCOE_FLAG;
10793 }
10794
10795 bp->mf_ext_config = cfg;
10796
10797 } else { /* SD MODE */
10798 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
10799 /* use primary mac as iscsi mac */
10800 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
10801
10802 BNX2X_DEV_INFO("SD ISCSI MODE\n");
10803 BNX2X_DEV_INFO
10804 ("Read iSCSI MAC: %pM\n", iscsi_mac);
10805 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
10806 /* use primary mac as fip mac */
10807 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
10808 BNX2X_DEV_INFO("SD FCoE MODE\n");
10809 BNX2X_DEV_INFO
10810 ("Read FIP MAC: %pM\n", fip_mac);
10811 }
10812 }
10813
10814 if (IS_MF_STORAGE_SD(bp))
10815 /* Zero primary MAC configuration */
10816 memset(bp->dev->dev_addr, 0, ETH_ALEN);
10817
10818 if (IS_MF_FCOE_AFEX(bp))
10819 /* use FIP MAC as primary MAC */
10820 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
10821
10822 } else {
10823 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10824 iscsi_mac_upper);
10825 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10826 iscsi_mac_lower);
10827 bnx2x_set_mac_buf(iscsi_mac, val, val2);
10828
10829 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10830 fcoe_fip_mac_upper);
10831 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10832 fcoe_fip_mac_lower);
10833 bnx2x_set_mac_buf(fip_mac, val, val2);
10834 }
10835
10836 /* Disable iSCSI OOO if MAC configuration is invalid. */
10837 if (!is_valid_ether_addr(iscsi_mac)) {
10838 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
10839 memset(iscsi_mac, 0, ETH_ALEN);
10840 }
10841
10842 /* Disable FCoE if MAC configuration is invalid. */
10843 if (!is_valid_ether_addr(fip_mac)) {
10844 bp->flags |= NO_FCOE_FLAG;
10845 memset(bp->fip_mac, 0, ETH_ALEN);
10846 }
10847}
10848
Bill Pemberton0329aba2012-12-03 09:24:24 -050010849static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010850{
10851 u32 val, val2;
10852 int func = BP_ABS_FUNC(bp);
10853 int port = BP_PORT(bp);
10854
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010855 /* Zero primary MAC configuration */
10856 memset(bp->dev->dev_addr, 0, ETH_ALEN);
10857
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010858 if (BP_NOMCP(bp)) {
10859 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000010860 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010861 } else if (IS_MF(bp)) {
10862 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
10863 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
10864 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
10865 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
10866 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10867
Merav Sicron55c11942012-11-07 00:45:48 +000010868 if (CNIC_SUPPORT(bp))
10869 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010870 } else {
10871 /* in SF read MACs from port configuration */
10872 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
10873 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
10874 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10875
Merav Sicron55c11942012-11-07 00:45:48 +000010876 if (CNIC_SUPPORT(bp))
10877 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010878 }
10879
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010880 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
10881 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000010882
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010883 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010884 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010885 "bad Ethernet MAC address configuration: %pM\n"
10886 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000010887 bp->dev->dev_addr);
Yuval Mintz79642112012-12-02 04:05:50 +000010888}
Merav Sicron51c1a582012-03-18 10:33:38 +000010889
Bill Pemberton0329aba2012-12-03 09:24:24 -050010890static bool bnx2x_get_dropless_info(struct bnx2x *bp)
Yuval Mintz79642112012-12-02 04:05:50 +000010891{
10892 int tmp;
10893 u32 cfg;
Merav Sicron51c1a582012-03-18 10:33:38 +000010894
Yuval Mintz79642112012-12-02 04:05:50 +000010895 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
10896 /* Take function: tmp = func */
10897 tmp = BP_ABS_FUNC(bp);
10898 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
10899 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
10900 } else {
10901 /* Take port: tmp = port */
10902 tmp = BP_PORT(bp);
10903 cfg = SHMEM_RD(bp,
10904 dev_info.port_hw_config[tmp].generic_features);
10905 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
10906 }
10907 return cfg;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010908}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010909
Bill Pemberton0329aba2012-12-03 09:24:24 -050010910static int bnx2x_get_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010911{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010912 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070010913 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010914 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010915 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010916
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010917 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010918
Ariel Elior6383c0b2011-07-14 08:31:57 +000010919 /*
10920 * initialize IGU parameters
10921 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010922 if (CHIP_IS_E1x(bp)) {
10923 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010924
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010925 bp->igu_dsb_id = DEF_SB_IGU_ID;
10926 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010927 } else {
10928 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040010929
10930 /* do not allow device reset during IGU info preocessing */
10931 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
10932
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010933 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010934
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010935 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010936 int tout = 5000;
10937
10938 BNX2X_DEV_INFO("FORCING Normal Mode\n");
10939
10940 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
10941 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
10942 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
10943
10944 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
10945 tout--;
10946 usleep_range(1000, 1000);
10947 }
10948
10949 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
10950 dev_err(&bp->pdev->dev,
10951 "FORCING Normal Mode failed!!!\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010952 bnx2x_release_hw_lock(bp,
10953 HW_LOCK_RESOURCE_RESET);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010954 return -EPERM;
10955 }
10956 }
10957
10958 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
10959 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010960 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
10961 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010962 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010963
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010964 rc = bnx2x_get_igu_cam_info(bp);
David S. Miller8decf862011-09-22 03:23:13 -040010965 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010966 if (rc)
10967 return rc;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010968 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010969
10970 /*
10971 * set base FW non-default (fast path) status block id, this value is
10972 * used to initialize the fw_sb_id saved on the fp/queue structure to
10973 * determine the id used by the FW.
10974 */
10975 if (CHIP_IS_E1x(bp))
10976 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
10977 else /*
10978 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
10979 * the same queue are indicated on the same IGU SB). So we prefer
10980 * FW and IGU SBs to be the same value.
10981 */
10982 bp->base_fw_ndsb = bp->igu_base_sb;
10983
10984 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
10985 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
10986 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010987
10988 /*
10989 * Initialize MF configuration
10990 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010991
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010992 bp->mf_ov = 0;
10993 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040010994 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010995
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010996 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010997 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
10998 bp->common.shmem2_base, SHMEM2_RD(bp, size),
10999 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
11000
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011001 if (SHMEM2_HAS(bp, mf_cfg_addr))
11002 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
11003 else
11004 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011005 offsetof(struct shmem_region, func_mb) +
11006 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011007 /*
11008 * get mf configuration:
Lucas De Marchi25985ed2011-03-30 22:57:33 -030011009 * 1. existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011010 * 2. MAC address must be legal (check only upper bytes)
11011 * for Switch-Independent mode;
11012 * OVLAN must be legal for Switch-Dependent mode
11013 * 3. SF_MODE configures specific MF mode
11014 */
11015 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11016 /* get mf configuration */
11017 val = SHMEM_RD(bp,
11018 dev_info.shared_feature_config.config);
11019 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011020
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011021 switch (val) {
11022 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
11023 val = MF_CFG_RD(bp, func_mf_config[func].
11024 mac_upper);
11025 /* check for legal mac (upper bytes)*/
11026 if (val != 0xffff) {
11027 bp->mf_mode = MULTI_FUNCTION_SI;
11028 bp->mf_config[vn] = MF_CFG_RD(bp,
11029 func_mf_config[func].config);
11030 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000011031 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011032 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011033 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
11034 if ((!CHIP_IS_E1x(bp)) &&
11035 (MF_CFG_RD(bp, func_mf_config[func].
11036 mac_upper) != 0xffff) &&
11037 (SHMEM2_HAS(bp,
11038 afex_driver_support))) {
11039 bp->mf_mode = MULTI_FUNCTION_AFEX;
11040 bp->mf_config[vn] = MF_CFG_RD(bp,
11041 func_mf_config[func].config);
11042 } else {
11043 BNX2X_DEV_INFO("can not configure afex mode\n");
11044 }
11045 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011046 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
11047 /* get OV configuration */
11048 val = MF_CFG_RD(bp,
11049 func_mf_config[FUNC_0].e1hov_tag);
11050 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
11051
11052 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
11053 bp->mf_mode = MULTI_FUNCTION_SD;
11054 bp->mf_config[vn] = MF_CFG_RD(bp,
11055 func_mf_config[func].config);
11056 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011057 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011058 break;
11059 default:
11060 /* Unknown configuration: reset mf_config */
11061 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000011062 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011063 }
11064 }
11065
Eilon Greenstein2691d512009-08-12 08:22:08 +000011066 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011067 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000011068
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011069 switch (bp->mf_mode) {
11070 case MULTI_FUNCTION_SD:
11071 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
11072 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011073 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011074 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011075 bp->path_has_ovlan = true;
11076
Merav Sicron51c1a582012-03-18 10:33:38 +000011077 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
11078 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000011079 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011080 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011081 "No valid MF OV for func %d, aborting\n",
11082 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011083 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011084 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011085 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011086 case MULTI_FUNCTION_AFEX:
11087 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
11088 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011089 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000011090 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
11091 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011092 break;
11093 default:
11094 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011095 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011096 "VN %d is in a single function mode, aborting\n",
11097 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011098 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011099 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011100 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011101 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011102
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011103 /* check if other port on the path needs ovlan:
11104 * Since MF configuration is shared between ports
11105 * Possible mixed modes are only
11106 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
11107 */
11108 if (CHIP_MODE_IS_4_PORT(bp) &&
11109 !bp->path_has_ovlan &&
11110 !IS_MF(bp) &&
11111 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11112 u8 other_port = !BP_PORT(bp);
11113 u8 other_func = BP_PATH(bp) + 2*other_port;
11114 val = MF_CFG_RD(bp,
11115 func_mf_config[other_func].e1hov_tag);
11116 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
11117 bp->path_has_ovlan = true;
11118 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011119 }
11120
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011121 /* adjust igu_sb_cnt to MF for E1x */
11122 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011123 bp->igu_sb_cnt /= E1HVN_MAX;
11124
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011125 /* port info */
11126 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011127
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011128 /* Get MAC addresses */
11129 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011130
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011131 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011132
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011133 return rc;
11134}
11135
Bill Pemberton0329aba2012-12-03 09:24:24 -050011136static void bnx2x_read_fwinfo(struct bnx2x *bp)
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011137{
11138 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011139 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011140 char str_id_reg[VENDOR_ID_LEN+1];
11141 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011142 char *vpd_data;
11143 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011144 u8 len;
11145
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011146 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011147 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
11148
11149 if (cnt < BNX2X_VPD_LEN)
11150 goto out_not_found;
11151
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011152 /* VPD RO tag should be first tag after identifier string, hence
11153 * we should be able to find it in first BNX2X_VPD_LEN chars
11154 */
11155 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011156 PCI_VPD_LRDT_RO_DATA);
11157 if (i < 0)
11158 goto out_not_found;
11159
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011160 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011161 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011162
11163 i += PCI_VPD_LRDT_TAG_SIZE;
11164
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011165 if (block_end > BNX2X_VPD_LEN) {
11166 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
11167 if (vpd_extended_data == NULL)
11168 goto out_not_found;
11169
11170 /* read rest of vpd image into vpd_extended_data */
11171 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
11172 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
11173 block_end - BNX2X_VPD_LEN,
11174 vpd_extended_data + BNX2X_VPD_LEN);
11175 if (cnt < (block_end - BNX2X_VPD_LEN))
11176 goto out_not_found;
11177 vpd_data = vpd_extended_data;
11178 } else
11179 vpd_data = vpd_start;
11180
11181 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011182
11183 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11184 PCI_VPD_RO_KEYWORD_MFR_ID);
11185 if (rodi < 0)
11186 goto out_not_found;
11187
11188 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11189
11190 if (len != VENDOR_ID_LEN)
11191 goto out_not_found;
11192
11193 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11194
11195 /* vendor specific info */
11196 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
11197 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
11198 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
11199 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
11200
11201 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11202 PCI_VPD_RO_KEYWORD_VENDOR0);
11203 if (rodi >= 0) {
11204 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11205
11206 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11207
11208 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
11209 memcpy(bp->fw_ver, &vpd_data[rodi], len);
11210 bp->fw_ver[len] = ' ';
11211 }
11212 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011213 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011214 return;
11215 }
11216out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011217 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011218 return;
11219}
11220
Bill Pemberton0329aba2012-12-03 09:24:24 -050011221static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011222{
11223 u32 flags = 0;
11224
11225 if (CHIP_REV_IS_FPGA(bp))
11226 SET_FLAGS(flags, MODE_FPGA);
11227 else if (CHIP_REV_IS_EMUL(bp))
11228 SET_FLAGS(flags, MODE_EMUL);
11229 else
11230 SET_FLAGS(flags, MODE_ASIC);
11231
11232 if (CHIP_MODE_IS_4_PORT(bp))
11233 SET_FLAGS(flags, MODE_PORT4);
11234 else
11235 SET_FLAGS(flags, MODE_PORT2);
11236
11237 if (CHIP_IS_E2(bp))
11238 SET_FLAGS(flags, MODE_E2);
11239 else if (CHIP_IS_E3(bp)) {
11240 SET_FLAGS(flags, MODE_E3);
11241 if (CHIP_REV(bp) == CHIP_REV_Ax)
11242 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011243 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
11244 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011245 }
11246
11247 if (IS_MF(bp)) {
11248 SET_FLAGS(flags, MODE_MF);
11249 switch (bp->mf_mode) {
11250 case MULTI_FUNCTION_SD:
11251 SET_FLAGS(flags, MODE_MF_SD);
11252 break;
11253 case MULTI_FUNCTION_SI:
11254 SET_FLAGS(flags, MODE_MF_SI);
11255 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011256 case MULTI_FUNCTION_AFEX:
11257 SET_FLAGS(flags, MODE_MF_AFEX);
11258 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011259 }
11260 } else
11261 SET_FLAGS(flags, MODE_SF);
11262
11263#if defined(__LITTLE_ENDIAN)
11264 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
11265#else /*(__BIG_ENDIAN)*/
11266 SET_FLAGS(flags, MODE_BIG_ENDIAN);
11267#endif
11268 INIT_MODE_FLAGS(bp) = flags;
11269}
11270
Bill Pemberton0329aba2012-12-03 09:24:24 -050011271static int bnx2x_init_bp(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011272{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011273 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011274 int rc;
11275
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011276 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070011277 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -070011278 spin_lock_init(&bp->stats_lock);
Merav Sicron55c11942012-11-07 00:45:48 +000011279
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011280
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011281 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000011282 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000011283 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Ariel Elior1ab44342013-01-01 05:22:23 +000011284 if (IS_PF(bp)) {
11285 rc = bnx2x_get_hwinfo(bp);
11286 if (rc)
11287 return rc;
11288 } else {
11289 random_ether_addr(bp->dev->dev_addr);
11290 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011291
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011292 bnx2x_set_modes_bitmap(bp);
11293
11294 rc = bnx2x_alloc_mem_bp(bp);
11295 if (rc)
11296 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011297
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011298 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011299
11300 func = BP_FUNC(bp);
11301
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011302 /* need to reset chip if undi was active */
Ariel Elior1ab44342013-01-01 05:22:23 +000011303 if (IS_PF(bp) && !BP_NOMCP(bp)) {
Yuval Mintz452427b2012-03-26 20:47:07 +000011304 /* init fw_seq */
11305 bp->fw_seq =
11306 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
11307 DRV_MSG_SEQ_NUMBER_MASK;
11308 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11309
11310 bnx2x_prev_unload(bp);
11311 }
11312
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011313
11314 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011315 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011316
11317 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000011318 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011319
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011320 bp->disable_tpa = disable_tpa;
Barak Witkowskia3348722012-04-23 03:04:46 +000011321 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011322
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011323 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011324 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011325 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011326 bp->dev->features &= ~NETIF_F_LRO;
11327 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011328 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011329 bp->dev->features |= NETIF_F_LRO;
11330 }
11331
Eilon Greensteina18f5122009-08-12 08:23:26 +000011332 if (CHIP_IS_E1(bp))
11333 bp->dropless_fc = 0;
11334 else
Yuval Mintz79642112012-12-02 04:05:50 +000011335 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
Eilon Greensteina18f5122009-08-12 08:23:26 +000011336
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000011337 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011338
Barak Witkowskia3348722012-04-23 03:04:46 +000011339 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Ariel Elior1ab44342013-01-01 05:22:23 +000011340 if (IS_VF(bp))
11341 bp->rx_ring_size = MAX_RX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011342
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000011343 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011344 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
11345 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011346
Michal Schmidtfc543632012-02-14 09:05:46 +000011347 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011348
11349 init_timer(&bp->timer);
11350 bp->timer.expires = jiffies + bp->current_interval;
11351 bp->timer.data = (unsigned long) bp;
11352 bp->timer.function = bnx2x_timer;
11353
Barak Witkowski0370cf92012-12-02 04:05:55 +000011354 if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
11355 SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
11356 SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
11357 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
11358 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
11359 bnx2x_dcbx_init_params(bp);
11360 } else {
11361 bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
11362 }
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000011363
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011364 if (CHIP_IS_E1x(bp))
11365 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
11366 else
11367 bp->cnic_base_cl_id = FP_SB_MAX_E2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011368
Ariel Elior6383c0b2011-07-14 08:31:57 +000011369 /* multiple tx priority */
Ariel Elior1ab44342013-01-01 05:22:23 +000011370 if (IS_VF(bp))
11371 bp->max_cos = 1;
11372 else if (CHIP_IS_E1x(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011373 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
Ariel Elior1ab44342013-01-01 05:22:23 +000011374 else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011375 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011376 else if (CHIP_IS_E3B0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011377 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011378 else
11379 BNX2X_ERR("unknown chip %x revision %x\n",
11380 CHIP_NUM(bp), CHIP_REV(bp));
11381 BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011382
Merav Sicron55c11942012-11-07 00:45:48 +000011383 /* We need at least one default status block for slow-path events,
11384 * second status block for the L2 queue, and a third status block for
11385 * CNIC if supproted.
11386 */
11387 if (CNIC_SUPPORT(bp))
11388 bp->min_msix_vec_cnt = 3;
11389 else
11390 bp->min_msix_vec_cnt = 2;
11391 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
11392
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011393 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011394}
11395
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011396
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011397/****************************************************************************
11398* General service functions
11399****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011400
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011401/*
11402 * net_device service functions
11403 */
11404
Ariel Elior8395be52013-01-01 05:22:44 +000011405static int bnx2x_open_epilog(struct bnx2x *bp)
11406{
11407 /* Enable sriov via delayed work. This must be done via delayed work
11408 * because it causes the probe of the vf devices to be run, which invoke
11409 * register_netdevice which must have rtnl lock taken. As we are holding
11410 * the lock right now, that could only work if the probe would not take
11411 * the lock. However, as the probe of the vf may be called from other
11412 * contexts as well (such as passthrough to vm failes) it can't assume
11413 * the lock is being held for it. Using delayed work here allows the
11414 * probe code to simply take the lock (i.e. wait for it to be released
11415 * if it is being held).
11416 */
11417 smp_mb__before_clear_bit();
11418 set_bit(BNX2X_SP_RTNL_ENABLE_SRIOV, &bp->sp_rtnl_state);
11419 smp_mb__after_clear_bit();
11420 schedule_delayed_work(&bp->sp_rtnl_task, 0);
11421
11422 return 0;
11423}
11424
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011425/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011426static int bnx2x_open(struct net_device *dev)
11427{
11428 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011429 bool global = false;
11430 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +000011431 bool other_load_status, load_status;
Ariel Elior8395be52013-01-01 05:22:44 +000011432 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011433
Mintz Yuval1355b702012-02-15 02:10:22 +000011434 bp->stats_init = true;
11435
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000011436 netif_carrier_off(dev);
11437
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011438 bnx2x_set_power_state(bp, PCI_D0);
11439
Ariel Eliorad5afc82013-01-01 05:22:26 +000011440 /* If parity had happen during the unload, then attentions
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011441 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
11442 * want the first function loaded on the current engine to
11443 * complete the recovery.
Ariel Eliorad5afc82013-01-01 05:22:26 +000011444 * Parity recovery is only relevant for PF driver.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011445 */
Ariel Eliorad5afc82013-01-01 05:22:26 +000011446 if (IS_PF(bp)) {
11447 other_load_status = bnx2x_get_load_status(bp, other_engine);
11448 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
11449 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
11450 bnx2x_chk_parity_attn(bp, &global, true)) {
11451 do {
11452 /* If there are attentions and they are in a
11453 * global blocks, set the GLOBAL_RESET bit
11454 * regardless whether it will be this function
11455 * that will complete the recovery or not.
11456 */
11457 if (global)
11458 bnx2x_set_reset_global(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011459
Ariel Eliorad5afc82013-01-01 05:22:26 +000011460 /* Only the first function on the current
11461 * engine should try to recover in open. In case
11462 * of attentions in global blocks only the first
11463 * in the chip should try to recover.
11464 */
11465 if ((!load_status &&
11466 (!global || !other_load_status)) &&
11467 bnx2x_trylock_leader_lock(bp) &&
11468 !bnx2x_leader_reset(bp)) {
11469 netdev_info(bp->dev,
11470 "Recovered in open\n");
11471 break;
11472 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011473
Ariel Eliorad5afc82013-01-01 05:22:26 +000011474 /* recovery has failed... */
11475 bnx2x_set_power_state(bp, PCI_D3hot);
11476 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011477
Ariel Eliorad5afc82013-01-01 05:22:26 +000011478 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
11479 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011480
Ariel Eliorad5afc82013-01-01 05:22:26 +000011481 return -EAGAIN;
11482 } while (0);
11483 }
11484 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011485
11486 bp->recovery_state = BNX2X_RECOVERY_DONE;
Ariel Elior8395be52013-01-01 05:22:44 +000011487 rc = bnx2x_nic_load(bp, LOAD_OPEN);
11488 if (rc)
11489 return rc;
11490 return bnx2x_open_epilog(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011491}
11492
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011493/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000011494static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011495{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011496 struct bnx2x *bp = netdev_priv(dev);
11497
11498 /* Unload the driver, release IRQs */
Yuval Mintz5d07d862012-09-13 02:56:21 +000011499 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011500
11501 /* Power off */
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +000011502 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011503
11504 return 0;
11505}
11506
Eric Dumazet1191cb82012-04-27 21:39:21 +000011507static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
11508 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011509{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011510 int mc_count = netdev_mc_count(bp->dev);
11511 struct bnx2x_mcast_list_elem *mc_mac =
11512 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011513 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011514
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011515 if (!mc_mac)
11516 return -ENOMEM;
11517
11518 INIT_LIST_HEAD(&p->mcast_list);
11519
11520 netdev_for_each_mc_addr(ha, bp->dev) {
11521 mc_mac->mac = bnx2x_mc_addr(ha);
11522 list_add_tail(&mc_mac->link, &p->mcast_list);
11523 mc_mac++;
11524 }
11525
11526 p->mcast_list_len = mc_count;
11527
11528 return 0;
11529}
11530
Eric Dumazet1191cb82012-04-27 21:39:21 +000011531static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011532 struct bnx2x_mcast_ramrod_params *p)
11533{
11534 struct bnx2x_mcast_list_elem *mc_mac =
11535 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
11536 link);
11537
11538 WARN_ON(!mc_mac);
11539 kfree(mc_mac);
11540}
11541
11542/**
11543 * bnx2x_set_uc_list - configure a new unicast MACs list.
11544 *
11545 * @bp: driver handle
11546 *
11547 * We will use zero (0) as a MAC type for these MACs.
11548 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011549static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011550{
11551 int rc;
11552 struct net_device *dev = bp->dev;
11553 struct netdev_hw_addr *ha;
Barak Witkowski15192a82012-06-19 07:48:28 +000011554 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011555 unsigned long ramrod_flags = 0;
11556
11557 /* First schedule a cleanup up of old configuration */
11558 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
11559 if (rc < 0) {
11560 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
11561 return rc;
11562 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011563
11564 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011565 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
11566 BNX2X_UC_LIST_MAC, &ramrod_flags);
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011567 if (rc == -EEXIST) {
11568 DP(BNX2X_MSG_SP,
11569 "Failed to schedule ADD operations: %d\n", rc);
11570 /* do not treat adding same MAC as error */
11571 rc = 0;
11572
11573 } else if (rc < 0) {
11574
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011575 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
11576 rc);
11577 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011578 }
11579 }
11580
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011581 /* Execute the pending commands */
11582 __set_bit(RAMROD_CONT, &ramrod_flags);
11583 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
11584 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011585}
11586
Eric Dumazet1191cb82012-04-27 21:39:21 +000011587static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011588{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011589 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000011590 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011591 int rc = 0;
11592
11593 rparam.mcast_obj = &bp->mcast_obj;
11594
11595 /* first, clear all configured multicast MACs */
11596 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
11597 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011598 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011599 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011600 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011601
11602 /* then, configure a new MACs list */
11603 if (netdev_mc_count(dev)) {
11604 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
11605 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011606 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
11607 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011608 return rc;
11609 }
11610
11611 /* Now add the new MACs */
11612 rc = bnx2x_config_mcast(bp, &rparam,
11613 BNX2X_MCAST_CMD_ADD);
11614 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000011615 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
11616 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011617
11618 bnx2x_free_mcast_macs_list(&rparam);
11619 }
11620
11621 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011622}
11623
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011624
11625/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000011626void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011627{
11628 struct bnx2x *bp = netdev_priv(dev);
11629 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011630
11631 if (bp->state != BNX2X_STATE_OPEN) {
11632 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
11633 return;
11634 }
11635
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011636 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011637
11638 if (dev->flags & IFF_PROMISC)
11639 rx_mode = BNX2X_RX_MODE_PROMISC;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011640 else if ((dev->flags & IFF_ALLMULTI) ||
11641 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
11642 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011643 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011644 else {
Ariel Elior381ac162013-01-01 05:22:29 +000011645 if (IS_PF(bp)) {
11646 /* some multicasts */
11647 if (bnx2x_set_mc_list(bp) < 0)
11648 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011649
Ariel Elior381ac162013-01-01 05:22:29 +000011650 if (bnx2x_set_uc_list(bp) < 0)
11651 rx_mode = BNX2X_RX_MODE_PROMISC;
11652 } else {
11653 /* configuring mcast to a vf involves sleeping (when we
11654 * wait for the pf's response). Since this function is
11655 * called from non sleepable context we must schedule
11656 * a work item for this purpose
11657 */
11658 smp_mb__before_clear_bit();
11659 set_bit(BNX2X_SP_RTNL_VFPF_MCAST,
11660 &bp->sp_rtnl_state);
11661 smp_mb__after_clear_bit();
11662 schedule_delayed_work(&bp->sp_rtnl_task, 0);
11663 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011664 }
11665
11666 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011667 /* handle ISCSI SD mode */
11668 if (IS_MF_ISCSI_SD(bp))
11669 bp->rx_mode = BNX2X_RX_MODE_NONE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011670
11671 /* Schedule the rx_mode command */
11672 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
11673 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
11674 return;
11675 }
11676
Ariel Elior381ac162013-01-01 05:22:29 +000011677 if (IS_PF(bp)) {
11678 bnx2x_set_storm_rx_mode(bp);
11679 } else {
11680 /* configuring rx mode to storms in a vf involves sleeping (when
11681 * we wait for the pf's response). Since this function is
11682 * called from non sleepable context we must schedule
11683 * a work item for this purpose
11684 */
11685 smp_mb__before_clear_bit();
11686 set_bit(BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
11687 &bp->sp_rtnl_state);
11688 smp_mb__after_clear_bit();
11689 schedule_delayed_work(&bp->sp_rtnl_task, 0);
11690 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011691}
11692
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011693/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011694static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
11695 int devad, u16 addr)
11696{
11697 struct bnx2x *bp = netdev_priv(netdev);
11698 u16 value;
11699 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011700
11701 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
11702 prtad, devad, addr);
11703
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011704 /* The HW expects different devad if CL22 is used */
11705 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11706
11707 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011708 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011709 bnx2x_release_phy_lock(bp);
11710 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
11711
11712 if (!rc)
11713 rc = value;
11714 return rc;
11715}
11716
11717/* called with rtnl_lock */
11718static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
11719 u16 addr, u16 value)
11720{
11721 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011722 int rc;
11723
Merav Sicron51c1a582012-03-18 10:33:38 +000011724 DP(NETIF_MSG_LINK,
11725 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
11726 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011727
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011728 /* The HW expects different devad if CL22 is used */
11729 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11730
11731 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011732 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011733 bnx2x_release_phy_lock(bp);
11734 return rc;
11735}
11736
11737/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011738static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11739{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011740 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011741 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011742
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011743 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
11744 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011745
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011746 if (!netif_running(dev))
11747 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011748
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011749 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011750}
11751
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011752#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011753static void poll_bnx2x(struct net_device *dev)
11754{
11755 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron14a15d62012-08-27 03:26:20 +000011756 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011757
Merav Sicron14a15d62012-08-27 03:26:20 +000011758 for_each_eth_queue(bp, i) {
11759 struct bnx2x_fastpath *fp = &bp->fp[i];
11760 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
11761 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011762}
11763#endif
11764
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011765static int bnx2x_validate_addr(struct net_device *dev)
11766{
11767 struct bnx2x *bp = netdev_priv(dev);
11768
Merav Sicron51c1a582012-03-18 10:33:38 +000011769 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
11770 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011771 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000011772 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011773 return 0;
11774}
11775
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011776static const struct net_device_ops bnx2x_netdev_ops = {
11777 .ndo_open = bnx2x_open,
11778 .ndo_stop = bnx2x_close,
11779 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000011780 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011781 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011782 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011783 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011784 .ndo_do_ioctl = bnx2x_ioctl,
11785 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000011786 .ndo_fix_features = bnx2x_fix_features,
11787 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011788 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011789#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011790 .ndo_poll_controller = poll_bnx2x,
11791#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000011792 .ndo_setup_tc = bnx2x_setup_tc,
Ariel Eliorabc5a022013-01-01 05:22:43 +000011793 .ndo_set_vf_mac = bnx2x_set_vf_mac,
Merav Sicron55c11942012-11-07 00:45:48 +000011794#ifdef NETDEV_FCOE_WWNN
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011795 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
11796#endif
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011797};
11798
Eric Dumazet1191cb82012-04-27 21:39:21 +000011799static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011800{
11801 struct device *dev = &bp->pdev->dev;
11802
11803 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
11804 bp->flags |= USING_DAC_FLAG;
11805 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011806 dev_err(dev, "dma_set_coherent_mask failed, aborting\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011807 return -EIO;
11808 }
11809 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
11810 dev_err(dev, "System does not support DMA, aborting\n");
11811 return -EIO;
11812 }
11813
11814 return 0;
11815}
11816
Ariel Elior1ab44342013-01-01 05:22:23 +000011817static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
11818 struct net_device *dev, unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011819{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011820 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000011821 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000011822 bool chip_is_e1x = (board_type == BCM57710 ||
11823 board_type == BCM57711 ||
11824 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011825
11826 SET_NETDEV_DEV(dev, &pdev->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011827
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011828 bp->dev = dev;
11829 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011830
11831 rc = pci_enable_device(pdev);
11832 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011833 dev_err(&bp->pdev->dev,
11834 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011835 goto err_out;
11836 }
11837
11838 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011839 dev_err(&bp->pdev->dev,
11840 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011841 rc = -ENODEV;
11842 goto err_out_disable;
11843 }
11844
Ariel Elior1ab44342013-01-01 05:22:23 +000011845 if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
11846 dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011847 rc = -ENODEV;
11848 goto err_out_disable;
11849 }
11850
Yaniv Rosner092a5fc2012-12-02 23:56:49 +000011851 pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
11852 if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
11853 PCICFG_REVESION_ID_ERROR_VAL) {
11854 pr_err("PCI device error, probably due to fan failure, aborting\n");
11855 rc = -ENODEV;
11856 goto err_out_disable;
11857 }
11858
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011859 if (atomic_read(&pdev->enable_cnt) == 1) {
11860 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
11861 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011862 dev_err(&bp->pdev->dev,
11863 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011864 goto err_out_disable;
11865 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011866
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011867 pci_set_master(pdev);
11868 pci_save_state(pdev);
11869 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011870
Ariel Elior1ab44342013-01-01 05:22:23 +000011871 if (IS_PF(bp)) {
11872 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
11873 if (bp->pm_cap == 0) {
11874 dev_err(&bp->pdev->dev,
11875 "Cannot find power management capability, aborting\n");
11876 rc = -EIO;
11877 goto err_out_release;
11878 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011879 }
11880
Jon Mason77c98e62011-06-27 07:45:12 +000011881 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011882 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011883 rc = -EIO;
11884 goto err_out_release;
11885 }
11886
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011887 rc = bnx2x_set_coherency_mask(bp);
11888 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011889 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011890
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011891 dev->mem_start = pci_resource_start(pdev, 0);
11892 dev->base_addr = dev->mem_start;
11893 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011894
11895 dev->irq = pdev->irq;
11896
Arjan van de Ven275f1652008-10-20 21:42:39 -070011897 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011898 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011899 dev_err(&bp->pdev->dev,
11900 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011901 rc = -ENOMEM;
11902 goto err_out_release;
11903 }
11904
Ariel Eliorc22610d02012-01-26 06:01:47 +000011905 /* In E1/E1H use pci device function given by kernel.
11906 * In E2/E3 read physical function from ME register since these chips
11907 * support Physical Device Assignment where kernel BDF maybe arbitrary
11908 * (depending on hypervisor).
11909 */
11910 if (chip_is_e1x)
11911 bp->pf_num = PCI_FUNC(pdev->devfn);
11912 else {/* chip is E2/3*/
11913 pci_read_config_dword(bp->pdev,
11914 PCICFG_ME_REGISTER, &pci_cfg_dword);
11915 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
11916 ME_REG_ABS_PF_NUM_SHIFT);
11917 }
Merav Sicron51c1a582012-03-18 10:33:38 +000011918 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000011919
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011920 bnx2x_set_power_state(bp, PCI_D0);
11921
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011922 /* clean indirect addresses */
11923 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
11924 PCICFG_VENDOR_ID_OFFSET);
David S. Miller8decf862011-09-22 03:23:13 -040011925 /*
11926 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070011927 * is not used by the driver.
11928 */
Ariel Elior1ab44342013-01-01 05:22:23 +000011929 if (IS_PF(bp)) {
11930 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
11931 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
11932 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
11933 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040011934
Ariel Elior1ab44342013-01-01 05:22:23 +000011935 if (chip_is_e1x) {
11936 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
11937 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
11938 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
11939 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
11940 }
11941
11942 /* Enable internal target-read (in case we are probed after PF
11943 * FLR). Must be done prior to any BAR read access. Only for
11944 * 57712 and up
11945 */
11946 if (!chip_is_e1x)
11947 REG_WR(bp,
11948 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
David S. Miller8decf862011-09-22 03:23:13 -040011949 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011950
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011951 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011952
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011953 dev->netdev_ops = &bnx2x_netdev_ops;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011954 bnx2x_set_ethtool_ops(dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000011955
Jiri Pirko01789342011-08-16 06:29:00 +000011956 dev->priv_flags |= IFF_UNICAST_FLT;
11957
Michał Mirosław66371c42011-04-12 09:38:23 +000011958 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011959 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
11960 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
11961 NETIF_F_RXHASH | NETIF_F_HW_VLAN_TX;
Michał Mirosław66371c42011-04-12 09:38:23 +000011962
11963 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
11964 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
11965
11966 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_RX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011967 if (bp->flags & USING_DAC_FLAG)
11968 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011969
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000011970 /* Add Loopback capability to the device */
11971 dev->hw_features |= NETIF_F_LOOPBACK;
11972
Shmulik Ravid98507672011-02-28 12:19:55 -080011973#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000011974 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
11975#endif
11976
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011977 /* get_port_hwinfo() will set prtad and mmds properly */
11978 bp->mdio.prtad = MDIO_PRTAD_NONE;
11979 bp->mdio.mmds = 0;
11980 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
11981 bp->mdio.dev = dev;
11982 bp->mdio.mdio_read = bnx2x_mdio_read;
11983 bp->mdio.mdio_write = bnx2x_mdio_write;
11984
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011985 return 0;
11986
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011987err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011988 if (atomic_read(&pdev->enable_cnt) == 1)
11989 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011990
11991err_out_disable:
11992 pci_disable_device(pdev);
11993 pci_set_drvdata(pdev, NULL);
11994
11995err_out:
11996 return rc;
11997}
11998
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000011999static void bnx2x_get_pcie_width_speed(struct bnx2x *bp, int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080012000{
Ariel Elior1ab44342013-01-01 05:22:23 +000012001 u32 val = 0;
Eliezer Tamir25047952008-02-28 11:50:16 -080012002
Ariel Elior1ab44342013-01-01 05:22:23 +000012003 pci_read_config_dword(bp->pdev, PCICFG_LINK_CONTROL, &val);
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012004 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
12005
12006 /* return value of 1=2.5GHz 2=5GHz */
12007 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -080012008}
12009
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000012010static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012011{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012012 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012013 struct bnx2x_fw_file_hdr *fw_hdr;
12014 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012015 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012016 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012017 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012018 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012019
Merav Sicron51c1a582012-03-18 10:33:38 +000012020 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
12021 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012022 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012023 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012024
12025 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
12026 sections = (struct bnx2x_fw_file_section *)fw_hdr;
12027
12028 /* Make sure none of the offsets and sizes make us read beyond
12029 * the end of the firmware data */
12030 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
12031 offset = be32_to_cpu(sections[i].offset);
12032 len = be32_to_cpu(sections[i].len);
12033 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012034 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012035 return -EINVAL;
12036 }
12037 }
12038
12039 /* Likewise for the init_ops offsets */
12040 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
12041 ops_offsets = (u16 *)(firmware->data + offset);
12042 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
12043
12044 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
12045 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012046 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012047 return -EINVAL;
12048 }
12049 }
12050
12051 /* Check FW version */
12052 offset = be32_to_cpu(fw_hdr->fw_version.offset);
12053 fw_ver = firmware->data + offset;
12054 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
12055 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
12056 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
12057 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012058 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
12059 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
12060 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012061 BCM_5710_FW_MINOR_VERSION,
12062 BCM_5710_FW_REVISION_VERSION,
12063 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012064 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012065 }
12066
12067 return 0;
12068}
12069
Eric Dumazet1191cb82012-04-27 21:39:21 +000012070static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012071{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012072 const __be32 *source = (const __be32 *)_source;
12073 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012074 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012075
12076 for (i = 0; i < n/4; i++)
12077 target[i] = be32_to_cpu(source[i]);
12078}
12079
12080/*
12081 Ops array is stored in the following format:
12082 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
12083 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012084static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012085{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012086 const __be32 *source = (const __be32 *)_source;
12087 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012088 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012089
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012090 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012091 tmp = be32_to_cpu(source[j]);
12092 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012093 target[i].offset = tmp & 0xffffff;
12094 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012095 }
12096}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012097
Ben Hutchings1aa8b472012-07-10 10:56:59 +000012098/* IRO array is stored in the following format:
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012099 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
12100 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012101static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012102{
12103 const __be32 *source = (const __be32 *)_source;
12104 struct iro *target = (struct iro *)_target;
12105 u32 i, j, tmp;
12106
12107 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
12108 target[i].base = be32_to_cpu(source[j]);
12109 j++;
12110 tmp = be32_to_cpu(source[j]);
12111 target[i].m1 = (tmp >> 16) & 0xffff;
12112 target[i].m2 = tmp & 0xffff;
12113 j++;
12114 tmp = be32_to_cpu(source[j]);
12115 target[i].m3 = (tmp >> 16) & 0xffff;
12116 target[i].size = tmp & 0xffff;
12117 j++;
12118 }
12119}
12120
Eric Dumazet1191cb82012-04-27 21:39:21 +000012121static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012122{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012123 const __be16 *source = (const __be16 *)_source;
12124 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012125 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012126
12127 for (i = 0; i < n/2; i++)
12128 target[i] = be16_to_cpu(source[i]);
12129}
12130
Joe Perches7995c642010-02-17 15:01:52 +000012131#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
12132do { \
12133 u32 len = be32_to_cpu(fw_hdr->arr.len); \
12134 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000012135 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000012136 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000012137 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
12138 (u8 *)bp->arr, len); \
12139} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012140
Yuval Mintz3b603062012-03-18 10:33:39 +000012141static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012142{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012143 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012144 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000012145 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012146
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012147 if (bp->firmware)
12148 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012149
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012150 if (CHIP_IS_E1(bp))
12151 fw_file_name = FW_FILE_NAME_E1;
12152 else if (CHIP_IS_E1H(bp))
12153 fw_file_name = FW_FILE_NAME_E1H;
12154 else if (!CHIP_IS_E1x(bp))
12155 fw_file_name = FW_FILE_NAME_E2;
12156 else {
12157 BNX2X_ERR("Unsupported chip revision\n");
12158 return -EINVAL;
12159 }
12160 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012161
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012162 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
12163 if (rc) {
12164 BNX2X_ERR("Can't load firmware file %s\n",
12165 fw_file_name);
12166 goto request_firmware_exit;
12167 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012168
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012169 rc = bnx2x_check_firmware(bp);
12170 if (rc) {
12171 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
12172 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012173 }
12174
12175 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
12176
12177 /* Initialize the pointers to the init arrays */
12178 /* Blob */
12179 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
12180
12181 /* Opcodes */
12182 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
12183
12184 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012185 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
12186 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012187
12188 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000012189 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12190 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
12191 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
12192 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
12193 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12194 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
12195 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
12196 be32_to_cpu(fw_hdr->usem_pram_data.offset);
12197 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12198 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
12199 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
12200 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
12201 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12202 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
12203 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
12204 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012205 /* IRO */
12206 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012207
12208 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012209
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012210iro_alloc_err:
12211 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012212init_offsets_alloc_err:
12213 kfree(bp->init_ops);
12214init_ops_alloc_err:
12215 kfree(bp->init_data);
12216request_firmware_exit:
12217 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000012218 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012219
12220 return rc;
12221}
12222
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012223static void bnx2x_release_firmware(struct bnx2x *bp)
12224{
12225 kfree(bp->init_ops_offsets);
12226 kfree(bp->init_ops);
12227 kfree(bp->init_data);
12228 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000012229 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012230}
12231
12232
12233static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
12234 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
12235 .init_hw_cmn = bnx2x_init_hw_common,
12236 .init_hw_port = bnx2x_init_hw_port,
12237 .init_hw_func = bnx2x_init_hw_func,
12238
12239 .reset_hw_cmn = bnx2x_reset_common,
12240 .reset_hw_port = bnx2x_reset_port,
12241 .reset_hw_func = bnx2x_reset_func,
12242
12243 .gunzip_init = bnx2x_gunzip_init,
12244 .gunzip_end = bnx2x_gunzip_end,
12245
12246 .init_fw = bnx2x_init_firmware,
12247 .release_fw = bnx2x_release_firmware,
12248};
12249
12250void bnx2x__init_func_obj(struct bnx2x *bp)
12251{
12252 /* Prepare DMAE related driver resources */
12253 bnx2x_setup_dmae(bp);
12254
12255 bnx2x_init_func_obj(bp, &bp->func_obj,
12256 bnx2x_sp(bp, func_rdata),
12257 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000012258 bnx2x_sp(bp, func_afex_rdata),
12259 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012260 &bnx2x_func_sp_drv);
12261}
12262
12263/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012264static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012265{
Merav Sicron37ae41a2012-06-19 07:48:27 +000012266 int cid_count = BNX2X_L2_MAX_CID(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012267
Ariel Elior290ca2b2013-01-01 05:22:31 +000012268 if (IS_SRIOV(bp))
12269 cid_count += BNX2X_VF_CIDS;
12270
Merav Sicron55c11942012-11-07 00:45:48 +000012271 if (CNIC_SUPPORT(bp))
12272 cid_count += CNIC_CID_MAX;
Ariel Elior290ca2b2013-01-01 05:22:31 +000012273
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012274 return roundup(cid_count, QM_CID_ROUND);
12275}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012276
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012277/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000012278 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012279 *
12280 * @dev: pci device
12281 *
12282 */
Merav Sicron55c11942012-11-07 00:45:48 +000012283static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev,
Ariel Elior1ab44342013-01-01 05:22:23 +000012284 int cnic_cnt, bool is_vf)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012285{
Ariel Elior1ab44342013-01-01 05:22:23 +000012286 int pos, index;
12287 u16 control = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012288
12289 pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012290
Ariel Elior6383c0b2011-07-14 08:31:57 +000012291 /*
12292 * If MSI-X is not supported - return number of SBs needed to support
12293 * one fast path queue: one FP queue + SB for CNIC
12294 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012295 if (!pos) {
12296 dev_info(&pdev->dev, "no msix capability found\n");
Merav Sicron55c11942012-11-07 00:45:48 +000012297 return 1 + cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012298 }
12299 dev_info(&pdev->dev, "msix capability found\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +000012300
12301 /*
12302 * The value in the PCI configuration space is the index of the last
12303 * entry, namely one less than the actual size of the table, which is
12304 * exactly what we want to return from this function: number of all SBs
12305 * without the default SB.
Ariel Elior1ab44342013-01-01 05:22:23 +000012306 * For VFs there is no default SB, then we return (index+1).
Ariel Elior6383c0b2011-07-14 08:31:57 +000012307 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012308 pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
Ariel Elior1ab44342013-01-01 05:22:23 +000012309
12310 index = control & PCI_MSIX_FLAGS_QSIZE;
12311
12312 return is_vf ? index + 1 : index;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012313}
12314
Ariel Elior1ab44342013-01-01 05:22:23 +000012315static int set_max_cos_est(int chip_id)
12316{
12317 switch (chip_id) {
12318 case BCM57710:
12319 case BCM57711:
12320 case BCM57711E:
12321 return BNX2X_MULTI_TX_COS_E1X;
12322 case BCM57712:
12323 case BCM57712_MF:
12324 case BCM57712_VF:
12325 return BNX2X_MULTI_TX_COS_E2_E3A0;
12326 case BCM57800:
12327 case BCM57800_MF:
12328 case BCM57800_VF:
12329 case BCM57810:
12330 case BCM57810_MF:
12331 case BCM57840_4_10:
12332 case BCM57840_2_20:
12333 case BCM57840_O:
12334 case BCM57840_MFO:
12335 case BCM57810_VF:
12336 case BCM57840_MF:
12337 case BCM57840_VF:
12338 case BCM57811:
12339 case BCM57811_MF:
12340 case BCM57811_VF:
12341 return BNX2X_MULTI_TX_COS_E3B0;
12342 return 1;
12343 default:
12344 pr_err("Unknown board_type (%d), aborting\n", chip_id);
12345 return -ENODEV;
12346 }
12347}
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012348
Ariel Elior1ab44342013-01-01 05:22:23 +000012349static int set_is_vf(int chip_id)
12350{
12351 switch (chip_id) {
12352 case BCM57712_VF:
12353 case BCM57800_VF:
12354 case BCM57810_VF:
12355 case BCM57840_VF:
12356 case BCM57811_VF:
12357 return true;
12358 default:
12359 return false;
12360 }
12361}
12362
12363struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
12364
12365static int bnx2x_init_one(struct pci_dev *pdev,
12366 const struct pci_device_id *ent)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012367{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012368 struct net_device *dev = NULL;
12369 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012370 int pcie_width, pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012371 int rc, max_non_def_sbs;
Merav Sicron65565882012-06-19 07:48:26 +000012372 int rx_count, tx_count, rss_count, doorbell_size;
Ariel Elior1ab44342013-01-01 05:22:23 +000012373 int max_cos_est;
12374 bool is_vf;
Merav Sicron55c11942012-11-07 00:45:48 +000012375 int cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012376
12377 /* An estimated maximum supported CoS number according to the chip
Ariel Elior6383c0b2011-07-14 08:31:57 +000012378 * version.
12379 * We will try to roughly estimate the maximum number of CoSes this chip
12380 * may support in order to minimize the memory allocated for Tx
12381 * netdev_queue's. This number will be accurately calculated during the
12382 * initialization of bp->max_cos based on the chip versions AND chip
12383 * revision in the bnx2x_init_bp().
12384 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012385 max_cos_est = set_max_cos_est(ent->driver_data);
12386 if (max_cos_est < 0)
12387 return max_cos_est;
12388 is_vf = set_is_vf(ent->driver_data);
12389 cnic_cnt = is_vf ? 0 : 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012390
Ariel Elior1ab44342013-01-01 05:22:23 +000012391 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt, is_vf);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012392
12393 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
Ariel Elior1ab44342013-01-01 05:22:23 +000012394 rss_count = is_vf ? 1 : max_non_def_sbs - cnic_cnt;
12395
12396 if (rss_count < 1)
12397 return -EINVAL;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012398
12399 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
Merav Sicron55c11942012-11-07 00:45:48 +000012400 rx_count = rss_count + cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012401
Ariel Elior1ab44342013-01-01 05:22:23 +000012402 /* Maximum number of netdev Tx queues:
Merav Sicron37ae41a2012-06-19 07:48:27 +000012403 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
Ariel Elior6383c0b2011-07-14 08:31:57 +000012404 */
Merav Sicron55c11942012-11-07 00:45:48 +000012405 tx_count = rss_count * max_cos_est + cnic_cnt;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012406
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012407 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012408 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000012409 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012410 return -ENOMEM;
12411
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012412 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012413
Ariel Elior1ab44342013-01-01 05:22:23 +000012414 bp->flags = 0;
12415 if (is_vf)
12416 bp->flags |= IS_VF_FLAG;
12417
Ariel Elior6383c0b2011-07-14 08:31:57 +000012418 bp->igu_sb_cnt = max_non_def_sbs;
Ariel Elior1ab44342013-01-01 05:22:23 +000012419 bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
Joe Perches7995c642010-02-17 15:01:52 +000012420 bp->msg_enable = debug;
Merav Sicron55c11942012-11-07 00:45:48 +000012421 bp->cnic_support = cnic_cnt;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012422 bp->cnic_probe = bnx2x_cnic_probe;
Merav Sicron55c11942012-11-07 00:45:48 +000012423
Eilon Greensteindf4770de2009-08-12 08:23:28 +000012424 pci_set_drvdata(pdev, dev);
12425
Ariel Elior1ab44342013-01-01 05:22:23 +000012426 rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012427 if (rc < 0) {
12428 free_netdev(dev);
12429 return rc;
12430 }
12431
Ariel Elior1ab44342013-01-01 05:22:23 +000012432 BNX2X_DEV_INFO("This is a %s function\n",
12433 IS_PF(bp) ? "physical" : "virtual");
Merav Sicron55c11942012-11-07 00:45:48 +000012434 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
Ariel Elior1ab44342013-01-01 05:22:23 +000012435 BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
Merav Sicron60aa0502012-06-19 07:48:29 +000012436 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
12437 tx_count, rx_count);
12438
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012439 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000012440 if (rc)
12441 goto init_one_exit;
12442
Ariel Elior1ab44342013-01-01 05:22:23 +000012443 /* Map doorbells here as we need the real value of bp->max_cos which
12444 * is initialized in bnx2x_init_bp() to determine the number of
12445 * l2 connections.
Ariel Elior6383c0b2011-07-14 08:31:57 +000012446 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012447 if (IS_VF(bp)) {
12448 /* vf doorbells are embedded within the regview */
12449 bp->doorbells = bp->regview + PXP_VF_ADDR_DB_START;
12450
12451 /* allocate vf2pf mailbox for vf to pf channel */
12452 BNX2X_PCI_ALLOC(bp->vf2pf_mbox, &bp->vf2pf_mbox_mapping,
12453 sizeof(struct bnx2x_vf_mbx_msg));
Ariel Eliorabc5a022013-01-01 05:22:43 +000012454
12455 /* allocate pf 2 vf bulletin board */
12456 BNX2X_PCI_ALLOC(bp->pf2vf_bulletin, &bp->pf2vf_bulletin_mapping,
12457 sizeof(union pf_vf_bulletin));
12458
Ariel Elior1ab44342013-01-01 05:22:23 +000012459 } else {
12460 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
12461 if (doorbell_size > pci_resource_len(pdev, 2)) {
12462 dev_err(&bp->pdev->dev,
12463 "Cannot map doorbells, bar size too small, aborting\n");
12464 rc = -ENOMEM;
12465 goto init_one_exit;
12466 }
12467 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
12468 doorbell_size);
Merav Sicron37ae41a2012-06-19 07:48:27 +000012469 }
Ariel Elior6383c0b2011-07-14 08:31:57 +000012470 if (!bp->doorbells) {
12471 dev_err(&bp->pdev->dev,
12472 "Cannot map doorbell space, aborting\n");
12473 rc = -ENOMEM;
12474 goto init_one_exit;
12475 }
12476
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000012477 if (IS_VF(bp)) {
12478 rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
12479 if (rc)
12480 goto init_one_exit;
12481 }
12482
Ariel Elior290ca2b2013-01-01 05:22:31 +000012483 /* Enable SRIOV if capability found in configuration space.
12484 * Once the generic SR-IOV framework makes it in from the
12485 * pci tree this will be revised, to allow dynamic control
12486 * over the number of VFs. Right now, change the num of vfs
12487 * param below to enable SR-IOV.
12488 */
12489 rc = bnx2x_iov_init_one(bp, int_mode, 0/*num vfs*/);
12490 if (rc)
12491 goto init_one_exit;
12492
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012493 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012494 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Ariel Elior1ab44342013-01-01 05:22:23 +000012495 BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012496
Merav Sicron55c11942012-11-07 00:45:48 +000012497 /* disable FCOE L2 queue for E1x*/
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000012498 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012499 bp->flags |= NO_FCOE_FLAG;
12500
Dmitry Kravkov477864d2012-10-31 05:46:58 +000012501 /* disable FCOE for 57840 device, until FW supports it */
12502 switch (ent->driver_data) {
12503 case BCM57840_O:
12504 case BCM57840_4_10:
12505 case BCM57840_2_20:
12506 case BCM57840_MFO:
12507 case BCM57840_MF:
12508 bp->flags |= NO_FCOE_FLAG;
12509 }
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012510
12511 /* Set bp->num_queues for MSI-X mode*/
12512 bnx2x_set_num_queues(bp);
12513
Lucas De Marchi25985ed2011-03-30 22:57:33 -030012514 /* Configure interrupt mode: try to enable MSI-X/MSI if
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012515 * needed.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012516 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012517 rc = bnx2x_set_int_mode(bp);
12518 if (rc) {
12519 dev_err(&pdev->dev, "Cannot set interrupts\n");
12520 goto init_one_exit;
12521 }
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012522
Ariel Elior1ab44342013-01-01 05:22:23 +000012523 /* register the net device */
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012524 rc = register_netdev(dev);
12525 if (rc) {
12526 dev_err(&pdev->dev, "Cannot register net device\n");
12527 goto init_one_exit;
12528 }
Ariel Elior1ab44342013-01-01 05:22:23 +000012529 BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012530
Merav Sicron55c11942012-11-07 00:45:48 +000012531
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012532 if (!NO_FCOE(bp)) {
12533 /* Add storage MAC address */
12534 rtnl_lock();
12535 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12536 rtnl_unlock();
12537 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012538
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012539 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Ariel Elior1ab44342013-01-01 05:22:23 +000012540 BNX2X_DEV_INFO("got pcie width %d and speed %d\n",
12541 pcie_width, pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012542
Merav Sicron51c1a582012-03-18 10:33:38 +000012543 BNX2X_DEV_INFO(
12544 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Joe Perches94f05b02011-08-14 12:16:20 +000012545 board_info[ent->driver_data].name,
12546 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
12547 pcie_width,
12548 ((!CHIP_IS_E2(bp) && pcie_speed == 2) ||
12549 (CHIP_IS_E2(bp) && pcie_speed == 1)) ?
12550 "5GHz (Gen2)" : "2.5GHz",
12551 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000012552
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012553 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012554
Ariel Elior1ab44342013-01-01 05:22:23 +000012555alloc_mem_err:
12556 BNX2X_PCI_FREE(bp->vf2pf_mbox, bp->vf2pf_mbox_mapping,
12557 sizeof(struct bnx2x_vf_mbx_msg));
12558 rc = -ENOMEM;
12559
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012560init_one_exit:
12561 if (bp->regview)
12562 iounmap(bp->regview);
12563
Ariel Elior1ab44342013-01-01 05:22:23 +000012564 if (IS_PF(bp) && bp->doorbells)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012565 iounmap(bp->doorbells);
12566
12567 free_netdev(dev);
12568
12569 if (atomic_read(&pdev->enable_cnt) == 1)
12570 pci_release_regions(pdev);
12571
12572 pci_disable_device(pdev);
12573 pci_set_drvdata(pdev, NULL);
12574
12575 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012576}
12577
Bill Pemberton0329aba2012-12-03 09:24:24 -050012578static void bnx2x_remove_one(struct pci_dev *pdev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012579{
12580 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080012581 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012582
Eliezer Tamir228241e2008-02-28 11:56:57 -080012583 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012584 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080012585 return;
12586 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080012587 bp = netdev_priv(dev);
12588
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012589 /* Delete storage MAC address */
12590 if (!NO_FCOE(bp)) {
12591 rtnl_lock();
12592 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12593 rtnl_unlock();
12594 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012595
Shmulik Ravid98507672011-02-28 12:19:55 -080012596#ifdef BCM_DCBNL
12597 /* Delete app tlvs from dcbnl */
12598 bnx2x_dcbnl_update_applist(bp, true);
12599#endif
12600
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012601 unregister_netdev(dev);
12602
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012603 /* Power on: we can't let PCI layer write to us while we are in D3 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012604 if (IS_PF(bp))
12605 bnx2x_set_power_state(bp, PCI_D0);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012606
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012607 /* Disable MSI/MSI-X */
12608 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012609
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012610 /* Power off */
Ariel Elior1ab44342013-01-01 05:22:23 +000012611 if (IS_PF(bp))
12612 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012613
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012614 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000012615 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Ariel Elior290ca2b2013-01-01 05:22:31 +000012616
12617 bnx2x_iov_remove_one(bp);
12618
Ariel Elior4513f922013-01-01 05:22:25 +000012619 /* send message via vfpf channel to release the resources of this vf */
12620 if (IS_VF(bp))
12621 bnx2x_vfpf_release(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012622
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012623 if (bp->regview)
12624 iounmap(bp->regview);
12625
Ariel Elior1ab44342013-01-01 05:22:23 +000012626 /* for vf doorbells are part of the regview and were unmapped along with
12627 * it. FW is only loaded by PF.
12628 */
12629 if (IS_PF(bp)) {
12630 if (bp->doorbells)
12631 iounmap(bp->doorbells);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012632
Ariel Elior1ab44342013-01-01 05:22:23 +000012633 bnx2x_release_firmware(bp);
12634 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012635 bnx2x_free_mem_bp(bp);
12636
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012637 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012638
12639 if (atomic_read(&pdev->enable_cnt) == 1)
12640 pci_release_regions(pdev);
12641
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012642 pci_disable_device(pdev);
12643 pci_set_drvdata(pdev, NULL);
12644}
12645
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012646static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
12647{
12648 int i;
12649
12650 bp->state = BNX2X_STATE_ERROR;
12651
12652 bp->rx_mode = BNX2X_RX_MODE_NONE;
12653
Merav Sicron55c11942012-11-07 00:45:48 +000012654 if (CNIC_LOADED(bp))
12655 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
12656
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012657 /* Stop Tx */
12658 bnx2x_tx_disable(bp);
12659
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012660 bnx2x_netif_stop(bp, 0);
Merav Sicron26614ba2012-08-27 03:26:19 +000012661 /* Delete all NAPI objects */
12662 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +000012663 if (CNIC_LOADED(bp))
12664 bnx2x_del_all_napi_cnic(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012665
12666 del_timer_sync(&bp->timer);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012667
12668 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012669
12670 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012671 bnx2x_free_irq(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012672
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012673 /* Free SKBs, SGEs, TPA pool and driver internals */
12674 bnx2x_free_skbs(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012675
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012676 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012677 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012678
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012679 bnx2x_free_mem(bp);
12680
12681 bp->state = BNX2X_STATE_CLOSED;
12682
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012683 netif_carrier_off(bp->dev);
12684
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012685 return 0;
12686}
12687
12688static void bnx2x_eeh_recover(struct bnx2x *bp)
12689{
12690 u32 val;
12691
12692 mutex_init(&bp->port.phy_mutex);
12693
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012694
12695 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
12696 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
12697 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
12698 BNX2X_ERR("BAD MCP validity signature\n");
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012699}
12700
Wendy Xiong493adb12008-06-23 20:36:22 -070012701/**
12702 * bnx2x_io_error_detected - called when PCI error is detected
12703 * @pdev: Pointer to PCI device
12704 * @state: The current pci connection state
12705 *
12706 * This function is called after a PCI bus error affecting
12707 * this device has been detected.
12708 */
12709static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
12710 pci_channel_state_t state)
12711{
12712 struct net_device *dev = pci_get_drvdata(pdev);
12713 struct bnx2x *bp = netdev_priv(dev);
12714
12715 rtnl_lock();
12716
12717 netif_device_detach(dev);
12718
Dean Nelson07ce50e42009-07-31 09:13:25 +000012719 if (state == pci_channel_io_perm_failure) {
12720 rtnl_unlock();
12721 return PCI_ERS_RESULT_DISCONNECT;
12722 }
12723
Wendy Xiong493adb12008-06-23 20:36:22 -070012724 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012725 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070012726
12727 pci_disable_device(pdev);
12728
12729 rtnl_unlock();
12730
12731 /* Request a slot reset */
12732 return PCI_ERS_RESULT_NEED_RESET;
12733}
12734
12735/**
12736 * bnx2x_io_slot_reset - called after the PCI bus has been reset
12737 * @pdev: Pointer to PCI device
12738 *
12739 * Restart the card from scratch, as if from a cold-boot.
12740 */
12741static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
12742{
12743 struct net_device *dev = pci_get_drvdata(pdev);
12744 struct bnx2x *bp = netdev_priv(dev);
12745
12746 rtnl_lock();
12747
12748 if (pci_enable_device(pdev)) {
12749 dev_err(&pdev->dev,
12750 "Cannot re-enable PCI device after reset\n");
12751 rtnl_unlock();
12752 return PCI_ERS_RESULT_DISCONNECT;
12753 }
12754
12755 pci_set_master(pdev);
12756 pci_restore_state(pdev);
12757
12758 if (netif_running(dev))
12759 bnx2x_set_power_state(bp, PCI_D0);
12760
12761 rtnl_unlock();
12762
12763 return PCI_ERS_RESULT_RECOVERED;
12764}
12765
12766/**
12767 * bnx2x_io_resume - called when traffic can start flowing again
12768 * @pdev: Pointer to PCI device
12769 *
12770 * This callback is called when the error recovery driver tells us that
12771 * its OK to resume normal operation.
12772 */
12773static void bnx2x_io_resume(struct pci_dev *pdev)
12774{
12775 struct net_device *dev = pci_get_drvdata(pdev);
12776 struct bnx2x *bp = netdev_priv(dev);
12777
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012778 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012779 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012780 return;
12781 }
12782
Wendy Xiong493adb12008-06-23 20:36:22 -070012783 rtnl_lock();
12784
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012785 bnx2x_eeh_recover(bp);
12786
Wendy Xiong493adb12008-06-23 20:36:22 -070012787 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012788 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070012789
12790 netif_device_attach(dev);
12791
12792 rtnl_unlock();
12793}
12794
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070012795static const struct pci_error_handlers bnx2x_err_handler = {
Wendy Xiong493adb12008-06-23 20:36:22 -070012796 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000012797 .slot_reset = bnx2x_io_slot_reset,
12798 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070012799};
12800
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012801static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070012802 .name = DRV_MODULE_NAME,
12803 .id_table = bnx2x_pci_tbl,
12804 .probe = bnx2x_init_one,
Bill Pemberton0329aba2012-12-03 09:24:24 -050012805 .remove = bnx2x_remove_one,
Wendy Xiong493adb12008-06-23 20:36:22 -070012806 .suspend = bnx2x_suspend,
12807 .resume = bnx2x_resume,
12808 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012809};
12810
12811static int __init bnx2x_init(void)
12812{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012813 int ret;
12814
Joe Perches7995c642010-02-17 15:01:52 +000012815 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000012816
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012817 bnx2x_wq = create_singlethread_workqueue("bnx2x");
12818 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000012819 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012820 return -ENOMEM;
12821 }
12822
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012823 ret = pci_register_driver(&bnx2x_pci_driver);
12824 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000012825 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012826 destroy_workqueue(bnx2x_wq);
12827 }
12828 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012829}
12830
12831static void __exit bnx2x_cleanup(void)
12832{
Yuval Mintz452427b2012-03-26 20:47:07 +000012833 struct list_head *pos, *q;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012834 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012835
12836 destroy_workqueue(bnx2x_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000012837
12838 /* Free globablly allocated resources */
12839 list_for_each_safe(pos, q, &bnx2x_prev_list) {
12840 struct bnx2x_prev_path_list *tmp =
12841 list_entry(pos, struct bnx2x_prev_path_list, list);
12842 list_del(pos);
12843 kfree(tmp);
12844 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012845}
12846
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012847void bnx2x_notify_link_changed(struct bnx2x *bp)
12848{
12849 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
12850}
12851
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012852module_init(bnx2x_init);
12853module_exit(bnx2x_cleanup);
12854
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012855/**
12856 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
12857 *
12858 * @bp: driver handle
12859 * @set: set or clear the CAM entry
12860 *
12861 * This function will wait until the ramdord completion returns.
12862 * Return 0 if success, -ENODEV if ramrod doesn't return.
12863 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012864static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012865{
12866 unsigned long ramrod_flags = 0;
12867
12868 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
12869 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
12870 &bp->iscsi_l2_mac_obj, true,
12871 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
12872}
Michael Chan993ac7b2009-10-10 13:46:56 +000012873
12874/* count denotes the number of new completions we have seen */
12875static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
12876{
12877 struct eth_spe *spe;
Merav Sicrona0529972012-06-19 07:48:25 +000012878 int cxt_index, cxt_offset;
Michael Chan993ac7b2009-10-10 13:46:56 +000012879
12880#ifdef BNX2X_STOP_ON_ERROR
12881 if (unlikely(bp->panic))
12882 return;
12883#endif
12884
12885 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012886 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000012887 bp->cnic_spq_pending -= count;
12888
Michael Chan993ac7b2009-10-10 13:46:56 +000012889
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012890 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
12891 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
12892 & SPE_HDR_CONN_TYPE) >>
12893 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012894 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
12895 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012896
12897 /* Set validation for iSCSI L2 client before sending SETUP
12898 * ramrod
12899 */
12900 if (type == ETH_CONNECTION_TYPE) {
Merav Sicrona0529972012-06-19 07:48:25 +000012901 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
Merav Sicron37ae41a2012-06-19 07:48:27 +000012902 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
Merav Sicrona0529972012-06-19 07:48:25 +000012903 ILT_PAGE_CIDS;
Merav Sicron37ae41a2012-06-19 07:48:27 +000012904 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
Merav Sicrona0529972012-06-19 07:48:25 +000012905 (cxt_index * ILT_PAGE_CIDS);
12906 bnx2x_set_ctx_validation(bp,
12907 &bp->context[cxt_index].
12908 vcxt[cxt_offset].eth,
Merav Sicron37ae41a2012-06-19 07:48:27 +000012909 BNX2X_ISCSI_ETH_CID(bp));
Merav Sicrona0529972012-06-19 07:48:25 +000012910 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012911 }
12912
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012913 /*
12914 * There may be not more than 8 L2, not more than 8 L5 SPEs
12915 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012916 * COMMON ramrods is not more than the EQ and SPQ can
12917 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012918 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012919 if (type == ETH_CONNECTION_TYPE) {
12920 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012921 break;
12922 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012923 atomic_dec(&bp->cq_spq_left);
12924 } else if (type == NONE_CONNECTION_TYPE) {
12925 if (!atomic_read(&bp->eq_spq_left))
12926 break;
12927 else
12928 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012929 } else if ((type == ISCSI_CONNECTION_TYPE) ||
12930 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012931 if (bp->cnic_spq_pending >=
12932 bp->cnic_eth_dev.max_kwqe_pending)
12933 break;
12934 else
12935 bp->cnic_spq_pending++;
12936 } else {
12937 BNX2X_ERR("Unknown SPE type: %d\n", type);
12938 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000012939 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012940 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012941
12942 spe = bnx2x_sp_get_next(bp);
12943 *spe = *bp->cnic_kwq_cons;
12944
Merav Sicron51c1a582012-03-18 10:33:38 +000012945 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000012946 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
12947
12948 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
12949 bp->cnic_kwq_cons = bp->cnic_kwq;
12950 else
12951 bp->cnic_kwq_cons++;
12952 }
12953 bnx2x_sp_prod_update(bp);
12954 spin_unlock_bh(&bp->spq_lock);
12955}
12956
12957static int bnx2x_cnic_sp_queue(struct net_device *dev,
12958 struct kwqe_16 *kwqes[], u32 count)
12959{
12960 struct bnx2x *bp = netdev_priv(dev);
12961 int i;
12962
12963#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000012964 if (unlikely(bp->panic)) {
12965 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000012966 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000012967 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012968#endif
12969
Ariel Elior95c6c6162012-01-26 06:01:52 +000012970 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
12971 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012972 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000012973 return -EAGAIN;
12974 }
12975
Michael Chan993ac7b2009-10-10 13:46:56 +000012976 spin_lock_bh(&bp->spq_lock);
12977
12978 for (i = 0; i < count; i++) {
12979 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
12980
12981 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
12982 break;
12983
12984 *bp->cnic_kwq_prod = *spe;
12985
12986 bp->cnic_kwq_pending++;
12987
Merav Sicron51c1a582012-03-18 10:33:38 +000012988 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000012989 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012990 spe->data.update_data_addr.hi,
12991 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000012992 bp->cnic_kwq_pending);
12993
12994 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
12995 bp->cnic_kwq_prod = bp->cnic_kwq;
12996 else
12997 bp->cnic_kwq_prod++;
12998 }
12999
13000 spin_unlock_bh(&bp->spq_lock);
13001
13002 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
13003 bnx2x_cnic_sp_post(bp, 0);
13004
13005 return i;
13006}
13007
13008static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13009{
13010 struct cnic_ops *c_ops;
13011 int rc = 0;
13012
13013 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000013014 c_ops = rcu_dereference_protected(bp->cnic_ops,
13015 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000013016 if (c_ops)
13017 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13018 mutex_unlock(&bp->cnic_mutex);
13019
13020 return rc;
13021}
13022
13023static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13024{
13025 struct cnic_ops *c_ops;
13026 int rc = 0;
13027
13028 rcu_read_lock();
13029 c_ops = rcu_dereference(bp->cnic_ops);
13030 if (c_ops)
13031 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13032 rcu_read_unlock();
13033
13034 return rc;
13035}
13036
13037/*
13038 * for commands that have no data
13039 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013040int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000013041{
13042 struct cnic_ctl_info ctl = {0};
13043
13044 ctl.cmd = cmd;
13045
13046 return bnx2x_cnic_ctl_send(bp, &ctl);
13047}
13048
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013049static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000013050{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013051 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000013052
13053 /* first we tell CNIC and only then we count this as a completion */
13054 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
13055 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013056 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000013057
13058 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013059 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000013060}
13061
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013062
13063/* Called with netif_addr_lock_bh() taken.
13064 * Sets an rx_mode config for an iSCSI ETH client.
13065 * Doesn't block.
13066 * Completion should be checked outside.
13067 */
13068static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
13069{
13070 unsigned long accept_flags = 0, ramrod_flags = 0;
13071 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
13072 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
13073
13074 if (start) {
13075 /* Start accepting on iSCSI L2 ring. Accept all multicasts
13076 * because it's the only way for UIO Queue to accept
13077 * multicasts (in non-promiscuous mode only one Queue per
13078 * function will receive multicast packets (leading in our
13079 * case).
13080 */
13081 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
13082 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
13083 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
13084 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
13085
13086 /* Clear STOP_PENDING bit if START is requested */
13087 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
13088
13089 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
13090 } else
13091 /* Clear START_PENDING bit if STOP is requested */
13092 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
13093
13094 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
13095 set_bit(sched_state, &bp->sp_state);
13096 else {
13097 __set_bit(RAMROD_RX, &ramrod_flags);
13098 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
13099 ramrod_flags);
13100 }
13101}
13102
13103
Michael Chan993ac7b2009-10-10 13:46:56 +000013104static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
13105{
13106 struct bnx2x *bp = netdev_priv(dev);
13107 int rc = 0;
13108
13109 switch (ctl->cmd) {
13110 case DRV_CTL_CTXTBL_WR_CMD: {
13111 u32 index = ctl->data.io.offset;
13112 dma_addr_t addr = ctl->data.io.dma_addr;
13113
13114 bnx2x_ilt_wr(bp, index, addr);
13115 break;
13116 }
13117
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013118 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
13119 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000013120
13121 bnx2x_cnic_sp_post(bp, count);
13122 break;
13123 }
13124
13125 /* rtnl_lock is held. */
13126 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013127 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13128 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013129
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013130 /* Configure the iSCSI classification object */
13131 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
13132 cp->iscsi_l2_client_id,
13133 cp->iscsi_l2_cid, BP_FUNC(bp),
13134 bnx2x_sp(bp, mac_rdata),
13135 bnx2x_sp_mapping(bp, mac_rdata),
13136 BNX2X_FILTER_MAC_PENDING,
13137 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
13138 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013139
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013140 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013141 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
13142 if (rc)
13143 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013144
13145 mmiowb();
13146 barrier();
13147
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013148 /* Start accepting on iSCSI L2 ring */
13149
13150 netif_addr_lock_bh(dev);
13151 bnx2x_set_iscsi_eth_rx_mode(bp, true);
13152 netif_addr_unlock_bh(dev);
13153
13154 /* bits to wait on */
13155 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13156 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
13157
13158 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13159 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013160
Michael Chan993ac7b2009-10-10 13:46:56 +000013161 break;
13162 }
13163
13164 /* rtnl_lock is held. */
13165 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013166 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013167
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013168 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013169 netif_addr_lock_bh(dev);
13170 bnx2x_set_iscsi_eth_rx_mode(bp, false);
13171 netif_addr_unlock_bh(dev);
13172
13173 /* bits to wait on */
13174 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13175 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
13176
13177 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13178 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013179
13180 mmiowb();
13181 barrier();
13182
13183 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013184 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
13185 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000013186 break;
13187 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013188 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
13189 int count = ctl->data.credit.credit_count;
13190
13191 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013192 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013193 smp_mb__after_atomic_inc();
13194 break;
13195 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000013196 case DRV_CTL_ULP_REGISTER_CMD: {
Barak Witkowski2e499d32012-06-26 01:31:19 +000013197 int ulp_type = ctl->data.register_data.ulp_type;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013198
13199 if (CHIP_IS_E3(bp)) {
13200 int idx = BP_FW_MB_IDX(bp);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013201 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13202 int path = BP_PATH(bp);
13203 int port = BP_PORT(bp);
13204 int i;
13205 u32 scratch_offset;
13206 u32 *host_addr;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013207
Barak Witkowski2e499d32012-06-26 01:31:19 +000013208 /* first write capability to shmem2 */
Barak Witkowski1d187b32011-12-05 22:41:50 +000013209 if (ulp_type == CNIC_ULP_ISCSI)
13210 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13211 else if (ulp_type == CNIC_ULP_FCOE)
13212 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13213 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013214
13215 if ((ulp_type != CNIC_ULP_FCOE) ||
13216 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
13217 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
13218 break;
13219
13220 /* if reached here - should write fcoe capabilities */
13221 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
13222 if (!scratch_offset)
13223 break;
13224 scratch_offset += offsetof(struct glob_ncsi_oem_data,
13225 fcoe_features[path][port]);
13226 host_addr = (u32 *) &(ctl->data.register_data.
13227 fcoe_features);
13228 for (i = 0; i < sizeof(struct fcoe_capabilities);
13229 i += 4)
13230 REG_WR(bp, scratch_offset + i,
13231 *(host_addr + i/4));
Barak Witkowski1d187b32011-12-05 22:41:50 +000013232 }
13233 break;
13234 }
Barak Witkowski2e499d32012-06-26 01:31:19 +000013235
Barak Witkowski1d187b32011-12-05 22:41:50 +000013236 case DRV_CTL_ULP_UNREGISTER_CMD: {
13237 int ulp_type = ctl->data.ulp_type;
13238
13239 if (CHIP_IS_E3(bp)) {
13240 int idx = BP_FW_MB_IDX(bp);
13241 u32 cap;
13242
13243 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13244 if (ulp_type == CNIC_ULP_ISCSI)
13245 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13246 else if (ulp_type == CNIC_ULP_FCOE)
13247 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13248 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
13249 }
13250 break;
13251 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013252
13253 default:
13254 BNX2X_ERR("unknown command %x\n", ctl->cmd);
13255 rc = -EINVAL;
13256 }
13257
13258 return rc;
13259}
13260
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013261void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000013262{
13263 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13264
13265 if (bp->flags & USING_MSIX_FLAG) {
13266 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
13267 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
13268 cp->irq_arr[0].vector = bp->msix_table[1].vector;
13269 } else {
13270 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
13271 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
13272 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013273 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000013274 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
13275 else
13276 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
13277
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013278 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
13279 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013280 cp->irq_arr[1].status_blk = bp->def_status_blk;
13281 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013282 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000013283
13284 cp->num_irq = 2;
13285}
13286
Merav Sicron37ae41a2012-06-19 07:48:27 +000013287void bnx2x_setup_cnic_info(struct bnx2x *bp)
13288{
13289 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13290
13291
13292 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13293 bnx2x_cid_ilt_lines(bp);
13294 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
13295 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
13296 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
13297
13298 if (NO_ISCSI_OOO(bp))
13299 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13300}
13301
Michael Chan993ac7b2009-10-10 13:46:56 +000013302static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
13303 void *data)
13304{
13305 struct bnx2x *bp = netdev_priv(dev);
13306 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
Merav Sicron55c11942012-11-07 00:45:48 +000013307 int rc;
13308
13309 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013310
Merav Sicron51c1a582012-03-18 10:33:38 +000013311 if (ops == NULL) {
13312 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013313 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000013314 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013315
Merav Sicron55c11942012-11-07 00:45:48 +000013316 if (!CNIC_SUPPORT(bp)) {
13317 BNX2X_ERR("Can't register CNIC when not supported\n");
13318 return -EOPNOTSUPP;
13319 }
13320
13321 if (!CNIC_LOADED(bp)) {
13322 rc = bnx2x_load_cnic(bp);
13323 if (rc) {
13324 BNX2X_ERR("CNIC-related load failed\n");
13325 return rc;
13326 }
13327
13328 }
13329
13330 bp->cnic_enabled = true;
13331
Michael Chan993ac7b2009-10-10 13:46:56 +000013332 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
13333 if (!bp->cnic_kwq)
13334 return -ENOMEM;
13335
13336 bp->cnic_kwq_cons = bp->cnic_kwq;
13337 bp->cnic_kwq_prod = bp->cnic_kwq;
13338 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
13339
13340 bp->cnic_spq_pending = 0;
13341 bp->cnic_kwq_pending = 0;
13342
13343 bp->cnic_data = data;
13344
13345 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013346 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013347 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000013348
Michael Chan993ac7b2009-10-10 13:46:56 +000013349 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013350
Michael Chan993ac7b2009-10-10 13:46:56 +000013351 rcu_assign_pointer(bp->cnic_ops, ops);
13352
13353 return 0;
13354}
13355
13356static int bnx2x_unregister_cnic(struct net_device *dev)
13357{
13358 struct bnx2x *bp = netdev_priv(dev);
13359 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13360
13361 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000013362 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000013363 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000013364 mutex_unlock(&bp->cnic_mutex);
13365 synchronize_rcu();
13366 kfree(bp->cnic_kwq);
13367 bp->cnic_kwq = NULL;
13368
13369 return 0;
13370}
13371
13372struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
13373{
13374 struct bnx2x *bp = netdev_priv(dev);
13375 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13376
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013377 /* If both iSCSI and FCoE are disabled - return NULL in
13378 * order to indicate CNIC that it should not try to work
13379 * with this device.
13380 */
13381 if (NO_ISCSI(bp) && NO_FCOE(bp))
13382 return NULL;
13383
Michael Chan993ac7b2009-10-10 13:46:56 +000013384 cp->drv_owner = THIS_MODULE;
13385 cp->chip_id = CHIP_ID(bp);
13386 cp->pdev = bp->pdev;
13387 cp->io_base = bp->regview;
13388 cp->io_base2 = bp->doorbells;
13389 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013390 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013391 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13392 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013393 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013394 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000013395 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
13396 cp->drv_ctl = bnx2x_drv_ctl;
13397 cp->drv_register_cnic = bnx2x_register_cnic;
13398 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013399 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013400 cp->iscsi_l2_client_id =
13401 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Merav Sicron37ae41a2012-06-19 07:48:27 +000013402 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013403
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013404 if (NO_ISCSI_OOO(bp))
13405 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13406
13407 if (NO_ISCSI(bp))
13408 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
13409
13410 if (NO_FCOE(bp))
13411 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
13412
Merav Sicron51c1a582012-03-18 10:33:38 +000013413 BNX2X_DEV_INFO(
13414 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013415 cp->ctx_blk_size,
13416 cp->ctx_tbl_offset,
13417 cp->ctx_tbl_len,
13418 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000013419 return cp;
13420}
Michael Chan993ac7b2009-10-10 13:46:56 +000013421
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013422int bnx2x_send_msg2pf(struct bnx2x *bp, u8 *done, dma_addr_t msg_mapping)
13423{
13424 struct cstorm_vf_zone_data __iomem *zone_data =
13425 REG_ADDR(bp, PXP_VF_ADDR_CSDM_GLOBAL_START);
13426 int tout = 600, interval = 100; /* wait for 60 seconds */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013427
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013428 if (*done) {
13429 BNX2X_ERR("done was non zero before message to pf was sent\n");
13430 WARN_ON(true);
13431 return -EINVAL;
13432 }
13433
13434 /* Write message address */
13435 writel(U64_LO(msg_mapping),
13436 &zone_data->non_trigger.vf_pf_channel.msg_addr_lo);
13437 writel(U64_HI(msg_mapping),
13438 &zone_data->non_trigger.vf_pf_channel.msg_addr_hi);
13439
13440 /* make sure the address is written before FW accesses it */
13441 wmb();
13442
13443 /* Trigger the PF FW */
13444 writeb(1, &zone_data->trigger.vf_pf_channel.addr_valid);
13445
13446 /* Wait for PF to complete */
13447 while ((tout >= 0) && (!*done)) {
13448 msleep(interval);
13449 tout -= 1;
13450
13451 /* progress indicator - HV can take its own sweet time in
13452 * answering VFs...
13453 */
13454 DP_CONT(BNX2X_MSG_IOV, ".");
13455 }
13456
13457 if (!*done) {
13458 BNX2X_ERR("PF response has timed out\n");
13459 return -EAGAIN;
13460 }
13461 DP(BNX2X_MSG_SP, "Got a response from PF\n");
13462 return 0;
13463}
13464
13465int bnx2x_get_vf_id(struct bnx2x *bp, u32 *vf_id)
13466{
13467 u32 me_reg;
13468 int tout = 10, interval = 100; /* Wait for 1 sec */
13469
13470 do {
13471 /* pxp traps vf read of doorbells and returns me reg value */
13472 me_reg = readl(bp->doorbells);
13473 if (GOOD_ME_REG(me_reg))
13474 break;
13475
13476 msleep(interval);
13477
13478 BNX2X_ERR("Invalid ME register value: 0x%08x\n. Is pf driver up?",
13479 me_reg);
13480 } while (tout-- > 0);
13481
13482 if (!GOOD_ME_REG(me_reg)) {
13483 BNX2X_ERR("Invalid ME register value: 0x%08x\n", me_reg);
13484 return -EINVAL;
13485 }
13486
13487 BNX2X_ERR("valid ME register value: 0x%08x\n", me_reg);
13488
13489 *vf_id = (me_reg & ME_REG_VF_NUM_MASK) >> ME_REG_VF_NUM_SHIFT;
13490
13491 return 0;
13492}
13493
13494int bnx2x_vfpf_acquire(struct bnx2x *bp, u8 tx_count, u8 rx_count)
13495{
13496 int rc = 0, attempts = 0;
13497 struct vfpf_acquire_tlv *req = &bp->vf2pf_mbox->req.acquire;
13498 struct pfvf_acquire_resp_tlv *resp = &bp->vf2pf_mbox->resp.acquire_resp;
13499 u32 vf_id;
13500 bool resources_acquired = false;
13501
13502 /* clear mailbox and prep first tlv */
13503 bnx2x_vfpf_prep(bp, &req->first_tlv, CHANNEL_TLV_ACQUIRE, sizeof(*req));
13504
13505 if (bnx2x_get_vf_id(bp, &vf_id))
13506 return -EAGAIN;
13507
13508 req->vfdev_info.vf_id = vf_id;
13509 req->vfdev_info.vf_os = 0;
13510
13511 req->resc_request.num_rxqs = rx_count;
13512 req->resc_request.num_txqs = tx_count;
13513 req->resc_request.num_sbs = bp->igu_sb_cnt;
13514 req->resc_request.num_mac_filters = VF_ACQUIRE_MAC_FILTERS;
13515 req->resc_request.num_mc_filters = VF_ACQUIRE_MC_FILTERS;
13516
Ariel Eliorabc5a022013-01-01 05:22:43 +000013517 /* pf 2 vf bulletin board address */
13518 req->bulletin_addr = bp->pf2vf_bulletin_mapping;
13519
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013520 /* add list termination tlv */
13521 bnx2x_add_tlv(bp, req, req->first_tlv.tl.length, CHANNEL_TLV_LIST_END,
13522 sizeof(struct channel_list_end_tlv));
13523
13524 /* output tlvs list */
13525 bnx2x_dp_tlv_list(bp, req);
13526
13527 while (!resources_acquired) {
13528 DP(BNX2X_MSG_SP, "attempting to acquire resources\n");
13529
13530 /* send acquire request */
13531 rc = bnx2x_send_msg2pf(bp,
13532 &resp->hdr.status,
13533 bp->vf2pf_mbox_mapping);
13534
13535 /* PF timeout */
13536 if (rc)
13537 return rc;
13538
13539 /* copy acquire response from buffer to bp */
13540 memcpy(&bp->acquire_resp, resp, sizeof(bp->acquire_resp));
13541
13542 attempts++;
13543
13544 /* test whether the PF accepted our request. If not, humble the
13545 * the request and try again.
13546 */
13547 if (bp->acquire_resp.hdr.status == PFVF_STATUS_SUCCESS) {
13548 DP(BNX2X_MSG_SP, "resources acquired\n");
13549 resources_acquired = true;
13550 } else if (bp->acquire_resp.hdr.status ==
13551 PFVF_STATUS_NO_RESOURCE &&
13552 attempts < VF_ACQUIRE_THRESH) {
13553 DP(BNX2X_MSG_SP,
13554 "PF unwilling to fulfill resource request. Try PF recommended amount\n");
13555
13556 /* humble our request */
13557 req->resc_request.num_txqs =
13558 bp->acquire_resp.resc.num_txqs;
13559 req->resc_request.num_rxqs =
13560 bp->acquire_resp.resc.num_rxqs;
13561 req->resc_request.num_sbs =
13562 bp->acquire_resp.resc.num_sbs;
13563 req->resc_request.num_mac_filters =
13564 bp->acquire_resp.resc.num_mac_filters;
13565 req->resc_request.num_vlan_filters =
13566 bp->acquire_resp.resc.num_vlan_filters;
13567 req->resc_request.num_mc_filters =
13568 bp->acquire_resp.resc.num_mc_filters;
13569
13570 /* Clear response buffer */
13571 memset(&bp->vf2pf_mbox->resp, 0,
13572 sizeof(union pfvf_tlvs));
13573 } else {
13574 /* PF reports error */
13575 BNX2X_ERR("Failed to get the requested amount of resources: %d. Breaking...\n",
13576 bp->acquire_resp.hdr.status);
13577 return -EAGAIN;
13578 }
13579 }
13580
13581 /* get HW info */
13582 bp->common.chip_id |= (bp->acquire_resp.pfdev_info.chip_num & 0xffff);
13583 bp->link_params.chip_id = bp->common.chip_id;
13584 bp->db_size = bp->acquire_resp.pfdev_info.db_size;
13585 bp->common.int_block = INT_BLOCK_IGU;
13586 bp->common.chip_port_mode = CHIP_2_PORT_MODE;
13587 bp->igu_dsb_id = -1;
13588 bp->mf_ov = 0;
13589 bp->mf_mode = 0;
13590 bp->common.flash_size = 0;
13591 bp->flags |=
13592 NO_WOL_FLAG | NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG | NO_FCOE_FLAG;
13593 bp->igu_sb_cnt = 1;
13594 bp->igu_base_sb = bp->acquire_resp.resc.hw_sbs[0].hw_sb_id;
13595 strlcpy(bp->fw_ver, bp->acquire_resp.pfdev_info.fw_ver,
13596 sizeof(bp->fw_ver));
13597
13598 if (is_valid_ether_addr(bp->acquire_resp.resc.current_mac_addr))
13599 memcpy(bp->dev->dev_addr,
13600 bp->acquire_resp.resc.current_mac_addr,
13601 ETH_ALEN);
13602
13603 return 0;
13604}
Ariel Elior4513f922013-01-01 05:22:25 +000013605
13606int bnx2x_vfpf_release(struct bnx2x *bp)
13607{
13608 struct vfpf_release_tlv *req = &bp->vf2pf_mbox->req.release;
13609 struct pfvf_general_resp_tlv *resp = &bp->vf2pf_mbox->resp.general_resp;
13610 u32 rc = 0, vf_id;
13611
13612 /* clear mailbox and prep first tlv */
13613 bnx2x_vfpf_prep(bp, &req->first_tlv, CHANNEL_TLV_RELEASE, sizeof(*req));
13614
13615 if (bnx2x_get_vf_id(bp, &vf_id))
13616 return -EAGAIN;
13617
13618 req->vf_id = vf_id;
13619
13620 /* add list termination tlv */
13621 bnx2x_add_tlv(bp, req, req->first_tlv.tl.length, CHANNEL_TLV_LIST_END,
13622 sizeof(struct channel_list_end_tlv));
13623
13624 /* output tlvs list */
13625 bnx2x_dp_tlv_list(bp, req);
13626
13627 /* send release request */
13628 rc = bnx2x_send_msg2pf(bp, &resp->hdr.status, bp->vf2pf_mbox_mapping);
13629
13630 if (rc)
13631 /* PF timeout */
13632 return rc;
13633 if (resp->hdr.status == PFVF_STATUS_SUCCESS) {
13634 /* PF released us */
13635 DP(BNX2X_MSG_SP, "vf released\n");
13636 } else {
13637 /* PF reports error */
13638 BNX2X_ERR("PF failed our release request - are we out of sync? response status: %d\n",
13639 resp->hdr.status);
13640 return -EAGAIN;
13641 }
13642
13643 return 0;
13644}
Ariel Elior8d9ac292013-01-01 05:22:27 +000013645
13646/* Tell PF about SB addresses */
13647int bnx2x_vfpf_init(struct bnx2x *bp)
13648{
13649 struct vfpf_init_tlv *req = &bp->vf2pf_mbox->req.init;
13650 struct pfvf_general_resp_tlv *resp = &bp->vf2pf_mbox->resp.general_resp;
13651 int rc, i;
13652
13653 /* clear mailbox and prep first tlv */
13654 bnx2x_vfpf_prep(bp, &req->first_tlv, CHANNEL_TLV_INIT, sizeof(*req));
13655
13656 /* status blocks */
13657 for_each_eth_queue(bp, i)
13658 req->sb_addr[i] = (dma_addr_t)bnx2x_fp(bp, i,
13659 status_blk_mapping);
13660
13661 /* statistics - requests only supports single queue for now */
13662 req->stats_addr = bp->fw_stats_data_mapping +
13663 offsetof(struct bnx2x_fw_stats_data, queue_stats);
13664
13665 /* add list termination tlv */
13666 bnx2x_add_tlv(bp, req, req->first_tlv.tl.length, CHANNEL_TLV_LIST_END,
13667 sizeof(struct channel_list_end_tlv));
13668
13669 /* output tlvs list */
13670 bnx2x_dp_tlv_list(bp, req);
13671
13672 rc = bnx2x_send_msg2pf(bp, &resp->hdr.status, bp->vf2pf_mbox_mapping);
13673 if (rc)
13674 return rc;
13675
13676 if (resp->hdr.status != PFVF_STATUS_SUCCESS) {
13677 BNX2X_ERR("INIT VF failed: %d. Breaking...\n",
13678 resp->hdr.status);
13679 return -EAGAIN;
13680 }
13681
13682 DP(BNX2X_MSG_SP, "INIT VF Succeeded\n");
13683 return 0;
13684}
13685
Ariel Elior9b176b62013-01-01 05:22:28 +000013686/* CLOSE VF - opposite to INIT_VF */
13687void bnx2x_vfpf_close_vf(struct bnx2x *bp)
13688{
13689 struct vfpf_close_tlv *req = &bp->vf2pf_mbox->req.close;
13690 struct pfvf_general_resp_tlv *resp = &bp->vf2pf_mbox->resp.general_resp;
13691 int i, rc;
13692 u32 vf_id;
13693
13694 /* If we haven't got a valid VF id, there is no sense to
13695 * continue with sending messages
13696 */
13697 if (bnx2x_get_vf_id(bp, &vf_id))
13698 goto free_irq;
13699
13700 /* Close the queues */
13701 for_each_queue(bp, i)
13702 bnx2x_vfpf_teardown_queue(bp, i);
13703
13704 /* clear mailbox and prep first tlv */
13705 bnx2x_vfpf_prep(bp, &req->first_tlv, CHANNEL_TLV_CLOSE, sizeof(*req));
13706
13707 req->vf_id = vf_id;
13708
13709 /* add list termination tlv */
13710 bnx2x_add_tlv(bp, req, req->first_tlv.tl.length, CHANNEL_TLV_LIST_END,
13711 sizeof(struct channel_list_end_tlv));
13712
13713 /* output tlvs list */
13714 bnx2x_dp_tlv_list(bp, req);
13715
13716 rc = bnx2x_send_msg2pf(bp, &resp->hdr.status, bp->vf2pf_mbox_mapping);
13717
13718 if (rc)
13719 BNX2X_ERR("Sending CLOSE failed. rc was: %d\n", rc);
13720
13721 else if (resp->hdr.status != PFVF_STATUS_SUCCESS)
13722 BNX2X_ERR("Sending CLOSE failed: pf response was %d\n",
13723 resp->hdr.status);
13724
13725free_irq:
13726 /* Disable HW interrupts, NAPI */
13727 bnx2x_netif_stop(bp, 0);
13728 /* Delete all NAPI objects */
13729 bnx2x_del_all_napi(bp);
13730
13731 /* Release IRQs */
13732 bnx2x_free_irq(bp);
13733}
13734
Ariel Elior8d9ac292013-01-01 05:22:27 +000013735/* ask the pf to open a queue for the vf */
13736int bnx2x_vfpf_setup_q(struct bnx2x *bp, int fp_idx)
13737{
13738 struct vfpf_setup_q_tlv *req = &bp->vf2pf_mbox->req.setup_q;
13739 struct pfvf_general_resp_tlv *resp = &bp->vf2pf_mbox->resp.general_resp;
13740 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
13741 u16 tpa_agg_size = 0, flags = 0;
13742 int rc;
13743
13744 /* clear mailbox and prep first tlv */
13745 bnx2x_vfpf_prep(bp, &req->first_tlv, CHANNEL_TLV_SETUP_Q, sizeof(*req));
13746
13747 /* select tpa mode to request */
13748 if (!fp->disable_tpa) {
13749 flags |= VFPF_QUEUE_FLG_TPA;
13750 flags |= VFPF_QUEUE_FLG_TPA_IPV6;
13751 if (fp->mode == TPA_MODE_GRO)
13752 flags |= VFPF_QUEUE_FLG_TPA_GRO;
13753 tpa_agg_size = TPA_AGG_SIZE;
13754 }
13755
13756 /* calculate queue flags */
13757 flags |= VFPF_QUEUE_FLG_STATS;
13758 flags |= VFPF_QUEUE_FLG_CACHE_ALIGN;
13759 flags |= IS_MF_SD(bp) ? VFPF_QUEUE_FLG_OV : 0;
13760 flags |= VFPF_QUEUE_FLG_VLAN;
13761 DP(NETIF_MSG_IFUP, "vlan removal enabled\n");
13762
13763 /* Common */
13764 req->vf_qid = fp_idx;
13765 req->param_valid = VFPF_RXQ_VALID | VFPF_TXQ_VALID;
13766
13767 /* Rx */
13768 req->rxq.rcq_addr = fp->rx_comp_mapping;
13769 req->rxq.rcq_np_addr = fp->rx_comp_mapping + BCM_PAGE_SIZE;
13770 req->rxq.rxq_addr = fp->rx_desc_mapping;
13771 req->rxq.sge_addr = fp->rx_sge_mapping;
13772 req->rxq.vf_sb = fp_idx;
13773 req->rxq.sb_index = HC_INDEX_ETH_RX_CQ_CONS;
13774 req->rxq.hc_rate = bp->rx_ticks ? 1000000/bp->rx_ticks : 0;
13775 req->rxq.mtu = bp->dev->mtu;
13776 req->rxq.buf_sz = fp->rx_buf_size;
13777 req->rxq.sge_buf_sz = BCM_PAGE_SIZE * PAGES_PER_SGE;
13778 req->rxq.tpa_agg_sz = tpa_agg_size;
13779 req->rxq.max_sge_pkt = SGE_PAGE_ALIGN(bp->dev->mtu) >> SGE_PAGE_SHIFT;
13780 req->rxq.max_sge_pkt = ((req->rxq.max_sge_pkt + PAGES_PER_SGE - 1) &
13781 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
13782 req->rxq.flags = flags;
13783 req->rxq.drop_flags = 0;
13784 req->rxq.cache_line_log = BNX2X_RX_ALIGN_SHIFT;
13785 req->rxq.stat_id = -1; /* No stats at the moment */
13786
13787 /* Tx */
13788 req->txq.txq_addr = fp->txdata_ptr[FIRST_TX_COS_INDEX]->tx_desc_mapping;
13789 req->txq.vf_sb = fp_idx;
13790 req->txq.sb_index = HC_INDEX_ETH_TX_CQ_CONS_COS0;
13791 req->txq.hc_rate = bp->tx_ticks ? 1000000/bp->tx_ticks : 0;
13792 req->txq.flags = flags;
13793 req->txq.traffic_type = LLFC_TRAFFIC_TYPE_NW;
13794
13795 /* add list termination tlv */
13796 bnx2x_add_tlv(bp, req, req->first_tlv.tl.length, CHANNEL_TLV_LIST_END,
13797 sizeof(struct channel_list_end_tlv));
13798
13799 /* output tlvs list */
13800 bnx2x_dp_tlv_list(bp, req);
13801
13802 rc = bnx2x_send_msg2pf(bp, &resp->hdr.status, bp->vf2pf_mbox_mapping);
13803 if (rc)
13804 BNX2X_ERR("Sending SETUP_Q message for queue[%d] failed!\n",
13805 fp_idx);
13806
13807 if (resp->hdr.status != PFVF_STATUS_SUCCESS) {
13808 BNX2X_ERR("Status of SETUP_Q for queue[%d] is %d\n",
13809 fp_idx, resp->hdr.status);
13810 return -EINVAL;
13811 }
13812 return rc;
13813}
13814
Ariel Elior9b176b62013-01-01 05:22:28 +000013815int bnx2x_vfpf_teardown_queue(struct bnx2x *bp, int qidx)
13816{
13817 struct vfpf_q_op_tlv *req = &bp->vf2pf_mbox->req.q_op;
13818 struct pfvf_general_resp_tlv *resp = &bp->vf2pf_mbox->resp.general_resp;
13819 int rc;
13820
13821 /* clear mailbox and prep first tlv */
13822 bnx2x_vfpf_prep(bp, &req->first_tlv, CHANNEL_TLV_TEARDOWN_Q,
13823 sizeof(*req));
13824
13825 req->vf_qid = qidx;
13826
13827 /* add list termination tlv */
13828 bnx2x_add_tlv(bp, req, req->first_tlv.tl.length, CHANNEL_TLV_LIST_END,
13829 sizeof(struct channel_list_end_tlv));
13830
13831 /* output tlvs list */
13832 bnx2x_dp_tlv_list(bp, req);
13833
13834 rc = bnx2x_send_msg2pf(bp, &resp->hdr.status, bp->vf2pf_mbox_mapping);
13835
13836 if (rc) {
13837 BNX2X_ERR("Sending TEARDOWN for queue %d failed: %d\n", qidx,
13838 rc);
13839 return rc;
13840 }
13841
Ariel Eliorabc5a022013-01-01 05:22:43 +000013842 /* PF failed the transaction */
Ariel Elior9b176b62013-01-01 05:22:28 +000013843 if (resp->hdr.status != PFVF_STATUS_SUCCESS) {
13844 BNX2X_ERR("TEARDOWN for queue %d failed: %d\n", qidx,
13845 resp->hdr.status);
13846 return -EINVAL;
13847 }
13848
13849 return 0;
13850}
13851
Ariel Elior8d9ac292013-01-01 05:22:27 +000013852/* request pf to add a mac for the vf */
13853int bnx2x_vfpf_set_mac(struct bnx2x *bp)
13854{
13855 struct vfpf_set_q_filters_tlv *req = &bp->vf2pf_mbox->req.set_q_filters;
13856 struct pfvf_general_resp_tlv *resp = &bp->vf2pf_mbox->resp.general_resp;
13857 int rc;
13858
13859 /* clear mailbox and prep first tlv */
13860 bnx2x_vfpf_prep(bp, &req->first_tlv, CHANNEL_TLV_SET_Q_FILTERS,
13861 sizeof(*req));
13862
13863 req->flags = VFPF_SET_Q_FILTERS_MAC_VLAN_CHANGED;
13864 req->vf_qid = 0;
13865 req->n_mac_vlan_filters = 1;
13866 req->filters[0].flags =
13867 VFPF_Q_FILTER_DEST_MAC_VALID | VFPF_Q_FILTER_SET_MAC;
13868
Ariel Eliorabc5a022013-01-01 05:22:43 +000013869 /* sample bulletin board for new mac */
13870 bnx2x_sample_bulletin(bp);
13871
Ariel Elior8d9ac292013-01-01 05:22:27 +000013872 /* copy mac from device to request */
13873 memcpy(req->filters[0].mac, bp->dev->dev_addr, ETH_ALEN);
13874
13875 /* add list termination tlv */
13876 bnx2x_add_tlv(bp, req, req->first_tlv.tl.length, CHANNEL_TLV_LIST_END,
13877 sizeof(struct channel_list_end_tlv));
13878
13879 /* output tlvs list */
13880 bnx2x_dp_tlv_list(bp, req);
13881
13882 /* send message to pf */
13883 rc = bnx2x_send_msg2pf(bp, &resp->hdr.status, bp->vf2pf_mbox_mapping);
13884 if (rc) {
13885 BNX2X_ERR("failed to send message to pf. rc was %d\n", rc);
13886 return rc;
13887 }
13888
Ariel Eliorabc5a022013-01-01 05:22:43 +000013889 /* failure may mean PF was configured with a new mac for us */
13890 while (resp->hdr.status == PFVF_STATUS_FAILURE) {
13891 DP(BNX2X_MSG_IOV,
13892 "vfpf SET MAC failed. Check bulletin board for new posts\n");
13893
13894 /* check if bulletin board was updated */
13895 if (bnx2x_sample_bulletin(bp) == PFVF_BULLETIN_UPDATED) {
13896 /* copy mac from device to request */
13897 memcpy(req->filters[0].mac, bp->dev->dev_addr,
13898 ETH_ALEN);
13899
13900 /* send message to pf */
13901 rc = bnx2x_send_msg2pf(bp, &resp->hdr.status,
13902 bp->vf2pf_mbox_mapping);
13903 } else {
13904 /* no new info in bulletin */
13905 break;
13906 }
13907 }
13908
Ariel Elior8d9ac292013-01-01 05:22:27 +000013909 if (resp->hdr.status != PFVF_STATUS_SUCCESS) {
13910 BNX2X_ERR("vfpf SET MAC failed: %d\n", resp->hdr.status);
13911 return -EINVAL;
13912 }
13913
13914 return 0;
13915}
Ariel Elior381ac162013-01-01 05:22:29 +000013916
13917int bnx2x_vfpf_set_mcast(struct net_device *dev)
13918{
13919 struct bnx2x *bp = netdev_priv(dev);
13920 struct vfpf_set_q_filters_tlv *req = &bp->vf2pf_mbox->req.set_q_filters;
13921 struct pfvf_general_resp_tlv *resp = &bp->vf2pf_mbox->resp.general_resp;
13922 int rc, i = 0;
13923 struct netdev_hw_addr *ha;
13924
13925 if (bp->state != BNX2X_STATE_OPEN) {
13926 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
13927 return -EINVAL;
13928 }
13929
13930 /* clear mailbox and prep first tlv */
13931 bnx2x_vfpf_prep(bp, &req->first_tlv, CHANNEL_TLV_SET_Q_FILTERS,
13932 sizeof(*req));
13933
13934 /* Get Rx mode requested */
13935 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", dev->flags);
13936
13937 netdev_for_each_mc_addr(ha, dev) {
13938 DP(NETIF_MSG_IFUP, "Adding mcast MAC: %pM\n",
13939 bnx2x_mc_addr(ha));
13940 memcpy(req->multicast[i], bnx2x_mc_addr(ha), ETH_ALEN);
13941 i++;
13942 }
13943
13944 /* We support four PFVF_MAX_MULTICAST_PER_VF mcast
13945 * addresses tops
13946 */
13947 if (i >= PFVF_MAX_MULTICAST_PER_VF) {
13948 DP(NETIF_MSG_IFUP,
13949 "VF supports not more than %d multicast MAC addresses\n",
13950 PFVF_MAX_MULTICAST_PER_VF);
13951 return -EINVAL;
13952 }
13953
13954 req->n_multicast = i;
13955 req->flags |= VFPF_SET_Q_FILTERS_MULTICAST_CHANGED;
13956 req->vf_qid = 0;
13957
13958 /* add list termination tlv */
13959 bnx2x_add_tlv(bp, req, req->first_tlv.tl.length, CHANNEL_TLV_LIST_END,
13960 sizeof(struct channel_list_end_tlv));
13961
13962 /* output tlvs list */
13963 bnx2x_dp_tlv_list(bp, req);
13964
13965 rc = bnx2x_send_msg2pf(bp, &resp->hdr.status, bp->vf2pf_mbox_mapping);
13966 if (rc) {
13967 BNX2X_ERR("Sending a message failed: %d\n", rc);
13968 return rc;
13969 }
13970
13971 if (resp->hdr.status != PFVF_STATUS_SUCCESS) {
13972 BNX2X_ERR("Set Rx mode/multicast failed: %d\n",
13973 resp->hdr.status);
13974 return -EINVAL;
13975 }
13976
13977 return 0;
13978}
13979
13980int bnx2x_vfpf_storm_rx_mode(struct bnx2x *bp)
13981{
13982 int mode = bp->rx_mode;
13983 struct vfpf_set_q_filters_tlv *req = &bp->vf2pf_mbox->req.set_q_filters;
13984 struct pfvf_general_resp_tlv *resp = &bp->vf2pf_mbox->resp.general_resp;
13985 int rc;
13986
13987 /* clear mailbox and prep first tlv */
13988 bnx2x_vfpf_prep(bp, &req->first_tlv, CHANNEL_TLV_SET_Q_FILTERS,
13989 sizeof(*req));
13990
13991 DP(NETIF_MSG_IFUP, "Rx mode is %d\n", mode);
13992
13993 switch (mode) {
13994 case BNX2X_RX_MODE_NONE: /* no Rx */
13995 req->rx_mask = VFPF_RX_MASK_ACCEPT_NONE;
13996 break;
13997 case BNX2X_RX_MODE_NORMAL:
13998 req->rx_mask = VFPF_RX_MASK_ACCEPT_MATCHED_MULTICAST;
13999 req->rx_mask |= VFPF_RX_MASK_ACCEPT_MATCHED_UNICAST;
14000 req->rx_mask |= VFPF_RX_MASK_ACCEPT_BROADCAST;
14001 break;
14002 case BNX2X_RX_MODE_ALLMULTI:
14003 req->rx_mask = VFPF_RX_MASK_ACCEPT_ALL_MULTICAST;
14004 req->rx_mask |= VFPF_RX_MASK_ACCEPT_MATCHED_UNICAST;
14005 req->rx_mask |= VFPF_RX_MASK_ACCEPT_BROADCAST;
14006 break;
14007 case BNX2X_RX_MODE_PROMISC:
14008 req->rx_mask = VFPF_RX_MASK_ACCEPT_ALL_UNICAST;
14009 req->rx_mask |= VFPF_RX_MASK_ACCEPT_ALL_MULTICAST;
14010 req->rx_mask |= VFPF_RX_MASK_ACCEPT_BROADCAST;
14011 break;
14012 default:
14013 BNX2X_ERR("BAD rx mode (%d)\n", mode);
14014 return -EINVAL;
14015 }
14016
14017 req->flags |= VFPF_SET_Q_FILTERS_RX_MASK_CHANGED;
14018 req->vf_qid = 0;
14019
14020 /* add list termination tlv */
14021 bnx2x_add_tlv(bp, req, req->first_tlv.tl.length, CHANNEL_TLV_LIST_END,
14022 sizeof(struct channel_list_end_tlv));
14023
14024 /* output tlvs list */
14025 bnx2x_dp_tlv_list(bp, req);
14026
14027 rc = bnx2x_send_msg2pf(bp, &resp->hdr.status, bp->vf2pf_mbox_mapping);
14028 if (rc)
14029 BNX2X_ERR("Sending a message failed: %d\n", rc);
14030
14031 if (resp->hdr.status != PFVF_STATUS_SUCCESS) {
14032 BNX2X_ERR("Set Rx mode failed: %d\n", resp->hdr.status);
14033 return -EINVAL;
14034 }
14035
14036 return rc;
14037}