blob: 0a676db02c8a52c8ea7c6ac65ce4fb30a32bfd64 [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
2 * Copyright (c) 2015 QLogic Corporation
3 *
4 * This software is available under the terms of the GNU General Public License
5 * (GPL) Version 2, available from the file COPYING in the main directory of
6 * this source tree.
7 */
8
9#include <linux/types.h>
10#include <asm/byteorder.h>
11#include <linux/delay.h>
12#include <linux/errno.h>
13#include <linux/kernel.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020014#include <linux/slab.h>
Tomer Tayar5529bad2016-03-09 09:16:24 +020015#include <linux/spinlock.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020016#include <linux/string.h>
17#include "qed.h"
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -040018#include "qed_dcbx.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020019#include "qed_hsi.h"
20#include "qed_hw.h"
21#include "qed_mcp.h"
22#include "qed_reg_addr.h"
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030023#include "qed_sriov.h"
24
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020025#define CHIP_MCP_RESP_ITER_US 10
26
27#define QED_DRV_MB_MAX_RETRIES (500 * 1000) /* Account for 5 sec */
28#define QED_MCP_RESET_RETRIES (50 * 1000) /* Account for 500 msec */
29
30#define DRV_INNER_WR(_p_hwfn, _p_ptt, _ptr, _offset, _val) \
31 qed_wr(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset), \
32 _val)
33
34#define DRV_INNER_RD(_p_hwfn, _p_ptt, _ptr, _offset) \
35 qed_rd(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset))
36
37#define DRV_MB_WR(_p_hwfn, _p_ptt, _field, _val) \
38 DRV_INNER_WR(p_hwfn, _p_ptt, drv_mb_addr, \
39 offsetof(struct public_drv_mb, _field), _val)
40
41#define DRV_MB_RD(_p_hwfn, _p_ptt, _field) \
42 DRV_INNER_RD(_p_hwfn, _p_ptt, drv_mb_addr, \
43 offsetof(struct public_drv_mb, _field))
44
45#define PDA_COMP (((FW_MAJOR_VERSION) + (FW_MINOR_VERSION << 8)) << \
46 DRV_ID_PDA_COMP_VER_SHIFT)
47
48#define MCP_BYTES_PER_MBIT_SHIFT 17
49
50bool qed_mcp_is_init(struct qed_hwfn *p_hwfn)
51{
52 if (!p_hwfn->mcp_info || !p_hwfn->mcp_info->public_base)
53 return false;
54 return true;
55}
56
Yuval Mintz1a635e42016-08-15 10:42:43 +030057void qed_mcp_cmd_port_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020058{
59 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
60 PUBLIC_PORT);
61 u32 mfw_mb_offsize = qed_rd(p_hwfn, p_ptt, addr);
62
63 p_hwfn->mcp_info->port_addr = SECTION_ADDR(mfw_mb_offsize,
64 MFW_PORT(p_hwfn));
65 DP_VERBOSE(p_hwfn, QED_MSG_SP,
66 "port_addr = 0x%x, port_id 0x%02x\n",
67 p_hwfn->mcp_info->port_addr, MFW_PORT(p_hwfn));
68}
69
Yuval Mintz1a635e42016-08-15 10:42:43 +030070void qed_mcp_read_mb(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020071{
72 u32 length = MFW_DRV_MSG_MAX_DWORDS(p_hwfn->mcp_info->mfw_mb_length);
73 u32 tmp, i;
74
75 if (!p_hwfn->mcp_info->public_base)
76 return;
77
78 for (i = 0; i < length; i++) {
79 tmp = qed_rd(p_hwfn, p_ptt,
80 p_hwfn->mcp_info->mfw_mb_addr +
81 (i << 2) + sizeof(u32));
82
83 /* The MB data is actually BE; Need to force it to cpu */
84 ((u32 *)p_hwfn->mcp_info->mfw_mb_cur)[i] =
85 be32_to_cpu((__force __be32)tmp);
86 }
87}
88
89int qed_mcp_free(struct qed_hwfn *p_hwfn)
90{
91 if (p_hwfn->mcp_info) {
92 kfree(p_hwfn->mcp_info->mfw_mb_cur);
93 kfree(p_hwfn->mcp_info->mfw_mb_shadow);
94 }
95 kfree(p_hwfn->mcp_info);
96
97 return 0;
98}
99
Yuval Mintz1a635e42016-08-15 10:42:43 +0300100static int qed_load_mcp_offsets(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200101{
102 struct qed_mcp_info *p_info = p_hwfn->mcp_info;
103 u32 drv_mb_offsize, mfw_mb_offsize;
104 u32 mcp_pf_id = MCP_PF_ID(p_hwfn);
105
106 p_info->public_base = qed_rd(p_hwfn, p_ptt, MISC_REG_SHARED_MEM_ADDR);
107 if (!p_info->public_base)
108 return 0;
109
110 p_info->public_base |= GRCBASE_MCP;
111
112 /* Calculate the driver and MFW mailbox address */
113 drv_mb_offsize = qed_rd(p_hwfn, p_ptt,
114 SECTION_OFFSIZE_ADDR(p_info->public_base,
115 PUBLIC_DRV_MB));
116 p_info->drv_mb_addr = SECTION_ADDR(drv_mb_offsize, mcp_pf_id);
117 DP_VERBOSE(p_hwfn, QED_MSG_SP,
118 "drv_mb_offsiz = 0x%x, drv_mb_addr = 0x%x mcp_pf_id = 0x%x\n",
119 drv_mb_offsize, p_info->drv_mb_addr, mcp_pf_id);
120
121 /* Set the MFW MB address */
122 mfw_mb_offsize = qed_rd(p_hwfn, p_ptt,
123 SECTION_OFFSIZE_ADDR(p_info->public_base,
124 PUBLIC_MFW_MB));
125 p_info->mfw_mb_addr = SECTION_ADDR(mfw_mb_offsize, mcp_pf_id);
126 p_info->mfw_mb_length = (u16)qed_rd(p_hwfn, p_ptt, p_info->mfw_mb_addr);
127
128 /* Get the current driver mailbox sequence before sending
129 * the first command
130 */
131 p_info->drv_mb_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_mb_header) &
132 DRV_MSG_SEQ_NUMBER_MASK;
133
134 /* Get current FW pulse sequence */
135 p_info->drv_pulse_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_pulse_mb) &
136 DRV_PULSE_SEQ_MASK;
137
138 p_info->mcp_hist = (u16)qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
139
140 return 0;
141}
142
Yuval Mintz1a635e42016-08-15 10:42:43 +0300143int qed_mcp_cmd_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200144{
145 struct qed_mcp_info *p_info;
146 u32 size;
147
148 /* Allocate mcp_info structure */
Yuval Mintz60fffb32016-02-21 11:40:07 +0200149 p_hwfn->mcp_info = kzalloc(sizeof(*p_hwfn->mcp_info), GFP_KERNEL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200150 if (!p_hwfn->mcp_info)
151 goto err;
152 p_info = p_hwfn->mcp_info;
153
154 if (qed_load_mcp_offsets(p_hwfn, p_ptt) != 0) {
155 DP_NOTICE(p_hwfn, "MCP is not initialized\n");
156 /* Do not free mcp_info here, since public_base indicate that
157 * the MCP is not initialized
158 */
159 return 0;
160 }
161
162 size = MFW_DRV_MSG_MAX_DWORDS(p_info->mfw_mb_length) * sizeof(u32);
Yuval Mintz60fffb32016-02-21 11:40:07 +0200163 p_info->mfw_mb_cur = kzalloc(size, GFP_KERNEL);
Yuval Mintz83aeb932016-08-15 10:42:44 +0300164 p_info->mfw_mb_shadow = kzalloc(size, GFP_KERNEL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200165 if (!p_info->mfw_mb_shadow || !p_info->mfw_mb_addr)
166 goto err;
167
Tomer Tayar5529bad2016-03-09 09:16:24 +0200168 /* Initialize the MFW spinlock */
169 spin_lock_init(&p_info->lock);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200170
171 return 0;
172
173err:
174 DP_NOTICE(p_hwfn, "Failed to allocate mcp memory\n");
175 qed_mcp_free(p_hwfn);
176 return -ENOMEM;
177}
178
Tomer Tayar5529bad2016-03-09 09:16:24 +0200179/* Locks the MFW mailbox of a PF to ensure a single access.
180 * The lock is achieved in most cases by holding a spinlock, causing other
181 * threads to wait till a previous access is done.
182 * In some cases (currently when a [UN]LOAD_REQ commands are sent), the single
183 * access is achieved by setting a blocking flag, which will fail other
184 * competing contexts to send their mailboxes.
185 */
Yuval Mintz1a635e42016-08-15 10:42:43 +0300186static int qed_mcp_mb_lock(struct qed_hwfn *p_hwfn, u32 cmd)
Tomer Tayar5529bad2016-03-09 09:16:24 +0200187{
188 spin_lock_bh(&p_hwfn->mcp_info->lock);
189
190 /* The spinlock shouldn't be acquired when the mailbox command is
191 * [UN]LOAD_REQ, since the engine is locked by the MFW, and a parallel
192 * pending [UN]LOAD_REQ command of another PF together with a spinlock
193 * (i.e. interrupts are disabled) - can lead to a deadlock.
194 * It is assumed that for a single PF, no other mailbox commands can be
195 * sent from another context while sending LOAD_REQ, and that any
196 * parallel commands to UNLOAD_REQ can be cancelled.
197 */
198 if (cmd == DRV_MSG_CODE_LOAD_DONE || cmd == DRV_MSG_CODE_UNLOAD_DONE)
199 p_hwfn->mcp_info->block_mb_sending = false;
200
201 if (p_hwfn->mcp_info->block_mb_sending) {
202 DP_NOTICE(p_hwfn,
203 "Trying to send a MFW mailbox command [0x%x] in parallel to [UN]LOAD_REQ. Aborting.\n",
204 cmd);
205 spin_unlock_bh(&p_hwfn->mcp_info->lock);
206 return -EBUSY;
207 }
208
209 if (cmd == DRV_MSG_CODE_LOAD_REQ || cmd == DRV_MSG_CODE_UNLOAD_REQ) {
210 p_hwfn->mcp_info->block_mb_sending = true;
211 spin_unlock_bh(&p_hwfn->mcp_info->lock);
212 }
213
214 return 0;
215}
216
Yuval Mintz1a635e42016-08-15 10:42:43 +0300217static void qed_mcp_mb_unlock(struct qed_hwfn *p_hwfn, u32 cmd)
Tomer Tayar5529bad2016-03-09 09:16:24 +0200218{
219 if (cmd != DRV_MSG_CODE_LOAD_REQ && cmd != DRV_MSG_CODE_UNLOAD_REQ)
220 spin_unlock_bh(&p_hwfn->mcp_info->lock);
221}
222
Yuval Mintz1a635e42016-08-15 10:42:43 +0300223int qed_mcp_reset(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200224{
225 u32 seq = ++p_hwfn->mcp_info->drv_mb_seq;
226 u8 delay = CHIP_MCP_RESP_ITER_US;
227 u32 org_mcp_reset_seq, cnt = 0;
228 int rc = 0;
229
Tomer Tayar5529bad2016-03-09 09:16:24 +0200230 /* Ensure that only a single thread is accessing the mailbox at a
231 * certain time.
232 */
233 rc = qed_mcp_mb_lock(p_hwfn, DRV_MSG_CODE_MCP_RESET);
234 if (rc != 0)
235 return rc;
236
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200237 /* Set drv command along with the updated sequence */
238 org_mcp_reset_seq = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
239 DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header,
240 (DRV_MSG_CODE_MCP_RESET | seq));
241
242 do {
243 /* Wait for MFW response */
244 udelay(delay);
245 /* Give the FW up to 500 second (50*1000*10usec) */
246 } while ((org_mcp_reset_seq == qed_rd(p_hwfn, p_ptt,
247 MISCS_REG_GENERIC_POR_0)) &&
248 (cnt++ < QED_MCP_RESET_RETRIES));
249
250 if (org_mcp_reset_seq !=
251 qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0)) {
252 DP_VERBOSE(p_hwfn, QED_MSG_SP,
253 "MCP was reset after %d usec\n", cnt * delay);
254 } else {
255 DP_ERR(p_hwfn, "Failed to reset MCP\n");
256 rc = -EAGAIN;
257 }
258
Tomer Tayar5529bad2016-03-09 09:16:24 +0200259 qed_mcp_mb_unlock(p_hwfn, DRV_MSG_CODE_MCP_RESET);
260
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200261 return rc;
262}
263
264static int qed_do_mcp_cmd(struct qed_hwfn *p_hwfn,
265 struct qed_ptt *p_ptt,
266 u32 cmd,
267 u32 param,
268 u32 *o_mcp_resp,
269 u32 *o_mcp_param)
270{
271 u8 delay = CHIP_MCP_RESP_ITER_US;
272 u32 seq, cnt = 1, actual_mb_seq;
273 int rc = 0;
274
275 /* Get actual driver mailbox sequence */
276 actual_mb_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_mb_header) &
277 DRV_MSG_SEQ_NUMBER_MASK;
278
279 /* Use MCP history register to check if MCP reset occurred between
280 * init time and now.
281 */
282 if (p_hwfn->mcp_info->mcp_hist !=
283 qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0)) {
284 DP_VERBOSE(p_hwfn, QED_MSG_SP, "Rereading MCP offsets\n");
285 qed_load_mcp_offsets(p_hwfn, p_ptt);
286 qed_mcp_cmd_port_init(p_hwfn, p_ptt);
287 }
288 seq = ++p_hwfn->mcp_info->drv_mb_seq;
289
290 /* Set drv param */
291 DRV_MB_WR(p_hwfn, p_ptt, drv_mb_param, param);
292
293 /* Set drv command along with the updated sequence */
294 DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (cmd | seq));
295
296 DP_VERBOSE(p_hwfn, QED_MSG_SP,
297 "wrote command (%x) to MFW MB param 0x%08x\n",
298 (cmd | seq), param);
299
300 do {
301 /* Wait for MFW response */
302 udelay(delay);
303 *o_mcp_resp = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_header);
304
305 /* Give the FW up to 5 second (500*10ms) */
306 } while ((seq != (*o_mcp_resp & FW_MSG_SEQ_NUMBER_MASK)) &&
307 (cnt++ < QED_DRV_MB_MAX_RETRIES));
308
309 DP_VERBOSE(p_hwfn, QED_MSG_SP,
310 "[after %d ms] read (%x) seq is (%x) from FW MB\n",
311 cnt * delay, *o_mcp_resp, seq);
312
313 /* Is this a reply to our command? */
314 if (seq == (*o_mcp_resp & FW_MSG_SEQ_NUMBER_MASK)) {
315 *o_mcp_resp &= FW_MSG_CODE_MASK;
316 /* Get the MCP param */
317 *o_mcp_param = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_param);
318 } else {
319 /* FW BUG! */
320 DP_ERR(p_hwfn, "MFW failed to respond!\n");
321 *o_mcp_resp = 0;
322 rc = -EAGAIN;
323 }
324 return rc;
325}
326
Tomer Tayar5529bad2016-03-09 09:16:24 +0200327static int qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
328 struct qed_ptt *p_ptt,
329 struct qed_mcp_mb_params *p_mb_params)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200330{
Tomer Tayar5529bad2016-03-09 09:16:24 +0200331 u32 union_data_addr;
332 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200333
334 /* MCP not initialized */
335 if (!qed_mcp_is_init(p_hwfn)) {
336 DP_NOTICE(p_hwfn, "MFW is not initialized !\n");
337 return -EBUSY;
338 }
339
Tomer Tayar5529bad2016-03-09 09:16:24 +0200340 union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
341 offsetof(struct public_drv_mb, union_data);
342
343 /* Ensure that only a single thread is accessing the mailbox at a
344 * certain time.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200345 */
Tomer Tayar5529bad2016-03-09 09:16:24 +0200346 rc = qed_mcp_mb_lock(p_hwfn, p_mb_params->cmd);
347 if (rc)
348 return rc;
349
350 if (p_mb_params->p_data_src != NULL)
351 qed_memcpy_to(p_hwfn, p_ptt, union_data_addr,
352 p_mb_params->p_data_src,
353 sizeof(*p_mb_params->p_data_src));
354
355 rc = qed_do_mcp_cmd(p_hwfn, p_ptt, p_mb_params->cmd,
356 p_mb_params->param, &p_mb_params->mcp_resp,
357 &p_mb_params->mcp_param);
358
359 if (p_mb_params->p_data_dst != NULL)
360 qed_memcpy_from(p_hwfn, p_ptt, p_mb_params->p_data_dst,
361 union_data_addr,
362 sizeof(*p_mb_params->p_data_dst));
363
364 qed_mcp_mb_unlock(p_hwfn, p_mb_params->cmd);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200365
366 return rc;
367}
368
Tomer Tayar5529bad2016-03-09 09:16:24 +0200369int qed_mcp_cmd(struct qed_hwfn *p_hwfn,
370 struct qed_ptt *p_ptt,
371 u32 cmd,
372 u32 param,
373 u32 *o_mcp_resp,
374 u32 *o_mcp_param)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200375{
Tomer Tayar5529bad2016-03-09 09:16:24 +0200376 struct qed_mcp_mb_params mb_params;
377 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200378
Tomer Tayar5529bad2016-03-09 09:16:24 +0200379 memset(&mb_params, 0, sizeof(mb_params));
380 mb_params.cmd = cmd;
381 mb_params.param = param;
382 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
383 if (rc)
384 return rc;
385
386 *o_mcp_resp = mb_params.mcp_resp;
387 *o_mcp_param = mb_params.mcp_param;
388
389 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200390}
391
392int qed_mcp_load_req(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300393 struct qed_ptt *p_ptt, u32 *p_load_code)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200394{
395 struct qed_dev *cdev = p_hwfn->cdev;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200396 struct qed_mcp_mb_params mb_params;
397 union drv_union_data union_data;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200398 int rc;
399
Tomer Tayar5529bad2016-03-09 09:16:24 +0200400 memset(&mb_params, 0, sizeof(mb_params));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200401 /* Load Request */
Tomer Tayar5529bad2016-03-09 09:16:24 +0200402 mb_params.cmd = DRV_MSG_CODE_LOAD_REQ;
403 mb_params.param = PDA_COMP | DRV_ID_MCP_HSI_VER_CURRENT |
404 cdev->drv_type;
405 memcpy(&union_data.ver_str, cdev->ver_str, MCP_DRV_VER_STR_SIZE);
406 mb_params.p_data_src = &union_data;
407 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200408
409 /* if mcp fails to respond we must abort */
410 if (rc) {
411 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
412 return rc;
413 }
414
Tomer Tayar5529bad2016-03-09 09:16:24 +0200415 *p_load_code = mb_params.mcp_resp;
416
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200417 /* If MFW refused (e.g. other port is in diagnostic mode) we
418 * must abort. This can happen in the following cases:
419 * - Other port is in diagnostic mode
420 * - Previously loaded function on the engine is not compliant with
421 * the requester.
422 * - MFW cannot cope with the requester's DRV_MFW_HSI_VERSION.
423 * -
424 */
425 if (!(*p_load_code) ||
426 ((*p_load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED_HSI) ||
427 ((*p_load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED_PDA) ||
428 ((*p_load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED_DIAG)) {
429 DP_ERR(p_hwfn, "MCP refused load request, aborting\n");
430 return -EBUSY;
431 }
432
433 return 0;
434}
435
Yuval Mintz0b55e272016-05-11 16:36:15 +0300436static void qed_mcp_handle_vf_flr(struct qed_hwfn *p_hwfn,
437 struct qed_ptt *p_ptt)
438{
439 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
440 PUBLIC_PATH);
441 u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
442 u32 path_addr = SECTION_ADDR(mfw_path_offsize,
443 QED_PATH_ID(p_hwfn));
444 u32 disabled_vfs[VF_MAX_STATIC / 32];
445 int i;
446
447 DP_VERBOSE(p_hwfn,
448 QED_MSG_SP,
449 "Reading Disabled VF information from [offset %08x], path_addr %08x\n",
450 mfw_path_offsize, path_addr);
451
452 for (i = 0; i < (VF_MAX_STATIC / 32); i++) {
453 disabled_vfs[i] = qed_rd(p_hwfn, p_ptt,
454 path_addr +
455 offsetof(struct public_path,
456 mcp_vf_disabled) +
457 sizeof(u32) * i);
458 DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
459 "FLR-ed VFs [%08x,...,%08x] - %08x\n",
460 i * 32, (i + 1) * 32 - 1, disabled_vfs[i]);
461 }
462
463 if (qed_iov_mark_vf_flr(p_hwfn, disabled_vfs))
464 qed_schedule_iov(p_hwfn, QED_IOV_WQ_FLR_FLAG);
465}
466
467int qed_mcp_ack_vf_flr(struct qed_hwfn *p_hwfn,
468 struct qed_ptt *p_ptt, u32 *vfs_to_ack)
469{
470 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
471 PUBLIC_FUNC);
472 u32 mfw_func_offsize = qed_rd(p_hwfn, p_ptt, addr);
473 u32 func_addr = SECTION_ADDR(mfw_func_offsize,
474 MCP_PF_ID(p_hwfn));
475 struct qed_mcp_mb_params mb_params;
476 union drv_union_data union_data;
477 int rc;
478 int i;
479
480 for (i = 0; i < (VF_MAX_STATIC / 32); i++)
481 DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
482 "Acking VFs [%08x,...,%08x] - %08x\n",
483 i * 32, (i + 1) * 32 - 1, vfs_to_ack[i]);
484
485 memset(&mb_params, 0, sizeof(mb_params));
486 mb_params.cmd = DRV_MSG_CODE_VF_DISABLED_DONE;
487 memcpy(&union_data.ack_vf_disabled, vfs_to_ack, VF_MAX_STATIC / 8);
488 mb_params.p_data_src = &union_data;
489 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
490 if (rc) {
491 DP_NOTICE(p_hwfn, "Failed to pass ACK for VF flr to MFW\n");
492 return -EBUSY;
493 }
494
495 /* Clear the ACK bits */
496 for (i = 0; i < (VF_MAX_STATIC / 32); i++)
497 qed_wr(p_hwfn, p_ptt,
498 func_addr +
499 offsetof(struct public_func, drv_ack_vf_disabled) +
500 i * sizeof(u32), 0);
501
502 return rc;
503}
504
Zvi Nachmani334c03b2016-03-09 09:16:25 +0200505static void qed_mcp_handle_transceiver_change(struct qed_hwfn *p_hwfn,
506 struct qed_ptt *p_ptt)
507{
508 u32 transceiver_state;
509
510 transceiver_state = qed_rd(p_hwfn, p_ptt,
511 p_hwfn->mcp_info->port_addr +
512 offsetof(struct public_port,
513 transceiver_data));
514
515 DP_VERBOSE(p_hwfn,
516 (NETIF_MSG_HW | QED_MSG_SP),
517 "Received transceiver state update [0x%08x] from mfw [Addr 0x%x]\n",
518 transceiver_state,
519 (u32)(p_hwfn->mcp_info->port_addr +
Yuval Mintz1a635e42016-08-15 10:42:43 +0300520 offsetof(struct public_port, transceiver_data)));
Zvi Nachmani334c03b2016-03-09 09:16:25 +0200521
522 transceiver_state = GET_FIELD(transceiver_state,
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300523 ETH_TRANSCEIVER_STATE);
Zvi Nachmani334c03b2016-03-09 09:16:25 +0200524
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300525 if (transceiver_state == ETH_TRANSCEIVER_STATE_PRESENT)
Zvi Nachmani334c03b2016-03-09 09:16:25 +0200526 DP_NOTICE(p_hwfn, "Transceiver is present.\n");
527 else
528 DP_NOTICE(p_hwfn, "Transceiver is unplugged.\n");
529}
530
Yuval Mintzcc875c22015-10-26 11:02:31 +0200531static void qed_mcp_handle_link_change(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300532 struct qed_ptt *p_ptt, bool b_reset)
Yuval Mintzcc875c22015-10-26 11:02:31 +0200533{
534 struct qed_mcp_link_state *p_link;
Manish Chopraa64b02d2016-04-26 10:56:10 -0400535 u8 max_bw, min_bw;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200536 u32 status = 0;
537
538 p_link = &p_hwfn->mcp_info->link_output;
539 memset(p_link, 0, sizeof(*p_link));
540 if (!b_reset) {
541 status = qed_rd(p_hwfn, p_ptt,
542 p_hwfn->mcp_info->port_addr +
543 offsetof(struct public_port, link_status));
544 DP_VERBOSE(p_hwfn, (NETIF_MSG_LINK | QED_MSG_SP),
545 "Received link update [0x%08x] from mfw [Addr 0x%x]\n",
546 status,
547 (u32)(p_hwfn->mcp_info->port_addr +
Yuval Mintz1a635e42016-08-15 10:42:43 +0300548 offsetof(struct public_port, link_status)));
Yuval Mintzcc875c22015-10-26 11:02:31 +0200549 } else {
550 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
551 "Resetting link indications\n");
552 return;
553 }
554
Sudarsana Reddy Kallurufc916ff2016-03-09 09:16:23 +0200555 if (p_hwfn->b_drv_link_init)
556 p_link->link_up = !!(status & LINK_STATUS_LINK_UP);
557 else
558 p_link->link_up = false;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200559
560 p_link->full_duplex = true;
561 switch ((status & LINK_STATUS_SPEED_AND_DUPLEX_MASK)) {
562 case LINK_STATUS_SPEED_AND_DUPLEX_100G:
563 p_link->speed = 100000;
564 break;
565 case LINK_STATUS_SPEED_AND_DUPLEX_50G:
566 p_link->speed = 50000;
567 break;
568 case LINK_STATUS_SPEED_AND_DUPLEX_40G:
569 p_link->speed = 40000;
570 break;
571 case LINK_STATUS_SPEED_AND_DUPLEX_25G:
572 p_link->speed = 25000;
573 break;
574 case LINK_STATUS_SPEED_AND_DUPLEX_20G:
575 p_link->speed = 20000;
576 break;
577 case LINK_STATUS_SPEED_AND_DUPLEX_10G:
578 p_link->speed = 10000;
579 break;
580 case LINK_STATUS_SPEED_AND_DUPLEX_1000THD:
581 p_link->full_duplex = false;
582 /* Fall-through */
583 case LINK_STATUS_SPEED_AND_DUPLEX_1000TFD:
584 p_link->speed = 1000;
585 break;
586 default:
587 p_link->speed = 0;
588 }
589
Manish Chopra4b01e512016-04-26 10:56:09 -0400590 if (p_link->link_up && p_link->speed)
591 p_link->line_speed = p_link->speed;
592 else
593 p_link->line_speed = 0;
594
595 max_bw = p_hwfn->mcp_info->func_info.bandwidth_max;
Manish Chopraa64b02d2016-04-26 10:56:10 -0400596 min_bw = p_hwfn->mcp_info->func_info.bandwidth_min;
Manish Chopra4b01e512016-04-26 10:56:09 -0400597
Manish Chopraa64b02d2016-04-26 10:56:10 -0400598 /* Max bandwidth configuration */
Manish Chopra4b01e512016-04-26 10:56:09 -0400599 __qed_configure_pf_max_bandwidth(p_hwfn, p_ptt, p_link, max_bw);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200600
Manish Chopraa64b02d2016-04-26 10:56:10 -0400601 /* Min bandwidth configuration */
602 __qed_configure_pf_min_bandwidth(p_hwfn, p_ptt, p_link, min_bw);
603 qed_configure_vp_wfq_on_link_change(p_hwfn->cdev, p_link->min_pf_rate);
604
Yuval Mintzcc875c22015-10-26 11:02:31 +0200605 p_link->an = !!(status & LINK_STATUS_AUTO_NEGOTIATE_ENABLED);
606 p_link->an_complete = !!(status &
607 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE);
608 p_link->parallel_detection = !!(status &
609 LINK_STATUS_PARALLEL_DETECTION_USED);
610 p_link->pfc_enabled = !!(status & LINK_STATUS_PFC_ENABLED);
611
612 p_link->partner_adv_speed |=
613 (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE) ?
614 QED_LINK_PARTNER_SPEED_1G_FD : 0;
615 p_link->partner_adv_speed |=
616 (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE) ?
617 QED_LINK_PARTNER_SPEED_1G_HD : 0;
618 p_link->partner_adv_speed |=
619 (status & LINK_STATUS_LINK_PARTNER_10G_CAPABLE) ?
620 QED_LINK_PARTNER_SPEED_10G : 0;
621 p_link->partner_adv_speed |=
622 (status & LINK_STATUS_LINK_PARTNER_20G_CAPABLE) ?
623 QED_LINK_PARTNER_SPEED_20G : 0;
624 p_link->partner_adv_speed |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -0400625 (status & LINK_STATUS_LINK_PARTNER_25G_CAPABLE) ?
626 QED_LINK_PARTNER_SPEED_25G : 0;
627 p_link->partner_adv_speed |=
Yuval Mintzcc875c22015-10-26 11:02:31 +0200628 (status & LINK_STATUS_LINK_PARTNER_40G_CAPABLE) ?
629 QED_LINK_PARTNER_SPEED_40G : 0;
630 p_link->partner_adv_speed |=
631 (status & LINK_STATUS_LINK_PARTNER_50G_CAPABLE) ?
632 QED_LINK_PARTNER_SPEED_50G : 0;
633 p_link->partner_adv_speed |=
634 (status & LINK_STATUS_LINK_PARTNER_100G_CAPABLE) ?
635 QED_LINK_PARTNER_SPEED_100G : 0;
636
637 p_link->partner_tx_flow_ctrl_en =
638 !!(status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED);
639 p_link->partner_rx_flow_ctrl_en =
640 !!(status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED);
641
642 switch (status & LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK) {
643 case LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE:
644 p_link->partner_adv_pause = QED_LINK_PARTNER_SYMMETRIC_PAUSE;
645 break;
646 case LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE:
647 p_link->partner_adv_pause = QED_LINK_PARTNER_ASYMMETRIC_PAUSE;
648 break;
649 case LINK_STATUS_LINK_PARTNER_BOTH_PAUSE:
650 p_link->partner_adv_pause = QED_LINK_PARTNER_BOTH_PAUSE;
651 break;
652 default:
653 p_link->partner_adv_pause = 0;
654 }
655
656 p_link->sfp_tx_fault = !!(status & LINK_STATUS_SFP_TX_FAULT);
657
658 qed_link_update(p_hwfn);
659}
660
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300661int qed_mcp_set_link(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, bool b_up)
Yuval Mintzcc875c22015-10-26 11:02:31 +0200662{
663 struct qed_mcp_link_params *params = &p_hwfn->mcp_info->link_input;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200664 struct qed_mcp_mb_params mb_params;
665 union drv_union_data union_data;
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300666 struct eth_phy_cfg *phy_cfg;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200667 int rc = 0;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200668 u32 cmd;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200669
670 /* Set the shmem configuration according to params */
Tomer Tayar5529bad2016-03-09 09:16:24 +0200671 phy_cfg = &union_data.drv_phy_cfg;
672 memset(phy_cfg, 0, sizeof(*phy_cfg));
Yuval Mintzcc875c22015-10-26 11:02:31 +0200673 cmd = b_up ? DRV_MSG_CODE_INIT_PHY : DRV_MSG_CODE_LINK_RESET;
674 if (!params->speed.autoneg)
Tomer Tayar5529bad2016-03-09 09:16:24 +0200675 phy_cfg->speed = params->speed.forced_speed;
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300676 phy_cfg->pause |= (params->pause.autoneg) ? ETH_PAUSE_AUTONEG : 0;
677 phy_cfg->pause |= (params->pause.forced_rx) ? ETH_PAUSE_RX : 0;
678 phy_cfg->pause |= (params->pause.forced_tx) ? ETH_PAUSE_TX : 0;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200679 phy_cfg->adv_speed = params->speed.advertised_speeds;
680 phy_cfg->loopback_mode = params->loopback_mode;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200681
Sudarsana Reddy Kallurufc916ff2016-03-09 09:16:23 +0200682 p_hwfn->b_drv_link_init = b_up;
683
Yuval Mintzcc875c22015-10-26 11:02:31 +0200684 if (b_up) {
685 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
686 "Configuring Link: Speed 0x%08x, Pause 0x%08x, adv_speed 0x%08x, loopback 0x%08x, features 0x%08x\n",
Tomer Tayar5529bad2016-03-09 09:16:24 +0200687 phy_cfg->speed,
688 phy_cfg->pause,
689 phy_cfg->adv_speed,
690 phy_cfg->loopback_mode,
691 phy_cfg->feature_config_flags);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200692 } else {
693 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
694 "Resetting link\n");
695 }
696
Tomer Tayar5529bad2016-03-09 09:16:24 +0200697 memset(&mb_params, 0, sizeof(mb_params));
698 mb_params.cmd = cmd;
699 mb_params.p_data_src = &union_data;
700 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200701
702 /* if mcp fails to respond we must abort */
703 if (rc) {
704 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
705 return rc;
706 }
707
708 /* Reset the link status if needed */
709 if (!b_up)
710 qed_mcp_handle_link_change(p_hwfn, p_ptt, true);
711
712 return 0;
713}
714
Manish Chopra4b01e512016-04-26 10:56:09 -0400715static void qed_read_pf_bandwidth(struct qed_hwfn *p_hwfn,
716 struct public_func *p_shmem_info)
717{
718 struct qed_mcp_function_info *p_info;
719
720 p_info = &p_hwfn->mcp_info->func_info;
721
722 p_info->bandwidth_min = (p_shmem_info->config &
723 FUNC_MF_CFG_MIN_BW_MASK) >>
724 FUNC_MF_CFG_MIN_BW_SHIFT;
725 if (p_info->bandwidth_min < 1 || p_info->bandwidth_min > 100) {
726 DP_INFO(p_hwfn,
727 "bandwidth minimum out of bounds [%02x]. Set to 1\n",
728 p_info->bandwidth_min);
729 p_info->bandwidth_min = 1;
730 }
731
732 p_info->bandwidth_max = (p_shmem_info->config &
733 FUNC_MF_CFG_MAX_BW_MASK) >>
734 FUNC_MF_CFG_MAX_BW_SHIFT;
735 if (p_info->bandwidth_max < 1 || p_info->bandwidth_max > 100) {
736 DP_INFO(p_hwfn,
737 "bandwidth maximum out of bounds [%02x]. Set to 100\n",
738 p_info->bandwidth_max);
739 p_info->bandwidth_max = 100;
740 }
741}
742
743static u32 qed_mcp_get_shmem_func(struct qed_hwfn *p_hwfn,
744 struct qed_ptt *p_ptt,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300745 struct public_func *p_data, int pfid)
Manish Chopra4b01e512016-04-26 10:56:09 -0400746{
747 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
748 PUBLIC_FUNC);
749 u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
750 u32 func_addr = SECTION_ADDR(mfw_path_offsize, pfid);
751 u32 i, size;
752
753 memset(p_data, 0, sizeof(*p_data));
754
Yuval Mintz1a635e42016-08-15 10:42:43 +0300755 size = min_t(u32, sizeof(*p_data), QED_SECTION_SIZE(mfw_path_offsize));
Manish Chopra4b01e512016-04-26 10:56:09 -0400756 for (i = 0; i < size / sizeof(u32); i++)
757 ((u32 *)p_data)[i] = qed_rd(p_hwfn, p_ptt,
758 func_addr + (i << 2));
759 return size;
760}
761
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300762int qed_hw_init_first_eth(struct qed_hwfn *p_hwfn,
763 struct qed_ptt *p_ptt, u8 *p_pf)
764{
765 struct public_func shmem_info;
766 int i;
767
768 /* Find first Ethernet interface in port */
769 for (i = 0; i < NUM_OF_ENG_PFS(p_hwfn->cdev);
770 i += p_hwfn->cdev->num_ports_in_engines) {
771 qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info,
772 MCP_PF_ID_BY_REL(p_hwfn, i));
773
774 if (shmem_info.config & FUNC_MF_CFG_FUNC_HIDE)
775 continue;
776
777 if ((shmem_info.config & FUNC_MF_CFG_PROTOCOL_MASK) ==
778 FUNC_MF_CFG_PROTOCOL_ETHERNET) {
779 *p_pf = (u8)i;
780 return 0;
781 }
782 }
783
784 DP_NOTICE(p_hwfn,
785 "Failed to find on port an ethernet interface in MF_SI mode\n");
786
787 return -EINVAL;
788}
789
Yuval Mintz1a635e42016-08-15 10:42:43 +0300790static void qed_mcp_update_bw(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Manish Chopra4b01e512016-04-26 10:56:09 -0400791{
792 struct qed_mcp_function_info *p_info;
793 struct public_func shmem_info;
794 u32 resp = 0, param = 0;
795
Yuval Mintz1a635e42016-08-15 10:42:43 +0300796 qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
Manish Chopra4b01e512016-04-26 10:56:09 -0400797
798 qed_read_pf_bandwidth(p_hwfn, &shmem_info);
799
800 p_info = &p_hwfn->mcp_info->func_info;
801
Manish Chopraa64b02d2016-04-26 10:56:10 -0400802 qed_configure_pf_min_bandwidth(p_hwfn->cdev, p_info->bandwidth_min);
Manish Chopra4b01e512016-04-26 10:56:09 -0400803 qed_configure_pf_max_bandwidth(p_hwfn->cdev, p_info->bandwidth_max);
804
805 /* Acknowledge the MFW */
806 qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BW_UPDATE_ACK, 0, &resp,
807 &param);
808}
809
Yuval Mintzcc875c22015-10-26 11:02:31 +0200810int qed_mcp_handle_events(struct qed_hwfn *p_hwfn,
811 struct qed_ptt *p_ptt)
812{
813 struct qed_mcp_info *info = p_hwfn->mcp_info;
814 int rc = 0;
815 bool found = false;
816 u16 i;
817
818 DP_VERBOSE(p_hwfn, QED_MSG_SP, "Received message from MFW\n");
819
820 /* Read Messages from MFW */
821 qed_mcp_read_mb(p_hwfn, p_ptt);
822
823 /* Compare current messages to old ones */
824 for (i = 0; i < info->mfw_mb_length; i++) {
825 if (info->mfw_mb_cur[i] == info->mfw_mb_shadow[i])
826 continue;
827
828 found = true;
829
830 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
831 "Msg [%d] - old CMD 0x%02x, new CMD 0x%02x\n",
832 i, info->mfw_mb_shadow[i], info->mfw_mb_cur[i]);
833
834 switch (i) {
835 case MFW_DRV_MSG_LINK_CHANGE:
836 qed_mcp_handle_link_change(p_hwfn, p_ptt, false);
837 break;
Yuval Mintz0b55e272016-05-11 16:36:15 +0300838 case MFW_DRV_MSG_VF_DISABLED:
839 qed_mcp_handle_vf_flr(p_hwfn, p_ptt);
840 break;
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400841 case MFW_DRV_MSG_LLDP_DATA_UPDATED:
842 qed_dcbx_mib_update_event(p_hwfn, p_ptt,
843 QED_DCBX_REMOTE_LLDP_MIB);
844 break;
845 case MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED:
846 qed_dcbx_mib_update_event(p_hwfn, p_ptt,
847 QED_DCBX_REMOTE_MIB);
848 break;
849 case MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED:
850 qed_dcbx_mib_update_event(p_hwfn, p_ptt,
851 QED_DCBX_OPERATIONAL_MIB);
852 break;
Zvi Nachmani334c03b2016-03-09 09:16:25 +0200853 case MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE:
854 qed_mcp_handle_transceiver_change(p_hwfn, p_ptt);
855 break;
Manish Chopra4b01e512016-04-26 10:56:09 -0400856 case MFW_DRV_MSG_BW_UPDATE:
857 qed_mcp_update_bw(p_hwfn, p_ptt);
858 break;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200859 default:
860 DP_NOTICE(p_hwfn, "Unimplemented MFW message %d\n", i);
861 rc = -EINVAL;
862 }
863 }
864
865 /* ACK everything */
866 for (i = 0; i < MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length); i++) {
867 __be32 val = cpu_to_be32(((u32 *)info->mfw_mb_cur)[i]);
868
869 /* MFW expect answer in BE, so we force write in that format */
870 qed_wr(p_hwfn, p_ptt,
871 info->mfw_mb_addr + sizeof(u32) +
872 MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length) *
873 sizeof(u32) + i * sizeof(u32),
874 (__force u32)val);
875 }
876
877 if (!found) {
878 DP_NOTICE(p_hwfn,
879 "Received an MFW message indication but no new message!\n");
880 rc = -EINVAL;
881 }
882
883 /* Copy the new mfw messages into the shadow */
884 memcpy(info->mfw_mb_shadow, info->mfw_mb_cur, info->mfw_mb_length);
885
886 return rc;
887}
888
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300889int qed_mcp_get_mfw_ver(struct qed_hwfn *p_hwfn,
890 struct qed_ptt *p_ptt,
891 u32 *p_mfw_ver, u32 *p_running_bundle_id)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200892{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200893 u32 global_offsize;
894
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300895 if (IS_VF(p_hwfn->cdev)) {
896 if (p_hwfn->vf_iov_info) {
897 struct pfvf_acquire_resp_tlv *p_resp;
898
899 p_resp = &p_hwfn->vf_iov_info->acquire_resp;
900 *p_mfw_ver = p_resp->pfdev_info.mfw_ver;
901 return 0;
902 } else {
903 DP_VERBOSE(p_hwfn,
904 QED_MSG_IOV,
905 "VF requested MFW version prior to ACQUIRE\n");
906 return -EINVAL;
907 }
908 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200909
910 global_offsize = qed_rd(p_hwfn, p_ptt,
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300911 SECTION_OFFSIZE_ADDR(p_hwfn->
912 mcp_info->public_base,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200913 PUBLIC_GLOBAL));
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300914 *p_mfw_ver =
915 qed_rd(p_hwfn, p_ptt,
916 SECTION_ADDR(global_offsize,
917 0) + offsetof(struct public_global, mfw_ver));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200918
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300919 if (p_running_bundle_id != NULL) {
920 *p_running_bundle_id = qed_rd(p_hwfn, p_ptt,
921 SECTION_ADDR(global_offsize, 0) +
922 offsetof(struct public_global,
923 running_bundle_id));
924 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200925
926 return 0;
927}
928
Yuval Mintz1a635e42016-08-15 10:42:43 +0300929int qed_mcp_get_media_type(struct qed_dev *cdev, u32 *p_media_type)
Yuval Mintzcc875c22015-10-26 11:02:31 +0200930{
931 struct qed_hwfn *p_hwfn = &cdev->hwfns[0];
932 struct qed_ptt *p_ptt;
933
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300934 if (IS_VF(cdev))
935 return -EINVAL;
936
Yuval Mintzcc875c22015-10-26 11:02:31 +0200937 if (!qed_mcp_is_init(p_hwfn)) {
938 DP_NOTICE(p_hwfn, "MFW is not initialized !\n");
939 return -EBUSY;
940 }
941
942 *p_media_type = MEDIA_UNSPECIFIED;
943
944 p_ptt = qed_ptt_acquire(p_hwfn);
945 if (!p_ptt)
946 return -EBUSY;
947
948 *p_media_type = qed_rd(p_hwfn, p_ptt, p_hwfn->mcp_info->port_addr +
949 offsetof(struct public_port, media_type));
950
951 qed_ptt_release(p_hwfn, p_ptt);
952
953 return 0;
954}
955
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200956static int
957qed_mcp_get_shmem_proto(struct qed_hwfn *p_hwfn,
958 struct public_func *p_info,
959 enum qed_pci_personality *p_proto)
960{
961 int rc = 0;
962
963 switch (p_info->config & FUNC_MF_CFG_PROTOCOL_MASK) {
964 case FUNC_MF_CFG_PROTOCOL_ETHERNET:
Yuval Mintzc5ac9312016-06-03 14:35:34 +0300965 if (test_bit(QED_DEV_CAP_ROCE,
966 &p_hwfn->hw_info.device_capabilities))
967 *p_proto = QED_PCI_ETH_ROCE;
968 else
969 *p_proto = QED_PCI_ETH;
970 break;
971 case FUNC_MF_CFG_PROTOCOL_ISCSI:
972 *p_proto = QED_PCI_ISCSI;
973 break;
974 case FUNC_MF_CFG_PROTOCOL_ROCE:
975 DP_NOTICE(p_hwfn, "RoCE personality is not a valid value!\n");
976 rc = -EINVAL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200977 break;
978 default:
979 rc = -EINVAL;
980 }
981
982 return rc;
983}
984
985int qed_mcp_fill_shmem_func_info(struct qed_hwfn *p_hwfn,
986 struct qed_ptt *p_ptt)
987{
988 struct qed_mcp_function_info *info;
989 struct public_func shmem_info;
990
Yuval Mintz1a635e42016-08-15 10:42:43 +0300991 qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200992 info = &p_hwfn->mcp_info->func_info;
993
994 info->pause_on_host = (shmem_info.config &
995 FUNC_MF_CFG_PAUSE_ON_HOST_RING) ? 1 : 0;
996
Yuval Mintz1a635e42016-08-15 10:42:43 +0300997 if (qed_mcp_get_shmem_proto(p_hwfn, &shmem_info, &info->protocol)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200998 DP_ERR(p_hwfn, "Unknown personality %08x\n",
999 (u32)(shmem_info.config & FUNC_MF_CFG_PROTOCOL_MASK));
1000 return -EINVAL;
1001 }
1002
Manish Chopra4b01e512016-04-26 10:56:09 -04001003 qed_read_pf_bandwidth(p_hwfn, &shmem_info);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001004
1005 if (shmem_info.mac_upper || shmem_info.mac_lower) {
1006 info->mac[0] = (u8)(shmem_info.mac_upper >> 8);
1007 info->mac[1] = (u8)(shmem_info.mac_upper);
1008 info->mac[2] = (u8)(shmem_info.mac_lower >> 24);
1009 info->mac[3] = (u8)(shmem_info.mac_lower >> 16);
1010 info->mac[4] = (u8)(shmem_info.mac_lower >> 8);
1011 info->mac[5] = (u8)(shmem_info.mac_lower);
1012 } else {
1013 DP_NOTICE(p_hwfn, "MAC is 0 in shmem\n");
1014 }
1015
1016 info->wwn_port = (u64)shmem_info.fcoe_wwn_port_name_upper |
1017 (((u64)shmem_info.fcoe_wwn_port_name_lower) << 32);
1018 info->wwn_node = (u64)shmem_info.fcoe_wwn_node_name_upper |
1019 (((u64)shmem_info.fcoe_wwn_node_name_lower) << 32);
1020
1021 info->ovlan = (u16)(shmem_info.ovlan_stag & FUNC_MF_CFG_OV_STAG_MASK);
1022
1023 DP_VERBOSE(p_hwfn, (QED_MSG_SP | NETIF_MSG_IFUP),
1024 "Read configuration from shmem: pause_on_host %02x protocol %02x BW [%02x - %02x] MAC %02x:%02x:%02x:%02x:%02x:%02x wwn port %llx node %llx ovlan %04x\n",
1025 info->pause_on_host, info->protocol,
1026 info->bandwidth_min, info->bandwidth_max,
1027 info->mac[0], info->mac[1], info->mac[2],
1028 info->mac[3], info->mac[4], info->mac[5],
1029 info->wwn_port, info->wwn_node, info->ovlan);
1030
1031 return 0;
1032}
1033
Yuval Mintzcc875c22015-10-26 11:02:31 +02001034struct qed_mcp_link_params
1035*qed_mcp_get_link_params(struct qed_hwfn *p_hwfn)
1036{
1037 if (!p_hwfn || !p_hwfn->mcp_info)
1038 return NULL;
1039 return &p_hwfn->mcp_info->link_input;
1040}
1041
1042struct qed_mcp_link_state
1043*qed_mcp_get_link_state(struct qed_hwfn *p_hwfn)
1044{
1045 if (!p_hwfn || !p_hwfn->mcp_info)
1046 return NULL;
1047 return &p_hwfn->mcp_info->link_output;
1048}
1049
1050struct qed_mcp_link_capabilities
1051*qed_mcp_get_link_capabilities(struct qed_hwfn *p_hwfn)
1052{
1053 if (!p_hwfn || !p_hwfn->mcp_info)
1054 return NULL;
1055 return &p_hwfn->mcp_info->link_capabilities;
1056}
1057
Yuval Mintz1a635e42016-08-15 10:42:43 +03001058int qed_mcp_drain(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001059{
1060 u32 resp = 0, param = 0;
1061 int rc;
1062
1063 rc = qed_mcp_cmd(p_hwfn, p_ptt,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001064 DRV_MSG_CODE_NIG_DRAIN, 1000, &resp, &param);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001065
1066 /* Wait for the drain to complete before returning */
Yuval Mintz8f60baf2016-03-09 09:16:26 +02001067 msleep(1020);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001068
1069 return rc;
1070}
1071
Manish Chopracee4d262015-10-26 11:02:28 +02001072int qed_mcp_get_flash_size(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001073 struct qed_ptt *p_ptt, u32 *p_flash_size)
Manish Chopracee4d262015-10-26 11:02:28 +02001074{
1075 u32 flash_size;
1076
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001077 if (IS_VF(p_hwfn->cdev))
1078 return -EINVAL;
1079
Manish Chopracee4d262015-10-26 11:02:28 +02001080 flash_size = qed_rd(p_hwfn, p_ptt, MCP_REG_NVM_CFG4);
1081 flash_size = (flash_size & MCP_REG_NVM_CFG4_FLASH_SIZE) >>
1082 MCP_REG_NVM_CFG4_FLASH_SIZE_SHIFT;
1083 flash_size = (1 << (flash_size + MCP_BYTES_PER_MBIT_SHIFT));
1084
1085 *p_flash_size = flash_size;
1086
1087 return 0;
1088}
1089
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001090int qed_mcp_config_vf_msix(struct qed_hwfn *p_hwfn,
1091 struct qed_ptt *p_ptt, u8 vf_id, u8 num)
1092{
1093 u32 resp = 0, param = 0, rc_param = 0;
1094 int rc;
1095
1096 /* Only Leader can configure MSIX, and need to take CMT into account */
1097 if (!IS_LEAD_HWFN(p_hwfn))
1098 return 0;
1099 num *= p_hwfn->cdev->num_hwfns;
1100
1101 param |= (vf_id << DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT) &
1102 DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK;
1103 param |= (num << DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT) &
1104 DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK;
1105
1106 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CFG_VF_MSIX, param,
1107 &resp, &rc_param);
1108
1109 if (resp != FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE) {
1110 DP_NOTICE(p_hwfn, "VF[%d]: MFW failed to set MSI-X\n", vf_id);
1111 rc = -EINVAL;
1112 } else {
1113 DP_VERBOSE(p_hwfn, QED_MSG_IOV,
1114 "Requested 0x%02x MSI-x interrupts from VF 0x%02x\n",
1115 num, vf_id);
1116 }
1117
1118 return rc;
1119}
1120
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001121int
1122qed_mcp_send_drv_version(struct qed_hwfn *p_hwfn,
1123 struct qed_ptt *p_ptt,
1124 struct qed_mcp_drv_version *p_ver)
1125{
Tomer Tayar5529bad2016-03-09 09:16:24 +02001126 struct drv_version_stc *p_drv_version;
1127 struct qed_mcp_mb_params mb_params;
1128 union drv_union_data union_data;
1129 __be32 val;
1130 u32 i;
1131 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001132
Tomer Tayar5529bad2016-03-09 09:16:24 +02001133 p_drv_version = &union_data.drv_version;
1134 p_drv_version->version = p_ver->version;
Manish Chopra4b01e512016-04-26 10:56:09 -04001135
Tomer Tayar5529bad2016-03-09 09:16:24 +02001136 for (i = 0; i < MCP_DRV_VER_STR_SIZE - 1; i += 4) {
1137 val = cpu_to_be32(p_ver->name[i]);
Manish Chopra4b01e512016-04-26 10:56:09 -04001138 *(__be32 *)&p_drv_version->name[i * sizeof(u32)] = val;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001139 }
1140
Tomer Tayar5529bad2016-03-09 09:16:24 +02001141 memset(&mb_params, 0, sizeof(mb_params));
1142 mb_params.cmd = DRV_MSG_CODE_SET_VERSION;
1143 mb_params.p_data_src = &union_data;
1144 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
1145 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001146 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001147
Tomer Tayar5529bad2016-03-09 09:16:24 +02001148 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001149}
Sudarsana Kalluru91420b82015-11-30 12:25:03 +02001150
Yuval Mintz1a635e42016-08-15 10:42:43 +03001151int qed_mcp_set_led(struct qed_hwfn *p_hwfn,
1152 struct qed_ptt *p_ptt, enum qed_led_mode mode)
Sudarsana Kalluru91420b82015-11-30 12:25:03 +02001153{
1154 u32 resp = 0, param = 0, drv_mb_param;
1155 int rc;
1156
1157 switch (mode) {
1158 case QED_LED_MODE_ON:
1159 drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_ON;
1160 break;
1161 case QED_LED_MODE_OFF:
1162 drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OFF;
1163 break;
1164 case QED_LED_MODE_RESTORE:
1165 drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OPER;
1166 break;
1167 default:
1168 DP_NOTICE(p_hwfn, "Invalid LED mode %d\n", mode);
1169 return -EINVAL;
1170 }
1171
1172 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_SET_LED_MODE,
1173 drv_mb_param, &resp, &param);
1174
1175 return rc;
1176}
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001177
1178int qed_mcp_bist_register_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1179{
1180 u32 drv_mb_param = 0, rsp, param;
1181 int rc = 0;
1182
1183 drv_mb_param = (DRV_MB_PARAM_BIST_REGISTER_TEST <<
1184 DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
1185
1186 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
1187 drv_mb_param, &rsp, &param);
1188
1189 if (rc)
1190 return rc;
1191
1192 if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
1193 (param != DRV_MB_PARAM_BIST_RC_PASSED))
1194 rc = -EAGAIN;
1195
1196 return rc;
1197}
1198
1199int qed_mcp_bist_clock_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1200{
1201 u32 drv_mb_param, rsp, param;
1202 int rc = 0;
1203
1204 drv_mb_param = (DRV_MB_PARAM_BIST_CLOCK_TEST <<
1205 DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
1206
1207 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
1208 drv_mb_param, &rsp, &param);
1209
1210 if (rc)
1211 return rc;
1212
1213 if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
1214 (param != DRV_MB_PARAM_BIST_RC_PASSED))
1215 rc = -EAGAIN;
1216
1217 return rc;
1218}