blob: 1d71802396fbd348f89b0c2cb1d97f41ec3a9625 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Vivien Didelotb8fee952015-08-13 12:52:19 -04006 * Copyright (c) 2015 CMC Electronics, Inc.
7 * Added support for VLAN Table Unit operations
8 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02009 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000021#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000022#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020023#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000024#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040025#include <linux/of_device.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020026#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000027#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010028#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000029#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000030#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040031#include <net/switchdev.h>
Vivien Didelotec561272016-09-02 14:45:33 -040032
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include "mv88e6xxx.h"
Vivien Didelotec561272016-09-02 14:45:33 -040034#include "global2.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000035
Vivien Didelotfad09c72016-06-21 12:28:20 -040036static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040037{
Vivien Didelotfad09c72016-06-21 12:28:20 -040038 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
39 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040040 dump_stack();
41 }
42}
43
Vivien Didelot914b32f2016-06-20 13:14:11 -040044/* The switch ADDR[4:1] configuration pins define the chip SMI device address
45 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
46 *
47 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
48 * is the only device connected to the SMI master. In this mode it responds to
49 * all 32 possible SMI addresses, and thus maps directly the internal devices.
50 *
51 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
52 * multiple devices to share the SMI interface. In this mode it responds to only
53 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000054 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040055
Vivien Didelotfad09c72016-06-21 12:28:20 -040056static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040057 int addr, int reg, u16 *val)
58{
Vivien Didelotfad09c72016-06-21 12:28:20 -040059 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040060 return -EOPNOTSUPP;
61
Vivien Didelotfad09c72016-06-21 12:28:20 -040062 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040063}
64
Vivien Didelotfad09c72016-06-21 12:28:20 -040065static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040066 int addr, int reg, u16 val)
67{
Vivien Didelotfad09c72016-06-21 12:28:20 -040068 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040069 return -EOPNOTSUPP;
70
Vivien Didelotfad09c72016-06-21 12:28:20 -040071 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040072}
73
Vivien Didelotfad09c72016-06-21 12:28:20 -040074static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 int addr, int reg, u16 *val)
76{
77 int ret;
78
Vivien Didelotfad09c72016-06-21 12:28:20 -040079 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040080 if (ret < 0)
81 return ret;
82
83 *val = ret & 0xffff;
84
85 return 0;
86}
87
Vivien Didelotfad09c72016-06-21 12:28:20 -040088static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040089 int addr, int reg, u16 val)
90{
91 int ret;
92
Vivien Didelotfad09c72016-06-21 12:28:20 -040093 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040094 if (ret < 0)
95 return ret;
96
97 return 0;
98}
99
100static const struct mv88e6xxx_ops mv88e6xxx_smi_single_chip_ops = {
101 .read = mv88e6xxx_smi_single_chip_read,
102 .write = mv88e6xxx_smi_single_chip_write,
103};
104
Vivien Didelotfad09c72016-06-21 12:28:20 -0400105static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000106{
107 int ret;
108 int i;
109
110 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400111 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000112 if (ret < 0)
113 return ret;
114
Andrew Lunncca8b132015-04-02 04:06:39 +0200115 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000116 return 0;
117 }
118
119 return -ETIMEDOUT;
120}
121
Vivien Didelotfad09c72016-06-21 12:28:20 -0400122static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400123 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000124{
125 int ret;
126
Barry Grussling3675c8d2013-01-08 16:05:53 +0000127 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400128 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000129 if (ret < 0)
130 return ret;
131
Barry Grussling3675c8d2013-01-08 16:05:53 +0000132 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400133 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200134 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000135 if (ret < 0)
136 return ret;
137
Barry Grussling3675c8d2013-01-08 16:05:53 +0000138 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400139 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000140 if (ret < 0)
141 return ret;
142
Barry Grussling3675c8d2013-01-08 16:05:53 +0000143 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400144 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000145 if (ret < 0)
146 return ret;
147
Vivien Didelot914b32f2016-06-20 13:14:11 -0400148 *val = ret & 0xffff;
149
150 return 0;
151}
152
Vivien Didelotfad09c72016-06-21 12:28:20 -0400153static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400154 int addr, int reg, u16 val)
155{
156 int ret;
157
158 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400159 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400160 if (ret < 0)
161 return ret;
162
163 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400164 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400165 if (ret < 0)
166 return ret;
167
168 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400169 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400170 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
171 if (ret < 0)
172 return ret;
173
174 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400175 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400176 if (ret < 0)
177 return ret;
178
179 return 0;
180}
181
182static const struct mv88e6xxx_ops mv88e6xxx_smi_multi_chip_ops = {
183 .read = mv88e6xxx_smi_multi_chip_read,
184 .write = mv88e6xxx_smi_multi_chip_write,
185};
186
Vivien Didelotec561272016-09-02 14:45:33 -0400187int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400188{
189 int err;
190
Vivien Didelotfad09c72016-06-21 12:28:20 -0400191 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400192
Vivien Didelotfad09c72016-06-21 12:28:20 -0400193 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400194 if (err)
195 return err;
196
Vivien Didelotfad09c72016-06-21 12:28:20 -0400197 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400198 addr, reg, *val);
199
200 return 0;
201}
202
Vivien Didelotec561272016-09-02 14:45:33 -0400203int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400204{
205 int err;
206
Vivien Didelotfad09c72016-06-21 12:28:20 -0400207 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400208
Vivien Didelotfad09c72016-06-21 12:28:20 -0400209 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400210 if (err)
211 return err;
212
Vivien Didelotfad09c72016-06-21 12:28:20 -0400213 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400214 addr, reg, val);
215
216 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000217}
218
Vivien Didelote57e5e72016-08-15 17:19:00 -0400219static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
220 int reg, u16 *val)
221{
222 int addr = phy; /* PHY devices addresses start at 0x0 */
223
224 if (!chip->phy_ops)
225 return -EOPNOTSUPP;
226
227 return chip->phy_ops->read(chip, addr, reg, val);
228}
229
230static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
231 int reg, u16 val)
232{
233 int addr = phy; /* PHY devices addresses start at 0x0 */
234
235 if (!chip->phy_ops)
236 return -EOPNOTSUPP;
237
238 return chip->phy_ops->write(chip, addr, reg, val);
239}
240
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400241static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
242{
243 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
244 return -EOPNOTSUPP;
245
246 return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
247}
248
249static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
250{
251 int err;
252
253 /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
254 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
255 if (unlikely(err)) {
256 dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
257 phy, err);
258 }
259}
260
261static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
262 u8 page, int reg, u16 *val)
263{
264 int err;
265
266 /* There is no paging for registers 22 */
267 if (reg == PHY_PAGE)
268 return -EINVAL;
269
270 err = mv88e6xxx_phy_page_get(chip, phy, page);
271 if (!err) {
272 err = mv88e6xxx_phy_read(chip, phy, reg, val);
273 mv88e6xxx_phy_page_put(chip, phy);
274 }
275
276 return err;
277}
278
279static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
280 u8 page, int reg, u16 val)
281{
282 int err;
283
284 /* There is no paging for registers 22 */
285 if (reg == PHY_PAGE)
286 return -EINVAL;
287
288 err = mv88e6xxx_phy_page_get(chip, phy, page);
289 if (!err) {
290 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
291 mv88e6xxx_phy_page_put(chip, phy);
292 }
293
294 return err;
295}
296
297static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
298{
299 return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
300 reg, val);
301}
302
303static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
304{
305 return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
306 reg, val);
307}
308
Vivien Didelotec561272016-09-02 14:45:33 -0400309int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400310{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200311 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400312
Andrew Lunn6441e6692016-08-19 00:01:55 +0200313 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400314 u16 val;
315 int err;
316
317 err = mv88e6xxx_read(chip, addr, reg, &val);
318 if (err)
319 return err;
320
321 if (!(val & mask))
322 return 0;
323
324 usleep_range(1000, 2000);
325 }
326
Andrew Lunn30853552016-08-19 00:01:57 +0200327 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400328 return -ETIMEDOUT;
329}
330
Vivien Didelotf22ab642016-07-18 20:45:31 -0400331/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400332int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400333{
334 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200335 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400336
337 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200338 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
339 if (err)
340 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400341
342 /* Set the Update bit to trigger a write operation */
343 val = BIT(15) | update;
344
345 return mv88e6xxx_write(chip, addr, reg, val);
346}
347
Vivien Didelotfad09c72016-06-21 12:28:20 -0400348static int _mv88e6xxx_reg_read(struct mv88e6xxx_chip *chip, int addr, int reg)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000349{
Vivien Didelot914b32f2016-06-20 13:14:11 -0400350 u16 val;
351 int err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000352
Vivien Didelotfad09c72016-06-21 12:28:20 -0400353 err = mv88e6xxx_read(chip, addr, reg, &val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400354 if (err)
355 return err;
Vivien Didelot3996a4f2015-10-30 18:56:45 -0400356
Vivien Didelot914b32f2016-06-20 13:14:11 -0400357 return val;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000358}
359
Vivien Didelotfad09c72016-06-21 12:28:20 -0400360static int _mv88e6xxx_reg_write(struct mv88e6xxx_chip *chip, int addr,
Andrew Lunn158bc062016-04-28 21:24:06 -0400361 int reg, u16 val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000362{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400363 return mv88e6xxx_write(chip, addr, reg, val);
Guenter Roeck8d6d09e2015-03-26 18:36:31 -0700364}
365
Vivien Didelotfad09c72016-06-21 12:28:20 -0400366static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000367{
368 int ret;
Andrew Lunn6441e6692016-08-19 00:01:55 +0200369 int i;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000370
Vivien Didelotfad09c72016-06-21 12:28:20 -0400371 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_CONTROL);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200372 if (ret < 0)
373 return ret;
374
Vivien Didelotfad09c72016-06-21 12:28:20 -0400375 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_CONTROL,
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400376 ret & ~GLOBAL_CONTROL_PPU_ENABLE);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200377 if (ret)
378 return ret;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000379
Andrew Lunn6441e6692016-08-19 00:01:55 +0200380 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400381 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATUS);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200382 if (ret < 0)
383 return ret;
384
Barry Grussling19b2f972013-01-08 16:05:54 +0000385 usleep_range(1000, 2000);
Andrew Lunncca8b132015-04-02 04:06:39 +0200386 if ((ret & GLOBAL_STATUS_PPU_MASK) !=
387 GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000388 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000389 }
390
391 return -ETIMEDOUT;
392}
393
Vivien Didelotfad09c72016-06-21 12:28:20 -0400394static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000395{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200396 int ret, err, i;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000397
Vivien Didelotfad09c72016-06-21 12:28:20 -0400398 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_CONTROL);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200399 if (ret < 0)
400 return ret;
401
Vivien Didelotfad09c72016-06-21 12:28:20 -0400402 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_CONTROL,
Vivien Didelot762eb672016-06-04 21:16:54 +0200403 ret | GLOBAL_CONTROL_PPU_ENABLE);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200404 if (err)
405 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000406
Andrew Lunn6441e6692016-08-19 00:01:55 +0200407 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400408 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATUS);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200409 if (ret < 0)
410 return ret;
411
Barry Grussling19b2f972013-01-08 16:05:54 +0000412 usleep_range(1000, 2000);
Andrew Lunncca8b132015-04-02 04:06:39 +0200413 if ((ret & GLOBAL_STATUS_PPU_MASK) ==
414 GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000415 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000416 }
417
418 return -ETIMEDOUT;
419}
420
421static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
422{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400423 struct mv88e6xxx_chip *chip;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000424
Vivien Didelotfad09c72016-06-21 12:28:20 -0400425 chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
Vivien Didelot762eb672016-06-04 21:16:54 +0200426
Vivien Didelotfad09c72016-06-21 12:28:20 -0400427 mutex_lock(&chip->reg_lock);
Vivien Didelot762eb672016-06-04 21:16:54 +0200428
Vivien Didelotfad09c72016-06-21 12:28:20 -0400429 if (mutex_trylock(&chip->ppu_mutex)) {
430 if (mv88e6xxx_ppu_enable(chip) == 0)
431 chip->ppu_disabled = 0;
432 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000433 }
Vivien Didelot762eb672016-06-04 21:16:54 +0200434
Vivien Didelotfad09c72016-06-21 12:28:20 -0400435 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000436}
437
438static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
439{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400440 struct mv88e6xxx_chip *chip = (void *)_ps;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000441
Vivien Didelotfad09c72016-06-21 12:28:20 -0400442 schedule_work(&chip->ppu_work);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000443}
444
Vivien Didelotfad09c72016-06-21 12:28:20 -0400445static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000446{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000447 int ret;
448
Vivien Didelotfad09c72016-06-21 12:28:20 -0400449 mutex_lock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000450
Barry Grussling3675c8d2013-01-08 16:05:53 +0000451 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000452 * we can access the PHY registers. If it was already
453 * disabled, cancel the timer that is going to re-enable
454 * it.
455 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400456 if (!chip->ppu_disabled) {
457 ret = mv88e6xxx_ppu_disable(chip);
Barry Grussling85686582013-01-08 16:05:56 +0000458 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400459 mutex_unlock(&chip->ppu_mutex);
Barry Grussling85686582013-01-08 16:05:56 +0000460 return ret;
461 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400462 chip->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000463 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400464 del_timer(&chip->ppu_timer);
Barry Grussling85686582013-01-08 16:05:56 +0000465 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000466 }
467
468 return ret;
469}
470
Vivien Didelotfad09c72016-06-21 12:28:20 -0400471static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000472{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000473 /* Schedule a timer to re-enable the PHY polling unit. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400474 mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
475 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000476}
477
Vivien Didelotfad09c72016-06-21 12:28:20 -0400478static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000479{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400480 mutex_init(&chip->ppu_mutex);
481 INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
482 init_timer(&chip->ppu_timer);
483 chip->ppu_timer.data = (unsigned long)chip;
484 chip->ppu_timer.function = mv88e6xxx_ppu_reenable_timer;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000485}
486
Andrew Lunn930188c2016-08-22 16:01:03 +0200487static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
488{
489 del_timer_sync(&chip->ppu_timer);
490}
491
Vivien Didelote57e5e72016-08-15 17:19:00 -0400492static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip, int addr,
493 int reg, u16 *val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000494{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400495 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000496
Vivien Didelote57e5e72016-08-15 17:19:00 -0400497 err = mv88e6xxx_ppu_access_get(chip);
498 if (!err) {
499 err = mv88e6xxx_read(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400500 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000501 }
502
Vivien Didelote57e5e72016-08-15 17:19:00 -0400503 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000504}
505
Vivien Didelote57e5e72016-08-15 17:19:00 -0400506static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip, int addr,
507 int reg, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000508{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400509 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000510
Vivien Didelote57e5e72016-08-15 17:19:00 -0400511 err = mv88e6xxx_ppu_access_get(chip);
512 if (!err) {
513 err = mv88e6xxx_write(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400514 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000515 }
516
Vivien Didelote57e5e72016-08-15 17:19:00 -0400517 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000518}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000519
Vivien Didelote57e5e72016-08-15 17:19:00 -0400520static const struct mv88e6xxx_ops mv88e6xxx_phy_ppu_ops = {
521 .read = mv88e6xxx_phy_ppu_read,
522 .write = mv88e6xxx_phy_ppu_write,
523};
524
Vivien Didelotfad09c72016-06-21 12:28:20 -0400525static bool mv88e6xxx_6065_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200526{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400527 return chip->info->family == MV88E6XXX_FAMILY_6065;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200528}
529
Vivien Didelotfad09c72016-06-21 12:28:20 -0400530static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200531{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400532 return chip->info->family == MV88E6XXX_FAMILY_6095;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200533}
534
Vivien Didelotfad09c72016-06-21 12:28:20 -0400535static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200536{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400537 return chip->info->family == MV88E6XXX_FAMILY_6097;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200538}
539
Vivien Didelotfad09c72016-06-21 12:28:20 -0400540static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200541{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400542 return chip->info->family == MV88E6XXX_FAMILY_6165;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200543}
544
Vivien Didelotfad09c72016-06-21 12:28:20 -0400545static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200546{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400547 return chip->info->family == MV88E6XXX_FAMILY_6185;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200548}
549
Vivien Didelotfad09c72016-06-21 12:28:20 -0400550static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700551{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400552 return chip->info->family == MV88E6XXX_FAMILY_6320;
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700553}
554
Vivien Didelotfad09c72016-06-21 12:28:20 -0400555static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200556{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400557 return chip->info->family == MV88E6XXX_FAMILY_6351;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200558}
559
Vivien Didelotfad09c72016-06-21 12:28:20 -0400560static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200561{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400562 return chip->info->family == MV88E6XXX_FAMILY_6352;
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200563}
564
Vivien Didelotfad09c72016-06-21 12:28:20 -0400565static unsigned int mv88e6xxx_num_databases(struct mv88e6xxx_chip *chip)
Vivien Didelotf74df0b2016-03-31 16:53:43 -0400566{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400567 return chip->info->num_databases;
Vivien Didelotf74df0b2016-03-31 16:53:43 -0400568}
569
Vivien Didelotfad09c72016-06-21 12:28:20 -0400570static bool mv88e6xxx_has_fid_reg(struct mv88e6xxx_chip *chip)
Vivien Didelotb426e5f2016-03-31 16:53:42 -0400571{
572 /* Does the device have dedicated FID registers for ATU and VTU ops? */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400573 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
574 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip))
Vivien Didelotb426e5f2016-03-31 16:53:42 -0400575 return true;
576
577 return false;
578}
579
Andrew Lunndea87022015-08-31 15:56:47 +0200580/* We expect the switch to perform auto negotiation if there is a real
581 * phy. However, in the case of a fixed link phy, we force the port
582 * settings from the fixed link settings.
583 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400584static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
585 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200586{
Vivien Didelot04bed142016-08-31 18:06:13 -0400587 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn49052872015-09-29 01:53:48 +0200588 u32 reg;
589 int ret;
Andrew Lunndea87022015-08-31 15:56:47 +0200590
591 if (!phy_is_pseudo_fixed_link(phydev))
592 return;
593
Vivien Didelotfad09c72016-06-21 12:28:20 -0400594 mutex_lock(&chip->reg_lock);
Andrew Lunndea87022015-08-31 15:56:47 +0200595
Vivien Didelotfad09c72016-06-21 12:28:20 -0400596 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_PCS_CTRL);
Andrew Lunndea87022015-08-31 15:56:47 +0200597 if (ret < 0)
598 goto out;
599
600 reg = ret & ~(PORT_PCS_CTRL_LINK_UP |
601 PORT_PCS_CTRL_FORCE_LINK |
602 PORT_PCS_CTRL_DUPLEX_FULL |
603 PORT_PCS_CTRL_FORCE_DUPLEX |
604 PORT_PCS_CTRL_UNFORCED);
605
606 reg |= PORT_PCS_CTRL_FORCE_LINK;
607 if (phydev->link)
Vivien Didelot57d32312016-06-20 13:13:58 -0400608 reg |= PORT_PCS_CTRL_LINK_UP;
Andrew Lunndea87022015-08-31 15:56:47 +0200609
Vivien Didelotfad09c72016-06-21 12:28:20 -0400610 if (mv88e6xxx_6065_family(chip) && phydev->speed > SPEED_100)
Andrew Lunndea87022015-08-31 15:56:47 +0200611 goto out;
612
613 switch (phydev->speed) {
614 case SPEED_1000:
615 reg |= PORT_PCS_CTRL_1000;
616 break;
617 case SPEED_100:
618 reg |= PORT_PCS_CTRL_100;
619 break;
620 case SPEED_10:
621 reg |= PORT_PCS_CTRL_10;
622 break;
623 default:
624 pr_info("Unknown speed");
625 goto out;
626 }
627
628 reg |= PORT_PCS_CTRL_FORCE_DUPLEX;
629 if (phydev->duplex == DUPLEX_FULL)
630 reg |= PORT_PCS_CTRL_DUPLEX_FULL;
631
Vivien Didelotfad09c72016-06-21 12:28:20 -0400632 if ((mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip)) &&
633 (port >= chip->info->num_ports - 2)) {
Andrew Lunne7e72ac2015-08-31 15:56:51 +0200634 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
635 reg |= PORT_PCS_CTRL_RGMII_DELAY_RXCLK;
636 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
637 reg |= PORT_PCS_CTRL_RGMII_DELAY_TXCLK;
638 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
639 reg |= (PORT_PCS_CTRL_RGMII_DELAY_RXCLK |
640 PORT_PCS_CTRL_RGMII_DELAY_TXCLK);
641 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400642 _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_PCS_CTRL, reg);
Andrew Lunndea87022015-08-31 15:56:47 +0200643
644out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400645 mutex_unlock(&chip->reg_lock);
Andrew Lunndea87022015-08-31 15:56:47 +0200646}
647
Vivien Didelotfad09c72016-06-21 12:28:20 -0400648static int _mv88e6xxx_stats_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000649{
650 int ret;
651 int i;
652
653 for (i = 0; i < 10; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400654 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATS_OP);
Andrew Lunncca8b132015-04-02 04:06:39 +0200655 if ((ret & GLOBAL_STATS_OP_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000656 return 0;
657 }
658
659 return -ETIMEDOUT;
660}
661
Vivien Didelotfad09c72016-06-21 12:28:20 -0400662static int _mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000663{
664 int ret;
665
Vivien Didelotfad09c72016-06-21 12:28:20 -0400666 if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200667 port = (port + 1) << 5;
668
Barry Grussling3675c8d2013-01-08 16:05:53 +0000669 /* Snapshot the hardware statistics counters for this port. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400670 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_STATS_OP,
Andrew Lunn31888232015-05-06 01:09:54 +0200671 GLOBAL_STATS_OP_CAPTURE_PORT |
672 GLOBAL_STATS_OP_HIST_RX_TX | port);
673 if (ret < 0)
674 return ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000675
Barry Grussling3675c8d2013-01-08 16:05:53 +0000676 /* Wait for the snapshotting to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400677 ret = _mv88e6xxx_stats_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000678 if (ret < 0)
679 return ret;
680
681 return 0;
682}
683
Vivien Didelotfad09c72016-06-21 12:28:20 -0400684static void _mv88e6xxx_stats_read(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -0400685 int stat, u32 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000686{
687 u32 _val;
688 int ret;
689
690 *val = 0;
691
Vivien Didelotfad09c72016-06-21 12:28:20 -0400692 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_STATS_OP,
Andrew Lunn31888232015-05-06 01:09:54 +0200693 GLOBAL_STATS_OP_READ_CAPTURED |
694 GLOBAL_STATS_OP_HIST_RX_TX | stat);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000695 if (ret < 0)
696 return;
697
Vivien Didelotfad09c72016-06-21 12:28:20 -0400698 ret = _mv88e6xxx_stats_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000699 if (ret < 0)
700 return;
701
Vivien Didelotfad09c72016-06-21 12:28:20 -0400702 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATS_COUNTER_32);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000703 if (ret < 0)
704 return;
705
706 _val = ret << 16;
707
Vivien Didelotfad09c72016-06-21 12:28:20 -0400708 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATS_COUNTER_01);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000709 if (ret < 0)
710 return;
711
712 *val = _val | ret;
713}
714
Andrew Lunne413e7e2015-04-02 04:06:38 +0200715static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100716 { "in_good_octets", 8, 0x00, BANK0, },
717 { "in_bad_octets", 4, 0x02, BANK0, },
718 { "in_unicast", 4, 0x04, BANK0, },
719 { "in_broadcasts", 4, 0x06, BANK0, },
720 { "in_multicasts", 4, 0x07, BANK0, },
721 { "in_pause", 4, 0x16, BANK0, },
722 { "in_undersize", 4, 0x18, BANK0, },
723 { "in_fragments", 4, 0x19, BANK0, },
724 { "in_oversize", 4, 0x1a, BANK0, },
725 { "in_jabber", 4, 0x1b, BANK0, },
726 { "in_rx_error", 4, 0x1c, BANK0, },
727 { "in_fcs_error", 4, 0x1d, BANK0, },
728 { "out_octets", 8, 0x0e, BANK0, },
729 { "out_unicast", 4, 0x10, BANK0, },
730 { "out_broadcasts", 4, 0x13, BANK0, },
731 { "out_multicasts", 4, 0x12, BANK0, },
732 { "out_pause", 4, 0x15, BANK0, },
733 { "excessive", 4, 0x11, BANK0, },
734 { "collisions", 4, 0x1e, BANK0, },
735 { "deferred", 4, 0x05, BANK0, },
736 { "single", 4, 0x14, BANK0, },
737 { "multiple", 4, 0x17, BANK0, },
738 { "out_fcs_error", 4, 0x03, BANK0, },
739 { "late", 4, 0x1f, BANK0, },
740 { "hist_64bytes", 4, 0x08, BANK0, },
741 { "hist_65_127bytes", 4, 0x09, BANK0, },
742 { "hist_128_255bytes", 4, 0x0a, BANK0, },
743 { "hist_256_511bytes", 4, 0x0b, BANK0, },
744 { "hist_512_1023bytes", 4, 0x0c, BANK0, },
745 { "hist_1024_max_bytes", 4, 0x0d, BANK0, },
746 { "sw_in_discards", 4, 0x10, PORT, },
747 { "sw_in_filtered", 2, 0x12, PORT, },
748 { "sw_out_filtered", 2, 0x13, PORT, },
749 { "in_discards", 4, 0x00 | GLOBAL_STATS_OP_BANK_1, BANK1, },
750 { "in_filtered", 4, 0x01 | GLOBAL_STATS_OP_BANK_1, BANK1, },
751 { "in_accepted", 4, 0x02 | GLOBAL_STATS_OP_BANK_1, BANK1, },
752 { "in_bad_accepted", 4, 0x03 | GLOBAL_STATS_OP_BANK_1, BANK1, },
753 { "in_good_avb_class_a", 4, 0x04 | GLOBAL_STATS_OP_BANK_1, BANK1, },
754 { "in_good_avb_class_b", 4, 0x05 | GLOBAL_STATS_OP_BANK_1, BANK1, },
755 { "in_bad_avb_class_a", 4, 0x06 | GLOBAL_STATS_OP_BANK_1, BANK1, },
756 { "in_bad_avb_class_b", 4, 0x07 | GLOBAL_STATS_OP_BANK_1, BANK1, },
757 { "tcam_counter_0", 4, 0x08 | GLOBAL_STATS_OP_BANK_1, BANK1, },
758 { "tcam_counter_1", 4, 0x09 | GLOBAL_STATS_OP_BANK_1, BANK1, },
759 { "tcam_counter_2", 4, 0x0a | GLOBAL_STATS_OP_BANK_1, BANK1, },
760 { "tcam_counter_3", 4, 0x0b | GLOBAL_STATS_OP_BANK_1, BANK1, },
761 { "in_da_unknown", 4, 0x0e | GLOBAL_STATS_OP_BANK_1, BANK1, },
762 { "in_management", 4, 0x0f | GLOBAL_STATS_OP_BANK_1, BANK1, },
763 { "out_queue_0", 4, 0x10 | GLOBAL_STATS_OP_BANK_1, BANK1, },
764 { "out_queue_1", 4, 0x11 | GLOBAL_STATS_OP_BANK_1, BANK1, },
765 { "out_queue_2", 4, 0x12 | GLOBAL_STATS_OP_BANK_1, BANK1, },
766 { "out_queue_3", 4, 0x13 | GLOBAL_STATS_OP_BANK_1, BANK1, },
767 { "out_queue_4", 4, 0x14 | GLOBAL_STATS_OP_BANK_1, BANK1, },
768 { "out_queue_5", 4, 0x15 | GLOBAL_STATS_OP_BANK_1, BANK1, },
769 { "out_queue_6", 4, 0x16 | GLOBAL_STATS_OP_BANK_1, BANK1, },
770 { "out_queue_7", 4, 0x17 | GLOBAL_STATS_OP_BANK_1, BANK1, },
771 { "out_cut_through", 4, 0x18 | GLOBAL_STATS_OP_BANK_1, BANK1, },
772 { "out_octets_a", 4, 0x1a | GLOBAL_STATS_OP_BANK_1, BANK1, },
773 { "out_octets_b", 4, 0x1b | GLOBAL_STATS_OP_BANK_1, BANK1, },
774 { "out_management", 4, 0x1f | GLOBAL_STATS_OP_BANK_1, BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200775};
776
Vivien Didelotfad09c72016-06-21 12:28:20 -0400777static bool mv88e6xxx_has_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100778 struct mv88e6xxx_hw_stat *stat)
Andrew Lunne413e7e2015-04-02 04:06:38 +0200779{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100780 switch (stat->type) {
781 case BANK0:
Andrew Lunne413e7e2015-04-02 04:06:38 +0200782 return true;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100783 case BANK1:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400784 return mv88e6xxx_6320_family(chip);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100785 case PORT:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400786 return mv88e6xxx_6095_family(chip) ||
787 mv88e6xxx_6185_family(chip) ||
788 mv88e6xxx_6097_family(chip) ||
789 mv88e6xxx_6165_family(chip) ||
790 mv88e6xxx_6351_family(chip) ||
791 mv88e6xxx_6352_family(chip);
Andrew Lunne413e7e2015-04-02 04:06:38 +0200792 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100793 return false;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000794}
795
Vivien Didelotfad09c72016-06-21 12:28:20 -0400796static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100797 struct mv88e6xxx_hw_stat *s,
Andrew Lunn80c46272015-06-20 18:42:30 +0200798 int port)
799{
Andrew Lunn80c46272015-06-20 18:42:30 +0200800 u32 low;
801 u32 high = 0;
802 int ret;
803 u64 value;
804
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100805 switch (s->type) {
806 case PORT:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400807 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), s->reg);
Andrew Lunn80c46272015-06-20 18:42:30 +0200808 if (ret < 0)
809 return UINT64_MAX;
810
811 low = ret;
812 if (s->sizeof_stat == 4) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400813 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port),
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100814 s->reg + 1);
Andrew Lunn80c46272015-06-20 18:42:30 +0200815 if (ret < 0)
816 return UINT64_MAX;
817 high = ret;
818 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100819 break;
820 case BANK0:
821 case BANK1:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400822 _mv88e6xxx_stats_read(chip, s->reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200823 if (s->sizeof_stat == 8)
Vivien Didelotfad09c72016-06-21 12:28:20 -0400824 _mv88e6xxx_stats_read(chip, s->reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200825 }
826 value = (((u64)high) << 16) | low;
827 return value;
828}
829
Vivien Didelotf81ec902016-05-09 13:22:58 -0400830static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
831 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100832{
Vivien Didelot04bed142016-08-31 18:06:13 -0400833 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100834 struct mv88e6xxx_hw_stat *stat;
835 int i, j;
836
837 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
838 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400839 if (mv88e6xxx_has_stat(chip, stat)) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100840 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
841 ETH_GSTRING_LEN);
842 j++;
843 }
844 }
845}
846
Vivien Didelotf81ec902016-05-09 13:22:58 -0400847static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100848{
Vivien Didelot04bed142016-08-31 18:06:13 -0400849 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100850 struct mv88e6xxx_hw_stat *stat;
851 int i, j;
852
853 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
854 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400855 if (mv88e6xxx_has_stat(chip, stat))
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100856 j++;
857 }
858 return j;
859}
860
Vivien Didelotf81ec902016-05-09 13:22:58 -0400861static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
862 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000863{
Vivien Didelot04bed142016-08-31 18:06:13 -0400864 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100865 struct mv88e6xxx_hw_stat *stat;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000866 int ret;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100867 int i, j;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000868
Vivien Didelotfad09c72016-06-21 12:28:20 -0400869 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000870
Vivien Didelotfad09c72016-06-21 12:28:20 -0400871 ret = _mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000872 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400873 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000874 return;
875 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100876 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
877 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400878 if (mv88e6xxx_has_stat(chip, stat)) {
879 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100880 j++;
881 }
882 }
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000883
Vivien Didelotfad09c72016-06-21 12:28:20 -0400884 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000885}
Ben Hutchings98e67302011-11-25 14:36:19 +0000886
Vivien Didelotf81ec902016-05-09 13:22:58 -0400887static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700888{
889 return 32 * sizeof(u16);
890}
891
Vivien Didelotf81ec902016-05-09 13:22:58 -0400892static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
893 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700894{
Vivien Didelot04bed142016-08-31 18:06:13 -0400895 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700896 u16 *p = _p;
897 int i;
898
899 regs->version = 0;
900
901 memset(p, 0xff, 32 * sizeof(u16));
902
Vivien Didelotfad09c72016-06-21 12:28:20 -0400903 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -0400904
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700905 for (i = 0; i < 32; i++) {
906 int ret;
907
Vivien Didelotfad09c72016-06-21 12:28:20 -0400908 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), i);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700909 if (ret >= 0)
910 p[i] = ret;
911 }
Vivien Didelot23062512016-05-09 13:22:45 -0400912
Vivien Didelotfad09c72016-06-21 12:28:20 -0400913 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700914}
915
Vivien Didelotfad09c72016-06-21 12:28:20 -0400916static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700917{
Vivien Didelot2d79af62016-08-15 17:18:57 -0400918 return mv88e6xxx_wait(chip, REG_GLOBAL, GLOBAL_ATU_OP,
919 GLOBAL_ATU_OP_BUSY);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700920}
921
Vivien Didelotf81ec902016-05-09 13:22:58 -0400922static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
923 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800924{
Vivien Didelot04bed142016-08-31 18:06:13 -0400925 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -0400926 u16 reg;
927 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800928
Vivien Didelotfad09c72016-06-21 12:28:20 -0400929 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400930 return -EOPNOTSUPP;
931
Vivien Didelotfad09c72016-06-21 12:28:20 -0400932 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200933
Vivien Didelot9c938292016-08-15 17:19:02 -0400934 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
935 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200936 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800937
938 e->eee_enabled = !!(reg & 0x0200);
939 e->tx_lpi_enabled = !!(reg & 0x0100);
940
Vivien Didelot9c938292016-08-15 17:19:02 -0400941 err = mv88e6xxx_read(chip, REG_PORT(port), PORT_STATUS, &reg);
942 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200943 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800944
Andrew Lunncca8b132015-04-02 04:06:39 +0200945 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200946out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400947 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -0400948
949 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800950}
951
Vivien Didelotf81ec902016-05-09 13:22:58 -0400952static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
953 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800954{
Vivien Didelot04bed142016-08-31 18:06:13 -0400955 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -0400956 u16 reg;
957 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800958
Vivien Didelotfad09c72016-06-21 12:28:20 -0400959 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400960 return -EOPNOTSUPP;
961
Vivien Didelotfad09c72016-06-21 12:28:20 -0400962 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -0800963
Vivien Didelot9c938292016-08-15 17:19:02 -0400964 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
965 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200966 goto out;
967
Vivien Didelot9c938292016-08-15 17:19:02 -0400968 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +0200969 if (e->eee_enabled)
970 reg |= 0x0200;
971 if (e->tx_lpi_enabled)
972 reg |= 0x0100;
973
Vivien Didelot9c938292016-08-15 17:19:02 -0400974 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200975out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400976 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200977
Vivien Didelot9c938292016-08-15 17:19:02 -0400978 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800979}
980
Vivien Didelotfad09c72016-06-21 12:28:20 -0400981static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700982{
983 int ret;
984
Vivien Didelotfad09c72016-06-21 12:28:20 -0400985 if (mv88e6xxx_has_fid_reg(chip)) {
986 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_ATU_FID,
987 fid);
Vivien Didelotb426e5f2016-03-31 16:53:42 -0400988 if (ret < 0)
989 return ret;
Vivien Didelotfad09c72016-06-21 12:28:20 -0400990 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -0400991 /* ATU DBNum[7:4] are located in ATU Control 15:12 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400992 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL);
Vivien Didelot11ea8092016-03-31 16:53:44 -0400993 if (ret < 0)
994 return ret;
995
Vivien Didelotfad09c72016-06-21 12:28:20 -0400996 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL,
Vivien Didelot11ea8092016-03-31 16:53:44 -0400997 (ret & 0xfff) |
998 ((fid << 8) & 0xf000));
999 if (ret < 0)
1000 return ret;
1001
1002 /* ATU DBNum[3:0] are located in ATU Operation 3:0 */
1003 cmd |= fid & 0xf;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001004 }
1005
Vivien Didelotfad09c72016-06-21 12:28:20 -04001006 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_ATU_OP, cmd);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001007 if (ret < 0)
1008 return ret;
1009
Vivien Didelotfad09c72016-06-21 12:28:20 -04001010 return _mv88e6xxx_atu_wait(chip);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001011}
1012
Vivien Didelotfad09c72016-06-21 12:28:20 -04001013static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot37705b72015-09-04 14:34:11 -04001014 struct mv88e6xxx_atu_entry *entry)
1015{
1016 u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;
1017
1018 if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
1019 unsigned int mask, shift;
1020
1021 if (entry->trunk) {
1022 data |= GLOBAL_ATU_DATA_TRUNK;
1023 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
1024 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
1025 } else {
1026 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
1027 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
1028 }
1029
1030 data |= (entry->portv_trunkid << shift) & mask;
1031 }
1032
Vivien Didelotfad09c72016-06-21 12:28:20 -04001033 return _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_ATU_DATA, data);
Vivien Didelot37705b72015-09-04 14:34:11 -04001034}
1035
Vivien Didelotfad09c72016-06-21 12:28:20 -04001036static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001037 struct mv88e6xxx_atu_entry *entry,
1038 bool static_too)
1039{
1040 int op;
1041 int err;
1042
Vivien Didelotfad09c72016-06-21 12:28:20 -04001043 err = _mv88e6xxx_atu_wait(chip);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001044 if (err)
1045 return err;
1046
Vivien Didelotfad09c72016-06-21 12:28:20 -04001047 err = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001048 if (err)
1049 return err;
1050
1051 if (entry->fid) {
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001052 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
1053 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
1054 } else {
1055 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
1056 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
1057 }
1058
Vivien Didelotfad09c72016-06-21 12:28:20 -04001059 return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001060}
1061
Vivien Didelotfad09c72016-06-21 12:28:20 -04001062static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001063 u16 fid, bool static_too)
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001064{
1065 struct mv88e6xxx_atu_entry entry = {
1066 .fid = fid,
1067 .state = 0, /* EntryState bits must be 0 */
1068 };
1069
Vivien Didelotfad09c72016-06-21 12:28:20 -04001070 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001071}
1072
Vivien Didelotfad09c72016-06-21 12:28:20 -04001073static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001074 int from_port, int to_port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001075{
1076 struct mv88e6xxx_atu_entry entry = {
1077 .trunk = false,
1078 .fid = fid,
1079 };
1080
1081 /* EntryState bits must be 0xF */
1082 entry.state = GLOBAL_ATU_DATA_STATE_MASK;
1083
1084 /* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
1085 entry.portv_trunkid = (to_port & 0x0f) << 4;
1086 entry.portv_trunkid |= from_port & 0x0f;
1087
Vivien Didelotfad09c72016-06-21 12:28:20 -04001088 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001089}
1090
Vivien Didelotfad09c72016-06-21 12:28:20 -04001091static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001092 int port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001093{
1094 /* Destination port 0xF means remove the entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001095 return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001096}
1097
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001098static const char * const mv88e6xxx_port_state_names[] = {
1099 [PORT_CONTROL_STATE_DISABLED] = "Disabled",
1100 [PORT_CONTROL_STATE_BLOCKING] = "Blocking/Listening",
1101 [PORT_CONTROL_STATE_LEARNING] = "Learning",
1102 [PORT_CONTROL_STATE_FORWARDING] = "Forwarding",
1103};
1104
Vivien Didelotfad09c72016-06-21 12:28:20 -04001105static int _mv88e6xxx_port_state(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001106 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001107{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001108 struct dsa_switch *ds = chip->ds;
Geert Uytterhoevenc3ffe6d2015-04-16 20:49:14 +02001109 int reg, ret = 0;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001110 u8 oldstate;
1111
Vivien Didelotfad09c72016-06-21 12:28:20 -04001112 reg = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_CONTROL);
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001113 if (reg < 0)
1114 return reg;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001115
Andrew Lunncca8b132015-04-02 04:06:39 +02001116 oldstate = reg & PORT_CONTROL_STATE_MASK;
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001117
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001118 if (oldstate != state) {
1119 /* Flush forwarding database if we're moving a port
1120 * from Learning or Forwarding state to Disabled or
1121 * Blocking or Listening state.
1122 */
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001123 if ((oldstate == PORT_CONTROL_STATE_LEARNING ||
Vivien Didelot57d32312016-06-20 13:13:58 -04001124 oldstate == PORT_CONTROL_STATE_FORWARDING) &&
1125 (state == PORT_CONTROL_STATE_DISABLED ||
1126 state == PORT_CONTROL_STATE_BLOCKING)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001127 ret = _mv88e6xxx_atu_remove(chip, 0, port, false);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001128 if (ret)
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001129 return ret;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001130 }
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001131
Andrew Lunncca8b132015-04-02 04:06:39 +02001132 reg = (reg & ~PORT_CONTROL_STATE_MASK) | state;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001133 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_CONTROL,
Andrew Lunncca8b132015-04-02 04:06:39 +02001134 reg);
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001135 if (ret)
1136 return ret;
1137
Andrew Lunnc8b09802016-06-04 21:16:57 +02001138 netdev_dbg(ds->ports[port].netdev, "PortState %s (was %s)\n",
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001139 mv88e6xxx_port_state_names[state],
1140 mv88e6xxx_port_state_names[oldstate]);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001141 }
1142
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001143 return ret;
1144}
1145
Vivien Didelotfad09c72016-06-21 12:28:20 -04001146static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001147{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001148 struct net_device *bridge = chip->ports[port].bridge_dev;
1149 const u16 mask = (1 << chip->info->num_ports) - 1;
1150 struct dsa_switch *ds = chip->ds;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001151 u16 output_ports = 0;
Vivien Didelotede80982015-10-11 18:08:35 -04001152 int reg;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001153 int i;
1154
1155 /* allow CPU port or DSA link(s) to send frames to every port */
1156 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
1157 output_ports = mask;
1158 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001159 for (i = 0; i < chip->info->num_ports; ++i) {
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001160 /* allow sending frames to every group member */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001161 if (bridge && chip->ports[i].bridge_dev == bridge)
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001162 output_ports |= BIT(i);
1163
1164 /* allow sending frames to CPU port and DSA link(s) */
1165 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1166 output_ports |= BIT(i);
1167 }
1168 }
1169
1170 /* prevent frames from going back out of the port they came in on */
1171 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001172
Vivien Didelotfad09c72016-06-21 12:28:20 -04001173 reg = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_BASE_VLAN);
Vivien Didelotede80982015-10-11 18:08:35 -04001174 if (reg < 0)
1175 return reg;
1176
1177 reg &= ~mask;
1178 reg |= output_ports & mask;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001179
Vivien Didelotfad09c72016-06-21 12:28:20 -04001180 return _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_BASE_VLAN, reg);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001181}
1182
Vivien Didelotf81ec902016-05-09 13:22:58 -04001183static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1184 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001185{
Vivien Didelot04bed142016-08-31 18:06:13 -04001186 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001187 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -04001188 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001189
1190 switch (state) {
1191 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001192 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001193 break;
1194 case BR_STATE_BLOCKING:
1195 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001196 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001197 break;
1198 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001199 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001200 break;
1201 case BR_STATE_FORWARDING:
1202 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001203 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001204 break;
1205 }
1206
Vivien Didelotfad09c72016-06-21 12:28:20 -04001207 mutex_lock(&chip->reg_lock);
1208 err = _mv88e6xxx_port_state(chip, port, stp_state);
1209 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001210
1211 if (err)
Andrew Lunnc8b09802016-06-04 21:16:57 +02001212 netdev_err(ds->ports[port].netdev,
1213 "failed to update state to %s\n",
Vivien Didelot553eb542016-05-13 20:38:23 -04001214 mv88e6xxx_port_state_names[stp_state]);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001215}
1216
Vivien Didelotfad09c72016-06-21 12:28:20 -04001217static int _mv88e6xxx_port_pvid(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001218 u16 *new, u16 *old)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001219{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001220 struct dsa_switch *ds = chip->ds;
Vivien Didelot5da96032016-03-07 18:24:39 -05001221 u16 pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001222 int ret;
1223
Vivien Didelotfad09c72016-06-21 12:28:20 -04001224 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_DEFAULT_VLAN);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001225 if (ret < 0)
1226 return ret;
1227
Vivien Didelot5da96032016-03-07 18:24:39 -05001228 pvid = ret & PORT_DEFAULT_VLAN_MASK;
1229
1230 if (new) {
1231 ret &= ~PORT_DEFAULT_VLAN_MASK;
1232 ret |= *new & PORT_DEFAULT_VLAN_MASK;
1233
Vivien Didelotfad09c72016-06-21 12:28:20 -04001234 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Vivien Didelot5da96032016-03-07 18:24:39 -05001235 PORT_DEFAULT_VLAN, ret);
1236 if (ret < 0)
1237 return ret;
1238
Andrew Lunnc8b09802016-06-04 21:16:57 +02001239 netdev_dbg(ds->ports[port].netdev,
1240 "DefaultVID %d (was %d)\n", *new, pvid);
Vivien Didelot5da96032016-03-07 18:24:39 -05001241 }
1242
1243 if (old)
1244 *old = pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001245
1246 return 0;
1247}
1248
Vivien Didelotfad09c72016-06-21 12:28:20 -04001249static int _mv88e6xxx_port_pvid_get(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001250 int port, u16 *pvid)
Vivien Didelot5da96032016-03-07 18:24:39 -05001251{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001252 return _mv88e6xxx_port_pvid(chip, port, NULL, pvid);
Vivien Didelot5da96032016-03-07 18:24:39 -05001253}
1254
Vivien Didelotfad09c72016-06-21 12:28:20 -04001255static int _mv88e6xxx_port_pvid_set(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001256 int port, u16 pvid)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001257{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001258 return _mv88e6xxx_port_pvid(chip, port, &pvid, NULL);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001259}
1260
Vivien Didelotfad09c72016-06-21 12:28:20 -04001261static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001262{
Vivien Didelot2d79af62016-08-15 17:18:57 -04001263 return mv88e6xxx_wait(chip, REG_GLOBAL, GLOBAL_VTU_OP,
1264 GLOBAL_VTU_OP_BUSY);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001265}
1266
Vivien Didelotfad09c72016-06-21 12:28:20 -04001267static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001268{
1269 int ret;
1270
Vivien Didelotfad09c72016-06-21 12:28:20 -04001271 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_OP, op);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001272 if (ret < 0)
1273 return ret;
1274
Vivien Didelotfad09c72016-06-21 12:28:20 -04001275 return _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001276}
1277
Vivien Didelotfad09c72016-06-21 12:28:20 -04001278static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001279{
1280 int ret;
1281
Vivien Didelotfad09c72016-06-21 12:28:20 -04001282 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001283 if (ret < 0)
1284 return ret;
1285
Vivien Didelotfad09c72016-06-21 12:28:20 -04001286 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001287}
1288
Vivien Didelotfad09c72016-06-21 12:28:20 -04001289static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001290 struct mv88e6xxx_vtu_stu_entry *entry,
1291 unsigned int nibble_offset)
1292{
Vivien Didelotb8fee952015-08-13 12:52:19 -04001293 u16 regs[3];
1294 int i;
1295 int ret;
1296
1297 for (i = 0; i < 3; ++i) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001298 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001299 GLOBAL_VTU_DATA_0_3 + i);
1300 if (ret < 0)
1301 return ret;
1302
1303 regs[i] = ret;
1304 }
1305
Vivien Didelotfad09c72016-06-21 12:28:20 -04001306 for (i = 0; i < chip->info->num_ports; ++i) {
Vivien Didelotb8fee952015-08-13 12:52:19 -04001307 unsigned int shift = (i % 4) * 4 + nibble_offset;
1308 u16 reg = regs[i / 4];
1309
1310 entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
1311 }
1312
1313 return 0;
1314}
1315
Vivien Didelotfad09c72016-06-21 12:28:20 -04001316static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001317 struct mv88e6xxx_vtu_stu_entry *entry)
1318{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001319 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001320}
1321
Vivien Didelotfad09c72016-06-21 12:28:20 -04001322static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001323 struct mv88e6xxx_vtu_stu_entry *entry)
1324{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001325 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001326}
1327
Vivien Didelotfad09c72016-06-21 12:28:20 -04001328static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001329 struct mv88e6xxx_vtu_stu_entry *entry,
1330 unsigned int nibble_offset)
1331{
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001332 u16 regs[3] = { 0 };
1333 int i;
1334 int ret;
1335
Vivien Didelotfad09c72016-06-21 12:28:20 -04001336 for (i = 0; i < chip->info->num_ports; ++i) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001337 unsigned int shift = (i % 4) * 4 + nibble_offset;
1338 u8 data = entry->data[i];
1339
1340 regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
1341 }
1342
1343 for (i = 0; i < 3; ++i) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001344 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001345 GLOBAL_VTU_DATA_0_3 + i, regs[i]);
1346 if (ret < 0)
1347 return ret;
1348 }
1349
1350 return 0;
1351}
1352
Vivien Didelotfad09c72016-06-21 12:28:20 -04001353static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001354 struct mv88e6xxx_vtu_stu_entry *entry)
1355{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001356 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001357}
1358
Vivien Didelotfad09c72016-06-21 12:28:20 -04001359static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001360 struct mv88e6xxx_vtu_stu_entry *entry)
1361{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001362 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001363}
1364
Vivien Didelotfad09c72016-06-21 12:28:20 -04001365static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001366{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001367 return _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_VID,
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001368 vid & GLOBAL_VTU_VID_MASK);
1369}
1370
Vivien Didelotfad09c72016-06-21 12:28:20 -04001371static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001372 struct mv88e6xxx_vtu_stu_entry *entry)
1373{
1374 struct mv88e6xxx_vtu_stu_entry next = { 0 };
1375 int ret;
1376
Vivien Didelotfad09c72016-06-21 12:28:20 -04001377 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001378 if (ret < 0)
1379 return ret;
1380
Vivien Didelotfad09c72016-06-21 12:28:20 -04001381 ret = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001382 if (ret < 0)
1383 return ret;
1384
Vivien Didelotfad09c72016-06-21 12:28:20 -04001385 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_VTU_VID);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001386 if (ret < 0)
1387 return ret;
1388
1389 next.vid = ret & GLOBAL_VTU_VID_MASK;
1390 next.valid = !!(ret & GLOBAL_VTU_VID_VALID);
1391
1392 if (next.valid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001393 ret = mv88e6xxx_vtu_data_read(chip, &next);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001394 if (ret < 0)
1395 return ret;
1396
Vivien Didelotfad09c72016-06-21 12:28:20 -04001397 if (mv88e6xxx_has_fid_reg(chip)) {
1398 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001399 GLOBAL_VTU_FID);
1400 if (ret < 0)
1401 return ret;
1402
1403 next.fid = ret & GLOBAL_VTU_FID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001404 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001405 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1406 * VTU DBNum[3:0] are located in VTU Operation 3:0
1407 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001408 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
Vivien Didelot11ea8092016-03-31 16:53:44 -04001409 GLOBAL_VTU_OP);
1410 if (ret < 0)
1411 return ret;
1412
1413 next.fid = (ret & 0xf00) >> 4;
1414 next.fid |= ret & 0xf;
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -04001415 }
Vivien Didelotb8fee952015-08-13 12:52:19 -04001416
Vivien Didelotfad09c72016-06-21 12:28:20 -04001417 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1418 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001419 GLOBAL_VTU_SID);
1420 if (ret < 0)
1421 return ret;
1422
1423 next.sid = ret & GLOBAL_VTU_SID_MASK;
1424 }
1425 }
1426
1427 *entry = next;
1428 return 0;
1429}
1430
Vivien Didelotf81ec902016-05-09 13:22:58 -04001431static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1432 struct switchdev_obj_port_vlan *vlan,
1433 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001434{
Vivien Didelot04bed142016-08-31 18:06:13 -04001435 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001436 struct mv88e6xxx_vtu_stu_entry next;
1437 u16 pvid;
1438 int err;
1439
Vivien Didelotfad09c72016-06-21 12:28:20 -04001440 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001441 return -EOPNOTSUPP;
1442
Vivien Didelotfad09c72016-06-21 12:28:20 -04001443 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001444
Vivien Didelotfad09c72016-06-21 12:28:20 -04001445 err = _mv88e6xxx_port_pvid_get(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001446 if (err)
1447 goto unlock;
1448
Vivien Didelotfad09c72016-06-21 12:28:20 -04001449 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001450 if (err)
1451 goto unlock;
1452
1453 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001454 err = _mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001455 if (err)
1456 break;
1457
1458 if (!next.valid)
1459 break;
1460
1461 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1462 continue;
1463
1464 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001465 vlan->vid_begin = next.vid;
1466 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001467 vlan->flags = 0;
1468
1469 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1470 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1471
1472 if (next.vid == pvid)
1473 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1474
1475 err = cb(&vlan->obj);
1476 if (err)
1477 break;
1478 } while (next.vid < GLOBAL_VTU_VID_MASK);
1479
1480unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001481 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001482
1483 return err;
1484}
1485
Vivien Didelotfad09c72016-06-21 12:28:20 -04001486static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001487 struct mv88e6xxx_vtu_stu_entry *entry)
1488{
Vivien Didelot11ea8092016-03-31 16:53:44 -04001489 u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001490 u16 reg = 0;
1491 int ret;
1492
Vivien Didelotfad09c72016-06-21 12:28:20 -04001493 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001494 if (ret < 0)
1495 return ret;
1496
1497 if (!entry->valid)
1498 goto loadpurge;
1499
1500 /* Write port member tags */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001501 ret = mv88e6xxx_vtu_data_write(chip, entry);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001502 if (ret < 0)
1503 return ret;
1504
Vivien Didelotfad09c72016-06-21 12:28:20 -04001505 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001506 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001507 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_SID,
1508 reg);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001509 if (ret < 0)
1510 return ret;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001511 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001512
Vivien Didelotfad09c72016-06-21 12:28:20 -04001513 if (mv88e6xxx_has_fid_reg(chip)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001514 reg = entry->fid & GLOBAL_VTU_FID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001515 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_FID,
1516 reg);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001517 if (ret < 0)
1518 return ret;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001519 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001520 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1521 * VTU DBNum[3:0] are located in VTU Operation 3:0
1522 */
1523 op |= (entry->fid & 0xf0) << 8;
1524 op |= entry->fid & 0xf;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001525 }
1526
1527 reg = GLOBAL_VTU_VID_VALID;
1528loadpurge:
1529 reg |= entry->vid & GLOBAL_VTU_VID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001530 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_VID, reg);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001531 if (ret < 0)
1532 return ret;
1533
Vivien Didelotfad09c72016-06-21 12:28:20 -04001534 return _mv88e6xxx_vtu_cmd(chip, op);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001535}
1536
Vivien Didelotfad09c72016-06-21 12:28:20 -04001537static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001538 struct mv88e6xxx_vtu_stu_entry *entry)
1539{
1540 struct mv88e6xxx_vtu_stu_entry next = { 0 };
1541 int ret;
1542
Vivien Didelotfad09c72016-06-21 12:28:20 -04001543 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001544 if (ret < 0)
1545 return ret;
1546
Vivien Didelotfad09c72016-06-21 12:28:20 -04001547 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_SID,
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001548 sid & GLOBAL_VTU_SID_MASK);
1549 if (ret < 0)
1550 return ret;
1551
Vivien Didelotfad09c72016-06-21 12:28:20 -04001552 ret = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001553 if (ret < 0)
1554 return ret;
1555
Vivien Didelotfad09c72016-06-21 12:28:20 -04001556 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_VTU_SID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001557 if (ret < 0)
1558 return ret;
1559
1560 next.sid = ret & GLOBAL_VTU_SID_MASK;
1561
Vivien Didelotfad09c72016-06-21 12:28:20 -04001562 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_VTU_VID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001563 if (ret < 0)
1564 return ret;
1565
1566 next.valid = !!(ret & GLOBAL_VTU_VID_VALID);
1567
1568 if (next.valid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001569 ret = mv88e6xxx_stu_data_read(chip, &next);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001570 if (ret < 0)
1571 return ret;
1572 }
1573
1574 *entry = next;
1575 return 0;
1576}
1577
Vivien Didelotfad09c72016-06-21 12:28:20 -04001578static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001579 struct mv88e6xxx_vtu_stu_entry *entry)
1580{
1581 u16 reg = 0;
1582 int ret;
1583
Vivien Didelotfad09c72016-06-21 12:28:20 -04001584 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001585 if (ret < 0)
1586 return ret;
1587
1588 if (!entry->valid)
1589 goto loadpurge;
1590
1591 /* Write port states */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001592 ret = mv88e6xxx_stu_data_write(chip, entry);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001593 if (ret < 0)
1594 return ret;
1595
1596 reg = GLOBAL_VTU_VID_VALID;
1597loadpurge:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001598 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_VID, reg);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001599 if (ret < 0)
1600 return ret;
1601
1602 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001603 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_SID, reg);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001604 if (ret < 0)
1605 return ret;
1606
Vivien Didelotfad09c72016-06-21 12:28:20 -04001607 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001608}
1609
Vivien Didelotfad09c72016-06-21 12:28:20 -04001610static int _mv88e6xxx_port_fid(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001611 u16 *new, u16 *old)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001612{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001613 struct dsa_switch *ds = chip->ds;
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001614 u16 upper_mask;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001615 u16 fid;
1616 int ret;
1617
Vivien Didelotfad09c72016-06-21 12:28:20 -04001618 if (mv88e6xxx_num_databases(chip) == 4096)
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001619 upper_mask = 0xff;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001620 else if (mv88e6xxx_num_databases(chip) == 256)
Vivien Didelot11ea8092016-03-31 16:53:44 -04001621 upper_mask = 0xf;
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001622 else
1623 return -EOPNOTSUPP;
1624
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001625 /* Port's default FID bits 3:0 are located in reg 0x06, offset 12 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001626 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_BASE_VLAN);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001627 if (ret < 0)
1628 return ret;
1629
1630 fid = (ret & PORT_BASE_VLAN_FID_3_0_MASK) >> 12;
1631
1632 if (new) {
1633 ret &= ~PORT_BASE_VLAN_FID_3_0_MASK;
1634 ret |= (*new << 12) & PORT_BASE_VLAN_FID_3_0_MASK;
1635
Vivien Didelotfad09c72016-06-21 12:28:20 -04001636 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_BASE_VLAN,
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001637 ret);
1638 if (ret < 0)
1639 return ret;
1640 }
1641
1642 /* Port's default FID bits 11:4 are located in reg 0x05, offset 0 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001643 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_CONTROL_1);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001644 if (ret < 0)
1645 return ret;
1646
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001647 fid |= (ret & upper_mask) << 4;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001648
1649 if (new) {
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001650 ret &= ~upper_mask;
1651 ret |= (*new >> 4) & upper_mask;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001652
Vivien Didelotfad09c72016-06-21 12:28:20 -04001653 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_CONTROL_1,
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001654 ret);
1655 if (ret < 0)
1656 return ret;
1657
Andrew Lunnc8b09802016-06-04 21:16:57 +02001658 netdev_dbg(ds->ports[port].netdev,
1659 "FID %d (was %d)\n", *new, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001660 }
1661
1662 if (old)
1663 *old = fid;
1664
1665 return 0;
1666}
1667
Vivien Didelotfad09c72016-06-21 12:28:20 -04001668static int _mv88e6xxx_port_fid_get(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001669 int port, u16 *fid)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001670{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001671 return _mv88e6xxx_port_fid(chip, port, NULL, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001672}
1673
Vivien Didelotfad09c72016-06-21 12:28:20 -04001674static int _mv88e6xxx_port_fid_set(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001675 int port, u16 fid)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001676{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001677 return _mv88e6xxx_port_fid(chip, port, &fid, NULL);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001678}
1679
Vivien Didelotfad09c72016-06-21 12:28:20 -04001680static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001681{
1682 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1683 struct mv88e6xxx_vtu_stu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001684 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001685
1686 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1687
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001688 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001689 for (i = 0; i < chip->info->num_ports; ++i) {
1690 err = _mv88e6xxx_port_fid_get(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001691 if (err)
1692 return err;
1693
1694 set_bit(*fid, fid_bitmap);
1695 }
1696
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001697 /* Set every FID bit used by the VLAN entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001698 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001699 if (err)
1700 return err;
1701
1702 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001703 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001704 if (err)
1705 return err;
1706
1707 if (!vlan.valid)
1708 break;
1709
1710 set_bit(vlan.fid, fid_bitmap);
1711 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
1712
1713 /* The reset value 0x000 is used to indicate that multiple address
1714 * databases are not needed. Return the next positive available.
1715 */
1716 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001717 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001718 return -ENOSPC;
1719
1720 /* Clear the database */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001721 return _mv88e6xxx_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001722}
1723
Vivien Didelotfad09c72016-06-21 12:28:20 -04001724static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001725 struct mv88e6xxx_vtu_stu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001726{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001727 struct dsa_switch *ds = chip->ds;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001728 struct mv88e6xxx_vtu_stu_entry vlan = {
1729 .valid = true,
1730 .vid = vid,
1731 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001732 int i, err;
1733
Vivien Didelotfad09c72016-06-21 12:28:20 -04001734 err = _mv88e6xxx_fid_new(chip, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001735 if (err)
1736 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001737
Vivien Didelot3d131f02015-11-03 10:52:52 -05001738 /* exclude all ports except the CPU and DSA ports */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001739 for (i = 0; i < chip->info->num_ports; ++i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001740 vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
1741 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1742 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001743
Vivien Didelotfad09c72016-06-21 12:28:20 -04001744 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
1745 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001746 struct mv88e6xxx_vtu_stu_entry vstp;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001747
1748 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1749 * implemented, only one STU entry is needed to cover all VTU
1750 * entries. Thus, validate the SID 0.
1751 */
1752 vlan.sid = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001753 err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001754 if (err)
1755 return err;
1756
1757 if (vstp.sid != vlan.sid || !vstp.valid) {
1758 memset(&vstp, 0, sizeof(vstp));
1759 vstp.valid = true;
1760 vstp.sid = vlan.sid;
1761
Vivien Didelotfad09c72016-06-21 12:28:20 -04001762 err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001763 if (err)
1764 return err;
1765 }
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001766 }
1767
1768 *entry = vlan;
1769 return 0;
1770}
1771
Vivien Didelotfad09c72016-06-21 12:28:20 -04001772static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001773 struct mv88e6xxx_vtu_stu_entry *entry, bool creat)
1774{
1775 int err;
1776
1777 if (!vid)
1778 return -EINVAL;
1779
Vivien Didelotfad09c72016-06-21 12:28:20 -04001780 err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001781 if (err)
1782 return err;
1783
Vivien Didelotfad09c72016-06-21 12:28:20 -04001784 err = _mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001785 if (err)
1786 return err;
1787
1788 if (entry->vid != vid || !entry->valid) {
1789 if (!creat)
1790 return -EOPNOTSUPP;
1791 /* -ENOENT would've been more appropriate, but switchdev expects
1792 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1793 */
1794
Vivien Didelotfad09c72016-06-21 12:28:20 -04001795 err = _mv88e6xxx_vtu_new(chip, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001796 }
1797
1798 return err;
1799}
1800
Vivien Didelotda9c3592016-02-12 12:09:40 -05001801static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1802 u16 vid_begin, u16 vid_end)
1803{
Vivien Didelot04bed142016-08-31 18:06:13 -04001804 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001805 struct mv88e6xxx_vtu_stu_entry vlan;
1806 int i, err;
1807
1808 if (!vid_begin)
1809 return -EOPNOTSUPP;
1810
Vivien Didelotfad09c72016-06-21 12:28:20 -04001811 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001812
Vivien Didelotfad09c72016-06-21 12:28:20 -04001813 err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001814 if (err)
1815 goto unlock;
1816
1817 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001818 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001819 if (err)
1820 goto unlock;
1821
1822 if (!vlan.valid)
1823 break;
1824
1825 if (vlan.vid > vid_end)
1826 break;
1827
Vivien Didelotfad09c72016-06-21 12:28:20 -04001828 for (i = 0; i < chip->info->num_ports; ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001829 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1830 continue;
1831
1832 if (vlan.data[i] ==
1833 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1834 continue;
1835
Vivien Didelotfad09c72016-06-21 12:28:20 -04001836 if (chip->ports[i].bridge_dev ==
1837 chip->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001838 break; /* same bridge, check next VLAN */
1839
Andrew Lunnc8b09802016-06-04 21:16:57 +02001840 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001841 "hardware VLAN %d already used by %s\n",
1842 vlan.vid,
Vivien Didelotfad09c72016-06-21 12:28:20 -04001843 netdev_name(chip->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001844 err = -EOPNOTSUPP;
1845 goto unlock;
1846 }
1847 } while (vlan.vid < vid_end);
1848
1849unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001850 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001851
1852 return err;
1853}
1854
Vivien Didelot214cdb92016-02-26 13:16:08 -05001855static const char * const mv88e6xxx_port_8021q_mode_names[] = {
1856 [PORT_CONTROL_2_8021Q_DISABLED] = "Disabled",
1857 [PORT_CONTROL_2_8021Q_FALLBACK] = "Fallback",
1858 [PORT_CONTROL_2_8021Q_CHECK] = "Check",
1859 [PORT_CONTROL_2_8021Q_SECURE] = "Secure",
1860};
1861
Vivien Didelotf81ec902016-05-09 13:22:58 -04001862static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1863 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001864{
Vivien Didelot04bed142016-08-31 18:06:13 -04001865 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001866 u16 old, new = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1867 PORT_CONTROL_2_8021Q_DISABLED;
1868 int ret;
1869
Vivien Didelotfad09c72016-06-21 12:28:20 -04001870 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001871 return -EOPNOTSUPP;
1872
Vivien Didelotfad09c72016-06-21 12:28:20 -04001873 mutex_lock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001874
Vivien Didelotfad09c72016-06-21 12:28:20 -04001875 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_CONTROL_2);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001876 if (ret < 0)
1877 goto unlock;
1878
1879 old = ret & PORT_CONTROL_2_8021Q_MASK;
1880
Vivien Didelot5220ef12016-03-07 18:24:52 -05001881 if (new != old) {
1882 ret &= ~PORT_CONTROL_2_8021Q_MASK;
1883 ret |= new & PORT_CONTROL_2_8021Q_MASK;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001884
Vivien Didelotfad09c72016-06-21 12:28:20 -04001885 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_CONTROL_2,
Vivien Didelot5220ef12016-03-07 18:24:52 -05001886 ret);
1887 if (ret < 0)
1888 goto unlock;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001889
Andrew Lunnc8b09802016-06-04 21:16:57 +02001890 netdev_dbg(ds->ports[port].netdev, "802.1Q Mode %s (was %s)\n",
Vivien Didelot5220ef12016-03-07 18:24:52 -05001891 mv88e6xxx_port_8021q_mode_names[new],
1892 mv88e6xxx_port_8021q_mode_names[old]);
1893 }
1894
1895 ret = 0;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001896unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001897 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001898
1899 return ret;
1900}
1901
Vivien Didelot57d32312016-06-20 13:13:58 -04001902static int
1903mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1904 const struct switchdev_obj_port_vlan *vlan,
1905 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001906{
Vivien Didelot04bed142016-08-31 18:06:13 -04001907 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001908 int err;
1909
Vivien Didelotfad09c72016-06-21 12:28:20 -04001910 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001911 return -EOPNOTSUPP;
1912
Vivien Didelotda9c3592016-02-12 12:09:40 -05001913 /* If the requested port doesn't belong to the same bridge as the VLAN
1914 * members, do not support it (yet) and fallback to software VLAN.
1915 */
1916 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1917 vlan->vid_end);
1918 if (err)
1919 return err;
1920
Vivien Didelot76e398a2015-11-01 12:33:55 -05001921 /* We don't need any dynamic resource from the kernel (yet),
1922 * so skip the prepare phase.
1923 */
1924 return 0;
1925}
1926
Vivien Didelotfad09c72016-06-21 12:28:20 -04001927static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001928 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001929{
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001930 struct mv88e6xxx_vtu_stu_entry vlan;
1931 int err;
1932
Vivien Didelotfad09c72016-06-21 12:28:20 -04001933 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001934 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001935 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001936
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001937 vlan.data[port] = untagged ?
1938 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1939 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1940
Vivien Didelotfad09c72016-06-21 12:28:20 -04001941 return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001942}
1943
Vivien Didelotf81ec902016-05-09 13:22:58 -04001944static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1945 const struct switchdev_obj_port_vlan *vlan,
1946 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001947{
Vivien Didelot04bed142016-08-31 18:06:13 -04001948 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001949 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1950 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1951 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001952
Vivien Didelotfad09c72016-06-21 12:28:20 -04001953 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001954 return;
1955
Vivien Didelotfad09c72016-06-21 12:28:20 -04001956 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001957
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001958 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04001959 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001960 netdev_err(ds->ports[port].netdev,
1961 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001962 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001963
Vivien Didelotfad09c72016-06-21 12:28:20 -04001964 if (pvid && _mv88e6xxx_port_pvid_set(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001965 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001966 vlan->vid_end);
1967
Vivien Didelotfad09c72016-06-21 12:28:20 -04001968 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001969}
1970
Vivien Didelotfad09c72016-06-21 12:28:20 -04001971static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001972 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001973{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001974 struct dsa_switch *ds = chip->ds;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001975 struct mv88e6xxx_vtu_stu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001976 int i, err;
1977
Vivien Didelotfad09c72016-06-21 12:28:20 -04001978 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001979 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001980 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001981
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001982 /* Tell switchdev if this VLAN is handled in software */
1983 if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001984 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001985
1986 vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1987
1988 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001989 vlan.valid = false;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001990 for (i = 0; i < chip->info->num_ports; ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05001991 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001992 continue;
1993
1994 if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001995 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001996 break;
1997 }
1998 }
1999
Vivien Didelotfad09c72016-06-21 12:28:20 -04002000 err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002001 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002002 return err;
2003
Vivien Didelotfad09c72016-06-21 12:28:20 -04002004 return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002005}
2006
Vivien Didelotf81ec902016-05-09 13:22:58 -04002007static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
2008 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002009{
Vivien Didelot04bed142016-08-31 18:06:13 -04002010 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002011 u16 pvid, vid;
2012 int err = 0;
2013
Vivien Didelotfad09c72016-06-21 12:28:20 -04002014 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04002015 return -EOPNOTSUPP;
2016
Vivien Didelotfad09c72016-06-21 12:28:20 -04002017 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002018
Vivien Didelotfad09c72016-06-21 12:28:20 -04002019 err = _mv88e6xxx_port_pvid_get(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002020 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002021 goto unlock;
2022
Vivien Didelot76e398a2015-11-01 12:33:55 -05002023 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002024 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002025 if (err)
2026 goto unlock;
2027
2028 if (vid == pvid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002029 err = _mv88e6xxx_port_pvid_set(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002030 if (err)
2031 goto unlock;
2032 }
2033 }
2034
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002035unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002036 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002037
2038 return err;
2039}
2040
Vivien Didelotfad09c72016-06-21 12:28:20 -04002041static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
Vivien Didelotc5723ac2015-08-10 09:09:48 -04002042 const unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002043{
2044 int i, ret;
2045
2046 for (i = 0; i < 3; i++) {
Andrew Lunncca8b132015-04-02 04:06:39 +02002047 ret = _mv88e6xxx_reg_write(
Vivien Didelotfad09c72016-06-21 12:28:20 -04002048 chip, REG_GLOBAL, GLOBAL_ATU_MAC_01 + i,
Andrew Lunncca8b132015-04-02 04:06:39 +02002049 (addr[i * 2] << 8) | addr[i * 2 + 1]);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002050 if (ret < 0)
2051 return ret;
2052 }
2053
2054 return 0;
2055}
2056
Vivien Didelotfad09c72016-06-21 12:28:20 -04002057static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04002058 unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002059{
2060 int i, ret;
2061
2062 for (i = 0; i < 3; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002063 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
Andrew Lunncca8b132015-04-02 04:06:39 +02002064 GLOBAL_ATU_MAC_01 + i);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002065 if (ret < 0)
2066 return ret;
2067 addr[i * 2] = ret >> 8;
2068 addr[i * 2 + 1] = ret & 0xff;
2069 }
2070
2071 return 0;
2072}
2073
Vivien Didelotfad09c72016-06-21 12:28:20 -04002074static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
Vivien Didelotfd231c82015-08-10 09:09:50 -04002075 struct mv88e6xxx_atu_entry *entry)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002076{
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002077 int ret;
2078
Vivien Didelotfad09c72016-06-21 12:28:20 -04002079 ret = _mv88e6xxx_atu_wait(chip);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002080 if (ret < 0)
2081 return ret;
2082
Vivien Didelotfad09c72016-06-21 12:28:20 -04002083 ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002084 if (ret < 0)
2085 return ret;
2086
Vivien Didelotfad09c72016-06-21 12:28:20 -04002087 ret = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002088 if (ret < 0)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002089 return ret;
2090
Vivien Didelotfad09c72016-06-21 12:28:20 -04002091 return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002092}
David S. Millercdf09692015-08-11 12:00:37 -07002093
Vivien Didelot88472932016-09-19 19:56:11 -04002094static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
2095 struct mv88e6xxx_atu_entry *entry);
2096
2097static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
2098 const u8 *addr, struct mv88e6xxx_atu_entry *entry)
2099{
2100 struct mv88e6xxx_atu_entry next;
2101 int err;
2102
2103 eth_broadcast_addr(next.mac);
2104
2105 err = _mv88e6xxx_atu_mac_write(chip, next.mac);
2106 if (err)
2107 return err;
2108
2109 do {
2110 err = _mv88e6xxx_atu_getnext(chip, fid, &next);
2111 if (err)
2112 return err;
2113
2114 if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2115 break;
2116
2117 if (ether_addr_equal(next.mac, addr)) {
2118 *entry = next;
2119 return 0;
2120 }
2121 } while (!is_broadcast_ether_addr(next.mac));
2122
2123 memset(entry, 0, sizeof(*entry));
2124 entry->fid = fid;
2125 ether_addr_copy(entry->mac, addr);
2126
2127 return 0;
2128}
2129
Vivien Didelot83dabd12016-08-31 11:50:04 -04002130static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
2131 const unsigned char *addr, u16 vid,
2132 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04002133{
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002134 struct mv88e6xxx_vtu_stu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04002135 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002136 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002137
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002138 /* Null VLAN ID corresponds to the port private database */
2139 if (vid == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002140 err = _mv88e6xxx_port_fid_get(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002141 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04002142 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002143 if (err)
2144 return err;
2145
Vivien Didelot88472932016-09-19 19:56:11 -04002146 err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
2147 if (err)
2148 return err;
2149
2150 /* Purge the ATU entry only if no port is using it anymore */
2151 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
2152 entry.portv_trunkid &= ~BIT(port);
2153 if (!entry.portv_trunkid)
2154 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
2155 } else {
2156 entry.portv_trunkid |= BIT(port);
2157 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002158 }
2159
Vivien Didelotfad09c72016-06-21 12:28:20 -04002160 return _mv88e6xxx_atu_load(chip, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002161}
2162
Vivien Didelotf81ec902016-05-09 13:22:58 -04002163static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
2164 const struct switchdev_obj_port_fdb *fdb,
2165 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04002166{
2167 /* We don't need any dynamic resource from the kernel (yet),
2168 * so skip the prepare phase.
2169 */
2170 return 0;
2171}
2172
Vivien Didelotf81ec902016-05-09 13:22:58 -04002173static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2174 const struct switchdev_obj_port_fdb *fdb,
2175 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002176{
Vivien Didelot04bed142016-08-31 18:06:13 -04002177 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04002178
Vivien Didelotfad09c72016-06-21 12:28:20 -04002179 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002180 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2181 GLOBAL_ATU_DATA_STATE_UC_STATIC))
2182 netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04002183 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002184}
2185
Vivien Didelotf81ec902016-05-09 13:22:58 -04002186static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
2187 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07002188{
Vivien Didelot04bed142016-08-31 18:06:13 -04002189 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002190 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002191
Vivien Didelotfad09c72016-06-21 12:28:20 -04002192 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002193 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2194 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002195 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002196
Vivien Didelot83dabd12016-08-31 11:50:04 -04002197 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002198}
2199
Vivien Didelotfad09c72016-06-21 12:28:20 -04002200static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
Vivien Didelot1d194042015-08-10 09:09:51 -04002201 struct mv88e6xxx_atu_entry *entry)
David S. Millercdf09692015-08-11 12:00:37 -07002202{
Vivien Didelot1d194042015-08-10 09:09:51 -04002203 struct mv88e6xxx_atu_entry next = { 0 };
2204 int ret;
2205
2206 next.fid = fid;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002207
Vivien Didelotfad09c72016-06-21 12:28:20 -04002208 ret = _mv88e6xxx_atu_wait(chip);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002209 if (ret < 0)
2210 return ret;
2211
Vivien Didelotfad09c72016-06-21 12:28:20 -04002212 ret = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002213 if (ret < 0)
2214 return ret;
2215
Vivien Didelotfad09c72016-06-21 12:28:20 -04002216 ret = _mv88e6xxx_atu_mac_read(chip, next.mac);
Vivien Didelot1d194042015-08-10 09:09:51 -04002217 if (ret < 0)
2218 return ret;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002219
Vivien Didelotfad09c72016-06-21 12:28:20 -04002220 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_ATU_DATA);
Vivien Didelot1d194042015-08-10 09:09:51 -04002221 if (ret < 0)
2222 return ret;
2223
2224 next.state = ret & GLOBAL_ATU_DATA_STATE_MASK;
2225 if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
2226 unsigned int mask, shift;
2227
2228 if (ret & GLOBAL_ATU_DATA_TRUNK) {
2229 next.trunk = true;
2230 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
2231 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
2232 } else {
2233 next.trunk = false;
2234 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
2235 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
2236 }
2237
2238 next.portv_trunkid = (ret & mask) >> shift;
2239 }
2240
2241 *entry = next;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002242 return 0;
2243}
2244
Vivien Didelot83dabd12016-08-31 11:50:04 -04002245static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2246 u16 fid, u16 vid, int port,
2247 struct switchdev_obj *obj,
2248 int (*cb)(struct switchdev_obj *obj))
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002249{
2250 struct mv88e6xxx_atu_entry addr = {
2251 .mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
2252 };
2253 int err;
2254
Vivien Didelotfad09c72016-06-21 12:28:20 -04002255 err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002256 if (err)
2257 return err;
2258
2259 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002260 err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002261 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002262 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002263
2264 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2265 break;
2266
Vivien Didelot83dabd12016-08-31 11:50:04 -04002267 if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
2268 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002269
Vivien Didelot83dabd12016-08-31 11:50:04 -04002270 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
2271 struct switchdev_obj_port_fdb *fdb;
2272
2273 if (!is_unicast_ether_addr(addr.mac))
2274 continue;
2275
2276 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002277 fdb->vid = vid;
2278 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002279 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
2280 fdb->ndm_state = NUD_NOARP;
2281 else
2282 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04002283 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
2284 struct switchdev_obj_port_mdb *mdb;
2285
2286 if (!is_multicast_ether_addr(addr.mac))
2287 continue;
2288
2289 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
2290 mdb->vid = vid;
2291 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002292 } else {
2293 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002294 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04002295
2296 err = cb(obj);
2297 if (err)
2298 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002299 } while (!is_broadcast_ether_addr(addr.mac));
2300
2301 return err;
2302}
2303
Vivien Didelot83dabd12016-08-31 11:50:04 -04002304static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
2305 struct switchdev_obj *obj,
2306 int (*cb)(struct switchdev_obj *obj))
2307{
2308 struct mv88e6xxx_vtu_stu_entry vlan = {
2309 .vid = GLOBAL_VTU_VID_MASK, /* all ones */
2310 };
2311 u16 fid;
2312 int err;
2313
2314 /* Dump port's default Filtering Information Database (VLAN ID 0) */
2315 err = _mv88e6xxx_port_fid_get(chip, port, &fid);
2316 if (err)
2317 return err;
2318
2319 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2320 if (err)
2321 return err;
2322
2323 /* Dump VLANs' Filtering Information Databases */
2324 err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2325 if (err)
2326 return err;
2327
2328 do {
2329 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2330 if (err)
2331 return err;
2332
2333 if (!vlan.valid)
2334 break;
2335
2336 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
2337 obj, cb);
2338 if (err)
2339 return err;
2340 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
2341
2342 return err;
2343}
2344
Vivien Didelotf81ec902016-05-09 13:22:58 -04002345static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2346 struct switchdev_obj_port_fdb *fdb,
2347 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04002348{
Vivien Didelot04bed142016-08-31 18:06:13 -04002349 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002350 int err;
2351
Vivien Didelotfad09c72016-06-21 12:28:20 -04002352 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002353 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002354 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002355
2356 return err;
2357}
2358
Vivien Didelotf81ec902016-05-09 13:22:58 -04002359static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
2360 struct net_device *bridge)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002361{
Vivien Didelot04bed142016-08-31 18:06:13 -04002362 struct mv88e6xxx_chip *chip = ds->priv;
Colin Ian King1d9619d2016-04-25 23:11:22 +01002363 int i, err = 0;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002364
Vivien Didelotfad09c72016-06-21 12:28:20 -04002365 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002366
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002367 /* Assign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002368 chip->ports[port].bridge_dev = bridge;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002369
Vivien Didelotfad09c72016-06-21 12:28:20 -04002370 for (i = 0; i < chip->info->num_ports; ++i) {
2371 if (chip->ports[i].bridge_dev == bridge) {
2372 err = _mv88e6xxx_port_based_vlan_map(chip, i);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002373 if (err)
2374 break;
2375 }
2376 }
2377
Vivien Didelotfad09c72016-06-21 12:28:20 -04002378 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05002379
Vivien Didelot466dfa02016-02-26 13:16:05 -05002380 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002381}
2382
Vivien Didelotf81ec902016-05-09 13:22:58 -04002383static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002384{
Vivien Didelot04bed142016-08-31 18:06:13 -04002385 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002386 struct net_device *bridge = chip->ports[port].bridge_dev;
Vivien Didelot16bfa702016-03-13 16:21:33 -04002387 int i;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002388
Vivien Didelotfad09c72016-06-21 12:28:20 -04002389 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002390
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002391 /* Unassign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002392 chip->ports[port].bridge_dev = NULL;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002393
Vivien Didelotfad09c72016-06-21 12:28:20 -04002394 for (i = 0; i < chip->info->num_ports; ++i)
2395 if (i == port || chip->ports[i].bridge_dev == bridge)
2396 if (_mv88e6xxx_port_based_vlan_map(chip, i))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002397 netdev_warn(ds->ports[i].netdev,
2398 "failed to remap\n");
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002399
Vivien Didelotfad09c72016-06-21 12:28:20 -04002400 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002401}
2402
Vivien Didelotfad09c72016-06-21 12:28:20 -04002403static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002404{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002405 bool ppu_active = mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE);
Vivien Didelot552238b2016-05-09 13:22:49 -04002406 u16 is_reset = (ppu_active ? 0x8800 : 0xc800);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002407 struct gpio_desc *gpiod = chip->reset;
Vivien Didelot552238b2016-05-09 13:22:49 -04002408 unsigned long timeout;
2409 int ret;
2410 int i;
2411
2412 /* Set all ports to the disabled state. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002413 for (i = 0; i < chip->info->num_ports; i++) {
2414 ret = _mv88e6xxx_reg_read(chip, REG_PORT(i), PORT_CONTROL);
Vivien Didelot552238b2016-05-09 13:22:49 -04002415 if (ret < 0)
2416 return ret;
2417
Vivien Didelotfad09c72016-06-21 12:28:20 -04002418 ret = _mv88e6xxx_reg_write(chip, REG_PORT(i), PORT_CONTROL,
Vivien Didelot552238b2016-05-09 13:22:49 -04002419 ret & 0xfffc);
2420 if (ret)
2421 return ret;
2422 }
2423
2424 /* Wait for transmit queues to drain. */
2425 usleep_range(2000, 4000);
2426
2427 /* If there is a gpio connected to the reset pin, toggle it */
2428 if (gpiod) {
2429 gpiod_set_value_cansleep(gpiod, 1);
2430 usleep_range(10000, 20000);
2431 gpiod_set_value_cansleep(gpiod, 0);
2432 usleep_range(10000, 20000);
2433 }
2434
2435 /* Reset the switch. Keep the PPU active if requested. The PPU
2436 * needs to be active to support indirect phy register access
2437 * through global registers 0x18 and 0x19.
2438 */
2439 if (ppu_active)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002440 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, 0x04, 0xc000);
Vivien Didelot552238b2016-05-09 13:22:49 -04002441 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04002442 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, 0x04, 0xc400);
Vivien Didelot552238b2016-05-09 13:22:49 -04002443 if (ret)
2444 return ret;
2445
2446 /* Wait up to one second for reset to complete. */
2447 timeout = jiffies + 1 * HZ;
2448 while (time_before(jiffies, timeout)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002449 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, 0x00);
Vivien Didelot552238b2016-05-09 13:22:49 -04002450 if (ret < 0)
2451 return ret;
2452
2453 if ((ret & is_reset) == is_reset)
2454 break;
2455 usleep_range(1000, 2000);
2456 }
2457 if (time_after(jiffies, timeout))
2458 ret = -ETIMEDOUT;
2459 else
2460 ret = 0;
2461
2462 return ret;
2463}
2464
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002465static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002466{
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002467 u16 val;
2468 int err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002469
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002470 /* Clear Power Down bit */
2471 err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
2472 if (err)
2473 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002474
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002475 if (val & BMCR_PDOWN) {
2476 val &= ~BMCR_PDOWN;
2477 err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002478 }
2479
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002480 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002481}
2482
Vivien Didelot8f6345b2016-07-20 18:18:36 -04002483static int mv88e6xxx_port_read(struct mv88e6xxx_chip *chip, int port,
2484 int reg, u16 *val)
2485{
2486 int addr = chip->info->port_base_addr + port;
2487
2488 if (port >= chip->info->num_ports)
2489 return -EINVAL;
2490
2491 return mv88e6xxx_read(chip, addr, reg, val);
2492}
2493
Vivien Didelotfad09c72016-06-21 12:28:20 -04002494static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002495{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002496 struct dsa_switch *ds = chip->ds;
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002497 int ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002498 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002499
Vivien Didelotfad09c72016-06-21 12:28:20 -04002500 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2501 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2502 mv88e6xxx_6185_family(chip) || mv88e6xxx_6095_family(chip) ||
2503 mv88e6xxx_6065_family(chip) || mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002504 /* MAC Forcing register: don't force link, speed,
2505 * duplex or flow control state to any particular
2506 * values on physical ports, but force the CPU port
2507 * and all DSA ports to their maximum bandwidth and
2508 * full duplex.
2509 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002510 reg = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_PCS_CTRL);
Andrew Lunn60045cb2015-08-17 23:52:51 +02002511 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
Russell King53adc9e2015-09-21 21:42:59 +01002512 reg &= ~PORT_PCS_CTRL_UNFORCED;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002513 reg |= PORT_PCS_CTRL_FORCE_LINK |
2514 PORT_PCS_CTRL_LINK_UP |
2515 PORT_PCS_CTRL_DUPLEX_FULL |
2516 PORT_PCS_CTRL_FORCE_DUPLEX;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002517 if (mv88e6xxx_6065_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002518 reg |= PORT_PCS_CTRL_100;
2519 else
2520 reg |= PORT_PCS_CTRL_1000;
2521 } else {
2522 reg |= PORT_PCS_CTRL_UNFORCED;
2523 }
2524
Vivien Didelotfad09c72016-06-21 12:28:20 -04002525 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002526 PORT_PCS_CTRL, reg);
2527 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002528 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002529 }
2530
2531 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2532 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2533 * tunneling, determine priority by looking at 802.1p and IP
2534 * priority fields (IP prio has precedence), and set STP state
2535 * to Forwarding.
2536 *
2537 * If this is the CPU link, use DSA or EDSA tagging depending
2538 * on which tagging mode was configured.
2539 *
2540 * If this is a link to another switch, use DSA tagging mode.
2541 *
2542 * If this is the upstream port for this switch, enable
2543 * forwarding of unknown unicasts and multicasts.
2544 */
2545 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002546 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2547 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2548 mv88e6xxx_6095_family(chip) || mv88e6xxx_6065_family(chip) ||
2549 mv88e6xxx_6185_family(chip) || mv88e6xxx_6320_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002550 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2551 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2552 PORT_CONTROL_STATE_FORWARDING;
2553 if (dsa_is_cpu_port(ds, port)) {
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002554 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA))
Andrew Lunn5377b802016-06-04 21:17:02 +02002555 reg |= PORT_CONTROL_FRAME_ETHER_TYPE_DSA |
Andrew Lunnc047a1f2015-09-29 01:50:56 +02002556 PORT_CONTROL_FORWARD_UNKNOWN_MC;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002557 else
2558 reg |= PORT_CONTROL_DSA_TAG;
Jamie Lentinf027e0c2016-08-22 16:01:04 +02002559 reg |= PORT_CONTROL_EGRESS_ADD_TAG |
2560 PORT_CONTROL_FORWARD_UNKNOWN;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002561 }
Andrew Lunn6083ce72015-08-17 23:52:52 +02002562 if (dsa_is_dsa_port(ds, port)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002563 if (mv88e6xxx_6095_family(chip) ||
2564 mv88e6xxx_6185_family(chip))
Andrew Lunn6083ce72015-08-17 23:52:52 +02002565 reg |= PORT_CONTROL_DSA_TAG;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002566 if (mv88e6xxx_6352_family(chip) ||
2567 mv88e6xxx_6351_family(chip) ||
2568 mv88e6xxx_6165_family(chip) ||
2569 mv88e6xxx_6097_family(chip) ||
2570 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002571 reg |= PORT_CONTROL_FRAME_MODE_DSA;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002572 }
2573
Andrew Lunn54d792f2015-05-06 01:09:47 +02002574 if (port == dsa_upstream_port(ds))
2575 reg |= PORT_CONTROL_FORWARD_UNKNOWN |
2576 PORT_CONTROL_FORWARD_UNKNOWN_MC;
2577 }
2578 if (reg) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002579 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002580 PORT_CONTROL, reg);
2581 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002582 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002583 }
2584
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002585 /* If this port is connected to a SerDes, make sure the SerDes is not
2586 * powered down.
2587 */
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002588 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002589 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_STATUS);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002590 if (ret < 0)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002591 return ret;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002592 ret &= PORT_STATUS_CMODE_MASK;
2593 if ((ret == PORT_STATUS_CMODE_100BASE_X) ||
2594 (ret == PORT_STATUS_CMODE_1000BASE_X) ||
2595 (ret == PORT_STATUS_CMODE_SGMII)) {
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002596 ret = mv88e6xxx_serdes_power_on(chip);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002597 if (ret < 0)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002598 return ret;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002599 }
2600 }
2601
Vivien Didelot8efdda42015-08-13 12:52:23 -04002602 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002603 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002604 * untagged frames on this port, do a destination address lookup on all
2605 * received packets as usual, disable ARP mirroring and don't send a
2606 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002607 */
2608 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002609 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2610 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2611 mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
2612 mv88e6xxx_6185_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002613 reg = PORT_CONTROL_2_MAP_DA;
2614
Vivien Didelotfad09c72016-06-21 12:28:20 -04002615 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2616 mv88e6xxx_6165_family(chip) || mv88e6xxx_6320_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002617 reg |= PORT_CONTROL_2_JUMBO_10240;
2618
Vivien Didelotfad09c72016-06-21 12:28:20 -04002619 if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002620 /* Set the upstream port this port should use */
2621 reg |= dsa_upstream_port(ds);
2622 /* enable forwarding of unknown multicast addresses to
2623 * the upstream port
2624 */
2625 if (port == dsa_upstream_port(ds))
2626 reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
2627 }
2628
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002629 reg |= PORT_CONTROL_2_8021Q_DISABLED;
Vivien Didelot8efdda42015-08-13 12:52:23 -04002630
Andrew Lunn54d792f2015-05-06 01:09:47 +02002631 if (reg) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002632 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002633 PORT_CONTROL_2, reg);
2634 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002635 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002636 }
2637
2638 /* Port Association Vector: when learning source addresses
2639 * of packets, add the address to the address database using
2640 * a port bitmap that has only the bit for this port set and
2641 * the other bits clear.
2642 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002643 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002644 /* Disable learning for CPU port */
2645 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002646 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002647
Vivien Didelotfad09c72016-06-21 12:28:20 -04002648 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_ASSOC_VECTOR,
2649 reg);
Andrew Lunn54d792f2015-05-06 01:09:47 +02002650 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002651 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002652
2653 /* Egress rate control 2: disable egress rate control. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002654 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_RATE_CONTROL_2,
Andrew Lunn54d792f2015-05-06 01:09:47 +02002655 0x0000);
2656 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002657 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002658
Vivien Didelotfad09c72016-06-21 12:28:20 -04002659 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2660 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2661 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002662 /* Do not limit the period of time that this port can
2663 * be paused for by the remote end or the period of
2664 * time that this port can pause the remote end.
2665 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002666 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002667 PORT_PAUSE_CTRL, 0x0000);
2668 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002669 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002670
2671 /* Port ATU control: disable limiting the number of
2672 * address database entries that this port is allowed
2673 * to use.
2674 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002675 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002676 PORT_ATU_CONTROL, 0x0000);
2677 /* Priority Override: disable DA, SA and VTU priority
2678 * override.
2679 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002680 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002681 PORT_PRI_OVERRIDE, 0x0000);
2682 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002683 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002684
2685 /* Port Ethertype: use the Ethertype DSA Ethertype
2686 * value.
2687 */
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002688 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA)) {
2689 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
2690 PORT_ETH_TYPE, ETH_P_EDSA);
2691 if (ret)
2692 return ret;
2693 }
2694
Andrew Lunn54d792f2015-05-06 01:09:47 +02002695 /* Tag Remap: use an identity 802.1p prio -> switch
2696 * prio mapping.
2697 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002698 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002699 PORT_TAG_REGMAP_0123, 0x3210);
2700 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002701 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002702
2703 /* Tag Remap 2: use an identity 802.1p prio -> switch
2704 * prio mapping.
2705 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002706 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002707 PORT_TAG_REGMAP_4567, 0x7654);
2708 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002709 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002710 }
2711
Jamie Lentin1bc261f2016-08-22 22:47:08 +01002712 /* Rate Control: disable ingress rate limiting. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002713 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2714 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
Vivien Didelotfad09c72016-06-21 12:28:20 -04002715 mv88e6xxx_6320_family(chip)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002716 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002717 PORT_RATE_CONTROL, 0x0001);
2718 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002719 return ret;
Jamie Lentin1bc261f2016-08-22 22:47:08 +01002720 } else if (mv88e6xxx_6185_family(chip) || mv88e6xxx_6095_family(chip)) {
2721 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
2722 PORT_RATE_CONTROL, 0x0000);
2723 if (ret)
2724 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002725 }
2726
Guenter Roeck366f0a02015-03-26 18:36:30 -07002727 /* Port Control 1: disable trunking, disable sending
2728 * learning messages to this port.
Guenter Roeckd827e882015-03-26 18:36:29 -07002729 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002730 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_CONTROL_1,
2731 0x0000);
Guenter Roeckd827e882015-03-26 18:36:29 -07002732 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002733 return ret;
Guenter Roeckd827e882015-03-26 18:36:29 -07002734
Vivien Didelot207afda2016-04-14 14:42:09 -04002735 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002736 * database, and allow bidirectional communication between the
2737 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002738 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002739 ret = _mv88e6xxx_port_fid_set(chip, port, 0);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002740 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002741 return ret;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002742
Vivien Didelotfad09c72016-06-21 12:28:20 -04002743 ret = _mv88e6xxx_port_based_vlan_map(chip, port);
Guenter Roeckd827e882015-03-26 18:36:29 -07002744 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002745 return ret;
Guenter Roeckd827e882015-03-26 18:36:29 -07002746
2747 /* Default VLAN ID and priority: don't set a default VLAN
2748 * ID, and set the default packet priority to zero.
2749 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002750 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_DEFAULT_VLAN,
Vivien Didelot47cf1e62015-04-20 17:43:26 -04002751 0x0000);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002752 if (ret)
2753 return ret;
Guenter Roeckd827e882015-03-26 18:36:29 -07002754
Andrew Lunndbde9e62015-05-06 01:09:48 +02002755 return 0;
2756}
2757
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002758static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2759{
2760 int err;
2761
2762 err = mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_MAC_01,
2763 (addr[0] << 8) | addr[1]);
2764 if (err)
2765 return err;
2766
2767 err = mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_MAC_23,
2768 (addr[2] << 8) | addr[3]);
2769 if (err)
2770 return err;
2771
2772 return mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_MAC_45,
2773 (addr[4] << 8) | addr[5]);
2774}
2775
Vivien Didelotacddbd22016-07-18 20:45:39 -04002776static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
2777 unsigned int msecs)
2778{
2779 const unsigned int coeff = chip->info->age_time_coeff;
2780 const unsigned int min = 0x01 * coeff;
2781 const unsigned int max = 0xff * coeff;
2782 u8 age_time;
2783 u16 val;
2784 int err;
2785
2786 if (msecs < min || msecs > max)
2787 return -ERANGE;
2788
2789 /* Round to nearest multiple of coeff */
2790 age_time = (msecs + coeff / 2) / coeff;
2791
2792 err = mv88e6xxx_read(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL, &val);
2793 if (err)
2794 return err;
2795
2796 /* AgeTime is 11:4 bits */
2797 val &= ~0xff0;
2798 val |= age_time << 4;
2799
2800 return mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL, val);
2801}
2802
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002803static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2804 unsigned int ageing_time)
2805{
Vivien Didelot04bed142016-08-31 18:06:13 -04002806 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002807 int err;
2808
2809 mutex_lock(&chip->reg_lock);
2810 err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
2811 mutex_unlock(&chip->reg_lock);
2812
2813 return err;
2814}
2815
Vivien Didelot97299342016-07-18 20:45:30 -04002816static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002817{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002818 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002819 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot119477b2016-05-09 13:22:51 -04002820 u16 reg;
Vivien Didelot08a01262016-05-09 13:22:50 -04002821 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002822
Vivien Didelot119477b2016-05-09 13:22:51 -04002823 /* Enable the PHY Polling Unit if present, don't discard any packets,
2824 * and mask all interrupt sources.
2825 */
2826 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002827 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU) ||
2828 mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE))
Vivien Didelot119477b2016-05-09 13:22:51 -04002829 reg |= GLOBAL_CONTROL_PPU_ENABLE;
2830
Vivien Didelotfad09c72016-06-21 12:28:20 -04002831 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_CONTROL, reg);
Vivien Didelot119477b2016-05-09 13:22:51 -04002832 if (err)
2833 return err;
2834
Vivien Didelotb0745e872016-05-09 13:22:53 -04002835 /* Configure the upstream port, and configure it as the port to which
2836 * ingress and egress and ARP monitor frames are to be sent.
2837 */
2838 reg = upstream_port << GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT |
2839 upstream_port << GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT |
2840 upstream_port << GLOBAL_MONITOR_CONTROL_ARP_SHIFT;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002841 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_MONITOR_CONTROL,
2842 reg);
Vivien Didelotb0745e872016-05-09 13:22:53 -04002843 if (err)
2844 return err;
2845
Vivien Didelot50484ff2016-05-09 13:22:54 -04002846 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002847 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_CONTROL_2,
Vivien Didelot50484ff2016-05-09 13:22:54 -04002848 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2849 (ds->index & 0x1f));
2850 if (err)
2851 return err;
2852
Vivien Didelotacddbd22016-07-18 20:45:39 -04002853 /* Clear all the VTU and STU entries */
2854 err = _mv88e6xxx_vtu_stu_flush(chip);
2855 if (err < 0)
2856 return err;
2857
Vivien Didelot08a01262016-05-09 13:22:50 -04002858 /* Set the default address aging time to 5 minutes, and
2859 * enable address learn messages to be sent to all message
2860 * ports.
2861 */
Vivien Didelotacddbd22016-07-18 20:45:39 -04002862 err = mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL,
2863 GLOBAL_ATU_CONTROL_LEARN2ALL);
Vivien Didelot08a01262016-05-09 13:22:50 -04002864 if (err)
2865 return err;
2866
Vivien Didelotacddbd22016-07-18 20:45:39 -04002867 err = mv88e6xxx_g1_set_age_time(chip, 300000);
2868 if (err)
Vivien Didelot97299342016-07-18 20:45:30 -04002869 return err;
2870
2871 /* Clear all ATU entries */
2872 err = _mv88e6xxx_atu_flush(chip, 0, true);
2873 if (err)
2874 return err;
2875
Vivien Didelot08a01262016-05-09 13:22:50 -04002876 /* Configure the IP ToS mapping registers. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002877 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002878 if (err)
2879 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002880 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002881 if (err)
2882 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002883 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002884 if (err)
2885 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002886 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002887 if (err)
2888 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002889 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002890 if (err)
2891 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002892 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002893 if (err)
2894 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002895 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002896 if (err)
2897 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002898 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002899 if (err)
2900 return err;
2901
2902 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002903 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002904 if (err)
2905 return err;
2906
Vivien Didelot97299342016-07-18 20:45:30 -04002907 /* Clear the statistics counters for all ports */
2908 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_STATS_OP,
2909 GLOBAL_STATS_OP_FLUSH_ALL);
2910 if (err)
2911 return err;
2912
2913 /* Wait for the flush to complete. */
2914 err = _mv88e6xxx_stats_wait(chip);
2915 if (err)
2916 return err;
2917
2918 return 0;
2919}
2920
Vivien Didelotf81ec902016-05-09 13:22:58 -04002921static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002922{
Vivien Didelot04bed142016-08-31 18:06:13 -04002923 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002924 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002925 int i;
2926
Vivien Didelotfad09c72016-06-21 12:28:20 -04002927 chip->ds = ds;
2928 ds->slave_mii_bus = chip->mdio_bus;
Vivien Didelot552238b2016-05-09 13:22:49 -04002929
Vivien Didelotfad09c72016-06-21 12:28:20 -04002930 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002931
Vivien Didelotfad09c72016-06-21 12:28:20 -04002932 err = mv88e6xxx_switch_reset(chip);
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002933 if (err)
2934 goto unlock;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002935
Vivien Didelot97299342016-07-18 20:45:30 -04002936 /* Setup Switch Port Registers */
2937 for (i = 0; i < chip->info->num_ports; i++) {
2938 err = mv88e6xxx_setup_port(chip, i);
2939 if (err)
2940 goto unlock;
2941 }
2942
2943 /* Setup Switch Global 1 Registers */
2944 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002945 if (err)
2946 goto unlock;
2947
Vivien Didelot97299342016-07-18 20:45:30 -04002948 /* Setup Switch Global 2 Registers */
2949 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2950 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002951 if (err)
2952 goto unlock;
2953 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002954
Vivien Didelot6b17e862015-08-13 12:52:18 -04002955unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002956 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002957
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002958 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002959}
2960
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002961static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2962{
Vivien Didelot04bed142016-08-31 18:06:13 -04002963 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002964 int err;
2965
2966 mutex_lock(&chip->reg_lock);
2967
2968 /* Has an indirect Switch MAC/WoL/WoF register in Global 2? */
2969 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_SWITCH_MAC))
2970 err = mv88e6xxx_g2_set_switch_mac(chip, addr);
2971 else
2972 err = mv88e6xxx_g1_set_switch_mac(chip, addr);
2973
2974 mutex_unlock(&chip->reg_lock);
2975
2976 return err;
2977}
2978
Vivien Didelote57e5e72016-08-15 17:19:00 -04002979static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002980{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002981 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002982 u16 val;
2983 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002984
Vivien Didelote57e5e72016-08-15 17:19:00 -04002985 if (phy >= chip->info->num_ports)
Andrew Lunn158bc062016-04-28 21:24:06 -04002986 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002987
Vivien Didelotfad09c72016-06-21 12:28:20 -04002988 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002989 err = mv88e6xxx_phy_read(chip, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002990 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002991
2992 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002993}
2994
Vivien Didelote57e5e72016-08-15 17:19:00 -04002995static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002996{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002997 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002998 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002999
Vivien Didelote57e5e72016-08-15 17:19:00 -04003000 if (phy >= chip->info->num_ports)
Andrew Lunn158bc062016-04-28 21:24:06 -04003001 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003002
Vivien Didelotfad09c72016-06-21 12:28:20 -04003003 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003004 err = mv88e6xxx_phy_write(chip, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003005 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003006
3007 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003008}
3009
Vivien Didelotfad09c72016-06-21 12:28:20 -04003010static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunnb516d452016-06-04 21:17:06 +02003011 struct device_node *np)
3012{
3013 static int index;
3014 struct mii_bus *bus;
3015 int err;
3016
Andrew Lunnb516d452016-06-04 21:17:06 +02003017 if (np)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003018 chip->mdio_np = of_get_child_by_name(np, "mdio");
Andrew Lunnb516d452016-06-04 21:17:06 +02003019
Vivien Didelotfad09c72016-06-21 12:28:20 -04003020 bus = devm_mdiobus_alloc(chip->dev);
Andrew Lunnb516d452016-06-04 21:17:06 +02003021 if (!bus)
3022 return -ENOMEM;
3023
Vivien Didelotfad09c72016-06-21 12:28:20 -04003024 bus->priv = (void *)chip;
Andrew Lunnb516d452016-06-04 21:17:06 +02003025 if (np) {
3026 bus->name = np->full_name;
3027 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
3028 } else {
3029 bus->name = "mv88e6xxx SMI";
3030 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
3031 }
3032
3033 bus->read = mv88e6xxx_mdio_read;
3034 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003035 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02003036
Vivien Didelotfad09c72016-06-21 12:28:20 -04003037 if (chip->mdio_np)
3038 err = of_mdiobus_register(bus, chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003039 else
3040 err = mdiobus_register(bus);
3041 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04003042 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunnb516d452016-06-04 21:17:06 +02003043 goto out;
3044 }
Vivien Didelotfad09c72016-06-21 12:28:20 -04003045 chip->mdio_bus = bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003046
3047 return 0;
3048
3049out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003050 if (chip->mdio_np)
3051 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003052
3053 return err;
3054}
3055
Vivien Didelotfad09c72016-06-21 12:28:20 -04003056static void mv88e6xxx_mdio_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02003057
3058{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003059 struct mii_bus *bus = chip->mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003060
3061 mdiobus_unregister(bus);
3062
Vivien Didelotfad09c72016-06-21 12:28:20 -04003063 if (chip->mdio_np)
3064 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003065}
3066
Guenter Roeckc22995c2015-07-25 09:42:28 -07003067#ifdef CONFIG_NET_DSA_HWMON
3068
3069static int mv88e61xx_get_temp(struct dsa_switch *ds, int *temp)
3070{
Vivien Didelot04bed142016-08-31 18:06:13 -04003071 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04003072 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003073 int ret;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003074
3075 *temp = 0;
3076
Vivien Didelotfad09c72016-06-21 12:28:20 -04003077 mutex_lock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003078
Vivien Didelot9c938292016-08-15 17:19:02 -04003079 ret = mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x6);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003080 if (ret < 0)
3081 goto error;
3082
3083 /* Enable temperature sensor */
Vivien Didelot9c938292016-08-15 17:19:02 -04003084 ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003085 if (ret < 0)
3086 goto error;
3087
Vivien Didelot9c938292016-08-15 17:19:02 -04003088 ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val | (1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003089 if (ret < 0)
3090 goto error;
3091
3092 /* Wait for temperature to stabilize */
3093 usleep_range(10000, 12000);
3094
Vivien Didelot9c938292016-08-15 17:19:02 -04003095 ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
3096 if (ret < 0)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003097 goto error;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003098
3099 /* Disable temperature sensor */
Vivien Didelot9c938292016-08-15 17:19:02 -04003100 ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val & ~(1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003101 if (ret < 0)
3102 goto error;
3103
3104 *temp = ((val & 0x1f) - 5) * 5;
3105
3106error:
Vivien Didelot9c938292016-08-15 17:19:02 -04003107 mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x0);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003108 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003109 return ret;
3110}
3111
3112static int mv88e63xx_get_temp(struct dsa_switch *ds, int *temp)
3113{
Vivien Didelot04bed142016-08-31 18:06:13 -04003114 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003115 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003116 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003117 int ret;
3118
3119 *temp = 0;
3120
Vivien Didelot9c938292016-08-15 17:19:02 -04003121 mutex_lock(&chip->reg_lock);
3122 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 27, &val);
3123 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003124 if (ret < 0)
3125 return ret;
3126
Vivien Didelot9c938292016-08-15 17:19:02 -04003127 *temp = (val & 0xff) - 25;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003128
3129 return 0;
3130}
3131
Vivien Didelotf81ec902016-05-09 13:22:58 -04003132static int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003133{
Vivien Didelot04bed142016-08-31 18:06:13 -04003134 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn158bc062016-04-28 21:24:06 -04003135
Vivien Didelotfad09c72016-06-21 12:28:20 -04003136 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP))
Vivien Didelot6594f612016-05-09 13:22:42 -04003137 return -EOPNOTSUPP;
3138
Vivien Didelotfad09c72016-06-21 12:28:20 -04003139 if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003140 return mv88e63xx_get_temp(ds, temp);
3141
3142 return mv88e61xx_get_temp(ds, temp);
3143}
3144
Vivien Didelotf81ec902016-05-09 13:22:58 -04003145static int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003146{
Vivien Didelot04bed142016-08-31 18:06:13 -04003147 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003148 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003149 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003150 int ret;
3151
Vivien Didelotfad09c72016-06-21 12:28:20 -04003152 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003153 return -EOPNOTSUPP;
3154
3155 *temp = 0;
3156
Vivien Didelot9c938292016-08-15 17:19:02 -04003157 mutex_lock(&chip->reg_lock);
3158 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3159 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003160 if (ret < 0)
3161 return ret;
3162
Vivien Didelot9c938292016-08-15 17:19:02 -04003163 *temp = (((val >> 8) & 0x1f) * 5) - 25;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003164
3165 return 0;
3166}
3167
Vivien Didelotf81ec902016-05-09 13:22:58 -04003168static int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003169{
Vivien Didelot04bed142016-08-31 18:06:13 -04003170 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003171 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003172 u16 val;
3173 int err;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003174
Vivien Didelotfad09c72016-06-21 12:28:20 -04003175 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003176 return -EOPNOTSUPP;
3177
Vivien Didelot9c938292016-08-15 17:19:02 -04003178 mutex_lock(&chip->reg_lock);
3179 err = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3180 if (err)
3181 goto unlock;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003182 temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
Vivien Didelot9c938292016-08-15 17:19:02 -04003183 err = mv88e6xxx_phy_page_write(chip, phy, 6, 26,
3184 (val & 0xe0ff) | (temp << 8));
3185unlock:
3186 mutex_unlock(&chip->reg_lock);
3187
3188 return err;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003189}
3190
Vivien Didelotf81ec902016-05-09 13:22:58 -04003191static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003192{
Vivien Didelot04bed142016-08-31 18:06:13 -04003193 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003194 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003195 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003196 int ret;
3197
Vivien Didelotfad09c72016-06-21 12:28:20 -04003198 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003199 return -EOPNOTSUPP;
3200
3201 *alarm = false;
3202
Vivien Didelot9c938292016-08-15 17:19:02 -04003203 mutex_lock(&chip->reg_lock);
3204 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3205 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003206 if (ret < 0)
3207 return ret;
3208
Vivien Didelot9c938292016-08-15 17:19:02 -04003209 *alarm = !!(val & 0x40);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003210
3211 return 0;
3212}
3213#endif /* CONFIG_NET_DSA_HWMON */
3214
Vivien Didelot855b1932016-07-20 18:18:35 -04003215static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3216{
Vivien Didelot04bed142016-08-31 18:06:13 -04003217 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003218
3219 return chip->eeprom_len;
3220}
3221
Vivien Didelot855b1932016-07-20 18:18:35 -04003222static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3223 struct ethtool_eeprom *eeprom, u8 *data)
3224{
Vivien Didelot04bed142016-08-31 18:06:13 -04003225 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003226 int err;
3227
3228 mutex_lock(&chip->reg_lock);
3229
3230 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_EEPROM16))
Vivien Didelotec561272016-09-02 14:45:33 -04003231 err = mv88e6xxx_g2_get_eeprom16(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04003232 else
3233 err = -EOPNOTSUPP;
3234
3235 mutex_unlock(&chip->reg_lock);
3236
3237 if (err)
3238 return err;
3239
3240 eeprom->magic = 0xc3ec4951;
3241
3242 return 0;
3243}
3244
Vivien Didelot855b1932016-07-20 18:18:35 -04003245static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3246 struct ethtool_eeprom *eeprom, u8 *data)
3247{
Vivien Didelot04bed142016-08-31 18:06:13 -04003248 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003249 int err;
3250
3251 if (eeprom->magic != 0xc3ec4951)
3252 return -EINVAL;
3253
3254 mutex_lock(&chip->reg_lock);
3255
3256 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_EEPROM16))
Vivien Didelotec561272016-09-02 14:45:33 -04003257 err = mv88e6xxx_g2_set_eeprom16(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04003258 else
3259 err = -EOPNOTSUPP;
3260
3261 mutex_unlock(&chip->reg_lock);
3262
3263 return err;
3264}
3265
Vivien Didelotf81ec902016-05-09 13:22:58 -04003266static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3267 [MV88E6085] = {
3268 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3269 .family = MV88E6XXX_FAMILY_6097,
3270 .name = "Marvell 88E6085",
3271 .num_databases = 4096,
3272 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003273 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003274 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003275 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3276 },
3277
3278 [MV88E6095] = {
3279 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3280 .family = MV88E6XXX_FAMILY_6095,
3281 .name = "Marvell 88E6095/88E6095F",
3282 .num_databases = 256,
3283 .num_ports = 11,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003284 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003285 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003286 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
3287 },
3288
3289 [MV88E6123] = {
3290 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3291 .family = MV88E6XXX_FAMILY_6165,
3292 .name = "Marvell 88E6123",
3293 .num_databases = 4096,
3294 .num_ports = 3,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003295 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003296 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003297 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
3298 },
3299
3300 [MV88E6131] = {
3301 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3302 .family = MV88E6XXX_FAMILY_6185,
3303 .name = "Marvell 88E6131",
3304 .num_databases = 256,
3305 .num_ports = 8,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003306 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003307 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003308 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
3309 },
3310
3311 [MV88E6161] = {
3312 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3313 .family = MV88E6XXX_FAMILY_6165,
3314 .name = "Marvell 88E6161",
3315 .num_databases = 4096,
3316 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003317 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003318 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003319 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
3320 },
3321
3322 [MV88E6165] = {
3323 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3324 .family = MV88E6XXX_FAMILY_6165,
3325 .name = "Marvell 88E6165",
3326 .num_databases = 4096,
3327 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003328 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003329 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003330 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
3331 },
3332
3333 [MV88E6171] = {
3334 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3335 .family = MV88E6XXX_FAMILY_6351,
3336 .name = "Marvell 88E6171",
3337 .num_databases = 4096,
3338 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003339 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003340 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003341 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3342 },
3343
3344 [MV88E6172] = {
3345 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3346 .family = MV88E6XXX_FAMILY_6352,
3347 .name = "Marvell 88E6172",
3348 .num_databases = 4096,
3349 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003350 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003351 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003352 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3353 },
3354
3355 [MV88E6175] = {
3356 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3357 .family = MV88E6XXX_FAMILY_6351,
3358 .name = "Marvell 88E6175",
3359 .num_databases = 4096,
3360 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003361 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003362 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003363 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3364 },
3365
3366 [MV88E6176] = {
3367 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3368 .family = MV88E6XXX_FAMILY_6352,
3369 .name = "Marvell 88E6176",
3370 .num_databases = 4096,
3371 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003372 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003373 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003374 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3375 },
3376
3377 [MV88E6185] = {
3378 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3379 .family = MV88E6XXX_FAMILY_6185,
3380 .name = "Marvell 88E6185",
3381 .num_databases = 256,
3382 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003383 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003384 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003385 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
3386 },
3387
3388 [MV88E6240] = {
3389 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3390 .family = MV88E6XXX_FAMILY_6352,
3391 .name = "Marvell 88E6240",
3392 .num_databases = 4096,
3393 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003394 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003395 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003396 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3397 },
3398
3399 [MV88E6320] = {
3400 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
3401 .family = MV88E6XXX_FAMILY_6320,
3402 .name = "Marvell 88E6320",
3403 .num_databases = 4096,
3404 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003405 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003406 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003407 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
3408 },
3409
3410 [MV88E6321] = {
3411 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
3412 .family = MV88E6XXX_FAMILY_6320,
3413 .name = "Marvell 88E6321",
3414 .num_databases = 4096,
3415 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003416 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003417 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003418 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
3419 },
3420
3421 [MV88E6350] = {
3422 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
3423 .family = MV88E6XXX_FAMILY_6351,
3424 .name = "Marvell 88E6350",
3425 .num_databases = 4096,
3426 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003427 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003428 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003429 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3430 },
3431
3432 [MV88E6351] = {
3433 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
3434 .family = MV88E6XXX_FAMILY_6351,
3435 .name = "Marvell 88E6351",
3436 .num_databases = 4096,
3437 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003438 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003439 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003440 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3441 },
3442
3443 [MV88E6352] = {
3444 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
3445 .family = MV88E6XXX_FAMILY_6352,
3446 .name = "Marvell 88E6352",
3447 .num_databases = 4096,
3448 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003449 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003450 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003451 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3452 },
3453};
3454
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003455static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003456{
Vivien Didelota439c062016-04-17 13:23:58 -04003457 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003458
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003459 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3460 if (mv88e6xxx_table[i].prod_num == prod_num)
3461 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003462
Vivien Didelotb9b37712015-10-30 19:39:48 -04003463 return NULL;
3464}
3465
Vivien Didelotfad09c72016-06-21 12:28:20 -04003466static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003467{
3468 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003469 unsigned int prod_num, rev;
3470 u16 id;
3471 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003472
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003473 mutex_lock(&chip->reg_lock);
3474 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
3475 mutex_unlock(&chip->reg_lock);
3476 if (err)
3477 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003478
3479 prod_num = (id & 0xfff0) >> 4;
3480 rev = id & 0x000f;
3481
3482 info = mv88e6xxx_lookup_info(prod_num);
3483 if (!info)
3484 return -ENODEV;
3485
Vivien Didelotcaac8542016-06-20 13:14:09 -04003486 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003487 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003488
Vivien Didelotca070c12016-09-02 14:45:34 -04003489 err = mv88e6xxx_g2_require(chip);
3490 if (err)
3491 return err;
3492
Vivien Didelotfad09c72016-06-21 12:28:20 -04003493 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3494 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003495
3496 return 0;
3497}
3498
Vivien Didelotfad09c72016-06-21 12:28:20 -04003499static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003500{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003501 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003502
Vivien Didelotfad09c72016-06-21 12:28:20 -04003503 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3504 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003505 return NULL;
3506
Vivien Didelotfad09c72016-06-21 12:28:20 -04003507 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003508
Vivien Didelotfad09c72016-06-21 12:28:20 -04003509 mutex_init(&chip->reg_lock);
Vivien Didelot469d7292016-06-20 13:14:06 -04003510
Vivien Didelotfad09c72016-06-21 12:28:20 -04003511 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003512}
3513
Vivien Didelotec561272016-09-02 14:45:33 -04003514static const struct mv88e6xxx_ops mv88e6xxx_g2_smi_phy_ops = {
3515 .read = mv88e6xxx_g2_smi_phy_read,
3516 .write = mv88e6xxx_g2_smi_phy_write,
3517};
3518
Vivien Didelote57e5e72016-08-15 17:19:00 -04003519static const struct mv88e6xxx_ops mv88e6xxx_phy_ops = {
3520 .read = mv88e6xxx_read,
3521 .write = mv88e6xxx_write,
3522};
3523
3524static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
3525{
3526 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SMI_PHY)) {
3527 chip->phy_ops = &mv88e6xxx_g2_smi_phy_ops;
3528 } else if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU)) {
3529 chip->phy_ops = &mv88e6xxx_phy_ppu_ops;
3530 mv88e6xxx_ppu_state_init(chip);
3531 } else {
3532 chip->phy_ops = &mv88e6xxx_phy_ops;
3533 }
3534}
3535
Andrew Lunn930188c2016-08-22 16:01:03 +02003536static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
3537{
3538 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU)) {
3539 mv88e6xxx_ppu_state_destroy(chip);
3540 }
3541}
3542
Vivien Didelotfad09c72016-06-21 12:28:20 -04003543static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003544 struct mii_bus *bus, int sw_addr)
3545{
3546 /* ADDR[0] pin is unavailable externally and considered zero */
3547 if (sw_addr & 0x1)
3548 return -EINVAL;
3549
Vivien Didelot914b32f2016-06-20 13:14:11 -04003550 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003551 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04003552 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003553 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003554 else
3555 return -EINVAL;
3556
Vivien Didelotfad09c72016-06-21 12:28:20 -04003557 chip->bus = bus;
3558 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003559
3560 return 0;
3561}
3562
Andrew Lunn7b314362016-08-22 16:01:01 +02003563static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
3564{
Vivien Didelot04bed142016-08-31 18:06:13 -04003565 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02003566
3567 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA))
3568 return DSA_TAG_PROTO_EDSA;
3569
3570 return DSA_TAG_PROTO_DSA;
Andrew Lunn7b314362016-08-22 16:01:01 +02003571}
3572
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003573static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3574 struct device *host_dev, int sw_addr,
3575 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003576{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003577 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003578 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003579 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003580
Vivien Didelota439c062016-04-17 13:23:58 -04003581 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003582 if (!bus)
3583 return NULL;
3584
Vivien Didelotfad09c72016-06-21 12:28:20 -04003585 chip = mv88e6xxx_alloc_chip(dsa_dev);
3586 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003587 return NULL;
3588
Vivien Didelotcaac8542016-06-20 13:14:09 -04003589 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003590 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003591
Vivien Didelotfad09c72016-06-21 12:28:20 -04003592 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003593 if (err)
3594 goto free;
3595
Vivien Didelotfad09c72016-06-21 12:28:20 -04003596 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003597 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003598 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003599
Vivien Didelote57e5e72016-08-15 17:19:00 -04003600 mv88e6xxx_phy_init(chip);
3601
Vivien Didelotfad09c72016-06-21 12:28:20 -04003602 err = mv88e6xxx_mdio_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02003603 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003604 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02003605
Vivien Didelotfad09c72016-06-21 12:28:20 -04003606 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003607
Vivien Didelotfad09c72016-06-21 12:28:20 -04003608 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04003609free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003610 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04003611
3612 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003613}
3614
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003615static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
3616 const struct switchdev_obj_port_mdb *mdb,
3617 struct switchdev_trans *trans)
3618{
3619 /* We don't need any dynamic resource from the kernel (yet),
3620 * so skip the prepare phase.
3621 */
3622
3623 return 0;
3624}
3625
3626static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
3627 const struct switchdev_obj_port_mdb *mdb,
3628 struct switchdev_trans *trans)
3629{
Vivien Didelot04bed142016-08-31 18:06:13 -04003630 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003631
3632 mutex_lock(&chip->reg_lock);
3633 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3634 GLOBAL_ATU_DATA_STATE_MC_STATIC))
3635 netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
3636 mutex_unlock(&chip->reg_lock);
3637}
3638
3639static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
3640 const struct switchdev_obj_port_mdb *mdb)
3641{
Vivien Didelot04bed142016-08-31 18:06:13 -04003642 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003643 int err;
3644
3645 mutex_lock(&chip->reg_lock);
3646 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3647 GLOBAL_ATU_DATA_STATE_UNUSED);
3648 mutex_unlock(&chip->reg_lock);
3649
3650 return err;
3651}
3652
3653static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
3654 struct switchdev_obj_port_mdb *mdb,
3655 int (*cb)(struct switchdev_obj *obj))
3656{
Vivien Didelot04bed142016-08-31 18:06:13 -04003657 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003658 int err;
3659
3660 mutex_lock(&chip->reg_lock);
3661 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
3662 mutex_unlock(&chip->reg_lock);
3663
3664 return err;
3665}
3666
Vivien Didelot9d490b42016-08-23 12:38:56 -04003667static struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003668 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02003669 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003670 .setup = mv88e6xxx_setup,
3671 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003672 .adjust_link = mv88e6xxx_adjust_link,
3673 .get_strings = mv88e6xxx_get_strings,
3674 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3675 .get_sset_count = mv88e6xxx_get_sset_count,
3676 .set_eee = mv88e6xxx_set_eee,
3677 .get_eee = mv88e6xxx_get_eee,
3678#ifdef CONFIG_NET_DSA_HWMON
3679 .get_temp = mv88e6xxx_get_temp,
3680 .get_temp_limit = mv88e6xxx_get_temp_limit,
3681 .set_temp_limit = mv88e6xxx_set_temp_limit,
3682 .get_temp_alarm = mv88e6xxx_get_temp_alarm,
3683#endif
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003684 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003685 .get_eeprom = mv88e6xxx_get_eeprom,
3686 .set_eeprom = mv88e6xxx_set_eeprom,
3687 .get_regs_len = mv88e6xxx_get_regs_len,
3688 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003689 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003690 .port_bridge_join = mv88e6xxx_port_bridge_join,
3691 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
3692 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
3693 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
3694 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
3695 .port_vlan_add = mv88e6xxx_port_vlan_add,
3696 .port_vlan_del = mv88e6xxx_port_vlan_del,
3697 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
3698 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
3699 .port_fdb_add = mv88e6xxx_port_fdb_add,
3700 .port_fdb_del = mv88e6xxx_port_fdb_del,
3701 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003702 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
3703 .port_mdb_add = mv88e6xxx_port_mdb_add,
3704 .port_mdb_del = mv88e6xxx_port_mdb_del,
3705 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003706};
3707
Vivien Didelotfad09c72016-06-21 12:28:20 -04003708static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003709 struct device_node *np)
3710{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003711 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003712 struct dsa_switch *ds;
3713
3714 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
3715 if (!ds)
3716 return -ENOMEM;
3717
3718 ds->dev = dev;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003719 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04003720 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003721
3722 dev_set_drvdata(dev, ds);
3723
3724 return dsa_register_switch(ds, np);
3725}
3726
Vivien Didelotfad09c72016-06-21 12:28:20 -04003727static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003728{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003729 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003730}
3731
Vivien Didelot57d32312016-06-20 13:13:58 -04003732static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003733{
3734 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003735 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003736 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003737 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003738 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02003739 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003740
Vivien Didelotcaac8542016-06-20 13:14:09 -04003741 compat_info = of_device_get_match_data(dev);
3742 if (!compat_info)
3743 return -EINVAL;
3744
Vivien Didelotfad09c72016-06-21 12:28:20 -04003745 chip = mv88e6xxx_alloc_chip(dev);
3746 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003747 return -ENOMEM;
3748
Vivien Didelotfad09c72016-06-21 12:28:20 -04003749 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003750
Vivien Didelotfad09c72016-06-21 12:28:20 -04003751 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003752 if (err)
3753 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003754
Vivien Didelotfad09c72016-06-21 12:28:20 -04003755 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003756 if (err)
3757 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003758
Vivien Didelote57e5e72016-08-15 17:19:00 -04003759 mv88e6xxx_phy_init(chip);
3760
Vivien Didelotfad09c72016-06-21 12:28:20 -04003761 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_ASIS);
3762 if (IS_ERR(chip->reset))
3763 return PTR_ERR(chip->reset);
Andrew Lunn52638f72016-05-10 23:27:22 +02003764
Vivien Didelot855b1932016-07-20 18:18:35 -04003765 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_EEPROM16) &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003766 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003767 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003768
Vivien Didelotfad09c72016-06-21 12:28:20 -04003769 err = mv88e6xxx_mdio_register(chip, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003770 if (err)
3771 return err;
3772
Vivien Didelotfad09c72016-06-21 12:28:20 -04003773 err = mv88e6xxx_register_switch(chip, np);
Andrew Lunn83c0afa2016-06-04 21:17:07 +02003774 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04003775 mv88e6xxx_mdio_unregister(chip);
Andrew Lunn83c0afa2016-06-04 21:17:07 +02003776 return err;
3777 }
3778
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003779 return 0;
3780}
3781
3782static void mv88e6xxx_remove(struct mdio_device *mdiodev)
3783{
3784 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04003785 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003786
Andrew Lunn930188c2016-08-22 16:01:03 +02003787 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003788 mv88e6xxx_unregister_switch(chip);
3789 mv88e6xxx_mdio_unregister(chip);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003790}
3791
3792static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04003793 {
3794 .compatible = "marvell,mv88e6085",
3795 .data = &mv88e6xxx_table[MV88E6085],
3796 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003797 { /* sentinel */ },
3798};
3799
3800MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
3801
3802static struct mdio_driver mv88e6xxx_driver = {
3803 .probe = mv88e6xxx_probe,
3804 .remove = mv88e6xxx_remove,
3805 .mdiodrv.driver = {
3806 .name = "mv88e6085",
3807 .of_match_table = mv88e6xxx_of_match,
3808 },
3809};
3810
Ben Hutchings98e67302011-11-25 14:36:19 +00003811static int __init mv88e6xxx_init(void)
3812{
Vivien Didelot9d490b42016-08-23 12:38:56 -04003813 register_switch_driver(&mv88e6xxx_switch_ops);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003814 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00003815}
3816module_init(mv88e6xxx_init);
3817
3818static void __exit mv88e6xxx_cleanup(void)
3819{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003820 mdio_driver_unregister(&mv88e6xxx_driver);
Vivien Didelot9d490b42016-08-23 12:38:56 -04003821 unregister_switch_driver(&mv88e6xxx_switch_ops);
Ben Hutchings98e67302011-11-25 14:36:19 +00003822}
3823module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00003824
3825MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
3826MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
3827MODULE_LICENSE("GPL");