blob: 8e25694a15080c09dfe3fa8020b449782a573153 [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030035#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070036#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080037#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080038#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010039#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080041#include "i915_drv.h"
42
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030043static bool
44format_is_yuv(uint32_t format)
45{
46 switch (format) {
47 case DRM_FORMAT_YUYV:
48 case DRM_FORMAT_UYVY:
49 case DRM_FORMAT_VYUY:
50 case DRM_FORMAT_YVYU:
51 return true;
52 default:
53 return false;
54 }
55}
56
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +030057int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
58 int usecs)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030059{
60 /* paranoia */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030061 if (!adjusted_mode->crtc_htotal)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030062 return 1;
63
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030064 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
65 1000 * adjusted_mode->crtc_htotal);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030066}
67
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010068#define VBLANK_EVASION_TIME_US 100
69
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020070/**
71 * intel_pipe_update_start() - start update of a set of display registers
72 * @crtc: the crtc of which the registers are going to be updated
73 * @start_vbl_count: vblank counter return pointer used for error checking
74 *
75 * Mark the start of an update to pipe registers that should be updated
76 * atomically regarding vblank. If the next vblank will happens within
77 * the next 100 us, this function waits until the vblank passes.
78 *
79 * After a successful call to this function, interrupts will be disabled
80 * until a subsequent call to intel_pipe_update_end(). That is done to
81 * avoid random delays. The value written to @start_vbl_count should be
82 * supplied to intel_pipe_update_end() for error checking.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020083 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020084void intel_pipe_update_start(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030085{
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020086 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä124abe02015-09-08 13:40:45 +030087 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030088 long timeout = msecs_to_jiffies_timeout(1);
89 int scanline, min, max, vblank_start;
Ville Syrjälä210871b2014-05-22 19:00:50 +030090 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020091 bool need_vlv_dsi_wa = (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
92 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030093 DEFINE_WAIT(wait);
94
Ville Syrjälä124abe02015-09-08 13:40:45 +030095 vblank_start = adjusted_mode->crtc_vblank_start;
96 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030097 vblank_start = DIV_ROUND_UP(vblank_start, 2);
98
99 /* FIXME needs to be calibrated sensibly */
Maarten Lankhorste1edbd42017-02-28 15:28:48 +0100100 min = vblank_start - intel_usecs_to_scanlines(adjusted_mode,
101 VBLANK_EVASION_TIME_US);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300102 max = vblank_start - 1;
103
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200104 local_irq_disable();
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200105
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300106 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200107 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300108
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100109 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200110 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300111
Jesse Barnesd637ce32015-09-17 08:08:32 -0700112 crtc->debug.min_vbl = min;
113 crtc->debug.max_vbl = max;
114 trace_i915_pipe_update_start(crtc);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300115
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300116 for (;;) {
117 /*
118 * prepare_to_wait() has a memory barrier, which guarantees
119 * other CPUs can see the task state update by the time we
120 * read the scanline.
121 */
Ville Syrjälä210871b2014-05-22 19:00:50 +0300122 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300123
124 scanline = intel_get_crtc_scanline(crtc);
125 if (scanline < min || scanline > max)
126 break;
127
128 if (timeout <= 0) {
129 DRM_ERROR("Potential atomic update failure on pipe %c\n",
130 pipe_name(crtc->pipe));
131 break;
132 }
133
134 local_irq_enable();
135
136 timeout = schedule_timeout(timeout);
137
138 local_irq_disable();
139 }
140
Ville Syrjälä210871b2014-05-22 19:00:50 +0300141 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300142
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100143 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300144
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +0200145 /*
146 * On VLV/CHV DSI the scanline counter would appear to
147 * increment approx. 1/3 of a scanline before start of vblank.
148 * The registers still get latched at start of vblank however.
149 * This means we must not write any registers on the first
150 * line of vblank (since not the whole line is actually in
151 * vblank). And unfortunately we can't use the interrupt to
152 * wait here since it will fire too soon. We could use the
153 * frame start interrupt instead since it will fire after the
154 * critical scanline, but that would require more changes
155 * in the interrupt code. So for now we'll just do the nasty
156 * thing and poll for the bad scanline to pass us by.
157 *
158 * FIXME figure out if BXT+ DSI suffers from this as well
159 */
160 while (need_vlv_dsi_wa && scanline == vblank_start)
161 scanline = intel_get_crtc_scanline(crtc);
162
Jesse Barneseb120ef2015-09-15 14:19:32 -0700163 crtc->debug.scanline_start = scanline;
164 crtc->debug.start_vbl_time = ktime_get();
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200165 crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300166
Jesse Barnesd637ce32015-09-17 08:08:32 -0700167 trace_i915_pipe_update_vblank_evaded(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300168}
169
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200170/**
171 * intel_pipe_update_end() - end update of a set of display registers
172 * @crtc: the crtc of which the registers were updated
173 * @start_vbl_count: start vblank counter (used for error checking)
174 *
175 * Mark the end of an update started with intel_pipe_update_start(). This
176 * re-enables interrupts and verifies the update was actually completed
177 * before a vblank using the value of @start_vbl_count.
178 */
Daniel Vetter8b5d27b2017-07-20 19:57:53 +0200179void intel_pipe_update_end(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300180{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300181 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700182 int scanline_end = intel_get_crtc_scanline(crtc);
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200183 u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200184 ktime_t end_vbl_time = ktime_get();
Bing Niua94f2b92017-03-08 15:14:03 -0500185 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300186
Jesse Barnesd637ce32015-09-17 08:08:32 -0700187 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300188
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200189 /* We're still in the vblank-evade critical section, this can't race.
190 * Would be slightly nice to just grab the vblank count and arm the
191 * event outside of the critical section - the spinlock might spin for a
192 * while ... */
193 if (crtc->base.state->event) {
194 WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
195
196 spin_lock(&crtc->base.dev->event_lock);
197 drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event);
198 spin_unlock(&crtc->base.dev->event_lock);
199
200 crtc->base.state->event = NULL;
201 }
202
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300203 local_irq_enable();
204
Bing Niua94f2b92017-03-08 15:14:03 -0500205 if (intel_vgpu_active(dev_priv))
206 return;
207
Jesse Barneseb120ef2015-09-15 14:19:32 -0700208 if (crtc->debug.start_vbl_count &&
209 crtc->debug.start_vbl_count != end_vbl_count) {
210 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
211 pipe_name(pipe), crtc->debug.start_vbl_count,
212 end_vbl_count,
213 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
214 crtc->debug.min_vbl, crtc->debug.max_vbl,
215 crtc->debug.scanline_start, scanline_end);
Ville Syrjälä7b8cd332017-05-07 20:12:52 +0300216 }
217#ifdef CONFIG_DRM_I915_DEBUG_VBLANK_EVADE
218 else if (ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time) >
219 VBLANK_EVASION_TIME_US)
Maarten Lankhorste1edbd42017-02-28 15:28:48 +0100220 DRM_WARN("Atomic update on pipe (%c) took %lld us, max time under evasion is %u us\n",
221 pipe_name(pipe),
222 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
223 VBLANK_EVASION_TIME_US);
Ville Syrjälä7b8cd332017-05-07 20:12:52 +0300224#endif
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300225}
226
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800227static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300228skl_update_plane(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100229 const struct intel_crtc_state *crtc_state,
230 const struct intel_plane_state *plane_state)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000231{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300232 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
233 const struct drm_framebuffer *fb = plane_state->base.fb;
234 enum plane_id plane_id = plane->id;
235 enum pipe pipe = plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200236 u32 plane_ctl = plane_state->ctl;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100237 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200238 u32 surf_addr = plane_state->main.offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200239 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200240 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300241 int crtc_x = plane_state->base.dst.x1;
242 int crtc_y = plane_state->base.dst.y1;
243 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
244 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200245 uint32_t x = plane_state->main.x;
246 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300247 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
248 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200249 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000250
Ville Syrjälä6687c902015-09-15 13:16:41 +0300251 /* Sizes are 0 based */
252 src_w--;
253 src_h--;
254 crtc_w--;
255 crtc_h--;
256
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200257 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
258
Rodrigo Vivi6602be02017-07-06 14:01:13 -0700259 if (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200260 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
261 PLANE_COLOR_PIPE_GAMMA_ENABLE |
262 PLANE_COLOR_PIPE_CSC_ENABLE |
263 PLANE_COLOR_PLANE_GAMMA_DISABLE);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200264 }
265
266 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200267 I915_WRITE_FW(PLANE_KEYVAL(pipe, plane_id), key->min_value);
268 I915_WRITE_FW(PLANE_KEYMAX(pipe, plane_id), key->max_value);
269 I915_WRITE_FW(PLANE_KEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200270 }
271
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200272 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (y << 16) | x);
273 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
274 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduruc3318792015-04-15 15:15:02 -0700275
276 /* program plane scaler */
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100277 if (plane_state->scaler_id >= 0) {
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100278 int scaler_id = plane_state->scaler_id;
Imre Deak7494bcd2016-05-12 16:18:49 +0300279 const struct intel_scaler *scaler;
Chandra Konduruc3318792015-04-15 15:15:02 -0700280
Imre Deak7494bcd2016-05-12 16:18:49 +0300281 scaler = &crtc_state->scaler_state.scalers[scaler_id];
282
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200283 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id),
284 PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode);
285 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
286 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
287 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id),
288 ((crtc_w + 1) << 16)|(crtc_h + 1));
Chandra Konduruc3318792015-04-15 15:15:02 -0700289
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200290 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduruc3318792015-04-15 15:15:02 -0700291 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200292 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Chandra Konduruc3318792015-04-15 15:15:02 -0700293 }
294
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200295 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
296 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
297 intel_plane_ggtt_offset(plane_state) + surf_addr);
298 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
299
300 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000301}
302
303static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300304skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000305{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300306 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
307 enum plane_id plane_id = plane->id;
308 enum pipe pipe = plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200309 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000310
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200311 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000312
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200313 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
314
315 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
316 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
317
318 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000319}
320
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000321static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300322chv_update_csc(struct intel_plane *plane, uint32_t format)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300323{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300324 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
325 enum plane_id plane_id = plane->id;
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300326
327 /* Seems RGB data bypasses the CSC always */
328 if (!format_is_yuv(format))
329 return;
330
331 /*
332 * BT.601 limited range YCbCr -> full range RGB
333 *
334 * |r| | 6537 4769 0| |cr |
335 * |g| = |-3330 4769 -1605| x |y-64|
336 * |b| | 0 4769 8263| |cb |
337 *
338 * Cb and Cr apparently come in as signed already, so no
339 * need for any offset. For Y we need to remove the offset.
340 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200341 I915_WRITE_FW(SPCSCYGOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
342 I915_WRITE_FW(SPCSCCBOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
343 I915_WRITE_FW(SPCSCCROFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300344
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200345 I915_WRITE_FW(SPCSCC01(plane_id), SPCSC_C1(4769) | SPCSC_C0(6537));
346 I915_WRITE_FW(SPCSCC23(plane_id), SPCSC_C1(-3330) | SPCSC_C0(0));
347 I915_WRITE_FW(SPCSCC45(plane_id), SPCSC_C1(-1605) | SPCSC_C0(4769));
348 I915_WRITE_FW(SPCSCC67(plane_id), SPCSC_C1(4769) | SPCSC_C0(0));
349 I915_WRITE_FW(SPCSCC8(plane_id), SPCSC_C0(8263));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300350
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200351 I915_WRITE_FW(SPCSCYGICLAMP(plane_id), SPCSC_IMAX(940) | SPCSC_IMIN(64));
352 I915_WRITE_FW(SPCSCCBICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
353 I915_WRITE_FW(SPCSCCRICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300354
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200355 I915_WRITE_FW(SPCSCYGOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
356 I915_WRITE_FW(SPCSCCBOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
357 I915_WRITE_FW(SPCSCCROCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300358}
359
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200360static u32 vlv_sprite_ctl(const struct intel_crtc_state *crtc_state,
361 const struct intel_plane_state *plane_state)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700362{
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200363 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä11df4d92016-11-07 22:20:55 +0200364 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100365 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200366 u32 sprctl;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700367
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200368 sprctl = SP_ENABLE | SP_GAMMA_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700369
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200370 switch (fb->format->format) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700371 case DRM_FORMAT_YUYV:
372 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
373 break;
374 case DRM_FORMAT_YVYU:
375 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
376 break;
377 case DRM_FORMAT_UYVY:
378 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
379 break;
380 case DRM_FORMAT_VYUY:
381 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
382 break;
383 case DRM_FORMAT_RGB565:
384 sprctl |= SP_FORMAT_BGR565;
385 break;
386 case DRM_FORMAT_XRGB8888:
387 sprctl |= SP_FORMAT_BGRX8888;
388 break;
389 case DRM_FORMAT_ARGB8888:
390 sprctl |= SP_FORMAT_BGRA8888;
391 break;
392 case DRM_FORMAT_XBGR2101010:
393 sprctl |= SP_FORMAT_RGBX1010102;
394 break;
395 case DRM_FORMAT_ABGR2101010:
396 sprctl |= SP_FORMAT_RGBA1010102;
397 break;
398 case DRM_FORMAT_XBGR8888:
399 sprctl |= SP_FORMAT_RGBX8888;
400 break;
401 case DRM_FORMAT_ABGR8888:
402 sprctl |= SP_FORMAT_RGBA8888;
403 break;
404 default:
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200405 MISSING_CASE(fb->format->format);
406 return 0;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700407 }
408
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200409 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700410 sprctl |= SP_TILED;
411
Robert Fossc2c446a2017-05-19 16:50:17 -0400412 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200413 sprctl |= SP_ROTATE_180;
414
Robert Fossc2c446a2017-05-19 16:50:17 -0400415 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +0200416 sprctl |= SP_MIRROR;
417
Ville Syrjälä78587de2017-03-09 17:44:32 +0200418 if (key->flags & I915_SET_COLORKEY_SOURCE)
419 sprctl |= SP_SOURCE_KEY;
420
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200421 return sprctl;
422}
423
424static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300425vlv_update_plane(struct intel_plane *plane,
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200426 const struct intel_crtc_state *crtc_state,
427 const struct intel_plane_state *plane_state)
428{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300429 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
430 const struct drm_framebuffer *fb = plane_state->base.fb;
431 enum pipe pipe = plane->pipe;
432 enum plane_id plane_id = plane->id;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200433 u32 sprctl = plane_state->ctl;
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200434 u32 sprsurf_offset = plane_state->main.offset;
435 u32 linear_offset;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200436 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
437 int crtc_x = plane_state->base.dst.x1;
438 int crtc_y = plane_state->base.dst.y1;
439 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
440 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200441 uint32_t x = plane_state->main.x;
442 uint32_t y = plane_state->main.y;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200443 unsigned long irqflags;
444
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700445 /* Sizes are 0 based */
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700446 crtc_w--;
447 crtc_h--;
448
Ville Syrjälä29490562016-01-20 18:02:50 +0200449 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300450
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200451 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
452
Ville Syrjälä78587de2017-03-09 17:44:32 +0200453 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300454 chv_update_csc(plane, fb->format->format);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200455
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200456 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200457 I915_WRITE_FW(SPKEYMINVAL(pipe, plane_id), key->min_value);
458 I915_WRITE_FW(SPKEYMAXVAL(pipe, plane_id), key->max_value);
459 I915_WRITE_FW(SPKEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200460 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200461 I915_WRITE_FW(SPSTRIDE(pipe, plane_id), fb->pitches[0]);
462 I915_WRITE_FW(SPPOS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200463
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200464 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200465 I915_WRITE_FW(SPTILEOFF(pipe, plane_id), (y << 16) | x);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700466 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200467 I915_WRITE_FW(SPLINOFF(pipe, plane_id), linear_offset);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700468
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200469 I915_WRITE_FW(SPCONSTALPHA(pipe, plane_id), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300470
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200471 I915_WRITE_FW(SPSIZE(pipe, plane_id), (crtc_h << 16) | crtc_w);
472 I915_WRITE_FW(SPCNTR(pipe, plane_id), sprctl);
473 I915_WRITE_FW(SPSURF(pipe, plane_id),
474 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
475 POSTING_READ_FW(SPSURF(pipe, plane_id));
476
477 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700478}
479
480static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300481vlv_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700482{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300483 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
484 enum pipe pipe = plane->pipe;
485 enum plane_id plane_id = plane->id;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200486 unsigned long irqflags;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700487
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200488 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200489
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200490 I915_WRITE_FW(SPCNTR(pipe, plane_id), 0);
491
492 I915_WRITE_FW(SPSURF(pipe, plane_id), 0);
493 POSTING_READ_FW(SPSURF(pipe, plane_id));
494
495 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700496}
497
Ville Syrjälä45dea7b2017-03-17 23:17:59 +0200498static u32 ivb_sprite_ctl(const struct intel_crtc_state *crtc_state,
499 const struct intel_plane_state *plane_state)
500{
501 struct drm_i915_private *dev_priv =
502 to_i915(plane_state->base.plane->dev);
503 const struct drm_framebuffer *fb = plane_state->base.fb;
504 unsigned int rotation = plane_state->base.rotation;
505 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
506 u32 sprctl;
507
508 sprctl = SPRITE_ENABLE | SPRITE_GAMMA_ENABLE;
509
510 if (IS_IVYBRIDGE(dev_priv))
511 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
512
513 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
514 sprctl |= SPRITE_PIPE_CSC_ENABLE;
515
516 switch (fb->format->format) {
517 case DRM_FORMAT_XBGR8888:
518 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
519 break;
520 case DRM_FORMAT_XRGB8888:
521 sprctl |= SPRITE_FORMAT_RGBX888;
522 break;
523 case DRM_FORMAT_YUYV:
524 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
525 break;
526 case DRM_FORMAT_YVYU:
527 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
528 break;
529 case DRM_FORMAT_UYVY:
530 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
531 break;
532 case DRM_FORMAT_VYUY:
533 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
534 break;
535 default:
536 MISSING_CASE(fb->format->format);
537 return 0;
538 }
539
540 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
541 sprctl |= SPRITE_TILED;
542
Robert Fossc2c446a2017-05-19 16:50:17 -0400543 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä45dea7b2017-03-17 23:17:59 +0200544 sprctl |= SPRITE_ROTATE_180;
545
546 if (key->flags & I915_SET_COLORKEY_DESTINATION)
547 sprctl |= SPRITE_DEST_KEY;
548 else if (key->flags & I915_SET_COLORKEY_SOURCE)
549 sprctl |= SPRITE_SOURCE_KEY;
550
551 return sprctl;
552}
553
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700554static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300555ivb_update_plane(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100556 const struct intel_crtc_state *crtc_state,
557 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800558{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300559 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
560 const struct drm_framebuffer *fb = plane_state->base.fb;
561 enum pipe pipe = plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200562 u32 sprctl = plane_state->ctl, sprscale = 0;
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200563 u32 sprsurf_offset = plane_state->main.offset;
564 u32 linear_offset;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100565 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300566 int crtc_x = plane_state->base.dst.x1;
567 int crtc_y = plane_state->base.dst.y1;
568 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
569 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200570 uint32_t x = plane_state->main.x;
571 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300572 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
573 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200574 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800575
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800576 /* Sizes are 0 based */
577 src_w--;
578 src_h--;
579 crtc_w--;
580 crtc_h--;
581
Ville Syrjälä8553c182013-12-05 15:51:39 +0200582 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800583 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800584
Ville Syrjälä29490562016-01-20 18:02:50 +0200585 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300586
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200587 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
588
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200589 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200590 I915_WRITE_FW(SPRKEYVAL(pipe), key->min_value);
591 I915_WRITE_FW(SPRKEYMAX(pipe), key->max_value);
592 I915_WRITE_FW(SPRKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200593 }
594
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200595 I915_WRITE_FW(SPRSTRIDE(pipe), fb->pitches[0]);
596 I915_WRITE_FW(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200597
Damien Lespiau5a35e992012-10-26 18:20:12 +0100598 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
599 * register */
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100600 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200601 I915_WRITE_FW(SPROFFSET(pipe), (y << 16) | x);
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200602 else if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200603 I915_WRITE_FW(SPRTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100604 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200605 I915_WRITE_FW(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100606
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200607 I915_WRITE_FW(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300608 if (plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200609 I915_WRITE_FW(SPRSCALE(pipe), sprscale);
610 I915_WRITE_FW(SPRCTL(pipe), sprctl);
611 I915_WRITE_FW(SPRSURF(pipe),
612 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
613 POSTING_READ_FW(SPRSURF(pipe));
614
615 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800616}
617
618static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300619ivb_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800620{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300621 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
622 enum pipe pipe = plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200623 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800624
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200625 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
626
627 I915_WRITE_FW(SPRCTL(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800628 /* Can't leave the scaler enabled... */
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300629 if (plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200630 I915_WRITE_FW(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300631
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200632 I915_WRITE_FW(SPRSURF(pipe), 0);
633 POSTING_READ_FW(SPRSURF(pipe));
634
635 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800636}
637
Ville Syrjäläab330812017-04-21 21:14:32 +0300638static u32 g4x_sprite_ctl(const struct intel_crtc_state *crtc_state,
Ville Syrjälä0a375142017-03-17 23:18:00 +0200639 const struct intel_plane_state *plane_state)
640{
641 struct drm_i915_private *dev_priv =
642 to_i915(plane_state->base.plane->dev);
643 const struct drm_framebuffer *fb = plane_state->base.fb;
644 unsigned int rotation = plane_state->base.rotation;
645 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
646 u32 dvscntr;
647
648 dvscntr = DVS_ENABLE | DVS_GAMMA_ENABLE;
649
650 if (IS_GEN6(dev_priv))
651 dvscntr |= DVS_TRICKLE_FEED_DISABLE;
652
653 switch (fb->format->format) {
654 case DRM_FORMAT_XBGR8888:
655 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
656 break;
657 case DRM_FORMAT_XRGB8888:
658 dvscntr |= DVS_FORMAT_RGBX888;
659 break;
660 case DRM_FORMAT_YUYV:
661 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
662 break;
663 case DRM_FORMAT_YVYU:
664 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
665 break;
666 case DRM_FORMAT_UYVY:
667 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
668 break;
669 case DRM_FORMAT_VYUY:
670 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
671 break;
672 default:
673 MISSING_CASE(fb->format->format);
674 return 0;
675 }
676
677 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
678 dvscntr |= DVS_TILED;
679
Robert Fossc2c446a2017-05-19 16:50:17 -0400680 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä0a375142017-03-17 23:18:00 +0200681 dvscntr |= DVS_ROTATE_180;
682
683 if (key->flags & I915_SET_COLORKEY_DESTINATION)
684 dvscntr |= DVS_DEST_KEY;
685 else if (key->flags & I915_SET_COLORKEY_SOURCE)
686 dvscntr |= DVS_SOURCE_KEY;
687
688 return dvscntr;
689}
690
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800691static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300692g4x_update_plane(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100693 const struct intel_crtc_state *crtc_state,
694 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800695{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300696 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
697 const struct drm_framebuffer *fb = plane_state->base.fb;
698 enum pipe pipe = plane->pipe;
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200699 u32 dvscntr = plane_state->ctl, dvsscale = 0;
700 u32 dvssurf_offset = plane_state->main.offset;
701 u32 linear_offset;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100702 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300703 int crtc_x = plane_state->base.dst.x1;
704 int crtc_y = plane_state->base.dst.y1;
705 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
706 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200707 uint32_t x = plane_state->main.x;
708 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300709 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
710 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200711 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800712
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800713 /* Sizes are 0 based */
714 src_w--;
715 src_h--;
716 crtc_w--;
717 crtc_h--;
718
Ville Syrjälä8368f012013-12-05 15:51:31 +0200719 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800720 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
721
Ville Syrjälä29490562016-01-20 18:02:50 +0200722 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300723
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200724 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
725
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200726 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200727 I915_WRITE_FW(DVSKEYVAL(pipe), key->min_value);
728 I915_WRITE_FW(DVSKEYMAX(pipe), key->max_value);
729 I915_WRITE_FW(DVSKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200730 }
731
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200732 I915_WRITE_FW(DVSSTRIDE(pipe), fb->pitches[0]);
733 I915_WRITE_FW(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200734
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200735 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200736 I915_WRITE_FW(DVSTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100737 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200738 I915_WRITE_FW(DVSLINOFF(pipe), linear_offset);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100739
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200740 I915_WRITE_FW(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
741 I915_WRITE_FW(DVSSCALE(pipe), dvsscale);
742 I915_WRITE_FW(DVSCNTR(pipe), dvscntr);
743 I915_WRITE_FW(DVSSURF(pipe),
744 intel_plane_ggtt_offset(plane_state) + dvssurf_offset);
745 POSTING_READ_FW(DVSSURF(pipe));
746
747 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800748}
749
750static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300751g4x_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800752{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300753 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
754 enum pipe pipe = plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200755 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800756
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200757 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
758
759 I915_WRITE_FW(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800760 /* Disable the scaler */
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200761 I915_WRITE_FW(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200762
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200763 I915_WRITE_FW(DVSSURF(pipe), 0);
764 POSTING_READ_FW(DVSSURF(pipe));
765
766 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800767}
768
Jesse Barnes8ea30862012-01-03 08:05:39 -0800769static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300770intel_check_sprite_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200771 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300772 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800773{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300774 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
775 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Matt Roper2b875c22014-12-01 15:40:13 -0800776 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300777 int crtc_x, crtc_y;
778 unsigned int crtc_w, crtc_h;
779 uint32_t src_x, src_y, src_w, src_h;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300780 struct drm_rect *src = &state->base.src;
781 struct drm_rect *dst = &state->base.dst;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300782 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +0300783 int hscale, vscale;
784 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700785 bool can_scale;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200786 int ret;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800787
Rob Clark1638d302016-11-05 11:08:08 -0400788 *src = drm_plane_state_src(&state->base);
789 *dst = drm_plane_state_dest(&state->base);
Ville Syrjäläf8856a42016-07-26 19:07:00 +0300790
Matt Ropercf4c7c12014-12-04 10:27:42 -0800791 if (!fb) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300792 state->base.visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200793 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800794 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700795
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800796 /* Don't modify another pipe's plane */
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300797 if (plane->pipe != crtc->pipe) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300798 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800799 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300800 }
801
802 /* FIXME check all gen limits */
803 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
804 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
805 return -EINVAL;
806 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800807
Chandra Konduru225c2282015-05-18 16:18:44 -0700808 /* setup can_scale, min_scale, max_scale */
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100809 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700810 /* use scaler when colorkey is not required */
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200811 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700812 can_scale = 1;
813 min_scale = 1;
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300814 max_scale = skl_max_scale(crtc, crtc_state);
Chandra Konduru225c2282015-05-18 16:18:44 -0700815 } else {
816 can_scale = 0;
817 min_scale = DRM_PLANE_HELPER_NO_SCALING;
818 max_scale = DRM_PLANE_HELPER_NO_SCALING;
819 }
820 } else {
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300821 can_scale = plane->can_scale;
822 max_scale = plane->max_downscale << 16;
823 min_scale = plane->can_scale ? 1 : (1 << 16);
Chandra Konduru225c2282015-05-18 16:18:44 -0700824 }
825
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300826 /*
827 * FIXME the following code does a bunch of fuzzy adjustments to the
828 * coordinates and sizes. We probably need some way to decide whether
829 * more strict checking should be done instead.
830 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300831 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800832 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530833
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300834 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300835 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300836
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300837 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300838 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800839
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300840 state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800841
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300842 crtc_x = dst->x1;
843 crtc_y = dst->y1;
844 crtc_w = drm_rect_width(dst);
845 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100846
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300847 if (state->base.visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300848 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300849 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300850 if (hscale < 0) {
851 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200852 drm_rect_debug_print("src: ", src, true);
853 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300854
855 return hscale;
856 }
857
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300858 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300859 if (vscale < 0) {
860 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200861 drm_rect_debug_print("src: ", src, true);
862 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300863
864 return vscale;
865 }
866
Ville Syrjälä17316932013-04-24 18:52:38 +0300867 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300868 drm_rect_adjust_size(src,
869 drm_rect_width(dst) * hscale - drm_rect_width(src),
870 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +0300871
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300872 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800873 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530874
Ville Syrjälä17316932013-04-24 18:52:38 +0300875 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -0800876 WARN_ON(src->x1 < (int) state->base.src_x ||
877 src->y1 < (int) state->base.src_y ||
878 src->x2 > (int) state->base.src_x + state->base.src_w ||
879 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +0300880
881 /*
882 * Hardware doesn't handle subpixel coordinates.
883 * Adjust to (macro)pixel boundary, but be careful not to
884 * increase the source viewport size, because that could
885 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300886 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300887 src_x = src->x1 >> 16;
888 src_w = drm_rect_width(src) >> 16;
889 src_y = src->y1 >> 16;
890 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +0300891
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200892 if (format_is_yuv(fb->format->format)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300893 src_x &= ~1;
894 src_w &= ~1;
895
896 /*
897 * Must keep src and dst the
898 * same if we can't scale.
899 */
Chandra Konduru225c2282015-05-18 16:18:44 -0700900 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +0300901 crtc_w &= ~1;
902
903 if (crtc_w == 0)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300904 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300905 }
906 }
907
908 /* Check size restrictions when scaling */
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300909 if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300910 unsigned int width_bytes;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200911 int cpp = fb->format->cpp[0];
Ville Syrjälä17316932013-04-24 18:52:38 +0300912
Chandra Konduru225c2282015-05-18 16:18:44 -0700913 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +0300914
915 /* FIXME interlacing min height is 6 */
916
917 if (crtc_w < 3 || crtc_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300918 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300919
920 if (src_w < 3 || src_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300921 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300922
Ville Syrjäläac484962016-01-20 21:05:26 +0200923 width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
Ville Syrjälä17316932013-04-24 18:52:38 +0300924
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100925 if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 ||
Chandra Konduruc3318792015-04-15 15:15:02 -0700926 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300927 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
928 return -EINVAL;
929 }
930 }
931
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300932 if (state->base.visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -0700933 src->x1 = src_x << 16;
934 src->x2 = (src_x + src_w) << 16;
935 src->y1 = src_y << 16;
936 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300937 }
938
939 dst->x1 = crtc_x;
940 dst->x2 = crtc_x + crtc_w;
941 dst->y1 = crtc_y;
942 dst->y2 = crtc_y + crtc_h;
943
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100944 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200945 ret = skl_check_plane_surface(state);
946 if (ret)
947 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200948
949 state->ctl = skl_plane_ctl(crtc_state, state);
950 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200951 ret = i9xx_check_plane_surface(state);
952 if (ret)
953 return ret;
954
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200955 state->ctl = vlv_sprite_ctl(crtc_state, state);
956 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200957 ret = i9xx_check_plane_surface(state);
958 if (ret)
959 return ret;
960
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200961 state->ctl = ivb_sprite_ctl(crtc_state, state);
962 } else {
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200963 ret = i9xx_check_plane_surface(state);
964 if (ret)
965 return ret;
966
Ville Syrjäläab330812017-04-21 21:14:32 +0300967 state->ctl = g4x_sprite_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200968 }
969
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300970 return 0;
971}
972
Jesse Barnes8ea30862012-01-03 08:05:39 -0800973int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
974 struct drm_file *file_priv)
975{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100976 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800977 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800978 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200979 struct drm_plane_state *plane_state;
980 struct drm_atomic_state *state;
981 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800982 int ret = 0;
983
Jesse Barnes8ea30862012-01-03 08:05:39 -0800984 /* Make sure we don't try to enable both src & dest simultaneously */
985 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
986 return -EINVAL;
987
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100988 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200989 set->flags & I915_SET_COLORKEY_DESTINATION)
990 return -EINVAL;
991
Rob Clark7707e652014-07-17 23:30:04 -0400992 plane = drm_plane_find(dev, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200993 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
994 return -ENOENT;
995
996 drm_modeset_acquire_init(&ctx, 0);
997
998 state = drm_atomic_state_alloc(plane->dev);
999 if (!state) {
1000 ret = -ENOMEM;
1001 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001002 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001003 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001004
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001005 while (1) {
1006 plane_state = drm_atomic_get_plane_state(state, plane);
1007 ret = PTR_ERR_OR_ZERO(plane_state);
1008 if (!ret) {
1009 to_intel_plane_state(plane_state)->ckey = *set;
1010 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001011 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001012
1013 if (ret != -EDEADLK)
1014 break;
1015
1016 drm_atomic_state_clear(state);
1017 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -07001018 }
1019
Chris Wilson08536952016-10-14 13:18:18 +01001020 drm_atomic_state_put(state);
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001021out:
1022 drm_modeset_drop_locks(&ctx);
1023 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001024 return ret;
1025}
1026
Ville Syrjäläab330812017-04-21 21:14:32 +03001027static const uint32_t g4x_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001028 DRM_FORMAT_XRGB8888,
1029 DRM_FORMAT_YUYV,
1030 DRM_FORMAT_YVYU,
1031 DRM_FORMAT_UYVY,
1032 DRM_FORMAT_VYUY,
1033};
1034
Damien Lespiaudada2d52015-05-12 16:13:22 +01001035static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001036 DRM_FORMAT_XBGR8888,
1037 DRM_FORMAT_XRGB8888,
1038 DRM_FORMAT_YUYV,
1039 DRM_FORMAT_YVYU,
1040 DRM_FORMAT_UYVY,
1041 DRM_FORMAT_VYUY,
1042};
1043
Damien Lespiaudada2d52015-05-12 16:13:22 +01001044static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001045 DRM_FORMAT_RGB565,
1046 DRM_FORMAT_ABGR8888,
1047 DRM_FORMAT_ARGB8888,
1048 DRM_FORMAT_XBGR8888,
1049 DRM_FORMAT_XRGB8888,
1050 DRM_FORMAT_XBGR2101010,
1051 DRM_FORMAT_ABGR2101010,
1052 DRM_FORMAT_YUYV,
1053 DRM_FORMAT_YVYU,
1054 DRM_FORMAT_UYVY,
1055 DRM_FORMAT_VYUY,
1056};
1057
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001058static uint32_t skl_plane_formats[] = {
1059 DRM_FORMAT_RGB565,
1060 DRM_FORMAT_ABGR8888,
1061 DRM_FORMAT_ARGB8888,
1062 DRM_FORMAT_XBGR8888,
1063 DRM_FORMAT_XRGB8888,
1064 DRM_FORMAT_YUYV,
1065 DRM_FORMAT_YVYU,
1066 DRM_FORMAT_UYVY,
1067 DRM_FORMAT_VYUY,
1068};
1069
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001070struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +02001071intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1072 enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001073{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001074 struct intel_plane *intel_plane = NULL;
1075 struct intel_plane_state *state = NULL;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001076 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001077 const uint32_t *plane_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001078 unsigned int supported_rotations;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001079 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001080 int ret;
1081
Daniel Vetterb14c5672013-09-19 12:18:32 +02001082 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001083 if (!intel_plane) {
1084 ret = -ENOMEM;
1085 goto fail;
1086 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001087
Matt Roper8e7d6882015-01-21 16:35:41 -08001088 state = intel_create_plane_state(&intel_plane->base);
1089 if (!state) {
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001090 ret = -ENOMEM;
1091 goto fail;
Matt Roperea2c67b2014-12-23 10:41:52 -08001092 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001093 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001094
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001095 if (INTEL_GEN(dev_priv) >= 9) {
1096 intel_plane->can_scale = true;
1097 state->scaler_id = -1;
1098
1099 intel_plane->update_plane = skl_update_plane;
1100 intel_plane->disable_plane = skl_disable_plane;
1101
1102 plane_formats = skl_plane_formats;
1103 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1104 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1105 intel_plane->can_scale = false;
1106 intel_plane->max_downscale = 1;
1107
1108 intel_plane->update_plane = vlv_update_plane;
1109 intel_plane->disable_plane = vlv_disable_plane;
1110
1111 plane_formats = vlv_plane_formats;
1112 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1113 } else if (INTEL_GEN(dev_priv) >= 7) {
1114 if (IS_IVYBRIDGE(dev_priv)) {
1115 intel_plane->can_scale = true;
1116 intel_plane->max_downscale = 2;
1117 } else {
1118 intel_plane->can_scale = false;
1119 intel_plane->max_downscale = 1;
1120 }
1121
1122 intel_plane->update_plane = ivb_update_plane;
1123 intel_plane->disable_plane = ivb_disable_plane;
1124
1125 plane_formats = snb_plane_formats;
1126 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1127 } else {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001128 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001129 intel_plane->max_downscale = 16;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001130
Ville Syrjäläab330812017-04-21 21:14:32 +03001131 intel_plane->update_plane = g4x_update_plane;
1132 intel_plane->disable_plane = g4x_disable_plane;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001133
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001134 if (IS_GEN6(dev_priv)) {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001135 plane_formats = snb_plane_formats;
1136 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1137 } else {
Ville Syrjäläab330812017-04-21 21:14:32 +03001138 plane_formats = g4x_plane_formats;
1139 num_plane_formats = ARRAY_SIZE(g4x_plane_formats);
Chris Wilsond1686ae2012-04-10 11:41:49 +01001140 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001141 }
1142
Dave Airlie5481e272016-10-25 16:36:13 +10001143 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001144 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -04001145 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
1146 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02001147 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
1148 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -04001149 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
1150 DRM_MODE_REFLECT_X;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001151 } else {
1152 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -04001153 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001154 }
1155
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001156 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001157 intel_plane->plane = plane;
Ville Syrjäläb14e5842016-11-22 18:01:56 +02001158 intel_plane->id = PLANE_SPRITE0 + plane;
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301159 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
Matt Roperc59cb172014-12-01 15:40:16 -08001160 intel_plane->check_plane = intel_check_sprite_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001161
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001162 possible_crtcs = (1 << pipe);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001163
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001164 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä580503c2016-10-31 22:37:00 +02001165 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1166 possible_crtcs, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001167 plane_formats, num_plane_formats,
1168 DRM_PLANE_TYPE_OVERLAY,
1169 "plane %d%c", plane + 2, pipe_name(pipe));
1170 else
Ville Syrjälä580503c2016-10-31 22:37:00 +02001171 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1172 possible_crtcs, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001173 plane_formats, num_plane_formats,
1174 DRM_PLANE_TYPE_OVERLAY,
1175 "sprite %c", sprite_name(pipe, plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001176 if (ret)
1177 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001178
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001179 drm_plane_create_rotation_property(&intel_plane->base,
Robert Fossc2c446a2017-05-19 16:50:17 -04001180 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001181 supported_rotations);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301182
Matt Roperea2c67b2014-12-23 10:41:52 -08001183 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1184
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001185 return intel_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001186
1187fail:
1188 kfree(state);
1189 kfree(intel_plane);
1190
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001191 return ERR_PTR(ret);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001192}