blob: d65568929ac8fd45be1df46bbb5f7c5fa68295d1 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000036#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030037#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030038#include <linux/pm_runtime.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030040#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020041
42#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053043#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053044#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000047#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
50 DISPC_IRQ_OCP_ERR | \
51 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
52 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
53 DISPC_IRQ_SYNC_LOST | \
54 DISPC_IRQ_SYNC_LOST_DIGIT)
55
56#define DISPC_MAX_NR_ISRS 8
57
58struct omap_dispc_isr_data {
59 omap_dispc_isr_t isr;
60 void *arg;
61 u32 mask;
62};
63
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030064enum omap_burst_size {
65 BURST_SIZE_X2 = 0,
66 BURST_SIZE_X4 = 1,
67 BURST_SIZE_X8 = 2,
68};
69
Tomi Valkeinen80c39712009-11-12 11:41:42 +020070#define REG_GET(idx, start, end) \
71 FLD_GET(dispc_read_reg(idx), start, end)
72
73#define REG_FLD_MOD(idx, val, start, end) \
74 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
75
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020076struct dispc_irq_stats {
77 unsigned long last_reset;
78 unsigned irq_count;
79 unsigned irqs[32];
80};
81
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053082struct dispc_features {
83 u8 sw_start;
84 u8 fp_start;
85 u8 bp_start;
86 u16 sw_max;
87 u16 vp_max;
88 u16 hp_max;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +053089 int (*calc_scaling) (enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053090 const struct omap_video_timings *mgr_timings,
91 u16 width, u16 height, u16 out_width, u16 out_height,
92 enum omap_color_mode color_mode, bool *five_taps,
93 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
94 u16 pos_x, unsigned long *core_clk);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +053095 unsigned long (*calc_core_clk) (enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053096 u16 width, u16 height, u16 out_width, u16 out_height);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030097 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030098
99 /* swap GFX & WB fifos */
100 bool gfx_fifo_workaround:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530101};
102
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300103#define DISPC_MAX_NR_FIFOS 5
104
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200105static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000106 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200107 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300108
109 int ctx_loss_cnt;
110
archit tanejaaffe3602011-02-23 08:41:03 +0000111 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300112 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200113
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300114 u32 fifo_size[DISPC_MAX_NR_FIFOS];
115 /* maps which plane is using a fifo. fifo-id -> plane-id */
116 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200117
118 spinlock_t irq_lock;
119 u32 irq_error_mask;
120 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
121 u32 error_irqs;
122 struct work_struct error_work;
123
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300124 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200125 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200126
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530127 const struct dispc_features *feat;
128
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200129#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
130 spinlock_t irq_stats_lock;
131 struct dispc_irq_stats irq_stats;
132#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200133} dispc;
134
Amber Jain0d66cbb2011-05-19 19:47:54 +0530135enum omap_color_component {
136 /* used for all color formats for OMAP3 and earlier
137 * and for RGB and Y color component on OMAP4
138 */
139 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
140 /* used for UV component for
141 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
142 * color formats on OMAP4
143 */
144 DISPC_COLOR_COMPONENT_UV = 1 << 1,
145};
146
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530147enum mgr_reg_fields {
148 DISPC_MGR_FLD_ENABLE,
149 DISPC_MGR_FLD_STNTFT,
150 DISPC_MGR_FLD_GO,
151 DISPC_MGR_FLD_TFTDATALINES,
152 DISPC_MGR_FLD_STALLMODE,
153 DISPC_MGR_FLD_TCKENABLE,
154 DISPC_MGR_FLD_TCKSELECTION,
155 DISPC_MGR_FLD_CPR,
156 DISPC_MGR_FLD_FIFOHANDCHECK,
157 /* used to maintain a count of the above fields */
158 DISPC_MGR_FLD_NUM,
159};
160
161static const struct {
162 const char *name;
163 u32 vsync_irq;
164 u32 framedone_irq;
165 u32 sync_lost_irq;
166 struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
167} mgr_desc[] = {
168 [OMAP_DSS_CHANNEL_LCD] = {
169 .name = "LCD",
170 .vsync_irq = DISPC_IRQ_VSYNC,
171 .framedone_irq = DISPC_IRQ_FRAMEDONE,
172 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
173 .reg_desc = {
174 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
175 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
176 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
177 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
178 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
179 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
180 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
181 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
182 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
183 },
184 },
185 [OMAP_DSS_CHANNEL_DIGIT] = {
186 .name = "DIGIT",
187 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
188 .framedone_irq = 0,
189 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
190 .reg_desc = {
191 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
192 [DISPC_MGR_FLD_STNTFT] = { },
193 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
194 [DISPC_MGR_FLD_TFTDATALINES] = { },
195 [DISPC_MGR_FLD_STALLMODE] = { },
196 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
197 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
198 [DISPC_MGR_FLD_CPR] = { },
199 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
200 },
201 },
202 [OMAP_DSS_CHANNEL_LCD2] = {
203 .name = "LCD2",
204 .vsync_irq = DISPC_IRQ_VSYNC2,
205 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
206 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
207 .reg_desc = {
208 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
209 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
210 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
211 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
212 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
213 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
214 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
215 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
216 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
217 },
218 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530219 [OMAP_DSS_CHANNEL_LCD3] = {
220 .name = "LCD3",
221 .vsync_irq = DISPC_IRQ_VSYNC3,
222 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
223 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
224 .reg_desc = {
225 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
226 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
227 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
228 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
229 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
230 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
231 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
232 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
233 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
234 },
235 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530236};
237
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200238static void _omap_dispc_set_irqs(void);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530239static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
240static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200241
Archit Taneja55978cc2011-05-06 11:45:51 +0530242static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200243{
Archit Taneja55978cc2011-05-06 11:45:51 +0530244 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200245}
246
Archit Taneja55978cc2011-05-06 11:45:51 +0530247static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200248{
Archit Taneja55978cc2011-05-06 11:45:51 +0530249 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200250}
251
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530252static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
253{
254 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
255 return REG_GET(rfld.reg, rfld.high, rfld.low);
256}
257
258static void mgr_fld_write(enum omap_channel channel,
259 enum mgr_reg_fields regfld, int val) {
260 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
261 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
262}
263
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200264#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530265 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200266#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530267 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200268
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300269static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200270{
Archit Tanejac6104b82011-08-05 19:06:02 +0530271 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200272
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300273 DSSDBG("dispc_save_context\n");
274
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200275 SR(IRQENABLE);
276 SR(CONTROL);
277 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200278 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530279 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
280 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300281 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000282 if (dss_has_feature(FEAT_MGR_LCD2)) {
283 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000284 SR(CONFIG2);
285 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530286 if (dss_has_feature(FEAT_MGR_LCD3)) {
287 SR(CONTROL3);
288 SR(CONFIG3);
289 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200290
Archit Tanejac6104b82011-08-05 19:06:02 +0530291 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
292 SR(DEFAULT_COLOR(i));
293 SR(TRANS_COLOR(i));
294 SR(SIZE_MGR(i));
295 if (i == OMAP_DSS_CHANNEL_DIGIT)
296 continue;
297 SR(TIMING_H(i));
298 SR(TIMING_V(i));
299 SR(POL_FREQ(i));
300 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200301
Archit Tanejac6104b82011-08-05 19:06:02 +0530302 SR(DATA_CYCLE1(i));
303 SR(DATA_CYCLE2(i));
304 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200305
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300306 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530307 SR(CPR_COEF_R(i));
308 SR(CPR_COEF_G(i));
309 SR(CPR_COEF_B(i));
310 }
311 }
312
313 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
314 SR(OVL_BA0(i));
315 SR(OVL_BA1(i));
316 SR(OVL_POSITION(i));
317 SR(OVL_SIZE(i));
318 SR(OVL_ATTRIBUTES(i));
319 SR(OVL_FIFO_THRESHOLD(i));
320 SR(OVL_ROW_INC(i));
321 SR(OVL_PIXEL_INC(i));
322 if (dss_has_feature(FEAT_PRELOAD))
323 SR(OVL_PRELOAD(i));
324 if (i == OMAP_DSS_GFX) {
325 SR(OVL_WINDOW_SKIP(i));
326 SR(OVL_TABLE_BA(i));
327 continue;
328 }
329 SR(OVL_FIR(i));
330 SR(OVL_PICTURE_SIZE(i));
331 SR(OVL_ACCU0(i));
332 SR(OVL_ACCU1(i));
333
334 for (j = 0; j < 8; j++)
335 SR(OVL_FIR_COEF_H(i, j));
336
337 for (j = 0; j < 8; j++)
338 SR(OVL_FIR_COEF_HV(i, j));
339
340 for (j = 0; j < 5; j++)
341 SR(OVL_CONV_COEF(i, j));
342
343 if (dss_has_feature(FEAT_FIR_COEF_V)) {
344 for (j = 0; j < 8; j++)
345 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300346 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000347
Archit Tanejac6104b82011-08-05 19:06:02 +0530348 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
349 SR(OVL_BA0_UV(i));
350 SR(OVL_BA1_UV(i));
351 SR(OVL_FIR2(i));
352 SR(OVL_ACCU2_0(i));
353 SR(OVL_ACCU2_1(i));
354
355 for (j = 0; j < 8; j++)
356 SR(OVL_FIR_COEF_H2(i, j));
357
358 for (j = 0; j < 8; j++)
359 SR(OVL_FIR_COEF_HV2(i, j));
360
361 for (j = 0; j < 8; j++)
362 SR(OVL_FIR_COEF_V2(i, j));
363 }
364 if (dss_has_feature(FEAT_ATTR2))
365 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000366 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200367
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600368 if (dss_has_feature(FEAT_CORE_CLK_DIV))
369 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300370
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200371 dispc.ctx_loss_cnt = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300372 dispc.ctx_valid = true;
373
374 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200375}
376
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300377static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200378{
Archit Tanejac6104b82011-08-05 19:06:02 +0530379 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300380
381 DSSDBG("dispc_restore_context\n");
382
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300383 if (!dispc.ctx_valid)
384 return;
385
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200386 ctx = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300387
388 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
389 return;
390
391 DSSDBG("ctx_loss_count: saved %d, current %d\n",
392 dispc.ctx_loss_cnt, ctx);
393
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200394 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200395 /*RR(CONTROL);*/
396 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200397 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530398 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
399 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300400 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530401 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000402 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530403 if (dss_has_feature(FEAT_MGR_LCD3))
404 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200405
Archit Tanejac6104b82011-08-05 19:06:02 +0530406 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
407 RR(DEFAULT_COLOR(i));
408 RR(TRANS_COLOR(i));
409 RR(SIZE_MGR(i));
410 if (i == OMAP_DSS_CHANNEL_DIGIT)
411 continue;
412 RR(TIMING_H(i));
413 RR(TIMING_V(i));
414 RR(POL_FREQ(i));
415 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530416
Archit Tanejac6104b82011-08-05 19:06:02 +0530417 RR(DATA_CYCLE1(i));
418 RR(DATA_CYCLE2(i));
419 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000420
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300421 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530422 RR(CPR_COEF_R(i));
423 RR(CPR_COEF_G(i));
424 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300425 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000426 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200427
Archit Tanejac6104b82011-08-05 19:06:02 +0530428 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
429 RR(OVL_BA0(i));
430 RR(OVL_BA1(i));
431 RR(OVL_POSITION(i));
432 RR(OVL_SIZE(i));
433 RR(OVL_ATTRIBUTES(i));
434 RR(OVL_FIFO_THRESHOLD(i));
435 RR(OVL_ROW_INC(i));
436 RR(OVL_PIXEL_INC(i));
437 if (dss_has_feature(FEAT_PRELOAD))
438 RR(OVL_PRELOAD(i));
439 if (i == OMAP_DSS_GFX) {
440 RR(OVL_WINDOW_SKIP(i));
441 RR(OVL_TABLE_BA(i));
442 continue;
443 }
444 RR(OVL_FIR(i));
445 RR(OVL_PICTURE_SIZE(i));
446 RR(OVL_ACCU0(i));
447 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200448
Archit Tanejac6104b82011-08-05 19:06:02 +0530449 for (j = 0; j < 8; j++)
450 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200451
Archit Tanejac6104b82011-08-05 19:06:02 +0530452 for (j = 0; j < 8; j++)
453 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200454
Archit Tanejac6104b82011-08-05 19:06:02 +0530455 for (j = 0; j < 5; j++)
456 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200457
Archit Tanejac6104b82011-08-05 19:06:02 +0530458 if (dss_has_feature(FEAT_FIR_COEF_V)) {
459 for (j = 0; j < 8; j++)
460 RR(OVL_FIR_COEF_V(i, j));
461 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200462
Archit Tanejac6104b82011-08-05 19:06:02 +0530463 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
464 RR(OVL_BA0_UV(i));
465 RR(OVL_BA1_UV(i));
466 RR(OVL_FIR2(i));
467 RR(OVL_ACCU2_0(i));
468 RR(OVL_ACCU2_1(i));
469
470 for (j = 0; j < 8; j++)
471 RR(OVL_FIR_COEF_H2(i, j));
472
473 for (j = 0; j < 8; j++)
474 RR(OVL_FIR_COEF_HV2(i, j));
475
476 for (j = 0; j < 8; j++)
477 RR(OVL_FIR_COEF_V2(i, j));
478 }
479 if (dss_has_feature(FEAT_ATTR2))
480 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300481 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200482
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600483 if (dss_has_feature(FEAT_CORE_CLK_DIV))
484 RR(DIVISOR);
485
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200486 /* enable last, because LCD & DIGIT enable are here */
487 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000488 if (dss_has_feature(FEAT_MGR_LCD2))
489 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530490 if (dss_has_feature(FEAT_MGR_LCD3))
491 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200492 /* clear spurious SYNC_LOST_DIGIT interrupts */
493 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
494
495 /*
496 * enable last so IRQs won't trigger before
497 * the context is fully restored
498 */
499 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300500
501 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200502}
503
504#undef SR
505#undef RR
506
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300507int dispc_runtime_get(void)
508{
509 int r;
510
511 DSSDBG("dispc_runtime_get\n");
512
513 r = pm_runtime_get_sync(&dispc.pdev->dev);
514 WARN_ON(r < 0);
515 return r < 0 ? r : 0;
516}
517
518void dispc_runtime_put(void)
519{
520 int r;
521
522 DSSDBG("dispc_runtime_put\n");
523
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200524 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300525 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300526}
527
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200528u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
529{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530530 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200531}
532
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200533u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
534{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530535 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200536}
537
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300538bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200539{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530540 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200541}
542
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300543void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200544{
Sumit Semwal2a205f32010-12-02 11:27:12 +0000545 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200546
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200547 /* if the channel is not enabled, we don't need GO */
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530548 enable_bit = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000549
550 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300551 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200552
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530553 go_bit = mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000554
555 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200556 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300557 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200558 }
559
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530560 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200561
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530562 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200563}
564
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300565static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200566{
Archit Taneja9b372c22011-05-06 11:45:49 +0530567 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200568}
569
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300570static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200571{
Archit Taneja9b372c22011-05-06 11:45:49 +0530572 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200573}
574
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300575static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200576{
Archit Taneja9b372c22011-05-06 11:45:49 +0530577 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200578}
579
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300580static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530581{
582 BUG_ON(plane == OMAP_DSS_GFX);
583
584 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
585}
586
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300587static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
588 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530589{
590 BUG_ON(plane == OMAP_DSS_GFX);
591
592 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
593}
594
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300595static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530596{
597 BUG_ON(plane == OMAP_DSS_GFX);
598
599 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
600}
601
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530602static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
603 int fir_vinc, int five_taps,
604 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200605{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530606 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200607 int i;
608
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530609 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
610 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200611
612 for (i = 0; i < 8; i++) {
613 u32 h, hv;
614
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530615 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
616 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
617 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
618 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
619 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
620 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
621 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
622 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200623
Amber Jain0d66cbb2011-05-19 19:47:54 +0530624 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300625 dispc_ovl_write_firh_reg(plane, i, h);
626 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530627 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300628 dispc_ovl_write_firh2_reg(plane, i, h);
629 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530630 }
631
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200632 }
633
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200634 if (five_taps) {
635 for (i = 0; i < 8; i++) {
636 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530637 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
638 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530639 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300640 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530641 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300642 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200643 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200644 }
645}
646
647static void _dispc_setup_color_conv_coef(void)
648{
Archit Tanejaac01c292011-08-05 19:06:03 +0530649 int i;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200650 const struct color_conv_coef {
651 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
652 int full_range;
653 } ctbl_bt601_5 = {
654 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
655 };
656
657 const struct color_conv_coef *ct;
658
659#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
660
661 ct = &ctbl_bt601_5;
662
Archit Tanejaac01c292011-08-05 19:06:03 +0530663 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
664 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
665 CVAL(ct->rcr, ct->ry));
666 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
667 CVAL(ct->gy, ct->rcb));
668 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
669 CVAL(ct->gcb, ct->gcr));
670 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
671 CVAL(ct->bcr, ct->by));
672 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
673 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200674
Archit Tanejaac01c292011-08-05 19:06:03 +0530675 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
676 11, 11);
677 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200678
679#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200680}
681
682
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300683static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200684{
Archit Taneja9b372c22011-05-06 11:45:49 +0530685 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200686}
687
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300688static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200689{
Archit Taneja9b372c22011-05-06 11:45:49 +0530690 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200691}
692
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300693static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530694{
695 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
696}
697
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300698static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530699{
700 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
701}
702
Archit Tanejad79db852012-09-22 12:30:17 +0530703static void dispc_ovl_set_pos(enum omap_plane plane,
704 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200705{
Archit Tanejad79db852012-09-22 12:30:17 +0530706 u32 val;
707
708 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
709 return;
710
711 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530712
713 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200714}
715
Archit Taneja78b687f2012-09-21 14:51:49 +0530716static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
717 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200718{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200719 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530720
721 if (plane == OMAP_DSS_GFX)
722 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
723 else
724 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200725}
726
Archit Taneja78b687f2012-09-21 14:51:49 +0530727static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
728 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200729{
730 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200731
732 BUG_ON(plane == OMAP_DSS_GFX);
733
734 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530735
736 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200737}
738
Archit Taneja5b54ed32012-09-26 16:55:27 +0530739static void dispc_ovl_set_zorder(enum omap_plane plane,
740 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530741{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530742 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530743 return;
744
745 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
746}
747
748static void dispc_ovl_enable_zorder_planes(void)
749{
750 int i;
751
752 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
753 return;
754
755 for (i = 0; i < dss_feat_get_num_ovls(); i++)
756 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
757}
758
Archit Taneja5b54ed32012-09-26 16:55:27 +0530759static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
760 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100761{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530762 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100763 return;
764
Archit Taneja9b372c22011-05-06 11:45:49 +0530765 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100766}
767
Archit Taneja5b54ed32012-09-26 16:55:27 +0530768static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
769 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200770{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530771 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300772 int shift;
773
Archit Taneja5b54ed32012-09-26 16:55:27 +0530774 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100775 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530776
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300777 shift = shifts[plane];
778 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200779}
780
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300781static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200782{
Archit Taneja9b372c22011-05-06 11:45:49 +0530783 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200784}
785
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300786static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200787{
Archit Taneja9b372c22011-05-06 11:45:49 +0530788 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200789}
790
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300791static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200792 enum omap_color_mode color_mode)
793{
794 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530795 if (plane != OMAP_DSS_GFX) {
796 switch (color_mode) {
797 case OMAP_DSS_COLOR_NV12:
798 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530799 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530800 m = 0x1; break;
801 case OMAP_DSS_COLOR_RGBA16:
802 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530803 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530804 m = 0x4; break;
805 case OMAP_DSS_COLOR_ARGB16:
806 m = 0x5; break;
807 case OMAP_DSS_COLOR_RGB16:
808 m = 0x6; break;
809 case OMAP_DSS_COLOR_ARGB16_1555:
810 m = 0x7; break;
811 case OMAP_DSS_COLOR_RGB24U:
812 m = 0x8; break;
813 case OMAP_DSS_COLOR_RGB24P:
814 m = 0x9; break;
815 case OMAP_DSS_COLOR_YUV2:
816 m = 0xa; break;
817 case OMAP_DSS_COLOR_UYVY:
818 m = 0xb; break;
819 case OMAP_DSS_COLOR_ARGB32:
820 m = 0xc; break;
821 case OMAP_DSS_COLOR_RGBA32:
822 m = 0xd; break;
823 case OMAP_DSS_COLOR_RGBX32:
824 m = 0xe; break;
825 case OMAP_DSS_COLOR_XRGB16_1555:
826 m = 0xf; break;
827 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300828 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530829 }
830 } else {
831 switch (color_mode) {
832 case OMAP_DSS_COLOR_CLUT1:
833 m = 0x0; break;
834 case OMAP_DSS_COLOR_CLUT2:
835 m = 0x1; break;
836 case OMAP_DSS_COLOR_CLUT4:
837 m = 0x2; break;
838 case OMAP_DSS_COLOR_CLUT8:
839 m = 0x3; break;
840 case OMAP_DSS_COLOR_RGB12U:
841 m = 0x4; break;
842 case OMAP_DSS_COLOR_ARGB16:
843 m = 0x5; break;
844 case OMAP_DSS_COLOR_RGB16:
845 m = 0x6; break;
846 case OMAP_DSS_COLOR_ARGB16_1555:
847 m = 0x7; break;
848 case OMAP_DSS_COLOR_RGB24U:
849 m = 0x8; break;
850 case OMAP_DSS_COLOR_RGB24P:
851 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530852 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530853 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530854 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530855 m = 0xb; break;
856 case OMAP_DSS_COLOR_ARGB32:
857 m = 0xc; break;
858 case OMAP_DSS_COLOR_RGBA32:
859 m = 0xd; break;
860 case OMAP_DSS_COLOR_RGBX32:
861 m = 0xe; break;
862 case OMAP_DSS_COLOR_XRGB16_1555:
863 m = 0xf; break;
864 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300865 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530866 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200867 }
868
Archit Taneja9b372c22011-05-06 11:45:49 +0530869 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200870}
871
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530872static void dispc_ovl_configure_burst_type(enum omap_plane plane,
873 enum omap_dss_rotation_type rotation_type)
874{
875 if (dss_has_feature(FEAT_BURST_2D) == 0)
876 return;
877
878 if (rotation_type == OMAP_DSS_ROT_TILER)
879 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
880 else
881 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
882}
883
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300884void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200885{
886 int shift;
887 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000888 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200889
890 switch (plane) {
891 case OMAP_DSS_GFX:
892 shift = 8;
893 break;
894 case OMAP_DSS_VIDEO1:
895 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530896 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200897 shift = 16;
898 break;
899 default:
900 BUG();
901 return;
902 }
903
Archit Taneja9b372c22011-05-06 11:45:49 +0530904 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000905 if (dss_has_feature(FEAT_MGR_LCD2)) {
906 switch (channel) {
907 case OMAP_DSS_CHANNEL_LCD:
908 chan = 0;
909 chan2 = 0;
910 break;
911 case OMAP_DSS_CHANNEL_DIGIT:
912 chan = 1;
913 chan2 = 0;
914 break;
915 case OMAP_DSS_CHANNEL_LCD2:
916 chan = 0;
917 chan2 = 1;
918 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530919 case OMAP_DSS_CHANNEL_LCD3:
920 if (dss_has_feature(FEAT_MGR_LCD3)) {
921 chan = 0;
922 chan2 = 2;
923 } else {
924 BUG();
925 return;
926 }
927 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000928 default:
929 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300930 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000931 }
932
933 val = FLD_MOD(val, chan, shift, shift);
934 val = FLD_MOD(val, chan2, 31, 30);
935 } else {
936 val = FLD_MOD(val, channel, shift, shift);
937 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530938 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200939}
940
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200941static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
942{
943 int shift;
944 u32 val;
945 enum omap_channel channel;
946
947 switch (plane) {
948 case OMAP_DSS_GFX:
949 shift = 8;
950 break;
951 case OMAP_DSS_VIDEO1:
952 case OMAP_DSS_VIDEO2:
953 case OMAP_DSS_VIDEO3:
954 shift = 16;
955 break;
956 default:
957 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300958 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200959 }
960
961 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
962
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530963 if (dss_has_feature(FEAT_MGR_LCD3)) {
964 if (FLD_GET(val, 31, 30) == 0)
965 channel = FLD_GET(val, shift, shift);
966 else if (FLD_GET(val, 31, 30) == 1)
967 channel = OMAP_DSS_CHANNEL_LCD2;
968 else
969 channel = OMAP_DSS_CHANNEL_LCD3;
970 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200971 if (FLD_GET(val, 31, 30) == 0)
972 channel = FLD_GET(val, shift, shift);
973 else
974 channel = OMAP_DSS_CHANNEL_LCD2;
975 } else {
976 channel = FLD_GET(val, shift, shift);
977 }
978
979 return channel;
980}
981
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300982static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200983 enum omap_burst_size burst_size)
984{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530985 static const unsigned shifts[] = { 6, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200986 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200987
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300988 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300989 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200990}
991
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300992static void dispc_configure_burst_sizes(void)
993{
994 int i;
995 const int burst_size = BURST_SIZE_X8;
996
997 /* Configure burst size always to maximum size */
998 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300999 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001000}
1001
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001002static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001003{
1004 unsigned unit = dss_feat_get_burst_size_unit();
1005 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1006 return unit * 8;
1007}
1008
Mythri P Kd3862612011-03-11 18:02:49 +05301009void dispc_enable_gamma_table(bool enable)
1010{
1011 /*
1012 * This is partially implemented to support only disabling of
1013 * the gamma table.
1014 */
1015 if (enable) {
1016 DSSWARN("Gamma table enabling for TV not yet supported");
1017 return;
1018 }
1019
1020 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1021}
1022
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001023static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001024{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301025 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001026 return;
1027
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301028 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001029}
1030
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001031static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001032 struct omap_dss_cpr_coefs *coefs)
1033{
1034 u32 coef_r, coef_g, coef_b;
1035
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301036 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001037 return;
1038
1039 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1040 FLD_VAL(coefs->rb, 9, 0);
1041 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1042 FLD_VAL(coefs->gb, 9, 0);
1043 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1044 FLD_VAL(coefs->bb, 9, 0);
1045
1046 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1047 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1048 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1049}
1050
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001051static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001052{
1053 u32 val;
1054
1055 BUG_ON(plane == OMAP_DSS_GFX);
1056
Archit Taneja9b372c22011-05-06 11:45:49 +05301057 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001058 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301059 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001060}
1061
Archit Tanejad79db852012-09-22 12:30:17 +05301062static void dispc_ovl_enable_replication(enum omap_plane plane,
1063 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001064{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301065 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001066 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001067
Archit Tanejad79db852012-09-22 12:30:17 +05301068 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1069 return;
1070
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001071 shift = shifts[plane];
1072 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001073}
1074
Archit Taneja8f366162012-04-16 12:53:44 +05301075static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301076 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001077{
1078 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301079
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001080 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +05301081 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001082}
1083
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001084static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001085{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001086 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001087 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301088 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001089 u32 unit;
1090
1091 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001092
Archit Tanejaa0acb552010-09-15 19:20:00 +05301093 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001094
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001095 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1096 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001097 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001098 dispc.fifo_size[fifo] = size;
1099
1100 /*
1101 * By default fifos are mapped directly to overlays, fifo 0 to
1102 * ovl 0, fifo 1 to ovl 1, etc.
1103 */
1104 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001105 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001106
1107 /*
1108 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1109 * causes problems with certain use cases, like using the tiler in 2D
1110 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1111 * giving GFX plane a larger fifo. WB but should work fine with a
1112 * smaller fifo.
1113 */
1114 if (dispc.feat->gfx_fifo_workaround) {
1115 u32 v;
1116
1117 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1118
1119 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1120 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1121 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1122 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1123
1124 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1125
1126 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1127 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1128 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001129}
1130
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001131static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001132{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001133 int fifo;
1134 u32 size = 0;
1135
1136 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1137 if (dispc.fifo_assignment[fifo] == plane)
1138 size += dispc.fifo_size[fifo];
1139 }
1140
1141 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001142}
1143
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001144void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001145{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301146 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001147 u32 unit;
1148
1149 unit = dss_feat_get_buffer_size_unit();
1150
1151 WARN_ON(low % unit != 0);
1152 WARN_ON(high % unit != 0);
1153
1154 low /= unit;
1155 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301156
Archit Taneja9b372c22011-05-06 11:45:49 +05301157 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1158 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1159
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001160 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001161 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301162 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001163 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301164 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001165 hi_start, hi_end) * unit,
1166 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001167
Archit Taneja9b372c22011-05-06 11:45:49 +05301168 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301169 FLD_VAL(high, hi_start, hi_end) |
1170 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001171}
1172
1173void dispc_enable_fifomerge(bool enable)
1174{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001175 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1176 WARN_ON(enable);
1177 return;
1178 }
1179
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001180 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1181 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001182}
1183
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001184void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001185 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1186 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001187{
1188 /*
1189 * All sizes are in bytes. Both the buffer and burst are made of
1190 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1191 */
1192
1193 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001194 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1195 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001196
1197 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001198 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001199
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001200 if (use_fifomerge) {
1201 total_fifo_size = 0;
1202 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
1203 total_fifo_size += dispc_ovl_get_fifo_size(i);
1204 } else {
1205 total_fifo_size = ovl_fifo_size;
1206 }
1207
1208 /*
1209 * We use the same low threshold for both fifomerge and non-fifomerge
1210 * cases, but for fifomerge we calculate the high threshold using the
1211 * combined fifo size
1212 */
1213
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001214 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001215 *fifo_low = ovl_fifo_size - burst_size * 2;
1216 *fifo_high = total_fifo_size - burst_size;
1217 } else {
1218 *fifo_low = ovl_fifo_size - burst_size;
1219 *fifo_high = total_fifo_size - buf_unit;
1220 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001221}
1222
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001223static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301224 int hinc, int vinc,
1225 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001226{
1227 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001228
Amber Jain0d66cbb2011-05-19 19:47:54 +05301229 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1230 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301231
Amber Jain0d66cbb2011-05-19 19:47:54 +05301232 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1233 &hinc_start, &hinc_end);
1234 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1235 &vinc_start, &vinc_end);
1236 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1237 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301238
Amber Jain0d66cbb2011-05-19 19:47:54 +05301239 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1240 } else {
1241 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1242 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1243 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001244}
1245
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001246static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001247{
1248 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301249 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001250
Archit Taneja87a74842011-03-02 11:19:50 +05301251 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1252 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1253
1254 val = FLD_VAL(vaccu, vert_start, vert_end) |
1255 FLD_VAL(haccu, hor_start, hor_end);
1256
Archit Taneja9b372c22011-05-06 11:45:49 +05301257 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001258}
1259
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001260static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001261{
1262 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301263 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001264
Archit Taneja87a74842011-03-02 11:19:50 +05301265 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1266 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1267
1268 val = FLD_VAL(vaccu, vert_start, vert_end) |
1269 FLD_VAL(haccu, hor_start, hor_end);
1270
Archit Taneja9b372c22011-05-06 11:45:49 +05301271 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001272}
1273
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001274static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1275 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301276{
1277 u32 val;
1278
1279 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1280 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1281}
1282
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001283static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1284 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301285{
1286 u32 val;
1287
1288 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1289 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1290}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001291
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001292static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001293 u16 orig_width, u16 orig_height,
1294 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301295 bool five_taps, u8 rotation,
1296 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001297{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301298 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001299
Amber Jained14a3c2011-05-19 19:47:51 +05301300 fir_hinc = 1024 * orig_width / out_width;
1301 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001302
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301303 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1304 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001305 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301306}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001307
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301308static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1309 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1310 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1311{
1312 int h_accu2_0, h_accu2_1;
1313 int v_accu2_0, v_accu2_1;
1314 int chroma_hinc, chroma_vinc;
1315 int idx;
1316
1317 struct accu {
1318 s8 h0_m, h0_n;
1319 s8 h1_m, h1_n;
1320 s8 v0_m, v0_n;
1321 s8 v1_m, v1_n;
1322 };
1323
1324 const struct accu *accu_table;
1325 const struct accu *accu_val;
1326
1327 static const struct accu accu_nv12[4] = {
1328 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1329 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1330 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1331 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1332 };
1333
1334 static const struct accu accu_nv12_ilace[4] = {
1335 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1336 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1337 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1338 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1339 };
1340
1341 static const struct accu accu_yuv[4] = {
1342 { 0, 1, 0, 1, 0, 1, 0, 1 },
1343 { 0, 1, 0, 1, 0, 1, 0, 1 },
1344 { -1, 1, 0, 1, 0, 1, 0, 1 },
1345 { 0, 1, 0, 1, -1, 1, 0, 1 },
1346 };
1347
1348 switch (rotation) {
1349 case OMAP_DSS_ROT_0:
1350 idx = 0;
1351 break;
1352 case OMAP_DSS_ROT_90:
1353 idx = 1;
1354 break;
1355 case OMAP_DSS_ROT_180:
1356 idx = 2;
1357 break;
1358 case OMAP_DSS_ROT_270:
1359 idx = 3;
1360 break;
1361 default:
1362 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001363 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301364 }
1365
1366 switch (color_mode) {
1367 case OMAP_DSS_COLOR_NV12:
1368 if (ilace)
1369 accu_table = accu_nv12_ilace;
1370 else
1371 accu_table = accu_nv12;
1372 break;
1373 case OMAP_DSS_COLOR_YUV2:
1374 case OMAP_DSS_COLOR_UYVY:
1375 accu_table = accu_yuv;
1376 break;
1377 default:
1378 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001379 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301380 }
1381
1382 accu_val = &accu_table[idx];
1383
1384 chroma_hinc = 1024 * orig_width / out_width;
1385 chroma_vinc = 1024 * orig_height / out_height;
1386
1387 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1388 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1389 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1390 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1391
1392 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1393 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1394}
1395
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001396static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301397 u16 orig_width, u16 orig_height,
1398 u16 out_width, u16 out_height,
1399 bool ilace, bool five_taps,
1400 bool fieldmode, enum omap_color_mode color_mode,
1401 u8 rotation)
1402{
1403 int accu0 = 0;
1404 int accu1 = 0;
1405 u32 l;
1406
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001407 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301408 out_width, out_height, five_taps,
1409 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301410 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001411
Archit Taneja87a74842011-03-02 11:19:50 +05301412 /* RESIZEENABLE and VERTICALTAPS */
1413 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301414 l |= (orig_width != out_width) ? (1 << 5) : 0;
1415 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001416 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301417
1418 /* VRESIZECONF and HRESIZECONF */
1419 if (dss_has_feature(FEAT_RESIZECONF)) {
1420 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301421 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1422 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301423 }
1424
1425 /* LINEBUFFERSPLIT */
1426 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1427 l &= ~(0x1 << 22);
1428 l |= five_taps ? (1 << 22) : 0;
1429 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001430
Archit Taneja9b372c22011-05-06 11:45:49 +05301431 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001432
1433 /*
1434 * field 0 = even field = bottom field
1435 * field 1 = odd field = top field
1436 */
1437 if (ilace && !fieldmode) {
1438 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301439 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001440 if (accu0 >= 1024/2) {
1441 accu1 = 1024/2;
1442 accu0 -= accu1;
1443 }
1444 }
1445
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001446 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1447 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001448}
1449
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001450static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301451 u16 orig_width, u16 orig_height,
1452 u16 out_width, u16 out_height,
1453 bool ilace, bool five_taps,
1454 bool fieldmode, enum omap_color_mode color_mode,
1455 u8 rotation)
1456{
1457 int scale_x = out_width != orig_width;
1458 int scale_y = out_height != orig_height;
1459
1460 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1461 return;
1462 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1463 color_mode != OMAP_DSS_COLOR_UYVY &&
1464 color_mode != OMAP_DSS_COLOR_NV12)) {
1465 /* reset chroma resampling for RGB formats */
1466 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1467 return;
1468 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001469
1470 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1471 out_height, ilace, color_mode, rotation);
1472
Amber Jain0d66cbb2011-05-19 19:47:54 +05301473 switch (color_mode) {
1474 case OMAP_DSS_COLOR_NV12:
1475 /* UV is subsampled by 2 vertically*/
1476 orig_height >>= 1;
1477 /* UV is subsampled by 2 horz.*/
1478 orig_width >>= 1;
1479 break;
1480 case OMAP_DSS_COLOR_YUV2:
1481 case OMAP_DSS_COLOR_UYVY:
1482 /*For YUV422 with 90/270 rotation,
1483 *we don't upsample chroma
1484 */
1485 if (rotation == OMAP_DSS_ROT_0 ||
1486 rotation == OMAP_DSS_ROT_180)
1487 /* UV is subsampled by 2 hrz*/
1488 orig_width >>= 1;
1489 /* must use FIR for YUV422 if rotated */
1490 if (rotation != OMAP_DSS_ROT_0)
1491 scale_x = scale_y = true;
1492 break;
1493 default:
1494 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001495 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301496 }
1497
1498 if (out_width != orig_width)
1499 scale_x = true;
1500 if (out_height != orig_height)
1501 scale_y = true;
1502
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001503 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301504 out_width, out_height, five_taps,
1505 rotation, DISPC_COLOR_COMPONENT_UV);
1506
1507 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1508 (scale_x || scale_y) ? 1 : 0, 8, 8);
1509 /* set H scaling */
1510 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1511 /* set V scaling */
1512 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301513}
1514
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001515static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301516 u16 orig_width, u16 orig_height,
1517 u16 out_width, u16 out_height,
1518 bool ilace, bool five_taps,
1519 bool fieldmode, enum omap_color_mode color_mode,
1520 u8 rotation)
1521{
1522 BUG_ON(plane == OMAP_DSS_GFX);
1523
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001524 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301525 orig_width, orig_height,
1526 out_width, out_height,
1527 ilace, five_taps,
1528 fieldmode, color_mode,
1529 rotation);
1530
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001531 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301532 orig_width, orig_height,
1533 out_width, out_height,
1534 ilace, five_taps,
1535 fieldmode, color_mode,
1536 rotation);
1537}
1538
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001539static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001540 bool mirroring, enum omap_color_mode color_mode)
1541{
Archit Taneja87a74842011-03-02 11:19:50 +05301542 bool row_repeat = false;
1543 int vidrot = 0;
1544
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001545 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1546 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001547
1548 if (mirroring) {
1549 switch (rotation) {
1550 case OMAP_DSS_ROT_0:
1551 vidrot = 2;
1552 break;
1553 case OMAP_DSS_ROT_90:
1554 vidrot = 1;
1555 break;
1556 case OMAP_DSS_ROT_180:
1557 vidrot = 0;
1558 break;
1559 case OMAP_DSS_ROT_270:
1560 vidrot = 3;
1561 break;
1562 }
1563 } else {
1564 switch (rotation) {
1565 case OMAP_DSS_ROT_0:
1566 vidrot = 0;
1567 break;
1568 case OMAP_DSS_ROT_90:
1569 vidrot = 1;
1570 break;
1571 case OMAP_DSS_ROT_180:
1572 vidrot = 2;
1573 break;
1574 case OMAP_DSS_ROT_270:
1575 vidrot = 3;
1576 break;
1577 }
1578 }
1579
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001580 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301581 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001582 else
Archit Taneja87a74842011-03-02 11:19:50 +05301583 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001584 }
Archit Taneja87a74842011-03-02 11:19:50 +05301585
Archit Taneja9b372c22011-05-06 11:45:49 +05301586 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301587 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301588 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1589 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001590}
1591
1592static int color_mode_to_bpp(enum omap_color_mode color_mode)
1593{
1594 switch (color_mode) {
1595 case OMAP_DSS_COLOR_CLUT1:
1596 return 1;
1597 case OMAP_DSS_COLOR_CLUT2:
1598 return 2;
1599 case OMAP_DSS_COLOR_CLUT4:
1600 return 4;
1601 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301602 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001603 return 8;
1604 case OMAP_DSS_COLOR_RGB12U:
1605 case OMAP_DSS_COLOR_RGB16:
1606 case OMAP_DSS_COLOR_ARGB16:
1607 case OMAP_DSS_COLOR_YUV2:
1608 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301609 case OMAP_DSS_COLOR_RGBA16:
1610 case OMAP_DSS_COLOR_RGBX16:
1611 case OMAP_DSS_COLOR_ARGB16_1555:
1612 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001613 return 16;
1614 case OMAP_DSS_COLOR_RGB24P:
1615 return 24;
1616 case OMAP_DSS_COLOR_RGB24U:
1617 case OMAP_DSS_COLOR_ARGB32:
1618 case OMAP_DSS_COLOR_RGBA32:
1619 case OMAP_DSS_COLOR_RGBX32:
1620 return 32;
1621 default:
1622 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001623 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001624 }
1625}
1626
1627static s32 pixinc(int pixels, u8 ps)
1628{
1629 if (pixels == 1)
1630 return 1;
1631 else if (pixels > 1)
1632 return 1 + (pixels - 1) * ps;
1633 else if (pixels < 0)
1634 return 1 - (-pixels + 1) * ps;
1635 else
1636 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001637 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001638}
1639
1640static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1641 u16 screen_width,
1642 u16 width, u16 height,
1643 enum omap_color_mode color_mode, bool fieldmode,
1644 unsigned int field_offset,
1645 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301646 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001647{
1648 u8 ps;
1649
1650 /* FIXME CLUT formats */
1651 switch (color_mode) {
1652 case OMAP_DSS_COLOR_CLUT1:
1653 case OMAP_DSS_COLOR_CLUT2:
1654 case OMAP_DSS_COLOR_CLUT4:
1655 case OMAP_DSS_COLOR_CLUT8:
1656 BUG();
1657 return;
1658 case OMAP_DSS_COLOR_YUV2:
1659 case OMAP_DSS_COLOR_UYVY:
1660 ps = 4;
1661 break;
1662 default:
1663 ps = color_mode_to_bpp(color_mode) / 8;
1664 break;
1665 }
1666
1667 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1668 width, height);
1669
1670 /*
1671 * field 0 = even field = bottom field
1672 * field 1 = odd field = top field
1673 */
1674 switch (rotation + mirror * 4) {
1675 case OMAP_DSS_ROT_0:
1676 case OMAP_DSS_ROT_180:
1677 /*
1678 * If the pixel format is YUV or UYVY divide the width
1679 * of the image by 2 for 0 and 180 degree rotation.
1680 */
1681 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1682 color_mode == OMAP_DSS_COLOR_UYVY)
1683 width = width >> 1;
1684 case OMAP_DSS_ROT_90:
1685 case OMAP_DSS_ROT_270:
1686 *offset1 = 0;
1687 if (field_offset)
1688 *offset0 = field_offset * screen_width * ps;
1689 else
1690 *offset0 = 0;
1691
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301692 *row_inc = pixinc(1 +
1693 (y_predecim * screen_width - x_predecim * width) +
1694 (fieldmode ? screen_width : 0), ps);
1695 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001696 break;
1697
1698 case OMAP_DSS_ROT_0 + 4:
1699 case OMAP_DSS_ROT_180 + 4:
1700 /* If the pixel format is YUV or UYVY divide the width
1701 * of the image by 2 for 0 degree and 180 degree
1702 */
1703 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1704 color_mode == OMAP_DSS_COLOR_UYVY)
1705 width = width >> 1;
1706 case OMAP_DSS_ROT_90 + 4:
1707 case OMAP_DSS_ROT_270 + 4:
1708 *offset1 = 0;
1709 if (field_offset)
1710 *offset0 = field_offset * screen_width * ps;
1711 else
1712 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301713 *row_inc = pixinc(1 -
1714 (y_predecim * screen_width + x_predecim * width) -
1715 (fieldmode ? screen_width : 0), ps);
1716 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001717 break;
1718
1719 default:
1720 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001721 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001722 }
1723}
1724
1725static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1726 u16 screen_width,
1727 u16 width, u16 height,
1728 enum omap_color_mode color_mode, bool fieldmode,
1729 unsigned int field_offset,
1730 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301731 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001732{
1733 u8 ps;
1734 u16 fbw, fbh;
1735
1736 /* FIXME CLUT formats */
1737 switch (color_mode) {
1738 case OMAP_DSS_COLOR_CLUT1:
1739 case OMAP_DSS_COLOR_CLUT2:
1740 case OMAP_DSS_COLOR_CLUT4:
1741 case OMAP_DSS_COLOR_CLUT8:
1742 BUG();
1743 return;
1744 default:
1745 ps = color_mode_to_bpp(color_mode) / 8;
1746 break;
1747 }
1748
1749 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1750 width, height);
1751
1752 /* width & height are overlay sizes, convert to fb sizes */
1753
1754 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1755 fbw = width;
1756 fbh = height;
1757 } else {
1758 fbw = height;
1759 fbh = width;
1760 }
1761
1762 /*
1763 * field 0 = even field = bottom field
1764 * field 1 = odd field = top field
1765 */
1766 switch (rotation + mirror * 4) {
1767 case OMAP_DSS_ROT_0:
1768 *offset1 = 0;
1769 if (field_offset)
1770 *offset0 = *offset1 + field_offset * screen_width * ps;
1771 else
1772 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301773 *row_inc = pixinc(1 +
1774 (y_predecim * screen_width - fbw * x_predecim) +
1775 (fieldmode ? screen_width : 0), ps);
1776 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1777 color_mode == OMAP_DSS_COLOR_UYVY)
1778 *pix_inc = pixinc(x_predecim, 2 * ps);
1779 else
1780 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001781 break;
1782 case OMAP_DSS_ROT_90:
1783 *offset1 = screen_width * (fbh - 1) * ps;
1784 if (field_offset)
1785 *offset0 = *offset1 + field_offset * ps;
1786 else
1787 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301788 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1789 y_predecim + (fieldmode ? 1 : 0), ps);
1790 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001791 break;
1792 case OMAP_DSS_ROT_180:
1793 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1794 if (field_offset)
1795 *offset0 = *offset1 - field_offset * screen_width * ps;
1796 else
1797 *offset0 = *offset1;
1798 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301799 (y_predecim * screen_width - fbw * x_predecim) -
1800 (fieldmode ? screen_width : 0), ps);
1801 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1802 color_mode == OMAP_DSS_COLOR_UYVY)
1803 *pix_inc = pixinc(-x_predecim, 2 * ps);
1804 else
1805 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001806 break;
1807 case OMAP_DSS_ROT_270:
1808 *offset1 = (fbw - 1) * ps;
1809 if (field_offset)
1810 *offset0 = *offset1 - field_offset * ps;
1811 else
1812 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301813 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1814 y_predecim - (fieldmode ? 1 : 0), ps);
1815 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001816 break;
1817
1818 /* mirroring */
1819 case OMAP_DSS_ROT_0 + 4:
1820 *offset1 = (fbw - 1) * ps;
1821 if (field_offset)
1822 *offset0 = *offset1 + field_offset * screen_width * ps;
1823 else
1824 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301825 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001826 (fieldmode ? screen_width : 0),
1827 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301828 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1829 color_mode == OMAP_DSS_COLOR_UYVY)
1830 *pix_inc = pixinc(-x_predecim, 2 * ps);
1831 else
1832 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001833 break;
1834
1835 case OMAP_DSS_ROT_90 + 4:
1836 *offset1 = 0;
1837 if (field_offset)
1838 *offset0 = *offset1 + field_offset * ps;
1839 else
1840 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301841 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1842 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001843 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301844 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001845 break;
1846
1847 case OMAP_DSS_ROT_180 + 4:
1848 *offset1 = screen_width * (fbh - 1) * ps;
1849 if (field_offset)
1850 *offset0 = *offset1 - field_offset * screen_width * ps;
1851 else
1852 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301853 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001854 (fieldmode ? screen_width : 0),
1855 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301856 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1857 color_mode == OMAP_DSS_COLOR_UYVY)
1858 *pix_inc = pixinc(x_predecim, 2 * ps);
1859 else
1860 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001861 break;
1862
1863 case OMAP_DSS_ROT_270 + 4:
1864 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1865 if (field_offset)
1866 *offset0 = *offset1 - field_offset * ps;
1867 else
1868 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301869 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1870 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001871 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301872 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001873 break;
1874
1875 default:
1876 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001877 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001878 }
1879}
1880
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301881static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
1882 enum omap_color_mode color_mode, bool fieldmode,
1883 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1884 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1885{
1886 u8 ps;
1887
1888 switch (color_mode) {
1889 case OMAP_DSS_COLOR_CLUT1:
1890 case OMAP_DSS_COLOR_CLUT2:
1891 case OMAP_DSS_COLOR_CLUT4:
1892 case OMAP_DSS_COLOR_CLUT8:
1893 BUG();
1894 return;
1895 default:
1896 ps = color_mode_to_bpp(color_mode) / 8;
1897 break;
1898 }
1899
1900 DSSDBG("scrw %d, width %d\n", screen_width, width);
1901
1902 /*
1903 * field 0 = even field = bottom field
1904 * field 1 = odd field = top field
1905 */
1906 *offset1 = 0;
1907 if (field_offset)
1908 *offset0 = *offset1 + field_offset * screen_width * ps;
1909 else
1910 *offset0 = *offset1;
1911 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
1912 (fieldmode ? screen_width : 0), ps);
1913 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1914 color_mode == OMAP_DSS_COLOR_UYVY)
1915 *pix_inc = pixinc(x_predecim, 2 * ps);
1916 else
1917 *pix_inc = pixinc(x_predecim, ps);
1918}
1919
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301920/*
1921 * This function is used to avoid synclosts in OMAP3, because of some
1922 * undocumented horizontal position and timing related limitations.
1923 */
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301924static int check_horiz_timing_omap3(enum omap_plane plane,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301925 const struct omap_video_timings *t, u16 pos_x,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301926 u16 width, u16 height, u16 out_width, u16 out_height)
1927{
1928 int DS = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301929 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301930 static const u8 limits[3] = { 8, 10, 20 };
1931 u64 val, blank;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301932 unsigned long pclk = dispc_plane_pclk_rate(plane);
1933 unsigned long lclk = dispc_plane_lclk_rate(plane);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301934 int i;
1935
Archit Taneja81ab95b2012-05-08 15:53:20 +05301936 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301937
1938 i = 0;
1939 if (out_height < height)
1940 i++;
1941 if (out_width < width)
1942 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05301943 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301944 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
1945 if (blank <= limits[i])
1946 return -EINVAL;
1947
1948 /*
1949 * Pixel data should be prepared before visible display point starts.
1950 * So, atleast DS-2 lines must have already been fetched by DISPC
1951 * during nonactive - pos_x period.
1952 */
1953 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
1954 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
1955 val, max(0, DS - 2) * width);
1956 if (val < max(0, DS - 2) * width)
1957 return -EINVAL;
1958
1959 /*
1960 * All lines need to be refilled during the nonactive period of which
1961 * only one line can be loaded during the active period. So, atleast
1962 * DS - 1 lines should be loaded during nonactive period.
1963 */
1964 val = div_u64((u64)nonactive * lclk, pclk);
1965 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
1966 val, max(0, DS - 1) * width);
1967 if (val < max(0, DS - 1) * width)
1968 return -EINVAL;
1969
1970 return 0;
1971}
1972
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301973static unsigned long calc_core_clk_five_taps(enum omap_plane plane,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301974 const struct omap_video_timings *mgr_timings, u16 width,
1975 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001976 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001977{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301978 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301979 u64 tmp;
1980 unsigned long pclk = dispc_plane_pclk_rate(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001981
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301982 if (height <= out_height && width <= out_width)
1983 return (unsigned long) pclk;
1984
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001985 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05301986 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001987
1988 tmp = pclk * height * out_width;
1989 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301990 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001991
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001992 if (height > 2 * out_height) {
1993 if (ppl == out_width)
1994 return 0;
1995
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001996 tmp = pclk * (height - 2 * out_height) * out_width;
1997 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301998 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001999 }
2000 }
2001
2002 if (width > out_width) {
2003 tmp = pclk * width;
2004 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302005 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002006
2007 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302008 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002009 }
2010
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302011 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002012}
2013
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302014static unsigned long calc_core_clk_24xx(enum omap_plane plane, u16 width,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302015 u16 height, u16 out_width, u16 out_height)
2016{
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302017 unsigned long pclk = dispc_plane_pclk_rate(plane);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302018
2019 if (height > out_height && width > out_width)
2020 return pclk * 4;
2021 else
2022 return pclk * 2;
2023}
2024
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302025static unsigned long calc_core_clk_34xx(enum omap_plane plane, u16 width,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002026 u16 height, u16 out_width, u16 out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002027{
2028 unsigned int hf, vf;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302029 unsigned long pclk = dispc_plane_pclk_rate(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002030
2031 /*
2032 * FIXME how to determine the 'A' factor
2033 * for the no downscaling case ?
2034 */
2035
2036 if (width > 3 * out_width)
2037 hf = 4;
2038 else if (width > 2 * out_width)
2039 hf = 3;
2040 else if (width > out_width)
2041 hf = 2;
2042 else
2043 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002044 if (height > out_height)
2045 vf = 2;
2046 else
2047 vf = 1;
2048
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302049 return pclk * vf * hf;
2050}
2051
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302052static unsigned long calc_core_clk_44xx(enum omap_plane plane, u16 width,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302053 u16 height, u16 out_width, u16 out_height)
2054{
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302055 unsigned long pclk = dispc_plane_pclk_rate(plane);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302056
2057 if (width > out_width)
2058 return DIV_ROUND_UP(pclk, out_width) * width;
2059 else
2060 return pclk;
2061}
2062
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302063static int dispc_ovl_calc_scaling_24xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302064 const struct omap_video_timings *mgr_timings,
2065 u16 width, u16 height, u16 out_width, u16 out_height,
2066 enum omap_color_mode color_mode, bool *five_taps,
2067 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2068 u16 pos_x, unsigned long *core_clk)
2069{
2070 int error;
2071 u16 in_width, in_height;
2072 int min_factor = min(*decim_x, *decim_y);
2073 const int maxsinglelinewidth =
2074 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302075
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302076 *five_taps = false;
2077
2078 do {
2079 in_height = DIV_ROUND_UP(height, *decim_y);
2080 in_width = DIV_ROUND_UP(width, *decim_x);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302081 *core_clk = dispc.feat->calc_core_clk(plane, in_width,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302082 in_height, out_width, out_height);
2083 error = (in_width > maxsinglelinewidth || !*core_clk ||
2084 *core_clk > dispc_core_clk_rate());
2085 if (error) {
2086 if (*decim_x == *decim_y) {
2087 *decim_x = min_factor;
2088 ++*decim_y;
2089 } else {
2090 swap(*decim_x, *decim_y);
2091 if (*decim_x < *decim_y)
2092 ++*decim_x;
2093 }
2094 }
2095 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2096
2097 if (in_width > maxsinglelinewidth) {
2098 DSSERR("Cannot scale max input width exceeded");
2099 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302100 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302101 return 0;
2102}
2103
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302104static int dispc_ovl_calc_scaling_34xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302105 const struct omap_video_timings *mgr_timings,
2106 u16 width, u16 height, u16 out_width, u16 out_height,
2107 enum omap_color_mode color_mode, bool *five_taps,
2108 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2109 u16 pos_x, unsigned long *core_clk)
2110{
2111 int error;
2112 u16 in_width, in_height;
2113 int min_factor = min(*decim_x, *decim_y);
2114 const int maxsinglelinewidth =
2115 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2116
2117 do {
2118 in_height = DIV_ROUND_UP(height, *decim_y);
2119 in_width = DIV_ROUND_UP(width, *decim_x);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302120 *core_clk = calc_core_clk_five_taps(plane, mgr_timings,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302121 in_width, in_height, out_width, out_height, color_mode);
2122
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302123 error = check_horiz_timing_omap3(plane, mgr_timings,
2124 pos_x, in_width, in_height, out_width,
2125 out_height);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302126
2127 if (in_width > maxsinglelinewidth)
2128 if (in_height > out_height &&
2129 in_height < out_height * 2)
2130 *five_taps = false;
2131 if (!*five_taps)
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302132 *core_clk = dispc.feat->calc_core_clk(plane, in_width,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302133 in_height, out_width, out_height);
2134
2135 error = (error || in_width > maxsinglelinewidth * 2 ||
2136 (in_width > maxsinglelinewidth && *five_taps) ||
2137 !*core_clk || *core_clk > dispc_core_clk_rate());
2138 if (error) {
2139 if (*decim_x == *decim_y) {
2140 *decim_x = min_factor;
2141 ++*decim_y;
2142 } else {
2143 swap(*decim_x, *decim_y);
2144 if (*decim_x < *decim_y)
2145 ++*decim_x;
2146 }
2147 }
2148 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2149
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302150 if (check_horiz_timing_omap3(plane, mgr_timings, pos_x, width, height,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302151 out_width, out_height)){
2152 DSSERR("horizontal timing too tight\n");
2153 return -EINVAL;
2154 }
2155
2156 if (in_width > (maxsinglelinewidth * 2)) {
2157 DSSERR("Cannot setup scaling");
2158 DSSERR("width exceeds maximum width possible");
2159 return -EINVAL;
2160 }
2161
2162 if (in_width > maxsinglelinewidth && *five_taps) {
2163 DSSERR("cannot setup scaling with five taps");
2164 return -EINVAL;
2165 }
2166 return 0;
2167}
2168
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302169static int dispc_ovl_calc_scaling_44xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302170 const struct omap_video_timings *mgr_timings,
2171 u16 width, u16 height, u16 out_width, u16 out_height,
2172 enum omap_color_mode color_mode, bool *five_taps,
2173 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2174 u16 pos_x, unsigned long *core_clk)
2175{
2176 u16 in_width, in_width_max;
2177 int decim_x_min = *decim_x;
2178 u16 in_height = DIV_ROUND_UP(height, *decim_y);
2179 const int maxsinglelinewidth =
2180 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302181 unsigned long pclk = dispc_plane_pclk_rate(plane);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302182
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302183 in_width_max = dispc_core_clk_rate() / DIV_ROUND_UP(pclk, out_width);
2184
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302185 *decim_x = DIV_ROUND_UP(width, in_width_max);
2186
2187 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2188 if (*decim_x > *x_predecim)
2189 return -EINVAL;
2190
2191 do {
2192 in_width = DIV_ROUND_UP(width, *decim_x);
2193 } while (*decim_x <= *x_predecim &&
2194 in_width > maxsinglelinewidth && ++*decim_x);
2195
2196 if (in_width > maxsinglelinewidth) {
2197 DSSERR("Cannot scale width exceeds max line width");
2198 return -EINVAL;
2199 }
2200
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302201 *core_clk = dispc.feat->calc_core_clk(plane, in_width, in_height,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302202 out_width, out_height);
2203 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002204}
2205
Archit Taneja79ad75f2011-09-08 13:15:11 +05302206static int dispc_ovl_calc_scaling(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302207 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302208 const struct omap_video_timings *mgr_timings,
2209 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302210 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302211 int *x_predecim, int *y_predecim, u16 pos_x,
2212 enum omap_dss_rotation_type rotation_type)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302213{
Archit Taneja0373cac2011-09-08 13:25:17 +05302214 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302215 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302216 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302217 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302218
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002219 if (width == out_width && height == out_height)
2220 return 0;
2221
Archit Taneja5b54ed32012-09-26 16:55:27 +05302222 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002223 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302224
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302225 *x_predecim = max_decim_limit;
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302226 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2227 dss_has_feature(FEAT_BURST_2D)) ? 2 : max_decim_limit;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302228
2229 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2230 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2231 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2232 color_mode == OMAP_DSS_COLOR_CLUT8) {
2233 *x_predecim = 1;
2234 *y_predecim = 1;
2235 *five_taps = false;
2236 return 0;
2237 }
2238
2239 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2240 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2241
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302242 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302243 return -EINVAL;
2244
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302245 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302246 return -EINVAL;
2247
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302248 ret = dispc.feat->calc_scaling(plane, mgr_timings, width, height,
2249 out_width, out_height, color_mode, five_taps,
2250 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302251 if (ret)
2252 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302253
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302254 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2255 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302256
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302257 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302258 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302259 "required core clk rate = %lu Hz, "
2260 "current core clk rate = %lu Hz\n",
2261 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302262 return -EINVAL;
2263 }
2264
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302265 *x_predecim = decim_x;
2266 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302267 return 0;
2268}
2269
Archit Taneja84a880f2012-09-26 16:57:37 +05302270static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302271 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2272 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2273 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2274 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2275 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8050cbe2012-06-06 16:25:52 +05302276 bool replication, const struct omap_video_timings *mgr_timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002277{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302278 bool five_taps = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002279 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302280 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002281 unsigned offset0, offset1;
2282 s32 row_inc;
2283 s32 pix_inc;
Archit Taneja84a880f2012-09-26 16:57:37 +05302284 u16 frame_height = height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002285 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302286 u16 in_height = height;
2287 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302288 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302289 bool ilace = mgr_timings->interlace;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002290
Archit Taneja84a880f2012-09-26 16:57:37 +05302291 if (paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002292 return -EINVAL;
2293
Archit Taneja84a880f2012-09-26 16:57:37 +05302294 out_width = out_width == 0 ? width : out_width;
2295 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002296
Archit Taneja84a880f2012-09-26 16:57:37 +05302297 if (ilace && height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002298 fieldmode = 1;
2299
2300 if (ilace) {
2301 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302302 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302303 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302304 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002305
2306 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302307 "out_height %d\n", in_height, pos_y,
2308 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002309 }
2310
Archit Taneja84a880f2012-09-26 16:57:37 +05302311 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302312 return -EINVAL;
2313
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302314 r = dispc_ovl_calc_scaling(plane, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302315 in_height, out_width, out_height, color_mode,
2316 &five_taps, &x_predecim, &y_predecim, pos_x,
2317 rotation_type);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302318 if (r)
2319 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002320
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302321 in_width = DIV_ROUND_UP(in_width, x_predecim);
2322 in_height = DIV_ROUND_UP(in_height, y_predecim);
2323
Archit Taneja84a880f2012-09-26 16:57:37 +05302324 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2325 color_mode == OMAP_DSS_COLOR_UYVY ||
2326 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302327 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002328
2329 if (ilace && !fieldmode) {
2330 /*
2331 * when downscaling the bottom field may have to start several
2332 * source lines below the top field. Unfortunately ACCUI
2333 * registers will only hold the fractional part of the offset
2334 * so the integer part must be added to the base address of the
2335 * bottom field.
2336 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302337 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002338 field_offset = 0;
2339 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302340 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002341 }
2342
2343 /* Fields are independent but interleaved in memory. */
2344 if (fieldmode)
2345 field_offset = 1;
2346
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002347 offset0 = 0;
2348 offset1 = 0;
2349 row_inc = 0;
2350 pix_inc = 0;
2351
Archit Taneja84a880f2012-09-26 16:57:37 +05302352 if (rotation_type == OMAP_DSS_ROT_TILER)
2353 calc_tiler_rotation_offset(screen_width, in_width,
2354 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302355 &offset0, &offset1, &row_inc, &pix_inc,
2356 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302357 else if (rotation_type == OMAP_DSS_ROT_DMA)
2358 calc_dma_rotation_offset(rotation, mirror,
2359 screen_width, in_width, frame_height,
2360 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302361 &offset0, &offset1, &row_inc, &pix_inc,
2362 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002363 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302364 calc_vrfb_rotation_offset(rotation, mirror,
2365 screen_width, in_width, frame_height,
2366 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302367 &offset0, &offset1, &row_inc, &pix_inc,
2368 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002369
2370 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2371 offset0, offset1, row_inc, pix_inc);
2372
Archit Taneja84a880f2012-09-26 16:57:37 +05302373 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002374
Archit Taneja84a880f2012-09-26 16:57:37 +05302375 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302376
Archit Taneja84a880f2012-09-26 16:57:37 +05302377 dispc_ovl_set_ba0(plane, paddr + offset0);
2378 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002379
Archit Taneja84a880f2012-09-26 16:57:37 +05302380 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2381 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2382 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302383 }
2384
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002385 dispc_ovl_set_row_inc(plane, row_inc);
2386 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002387
Archit Taneja84a880f2012-09-26 16:57:37 +05302388 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302389 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002390
Archit Taneja84a880f2012-09-26 16:57:37 +05302391 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002392
Archit Taneja78b687f2012-09-21 14:51:49 +05302393 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002394
Archit Taneja5b54ed32012-09-26 16:55:27 +05302395 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302396 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2397 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302398 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302399 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002400 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002401 }
2402
Archit Taneja84a880f2012-09-26 16:57:37 +05302403 dispc_ovl_set_rotation_attrs(plane, rotation, mirror, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002404
Archit Taneja84a880f2012-09-26 16:57:37 +05302405 dispc_ovl_set_zorder(plane, caps, zorder);
2406 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2407 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002408
Archit Tanejad79db852012-09-22 12:30:17 +05302409 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302410
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002411 return 0;
2412}
2413
Archit Taneja84a880f2012-09-26 16:57:37 +05302414int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
2415 bool replication, const struct omap_video_timings *mgr_timings)
2416{
2417 int r;
2418 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
2419 enum omap_channel channel;
2420
2421 channel = dispc_ovl_get_channel_out(plane);
2422
2423 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
2424 "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2425 plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
2426 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2427 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2428
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302429 r = dispc_ovl_setup_common(plane, ovl->caps, oi->paddr, oi->p_uv_addr,
2430 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2431 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2432 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
2433 oi->rotation_type, replication, mgr_timings);
Archit Taneja84a880f2012-09-26 16:57:37 +05302434
2435 return r;
2436}
2437
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002438int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002439{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002440 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2441
Archit Taneja9b372c22011-05-06 11:45:49 +05302442 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002443
2444 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002445}
2446
2447static void dispc_disable_isr(void *data, u32 mask)
2448{
2449 struct completion *compl = data;
2450 complete(compl);
2451}
2452
Sumit Semwal2a205f32010-12-02 11:27:12 +00002453static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002454{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302455 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2456 /* flush posted write */
2457 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002458}
2459
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002460static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002461{
2462 struct completion frame_done_completion;
2463 bool is_on;
2464 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00002465 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002466
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002467 /* When we disable LCD output, we need to wait until frame is done.
2468 * Otherwise the DSS is still working, and turning off the clocks
2469 * prevents DSS from going to OFF mode */
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302470 is_on = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002471
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302472 irq = mgr_desc[channel].framedone_irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002473
2474 if (!enable && is_on) {
2475 init_completion(&frame_done_completion);
2476
2477 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002478 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002479
2480 if (r)
2481 DSSERR("failed to register FRAMEDONE isr\n");
2482 }
2483
Sumit Semwal2a205f32010-12-02 11:27:12 +00002484 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002485
2486 if (!enable && is_on) {
2487 if (!wait_for_completion_timeout(&frame_done_completion,
2488 msecs_to_jiffies(100)))
2489 DSSERR("timeout waiting for FRAME DONE\n");
2490
2491 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002492 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002493
2494 if (r)
2495 DSSERR("failed to unregister FRAMEDONE isr\n");
2496 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002497}
2498
2499static void _enable_digit_out(bool enable)
2500{
2501 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03002502 /* flush posted write */
2503 dispc_read_reg(DISPC_CONTROL);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002504}
2505
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002506static void dispc_mgr_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002507{
2508 struct completion frame_done_completion;
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002509 enum dss_hdmi_venc_clk_source_select src;
2510 int r, i;
2511 u32 irq_mask;
2512 int num_irqs;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002513
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002514 if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002515 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002516
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002517 src = dss_get_hdmi_venc_clk_source();
2518
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002519 if (enable) {
2520 unsigned long flags;
2521 /* When we enable digit output, we'll get an extra digit
2522 * sync lost interrupt, that we need to ignore */
2523 spin_lock_irqsave(&dispc.irq_lock, flags);
2524 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
2525 _omap_dispc_set_irqs();
2526 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2527 }
2528
2529 /* When we disable digit output, we need to wait until fields are done.
2530 * Otherwise the DSS is still working, and turning off the clocks
2531 * prevents DSS from going to OFF mode. And when enabling, we need to
2532 * wait for the extra sync losts */
2533 init_completion(&frame_done_completion);
2534
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002535 if (src == DSS_HDMI_M_PCLK && enable == false) {
2536 irq_mask = DISPC_IRQ_FRAMEDONETV;
2537 num_irqs = 1;
2538 } else {
2539 irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
2540 /* XXX I understand from TRM that we should only wait for the
2541 * current field to complete. But it seems we have to wait for
2542 * both fields */
2543 num_irqs = 2;
2544 }
2545
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002546 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002547 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002548 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002549 DSSERR("failed to register %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002550
2551 _enable_digit_out(enable);
2552
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002553 for (i = 0; i < num_irqs; ++i) {
2554 if (!wait_for_completion_timeout(&frame_done_completion,
2555 msecs_to_jiffies(100)))
2556 DSSERR("timeout waiting for digit out to %s\n",
2557 enable ? "start" : "stop");
2558 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002559
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002560 r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
2561 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002562 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002563 DSSERR("failed to unregister %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002564
2565 if (enable) {
2566 unsigned long flags;
2567 spin_lock_irqsave(&dispc.irq_lock, flags);
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002568 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002569 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
2570 _omap_dispc_set_irqs();
2571 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2572 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002573}
2574
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002575bool dispc_mgr_is_enabled(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002576{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302577 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002578}
2579
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002580void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002581{
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302582 if (dss_mgr_is_lcd(channel))
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002583 dispc_mgr_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002584 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002585 dispc_mgr_enable_digit_out(enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002586 else
2587 BUG();
2588}
2589
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002590void dispc_lcd_enable_signal_polarity(bool act_high)
2591{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002592 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2593 return;
2594
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002595 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002596}
2597
2598void dispc_lcd_enable_signal(bool enable)
2599{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002600 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2601 return;
2602
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002603 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002604}
2605
2606void dispc_pck_free_enable(bool enable)
2607{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002608 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2609 return;
2610
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002611 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002612}
2613
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002614void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002615{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302616 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002617}
2618
2619
Archit Tanejad21f43b2012-06-21 09:45:11 +05302620void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002621{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302622 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002623}
2624
2625void dispc_set_loadmode(enum omap_dss_load_mode mode)
2626{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002627 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002628}
2629
2630
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002631static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002632{
Sumit Semwal8613b002010-12-02 11:27:09 +00002633 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002634}
2635
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002636static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002637 enum omap_dss_trans_key_type type,
2638 u32 trans_key)
2639{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302640 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002641
Sumit Semwal8613b002010-12-02 11:27:09 +00002642 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002643}
2644
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002645static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002646{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302647 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002648}
Archit Taneja11354dd2011-09-26 11:47:29 +05302649
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002650static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2651 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002652{
Archit Taneja11354dd2011-09-26 11:47:29 +05302653 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002654 return;
2655
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002656 if (ch == OMAP_DSS_CHANNEL_LCD)
2657 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002658 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002659 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002660}
Archit Taneja11354dd2011-09-26 11:47:29 +05302661
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002662void dispc_mgr_setup(enum omap_channel channel,
2663 struct omap_overlay_manager_info *info)
2664{
2665 dispc_mgr_set_default_color(channel, info->default_color);
2666 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2667 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2668 dispc_mgr_enable_alpha_fixed_zorder(channel,
2669 info->partial_alpha_enabled);
2670 if (dss_has_feature(FEAT_CPR)) {
2671 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2672 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2673 }
2674}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002675
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002676void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002677{
2678 int code;
2679
2680 switch (data_lines) {
2681 case 12:
2682 code = 0;
2683 break;
2684 case 16:
2685 code = 1;
2686 break;
2687 case 18:
2688 code = 2;
2689 break;
2690 case 24:
2691 code = 3;
2692 break;
2693 default:
2694 BUG();
2695 return;
2696 }
2697
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302698 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002699}
2700
Archit Taneja569969d2011-08-22 17:41:57 +05302701void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002702{
2703 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302704 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002705
2706 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302707 case DSS_IO_PAD_MODE_RESET:
2708 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002709 gpout1 = 0;
2710 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302711 case DSS_IO_PAD_MODE_RFBI:
2712 gpout0 = 1;
2713 gpout1 = 0;
2714 break;
2715 case DSS_IO_PAD_MODE_BYPASS:
2716 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002717 gpout1 = 1;
2718 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002719 default:
2720 BUG();
2721 return;
2722 }
2723
Archit Taneja569969d2011-08-22 17:41:57 +05302724 l = dispc_read_reg(DISPC_CONTROL);
2725 l = FLD_MOD(l, gpout0, 15, 15);
2726 l = FLD_MOD(l, gpout1, 16, 16);
2727 dispc_write_reg(DISPC_CONTROL, l);
2728}
2729
2730void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2731{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302732 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002733}
2734
Archit Taneja8f366162012-04-16 12:53:44 +05302735static bool _dispc_mgr_size_ok(u16 width, u16 height)
2736{
2737 return width <= dss_feat_get_param_max(FEAT_PARAM_MGR_WIDTH) &&
2738 height <= dss_feat_get_param_max(FEAT_PARAM_MGR_HEIGHT);
2739}
2740
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002741static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2742 int vsw, int vfp, int vbp)
2743{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302744 if (hsw < 1 || hsw > dispc.feat->sw_max ||
2745 hfp < 1 || hfp > dispc.feat->hp_max ||
2746 hbp < 1 || hbp > dispc.feat->hp_max ||
2747 vsw < 1 || vsw > dispc.feat->sw_max ||
2748 vfp < 0 || vfp > dispc.feat->vp_max ||
2749 vbp < 0 || vbp > dispc.feat->vp_max)
2750 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002751 return true;
2752}
2753
Archit Taneja8f366162012-04-16 12:53:44 +05302754bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302755 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002756{
Archit Taneja8f366162012-04-16 12:53:44 +05302757 bool timings_ok;
2758
2759 timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
2760
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302761 if (dss_mgr_is_lcd(channel))
Archit Taneja8f366162012-04-16 12:53:44 +05302762 timings_ok = timings_ok && _dispc_lcd_timings_ok(timings->hsw,
2763 timings->hfp, timings->hbp,
2764 timings->vsw, timings->vfp,
2765 timings->vbp);
2766
2767 return timings_ok;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002768}
2769
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002770static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302771 int hfp, int hbp, int vsw, int vfp, int vbp,
2772 enum omap_dss_signal_level vsync_level,
2773 enum omap_dss_signal_level hsync_level,
2774 enum omap_dss_signal_edge data_pclk_edge,
2775 enum omap_dss_signal_level de_level,
2776 enum omap_dss_signal_edge sync_pclk_edge)
2777
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002778{
Archit Taneja655e2942012-06-21 10:37:43 +05302779 u32 timing_h, timing_v, l;
2780 bool onoff, rf, ipc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002781
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302782 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
2783 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
2784 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
2785 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
2786 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
2787 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002788
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002789 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2790 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05302791
2792 switch (data_pclk_edge) {
2793 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2794 ipc = false;
2795 break;
2796 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2797 ipc = true;
2798 break;
2799 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2800 default:
2801 BUG();
2802 }
2803
2804 switch (sync_pclk_edge) {
2805 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2806 onoff = false;
2807 rf = false;
2808 break;
2809 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2810 onoff = true;
2811 rf = false;
2812 break;
2813 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2814 onoff = true;
2815 rf = true;
2816 break;
2817 default:
2818 BUG();
2819 };
2820
2821 l = dispc_read_reg(DISPC_POL_FREQ(channel));
2822 l |= FLD_VAL(onoff, 17, 17);
2823 l |= FLD_VAL(rf, 16, 16);
2824 l |= FLD_VAL(de_level, 15, 15);
2825 l |= FLD_VAL(ipc, 14, 14);
2826 l |= FLD_VAL(hsync_level, 13, 13);
2827 l |= FLD_VAL(vsync_level, 12, 12);
2828 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002829}
2830
2831/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05302832void dispc_mgr_set_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002833 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002834{
2835 unsigned xtot, ytot;
2836 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05302837 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002838
Archit Taneja2aefad42012-05-18 14:36:54 +05302839 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05302840
Archit Taneja2aefad42012-05-18 14:36:54 +05302841 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05302842 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002843 return;
2844 }
Archit Tanejac51d9212012-04-16 12:53:43 +05302845
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302846 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05302847 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302848 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
2849 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05302850
Archit Taneja2aefad42012-05-18 14:36:54 +05302851 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
2852 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05302853
2854 ht = (timings->pixel_clock * 1000) / xtot;
2855 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2856
2857 DSSDBG("pck %u\n", timings->pixel_clock);
2858 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05302859 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05302860 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
2861 t.vsync_level, t.hsync_level, t.data_pclk_edge,
2862 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002863
Archit Tanejac51d9212012-04-16 12:53:43 +05302864 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05302865 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05302866 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05302867 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05302868 }
Archit Taneja8f366162012-04-16 12:53:44 +05302869
Archit Taneja2aefad42012-05-18 14:36:54 +05302870 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002871}
2872
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002873static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002874 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002875{
2876 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002877 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002878
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002879 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002880 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002881}
2882
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002883static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002884 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002885{
2886 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002887 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002888 *lck_div = FLD_GET(l, 23, 16);
2889 *pck_div = FLD_GET(l, 7, 0);
2890}
2891
2892unsigned long dispc_fclk_rate(void)
2893{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302894 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002895 unsigned long r = 0;
2896
Taneja, Archit66534e82011-03-08 05:50:34 -06002897 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302898 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002899 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06002900 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302901 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302902 dsidev = dsi_get_dsidev_from_id(0);
2903 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06002904 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302905 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2906 dsidev = dsi_get_dsidev_from_id(1);
2907 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2908 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06002909 default:
2910 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002911 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06002912 }
2913
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002914 return r;
2915}
2916
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002917unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002918{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302919 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002920 int lcd;
2921 unsigned long r;
2922 u32 l;
2923
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002924 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002925
2926 lcd = FLD_GET(l, 23, 16);
2927
Taneja, Architea751592011-03-08 05:50:35 -06002928 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302929 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002930 r = clk_get_rate(dispc.dss_clk);
Taneja, Architea751592011-03-08 05:50:35 -06002931 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302932 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302933 dsidev = dsi_get_dsidev_from_id(0);
2934 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -06002935 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302936 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2937 dsidev = dsi_get_dsidev_from_id(1);
2938 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2939 break;
Taneja, Architea751592011-03-08 05:50:35 -06002940 default:
2941 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002942 return 0;
Taneja, Architea751592011-03-08 05:50:35 -06002943 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002944
2945 return r / lcd;
2946}
2947
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002948unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002949{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002950 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002951
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302952 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302953 int pcd;
2954 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002955
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302956 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002957
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302958 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002959
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302960 r = dispc_mgr_lclk_rate(channel);
2961
2962 return r / pcd;
2963 } else {
Archit Taneja3fa03ba2012-04-09 15:06:41 +05302964 enum dss_hdmi_venc_clk_source_select source;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302965
Archit Taneja3fa03ba2012-04-09 15:06:41 +05302966 source = dss_get_hdmi_venc_clk_source();
2967
2968 switch (source) {
2969 case DSS_VENC_TV_CLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302970 return venc_get_pixel_clock();
Archit Taneja3fa03ba2012-04-09 15:06:41 +05302971 case DSS_HDMI_M_PCLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302972 return hdmi_get_pixel_clock();
2973 default:
2974 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002975 return 0;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302976 }
2977 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002978}
2979
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302980unsigned long dispc_core_clk_rate(void)
2981{
2982 int lcd;
2983 unsigned long fclk = dispc_fclk_rate();
2984
2985 if (dss_has_feature(FEAT_CORE_CLK_DIV))
2986 lcd = REG_GET(DISPC_DIVISOR, 23, 16);
2987 else
2988 lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);
2989
2990 return fclk / lcd;
2991}
2992
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302993static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
2994{
2995 enum omap_channel channel = dispc_ovl_get_channel_out(plane);
2996
2997 return dispc_mgr_pclk_rate(channel);
2998}
2999
3000static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3001{
3002 enum omap_channel channel = dispc_ovl_get_channel_out(plane);
3003
3004 if (dss_mgr_is_lcd(channel))
3005 return dispc_mgr_lclk_rate(channel);
3006 else
3007 return dispc_fclk_rate();
3008
3009}
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303010static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003011{
3012 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303013 enum omap_dss_clk_source lcd_clk_src;
3014
3015 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3016
3017 lcd_clk_src = dss_get_lcd_clk_source(channel);
3018
3019 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3020 dss_get_generic_clk_source_name(lcd_clk_src),
3021 dss_feat_get_clk_source_name(lcd_clk_src));
3022
3023 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3024
3025 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3026 dispc_mgr_lclk_rate(channel), lcd);
3027 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3028 dispc_mgr_pclk_rate(channel), pcd);
3029}
3030
3031void dispc_dump_clocks(struct seq_file *s)
3032{
3033 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003034 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303035 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003036
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003037 if (dispc_runtime_get())
3038 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003039
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003040 seq_printf(s, "- DISPC -\n");
3041
Archit Taneja067a57e2011-03-02 11:57:25 +05303042 seq_printf(s, "dispc fclk source = %s (%s)\n",
3043 dss_get_generic_clk_source_name(dispc_clk_src),
3044 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003045
3046 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003047
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003048 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3049 seq_printf(s, "- DISPC-CORE-CLK -\n");
3050 l = dispc_read_reg(DISPC_DIVISOR);
3051 lcd = FLD_GET(l, 23, 16);
3052
3053 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3054 (dispc_fclk_rate()/lcd), lcd);
3055 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003056
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303057 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003058
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303059 if (dss_has_feature(FEAT_MGR_LCD2))
3060 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3061 if (dss_has_feature(FEAT_MGR_LCD3))
3062 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003063
3064 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003065}
3066
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003067#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3068void dispc_dump_irqs(struct seq_file *s)
3069{
3070 unsigned long flags;
3071 struct dispc_irq_stats stats;
3072
3073 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
3074
3075 stats = dispc.irq_stats;
3076 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
3077 dispc.irq_stats.last_reset = jiffies;
3078
3079 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
3080
3081 seq_printf(s, "period %u ms\n",
3082 jiffies_to_msecs(jiffies - stats.last_reset));
3083
3084 seq_printf(s, "irqs %d\n", stats.irq_count);
3085#define PIS(x) \
3086 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
3087
3088 PIS(FRAMEDONE);
3089 PIS(VSYNC);
3090 PIS(EVSYNC_EVEN);
3091 PIS(EVSYNC_ODD);
3092 PIS(ACBIAS_COUNT_STAT);
3093 PIS(PROG_LINE_NUM);
3094 PIS(GFX_FIFO_UNDERFLOW);
3095 PIS(GFX_END_WIN);
3096 PIS(PAL_GAMMA_MASK);
3097 PIS(OCP_ERR);
3098 PIS(VID1_FIFO_UNDERFLOW);
3099 PIS(VID1_END_WIN);
3100 PIS(VID2_FIFO_UNDERFLOW);
3101 PIS(VID2_END_WIN);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303102 if (dss_feat_get_num_ovls() > 3) {
3103 PIS(VID3_FIFO_UNDERFLOW);
3104 PIS(VID3_END_WIN);
3105 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003106 PIS(SYNC_LOST);
3107 PIS(SYNC_LOST_DIGIT);
3108 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003109 if (dss_has_feature(FEAT_MGR_LCD2)) {
3110 PIS(FRAMEDONE2);
3111 PIS(VSYNC2);
3112 PIS(ACBIAS_COUNT_STAT2);
3113 PIS(SYNC_LOST2);
3114 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303115 if (dss_has_feature(FEAT_MGR_LCD3)) {
3116 PIS(FRAMEDONE3);
3117 PIS(VSYNC3);
3118 PIS(ACBIAS_COUNT_STAT3);
3119 PIS(SYNC_LOST3);
3120 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003121#undef PIS
3122}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003123#endif
3124
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003125static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003126{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303127 int i, j;
3128 const char *mgr_names[] = {
3129 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3130 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3131 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303132 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303133 };
3134 const char *ovl_names[] = {
3135 [OMAP_DSS_GFX] = "GFX",
3136 [OMAP_DSS_VIDEO1] = "VID1",
3137 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303138 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303139 };
3140 const char **p_names;
3141
Archit Taneja9b372c22011-05-06 11:45:49 +05303142#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003143
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003144 if (dispc_runtime_get())
3145 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003146
Archit Taneja5010be82011-08-05 19:06:00 +05303147 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003148 DUMPREG(DISPC_REVISION);
3149 DUMPREG(DISPC_SYSCONFIG);
3150 DUMPREG(DISPC_SYSSTATUS);
3151 DUMPREG(DISPC_IRQSTATUS);
3152 DUMPREG(DISPC_IRQENABLE);
3153 DUMPREG(DISPC_CONTROL);
3154 DUMPREG(DISPC_CONFIG);
3155 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003156 DUMPREG(DISPC_LINE_STATUS);
3157 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303158 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3159 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003160 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003161 if (dss_has_feature(FEAT_MGR_LCD2)) {
3162 DUMPREG(DISPC_CONTROL2);
3163 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003164 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303165 if (dss_has_feature(FEAT_MGR_LCD3)) {
3166 DUMPREG(DISPC_CONTROL3);
3167 DUMPREG(DISPC_CONFIG3);
3168 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003169
Archit Taneja5010be82011-08-05 19:06:00 +05303170#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003171
Archit Taneja5010be82011-08-05 19:06:00 +05303172#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303173#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
3174 48 - strlen(#r) - strlen(p_names[i]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303175 dispc_read_reg(DISPC_REG(i, r)))
3176
Archit Taneja4dd2da12011-08-05 19:06:01 +05303177 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303178
Archit Taneja4dd2da12011-08-05 19:06:01 +05303179 /* DISPC channel specific registers */
3180 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3181 DUMPREG(i, DISPC_DEFAULT_COLOR);
3182 DUMPREG(i, DISPC_TRANS_COLOR);
3183 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003184
Archit Taneja4dd2da12011-08-05 19:06:01 +05303185 if (i == OMAP_DSS_CHANNEL_DIGIT)
3186 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303187
Archit Taneja4dd2da12011-08-05 19:06:01 +05303188 DUMPREG(i, DISPC_DEFAULT_COLOR);
3189 DUMPREG(i, DISPC_TRANS_COLOR);
3190 DUMPREG(i, DISPC_TIMING_H);
3191 DUMPREG(i, DISPC_TIMING_V);
3192 DUMPREG(i, DISPC_POL_FREQ);
3193 DUMPREG(i, DISPC_DIVISORo);
3194 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05303195
Archit Taneja4dd2da12011-08-05 19:06:01 +05303196 DUMPREG(i, DISPC_DATA_CYCLE1);
3197 DUMPREG(i, DISPC_DATA_CYCLE2);
3198 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003199
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003200 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303201 DUMPREG(i, DISPC_CPR_COEF_R);
3202 DUMPREG(i, DISPC_CPR_COEF_G);
3203 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003204 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003205 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003206
Archit Taneja4dd2da12011-08-05 19:06:01 +05303207 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003208
Archit Taneja4dd2da12011-08-05 19:06:01 +05303209 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3210 DUMPREG(i, DISPC_OVL_BA0);
3211 DUMPREG(i, DISPC_OVL_BA1);
3212 DUMPREG(i, DISPC_OVL_POSITION);
3213 DUMPREG(i, DISPC_OVL_SIZE);
3214 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3215 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3216 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3217 DUMPREG(i, DISPC_OVL_ROW_INC);
3218 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3219 if (dss_has_feature(FEAT_PRELOAD))
3220 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003221
Archit Taneja4dd2da12011-08-05 19:06:01 +05303222 if (i == OMAP_DSS_GFX) {
3223 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3224 DUMPREG(i, DISPC_OVL_TABLE_BA);
3225 continue;
3226 }
3227
3228 DUMPREG(i, DISPC_OVL_FIR);
3229 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3230 DUMPREG(i, DISPC_OVL_ACCU0);
3231 DUMPREG(i, DISPC_OVL_ACCU1);
3232 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3233 DUMPREG(i, DISPC_OVL_BA0_UV);
3234 DUMPREG(i, DISPC_OVL_BA1_UV);
3235 DUMPREG(i, DISPC_OVL_FIR2);
3236 DUMPREG(i, DISPC_OVL_ACCU2_0);
3237 DUMPREG(i, DISPC_OVL_ACCU2_1);
3238 }
3239 if (dss_has_feature(FEAT_ATTR2))
3240 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3241 if (dss_has_feature(FEAT_PRELOAD))
3242 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05303243 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003244
Archit Taneja5010be82011-08-05 19:06:00 +05303245#undef DISPC_REG
3246#undef DUMPREG
3247
3248#define DISPC_REG(plane, name, i) name(plane, i)
3249#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303250 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
3251 46 - strlen(#name) - strlen(p_names[plane]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303252 dispc_read_reg(DISPC_REG(plane, name, i)))
3253
Archit Taneja4dd2da12011-08-05 19:06:01 +05303254 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303255
Archit Taneja4dd2da12011-08-05 19:06:01 +05303256 /* start from OMAP_DSS_VIDEO1 */
3257 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3258 for (j = 0; j < 8; j++)
3259 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303260
Archit Taneja4dd2da12011-08-05 19:06:01 +05303261 for (j = 0; j < 8; j++)
3262 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303263
Archit Taneja4dd2da12011-08-05 19:06:01 +05303264 for (j = 0; j < 5; j++)
3265 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003266
Archit Taneja4dd2da12011-08-05 19:06:01 +05303267 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3268 for (j = 0; j < 8; j++)
3269 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3270 }
Amber Jainab5ca072011-05-19 19:47:53 +05303271
Archit Taneja4dd2da12011-08-05 19:06:01 +05303272 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3273 for (j = 0; j < 8; j++)
3274 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303275
Archit Taneja4dd2da12011-08-05 19:06:01 +05303276 for (j = 0; j < 8; j++)
3277 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303278
Archit Taneja4dd2da12011-08-05 19:06:01 +05303279 for (j = 0; j < 8; j++)
3280 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3281 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003282 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003283
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003284 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303285
3286#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003287#undef DUMPREG
3288}
3289
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003290/* with fck as input clock rate, find dispc dividers that produce req_pck */
Archit Taneja6d523e72012-06-21 09:33:55 +05303291void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003292 struct dispc_clock_info *cinfo)
3293{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003294 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003295 unsigned long best_pck;
3296 u16 best_ld, cur_ld;
3297 u16 best_pd, cur_pd;
3298
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003299 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3300 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3301
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003302 best_pck = 0;
3303 best_ld = 0;
3304 best_pd = 0;
3305
3306 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
3307 unsigned long lck = fck / cur_ld;
3308
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003309 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003310 unsigned long pck = lck / cur_pd;
3311 long old_delta = abs(best_pck - req_pck);
3312 long new_delta = abs(pck - req_pck);
3313
3314 if (best_pck == 0 || new_delta < old_delta) {
3315 best_pck = pck;
3316 best_ld = cur_ld;
3317 best_pd = cur_pd;
3318
3319 if (pck == req_pck)
3320 goto found;
3321 }
3322
3323 if (pck < req_pck)
3324 break;
3325 }
3326
3327 if (lck / pcd_min < req_pck)
3328 break;
3329 }
3330
3331found:
3332 cinfo->lck_div = best_ld;
3333 cinfo->pck_div = best_pd;
3334 cinfo->lck = fck / cinfo->lck_div;
3335 cinfo->pck = cinfo->lck / cinfo->pck_div;
3336}
3337
3338/* calculate clock rates using dividers in cinfo */
3339int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3340 struct dispc_clock_info *cinfo)
3341{
3342 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3343 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003344 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003345 return -EINVAL;
3346
3347 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3348 cinfo->pck = cinfo->lck / cinfo->pck_div;
3349
3350 return 0;
3351}
3352
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303353void dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003354 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003355{
3356 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3357 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3358
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003359 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003360}
3361
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003362int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003363 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003364{
3365 unsigned long fck;
3366
3367 fck = dispc_fclk_rate();
3368
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003369 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3370 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003371
3372 cinfo->lck = fck / cinfo->lck_div;
3373 cinfo->pck = cinfo->lck / cinfo->pck_div;
3374
3375 return 0;
3376}
3377
3378/* dispc.irq_lock has to be locked by the caller */
3379static void _omap_dispc_set_irqs(void)
3380{
3381 u32 mask;
3382 u32 old_mask;
3383 int i;
3384 struct omap_dispc_isr_data *isr_data;
3385
3386 mask = dispc.irq_error_mask;
3387
3388 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3389 isr_data = &dispc.registered_isr[i];
3390
3391 if (isr_data->isr == NULL)
3392 continue;
3393
3394 mask |= isr_data->mask;
3395 }
3396
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003397 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3398 /* clear the irqstatus for newly enabled irqs */
3399 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
3400
3401 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003402}
3403
3404int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3405{
3406 int i;
3407 int ret;
3408 unsigned long flags;
3409 struct omap_dispc_isr_data *isr_data;
3410
3411 if (isr == NULL)
3412 return -EINVAL;
3413
3414 spin_lock_irqsave(&dispc.irq_lock, flags);
3415
3416 /* check for duplicate entry */
3417 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3418 isr_data = &dispc.registered_isr[i];
3419 if (isr_data->isr == isr && isr_data->arg == arg &&
3420 isr_data->mask == mask) {
3421 ret = -EINVAL;
3422 goto err;
3423 }
3424 }
3425
3426 isr_data = NULL;
3427 ret = -EBUSY;
3428
3429 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3430 isr_data = &dispc.registered_isr[i];
3431
3432 if (isr_data->isr != NULL)
3433 continue;
3434
3435 isr_data->isr = isr;
3436 isr_data->arg = arg;
3437 isr_data->mask = mask;
3438 ret = 0;
3439
3440 break;
3441 }
3442
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02003443 if (ret)
3444 goto err;
3445
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003446 _omap_dispc_set_irqs();
3447
3448 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3449
3450 return 0;
3451err:
3452 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3453
3454 return ret;
3455}
3456EXPORT_SYMBOL(omap_dispc_register_isr);
3457
3458int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3459{
3460 int i;
3461 unsigned long flags;
3462 int ret = -EINVAL;
3463 struct omap_dispc_isr_data *isr_data;
3464
3465 spin_lock_irqsave(&dispc.irq_lock, flags);
3466
3467 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3468 isr_data = &dispc.registered_isr[i];
3469 if (isr_data->isr != isr || isr_data->arg != arg ||
3470 isr_data->mask != mask)
3471 continue;
3472
3473 /* found the correct isr */
3474
3475 isr_data->isr = NULL;
3476 isr_data->arg = NULL;
3477 isr_data->mask = 0;
3478
3479 ret = 0;
3480 break;
3481 }
3482
3483 if (ret == 0)
3484 _omap_dispc_set_irqs();
3485
3486 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3487
3488 return ret;
3489}
3490EXPORT_SYMBOL(omap_dispc_unregister_isr);
3491
3492#ifdef DEBUG
3493static void print_irq_status(u32 status)
3494{
3495 if ((status & dispc.irq_error_mask) == 0)
3496 return;
3497
3498 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
3499
3500#define PIS(x) \
3501 if (status & DISPC_IRQ_##x) \
3502 printk(#x " ");
3503 PIS(GFX_FIFO_UNDERFLOW);
3504 PIS(OCP_ERR);
3505 PIS(VID1_FIFO_UNDERFLOW);
3506 PIS(VID2_FIFO_UNDERFLOW);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303507 if (dss_feat_get_num_ovls() > 3)
3508 PIS(VID3_FIFO_UNDERFLOW);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003509 PIS(SYNC_LOST);
3510 PIS(SYNC_LOST_DIGIT);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003511 if (dss_has_feature(FEAT_MGR_LCD2))
3512 PIS(SYNC_LOST2);
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303513 if (dss_has_feature(FEAT_MGR_LCD3))
3514 PIS(SYNC_LOST3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003515#undef PIS
3516
3517 printk("\n");
3518}
3519#endif
3520
3521/* Called from dss.c. Note that we don't touch clocks here,
3522 * but we presume they are on because we got an IRQ. However,
3523 * an irq handler may turn the clocks off, so we may not have
3524 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00003525static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003526{
3527 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00003528 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003529 u32 handledirqs = 0;
3530 u32 unhandled_errors;
3531 struct omap_dispc_isr_data *isr_data;
3532 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
3533
3534 spin_lock(&dispc.irq_lock);
3535
3536 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00003537 irqenable = dispc_read_reg(DISPC_IRQENABLE);
3538
3539 /* IRQ is not for us */
3540 if (!(irqstatus & irqenable)) {
3541 spin_unlock(&dispc.irq_lock);
3542 return IRQ_NONE;
3543 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003544
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003545#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3546 spin_lock(&dispc.irq_stats_lock);
3547 dispc.irq_stats.irq_count++;
3548 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3549 spin_unlock(&dispc.irq_stats_lock);
3550#endif
3551
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003552#ifdef DEBUG
3553 if (dss_debug)
3554 print_irq_status(irqstatus);
3555#endif
3556 /* Ack the interrupt. Do it here before clocks are possibly turned
3557 * off */
3558 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
3559 /* flush posted write */
3560 dispc_read_reg(DISPC_IRQSTATUS);
3561
3562 /* make a copy and unlock, so that isrs can unregister
3563 * themselves */
3564 memcpy(registered_isr, dispc.registered_isr,
3565 sizeof(registered_isr));
3566
3567 spin_unlock(&dispc.irq_lock);
3568
3569 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3570 isr_data = &registered_isr[i];
3571
3572 if (!isr_data->isr)
3573 continue;
3574
3575 if (isr_data->mask & irqstatus) {
3576 isr_data->isr(isr_data->arg, irqstatus);
3577 handledirqs |= isr_data->mask;
3578 }
3579 }
3580
3581 spin_lock(&dispc.irq_lock);
3582
3583 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3584
3585 if (unhandled_errors) {
3586 dispc.error_irqs |= unhandled_errors;
3587
3588 dispc.irq_error_mask &= ~unhandled_errors;
3589 _omap_dispc_set_irqs();
3590
3591 schedule_work(&dispc.error_work);
3592 }
3593
3594 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003595
3596 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003597}
3598
3599static void dispc_error_worker(struct work_struct *work)
3600{
3601 int i;
3602 u32 errors;
3603 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003604 static const unsigned fifo_underflow_bits[] = {
3605 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3606 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3607 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
Archit Tanejab8c095b2011-09-13 18:20:33 +05303608 DISPC_IRQ_VID3_FIFO_UNDERFLOW,
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003609 };
3610
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003611 spin_lock_irqsave(&dispc.irq_lock, flags);
3612 errors = dispc.error_irqs;
3613 dispc.error_irqs = 0;
3614 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3615
Dima Zavin13eae1f2011-06-27 10:31:05 -07003616 dispc_runtime_get();
3617
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003618 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3619 struct omap_overlay *ovl;
3620 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003621
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003622 ovl = omap_dss_get_overlay(i);
3623 bit = fifo_underflow_bits[i];
3624
3625 if (bit & errors) {
3626 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3627 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003628 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003629 dispc_mgr_go(ovl->manager->id);
Jassi Brard7ad7182012-07-24 19:33:55 +05303630 msleep(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003631 }
3632 }
3633
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003634 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3635 struct omap_overlay_manager *mgr;
3636 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003637
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003638 mgr = omap_dss_get_overlay_manager(i);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303639 bit = mgr_desc[i].sync_lost_irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003640
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003641 if (bit & errors) {
Archit Taneja794bc4e2012-09-07 17:44:51 +05303642 struct omap_dss_device *dssdev = mgr->get_device(mgr);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003643 bool enable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003644
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003645 DSSERR("SYNC_LOST on channel %s, restarting the output "
3646 "with video overlays disabled\n",
3647 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003648
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003649 enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
3650 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003651
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003652 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3653 struct omap_overlay *ovl;
3654 ovl = omap_dss_get_overlay(i);
3655
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003656 if (ovl->id != OMAP_DSS_GFX &&
3657 ovl->manager == mgr)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003658 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003659 }
3660
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003661 dispc_mgr_go(mgr->id);
Jassi Brard7ad7182012-07-24 19:33:55 +05303662 msleep(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003663
Sumit Semwal2a205f32010-12-02 11:27:12 +00003664 if (enable)
3665 dssdev->driver->enable(dssdev);
3666 }
3667 }
3668
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003669 if (errors & DISPC_IRQ_OCP_ERR) {
3670 DSSERR("OCP_ERR\n");
3671 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3672 struct omap_overlay_manager *mgr;
Archit Taneja794bc4e2012-09-07 17:44:51 +05303673 struct omap_dss_device *dssdev;
3674
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003675 mgr = omap_dss_get_overlay_manager(i);
Archit Taneja794bc4e2012-09-07 17:44:51 +05303676 dssdev = mgr->get_device(mgr);
3677
3678 if (dssdev && dssdev->driver)
3679 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003680 }
3681 }
3682
3683 spin_lock_irqsave(&dispc.irq_lock, flags);
3684 dispc.irq_error_mask |= errors;
3685 _omap_dispc_set_irqs();
3686 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003687
3688 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003689}
3690
3691int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3692{
3693 void dispc_irq_wait_handler(void *data, u32 mask)
3694 {
3695 complete((struct completion *)data);
3696 }
3697
3698 int r;
3699 DECLARE_COMPLETION_ONSTACK(completion);
3700
3701 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3702 irqmask);
3703
3704 if (r)
3705 return r;
3706
3707 timeout = wait_for_completion_timeout(&completion, timeout);
3708
3709 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3710
3711 if (timeout == 0)
3712 return -ETIMEDOUT;
3713
3714 if (timeout == -ERESTARTSYS)
3715 return -ERESTARTSYS;
3716
3717 return 0;
3718}
3719
3720int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3721 unsigned long timeout)
3722{
3723 void dispc_irq_wait_handler(void *data, u32 mask)
3724 {
3725 complete((struct completion *)data);
3726 }
3727
3728 int r;
3729 DECLARE_COMPLETION_ONSTACK(completion);
3730
3731 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3732 irqmask);
3733
3734 if (r)
3735 return r;
3736
3737 timeout = wait_for_completion_interruptible_timeout(&completion,
3738 timeout);
3739
3740 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3741
3742 if (timeout == 0)
3743 return -ETIMEDOUT;
3744
3745 if (timeout == -ERESTARTSYS)
3746 return -ERESTARTSYS;
3747
3748 return 0;
3749}
3750
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003751static void _omap_dispc_initialize_irq(void)
3752{
3753 unsigned long flags;
3754
3755 spin_lock_irqsave(&dispc.irq_lock, flags);
3756
3757 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3758
3759 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003760 if (dss_has_feature(FEAT_MGR_LCD2))
3761 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05303762 if (dss_has_feature(FEAT_MGR_LCD3))
3763 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST3;
Archit Tanejab8c095b2011-09-13 18:20:33 +05303764 if (dss_feat_get_num_ovls() > 3)
3765 dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003766
3767 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3768 * so clear it */
3769 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3770
3771 _omap_dispc_set_irqs();
3772
3773 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3774}
3775
3776void dispc_enable_sidle(void)
3777{
3778 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3779}
3780
3781void dispc_disable_sidle(void)
3782{
3783 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3784}
3785
3786static void _omap_dispc_initial_config(void)
3787{
3788 u32 l;
3789
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003790 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3791 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3792 l = dispc_read_reg(DISPC_DIVISOR);
3793 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3794 l = FLD_MOD(l, 1, 0, 0);
3795 l = FLD_MOD(l, 1, 23, 16);
3796 dispc_write_reg(DISPC_DIVISOR, l);
3797 }
3798
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003799 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003800 if (dss_has_feature(FEAT_FUNCGATED))
3801 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003802
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003803 _dispc_setup_color_conv_coef();
3804
3805 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3806
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003807 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003808
3809 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303810
3811 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003812}
3813
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303814static const struct dispc_features omap24xx_dispc_feats __initconst = {
3815 .sw_start = 5,
3816 .fp_start = 15,
3817 .bp_start = 27,
3818 .sw_max = 64,
3819 .vp_max = 255,
3820 .hp_max = 256,
3821 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3822 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003823 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303824};
3825
3826static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
3827 .sw_start = 5,
3828 .fp_start = 15,
3829 .bp_start = 27,
3830 .sw_max = 64,
3831 .vp_max = 255,
3832 .hp_max = 256,
3833 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3834 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003835 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303836};
3837
3838static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
3839 .sw_start = 7,
3840 .fp_start = 19,
3841 .bp_start = 31,
3842 .sw_max = 256,
3843 .vp_max = 4095,
3844 .hp_max = 4096,
3845 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3846 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003847 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303848};
3849
3850static const struct dispc_features omap44xx_dispc_feats __initconst = {
3851 .sw_start = 7,
3852 .fp_start = 19,
3853 .bp_start = 31,
3854 .sw_max = 256,
3855 .vp_max = 4095,
3856 .hp_max = 4096,
3857 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3858 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003859 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003860 .gfx_fifo_workaround = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303861};
3862
3863static int __init dispc_init_features(struct device *dev)
3864{
3865 const struct dispc_features *src;
3866 struct dispc_features *dst;
3867
3868 dst = devm_kzalloc(dev, sizeof(*dst), GFP_KERNEL);
3869 if (!dst) {
3870 dev_err(dev, "Failed to allocate DISPC Features\n");
3871 return -ENOMEM;
3872 }
3873
3874 if (cpu_is_omap24xx()) {
3875 src = &omap24xx_dispc_feats;
3876 } else if (cpu_is_omap34xx()) {
3877 if (omap_rev() < OMAP3430_REV_ES3_0)
3878 src = &omap34xx_rev1_0_dispc_feats;
3879 else
3880 src = &omap34xx_rev3_0_dispc_feats;
3881 } else if (cpu_is_omap44xx()) {
3882 src = &omap44xx_dispc_feats;
Archit Taneja23362832012-04-08 16:47:01 +05303883 } else if (soc_is_omap54xx()) {
3884 src = &omap44xx_dispc_feats;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303885 } else {
3886 return -ENODEV;
3887 }
3888
3889 memcpy(dst, src, sizeof(*dst));
3890 dispc.feat = dst;
3891
3892 return 0;
3893}
3894
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003895/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003896static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003897{
3898 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003899 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003900 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003901 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003902
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003903 dispc.pdev = pdev;
3904
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303905 r = dispc_init_features(&dispc.pdev->dev);
3906 if (r)
3907 return r;
3908
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003909 spin_lock_init(&dispc.irq_lock);
3910
3911#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3912 spin_lock_init(&dispc.irq_stats_lock);
3913 dispc.irq_stats.last_reset = jiffies;
3914#endif
3915
3916 INIT_WORK(&dispc.error_work, dispc_error_worker);
3917
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003918 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3919 if (!dispc_mem) {
3920 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003921 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003922 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003923
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003924 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
3925 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003926 if (!dispc.base) {
3927 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003928 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00003929 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003930
archit tanejaaffe3602011-02-23 08:41:03 +00003931 dispc.irq = platform_get_irq(dispc.pdev, 0);
3932 if (dispc.irq < 0) {
3933 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003934 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00003935 }
3936
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003937 r = devm_request_irq(&pdev->dev, dispc.irq, omap_dispc_irq_handler,
3938 IRQF_SHARED, "OMAP DISPC", dispc.pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00003939 if (r < 0) {
3940 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003941 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003942 }
3943
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003944 clk = clk_get(&pdev->dev, "fck");
3945 if (IS_ERR(clk)) {
3946 DSSERR("can't get fck\n");
3947 r = PTR_ERR(clk);
3948 return r;
3949 }
3950
3951 dispc.dss_clk = clk;
3952
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003953 pm_runtime_enable(&pdev->dev);
3954
3955 r = dispc_runtime_get();
3956 if (r)
3957 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003958
3959 _omap_dispc_initial_config();
3960
3961 _omap_dispc_initialize_irq();
3962
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003963 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003964 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003965 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3966
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003967 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003968
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003969 dss_debugfs_create_file("dispc", dispc_dump_regs);
3970
3971#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3972 dss_debugfs_create_file("dispc_irq", dispc_dump_irqs);
3973#endif
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003974 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003975
3976err_runtime_get:
3977 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003978 clk_put(dispc.dss_clk);
archit tanejaaffe3602011-02-23 08:41:03 +00003979 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003980}
3981
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003982static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003983{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003984 pm_runtime_disable(&pdev->dev);
3985
3986 clk_put(dispc.dss_clk);
3987
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003988 return 0;
3989}
3990
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003991static int dispc_runtime_suspend(struct device *dev)
3992{
3993 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003994
3995 return 0;
3996}
3997
3998static int dispc_runtime_resume(struct device *dev)
3999{
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03004000 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004001
4002 return 0;
4003}
4004
4005static const struct dev_pm_ops dispc_pm_ops = {
4006 .runtime_suspend = dispc_runtime_suspend,
4007 .runtime_resume = dispc_runtime_resume,
4008};
4009
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004010static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004011 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004012 .driver = {
4013 .name = "omapdss_dispc",
4014 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004015 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004016 },
4017};
4018
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004019int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004020{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02004021 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004022}
4023
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004024void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004025{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004026 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004027}