blob: 1b87eee22fa9fd5a3cabb128bd7f3b10a38bf4f5 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin
3 * Copyright 2008 Stuart Bennett
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 */
25
26#include <linux/swab.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "drmP.h"
29#include "drm.h"
30#include "drm_sarea.h"
31#include "drm_crtc_helper.h"
32#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100034
35#include "nouveau_drv.h"
36#include "nouveau_drm.h"
Dave Airlie38651672010-03-30 05:34:13 +000037#include "nouveau_fbcon.h"
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100038#include "nouveau_ramht.h"
Ben Skeggs330c5982010-09-16 15:39:49 +100039#include "nouveau_pm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100040#include "nv50_display.h"
41
Ben Skeggs6ee73862009-12-11 19:24:15 +100042static void nouveau_stub_takedown(struct drm_device *dev) {}
Ben Skeggsee2e0132010-07-26 09:28:25 +100043static int nouveau_stub_init(struct drm_device *dev) { return 0; }
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
45static int nouveau_init_engine_ptrs(struct drm_device *dev)
46{
47 struct drm_nouveau_private *dev_priv = dev->dev_private;
48 struct nouveau_engine *engine = &dev_priv->engine;
49
50 switch (dev_priv->chipset & 0xf0) {
51 case 0x00:
52 engine->instmem.init = nv04_instmem_init;
53 engine->instmem.takedown = nv04_instmem_takedown;
54 engine->instmem.suspend = nv04_instmem_suspend;
55 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +100056 engine->instmem.get = nv04_instmem_get;
57 engine->instmem.put = nv04_instmem_put;
58 engine->instmem.map = nv04_instmem_map;
59 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +100060 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +100061 engine->mc.init = nv04_mc_init;
62 engine->mc.takedown = nv04_mc_takedown;
63 engine->timer.init = nv04_timer_init;
64 engine->timer.read = nv04_timer_read;
65 engine->timer.takedown = nv04_timer_takedown;
66 engine->fb.init = nv04_fb_init;
67 engine->fb.takedown = nv04_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +100068 engine->graph.init = nv04_graph_init;
69 engine->graph.takedown = nv04_graph_takedown;
70 engine->graph.fifo_access = nv04_graph_fifo_access;
71 engine->graph.channel = nv04_graph_channel;
72 engine->graph.create_context = nv04_graph_create_context;
73 engine->graph.destroy_context = nv04_graph_destroy_context;
74 engine->graph.load_context = nv04_graph_load_context;
75 engine->graph.unload_context = nv04_graph_unload_context;
76 engine->fifo.channels = 16;
77 engine->fifo.init = nv04_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +100078 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +100079 engine->fifo.disable = nv04_fifo_disable;
80 engine->fifo.enable = nv04_fifo_enable;
81 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +010082 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +100083 engine->fifo.channel_id = nv04_fifo_channel_id;
84 engine->fifo.create_context = nv04_fifo_create_context;
85 engine->fifo.destroy_context = nv04_fifo_destroy_context;
86 engine->fifo.load_context = nv04_fifo_load_context;
87 engine->fifo.unload_context = nv04_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +020088 engine->display.early_init = nv04_display_early_init;
89 engine->display.late_takedown = nv04_display_late_takedown;
90 engine->display.create = nv04_display_create;
91 engine->display.init = nv04_display_init;
92 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +100093 engine->gpio.init = nouveau_stub_init;
94 engine->gpio.takedown = nouveau_stub_takedown;
95 engine->gpio.get = NULL;
96 engine->gpio.set = NULL;
97 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +100098 engine->pm.clock_get = nv04_pm_clock_get;
99 engine->pm.clock_pre = nv04_pm_clock_pre;
100 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000101 engine->crypt.init = nouveau_stub_init;
102 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000103 engine->vram.init = nouveau_mem_detect;
104 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000105 break;
106 case 0x10:
107 engine->instmem.init = nv04_instmem_init;
108 engine->instmem.takedown = nv04_instmem_takedown;
109 engine->instmem.suspend = nv04_instmem_suspend;
110 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000111 engine->instmem.get = nv04_instmem_get;
112 engine->instmem.put = nv04_instmem_put;
113 engine->instmem.map = nv04_instmem_map;
114 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000115 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000116 engine->mc.init = nv04_mc_init;
117 engine->mc.takedown = nv04_mc_takedown;
118 engine->timer.init = nv04_timer_init;
119 engine->timer.read = nv04_timer_read;
120 engine->timer.takedown = nv04_timer_takedown;
121 engine->fb.init = nv10_fb_init;
122 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200123 engine->fb.init_tile_region = nv10_fb_init_tile_region;
124 engine->fb.set_tile_region = nv10_fb_set_tile_region;
125 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000126 engine->graph.init = nv10_graph_init;
127 engine->graph.takedown = nv10_graph_takedown;
128 engine->graph.channel = nv10_graph_channel;
129 engine->graph.create_context = nv10_graph_create_context;
130 engine->graph.destroy_context = nv10_graph_destroy_context;
131 engine->graph.fifo_access = nv04_graph_fifo_access;
132 engine->graph.load_context = nv10_graph_load_context;
133 engine->graph.unload_context = nv10_graph_unload_context;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200134 engine->graph.set_tile_region = nv10_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000135 engine->fifo.channels = 32;
136 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000137 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000138 engine->fifo.disable = nv04_fifo_disable;
139 engine->fifo.enable = nv04_fifo_enable;
140 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100141 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000142 engine->fifo.channel_id = nv10_fifo_channel_id;
143 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200144 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000145 engine->fifo.load_context = nv10_fifo_load_context;
146 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200147 engine->display.early_init = nv04_display_early_init;
148 engine->display.late_takedown = nv04_display_late_takedown;
149 engine->display.create = nv04_display_create;
150 engine->display.init = nv04_display_init;
151 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000152 engine->gpio.init = nouveau_stub_init;
153 engine->gpio.takedown = nouveau_stub_takedown;
154 engine->gpio.get = nv10_gpio_get;
155 engine->gpio.set = nv10_gpio_set;
156 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000157 engine->pm.clock_get = nv04_pm_clock_get;
158 engine->pm.clock_pre = nv04_pm_clock_pre;
159 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000160 engine->crypt.init = nouveau_stub_init;
161 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000162 engine->vram.init = nouveau_mem_detect;
163 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000164 break;
165 case 0x20:
166 engine->instmem.init = nv04_instmem_init;
167 engine->instmem.takedown = nv04_instmem_takedown;
168 engine->instmem.suspend = nv04_instmem_suspend;
169 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000170 engine->instmem.get = nv04_instmem_get;
171 engine->instmem.put = nv04_instmem_put;
172 engine->instmem.map = nv04_instmem_map;
173 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000174 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000175 engine->mc.init = nv04_mc_init;
176 engine->mc.takedown = nv04_mc_takedown;
177 engine->timer.init = nv04_timer_init;
178 engine->timer.read = nv04_timer_read;
179 engine->timer.takedown = nv04_timer_takedown;
180 engine->fb.init = nv10_fb_init;
181 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200182 engine->fb.init_tile_region = nv10_fb_init_tile_region;
183 engine->fb.set_tile_region = nv10_fb_set_tile_region;
184 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000185 engine->graph.init = nv20_graph_init;
186 engine->graph.takedown = nv20_graph_takedown;
187 engine->graph.channel = nv10_graph_channel;
188 engine->graph.create_context = nv20_graph_create_context;
189 engine->graph.destroy_context = nv20_graph_destroy_context;
190 engine->graph.fifo_access = nv04_graph_fifo_access;
191 engine->graph.load_context = nv20_graph_load_context;
192 engine->graph.unload_context = nv20_graph_unload_context;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200193 engine->graph.set_tile_region = nv20_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000194 engine->fifo.channels = 32;
195 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000196 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000197 engine->fifo.disable = nv04_fifo_disable;
198 engine->fifo.enable = nv04_fifo_enable;
199 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100200 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000201 engine->fifo.channel_id = nv10_fifo_channel_id;
202 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200203 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000204 engine->fifo.load_context = nv10_fifo_load_context;
205 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200206 engine->display.early_init = nv04_display_early_init;
207 engine->display.late_takedown = nv04_display_late_takedown;
208 engine->display.create = nv04_display_create;
209 engine->display.init = nv04_display_init;
210 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000211 engine->gpio.init = nouveau_stub_init;
212 engine->gpio.takedown = nouveau_stub_takedown;
213 engine->gpio.get = nv10_gpio_get;
214 engine->gpio.set = nv10_gpio_set;
215 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000216 engine->pm.clock_get = nv04_pm_clock_get;
217 engine->pm.clock_pre = nv04_pm_clock_pre;
218 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000219 engine->crypt.init = nouveau_stub_init;
220 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000221 engine->vram.init = nouveau_mem_detect;
222 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000223 break;
224 case 0x30:
225 engine->instmem.init = nv04_instmem_init;
226 engine->instmem.takedown = nv04_instmem_takedown;
227 engine->instmem.suspend = nv04_instmem_suspend;
228 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000229 engine->instmem.get = nv04_instmem_get;
230 engine->instmem.put = nv04_instmem_put;
231 engine->instmem.map = nv04_instmem_map;
232 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000233 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000234 engine->mc.init = nv04_mc_init;
235 engine->mc.takedown = nv04_mc_takedown;
236 engine->timer.init = nv04_timer_init;
237 engine->timer.read = nv04_timer_read;
238 engine->timer.takedown = nv04_timer_takedown;
Francisco Jerez8bded182010-07-21 21:08:11 +0200239 engine->fb.init = nv30_fb_init;
240 engine->fb.takedown = nv30_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200241 engine->fb.init_tile_region = nv30_fb_init_tile_region;
242 engine->fb.set_tile_region = nv10_fb_set_tile_region;
243 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000244 engine->graph.init = nv30_graph_init;
245 engine->graph.takedown = nv20_graph_takedown;
246 engine->graph.fifo_access = nv04_graph_fifo_access;
247 engine->graph.channel = nv10_graph_channel;
248 engine->graph.create_context = nv20_graph_create_context;
249 engine->graph.destroy_context = nv20_graph_destroy_context;
250 engine->graph.load_context = nv20_graph_load_context;
251 engine->graph.unload_context = nv20_graph_unload_context;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200252 engine->graph.set_tile_region = nv20_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000253 engine->fifo.channels = 32;
254 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000255 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000256 engine->fifo.disable = nv04_fifo_disable;
257 engine->fifo.enable = nv04_fifo_enable;
258 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100259 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000260 engine->fifo.channel_id = nv10_fifo_channel_id;
261 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200262 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000263 engine->fifo.load_context = nv10_fifo_load_context;
264 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200265 engine->display.early_init = nv04_display_early_init;
266 engine->display.late_takedown = nv04_display_late_takedown;
267 engine->display.create = nv04_display_create;
268 engine->display.init = nv04_display_init;
269 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000270 engine->gpio.init = nouveau_stub_init;
271 engine->gpio.takedown = nouveau_stub_takedown;
272 engine->gpio.get = nv10_gpio_get;
273 engine->gpio.set = nv10_gpio_set;
274 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000275 engine->pm.clock_get = nv04_pm_clock_get;
276 engine->pm.clock_pre = nv04_pm_clock_pre;
277 engine->pm.clock_set = nv04_pm_clock_set;
278 engine->pm.voltage_get = nouveau_voltage_gpio_get;
279 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000280 engine->crypt.init = nouveau_stub_init;
281 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000282 engine->vram.init = nouveau_mem_detect;
283 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000284 break;
285 case 0x40:
286 case 0x60:
287 engine->instmem.init = nv04_instmem_init;
288 engine->instmem.takedown = nv04_instmem_takedown;
289 engine->instmem.suspend = nv04_instmem_suspend;
290 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000291 engine->instmem.get = nv04_instmem_get;
292 engine->instmem.put = nv04_instmem_put;
293 engine->instmem.map = nv04_instmem_map;
294 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000295 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000296 engine->mc.init = nv40_mc_init;
297 engine->mc.takedown = nv40_mc_takedown;
298 engine->timer.init = nv04_timer_init;
299 engine->timer.read = nv04_timer_read;
300 engine->timer.takedown = nv04_timer_takedown;
301 engine->fb.init = nv40_fb_init;
302 engine->fb.takedown = nv40_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200303 engine->fb.init_tile_region = nv30_fb_init_tile_region;
304 engine->fb.set_tile_region = nv40_fb_set_tile_region;
305 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000306 engine->graph.init = nv40_graph_init;
307 engine->graph.takedown = nv40_graph_takedown;
308 engine->graph.fifo_access = nv04_graph_fifo_access;
309 engine->graph.channel = nv40_graph_channel;
310 engine->graph.create_context = nv40_graph_create_context;
311 engine->graph.destroy_context = nv40_graph_destroy_context;
312 engine->graph.load_context = nv40_graph_load_context;
313 engine->graph.unload_context = nv40_graph_unload_context;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200314 engine->graph.set_tile_region = nv40_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000315 engine->fifo.channels = 32;
316 engine->fifo.init = nv40_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000317 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000318 engine->fifo.disable = nv04_fifo_disable;
319 engine->fifo.enable = nv04_fifo_enable;
320 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100321 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000322 engine->fifo.channel_id = nv10_fifo_channel_id;
323 engine->fifo.create_context = nv40_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200324 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000325 engine->fifo.load_context = nv40_fifo_load_context;
326 engine->fifo.unload_context = nv40_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200327 engine->display.early_init = nv04_display_early_init;
328 engine->display.late_takedown = nv04_display_late_takedown;
329 engine->display.create = nv04_display_create;
330 engine->display.init = nv04_display_init;
331 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000332 engine->gpio.init = nouveau_stub_init;
333 engine->gpio.takedown = nouveau_stub_takedown;
334 engine->gpio.get = nv10_gpio_get;
335 engine->gpio.set = nv10_gpio_set;
336 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000337 engine->pm.clock_get = nv04_pm_clock_get;
338 engine->pm.clock_pre = nv04_pm_clock_pre;
339 engine->pm.clock_set = nv04_pm_clock_set;
340 engine->pm.voltage_get = nouveau_voltage_gpio_get;
341 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200342 engine->pm.temp_get = nv40_temp_get;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000343 engine->crypt.init = nouveau_stub_init;
344 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000345 engine->vram.init = nouveau_mem_detect;
346 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000347 break;
348 case 0x50:
349 case 0x80: /* gotta love NVIDIA's consistency.. */
350 case 0x90:
351 case 0xA0:
352 engine->instmem.init = nv50_instmem_init;
353 engine->instmem.takedown = nv50_instmem_takedown;
354 engine->instmem.suspend = nv50_instmem_suspend;
355 engine->instmem.resume = nv50_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000356 engine->instmem.get = nv50_instmem_get;
357 engine->instmem.put = nv50_instmem_put;
358 engine->instmem.map = nv50_instmem_map;
359 engine->instmem.unmap = nv50_instmem_unmap;
Ben Skeggs734ee832010-07-15 11:02:54 +1000360 if (dev_priv->chipset == 0x50)
361 engine->instmem.flush = nv50_instmem_flush;
362 else
363 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000364 engine->mc.init = nv50_mc_init;
365 engine->mc.takedown = nv50_mc_takedown;
366 engine->timer.init = nv04_timer_init;
367 engine->timer.read = nv04_timer_read;
368 engine->timer.takedown = nv04_timer_takedown;
Marcin Koƛcielnicki304424e2010-03-01 00:18:39 +0000369 engine->fb.init = nv50_fb_init;
370 engine->fb.takedown = nv50_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000371 engine->graph.init = nv50_graph_init;
372 engine->graph.takedown = nv50_graph_takedown;
373 engine->graph.fifo_access = nv50_graph_fifo_access;
374 engine->graph.channel = nv50_graph_channel;
375 engine->graph.create_context = nv50_graph_create_context;
376 engine->graph.destroy_context = nv50_graph_destroy_context;
377 engine->graph.load_context = nv50_graph_load_context;
378 engine->graph.unload_context = nv50_graph_unload_context;
Ben Skeggs56ac7472010-10-22 10:26:24 +1000379 if (dev_priv->chipset != 0x86)
380 engine->graph.tlb_flush = nv50_graph_tlb_flush;
381 else {
382 /* from what i can see nvidia do this on every
383 * pre-NVA3 board except NVAC, but, we've only
384 * ever seen problems on NV86
385 */
386 engine->graph.tlb_flush = nv86_graph_tlb_flush;
387 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000388 engine->fifo.channels = 128;
389 engine->fifo.init = nv50_fifo_init;
390 engine->fifo.takedown = nv50_fifo_takedown;
391 engine->fifo.disable = nv04_fifo_disable;
392 engine->fifo.enable = nv04_fifo_enable;
393 engine->fifo.reassign = nv04_fifo_reassign;
394 engine->fifo.channel_id = nv50_fifo_channel_id;
395 engine->fifo.create_context = nv50_fifo_create_context;
396 engine->fifo.destroy_context = nv50_fifo_destroy_context;
397 engine->fifo.load_context = nv50_fifo_load_context;
398 engine->fifo.unload_context = nv50_fifo_unload_context;
Ben Skeggs56ac7472010-10-22 10:26:24 +1000399 engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200400 engine->display.early_init = nv50_display_early_init;
401 engine->display.late_takedown = nv50_display_late_takedown;
402 engine->display.create = nv50_display_create;
403 engine->display.init = nv50_display_init;
404 engine->display.destroy = nv50_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000405 engine->gpio.init = nv50_gpio_init;
Ben Skeggs2cbd4c82010-11-03 10:18:04 +1000406 engine->gpio.takedown = nv50_gpio_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000407 engine->gpio.get = nv50_gpio_get;
408 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000409 engine->gpio.irq_register = nv50_gpio_irq_register;
410 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000411 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000412 switch (dev_priv->chipset) {
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000413 case 0x84:
414 case 0x86:
415 case 0x92:
416 case 0x94:
417 case 0x96:
418 case 0x98:
419 case 0xa0:
Ben Skeggs5f801982010-10-22 08:44:09 +1000420 case 0xaa:
421 case 0xac:
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000422 case 0x50:
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000423 engine->pm.clock_get = nv50_pm_clock_get;
424 engine->pm.clock_pre = nv50_pm_clock_pre;
425 engine->pm.clock_set = nv50_pm_clock_set;
426 break;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000427 default:
428 engine->pm.clock_get = nva3_pm_clock_get;
429 engine->pm.clock_pre = nva3_pm_clock_pre;
430 engine->pm.clock_set = nva3_pm_clock_set;
431 break;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000432 }
Ben Skeggs02c30ca2010-09-16 16:17:35 +1000433 engine->pm.voltage_get = nouveau_voltage_gpio_get;
434 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200435 if (dev_priv->chipset >= 0x84)
436 engine->pm.temp_get = nv84_temp_get;
437 else
438 engine->pm.temp_get = nv40_temp_get;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000439 switch (dev_priv->chipset) {
440 case 0x84:
441 case 0x86:
442 case 0x92:
443 case 0x94:
444 case 0x96:
445 case 0xa0:
446 engine->crypt.init = nv84_crypt_init;
447 engine->crypt.takedown = nv84_crypt_fini;
448 engine->crypt.create_context = nv84_crypt_create_context;
449 engine->crypt.destroy_context = nv84_crypt_destroy_context;
Ben Skeggs2cb3d3b2010-11-15 16:28:19 +1000450 engine->crypt.tlb_flush = nv84_crypt_tlb_flush;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000451 break;
452 default:
453 engine->crypt.init = nouveau_stub_init;
454 engine->crypt.takedown = nouveau_stub_takedown;
455 break;
456 }
Ben Skeggs60d2a882010-12-06 15:28:54 +1000457 engine->vram.init = nv50_vram_init;
458 engine->vram.get = nv50_vram_new;
459 engine->vram.put = nv50_vram_del;
460 engine->vram.flags_valid = nv50_vram_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000461 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000462 case 0xC0:
463 engine->instmem.init = nvc0_instmem_init;
464 engine->instmem.takedown = nvc0_instmem_takedown;
465 engine->instmem.suspend = nvc0_instmem_suspend;
466 engine->instmem.resume = nvc0_instmem_resume;
Ben Skeggs8984e042010-11-15 11:48:33 +1000467 engine->instmem.get = nv50_instmem_get;
468 engine->instmem.put = nv50_instmem_put;
469 engine->instmem.map = nv50_instmem_map;
470 engine->instmem.unmap = nv50_instmem_unmap;
471 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000472 engine->mc.init = nv50_mc_init;
473 engine->mc.takedown = nv50_mc_takedown;
474 engine->timer.init = nv04_timer_init;
475 engine->timer.read = nv04_timer_read;
476 engine->timer.takedown = nv04_timer_takedown;
477 engine->fb.init = nvc0_fb_init;
478 engine->fb.takedown = nvc0_fb_takedown;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000479 engine->graph.init = nvc0_graph_init;
480 engine->graph.takedown = nvc0_graph_takedown;
481 engine->graph.fifo_access = nvc0_graph_fifo_access;
482 engine->graph.channel = nvc0_graph_channel;
483 engine->graph.create_context = nvc0_graph_create_context;
484 engine->graph.destroy_context = nvc0_graph_destroy_context;
485 engine->graph.load_context = nvc0_graph_load_context;
486 engine->graph.unload_context = nvc0_graph_unload_context;
487 engine->fifo.channels = 128;
488 engine->fifo.init = nvc0_fifo_init;
489 engine->fifo.takedown = nvc0_fifo_takedown;
490 engine->fifo.disable = nvc0_fifo_disable;
491 engine->fifo.enable = nvc0_fifo_enable;
492 engine->fifo.reassign = nvc0_fifo_reassign;
493 engine->fifo.channel_id = nvc0_fifo_channel_id;
494 engine->fifo.create_context = nvc0_fifo_create_context;
495 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
496 engine->fifo.load_context = nvc0_fifo_load_context;
497 engine->fifo.unload_context = nvc0_fifo_unload_context;
498 engine->display.early_init = nv50_display_early_init;
499 engine->display.late_takedown = nv50_display_late_takedown;
500 engine->display.create = nv50_display_create;
501 engine->display.init = nv50_display_init;
502 engine->display.destroy = nv50_display_destroy;
503 engine->gpio.init = nv50_gpio_init;
504 engine->gpio.takedown = nouveau_stub_takedown;
505 engine->gpio.get = nv50_gpio_get;
506 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000507 engine->gpio.irq_register = nv50_gpio_irq_register;
508 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000509 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000510 engine->crypt.init = nouveau_stub_init;
511 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs8984e042010-11-15 11:48:33 +1000512 engine->vram.init = nvc0_vram_init;
513 engine->vram.get = nvc0_vram_new;
514 engine->vram.put = nv50_vram_del;
515 engine->vram.flags_valid = nvc0_vram_flags_valid;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000516 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000517 default:
518 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
519 return 1;
520 }
521
522 return 0;
523}
524
525static unsigned int
526nouveau_vga_set_decode(void *priv, bool state)
527{
Marcin Koƛcielnicki9967b942010-02-08 00:20:17 +0000528 struct drm_device *dev = priv;
529 struct drm_nouveau_private *dev_priv = dev->dev_private;
530
531 if (dev_priv->chipset >= 0x40)
532 nv_wr32(dev, 0x88054, state);
533 else
534 nv_wr32(dev, 0x1854, state);
535
Ben Skeggs6ee73862009-12-11 19:24:15 +1000536 if (state)
537 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
538 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
539 else
540 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
541}
542
Ben Skeggs0735f622009-12-16 14:28:55 +1000543static int
544nouveau_card_init_channel(struct drm_device *dev)
545{
546 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000547 struct nouveau_gpuobj *gpuobj = NULL;
Ben Skeggs0735f622009-12-16 14:28:55 +1000548 int ret;
549
550 ret = nouveau_channel_alloc(dev, &dev_priv->channel,
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000551 (struct drm_file *)-2, NvDmaFB, NvDmaTT);
Ben Skeggs0735f622009-12-16 14:28:55 +1000552 if (ret)
553 return ret;
554
Ben Skeggs52167822010-11-24 10:18:28 +1000555 /* no dma objects on fermi... */
556 if (dev_priv->card_type >= NV_C0)
557 goto out_done;
558
Ben Skeggs0735f622009-12-16 14:28:55 +1000559 ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000560 0, dev_priv->vram_size,
Ben Skeggs7f4a1952010-11-16 11:50:09 +1000561 NV_MEM_ACCESS_RW, NV_MEM_TARGET_VRAM,
Ben Skeggs0735f622009-12-16 14:28:55 +1000562 &gpuobj);
563 if (ret)
564 goto out_err;
565
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000566 ret = nouveau_ramht_insert(dev_priv->channel, NvDmaVRAM, gpuobj);
567 nouveau_gpuobj_ref(NULL, &gpuobj);
Ben Skeggs0735f622009-12-16 14:28:55 +1000568 if (ret)
569 goto out_err;
570
Ben Skeggs7f4a1952010-11-16 11:50:09 +1000571 ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
572 0, dev_priv->gart_info.aper_size,
573 NV_MEM_ACCESS_RW, NV_MEM_TARGET_GART,
574 &gpuobj);
Ben Skeggs0735f622009-12-16 14:28:55 +1000575 if (ret)
576 goto out_err;
577
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000578 ret = nouveau_ramht_insert(dev_priv->channel, NvDmaGART, gpuobj);
579 nouveau_gpuobj_ref(NULL, &gpuobj);
Ben Skeggs0735f622009-12-16 14:28:55 +1000580 if (ret)
581 goto out_err;
582
Ben Skeggs52167822010-11-24 10:18:28 +1000583out_done:
Ben Skeggscff5c132010-10-06 16:16:59 +1000584 mutex_unlock(&dev_priv->channel->mutex);
Ben Skeggs0735f622009-12-16 14:28:55 +1000585 return 0;
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000586
Ben Skeggs0735f622009-12-16 14:28:55 +1000587out_err:
Ben Skeggscff5c132010-10-06 16:16:59 +1000588 nouveau_channel_put(&dev_priv->channel);
Ben Skeggs0735f622009-12-16 14:28:55 +1000589 return ret;
590}
591
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000592static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
593 enum vga_switcheroo_state state)
594{
Dave Airliefbf81762010-06-01 09:09:06 +1000595 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000596 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
597 if (state == VGA_SWITCHEROO_ON) {
598 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
599 nouveau_pci_resume(pdev);
Dave Airliefbf81762010-06-01 09:09:06 +1000600 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000601 } else {
602 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
Dave Airliefbf81762010-06-01 09:09:06 +1000603 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000604 nouveau_pci_suspend(pdev, pmm);
605 }
606}
607
Dave Airlie8d608aa2010-12-07 08:57:57 +1000608static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
609{
610 struct drm_device *dev = pci_get_drvdata(pdev);
611 nouveau_fbcon_output_poll_changed(dev);
612}
613
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000614static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
615{
616 struct drm_device *dev = pci_get_drvdata(pdev);
617 bool can_switch;
618
619 spin_lock(&dev->count_lock);
620 can_switch = (dev->open_count == 0);
621 spin_unlock(&dev->count_lock);
622 return can_switch;
623}
624
Ben Skeggs6ee73862009-12-11 19:24:15 +1000625int
626nouveau_card_init(struct drm_device *dev)
627{
628 struct drm_nouveau_private *dev_priv = dev->dev_private;
629 struct nouveau_engine *engine;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000630 int ret;
631
Ben Skeggs6ee73862009-12-11 19:24:15 +1000632 vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000633 vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
Dave Airlie8d608aa2010-12-07 08:57:57 +1000634 nouveau_switcheroo_reprobe,
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000635 nouveau_switcheroo_can_switch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000636
637 /* Initialise internal driver API hooks */
638 ret = nouveau_init_engine_ptrs(dev);
639 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000640 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000641 engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000642 spin_lock_init(&dev_priv->channels.lock);
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200643 spin_lock_init(&dev_priv->tile.lock);
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100644 spin_lock_init(&dev_priv->context_switch_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000645
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200646 /* Make the CRTCs and I2C buses accessible */
647 ret = engine->display.early_init(dev);
648 if (ret)
649 goto out;
650
Ben Skeggs6ee73862009-12-11 19:24:15 +1000651 /* Parse BIOS tables / Run init tables if card not POSTed */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000652 ret = nouveau_bios_init(dev);
653 if (ret)
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200654 goto out_display_early;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000655
Ben Skeggs330c5982010-09-16 15:39:49 +1000656 nouveau_pm_init(dev);
657
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000658 ret = nouveau_mem_vram_init(dev);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000659 if (ret)
660 goto out_bios;
661
Ben Skeggs6ee73862009-12-11 19:24:15 +1000662 ret = nouveau_gpuobj_init(dev);
663 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000664 goto out_vram;
665
666 ret = engine->instmem.init(dev);
667 if (ret)
668 goto out_gpuobj;
669
670 ret = nouveau_mem_gart_init(dev);
671 if (ret)
672 goto out_instmem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000673
674 /* PMC */
675 ret = engine->mc.init(dev);
676 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000677 goto out_gart;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000678
Ben Skeggsee2e0132010-07-26 09:28:25 +1000679 /* PGPIO */
680 ret = engine->gpio.init(dev);
681 if (ret)
682 goto out_mc;
683
Ben Skeggs6ee73862009-12-11 19:24:15 +1000684 /* PTIMER */
685 ret = engine->timer.init(dev);
686 if (ret)
Ben Skeggsee2e0132010-07-26 09:28:25 +1000687 goto out_gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000688
689 /* PFB */
690 ret = engine->fb.init(dev);
691 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000692 goto out_timer;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000693
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000694 if (nouveau_noaccel)
695 engine->graph.accel_blocked = true;
696 else {
697 /* PGRAPH */
698 ret = engine->graph.init(dev);
699 if (ret)
700 goto out_fb;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000701
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000702 /* PCRYPT */
703 ret = engine->crypt.init(dev);
704 if (ret)
705 goto out_graph;
706
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000707 /* PFIFO */
708 ret = engine->fifo.init(dev);
709 if (ret)
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000710 goto out_crypt;
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000711 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000712
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200713 ret = engine->display.create(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000714 if (ret)
715 goto out_fifo;
716
Francisco Jerez042206c2010-10-21 18:19:29 +0200717 ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
718 if (ret)
719 goto out_vblank;
720
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000721 ret = nouveau_irq_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000722 if (ret)
Francisco Jerez042206c2010-10-21 18:19:29 +0200723 goto out_vblank;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000724
725 /* what about PVIDEO/PCRTC/PRAMDAC etc? */
726
Ben Skeggs0735f622009-12-16 14:28:55 +1000727 if (!engine->graph.accel_blocked) {
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200728 ret = nouveau_fence_init(dev);
Ben Skeggs0735f622009-12-16 14:28:55 +1000729 if (ret)
730 goto out_irq;
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200731
732 ret = nouveau_card_init_channel(dev);
733 if (ret)
734 goto out_fence;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000735 }
736
Ben Skeggs6ee73862009-12-11 19:24:15 +1000737 ret = nouveau_backlight_init(dev);
738 if (ret)
739 NV_ERROR(dev, "Error %d registering backlight\n", ret);
740
Ben Skeggscd0b0722010-06-01 15:56:22 +1000741 nouveau_fbcon_init(dev);
742 drm_kms_helper_poll_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000743 return 0;
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000744
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200745out_fence:
746 nouveau_fence_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000747out_irq:
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000748 nouveau_irq_fini(dev);
Francisco Jerez042206c2010-10-21 18:19:29 +0200749out_vblank:
750 drm_vblank_cleanup(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200751 engine->display.destroy(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000752out_fifo:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000753 if (!nouveau_noaccel)
754 engine->fifo.takedown(dev);
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000755out_crypt:
756 if (!nouveau_noaccel)
757 engine->crypt.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000758out_graph:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000759 if (!nouveau_noaccel)
760 engine->graph.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000761out_fb:
762 engine->fb.takedown(dev);
763out_timer:
764 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000765out_gpio:
766 engine->gpio.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000767out_mc:
768 engine->mc.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000769out_gart:
770 nouveau_mem_gart_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000771out_instmem:
772 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000773out_gpuobj:
774 nouveau_gpuobj_takedown(dev);
775out_vram:
776 nouveau_mem_vram_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000777out_bios:
Ben Skeggs330c5982010-09-16 15:39:49 +1000778 nouveau_pm_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000779 nouveau_bios_takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200780out_display_early:
781 engine->display.late_takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000782out:
783 vga_client_register(dev->pdev, NULL, NULL, NULL);
784 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000785}
786
787static void nouveau_card_takedown(struct drm_device *dev)
788{
789 struct drm_nouveau_private *dev_priv = dev->dev_private;
790 struct nouveau_engine *engine = &dev_priv->engine;
791
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000792 nouveau_backlight_exit(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000793
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200794 if (!engine->graph.accel_blocked) {
795 nouveau_fence_fini(dev);
Francisco Jerez36c952e2010-10-18 03:01:34 +0200796 nouveau_channel_put_unlocked(&dev_priv->channel);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000797 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000798
799 if (!nouveau_noaccel) {
800 engine->fifo.takedown(dev);
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000801 engine->crypt.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000802 engine->graph.takedown(dev);
803 }
804 engine->fb.takedown(dev);
805 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000806 engine->gpio.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000807 engine->mc.takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200808 engine->display.late_takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000809
810 mutex_lock(&dev->struct_mutex);
811 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
812 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
813 mutex_unlock(&dev->struct_mutex);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000814 nouveau_mem_gart_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000815
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000816 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000817 nouveau_gpuobj_takedown(dev);
818 nouveau_mem_vram_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000819
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000820 nouveau_irq_fini(dev);
Francisco Jerez042206c2010-10-21 18:19:29 +0200821 drm_vblank_cleanup(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000822
Ben Skeggs330c5982010-09-16 15:39:49 +1000823 nouveau_pm_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000824 nouveau_bios_takedown(dev);
825
826 vga_client_register(dev->pdev, NULL, NULL, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000827}
828
829/* here a client dies, release the stuff that was allocated for its
830 * file_priv */
831void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
832{
833 nouveau_channel_cleanup(dev, file_priv);
834}
835
836/* first module load, setup the mmio/fb mapping */
837/* KMS: we need mmio at load time, not when the first drm client opens. */
838int nouveau_firstopen(struct drm_device *dev)
839{
840 return 0;
841}
842
843/* if we have an OF card, copy vbios to RAMIN */
844static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
845{
846#if defined(__powerpc__)
847 int size, i;
848 const uint32_t *bios;
849 struct device_node *dn = pci_device_to_OF_node(dev->pdev);
850 if (!dn) {
851 NV_INFO(dev, "Unable to get the OF node\n");
852 return;
853 }
854
855 bios = of_get_property(dn, "NVDA,BMP", &size);
856 if (bios) {
857 for (i = 0; i < size; i += 4)
858 nv_wi32(dev, i, bios[i/4]);
859 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
860 } else {
861 NV_INFO(dev, "Unable to get the OF bios\n");
862 }
863#endif
864}
865
Marcin Slusarz06415c52010-05-16 17:29:56 +0200866static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
867{
868 struct pci_dev *pdev = dev->pdev;
869 struct apertures_struct *aper = alloc_apertures(3);
870 if (!aper)
871 return NULL;
872
873 aper->ranges[0].base = pci_resource_start(pdev, 1);
874 aper->ranges[0].size = pci_resource_len(pdev, 1);
875 aper->count = 1;
876
877 if (pci_resource_len(pdev, 2)) {
878 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
879 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
880 aper->count++;
881 }
882
883 if (pci_resource_len(pdev, 3)) {
884 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
885 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
886 aper->count++;
887 }
888
889 return aper;
890}
891
892static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
893{
894 struct drm_nouveau_private *dev_priv = dev->dev_private;
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200895 bool primary = false;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200896 dev_priv->apertures = nouveau_get_apertures(dev);
897 if (!dev_priv->apertures)
898 return -ENOMEM;
899
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200900#ifdef CONFIG_X86
901 primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
902#endif
903
904 remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
Marcin Slusarz06415c52010-05-16 17:29:56 +0200905 return 0;
906}
907
Ben Skeggs6ee73862009-12-11 19:24:15 +1000908int nouveau_load(struct drm_device *dev, unsigned long flags)
909{
910 struct drm_nouveau_private *dev_priv;
911 uint32_t reg0;
912 resource_size_t mmio_start_offs;
Ben Skeggscd0b0722010-06-01 15:56:22 +1000913 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000914
915 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200916 if (!dev_priv) {
917 ret = -ENOMEM;
918 goto err_out;
919 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000920 dev->dev_private = dev_priv;
921 dev_priv->dev = dev;
922
923 dev_priv->flags = flags & NOUVEAU_FLAGS;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000924
925 NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
926 dev->pci_vendor, dev->pci_device, dev->pdev->class);
927
Ben Skeggs6ee73862009-12-11 19:24:15 +1000928 dev_priv->wq = create_workqueue("nouveau");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200929 if (!dev_priv->wq) {
930 ret = -EINVAL;
931 goto err_priv;
932 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000933
934 /* resource 0 is mmio regs */
935 /* resource 1 is linear FB */
936 /* resource 2 is RAMIN (mmio regs + 0x1000000) */
937 /* resource 6 is bios */
938
939 /* map the mmio regs */
940 mmio_start_offs = pci_resource_start(dev->pdev, 0);
941 dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
942 if (!dev_priv->mmio) {
943 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
944 "Please report your setup to " DRIVER_EMAIL "\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200945 ret = -EINVAL;
946 goto err_wq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000947 }
948 NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
949 (unsigned long long)mmio_start_offs);
950
951#ifdef __BIG_ENDIAN
952 /* Put the card in BE mode if it's not */
953 if (nv_rd32(dev, NV03_PMC_BOOT_1))
954 nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
955
956 DRM_MEMORYBARRIER();
957#endif
958
959 /* Time to determine the card architecture */
960 reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
961
962 /* We're dealing with >=NV10 */
963 if ((reg0 & 0x0f000000) > 0) {
964 /* Bit 27-20 contain the architecture in hex */
965 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
966 /* NV04 or NV05 */
967 } else if ((reg0 & 0xff00fff0) == 0x20004000) {
Ben Skeggs1dee7a92010-01-07 13:47:57 +1000968 if (reg0 & 0x00f00000)
969 dev_priv->chipset = 0x05;
970 else
971 dev_priv->chipset = 0x04;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000972 } else
973 dev_priv->chipset = 0xff;
974
975 switch (dev_priv->chipset & 0xf0) {
976 case 0x00:
977 case 0x10:
978 case 0x20:
979 case 0x30:
980 dev_priv->card_type = dev_priv->chipset & 0xf0;
981 break;
982 case 0x40:
983 case 0x60:
984 dev_priv->card_type = NV_40;
985 break;
986 case 0x50:
987 case 0x80:
988 case 0x90:
989 case 0xa0:
990 dev_priv->card_type = NV_50;
991 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000992 case 0xc0:
993 dev_priv->card_type = NV_C0;
994 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000995 default:
996 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200997 ret = -EINVAL;
998 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000999 }
1000
1001 NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
1002 dev_priv->card_type, reg0);
1003
Ben Skeggscd0b0722010-06-01 15:56:22 +10001004 ret = nouveau_remove_conflicting_drivers(dev);
1005 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +02001006 goto err_mmio;
Marcin Slusarz06415c52010-05-16 17:29:56 +02001007
Ben Skeggs6d696302010-06-02 10:16:24 +10001008 /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001009 if (dev_priv->card_type >= NV_40) {
1010 int ramin_bar = 2;
1011 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
1012 ramin_bar = 3;
1013
1014 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
Ben Skeggs6d696302010-06-02 10:16:24 +10001015 dev_priv->ramin =
1016 ioremap(pci_resource_start(dev->pdev, ramin_bar),
Ben Skeggs6ee73862009-12-11 19:24:15 +10001017 dev_priv->ramin_size);
1018 if (!dev_priv->ramin) {
Ben Skeggs6d696302010-06-02 10:16:24 +10001019 NV_ERROR(dev, "Failed to PRAMIN BAR");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001020 ret = -ENOMEM;
1021 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001022 }
Ben Skeggs6d696302010-06-02 10:16:24 +10001023 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001024 dev_priv->ramin_size = 1 * 1024 * 1024;
1025 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
Ben Skeggs6d696302010-06-02 10:16:24 +10001026 dev_priv->ramin_size);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001027 if (!dev_priv->ramin) {
1028 NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001029 ret = -ENOMEM;
1030 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001031 }
1032 }
1033
1034 nouveau_OF_copy_vbios_to_ramin(dev);
1035
1036 /* Special flags */
1037 if (dev->pci_device == 0x01a0)
1038 dev_priv->flags |= NV_NFORCE;
1039 else if (dev->pci_device == 0x01f0)
1040 dev_priv->flags |= NV_NFORCE2;
1041
1042 /* For kernel modesetting, init card now and bring up fbcon */
Ben Skeggscd0b0722010-06-01 15:56:22 +10001043 ret = nouveau_card_init(dev);
1044 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +02001045 goto err_ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001046
1047 return 0;
Dan Carpentera0d069e2010-07-30 17:04:32 +02001048
1049err_ramin:
1050 iounmap(dev_priv->ramin);
1051err_mmio:
1052 iounmap(dev_priv->mmio);
1053err_wq:
1054 destroy_workqueue(dev_priv->wq);
1055err_priv:
1056 kfree(dev_priv);
1057 dev->dev_private = NULL;
1058err_out:
1059 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001060}
1061
Ben Skeggs6ee73862009-12-11 19:24:15 +10001062void nouveau_lastclose(struct drm_device *dev)
1063{
Dave Airlie5ccb3772010-12-07 13:56:26 +10001064 vga_switcheroo_process_delayed_switch();
Ben Skeggs6ee73862009-12-11 19:24:15 +10001065}
1066
1067int nouveau_unload(struct drm_device *dev)
1068{
1069 struct drm_nouveau_private *dev_priv = dev->dev_private;
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001070 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001071
Ben Skeggscd0b0722010-06-01 15:56:22 +10001072 drm_kms_helper_poll_fini(dev);
1073 nouveau_fbcon_fini(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001074 engine->display.destroy(dev);
Ben Skeggscd0b0722010-06-01 15:56:22 +10001075 nouveau_card_takedown(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001076
1077 iounmap(dev_priv->mmio);
1078 iounmap(dev_priv->ramin);
1079
1080 kfree(dev_priv);
1081 dev->dev_private = NULL;
1082 return 0;
1083}
1084
Ben Skeggs6ee73862009-12-11 19:24:15 +10001085int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
1086 struct drm_file *file_priv)
1087{
1088 struct drm_nouveau_private *dev_priv = dev->dev_private;
1089 struct drm_nouveau_getparam *getparam = data;
1090
Ben Skeggs6ee73862009-12-11 19:24:15 +10001091 switch (getparam->param) {
1092 case NOUVEAU_GETPARAM_CHIPSET_ID:
1093 getparam->value = dev_priv->chipset;
1094 break;
1095 case NOUVEAU_GETPARAM_PCI_VENDOR:
1096 getparam->value = dev->pci_vendor;
1097 break;
1098 case NOUVEAU_GETPARAM_PCI_DEVICE:
1099 getparam->value = dev->pci_device;
1100 break;
1101 case NOUVEAU_GETPARAM_BUS_TYPE:
1102 if (drm_device_is_agp(dev))
1103 getparam->value = NV_AGP;
1104 else if (drm_device_is_pcie(dev))
1105 getparam->value = NV_PCIE;
1106 else
1107 getparam->value = NV_PCI;
1108 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001109 case NOUVEAU_GETPARAM_FB_SIZE:
1110 getparam->value = dev_priv->fb_available_size;
1111 break;
1112 case NOUVEAU_GETPARAM_AGP_SIZE:
1113 getparam->value = dev_priv->gart_info.aper_size;
1114 break;
1115 case NOUVEAU_GETPARAM_VM_VRAM_BASE:
Ben Skeggs6d6c5a12010-11-16 10:17:53 +10001116 getparam->value = 0; /* deprecated */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001117 break;
Marcin Koƛcielnicki7fc74f12010-05-23 11:36:04 +00001118 case NOUVEAU_GETPARAM_PTIMER_TIME:
1119 getparam->value = dev_priv->engine.timer.read(dev);
1120 break;
Francisco Jerezf13b3262010-10-10 06:01:08 +02001121 case NOUVEAU_GETPARAM_HAS_BO_USAGE:
1122 getparam->value = 1;
1123 break;
Francisco Jerez332b2422010-10-20 23:35:40 +02001124 case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
1125 getparam->value = (dev_priv->card_type < NV_50);
1126 break;
Marcin Koƛcielnicki69c97002010-01-26 18:39:20 +00001127 case NOUVEAU_GETPARAM_GRAPH_UNITS:
1128 /* NV40 and NV50 versions are quite different, but register
1129 * address is the same. User is supposed to know the card
1130 * family anyway... */
1131 if (dev_priv->chipset >= 0x40) {
1132 getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
1133 break;
1134 }
1135 /* FALLTHRU */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001136 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001137 NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001138 return -EINVAL;
1139 }
1140
1141 return 0;
1142}
1143
1144int
1145nouveau_ioctl_setparam(struct drm_device *dev, void *data,
1146 struct drm_file *file_priv)
1147{
1148 struct drm_nouveau_setparam *setparam = data;
1149
Ben Skeggs6ee73862009-12-11 19:24:15 +10001150 switch (setparam->param) {
1151 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001152 NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001153 return -EINVAL;
1154 }
1155
1156 return 0;
1157}
1158
1159/* Wait until (value(reg) & mask) == val, up until timeout has hit */
Ben Skeggs12fb9522010-11-19 14:32:56 +10001160bool
1161nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
1162 uint32_t reg, uint32_t mask, uint32_t val)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001163{
1164 struct drm_nouveau_private *dev_priv = dev->dev_private;
1165 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1166 uint64_t start = ptimer->read(dev);
1167
1168 do {
1169 if ((nv_rd32(dev, reg) & mask) == val)
1170 return true;
1171 } while (ptimer->read(dev) - start < timeout);
1172
1173 return false;
1174}
1175
Ben Skeggs12fb9522010-11-19 14:32:56 +10001176/* Wait until (value(reg) & mask) != val, up until timeout has hit */
1177bool
1178nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
1179 uint32_t reg, uint32_t mask, uint32_t val)
1180{
1181 struct drm_nouveau_private *dev_priv = dev->dev_private;
1182 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1183 uint64_t start = ptimer->read(dev);
1184
1185 do {
1186 if ((nv_rd32(dev, reg) & mask) != val)
1187 return true;
1188 } while (ptimer->read(dev) - start < timeout);
1189
1190 return false;
1191}
1192
Ben Skeggs6ee73862009-12-11 19:24:15 +10001193/* Waits for PGRAPH to go completely idle */
1194bool nouveau_wait_for_idle(struct drm_device *dev)
1195{
Francisco Jerez0541324a2010-10-18 16:15:15 +02001196 struct drm_nouveau_private *dev_priv = dev->dev_private;
1197 uint32_t mask = ~0;
1198
1199 if (dev_priv->card_type == NV_40)
1200 mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
1201
1202 if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001203 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
1204 nv_rd32(dev, NV04_PGRAPH_STATUS));
1205 return false;
1206 }
1207
1208 return true;
1209}
1210