blob: 37f47660dcdd2934b7256617efc1acd86f7e25a1 [file] [log] [blame]
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001/*
Dhananjay Phadke5d242f12009-02-25 15:57:56 +00002 * Copyright (C) 2003 - 2009 NetXen, Inc.
Dhananjay Phadke13af7a62009-09-11 11:28:15 +00003 * Copyright (C) 2009 - QLogic Corporation.
Amit S. Kale3d396eb2006-10-21 15:33:03 -04004 * All rights reserved.
Amit S. Kale80922fb2006-12-04 09:18:00 -08005 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -04006 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
Amit S. Kalecb8011a2006-11-29 09:00:10 -080010 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040011 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Amit S. Kalecb8011a2006-11-29 09:00:10 -080015 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040016 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
19 * MA 02111-1307, USA.
Amit S. Kale80922fb2006-12-04 09:18:00 -080020 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040021 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.
Amit S. Kale80922fb2006-12-04 09:18:00 -080023 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040024 */
25
26#include "netxen_nic.h"
27#include "netxen_nic_hw.h"
Amit S. Kale3d396eb2006-10-21 15:33:03 -040028
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030029#include <net/ip.h>
30
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070031#define MASK(n) ((1ULL<<(n))-1)
32#define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
33#define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
34#define MS_WIN(addr) (addr & 0x0ffc0000)
35
36#define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
37
38#define CRB_BLK(off) ((off >> 20) & 0x3f)
39#define CRB_SUBBLK(off) ((off >> 16) & 0xf)
40#define CRB_WINDOW_2M (0x130060)
41#define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
42#define CRB_INDIRECT_2M (0x1e0000UL)
43
Dhananjay Phadkee98e3352009-04-07 22:50:38 +000044#ifndef readq
45static inline u64 readq(void __iomem *addr)
46{
47 return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
48}
49#endif
50
51#ifndef writeq
52static inline void writeq(u64 val, void __iomem *addr)
53{
54 writel(((u32) (val)), (addr));
55 writel(((u32) (val >> 32)), (addr + 4));
56}
57#endif
58
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +000059#define ADDR_IN_RANGE(addr, low, high) \
60 (((addr) < (high)) && ((addr) >= (low)))
61
62#define PCI_OFFSET_FIRST_RANGE(adapter, off) \
63 ((adapter)->ahw.pci_base0 + (off))
64#define PCI_OFFSET_SECOND_RANGE(adapter, off) \
65 ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
66#define PCI_OFFSET_THIRD_RANGE(adapter, off) \
67 ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
68
69static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
70 unsigned long off)
71{
72 if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
73 return PCI_OFFSET_FIRST_RANGE(adapter, off);
74
75 if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
76 return PCI_OFFSET_SECOND_RANGE(adapter, off);
77
78 if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
79 return PCI_OFFSET_THIRD_RANGE(adapter, off);
80
81 return NULL;
82}
83
Dhananjay Phadkeea7eaa32009-04-07 22:50:48 +000084static crb_128M_2M_block_map_t
85crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070086 {{{0, 0, 0, 0} } }, /* 0: PCI */
87 {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
88 {1, 0x0110000, 0x0120000, 0x130000},
89 {1, 0x0120000, 0x0122000, 0x124000},
90 {1, 0x0130000, 0x0132000, 0x126000},
91 {1, 0x0140000, 0x0142000, 0x128000},
92 {1, 0x0150000, 0x0152000, 0x12a000},
93 {1, 0x0160000, 0x0170000, 0x110000},
94 {1, 0x0170000, 0x0172000, 0x12e000},
95 {0, 0x0000000, 0x0000000, 0x000000},
96 {0, 0x0000000, 0x0000000, 0x000000},
97 {0, 0x0000000, 0x0000000, 0x000000},
98 {0, 0x0000000, 0x0000000, 0x000000},
99 {0, 0x0000000, 0x0000000, 0x000000},
100 {0, 0x0000000, 0x0000000, 0x000000},
101 {1, 0x01e0000, 0x01e0800, 0x122000},
102 {0, 0x0000000, 0x0000000, 0x000000} } },
103 {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
104 {{{0, 0, 0, 0} } }, /* 3: */
105 {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
106 {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
107 {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
108 {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
109 {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
110 {0, 0x0000000, 0x0000000, 0x000000},
111 {0, 0x0000000, 0x0000000, 0x000000},
112 {0, 0x0000000, 0x0000000, 0x000000},
113 {0, 0x0000000, 0x0000000, 0x000000},
114 {0, 0x0000000, 0x0000000, 0x000000},
115 {0, 0x0000000, 0x0000000, 0x000000},
116 {0, 0x0000000, 0x0000000, 0x000000},
117 {0, 0x0000000, 0x0000000, 0x000000},
118 {0, 0x0000000, 0x0000000, 0x000000},
119 {0, 0x0000000, 0x0000000, 0x000000},
120 {0, 0x0000000, 0x0000000, 0x000000},
121 {0, 0x0000000, 0x0000000, 0x000000},
122 {0, 0x0000000, 0x0000000, 0x000000},
123 {0, 0x0000000, 0x0000000, 0x000000},
124 {1, 0x08f0000, 0x08f2000, 0x172000} } },
125 {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
126 {0, 0x0000000, 0x0000000, 0x000000},
127 {0, 0x0000000, 0x0000000, 0x000000},
128 {0, 0x0000000, 0x0000000, 0x000000},
129 {0, 0x0000000, 0x0000000, 0x000000},
130 {0, 0x0000000, 0x0000000, 0x000000},
131 {0, 0x0000000, 0x0000000, 0x000000},
132 {0, 0x0000000, 0x0000000, 0x000000},
133 {0, 0x0000000, 0x0000000, 0x000000},
134 {0, 0x0000000, 0x0000000, 0x000000},
135 {0, 0x0000000, 0x0000000, 0x000000},
136 {0, 0x0000000, 0x0000000, 0x000000},
137 {0, 0x0000000, 0x0000000, 0x000000},
138 {0, 0x0000000, 0x0000000, 0x000000},
139 {0, 0x0000000, 0x0000000, 0x000000},
140 {1, 0x09f0000, 0x09f2000, 0x176000} } },
141 {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
142 {0, 0x0000000, 0x0000000, 0x000000},
143 {0, 0x0000000, 0x0000000, 0x000000},
144 {0, 0x0000000, 0x0000000, 0x000000},
145 {0, 0x0000000, 0x0000000, 0x000000},
146 {0, 0x0000000, 0x0000000, 0x000000},
147 {0, 0x0000000, 0x0000000, 0x000000},
148 {0, 0x0000000, 0x0000000, 0x000000},
149 {0, 0x0000000, 0x0000000, 0x000000},
150 {0, 0x0000000, 0x0000000, 0x000000},
151 {0, 0x0000000, 0x0000000, 0x000000},
152 {0, 0x0000000, 0x0000000, 0x000000},
153 {0, 0x0000000, 0x0000000, 0x000000},
154 {0, 0x0000000, 0x0000000, 0x000000},
155 {0, 0x0000000, 0x0000000, 0x000000},
156 {1, 0x0af0000, 0x0af2000, 0x17a000} } },
157 {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
158 {0, 0x0000000, 0x0000000, 0x000000},
159 {0, 0x0000000, 0x0000000, 0x000000},
160 {0, 0x0000000, 0x0000000, 0x000000},
161 {0, 0x0000000, 0x0000000, 0x000000},
162 {0, 0x0000000, 0x0000000, 0x000000},
163 {0, 0x0000000, 0x0000000, 0x000000},
164 {0, 0x0000000, 0x0000000, 0x000000},
165 {0, 0x0000000, 0x0000000, 0x000000},
166 {0, 0x0000000, 0x0000000, 0x000000},
167 {0, 0x0000000, 0x0000000, 0x000000},
168 {0, 0x0000000, 0x0000000, 0x000000},
169 {0, 0x0000000, 0x0000000, 0x000000},
170 {0, 0x0000000, 0x0000000, 0x000000},
171 {0, 0x0000000, 0x0000000, 0x000000},
172 {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
173 {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
174 {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
175 {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
176 {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
177 {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
178 {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
179 {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
180 {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
181 {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
182 {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
183 {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
184 {{{0, 0, 0, 0} } }, /* 23: */
185 {{{0, 0, 0, 0} } }, /* 24: */
186 {{{0, 0, 0, 0} } }, /* 25: */
187 {{{0, 0, 0, 0} } }, /* 26: */
188 {{{0, 0, 0, 0} } }, /* 27: */
189 {{{0, 0, 0, 0} } }, /* 28: */
190 {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
191 {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
192 {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
193 {{{0} } }, /* 32: PCI */
194 {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
195 {1, 0x2110000, 0x2120000, 0x130000},
196 {1, 0x2120000, 0x2122000, 0x124000},
197 {1, 0x2130000, 0x2132000, 0x126000},
198 {1, 0x2140000, 0x2142000, 0x128000},
199 {1, 0x2150000, 0x2152000, 0x12a000},
200 {1, 0x2160000, 0x2170000, 0x110000},
201 {1, 0x2170000, 0x2172000, 0x12e000},
202 {0, 0x0000000, 0x0000000, 0x000000},
203 {0, 0x0000000, 0x0000000, 0x000000},
204 {0, 0x0000000, 0x0000000, 0x000000},
205 {0, 0x0000000, 0x0000000, 0x000000},
206 {0, 0x0000000, 0x0000000, 0x000000},
207 {0, 0x0000000, 0x0000000, 0x000000},
208 {0, 0x0000000, 0x0000000, 0x000000},
209 {0, 0x0000000, 0x0000000, 0x000000} } },
210 {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
211 {{{0} } }, /* 35: */
212 {{{0} } }, /* 36: */
213 {{{0} } }, /* 37: */
214 {{{0} } }, /* 38: */
215 {{{0} } }, /* 39: */
216 {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
217 {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
218 {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
219 {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
220 {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
221 {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
222 {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
223 {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
224 {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
225 {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
226 {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
227 {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
228 {{{0} } }, /* 52: */
229 {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
230 {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
231 {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
232 {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
233 {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
234 {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
235 {{{0} } }, /* 59: I2C0 */
236 {{{0} } }, /* 60: I2C1 */
237 {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
238 {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
239 {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
240};
241
242/*
243 * top 12 bits of crb internal address (hub, agent)
244 */
245static unsigned crb_hub_agt[64] =
246{
247 0,
248 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
249 NETXEN_HW_CRB_HUB_AGT_ADR_MN,
250 NETXEN_HW_CRB_HUB_AGT_ADR_MS,
251 0,
252 NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
253 NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
254 NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
255 NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
256 NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
257 NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
258 NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
259 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
260 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
261 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
262 NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
263 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
264 NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
265 NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
266 NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
267 NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
268 NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
269 NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
270 NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
271 NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
272 NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
273 NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
274 0,
275 NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
276 NETXEN_HW_CRB_HUB_AGT_ADR_SN,
277 0,
278 NETXEN_HW_CRB_HUB_AGT_ADR_EG,
279 0,
280 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
281 NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
282 0,
283 0,
284 0,
285 0,
286 0,
287 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
288 0,
289 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
290 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
291 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
292 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
293 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
294 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
295 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
296 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
297 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
298 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
299 0,
300 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
301 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
302 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
303 NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
304 0,
305 NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
306 NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
307 NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
308 0,
309 NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
310 0,
311};
312
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400313/* PCI Windowing for DDR regions. */
314
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700315#define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400316
Dhananjay Phadkec9517e52009-08-24 19:23:26 +0000317#define NETXEN_PCIE_SEM_TIMEOUT 10000
318
319int
320netxen_pcie_sem_lock(struct netxen_adapter *adapter, int sem, u32 id_reg)
321{
322 int done = 0, timeout = 0;
323
324 while (!done) {
325 done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_LOCK(sem)));
326 if (done == 1)
327 break;
328 if (++timeout >= NETXEN_PCIE_SEM_TIMEOUT)
329 return -1;
330 msleep(1);
331 }
332
333 if (id_reg)
334 NXWR32(adapter, id_reg, adapter->portnum);
335
336 return 0;
337}
338
339void
340netxen_pcie_sem_unlock(struct netxen_adapter *adapter, int sem)
341{
342 int val;
343 val = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
344}
345
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000346int netxen_niu_xg_init_port(struct netxen_adapter *adapter, int port)
347{
348 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
349 NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1+(0x10000*port), 0x1447);
350 NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0+(0x10000*port), 0x5);
351 }
352
353 return 0;
354}
355
356/* Disable an XG interface */
357int netxen_niu_disable_xg_port(struct netxen_adapter *adapter)
358{
359 __u32 mac_cfg;
360 u32 port = adapter->physical_port;
361
362 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
363 return 0;
364
365 if (port > NETXEN_NIU_MAX_XG_PORTS)
366 return -EINVAL;
367
368 mac_cfg = 0;
369 if (NXWR32(adapter,
370 NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg))
371 return -EIO;
372 return 0;
373}
374
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700375#define NETXEN_UNICAST_ADDR(port, index) \
376 (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
377#define NETXEN_MCAST_ADDR(port, index) \
378 (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
379#define MAC_HI(addr) \
380 ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
381#define MAC_LO(addr) \
382 ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
383
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000384int netxen_p2_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
385{
386 __u32 reg;
387 u32 port = adapter->physical_port;
388
389 if (port > NETXEN_NIU_MAX_XG_PORTS)
390 return -EINVAL;
391
392 reg = NXRD32(adapter, NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port));
393 if (mode == NETXEN_NIU_PROMISC_MODE)
394 reg = (reg | 0x2000UL);
395 else
396 reg = (reg & ~0x2000UL);
397
398 if (mode == NETXEN_NIU_ALLMULTI_MODE)
399 reg = (reg | 0x1000UL);
400 else
401 reg = (reg & ~0x1000UL);
402
403 NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port), reg);
404
405 return 0;
406}
407
408int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
409{
410 u32 mac_hi, mac_lo;
411 u32 reg_hi, reg_lo;
412
413 u8 phy = adapter->physical_port;
414
415 if (phy >= NETXEN_NIU_MAX_XG_PORTS)
416 return -EINVAL;
417
418 mac_lo = ((u32)addr[0] << 16) | ((u32)addr[1] << 24);
419 mac_hi = addr[2] | ((u32)addr[3] << 8) |
420 ((u32)addr[4] << 16) | ((u32)addr[5] << 24);
421
422 reg_lo = NETXEN_NIU_XGE_STATION_ADDR_0_1 + (0x10000 * phy);
423 reg_hi = NETXEN_NIU_XGE_STATION_ADDR_0_HI + (0x10000 * phy);
424
425 /* write twice to flush */
426 if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
427 return -EIO;
428 if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
429 return -EIO;
430
431 return 0;
432}
433
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700434static int
435netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
436{
437 u32 val = 0;
438 u16 port = adapter->physical_port;
439 u8 *addr = adapter->netdev->dev_addr;
440
441 if (adapter->mc_enabled)
442 return 0;
443
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000444 val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700445 val |= (1UL << (28+port));
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000446 NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700447
448 /* add broadcast addr to filter */
449 val = 0xffffff;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000450 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
451 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700452
453 /* add station addr to filter */
454 val = MAC_HI(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000455 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700456 val = MAC_LO(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000457 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700458
459 adapter->mc_enabled = 1;
460 return 0;
461}
462
463static int
464netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
465{
466 u32 val = 0;
467 u16 port = adapter->physical_port;
468 u8 *addr = adapter->netdev->dev_addr;
469
470 if (!adapter->mc_enabled)
471 return 0;
472
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000473 val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700474 val &= ~(1UL << (28+port));
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000475 NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700476
477 val = MAC_HI(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000478 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700479 val = MAC_LO(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000480 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700481
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000482 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
483 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700484
485 adapter->mc_enabled = 0;
486 return 0;
487}
488
489static int
490netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
491 int index, u8 *addr)
492{
493 u32 hi = 0, lo = 0;
494 u16 port = adapter->physical_port;
495
496 lo = MAC_LO(addr);
497 hi = MAC_HI(addr);
498
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000499 NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
500 NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700501
502 return 0;
503}
504
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700505void netxen_p2_nic_set_multi(struct net_device *netdev)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400506{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700507 struct netxen_adapter *adapter = netdev_priv(netdev);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400508 struct dev_mc_list *mc_ptr;
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700509 u8 null_addr[6];
510 int index = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400511
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700512 memset(null_addr, 0, 6);
513
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400514 if (netdev->flags & IFF_PROMISC) {
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700515
516 adapter->set_promisc(adapter,
517 NETXEN_NIU_PROMISC_MODE);
518
519 /* Full promiscuous mode */
520 netxen_nic_disable_mcast_filter(adapter);
521
522 return;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400523 }
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700524
525 if (netdev->mc_count == 0) {
526 adapter->set_promisc(adapter,
527 NETXEN_NIU_NON_PROMISC_MODE);
528 netxen_nic_disable_mcast_filter(adapter);
529 return;
530 }
531
532 adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
533 if (netdev->flags & IFF_ALLMULTI ||
534 netdev->mc_count > adapter->max_mc_count) {
535 netxen_nic_disable_mcast_filter(adapter);
536 return;
537 }
538
539 netxen_nic_enable_mcast_filter(adapter);
540
541 for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
542 netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
543
544 if (index != netdev->mc_count)
545 printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
546 netxen_nic_driver_name, netdev->name);
547
548 /* Clear out remaining addresses */
549 for (; index < adapter->max_mc_count; index++)
550 netxen_nic_set_mcast_addr(adapter, index, null_addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400551}
552
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700553static int
554netxen_send_cmd_descs(struct netxen_adapter *adapter,
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000555 struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700556{
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000557 u32 i, producer, consumer;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700558 struct netxen_cmd_buffer *pbuf;
559 struct cmd_desc_type0 *cmd_desc;
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000560 struct nx_host_tx_ring *tx_ring;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700561
562 i = 0;
563
Dhananjay Phadkedb4cfd82009-09-05 17:43:07 +0000564 if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
565 return -EIO;
566
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000567 tx_ring = adapter->tx_ring;
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000568 __netif_tx_lock_bh(tx_ring->txq);
Dhananjay Phadke03e678e2009-01-14 20:49:43 -0800569
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000570 producer = tx_ring->producer;
571 consumer = tx_ring->sw_consumer;
572
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000573 if (nr_desc >= netxen_tx_avail(tx_ring)) {
574 netif_tx_stop_queue(tx_ring->txq);
575 __netif_tx_unlock_bh(tx_ring->txq);
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000576 return -EBUSY;
577 }
578
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700579 do {
580 cmd_desc = &cmd_desc_arr[i];
581
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000582 pbuf = &tx_ring->cmd_buf_arr[producer];
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700583 pbuf->skb = NULL;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700584 pbuf->frag_count = 0;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700585
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000586 memcpy(&tx_ring->desc_head[producer],
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700587 &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
588
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000589 producer = get_next_index(producer, tx_ring->num_desc);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700590 i++;
591
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000592 } while (i != nr_desc);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700593
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000594 tx_ring->producer = producer;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700595
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +0000596 netxen_nic_update_cmd_producer(adapter, tx_ring);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700597
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000598 __netif_tx_unlock_bh(tx_ring->txq);
Dhananjay Phadke03e678e2009-01-14 20:49:43 -0800599
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700600 return 0;
601}
602
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000603static int
604nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700605{
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700606 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800607 nx_mac_req_t *mac_req;
608 u64 word;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700609
610 memset(&req, 0, sizeof(nx_nic_req_t));
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800611 req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
612
613 word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
614 req.req_hdr = cpu_to_le64(word);
615
616 mac_req = (nx_mac_req_t *)&req.words[0];
617 mac_req->op = op;
618 memcpy(mac_req->mac_addr, addr, 6);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700619
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000620 return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
621}
622
623static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
624 u8 *addr, struct list_head *del_list)
625{
626 struct list_head *head;
627 nx_mac_list_t *cur;
628
629 /* look up if already exists */
630 list_for_each(head, del_list) {
631 cur = list_entry(head, nx_mac_list_t, list);
632
633 if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
634 list_move_tail(head, &adapter->mac_list);
635 return 0;
636 }
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700637 }
638
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000639 cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
640 if (cur == NULL) {
641 printk(KERN_ERR "%s: failed to add mac address filter\n",
642 adapter->netdev->name);
643 return -ENOMEM;
644 }
645 memcpy(cur->mac_addr, addr, ETH_ALEN);
646 list_add_tail(&cur->list, &adapter->mac_list);
647 return nx_p3_sre_macaddr_change(adapter,
648 cur->mac_addr, NETXEN_MAC_ADD);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700649}
650
651void netxen_p3_nic_set_multi(struct net_device *netdev)
652{
653 struct netxen_adapter *adapter = netdev_priv(netdev);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700654 struct dev_mc_list *mc_ptr;
655 u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700656 u32 mode = VPORT_MISS_MODE_DROP;
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000657 LIST_HEAD(del_list);
658 struct list_head *head;
659 nx_mac_list_t *cur;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700660
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000661 list_splice_tail_init(&adapter->mac_list, &del_list);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700662
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000663 nx_p3_nic_add_mac(adapter, netdev->dev_addr, &del_list);
664 nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700665
666 if (netdev->flags & IFF_PROMISC) {
667 mode = VPORT_MISS_MODE_ACCEPT_ALL;
668 goto send_fw_cmd;
669 }
670
671 if ((netdev->flags & IFF_ALLMULTI) ||
672 (netdev->mc_count > adapter->max_mc_count)) {
673 mode = VPORT_MISS_MODE_ACCEPT_MULTI;
674 goto send_fw_cmd;
675 }
676
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700677 if (netdev->mc_count > 0) {
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700678 for (mc_ptr = netdev->mc_list; mc_ptr;
679 mc_ptr = mc_ptr->next) {
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000680 nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr, &del_list);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700681 }
682 }
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700683
684send_fw_cmd:
685 adapter->set_promisc(adapter, mode);
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000686 head = &del_list;
687 while (!list_empty(head)) {
688 cur = list_entry(head->next, nx_mac_list_t, list);
689
690 nx_p3_sre_macaddr_change(adapter,
691 cur->mac_addr, NETXEN_MAC_DEL);
692 list_del(&cur->list);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700693 kfree(cur);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700694 }
695}
696
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700697int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
698{
699 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800700 u64 word;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700701
702 memset(&req, 0, sizeof(nx_nic_req_t));
703
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800704 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
705
706 word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
707 ((u64)adapter->portnum << 16);
708 req.req_hdr = cpu_to_le64(word);
709
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700710 req.words[0] = cpu_to_le64(mode);
711
712 return netxen_send_cmd_descs(adapter,
713 (struct cmd_desc_type0 *)&req, 1);
714}
715
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800716void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
717{
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000718 nx_mac_list_t *cur;
719 struct list_head *head = &adapter->mac_list;
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800720
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000721 while (!list_empty(head)) {
722 cur = list_entry(head->next, nx_mac_list_t, list);
723 nx_p3_sre_macaddr_change(adapter,
724 cur->mac_addr, NETXEN_MAC_DEL);
725 list_del(&cur->list);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800726 kfree(cur);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800727 }
728}
729
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +0000730int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
731{
732 /* assuming caller has already copied new addr to netdev */
733 netxen_p3_nic_set_multi(adapter->netdev);
734 return 0;
735}
736
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700737#define NETXEN_CONFIG_INTR_COALESCE 3
738
739/*
740 * Send the interrupt coalescing parameter set by ethtool to the card.
741 */
742int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
743{
744 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800745 u64 word;
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700746 int rv;
747
748 memset(&req, 0, sizeof(nx_nic_req_t));
749
Narender Kumar1bb482f2009-08-23 08:35:09 +0000750 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800751
752 word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
753 req.req_hdr = cpu_to_le64(word);
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700754
755 memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
756
757 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
758 if (rv != 0) {
759 printk(KERN_ERR "ERROR. Could not send "
760 "interrupt coalescing parameters\n");
761 }
762
763 return rv;
764}
765
Narender Kumar1bb482f2009-08-23 08:35:09 +0000766int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable)
767{
768 nx_nic_req_t req;
769 u64 word;
770 int rv = 0;
771
772 if ((adapter->flags & NETXEN_NIC_LRO_ENABLED) == enable)
773 return 0;
774
775 memset(&req, 0, sizeof(nx_nic_req_t));
776
777 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
778
779 word = NX_NIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
780 req.req_hdr = cpu_to_le64(word);
781
782 req.words[0] = cpu_to_le64(enable);
783
784 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
785 if (rv != 0) {
786 printk(KERN_ERR "ERROR. Could not send "
787 "configure hw lro request\n");
788 }
789
790 adapter->flags ^= NETXEN_NIC_LRO_ENABLED;
791
792 return rv;
793}
794
Narender Kumarfa3ce352009-08-24 19:23:28 +0000795int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable)
796{
797 nx_nic_req_t req;
798 u64 word;
799 int rv = 0;
800
801 if (!!(adapter->flags & NETXEN_NIC_BRIDGE_ENABLED) == enable)
802 return rv;
803
804 memset(&req, 0, sizeof(nx_nic_req_t));
805
806 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
807
808 word = NX_NIC_H2C_OPCODE_CONFIG_BRIDGING |
809 ((u64)adapter->portnum << 16);
810 req.req_hdr = cpu_to_le64(word);
811
812 req.words[0] = cpu_to_le64(enable);
813
814 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
815 if (rv != 0) {
816 printk(KERN_ERR "ERROR. Could not send "
817 "configure bridge mode request\n");
818 }
819
820 adapter->flags ^= NETXEN_NIC_BRIDGE_ENABLED;
821
822 return rv;
823}
824
825
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000826#define RSS_HASHTYPE_IP_TCP 0x3
827
828int netxen_config_rss(struct netxen_adapter *adapter, int enable)
829{
830 nx_nic_req_t req;
831 u64 word;
832 int i, rv;
833
834 u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
835 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
836 0x255b0ec26d5a56daULL };
837
838
839 memset(&req, 0, sizeof(nx_nic_req_t));
840 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
841
842 word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
843 req.req_hdr = cpu_to_le64(word);
844
845 /*
846 * RSS request:
847 * bits 3-0: hash_method
848 * 5-4: hash_type_ipv4
849 * 7-6: hash_type_ipv6
850 * 8: enable
851 * 9: use indirection table
852 * 47-10: reserved
853 * 63-48: indirection table mask
854 */
855 word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
856 ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
857 ((u64)(enable & 0x1) << 8) |
858 ((0x7ULL) << 48);
859 req.words[0] = cpu_to_le64(word);
860 for (i = 0; i < 5; i++)
861 req.words[i+1] = cpu_to_le64(key[i]);
862
863
864 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
865 if (rv != 0) {
866 printk(KERN_ERR "%s: could not configure RSS\n",
867 adapter->netdev->name);
868 }
869
870 return rv;
871}
872
Dhananjay Phadke6598b162009-07-26 20:07:37 +0000873int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd)
874{
875 nx_nic_req_t req;
876 u64 word;
877 int rv;
878
879 memset(&req, 0, sizeof(nx_nic_req_t));
880 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
881
882 word = NX_NIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
883 req.req_hdr = cpu_to_le64(word);
884
885 req.words[0] = cpu_to_le64(cmd);
886 req.words[1] = cpu_to_le64(ip);
887
888 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
889 if (rv != 0) {
890 printk(KERN_ERR "%s: could not notify %s IP 0x%x reuqest\n",
891 adapter->netdev->name,
892 (cmd == NX_IP_UP) ? "Add" : "Remove", ip);
893 }
894 return rv;
895}
896
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000897int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
898{
899 nx_nic_req_t req;
900 u64 word;
901 int rv;
902
903 memset(&req, 0, sizeof(nx_nic_req_t));
904 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
905
906 word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
907 req.req_hdr = cpu_to_le64(word);
Dhananjay Phadke22527862009-05-05 19:05:06 +0000908 req.words[0] = cpu_to_le64(enable | (enable << 8));
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000909
910 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
911 if (rv != 0) {
912 printk(KERN_ERR "%s: could not configure link notification\n",
913 adapter->netdev->name);
914 }
915
916 return rv;
917}
918
Narender Kumar1bb482f2009-08-23 08:35:09 +0000919int netxen_send_lro_cleanup(struct netxen_adapter *adapter)
920{
921 nx_nic_req_t req;
922 u64 word;
923 int rv;
924
925 memset(&req, 0, sizeof(nx_nic_req_t));
926 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
927
928 word = NX_NIC_H2C_OPCODE_LRO_REQUEST |
929 ((u64)adapter->portnum << 16) |
930 ((u64)NX_NIC_LRO_REQUEST_CLEANUP << 56) ;
931
932 req.req_hdr = cpu_to_le64(word);
933
934 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
935 if (rv != 0) {
936 printk(KERN_ERR "%s: could not cleanup lro flows\n",
937 adapter->netdev->name);
938 }
939 return rv;
940}
941
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400942/*
943 * netxen_nic_change_mtu - Change the Maximum Transfer Unit
944 * @returns 0 on success, negative on failure
945 */
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700946
947#define MTU_FUDGE_FACTOR 100
948
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400949int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
950{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700951 struct netxen_adapter *adapter = netdev_priv(netdev);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700952 int max_mtu;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700953 int rc = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400954
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700955 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
956 max_mtu = P3_MAX_MTU;
957 else
958 max_mtu = P2_MAX_MTU;
959
960 if (mtu > max_mtu) {
961 printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
962 netdev->name, max_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400963 return -EINVAL;
964 }
965
Amit S. Kale80922fb2006-12-04 09:18:00 -0800966 if (adapter->set_mtu)
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700967 rc = adapter->set_mtu(adapter, mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400968
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700969 if (!rc)
970 netdev->mtu = mtu;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700971
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700972 return rc;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400973}
974
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400975static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
Al Virof305f782007-12-22 19:44:00 +0000976 int size, __le32 * buf)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400977{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000978 int i, v, addr;
Al Virof305f782007-12-22 19:44:00 +0000979 __le32 *ptr32;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400980
981 addr = base;
982 ptr32 = buf;
983 for (i = 0; i < size / sizeof(u32); i++) {
Al Virof305f782007-12-22 19:44:00 +0000984 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400985 return -1;
Al Virof305f782007-12-22 19:44:00 +0000986 *ptr32 = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400987 ptr32++;
988 addr += sizeof(u32);
989 }
990 if ((char *)buf + size > (char *)ptr32) {
Al Virof305f782007-12-22 19:44:00 +0000991 __le32 local;
992 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400993 return -1;
Al Virof305f782007-12-22 19:44:00 +0000994 local = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400995 memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
996 }
997
998 return 0;
999}
1000
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001001int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001002{
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001003 __le32 *pmac = (__le32 *) mac;
1004 u32 offset;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001005
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001006 offset = NX_FW_MAC_ADDR_OFFSET + (adapter->portnum * sizeof(u64));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001007
1008 if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001009 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001010
Al Virof305f782007-12-22 19:44:00 +00001011 if (*mac == cpu_to_le64(~0ULL)) {
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001012
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001013 offset = NX_OLD_MAC_ADDR_OFFSET +
1014 (adapter->portnum * sizeof(u64));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001015
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001016 if (netxen_get_flash_block(adapter,
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001017 offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001018 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001019
Al Virof305f782007-12-22 19:44:00 +00001020 if (*mac == cpu_to_le64(~0ULL))
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001021 return -1;
1022 }
1023 return 0;
1024}
1025
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001026int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
1027{
1028 uint32_t crbaddr, mac_hi, mac_lo;
1029 int pci_func = adapter->ahw.pci_func;
1030
1031 crbaddr = CRB_MAC_BLOCK_START +
1032 (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
1033
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001034 mac_lo = NXRD32(adapter, crbaddr);
1035 mac_hi = NXRD32(adapter, crbaddr+4);
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001036
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001037 if (pci_func & 1)
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001038 *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001039 else
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001040 *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001041
1042 return 0;
1043}
1044
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001045/*
1046 * Changes the CRB window to the specified window.
1047 */
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001048static void
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001049netxen_nic_pci_set_crbwindow_128M(struct netxen_adapter *adapter,
1050 u32 window)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001051{
1052 void __iomem *offset;
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001053 int count = 10;
1054 u8 func = adapter->ahw.pci_func;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001055
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001056 if (adapter->ahw.crb_win == window)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001057 return;
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001058
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001059 offset = PCI_OFFSET_SECOND_RANGE(adapter,
1060 NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001061
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001062 writel(window, offset);
1063 do {
1064 if (window == readl(offset))
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001065 break;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001066
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001067 if (printk_ratelimit())
1068 dev_warn(&adapter->pdev->dev,
1069 "failed to set CRB window to %d\n",
1070 (window == NETXEN_WINDOW_ONE));
1071 udelay(1);
1072
1073 } while (--count > 0);
1074
1075 if (count > 0)
1076 adapter->ahw.crb_win = window;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001077}
1078
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001079/*
1080 * Return -1 if off is not valid,
1081 * 1 if window access is needed. 'off' is set to offset from
1082 * CRB space in 128M pci map
1083 * 0 if no window access is needed. 'off' is set to 2M addr
1084 * In: 'off' is offset from base in 128M pci map
1085 */
1086static int
Dhananjay Phadke23b6cc42009-05-08 22:02:30 +00001087netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter, ulong *off)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001088{
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001089 crb_128M_2M_sub_block_map_t *m;
1090
1091
1092 if (*off >= NETXEN_CRB_MAX)
1093 return -1;
1094
Dhananjay Phadke23b6cc42009-05-08 22:02:30 +00001095 if (*off >= NETXEN_PCI_CAMQM && (*off < NETXEN_PCI_CAMQM_2M_END)) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001096 *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
1097 (ulong)adapter->ahw.pci_base0;
1098 return 0;
1099 }
1100
1101 if (*off < NETXEN_PCI_CRBSPACE)
1102 return -1;
1103
1104 *off -= NETXEN_PCI_CRBSPACE;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001105
1106 /*
1107 * Try direct map
1108 */
1109 m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
1110
Dhananjay Phadke23b6cc42009-05-08 22:02:30 +00001111 if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001112 *off = *off + m->start_2M - m->start_128M +
1113 (ulong)adapter->ahw.pci_base0;
1114 return 0;
1115 }
1116
1117 /*
1118 * Not in direct map, use crb window
1119 */
1120 return 1;
1121}
1122
1123/*
1124 * In: 'off' is offset from CRB space in 128M pci map
1125 * Out: 'off' is 2M pci map addr
1126 * side effect: lock crb window
1127 */
1128static void
1129netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
1130{
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001131 u32 window;
1132 void __iomem *addr = adapter->ahw.pci_base0 + CRB_WINDOW_2M;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001133
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001134 window = CRB_HI(*off);
1135
1136 if (adapter->ahw.crb_win == window)
1137 goto done;
1138
1139 writel(window, addr);
1140 if (readl(addr) != window) {
1141 if (printk_ratelimit())
1142 dev_warn(&adapter->pdev->dev,
1143 "failed to set CRB window to %d off 0x%lx\n",
1144 window, *off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001145 }
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001146 adapter->ahw.crb_win = window;
1147
1148done:
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001149 *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
1150 (ulong)adapter->ahw.pci_base0;
1151}
1152
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001153static int
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001154netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001155{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001156 unsigned long flags;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001157 void __iomem *addr;
1158
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001159 if (ADDR_IN_WINDOW1(off))
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001160 addr = NETXEN_CRB_NORMALIZE(adapter, off);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001161 else
1162 addr = pci_base_offset(adapter, off);
1163
1164 BUG_ON(!addr);
1165
1166 if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
1167 read_lock(&adapter->adapter_lock);
1168 writel(data, addr);
1169 read_unlock(&adapter->adapter_lock);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001170 } else { /* Window 0 */
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001171 write_lock_irqsave(&adapter->adapter_lock, flags);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001172 addr = pci_base_offset(adapter, off);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001173 netxen_nic_pci_set_crbwindow_128M(adapter, 0);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001174 writel(data, addr);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001175 netxen_nic_pci_set_crbwindow_128M(adapter,
1176 NETXEN_WINDOW_ONE);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001177 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001178 }
1179
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001180 return 0;
1181}
1182
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001183static u32
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001184netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001185{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001186 unsigned long flags;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001187 void __iomem *addr;
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001188 u32 data;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001189
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001190 if (ADDR_IN_WINDOW1(off))
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001191 addr = NETXEN_CRB_NORMALIZE(adapter, off);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001192 else
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001193 addr = pci_base_offset(adapter, off);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001194
1195 BUG_ON(!addr);
1196
1197 if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
1198 read_lock(&adapter->adapter_lock);
1199 data = readl(addr);
1200 read_unlock(&adapter->adapter_lock);
1201 } else { /* Window 0 */
1202 write_lock_irqsave(&adapter->adapter_lock, flags);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001203 netxen_nic_pci_set_crbwindow_128M(adapter, 0);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001204 data = readl(addr);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001205 netxen_nic_pci_set_crbwindow_128M(adapter,
1206 NETXEN_WINDOW_ONE);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001207 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001208 }
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001209
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001210 return data;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001211}
1212
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001213static int
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001214netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001215{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001216 unsigned long flags;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001217 int rv;
1218
Dhananjay Phadke23b6cc42009-05-08 22:02:30 +00001219 rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001220
1221 if (rv == -1) {
1222 printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
1223 __func__, off);
1224 dump_stack();
1225 return -1;
1226 }
1227
1228 if (rv == 1) {
1229 write_lock_irqsave(&adapter->adapter_lock, flags);
1230 crb_win_lock(adapter);
1231 netxen_nic_pci_set_crbwindow_2M(adapter, &off);
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001232 writel(data, (void __iomem *)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001233 crb_win_unlock(adapter);
1234 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001235 } else
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001236 writel(data, (void __iomem *)off);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001237
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001238
1239 return 0;
1240}
1241
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001242static u32
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001243netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001244{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001245 unsigned long flags;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001246 int rv;
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001247 u32 data;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001248
Dhananjay Phadke23b6cc42009-05-08 22:02:30 +00001249 rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001250
1251 if (rv == -1) {
1252 printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
1253 __func__, off);
1254 dump_stack();
1255 return -1;
1256 }
1257
1258 if (rv == 1) {
1259 write_lock_irqsave(&adapter->adapter_lock, flags);
1260 crb_win_lock(adapter);
1261 netxen_nic_pci_set_crbwindow_2M(adapter, &off);
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001262 data = readl((void __iomem *)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001263 crb_win_unlock(adapter);
1264 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001265 } else
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001266 data = readl((void __iomem *)off);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001267
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001268 return data;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001269}
1270
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001271/* window 1 registers only */
1272static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
1273 void __iomem *addr, u32 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001274{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001275 read_lock(&adapter->adapter_lock);
1276 writel(data, addr);
1277 read_unlock(&adapter->adapter_lock);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001278}
1279
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001280static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
1281 void __iomem *addr)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001282{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001283 u32 val;
1284
1285 read_lock(&adapter->adapter_lock);
1286 val = readl(addr);
1287 read_unlock(&adapter->adapter_lock);
1288
1289 return val;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001290}
1291
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001292static void netxen_nic_io_write_2M(struct netxen_adapter *adapter,
1293 void __iomem *addr, u32 data)
1294{
1295 writel(data, addr);
1296}
1297
1298static u32 netxen_nic_io_read_2M(struct netxen_adapter *adapter,
1299 void __iomem *addr)
1300{
1301 return readl(addr);
1302}
1303
1304void __iomem *
1305netxen_get_ioaddr(struct netxen_adapter *adapter, u32 offset)
1306{
1307 ulong off = offset;
1308
1309 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
1310 if (offset < NETXEN_CRB_PCIX_HOST2 &&
1311 offset > NETXEN_CRB_PCIX_HOST)
1312 return PCI_OFFSET_SECOND_RANGE(adapter, offset);
1313 return NETXEN_CRB_NORMALIZE(adapter, offset);
1314 }
1315
1316 BUG_ON(netxen_nic_pci_get_crb_addr_2M(adapter, &off));
1317 return (void __iomem *)off;
1318}
1319
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001320static int
1321netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
1322 u64 addr, u32 *start)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001323{
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001324 if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1325 *start = (addr - NETXEN_ADDR_OCM0 + NETXEN_PCI_OCM0);
1326 return 0;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001327 } else if (ADDR_IN_RANGE(addr,
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001328 NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1329 *start = (addr - NETXEN_ADDR_OCM1 + NETXEN_PCI_OCM1);
1330 return 0;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001331 }
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001332
1333 return -EIO;
1334}
1335
1336static int
1337netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
1338 u64 addr, u32 *start)
1339{
1340 u32 win_read, window;
1341 struct pci_dev *pdev = adapter->pdev;
1342
1343 if ((addr & 0x00ff800) == 0xff800) {
1344 if (printk_ratelimit())
1345 dev_warn(&pdev->dev, "QM access not handled\n");
1346 return -EIO;
1347 }
1348
1349 window = OCM_WIN(addr);
1350 writel(window, adapter->ahw.ocm_win_crb);
1351 win_read = readl(adapter->ahw.ocm_win_crb);
1352 if ((win_read >> 7) != window) {
1353 if (printk_ratelimit())
1354 dev_warn(&pdev->dev, "failed to set OCM window\n");
1355 return -EIO;
1356 }
1357
1358 adapter->ahw.ocm_win = window;
1359 *start = NETXEN_PCI_OCM0_2M + GET_MEM_OFFS_2M(addr);
1360 return 0;
1361}
1362
1363static int
1364netxen_nic_pci_mem_access_direct(struct netxen_adapter *adapter, u64 off,
1365 u64 *data, int op)
1366{
1367 void __iomem *addr, *mem_ptr = NULL;
1368 resource_size_t mem_base;
1369 unsigned long flags;
1370 int ret = -EIO;
1371 u32 start;
1372
1373 write_lock_irqsave(&adapter->adapter_lock, flags);
1374
1375 ret = adapter->pci_set_window(adapter, off, &start);
1376 if (ret != 0)
1377 goto unlock;
1378
1379 addr = pci_base_offset(adapter, start);
1380 if (addr)
1381 goto noremap;
1382
1383 mem_base = pci_resource_start(adapter->pdev, 0) + (start & PAGE_MASK);
1384
1385 mem_ptr = ioremap(mem_base, PAGE_SIZE);
1386 if (mem_ptr == NULL) {
1387 ret = -EIO;
1388 goto unlock;
1389 }
1390
1391 addr = mem_ptr + (start & (PAGE_SIZE - 1));
1392
1393noremap:
1394 if (op == 0) /* read */
1395 *data = readq(addr);
1396 else /* write */
1397 writeq(*data, addr);
1398
1399unlock:
1400 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1401 if (mem_ptr)
1402 iounmap(mem_ptr);
1403 return ret;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001404}
1405
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001406#define MAX_CTL_CHECK 1000
1407
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001408static int
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001409netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001410 u64 off, u64 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001411{
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001412 unsigned long flags;
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001413 int j, ret;
1414 u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001415 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001416
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001417 /* Only 64-bit aligned access */
1418 if (off & 7)
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001419 return -EIO;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001420
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001421 /* P2 has different SIU and MIU test agent base addr */
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001422 if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
1423 NETXEN_ADDR_QDR_NET_MAX_P2)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001424 mem_crb = pci_base_offset(adapter,
1425 NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
1426 addr_hi = SIU_TEST_AGT_ADDR_HI;
1427 data_lo = SIU_TEST_AGT_WRDATA_LO;
1428 data_hi = SIU_TEST_AGT_WRDATA_HI;
1429 off_lo = off & SIU_TEST_AGT_ADDR_MASK;
1430 off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001431 goto correct;
1432 }
1433
1434 if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001435 mem_crb = pci_base_offset(adapter,
1436 NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
1437 addr_hi = MIU_TEST_AGT_ADDR_HI;
1438 data_lo = MIU_TEST_AGT_WRDATA_LO;
1439 data_hi = MIU_TEST_AGT_WRDATA_HI;
1440 off_lo = off & MIU_TEST_AGT_ADDR_MASK;
1441 off_hi = 0;
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001442 goto correct;
1443 }
1444
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001445 if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
1446 ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1447 if (adapter->ahw.pci_len0 != 0) {
1448 return netxen_nic_pci_mem_access_direct(adapter,
1449 off, &data, 1);
1450 }
1451 }
1452
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001453 return -EIO;
1454
1455correct:
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001456 write_lock_irqsave(&adapter->adapter_lock, flags);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001457 netxen_nic_pci_set_crbwindow_128M(adapter, 0);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001458
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001459 writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
1460 writel(off_hi, (mem_crb + addr_hi));
1461 writel(data & 0xffffffff, (mem_crb + data_lo));
1462 writel((data >> 32) & 0xffffffff, (mem_crb + data_hi));
1463 writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
1464 writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
1465 (mem_crb + TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001466
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001467 for (j = 0; j < MAX_CTL_CHECK; j++) {
1468 temp = readl((mem_crb + TEST_AGT_CTRL));
1469 if ((temp & TA_CTL_BUSY) == 0)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001470 break;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001471 }
1472
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001473 if (j >= MAX_CTL_CHECK) {
1474 if (printk_ratelimit())
1475 dev_err(&adapter->pdev->dev,
1476 "failed to write through agent\n");
1477 ret = -EIO;
1478 } else
1479 ret = 0;
1480
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001481 netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001482 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1483 return ret;
1484}
1485
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001486static int
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001487netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001488 u64 off, u64 *data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001489{
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001490 unsigned long flags;
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001491 int j, ret;
1492 u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
1493 u64 val;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001494 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001495
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001496 /* Only 64-bit aligned access */
1497 if (off & 7)
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001498 return -EIO;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001499
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001500 /* P2 has different SIU and MIU test agent base addr */
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001501 if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
1502 NETXEN_ADDR_QDR_NET_MAX_P2)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001503 mem_crb = pci_base_offset(adapter,
1504 NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
1505 addr_hi = SIU_TEST_AGT_ADDR_HI;
1506 data_lo = SIU_TEST_AGT_RDDATA_LO;
1507 data_hi = SIU_TEST_AGT_RDDATA_HI;
1508 off_lo = off & SIU_TEST_AGT_ADDR_MASK;
1509 off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001510 goto correct;
1511 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001512
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001513 if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001514 mem_crb = pci_base_offset(adapter,
1515 NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
1516 addr_hi = MIU_TEST_AGT_ADDR_HI;
1517 data_lo = MIU_TEST_AGT_RDDATA_LO;
1518 data_hi = MIU_TEST_AGT_RDDATA_HI;
1519 off_lo = off & MIU_TEST_AGT_ADDR_MASK;
1520 off_hi = 0;
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001521 goto correct;
1522 }
1523
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001524 if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
1525 ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1526 if (adapter->ahw.pci_len0 != 0) {
1527 return netxen_nic_pci_mem_access_direct(adapter,
1528 off, data, 0);
1529 }
1530 }
1531
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001532 return -EIO;
1533
1534correct:
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001535 write_lock_irqsave(&adapter->adapter_lock, flags);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001536 netxen_nic_pci_set_crbwindow_128M(adapter, 0);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001537
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001538 writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
1539 writel(off_hi, (mem_crb + addr_hi));
1540 writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
1541 writel((TA_CTL_START|TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001542
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001543 for (j = 0; j < MAX_CTL_CHECK; j++) {
1544 temp = readl(mem_crb + TEST_AGT_CTRL);
1545 if ((temp & TA_CTL_BUSY) == 0)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001546 break;
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001547 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001548
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001549 if (j >= MAX_CTL_CHECK) {
1550 if (printk_ratelimit())
1551 dev_err(&adapter->pdev->dev,
1552 "failed to read through agent\n");
1553 ret = -EIO;
1554 } else {
1555
1556 temp = readl(mem_crb + data_hi);
1557 val = ((u64)temp << 32);
1558 val |= readl(mem_crb + data_lo);
1559 *data = val;
1560 ret = 0;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001561 }
1562
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001563 netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001564 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1565
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001566 return ret;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001567}
1568
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001569static int
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001570netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001571 u64 off, u64 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001572{
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001573 unsigned long flags;
1574 int j, ret;
1575 u32 temp, off8;
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001576 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001577
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001578 /* Only 64-bit aligned access */
1579 if (off & 7)
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001580 return -EIO;
1581
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001582 /* P3 onward, test agent base for MIU and SIU is same */
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001583 if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
1584 NETXEN_ADDR_QDR_NET_MAX_P3)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001585 mem_crb = netxen_get_ioaddr(adapter,
1586 NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001587 goto correct;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001588 }
1589
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001590 if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001591 mem_crb = netxen_get_ioaddr(adapter,
1592 NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001593 goto correct;
1594 }
1595
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001596 if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX))
1597 return netxen_nic_pci_mem_access_direct(adapter, off, &data, 1);
1598
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001599 return -EIO;
1600
1601correct:
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001602 off8 = off & MIU_TEST_AGT_ADDR_MASK;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001603
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001604 write_lock_irqsave(&adapter->adapter_lock, flags);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001605
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001606 writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
1607 writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
1608 writel(data & 0xffffffff, mem_crb + MIU_TEST_AGT_WRDATA_LO);
1609 writel((data >> 32) & 0xffffffff, mem_crb + MIU_TEST_AGT_WRDATA_HI);
1610 writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
1611 writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
1612 (mem_crb + TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001613
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001614 for (j = 0; j < MAX_CTL_CHECK; j++) {
1615 temp = readl(mem_crb + TEST_AGT_CTRL);
1616 if ((temp & TA_CTL_BUSY) == 0)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001617 break;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001618 }
1619
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001620 if (j >= MAX_CTL_CHECK) {
1621 if (printk_ratelimit())
1622 dev_err(&adapter->pdev->dev,
1623 "failed to write through agent\n");
1624 ret = -EIO;
1625 } else
1626 ret = 0;
1627
1628 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1629
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001630 return ret;
1631}
1632
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001633static int
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001634netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001635 u64 off, u64 *data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001636{
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001637 unsigned long flags;
1638 int j, ret;
1639 u32 temp, off8;
1640 u64 val;
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001641 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001642
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001643 /* Only 64-bit aligned access */
1644 if (off & 7)
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001645 return -EIO;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001646
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001647 /* P3 onward, test agent base for MIU and SIU is same */
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001648 if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
1649 NETXEN_ADDR_QDR_NET_MAX_P3)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001650 mem_crb = netxen_get_ioaddr(adapter,
1651 NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001652 goto correct;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001653 }
1654
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001655 if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001656 mem_crb = netxen_get_ioaddr(adapter,
1657 NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001658 goto correct;
1659 }
1660
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001661 if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1662 return netxen_nic_pci_mem_access_direct(adapter,
1663 off, data, 0);
1664 }
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001665
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001666 return -EIO;
1667
1668correct:
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001669 off8 = off & MIU_TEST_AGT_ADDR_MASK;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001670
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001671 write_lock_irqsave(&adapter->adapter_lock, flags);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001672
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001673 writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
1674 writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
1675 writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
1676 writel((TA_CTL_START | TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001677
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001678 for (j = 0; j < MAX_CTL_CHECK; j++) {
1679 temp = readl(mem_crb + TEST_AGT_CTRL);
1680 if ((temp & TA_CTL_BUSY) == 0)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001681 break;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001682 }
1683
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001684 if (j >= MAX_CTL_CHECK) {
1685 if (printk_ratelimit())
1686 dev_err(&adapter->pdev->dev,
1687 "failed to read through agent\n");
1688 ret = -EIO;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001689 } else {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001690 temp = readl(mem_crb + MIU_TEST_AGT_RDDATA_HI);
1691 val = (u64)temp << 32;
1692 val |= readl(mem_crb + MIU_TEST_AGT_RDDATA_LO);
1693 *data = val;
1694 ret = 0;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001695 }
1696
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001697 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1698
1699 return ret;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001700}
1701
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001702void
1703netxen_setup_hwops(struct netxen_adapter *adapter)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001704{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001705 adapter->init_port = netxen_niu_xg_init_port;
1706 adapter->stop_port = netxen_niu_disable_xg_port;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001707
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001708 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
1709 adapter->crb_read = netxen_nic_hw_read_wx_128M,
1710 adapter->crb_write = netxen_nic_hw_write_wx_128M,
1711 adapter->pci_set_window = netxen_nic_pci_set_window_128M,
1712 adapter->pci_mem_read = netxen_nic_pci_mem_read_128M,
1713 adapter->pci_mem_write = netxen_nic_pci_mem_write_128M,
1714 adapter->io_read = netxen_nic_io_read_128M,
1715 adapter->io_write = netxen_nic_io_write_128M,
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001716
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001717 adapter->macaddr_set = netxen_p2_nic_set_mac_addr;
1718 adapter->set_multi = netxen_p2_nic_set_multi;
1719 adapter->set_mtu = netxen_nic_set_mtu_xgb;
1720 adapter->set_promisc = netxen_p2_nic_set_promisc;
1721
1722 } else {
1723 adapter->crb_read = netxen_nic_hw_read_wx_2M,
1724 adapter->crb_write = netxen_nic_hw_write_wx_2M,
1725 adapter->pci_set_window = netxen_nic_pci_set_window_2M,
1726 adapter->pci_mem_read = netxen_nic_pci_mem_read_2M,
1727 adapter->pci_mem_write = netxen_nic_pci_mem_write_2M,
1728 adapter->io_read = netxen_nic_io_read_2M,
1729 adapter->io_write = netxen_nic_io_write_2M,
1730
1731 adapter->set_mtu = nx_fw_cmd_set_mtu;
1732 adapter->set_promisc = netxen_p3_nic_set_promisc;
1733 adapter->macaddr_set = netxen_p3_nic_set_mac_addr;
1734 adapter->set_multi = netxen_p3_nic_set_multi;
1735
1736 adapter->phy_read = nx_fw_cmd_query_phy;
1737 adapter->phy_write = nx_fw_cmd_set_phy;
1738 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001739}
1740
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001741int netxen_nic_get_board_info(struct netxen_adapter *adapter)
1742{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001743 int offset, board_type, magic, header_version;
1744 struct pci_dev *pdev = adapter->pdev;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001745
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001746 offset = NX_FW_MAGIC_OFFSET;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001747 if (netxen_rom_fast_read(adapter, offset, &magic))
1748 return -EIO;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001749
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001750 offset = NX_HDR_VERSION_OFFSET;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001751 if (netxen_rom_fast_read(adapter, offset, &header_version))
1752 return -EIO;
1753
1754 if (magic != NETXEN_BDINFO_MAGIC ||
1755 header_version != NETXEN_BDINFO_VERSION) {
1756 dev_err(&pdev->dev,
1757 "invalid board config, magic=%08x, version=%08x\n",
1758 magic, header_version);
1759 return -EIO;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001760 }
1761
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001762 offset = NX_BRDTYPE_OFFSET;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001763 if (netxen_rom_fast_read(adapter, offset, &board_type))
1764 return -EIO;
1765
1766 adapter->ahw.board_type = board_type;
1767
1768 if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001769 u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001770 if ((gpio & 0x8000) == 0)
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001771 board_type = NETXEN_BRDTYPE_P3_10G_TP;
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001772 }
1773
Dhananjay Phadkee98e3352009-04-07 22:50:38 +00001774 switch (board_type) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001775 case NETXEN_BRDTYPE_P2_SB35_4G:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001776 adapter->ahw.port_type = NETXEN_NIC_GBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001777 break;
1778 case NETXEN_BRDTYPE_P2_SB31_10G:
1779 case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
1780 case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
1781 case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001782 case NETXEN_BRDTYPE_P3_HMEZ:
1783 case NETXEN_BRDTYPE_P3_XG_LOM:
1784 case NETXEN_BRDTYPE_P3_10G_CX4:
1785 case NETXEN_BRDTYPE_P3_10G_CX4_LP:
1786 case NETXEN_BRDTYPE_P3_IMEZ:
1787 case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
Dhananjay Phadkea70f9392008-08-01 03:14:56 -07001788 case NETXEN_BRDTYPE_P3_10G_SFP_CT:
1789 case NETXEN_BRDTYPE_P3_10G_SFP_QT:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001790 case NETXEN_BRDTYPE_P3_10G_XFP:
1791 case NETXEN_BRDTYPE_P3_10000_BASE_T:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001792 adapter->ahw.port_type = NETXEN_NIC_XGBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001793 break;
1794 case NETXEN_BRDTYPE_P1_BD:
1795 case NETXEN_BRDTYPE_P1_SB:
1796 case NETXEN_BRDTYPE_P1_SMAX:
1797 case NETXEN_BRDTYPE_P1_SOCK:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001798 case NETXEN_BRDTYPE_P3_REF_QG:
1799 case NETXEN_BRDTYPE_P3_4_GB:
1800 case NETXEN_BRDTYPE_P3_4_GB_MM:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001801 adapter->ahw.port_type = NETXEN_NIC_GBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001802 break;
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001803 case NETXEN_BRDTYPE_P3_10G_TP:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001804 adapter->ahw.port_type = (adapter->portnum < 2) ?
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001805 NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
1806 break;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001807 default:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001808 dev_err(&pdev->dev, "unknown board type %x\n", board_type);
1809 adapter->ahw.port_type = NETXEN_NIC_XGBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001810 break;
1811 }
1812
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001813 return 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001814}
1815
1816/* NIU access sections */
1817
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001818int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001819{
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001820 new_mtu += MTU_FUDGE_FACTOR;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001821 NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07001822 new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001823 return 0;
1824}
1825
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001826int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001827{
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001828 new_mtu += MTU_FUDGE_FACTOR;
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07001829 if (adapter->physical_port == 0)
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001830 NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
Jeff Garzik47906542007-11-23 21:23:36 -05001831 else
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001832 NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001833 return 0;
1834}
1835
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001836void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001837{
Al Viroa608ab9c2007-01-02 10:39:10 +00001838 __u32 status;
1839 __u32 autoneg;
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001840 __u32 port_mode;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001841
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001842 if (!netif_carrier_ok(adapter->netdev)) {
1843 adapter->link_speed = 0;
1844 adapter->link_duplex = -1;
1845 adapter->link_autoneg = AUTONEG_ENABLE;
1846 return;
1847 }
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001848
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001849 if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001850 port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001851 if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
1852 adapter->link_speed = SPEED_1000;
1853 adapter->link_duplex = DUPLEX_FULL;
1854 adapter->link_autoneg = AUTONEG_DISABLE;
1855 return;
1856 }
1857
Amit S. Kale80922fb2006-12-04 09:18:00 -08001858 if (adapter->phy_read
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001859 && adapter->phy_read(adapter,
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001860 NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
1861 &status) == 0) {
1862 if (netxen_get_phy_link(status)) {
1863 switch (netxen_get_phy_speed(status)) {
1864 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001865 adapter->link_speed = SPEED_10;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001866 break;
1867 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001868 adapter->link_speed = SPEED_100;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001869 break;
1870 case 2:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001871 adapter->link_speed = SPEED_1000;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001872 break;
1873 default:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001874 adapter->link_speed = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001875 break;
1876 }
1877 switch (netxen_get_phy_duplex(status)) {
1878 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001879 adapter->link_duplex = DUPLEX_HALF;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001880 break;
1881 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001882 adapter->link_duplex = DUPLEX_FULL;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001883 break;
1884 default:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001885 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001886 break;
1887 }
Amit S. Kale80922fb2006-12-04 09:18:00 -08001888 if (adapter->phy_read
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001889 && adapter->phy_read(adapter,
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001890 NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001891 &autoneg) != 0)
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001892 adapter->link_autoneg = autoneg;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001893 } else
1894 goto link_down;
1895 } else {
1896 link_down:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001897 adapter->link_speed = 0;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001898 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001899 }
1900 }
1901}
1902
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00001903int
1904netxen_nic_wol_supported(struct netxen_adapter *adapter)
1905{
1906 u32 wol_cfg;
1907
1908 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
1909 return 0;
1910
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001911 wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00001912 if (wol_cfg & (1UL << adapter->portnum)) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001913 wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00001914 if (wol_cfg & (1 << adapter->portnum))
1915 return 1;
1916 }
1917
1918 return 0;
1919}