blob: 00e51a0643884a0ef8179b68020ae63110333215 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Probe module for 8250/16550-type PCI serial ports.
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Copyright (C) 2001 Russell King, All Rights Reserved.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070012#undef DEBUG
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/string.h>
16#include <linux/kernel.h>
17#include <linux/slab.h>
18#include <linux/delay.h>
19#include <linux/tty.h>
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -070020#include <linux/serial_reg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/serial_core.h>
22#include <linux/8250_pci.h>
23#include <linux/bitops.h>
24
25#include <asm/byteorder.h>
26#include <asm/io.h>
27
28#include "8250.h"
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070031 * init function returns:
32 * > 0 - number of ports
33 * = 0 - use board->num_ports
34 * < 0 - error
35 */
36struct pci_serial_quirk {
37 u32 vendor;
38 u32 device;
39 u32 subvendor;
40 u32 subdevice;
Frédéric Brière5bf8f502011-05-29 15:08:03 -040041 int (*probe)(struct pci_dev *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070042 int (*init)(struct pci_dev *dev);
Russell King975a1a72009-01-02 13:44:27 +000043 int (*setup)(struct serial_private *,
44 const struct pciserial_board *,
Alan Cox2655a2c2012-07-12 12:59:50 +010045 struct uart_8250_port *, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 void (*exit)(struct pci_dev *dev);
47};
48
49#define PCI_NUM_BAR_RESOURCES 6
50
51struct serial_private {
Russell King70db3d92005-07-27 11:34:27 +010052 struct pci_dev *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 unsigned int nr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 struct pci_serial_quirk *quirk;
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -020055 const struct pciserial_board *board;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 int line[0];
57};
58
Nicos Gollan7808edc2011-05-05 21:00:37 +020059static int pci_default_setup(struct serial_private*,
Alan Cox2655a2c2012-07-12 12:59:50 +010060 const struct pciserial_board*, struct uart_8250_port *, int);
Nicos Gollan7808edc2011-05-05 21:00:37 +020061
Linus Torvalds1da177e2005-04-16 15:20:36 -070062static void moan_device(const char *str, struct pci_dev *dev)
63{
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070064 dev_err(&dev->dev,
Joe Perchesad361c92009-07-06 13:05:40 -070065 "%s: %s\n"
66 "Please send the output of lspci -vv, this\n"
67 "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
68 "manufacturer and name of serial board or\n"
Russell Kingf2e0ea82015-03-06 10:49:21 +000069 "modem board to <linux-serial@vger.kernel.org>.\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -070070 pci_name(dev), str, dev->vendor, dev->device,
71 dev->subsystem_vendor, dev->subsystem_device);
72}
73
74static int
Alan Cox2655a2c2012-07-12 12:59:50 +010075setup_port(struct serial_private *priv, struct uart_8250_port *port,
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 int bar, int offset, int regshift)
77{
Russell King70db3d92005-07-27 11:34:27 +010078 struct pci_dev *dev = priv->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
80 if (bar >= PCI_NUM_BAR_RESOURCES)
81 return -EINVAL;
82
83 if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +020084 if (!pcim_iomap(dev, bar, 0) && !pcim_iomap_table(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 return -ENOMEM;
86
Alan Cox2655a2c2012-07-12 12:59:50 +010087 port->port.iotype = UPIO_MEM;
88 port->port.iobase = 0;
Aaron Sierra398a9db2014-10-30 19:49:45 -050089 port->port.mapbase = pci_resource_start(dev, bar) + offset;
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +020090 port->port.membase = pcim_iomap_table(dev)[bar] + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +010091 port->port.regshift = regshift;
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 } else {
Alan Cox2655a2c2012-07-12 12:59:50 +010093 port->port.iotype = UPIO_PORT;
Aaron Sierra398a9db2014-10-30 19:49:45 -050094 port->port.iobase = pci_resource_start(dev, bar) + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +010095 port->port.mapbase = 0;
96 port->port.membase = NULL;
97 port->port.regshift = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 }
99 return 0;
100}
101
102/*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800103 * ADDI-DATA GmbH communication cards <info@addi-data.com>
104 */
105static int addidata_apci7800_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000106 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100107 struct uart_8250_port *port, int idx)
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800108{
109 unsigned int bar = 0, offset = board->first_offset;
110 bar = FL_GET_BASE(board->flags);
111
112 if (idx < 2) {
113 offset += idx * board->uart_offset;
114 } else if ((idx >= 2) && (idx < 4)) {
115 bar += 1;
116 offset += ((idx - 2) * board->uart_offset);
117 } else if ((idx >= 4) && (idx < 6)) {
118 bar += 2;
119 offset += ((idx - 4) * board->uart_offset);
120 } else if (idx >= 6) {
121 bar += 3;
122 offset += ((idx - 6) * board->uart_offset);
123 }
124
125 return setup_port(priv, port, bar, offset, board->reg_shift);
126}
127
128/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 * AFAVLAB uses a different mixture of BARs and offsets
130 * Not that ugly ;) -- HW
131 */
132static int
Russell King975a1a72009-01-02 13:44:27 +0000133afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100134 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135{
136 unsigned int bar, offset = board->first_offset;
Alan Cox5756ee92008-02-08 04:18:51 -0800137
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 bar = FL_GET_BASE(board->flags);
139 if (idx < 4)
140 bar += idx;
141 else {
142 bar = 4;
143 offset += (idx - 4) * board->uart_offset;
144 }
145
Russell King70db3d92005-07-27 11:34:27 +0100146 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147}
148
149/*
150 * HP's Remote Management Console. The Diva chip came in several
151 * different versions. N-class, L2000 and A500 have two Diva chips, each
152 * with 3 UARTs (the third UART on the second chip is unused). Superdome
153 * and Keystone have one Diva chip with 3 UARTs. Some later machines have
154 * one Diva chip, but it has been expanded to 5 UARTs.
155 */
Russell King61a116e2006-07-03 15:22:35 +0100156static int pci_hp_diva_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157{
158 int rc = 0;
159
160 switch (dev->subsystem_device) {
161 case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
162 case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
163 case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
164 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
165 rc = 3;
166 break;
167 case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
168 rc = 2;
169 break;
170 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
171 rc = 4;
172 break;
173 case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
Justin Chen551f8f02005-10-24 22:16:38 +0100174 case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 rc = 1;
176 break;
177 }
178
179 return rc;
180}
181
182/*
183 * HP's Diva chip puts the 4th/5th serial port further out, and
184 * some serial ports are supposed to be hidden on certain models.
185 */
186static int
Russell King975a1a72009-01-02 13:44:27 +0000187pci_hp_diva_setup(struct serial_private *priv,
188 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100189 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190{
191 unsigned int offset = board->first_offset;
192 unsigned int bar = FL_GET_BASE(board->flags);
193
Russell King70db3d92005-07-27 11:34:27 +0100194 switch (priv->dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
196 if (idx == 3)
197 idx++;
198 break;
199 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
200 if (idx > 0)
201 idx++;
202 if (idx > 2)
203 idx++;
204 break;
205 }
206 if (idx > 2)
207 offset = 0x18;
208
209 offset += idx * board->uart_offset;
210
Russell King70db3d92005-07-27 11:34:27 +0100211 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212}
213
214/*
215 * Added for EKF Intel i960 serial boards
216 */
Russell King61a116e2006-07-03 15:22:35 +0100217static int pci_inteli960ni_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218{
Heikki Krogerus0a0d4122015-01-12 13:47:46 +0200219 u32 oldval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220
221 if (!(dev->subsystem_device & 0x1000))
222 return -ENODEV;
223
224 /* is firmware started? */
Heikki Krogerus0a0d4122015-01-12 13:47:46 +0200225 pci_read_config_dword(dev, 0x44, &oldval);
Alan Cox5756ee92008-02-08 04:18:51 -0800226 if (oldval == 0x00001000L) { /* RESET value */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700227 dev_dbg(&dev->dev, "Local i960 firmware missing\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 return -ENODEV;
229 }
230 return 0;
231}
232
233/*
234 * Some PCI serial cards using the PLX 9050 PCI interface chip require
235 * that the card interrupt be explicitly enabled or disabled. This
236 * seems to be mainly needed on card using the PLX which also use I/O
237 * mapped memory.
238 */
Russell King61a116e2006-07-03 15:22:35 +0100239static int pci_plx9050_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240{
241 u8 irq_config;
242 void __iomem *p;
243
244 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
245 moan_device("no memory in bar 0", dev);
246 return 0;
247 }
248
249 irq_config = 0x41;
Bjorn Helgaasadd7b582005-10-24 22:11:57 +0100250 if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
Alan Cox5756ee92008-02-08 04:18:51 -0800251 dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 irq_config = 0x43;
Alan Cox5756ee92008-02-08 04:18:51 -0800253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
Alan Cox5756ee92008-02-08 04:18:51 -0800255 (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 /*
257 * As the megawolf cards have the int pins active
258 * high, and have 2 UART chips, both ints must be
259 * enabled on the 9050. Also, the UARTS are set in
260 * 16450 mode by default, so we have to enable the
261 * 16C950 'enhanced' mode so that we can use the
262 * deep FIFOs
263 */
264 irq_config = 0x5b;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 /*
266 * enable/disable interrupts
267 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700268 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 if (p == NULL)
270 return -ENOMEM;
271 writel(irq_config, p + 0x4c);
272
273 /*
274 * Read the register back to ensure that it took effect.
275 */
276 readl(p + 0x4c);
277 iounmap(p);
278
279 return 0;
280}
281
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500282static void pci_plx9050_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283{
284 u8 __iomem *p;
285
286 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
287 return;
288
289 /*
290 * disable interrupts
291 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700292 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 if (p != NULL) {
294 writel(0, p + 0x4c);
295
296 /*
297 * Read the register back to ensure that it took effect.
298 */
299 readl(p + 0x4c);
300 iounmap(p);
301 }
302}
303
Will Page04bf7e72009-04-06 17:32:15 +0100304#define NI8420_INT_ENABLE_REG 0x38
305#define NI8420_INT_ENABLE_BIT 0x2000
306
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500307static void pci_ni8420_exit(struct pci_dev *dev)
Will Page04bf7e72009-04-06 17:32:15 +0100308{
309 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100310 unsigned int bar = 0;
311
312 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
313 moan_device("no memory in bar", dev);
314 return;
315 }
316
Aaron Sierra398a9db2014-10-30 19:49:45 -0500317 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100318 if (p == NULL)
319 return;
320
321 /* Disable the CPU Interrupt */
322 writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
323 p + NI8420_INT_ENABLE_REG);
324 iounmap(p);
325}
326
327
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100328/* MITE registers */
329#define MITE_IOWBSR1 0xc4
330#define MITE_IOWCR1 0xf4
331#define MITE_LCIMR1 0x08
332#define MITE_LCIMR2 0x10
333
334#define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
335
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500336static void pci_ni8430_exit(struct pci_dev *dev)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100337{
338 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100339 unsigned int bar = 0;
340
341 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
342 moan_device("no memory in bar", dev);
343 return;
344 }
345
Aaron Sierra398a9db2014-10-30 19:49:45 -0500346 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100347 if (p == NULL)
348 return;
349
350 /* Disable the CPU Interrupt */
351 writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
352 iounmap(p);
353}
354
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355/* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
356static int
Russell King975a1a72009-01-02 13:44:27 +0000357sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100358 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359{
360 unsigned int bar, offset = board->first_offset;
361
362 bar = 0;
363
364 if (idx < 4) {
365 /* first four channels map to 0, 0x100, 0x200, 0x300 */
366 offset += idx * board->uart_offset;
367 } else if (idx < 8) {
368 /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
369 offset += idx * board->uart_offset + 0xC00;
370 } else /* we have only 8 ports on PMC-OCTALPRO */
371 return 1;
372
Russell King70db3d92005-07-27 11:34:27 +0100373 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374}
375
376/*
377* This does initialization for PMC OCTALPRO cards:
378* maps the device memory, resets the UARTs (needed, bc
379* if the module is removed and inserted again, the card
380* is in the sleep mode) and enables global interrupt.
381*/
382
383/* global control register offset for SBS PMC-OctalPro */
384#define OCT_REG_CR_OFF 0x500
385
Russell King61a116e2006-07-03 15:22:35 +0100386static int sbs_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387{
388 u8 __iomem *p;
389
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100390 p = pci_ioremap_bar(dev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
392 if (p == NULL)
393 return -ENOMEM;
394 /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
Alan Cox5756ee92008-02-08 04:18:51 -0800395 writeb(0x10, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 udelay(50);
Alan Cox5756ee92008-02-08 04:18:51 -0800397 writeb(0x0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
399 /* Set bit-2 (INTENABLE) of Control Register */
400 writeb(0x4, p + OCT_REG_CR_OFF);
401 iounmap(p);
402
403 return 0;
404}
405
406/*
407 * Disables the global interrupt of PMC-OctalPro
408 */
409
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500410static void sbs_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411{
412 u8 __iomem *p;
413
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100414 p = pci_ioremap_bar(dev, 0);
Alan Cox5756ee92008-02-08 04:18:51 -0800415 /* FIXME: What if resource_len < OCT_REG_CR_OFF */
416 if (p != NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 writeb(0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 iounmap(p);
419}
420
421/*
422 * SIIG serial cards have an PCI interface chip which also controls
423 * the UART clocking frequency. Each UART can be clocked independently
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300424 * (except cards equipped with 4 UARTs) and initial clocking settings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 * are stored in the EEPROM chip. It can cause problems because this
426 * version of serial driver doesn't support differently clocked UART's
427 * on single PCI card. To prevent this, initialization functions set
428 * high frequency clocking for all UART's on given card. It is safe (I
429 * hope) because it doesn't touch EEPROM settings to prevent conflicts
430 * with other OSes (like M$ DOS).
431 *
432 * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
Alan Cox5756ee92008-02-08 04:18:51 -0800433 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 * There is two family of SIIG serial cards with different PCI
435 * interface chip and different configuration methods:
436 * - 10x cards have control registers in IO and/or memory space;
437 * - 20x cards have control registers in standard PCI configuration space.
438 *
Russell King67d74b82005-07-27 11:33:03 +0100439 * Note: all 10x cards have PCI device ids 0x10..
440 * all 20x cards have PCI device ids 0x20..
441 *
Andrey Paninfbc0dc02005-07-18 11:38:09 +0100442 * There are also Quartet Serial cards which use Oxford Semiconductor
443 * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
444 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 * Note: some SIIG cards are probed by the parport_serial object.
446 */
447
448#define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
449#define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
450
451static int pci_siig10x_init(struct pci_dev *dev)
452{
453 u16 data;
454 void __iomem *p;
455
456 switch (dev->device & 0xfff8) {
457 case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
458 data = 0xffdf;
459 break;
460 case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
461 data = 0xf7ff;
462 break;
463 default: /* 1S1P, 4S */
464 data = 0xfffb;
465 break;
466 }
467
Alan Cox6f441fe2008-05-01 04:34:59 -0700468 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 if (p == NULL)
470 return -ENOMEM;
471
472 writew(readw(p + 0x28) & data, p + 0x28);
473 readw(p + 0x28);
474 iounmap(p);
475 return 0;
476}
477
478#define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
479#define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
480
481static int pci_siig20x_init(struct pci_dev *dev)
482{
483 u8 data;
484
485 /* Change clock frequency for the first UART. */
486 pci_read_config_byte(dev, 0x6f, &data);
487 pci_write_config_byte(dev, 0x6f, data & 0xef);
488
489 /* If this card has 2 UART, we have to do the same with second UART. */
490 if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
491 ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
492 pci_read_config_byte(dev, 0x73, &data);
493 pci_write_config_byte(dev, 0x73, data & 0xef);
494 }
495 return 0;
496}
497
Russell King67d74b82005-07-27 11:33:03 +0100498static int pci_siig_init(struct pci_dev *dev)
499{
500 unsigned int type = dev->device & 0xff00;
501
502 if (type == 0x1000)
503 return pci_siig10x_init(dev);
504 else if (type == 0x2000)
505 return pci_siig20x_init(dev);
506
507 moan_device("Unknown SIIG card", dev);
508 return -ENODEV;
509}
510
Andrey Panin3ec9c592006-02-02 20:15:09 +0000511static int pci_siig_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000512 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100513 struct uart_8250_port *port, int idx)
Andrey Panin3ec9c592006-02-02 20:15:09 +0000514{
515 unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
516
517 if (idx > 3) {
518 bar = 4;
519 offset = (idx - 4) * 8;
520 }
521
522 return setup_port(priv, port, bar, offset, 0);
523}
524
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525/*
526 * Timedia has an explosion of boards, and to avoid the PCI table from
527 * growing *huge*, we use this function to collapse some 70 entries
528 * in the PCI table into one, for sanity's and compactness's sake.
529 */
Helge Dellere9422e02006-08-29 21:57:29 +0200530static const unsigned short timedia_single_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
532};
533
Helge Dellere9422e02006-08-29 21:57:29 +0200534static const unsigned short timedia_dual_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
Alan Cox5756ee92008-02-08 04:18:51 -0800536 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
537 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
539 0xD079, 0
540};
541
Helge Dellere9422e02006-08-29 21:57:29 +0200542static const unsigned short timedia_quad_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800543 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
544 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
546 0xB157, 0
547};
548
Helge Dellere9422e02006-08-29 21:57:29 +0200549static const unsigned short timedia_eight_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800550 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
552};
553
Arjan van de Vencb3592b2005-11-28 21:04:11 +0000554static const struct timedia_struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 int num;
Helge Dellere9422e02006-08-29 21:57:29 +0200556 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557} timedia_data[] = {
558 { 1, timedia_single_port },
559 { 2, timedia_dual_port },
560 { 4, timedia_quad_port },
Helge Dellere9422e02006-08-29 21:57:29 +0200561 { 8, timedia_eight_port }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562};
563
Frédéric Brièreb9b24552011-05-29 15:08:04 -0400564/*
565 * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
566 * listing them individually, this driver merely grabs them all with
567 * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
568 * and should be left free to be claimed by parport_serial instead.
569 */
570static int pci_timedia_probe(struct pci_dev *dev)
571{
572 /*
573 * Check the third digit of the subdevice ID
574 * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
575 */
576 if ((dev->subsystem_device & 0x00f0) >= 0x70) {
577 dev_info(&dev->dev,
578 "ignoring Timedia subdevice %04x for parport_serial\n",
579 dev->subsystem_device);
580 return -ENODEV;
581 }
582
583 return 0;
584}
585
Russell King61a116e2006-07-03 15:22:35 +0100586static int pci_timedia_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587{
Helge Dellere9422e02006-08-29 21:57:29 +0200588 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 int i, j;
590
Helge Dellere9422e02006-08-29 21:57:29 +0200591 for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 ids = timedia_data[i].ids;
593 for (j = 0; ids[j]; j++)
594 if (dev->subsystem_device == ids[j])
595 return timedia_data[i].num;
596 }
597 return 0;
598}
599
600/*
601 * Timedia/SUNIX uses a mixture of BARs and offsets
602 * Ugh, this is ugly as all hell --- TYT
603 */
604static int
Russell King975a1a72009-01-02 13:44:27 +0000605pci_timedia_setup(struct serial_private *priv,
606 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100607 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608{
609 unsigned int bar = 0, offset = board->first_offset;
610
611 switch (idx) {
612 case 0:
613 bar = 0;
614 break;
615 case 1:
616 offset = board->uart_offset;
617 bar = 0;
618 break;
619 case 2:
620 bar = 1;
621 break;
622 case 3:
623 offset = board->uart_offset;
Dave Jonesc2cd6d32005-12-07 18:11:26 +0000624 /* FALLTHROUGH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 case 4: /* BAR 2 */
626 case 5: /* BAR 3 */
627 case 6: /* BAR 4 */
628 case 7: /* BAR 5 */
629 bar = idx - 2;
630 }
631
Russell King70db3d92005-07-27 11:34:27 +0100632 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633}
634
635/*
636 * Some Titan cards are also a little weird
637 */
638static int
Russell King70db3d92005-07-27 11:34:27 +0100639titan_400l_800l_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000640 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100641 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642{
643 unsigned int bar, offset = board->first_offset;
644
645 switch (idx) {
646 case 0:
647 bar = 1;
648 break;
649 case 1:
650 bar = 2;
651 break;
652 default:
653 bar = 4;
654 offset = (idx - 2) * board->uart_offset;
655 }
656
Russell King70db3d92005-07-27 11:34:27 +0100657 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658}
659
Russell King61a116e2006-07-03 15:22:35 +0100660static int pci_xircom_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661{
662 msleep(100);
663 return 0;
664}
665
Will Page04bf7e72009-04-06 17:32:15 +0100666static int pci_ni8420_init(struct pci_dev *dev)
667{
668 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100669 unsigned int bar = 0;
670
671 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
672 moan_device("no memory in bar", dev);
673 return 0;
674 }
675
Aaron Sierra398a9db2014-10-30 19:49:45 -0500676 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100677 if (p == NULL)
678 return -ENOMEM;
679
680 /* Enable CPU Interrupt */
681 writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
682 p + NI8420_INT_ENABLE_REG);
683
684 iounmap(p);
685 return 0;
686}
687
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100688#define MITE_IOWBSR1_WSIZE 0xa
689#define MITE_IOWBSR1_WIN_OFFSET 0x800
690#define MITE_IOWBSR1_WENAB (1 << 7)
691#define MITE_LCIMR1_IO_IE_0 (1 << 24)
692#define MITE_LCIMR2_SET_CPU_IE (1 << 31)
693#define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
694
695static int pci_ni8430_init(struct pci_dev *dev)
696{
697 void __iomem *p;
Aaron Sierra398a9db2014-10-30 19:49:45 -0500698 struct pci_bus_region region;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100699 u32 device_window;
700 unsigned int bar = 0;
701
702 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
703 moan_device("no memory in bar", dev);
704 return 0;
705 }
706
Aaron Sierra398a9db2014-10-30 19:49:45 -0500707 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100708 if (p == NULL)
709 return -ENOMEM;
710
Aaron Sierra398a9db2014-10-30 19:49:45 -0500711 /*
712 * Set device window address and size in BAR0, while acknowledging that
713 * the resource structure may contain a translated address that differs
714 * from the address the device responds to.
715 */
716 pcibios_resource_to_bus(dev->bus, &region, &dev->resource[bar]);
717 device_window = ((region.start + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
Anton Wuerfel6d7c1572016-01-14 16:08:11 +0100718 | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100719 writel(device_window, p + MITE_IOWBSR1);
720
721 /* Set window access to go to RAMSEL IO address space */
722 writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
723 p + MITE_IOWCR1);
724
725 /* Enable IO Bus Interrupt 0 */
726 writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
727
728 /* Enable CPU Interrupt */
729 writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
730
731 iounmap(p);
732 return 0;
733}
734
735/* UART Port Control Register */
736#define NI8430_PORTCON 0x0f
737#define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
738
739static int
Alan Coxbf538fe2009-04-06 17:35:42 +0100740pci_ni8430_setup(struct serial_private *priv,
741 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100742 struct uart_8250_port *port, int idx)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100743{
Aaron Sierra398a9db2014-10-30 19:49:45 -0500744 struct pci_dev *dev = priv->dev;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100745 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100746 unsigned int bar, offset = board->first_offset;
747
748 if (idx >= board->num_ports)
749 return 1;
750
751 bar = FL_GET_BASE(board->flags);
752 offset += idx * board->uart_offset;
753
Aaron Sierra398a9db2014-10-30 19:49:45 -0500754 p = pci_ioremap_bar(dev, bar);
Aaron Sierra5d14bba2014-10-30 19:49:52 -0500755 if (!p)
756 return -ENOMEM;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100757
Joe Perches7c9d4402011-06-23 11:39:20 -0700758 /* enable the transceiver */
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100759 writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
760 p + offset + NI8430_PORTCON);
761
762 iounmap(p);
763
764 return setup_port(priv, port, bar, offset, board->reg_shift);
765}
766
Nicos Gollan7808edc2011-05-05 21:00:37 +0200767static int pci_netmos_9900_setup(struct serial_private *priv,
768 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100769 struct uart_8250_port *port, int idx)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200770{
771 unsigned int bar;
772
Dmitry Eremin-Solenikov333c0852014-02-11 14:18:13 +0400773 if ((priv->dev->device != PCI_DEVICE_ID_NETMOS_9865) &&
774 (priv->dev->subsystem_device & 0xff00) == 0x3000) {
Nicos Gollan7808edc2011-05-05 21:00:37 +0200775 /* netmos apparently orders BARs by datasheet layout, so serial
776 * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
777 */
778 bar = 3 * idx;
779
780 return setup_port(priv, port, bar, 0, board->reg_shift);
781 } else {
782 return pci_default_setup(priv, board, port, idx);
783 }
784}
785
786/* the 99xx series comes with a range of device IDs and a variety
787 * of capabilities:
788 *
789 * 9900 has varying capabilities and can cascade to sub-controllers
790 * (cascading should be purely internal)
791 * 9904 is hardwired with 4 serial ports
792 * 9912 and 9922 are hardwired with 2 serial ports
793 */
794static int pci_netmos_9900_numports(struct pci_dev *dev)
795{
796 unsigned int c = dev->class;
797 unsigned int pi;
798 unsigned short sub_serports;
799
Anton Wuerfel149a44c2016-01-14 16:08:17 +0100800 pi = c & 0xff;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200801
Anton Wuerfelc2f5fde2016-01-14 16:08:14 +0100802 if (pi == 2)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200803 return 1;
Anton Wuerfelc2f5fde2016-01-14 16:08:14 +0100804
805 if ((pi == 0) && (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
Nicos Gollan7808edc2011-05-05 21:00:37 +0200806 /* two possibilities: 0x30ps encodes number of parallel and
807 * serial ports, or 0x1000 indicates *something*. This is not
808 * immediately obvious, since the 2s1p+4s configuration seems
809 * to offer all functionality on functions 0..2, while still
810 * advertising the same function 3 as the 4s+2s1p config.
811 */
812 sub_serports = dev->subsystem_device & 0xf;
Anton Wuerfelc2f5fde2016-01-14 16:08:14 +0100813 if (sub_serports > 0)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200814 return sub_serports;
Anton Wuerfelc2f5fde2016-01-14 16:08:14 +0100815
816 dev_err(&dev->dev,
817 "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
818 return 0;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200819 }
820
821 moan_device("unknown NetMos/Mostech program interface", dev);
822 return 0;
823}
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100824
Russell King61a116e2006-07-03 15:22:35 +0100825static int pci_netmos_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826{
827 /* subdevice 0x00PS means <P> parallel, <S> serial */
828 unsigned int num_serial = dev->subsystem_device & 0xf;
829
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -0800830 if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
831 (dev->device == PCI_DEVICE_ID_NETMOS_9865))
Michael Bueschc4285b42009-06-30 11:41:21 -0700832 return 0;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200833
Jiri Slaby25cf9bc2009-01-15 13:30:34 +0000834 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
835 dev->subsystem_device == 0x0299)
836 return 0;
837
Nicos Gollan7808edc2011-05-05 21:00:37 +0200838 switch (dev->device) { /* FALLTHROUGH on all */
Anton Wuerfelb3d67932016-01-14 16:08:23 +0100839 case PCI_DEVICE_ID_NETMOS_9904:
840 case PCI_DEVICE_ID_NETMOS_9912:
841 case PCI_DEVICE_ID_NETMOS_9922:
842 case PCI_DEVICE_ID_NETMOS_9900:
843 num_serial = pci_netmos_9900_numports(dev);
844 break;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200845
Anton Wuerfelb3d67932016-01-14 16:08:23 +0100846 default:
847 break;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200848 }
849
Anton Wuerfel829b0002016-01-14 16:08:22 +0100850 if (num_serial == 0) {
851 moan_device("unknown NetMos/Mostech device", dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 return -ENODEV;
Anton Wuerfel829b0002016-01-14 16:08:22 +0100853 }
Nicos Gollan7808edc2011-05-05 21:00:37 +0200854
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 return num_serial;
856}
857
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700858/*
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700859 * These chips are available with optionally one parallel port and up to
860 * two serial ports. Unfortunately they all have the same product id.
861 *
862 * Basic configuration is done over a region of 32 I/O ports. The base
863 * ioport is called INTA or INTC, depending on docs/other drivers.
864 *
865 * The region of the 32 I/O ports is configured in POSIO0R...
866 */
867
868/* registers */
869#define ITE_887x_MISCR 0x9c
870#define ITE_887x_INTCBAR 0x78
871#define ITE_887x_UARTBAR 0x7c
872#define ITE_887x_PS0BAR 0x10
873#define ITE_887x_POSIO0 0x60
874
875/* I/O space size */
876#define ITE_887x_IOSIZE 32
877/* I/O space size (bits 26-24; 8 bytes = 011b) */
878#define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
879/* I/O space size (bits 26-24; 32 bytes = 101b) */
880#define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
881/* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
882#define ITE_887x_POSIO_SPEED (3 << 29)
883/* enable IO_Space bit */
884#define ITE_887x_POSIO_ENABLE (1 << 31)
885
Ralf Baechlef79abb82007-08-30 23:56:31 -0700886static int pci_ite887x_init(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700887{
888 /* inta_addr are the configuration addresses of the ITE */
889 static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
890 0x200, 0x280, 0 };
891 int ret, i, type;
892 struct resource *iobase = NULL;
893 u32 miscr, uartbar, ioport;
894
895 /* search for the base-ioport */
896 i = 0;
897 while (inta_addr[i] && iobase == NULL) {
898 iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
899 "ite887x");
900 if (iobase != NULL) {
901 /* write POSIO0R - speed | size | ioport */
902 pci_write_config_dword(dev, ITE_887x_POSIO0,
903 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
904 ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
905 /* write INTCBAR - ioport */
Alan Cox5756ee92008-02-08 04:18:51 -0800906 pci_write_config_dword(dev, ITE_887x_INTCBAR,
907 inta_addr[i]);
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700908 ret = inb(inta_addr[i]);
909 if (ret != 0xff) {
910 /* ioport connected */
911 break;
912 }
913 release_region(iobase->start, ITE_887x_IOSIZE);
914 iobase = NULL;
915 }
916 i++;
917 }
918
919 if (!inta_addr[i]) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700920 dev_err(&dev->dev, "ite887x: could not find iobase\n");
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700921 return -ENODEV;
922 }
923
924 /* start of undocumented type checking (see parport_pc.c) */
925 type = inb(iobase->start + 0x18) & 0x0f;
926
927 switch (type) {
928 case 0x2: /* ITE8871 (1P) */
929 case 0xa: /* ITE8875 (1P) */
930 ret = 0;
931 break;
932 case 0xe: /* ITE8872 (2S1P) */
933 ret = 2;
934 break;
935 case 0x6: /* ITE8873 (1S) */
936 ret = 1;
937 break;
938 case 0x8: /* ITE8874 (2S) */
939 ret = 2;
940 break;
941 default:
942 moan_device("Unknown ITE887x", dev);
943 ret = -ENODEV;
944 }
945
946 /* configure all serial ports */
947 for (i = 0; i < ret; i++) {
948 /* read the I/O port from the device */
949 pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
950 &ioport);
951 ioport &= 0x0000FF00; /* the actual base address */
952 pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
953 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
954 ITE_887x_POSIO_IOSIZE_8 | ioport);
955
956 /* write the ioport to the UARTBAR */
957 pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
958 uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
959 uartbar |= (ioport << (16 * i)); /* set the ioport */
960 pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
961
962 /* get current config */
963 pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
964 /* disable interrupts (UARTx_Routing[3:0]) */
965 miscr &= ~(0xf << (12 - 4 * i));
966 /* activate the UART (UARTx_En) */
967 miscr |= 1 << (23 - i);
968 /* write new config with activated UART */
969 pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
970 }
971
972 if (ret <= 0) {
973 /* the device has no UARTs if we get here */
974 release_region(iobase->start, ITE_887x_IOSIZE);
975 }
976
977 return ret;
978}
979
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500980static void pci_ite887x_exit(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700981{
982 u32 ioport;
983 /* the ioport is bit 0-15 in POSIO0R */
984 pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
985 ioport &= 0xffff;
986 release_region(ioport, ITE_887x_IOSIZE);
987}
988
Russell King9f2a0362009-01-02 13:44:20 +0000989/*
Mike Skoog1bc8cde2014-10-16 13:10:01 -0700990 * EndRun Technologies.
991 * Determine the number of ports available on the device.
992 */
993#define PCI_VENDOR_ID_ENDRUN 0x7401
994#define PCI_DEVICE_ID_ENDRUN_1588 0xe100
995
996static int pci_endrun_init(struct pci_dev *dev)
997{
998 u8 __iomem *p;
999 unsigned long deviceID;
1000 unsigned int number_uarts = 0;
1001
1002 /* EndRun device is all 0xexxx */
1003 if (dev->vendor == PCI_VENDOR_ID_ENDRUN &&
1004 (dev->device & 0xf000) != 0xe000)
1005 return 0;
1006
1007 p = pci_iomap(dev, 0, 5);
1008 if (p == NULL)
1009 return -ENOMEM;
1010
1011 deviceID = ioread32(p);
1012 /* EndRun device */
1013 if (deviceID == 0x07000200) {
1014 number_uarts = ioread8(p + 4);
1015 dev_dbg(&dev->dev,
1016 "%d ports detected on EndRun PCI Express device\n",
1017 number_uarts);
1018 }
1019 pci_iounmap(dev, p);
1020 return number_uarts;
1021}
1022
1023/*
Russell King9f2a0362009-01-02 13:44:20 +00001024 * Oxford Semiconductor Inc.
1025 * Check that device is part of the Tornado range of devices, then determine
1026 * the number of ports available on the device.
1027 */
1028static int pci_oxsemi_tornado_init(struct pci_dev *dev)
1029{
1030 u8 __iomem *p;
1031 unsigned long deviceID;
1032 unsigned int number_uarts = 0;
1033
1034 /* OxSemi Tornado devices are all 0xCxxx */
1035 if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
1036 (dev->device & 0xF000) != 0xC000)
1037 return 0;
1038
1039 p = pci_iomap(dev, 0, 5);
1040 if (p == NULL)
1041 return -ENOMEM;
1042
1043 deviceID = ioread32(p);
1044 /* Tornado device */
1045 if (deviceID == 0x07000200) {
1046 number_uarts = ioread8(p + 4);
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001047 dev_dbg(&dev->dev,
Russell King9f2a0362009-01-02 13:44:20 +00001048 "%d ports detected on Oxford PCI Express device\n",
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001049 number_uarts);
Russell King9f2a0362009-01-02 13:44:20 +00001050 }
1051 pci_iounmap(dev, p);
1052 return number_uarts;
1053}
1054
Alan Coxeb26dfe2012-07-12 13:00:31 +01001055static int pci_asix_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +00001056 const struct pciserial_board *board,
Alan Coxeb26dfe2012-07-12 13:00:31 +01001057 struct uart_8250_port *port, int idx)
1058{
1059 port->bugs |= UART_BUG_PARITY;
1060 return pci_default_setup(priv, board, port, idx);
1061}
1062
Alan Cox55c7c0f2012-11-29 09:03:00 +10301063/* Quatech devices have their own extra interface features */
1064
1065struct quatech_feature {
1066 u16 devid;
1067 bool amcc;
1068};
1069
1070#define QPCR_TEST_FOR1 0x3F
1071#define QPCR_TEST_GET1 0x00
1072#define QPCR_TEST_FOR2 0x40
1073#define QPCR_TEST_GET2 0x40
1074#define QPCR_TEST_FOR3 0x80
1075#define QPCR_TEST_GET3 0x40
1076#define QPCR_TEST_FOR4 0xC0
1077#define QPCR_TEST_GET4 0x80
1078
1079#define QOPR_CLOCK_X1 0x0000
1080#define QOPR_CLOCK_X2 0x0001
1081#define QOPR_CLOCK_X4 0x0002
1082#define QOPR_CLOCK_X8 0x0003
1083#define QOPR_CLOCK_RATE_MASK 0x0003
1084
1085
1086static struct quatech_feature quatech_cards[] = {
1087 { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
1088 { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
1089 { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
1090 { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
1091 { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
1092 { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
1093 { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
1094 { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
1095 { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
1096 { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
1097 { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
1098 { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
1099 { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
1100 { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
1101 { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
1102 { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
1103 { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
1104 { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
1105 { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
1106 { 0, }
1107};
1108
1109static int pci_quatech_amcc(u16 devid)
1110{
1111 struct quatech_feature *qf = &quatech_cards[0];
1112 while (qf->devid) {
1113 if (qf->devid == devid)
1114 return qf->amcc;
1115 qf++;
1116 }
1117 pr_err("quatech: unknown port type '0x%04X'.\n", devid);
1118 return 0;
1119};
1120
1121static int pci_quatech_rqopr(struct uart_8250_port *port)
1122{
1123 unsigned long base = port->port.iobase;
1124 u8 LCR, val;
1125
1126 LCR = inb(base + UART_LCR);
1127 outb(0xBF, base + UART_LCR);
1128 val = inb(base + UART_SCR);
1129 outb(LCR, base + UART_LCR);
1130 return val;
1131}
1132
1133static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
1134{
1135 unsigned long base = port->port.iobase;
Jiri Slaby17b27202016-06-23 13:34:22 +02001136 u8 LCR;
Alan Cox55c7c0f2012-11-29 09:03:00 +10301137
1138 LCR = inb(base + UART_LCR);
1139 outb(0xBF, base + UART_LCR);
Jiri Slaby17b27202016-06-23 13:34:22 +02001140 inb(base + UART_SCR);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301141 outb(qopr, base + UART_SCR);
1142 outb(LCR, base + UART_LCR);
1143}
1144
1145static int pci_quatech_rqmcr(struct uart_8250_port *port)
1146{
1147 unsigned long base = port->port.iobase;
1148 u8 LCR, val, qmcr;
1149
1150 LCR = inb(base + UART_LCR);
1151 outb(0xBF, base + UART_LCR);
1152 val = inb(base + UART_SCR);
1153 outb(val | 0x10, base + UART_SCR);
1154 qmcr = inb(base + UART_MCR);
1155 outb(val, base + UART_SCR);
1156 outb(LCR, base + UART_LCR);
1157
1158 return qmcr;
1159}
1160
1161static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
1162{
1163 unsigned long base = port->port.iobase;
1164 u8 LCR, val;
1165
1166 LCR = inb(base + UART_LCR);
1167 outb(0xBF, base + UART_LCR);
1168 val = inb(base + UART_SCR);
1169 outb(val | 0x10, base + UART_SCR);
1170 outb(qmcr, base + UART_MCR);
1171 outb(val, base + UART_SCR);
1172 outb(LCR, base + UART_LCR);
1173}
1174
1175static int pci_quatech_has_qmcr(struct uart_8250_port *port)
1176{
1177 unsigned long base = port->port.iobase;
1178 u8 LCR, val;
1179
1180 LCR = inb(base + UART_LCR);
1181 outb(0xBF, base + UART_LCR);
1182 val = inb(base + UART_SCR);
1183 if (val & 0x20) {
1184 outb(0x80, UART_LCR);
1185 if (!(inb(UART_SCR) & 0x20)) {
1186 outb(LCR, base + UART_LCR);
1187 return 1;
1188 }
1189 }
1190 return 0;
1191}
1192
1193static int pci_quatech_test(struct uart_8250_port *port)
1194{
Anton Wuerfel1a33e342016-01-14 16:08:10 +01001195 u8 reg, qopr;
1196
1197 qopr = pci_quatech_rqopr(port);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301198 pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
1199 reg = pci_quatech_rqopr(port) & 0xC0;
1200 if (reg != QPCR_TEST_GET1)
1201 return -EINVAL;
1202 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
1203 reg = pci_quatech_rqopr(port) & 0xC0;
1204 if (reg != QPCR_TEST_GET2)
1205 return -EINVAL;
1206 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
1207 reg = pci_quatech_rqopr(port) & 0xC0;
1208 if (reg != QPCR_TEST_GET3)
1209 return -EINVAL;
1210 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
1211 reg = pci_quatech_rqopr(port) & 0xC0;
1212 if (reg != QPCR_TEST_GET4)
1213 return -EINVAL;
1214
1215 pci_quatech_wqopr(port, qopr);
1216 return 0;
1217}
1218
1219static int pci_quatech_clock(struct uart_8250_port *port)
1220{
1221 u8 qopr, reg, set;
1222 unsigned long clock;
1223
1224 if (pci_quatech_test(port) < 0)
1225 return 1843200;
1226
1227 qopr = pci_quatech_rqopr(port);
1228
1229 pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
1230 reg = pci_quatech_rqopr(port);
1231 if (reg & QOPR_CLOCK_X8) {
1232 clock = 1843200;
1233 goto out;
1234 }
1235 pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
1236 reg = pci_quatech_rqopr(port);
1237 if (!(reg & QOPR_CLOCK_X8)) {
1238 clock = 1843200;
1239 goto out;
1240 }
1241 reg &= QOPR_CLOCK_X8;
1242 if (reg == QOPR_CLOCK_X2) {
1243 clock = 3685400;
1244 set = QOPR_CLOCK_X2;
1245 } else if (reg == QOPR_CLOCK_X4) {
1246 clock = 7372800;
1247 set = QOPR_CLOCK_X4;
1248 } else if (reg == QOPR_CLOCK_X8) {
1249 clock = 14745600;
1250 set = QOPR_CLOCK_X8;
1251 } else {
1252 clock = 1843200;
1253 set = QOPR_CLOCK_X1;
1254 }
1255 qopr &= ~QOPR_CLOCK_RATE_MASK;
1256 qopr |= set;
1257
1258out:
1259 pci_quatech_wqopr(port, qopr);
1260 return clock;
1261}
1262
1263static int pci_quatech_rs422(struct uart_8250_port *port)
1264{
1265 u8 qmcr;
1266 int rs422 = 0;
1267
1268 if (!pci_quatech_has_qmcr(port))
1269 return 0;
1270 qmcr = pci_quatech_rqmcr(port);
1271 pci_quatech_wqmcr(port, 0xFF);
1272 if (pci_quatech_rqmcr(port))
1273 rs422 = 1;
1274 pci_quatech_wqmcr(port, qmcr);
1275 return rs422;
1276}
1277
1278static int pci_quatech_init(struct pci_dev *dev)
1279{
1280 if (pci_quatech_amcc(dev->device)) {
1281 unsigned long base = pci_resource_start(dev, 0);
1282 if (base) {
1283 u32 tmp;
Anton Wuerfel1a33e342016-01-14 16:08:10 +01001284
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301285 outl(inl(base + 0x38) | 0x00002000, base + 0x38);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301286 tmp = inl(base + 0x3c);
1287 outl(tmp | 0x01000000, base + 0x3c);
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301288 outl(tmp &= ~0x01000000, base + 0x3c);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301289 }
1290 }
1291 return 0;
1292}
1293
1294static int pci_quatech_setup(struct serial_private *priv,
1295 const struct pciserial_board *board,
1296 struct uart_8250_port *port, int idx)
1297{
1298 /* Needed by pci_quatech calls below */
1299 port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
1300 /* Set up the clocking */
1301 port->port.uartclk = pci_quatech_clock(port);
1302 /* For now just warn about RS422 */
1303 if (pci_quatech_rs422(port))
1304 pr_warn("quatech: software control of RS422 features not currently supported.\n");
1305 return pci_default_setup(priv, board, port, idx);
1306}
1307
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08001308static void pci_quatech_exit(struct pci_dev *dev)
Alan Cox55c7c0f2012-11-29 09:03:00 +10301309{
1310}
1311
Alan Coxeb26dfe2012-07-12 13:00:31 +01001312static int pci_default_setup(struct serial_private *priv,
Russell King70db3d92005-07-27 11:34:27 +01001313 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001314 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315{
1316 unsigned int bar, offset = board->first_offset, maxnr;
1317
1318 bar = FL_GET_BASE(board->flags);
1319 if (board->flags & FL_BASE_BARS)
1320 bar += idx;
1321 else
1322 offset += idx * board->uart_offset;
1323
Greg Kroah-Hartman2427ddd2006-06-12 17:07:52 -07001324 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1325 (board->reg_shift + 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326
1327 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1328 return 1;
Alan Cox5756ee92008-02-08 04:18:51 -08001329
Russell King70db3d92005-07-27 11:34:27 +01001330 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331}
1332
Angelo Butti5c31ef92016-11-07 16:39:03 +01001333static int pci_pericom_setup(struct serial_private *priv,
1334 const struct pciserial_board *board,
1335 struct uart_8250_port *port, int idx)
1336{
1337 unsigned int bar, offset = board->first_offset, maxnr;
1338
1339 bar = FL_GET_BASE(board->flags);
1340 if (board->flags & FL_BASE_BARS)
1341 bar += idx;
1342 else
1343 offset += idx * board->uart_offset;
1344
1345 if (idx==3)
1346 offset = 0x38;
1347
1348 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1349 (board->reg_shift + 3);
1350
1351 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1352 return 1;
1353
1354 return setup_port(priv, port, bar, offset, board->reg_shift);
1355}
1356
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001357static int
1358ce4100_serial_setup(struct serial_private *priv,
1359 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001360 struct uart_8250_port *port, int idx)
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001361{
1362 int ret;
1363
Maxime Bizon08ec2122012-10-19 10:45:07 +02001364 ret = setup_port(priv, port, idx, 0, board->reg_shift);
Alan Cox2655a2c2012-07-12 12:59:50 +01001365 port->port.iotype = UPIO_MEM32;
1366 port->port.type = PORT_XSCALE;
1367 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1368 port->port.regshift = 2;
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001369
1370 return ret;
1371}
1372
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001373static int
1374pci_omegapci_setup(struct serial_private *priv,
Alan Cox1798ca12011-05-24 12:35:48 +01001375 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001376 struct uart_8250_port *port, int idx)
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001377{
1378 return setup_port(priv, port, 2, idx * 8, 0);
1379}
1380
Stephen Hurdebebd492013-01-17 14:14:53 -08001381static int
1382pci_brcm_trumanage_setup(struct serial_private *priv,
1383 const struct pciserial_board *board,
1384 struct uart_8250_port *port, int idx)
1385{
1386 int ret = pci_default_setup(priv, board, port, idx);
1387
1388 port->port.type = PORT_BRCM_TRUMANAGE;
1389 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1390 return ret;
1391}
1392
Peter Hungfecf27a2015-07-28 11:59:24 +08001393/* RTS will control by MCR if this bit is 0 */
1394#define FINTEK_RTS_CONTROL_BY_HW BIT(4)
1395/* only worked with FINTEK_RTS_CONTROL_BY_HW on */
1396#define FINTEK_RTS_INVERT BIT(5)
1397
1398/* We should do proper H/W transceiver setting before change to RS485 mode */
1399static int pci_fintek_rs485_config(struct uart_port *port,
1400 struct serial_rs485 *rs485)
1401{
Geliang Tang30c6c352015-12-27 22:29:42 +08001402 struct pci_dev *pci_dev = to_pci_dev(port->dev);
Peter Hungfecf27a2015-07-28 11:59:24 +08001403 u8 setting;
1404 u8 *index = (u8 *) port->private_data;
Peter Hungfecf27a2015-07-28 11:59:24 +08001405
1406 pci_read_config_byte(pci_dev, 0x40 + 8 * *index + 7, &setting);
1407
Peter Hungd3159452015-08-05 14:44:53 +08001408 if (!rs485)
1409 rs485 = &port->rs485;
1410 else if (rs485->flags & SER_RS485_ENABLED)
Peter Hungfecf27a2015-07-28 11:59:24 +08001411 memset(rs485->padding, 0, sizeof(rs485->padding));
1412 else
1413 memset(rs485, 0, sizeof(*rs485));
1414
1415 /* F81504/508/512 not support RTS delay before or after send */
1416 rs485->flags &= SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND;
1417
1418 if (rs485->flags & SER_RS485_ENABLED) {
1419 /* Enable RTS H/W control mode */
1420 setting |= FINTEK_RTS_CONTROL_BY_HW;
1421
1422 if (rs485->flags & SER_RS485_RTS_ON_SEND) {
1423 /* RTS driving high on TX */
1424 setting &= ~FINTEK_RTS_INVERT;
1425 } else {
1426 /* RTS driving low on TX */
1427 setting |= FINTEK_RTS_INVERT;
1428 }
1429
1430 rs485->delay_rts_after_send = 0;
1431 rs485->delay_rts_before_send = 0;
1432 } else {
1433 /* Disable RTS H/W control mode */
1434 setting &= ~(FINTEK_RTS_CONTROL_BY_HW | FINTEK_RTS_INVERT);
1435 }
1436
1437 pci_write_config_byte(pci_dev, 0x40 + 8 * *index + 7, setting);
Peter Hungd3159452015-08-05 14:44:53 +08001438
1439 if (rs485 != &port->rs485)
1440 port->rs485 = *rs485;
1441
Peter Hungfecf27a2015-07-28 11:59:24 +08001442 return 0;
1443}
1444
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001445static int pci_fintek_setup(struct serial_private *priv,
1446 const struct pciserial_board *board,
1447 struct uart_8250_port *port, int idx)
1448{
1449 struct pci_dev *pdev = priv->dev;
Peter Hungfecf27a2015-07-28 11:59:24 +08001450 u8 *data;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001451 u8 config_base;
Peter Hung6a8bc232015-04-01 14:00:21 +08001452 u16 iobase;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001453
Peter Hung6a8bc232015-04-01 14:00:21 +08001454 config_base = 0x40 + 0x08 * idx;
1455
1456 /* Get the io address from configuration space */
1457 pci_read_config_word(pdev, config_base + 4, &iobase);
1458
1459 dev_dbg(&pdev->dev, "%s: idx=%d iobase=0x%x", __func__, idx, iobase);
1460
1461 port->port.iotype = UPIO_PORT;
1462 port->port.iobase = iobase;
Peter Hungfecf27a2015-07-28 11:59:24 +08001463 port->port.rs485_config = pci_fintek_rs485_config;
1464
1465 data = devm_kzalloc(&pdev->dev, sizeof(u8), GFP_KERNEL);
1466 if (!data)
1467 return -ENOMEM;
1468
1469 /* preserve index in PCI configuration space */
1470 *data = idx;
1471 port->port.private_data = data;
Peter Hung6a8bc232015-04-01 14:00:21 +08001472
1473 return 0;
1474}
1475
1476static int pci_fintek_init(struct pci_dev *dev)
1477{
1478 unsigned long iobase;
1479 u32 max_port, i;
Ji-Ze Hong (Peter Hong)6def0472016-12-23 09:41:20 +08001480 resource_size_t bar_data[3];
Peter Hung6a8bc232015-04-01 14:00:21 +08001481 u8 config_base;
Peter Hungd3159452015-08-05 14:44:53 +08001482 struct serial_private *priv = pci_get_drvdata(dev);
1483 struct uart_8250_port *port;
Peter Hung6a8bc232015-04-01 14:00:21 +08001484
Ji-Ze Hong (Peter Hong)6def0472016-12-23 09:41:20 +08001485 if (!(pci_resource_flags(dev, 5) & IORESOURCE_IO) ||
1486 !(pci_resource_flags(dev, 4) & IORESOURCE_IO) ||
1487 !(pci_resource_flags(dev, 3) & IORESOURCE_IO))
1488 return -ENODEV;
1489
Peter Hung6a8bc232015-04-01 14:00:21 +08001490 switch (dev->device) {
1491 case 0x1104: /* 4 ports */
1492 case 0x1108: /* 8 ports */
1493 max_port = dev->device & 0xff;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001494 break;
Peter Hung6a8bc232015-04-01 14:00:21 +08001495 case 0x1112: /* 12 ports */
1496 max_port = 12;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001497 break;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001498 default:
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001499 return -EINVAL;
1500 }
1501
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001502 /* Get the io address dispatch from the BIOS */
Ji-Ze Hong (Peter Hong)6def0472016-12-23 09:41:20 +08001503 bar_data[0] = pci_resource_start(dev, 5);
1504 bar_data[1] = pci_resource_start(dev, 4);
1505 bar_data[2] = pci_resource_start(dev, 3);
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001506
Peter Hung6a8bc232015-04-01 14:00:21 +08001507 for (i = 0; i < max_port; ++i) {
1508 /* UART0 configuration offset start from 0x40 */
1509 config_base = 0x40 + 0x08 * i;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001510
Peter Hung6a8bc232015-04-01 14:00:21 +08001511 /* Calculate Real IO Port */
1512 iobase = (bar_data[i / 4] & 0xffffffe0) + (i % 4) * 8;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001513
Peter Hung6a8bc232015-04-01 14:00:21 +08001514 /* Enable UART I/O port */
1515 pci_write_config_byte(dev, config_base + 0x00, 0x01);
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001516
Peter Hung6a8bc232015-04-01 14:00:21 +08001517 /* Select 128-byte FIFO and 8x FIFO threshold */
1518 pci_write_config_byte(dev, config_base + 0x01, 0x33);
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001519
Peter Hung6a8bc232015-04-01 14:00:21 +08001520 /* LSB UART */
1521 pci_write_config_byte(dev, config_base + 0x04,
1522 (u8)(iobase & 0xff));
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001523
Peter Hung6a8bc232015-04-01 14:00:21 +08001524 /* MSB UART */
1525 pci_write_config_byte(dev, config_base + 0x05,
1526 (u8)((iobase & 0xff00) >> 8));
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001527
Peter Hung6a8bc232015-04-01 14:00:21 +08001528 pci_write_config_byte(dev, config_base + 0x06, dev->irq);
Peter Hungfecf27a2015-07-28 11:59:24 +08001529
Peter Hungd3159452015-08-05 14:44:53 +08001530 if (priv) {
1531 /* re-apply RS232/485 mode when
1532 * pciserial_resume_ports()
1533 */
1534 port = serial8250_get_port(priv->line[i]);
1535 pci_fintek_rs485_config(&port->port, NULL);
1536 } else {
1537 /* First init without port data
1538 * force init to RS232 Mode
1539 */
1540 pci_write_config_byte(dev, config_base + 0x07, 0x01);
1541 }
Peter Hung6a8bc232015-04-01 14:00:21 +08001542 }
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001543
Peter Hung6a8bc232015-04-01 14:00:21 +08001544 return max_port;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001545}
1546
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001547static int skip_tx_en_setup(struct serial_private *priv,
1548 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001549 struct uart_8250_port *port, int idx)
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001550{
Alan Cox2655a2c2012-07-12 12:59:50 +01001551 port->port.flags |= UPF_NO_TXEN_TEST;
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001552 dev_dbg(&priv->dev->dev,
1553 "serial8250: skipping TxEn test for device [%04x:%04x] subsystem [%04x:%04x]\n",
1554 priv->dev->vendor, priv->dev->device,
1555 priv->dev->subsystem_vendor, priv->dev->subsystem_device);
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001556
1557 return pci_default_setup(priv, board, port, idx);
1558}
1559
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001560static void kt_handle_break(struct uart_port *p)
1561{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001562 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001563 /*
1564 * On receipt of a BI, serial device in Intel ME (Intel
1565 * management engine) needs to have its fifos cleared for sane
1566 * SOL (Serial Over Lan) output.
1567 */
1568 serial8250_clear_and_reinit_fifos(up);
1569}
1570
1571static unsigned int kt_serial_in(struct uart_port *p, int offset)
1572{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001573 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001574 unsigned int val;
1575
1576 /*
1577 * When the Intel ME (management engine) gets reset its serial
1578 * port registers could return 0 momentarily. Functions like
1579 * serial8250_console_write, read and save the IER, perform
1580 * some operation and then restore it. In order to avoid
1581 * setting IER register inadvertently to 0, if the value read
1582 * is 0, double check with ier value in uart_8250_port and use
1583 * that instead. up->ier should be the same value as what is
1584 * currently configured.
1585 */
1586 val = inb(p->iobase + offset);
1587 if (offset == UART_IER) {
1588 if (val == 0)
1589 val = up->ier;
1590 }
1591 return val;
1592}
1593
Dan Williamsbc02d152012-04-06 11:49:50 -07001594static int kt_serial_setup(struct serial_private *priv,
1595 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001596 struct uart_8250_port *port, int idx)
Dan Williamsbc02d152012-04-06 11:49:50 -07001597{
Alan Cox2655a2c2012-07-12 12:59:50 +01001598 port->port.flags |= UPF_BUG_THRE;
1599 port->port.serial_in = kt_serial_in;
1600 port->port.handle_break = kt_handle_break;
Dan Williamsbc02d152012-04-06 11:49:50 -07001601 return skip_tx_en_setup(priv, board, port, idx);
1602}
1603
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09001604static int pci_eg20t_init(struct pci_dev *dev)
1605{
1606#if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
1607 return -ENODEV;
1608#else
1609 return 0;
1610#endif
1611}
1612
Matt Schultedc96efb2012-11-19 09:12:04 -06001613static int
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001614pci_wch_ch353_setup(struct serial_private *priv,
Anton Wuerfel6d7c1572016-01-14 16:08:11 +01001615 const struct pciserial_board *board,
1616 struct uart_8250_port *port, int idx)
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001617{
1618 port->port.flags |= UPF_FIXED_TYPE;
1619 port->port.type = PORT_16550A;
Søren Holm06315342011-09-02 22:55:37 +02001620 return pci_default_setup(priv, board, port, idx);
1621}
1622
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001623static int
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03001624pci_wch_ch355_setup(struct serial_private *priv,
1625 const struct pciserial_board *board,
1626 struct uart_8250_port *port, int idx)
1627{
1628 port->port.flags |= UPF_FIXED_TYPE;
1629 port->port.type = PORT_16550A;
1630 return pci_default_setup(priv, board, port, idx);
1631}
1632
1633static int
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03001634pci_wch_ch38x_setup(struct serial_private *priv,
Anton Wuerfel6d7c1572016-01-14 16:08:11 +01001635 const struct pciserial_board *board,
1636 struct uart_8250_port *port, int idx)
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001637{
1638 port->port.flags |= UPF_FIXED_TYPE;
1639 port->port.type = PORT_16850;
1640 return pci_default_setup(priv, board, port, idx);
1641}
1642
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643#define PCI_VENDOR_ID_SBSMODULARIO 0x124B
1644#define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
1645#define PCI_DEVICE_ID_OCTPRO 0x0001
1646#define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
1647#define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
1648#define PCI_SUBDEVICE_ID_POCTAL232 0x0308
1649#define PCI_SUBDEVICE_ID_POCTAL422 0x0408
Flavio Leitner26e82202012-09-21 21:04:34 -03001650#define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
1651#define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
Michael Bramer78d70d42009-01-27 11:51:16 +00001652#define PCI_VENDOR_ID_ADVANTECH 0x13fe
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001653#define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
Michael Bramer78d70d42009-01-27 11:51:16 +00001654#define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
Thomee Wright0c6d7742014-05-19 20:30:51 +00001655#define PCI_DEVICE_ID_ADVANTECH_PCI3618 0x3618
1656#define PCI_DEVICE_ID_ADVANTECH_PCIf618 0xf618
Yegor Yefremov66169ad2010-06-04 09:58:18 +02001657#define PCI_DEVICE_ID_TITAN_200I 0x8028
1658#define PCI_DEVICE_ID_TITAN_400I 0x8048
1659#define PCI_DEVICE_ID_TITAN_800I 0x8088
1660#define PCI_DEVICE_ID_TITAN_800EH 0xA007
1661#define PCI_DEVICE_ID_TITAN_800EHB 0xA008
1662#define PCI_DEVICE_ID_TITAN_400EH 0xA009
1663#define PCI_DEVICE_ID_TITAN_100E 0xA010
1664#define PCI_DEVICE_ID_TITAN_200E 0xA012
1665#define PCI_DEVICE_ID_TITAN_400E 0xA013
1666#define PCI_DEVICE_ID_TITAN_800E 0xA014
1667#define PCI_DEVICE_ID_TITAN_200EI 0xA016
1668#define PCI_DEVICE_ID_TITAN_200EISI 0xA017
Yegor Yefremov48c02472013-12-09 12:11:15 +01001669#define PCI_DEVICE_ID_TITAN_200V3 0xA306
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01001670#define PCI_DEVICE_ID_TITAN_400V3 0xA310
1671#define PCI_DEVICE_ID_TITAN_410V3 0xA312
1672#define PCI_DEVICE_ID_TITAN_800V3 0xA314
1673#define PCI_DEVICE_ID_TITAN_800V3B 0xA315
Lytochkin Borise8470032010-07-26 10:02:26 +04001674#define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
Scott Kilauaa273ae2011-05-11 15:41:59 -05001675#define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001676#define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
Dan Williamsbc02d152012-04-06 11:49:50 -07001677#define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
Alan Cox27788c52012-09-04 16:21:06 +01001678#define PCI_VENDOR_ID_WCH 0x4348
Wang YanQing8b5c9132013-03-05 23:16:48 +08001679#define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
Alan Cox27788c52012-09-04 16:21:06 +01001680#define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
1681#define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
Ezequiel Garciafeb58142014-05-24 15:24:51 -03001682#define PCI_DEVICE_ID_WCH_CH353_1S1P 0x5053
Alan Cox27788c52012-09-04 16:21:06 +01001683#define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03001684#define PCI_DEVICE_ID_WCH_CH355_4S 0x7173
Alan Cox66835492012-08-16 12:01:33 +01001685#define PCI_VENDOR_ID_AGESTAR 0x5372
1686#define PCI_DEVICE_ID_AGESTAR_9375 0x6872
Alan Coxeb26dfe2012-07-12 13:00:31 +01001687#define PCI_VENDOR_ID_ASIX 0x9710
Stephen Hurdebebd492013-01-17 14:14:53 -08001688#define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
Ian Abbott57c1f0e2013-07-16 16:14:40 +01001689#define PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800 0x818e
Matt Schulte14faa8c2012-11-21 10:35:15 -06001690
Stephen Chiversabd7bac2013-01-28 19:49:20 +11001691#define PCI_VENDOR_ID_SUNIX 0x1fd4
1692#define PCI_DEVICE_ID_SUNIX_1999 0x1999
1693
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001694#define PCIE_VENDOR_ID_WCH 0x1c00
1695#define PCIE_DEVICE_ID_WCH_CH382_2S1P 0x3250
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03001696#define PCIE_DEVICE_ID_WCH_CH384_4S 0x3470
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08001697#define PCIE_DEVICE_ID_WCH_CH382_2S 0x3253
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698
Adam Lee89c043a2015-08-03 13:28:13 +08001699#define PCI_VENDOR_ID_PERICOM 0x12D8
1700#define PCI_DEVICE_ID_PERICOM_PI7C9X7951 0x7951
1701#define PCI_DEVICE_ID_PERICOM_PI7C9X7952 0x7952
1702#define PCI_DEVICE_ID_PERICOM_PI7C9X7954 0x7954
1703#define PCI_DEVICE_ID_PERICOM_PI7C9X7958 0x7958
1704
Jimi Damonc8d19242016-07-20 17:00:40 -07001705#define PCI_VENDOR_ID_ACCESIO 0x494f
1706#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SDB 0x1051
1707#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2S 0x1053
1708#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SDB 0x105C
1709#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4S 0x105E
1710#define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_2DB 0x1091
1711#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_2 0x1093
1712#define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4DB 0x1099
1713#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_4 0x109B
1714#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SMDB 0x10D1
1715#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2SM 0x10D3
1716#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SMDB 0x10DA
1717#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4SM 0x10DC
1718#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_1 0x1108
1719#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_2 0x1110
1720#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_2 0x1111
1721#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_4 0x1118
1722#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_4 0x1119
1723#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2S 0x1152
1724#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4S 0x115A
1725#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_2 0x1190
1726#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_2 0x1191
1727#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_4 0x1198
1728#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_4 0x1199
1729#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2SM 0x11D0
1730#define PCI_DEVICE_ID_ACCESIO_PCIE_COM422_4 0x105A
1731#define PCI_DEVICE_ID_ACCESIO_PCIE_COM485_4 0x105B
1732#define PCI_DEVICE_ID_ACCESIO_PCIE_COM422_8 0x106A
1733#define PCI_DEVICE_ID_ACCESIO_PCIE_COM485_8 0x106B
1734#define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4 0x1098
1735#define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_8 0x10A9
1736#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SM 0x10D9
1737#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_8SM 0x10E9
1738#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4SM 0x11D8
1739
1740
1741
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07001742/* Unknown vendors/cards - this should not be in linux/pci_ids.h */
1743#define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
Scott Ashcroftd13402a2013-03-03 21:35:06 +00001744#define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07001745
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746/*
1747 * Master list of serial port init/setup/exit quirks.
1748 * This does not describe the general nature of the port.
1749 * (ie, baud base, number and location of ports, etc)
1750 *
1751 * This list is ordered alphabetically by vendor then device.
1752 * Specific entries must come before more generic entries.
1753 */
Sam Ravnborg7a63ce52008-04-28 02:14:02 -07001754static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08001756 * ADDI-DATA GmbH communication cards <info@addi-data.com>
1757 */
1758 {
Ian Abbott086231f2013-07-16 16:14:39 +01001759 .vendor = PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01001760 .device = PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08001761 .subvendor = PCI_ANY_ID,
1762 .subdevice = PCI_ANY_ID,
1763 .setup = addidata_apci7800_setup,
1764 },
1765 /*
Russell King61a116e2006-07-03 15:22:35 +01001766 * AFAVLAB cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767 * It is not clear whether this applies to all products.
1768 */
1769 {
1770 .vendor = PCI_VENDOR_ID_AFAVLAB,
1771 .device = PCI_ANY_ID,
1772 .subvendor = PCI_ANY_ID,
1773 .subdevice = PCI_ANY_ID,
1774 .setup = afavlab_setup,
1775 },
1776 /*
1777 * HP Diva
1778 */
1779 {
1780 .vendor = PCI_VENDOR_ID_HP,
1781 .device = PCI_DEVICE_ID_HP_DIVA,
1782 .subvendor = PCI_ANY_ID,
1783 .subdevice = PCI_ANY_ID,
1784 .init = pci_hp_diva_init,
1785 .setup = pci_hp_diva_setup,
1786 },
1787 /*
1788 * Intel
1789 */
1790 {
1791 .vendor = PCI_VENDOR_ID_INTEL,
1792 .device = PCI_DEVICE_ID_INTEL_80960_RP,
1793 .subvendor = 0xe4bf,
1794 .subdevice = PCI_ANY_ID,
1795 .init = pci_inteli960ni_init,
1796 .setup = pci_default_setup,
1797 },
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001798 {
1799 .vendor = PCI_VENDOR_ID_INTEL,
1800 .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
1801 .subvendor = PCI_ANY_ID,
1802 .subdevice = PCI_ANY_ID,
1803 .setup = skip_tx_en_setup,
1804 },
1805 {
1806 .vendor = PCI_VENDOR_ID_INTEL,
1807 .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
1808 .subvendor = PCI_ANY_ID,
1809 .subdevice = PCI_ANY_ID,
1810 .setup = skip_tx_en_setup,
1811 },
1812 {
1813 .vendor = PCI_VENDOR_ID_INTEL,
1814 .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
1815 .subvendor = PCI_ANY_ID,
1816 .subdevice = PCI_ANY_ID,
1817 .setup = skip_tx_en_setup,
1818 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001819 {
1820 .vendor = PCI_VENDOR_ID_INTEL,
1821 .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
1822 .subvendor = PCI_ANY_ID,
1823 .subdevice = PCI_ANY_ID,
1824 .setup = ce4100_serial_setup,
1825 },
Dan Williamsbc02d152012-04-06 11:49:50 -07001826 {
1827 .vendor = PCI_VENDOR_ID_INTEL,
1828 .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
1829 .subvendor = PCI_ANY_ID,
1830 .subdevice = PCI_ANY_ID,
1831 .setup = kt_serial_setup,
1832 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833 /*
Niels de Vos84f8c6f2007-08-22 14:01:14 -07001834 * ITE
1835 */
1836 {
1837 .vendor = PCI_VENDOR_ID_ITE,
1838 .device = PCI_DEVICE_ID_ITE_8872,
1839 .subvendor = PCI_ANY_ID,
1840 .subdevice = PCI_ANY_ID,
1841 .init = pci_ite887x_init,
1842 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001843 .exit = pci_ite887x_exit,
Niels de Vos84f8c6f2007-08-22 14:01:14 -07001844 },
1845 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01001846 * National Instruments
1847 */
1848 {
1849 .vendor = PCI_VENDOR_ID_NI,
Will Page04bf7e72009-04-06 17:32:15 +01001850 .device = PCI_DEVICE_ID_NI_PCI23216,
1851 .subvendor = PCI_ANY_ID,
1852 .subdevice = PCI_ANY_ID,
1853 .init = pci_ni8420_init,
1854 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001855 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001856 },
1857 {
1858 .vendor = PCI_VENDOR_ID_NI,
1859 .device = PCI_DEVICE_ID_NI_PCI2328,
1860 .subvendor = PCI_ANY_ID,
1861 .subdevice = PCI_ANY_ID,
1862 .init = pci_ni8420_init,
1863 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001864 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001865 },
1866 {
1867 .vendor = PCI_VENDOR_ID_NI,
1868 .device = PCI_DEVICE_ID_NI_PCI2324,
1869 .subvendor = PCI_ANY_ID,
1870 .subdevice = PCI_ANY_ID,
1871 .init = pci_ni8420_init,
1872 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001873 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001874 },
1875 {
1876 .vendor = PCI_VENDOR_ID_NI,
1877 .device = PCI_DEVICE_ID_NI_PCI2322,
1878 .subvendor = PCI_ANY_ID,
1879 .subdevice = PCI_ANY_ID,
1880 .init = pci_ni8420_init,
1881 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001882 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001883 },
1884 {
1885 .vendor = PCI_VENDOR_ID_NI,
1886 .device = PCI_DEVICE_ID_NI_PCI2324I,
1887 .subvendor = PCI_ANY_ID,
1888 .subdevice = PCI_ANY_ID,
1889 .init = pci_ni8420_init,
1890 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001891 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001892 },
1893 {
1894 .vendor = PCI_VENDOR_ID_NI,
1895 .device = PCI_DEVICE_ID_NI_PCI2322I,
1896 .subvendor = PCI_ANY_ID,
1897 .subdevice = PCI_ANY_ID,
1898 .init = pci_ni8420_init,
1899 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001900 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001901 },
1902 {
1903 .vendor = PCI_VENDOR_ID_NI,
1904 .device = PCI_DEVICE_ID_NI_PXI8420_23216,
1905 .subvendor = PCI_ANY_ID,
1906 .subdevice = PCI_ANY_ID,
1907 .init = pci_ni8420_init,
1908 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001909 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001910 },
1911 {
1912 .vendor = PCI_VENDOR_ID_NI,
1913 .device = PCI_DEVICE_ID_NI_PXI8420_2328,
1914 .subvendor = PCI_ANY_ID,
1915 .subdevice = PCI_ANY_ID,
1916 .init = pci_ni8420_init,
1917 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001918 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001919 },
1920 {
1921 .vendor = PCI_VENDOR_ID_NI,
1922 .device = PCI_DEVICE_ID_NI_PXI8420_2324,
1923 .subvendor = PCI_ANY_ID,
1924 .subdevice = PCI_ANY_ID,
1925 .init = pci_ni8420_init,
1926 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001927 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001928 },
1929 {
1930 .vendor = PCI_VENDOR_ID_NI,
1931 .device = PCI_DEVICE_ID_NI_PXI8420_2322,
1932 .subvendor = PCI_ANY_ID,
1933 .subdevice = PCI_ANY_ID,
1934 .init = pci_ni8420_init,
1935 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001936 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001937 },
1938 {
1939 .vendor = PCI_VENDOR_ID_NI,
1940 .device = PCI_DEVICE_ID_NI_PXI8422_2324,
1941 .subvendor = PCI_ANY_ID,
1942 .subdevice = PCI_ANY_ID,
1943 .init = pci_ni8420_init,
1944 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001945 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001946 },
1947 {
1948 .vendor = PCI_VENDOR_ID_NI,
1949 .device = PCI_DEVICE_ID_NI_PXI8422_2322,
1950 .subvendor = PCI_ANY_ID,
1951 .subdevice = PCI_ANY_ID,
1952 .init = pci_ni8420_init,
1953 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001954 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001955 },
1956 {
1957 .vendor = PCI_VENDOR_ID_NI,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01001958 .device = PCI_ANY_ID,
1959 .subvendor = PCI_ANY_ID,
1960 .subdevice = PCI_ANY_ID,
1961 .init = pci_ni8430_init,
1962 .setup = pci_ni8430_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001963 .exit = pci_ni8430_exit,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01001964 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10301965 /* Quatech */
1966 {
1967 .vendor = PCI_VENDOR_ID_QUATECH,
1968 .device = PCI_ANY_ID,
1969 .subvendor = PCI_ANY_ID,
1970 .subdevice = PCI_ANY_ID,
1971 .init = pci_quatech_init,
1972 .setup = pci_quatech_setup,
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08001973 .exit = pci_quatech_exit,
Alan Cox55c7c0f2012-11-29 09:03:00 +10301974 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01001975 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976 * Panacom
1977 */
1978 {
1979 .vendor = PCI_VENDOR_ID_PANACOM,
1980 .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
1981 .subvendor = PCI_ANY_ID,
1982 .subdevice = PCI_ANY_ID,
1983 .init = pci_plx9050_init,
1984 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001985 .exit = pci_plx9050_exit,
Alan Cox5756ee92008-02-08 04:18:51 -08001986 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 {
1988 .vendor = PCI_VENDOR_ID_PANACOM,
1989 .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
1990 .subvendor = PCI_ANY_ID,
1991 .subdevice = PCI_ANY_ID,
1992 .init = pci_plx9050_init,
1993 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001994 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995 },
1996 /*
Angelo Butti5c31ef92016-11-07 16:39:03 +01001997 * Pericom (Only 7954 - It have a offset jump for port 4)
1998 */
1999 {
2000 .vendor = PCI_VENDOR_ID_PERICOM,
2001 .device = PCI_DEVICE_ID_PERICOM_PI7C9X7954,
2002 .subvendor = PCI_ANY_ID,
2003 .subdevice = PCI_ANY_ID,
2004 .setup = pci_pericom_setup,
2005 },
2006 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002007 * PLX
2008 */
2009 {
2010 .vendor = PCI_VENDOR_ID_PLX,
2011 .device = PCI_DEVICE_ID_PLX_9050,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002012 .subvendor = PCI_SUBVENDOR_ID_EXSYS,
2013 .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
2014 .init = pci_plx9050_init,
2015 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002016 .exit = pci_plx9050_exit,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002017 },
2018 {
2019 .vendor = PCI_VENDOR_ID_PLX,
2020 .device = PCI_DEVICE_ID_PLX_9050,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021 .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
2022 .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
2023 .init = pci_plx9050_init,
2024 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002025 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026 },
2027 {
2028 .vendor = PCI_VENDOR_ID_PLX,
2029 .device = PCI_DEVICE_ID_PLX_ROMULUS,
2030 .subvendor = PCI_VENDOR_ID_PLX,
2031 .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
2032 .init = pci_plx9050_init,
2033 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002034 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002035 },
2036 /*
2037 * SBS Technologies, Inc., PMC-OCTALPRO 232
2038 */
2039 {
2040 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2041 .device = PCI_DEVICE_ID_OCTPRO,
2042 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2043 .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
2044 .init = sbs_init,
2045 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002046 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047 },
2048 /*
2049 * SBS Technologies, Inc., PMC-OCTALPRO 422
2050 */
2051 {
2052 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2053 .device = PCI_DEVICE_ID_OCTPRO,
2054 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2055 .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
2056 .init = sbs_init,
2057 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002058 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059 },
2060 /*
2061 * SBS Technologies, Inc., P-Octal 232
2062 */
2063 {
2064 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2065 .device = PCI_DEVICE_ID_OCTPRO,
2066 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2067 .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
2068 .init = sbs_init,
2069 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002070 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 },
2072 /*
2073 * SBS Technologies, Inc., P-Octal 422
2074 */
2075 {
2076 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2077 .device = PCI_DEVICE_ID_OCTPRO,
2078 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2079 .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
2080 .init = sbs_init,
2081 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002082 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084 /*
Russell King61a116e2006-07-03 15:22:35 +01002085 * SIIG cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086 */
2087 {
2088 .vendor = PCI_VENDOR_ID_SIIG,
Russell King67d74b82005-07-27 11:33:03 +01002089 .device = PCI_ANY_ID,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090 .subvendor = PCI_ANY_ID,
2091 .subdevice = PCI_ANY_ID,
Russell King67d74b82005-07-27 11:33:03 +01002092 .init = pci_siig_init,
Andrey Panin3ec9c592006-02-02 20:15:09 +00002093 .setup = pci_siig_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002094 },
2095 /*
2096 * Titan cards
2097 */
2098 {
2099 .vendor = PCI_VENDOR_ID_TITAN,
2100 .device = PCI_DEVICE_ID_TITAN_400L,
2101 .subvendor = PCI_ANY_ID,
2102 .subdevice = PCI_ANY_ID,
2103 .setup = titan_400l_800l_setup,
2104 },
2105 {
2106 .vendor = PCI_VENDOR_ID_TITAN,
2107 .device = PCI_DEVICE_ID_TITAN_800L,
2108 .subvendor = PCI_ANY_ID,
2109 .subdevice = PCI_ANY_ID,
2110 .setup = titan_400l_800l_setup,
2111 },
2112 /*
2113 * Timedia cards
2114 */
2115 {
2116 .vendor = PCI_VENDOR_ID_TIMEDIA,
2117 .device = PCI_DEVICE_ID_TIMEDIA_1889,
2118 .subvendor = PCI_VENDOR_ID_TIMEDIA,
2119 .subdevice = PCI_ANY_ID,
Frédéric Brièreb9b24552011-05-29 15:08:04 -04002120 .probe = pci_timedia_probe,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121 .init = pci_timedia_init,
2122 .setup = pci_timedia_setup,
2123 },
2124 {
2125 .vendor = PCI_VENDOR_ID_TIMEDIA,
2126 .device = PCI_ANY_ID,
2127 .subvendor = PCI_ANY_ID,
2128 .subdevice = PCI_ANY_ID,
2129 .setup = pci_timedia_setup,
2130 },
2131 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11002132 * SUNIX (Timedia) cards
2133 * Do not "probe" for these cards as there is at least one combination
2134 * card that should be handled by parport_pc that doesn't match the
2135 * rule in pci_timedia_probe.
2136 * It is part number is MIO5079A but its subdevice ID is 0x0102.
2137 * There are some boards with part number SER5037AL that report
2138 * subdevice ID 0x0002.
2139 */
2140 {
2141 .vendor = PCI_VENDOR_ID_SUNIX,
2142 .device = PCI_DEVICE_ID_SUNIX_1999,
2143 .subvendor = PCI_VENDOR_ID_SUNIX,
2144 .subdevice = PCI_ANY_ID,
2145 .init = pci_timedia_init,
2146 .setup = pci_timedia_setup,
2147 },
2148 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002149 * Xircom cards
2150 */
2151 {
2152 .vendor = PCI_VENDOR_ID_XIRCOM,
2153 .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
2154 .subvendor = PCI_ANY_ID,
2155 .subdevice = PCI_ANY_ID,
2156 .init = pci_xircom_init,
2157 .setup = pci_default_setup,
2158 },
2159 /*
Russell King61a116e2006-07-03 15:22:35 +01002160 * Netmos cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161 */
2162 {
2163 .vendor = PCI_VENDOR_ID_NETMOS,
2164 .device = PCI_ANY_ID,
2165 .subvendor = PCI_ANY_ID,
2166 .subdevice = PCI_ANY_ID,
2167 .init = pci_netmos_init,
Nicos Gollan7808edc2011-05-05 21:00:37 +02002168 .setup = pci_netmos_9900_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002169 },
2170 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002171 * EndRun Technologies
2172 */
2173 {
2174 .vendor = PCI_VENDOR_ID_ENDRUN,
2175 .device = PCI_ANY_ID,
2176 .subvendor = PCI_ANY_ID,
2177 .subdevice = PCI_ANY_ID,
2178 .init = pci_endrun_init,
2179 .setup = pci_default_setup,
2180 },
2181 /*
Scott Kilauaa273ae2011-05-11 15:41:59 -05002182 * For Oxford Semiconductor Tornado based devices
Russell King9f2a0362009-01-02 13:44:20 +00002183 */
2184 {
2185 .vendor = PCI_VENDOR_ID_OXSEMI,
2186 .device = PCI_ANY_ID,
2187 .subvendor = PCI_ANY_ID,
2188 .subdevice = PCI_ANY_ID,
2189 .init = pci_oxsemi_tornado_init,
2190 .setup = pci_default_setup,
2191 },
2192 {
2193 .vendor = PCI_VENDOR_ID_MAINPINE,
2194 .device = PCI_ANY_ID,
2195 .subvendor = PCI_ANY_ID,
2196 .subdevice = PCI_ANY_ID,
2197 .init = pci_oxsemi_tornado_init,
2198 .setup = pci_default_setup,
2199 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05002200 {
2201 .vendor = PCI_VENDOR_ID_DIGI,
2202 .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
2203 .subvendor = PCI_SUBVENDOR_ID_IBM,
2204 .subdevice = PCI_ANY_ID,
2205 .init = pci_oxsemi_tornado_init,
2206 .setup = pci_default_setup,
2207 },
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002208 {
2209 .vendor = PCI_VENDOR_ID_INTEL,
2210 .device = 0x8811,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002211 .subvendor = PCI_ANY_ID,
2212 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002213 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002214 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002215 },
2216 {
2217 .vendor = PCI_VENDOR_ID_INTEL,
2218 .device = 0x8812,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002219 .subvendor = PCI_ANY_ID,
2220 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002221 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002222 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002223 },
2224 {
2225 .vendor = PCI_VENDOR_ID_INTEL,
2226 .device = 0x8813,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002227 .subvendor = PCI_ANY_ID,
2228 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002229 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002230 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002231 },
2232 {
2233 .vendor = PCI_VENDOR_ID_INTEL,
2234 .device = 0x8814,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002235 .subvendor = PCI_ANY_ID,
2236 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002237 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002238 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002239 },
2240 {
2241 .vendor = 0x10DB,
2242 .device = 0x8027,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002243 .subvendor = PCI_ANY_ID,
2244 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002245 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002246 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002247 },
2248 {
2249 .vendor = 0x10DB,
2250 .device = 0x8028,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002251 .subvendor = PCI_ANY_ID,
2252 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002253 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002254 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002255 },
2256 {
2257 .vendor = 0x10DB,
2258 .device = 0x8029,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002259 .subvendor = PCI_ANY_ID,
2260 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002261 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002262 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002263 },
2264 {
2265 .vendor = 0x10DB,
2266 .device = 0x800C,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002267 .subvendor = PCI_ANY_ID,
2268 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002269 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002270 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002271 },
2272 {
2273 .vendor = 0x10DB,
2274 .device = 0x800D,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002275 .subvendor = PCI_ANY_ID,
2276 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002277 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002278 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002279 },
Russell King9f2a0362009-01-02 13:44:20 +00002280 /*
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002281 * Cronyx Omega PCI (PLX-chip based)
2282 */
2283 {
2284 .vendor = PCI_VENDOR_ID_PLX,
2285 .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
2286 .subvendor = PCI_ANY_ID,
2287 .subdevice = PCI_ANY_ID,
2288 .setup = pci_omegapci_setup,
Alan Coxeb26dfe2012-07-12 13:00:31 +01002289 },
Ezequiel Garciafeb58142014-05-24 15:24:51 -03002290 /* WCH CH353 1S1P card (16550 clone) */
2291 {
2292 .vendor = PCI_VENDOR_ID_WCH,
2293 .device = PCI_DEVICE_ID_WCH_CH353_1S1P,
2294 .subvendor = PCI_ANY_ID,
2295 .subdevice = PCI_ANY_ID,
2296 .setup = pci_wch_ch353_setup,
2297 },
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002298 /* WCH CH353 2S1P card (16550 clone) */
2299 {
Alan Cox27788c52012-09-04 16:21:06 +01002300 .vendor = PCI_VENDOR_ID_WCH,
2301 .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
2302 .subvendor = PCI_ANY_ID,
2303 .subdevice = PCI_ANY_ID,
2304 .setup = pci_wch_ch353_setup,
2305 },
2306 /* WCH CH353 4S card (16550 clone) */
2307 {
2308 .vendor = PCI_VENDOR_ID_WCH,
2309 .device = PCI_DEVICE_ID_WCH_CH353_4S,
2310 .subvendor = PCI_ANY_ID,
2311 .subdevice = PCI_ANY_ID,
2312 .setup = pci_wch_ch353_setup,
2313 },
2314 /* WCH CH353 2S1PF card (16550 clone) */
2315 {
2316 .vendor = PCI_VENDOR_ID_WCH,
2317 .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
2318 .subvendor = PCI_ANY_ID,
2319 .subdevice = PCI_ANY_ID,
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002320 .setup = pci_wch_ch353_setup,
2321 },
Wang YanQing8b5c9132013-03-05 23:16:48 +08002322 /* WCH CH352 2S card (16550 clone) */
2323 {
2324 .vendor = PCI_VENDOR_ID_WCH,
2325 .device = PCI_DEVICE_ID_WCH_CH352_2S,
2326 .subvendor = PCI_ANY_ID,
2327 .subdevice = PCI_ANY_ID,
2328 .setup = pci_wch_ch353_setup,
2329 },
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03002330 /* WCH CH355 4S card (16550 clone) */
2331 {
2332 .vendor = PCI_VENDOR_ID_WCH,
2333 .device = PCI_DEVICE_ID_WCH_CH355_4S,
2334 .subvendor = PCI_ANY_ID,
2335 .subdevice = PCI_ANY_ID,
2336 .setup = pci_wch_ch355_setup,
2337 },
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08002338 /* WCH CH382 2S card (16850 clone) */
2339 {
2340 .vendor = PCIE_VENDOR_ID_WCH,
2341 .device = PCIE_DEVICE_ID_WCH_CH382_2S,
2342 .subvendor = PCI_ANY_ID,
2343 .subdevice = PCI_ANY_ID,
2344 .setup = pci_wch_ch38x_setup,
2345 },
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002346 /* WCH CH382 2S1P card (16850 clone) */
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002347 {
2348 .vendor = PCIE_VENDOR_ID_WCH,
2349 .device = PCIE_DEVICE_ID_WCH_CH382_2S1P,
2350 .subvendor = PCI_ANY_ID,
2351 .subdevice = PCI_ANY_ID,
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002352 .setup = pci_wch_ch38x_setup,
2353 },
2354 /* WCH CH384 4S card (16850 clone) */
2355 {
2356 .vendor = PCIE_VENDOR_ID_WCH,
2357 .device = PCIE_DEVICE_ID_WCH_CH384_4S,
2358 .subvendor = PCI_ANY_ID,
2359 .subdevice = PCI_ANY_ID,
2360 .setup = pci_wch_ch38x_setup,
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002361 },
Alan Coxeb26dfe2012-07-12 13:00:31 +01002362 /*
2363 * ASIX devices with FIFO bug
2364 */
2365 {
2366 .vendor = PCI_VENDOR_ID_ASIX,
2367 .device = PCI_ANY_ID,
2368 .subvendor = PCI_ANY_ID,
2369 .subdevice = PCI_ANY_ID,
2370 .setup = pci_asix_setup,
2371 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002372 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08002373 * Broadcom TruManage (NetXtreme)
2374 */
2375 {
2376 .vendor = PCI_VENDOR_ID_BROADCOM,
2377 .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
2378 .subvendor = PCI_ANY_ID,
2379 .subdevice = PCI_ANY_ID,
2380 .setup = pci_brcm_trumanage_setup,
2381 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002382 {
2383 .vendor = 0x1c29,
2384 .device = 0x1104,
2385 .subvendor = PCI_ANY_ID,
2386 .subdevice = PCI_ANY_ID,
2387 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002388 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002389 },
2390 {
2391 .vendor = 0x1c29,
2392 .device = 0x1108,
2393 .subvendor = PCI_ANY_ID,
2394 .subdevice = PCI_ANY_ID,
2395 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002396 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002397 },
2398 {
2399 .vendor = 0x1c29,
2400 .device = 0x1112,
2401 .subvendor = PCI_ANY_ID,
2402 .subdevice = PCI_ANY_ID,
2403 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002404 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002405 },
Stephen Hurdebebd492013-01-17 14:14:53 -08002406
2407 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002408 * Default "match everything" terminator entry
2409 */
2410 {
2411 .vendor = PCI_ANY_ID,
2412 .device = PCI_ANY_ID,
2413 .subvendor = PCI_ANY_ID,
2414 .subdevice = PCI_ANY_ID,
2415 .setup = pci_default_setup,
2416 }
2417};
2418
2419static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
2420{
2421 return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
2422}
2423
2424static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
2425{
2426 struct pci_serial_quirk *quirk;
2427
2428 for (quirk = pci_serial_quirks; ; quirk++)
2429 if (quirk_id_matches(quirk->vendor, dev->vendor) &&
2430 quirk_id_matches(quirk->device, dev->device) &&
2431 quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
2432 quirk_id_matches(quirk->subdevice, dev->subsystem_device))
Alan Cox5756ee92008-02-08 04:18:51 -08002433 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002434 return quirk;
2435}
2436
Andrew Mortondd68e882006-01-05 10:55:26 +00002437static inline int get_pci_irq(struct pci_dev *dev,
Russell King975a1a72009-01-02 13:44:27 +00002438 const struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002439{
2440 if (board->flags & FL_NOIRQ)
2441 return 0;
2442 else
2443 return dev->irq;
2444}
2445
2446/*
2447 * This is the configuration table for all of the PCI serial boards
2448 * which we support. It is directly indexed by the pci_board_num_t enum
2449 * value, which is encoded in the pci_device_id PCI probe table's
2450 * driver_data member.
2451 *
2452 * The makeup of these names are:
Gareth Howlett26e92862006-01-04 17:00:42 +00002453 * pbn_bn{_bt}_n_baud{_offsetinhex}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002455 * bn = PCI BAR number
2456 * bt = Index using PCI BARs
2457 * n = number of serial ports
2458 * baud = baud rate
2459 * offsetinhex = offset for each sequential port (in hex)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002461 * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
Russell Kingf1690f32005-05-06 10:19:09 +01002462 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002463 * Please note: in theory if n = 1, _bt infix should make no difference.
2464 * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
2465 */
2466enum pci_board_num_t {
2467 pbn_default = 0,
2468
2469 pbn_b0_1_115200,
2470 pbn_b0_2_115200,
2471 pbn_b0_4_115200,
2472 pbn_b0_5_115200,
Alan Coxbf0df632007-10-16 01:24:00 -07002473 pbn_b0_8_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002474
2475 pbn_b0_1_921600,
2476 pbn_b0_2_921600,
2477 pbn_b0_4_921600,
2478
David Ransondb1de152005-07-27 11:43:55 -07002479 pbn_b0_2_1130000,
2480
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002481 pbn_b0_4_1152000,
2482
Ian Abbott1c9c8582017-02-03 20:25:00 +00002483 pbn_b0_4_1250000,
2484
Gareth Howlett26e92862006-01-04 17:00:42 +00002485 pbn_b0_2_1843200,
2486 pbn_b0_4_1843200,
2487
Lee Howard7106b4e2008-10-21 13:48:58 +01002488 pbn_b0_1_4000000,
2489
Linus Torvalds1da177e2005-04-16 15:20:36 -07002490 pbn_b0_bt_1_115200,
2491 pbn_b0_bt_2_115200,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08002492 pbn_b0_bt_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002493 pbn_b0_bt_8_115200,
2494
2495 pbn_b0_bt_1_460800,
2496 pbn_b0_bt_2_460800,
2497 pbn_b0_bt_4_460800,
2498
2499 pbn_b0_bt_1_921600,
2500 pbn_b0_bt_2_921600,
2501 pbn_b0_bt_4_921600,
2502 pbn_b0_bt_8_921600,
2503
2504 pbn_b1_1_115200,
2505 pbn_b1_2_115200,
2506 pbn_b1_4_115200,
2507 pbn_b1_8_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002508 pbn_b1_16_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002509
2510 pbn_b1_1_921600,
2511 pbn_b1_2_921600,
2512 pbn_b1_4_921600,
2513 pbn_b1_8_921600,
2514
Gareth Howlett26e92862006-01-04 17:00:42 +00002515 pbn_b1_2_1250000,
2516
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002517 pbn_b1_bt_1_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002518 pbn_b1_bt_2_115200,
2519 pbn_b1_bt_4_115200,
2520
Linus Torvalds1da177e2005-04-16 15:20:36 -07002521 pbn_b1_bt_2_921600,
2522
2523 pbn_b1_1_1382400,
2524 pbn_b1_2_1382400,
2525 pbn_b1_4_1382400,
2526 pbn_b1_8_1382400,
2527
2528 pbn_b2_1_115200,
Peter Horton737c1752006-08-26 09:07:36 +01002529 pbn_b2_2_115200,
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08002530 pbn_b2_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002531 pbn_b2_8_115200,
2532
2533 pbn_b2_1_460800,
2534 pbn_b2_4_460800,
2535 pbn_b2_8_460800,
2536 pbn_b2_16_460800,
2537
2538 pbn_b2_1_921600,
2539 pbn_b2_4_921600,
2540 pbn_b2_8_921600,
2541
Lytochkin Borise8470032010-07-26 10:02:26 +04002542 pbn_b2_8_1152000,
2543
Linus Torvalds1da177e2005-04-16 15:20:36 -07002544 pbn_b2_bt_1_115200,
2545 pbn_b2_bt_2_115200,
2546 pbn_b2_bt_4_115200,
2547
2548 pbn_b2_bt_2_921600,
2549 pbn_b2_bt_4_921600,
2550
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00002551 pbn_b3_2_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552 pbn_b3_4_115200,
2553 pbn_b3_8_115200,
2554
Yegor Yefremov66169ad2010-06-04 09:58:18 +02002555 pbn_b4_bt_2_921600,
2556 pbn_b4_bt_4_921600,
2557 pbn_b4_bt_8_921600,
2558
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559 /*
2560 * Board-specific versions.
2561 */
2562 pbn_panacom,
2563 pbn_panacom2,
2564 pbn_panacom4,
2565 pbn_plx_romulus,
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002566 pbn_endrun_2_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002567 pbn_oxsemi,
Lee Howard7106b4e2008-10-21 13:48:58 +01002568 pbn_oxsemi_1_4000000,
2569 pbn_oxsemi_2_4000000,
2570 pbn_oxsemi_4_4000000,
2571 pbn_oxsemi_8_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002572 pbn_intel_i960,
2573 pbn_sgi_ioc3,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002574 pbn_computone_4,
2575 pbn_computone_6,
2576 pbn_computone_8,
2577 pbn_sbsxrsio,
Olof Johanssonaa798502007-08-22 14:01:55 -07002578 pbn_pasemi_1682M,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002579 pbn_ni8430_2,
2580 pbn_ni8430_4,
2581 pbn_ni8430_8,
2582 pbn_ni8430_16,
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07002583 pbn_ADDIDATA_PCIe_1_3906250,
2584 pbn_ADDIDATA_PCIe_2_3906250,
2585 pbn_ADDIDATA_PCIe_4_3906250,
2586 pbn_ADDIDATA_PCIe_8_3906250,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08002587 pbn_ce4100_1_115200,
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002588 pbn_omegapci,
Nicos Gollan7808edc2011-05-05 21:00:37 +02002589 pbn_NETMOS9900_2s_115200,
Stephen Hurdebebd492013-01-17 14:14:53 -08002590 pbn_brcm_trumanage,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002591 pbn_fintek_4,
2592 pbn_fintek_8,
2593 pbn_fintek_12,
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08002594 pbn_wch382_2,
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002595 pbn_wch384_4,
Adam Lee89c043a2015-08-03 13:28:13 +08002596 pbn_pericom_PI7C9X7951,
2597 pbn_pericom_PI7C9X7952,
2598 pbn_pericom_PI7C9X7954,
2599 pbn_pericom_PI7C9X7958,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002600};
2601
2602/*
2603 * uart_offset - the space between channels
2604 * reg_shift - describes how the UART registers are mapped
2605 * to PCI memory by the card.
2606 * For example IER register on SBS, Inc. PMC-OctPro is located at
2607 * offset 0x10 from the UART base, while UART_IER is defined as 1
2608 * in include/linux/serial_reg.h,
2609 * see first lines of serial_in() and serial_out() in 8250.c
2610*/
2611
Bill Pembertonde88b342012-11-19 13:24:32 -05002612static struct pciserial_board pci_boards[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002613 [pbn_default] = {
2614 .flags = FL_BASE0,
2615 .num_ports = 1,
2616 .base_baud = 115200,
2617 .uart_offset = 8,
2618 },
2619 [pbn_b0_1_115200] = {
2620 .flags = FL_BASE0,
2621 .num_ports = 1,
2622 .base_baud = 115200,
2623 .uart_offset = 8,
2624 },
2625 [pbn_b0_2_115200] = {
2626 .flags = FL_BASE0,
2627 .num_ports = 2,
2628 .base_baud = 115200,
2629 .uart_offset = 8,
2630 },
2631 [pbn_b0_4_115200] = {
2632 .flags = FL_BASE0,
2633 .num_ports = 4,
2634 .base_baud = 115200,
2635 .uart_offset = 8,
2636 },
2637 [pbn_b0_5_115200] = {
2638 .flags = FL_BASE0,
2639 .num_ports = 5,
2640 .base_baud = 115200,
2641 .uart_offset = 8,
2642 },
Alan Coxbf0df632007-10-16 01:24:00 -07002643 [pbn_b0_8_115200] = {
2644 .flags = FL_BASE0,
2645 .num_ports = 8,
2646 .base_baud = 115200,
2647 .uart_offset = 8,
2648 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002649 [pbn_b0_1_921600] = {
2650 .flags = FL_BASE0,
2651 .num_ports = 1,
2652 .base_baud = 921600,
2653 .uart_offset = 8,
2654 },
2655 [pbn_b0_2_921600] = {
2656 .flags = FL_BASE0,
2657 .num_ports = 2,
2658 .base_baud = 921600,
2659 .uart_offset = 8,
2660 },
2661 [pbn_b0_4_921600] = {
2662 .flags = FL_BASE0,
2663 .num_ports = 4,
2664 .base_baud = 921600,
2665 .uart_offset = 8,
2666 },
David Ransondb1de152005-07-27 11:43:55 -07002667
2668 [pbn_b0_2_1130000] = {
2669 .flags = FL_BASE0,
2670 .num_ports = 2,
2671 .base_baud = 1130000,
2672 .uart_offset = 8,
2673 },
2674
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002675 [pbn_b0_4_1152000] = {
2676 .flags = FL_BASE0,
2677 .num_ports = 4,
2678 .base_baud = 1152000,
2679 .uart_offset = 8,
2680 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002681
Ian Abbott1c9c8582017-02-03 20:25:00 +00002682 [pbn_b0_4_1250000] = {
2683 .flags = FL_BASE0,
2684 .num_ports = 4,
2685 .base_baud = 1250000,
2686 .uart_offset = 8,
2687 },
2688
Gareth Howlett26e92862006-01-04 17:00:42 +00002689 [pbn_b0_2_1843200] = {
2690 .flags = FL_BASE0,
2691 .num_ports = 2,
2692 .base_baud = 1843200,
2693 .uart_offset = 8,
2694 },
2695 [pbn_b0_4_1843200] = {
2696 .flags = FL_BASE0,
2697 .num_ports = 4,
2698 .base_baud = 1843200,
2699 .uart_offset = 8,
2700 },
2701
Lee Howard7106b4e2008-10-21 13:48:58 +01002702 [pbn_b0_1_4000000] = {
2703 .flags = FL_BASE0,
2704 .num_ports = 1,
2705 .base_baud = 4000000,
2706 .uart_offset = 8,
2707 },
Gareth Howlett26e92862006-01-04 17:00:42 +00002708
Linus Torvalds1da177e2005-04-16 15:20:36 -07002709 [pbn_b0_bt_1_115200] = {
2710 .flags = FL_BASE0|FL_BASE_BARS,
2711 .num_ports = 1,
2712 .base_baud = 115200,
2713 .uart_offset = 8,
2714 },
2715 [pbn_b0_bt_2_115200] = {
2716 .flags = FL_BASE0|FL_BASE_BARS,
2717 .num_ports = 2,
2718 .base_baud = 115200,
2719 .uart_offset = 8,
2720 },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08002721 [pbn_b0_bt_4_115200] = {
2722 .flags = FL_BASE0|FL_BASE_BARS,
2723 .num_ports = 4,
2724 .base_baud = 115200,
2725 .uart_offset = 8,
2726 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002727 [pbn_b0_bt_8_115200] = {
2728 .flags = FL_BASE0|FL_BASE_BARS,
2729 .num_ports = 8,
2730 .base_baud = 115200,
2731 .uart_offset = 8,
2732 },
2733
2734 [pbn_b0_bt_1_460800] = {
2735 .flags = FL_BASE0|FL_BASE_BARS,
2736 .num_ports = 1,
2737 .base_baud = 460800,
2738 .uart_offset = 8,
2739 },
2740 [pbn_b0_bt_2_460800] = {
2741 .flags = FL_BASE0|FL_BASE_BARS,
2742 .num_ports = 2,
2743 .base_baud = 460800,
2744 .uart_offset = 8,
2745 },
2746 [pbn_b0_bt_4_460800] = {
2747 .flags = FL_BASE0|FL_BASE_BARS,
2748 .num_ports = 4,
2749 .base_baud = 460800,
2750 .uart_offset = 8,
2751 },
2752
2753 [pbn_b0_bt_1_921600] = {
2754 .flags = FL_BASE0|FL_BASE_BARS,
2755 .num_ports = 1,
2756 .base_baud = 921600,
2757 .uart_offset = 8,
2758 },
2759 [pbn_b0_bt_2_921600] = {
2760 .flags = FL_BASE0|FL_BASE_BARS,
2761 .num_ports = 2,
2762 .base_baud = 921600,
2763 .uart_offset = 8,
2764 },
2765 [pbn_b0_bt_4_921600] = {
2766 .flags = FL_BASE0|FL_BASE_BARS,
2767 .num_ports = 4,
2768 .base_baud = 921600,
2769 .uart_offset = 8,
2770 },
2771 [pbn_b0_bt_8_921600] = {
2772 .flags = FL_BASE0|FL_BASE_BARS,
2773 .num_ports = 8,
2774 .base_baud = 921600,
2775 .uart_offset = 8,
2776 },
2777
2778 [pbn_b1_1_115200] = {
2779 .flags = FL_BASE1,
2780 .num_ports = 1,
2781 .base_baud = 115200,
2782 .uart_offset = 8,
2783 },
2784 [pbn_b1_2_115200] = {
2785 .flags = FL_BASE1,
2786 .num_ports = 2,
2787 .base_baud = 115200,
2788 .uart_offset = 8,
2789 },
2790 [pbn_b1_4_115200] = {
2791 .flags = FL_BASE1,
2792 .num_ports = 4,
2793 .base_baud = 115200,
2794 .uart_offset = 8,
2795 },
2796 [pbn_b1_8_115200] = {
2797 .flags = FL_BASE1,
2798 .num_ports = 8,
2799 .base_baud = 115200,
2800 .uart_offset = 8,
2801 },
Will Page04bf7e72009-04-06 17:32:15 +01002802 [pbn_b1_16_115200] = {
2803 .flags = FL_BASE1,
2804 .num_ports = 16,
2805 .base_baud = 115200,
2806 .uart_offset = 8,
2807 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002808
2809 [pbn_b1_1_921600] = {
2810 .flags = FL_BASE1,
2811 .num_ports = 1,
2812 .base_baud = 921600,
2813 .uart_offset = 8,
2814 },
2815 [pbn_b1_2_921600] = {
2816 .flags = FL_BASE1,
2817 .num_ports = 2,
2818 .base_baud = 921600,
2819 .uart_offset = 8,
2820 },
2821 [pbn_b1_4_921600] = {
2822 .flags = FL_BASE1,
2823 .num_ports = 4,
2824 .base_baud = 921600,
2825 .uart_offset = 8,
2826 },
2827 [pbn_b1_8_921600] = {
2828 .flags = FL_BASE1,
2829 .num_ports = 8,
2830 .base_baud = 921600,
2831 .uart_offset = 8,
2832 },
Gareth Howlett26e92862006-01-04 17:00:42 +00002833 [pbn_b1_2_1250000] = {
2834 .flags = FL_BASE1,
2835 .num_ports = 2,
2836 .base_baud = 1250000,
2837 .uart_offset = 8,
2838 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002839
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002840 [pbn_b1_bt_1_115200] = {
2841 .flags = FL_BASE1|FL_BASE_BARS,
2842 .num_ports = 1,
2843 .base_baud = 115200,
2844 .uart_offset = 8,
2845 },
Will Page04bf7e72009-04-06 17:32:15 +01002846 [pbn_b1_bt_2_115200] = {
2847 .flags = FL_BASE1|FL_BASE_BARS,
2848 .num_ports = 2,
2849 .base_baud = 115200,
2850 .uart_offset = 8,
2851 },
2852 [pbn_b1_bt_4_115200] = {
2853 .flags = FL_BASE1|FL_BASE_BARS,
2854 .num_ports = 4,
2855 .base_baud = 115200,
2856 .uart_offset = 8,
2857 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002858
Linus Torvalds1da177e2005-04-16 15:20:36 -07002859 [pbn_b1_bt_2_921600] = {
2860 .flags = FL_BASE1|FL_BASE_BARS,
2861 .num_ports = 2,
2862 .base_baud = 921600,
2863 .uart_offset = 8,
2864 },
2865
2866 [pbn_b1_1_1382400] = {
2867 .flags = FL_BASE1,
2868 .num_ports = 1,
2869 .base_baud = 1382400,
2870 .uart_offset = 8,
2871 },
2872 [pbn_b1_2_1382400] = {
2873 .flags = FL_BASE1,
2874 .num_ports = 2,
2875 .base_baud = 1382400,
2876 .uart_offset = 8,
2877 },
2878 [pbn_b1_4_1382400] = {
2879 .flags = FL_BASE1,
2880 .num_ports = 4,
2881 .base_baud = 1382400,
2882 .uart_offset = 8,
2883 },
2884 [pbn_b1_8_1382400] = {
2885 .flags = FL_BASE1,
2886 .num_ports = 8,
2887 .base_baud = 1382400,
2888 .uart_offset = 8,
2889 },
2890
2891 [pbn_b2_1_115200] = {
2892 .flags = FL_BASE2,
2893 .num_ports = 1,
2894 .base_baud = 115200,
2895 .uart_offset = 8,
2896 },
Peter Horton737c1752006-08-26 09:07:36 +01002897 [pbn_b2_2_115200] = {
2898 .flags = FL_BASE2,
2899 .num_ports = 2,
2900 .base_baud = 115200,
2901 .uart_offset = 8,
2902 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08002903 [pbn_b2_4_115200] = {
2904 .flags = FL_BASE2,
2905 .num_ports = 4,
2906 .base_baud = 115200,
2907 .uart_offset = 8,
2908 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002909 [pbn_b2_8_115200] = {
2910 .flags = FL_BASE2,
2911 .num_ports = 8,
2912 .base_baud = 115200,
2913 .uart_offset = 8,
2914 },
2915
2916 [pbn_b2_1_460800] = {
2917 .flags = FL_BASE2,
2918 .num_ports = 1,
2919 .base_baud = 460800,
2920 .uart_offset = 8,
2921 },
2922 [pbn_b2_4_460800] = {
2923 .flags = FL_BASE2,
2924 .num_ports = 4,
2925 .base_baud = 460800,
2926 .uart_offset = 8,
2927 },
2928 [pbn_b2_8_460800] = {
2929 .flags = FL_BASE2,
2930 .num_ports = 8,
2931 .base_baud = 460800,
2932 .uart_offset = 8,
2933 },
2934 [pbn_b2_16_460800] = {
2935 .flags = FL_BASE2,
2936 .num_ports = 16,
2937 .base_baud = 460800,
2938 .uart_offset = 8,
2939 },
2940
2941 [pbn_b2_1_921600] = {
2942 .flags = FL_BASE2,
2943 .num_ports = 1,
2944 .base_baud = 921600,
2945 .uart_offset = 8,
2946 },
2947 [pbn_b2_4_921600] = {
2948 .flags = FL_BASE2,
2949 .num_ports = 4,
2950 .base_baud = 921600,
2951 .uart_offset = 8,
2952 },
2953 [pbn_b2_8_921600] = {
2954 .flags = FL_BASE2,
2955 .num_ports = 8,
2956 .base_baud = 921600,
2957 .uart_offset = 8,
2958 },
2959
Lytochkin Borise8470032010-07-26 10:02:26 +04002960 [pbn_b2_8_1152000] = {
2961 .flags = FL_BASE2,
2962 .num_ports = 8,
2963 .base_baud = 1152000,
2964 .uart_offset = 8,
2965 },
2966
Linus Torvalds1da177e2005-04-16 15:20:36 -07002967 [pbn_b2_bt_1_115200] = {
2968 .flags = FL_BASE2|FL_BASE_BARS,
2969 .num_ports = 1,
2970 .base_baud = 115200,
2971 .uart_offset = 8,
2972 },
2973 [pbn_b2_bt_2_115200] = {
2974 .flags = FL_BASE2|FL_BASE_BARS,
2975 .num_ports = 2,
2976 .base_baud = 115200,
2977 .uart_offset = 8,
2978 },
2979 [pbn_b2_bt_4_115200] = {
2980 .flags = FL_BASE2|FL_BASE_BARS,
2981 .num_ports = 4,
2982 .base_baud = 115200,
2983 .uart_offset = 8,
2984 },
2985
2986 [pbn_b2_bt_2_921600] = {
2987 .flags = FL_BASE2|FL_BASE_BARS,
2988 .num_ports = 2,
2989 .base_baud = 921600,
2990 .uart_offset = 8,
2991 },
2992 [pbn_b2_bt_4_921600] = {
2993 .flags = FL_BASE2|FL_BASE_BARS,
2994 .num_ports = 4,
2995 .base_baud = 921600,
2996 .uart_offset = 8,
2997 },
2998
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00002999 [pbn_b3_2_115200] = {
3000 .flags = FL_BASE3,
3001 .num_ports = 2,
3002 .base_baud = 115200,
3003 .uart_offset = 8,
3004 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003005 [pbn_b3_4_115200] = {
3006 .flags = FL_BASE3,
3007 .num_ports = 4,
3008 .base_baud = 115200,
3009 .uart_offset = 8,
3010 },
3011 [pbn_b3_8_115200] = {
3012 .flags = FL_BASE3,
3013 .num_ports = 8,
3014 .base_baud = 115200,
3015 .uart_offset = 8,
3016 },
3017
Yegor Yefremov66169ad2010-06-04 09:58:18 +02003018 [pbn_b4_bt_2_921600] = {
3019 .flags = FL_BASE4,
3020 .num_ports = 2,
3021 .base_baud = 921600,
3022 .uart_offset = 8,
3023 },
3024 [pbn_b4_bt_4_921600] = {
3025 .flags = FL_BASE4,
3026 .num_ports = 4,
3027 .base_baud = 921600,
3028 .uart_offset = 8,
3029 },
3030 [pbn_b4_bt_8_921600] = {
3031 .flags = FL_BASE4,
3032 .num_ports = 8,
3033 .base_baud = 921600,
3034 .uart_offset = 8,
3035 },
3036
Linus Torvalds1da177e2005-04-16 15:20:36 -07003037 /*
3038 * Entries following this are board-specific.
3039 */
3040
3041 /*
3042 * Panacom - IOMEM
3043 */
3044 [pbn_panacom] = {
3045 .flags = FL_BASE2,
3046 .num_ports = 2,
3047 .base_baud = 921600,
3048 .uart_offset = 0x400,
3049 .reg_shift = 7,
3050 },
3051 [pbn_panacom2] = {
3052 .flags = FL_BASE2|FL_BASE_BARS,
3053 .num_ports = 2,
3054 .base_baud = 921600,
3055 .uart_offset = 0x400,
3056 .reg_shift = 7,
3057 },
3058 [pbn_panacom4] = {
3059 .flags = FL_BASE2|FL_BASE_BARS,
3060 .num_ports = 4,
3061 .base_baud = 921600,
3062 .uart_offset = 0x400,
3063 .reg_shift = 7,
3064 },
3065
3066 /* I think this entry is broken - the first_offset looks wrong --rmk */
3067 [pbn_plx_romulus] = {
3068 .flags = FL_BASE2,
3069 .num_ports = 4,
3070 .base_baud = 921600,
3071 .uart_offset = 8 << 2,
3072 .reg_shift = 2,
3073 .first_offset = 0x03,
3074 },
3075
3076 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07003077 * EndRun Technologies
3078 * Uses the size of PCI Base region 0 to
3079 * signal now many ports are available
3080 * 2 port 952 Uart support
3081 */
3082 [pbn_endrun_2_4000000] = {
3083 .flags = FL_BASE0,
3084 .num_ports = 2,
3085 .base_baud = 4000000,
3086 .uart_offset = 0x200,
3087 .first_offset = 0x1000,
3088 },
3089
3090 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003091 * This board uses the size of PCI Base region 0 to
3092 * signal now many ports are available
3093 */
3094 [pbn_oxsemi] = {
3095 .flags = FL_BASE0|FL_REGION_SZ_CAP,
3096 .num_ports = 32,
3097 .base_baud = 115200,
3098 .uart_offset = 8,
3099 },
Lee Howard7106b4e2008-10-21 13:48:58 +01003100 [pbn_oxsemi_1_4000000] = {
3101 .flags = FL_BASE0,
3102 .num_ports = 1,
3103 .base_baud = 4000000,
3104 .uart_offset = 0x200,
3105 .first_offset = 0x1000,
3106 },
3107 [pbn_oxsemi_2_4000000] = {
3108 .flags = FL_BASE0,
3109 .num_ports = 2,
3110 .base_baud = 4000000,
3111 .uart_offset = 0x200,
3112 .first_offset = 0x1000,
3113 },
3114 [pbn_oxsemi_4_4000000] = {
3115 .flags = FL_BASE0,
3116 .num_ports = 4,
3117 .base_baud = 4000000,
3118 .uart_offset = 0x200,
3119 .first_offset = 0x1000,
3120 },
3121 [pbn_oxsemi_8_4000000] = {
3122 .flags = FL_BASE0,
3123 .num_ports = 8,
3124 .base_baud = 4000000,
3125 .uart_offset = 0x200,
3126 .first_offset = 0x1000,
3127 },
3128
Linus Torvalds1da177e2005-04-16 15:20:36 -07003129
3130 /*
3131 * EKF addition for i960 Boards form EKF with serial port.
3132 * Max 256 ports.
3133 */
3134 [pbn_intel_i960] = {
3135 .flags = FL_BASE0,
3136 .num_ports = 32,
3137 .base_baud = 921600,
3138 .uart_offset = 8 << 2,
3139 .reg_shift = 2,
3140 .first_offset = 0x10000,
3141 },
3142 [pbn_sgi_ioc3] = {
3143 .flags = FL_BASE0|FL_NOIRQ,
3144 .num_ports = 1,
3145 .base_baud = 458333,
3146 .uart_offset = 8,
3147 .reg_shift = 0,
3148 .first_offset = 0x20178,
3149 },
3150
3151 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003152 * Computone - uses IOMEM.
3153 */
3154 [pbn_computone_4] = {
3155 .flags = FL_BASE0,
3156 .num_ports = 4,
3157 .base_baud = 921600,
3158 .uart_offset = 0x40,
3159 .reg_shift = 2,
3160 .first_offset = 0x200,
3161 },
3162 [pbn_computone_6] = {
3163 .flags = FL_BASE0,
3164 .num_ports = 6,
3165 .base_baud = 921600,
3166 .uart_offset = 0x40,
3167 .reg_shift = 2,
3168 .first_offset = 0x200,
3169 },
3170 [pbn_computone_8] = {
3171 .flags = FL_BASE0,
3172 .num_ports = 8,
3173 .base_baud = 921600,
3174 .uart_offset = 0x40,
3175 .reg_shift = 2,
3176 .first_offset = 0x200,
3177 },
3178 [pbn_sbsxrsio] = {
3179 .flags = FL_BASE0,
3180 .num_ports = 8,
3181 .base_baud = 460800,
3182 .uart_offset = 256,
3183 .reg_shift = 4,
3184 },
3185 /*
Olof Johanssonaa798502007-08-22 14:01:55 -07003186 * PA Semi PWRficient PA6T-1682M on-chip UART
3187 */
3188 [pbn_pasemi_1682M] = {
3189 .flags = FL_BASE0,
3190 .num_ports = 1,
3191 .base_baud = 8333333,
3192 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01003193 /*
3194 * National Instruments 843x
3195 */
3196 [pbn_ni8430_16] = {
3197 .flags = FL_BASE0,
3198 .num_ports = 16,
3199 .base_baud = 3686400,
3200 .uart_offset = 0x10,
3201 .first_offset = 0x800,
3202 },
3203 [pbn_ni8430_8] = {
3204 .flags = FL_BASE0,
3205 .num_ports = 8,
3206 .base_baud = 3686400,
3207 .uart_offset = 0x10,
3208 .first_offset = 0x800,
3209 },
3210 [pbn_ni8430_4] = {
3211 .flags = FL_BASE0,
3212 .num_ports = 4,
3213 .base_baud = 3686400,
3214 .uart_offset = 0x10,
3215 .first_offset = 0x800,
3216 },
3217 [pbn_ni8430_2] = {
3218 .flags = FL_BASE0,
3219 .num_ports = 2,
3220 .base_baud = 3686400,
3221 .uart_offset = 0x10,
3222 .first_offset = 0x800,
3223 },
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07003224 /*
3225 * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
3226 */
3227 [pbn_ADDIDATA_PCIe_1_3906250] = {
3228 .flags = FL_BASE0,
3229 .num_ports = 1,
3230 .base_baud = 3906250,
3231 .uart_offset = 0x200,
3232 .first_offset = 0x1000,
3233 },
3234 [pbn_ADDIDATA_PCIe_2_3906250] = {
3235 .flags = FL_BASE0,
3236 .num_ports = 2,
3237 .base_baud = 3906250,
3238 .uart_offset = 0x200,
3239 .first_offset = 0x1000,
3240 },
3241 [pbn_ADDIDATA_PCIe_4_3906250] = {
3242 .flags = FL_BASE0,
3243 .num_ports = 4,
3244 .base_baud = 3906250,
3245 .uart_offset = 0x200,
3246 .first_offset = 0x1000,
3247 },
3248 [pbn_ADDIDATA_PCIe_8_3906250] = {
3249 .flags = FL_BASE0,
3250 .num_ports = 8,
3251 .base_baud = 3906250,
3252 .uart_offset = 0x200,
3253 .first_offset = 0x1000,
3254 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003255 [pbn_ce4100_1_115200] = {
Maxime Bizon08ec2122012-10-19 10:45:07 +02003256 .flags = FL_BASE_BARS,
3257 .num_ports = 2,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003258 .base_baud = 921600,
3259 .reg_shift = 2,
3260 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04003261 [pbn_omegapci] = {
3262 .flags = FL_BASE0,
3263 .num_ports = 8,
3264 .base_baud = 115200,
3265 .uart_offset = 0x200,
3266 },
Nicos Gollan7808edc2011-05-05 21:00:37 +02003267 [pbn_NETMOS9900_2s_115200] = {
3268 .flags = FL_BASE0,
3269 .num_ports = 2,
3270 .base_baud = 115200,
3271 },
Stephen Hurdebebd492013-01-17 14:14:53 -08003272 [pbn_brcm_trumanage] = {
3273 .flags = FL_BASE0,
3274 .num_ports = 1,
3275 .reg_shift = 2,
3276 .base_baud = 115200,
3277 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07003278 [pbn_fintek_4] = {
3279 .num_ports = 4,
3280 .uart_offset = 8,
3281 .base_baud = 115200,
3282 .first_offset = 0x40,
3283 },
3284 [pbn_fintek_8] = {
3285 .num_ports = 8,
3286 .uart_offset = 8,
3287 .base_baud = 115200,
3288 .first_offset = 0x40,
3289 },
3290 [pbn_fintek_12] = {
3291 .num_ports = 12,
3292 .uart_offset = 8,
3293 .base_baud = 115200,
3294 .first_offset = 0x40,
3295 },
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08003296 [pbn_wch382_2] = {
3297 .flags = FL_BASE0,
3298 .num_ports = 2,
3299 .base_baud = 115200,
3300 .uart_offset = 8,
3301 .first_offset = 0xC0,
3302 },
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003303 [pbn_wch384_4] = {
3304 .flags = FL_BASE0,
3305 .num_ports = 4,
3306 .base_baud = 115200,
3307 .uart_offset = 8,
3308 .first_offset = 0xC0,
3309 },
Adam Lee89c043a2015-08-03 13:28:13 +08003310 /*
3311 * Pericom PI7C9X795[1248] Uno/Dual/Quad/Octal UART
3312 */
3313 [pbn_pericom_PI7C9X7951] = {
3314 .flags = FL_BASE0,
3315 .num_ports = 1,
3316 .base_baud = 921600,
3317 .uart_offset = 0x8,
3318 },
3319 [pbn_pericom_PI7C9X7952] = {
3320 .flags = FL_BASE0,
3321 .num_ports = 2,
3322 .base_baud = 921600,
3323 .uart_offset = 0x8,
3324 },
3325 [pbn_pericom_PI7C9X7954] = {
3326 .flags = FL_BASE0,
3327 .num_ports = 4,
3328 .base_baud = 921600,
3329 .uart_offset = 0x8,
3330 },
3331 [pbn_pericom_PI7C9X7958] = {
3332 .flags = FL_BASE0,
3333 .num_ports = 8,
3334 .base_baud = 921600,
3335 .uart_offset = 0x8,
3336 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003337};
3338
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003339static const struct pci_device_id blacklist[] = {
3340 /* softmodems */
Alan Cox5756ee92008-02-08 04:18:51 -08003341 { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
Maciej Szmigieroebf7c062010-10-26 21:48:21 +02003342 { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
3343 { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003344
3345 /* multi-io cards handled by parport_serial */
3346 { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
Ezequiel Garciafeb58142014-05-24 15:24:51 -03003347 { PCI_DEVICE(0x4348, 0x5053), }, /* WCH CH353 1S1P */
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03003348 { PCI_DEVICE(0x4348, 0x7173), }, /* WCH CH355 4S */
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03003349 { PCI_DEVICE(0x1c00, 0x3250), }, /* WCH CH382 2S1P */
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003350 { PCI_DEVICE(0x1c00, 0x3470), }, /* WCH CH384 4S */
Heikki Krogerusd9eda9b2015-10-13 13:29:02 +03003351
Mathieu OTHACEHEc216c4a2016-02-24 20:10:22 +01003352 /* Moxa Smartio MUE boards handled by 8250_moxa */
3353 { PCI_VDEVICE(MOXA, 0x1024), },
3354 { PCI_VDEVICE(MOXA, 0x1025), },
3355 { PCI_VDEVICE(MOXA, 0x1045), },
3356 { PCI_VDEVICE(MOXA, 0x1144), },
3357 { PCI_VDEVICE(MOXA, 0x1160), },
3358 { PCI_VDEVICE(MOXA, 0x1161), },
3359 { PCI_VDEVICE(MOXA, 0x1182), },
3360 { PCI_VDEVICE(MOXA, 0x1183), },
3361 { PCI_VDEVICE(MOXA, 0x1322), },
3362 { PCI_VDEVICE(MOXA, 0x1342), },
3363 { PCI_VDEVICE(MOXA, 0x1381), },
3364 { PCI_VDEVICE(MOXA, 0x1683), },
3365
Heikki Krogerusd9eda9b2015-10-13 13:29:02 +03003366 /* Intel platforms with MID UART */
3367 { PCI_VDEVICE(INTEL, 0x081b), },
3368 { PCI_VDEVICE(INTEL, 0x081c), },
3369 { PCI_VDEVICE(INTEL, 0x081d), },
3370 { PCI_VDEVICE(INTEL, 0x1191), },
Heikki Krogerus6ede6dc2015-10-13 13:29:06 +03003371 { PCI_VDEVICE(INTEL, 0x19d8), },
Andy Shevchenkoa13e19c2016-08-17 19:20:27 +03003372
3373 /* Intel platforms with DesignWare UART */
Andy Shevchenko6bb5d752016-08-17 19:20:28 +03003374 { PCI_VDEVICE(INTEL, 0x0936), },
Andy Shevchenkoa13e19c2016-08-17 19:20:27 +03003375 { PCI_VDEVICE(INTEL, 0x0f0a), },
3376 { PCI_VDEVICE(INTEL, 0x0f0c), },
3377 { PCI_VDEVICE(INTEL, 0x228a), },
3378 { PCI_VDEVICE(INTEL, 0x228c), },
3379 { PCI_VDEVICE(INTEL, 0x9ce3), },
3380 { PCI_VDEVICE(INTEL, 0x9ce4), },
Sudip Mukherjee5d1a2382017-01-30 22:28:22 +00003381
3382 /* Exar devices */
3383 { PCI_VDEVICE(EXAR, PCI_ANY_ID), },
Jan Kiszkafc6cc962017-02-08 17:09:06 +01003384 { PCI_VDEVICE(COMMTECH, PCI_ANY_ID), },
Christian Schmidt436bbd42007-08-22 14:01:19 -07003385};
3386
Linus Torvalds1da177e2005-04-16 15:20:36 -07003387/*
3388 * Given a complete unknown PCI device, try to use some heuristics to
3389 * guess what the configuration might be, based on the pitiful PCI
3390 * serial specs. Returns 0 on success, 1 on failure.
3391 */
Bill Pemberton9671f092012-11-19 13:21:50 -05003392static int
Russell King1c7c1fe2005-07-27 11:31:19 +01003393serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003394{
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003395 const struct pci_device_id *bldev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003396 int num_iomem, num_port, first_port = -1, i;
Alan Cox5756ee92008-02-08 04:18:51 -08003397
Linus Torvalds1da177e2005-04-16 15:20:36 -07003398 /*
3399 * If it is not a communications device or the programming
3400 * interface is greater than 6, give up.
3401 *
3402 * (Should we try to make guesses for multiport serial devices
Alan Cox5756ee92008-02-08 04:18:51 -08003403 * later?)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003404 */
3405 if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
3406 ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
3407 (dev->class & 0xff) > 6)
3408 return -ENODEV;
3409
Christian Schmidt436bbd42007-08-22 14:01:19 -07003410 /*
3411 * Do not access blacklisted devices that are known not to
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003412 * feature serial ports or are handled by other modules.
Christian Schmidt436bbd42007-08-22 14:01:19 -07003413 */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003414 for (bldev = blacklist;
3415 bldev < blacklist + ARRAY_SIZE(blacklist);
3416 bldev++) {
3417 if (dev->vendor == bldev->vendor &&
3418 dev->device == bldev->device)
Christian Schmidt436bbd42007-08-22 14:01:19 -07003419 return -ENODEV;
3420 }
3421
Linus Torvalds1da177e2005-04-16 15:20:36 -07003422 num_iomem = num_port = 0;
3423 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3424 if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
3425 num_port++;
3426 if (first_port == -1)
3427 first_port = i;
3428 }
3429 if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
3430 num_iomem++;
3431 }
3432
3433 /*
3434 * If there is 1 or 0 iomem regions, and exactly one port,
3435 * use it. We guess the number of ports based on the IO
3436 * region size.
3437 */
3438 if (num_iomem <= 1 && num_port == 1) {
3439 board->flags = first_port;
3440 board->num_ports = pci_resource_len(dev, first_port) / 8;
3441 return 0;
3442 }
3443
3444 /*
3445 * Now guess if we've got a board which indexes by BARs.
3446 * Each IO BAR should be 8 bytes, and they should follow
3447 * consecutively.
3448 */
3449 first_port = -1;
3450 num_port = 0;
3451 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3452 if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
3453 pci_resource_len(dev, i) == 8 &&
3454 (first_port == -1 || (first_port + num_port) == i)) {
3455 num_port++;
3456 if (first_port == -1)
3457 first_port = i;
3458 }
3459 }
3460
3461 if (num_port > 1) {
3462 board->flags = first_port | FL_BASE_BARS;
3463 board->num_ports = num_port;
3464 return 0;
3465 }
3466
3467 return -ENODEV;
3468}
3469
3470static inline int
Russell King975a1a72009-01-02 13:44:27 +00003471serial_pci_matches(const struct pciserial_board *board,
3472 const struct pciserial_board *guessed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003473{
3474 return
3475 board->num_ports == guessed->num_ports &&
3476 board->base_baud == guessed->base_baud &&
3477 board->uart_offset == guessed->uart_offset &&
3478 board->reg_shift == guessed->reg_shift &&
3479 board->first_offset == guessed->first_offset;
3480}
3481
Russell King241fc432005-07-27 11:35:54 +01003482struct serial_private *
Russell King975a1a72009-01-02 13:44:27 +00003483pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
Russell King241fc432005-07-27 11:35:54 +01003484{
Alan Cox2655a2c2012-07-12 12:59:50 +01003485 struct uart_8250_port uart;
Russell King241fc432005-07-27 11:35:54 +01003486 struct serial_private *priv;
3487 struct pci_serial_quirk *quirk;
3488 int rc, nr_ports, i;
3489
3490 nr_ports = board->num_ports;
3491
3492 /*
3493 * Find an init and setup quirks.
3494 */
3495 quirk = find_quirk(dev);
3496
3497 /*
3498 * Run the new-style initialization function.
3499 * The initialization function returns:
3500 * <0 - error
3501 * 0 - use board->num_ports
3502 * >0 - number of ports
3503 */
3504 if (quirk->init) {
3505 rc = quirk->init(dev);
3506 if (rc < 0) {
3507 priv = ERR_PTR(rc);
3508 goto err_out;
3509 }
3510 if (rc)
3511 nr_ports = rc;
3512 }
3513
Burman Yan8f31bb32007-02-14 00:33:07 -08003514 priv = kzalloc(sizeof(struct serial_private) +
Russell King241fc432005-07-27 11:35:54 +01003515 sizeof(unsigned int) * nr_ports,
3516 GFP_KERNEL);
3517 if (!priv) {
3518 priv = ERR_PTR(-ENOMEM);
3519 goto err_deinit;
3520 }
3521
Russell King241fc432005-07-27 11:35:54 +01003522 priv->dev = dev;
3523 priv->quirk = quirk;
3524
Alan Cox2655a2c2012-07-12 12:59:50 +01003525 memset(&uart, 0, sizeof(uart));
3526 uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
3527 uart.port.uartclk = board->base_baud * 16;
3528 uart.port.irq = get_pci_irq(dev, board);
3529 uart.port.dev = &dev->dev;
Russell King241fc432005-07-27 11:35:54 +01003530
3531 for (i = 0; i < nr_ports; i++) {
Alan Cox2655a2c2012-07-12 12:59:50 +01003532 if (quirk->setup(priv, board, &uart, i))
Russell King241fc432005-07-27 11:35:54 +01003533 break;
3534
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003535 dev_dbg(&dev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
3536 uart.port.iobase, uart.port.irq, uart.port.iotype);
Alan Cox5756ee92008-02-08 04:18:51 -08003537
Alan Cox2655a2c2012-07-12 12:59:50 +01003538 priv->line[i] = serial8250_register_8250_port(&uart);
Russell King241fc432005-07-27 11:35:54 +01003539 if (priv->line[i] < 0) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003540 dev_err(&dev->dev,
3541 "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
3542 uart.port.iobase, uart.port.irq,
3543 uart.port.iotype, priv->line[i]);
Russell King241fc432005-07-27 11:35:54 +01003544 break;
3545 }
3546 }
Russell King241fc432005-07-27 11:35:54 +01003547 priv->nr = i;
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02003548 priv->board = board;
Russell King241fc432005-07-27 11:35:54 +01003549 return priv;
3550
Alan Cox5756ee92008-02-08 04:18:51 -08003551err_deinit:
Russell King241fc432005-07-27 11:35:54 +01003552 if (quirk->exit)
3553 quirk->exit(dev);
Alan Cox5756ee92008-02-08 04:18:51 -08003554err_out:
Russell King241fc432005-07-27 11:35:54 +01003555 return priv;
3556}
3557EXPORT_SYMBOL_GPL(pciserial_init_ports);
3558
Wei Yongjun80cd94e2017-02-05 16:12:34 +00003559static void pciserial_detach_ports(struct serial_private *priv)
Russell King241fc432005-07-27 11:35:54 +01003560{
3561 struct pci_serial_quirk *quirk;
3562 int i;
3563
3564 for (i = 0; i < priv->nr; i++)
3565 serial8250_unregister_port(priv->line[i]);
3566
Russell King241fc432005-07-27 11:35:54 +01003567 /*
3568 * Find the exit quirks.
3569 */
3570 quirk = find_quirk(priv->dev);
3571 if (quirk->exit)
3572 quirk->exit(priv->dev);
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02003573}
Russell King241fc432005-07-27 11:35:54 +01003574
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02003575void pciserial_remove_ports(struct serial_private *priv)
3576{
3577 pciserial_detach_ports(priv);
Russell King241fc432005-07-27 11:35:54 +01003578 kfree(priv);
3579}
3580EXPORT_SYMBOL_GPL(pciserial_remove_ports);
3581
3582void pciserial_suspend_ports(struct serial_private *priv)
3583{
3584 int i;
3585
3586 for (i = 0; i < priv->nr; i++)
3587 if (priv->line[i] >= 0)
3588 serial8250_suspend_port(priv->line[i]);
Dan Williams5f1a3892012-04-10 14:11:03 -07003589
3590 /*
3591 * Ensure that every init quirk is properly torn down
3592 */
3593 if (priv->quirk->exit)
3594 priv->quirk->exit(priv->dev);
Russell King241fc432005-07-27 11:35:54 +01003595}
3596EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
3597
3598void pciserial_resume_ports(struct serial_private *priv)
3599{
3600 int i;
3601
3602 /*
3603 * Ensure that the board is correctly configured.
3604 */
3605 if (priv->quirk->init)
3606 priv->quirk->init(priv->dev);
3607
3608 for (i = 0; i < priv->nr; i++)
3609 if (priv->line[i] >= 0)
3610 serial8250_resume_port(priv->line[i]);
3611}
3612EXPORT_SYMBOL_GPL(pciserial_resume_ports);
3613
Linus Torvalds1da177e2005-04-16 15:20:36 -07003614/*
3615 * Probe one serial board. Unfortunately, there is no rhyme nor reason
3616 * to the arrangement of serial ports on a PCI card.
3617 */
Bill Pemberton9671f092012-11-19 13:21:50 -05003618static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07003619pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
3620{
Frédéric Brière5bf8f502011-05-29 15:08:03 -04003621 struct pci_serial_quirk *quirk;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003622 struct serial_private *priv;
Russell King975a1a72009-01-02 13:44:27 +00003623 const struct pciserial_board *board;
3624 struct pciserial_board tmp;
Russell King241fc432005-07-27 11:35:54 +01003625 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003626
Frédéric Brière5bf8f502011-05-29 15:08:03 -04003627 quirk = find_quirk(dev);
3628 if (quirk->probe) {
3629 rc = quirk->probe(dev);
3630 if (rc)
3631 return rc;
3632 }
3633
Linus Torvalds1da177e2005-04-16 15:20:36 -07003634 if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003635 dev_err(&dev->dev, "invalid driver_data: %ld\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003636 ent->driver_data);
3637 return -EINVAL;
3638 }
3639
3640 board = &pci_boards[ent->driver_data];
3641
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +02003642 rc = pcim_enable_device(dev);
Michael Reed28071902011-05-31 12:06:28 -05003643 pci_save_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003644 if (rc)
3645 return rc;
3646
3647 if (ent->driver_data == pbn_default) {
3648 /*
3649 * Use a copy of the pci_board entry for this;
3650 * avoid changing entries in the table.
3651 */
Russell King1c7c1fe2005-07-27 11:31:19 +01003652 memcpy(&tmp, board, sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003653 board = &tmp;
3654
3655 /*
3656 * We matched one of our class entries. Try to
3657 * determine the parameters of this board.
3658 */
Russell King975a1a72009-01-02 13:44:27 +00003659 rc = serial_pci_guess_board(dev, &tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003660 if (rc)
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +02003661 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003662 } else {
3663 /*
3664 * We matched an explicit entry. If we are able to
3665 * detect this boards settings with our heuristic,
3666 * then we no longer need this entry.
3667 */
Russell King1c7c1fe2005-07-27 11:31:19 +01003668 memcpy(&tmp, &pci_boards[pbn_default],
3669 sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003670 rc = serial_pci_guess_board(dev, &tmp);
3671 if (rc == 0 && serial_pci_matches(board, &tmp))
3672 moan_device("Redundant entry in serial pci_table.",
3673 dev);
3674 }
3675
Russell King241fc432005-07-27 11:35:54 +01003676 priv = pciserial_init_ports(dev, board);
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +02003677 if (IS_ERR(priv))
3678 return PTR_ERR(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003679
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +02003680 pci_set_drvdata(dev, priv);
3681 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003682}
3683
Bill Pembertonae8d8a12012-11-19 13:26:18 -05003684static void pciserial_remove_one(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003685{
3686 struct serial_private *priv = pci_get_drvdata(dev);
3687
Russell King241fc432005-07-27 11:35:54 +01003688 pciserial_remove_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003689}
3690
Andy Shevchenko61702c32015-02-02 14:53:26 +02003691#ifdef CONFIG_PM_SLEEP
3692static int pciserial_suspend_one(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003693{
Andy Shevchenko61702c32015-02-02 14:53:26 +02003694 struct pci_dev *pdev = to_pci_dev(dev);
3695 struct serial_private *priv = pci_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003696
Russell King241fc432005-07-27 11:35:54 +01003697 if (priv)
3698 pciserial_suspend_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003699
Linus Torvalds1da177e2005-04-16 15:20:36 -07003700 return 0;
3701}
3702
Andy Shevchenko61702c32015-02-02 14:53:26 +02003703static int pciserial_resume_one(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003704{
Andy Shevchenko61702c32015-02-02 14:53:26 +02003705 struct pci_dev *pdev = to_pci_dev(dev);
3706 struct serial_private *priv = pci_get_drvdata(pdev);
Dirk Hohndelccb9d592007-10-29 06:28:17 -07003707 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003708
3709 if (priv) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003710 /*
3711 * The device may have been disabled. Re-enable it.
3712 */
Andy Shevchenko61702c32015-02-02 14:53:26 +02003713 err = pci_enable_device(pdev);
Alan Cox40836c42008-10-13 10:36:11 +01003714 /* FIXME: We cannot simply error out here */
Dirk Hohndelccb9d592007-10-29 06:28:17 -07003715 if (err)
Andy Shevchenko61702c32015-02-02 14:53:26 +02003716 dev_err(dev, "Unable to re-enable ports, trying to continue.\n");
Russell King241fc432005-07-27 11:35:54 +01003717 pciserial_resume_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003718 }
3719 return 0;
3720}
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07003721#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003722
Andy Shevchenko61702c32015-02-02 14:53:26 +02003723static SIMPLE_DEV_PM_OPS(pciserial_pm_ops, pciserial_suspend_one,
3724 pciserial_resume_one);
3725
Linus Torvalds1da177e2005-04-16 15:20:36 -07003726static struct pci_device_id serial_pci_tbl[] = {
Michael Bramer78d70d42009-01-27 11:51:16 +00003727 /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
3728 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
3729 PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
3730 pbn_b2_8_921600 },
Thomee Wright0c6d7742014-05-19 20:30:51 +00003731 /* Advantech also use 0x3618 and 0xf618 */
3732 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3618,
3733 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
3734 pbn_b0_4_921600 },
3735 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCIf618,
3736 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
3737 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003738 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
3739 PCI_SUBVENDOR_ID_CONNECT_TECH,
3740 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
3741 pbn_b1_8_1382400 },
3742 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
3743 PCI_SUBVENDOR_ID_CONNECT_TECH,
3744 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
3745 pbn_b1_4_1382400 },
3746 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
3747 PCI_SUBVENDOR_ID_CONNECT_TECH,
3748 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
3749 pbn_b1_2_1382400 },
3750 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3751 PCI_SUBVENDOR_ID_CONNECT_TECH,
3752 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
3753 pbn_b1_8_1382400 },
3754 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3755 PCI_SUBVENDOR_ID_CONNECT_TECH,
3756 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
3757 pbn_b1_4_1382400 },
3758 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3759 PCI_SUBVENDOR_ID_CONNECT_TECH,
3760 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
3761 pbn_b1_2_1382400 },
3762 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3763 PCI_SUBVENDOR_ID_CONNECT_TECH,
3764 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
3765 pbn_b1_8_921600 },
3766 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3767 PCI_SUBVENDOR_ID_CONNECT_TECH,
3768 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
3769 pbn_b1_8_921600 },
3770 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3771 PCI_SUBVENDOR_ID_CONNECT_TECH,
3772 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
3773 pbn_b1_4_921600 },
3774 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3775 PCI_SUBVENDOR_ID_CONNECT_TECH,
3776 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
3777 pbn_b1_4_921600 },
3778 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3779 PCI_SUBVENDOR_ID_CONNECT_TECH,
3780 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
3781 pbn_b1_2_921600 },
3782 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3783 PCI_SUBVENDOR_ID_CONNECT_TECH,
3784 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
3785 pbn_b1_8_921600 },
3786 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3787 PCI_SUBVENDOR_ID_CONNECT_TECH,
3788 PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
3789 pbn_b1_8_921600 },
3790 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3791 PCI_SUBVENDOR_ID_CONNECT_TECH,
3792 PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
3793 pbn_b1_4_921600 },
Gareth Howlett26e92862006-01-04 17:00:42 +00003794 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3795 PCI_SUBVENDOR_ID_CONNECT_TECH,
3796 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
3797 pbn_b1_2_1250000 },
3798 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
3799 PCI_SUBVENDOR_ID_CONNECT_TECH,
3800 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
3801 pbn_b0_2_1843200 },
3802 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
3803 PCI_SUBVENDOR_ID_CONNECT_TECH,
3804 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
3805 pbn_b0_4_1843200 },
Yoichi Yuasa85d14942006-02-08 21:46:24 +00003806 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
3807 PCI_VENDOR_ID_AFAVLAB,
3808 PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
3809 pbn_b0_4_1152000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003810 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
Alan Cox5756ee92008-02-08 04:18:51 -08003811 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003812 pbn_b2_bt_1_115200 },
3813 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
Alan Cox5756ee92008-02-08 04:18:51 -08003814 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003815 pbn_b2_bt_2_115200 },
3816 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
Alan Cox5756ee92008-02-08 04:18:51 -08003817 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003818 pbn_b2_bt_4_115200 },
3819 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
Alan Cox5756ee92008-02-08 04:18:51 -08003820 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003821 pbn_b2_bt_2_115200 },
3822 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
Alan Cox5756ee92008-02-08 04:18:51 -08003823 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003824 pbn_b2_bt_4_115200 },
3825 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
Alan Cox5756ee92008-02-08 04:18:51 -08003826 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003827 pbn_b2_8_115200 },
Flavio Leitnere65f0f82009-01-02 13:50:43 +00003828 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
3829 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3830 pbn_b2_8_460800 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003831 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
3832 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3833 pbn_b2_8_115200 },
3834
3835 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
3836 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3837 pbn_b2_bt_2_115200 },
3838 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
3839 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3840 pbn_b2_bt_2_921600 },
3841 /*
3842 * VScom SPCOM800, from sl@s.pl
3843 */
Alan Cox5756ee92008-02-08 04:18:51 -08003844 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
3845 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003846 pbn_b2_8_921600 },
3847 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
Alan Cox5756ee92008-02-08 04:18:51 -08003848 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003849 pbn_b2_4_921600 },
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07003850 /* Unknown card - subdevice 0x1584 */
3851 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3852 PCI_VENDOR_ID_PLX,
3853 PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
Scott Ashcroftd13402a2013-03-03 21:35:06 +00003854 pbn_b2_4_115200 },
3855 /* Unknown card - subdevice 0x1588 */
3856 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3857 PCI_VENDOR_ID_PLX,
3858 PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
3859 pbn_b2_8_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003860 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3861 PCI_SUBVENDOR_ID_KEYSPAN,
3862 PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
3863 pbn_panacom },
3864 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
3865 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3866 pbn_panacom4 },
3867 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
3868 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3869 pbn_panacom2 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08003870 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
3871 PCI_VENDOR_ID_ESDGMBH,
3872 PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
3873 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003874 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3875 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08003876 PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003877 pbn_b2_4_460800 },
3878 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3879 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08003880 PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003881 pbn_b2_8_460800 },
3882 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3883 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08003884 PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003885 pbn_b2_16_460800 },
3886 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3887 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08003888 PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003889 pbn_b2_16_460800 },
3890 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3891 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08003892 PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003893 pbn_b2_4_460800 },
3894 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3895 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08003896 PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003897 pbn_b2_8_460800 },
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01003898 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3899 PCI_SUBVENDOR_ID_EXSYS,
3900 PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
Shawn Bohreree4cd1b2012-05-28 15:20:47 -05003901 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003902 /*
3903 * Megawolf Romulus PCI Serial Card, from Mike Hudson
3904 * (Exoray@isys.ca)
3905 */
3906 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
3907 0x10b5, 0x106a, 0, 0,
3908 pbn_plx_romulus },
Alan Cox55c7c0f2012-11-29 09:03:00 +10303909 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07003910 * EndRun Technologies. PCI express device range.
3911 * EndRun PTP/1588 has 2 Native UARTs.
3912 */
3913 { PCI_VENDOR_ID_ENDRUN, PCI_DEVICE_ID_ENDRUN_1588,
3914 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3915 pbn_endrun_2_4000000 },
3916 /*
Alan Cox55c7c0f2012-11-29 09:03:00 +10303917 * Quatech cards. These actually have configurable clocks but for
3918 * now we just use the default.
3919 *
3920 * 100 series are RS232, 200 series RS422,
3921 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003922 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
3923 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3924 pbn_b1_4_115200 },
3925 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
3926 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3927 pbn_b1_2_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10303928 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
3929 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3930 pbn_b2_2_115200 },
3931 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
3932 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3933 pbn_b1_2_115200 },
3934 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
3935 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3936 pbn_b2_2_115200 },
3937 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
3938 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3939 pbn_b1_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003940 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
3941 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3942 pbn_b1_8_115200 },
3943 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
3944 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3945 pbn_b1_8_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10303946 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
3947 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3948 pbn_b1_4_115200 },
3949 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
3950 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3951 pbn_b1_2_115200 },
3952 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
3953 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3954 pbn_b1_4_115200 },
3955 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
3956 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3957 pbn_b1_2_115200 },
3958 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
3959 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3960 pbn_b2_4_115200 },
3961 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
3962 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3963 pbn_b2_2_115200 },
3964 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
3965 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3966 pbn_b2_1_115200 },
3967 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
3968 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3969 pbn_b2_4_115200 },
3970 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
3971 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3972 pbn_b2_2_115200 },
3973 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
3974 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3975 pbn_b2_1_115200 },
3976 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
3977 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3978 pbn_b0_8_115200 },
3979
Linus Torvalds1da177e2005-04-16 15:20:36 -07003980 { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08003981 PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
3982 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003983 pbn_b0_4_921600 },
3984 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08003985 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
3986 0, 0,
Andrey Paninfbc0dc02005-07-18 11:38:09 +01003987 pbn_b0_4_1152000 },
Mikulas Patockac9bd9d02010-10-26 14:20:48 -04003988 { PCI_VENDOR_ID_OXSEMI, 0x9505,
3989 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3990 pbn_b0_bt_2_921600 },
David Ransondb1de152005-07-27 11:43:55 -07003991
3992 /*
3993 * The below card is a little controversial since it is the
3994 * subject of a PCI vendor/device ID clash. (See
3995 * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
3996 * For now just used the hex ID 0x950a.
3997 */
3998 { PCI_VENDOR_ID_OXSEMI, 0x950a,
Flavio Leitner26e82202012-09-21 21:04:34 -03003999 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
4000 0, 0, pbn_b0_2_115200 },
4001 { PCI_VENDOR_ID_OXSEMI, 0x950a,
4002 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
4003 0, 0, pbn_b0_2_115200 },
Niels de Vos39aced62009-01-02 13:46:58 +00004004 { PCI_VENDOR_ID_OXSEMI, 0x950a,
David Ransondb1de152005-07-27 11:43:55 -07004005 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4006 pbn_b0_2_1130000 },
Andre Przywara70fd8fd2009-06-11 12:41:57 +01004007 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
4008 PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
4009 pbn_b0_1_921600 },
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004010 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004011 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4012 pbn_b0_4_115200 },
4013 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
4014 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4015 pbn_b0_bt_2_921600 },
Lytochkin Borise8470032010-07-26 10:02:26 +04004016 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
Anton Wuerfel1a33e342016-01-14 16:08:10 +01004017 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Lytochkin Borise8470032010-07-26 10:02:26 +04004018 pbn_b2_8_1152000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004019
4020 /*
Lee Howard7106b4e2008-10-21 13:48:58 +01004021 * Oxford Semiconductor Inc. Tornado PCI express device range.
4022 */
4023 { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
4024 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4025 pbn_b0_1_4000000 },
4026 { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
4027 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4028 pbn_b0_1_4000000 },
4029 { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
4030 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4031 pbn_oxsemi_1_4000000 },
4032 { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
4033 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4034 pbn_oxsemi_1_4000000 },
4035 { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
4036 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4037 pbn_b0_1_4000000 },
4038 { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
4039 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4040 pbn_b0_1_4000000 },
4041 { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
4042 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4043 pbn_oxsemi_1_4000000 },
4044 { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
4045 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4046 pbn_oxsemi_1_4000000 },
4047 { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
4048 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4049 pbn_b0_1_4000000 },
4050 { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
4051 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4052 pbn_b0_1_4000000 },
4053 { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
4054 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4055 pbn_b0_1_4000000 },
4056 { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
4057 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4058 pbn_b0_1_4000000 },
4059 { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
4060 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4061 pbn_oxsemi_2_4000000 },
4062 { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
4063 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4064 pbn_oxsemi_2_4000000 },
4065 { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
4066 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4067 pbn_oxsemi_4_4000000 },
4068 { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
4069 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4070 pbn_oxsemi_4_4000000 },
4071 { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
4072 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4073 pbn_oxsemi_8_4000000 },
4074 { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
4075 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4076 pbn_oxsemi_8_4000000 },
4077 { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
4078 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4079 pbn_oxsemi_1_4000000 },
4080 { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
4081 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4082 pbn_oxsemi_1_4000000 },
4083 { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
4084 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4085 pbn_oxsemi_1_4000000 },
4086 { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
4087 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4088 pbn_oxsemi_1_4000000 },
4089 { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
4090 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4091 pbn_oxsemi_1_4000000 },
4092 { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
4093 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4094 pbn_oxsemi_1_4000000 },
4095 { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
4096 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4097 pbn_oxsemi_1_4000000 },
4098 { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
4099 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4100 pbn_oxsemi_1_4000000 },
4101 { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
4102 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4103 pbn_oxsemi_1_4000000 },
4104 { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
4105 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4106 pbn_oxsemi_1_4000000 },
4107 { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
4108 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4109 pbn_oxsemi_1_4000000 },
4110 { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
4111 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4112 pbn_oxsemi_1_4000000 },
4113 { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
4114 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4115 pbn_oxsemi_1_4000000 },
4116 { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
4117 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4118 pbn_oxsemi_1_4000000 },
4119 { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
4120 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4121 pbn_oxsemi_1_4000000 },
4122 { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
4123 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4124 pbn_oxsemi_1_4000000 },
4125 { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
4126 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4127 pbn_oxsemi_1_4000000 },
4128 { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
4129 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4130 pbn_oxsemi_1_4000000 },
4131 { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
4132 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4133 pbn_oxsemi_1_4000000 },
4134 { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
4135 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4136 pbn_oxsemi_1_4000000 },
4137 { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
4138 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4139 pbn_oxsemi_1_4000000 },
4140 { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
4141 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4142 pbn_oxsemi_1_4000000 },
4143 { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
4144 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4145 pbn_oxsemi_1_4000000 },
4146 { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
4147 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4148 pbn_oxsemi_1_4000000 },
4149 { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
4150 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4151 pbn_oxsemi_1_4000000 },
4152 { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
4153 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4154 pbn_oxsemi_1_4000000 },
Lee Howardb80de362008-10-21 13:50:14 +01004155 /*
4156 * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
4157 */
4158 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
4159 PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
4160 pbn_oxsemi_1_4000000 },
4161 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
4162 PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
4163 pbn_oxsemi_2_4000000 },
4164 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
4165 PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
4166 pbn_oxsemi_4_4000000 },
4167 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
4168 PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
4169 pbn_oxsemi_8_4000000 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05004170
4171 /*
4172 * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
4173 */
4174 { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
4175 PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
4176 pbn_oxsemi_2_4000000 },
4177
Lee Howard7106b4e2008-10-21 13:48:58 +01004178 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004179 * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
4180 * from skokodyn@yahoo.com
4181 */
4182 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4183 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
4184 pbn_sbsxrsio },
4185 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4186 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
4187 pbn_sbsxrsio },
4188 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4189 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
4190 pbn_sbsxrsio },
4191 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4192 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
4193 pbn_sbsxrsio },
4194
4195 /*
4196 * Digitan DS560-558, from jimd@esoft.com
4197 */
4198 { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
Alan Cox5756ee92008-02-08 04:18:51 -08004199 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004200 pbn_b1_1_115200 },
4201
4202 /*
4203 * Titan Electronic cards
4204 * The 400L and 800L have a custom setup quirk.
4205 */
4206 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
Alan Cox5756ee92008-02-08 04:18:51 -08004207 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004208 pbn_b0_1_921600 },
4209 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
Alan Cox5756ee92008-02-08 04:18:51 -08004210 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004211 pbn_b0_2_921600 },
4212 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
Alan Cox5756ee92008-02-08 04:18:51 -08004213 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004214 pbn_b0_4_921600 },
4215 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
Alan Cox5756ee92008-02-08 04:18:51 -08004216 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004217 pbn_b0_4_921600 },
4218 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
4219 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4220 pbn_b1_1_921600 },
4221 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
4222 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4223 pbn_b1_bt_2_921600 },
4224 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
4225 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4226 pbn_b0_bt_4_921600 },
4227 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
4228 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4229 pbn_b0_bt_8_921600 },
Yegor Yefremov66169ad2010-06-04 09:58:18 +02004230 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
4231 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4232 pbn_b4_bt_2_921600 },
4233 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
4234 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4235 pbn_b4_bt_4_921600 },
4236 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
4237 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4238 pbn_b4_bt_8_921600 },
4239 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
4240 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4241 pbn_b0_4_921600 },
4242 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
4243 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4244 pbn_b0_4_921600 },
4245 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
4246 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4247 pbn_b0_4_921600 },
4248 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
4249 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4250 pbn_oxsemi_1_4000000 },
4251 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
4252 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4253 pbn_oxsemi_2_4000000 },
4254 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
4255 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4256 pbn_oxsemi_4_4000000 },
4257 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
4258 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4259 pbn_oxsemi_8_4000000 },
4260 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
4261 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4262 pbn_oxsemi_2_4000000 },
4263 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
4264 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4265 pbn_oxsemi_2_4000000 },
Yegor Yefremov48c02472013-12-09 12:11:15 +01004266 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200V3,
4267 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4268 pbn_b0_bt_2_921600 },
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01004269 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
4270 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4271 pbn_b0_4_921600 },
4272 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
4273 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4274 pbn_b0_4_921600 },
4275 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
4276 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4277 pbn_b0_4_921600 },
4278 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
4279 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4280 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004281
4282 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
4283 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4284 pbn_b2_1_460800 },
4285 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
4286 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4287 pbn_b2_1_460800 },
4288 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
4289 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4290 pbn_b2_1_460800 },
4291 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
4292 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4293 pbn_b2_bt_2_921600 },
4294 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
4295 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4296 pbn_b2_bt_2_921600 },
4297 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
4298 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4299 pbn_b2_bt_2_921600 },
4300 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
4301 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4302 pbn_b2_bt_4_921600 },
4303 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
4304 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4305 pbn_b2_bt_4_921600 },
4306 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
4307 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4308 pbn_b2_bt_4_921600 },
4309 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
4310 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4311 pbn_b0_1_921600 },
4312 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
4313 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4314 pbn_b0_1_921600 },
4315 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
4316 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4317 pbn_b0_1_921600 },
4318 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
4319 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4320 pbn_b0_bt_2_921600 },
4321 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
4322 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4323 pbn_b0_bt_2_921600 },
4324 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
4325 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4326 pbn_b0_bt_2_921600 },
4327 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
4328 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4329 pbn_b0_bt_4_921600 },
4330 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
4331 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4332 pbn_b0_bt_4_921600 },
4333 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
4334 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4335 pbn_b0_bt_4_921600 },
Andrey Panin3ec9c592006-02-02 20:15:09 +00004336 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
4337 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4338 pbn_b0_bt_8_921600 },
4339 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
4340 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4341 pbn_b0_bt_8_921600 },
4342 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
4343 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4344 pbn_b0_bt_8_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004345
4346 /*
4347 * Computone devices submitted by Doug McNash dmcnash@computone.com
4348 */
4349 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4350 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
4351 0, 0, pbn_computone_4 },
4352 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4353 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
4354 0, 0, pbn_computone_8 },
4355 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4356 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
4357 0, 0, pbn_computone_6 },
4358
4359 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
4360 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4361 pbn_oxsemi },
4362 { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
4363 PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
4364 pbn_b0_bt_1_921600 },
4365
4366 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11004367 * SUNIX (TIMEDIA)
4368 */
4369 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4370 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4371 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
4372 pbn_b0_bt_1_921600 },
4373
4374 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4375 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4376 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
4377 pbn_b0_bt_1_921600 },
4378
4379 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004380 * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
4381 */
4382 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
4383 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4384 pbn_b0_bt_8_115200 },
4385 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
4386 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4387 pbn_b0_bt_8_115200 },
4388
4389 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
4390 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4391 pbn_b0_bt_2_115200 },
4392 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
4393 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4394 pbn_b0_bt_2_115200 },
4395 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
4396 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4397 pbn_b0_bt_2_115200 },
Lennert Buytenhekb87e5e22009-11-11 14:26:42 -08004398 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
4399 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4400 pbn_b0_bt_2_115200 },
4401 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
4402 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4403 pbn_b0_bt_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004404 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
4405 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4406 pbn_b0_bt_4_460800 },
4407 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
4408 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4409 pbn_b0_bt_4_460800 },
4410 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
4411 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4412 pbn_b0_bt_2_460800 },
4413 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
4414 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4415 pbn_b0_bt_2_460800 },
4416 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
4417 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4418 pbn_b0_bt_2_460800 },
4419 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
4420 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4421 pbn_b0_bt_1_115200 },
4422 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
4423 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4424 pbn_b0_bt_1_460800 },
4425
4426 /*
Russell King1fb8cac2006-12-13 14:45:46 +00004427 * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
4428 * Cards are identified by their subsystem vendor IDs, which
4429 * (in hex) match the model number.
4430 *
4431 * Note that JC140x are RS422/485 cards which require ox950
4432 * ACR = 0x10, and as such are not currently fully supported.
4433 */
4434 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4435 0x1204, 0x0004, 0, 0,
4436 pbn_b0_4_921600 },
4437 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4438 0x1208, 0x0004, 0, 0,
4439 pbn_b0_4_921600 },
4440/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4441 0x1402, 0x0002, 0, 0,
4442 pbn_b0_2_921600 }, */
4443/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4444 0x1404, 0x0004, 0, 0,
4445 pbn_b0_4_921600 }, */
4446 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
4447 0x1208, 0x0004, 0, 0,
4448 pbn_b0_4_921600 },
4449
Kiros Yeh2a52fcb2009-12-21 16:26:48 -08004450 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4451 0x1204, 0x0004, 0, 0,
4452 pbn_b0_4_921600 },
4453 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4454 0x1208, 0x0004, 0, 0,
4455 pbn_b0_4_921600 },
4456 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
4457 0x1208, 0x0004, 0, 0,
4458 pbn_b0_4_921600 },
Russell King1fb8cac2006-12-13 14:45:46 +00004459 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004460 * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
4461 */
4462 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
4463 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4464 pbn_b1_1_1382400 },
4465
4466 /*
4467 * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
4468 */
4469 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
4470 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4471 pbn_b1_1_1382400 },
4472
4473 /*
4474 * RAStel 2 port modem, gerg@moreton.com.au
4475 */
4476 { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
4477 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4478 pbn_b2_bt_2_115200 },
4479
4480 /*
4481 * EKF addition for i960 Boards form EKF with serial port
4482 */
4483 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
4484 0xE4BF, PCI_ANY_ID, 0, 0,
4485 pbn_intel_i960 },
4486
4487 /*
4488 * Xircom Cardbus/Ethernet combos
4489 */
4490 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
4491 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4492 pbn_b0_1_115200 },
4493 /*
4494 * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
4495 */
4496 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
4497 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4498 pbn_b0_1_115200 },
4499
4500 /*
4501 * Untested PCI modems, sent in from various folks...
4502 */
4503
4504 /*
4505 * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
4506 */
4507 { PCI_VENDOR_ID_ROCKWELL, 0x1004,
4508 0x1048, 0x1500, 0, 0,
4509 pbn_b1_1_115200 },
4510
4511 { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
4512 0xFF00, 0, 0, 0,
4513 pbn_sgi_ioc3 },
4514
4515 /*
4516 * HP Diva card
4517 */
4518 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
4519 PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
4520 pbn_b1_1_115200 },
4521 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
4522 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4523 pbn_b0_5_115200 },
4524 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
4525 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4526 pbn_b2_1_115200 },
4527
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00004528 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
4529 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4530 pbn_b3_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004531 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
4532 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4533 pbn_b3_4_115200 },
4534 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
4535 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4536 pbn_b3_8_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004537 /*
Adam Lee89c043a2015-08-03 13:28:13 +08004538 * Pericom PI7C9X795[1248] Uno/Dual/Quad/Octal UART
4539 */
4540 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7951,
4541 PCI_ANY_ID, PCI_ANY_ID,
4542 0,
4543 0, pbn_pericom_PI7C9X7951 },
4544 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7952,
4545 PCI_ANY_ID, PCI_ANY_ID,
4546 0,
4547 0, pbn_pericom_PI7C9X7952 },
4548 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7954,
4549 PCI_ANY_ID, PCI_ANY_ID,
4550 0,
4551 0, pbn_pericom_PI7C9X7954 },
4552 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7958,
4553 PCI_ANY_ID, PCI_ANY_ID,
4554 0,
4555 0, pbn_pericom_PI7C9X7958 },
4556 /*
Jimi Damonc8d19242016-07-20 17:00:40 -07004557 * ACCES I/O Products quad
4558 */
4559 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SDB,
4560 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4561 pbn_pericom_PI7C9X7954 },
4562 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2S,
4563 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4564 pbn_pericom_PI7C9X7954 },
4565 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SDB,
4566 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4567 pbn_pericom_PI7C9X7954 },
4568 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4S,
4569 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4570 pbn_pericom_PI7C9X7954 },
4571 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_2DB,
4572 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4573 pbn_pericom_PI7C9X7954 },
4574 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_2,
4575 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4576 pbn_pericom_PI7C9X7954 },
4577 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4DB,
4578 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4579 pbn_pericom_PI7C9X7954 },
4580 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_4,
4581 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4582 pbn_pericom_PI7C9X7954 },
4583 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SMDB,
4584 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4585 pbn_pericom_PI7C9X7954 },
4586 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2SM,
4587 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4588 pbn_pericom_PI7C9X7954 },
4589 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SMDB,
4590 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4591 pbn_pericom_PI7C9X7954 },
4592 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4SM,
4593 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4594 pbn_pericom_PI7C9X7954 },
4595 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_1,
4596 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4597 pbn_pericom_PI7C9X7954 },
4598 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_2,
4599 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4600 pbn_pericom_PI7C9X7954 },
4601 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_2,
4602 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4603 pbn_pericom_PI7C9X7954 },
4604 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_4,
4605 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4606 pbn_pericom_PI7C9X7954 },
4607 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_4,
4608 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4609 pbn_pericom_PI7C9X7954 },
4610 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2S,
4611 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4612 pbn_pericom_PI7C9X7954 },
4613 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4S,
4614 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4615 pbn_pericom_PI7C9X7954 },
4616 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_2,
4617 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4618 pbn_pericom_PI7C9X7954 },
4619 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_2,
4620 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4621 pbn_pericom_PI7C9X7954 },
4622 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_4,
4623 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4624 pbn_pericom_PI7C9X7954 },
4625 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_4,
4626 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4627 pbn_pericom_PI7C9X7954 },
4628 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2SM,
4629 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4630 pbn_pericom_PI7C9X7954 },
4631 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM422_4,
4632 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4633 pbn_pericom_PI7C9X7958 },
4634 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM485_4,
4635 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4636 pbn_pericom_PI7C9X7958 },
4637 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM422_8,
4638 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4639 pbn_pericom_PI7C9X7958 },
4640 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM485_8,
4641 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4642 pbn_pericom_PI7C9X7958 },
4643 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4,
4644 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4645 pbn_pericom_PI7C9X7958 },
4646 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_8,
4647 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4648 pbn_pericom_PI7C9X7958 },
4649 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SM,
4650 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4651 pbn_pericom_PI7C9X7958 },
4652 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_8SM,
4653 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4654 pbn_pericom_PI7C9X7958 },
4655 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4SM,
4656 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4657 pbn_pericom_PI7C9X7958 },
4658 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004659 * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
4660 */
4661 { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
4662 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4663 pbn_b0_1_115200 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07004664 /*
4665 * ITE
4666 */
4667 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
4668 PCI_ANY_ID, PCI_ANY_ID,
4669 0, 0,
4670 pbn_b1_bt_1_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004671
4672 /*
Peter Horton737c1752006-08-26 09:07:36 +01004673 * IntaShield IS-200
4674 */
4675 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
4676 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
4677 pbn_b2_2_115200 },
Ignacio García Pérez4b6f6ce2008-05-23 13:04:28 -07004678 /*
4679 * IntaShield IS-400
4680 */
4681 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
4682 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
4683 pbn_b2_4_115200 },
Peter Horton737c1752006-08-26 09:07:36 +01004684 /*
Thomas Hoehn48212002007-02-10 01:46:05 -08004685 * Perle PCI-RAS cards
4686 */
4687 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4688 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
4689 0, 0, pbn_b2_4_921600 },
4690 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4691 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
4692 0, 0, pbn_b2_8_921600 },
Alan Coxbf0df632007-10-16 01:24:00 -07004693
4694 /*
4695 * Mainpine series cards: Fairly standard layout but fools
4696 * parts of the autodetect in some cases and uses otherwise
4697 * unmatched communications subclasses in the PCI Express case
4698 */
4699
4700 { /* RockForceDUO */
4701 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4702 PCI_VENDOR_ID_MAINPINE, 0x0200,
4703 0, 0, pbn_b0_2_115200 },
4704 { /* RockForceQUATRO */
4705 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4706 PCI_VENDOR_ID_MAINPINE, 0x0300,
4707 0, 0, pbn_b0_4_115200 },
4708 { /* RockForceDUO+ */
4709 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4710 PCI_VENDOR_ID_MAINPINE, 0x0400,
4711 0, 0, pbn_b0_2_115200 },
4712 { /* RockForceQUATRO+ */
4713 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4714 PCI_VENDOR_ID_MAINPINE, 0x0500,
4715 0, 0, pbn_b0_4_115200 },
4716 { /* RockForce+ */
4717 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4718 PCI_VENDOR_ID_MAINPINE, 0x0600,
4719 0, 0, pbn_b0_2_115200 },
4720 { /* RockForce+ */
4721 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4722 PCI_VENDOR_ID_MAINPINE, 0x0700,
4723 0, 0, pbn_b0_4_115200 },
4724 { /* RockForceOCTO+ */
4725 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4726 PCI_VENDOR_ID_MAINPINE, 0x0800,
4727 0, 0, pbn_b0_8_115200 },
4728 { /* RockForceDUO+ */
4729 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4730 PCI_VENDOR_ID_MAINPINE, 0x0C00,
4731 0, 0, pbn_b0_2_115200 },
4732 { /* RockForceQUARTRO+ */
4733 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4734 PCI_VENDOR_ID_MAINPINE, 0x0D00,
4735 0, 0, pbn_b0_4_115200 },
4736 { /* RockForceOCTO+ */
4737 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4738 PCI_VENDOR_ID_MAINPINE, 0x1D00,
4739 0, 0, pbn_b0_8_115200 },
4740 { /* RockForceD1 */
4741 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4742 PCI_VENDOR_ID_MAINPINE, 0x2000,
4743 0, 0, pbn_b0_1_115200 },
4744 { /* RockForceF1 */
4745 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4746 PCI_VENDOR_ID_MAINPINE, 0x2100,
4747 0, 0, pbn_b0_1_115200 },
4748 { /* RockForceD2 */
4749 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4750 PCI_VENDOR_ID_MAINPINE, 0x2200,
4751 0, 0, pbn_b0_2_115200 },
4752 { /* RockForceF2 */
4753 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4754 PCI_VENDOR_ID_MAINPINE, 0x2300,
4755 0, 0, pbn_b0_2_115200 },
4756 { /* RockForceD4 */
4757 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4758 PCI_VENDOR_ID_MAINPINE, 0x2400,
4759 0, 0, pbn_b0_4_115200 },
4760 { /* RockForceF4 */
4761 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4762 PCI_VENDOR_ID_MAINPINE, 0x2500,
4763 0, 0, pbn_b0_4_115200 },
4764 { /* RockForceD8 */
4765 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4766 PCI_VENDOR_ID_MAINPINE, 0x2600,
4767 0, 0, pbn_b0_8_115200 },
4768 { /* RockForceF8 */
4769 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4770 PCI_VENDOR_ID_MAINPINE, 0x2700,
4771 0, 0, pbn_b0_8_115200 },
4772 { /* IQ Express D1 */
4773 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4774 PCI_VENDOR_ID_MAINPINE, 0x3000,
4775 0, 0, pbn_b0_1_115200 },
4776 { /* IQ Express F1 */
4777 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4778 PCI_VENDOR_ID_MAINPINE, 0x3100,
4779 0, 0, pbn_b0_1_115200 },
4780 { /* IQ Express D2 */
4781 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4782 PCI_VENDOR_ID_MAINPINE, 0x3200,
4783 0, 0, pbn_b0_2_115200 },
4784 { /* IQ Express F2 */
4785 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4786 PCI_VENDOR_ID_MAINPINE, 0x3300,
4787 0, 0, pbn_b0_2_115200 },
4788 { /* IQ Express D4 */
4789 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4790 PCI_VENDOR_ID_MAINPINE, 0x3400,
4791 0, 0, pbn_b0_4_115200 },
4792 { /* IQ Express F4 */
4793 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4794 PCI_VENDOR_ID_MAINPINE, 0x3500,
4795 0, 0, pbn_b0_4_115200 },
4796 { /* IQ Express D8 */
4797 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4798 PCI_VENDOR_ID_MAINPINE, 0x3C00,
4799 0, 0, pbn_b0_8_115200 },
4800 { /* IQ Express F8 */
4801 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4802 PCI_VENDOR_ID_MAINPINE, 0x3D00,
4803 0, 0, pbn_b0_8_115200 },
4804
4805
Thomas Hoehn48212002007-02-10 01:46:05 -08004806 /*
Olof Johanssonaa798502007-08-22 14:01:55 -07004807 * PA Semi PA6T-1682M on-chip UART
4808 */
4809 { PCI_VENDOR_ID_PASEMI, 0xa004,
4810 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4811 pbn_pasemi_1682M },
4812
4813 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01004814 * National Instruments
4815 */
Will Page04bf7e72009-04-06 17:32:15 +01004816 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
4817 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4818 pbn_b1_16_115200 },
4819 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
4820 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4821 pbn_b1_8_115200 },
4822 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
4823 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4824 pbn_b1_bt_4_115200 },
4825 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
4826 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4827 pbn_b1_bt_2_115200 },
4828 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
4829 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4830 pbn_b1_bt_4_115200 },
4831 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
4832 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4833 pbn_b1_bt_2_115200 },
4834 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
4835 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4836 pbn_b1_16_115200 },
4837 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
4838 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4839 pbn_b1_8_115200 },
4840 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
4841 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4842 pbn_b1_bt_4_115200 },
4843 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
4844 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4845 pbn_b1_bt_2_115200 },
4846 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
4847 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4848 pbn_b1_bt_4_115200 },
4849 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
4850 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4851 pbn_b1_bt_2_115200 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01004852 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
4853 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4854 pbn_ni8430_2 },
4855 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
4856 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4857 pbn_ni8430_2 },
4858 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
4859 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4860 pbn_ni8430_4 },
4861 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
4862 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4863 pbn_ni8430_4 },
4864 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
4865 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4866 pbn_ni8430_8 },
4867 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
4868 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4869 pbn_ni8430_8 },
4870 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
4871 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4872 pbn_ni8430_16 },
4873 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
4874 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4875 pbn_ni8430_16 },
4876 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
4877 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4878 pbn_ni8430_2 },
4879 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
4880 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4881 pbn_ni8430_2 },
4882 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
4883 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4884 pbn_ni8430_4 },
4885 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
4886 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4887 pbn_ni8430_4 },
4888
4889 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08004890 * ADDI-DATA GmbH communication cards <info@addi-data.com>
4891 */
4892 { PCI_VENDOR_ID_ADDIDATA,
4893 PCI_DEVICE_ID_ADDIDATA_APCI7500,
4894 PCI_ANY_ID,
4895 PCI_ANY_ID,
4896 0,
4897 0,
4898 pbn_b0_4_115200 },
4899
4900 { PCI_VENDOR_ID_ADDIDATA,
4901 PCI_DEVICE_ID_ADDIDATA_APCI7420,
4902 PCI_ANY_ID,
4903 PCI_ANY_ID,
4904 0,
4905 0,
4906 pbn_b0_2_115200 },
4907
4908 { PCI_VENDOR_ID_ADDIDATA,
4909 PCI_DEVICE_ID_ADDIDATA_APCI7300,
4910 PCI_ANY_ID,
4911 PCI_ANY_ID,
4912 0,
4913 0,
4914 pbn_b0_1_115200 },
4915
Ian Abbott086231f2013-07-16 16:14:39 +01004916 { PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01004917 PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08004918 PCI_ANY_ID,
4919 PCI_ANY_ID,
4920 0,
4921 0,
4922 pbn_b1_8_115200 },
4923
4924 { PCI_VENDOR_ID_ADDIDATA,
4925 PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
4926 PCI_ANY_ID,
4927 PCI_ANY_ID,
4928 0,
4929 0,
4930 pbn_b0_4_115200 },
4931
4932 { PCI_VENDOR_ID_ADDIDATA,
4933 PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
4934 PCI_ANY_ID,
4935 PCI_ANY_ID,
4936 0,
4937 0,
4938 pbn_b0_2_115200 },
4939
4940 { PCI_VENDOR_ID_ADDIDATA,
4941 PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
4942 PCI_ANY_ID,
4943 PCI_ANY_ID,
4944 0,
4945 0,
4946 pbn_b0_1_115200 },
4947
4948 { PCI_VENDOR_ID_ADDIDATA,
4949 PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
4950 PCI_ANY_ID,
4951 PCI_ANY_ID,
4952 0,
4953 0,
4954 pbn_b0_4_115200 },
4955
4956 { PCI_VENDOR_ID_ADDIDATA,
4957 PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
4958 PCI_ANY_ID,
4959 PCI_ANY_ID,
4960 0,
4961 0,
4962 pbn_b0_2_115200 },
4963
4964 { PCI_VENDOR_ID_ADDIDATA,
4965 PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
4966 PCI_ANY_ID,
4967 PCI_ANY_ID,
4968 0,
4969 0,
4970 pbn_b0_1_115200 },
4971
4972 { PCI_VENDOR_ID_ADDIDATA,
4973 PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
4974 PCI_ANY_ID,
4975 PCI_ANY_ID,
4976 0,
4977 0,
4978 pbn_b0_8_115200 },
4979
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07004980 { PCI_VENDOR_ID_ADDIDATA,
4981 PCI_DEVICE_ID_ADDIDATA_APCIe7500,
4982 PCI_ANY_ID,
4983 PCI_ANY_ID,
4984 0,
4985 0,
4986 pbn_ADDIDATA_PCIe_4_3906250 },
4987
4988 { PCI_VENDOR_ID_ADDIDATA,
4989 PCI_DEVICE_ID_ADDIDATA_APCIe7420,
4990 PCI_ANY_ID,
4991 PCI_ANY_ID,
4992 0,
4993 0,
4994 pbn_ADDIDATA_PCIe_2_3906250 },
4995
4996 { PCI_VENDOR_ID_ADDIDATA,
4997 PCI_DEVICE_ID_ADDIDATA_APCIe7300,
4998 PCI_ANY_ID,
4999 PCI_ANY_ID,
5000 0,
5001 0,
5002 pbn_ADDIDATA_PCIe_1_3906250 },
5003
5004 { PCI_VENDOR_ID_ADDIDATA,
5005 PCI_DEVICE_ID_ADDIDATA_APCIe7800,
5006 PCI_ANY_ID,
5007 PCI_ANY_ID,
5008 0,
5009 0,
5010 pbn_ADDIDATA_PCIe_8_3906250 },
5011
Jiri Slaby25cf9bc2009-01-15 13:30:34 +00005012 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
5013 PCI_VENDOR_ID_IBM, 0x0299,
5014 0, 0, pbn_b0_bt_2_115200 },
5015
Stefan Seyfried972ce082013-07-01 09:14:21 +02005016 /*
5017 * other NetMos 9835 devices are most likely handled by the
5018 * parport_serial driver, check drivers/parport/parport_serial.c
5019 * before adding them here.
5020 */
5021
Michael Bueschc4285b42009-06-30 11:41:21 -07005022 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
5023 0xA000, 0x1000,
5024 0, 0, pbn_b0_1_115200 },
5025
Nicos Gollan7808edc2011-05-05 21:00:37 +02005026 /* the 9901 is a rebranded 9912 */
5027 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
5028 0xA000, 0x1000,
5029 0, 0, pbn_b0_1_115200 },
5030
5031 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
5032 0xA000, 0x1000,
5033 0, 0, pbn_b0_1_115200 },
5034
5035 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
5036 0xA000, 0x1000,
5037 0, 0, pbn_b0_1_115200 },
5038
5039 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5040 0xA000, 0x1000,
5041 0, 0, pbn_b0_1_115200 },
5042
5043 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5044 0xA000, 0x3002,
5045 0, 0, pbn_NETMOS9900_2s_115200 },
5046
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005047 /*
Eric Smith44178172011-07-11 22:53:13 -06005048 * Best Connectivity and Rosewill PCI Multi I/O cards
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005049 */
5050
5051 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
5052 0xA000, 0x1000,
5053 0, 0, pbn_b0_1_115200 },
5054
5055 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Eric Smith44178172011-07-11 22:53:13 -06005056 0xA000, 0x3002,
5057 0, 0, pbn_b0_bt_2_115200 },
5058
5059 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005060 0xA000, 0x3004,
5061 0, 0, pbn_b0_bt_4_115200 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08005062 /* Intel CE4100 */
5063 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
5064 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5065 pbn_ce4100_1_115200 },
Mika Westerberg6c55d9b2016-01-29 16:49:47 +02005066
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04005067 /*
5068 * Cronyx Omega PCI
5069 */
5070 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
5071 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5072 pbn_omegapci },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005073
5074 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08005075 * Broadcom TruManage
5076 */
5077 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
5078 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5079 pbn_brcm_trumanage },
5080
5081 /*
Alan Cox66835492012-08-16 12:01:33 +01005082 * AgeStar as-prs2-009
5083 */
5084 { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
5085 PCI_ANY_ID, PCI_ANY_ID,
5086 0, 0, pbn_b0_bt_2_115200 },
Alan Cox27788c52012-09-04 16:21:06 +01005087
5088 /*
5089 * WCH CH353 series devices: The 2S1P is handled by parport_serial
5090 * so not listed here.
5091 */
5092 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
5093 PCI_ANY_ID, PCI_ANY_ID,
5094 0, 0, pbn_b0_bt_4_115200 },
5095
5096 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
5097 PCI_ANY_ID, PCI_ANY_ID,
5098 0, 0, pbn_b0_bt_2_115200 },
5099
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03005100 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH355_4S,
5101 PCI_ANY_ID, PCI_ANY_ID,
5102 0, 0, pbn_b0_bt_4_115200 },
5103
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08005104 { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH382_2S,
5105 PCI_ANY_ID, PCI_ANY_ID,
5106 0, 0, pbn_wch382_2 },
5107
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03005108 { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH384_4S,
5109 PCI_ANY_ID, PCI_ANY_ID,
5110 0, 0, pbn_wch384_4 },
5111
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07005112 /* Fintek PCI serial cards */
5113 { PCI_DEVICE(0x1c29, 0x1104), .driver_data = pbn_fintek_4 },
5114 { PCI_DEVICE(0x1c29, 0x1108), .driver_data = pbn_fintek_8 },
5115 { PCI_DEVICE(0x1c29, 0x1112), .driver_data = pbn_fintek_12 },
5116
Ian Abbott1c9c8582017-02-03 20:25:00 +00005117 /* MKS Tenta SCOM-080x serial cards */
5118 { PCI_DEVICE(0x1601, 0x0800), .driver_data = pbn_b0_4_1250000 },
5119 { PCI_DEVICE(0x1601, 0xa801), .driver_data = pbn_b0_4_1250000 },
5120
Matt Schulte14faa8c2012-11-21 10:35:15 -06005121 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07005122 * These entries match devices with class COMMUNICATION_SERIAL,
5123 * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
5124 */
5125 { PCI_ANY_ID, PCI_ANY_ID,
5126 PCI_ANY_ID, PCI_ANY_ID,
5127 PCI_CLASS_COMMUNICATION_SERIAL << 8,
5128 0xffff00, pbn_default },
5129 { PCI_ANY_ID, PCI_ANY_ID,
5130 PCI_ANY_ID, PCI_ANY_ID,
5131 PCI_CLASS_COMMUNICATION_MODEM << 8,
5132 0xffff00, pbn_default },
5133 { PCI_ANY_ID, PCI_ANY_ID,
5134 PCI_ANY_ID, PCI_ANY_ID,
5135 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
5136 0xffff00, pbn_default },
5137 { 0, }
5138};
5139
Michael Reed28071902011-05-31 12:06:28 -05005140static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
5141 pci_channel_state_t state)
5142{
5143 struct serial_private *priv = pci_get_drvdata(dev);
5144
5145 if (state == pci_channel_io_perm_failure)
5146 return PCI_ERS_RESULT_DISCONNECT;
5147
5148 if (priv)
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02005149 pciserial_detach_ports(priv);
Michael Reed28071902011-05-31 12:06:28 -05005150
5151 pci_disable_device(dev);
5152
5153 return PCI_ERS_RESULT_NEED_RESET;
5154}
5155
5156static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
5157{
5158 int rc;
5159
5160 rc = pci_enable_device(dev);
5161
5162 if (rc)
5163 return PCI_ERS_RESULT_DISCONNECT;
5164
5165 pci_restore_state(dev);
5166 pci_save_state(dev);
5167
5168 return PCI_ERS_RESULT_RECOVERED;
5169}
5170
5171static void serial8250_io_resume(struct pci_dev *dev)
5172{
5173 struct serial_private *priv = pci_get_drvdata(dev);
Gabriel Krisman Bertazic130b662016-12-28 16:42:00 -02005174 struct serial_private *new;
Michael Reed28071902011-05-31 12:06:28 -05005175
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02005176 if (!priv)
5177 return;
5178
Gabriel Krisman Bertazic130b662016-12-28 16:42:00 -02005179 new = pciserial_init_ports(dev, priv->board);
5180 if (!IS_ERR(new)) {
5181 pci_set_drvdata(dev, new);
5182 kfree(priv);
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02005183 }
Michael Reed28071902011-05-31 12:06:28 -05005184}
5185
Stephen Hemminger1d352032012-09-07 09:33:17 -07005186static const struct pci_error_handlers serial8250_err_handler = {
Michael Reed28071902011-05-31 12:06:28 -05005187 .error_detected = serial8250_io_error_detected,
5188 .slot_reset = serial8250_io_slot_reset,
5189 .resume = serial8250_io_resume,
5190};
5191
Linus Torvalds1da177e2005-04-16 15:20:36 -07005192static struct pci_driver serial_pci_driver = {
5193 .name = "serial",
5194 .probe = pciserial_init_one,
Bill Pemberton2d47b712012-11-19 13:21:34 -05005195 .remove = pciserial_remove_one,
Andy Shevchenko61702c32015-02-02 14:53:26 +02005196 .driver = {
5197 .pm = &pciserial_pm_ops,
5198 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005199 .id_table = serial_pci_tbl,
Michael Reed28071902011-05-31 12:06:28 -05005200 .err_handler = &serial8250_err_handler,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005201};
5202
Wei Yongjun15a12e82012-10-26 23:04:22 +08005203module_pci_driver(serial_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005204
5205MODULE_LICENSE("GPL");
5206MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
5207MODULE_DEVICE_TABLE(pci, serial_pci_tbl);