blob: b799fd9b6aa9e163f7a705bc6c6c2e35fc94ac8d [file] [log] [blame]
Auke Kokbc7f75f2007-09-17 12:30:59 -07001/*******************************************************************************
2
3 Intel PRO/1000 Linux driver
Bruce Allanbf670442013-01-01 16:00:01 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 Linux NICS <linux.nics@intel.com>
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#ifndef _E1000_HW_H_
30#define _E1000_HW_H_
31
Bruce Allanc556d602013-02-05 00:30:59 -080032#include "regs.h"
Bruce Allana9bb6292013-01-12 07:26:22 +000033#include "defines.h"
Auke Kokbc7f75f2007-09-17 12:30:59 -070034
35struct e1000_hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -070036
Auke Kokbc7f75f2007-09-17 12:30:59 -070037#define E1000_DEV_ID_82571EB_COPPER 0x105E
38#define E1000_DEV_ID_82571EB_FIBER 0x105F
39#define E1000_DEV_ID_82571EB_SERDES 0x1060
40#define E1000_DEV_ID_82571EB_QUAD_COPPER 0x10A4
Auke Kok040babf2007-10-31 15:22:05 -070041#define E1000_DEV_ID_82571PT_QUAD_COPPER 0x10D5
Auke Kokbc7f75f2007-09-17 12:30:59 -070042#define E1000_DEV_ID_82571EB_QUAD_FIBER 0x10A5
43#define E1000_DEV_ID_82571EB_QUAD_COPPER_LP 0x10BC
Auke Kok040babf2007-10-31 15:22:05 -070044#define E1000_DEV_ID_82571EB_SERDES_DUAL 0x10D9
45#define E1000_DEV_ID_82571EB_SERDES_QUAD 0x10DA
Auke Kokbc7f75f2007-09-17 12:30:59 -070046#define E1000_DEV_ID_82572EI_COPPER 0x107D
47#define E1000_DEV_ID_82572EI_FIBER 0x107E
48#define E1000_DEV_ID_82572EI_SERDES 0x107F
49#define E1000_DEV_ID_82572EI 0x10B9
50#define E1000_DEV_ID_82573E 0x108B
51#define E1000_DEV_ID_82573E_IAMT 0x108C
52#define E1000_DEV_ID_82573L 0x109A
Bruce Allan4662e822008-08-26 18:37:06 -070053#define E1000_DEV_ID_82574L 0x10D3
Bruce Allanbef28b12009-03-24 23:28:02 -070054#define E1000_DEV_ID_82574LA 0x10F6
Bruce Allana9bb6292013-01-12 07:26:22 +000055#define E1000_DEV_ID_82583V 0x150C
Auke Kokbc7f75f2007-09-17 12:30:59 -070056#define E1000_DEV_ID_80003ES2LAN_COPPER_DPT 0x1096
57#define E1000_DEV_ID_80003ES2LAN_SERDES_DPT 0x1098
58#define E1000_DEV_ID_80003ES2LAN_COPPER_SPT 0x10BA
59#define E1000_DEV_ID_80003ES2LAN_SERDES_SPT 0x10BB
Bruce Allan9e135a22009-12-01 15:50:31 +000060#define E1000_DEV_ID_ICH8_82567V_3 0x1501
Auke Kokbc7f75f2007-09-17 12:30:59 -070061#define E1000_DEV_ID_ICH8_IGP_M_AMT 0x1049
62#define E1000_DEV_ID_ICH8_IGP_AMT 0x104A
63#define E1000_DEV_ID_ICH8_IGP_C 0x104B
64#define E1000_DEV_ID_ICH8_IFE 0x104C
65#define E1000_DEV_ID_ICH8_IFE_GT 0x10C4
66#define E1000_DEV_ID_ICH8_IFE_G 0x10C5
67#define E1000_DEV_ID_ICH8_IGP_M 0x104D
68#define E1000_DEV_ID_ICH9_IGP_AMT 0x10BD
Bruce Allan2f15f9d2008-08-26 18:36:36 -070069#define E1000_DEV_ID_ICH9_BM 0x10E5
Bruce Allan97ac8ca2008-04-29 09:16:05 -070070#define E1000_DEV_ID_ICH9_IGP_M_AMT 0x10F5
71#define E1000_DEV_ID_ICH9_IGP_M 0x10BF
72#define E1000_DEV_ID_ICH9_IGP_M_V 0x10CB
Auke Kokbc7f75f2007-09-17 12:30:59 -070073#define E1000_DEV_ID_ICH9_IGP_C 0x294C
74#define E1000_DEV_ID_ICH9_IFE 0x10C0
75#define E1000_DEV_ID_ICH9_IFE_GT 0x10C3
76#define E1000_DEV_ID_ICH9_IFE_G 0x10C2
Bruce Allan97ac8ca2008-04-29 09:16:05 -070077#define E1000_DEV_ID_ICH10_R_BM_LM 0x10CC
78#define E1000_DEV_ID_ICH10_R_BM_LF 0x10CD
79#define E1000_DEV_ID_ICH10_R_BM_V 0x10CE
Bruce Allanf4187b52008-08-26 18:36:50 -070080#define E1000_DEV_ID_ICH10_D_BM_LM 0x10DE
81#define E1000_DEV_ID_ICH10_D_BM_LF 0x10DF
Bruce Allan10df0b92010-05-10 15:02:52 +000082#define E1000_DEV_ID_ICH10_D_BM_V 0x1525
Bruce Allana4f58f52009-06-02 11:29:18 +000083#define E1000_DEV_ID_PCH_M_HV_LM 0x10EA
84#define E1000_DEV_ID_PCH_M_HV_LC 0x10EB
85#define E1000_DEV_ID_PCH_D_HV_DM 0x10EF
86#define E1000_DEV_ID_PCH_D_HV_DC 0x10F0
Bruce Alland3738bb2010-06-16 13:27:28 +000087#define E1000_DEV_ID_PCH2_LV_LM 0x1502
88#define E1000_DEV_ID_PCH2_LV_V 0x1503
Bruce Allan2fbe4522012-04-19 03:21:47 +000089#define E1000_DEV_ID_PCH_LPT_I217_LM 0x153A
90#define E1000_DEV_ID_PCH_LPT_I217_V 0x153B
Bruce Allan16e310a2012-10-09 01:11:26 +000091#define E1000_DEV_ID_PCH_LPTLP_I218_LM 0x155A
92#define E1000_DEV_ID_PCH_LPTLP_I218_V 0x1559
Bruce Allan91a3d822013-06-29 01:15:16 +000093#define E1000_DEV_ID_PCH_I218_LM2 0x15A0
94#define E1000_DEV_ID_PCH_I218_V2 0x15A1
95#define E1000_DEV_ID_PCH_I218_LM3 0x15A2 /* Wildcat Point PCH */
96#define E1000_DEV_ID_PCH_I218_V3 0x15A3 /* Wildcat Point PCH */
Auke Kokbc7f75f2007-09-17 12:30:59 -070097
Bruce Allana9bb6292013-01-12 07:26:22 +000098#define E1000_REVISION_4 4
Bruce Allan4662e822008-08-26 18:37:06 -070099
Bruce Allana9bb6292013-01-12 07:26:22 +0000100#define E1000_FUNC_1 1
Auke Kokbc7f75f2007-09-17 12:30:59 -0700101
Bruce Allana9bb6292013-01-12 07:26:22 +0000102#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN0 0
103#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN1 3
Bruce Allan608f8a02010-01-13 02:04:58 +0000104
Auke Kokbc7f75f2007-09-17 12:30:59 -0700105enum e1000_mac_type {
106 e1000_82571,
107 e1000_82572,
108 e1000_82573,
Bruce Allan4662e822008-08-26 18:37:06 -0700109 e1000_82574,
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000110 e1000_82583,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700111 e1000_80003es2lan,
112 e1000_ich8lan,
113 e1000_ich9lan,
Bruce Allanf4187b52008-08-26 18:36:50 -0700114 e1000_ich10lan,
Bruce Allana4f58f52009-06-02 11:29:18 +0000115 e1000_pchlan,
Bruce Alland3738bb2010-06-16 13:27:28 +0000116 e1000_pch2lan,
Bruce Allan2fbe4522012-04-19 03:21:47 +0000117 e1000_pch_lpt,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700118};
119
120enum e1000_media_type {
121 e1000_media_type_unknown = 0,
122 e1000_media_type_copper = 1,
123 e1000_media_type_fiber = 2,
124 e1000_media_type_internal_serdes = 3,
125 e1000_num_media_types
126};
127
128enum e1000_nvm_type {
129 e1000_nvm_unknown = 0,
130 e1000_nvm_none,
131 e1000_nvm_eeprom_spi,
132 e1000_nvm_flash_hw,
133 e1000_nvm_flash_sw
134};
135
136enum e1000_nvm_override {
137 e1000_nvm_override_none = 0,
138 e1000_nvm_override_spi_small,
139 e1000_nvm_override_spi_large
140};
141
142enum e1000_phy_type {
143 e1000_phy_unknown = 0,
144 e1000_phy_none,
145 e1000_phy_m88,
146 e1000_phy_igp,
147 e1000_phy_igp_2,
148 e1000_phy_gg82563,
149 e1000_phy_igp_3,
150 e1000_phy_ife,
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700151 e1000_phy_bm,
Bruce Allana4f58f52009-06-02 11:29:18 +0000152 e1000_phy_82578,
153 e1000_phy_82577,
Bruce Alland3738bb2010-06-16 13:27:28 +0000154 e1000_phy_82579,
Bruce Allan2fbe4522012-04-19 03:21:47 +0000155 e1000_phy_i217,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700156};
157
158enum e1000_bus_width {
159 e1000_bus_width_unknown = 0,
160 e1000_bus_width_pcie_x1,
161 e1000_bus_width_pcie_x2,
162 e1000_bus_width_pcie_x4 = 4,
163 e1000_bus_width_32,
164 e1000_bus_width_64,
165 e1000_bus_width_reserved
166};
167
168enum e1000_1000t_rx_status {
169 e1000_1000t_rx_status_not_ok = 0,
170 e1000_1000t_rx_status_ok,
171 e1000_1000t_rx_status_undefined = 0xFF
172};
173
Bruce Allan362e20c2013-02-20 04:05:45 +0000174enum e1000_rev_polarity {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700175 e1000_rev_polarity_normal = 0,
176 e1000_rev_polarity_reversed,
177 e1000_rev_polarity_undefined = 0xFF
178};
179
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800180enum e1000_fc_mode {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700181 e1000_fc_none = 0,
182 e1000_fc_rx_pause,
183 e1000_fc_tx_pause,
184 e1000_fc_full,
185 e1000_fc_default = 0xFF
186};
187
188enum e1000_ms_type {
189 e1000_ms_hw_default = 0,
190 e1000_ms_force_master,
191 e1000_ms_force_slave,
192 e1000_ms_auto
193};
194
195enum e1000_smart_speed {
196 e1000_smart_speed_default = 0,
197 e1000_smart_speed_on,
198 e1000_smart_speed_off
199};
200
dave grahamc9523372009-02-10 12:52:28 +0000201enum e1000_serdes_link_state {
202 e1000_serdes_link_down = 0,
203 e1000_serdes_link_autoneg_progress,
204 e1000_serdes_link_autoneg_complete,
205 e1000_serdes_link_forced_up
206};
207
Auke Kokbc7f75f2007-09-17 12:30:59 -0700208/* Receive Descriptor - Extended */
209union e1000_rx_desc_extended {
210 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000211 __le64 buffer_addr;
212 __le64 reserved;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700213 } read;
214 struct {
215 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000216 __le32 mrq; /* Multiple Rx Queues */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700217 union {
Al Viroa39fe742007-12-11 19:50:34 +0000218 __le32 rss; /* RSS Hash */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700219 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000220 __le16 ip_id; /* IP id */
221 __le16 csum; /* Packet Checksum */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700222 } csum_ip;
223 } hi_dword;
224 } lower;
225 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000226 __le32 status_error; /* ext status/error */
227 __le16 length;
228 __le16 vlan; /* VLAN tag */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700229 } upper;
230 } wb; /* writeback */
231};
232
233#define MAX_PS_BUFFERS 4
Wei Yangc96ddb02013-05-25 06:23:45 +0000234
235/* Number of packet split data buffers (not including the header buffer) */
236#define PS_PAGE_BUFFERS (MAX_PS_BUFFERS - 1)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700237/* Receive Descriptor - Packet Split */
238union e1000_rx_desc_packet_split {
239 struct {
240 /* one buffer for protocol header(s), three data buffers */
Al Viroa39fe742007-12-11 19:50:34 +0000241 __le64 buffer_addr[MAX_PS_BUFFERS];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700242 } read;
243 struct {
244 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000245 __le32 mrq; /* Multiple Rx Queues */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700246 union {
Al Viroa39fe742007-12-11 19:50:34 +0000247 __le32 rss; /* RSS Hash */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700248 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000249 __le16 ip_id; /* IP id */
250 __le16 csum; /* Packet Checksum */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700251 } csum_ip;
252 } hi_dword;
253 } lower;
254 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000255 __le32 status_error; /* ext status/error */
256 __le16 length0; /* length of buffer 0 */
257 __le16 vlan; /* VLAN tag */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700258 } middle;
259 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000260 __le16 header_status;
Wei Yangc96ddb02013-05-25 06:23:45 +0000261 /* length of buffers 1-3 */
262 __le16 length[PS_PAGE_BUFFERS];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700263 } upper;
Al Viroa39fe742007-12-11 19:50:34 +0000264 __le64 reserved;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700265 } wb; /* writeback */
266};
267
268/* Transmit Descriptor */
269struct e1000_tx_desc {
Al Viroa39fe742007-12-11 19:50:34 +0000270 __le64 buffer_addr; /* Address of the descriptor's data buffer */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700271 union {
Al Viroa39fe742007-12-11 19:50:34 +0000272 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700273 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000274 __le16 length; /* Data buffer length */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700275 u8 cso; /* Checksum offset */
276 u8 cmd; /* Descriptor control */
277 } flags;
278 } lower;
279 union {
Al Viroa39fe742007-12-11 19:50:34 +0000280 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700281 struct {
282 u8 status; /* Descriptor status */
283 u8 css; /* Checksum start */
Al Viroa39fe742007-12-11 19:50:34 +0000284 __le16 special;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700285 } fields;
286 } upper;
287};
288
289/* Offload Context Descriptor */
290struct e1000_context_desc {
291 union {
Al Viroa39fe742007-12-11 19:50:34 +0000292 __le32 ip_config;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700293 struct {
294 u8 ipcss; /* IP checksum start */
295 u8 ipcso; /* IP checksum offset */
Al Viroa39fe742007-12-11 19:50:34 +0000296 __le16 ipcse; /* IP checksum end */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700297 } ip_fields;
298 } lower_setup;
299 union {
Al Viroa39fe742007-12-11 19:50:34 +0000300 __le32 tcp_config;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700301 struct {
302 u8 tucss; /* TCP checksum start */
303 u8 tucso; /* TCP checksum offset */
Al Viroa39fe742007-12-11 19:50:34 +0000304 __le16 tucse; /* TCP checksum end */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700305 } tcp_fields;
306 } upper_setup;
Al Viroa39fe742007-12-11 19:50:34 +0000307 __le32 cmd_and_length;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700308 union {
Al Viroa39fe742007-12-11 19:50:34 +0000309 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700310 struct {
311 u8 status; /* Descriptor status */
312 u8 hdr_len; /* Header length */
Al Viroa39fe742007-12-11 19:50:34 +0000313 __le16 mss; /* Maximum segment size */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700314 } fields;
315 } tcp_seg_setup;
316};
317
318/* Offload data descriptor */
319struct e1000_data_desc {
Al Viroa39fe742007-12-11 19:50:34 +0000320 __le64 buffer_addr; /* Address of the descriptor's buffer address */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700321 union {
Al Viroa39fe742007-12-11 19:50:34 +0000322 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700323 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000324 __le16 length; /* Data buffer length */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700325 u8 typ_len_ext;
326 u8 cmd;
327 } flags;
328 } lower;
329 union {
Al Viroa39fe742007-12-11 19:50:34 +0000330 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700331 struct {
332 u8 status; /* Descriptor status */
333 u8 popts; /* Packet Options */
Bruce Allana9bb6292013-01-12 07:26:22 +0000334 __le16 special;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700335 } fields;
336 } upper;
337};
338
339/* Statistics counters collected by the MAC */
340struct e1000_hw_stats {
341 u64 crcerrs;
342 u64 algnerrc;
343 u64 symerrs;
344 u64 rxerrc;
345 u64 mpc;
346 u64 scc;
347 u64 ecol;
348 u64 mcc;
349 u64 latecol;
350 u64 colc;
351 u64 dc;
352 u64 tncrs;
353 u64 sec;
354 u64 cexterr;
355 u64 rlec;
356 u64 xonrxc;
357 u64 xontxc;
358 u64 xoffrxc;
359 u64 xofftxc;
360 u64 fcruc;
361 u64 prc64;
362 u64 prc127;
363 u64 prc255;
364 u64 prc511;
365 u64 prc1023;
366 u64 prc1522;
367 u64 gprc;
368 u64 bprc;
369 u64 mprc;
370 u64 gptc;
Bruce Allan7c257692008-04-23 11:09:00 -0700371 u64 gorc;
372 u64 gotc;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700373 u64 rnbc;
374 u64 ruc;
375 u64 rfc;
376 u64 roc;
377 u64 rjc;
378 u64 mgprc;
379 u64 mgpdc;
380 u64 mgptc;
Bruce Allan7c257692008-04-23 11:09:00 -0700381 u64 tor;
382 u64 tot;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700383 u64 tpr;
384 u64 tpt;
385 u64 ptc64;
386 u64 ptc127;
387 u64 ptc255;
388 u64 ptc511;
389 u64 ptc1023;
390 u64 ptc1522;
391 u64 mptc;
392 u64 bptc;
393 u64 tsctc;
394 u64 tsctfc;
395 u64 iac;
396 u64 icrxptc;
397 u64 icrxatc;
398 u64 ictxptc;
399 u64 ictxatc;
400 u64 ictxqec;
401 u64 ictxqmtc;
402 u64 icrxdmtc;
403 u64 icrxoc;
404};
405
406struct e1000_phy_stats {
407 u32 idle_errors;
408 u32 receive_errors;
409};
410
411struct e1000_host_mng_dhcp_cookie {
412 u32 signature;
Bruce Allane80bd1d2013-05-01 01:19:46 +0000413 u8 status;
414 u8 reserved0;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700415 u16 vlan_id;
416 u32 reserved1;
417 u16 reserved2;
Bruce Allane80bd1d2013-05-01 01:19:46 +0000418 u8 reserved3;
419 u8 checksum;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700420};
421
422/* Host Interface "Rev 1" */
423struct e1000_host_command_header {
424 u8 command_id;
425 u8 command_length;
426 u8 command_options;
427 u8 checksum;
428};
429
Bruce Allana9bb6292013-01-12 07:26:22 +0000430#define E1000_HI_MAX_DATA_LENGTH 252
Auke Kokbc7f75f2007-09-17 12:30:59 -0700431struct e1000_host_command_info {
432 struct e1000_host_command_header command_header;
433 u8 command_data[E1000_HI_MAX_DATA_LENGTH];
434};
435
436/* Host Interface "Rev 2" */
437struct e1000_host_mng_command_header {
Bruce Allane80bd1d2013-05-01 01:19:46 +0000438 u8 command_id;
439 u8 checksum;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700440 u16 reserved1;
441 u16 reserved2;
442 u16 command_length;
443};
444
Bruce Allana9bb6292013-01-12 07:26:22 +0000445#define E1000_HI_MAX_MNG_DATA_LENGTH 0x6F8
Auke Kokbc7f75f2007-09-17 12:30:59 -0700446struct e1000_host_mng_command_info {
447 struct e1000_host_mng_command_header command_header;
448 u8 command_data[E1000_HI_MAX_MNG_DATA_LENGTH];
449};
450
Bruce Allanbdfe2da2013-01-22 08:44:19 +0000451#include "mac.h"
Bruce Allan93b9f8b2013-01-22 08:44:25 +0000452#include "phy.h"
Bruce Alland2263112013-01-22 08:44:30 +0000453#include "nvm.h"
Bruce Allan948f97a2013-01-22 08:44:35 +0000454#include "manage.h"
Bruce Allanbdfe2da2013-01-22 08:44:19 +0000455
Bruce Allana9bb6292013-01-12 07:26:22 +0000456/* Function pointers for the MAC. */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700457struct e1000_mac_operations {
Bruce Allana4f58f52009-06-02 11:29:18 +0000458 s32 (*id_led_init)(struct e1000_hw *);
Bruce Allandbf80dc2011-04-16 00:34:40 +0000459 s32 (*blink_led)(struct e1000_hw *);
Bruce Allan4662e822008-08-26 18:37:06 -0700460 bool (*check_mng_mode)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700461 s32 (*check_for_link)(struct e1000_hw *);
462 s32 (*cleanup_led)(struct e1000_hw *);
463 void (*clear_hw_cntrs)(struct e1000_hw *);
Bruce Allancaaddaf2009-12-01 15:46:43 +0000464 void (*clear_vfta)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700465 s32 (*get_bus_info)(struct e1000_hw *);
Bruce Allanf4d2dd42010-01-13 02:05:18 +0000466 void (*set_lan_id)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700467 s32 (*get_link_up_info)(struct e1000_hw *, u16 *, u16 *);
468 s32 (*led_on)(struct e1000_hw *);
469 s32 (*led_off)(struct e1000_hw *);
Bruce Allanab8932f2010-01-13 02:05:38 +0000470 void (*update_mc_addr_list)(struct e1000_hw *, u8 *, u32);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700471 s32 (*reset_hw)(struct e1000_hw *);
472 s32 (*init_hw)(struct e1000_hw *);
473 s32 (*setup_link)(struct e1000_hw *);
474 s32 (*setup_physical_interface)(struct e1000_hw *);
Bruce Allana4f58f52009-06-02 11:29:18 +0000475 s32 (*setup_led)(struct e1000_hw *);
Bruce Allancaaddaf2009-12-01 15:46:43 +0000476 void (*write_vfta)(struct e1000_hw *, u32, u32);
Bruce Allan57cde762012-02-22 09:02:58 +0000477 void (*config_collision_dist)(struct e1000_hw *);
Bruce Allan69e1e012012-04-14 03:28:50 +0000478 void (*rar_set)(struct e1000_hw *, u8 *, u32);
Bruce Allan608f8a02010-01-13 02:04:58 +0000479 s32 (*read_mac_addr)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700480};
481
Bruce Allane921eb12012-11-28 09:28:37 +0000482/* When to use various PHY register access functions:
Bruce Allan2b6b1682011-05-13 07:20:09 +0000483 *
484 * Func Caller
485 * Function Does Does When to use
486 * ~~~~~~~~~~~~ ~~~~~ ~~~~~~ ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
487 * X_reg L,P,A n/a for simple PHY reg accesses
488 * X_reg_locked P,A L for multiple accesses of different regs
489 * on different pages
490 * X_reg_page A L,P for multiple accesses of different regs
491 * on the same page
492 *
493 * Where X=[read|write], L=locking, P=sets page, A=register access
494 *
495 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700496struct e1000_phy_operations {
Bruce Allan94d81862009-11-20 23:25:26 +0000497 s32 (*acquire)(struct e1000_hw *);
498 s32 (*cfg_on_link_up)(struct e1000_hw *);
Bruce Allana4f58f52009-06-02 11:29:18 +0000499 s32 (*check_polarity)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700500 s32 (*check_reset_block)(struct e1000_hw *);
Bruce Allan94d81862009-11-20 23:25:26 +0000501 s32 (*commit)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700502 s32 (*force_speed_duplex)(struct e1000_hw *);
503 s32 (*get_cfg_done)(struct e1000_hw *hw);
504 s32 (*get_cable_length)(struct e1000_hw *);
Bruce Allan94d81862009-11-20 23:25:26 +0000505 s32 (*get_info)(struct e1000_hw *);
Bruce Allan2b6b1682011-05-13 07:20:09 +0000506 s32 (*set_page)(struct e1000_hw *, u16);
Bruce Allan94d81862009-11-20 23:25:26 +0000507 s32 (*read_reg)(struct e1000_hw *, u32, u16 *);
508 s32 (*read_reg_locked)(struct e1000_hw *, u32, u16 *);
Bruce Allan2b6b1682011-05-13 07:20:09 +0000509 s32 (*read_reg_page)(struct e1000_hw *, u32, u16 *);
Bruce Allan94d81862009-11-20 23:25:26 +0000510 void (*release)(struct e1000_hw *);
511 s32 (*reset)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700512 s32 (*set_d0_lplu_state)(struct e1000_hw *, bool);
513 s32 (*set_d3_lplu_state)(struct e1000_hw *, bool);
Bruce Allan94d81862009-11-20 23:25:26 +0000514 s32 (*write_reg)(struct e1000_hw *, u32, u16);
515 s32 (*write_reg_locked)(struct e1000_hw *, u32, u16);
Bruce Allan2b6b1682011-05-13 07:20:09 +0000516 s32 (*write_reg_page)(struct e1000_hw *, u32, u16);
Bruce Allan17f208d2009-12-01 15:47:22 +0000517 void (*power_up)(struct e1000_hw *);
518 void (*power_down)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700519};
520
521/* Function pointers for the NVM. */
522struct e1000_nvm_operations {
Bruce Allan94d81862009-11-20 23:25:26 +0000523 s32 (*acquire)(struct e1000_hw *);
524 s32 (*read)(struct e1000_hw *, u16, u16, u16 *);
525 void (*release)(struct e1000_hw *);
Bruce Allane85e3632012-02-22 09:03:14 +0000526 void (*reload)(struct e1000_hw *);
Bruce Allan94d81862009-11-20 23:25:26 +0000527 s32 (*update)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700528 s32 (*valid_led_default)(struct e1000_hw *, u16 *);
Bruce Allan94d81862009-11-20 23:25:26 +0000529 s32 (*validate)(struct e1000_hw *);
530 s32 (*write)(struct e1000_hw *, u16, u16, u16 *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700531};
532
533struct e1000_mac_info {
534 struct e1000_mac_operations ops;
Bruce Alland8d5f8a2011-02-25 07:09:37 +0000535 u8 addr[ETH_ALEN];
536 u8 perm_addr[ETH_ALEN];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700537
538 enum e1000_mac_type type;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700539
540 u32 collision_delta;
541 u32 ledctl_default;
542 u32 ledctl_mode1;
543 u32 ledctl_mode2;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700544 u32 mc_filter_type;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700545 u32 tx_packet_delta;
546 u32 txcw;
547
548 u16 current_ifs_val;
549 u16 ifs_max_val;
550 u16 ifs_min_val;
551 u16 ifs_ratio;
552 u16 ifs_step_size;
553 u16 mta_reg_count;
Bruce Allanab8932f2010-01-13 02:05:38 +0000554
555 /* Maximum size of the MTA register table in all supported adapters */
Bruce Allanf0ff4392013-02-20 04:05:39 +0000556#define MAX_MTA_REG 128
Bruce Allanab8932f2010-01-13 02:05:38 +0000557 u32 mta_shadow[MAX_MTA_REG];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700558 u16 rar_entry_count;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700559
Bruce Allane80bd1d2013-05-01 01:19:46 +0000560 u8 forced_speed_duplex;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700561
Bruce Allanf464ba82010-01-07 16:31:35 +0000562 bool adaptive_ifs;
Bruce Allana65a4a02010-05-10 15:01:51 +0000563 bool has_fwsm;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700564 bool arc_subsystem_valid;
565 bool autoneg;
566 bool autoneg_failed;
567 bool get_link_status;
568 bool in_ifs_mode;
569 bool serdes_has_link;
570 bool tx_pkt_filtering;
dave grahamc9523372009-02-10 12:52:28 +0000571 enum e1000_serdes_link_state serdes_link_state;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700572};
573
574struct e1000_phy_info {
575 struct e1000_phy_operations ops;
576
577 enum e1000_phy_type type;
578
579 enum e1000_1000t_rx_status local_rx;
580 enum e1000_1000t_rx_status remote_rx;
581 enum e1000_ms_type ms_type;
582 enum e1000_ms_type original_ms_type;
583 enum e1000_rev_polarity cable_polarity;
584 enum e1000_smart_speed smart_speed;
585
586 u32 addr;
587 u32 id;
Bruce Allane80bd1d2013-05-01 01:19:46 +0000588 u32 reset_delay_us; /* in usec */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700589 u32 revision;
590
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700591 enum e1000_media_type media_type;
592
Auke Kokbc7f75f2007-09-17 12:30:59 -0700593 u16 autoneg_advertised;
594 u16 autoneg_mask;
595 u16 cable_length;
596 u16 max_cable_length;
597 u16 min_cable_length;
598
599 u8 mdix;
600
601 bool disable_polarity_correction;
602 bool is_mdix;
603 bool polarity_correction;
604 bool speed_downgraded;
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700605 bool autoneg_wait_to_complete;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700606};
607
608struct e1000_nvm_info {
609 struct e1000_nvm_operations ops;
610
611 enum e1000_nvm_type type;
612 enum e1000_nvm_override override;
613
614 u32 flash_bank_size;
615 u32 flash_base_addr;
616
617 u16 word_size;
618 u16 delay_usec;
619 u16 address_bits;
620 u16 opcode_bits;
621 u16 page_size;
622};
623
624struct e1000_bus_info {
625 enum e1000_bus_width width;
626
627 u16 func;
628};
629
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700630struct e1000_fc_info {
631 u32 high_water; /* Flow control high-water mark */
632 u32 low_water; /* Flow control low-water mark */
633 u16 pause_time; /* Flow control pause timer */
Bruce Allana3055952010-05-10 15:02:12 +0000634 u16 refresh_time; /* Flow control refresh timer */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700635 bool send_xon; /* Flow control send XON */
636 bool strict_ieee; /* Strict IEEE mode */
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800637 enum e1000_fc_mode current_mode; /* FC mode in effect */
638 enum e1000_fc_mode requested_mode; /* FC mode requested by caller */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700639};
640
Auke Kokbc7f75f2007-09-17 12:30:59 -0700641struct e1000_dev_spec_82571 {
642 bool laa_is_present;
Dave Graham23a2d1b2009-06-08 14:28:17 +0000643 u32 smb_counter;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700644};
645
Bruce Allan3421eec2009-12-08 07:28:20 +0000646struct e1000_dev_spec_80003es2lan {
Bruce Allane80bd1d2013-05-01 01:19:46 +0000647 bool mdic_wa_enable;
Bruce Allan3421eec2009-12-08 07:28:20 +0000648};
649
Auke Kokbc7f75f2007-09-17 12:30:59 -0700650struct e1000_shadow_ram {
Bruce Allane80bd1d2013-05-01 01:19:46 +0000651 u16 value;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700652 bool modified;
653};
654
655#define E1000_ICH8_SHADOW_RAM_WORDS 2048
656
657struct e1000_dev_spec_ich8lan {
658 bool kmrn_lock_loss_workaround_enabled;
659 struct e1000_shadow_ram shadow_ram[E1000_ICH8_SHADOW_RAM_WORDS];
Bruce Allan1d5846b2009-10-29 13:46:05 +0000660 bool nvm_k1_enabled;
Bruce Allane52997f2010-06-16 13:27:49 +0000661 bool eee_disable;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000662 u16 eee_lp_ability;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700663};
664
665struct e1000_hw {
666 struct e1000_adapter *adapter;
667
Bruce Allanc5083cf2011-12-16 00:45:40 +0000668 void __iomem *hw_addr;
669 void __iomem *flash_address;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700670
Bruce Allane80bd1d2013-05-01 01:19:46 +0000671 struct e1000_mac_info mac;
672 struct e1000_fc_info fc;
673 struct e1000_phy_info phy;
674 struct e1000_nvm_info nvm;
675 struct e1000_bus_info bus;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700676 struct e1000_host_mng_dhcp_cookie mng_cookie;
677
678 union {
Bruce Allane80bd1d2013-05-01 01:19:46 +0000679 struct e1000_dev_spec_82571 e82571;
Bruce Allan3421eec2009-12-08 07:28:20 +0000680 struct e1000_dev_spec_80003es2lan e80003es2lan;
Bruce Allane80bd1d2013-05-01 01:19:46 +0000681 struct e1000_dev_spec_ich8lan ich8lan;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700682 } dev_spec;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700683};
684
Bruce Allanf25701d2013-01-22 08:44:04 +0000685#include "82571.h"
Bruce Allan21b5a6f2013-01-22 08:44:09 +0000686#include "80003es2lan.h"
Bruce Allan1b41db32013-01-22 08:44:14 +0000687#include "ich8lan.h"
Bruce Allanf25701d2013-01-22 08:44:04 +0000688
Auke Kokbc7f75f2007-09-17 12:30:59 -0700689#endif