Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2008 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Keith Packard <keithp@keithp.com> |
| 25 | * |
| 26 | */ |
| 27 | |
| 28 | #include <linux/i2c.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 29 | #include <linux/slab.h> |
Paul Gortmaker | 2d1a8a4 | 2011-08-30 18:16:33 -0400 | [diff] [blame] | 30 | #include <linux/export.h> |
Manasi Navare | 611032b | 2017-01-24 08:21:49 -0800 | [diff] [blame] | 31 | #include <linux/types.h> |
Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 32 | #include <linux/notifier.h> |
| 33 | #include <linux/reboot.h> |
Manasi Navare | 611032b | 2017-01-24 08:21:49 -0800 | [diff] [blame] | 34 | #include <asm/byteorder.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 35 | #include <drm/drmP.h> |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 36 | #include <drm/drm_atomic_helper.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 37 | #include <drm/drm_crtc.h> |
| 38 | #include <drm/drm_crtc_helper.h> |
| 39 | #include <drm/drm_edid.h> |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 40 | #include "intel_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 41 | #include <drm/i915_drm.h> |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 42 | #include "i915_drv.h" |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 43 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 44 | #define DP_LINK_CHECK_TIMEOUT (10 * 1000) |
Pandiyan, Dhinakaran | e8b2577 | 2017-09-18 15:21:39 -0700 | [diff] [blame] | 45 | #define DP_DPRX_ESI_LEN 14 |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 46 | |
Todd Previte | 559be30 | 2015-05-04 07:48:20 -0700 | [diff] [blame] | 47 | /* Compliance test status bits */ |
| 48 | #define INTEL_DP_RESOLUTION_SHIFT_MASK 0 |
| 49 | #define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK) |
| 50 | #define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK) |
| 51 | #define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK) |
| 52 | |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 53 | struct dp_link_dpll { |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 54 | int clock; |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 55 | struct dpll dpll; |
| 56 | }; |
| 57 | |
| 58 | static const struct dp_link_dpll gen4_dpll[] = { |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 59 | { 162000, |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 60 | { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } }, |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 61 | { 270000, |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 62 | { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } } |
| 63 | }; |
| 64 | |
| 65 | static const struct dp_link_dpll pch_dpll[] = { |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 66 | { 162000, |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 67 | { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } }, |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 68 | { 270000, |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 69 | { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } } |
| 70 | }; |
| 71 | |
Chon Ming Lee | 65ce4bf | 2013-09-04 01:30:38 +0800 | [diff] [blame] | 72 | static const struct dp_link_dpll vlv_dpll[] = { |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 73 | { 162000, |
Chon Ming Lee | 58f6e63 | 2013-09-25 15:47:51 +0800 | [diff] [blame] | 74 | { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } }, |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 75 | { 270000, |
Chon Ming Lee | 65ce4bf | 2013-09-04 01:30:38 +0800 | [diff] [blame] | 76 | { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } } |
| 77 | }; |
| 78 | |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 79 | /* |
| 80 | * CHV supports eDP 1.4 that have more link rates. |
| 81 | * Below only provides the fixed rate but exclude variable rate. |
| 82 | */ |
| 83 | static const struct dp_link_dpll chv_dpll[] = { |
| 84 | /* |
| 85 | * CHV requires to program fractional division for m2. |
| 86 | * m2 is stored in fixed point format using formula below |
| 87 | * (m2_int << 22) | m2_fraction |
| 88 | */ |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 89 | { 162000, /* m2_int = 32, m2_fraction = 1677722 */ |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 90 | { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } }, |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 91 | { 270000, /* m2_int = 27, m2_fraction = 0 */ |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 92 | { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }, |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 93 | { 540000, /* m2_int = 27, m2_fraction = 0 */ |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 94 | { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } } |
| 95 | }; |
Sonika Jindal | 637a9c6 | 2015-05-07 09:52:08 +0530 | [diff] [blame] | 96 | |
Sonika Jindal | 64987fc | 2015-05-26 17:50:13 +0530 | [diff] [blame] | 97 | static const int bxt_rates[] = { 162000, 216000, 243000, 270000, |
| 98 | 324000, 432000, 540000 }; |
Sonika Jindal | 637a9c6 | 2015-05-07 09:52:08 +0530 | [diff] [blame] | 99 | static const int skl_rates[] = { 162000, 216000, 270000, |
Ville Syrjälä | f4896f1 | 2015-03-12 17:10:27 +0200 | [diff] [blame] | 100 | 324000, 432000, 540000 }; |
Rodrigo Vivi | d907b66 | 2017-08-10 15:40:08 -0700 | [diff] [blame] | 101 | static const int cnl_rates[] = { 162000, 216000, 270000, |
| 102 | 324000, 432000, 540000, |
| 103 | 648000, 810000 }; |
Ville Syrjälä | f4896f1 | 2015-03-12 17:10:27 +0200 | [diff] [blame] | 104 | static const int default_rates[] = { 162000, 270000, 540000 }; |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 105 | |
Jesse Barnes | cfcb0fc | 2010-10-07 16:01:06 -0700 | [diff] [blame] | 106 | /** |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 107 | * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH) |
Jesse Barnes | cfcb0fc | 2010-10-07 16:01:06 -0700 | [diff] [blame] | 108 | * @intel_dp: DP struct |
| 109 | * |
| 110 | * If a CPU or PCH DP output is attached to an eDP panel, this function |
| 111 | * will return true, and false otherwise. |
| 112 | */ |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 113 | bool intel_dp_is_edp(struct intel_dp *intel_dp) |
Jesse Barnes | cfcb0fc | 2010-10-07 16:01:06 -0700 | [diff] [blame] | 114 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 115 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 116 | |
| 117 | return intel_dig_port->base.type == INTEL_OUTPUT_EDP; |
Jesse Barnes | cfcb0fc | 2010-10-07 16:01:06 -0700 | [diff] [blame] | 118 | } |
| 119 | |
Imre Deak | 68b4d82 | 2013-05-08 13:14:06 +0300 | [diff] [blame] | 120 | static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp) |
Jesse Barnes | cfcb0fc | 2010-10-07 16:01:06 -0700 | [diff] [blame] | 121 | { |
Imre Deak | 68b4d82 | 2013-05-08 13:14:06 +0300 | [diff] [blame] | 122 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 123 | |
| 124 | return intel_dig_port->base.base.dev; |
Jesse Barnes | cfcb0fc | 2010-10-07 16:01:06 -0700 | [diff] [blame] | 125 | } |
| 126 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 127 | static struct intel_dp *intel_attached_dp(struct drm_connector *connector) |
| 128 | { |
Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 129 | return enc_to_intel_dp(&intel_attached_encoder(connector)->base); |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 130 | } |
| 131 | |
Ville Syrjälä | adc1030 | 2017-10-31 22:51:14 +0200 | [diff] [blame] | 132 | static void intel_dp_link_down(struct intel_encoder *encoder, |
| 133 | const struct intel_crtc_state *old_crtc_state); |
Ville Syrjälä | 1e0560e | 2014-08-19 13:24:25 +0300 | [diff] [blame] | 134 | static bool edp_panel_vdd_on(struct intel_dp *intel_dp); |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 135 | static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync); |
Ville Syrjälä | adc1030 | 2017-10-31 22:51:14 +0200 | [diff] [blame] | 136 | static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder, |
| 137 | const struct intel_crtc_state *crtc_state); |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 138 | static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv, |
Ville Syrjälä | a8c3344 | 2014-10-16 21:29:59 +0300 | [diff] [blame] | 139 | enum pipe pipe); |
Shubhangi Shrivastava | f21a219 | 2016-03-30 18:05:22 +0530 | [diff] [blame] | 140 | static void intel_dp_unset_edid(struct intel_dp *intel_dp); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 141 | |
Jani Nikula | 68f357c | 2017-03-28 17:59:05 +0300 | [diff] [blame] | 142 | /* update sink rates from dpcd */ |
| 143 | static void intel_dp_set_sink_rates(struct intel_dp *intel_dp) |
| 144 | { |
Jani Nikula | a8a0888 | 2017-10-09 12:29:59 +0300 | [diff] [blame] | 145 | int i, max_rate; |
Jani Nikula | 68f357c | 2017-03-28 17:59:05 +0300 | [diff] [blame] | 146 | |
Jani Nikula | a8a0888 | 2017-10-09 12:29:59 +0300 | [diff] [blame] | 147 | max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]); |
Jani Nikula | 68f357c | 2017-03-28 17:59:05 +0300 | [diff] [blame] | 148 | |
Jani Nikula | a8a0888 | 2017-10-09 12:29:59 +0300 | [diff] [blame] | 149 | for (i = 0; i < ARRAY_SIZE(default_rates); i++) { |
| 150 | if (default_rates[i] > max_rate) |
| 151 | break; |
Jani Nikula | 68f357c | 2017-03-28 17:59:05 +0300 | [diff] [blame] | 152 | intel_dp->sink_rates[i] = default_rates[i]; |
Jani Nikula | a8a0888 | 2017-10-09 12:29:59 +0300 | [diff] [blame] | 153 | } |
Jani Nikula | 68f357c | 2017-03-28 17:59:05 +0300 | [diff] [blame] | 154 | |
Jani Nikula | a8a0888 | 2017-10-09 12:29:59 +0300 | [diff] [blame] | 155 | intel_dp->num_sink_rates = i; |
Jani Nikula | 68f357c | 2017-03-28 17:59:05 +0300 | [diff] [blame] | 156 | } |
| 157 | |
Jani Nikula | 10ebb73 | 2018-02-01 13:03:41 +0200 | [diff] [blame] | 158 | /* Get length of rates array potentially limited by max_rate. */ |
| 159 | static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate) |
| 160 | { |
| 161 | int i; |
| 162 | |
| 163 | /* Limit results by potentially reduced max rate */ |
| 164 | for (i = 0; i < len; i++) { |
| 165 | if (rates[len - i - 1] <= max_rate) |
| 166 | return len - i; |
| 167 | } |
| 168 | |
| 169 | return 0; |
| 170 | } |
| 171 | |
| 172 | /* Get length of common rates array potentially limited by max_rate. */ |
| 173 | static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp, |
| 174 | int max_rate) |
| 175 | { |
| 176 | return intel_dp_rate_limit_len(intel_dp->common_rates, |
| 177 | intel_dp->num_common_rates, max_rate); |
| 178 | } |
| 179 | |
Jani Nikula | 540b0b7f | 2017-04-06 16:44:13 +0300 | [diff] [blame] | 180 | /* Theoretical max between source and sink */ |
| 181 | static int intel_dp_max_common_rate(struct intel_dp *intel_dp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 182 | { |
Jani Nikula | 540b0b7f | 2017-04-06 16:44:13 +0300 | [diff] [blame] | 183 | return intel_dp->common_rates[intel_dp->num_common_rates - 1]; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 184 | } |
| 185 | |
Jani Nikula | 540b0b7f | 2017-04-06 16:44:13 +0300 | [diff] [blame] | 186 | /* Theoretical max between source and sink */ |
| 187 | static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp) |
Paulo Zanoni | eeb6324 | 2014-05-06 14:56:50 +0300 | [diff] [blame] | 188 | { |
| 189 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Jani Nikula | 540b0b7f | 2017-04-06 16:44:13 +0300 | [diff] [blame] | 190 | int source_max = intel_dig_port->max_lanes; |
| 191 | int sink_max = drm_dp_max_lane_count(intel_dp->dpcd); |
Paulo Zanoni | eeb6324 | 2014-05-06 14:56:50 +0300 | [diff] [blame] | 192 | |
| 193 | return min(source_max, sink_max); |
| 194 | } |
| 195 | |
Jani Nikula | 3d65a73 | 2017-04-06 16:44:14 +0300 | [diff] [blame] | 196 | int intel_dp_max_lane_count(struct intel_dp *intel_dp) |
Jani Nikula | 540b0b7f | 2017-04-06 16:44:13 +0300 | [diff] [blame] | 197 | { |
| 198 | return intel_dp->max_link_lane_count; |
| 199 | } |
| 200 | |
Dhinakaran Pandiyan | 22a2c8e | 2016-11-15 12:59:06 -0800 | [diff] [blame] | 201 | int |
Keith Packard | c898261 | 2012-01-25 08:16:25 -0800 | [diff] [blame] | 202 | intel_dp_link_required(int pixel_clock, int bpp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 203 | { |
Dhinakaran Pandiyan | fd81c44 | 2016-11-14 13:50:20 -0800 | [diff] [blame] | 204 | /* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */ |
| 205 | return DIV_ROUND_UP(pixel_clock * bpp, 8); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 206 | } |
| 207 | |
Dhinakaran Pandiyan | 22a2c8e | 2016-11-15 12:59:06 -0800 | [diff] [blame] | 208 | int |
Dave Airlie | fe27d53 | 2010-06-30 11:46:17 +1000 | [diff] [blame] | 209 | intel_dp_max_data_rate(int max_link_clock, int max_lanes) |
| 210 | { |
Dhinakaran Pandiyan | fd81c44 | 2016-11-14 13:50:20 -0800 | [diff] [blame] | 211 | /* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the |
| 212 | * link rate that is generally expressed in Gbps. Since, 8 bits of data |
| 213 | * is transmitted every LS_Clk per lane, there is no need to account for |
| 214 | * the channel encoding that is done in the PHY layer here. |
| 215 | */ |
| 216 | |
| 217 | return max_link_clock * max_lanes; |
Dave Airlie | fe27d53 | 2010-06-30 11:46:17 +1000 | [diff] [blame] | 218 | } |
| 219 | |
Mika Kahola | 70ec064 | 2016-09-09 14:10:55 +0300 | [diff] [blame] | 220 | static int |
| 221 | intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp) |
| 222 | { |
| 223 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 224 | struct intel_encoder *encoder = &intel_dig_port->base; |
| 225 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 226 | int max_dotclk = dev_priv->max_dotclk_freq; |
| 227 | int ds_max_dotclk; |
| 228 | |
| 229 | int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK; |
| 230 | |
| 231 | if (type != DP_DS_PORT_TYPE_VGA) |
| 232 | return max_dotclk; |
| 233 | |
| 234 | ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd, |
| 235 | intel_dp->downstream_ports); |
| 236 | |
| 237 | if (ds_max_dotclk != 0) |
| 238 | max_dotclk = min(max_dotclk, ds_max_dotclk); |
| 239 | |
| 240 | return max_dotclk; |
| 241 | } |
| 242 | |
Jani Nikula | 4ba285d | 2018-02-01 13:03:42 +0200 | [diff] [blame] | 243 | static int cnl_max_source_rate(struct intel_dp *intel_dp) |
Rodrigo Vivi | 53ddb3c | 2018-01-29 15:22:23 -0800 | [diff] [blame] | 244 | { |
| 245 | struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); |
| 246 | struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev); |
| 247 | enum port port = dig_port->base.port; |
| 248 | |
| 249 | u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK; |
| 250 | |
| 251 | /* Low voltage SKUs are limited to max of 5.4G */ |
| 252 | if (voltage == VOLTAGE_INFO_0_85V) |
Jani Nikula | 4ba285d | 2018-02-01 13:03:42 +0200 | [diff] [blame] | 253 | return 540000; |
Rodrigo Vivi | 53ddb3c | 2018-01-29 15:22:23 -0800 | [diff] [blame] | 254 | |
| 255 | /* For this SKU 8.1G is supported in all ports */ |
| 256 | if (IS_CNL_WITH_PORT_F(dev_priv)) |
Jani Nikula | 4ba285d | 2018-02-01 13:03:42 +0200 | [diff] [blame] | 257 | return 810000; |
Rodrigo Vivi | 53ddb3c | 2018-01-29 15:22:23 -0800 | [diff] [blame] | 258 | |
David Weinehall | 3758d96 | 2018-02-09 15:07:55 +0200 | [diff] [blame] | 259 | /* For other SKUs, max rate on ports A and D is 5.4G */ |
Rodrigo Vivi | 53ddb3c | 2018-01-29 15:22:23 -0800 | [diff] [blame] | 260 | if (port == PORT_A || port == PORT_D) |
Jani Nikula | 4ba285d | 2018-02-01 13:03:42 +0200 | [diff] [blame] | 261 | return 540000; |
Rodrigo Vivi | 53ddb3c | 2018-01-29 15:22:23 -0800 | [diff] [blame] | 262 | |
Jani Nikula | 4ba285d | 2018-02-01 13:03:42 +0200 | [diff] [blame] | 263 | return 810000; |
Rodrigo Vivi | 53ddb3c | 2018-01-29 15:22:23 -0800 | [diff] [blame] | 264 | } |
| 265 | |
Jani Nikula | 55cfc58 | 2017-03-28 17:59:04 +0300 | [diff] [blame] | 266 | static void |
| 267 | intel_dp_set_source_rates(struct intel_dp *intel_dp) |
Navare, Manasi D | 40dba34 | 2016-10-26 16:25:55 -0700 | [diff] [blame] | 268 | { |
| 269 | struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); |
| 270 | struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev); |
Jani Nikula | 99b91bd | 2018-02-01 13:03:43 +0200 | [diff] [blame] | 271 | const struct ddi_vbt_port_info *info = |
| 272 | &dev_priv->vbt.ddi_port_info[dig_port->base.port]; |
Jani Nikula | 55cfc58 | 2017-03-28 17:59:04 +0300 | [diff] [blame] | 273 | const int *source_rates; |
Jani Nikula | 99b91bd | 2018-02-01 13:03:43 +0200 | [diff] [blame] | 274 | int size, max_rate = 0, vbt_max_rate = info->dp_max_link_rate; |
Navare, Manasi D | 40dba34 | 2016-10-26 16:25:55 -0700 | [diff] [blame] | 275 | |
Jani Nikula | 55cfc58 | 2017-03-28 17:59:04 +0300 | [diff] [blame] | 276 | /* This should only be done once */ |
| 277 | WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates); |
| 278 | |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 279 | if (IS_GEN9_LP(dev_priv)) { |
Jani Nikula | 55cfc58 | 2017-03-28 17:59:04 +0300 | [diff] [blame] | 280 | source_rates = bxt_rates; |
Navare, Manasi D | 40dba34 | 2016-10-26 16:25:55 -0700 | [diff] [blame] | 281 | size = ARRAY_SIZE(bxt_rates); |
Rodrigo Vivi | d907b66 | 2017-08-10 15:40:08 -0700 | [diff] [blame] | 282 | } else if (IS_CANNONLAKE(dev_priv)) { |
| 283 | source_rates = cnl_rates; |
Jani Nikula | 4ba285d | 2018-02-01 13:03:42 +0200 | [diff] [blame] | 284 | size = ARRAY_SIZE(cnl_rates); |
| 285 | max_rate = cnl_max_source_rate(intel_dp); |
Rodrigo Vivi | b976dc5 | 2017-01-23 10:32:37 -0800 | [diff] [blame] | 286 | } else if (IS_GEN9_BC(dev_priv)) { |
Jani Nikula | 55cfc58 | 2017-03-28 17:59:04 +0300 | [diff] [blame] | 287 | source_rates = skl_rates; |
Navare, Manasi D | 40dba34 | 2016-10-26 16:25:55 -0700 | [diff] [blame] | 288 | size = ARRAY_SIZE(skl_rates); |
Jani Nikula | fc603ca | 2017-10-09 12:29:58 +0300 | [diff] [blame] | 289 | } else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) || |
| 290 | IS_BROADWELL(dev_priv)) { |
Jani Nikula | 55cfc58 | 2017-03-28 17:59:04 +0300 | [diff] [blame] | 291 | source_rates = default_rates; |
Navare, Manasi D | 40dba34 | 2016-10-26 16:25:55 -0700 | [diff] [blame] | 292 | size = ARRAY_SIZE(default_rates); |
Jani Nikula | fc603ca | 2017-10-09 12:29:58 +0300 | [diff] [blame] | 293 | } else { |
| 294 | source_rates = default_rates; |
| 295 | size = ARRAY_SIZE(default_rates) - 1; |
Navare, Manasi D | 40dba34 | 2016-10-26 16:25:55 -0700 | [diff] [blame] | 296 | } |
| 297 | |
Jani Nikula | 99b91bd | 2018-02-01 13:03:43 +0200 | [diff] [blame] | 298 | if (max_rate && vbt_max_rate) |
| 299 | max_rate = min(max_rate, vbt_max_rate); |
| 300 | else if (vbt_max_rate) |
| 301 | max_rate = vbt_max_rate; |
| 302 | |
Jani Nikula | 4ba285d | 2018-02-01 13:03:42 +0200 | [diff] [blame] | 303 | if (max_rate) |
| 304 | size = intel_dp_rate_limit_len(source_rates, size, max_rate); |
| 305 | |
Jani Nikula | 55cfc58 | 2017-03-28 17:59:04 +0300 | [diff] [blame] | 306 | intel_dp->source_rates = source_rates; |
| 307 | intel_dp->num_source_rates = size; |
Navare, Manasi D | 40dba34 | 2016-10-26 16:25:55 -0700 | [diff] [blame] | 308 | } |
| 309 | |
| 310 | static int intersect_rates(const int *source_rates, int source_len, |
| 311 | const int *sink_rates, int sink_len, |
| 312 | int *common_rates) |
| 313 | { |
| 314 | int i = 0, j = 0, k = 0; |
| 315 | |
| 316 | while (i < source_len && j < sink_len) { |
| 317 | if (source_rates[i] == sink_rates[j]) { |
| 318 | if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES)) |
| 319 | return k; |
| 320 | common_rates[k] = source_rates[i]; |
| 321 | ++k; |
| 322 | ++i; |
| 323 | ++j; |
| 324 | } else if (source_rates[i] < sink_rates[j]) { |
| 325 | ++i; |
| 326 | } else { |
| 327 | ++j; |
| 328 | } |
| 329 | } |
| 330 | return k; |
| 331 | } |
| 332 | |
Jani Nikula | 8001b75 | 2017-03-28 17:59:03 +0300 | [diff] [blame] | 333 | /* return index of rate in rates array, or -1 if not found */ |
| 334 | static int intel_dp_rate_index(const int *rates, int len, int rate) |
| 335 | { |
| 336 | int i; |
| 337 | |
| 338 | for (i = 0; i < len; i++) |
| 339 | if (rate == rates[i]) |
| 340 | return i; |
| 341 | |
| 342 | return -1; |
| 343 | } |
| 344 | |
Jani Nikula | 975ee5fca | 2017-04-06 16:44:10 +0300 | [diff] [blame] | 345 | static void intel_dp_set_common_rates(struct intel_dp *intel_dp) |
Navare, Manasi D | 40dba34 | 2016-10-26 16:25:55 -0700 | [diff] [blame] | 346 | { |
Jani Nikula | 975ee5fca | 2017-04-06 16:44:10 +0300 | [diff] [blame] | 347 | WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates); |
Navare, Manasi D | 40dba34 | 2016-10-26 16:25:55 -0700 | [diff] [blame] | 348 | |
Jani Nikula | 975ee5fca | 2017-04-06 16:44:10 +0300 | [diff] [blame] | 349 | intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates, |
| 350 | intel_dp->num_source_rates, |
| 351 | intel_dp->sink_rates, |
| 352 | intel_dp->num_sink_rates, |
| 353 | intel_dp->common_rates); |
| 354 | |
| 355 | /* Paranoia, there should always be something in common. */ |
| 356 | if (WARN_ON(intel_dp->num_common_rates == 0)) { |
| 357 | intel_dp->common_rates[0] = default_rates[0]; |
| 358 | intel_dp->num_common_rates = 1; |
| 359 | } |
| 360 | } |
| 361 | |
Manasi Navare | 1a92c70 | 2017-06-08 13:41:02 -0700 | [diff] [blame] | 362 | static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate, |
| 363 | uint8_t lane_count) |
Manasi Navare | 14c562c | 2017-04-06 14:00:12 -0700 | [diff] [blame] | 364 | { |
| 365 | /* |
| 366 | * FIXME: we need to synchronize the current link parameters with |
| 367 | * hardware readout. Currently fast link training doesn't work on |
| 368 | * boot-up. |
| 369 | */ |
Manasi Navare | 1a92c70 | 2017-06-08 13:41:02 -0700 | [diff] [blame] | 370 | if (link_rate == 0 || |
| 371 | link_rate > intel_dp->max_link_rate) |
Manasi Navare | 14c562c | 2017-04-06 14:00:12 -0700 | [diff] [blame] | 372 | return false; |
| 373 | |
Manasi Navare | 1a92c70 | 2017-06-08 13:41:02 -0700 | [diff] [blame] | 374 | if (lane_count == 0 || |
| 375 | lane_count > intel_dp_max_lane_count(intel_dp)) |
Manasi Navare | 14c562c | 2017-04-06 14:00:12 -0700 | [diff] [blame] | 376 | return false; |
| 377 | |
| 378 | return true; |
| 379 | } |
| 380 | |
Manasi Navare | fdb14d3 | 2016-12-08 19:05:12 -0800 | [diff] [blame] | 381 | int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp, |
| 382 | int link_rate, uint8_t lane_count) |
| 383 | { |
Jani Nikula | b1810a7 | 2017-04-06 16:44:11 +0300 | [diff] [blame] | 384 | int index; |
Manasi Navare | fdb14d3 | 2016-12-08 19:05:12 -0800 | [diff] [blame] | 385 | |
Jani Nikula | b1810a7 | 2017-04-06 16:44:11 +0300 | [diff] [blame] | 386 | index = intel_dp_rate_index(intel_dp->common_rates, |
| 387 | intel_dp->num_common_rates, |
| 388 | link_rate); |
| 389 | if (index > 0) { |
Jani Nikula | e6c0c64 | 2017-04-06 16:44:12 +0300 | [diff] [blame] | 390 | intel_dp->max_link_rate = intel_dp->common_rates[index - 1]; |
| 391 | intel_dp->max_link_lane_count = lane_count; |
Manasi Navare | fdb14d3 | 2016-12-08 19:05:12 -0800 | [diff] [blame] | 392 | } else if (lane_count > 1) { |
Jani Nikula | 540b0b7f | 2017-04-06 16:44:13 +0300 | [diff] [blame] | 393 | intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp); |
Jani Nikula | e6c0c64 | 2017-04-06 16:44:12 +0300 | [diff] [blame] | 394 | intel_dp->max_link_lane_count = lane_count >> 1; |
Manasi Navare | fdb14d3 | 2016-12-08 19:05:12 -0800 | [diff] [blame] | 395 | } else { |
| 396 | DRM_ERROR("Link Training Unsuccessful\n"); |
| 397 | return -1; |
| 398 | } |
| 399 | |
| 400 | return 0; |
| 401 | } |
| 402 | |
Damien Lespiau | c19de8e | 2013-11-28 15:29:18 +0000 | [diff] [blame] | 403 | static enum drm_mode_status |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 404 | intel_dp_mode_valid(struct drm_connector *connector, |
| 405 | struct drm_display_mode *mode) |
| 406 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 407 | struct intel_dp *intel_dp = intel_attached_dp(connector); |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 408 | struct intel_connector *intel_connector = to_intel_connector(connector); |
| 409 | struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode; |
Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 410 | int target_clock = mode->clock; |
| 411 | int max_rate, mode_rate, max_lanes, max_link_clock; |
Mika Kahola | 70ec064 | 2016-09-09 14:10:55 +0300 | [diff] [blame] | 412 | int max_dotclk; |
| 413 | |
| 414 | max_dotclk = intel_dp_downstream_max_dotclock(intel_dp); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 415 | |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 416 | if (intel_dp_is_edp(intel_dp) && fixed_mode) { |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 417 | if (mode->hdisplay > fixed_mode->hdisplay) |
Zhao Yakui | 7de56f4 | 2010-07-19 09:43:14 +0100 | [diff] [blame] | 418 | return MODE_PANEL; |
| 419 | |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 420 | if (mode->vdisplay > fixed_mode->vdisplay) |
Zhao Yakui | 7de56f4 | 2010-07-19 09:43:14 +0100 | [diff] [blame] | 421 | return MODE_PANEL; |
Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 422 | |
| 423 | target_clock = fixed_mode->clock; |
Zhao Yakui | 7de56f4 | 2010-07-19 09:43:14 +0100 | [diff] [blame] | 424 | } |
| 425 | |
Ville Syrjälä | 50fec21 | 2015-03-12 17:10:34 +0200 | [diff] [blame] | 426 | max_link_clock = intel_dp_max_link_rate(intel_dp); |
Paulo Zanoni | eeb6324 | 2014-05-06 14:56:50 +0300 | [diff] [blame] | 427 | max_lanes = intel_dp_max_lane_count(intel_dp); |
Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 428 | |
| 429 | max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes); |
| 430 | mode_rate = intel_dp_link_required(target_clock, 18); |
| 431 | |
Mika Kahola | 799487f | 2016-02-02 15:16:38 +0200 | [diff] [blame] | 432 | if (mode_rate > max_rate || target_clock > max_dotclk) |
Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 433 | return MODE_CLOCK_HIGH; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 434 | |
| 435 | if (mode->clock < 10000) |
| 436 | return MODE_CLOCK_LOW; |
| 437 | |
Daniel Vetter | 0af78a2 | 2012-05-23 11:30:55 +0200 | [diff] [blame] | 438 | if (mode->flags & DRM_MODE_FLAG_DBLCLK) |
| 439 | return MODE_H_ILLEGAL; |
| 440 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 441 | return MODE_OK; |
| 442 | } |
| 443 | |
Rodrigo Vivi | a4f1289 | 2014-11-14 08:52:27 -0800 | [diff] [blame] | 444 | uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 445 | { |
| 446 | int i; |
| 447 | uint32_t v = 0; |
| 448 | |
| 449 | if (src_bytes > 4) |
| 450 | src_bytes = 4; |
| 451 | for (i = 0; i < src_bytes; i++) |
| 452 | v |= ((uint32_t) src[i]) << ((3-i) * 8); |
| 453 | return v; |
| 454 | } |
| 455 | |
Damien Lespiau | c2af70e | 2015-02-10 19:32:23 +0000 | [diff] [blame] | 456 | static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 457 | { |
| 458 | int i; |
| 459 | if (dst_bytes > 4) |
| 460 | dst_bytes = 4; |
| 461 | for (i = 0; i < dst_bytes; i++) |
| 462 | dst[i] = src >> ((3-i) * 8); |
| 463 | } |
| 464 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 465 | static void |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 466 | intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp); |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 467 | static void |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 468 | intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp, |
Ville Syrjälä | 5d5ab2d | 2016-12-20 18:51:17 +0200 | [diff] [blame] | 469 | bool force_disable_vdd); |
Imre Deak | 335f752 | 2016-08-10 14:07:32 +0300 | [diff] [blame] | 470 | static void |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 471 | intel_dp_pps_init(struct intel_dp *intel_dp); |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 472 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 473 | static void pps_lock(struct intel_dp *intel_dp) |
| 474 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 475 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 476 | |
| 477 | /* |
Lucas De Marchi | 40c7ae4 | 2017-11-13 16:46:38 -0800 | [diff] [blame] | 478 | * See intel_power_sequencer_reset() why we need |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 479 | * a power domain reference here. |
| 480 | */ |
Ander Conselvan de Oliveira | 5432fca | 2017-02-22 08:34:26 +0200 | [diff] [blame] | 481 | intel_display_power_get(dev_priv, intel_dp->aux_power_domain); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 482 | |
| 483 | mutex_lock(&dev_priv->pps_mutex); |
| 484 | } |
| 485 | |
| 486 | static void pps_unlock(struct intel_dp *intel_dp) |
| 487 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 488 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 489 | |
| 490 | mutex_unlock(&dev_priv->pps_mutex); |
| 491 | |
Ander Conselvan de Oliveira | 5432fca | 2017-02-22 08:34:26 +0200 | [diff] [blame] | 492 | intel_display_power_put(dev_priv, intel_dp->aux_power_domain); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 493 | } |
| 494 | |
Ville Syrjälä | 961a0db | 2014-10-16 21:29:42 +0300 | [diff] [blame] | 495 | static void |
| 496 | vlv_power_sequencer_kick(struct intel_dp *intel_dp) |
| 497 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 498 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Ville Syrjälä | 961a0db | 2014-10-16 21:29:42 +0300 | [diff] [blame] | 499 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Ville Syrjälä | 961a0db | 2014-10-16 21:29:42 +0300 | [diff] [blame] | 500 | enum pipe pipe = intel_dp->pps_pipe; |
Ville Syrjälä | 0047eed | 2015-07-10 10:56:24 +0300 | [diff] [blame] | 501 | bool pll_enabled, release_cl_override = false; |
| 502 | enum dpio_phy phy = DPIO_PHY(pipe); |
| 503 | enum dpio_channel ch = vlv_pipe_to_channel(pipe); |
Ville Syrjälä | 961a0db | 2014-10-16 21:29:42 +0300 | [diff] [blame] | 504 | uint32_t DP; |
| 505 | |
| 506 | if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN, |
| 507 | "skipping pipe %c power seqeuncer kick due to port %c being active\n", |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 508 | pipe_name(pipe), port_name(intel_dig_port->base.port))) |
Ville Syrjälä | 961a0db | 2014-10-16 21:29:42 +0300 | [diff] [blame] | 509 | return; |
| 510 | |
| 511 | DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n", |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 512 | pipe_name(pipe), port_name(intel_dig_port->base.port)); |
Ville Syrjälä | 961a0db | 2014-10-16 21:29:42 +0300 | [diff] [blame] | 513 | |
| 514 | /* Preserve the BIOS-computed detected bit. This is |
| 515 | * supposed to be read-only. |
| 516 | */ |
| 517 | DP = I915_READ(intel_dp->output_reg) & DP_DETECTED; |
| 518 | DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0; |
| 519 | DP |= DP_PORT_WIDTH(1); |
| 520 | DP |= DP_LINK_TRAIN_PAT_1; |
| 521 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 522 | if (IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | 961a0db | 2014-10-16 21:29:42 +0300 | [diff] [blame] | 523 | DP |= DP_PIPE_SELECT_CHV(pipe); |
| 524 | else if (pipe == PIPE_B) |
| 525 | DP |= DP_PIPEB_SELECT; |
| 526 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 527 | pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE; |
| 528 | |
| 529 | /* |
| 530 | * The DPLL for the pipe must be enabled for this to work. |
| 531 | * So enable temporarily it if it's not already enabled. |
| 532 | */ |
Ville Syrjälä | 0047eed | 2015-07-10 10:56:24 +0300 | [diff] [blame] | 533 | if (!pll_enabled) { |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 534 | release_cl_override = IS_CHERRYVIEW(dev_priv) && |
Ville Syrjälä | 0047eed | 2015-07-10 10:56:24 +0300 | [diff] [blame] | 535 | !chv_phy_powergate_ch(dev_priv, phy, ch, true); |
| 536 | |
Ville Syrjälä | 30ad981 | 2016-10-31 22:37:07 +0200 | [diff] [blame] | 537 | if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ? |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 538 | &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) { |
| 539 | DRM_ERROR("Failed to force on pll for pipe %c!\n", |
| 540 | pipe_name(pipe)); |
| 541 | return; |
| 542 | } |
Ville Syrjälä | 0047eed | 2015-07-10 10:56:24 +0300 | [diff] [blame] | 543 | } |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 544 | |
Ville Syrjälä | 961a0db | 2014-10-16 21:29:42 +0300 | [diff] [blame] | 545 | /* |
| 546 | * Similar magic as in intel_dp_enable_port(). |
| 547 | * We _must_ do this port enable + disable trick |
| 548 | * to make this power seqeuencer lock onto the port. |
| 549 | * Otherwise even VDD force bit won't work. |
| 550 | */ |
| 551 | I915_WRITE(intel_dp->output_reg, DP); |
| 552 | POSTING_READ(intel_dp->output_reg); |
| 553 | |
| 554 | I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN); |
| 555 | POSTING_READ(intel_dp->output_reg); |
| 556 | |
| 557 | I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN); |
| 558 | POSTING_READ(intel_dp->output_reg); |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 559 | |
Ville Syrjälä | 0047eed | 2015-07-10 10:56:24 +0300 | [diff] [blame] | 560 | if (!pll_enabled) { |
Ville Syrjälä | 30ad981 | 2016-10-31 22:37:07 +0200 | [diff] [blame] | 561 | vlv_force_pll_off(dev_priv, pipe); |
Ville Syrjälä | 0047eed | 2015-07-10 10:56:24 +0300 | [diff] [blame] | 562 | |
| 563 | if (release_cl_override) |
| 564 | chv_phy_powergate_ch(dev_priv, phy, ch, false); |
| 565 | } |
Ville Syrjälä | 961a0db | 2014-10-16 21:29:42 +0300 | [diff] [blame] | 566 | } |
| 567 | |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 568 | static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv) |
| 569 | { |
| 570 | struct intel_encoder *encoder; |
| 571 | unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B); |
| 572 | |
| 573 | /* |
| 574 | * We don't have power sequencer currently. |
| 575 | * Pick one that's not used by other ports. |
| 576 | */ |
| 577 | for_each_intel_encoder(&dev_priv->drm, encoder) { |
| 578 | struct intel_dp *intel_dp; |
| 579 | |
| 580 | if (encoder->type != INTEL_OUTPUT_DP && |
| 581 | encoder->type != INTEL_OUTPUT_EDP) |
| 582 | continue; |
| 583 | |
| 584 | intel_dp = enc_to_intel_dp(&encoder->base); |
| 585 | |
| 586 | if (encoder->type == INTEL_OUTPUT_EDP) { |
| 587 | WARN_ON(intel_dp->active_pipe != INVALID_PIPE && |
| 588 | intel_dp->active_pipe != intel_dp->pps_pipe); |
| 589 | |
| 590 | if (intel_dp->pps_pipe != INVALID_PIPE) |
| 591 | pipes &= ~(1 << intel_dp->pps_pipe); |
| 592 | } else { |
| 593 | WARN_ON(intel_dp->pps_pipe != INVALID_PIPE); |
| 594 | |
| 595 | if (intel_dp->active_pipe != INVALID_PIPE) |
| 596 | pipes &= ~(1 << intel_dp->active_pipe); |
| 597 | } |
| 598 | } |
| 599 | |
| 600 | if (pipes == 0) |
| 601 | return INVALID_PIPE; |
| 602 | |
| 603 | return ffs(pipes) - 1; |
| 604 | } |
| 605 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 606 | static enum pipe |
| 607 | vlv_power_sequencer_pipe(struct intel_dp *intel_dp) |
| 608 | { |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 609 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 610 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Ville Syrjälä | a8c3344 | 2014-10-16 21:29:59 +0300 | [diff] [blame] | 611 | enum pipe pipe; |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 612 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 613 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 614 | |
Ville Syrjälä | a8c3344 | 2014-10-16 21:29:59 +0300 | [diff] [blame] | 615 | /* We should never land here with regular DP ports */ |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 616 | WARN_ON(!intel_dp_is_edp(intel_dp)); |
Ville Syrjälä | a8c3344 | 2014-10-16 21:29:59 +0300 | [diff] [blame] | 617 | |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 618 | WARN_ON(intel_dp->active_pipe != INVALID_PIPE && |
| 619 | intel_dp->active_pipe != intel_dp->pps_pipe); |
| 620 | |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 621 | if (intel_dp->pps_pipe != INVALID_PIPE) |
| 622 | return intel_dp->pps_pipe; |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 623 | |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 624 | pipe = vlv_find_free_pps(dev_priv); |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 625 | |
| 626 | /* |
| 627 | * Didn't find one. This should not happen since there |
| 628 | * are two power sequencers and up to two eDP ports. |
| 629 | */ |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 630 | if (WARN_ON(pipe == INVALID_PIPE)) |
Ville Syrjälä | a8c3344 | 2014-10-16 21:29:59 +0300 | [diff] [blame] | 631 | pipe = PIPE_A; |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 632 | |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 633 | vlv_steal_power_sequencer(dev_priv, pipe); |
Ville Syrjälä | a8c3344 | 2014-10-16 21:29:59 +0300 | [diff] [blame] | 634 | intel_dp->pps_pipe = pipe; |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 635 | |
| 636 | DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n", |
| 637 | pipe_name(intel_dp->pps_pipe), |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 638 | port_name(intel_dig_port->base.port)); |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 639 | |
| 640 | /* init power sequencer on this pipe and port */ |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 641 | intel_dp_init_panel_power_sequencer(intel_dp); |
| 642 | intel_dp_init_panel_power_sequencer_registers(intel_dp, true); |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 643 | |
Ville Syrjälä | 961a0db | 2014-10-16 21:29:42 +0300 | [diff] [blame] | 644 | /* |
| 645 | * Even vdd force doesn't work until we've made |
| 646 | * the power sequencer lock in on the port. |
| 647 | */ |
| 648 | vlv_power_sequencer_kick(intel_dp); |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 649 | |
| 650 | return intel_dp->pps_pipe; |
| 651 | } |
| 652 | |
Imre Deak | 7859799 | 2016-06-16 16:37:20 +0300 | [diff] [blame] | 653 | static int |
| 654 | bxt_power_sequencer_idx(struct intel_dp *intel_dp) |
| 655 | { |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 656 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Imre Deak | 7859799 | 2016-06-16 16:37:20 +0300 | [diff] [blame] | 657 | |
| 658 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 659 | |
| 660 | /* We should never land here with regular DP ports */ |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 661 | WARN_ON(!intel_dp_is_edp(intel_dp)); |
Imre Deak | 7859799 | 2016-06-16 16:37:20 +0300 | [diff] [blame] | 662 | |
| 663 | /* |
| 664 | * TODO: BXT has 2 PPS instances. The correct port->PPS instance |
| 665 | * mapping needs to be retrieved from VBT, for now just hard-code to |
| 666 | * use instance #0 always. |
| 667 | */ |
| 668 | if (!intel_dp->pps_reset) |
| 669 | return 0; |
| 670 | |
| 671 | intel_dp->pps_reset = false; |
| 672 | |
| 673 | /* |
| 674 | * Only the HW needs to be reprogrammed, the SW state is fixed and |
| 675 | * has been setup during connector init. |
| 676 | */ |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 677 | intel_dp_init_panel_power_sequencer_registers(intel_dp, false); |
Imre Deak | 7859799 | 2016-06-16 16:37:20 +0300 | [diff] [blame] | 678 | |
| 679 | return 0; |
| 680 | } |
| 681 | |
Ville Syrjälä | 6491ab2 | 2014-08-18 22:16:06 +0300 | [diff] [blame] | 682 | typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv, |
| 683 | enum pipe pipe); |
| 684 | |
| 685 | static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv, |
| 686 | enum pipe pipe) |
| 687 | { |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 688 | return I915_READ(PP_STATUS(pipe)) & PP_ON; |
Ville Syrjälä | 6491ab2 | 2014-08-18 22:16:06 +0300 | [diff] [blame] | 689 | } |
| 690 | |
| 691 | static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv, |
| 692 | enum pipe pipe) |
| 693 | { |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 694 | return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD; |
Ville Syrjälä | 6491ab2 | 2014-08-18 22:16:06 +0300 | [diff] [blame] | 695 | } |
| 696 | |
| 697 | static bool vlv_pipe_any(struct drm_i915_private *dev_priv, |
| 698 | enum pipe pipe) |
| 699 | { |
| 700 | return true; |
| 701 | } |
| 702 | |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 703 | static enum pipe |
Ville Syrjälä | 6491ab2 | 2014-08-18 22:16:06 +0300 | [diff] [blame] | 704 | vlv_initial_pps_pipe(struct drm_i915_private *dev_priv, |
| 705 | enum port port, |
| 706 | vlv_pipe_check pipe_check) |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 707 | { |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 708 | enum pipe pipe; |
| 709 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 710 | for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) { |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 711 | u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) & |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 712 | PANEL_PORT_SELECT_MASK; |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 713 | |
| 714 | if (port_sel != PANEL_PORT_SELECT_VLV(port)) |
| 715 | continue; |
| 716 | |
Ville Syrjälä | 6491ab2 | 2014-08-18 22:16:06 +0300 | [diff] [blame] | 717 | if (!pipe_check(dev_priv, pipe)) |
| 718 | continue; |
| 719 | |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 720 | return pipe; |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 721 | } |
| 722 | |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 723 | return INVALID_PIPE; |
| 724 | } |
| 725 | |
| 726 | static void |
| 727 | vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp) |
| 728 | { |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 729 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 730 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 731 | enum port port = intel_dig_port->base.port; |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 732 | |
| 733 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 734 | |
| 735 | /* try to find a pipe with this port selected */ |
Ville Syrjälä | 6491ab2 | 2014-08-18 22:16:06 +0300 | [diff] [blame] | 736 | /* first pick one where the panel is on */ |
| 737 | intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port, |
| 738 | vlv_pipe_has_pp_on); |
| 739 | /* didn't find one? pick one where vdd is on */ |
| 740 | if (intel_dp->pps_pipe == INVALID_PIPE) |
| 741 | intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port, |
| 742 | vlv_pipe_has_vdd_on); |
| 743 | /* didn't find one? pick one with just the correct port */ |
| 744 | if (intel_dp->pps_pipe == INVALID_PIPE) |
| 745 | intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port, |
| 746 | vlv_pipe_any); |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 747 | |
| 748 | /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */ |
| 749 | if (intel_dp->pps_pipe == INVALID_PIPE) { |
| 750 | DRM_DEBUG_KMS("no initial power sequencer for port %c\n", |
| 751 | port_name(port)); |
| 752 | return; |
| 753 | } |
| 754 | |
| 755 | DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n", |
| 756 | port_name(port), pipe_name(intel_dp->pps_pipe)); |
| 757 | |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 758 | intel_dp_init_panel_power_sequencer(intel_dp); |
| 759 | intel_dp_init_panel_power_sequencer_registers(intel_dp, false); |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 760 | } |
| 761 | |
Imre Deak | 7859799 | 2016-06-16 16:37:20 +0300 | [diff] [blame] | 762 | void intel_power_sequencer_reset(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 763 | { |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 764 | struct intel_encoder *encoder; |
| 765 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 766 | if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) && |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 767 | !IS_GEN9_LP(dev_priv))) |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 768 | return; |
| 769 | |
| 770 | /* |
| 771 | * We can't grab pps_mutex here due to deadlock with power_domain |
| 772 | * mutex when power_domain functions are called while holding pps_mutex. |
| 773 | * That also means that in order to use pps_pipe the code needs to |
| 774 | * hold both a power domain reference and pps_mutex, and the power domain |
| 775 | * reference get/put must be done while _not_ holding pps_mutex. |
| 776 | * pps_{lock,unlock}() do these steps in the correct order, so one |
| 777 | * should use them always. |
| 778 | */ |
| 779 | |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 780 | for_each_intel_encoder(&dev_priv->drm, encoder) { |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 781 | struct intel_dp *intel_dp; |
| 782 | |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 783 | if (encoder->type != INTEL_OUTPUT_DP && |
Ville Syrjälä | 7e732ca | 2017-10-27 22:31:24 +0300 | [diff] [blame] | 784 | encoder->type != INTEL_OUTPUT_EDP && |
| 785 | encoder->type != INTEL_OUTPUT_DDI) |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 786 | continue; |
| 787 | |
| 788 | intel_dp = enc_to_intel_dp(&encoder->base); |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 789 | |
Ville Syrjälä | 7e732ca | 2017-10-27 22:31:24 +0300 | [diff] [blame] | 790 | /* Skip pure DVI/HDMI DDI encoders */ |
| 791 | if (!i915_mmio_reg_valid(intel_dp->output_reg)) |
| 792 | continue; |
| 793 | |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 794 | WARN_ON(intel_dp->active_pipe != INVALID_PIPE); |
| 795 | |
| 796 | if (encoder->type != INTEL_OUTPUT_EDP) |
| 797 | continue; |
| 798 | |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 799 | if (IS_GEN9_LP(dev_priv)) |
Imre Deak | 7859799 | 2016-06-16 16:37:20 +0300 | [diff] [blame] | 800 | intel_dp->pps_reset = true; |
| 801 | else |
| 802 | intel_dp->pps_pipe = INVALID_PIPE; |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 803 | } |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 804 | } |
| 805 | |
Imre Deak | 8e8232d | 2016-06-16 16:37:21 +0300 | [diff] [blame] | 806 | struct pps_registers { |
| 807 | i915_reg_t pp_ctrl; |
| 808 | i915_reg_t pp_stat; |
| 809 | i915_reg_t pp_on; |
| 810 | i915_reg_t pp_off; |
| 811 | i915_reg_t pp_div; |
| 812 | }; |
| 813 | |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 814 | static void intel_pps_get_registers(struct intel_dp *intel_dp, |
Imre Deak | 8e8232d | 2016-06-16 16:37:21 +0300 | [diff] [blame] | 815 | struct pps_registers *regs) |
| 816 | { |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 817 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 818 | int pps_idx = 0; |
| 819 | |
Imre Deak | 8e8232d | 2016-06-16 16:37:21 +0300 | [diff] [blame] | 820 | memset(regs, 0, sizeof(*regs)); |
| 821 | |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 822 | if (IS_GEN9_LP(dev_priv)) |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 823 | pps_idx = bxt_power_sequencer_idx(intel_dp); |
| 824 | else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
| 825 | pps_idx = vlv_power_sequencer_pipe(intel_dp); |
Imre Deak | 8e8232d | 2016-06-16 16:37:21 +0300 | [diff] [blame] | 826 | |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 827 | regs->pp_ctrl = PP_CONTROL(pps_idx); |
| 828 | regs->pp_stat = PP_STATUS(pps_idx); |
| 829 | regs->pp_on = PP_ON_DELAYS(pps_idx); |
| 830 | regs->pp_off = PP_OFF_DELAYS(pps_idx); |
Anusha Srivatsa | b0d6a0f | 2018-01-11 16:00:07 -0200 | [diff] [blame] | 831 | if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) && |
| 832 | !HAS_PCH_ICP(dev_priv)) |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 833 | regs->pp_div = PP_DIVISOR(pps_idx); |
Imre Deak | 8e8232d | 2016-06-16 16:37:21 +0300 | [diff] [blame] | 834 | } |
| 835 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 836 | static i915_reg_t |
| 837 | _pp_ctrl_reg(struct intel_dp *intel_dp) |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 838 | { |
Imre Deak | 8e8232d | 2016-06-16 16:37:21 +0300 | [diff] [blame] | 839 | struct pps_registers regs; |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 840 | |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 841 | intel_pps_get_registers(intel_dp, ®s); |
Imre Deak | 8e8232d | 2016-06-16 16:37:21 +0300 | [diff] [blame] | 842 | |
| 843 | return regs.pp_ctrl; |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 844 | } |
| 845 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 846 | static i915_reg_t |
| 847 | _pp_stat_reg(struct intel_dp *intel_dp) |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 848 | { |
Imre Deak | 8e8232d | 2016-06-16 16:37:21 +0300 | [diff] [blame] | 849 | struct pps_registers regs; |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 850 | |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 851 | intel_pps_get_registers(intel_dp, ®s); |
Imre Deak | 8e8232d | 2016-06-16 16:37:21 +0300 | [diff] [blame] | 852 | |
| 853 | return regs.pp_stat; |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 854 | } |
| 855 | |
Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 856 | /* Reboot notifier handler to shutdown panel power to guarantee T12 timing |
| 857 | This function only applicable when panel PM state is not to be tracked */ |
| 858 | static int edp_notify_handler(struct notifier_block *this, unsigned long code, |
| 859 | void *unused) |
| 860 | { |
| 861 | struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp), |
| 862 | edp_notifier); |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 863 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 864 | |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 865 | if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART) |
Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 866 | return 0; |
| 867 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 868 | pps_lock(intel_dp); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 869 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 870 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 871 | enum pipe pipe = vlv_power_sequencer_pipe(intel_dp); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 872 | i915_reg_t pp_ctrl_reg, pp_div_reg; |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 873 | u32 pp_div; |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 874 | |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 875 | pp_ctrl_reg = PP_CONTROL(pipe); |
| 876 | pp_div_reg = PP_DIVISOR(pipe); |
Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 877 | pp_div = I915_READ(pp_div_reg); |
| 878 | pp_div &= PP_REFERENCE_DIVIDER_MASK; |
| 879 | |
| 880 | /* 0x1F write to PP_DIV_REG sets max cycle delay */ |
| 881 | I915_WRITE(pp_div_reg, pp_div | 0x1F); |
| 882 | I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF); |
| 883 | msleep(intel_dp->panel_power_cycle_delay); |
| 884 | } |
| 885 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 886 | pps_unlock(intel_dp); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 887 | |
Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 888 | return 0; |
| 889 | } |
| 890 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 891 | static bool edp_have_panel_power(struct intel_dp *intel_dp) |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 892 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 893 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 894 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 895 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 896 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 897 | if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && |
Ville Syrjälä | 9a42356 | 2014-10-16 21:29:48 +0300 | [diff] [blame] | 898 | intel_dp->pps_pipe == INVALID_PIPE) |
| 899 | return false; |
| 900 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 901 | return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0; |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 902 | } |
| 903 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 904 | static bool edp_have_panel_vdd(struct intel_dp *intel_dp) |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 905 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 906 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 907 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 908 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 909 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 910 | if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && |
Ville Syrjälä | 9a42356 | 2014-10-16 21:29:48 +0300 | [diff] [blame] | 911 | intel_dp->pps_pipe == INVALID_PIPE) |
| 912 | return false; |
| 913 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 914 | return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD; |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 915 | } |
| 916 | |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 917 | static void |
| 918 | intel_dp_check_edp(struct intel_dp *intel_dp) |
| 919 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 920 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 921 | |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 922 | if (!intel_dp_is_edp(intel_dp)) |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 923 | return; |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 924 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 925 | if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) { |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 926 | WARN(1, "eDP powered off while attempting aux channel communication.\n"); |
| 927 | DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n", |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 928 | I915_READ(_pp_stat_reg(intel_dp)), |
| 929 | I915_READ(_pp_ctrl_reg(intel_dp))); |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 930 | } |
| 931 | } |
| 932 | |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 933 | static uint32_t |
| 934 | intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq) |
| 935 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 936 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Ville Syrjälä | 4904fa6 | 2018-02-22 20:10:31 +0200 | [diff] [blame^] | 937 | i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 938 | uint32_t status; |
| 939 | bool done; |
| 940 | |
Daniel Vetter | ef04f00 | 2012-12-01 21:03:59 +0100 | [diff] [blame] | 941 | #define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0) |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 942 | if (has_aux_irq) |
Paulo Zanoni | b18ac46 | 2013-02-18 19:00:24 -0300 | [diff] [blame] | 943 | done = wait_event_timeout(dev_priv->gmbus_wait_queue, C, |
Imre Deak | 3598706 | 2013-05-21 20:03:20 +0300 | [diff] [blame] | 944 | msecs_to_jiffies_timeout(10)); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 945 | else |
Imre Deak | 713a6b66 | 2016-06-28 13:37:33 +0300 | [diff] [blame] | 946 | done = wait_for(C, 10) == 0; |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 947 | if (!done) |
| 948 | DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n", |
| 949 | has_aux_irq); |
| 950 | #undef C |
| 951 | |
| 952 | return status; |
| 953 | } |
| 954 | |
Ville Syrjälä | 6ffb1be | 2016-03-02 17:22:14 +0200 | [diff] [blame] | 955 | static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index) |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 956 | { |
| 957 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Ville Syrjälä | e7dc33f | 2016-03-02 17:22:13 +0200 | [diff] [blame] | 958 | struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev); |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 959 | |
Ville Syrjälä | a457f54 | 2016-03-02 17:22:17 +0200 | [diff] [blame] | 960 | if (index) |
| 961 | return 0; |
| 962 | |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 963 | /* |
| 964 | * The clock divider is based off the hrawclk, and would like to run at |
Ville Syrjälä | a457f54 | 2016-03-02 17:22:17 +0200 | [diff] [blame] | 965 | * 2MHz. So, take the hrawclk value and divide by 2000 and use that |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 966 | */ |
Ville Syrjälä | a457f54 | 2016-03-02 17:22:17 +0200 | [diff] [blame] | 967 | return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000); |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 968 | } |
| 969 | |
| 970 | static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index) |
| 971 | { |
| 972 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Ville Syrjälä | a457f54 | 2016-03-02 17:22:17 +0200 | [diff] [blame] | 973 | struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev); |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 974 | |
| 975 | if (index) |
| 976 | return 0; |
| 977 | |
Ville Syrjälä | a457f54 | 2016-03-02 17:22:17 +0200 | [diff] [blame] | 978 | /* |
| 979 | * The clock divider is based off the cdclk or PCH rawclk, and would |
| 980 | * like to run at 2MHz. So, take the cdclk or PCH rawclk value and |
| 981 | * divide by 2000 and use that |
| 982 | */ |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 983 | if (intel_dig_port->base.port == PORT_A) |
Ville Syrjälä | 49cd97a | 2017-02-07 20:33:45 +0200 | [diff] [blame] | 984 | return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000); |
Ville Syrjälä | e7dc33f | 2016-03-02 17:22:13 +0200 | [diff] [blame] | 985 | else |
| 986 | return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000); |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 987 | } |
| 988 | |
| 989 | static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index) |
Rodrigo Vivi | b84a1cf | 2013-07-11 18:44:57 -0300 | [diff] [blame] | 990 | { |
| 991 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Ville Syrjälä | a457f54 | 2016-03-02 17:22:17 +0200 | [diff] [blame] | 992 | struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev); |
Rodrigo Vivi | b84a1cf | 2013-07-11 18:44:57 -0300 | [diff] [blame] | 993 | |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 994 | if (intel_dig_port->base.port != PORT_A && HAS_PCH_LPT_H(dev_priv)) { |
Rodrigo Vivi | b84a1cf | 2013-07-11 18:44:57 -0300 | [diff] [blame] | 995 | /* Workaround for non-ULT HSW */ |
Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 996 | switch (index) { |
| 997 | case 0: return 63; |
| 998 | case 1: return 72; |
| 999 | default: return 0; |
| 1000 | } |
Rodrigo Vivi | b84a1cf | 2013-07-11 18:44:57 -0300 | [diff] [blame] | 1001 | } |
Ville Syrjälä | a457f54 | 2016-03-02 17:22:17 +0200 | [diff] [blame] | 1002 | |
| 1003 | return ilk_get_aux_clock_divider(intel_dp, index); |
Rodrigo Vivi | b84a1cf | 2013-07-11 18:44:57 -0300 | [diff] [blame] | 1004 | } |
| 1005 | |
Damien Lespiau | b6b5e38 | 2014-01-20 16:00:59 +0000 | [diff] [blame] | 1006 | static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index) |
| 1007 | { |
| 1008 | /* |
| 1009 | * SKL doesn't need us to program the AUX clock divider (Hardware will |
| 1010 | * derive the clock from CDCLK automatically). We still implement the |
| 1011 | * get_aux_clock_divider vfunc to plug-in into the existing code. |
| 1012 | */ |
| 1013 | return index ? 0 : 1; |
| 1014 | } |
| 1015 | |
Ville Syrjälä | 6ffb1be | 2016-03-02 17:22:14 +0200 | [diff] [blame] | 1016 | static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp, |
| 1017 | bool has_aux_irq, |
| 1018 | int send_bytes, |
| 1019 | uint32_t aux_clock_divider) |
Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 1020 | { |
| 1021 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 1022 | struct drm_i915_private *dev_priv = |
| 1023 | to_i915(intel_dig_port->base.base.dev); |
Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 1024 | uint32_t precharge, timeout; |
| 1025 | |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 1026 | if (IS_GEN6(dev_priv)) |
Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 1027 | precharge = 3; |
| 1028 | else |
| 1029 | precharge = 5; |
| 1030 | |
James Ausmus | 8f5f63d | 2017-10-12 14:30:37 -0700 | [diff] [blame] | 1031 | if (IS_BROADWELL(dev_priv)) |
Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 1032 | timeout = DP_AUX_CH_CTL_TIME_OUT_600us; |
| 1033 | else |
| 1034 | timeout = DP_AUX_CH_CTL_TIME_OUT_400us; |
| 1035 | |
| 1036 | return DP_AUX_CH_CTL_SEND_BUSY | |
Damien Lespiau | 788d443 | 2014-01-20 15:52:31 +0000 | [diff] [blame] | 1037 | DP_AUX_CH_CTL_DONE | |
Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 1038 | (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) | |
Damien Lespiau | 788d443 | 2014-01-20 15:52:31 +0000 | [diff] [blame] | 1039 | DP_AUX_CH_CTL_TIME_OUT_ERROR | |
Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 1040 | timeout | |
Damien Lespiau | 788d443 | 2014-01-20 15:52:31 +0000 | [diff] [blame] | 1041 | DP_AUX_CH_CTL_RECEIVE_ERROR | |
Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 1042 | (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) | |
| 1043 | (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) | |
Damien Lespiau | 788d443 | 2014-01-20 15:52:31 +0000 | [diff] [blame] | 1044 | (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT); |
Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 1045 | } |
| 1046 | |
Damien Lespiau | b9ca5fa | 2014-01-20 16:01:00 +0000 | [diff] [blame] | 1047 | static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp, |
| 1048 | bool has_aux_irq, |
| 1049 | int send_bytes, |
| 1050 | uint32_t unused) |
| 1051 | { |
| 1052 | return DP_AUX_CH_CTL_SEND_BUSY | |
| 1053 | DP_AUX_CH_CTL_DONE | |
| 1054 | (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) | |
| 1055 | DP_AUX_CH_CTL_TIME_OUT_ERROR | |
James Ausmus | 6fa228b | 2017-10-12 14:30:36 -0700 | [diff] [blame] | 1056 | DP_AUX_CH_CTL_TIME_OUT_MAX | |
Damien Lespiau | b9ca5fa | 2014-01-20 16:01:00 +0000 | [diff] [blame] | 1057 | DP_AUX_CH_CTL_RECEIVE_ERROR | |
| 1058 | (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) | |
Daniel Vetter | d4dcbdc | 2016-05-18 18:47:15 +0200 | [diff] [blame] | 1059 | DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) | |
Damien Lespiau | b9ca5fa | 2014-01-20 16:01:00 +0000 | [diff] [blame] | 1060 | DP_AUX_CH_CTL_SYNC_PULSE_SKL(32); |
| 1061 | } |
| 1062 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1063 | static int |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1064 | intel_dp_aux_ch(struct intel_dp *intel_dp, |
Daniel Vetter | bd9f74a | 2014-10-02 09:45:35 +0200 | [diff] [blame] | 1065 | const uint8_t *send, int send_bytes, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1066 | uint8_t *recv, int recv_size) |
| 1067 | { |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 1068 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 1069 | struct drm_i915_private *dev_priv = |
| 1070 | to_i915(intel_dig_port->base.base.dev); |
Ville Syrjälä | 4904fa6 | 2018-02-22 20:10:31 +0200 | [diff] [blame^] | 1071 | i915_reg_t ch_ctl, ch_data[5]; |
Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 1072 | uint32_t aux_clock_divider; |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 1073 | int i, ret, recv_bytes; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1074 | uint32_t status; |
Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 1075 | int try, clock = 0; |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 1076 | bool has_aux_irq = HAS_AUX_IRQ(dev_priv); |
Jani Nikula | 884f19e | 2014-03-14 16:51:14 +0200 | [diff] [blame] | 1077 | bool vdd; |
| 1078 | |
Ville Syrjälä | 4904fa6 | 2018-02-22 20:10:31 +0200 | [diff] [blame^] | 1079 | ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp); |
| 1080 | for (i = 0; i < ARRAY_SIZE(ch_data); i++) |
| 1081 | ch_data[i] = intel_dp->aux_ch_data_reg(intel_dp, i); |
| 1082 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 1083 | pps_lock(intel_dp); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 1084 | |
Ville Syrjälä | 72c3500 | 2014-08-18 22:16:00 +0300 | [diff] [blame] | 1085 | /* |
| 1086 | * We will be called with VDD already enabled for dpcd/edid/oui reads. |
| 1087 | * In such cases we want to leave VDD enabled and it's up to upper layers |
| 1088 | * to turn it off. But for eg. i2c-dev access we need to turn it on/off |
| 1089 | * ourselves. |
| 1090 | */ |
Ville Syrjälä | 1e0560e | 2014-08-19 13:24:25 +0300 | [diff] [blame] | 1091 | vdd = edp_panel_vdd_on(intel_dp); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 1092 | |
| 1093 | /* dp aux is extremely sensitive to irq latency, hence request the |
| 1094 | * lowest possible wakeup latency and so prevent the cpu from going into |
| 1095 | * deep sleep states. |
| 1096 | */ |
| 1097 | pm_qos_update_request(&dev_priv->pm_qos, 0); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1098 | |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 1099 | intel_dp_check_edp(intel_dp); |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 1100 | |
Jesse Barnes | 11bee43 | 2011-08-01 15:02:20 -0700 | [diff] [blame] | 1101 | /* Try to wait for any previous AUX channel activity */ |
| 1102 | for (try = 0; try < 3; try++) { |
Daniel Vetter | ef04f00 | 2012-12-01 21:03:59 +0100 | [diff] [blame] | 1103 | status = I915_READ_NOTRACE(ch_ctl); |
Jesse Barnes | 11bee43 | 2011-08-01 15:02:20 -0700 | [diff] [blame] | 1104 | if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0) |
| 1105 | break; |
| 1106 | msleep(1); |
| 1107 | } |
| 1108 | |
| 1109 | if (try == 3) { |
Mika Kuoppala | 02196c7 | 2015-08-06 16:48:58 +0300 | [diff] [blame] | 1110 | static u32 last_status = -1; |
| 1111 | const u32 status = I915_READ(ch_ctl); |
| 1112 | |
| 1113 | if (status != last_status) { |
| 1114 | WARN(1, "dp_aux_ch not started status 0x%08x\n", |
| 1115 | status); |
| 1116 | last_status = status; |
| 1117 | } |
| 1118 | |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 1119 | ret = -EBUSY; |
| 1120 | goto out; |
Chris Wilson | 4f7f7b7 | 2010-08-18 18:12:56 +0100 | [diff] [blame] | 1121 | } |
| 1122 | |
Paulo Zanoni | 46a5ae9 | 2013-09-17 11:14:10 -0300 | [diff] [blame] | 1123 | /* Only 5 data registers! */ |
| 1124 | if (WARN_ON(send_bytes > 20 || recv_size > 20)) { |
| 1125 | ret = -E2BIG; |
| 1126 | goto out; |
| 1127 | } |
| 1128 | |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 1129 | while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) { |
Damien Lespiau | 153b110 | 2014-01-21 13:37:15 +0000 | [diff] [blame] | 1130 | u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp, |
| 1131 | has_aux_irq, |
| 1132 | send_bytes, |
| 1133 | aux_clock_divider); |
Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 1134 | |
Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 1135 | /* Must try at least 3 times according to DP spec */ |
| 1136 | for (try = 0; try < 5; try++) { |
| 1137 | /* Load the send data into the aux channel data registers */ |
| 1138 | for (i = 0; i < send_bytes; i += 4) |
Ville Syrjälä | 4904fa6 | 2018-02-22 20:10:31 +0200 | [diff] [blame^] | 1139 | I915_WRITE(ch_data[i >> 2], |
Rodrigo Vivi | a4f1289 | 2014-11-14 08:52:27 -0800 | [diff] [blame] | 1140 | intel_dp_pack_aux(send + i, |
| 1141 | send_bytes - i)); |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1142 | |
Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 1143 | /* Send the command and wait for it to complete */ |
Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 1144 | I915_WRITE(ch_ctl, send_ctl); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 1145 | |
Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 1146 | status = intel_dp_aux_wait_done(intel_dp, has_aux_irq); |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1147 | |
Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 1148 | /* Clear done status and any errors */ |
| 1149 | I915_WRITE(ch_ctl, |
| 1150 | status | |
| 1151 | DP_AUX_CH_CTL_DONE | |
| 1152 | DP_AUX_CH_CTL_TIME_OUT_ERROR | |
| 1153 | DP_AUX_CH_CTL_RECEIVE_ERROR); |
Adam Jackson | d7e96fe | 2011-07-26 15:39:46 -0400 | [diff] [blame] | 1154 | |
Todd Previte | 74ebf29 | 2015-04-15 08:38:41 -0700 | [diff] [blame] | 1155 | if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) |
Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 1156 | continue; |
Todd Previte | 74ebf29 | 2015-04-15 08:38:41 -0700 | [diff] [blame] | 1157 | |
| 1158 | /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2 |
| 1159 | * 400us delay required for errors and timeouts |
| 1160 | * Timeout errors from the HW already meet this |
| 1161 | * requirement so skip to next iteration |
| 1162 | */ |
| 1163 | if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) { |
| 1164 | usleep_range(400, 500); |
| 1165 | continue; |
| 1166 | } |
Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 1167 | if (status & DP_AUX_CH_CTL_DONE) |
Jim Bride | e058c94 | 2015-05-27 10:21:48 -0700 | [diff] [blame] | 1168 | goto done; |
Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 1169 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1170 | } |
| 1171 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1172 | if ((status & DP_AUX_CH_CTL_DONE) == 0) { |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 1173 | DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 1174 | ret = -EBUSY; |
| 1175 | goto out; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1176 | } |
| 1177 | |
Jim Bride | e058c94 | 2015-05-27 10:21:48 -0700 | [diff] [blame] | 1178 | done: |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1179 | /* Check for timeout or receive error. |
| 1180 | * Timeouts occur when the sink is not connected |
| 1181 | */ |
Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 1182 | if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) { |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 1183 | DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 1184 | ret = -EIO; |
| 1185 | goto out; |
Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 1186 | } |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 1187 | |
| 1188 | /* Timeouts occur when the device isn't connected, so they're |
| 1189 | * "normal" -- don't fill the kernel log with these */ |
Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 1190 | if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) { |
Chris Wilson | a5570fe | 2017-02-23 11:51:02 +0000 | [diff] [blame] | 1191 | DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 1192 | ret = -ETIMEDOUT; |
| 1193 | goto out; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1194 | } |
| 1195 | |
| 1196 | /* Unload any bytes sent back from the other side */ |
| 1197 | recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >> |
| 1198 | DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT); |
Rodrigo Vivi | 14e0188 | 2015-12-10 11:12:27 -0800 | [diff] [blame] | 1199 | |
| 1200 | /* |
| 1201 | * By BSpec: "Message sizes of 0 or >20 are not allowed." |
| 1202 | * We have no idea of what happened so we return -EBUSY so |
| 1203 | * drm layer takes care for the necessary retries. |
| 1204 | */ |
| 1205 | if (recv_bytes == 0 || recv_bytes > 20) { |
| 1206 | DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n", |
| 1207 | recv_bytes); |
| 1208 | /* |
| 1209 | * FIXME: This patch was created on top of a series that |
| 1210 | * organize the retries at drm level. There EBUSY should |
| 1211 | * also take care for 1ms wait before retrying. |
| 1212 | * That aux retries re-org is still needed and after that is |
| 1213 | * merged we remove this sleep from here. |
| 1214 | */ |
| 1215 | usleep_range(1000, 1500); |
| 1216 | ret = -EBUSY; |
| 1217 | goto out; |
| 1218 | } |
| 1219 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1220 | if (recv_bytes > recv_size) |
| 1221 | recv_bytes = recv_size; |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1222 | |
Chris Wilson | 4f7f7b7 | 2010-08-18 18:12:56 +0100 | [diff] [blame] | 1223 | for (i = 0; i < recv_bytes; i += 4) |
Ville Syrjälä | 4904fa6 | 2018-02-22 20:10:31 +0200 | [diff] [blame^] | 1224 | intel_dp_unpack_aux(I915_READ(ch_data[i >> 2]), |
Rodrigo Vivi | a4f1289 | 2014-11-14 08:52:27 -0800 | [diff] [blame] | 1225 | recv + i, recv_bytes - i); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1226 | |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 1227 | ret = recv_bytes; |
| 1228 | out: |
| 1229 | pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE); |
| 1230 | |
Jani Nikula | 884f19e | 2014-03-14 16:51:14 +0200 | [diff] [blame] | 1231 | if (vdd) |
| 1232 | edp_panel_vdd_off(intel_dp, false); |
| 1233 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 1234 | pps_unlock(intel_dp); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 1235 | |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 1236 | return ret; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1237 | } |
| 1238 | |
Jani Nikula | a6c8aff0 | 2014-04-07 12:37:25 +0300 | [diff] [blame] | 1239 | #define BARE_ADDRESS_SIZE 3 |
| 1240 | #define HEADER_SIZE (BARE_ADDRESS_SIZE + 1) |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1241 | static ssize_t |
| 1242 | intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1243 | { |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1244 | struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux); |
| 1245 | uint8_t txbuf[20], rxbuf[20]; |
| 1246 | size_t txsize, rxsize; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1247 | int ret; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1248 | |
Ville Syrjälä | d2d9cbb | 2015-03-19 11:44:06 +0200 | [diff] [blame] | 1249 | txbuf[0] = (msg->request << 4) | |
| 1250 | ((msg->address >> 16) & 0xf); |
| 1251 | txbuf[1] = (msg->address >> 8) & 0xff; |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1252 | txbuf[2] = msg->address & 0xff; |
| 1253 | txbuf[3] = msg->size - 1; |
Paulo Zanoni | 46a5ae9 | 2013-09-17 11:14:10 -0300 | [diff] [blame] | 1254 | |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1255 | switch (msg->request & ~DP_AUX_I2C_MOT) { |
| 1256 | case DP_AUX_NATIVE_WRITE: |
| 1257 | case DP_AUX_I2C_WRITE: |
Ville Syrjälä | c1e74122 | 2015-08-27 17:23:27 +0300 | [diff] [blame] | 1258 | case DP_AUX_I2C_WRITE_STATUS_UPDATE: |
Jani Nikula | a6c8aff0 | 2014-04-07 12:37:25 +0300 | [diff] [blame] | 1259 | txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE; |
Jani Nikula | a1ddefd | 2015-03-17 17:18:54 +0200 | [diff] [blame] | 1260 | rxsize = 2; /* 0 or 1 data bytes */ |
Jani Nikula | f51a44b | 2014-02-11 11:52:05 +0200 | [diff] [blame] | 1261 | |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1262 | if (WARN_ON(txsize > 20)) |
| 1263 | return -E2BIG; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1264 | |
Ville Syrjälä | dd78809 | 2016-07-28 17:55:04 +0300 | [diff] [blame] | 1265 | WARN_ON(!msg->buffer != !msg->size); |
| 1266 | |
Imre Deak | d81a67c | 2016-01-29 14:52:26 +0200 | [diff] [blame] | 1267 | if (msg->buffer) |
| 1268 | memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1269 | |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1270 | ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize); |
| 1271 | if (ret > 0) { |
| 1272 | msg->reply = rxbuf[0] >> 4; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1273 | |
Jani Nikula | a1ddefd | 2015-03-17 17:18:54 +0200 | [diff] [blame] | 1274 | if (ret > 1) { |
| 1275 | /* Number of bytes written in a short write. */ |
| 1276 | ret = clamp_t(int, rxbuf[1], 0, msg->size); |
| 1277 | } else { |
| 1278 | /* Return payload size. */ |
| 1279 | ret = msg->size; |
| 1280 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1281 | } |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1282 | break; |
| 1283 | |
| 1284 | case DP_AUX_NATIVE_READ: |
| 1285 | case DP_AUX_I2C_READ: |
Jani Nikula | a6c8aff0 | 2014-04-07 12:37:25 +0300 | [diff] [blame] | 1286 | txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE; |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1287 | rxsize = msg->size + 1; |
| 1288 | |
| 1289 | if (WARN_ON(rxsize > 20)) |
| 1290 | return -E2BIG; |
| 1291 | |
| 1292 | ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize); |
| 1293 | if (ret > 0) { |
| 1294 | msg->reply = rxbuf[0] >> 4; |
| 1295 | /* |
| 1296 | * Assume happy day, and copy the data. The caller is |
| 1297 | * expected to check msg->reply before touching it. |
| 1298 | * |
| 1299 | * Return payload size. |
| 1300 | */ |
| 1301 | ret--; |
| 1302 | memcpy(msg->buffer, rxbuf + 1, ret); |
| 1303 | } |
| 1304 | break; |
| 1305 | |
| 1306 | default: |
| 1307 | ret = -EINVAL; |
| 1308 | break; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1309 | } |
Jani Nikula | f51a44b | 2014-02-11 11:52:05 +0200 | [diff] [blame] | 1310 | |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1311 | return ret; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1312 | } |
| 1313 | |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1314 | static enum aux_ch intel_aux_ch(struct intel_dp *intel_dp) |
Ville Syrjälä | 8f7ce03 | 2016-10-11 20:52:45 +0300 | [diff] [blame] | 1315 | { |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1316 | struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; |
| 1317 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 1318 | enum port port = encoder->port; |
Ville Syrjälä | 8f7ce03 | 2016-10-11 20:52:45 +0300 | [diff] [blame] | 1319 | const struct ddi_vbt_port_info *info = |
| 1320 | &dev_priv->vbt.ddi_port_info[port]; |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1321 | enum aux_ch aux_ch; |
Ville Syrjälä | 8f7ce03 | 2016-10-11 20:52:45 +0300 | [diff] [blame] | 1322 | |
| 1323 | if (!info->alternate_aux_channel) { |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1324 | aux_ch = (enum aux_ch) port; |
| 1325 | |
Ville Syrjälä | 8f7ce03 | 2016-10-11 20:52:45 +0300 | [diff] [blame] | 1326 | DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n", |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1327 | aux_ch_name(aux_ch), port_name(port)); |
| 1328 | return aux_ch; |
Ville Syrjälä | 8f7ce03 | 2016-10-11 20:52:45 +0300 | [diff] [blame] | 1329 | } |
| 1330 | |
| 1331 | switch (info->alternate_aux_channel) { |
| 1332 | case DP_AUX_A: |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1333 | aux_ch = AUX_CH_A; |
Ville Syrjälä | 8f7ce03 | 2016-10-11 20:52:45 +0300 | [diff] [blame] | 1334 | break; |
| 1335 | case DP_AUX_B: |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1336 | aux_ch = AUX_CH_B; |
Ville Syrjälä | 8f7ce03 | 2016-10-11 20:52:45 +0300 | [diff] [blame] | 1337 | break; |
| 1338 | case DP_AUX_C: |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1339 | aux_ch = AUX_CH_C; |
Ville Syrjälä | 8f7ce03 | 2016-10-11 20:52:45 +0300 | [diff] [blame] | 1340 | break; |
| 1341 | case DP_AUX_D: |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1342 | aux_ch = AUX_CH_D; |
Ville Syrjälä | 8f7ce03 | 2016-10-11 20:52:45 +0300 | [diff] [blame] | 1343 | break; |
Rodrigo Vivi | a324fca | 2018-01-29 15:22:15 -0800 | [diff] [blame] | 1344 | case DP_AUX_F: |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1345 | aux_ch = AUX_CH_F; |
Rodrigo Vivi | a324fca | 2018-01-29 15:22:15 -0800 | [diff] [blame] | 1346 | break; |
Ville Syrjälä | 8f7ce03 | 2016-10-11 20:52:45 +0300 | [diff] [blame] | 1347 | default: |
| 1348 | MISSING_CASE(info->alternate_aux_channel); |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1349 | aux_ch = AUX_CH_A; |
Ville Syrjälä | 8f7ce03 | 2016-10-11 20:52:45 +0300 | [diff] [blame] | 1350 | break; |
| 1351 | } |
| 1352 | |
| 1353 | DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n", |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1354 | aux_ch_name(aux_ch), port_name(port)); |
Ville Syrjälä | 8f7ce03 | 2016-10-11 20:52:45 +0300 | [diff] [blame] | 1355 | |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1356 | return aux_ch; |
| 1357 | } |
| 1358 | |
| 1359 | static enum intel_display_power_domain |
| 1360 | intel_aux_power_domain(struct intel_dp *intel_dp) |
| 1361 | { |
| 1362 | switch (intel_dp->aux_ch) { |
| 1363 | case AUX_CH_A: |
| 1364 | return POWER_DOMAIN_AUX_A; |
| 1365 | case AUX_CH_B: |
| 1366 | return POWER_DOMAIN_AUX_B; |
| 1367 | case AUX_CH_C: |
| 1368 | return POWER_DOMAIN_AUX_C; |
| 1369 | case AUX_CH_D: |
| 1370 | return POWER_DOMAIN_AUX_D; |
| 1371 | case AUX_CH_F: |
| 1372 | return POWER_DOMAIN_AUX_F; |
| 1373 | default: |
| 1374 | MISSING_CASE(intel_dp->aux_ch); |
| 1375 | return POWER_DOMAIN_AUX_A; |
| 1376 | } |
Ville Syrjälä | 8f7ce03 | 2016-10-11 20:52:45 +0300 | [diff] [blame] | 1377 | } |
| 1378 | |
Ville Syrjälä | 4904fa6 | 2018-02-22 20:10:31 +0200 | [diff] [blame^] | 1379 | static i915_reg_t g4x_aux_ctl_reg(struct intel_dp *intel_dp) |
Ville Syrjälä | da00bdc | 2015-11-11 20:34:13 +0200 | [diff] [blame] | 1380 | { |
Ville Syrjälä | 4904fa6 | 2018-02-22 20:10:31 +0200 | [diff] [blame^] | 1381 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
| 1382 | enum aux_ch aux_ch = intel_dp->aux_ch; |
| 1383 | |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1384 | switch (aux_ch) { |
| 1385 | case AUX_CH_B: |
| 1386 | case AUX_CH_C: |
| 1387 | case AUX_CH_D: |
| 1388 | return DP_AUX_CH_CTL(aux_ch); |
Ville Syrjälä | da00bdc | 2015-11-11 20:34:13 +0200 | [diff] [blame] | 1389 | default: |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1390 | MISSING_CASE(aux_ch); |
| 1391 | return DP_AUX_CH_CTL(AUX_CH_B); |
Ville Syrjälä | da00bdc | 2015-11-11 20:34:13 +0200 | [diff] [blame] | 1392 | } |
| 1393 | } |
| 1394 | |
Ville Syrjälä | 4904fa6 | 2018-02-22 20:10:31 +0200 | [diff] [blame^] | 1395 | static i915_reg_t g4x_aux_data_reg(struct intel_dp *intel_dp, int index) |
Ville Syrjälä | 330e20e | 2015-11-11 20:34:14 +0200 | [diff] [blame] | 1396 | { |
Ville Syrjälä | 4904fa6 | 2018-02-22 20:10:31 +0200 | [diff] [blame^] | 1397 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
| 1398 | enum aux_ch aux_ch = intel_dp->aux_ch; |
| 1399 | |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1400 | switch (aux_ch) { |
| 1401 | case AUX_CH_B: |
| 1402 | case AUX_CH_C: |
| 1403 | case AUX_CH_D: |
| 1404 | return DP_AUX_CH_DATA(aux_ch, index); |
Ville Syrjälä | 330e20e | 2015-11-11 20:34:14 +0200 | [diff] [blame] | 1405 | default: |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1406 | MISSING_CASE(aux_ch); |
| 1407 | return DP_AUX_CH_DATA(AUX_CH_B, index); |
Ville Syrjälä | 330e20e | 2015-11-11 20:34:14 +0200 | [diff] [blame] | 1408 | } |
| 1409 | } |
| 1410 | |
Ville Syrjälä | 4904fa6 | 2018-02-22 20:10:31 +0200 | [diff] [blame^] | 1411 | static i915_reg_t ilk_aux_ctl_reg(struct intel_dp *intel_dp) |
Ville Syrjälä | da00bdc | 2015-11-11 20:34:13 +0200 | [diff] [blame] | 1412 | { |
Ville Syrjälä | 4904fa6 | 2018-02-22 20:10:31 +0200 | [diff] [blame^] | 1413 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
| 1414 | enum aux_ch aux_ch = intel_dp->aux_ch; |
| 1415 | |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1416 | switch (aux_ch) { |
| 1417 | case AUX_CH_A: |
| 1418 | return DP_AUX_CH_CTL(aux_ch); |
| 1419 | case AUX_CH_B: |
| 1420 | case AUX_CH_C: |
| 1421 | case AUX_CH_D: |
| 1422 | return PCH_DP_AUX_CH_CTL(aux_ch); |
Ville Syrjälä | da00bdc | 2015-11-11 20:34:13 +0200 | [diff] [blame] | 1423 | default: |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1424 | MISSING_CASE(aux_ch); |
| 1425 | return DP_AUX_CH_CTL(AUX_CH_A); |
Ville Syrjälä | da00bdc | 2015-11-11 20:34:13 +0200 | [diff] [blame] | 1426 | } |
| 1427 | } |
| 1428 | |
Ville Syrjälä | 4904fa6 | 2018-02-22 20:10:31 +0200 | [diff] [blame^] | 1429 | static i915_reg_t ilk_aux_data_reg(struct intel_dp *intel_dp, int index) |
Ville Syrjälä | 330e20e | 2015-11-11 20:34:14 +0200 | [diff] [blame] | 1430 | { |
Ville Syrjälä | 4904fa6 | 2018-02-22 20:10:31 +0200 | [diff] [blame^] | 1431 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
| 1432 | enum aux_ch aux_ch = intel_dp->aux_ch; |
| 1433 | |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1434 | switch (aux_ch) { |
| 1435 | case AUX_CH_A: |
| 1436 | return DP_AUX_CH_DATA(aux_ch, index); |
| 1437 | case AUX_CH_B: |
| 1438 | case AUX_CH_C: |
| 1439 | case AUX_CH_D: |
| 1440 | return PCH_DP_AUX_CH_DATA(aux_ch, index); |
Ville Syrjälä | 330e20e | 2015-11-11 20:34:14 +0200 | [diff] [blame] | 1441 | default: |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1442 | MISSING_CASE(aux_ch); |
| 1443 | return DP_AUX_CH_DATA(AUX_CH_A, index); |
Ville Syrjälä | 330e20e | 2015-11-11 20:34:14 +0200 | [diff] [blame] | 1444 | } |
| 1445 | } |
| 1446 | |
Ville Syrjälä | 4904fa6 | 2018-02-22 20:10:31 +0200 | [diff] [blame^] | 1447 | static i915_reg_t skl_aux_ctl_reg(struct intel_dp *intel_dp) |
Ville Syrjälä | da00bdc | 2015-11-11 20:34:13 +0200 | [diff] [blame] | 1448 | { |
Ville Syrjälä | 4904fa6 | 2018-02-22 20:10:31 +0200 | [diff] [blame^] | 1449 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
| 1450 | enum aux_ch aux_ch = intel_dp->aux_ch; |
| 1451 | |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1452 | switch (aux_ch) { |
| 1453 | case AUX_CH_A: |
| 1454 | case AUX_CH_B: |
| 1455 | case AUX_CH_C: |
| 1456 | case AUX_CH_D: |
| 1457 | case AUX_CH_F: |
| 1458 | return DP_AUX_CH_CTL(aux_ch); |
Ville Syrjälä | da00bdc | 2015-11-11 20:34:13 +0200 | [diff] [blame] | 1459 | default: |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1460 | MISSING_CASE(aux_ch); |
| 1461 | return DP_AUX_CH_CTL(AUX_CH_A); |
Ville Syrjälä | da00bdc | 2015-11-11 20:34:13 +0200 | [diff] [blame] | 1462 | } |
| 1463 | } |
| 1464 | |
Ville Syrjälä | 4904fa6 | 2018-02-22 20:10:31 +0200 | [diff] [blame^] | 1465 | static i915_reg_t skl_aux_data_reg(struct intel_dp *intel_dp, int index) |
Ville Syrjälä | 330e20e | 2015-11-11 20:34:14 +0200 | [diff] [blame] | 1466 | { |
Ville Syrjälä | 4904fa6 | 2018-02-22 20:10:31 +0200 | [diff] [blame^] | 1467 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
| 1468 | enum aux_ch aux_ch = intel_dp->aux_ch; |
| 1469 | |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1470 | switch (aux_ch) { |
| 1471 | case AUX_CH_A: |
| 1472 | case AUX_CH_B: |
| 1473 | case AUX_CH_C: |
| 1474 | case AUX_CH_D: |
| 1475 | case AUX_CH_F: |
| 1476 | return DP_AUX_CH_DATA(aux_ch, index); |
Ville Syrjälä | 330e20e | 2015-11-11 20:34:14 +0200 | [diff] [blame] | 1477 | default: |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1478 | MISSING_CASE(aux_ch); |
| 1479 | return DP_AUX_CH_DATA(AUX_CH_A, index); |
Ville Syrjälä | 330e20e | 2015-11-11 20:34:14 +0200 | [diff] [blame] | 1480 | } |
| 1481 | } |
| 1482 | |
Ville Syrjälä | 330e20e | 2015-11-11 20:34:14 +0200 | [diff] [blame] | 1483 | static void intel_aux_reg_init(struct intel_dp *intel_dp) |
| 1484 | { |
| 1485 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Ville Syrjälä | 330e20e | 2015-11-11 20:34:14 +0200 | [diff] [blame] | 1486 | |
Ville Syrjälä | 4904fa6 | 2018-02-22 20:10:31 +0200 | [diff] [blame^] | 1487 | if (INTEL_GEN(dev_priv) >= 9) { |
| 1488 | intel_dp->aux_ch_ctl_reg = skl_aux_ctl_reg; |
| 1489 | intel_dp->aux_ch_data_reg = skl_aux_data_reg; |
| 1490 | } else if (HAS_PCH_SPLIT(dev_priv)) { |
| 1491 | intel_dp->aux_ch_ctl_reg = ilk_aux_ctl_reg; |
| 1492 | intel_dp->aux_ch_data_reg = ilk_aux_data_reg; |
| 1493 | } else { |
| 1494 | intel_dp->aux_ch_ctl_reg = g4x_aux_ctl_reg; |
| 1495 | intel_dp->aux_ch_data_reg = g4x_aux_data_reg; |
| 1496 | } |
Ville Syrjälä | 330e20e | 2015-11-11 20:34:14 +0200 | [diff] [blame] | 1497 | } |
| 1498 | |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1499 | static void |
Ville Syrjälä | a121f4e | 2015-11-11 20:34:11 +0200 | [diff] [blame] | 1500 | intel_dp_aux_fini(struct intel_dp *intel_dp) |
| 1501 | { |
Ville Syrjälä | a121f4e | 2015-11-11 20:34:11 +0200 | [diff] [blame] | 1502 | kfree(intel_dp->aux.name); |
| 1503 | } |
| 1504 | |
Chris Wilson | 7a418e3 | 2016-06-24 14:00:14 +0100 | [diff] [blame] | 1505 | static void |
Mika Kahola | b633958 | 2016-09-09 14:10:52 +0300 | [diff] [blame] | 1506 | intel_dp_aux_init(struct intel_dp *intel_dp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1507 | { |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1508 | struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; |
| 1509 | |
| 1510 | intel_dp->aux_ch = intel_aux_ch(intel_dp); |
| 1511 | intel_dp->aux_power_domain = intel_aux_power_domain(intel_dp); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1512 | |
Ville Syrjälä | 330e20e | 2015-11-11 20:34:14 +0200 | [diff] [blame] | 1513 | intel_aux_reg_init(intel_dp); |
Chris Wilson | 7a418e3 | 2016-06-24 14:00:14 +0100 | [diff] [blame] | 1514 | drm_dp_aux_init(&intel_dp->aux); |
David Flynn | 8316f33 | 2010-12-08 16:10:21 +0000 | [diff] [blame] | 1515 | |
Chris Wilson | 7a418e3 | 2016-06-24 14:00:14 +0100 | [diff] [blame] | 1516 | /* Failure to allocate our preferred name is not critical */ |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 1517 | intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", |
| 1518 | port_name(encoder->port)); |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1519 | intel_dp->aux.transfer = intel_dp_aux_transfer; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1520 | } |
| 1521 | |
Ander Conselvan de Oliveira | e588fa1 | 2015-10-23 13:01:50 +0300 | [diff] [blame] | 1522 | bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp) |
Thulasimani,Sivakumar | ed63baa | 2015-08-18 15:30:37 +0530 | [diff] [blame] | 1523 | { |
Jani Nikula | fc603ca | 2017-10-09 12:29:58 +0300 | [diff] [blame] | 1524 | int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1]; |
Ander Conselvan de Oliveira | e588fa1 | 2015-10-23 13:01:50 +0300 | [diff] [blame] | 1525 | |
Jani Nikula | fc603ca | 2017-10-09 12:29:58 +0300 | [diff] [blame] | 1526 | return max_rate >= 540000; |
Thulasimani,Sivakumar | ed63baa | 2015-08-18 15:30:37 +0530 | [diff] [blame] | 1527 | } |
| 1528 | |
Daniel Vetter | 0e50338 | 2014-07-04 11:26:04 -0300 | [diff] [blame] | 1529 | static void |
Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1530 | intel_dp_set_clock(struct intel_encoder *encoder, |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 1531 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1532 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 1533 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 1534 | const struct dp_link_dpll *divisor = NULL; |
| 1535 | int i, count = 0; |
Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1536 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 1537 | if (IS_G4X(dev_priv)) { |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 1538 | divisor = gen4_dpll; |
| 1539 | count = ARRAY_SIZE(gen4_dpll); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 1540 | } else if (HAS_PCH_SPLIT(dev_priv)) { |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 1541 | divisor = pch_dpll; |
| 1542 | count = ARRAY_SIZE(pch_dpll); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 1543 | } else if (IS_CHERRYVIEW(dev_priv)) { |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 1544 | divisor = chv_dpll; |
| 1545 | count = ARRAY_SIZE(chv_dpll); |
Tvrtko Ursulin | 11a914c | 2016-10-13 11:03:08 +0100 | [diff] [blame] | 1546 | } else if (IS_VALLEYVIEW(dev_priv)) { |
Chon Ming Lee | 65ce4bf | 2013-09-04 01:30:38 +0800 | [diff] [blame] | 1547 | divisor = vlv_dpll; |
| 1548 | count = ARRAY_SIZE(vlv_dpll); |
Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1549 | } |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 1550 | |
| 1551 | if (divisor && count) { |
| 1552 | for (i = 0; i < count; i++) { |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 1553 | if (pipe_config->port_clock == divisor[i].clock) { |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 1554 | pipe_config->dpll = divisor[i].dpll; |
| 1555 | pipe_config->clock_set = true; |
| 1556 | break; |
| 1557 | } |
| 1558 | } |
Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1559 | } |
| 1560 | } |
| 1561 | |
Ville Syrjälä | 0336400e | 2015-03-12 17:10:39 +0200 | [diff] [blame] | 1562 | static void snprintf_int_array(char *str, size_t len, |
| 1563 | const int *array, int nelem) |
| 1564 | { |
| 1565 | int i; |
| 1566 | |
| 1567 | str[0] = '\0'; |
| 1568 | |
| 1569 | for (i = 0; i < nelem; i++) { |
Jani Nikula | b2f505b | 2015-05-18 16:01:45 +0300 | [diff] [blame] | 1570 | int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]); |
Ville Syrjälä | 0336400e | 2015-03-12 17:10:39 +0200 | [diff] [blame] | 1571 | if (r >= len) |
| 1572 | return; |
| 1573 | str += r; |
| 1574 | len -= r; |
| 1575 | } |
| 1576 | } |
| 1577 | |
| 1578 | static void intel_dp_print_rates(struct intel_dp *intel_dp) |
| 1579 | { |
Ville Syrjälä | 0336400e | 2015-03-12 17:10:39 +0200 | [diff] [blame] | 1580 | char str[128]; /* FIXME: too big for stack? */ |
| 1581 | |
| 1582 | if ((drm_debug & DRM_UT_KMS) == 0) |
| 1583 | return; |
| 1584 | |
Jani Nikula | 55cfc58 | 2017-03-28 17:59:04 +0300 | [diff] [blame] | 1585 | snprintf_int_array(str, sizeof(str), |
| 1586 | intel_dp->source_rates, intel_dp->num_source_rates); |
Ville Syrjälä | 0336400e | 2015-03-12 17:10:39 +0200 | [diff] [blame] | 1587 | DRM_DEBUG_KMS("source rates: %s\n", str); |
| 1588 | |
Jani Nikula | 68f357c | 2017-03-28 17:59:05 +0300 | [diff] [blame] | 1589 | snprintf_int_array(str, sizeof(str), |
| 1590 | intel_dp->sink_rates, intel_dp->num_sink_rates); |
Ville Syrjälä | 0336400e | 2015-03-12 17:10:39 +0200 | [diff] [blame] | 1591 | DRM_DEBUG_KMS("sink rates: %s\n", str); |
| 1592 | |
Jani Nikula | 975ee5fca | 2017-04-06 16:44:10 +0300 | [diff] [blame] | 1593 | snprintf_int_array(str, sizeof(str), |
| 1594 | intel_dp->common_rates, intel_dp->num_common_rates); |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1595 | DRM_DEBUG_KMS("common rates: %s\n", str); |
Ville Syrjälä | 0336400e | 2015-03-12 17:10:39 +0200 | [diff] [blame] | 1596 | } |
| 1597 | |
Ville Syrjälä | 50fec21 | 2015-03-12 17:10:34 +0200 | [diff] [blame] | 1598 | int |
| 1599 | intel_dp_max_link_rate(struct intel_dp *intel_dp) |
| 1600 | { |
Ville Syrjälä | 50fec21 | 2015-03-12 17:10:34 +0200 | [diff] [blame] | 1601 | int len; |
| 1602 | |
Jani Nikula | e6c0c64 | 2017-04-06 16:44:12 +0300 | [diff] [blame] | 1603 | len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate); |
Ville Syrjälä | 50fec21 | 2015-03-12 17:10:34 +0200 | [diff] [blame] | 1604 | if (WARN_ON(len <= 0)) |
| 1605 | return 162000; |
| 1606 | |
Jani Nikula | 975ee5fca | 2017-04-06 16:44:10 +0300 | [diff] [blame] | 1607 | return intel_dp->common_rates[len - 1]; |
Ville Syrjälä | 50fec21 | 2015-03-12 17:10:34 +0200 | [diff] [blame] | 1608 | } |
| 1609 | |
Ville Syrjälä | ed4e9c1 | 2015-03-12 17:10:36 +0200 | [diff] [blame] | 1610 | int intel_dp_rate_select(struct intel_dp *intel_dp, int rate) |
| 1611 | { |
Jani Nikula | 8001b75 | 2017-03-28 17:59:03 +0300 | [diff] [blame] | 1612 | int i = intel_dp_rate_index(intel_dp->sink_rates, |
| 1613 | intel_dp->num_sink_rates, rate); |
Jani Nikula | b5c72b2 | 2017-03-28 17:59:02 +0300 | [diff] [blame] | 1614 | |
| 1615 | if (WARN_ON(i < 0)) |
| 1616 | i = 0; |
| 1617 | |
| 1618 | return i; |
Ville Syrjälä | ed4e9c1 | 2015-03-12 17:10:36 +0200 | [diff] [blame] | 1619 | } |
| 1620 | |
Ander Conselvan de Oliveira | 94223d0 | 2015-10-23 13:01:48 +0300 | [diff] [blame] | 1621 | void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock, |
| 1622 | uint8_t *link_bw, uint8_t *rate_select) |
Ville Syrjälä | 04a60f9 | 2015-07-06 15:10:06 +0300 | [diff] [blame] | 1623 | { |
Jani Nikula | 68f357c | 2017-03-28 17:59:05 +0300 | [diff] [blame] | 1624 | /* eDP 1.4 rate select method. */ |
| 1625 | if (intel_dp->use_rate_select) { |
Ville Syrjälä | 04a60f9 | 2015-07-06 15:10:06 +0300 | [diff] [blame] | 1626 | *link_bw = 0; |
| 1627 | *rate_select = |
| 1628 | intel_dp_rate_select(intel_dp, port_clock); |
| 1629 | } else { |
| 1630 | *link_bw = drm_dp_link_rate_to_bw_code(port_clock); |
| 1631 | *rate_select = 0; |
| 1632 | } |
| 1633 | } |
| 1634 | |
Jani Nikula | f580bea | 2016-09-15 16:28:52 +0300 | [diff] [blame] | 1635 | static int intel_dp_compute_bpp(struct intel_dp *intel_dp, |
| 1636 | struct intel_crtc_state *pipe_config) |
Mika Kahola | f9bb705 | 2016-09-09 14:10:56 +0300 | [diff] [blame] | 1637 | { |
| 1638 | int bpp, bpc; |
| 1639 | |
| 1640 | bpp = pipe_config->pipe_bpp; |
| 1641 | bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports); |
| 1642 | |
| 1643 | if (bpc > 0) |
| 1644 | bpp = min(bpp, 3*bpc); |
| 1645 | |
Manasi Navare | 611032b | 2017-01-24 08:21:49 -0800 | [diff] [blame] | 1646 | /* For DP Compliance we override the computed bpp for the pipe */ |
| 1647 | if (intel_dp->compliance.test_data.bpc != 0) { |
| 1648 | pipe_config->pipe_bpp = 3*intel_dp->compliance.test_data.bpc; |
| 1649 | pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3; |
| 1650 | DRM_DEBUG_KMS("Setting pipe_bpp to %d\n", |
| 1651 | pipe_config->pipe_bpp); |
| 1652 | } |
Mika Kahola | f9bb705 | 2016-09-09 14:10:56 +0300 | [diff] [blame] | 1653 | return bpp; |
| 1654 | } |
| 1655 | |
Jim Bride | dc911f5 | 2017-08-09 12:48:53 -0700 | [diff] [blame] | 1656 | static bool intel_edp_compare_alt_mode(struct drm_display_mode *m1, |
| 1657 | struct drm_display_mode *m2) |
| 1658 | { |
| 1659 | bool bres = false; |
| 1660 | |
| 1661 | if (m1 && m2) |
| 1662 | bres = (m1->hdisplay == m2->hdisplay && |
| 1663 | m1->hsync_start == m2->hsync_start && |
| 1664 | m1->hsync_end == m2->hsync_end && |
| 1665 | m1->htotal == m2->htotal && |
| 1666 | m1->vdisplay == m2->vdisplay && |
| 1667 | m1->vsync_start == m2->vsync_start && |
| 1668 | m1->vsync_end == m2->vsync_end && |
| 1669 | m1->vtotal == m2->vtotal); |
| 1670 | return bres; |
| 1671 | } |
| 1672 | |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 1673 | bool |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1674 | intel_dp_compute_config(struct intel_encoder *encoder, |
Maarten Lankhorst | 0a478c2 | 2016-08-09 17:04:05 +0200 | [diff] [blame] | 1675 | struct intel_crtc_state *pipe_config, |
| 1676 | struct drm_connector_state *conn_state) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1677 | { |
Tvrtko Ursulin | dd11bc1 | 2016-11-16 08:55:41 +0000 | [diff] [blame] | 1678 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 1679 | struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode; |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1680 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 1681 | enum port port = encoder->port; |
Ander Conselvan de Oliveira | 84556d5 | 2015-03-20 16:18:10 +0200 | [diff] [blame] | 1682 | struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc); |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 1683 | struct intel_connector *intel_connector = intel_dp->attached_connector; |
Maarten Lankhorst | 8f647a0 | 2017-05-01 15:38:01 +0200 | [diff] [blame] | 1684 | struct intel_digital_connector_state *intel_conn_state = |
| 1685 | to_intel_digital_connector_state(conn_state); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1686 | int lane_count, clock; |
Jani Nikula | 56071a2 | 2014-05-06 14:56:52 +0300 | [diff] [blame] | 1687 | int min_lane_count = 1; |
Paulo Zanoni | eeb6324 | 2014-05-06 14:56:50 +0300 | [diff] [blame] | 1688 | int max_lane_count = intel_dp_max_lane_count(intel_dp); |
Todd Previte | 06ea66b | 2014-01-20 10:19:39 -0700 | [diff] [blame] | 1689 | /* Conveniently, the link BW constants become indices with a shift...*/ |
Jani Nikula | 56071a2 | 2014-05-06 14:56:52 +0300 | [diff] [blame] | 1690 | int min_clock = 0; |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1691 | int max_clock; |
Daniel Vetter | 083f956 | 2012-04-20 20:23:49 +0200 | [diff] [blame] | 1692 | int bpp, mode_rate; |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 1693 | int link_avail, link_clock; |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1694 | int common_len; |
Ville Syrjälä | 04a60f9 | 2015-07-06 15:10:06 +0300 | [diff] [blame] | 1695 | uint8_t link_bw, rate_select; |
Jani Nikula | b31e85e | 2017-05-18 14:10:25 +0300 | [diff] [blame] | 1696 | bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc, |
| 1697 | DP_DPCD_QUIRK_LIMITED_M_N); |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1698 | |
Jani Nikula | 975ee5fca | 2017-04-06 16:44:10 +0300 | [diff] [blame] | 1699 | common_len = intel_dp_common_len_rate_limit(intel_dp, |
Jani Nikula | e6c0c64 | 2017-04-06 16:44:12 +0300 | [diff] [blame] | 1700 | intel_dp->max_link_rate); |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1701 | |
| 1702 | /* No common link rates between source and sink */ |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1703 | WARN_ON(common_len <= 0); |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1704 | |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1705 | max_clock = common_len - 1; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1706 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 1707 | if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A) |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1708 | pipe_config->has_pch_encoder = true; |
| 1709 | |
Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 1710 | pipe_config->has_drrs = false; |
Ville Syrjälä | 20ff39f | 2017-11-29 18:43:01 +0200 | [diff] [blame] | 1711 | if (IS_G4X(dev_priv) || port == PORT_A) |
Maarten Lankhorst | e6b72c9 | 2017-05-01 15:38:00 +0200 | [diff] [blame] | 1712 | pipe_config->has_audio = false; |
Maarten Lankhorst | 8f647a0 | 2017-05-01 15:38:01 +0200 | [diff] [blame] | 1713 | else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO) |
Maarten Lankhorst | e6b72c9 | 2017-05-01 15:38:00 +0200 | [diff] [blame] | 1714 | pipe_config->has_audio = intel_dp->has_audio; |
| 1715 | else |
Maarten Lankhorst | 8f647a0 | 2017-05-01 15:38:01 +0200 | [diff] [blame] | 1716 | pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1717 | |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 1718 | if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) { |
Jim Bride | dc911f5 | 2017-08-09 12:48:53 -0700 | [diff] [blame] | 1719 | struct drm_display_mode *panel_mode = |
| 1720 | intel_connector->panel.alt_fixed_mode; |
| 1721 | struct drm_display_mode *req_mode = &pipe_config->base.mode; |
| 1722 | |
| 1723 | if (!intel_edp_compare_alt_mode(req_mode, panel_mode)) |
| 1724 | panel_mode = intel_connector->panel.fixed_mode; |
| 1725 | |
| 1726 | drm_mode_debug_printmodeline(panel_mode); |
| 1727 | |
| 1728 | intel_fixed_panel_mode(panel_mode, adjusted_mode); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 1729 | |
Tvrtko Ursulin | dd11bc1 | 2016-11-16 08:55:41 +0000 | [diff] [blame] | 1730 | if (INTEL_GEN(dev_priv) >= 9) { |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 1731 | int ret; |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 1732 | ret = skl_update_scaler_crtc(pipe_config); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 1733 | if (ret) |
| 1734 | return ret; |
| 1735 | } |
| 1736 | |
Tvrtko Ursulin | 49cff96 | 2016-10-13 11:02:54 +0100 | [diff] [blame] | 1737 | if (HAS_GMCH_DISPLAY(dev_priv)) |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 1738 | intel_gmch_panel_fitting(intel_crtc, pipe_config, |
Maarten Lankhorst | eead06d | 2017-05-01 15:37:55 +0200 | [diff] [blame] | 1739 | conn_state->scaling_mode); |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 1740 | else |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 1741 | intel_pch_panel_fitting(intel_crtc, pipe_config, |
Maarten Lankhorst | eead06d | 2017-05-01 15:37:55 +0200 | [diff] [blame] | 1742 | conn_state->scaling_mode); |
Zhao Yakui | 0d3a1be | 2010-07-19 09:43:13 +0100 | [diff] [blame] | 1743 | } |
| 1744 | |
Ville Syrjälä | 05021389 | 2017-11-29 20:08:47 +0200 | [diff] [blame] | 1745 | if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && |
| 1746 | adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) |
| 1747 | return false; |
| 1748 | |
Daniel Vetter | cb1793c | 2012-06-04 18:39:21 +0200 | [diff] [blame] | 1749 | if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) |
Daniel Vetter | 0af78a2 | 2012-05-23 11:30:55 +0200 | [diff] [blame] | 1750 | return false; |
| 1751 | |
Manasi Navare | da15f7c | 2017-01-24 08:16:34 -0800 | [diff] [blame] | 1752 | /* Use values requested by Compliance Test Request */ |
| 1753 | if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) { |
Jani Nikula | ec990e2 | 2017-04-06 16:44:15 +0300 | [diff] [blame] | 1754 | int index; |
| 1755 | |
Manasi Navare | 140ef13 | 2017-06-08 13:41:03 -0700 | [diff] [blame] | 1756 | /* Validate the compliance test data since max values |
| 1757 | * might have changed due to link train fallback. |
| 1758 | */ |
| 1759 | if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate, |
| 1760 | intel_dp->compliance.test_lane_count)) { |
| 1761 | index = intel_dp_rate_index(intel_dp->common_rates, |
| 1762 | intel_dp->num_common_rates, |
| 1763 | intel_dp->compliance.test_link_rate); |
| 1764 | if (index >= 0) |
| 1765 | min_clock = max_clock = index; |
| 1766 | min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count; |
| 1767 | } |
Manasi Navare | da15f7c | 2017-01-24 08:16:34 -0800 | [diff] [blame] | 1768 | } |
Daniel Vetter | 083f956 | 2012-04-20 20:23:49 +0200 | [diff] [blame] | 1769 | DRM_DEBUG_KMS("DP link computation with max lane count %i " |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1770 | "max bw %d pixel clock %iKHz\n", |
Jani Nikula | 975ee5fca | 2017-04-06 16:44:10 +0300 | [diff] [blame] | 1771 | max_lane_count, intel_dp->common_rates[max_clock], |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1772 | adjusted_mode->crtc_clock); |
Daniel Vetter | 083f956 | 2012-04-20 20:23:49 +0200 | [diff] [blame] | 1773 | |
Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1774 | /* Walk through all bpp values. Luckily they're all nicely spaced with 2 |
| 1775 | * bpc in between. */ |
Mika Kahola | f9bb705 | 2016-09-09 14:10:56 +0300 | [diff] [blame] | 1776 | bpp = intel_dp_compute_bpp(intel_dp, pipe_config); |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 1777 | if (intel_dp_is_edp(intel_dp)) { |
Thulasimani,Sivakumar | 22ce562 | 2015-07-31 11:05:27 +0530 | [diff] [blame] | 1778 | |
| 1779 | /* Get bpp from vbt only for panels that dont have bpp in edid */ |
| 1780 | if (intel_connector->base.display_info.bpc == 0 && |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 1781 | (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) { |
Jani Nikula | 56071a2 | 2014-05-06 14:56:52 +0300 | [diff] [blame] | 1782 | DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n", |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 1783 | dev_priv->vbt.edp.bpp); |
| 1784 | bpp = dev_priv->vbt.edp.bpp; |
Jani Nikula | 56071a2 | 2014-05-06 14:56:52 +0300 | [diff] [blame] | 1785 | } |
| 1786 | |
Jani Nikula | 344c5bb | 2014-09-09 11:25:13 +0300 | [diff] [blame] | 1787 | /* |
| 1788 | * Use the maximum clock and number of lanes the eDP panel |
| 1789 | * advertizes being capable of. The panels are generally |
| 1790 | * designed to support only a single clock and lane |
| 1791 | * configuration, and typically these values correspond to the |
| 1792 | * native resolution of the panel. |
| 1793 | */ |
| 1794 | min_lane_count = max_lane_count; |
| 1795 | min_clock = max_clock; |
Imre Deak | 7984211 | 2013-07-18 17:44:13 +0300 | [diff] [blame] | 1796 | } |
Daniel Vetter | 657445f | 2013-05-04 10:09:18 +0200 | [diff] [blame] | 1797 | |
Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1798 | for (; bpp >= 6*3; bpp -= 2*3) { |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1799 | mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock, |
| 1800 | bpp); |
Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 1801 | |
Dave Airlie | c693099 | 2014-07-14 11:04:39 +1000 | [diff] [blame] | 1802 | for (clock = min_clock; clock <= max_clock; clock++) { |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1803 | for (lane_count = min_lane_count; |
| 1804 | lane_count <= max_lane_count; |
| 1805 | lane_count <<= 1) { |
| 1806 | |
Jani Nikula | 975ee5fca | 2017-04-06 16:44:10 +0300 | [diff] [blame] | 1807 | link_clock = intel_dp->common_rates[clock]; |
Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1808 | link_avail = intel_dp_max_data_rate(link_clock, |
| 1809 | lane_count); |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 1810 | |
Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1811 | if (mode_rate <= link_avail) { |
| 1812 | goto found; |
| 1813 | } |
| 1814 | } |
| 1815 | } |
| 1816 | } |
| 1817 | |
| 1818 | return false; |
| 1819 | |
| 1820 | found: |
Maarten Lankhorst | 8f647a0 | 2017-05-01 15:38:01 +0200 | [diff] [blame] | 1821 | if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) { |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1822 | /* |
| 1823 | * See: |
| 1824 | * CEA-861-E - 5.1 Default Encoding Parameters |
| 1825 | * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry |
| 1826 | */ |
Ville Syrjälä | 0f2a2a7 | 2015-07-06 15:10:00 +0300 | [diff] [blame] | 1827 | pipe_config->limited_color_range = |
Ville Syrjälä | c8127cf0 | 2017-01-11 16:18:35 +0200 | [diff] [blame] | 1828 | bpp != 18 && |
| 1829 | drm_default_rgb_quant_range(adjusted_mode) == |
| 1830 | HDMI_QUANTIZATION_RANGE_LIMITED; |
Ville Syrjälä | 0f2a2a7 | 2015-07-06 15:10:00 +0300 | [diff] [blame] | 1831 | } else { |
| 1832 | pipe_config->limited_color_range = |
Maarten Lankhorst | 8f647a0 | 2017-05-01 15:38:01 +0200 | [diff] [blame] | 1833 | intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED; |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1834 | } |
| 1835 | |
Ville Syrjälä | 90a6b7b | 2015-07-06 16:39:15 +0300 | [diff] [blame] | 1836 | pipe_config->lane_count = lane_count; |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1837 | |
Daniel Vetter | 657445f | 2013-05-04 10:09:18 +0200 | [diff] [blame] | 1838 | pipe_config->pipe_bpp = bpp; |
Jani Nikula | 975ee5fca | 2017-04-06 16:44:10 +0300 | [diff] [blame] | 1839 | pipe_config->port_clock = intel_dp->common_rates[clock]; |
Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 1840 | |
Ville Syrjälä | 04a60f9 | 2015-07-06 15:10:06 +0300 | [diff] [blame] | 1841 | intel_dp_compute_rate(intel_dp, pipe_config->port_clock, |
| 1842 | &link_bw, &rate_select); |
| 1843 | |
| 1844 | DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n", |
| 1845 | link_bw, rate_select, pipe_config->lane_count, |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 1846 | pipe_config->port_clock, bpp); |
Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1847 | DRM_DEBUG_KMS("DP link bw required %i available %i\n", |
| 1848 | mode_rate, link_avail); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1849 | |
Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 1850 | intel_link_compute_m_n(bpp, lane_count, |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1851 | adjusted_mode->crtc_clock, |
| 1852 | pipe_config->port_clock, |
Jani Nikula | b31e85e | 2017-05-18 14:10:25 +0300 | [diff] [blame] | 1853 | &pipe_config->dp_m_n, |
| 1854 | reduce_m_n); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1855 | |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 1856 | if (intel_connector->panel.downclock_mode != NULL && |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 1857 | dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) { |
Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 1858 | pipe_config->has_drrs = true; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 1859 | intel_link_compute_m_n(bpp, lane_count, |
| 1860 | intel_connector->panel.downclock_mode->clock, |
| 1861 | pipe_config->port_clock, |
Jani Nikula | b31e85e | 2017-05-18 14:10:25 +0300 | [diff] [blame] | 1862 | &pipe_config->dp_m2_n2, |
| 1863 | reduce_m_n); |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 1864 | } |
| 1865 | |
Ville Syrjälä | 14d41b3 | 2016-05-13 23:41:22 +0300 | [diff] [blame] | 1866 | /* |
| 1867 | * DPLL0 VCO may need to be adjusted to get the correct |
| 1868 | * clock for eDP. This will affect cdclk as well. |
| 1869 | */ |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 1870 | if (intel_dp_is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) { |
Ville Syrjälä | 14d41b3 | 2016-05-13 23:41:22 +0300 | [diff] [blame] | 1871 | int vco; |
| 1872 | |
| 1873 | switch (pipe_config->port_clock / 2) { |
| 1874 | case 108000: |
| 1875 | case 216000: |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 1876 | vco = 8640000; |
Ville Syrjälä | 14d41b3 | 2016-05-13 23:41:22 +0300 | [diff] [blame] | 1877 | break; |
| 1878 | default: |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 1879 | vco = 8100000; |
Ville Syrjälä | 14d41b3 | 2016-05-13 23:41:22 +0300 | [diff] [blame] | 1880 | break; |
| 1881 | } |
| 1882 | |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 1883 | to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco; |
Ville Syrjälä | 14d41b3 | 2016-05-13 23:41:22 +0300 | [diff] [blame] | 1884 | } |
| 1885 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 1886 | if (!HAS_DDI(dev_priv)) |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 1887 | intel_dp_set_clock(encoder, pipe_config); |
Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1888 | |
Ville Syrjälä | 4d90f2d | 2017-10-12 16:02:01 +0300 | [diff] [blame] | 1889 | intel_psr_compute_config(intel_dp, pipe_config); |
| 1890 | |
Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1891 | return true; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1892 | } |
| 1893 | |
Ville Syrjälä | 901c2da | 2015-08-17 18:05:12 +0300 | [diff] [blame] | 1894 | void intel_dp_set_link_params(struct intel_dp *intel_dp, |
Ander Conselvan de Oliveira | dfa1048 | 2016-09-01 15:08:06 -0700 | [diff] [blame] | 1895 | int link_rate, uint8_t lane_count, |
| 1896 | bool link_mst) |
Ville Syrjälä | 901c2da | 2015-08-17 18:05:12 +0300 | [diff] [blame] | 1897 | { |
Ander Conselvan de Oliveira | dfa1048 | 2016-09-01 15:08:06 -0700 | [diff] [blame] | 1898 | intel_dp->link_rate = link_rate; |
| 1899 | intel_dp->lane_count = lane_count; |
| 1900 | intel_dp->link_mst = link_mst; |
Ville Syrjälä | 901c2da | 2015-08-17 18:05:12 +0300 | [diff] [blame] | 1901 | } |
| 1902 | |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 1903 | static void intel_dp_prepare(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 1904 | const struct intel_crtc_state *pipe_config) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1905 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 1906 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Daniel Vetter | b934223d | 2013-07-21 21:37:05 +0200 | [diff] [blame] | 1907 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 1908 | enum port port = encoder->port; |
Ville Syrjälä | adc1030 | 2017-10-31 22:51:14 +0200 | [diff] [blame] | 1909 | struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc); |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 1910 | const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1911 | |
Ander Conselvan de Oliveira | dfa1048 | 2016-09-01 15:08:06 -0700 | [diff] [blame] | 1912 | intel_dp_set_link_params(intel_dp, pipe_config->port_clock, |
| 1913 | pipe_config->lane_count, |
| 1914 | intel_crtc_has_type(pipe_config, |
| 1915 | INTEL_OUTPUT_DP_MST)); |
Ville Syrjälä | 901c2da | 2015-08-17 18:05:12 +0300 | [diff] [blame] | 1916 | |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1917 | /* |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1918 | * There are four kinds of DP registers: |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1919 | * |
| 1920 | * IBX PCH |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1921 | * SNB CPU |
| 1922 | * IVB CPU |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1923 | * CPT PCH |
| 1924 | * |
| 1925 | * IBX PCH and CPU are the same for almost everything, |
| 1926 | * except that the CPU DP PLL is configured in this |
| 1927 | * register |
| 1928 | * |
| 1929 | * CPT PCH is quite different, having many bits moved |
| 1930 | * to the TRANS_DP_CTL register instead. That |
| 1931 | * configuration happens (oddly) in ironlake_pch_enable |
| 1932 | */ |
Adam Jackson | 9c9e792 | 2010-04-05 17:57:59 -0400 | [diff] [blame] | 1933 | |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1934 | /* Preserve the BIOS-computed detected bit. This is |
| 1935 | * supposed to be read-only. |
| 1936 | */ |
| 1937 | intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1938 | |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1939 | /* Handle DP bits in common between all three register formats */ |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1940 | intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0; |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 1941 | intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1942 | |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1943 | /* Split out the IBX/CPU vs CPT settings */ |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1944 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 1945 | if (IS_GEN7(dev_priv) && port == PORT_A) { |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1946 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) |
| 1947 | intel_dp->DP |= DP_SYNC_HS_HIGH; |
| 1948 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) |
| 1949 | intel_dp->DP |= DP_SYNC_VS_HIGH; |
| 1950 | intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT; |
| 1951 | |
Jani Nikula | 6aba5b6 | 2013-10-04 15:08:10 +0300 | [diff] [blame] | 1952 | if (drm_dp_enhanced_frame_cap(intel_dp->dpcd)) |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1953 | intel_dp->DP |= DP_ENHANCED_FRAMING; |
| 1954 | |
Daniel Vetter | 7c62a16 | 2013-06-01 17:16:20 +0200 | [diff] [blame] | 1955 | intel_dp->DP |= crtc->pipe << 29; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 1956 | } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) { |
Ville Syrjälä | e3ef447 | 2015-05-05 17:17:31 +0300 | [diff] [blame] | 1957 | u32 trans_dp; |
| 1958 | |
Ville Syrjälä | 39e5fa8 | 2015-05-05 17:17:29 +0300 | [diff] [blame] | 1959 | intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT; |
Ville Syrjälä | e3ef447 | 2015-05-05 17:17:31 +0300 | [diff] [blame] | 1960 | |
| 1961 | trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe)); |
| 1962 | if (drm_dp_enhanced_frame_cap(intel_dp->dpcd)) |
| 1963 | trans_dp |= TRANS_DP_ENH_FRAMING; |
| 1964 | else |
| 1965 | trans_dp &= ~TRANS_DP_ENH_FRAMING; |
| 1966 | I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp); |
Ville Syrjälä | 39e5fa8 | 2015-05-05 17:17:29 +0300 | [diff] [blame] | 1967 | } else { |
Ville Syrjälä | c99f53f | 2016-11-14 19:44:07 +0200 | [diff] [blame] | 1968 | if (IS_G4X(dev_priv) && pipe_config->limited_color_range) |
Ville Syrjälä | 0f2a2a7 | 2015-07-06 15:10:00 +0300 | [diff] [blame] | 1969 | intel_dp->DP |= DP_COLOR_RANGE_16_235; |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1970 | |
| 1971 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) |
| 1972 | intel_dp->DP |= DP_SYNC_HS_HIGH; |
| 1973 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) |
| 1974 | intel_dp->DP |= DP_SYNC_VS_HIGH; |
| 1975 | intel_dp->DP |= DP_LINK_TRAIN_OFF; |
| 1976 | |
Jani Nikula | 6aba5b6 | 2013-10-04 15:08:10 +0300 | [diff] [blame] | 1977 | if (drm_dp_enhanced_frame_cap(intel_dp->dpcd)) |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1978 | intel_dp->DP |= DP_ENHANCED_FRAMING; |
| 1979 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 1980 | if (IS_CHERRYVIEW(dev_priv)) |
Chon Ming Lee | 44f37d1 | 2014-04-09 13:28:21 +0300 | [diff] [blame] | 1981 | intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe); |
Ville Syrjälä | 39e5fa8 | 2015-05-05 17:17:29 +0300 | [diff] [blame] | 1982 | else if (crtc->pipe == PIPE_B) |
| 1983 | intel_dp->DP |= DP_PIPEB_SELECT; |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1984 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1985 | } |
| 1986 | |
Paulo Zanoni | ffd6749d | 2013-12-19 14:29:42 -0200 | [diff] [blame] | 1987 | #define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK) |
| 1988 | #define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE) |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1989 | |
Paulo Zanoni | 1a5ef5b | 2013-12-19 14:29:43 -0200 | [diff] [blame] | 1990 | #define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0) |
| 1991 | #define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0) |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1992 | |
Paulo Zanoni | ffd6749d | 2013-12-19 14:29:42 -0200 | [diff] [blame] | 1993 | #define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK) |
| 1994 | #define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE) |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1995 | |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 1996 | static void intel_pps_verify_state(struct intel_dp *intel_dp); |
Imre Deak | de9c1b6 | 2016-06-16 20:01:46 +0300 | [diff] [blame] | 1997 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1998 | static void wait_panel_status(struct intel_dp *intel_dp, |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1999 | u32 mask, |
| 2000 | u32 value) |
| 2001 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 2002 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2003 | i915_reg_t pp_stat_reg, pp_ctrl_reg; |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2004 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2005 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 2006 | |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 2007 | intel_pps_verify_state(intel_dp); |
Imre Deak | de9c1b6 | 2016-06-16 20:01:46 +0300 | [diff] [blame] | 2008 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 2009 | pp_stat_reg = _pp_stat_reg(intel_dp); |
| 2010 | pp_ctrl_reg = _pp_ctrl_reg(intel_dp); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2011 | |
| 2012 | DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n", |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2013 | mask, value, |
| 2014 | I915_READ(pp_stat_reg), |
| 2015 | I915_READ(pp_ctrl_reg)); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2016 | |
Chris Wilson | 9036ff0 | 2016-06-30 15:33:09 +0100 | [diff] [blame] | 2017 | if (intel_wait_for_register(dev_priv, |
| 2018 | pp_stat_reg, mask, value, |
| 2019 | 5000)) |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2020 | DRM_ERROR("Panel status timeout: status %08x control %08x\n", |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2021 | I915_READ(pp_stat_reg), |
| 2022 | I915_READ(pp_ctrl_reg)); |
Chris Wilson | 54c136d | 2013-12-02 09:57:16 +0000 | [diff] [blame] | 2023 | |
| 2024 | DRM_DEBUG_KMS("Wait complete\n"); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2025 | } |
| 2026 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2027 | static void wait_panel_on(struct intel_dp *intel_dp) |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2028 | { |
| 2029 | DRM_DEBUG_KMS("Wait for panel power on\n"); |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2030 | wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2031 | } |
| 2032 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2033 | static void wait_panel_off(struct intel_dp *intel_dp) |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2034 | { |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2035 | DRM_DEBUG_KMS("Wait for panel power off time\n"); |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2036 | wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2037 | } |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2038 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2039 | static void wait_panel_power_cycle(struct intel_dp *intel_dp) |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2040 | { |
Abhay Kumar | d28d473 | 2016-01-22 17:39:04 -0800 | [diff] [blame] | 2041 | ktime_t panel_power_on_time; |
| 2042 | s64 panel_power_off_duration; |
| 2043 | |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2044 | DRM_DEBUG_KMS("Wait for panel power cycle\n"); |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 2045 | |
Abhay Kumar | d28d473 | 2016-01-22 17:39:04 -0800 | [diff] [blame] | 2046 | /* take the difference of currrent time and panel power off time |
| 2047 | * and then make panel wait for t11_t12 if needed. */ |
| 2048 | panel_power_on_time = ktime_get_boottime(); |
| 2049 | panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time); |
| 2050 | |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 2051 | /* When we disable the VDD override bit last we have to do the manual |
| 2052 | * wait. */ |
Abhay Kumar | d28d473 | 2016-01-22 17:39:04 -0800 | [diff] [blame] | 2053 | if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay) |
| 2054 | wait_remaining_ms_from_jiffies(jiffies, |
| 2055 | intel_dp->panel_power_cycle_delay - panel_power_off_duration); |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 2056 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2057 | wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2058 | } |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2059 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2060 | static void wait_backlight_on(struct intel_dp *intel_dp) |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 2061 | { |
| 2062 | wait_remaining_ms_from_jiffies(intel_dp->last_power_on, |
| 2063 | intel_dp->backlight_on_delay); |
| 2064 | } |
| 2065 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2066 | static void edp_wait_backlight_off(struct intel_dp *intel_dp) |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 2067 | { |
| 2068 | wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off, |
| 2069 | intel_dp->backlight_off_delay); |
| 2070 | } |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2071 | |
Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 2072 | /* Read the current pp_control value, unlocking the register if it |
| 2073 | * is locked |
| 2074 | */ |
| 2075 | |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2076 | static u32 ironlake_get_pp_control(struct intel_dp *intel_dp) |
Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 2077 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 2078 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2079 | u32 control; |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2080 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2081 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 2082 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 2083 | control = I915_READ(_pp_ctrl_reg(intel_dp)); |
Imre Deak | 8090ba8 | 2016-08-10 14:07:33 +0300 | [diff] [blame] | 2084 | if (WARN_ON(!HAS_DDI(dev_priv) && |
| 2085 | (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) { |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 2086 | control &= ~PANEL_UNLOCK_MASK; |
| 2087 | control |= PANEL_UNLOCK_REGS; |
| 2088 | } |
Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 2089 | return control; |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2090 | } |
| 2091 | |
Ville Syrjälä | 951468f | 2014-09-04 14:55:31 +0300 | [diff] [blame] | 2092 | /* |
| 2093 | * Must be paired with edp_panel_vdd_off(). |
| 2094 | * Must hold pps_mutex around the whole on/off sequence. |
| 2095 | * Can be nested with intel_edp_panel_vdd_{on,off}() calls. |
| 2096 | */ |
Ville Syrjälä | 1e0560e | 2014-08-19 13:24:25 +0300 | [diff] [blame] | 2097 | static bool edp_panel_vdd_on(struct intel_dp *intel_dp) |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 2098 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 2099 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Imre Deak | 4e6e1a5 | 2014-03-27 17:45:11 +0200 | [diff] [blame] | 2100 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 2101 | u32 pp; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2102 | i915_reg_t pp_stat_reg, pp_ctrl_reg; |
Jani Nikula | adddaaf | 2014-03-14 16:51:13 +0200 | [diff] [blame] | 2103 | bool need_to_disable = !intel_dp->want_panel_vdd; |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 2104 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2105 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 2106 | |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 2107 | if (!intel_dp_is_edp(intel_dp)) |
Jani Nikula | adddaaf | 2014-03-14 16:51:13 +0200 | [diff] [blame] | 2108 | return false; |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2109 | |
Egbert Eich | 2c623c1 | 2014-11-25 12:54:57 +0100 | [diff] [blame] | 2110 | cancel_delayed_work(&intel_dp->panel_vdd_work); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2111 | intel_dp->want_panel_vdd = true; |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2112 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2113 | if (edp_have_panel_vdd(intel_dp)) |
Jani Nikula | adddaaf | 2014-03-14 16:51:13 +0200 | [diff] [blame] | 2114 | return need_to_disable; |
Paulo Zanoni | b0665d5 | 2013-10-30 19:50:27 -0200 | [diff] [blame] | 2115 | |
Ander Conselvan de Oliveira | 5432fca | 2017-02-22 08:34:26 +0200 | [diff] [blame] | 2116 | intel_display_power_get(dev_priv, intel_dp->aux_power_domain); |
Paulo Zanoni | e9cb81a | 2013-11-21 13:47:23 -0200 | [diff] [blame] | 2117 | |
Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 2118 | DRM_DEBUG_KMS("Turning eDP port %c VDD on\n", |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 2119 | port_name(intel_dig_port->base.port)); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2120 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2121 | if (!edp_have_panel_power(intel_dp)) |
| 2122 | wait_panel_power_cycle(intel_dp); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2123 | |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2124 | pp = ironlake_get_pp_control(intel_dp); |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 2125 | pp |= EDP_FORCE_VDD; |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 2126 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 2127 | pp_stat_reg = _pp_stat_reg(intel_dp); |
| 2128 | pp_ctrl_reg = _pp_ctrl_reg(intel_dp); |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2129 | |
| 2130 | I915_WRITE(pp_ctrl_reg, pp); |
| 2131 | POSTING_READ(pp_ctrl_reg); |
| 2132 | DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n", |
| 2133 | I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg)); |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 2134 | /* |
| 2135 | * If the panel wasn't on, delay before accessing aux channel |
| 2136 | */ |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2137 | if (!edp_have_panel_power(intel_dp)) { |
Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 2138 | DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n", |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 2139 | port_name(intel_dig_port->base.port)); |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 2140 | msleep(intel_dp->panel_power_up_delay); |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 2141 | } |
Jani Nikula | adddaaf | 2014-03-14 16:51:13 +0200 | [diff] [blame] | 2142 | |
| 2143 | return need_to_disable; |
| 2144 | } |
| 2145 | |
Ville Syrjälä | 951468f | 2014-09-04 14:55:31 +0300 | [diff] [blame] | 2146 | /* |
| 2147 | * Must be paired with intel_edp_panel_vdd_off() or |
| 2148 | * intel_edp_panel_off(). |
| 2149 | * Nested calls to these functions are not allowed since |
| 2150 | * we drop the lock. Caller must use some higher level |
| 2151 | * locking to prevent nested calls from other threads. |
| 2152 | */ |
Daniel Vetter | b80d6c7 | 2014-03-19 15:54:37 +0100 | [diff] [blame] | 2153 | void intel_edp_panel_vdd_on(struct intel_dp *intel_dp) |
Jani Nikula | adddaaf | 2014-03-14 16:51:13 +0200 | [diff] [blame] | 2154 | { |
Ville Syrjälä | c695b6b | 2014-08-18 22:16:03 +0300 | [diff] [blame] | 2155 | bool vdd; |
Jani Nikula | adddaaf | 2014-03-14 16:51:13 +0200 | [diff] [blame] | 2156 | |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 2157 | if (!intel_dp_is_edp(intel_dp)) |
Ville Syrjälä | c695b6b | 2014-08-18 22:16:03 +0300 | [diff] [blame] | 2158 | return; |
| 2159 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2160 | pps_lock(intel_dp); |
Ville Syrjälä | c695b6b | 2014-08-18 22:16:03 +0300 | [diff] [blame] | 2161 | vdd = edp_panel_vdd_on(intel_dp); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2162 | pps_unlock(intel_dp); |
Ville Syrjälä | c695b6b | 2014-08-18 22:16:03 +0300 | [diff] [blame] | 2163 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 2164 | I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n", |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 2165 | port_name(dp_to_dig_port(intel_dp)->base.port)); |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 2166 | } |
| 2167 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2168 | static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp) |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 2169 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 2170 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 2171 | struct intel_digital_port *intel_dig_port = |
| 2172 | dp_to_dig_port(intel_dp); |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 2173 | u32 pp; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2174 | i915_reg_t pp_stat_reg, pp_ctrl_reg; |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 2175 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2176 | lockdep_assert_held(&dev_priv->pps_mutex); |
Daniel Vetter | a0e99e6 | 2012-12-02 01:05:46 +0100 | [diff] [blame] | 2177 | |
Ville Syrjälä | 15e899a | 2014-08-18 22:16:02 +0300 | [diff] [blame] | 2178 | WARN_ON(intel_dp->want_panel_vdd); |
Imre Deak | 4e6e1a5 | 2014-03-27 17:45:11 +0200 | [diff] [blame] | 2179 | |
Ville Syrjälä | 15e899a | 2014-08-18 22:16:02 +0300 | [diff] [blame] | 2180 | if (!edp_have_panel_vdd(intel_dp)) |
Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 2181 | return; |
Paulo Zanoni | b0665d5 | 2013-10-30 19:50:27 -0200 | [diff] [blame] | 2182 | |
Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 2183 | DRM_DEBUG_KMS("Turning eDP port %c VDD off\n", |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 2184 | port_name(intel_dig_port->base.port)); |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2185 | |
Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 2186 | pp = ironlake_get_pp_control(intel_dp); |
| 2187 | pp &= ~EDP_FORCE_VDD; |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2188 | |
Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 2189 | pp_ctrl_reg = _pp_ctrl_reg(intel_dp); |
| 2190 | pp_stat_reg = _pp_stat_reg(intel_dp); |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 2191 | |
Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 2192 | I915_WRITE(pp_ctrl_reg, pp); |
| 2193 | POSTING_READ(pp_ctrl_reg); |
Paulo Zanoni | 90791a5 | 2013-12-06 17:32:42 -0200 | [diff] [blame] | 2194 | |
Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 2195 | /* Make sure sequencer is idle before allowing subsequent activity */ |
| 2196 | DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n", |
| 2197 | I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg)); |
Paulo Zanoni | e9cb81a | 2013-11-21 13:47:23 -0200 | [diff] [blame] | 2198 | |
Imre Deak | 5a162e2 | 2016-08-10 14:07:30 +0300 | [diff] [blame] | 2199 | if ((pp & PANEL_POWER_ON) == 0) |
Abhay Kumar | d28d473 | 2016-01-22 17:39:04 -0800 | [diff] [blame] | 2200 | intel_dp->panel_power_off_time = ktime_get_boottime(); |
Paulo Zanoni | e9cb81a | 2013-11-21 13:47:23 -0200 | [diff] [blame] | 2201 | |
Ander Conselvan de Oliveira | 5432fca | 2017-02-22 08:34:26 +0200 | [diff] [blame] | 2202 | intel_display_power_put(dev_priv, intel_dp->aux_power_domain); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2203 | } |
| 2204 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2205 | static void edp_panel_vdd_work(struct work_struct *__work) |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2206 | { |
| 2207 | struct intel_dp *intel_dp = container_of(to_delayed_work(__work), |
| 2208 | struct intel_dp, panel_vdd_work); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2209 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2210 | pps_lock(intel_dp); |
Ville Syrjälä | 15e899a | 2014-08-18 22:16:02 +0300 | [diff] [blame] | 2211 | if (!intel_dp->want_panel_vdd) |
| 2212 | edp_panel_vdd_off_sync(intel_dp); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2213 | pps_unlock(intel_dp); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2214 | } |
| 2215 | |
Imre Deak | aba8689 | 2014-07-30 15:57:31 +0300 | [diff] [blame] | 2216 | static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp) |
| 2217 | { |
| 2218 | unsigned long delay; |
| 2219 | |
| 2220 | /* |
| 2221 | * Queue the timer to fire a long time from now (relative to the power |
| 2222 | * down delay) to keep the panel power up across a sequence of |
| 2223 | * operations. |
| 2224 | */ |
| 2225 | delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5); |
| 2226 | schedule_delayed_work(&intel_dp->panel_vdd_work, delay); |
| 2227 | } |
| 2228 | |
Ville Syrjälä | 951468f | 2014-09-04 14:55:31 +0300 | [diff] [blame] | 2229 | /* |
| 2230 | * Must be paired with edp_panel_vdd_on(). |
| 2231 | * Must hold pps_mutex around the whole on/off sequence. |
| 2232 | * Can be nested with intel_edp_panel_vdd_{on,off}() calls. |
| 2233 | */ |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2234 | static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync) |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2235 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2236 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2237 | |
| 2238 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 2239 | |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 2240 | if (!intel_dp_is_edp(intel_dp)) |
Keith Packard | 97af61f57 | 2011-09-28 16:23:51 -0700 | [diff] [blame] | 2241 | return; |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 2242 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 2243 | I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on", |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 2244 | port_name(dp_to_dig_port(intel_dp)->base.port)); |
Keith Packard | f2e8b18 | 2011-11-01 20:01:35 -0700 | [diff] [blame] | 2245 | |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2246 | intel_dp->want_panel_vdd = false; |
| 2247 | |
Imre Deak | aba8689 | 2014-07-30 15:57:31 +0300 | [diff] [blame] | 2248 | if (sync) |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2249 | edp_panel_vdd_off_sync(intel_dp); |
Imre Deak | aba8689 | 2014-07-30 15:57:31 +0300 | [diff] [blame] | 2250 | else |
| 2251 | edp_panel_vdd_schedule_off(intel_dp); |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 2252 | } |
| 2253 | |
Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 2254 | static void edp_panel_on(struct intel_dp *intel_dp) |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2255 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 2256 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2257 | u32 pp; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2258 | i915_reg_t pp_ctrl_reg; |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2259 | |
Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 2260 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 2261 | |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 2262 | if (!intel_dp_is_edp(intel_dp)) |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2263 | return; |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2264 | |
Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 2265 | DRM_DEBUG_KMS("Turn eDP port %c panel power on\n", |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 2266 | port_name(dp_to_dig_port(intel_dp)->base.port)); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2267 | |
Ville Syrjälä | e7a89ac | 2014-10-16 21:30:07 +0300 | [diff] [blame] | 2268 | if (WARN(edp_have_panel_power(intel_dp), |
| 2269 | "eDP port %c panel power already on\n", |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 2270 | port_name(dp_to_dig_port(intel_dp)->base.port))) |
Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 2271 | return; |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2272 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2273 | wait_panel_power_cycle(intel_dp); |
Jesse Barnes | 37c6c9b | 2010-08-11 10:04:43 -0700 | [diff] [blame] | 2274 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 2275 | pp_ctrl_reg = _pp_ctrl_reg(intel_dp); |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2276 | pp = ironlake_get_pp_control(intel_dp); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2277 | if (IS_GEN5(dev_priv)) { |
Keith Packard | 05ce1a4 | 2011-09-29 16:33:01 -0700 | [diff] [blame] | 2278 | /* ILK workaround: disable reset around power sequence */ |
| 2279 | pp &= ~PANEL_POWER_RESET; |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 2280 | I915_WRITE(pp_ctrl_reg, pp); |
| 2281 | POSTING_READ(pp_ctrl_reg); |
Keith Packard | 05ce1a4 | 2011-09-29 16:33:01 -0700 | [diff] [blame] | 2282 | } |
Jesse Barnes | 37c6c9b | 2010-08-11 10:04:43 -0700 | [diff] [blame] | 2283 | |
Imre Deak | 5a162e2 | 2016-08-10 14:07:30 +0300 | [diff] [blame] | 2284 | pp |= PANEL_POWER_ON; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2285 | if (!IS_GEN5(dev_priv)) |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2286 | pp |= PANEL_POWER_RESET; |
| 2287 | |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2288 | I915_WRITE(pp_ctrl_reg, pp); |
| 2289 | POSTING_READ(pp_ctrl_reg); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2290 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2291 | wait_panel_on(intel_dp); |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 2292 | intel_dp->last_power_on = jiffies; |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2293 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2294 | if (IS_GEN5(dev_priv)) { |
Keith Packard | 05ce1a4 | 2011-09-29 16:33:01 -0700 | [diff] [blame] | 2295 | pp |= PANEL_POWER_RESET; /* restore panel reset bit */ |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 2296 | I915_WRITE(pp_ctrl_reg, pp); |
| 2297 | POSTING_READ(pp_ctrl_reg); |
Keith Packard | 05ce1a4 | 2011-09-29 16:33:01 -0700 | [diff] [blame] | 2298 | } |
Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 2299 | } |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2300 | |
Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 2301 | void intel_edp_panel_on(struct intel_dp *intel_dp) |
| 2302 | { |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 2303 | if (!intel_dp_is_edp(intel_dp)) |
Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 2304 | return; |
| 2305 | |
| 2306 | pps_lock(intel_dp); |
| 2307 | edp_panel_on(intel_dp); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2308 | pps_unlock(intel_dp); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2309 | } |
| 2310 | |
Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 2311 | |
| 2312 | static void edp_panel_off(struct intel_dp *intel_dp) |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2313 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 2314 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2315 | u32 pp; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2316 | i915_reg_t pp_ctrl_reg; |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2317 | |
Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 2318 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 2319 | |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 2320 | if (!intel_dp_is_edp(intel_dp)) |
Keith Packard | 97af61f57 | 2011-09-28 16:23:51 -0700 | [diff] [blame] | 2321 | return; |
Jesse Barnes | 37c6c9b | 2010-08-11 10:04:43 -0700 | [diff] [blame] | 2322 | |
Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 2323 | DRM_DEBUG_KMS("Turn eDP port %c panel power off\n", |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 2324 | port_name(dp_to_dig_port(intel_dp)->base.port)); |
Jesse Barnes | 37c6c9b | 2010-08-11 10:04:43 -0700 | [diff] [blame] | 2325 | |
Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 2326 | WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n", |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 2327 | port_name(dp_to_dig_port(intel_dp)->base.port)); |
Jani Nikula | 24f3e09 | 2014-03-17 16:43:36 +0200 | [diff] [blame] | 2328 | |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2329 | pp = ironlake_get_pp_control(intel_dp); |
Daniel Vetter | 35a3855 | 2012-08-12 22:17:14 +0200 | [diff] [blame] | 2330 | /* We need to switch off panel power _and_ force vdd, for otherwise some |
| 2331 | * panels get very unhappy and cease to work. */ |
Imre Deak | 5a162e2 | 2016-08-10 14:07:30 +0300 | [diff] [blame] | 2332 | pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD | |
Patrik Jakobsson | b306415 | 2014-03-04 00:42:44 +0100 | [diff] [blame] | 2333 | EDP_BLC_ENABLE); |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2334 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 2335 | pp_ctrl_reg = _pp_ctrl_reg(intel_dp); |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2336 | |
Paulo Zanoni | 849e39f | 2014-03-07 20:05:20 -0300 | [diff] [blame] | 2337 | intel_dp->want_panel_vdd = false; |
| 2338 | |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2339 | I915_WRITE(pp_ctrl_reg, pp); |
| 2340 | POSTING_READ(pp_ctrl_reg); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2341 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2342 | wait_panel_off(intel_dp); |
Manasi Navare | d7ba25b | 2017-10-04 09:48:26 -0700 | [diff] [blame] | 2343 | intel_dp->panel_power_off_time = ktime_get_boottime(); |
Paulo Zanoni | 849e39f | 2014-03-07 20:05:20 -0300 | [diff] [blame] | 2344 | |
| 2345 | /* We got a reference when we enabled the VDD. */ |
Ander Conselvan de Oliveira | 5432fca | 2017-02-22 08:34:26 +0200 | [diff] [blame] | 2346 | intel_display_power_put(dev_priv, intel_dp->aux_power_domain); |
Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 2347 | } |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2348 | |
Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 2349 | void intel_edp_panel_off(struct intel_dp *intel_dp) |
| 2350 | { |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 2351 | if (!intel_dp_is_edp(intel_dp)) |
Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 2352 | return; |
| 2353 | |
| 2354 | pps_lock(intel_dp); |
| 2355 | edp_panel_off(intel_dp); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2356 | pps_unlock(intel_dp); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2357 | } |
| 2358 | |
Jani Nikula | 1250d10 | 2014-08-12 17:11:39 +0300 | [diff] [blame] | 2359 | /* Enable backlight in the panel power control. */ |
| 2360 | static void _intel_edp_backlight_on(struct intel_dp *intel_dp) |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2361 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 2362 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2363 | u32 pp; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2364 | i915_reg_t pp_ctrl_reg; |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2365 | |
Jesse Barnes | 01cb9ea | 2010-10-07 16:01:12 -0700 | [diff] [blame] | 2366 | /* |
| 2367 | * If we enable the backlight right away following a panel power |
| 2368 | * on, we may see slight flicker as the panel syncs with the eDP |
| 2369 | * link. So delay a bit to make sure the image is solid before |
| 2370 | * allowing it to appear. |
| 2371 | */ |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2372 | wait_backlight_on(intel_dp); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2373 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2374 | pps_lock(intel_dp); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2375 | |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2376 | pp = ironlake_get_pp_control(intel_dp); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2377 | pp |= EDP_BLC_ENABLE; |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2378 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 2379 | pp_ctrl_reg = _pp_ctrl_reg(intel_dp); |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2380 | |
| 2381 | I915_WRITE(pp_ctrl_reg, pp); |
| 2382 | POSTING_READ(pp_ctrl_reg); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2383 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2384 | pps_unlock(intel_dp); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2385 | } |
| 2386 | |
Jani Nikula | 1250d10 | 2014-08-12 17:11:39 +0300 | [diff] [blame] | 2387 | /* Enable backlight PWM and backlight PP control. */ |
Maarten Lankhorst | b037d58 | 2017-06-12 12:21:13 +0200 | [diff] [blame] | 2388 | void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state, |
| 2389 | const struct drm_connector_state *conn_state) |
Jani Nikula | 1250d10 | 2014-08-12 17:11:39 +0300 | [diff] [blame] | 2390 | { |
Maarten Lankhorst | b037d58 | 2017-06-12 12:21:13 +0200 | [diff] [blame] | 2391 | struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder); |
| 2392 | |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 2393 | if (!intel_dp_is_edp(intel_dp)) |
Jani Nikula | 1250d10 | 2014-08-12 17:11:39 +0300 | [diff] [blame] | 2394 | return; |
| 2395 | |
| 2396 | DRM_DEBUG_KMS("\n"); |
| 2397 | |
Maarten Lankhorst | b037d58 | 2017-06-12 12:21:13 +0200 | [diff] [blame] | 2398 | intel_panel_enable_backlight(crtc_state, conn_state); |
Jani Nikula | 1250d10 | 2014-08-12 17:11:39 +0300 | [diff] [blame] | 2399 | _intel_edp_backlight_on(intel_dp); |
| 2400 | } |
| 2401 | |
| 2402 | /* Disable backlight in the panel power control. */ |
| 2403 | static void _intel_edp_backlight_off(struct intel_dp *intel_dp) |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2404 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 2405 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2406 | u32 pp; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2407 | i915_reg_t pp_ctrl_reg; |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2408 | |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 2409 | if (!intel_dp_is_edp(intel_dp)) |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 2410 | return; |
| 2411 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2412 | pps_lock(intel_dp); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2413 | |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2414 | pp = ironlake_get_pp_control(intel_dp); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2415 | pp &= ~EDP_BLC_ENABLE; |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2416 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 2417 | pp_ctrl_reg = _pp_ctrl_reg(intel_dp); |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2418 | |
| 2419 | I915_WRITE(pp_ctrl_reg, pp); |
| 2420 | POSTING_READ(pp_ctrl_reg); |
Jesse Barnes | f7d2323 | 2014-03-31 11:13:56 -0700 | [diff] [blame] | 2421 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2422 | pps_unlock(intel_dp); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2423 | |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 2424 | intel_dp->last_backlight_off = jiffies; |
Jesse Barnes | f7d2323 | 2014-03-31 11:13:56 -0700 | [diff] [blame] | 2425 | edp_wait_backlight_off(intel_dp); |
Jani Nikula | 1250d10 | 2014-08-12 17:11:39 +0300 | [diff] [blame] | 2426 | } |
Jesse Barnes | f7d2323 | 2014-03-31 11:13:56 -0700 | [diff] [blame] | 2427 | |
Jani Nikula | 1250d10 | 2014-08-12 17:11:39 +0300 | [diff] [blame] | 2428 | /* Disable backlight PP control and backlight PWM. */ |
Maarten Lankhorst | b037d58 | 2017-06-12 12:21:13 +0200 | [diff] [blame] | 2429 | void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state) |
Jani Nikula | 1250d10 | 2014-08-12 17:11:39 +0300 | [diff] [blame] | 2430 | { |
Maarten Lankhorst | b037d58 | 2017-06-12 12:21:13 +0200 | [diff] [blame] | 2431 | struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder); |
| 2432 | |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 2433 | if (!intel_dp_is_edp(intel_dp)) |
Jani Nikula | 1250d10 | 2014-08-12 17:11:39 +0300 | [diff] [blame] | 2434 | return; |
| 2435 | |
| 2436 | DRM_DEBUG_KMS("\n"); |
| 2437 | |
| 2438 | _intel_edp_backlight_off(intel_dp); |
Maarten Lankhorst | b037d58 | 2017-06-12 12:21:13 +0200 | [diff] [blame] | 2439 | intel_panel_disable_backlight(old_conn_state); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2440 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2441 | |
Jani Nikula | 73580fb7 | 2014-08-12 17:11:41 +0300 | [diff] [blame] | 2442 | /* |
| 2443 | * Hook for controlling the panel power control backlight through the bl_power |
| 2444 | * sysfs attribute. Take care to handle multiple calls. |
| 2445 | */ |
| 2446 | static void intel_edp_backlight_power(struct intel_connector *connector, |
| 2447 | bool enable) |
| 2448 | { |
| 2449 | struct intel_dp *intel_dp = intel_attached_dp(&connector->base); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2450 | bool is_enabled; |
| 2451 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2452 | pps_lock(intel_dp); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2453 | is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE; |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2454 | pps_unlock(intel_dp); |
Jani Nikula | 73580fb7 | 2014-08-12 17:11:41 +0300 | [diff] [blame] | 2455 | |
| 2456 | if (is_enabled == enable) |
| 2457 | return; |
| 2458 | |
Jani Nikula | 23ba937 | 2014-08-27 14:08:43 +0300 | [diff] [blame] | 2459 | DRM_DEBUG_KMS("panel power control backlight %s\n", |
| 2460 | enable ? "enable" : "disable"); |
Jani Nikula | 73580fb7 | 2014-08-12 17:11:41 +0300 | [diff] [blame] | 2461 | |
| 2462 | if (enable) |
| 2463 | _intel_edp_backlight_on(intel_dp); |
| 2464 | else |
| 2465 | _intel_edp_backlight_off(intel_dp); |
| 2466 | } |
| 2467 | |
Ville Syrjälä | 64e1077 | 2015-10-29 21:26:01 +0200 | [diff] [blame] | 2468 | static void assert_dp_port(struct intel_dp *intel_dp, bool state) |
| 2469 | { |
| 2470 | struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); |
| 2471 | struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev); |
| 2472 | bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN; |
| 2473 | |
| 2474 | I915_STATE_WARN(cur_state != state, |
| 2475 | "DP port %c state assertion failure (expected %s, current %s)\n", |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 2476 | port_name(dig_port->base.port), |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 2477 | onoff(state), onoff(cur_state)); |
Ville Syrjälä | 64e1077 | 2015-10-29 21:26:01 +0200 | [diff] [blame] | 2478 | } |
| 2479 | #define assert_dp_port_disabled(d) assert_dp_port((d), false) |
| 2480 | |
| 2481 | static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state) |
| 2482 | { |
| 2483 | bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE; |
| 2484 | |
| 2485 | I915_STATE_WARN(cur_state != state, |
| 2486 | "eDP PLL state assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 2487 | onoff(state), onoff(cur_state)); |
Ville Syrjälä | 64e1077 | 2015-10-29 21:26:01 +0200 | [diff] [blame] | 2488 | } |
| 2489 | #define assert_edp_pll_enabled(d) assert_edp_pll((d), true) |
| 2490 | #define assert_edp_pll_disabled(d) assert_edp_pll((d), false) |
| 2491 | |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 2492 | static void ironlake_edp_pll_on(struct intel_dp *intel_dp, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 2493 | const struct intel_crtc_state *pipe_config) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2494 | { |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 2495 | struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc); |
Ville Syrjälä | 64e1077 | 2015-10-29 21:26:01 +0200 | [diff] [blame] | 2496 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2497 | |
Ville Syrjälä | 64e1077 | 2015-10-29 21:26:01 +0200 | [diff] [blame] | 2498 | assert_pipe_disabled(dev_priv, crtc->pipe); |
| 2499 | assert_dp_port_disabled(intel_dp); |
| 2500 | assert_edp_pll_disabled(dev_priv); |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2501 | |
Ville Syrjälä | abfce94 | 2015-10-29 21:26:03 +0200 | [diff] [blame] | 2502 | DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n", |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 2503 | pipe_config->port_clock); |
Ville Syrjälä | abfce94 | 2015-10-29 21:26:03 +0200 | [diff] [blame] | 2504 | |
| 2505 | intel_dp->DP &= ~DP_PLL_FREQ_MASK; |
| 2506 | |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 2507 | if (pipe_config->port_clock == 162000) |
Ville Syrjälä | abfce94 | 2015-10-29 21:26:03 +0200 | [diff] [blame] | 2508 | intel_dp->DP |= DP_PLL_FREQ_162MHZ; |
| 2509 | else |
| 2510 | intel_dp->DP |= DP_PLL_FREQ_270MHZ; |
| 2511 | |
| 2512 | I915_WRITE(DP_A, intel_dp->DP); |
| 2513 | POSTING_READ(DP_A); |
| 2514 | udelay(500); |
| 2515 | |
Ville Syrjälä | 6b23f3e | 2016-04-01 21:53:19 +0300 | [diff] [blame] | 2516 | /* |
| 2517 | * [DevILK] Work around required when enabling DP PLL |
| 2518 | * while a pipe is enabled going to FDI: |
| 2519 | * 1. Wait for the start of vertical blank on the enabled pipe going to FDI |
| 2520 | * 2. Program DP PLL enable |
| 2521 | */ |
| 2522 | if (IS_GEN5(dev_priv)) |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 2523 | intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe); |
Ville Syrjälä | 6b23f3e | 2016-04-01 21:53:19 +0300 | [diff] [blame] | 2524 | |
Daniel Vetter | 0767935 | 2012-09-06 22:15:42 +0200 | [diff] [blame] | 2525 | intel_dp->DP |= DP_PLL_ENABLE; |
Ville Syrjälä | 6fec766 | 2015-11-10 16:16:17 +0200 | [diff] [blame] | 2526 | |
Daniel Vetter | 0767935 | 2012-09-06 22:15:42 +0200 | [diff] [blame] | 2527 | I915_WRITE(DP_A, intel_dp->DP); |
Jesse Barnes | 298b0b3 | 2010-10-07 16:01:24 -0700 | [diff] [blame] | 2528 | POSTING_READ(DP_A); |
| 2529 | udelay(200); |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2530 | } |
| 2531 | |
Ville Syrjälä | adc1030 | 2017-10-31 22:51:14 +0200 | [diff] [blame] | 2532 | static void ironlake_edp_pll_off(struct intel_dp *intel_dp, |
| 2533 | const struct intel_crtc_state *old_crtc_state) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2534 | { |
Ville Syrjälä | adc1030 | 2017-10-31 22:51:14 +0200 | [diff] [blame] | 2535 | struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc); |
Ville Syrjälä | 64e1077 | 2015-10-29 21:26:01 +0200 | [diff] [blame] | 2536 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2537 | |
Ville Syrjälä | 64e1077 | 2015-10-29 21:26:01 +0200 | [diff] [blame] | 2538 | assert_pipe_disabled(dev_priv, crtc->pipe); |
| 2539 | assert_dp_port_disabled(intel_dp); |
| 2540 | assert_edp_pll_enabled(dev_priv); |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2541 | |
Ville Syrjälä | abfce94 | 2015-10-29 21:26:03 +0200 | [diff] [blame] | 2542 | DRM_DEBUG_KMS("disabling eDP PLL\n"); |
| 2543 | |
Ville Syrjälä | 6fec766 | 2015-11-10 16:16:17 +0200 | [diff] [blame] | 2544 | intel_dp->DP &= ~DP_PLL_ENABLE; |
Daniel Vetter | 0767935 | 2012-09-06 22:15:42 +0200 | [diff] [blame] | 2545 | |
Ville Syrjälä | 6fec766 | 2015-11-10 16:16:17 +0200 | [diff] [blame] | 2546 | I915_WRITE(DP_A, intel_dp->DP); |
Chris Wilson | 1af5fa1 | 2010-09-08 21:07:28 +0100 | [diff] [blame] | 2547 | POSTING_READ(DP_A); |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2548 | udelay(200); |
| 2549 | } |
| 2550 | |
Ville Syrjälä | 857c416 | 2017-10-27 12:45:23 +0300 | [diff] [blame] | 2551 | static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp) |
| 2552 | { |
| 2553 | /* |
| 2554 | * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus |
| 2555 | * be capable of signalling downstream hpd with a long pulse. |
| 2556 | * Whether or not that means D3 is safe to use is not clear, |
| 2557 | * but let's assume so until proven otherwise. |
| 2558 | * |
| 2559 | * FIXME should really check all downstream ports... |
| 2560 | */ |
| 2561 | return intel_dp->dpcd[DP_DPCD_REV] == 0x11 && |
| 2562 | intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT && |
| 2563 | intel_dp->downstream_ports[0] & DP_DS_PORT_HPD; |
| 2564 | } |
| 2565 | |
Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 2566 | /* If the sink supports it, try to set the power state appropriately */ |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 2567 | void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode) |
Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 2568 | { |
| 2569 | int ret, i; |
| 2570 | |
| 2571 | /* Should have a valid DPCD by this point */ |
| 2572 | if (intel_dp->dpcd[DP_DPCD_REV] < 0x11) |
| 2573 | return; |
| 2574 | |
| 2575 | if (mode != DRM_MODE_DPMS_ON) { |
Ville Syrjälä | 857c416 | 2017-10-27 12:45:23 +0300 | [diff] [blame] | 2576 | if (downstream_hpd_needs_d0(intel_dp)) |
| 2577 | return; |
| 2578 | |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 2579 | ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, |
| 2580 | DP_SET_POWER_D3); |
Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 2581 | } else { |
Imre Deak | 357c0ae | 2016-11-21 21:15:06 +0200 | [diff] [blame] | 2582 | struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp); |
| 2583 | |
Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 2584 | /* |
| 2585 | * When turning on, we need to retry for 1ms to give the sink |
| 2586 | * time to wake up. |
| 2587 | */ |
| 2588 | for (i = 0; i < 3; i++) { |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 2589 | ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, |
| 2590 | DP_SET_POWER_D0); |
Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 2591 | if (ret == 1) |
| 2592 | break; |
| 2593 | msleep(1); |
| 2594 | } |
Imre Deak | 357c0ae | 2016-11-21 21:15:06 +0200 | [diff] [blame] | 2595 | |
| 2596 | if (ret == 1 && lspcon->active) |
| 2597 | lspcon_wait_pcon_mode(lspcon); |
Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 2598 | } |
Jani Nikula | f9cac72 | 2014-09-02 16:33:52 +0300 | [diff] [blame] | 2599 | |
| 2600 | if (ret != 1) |
| 2601 | DRM_DEBUG_KMS("failed to %s sink power state\n", |
| 2602 | mode == DRM_MODE_DPMS_ON ? "enable" : "disable"); |
Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 2603 | } |
| 2604 | |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2605 | static bool intel_dp_get_hw_state(struct intel_encoder *encoder, |
| 2606 | enum pipe *pipe) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2607 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 2608 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2609 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 2610 | enum port port = encoder->port; |
Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 2611 | u32 tmp; |
Imre Deak | 6fa9a5e | 2016-02-12 18:55:18 +0200 | [diff] [blame] | 2612 | bool ret; |
Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 2613 | |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 2614 | if (!intel_display_power_get_if_enabled(dev_priv, |
| 2615 | encoder->power_domain)) |
Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 2616 | return false; |
| 2617 | |
Imre Deak | 6fa9a5e | 2016-02-12 18:55:18 +0200 | [diff] [blame] | 2618 | ret = false; |
| 2619 | |
Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 2620 | tmp = I915_READ(intel_dp->output_reg); |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2621 | |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2622 | if (!(tmp & DP_PORT_EN)) |
Imre Deak | 6fa9a5e | 2016-02-12 18:55:18 +0200 | [diff] [blame] | 2623 | goto out; |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2624 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2625 | if (IS_GEN7(dev_priv) && port == PORT_A) { |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2626 | *pipe = PORT_TO_PIPE_CPT(tmp); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 2627 | } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) { |
Ville Syrjälä | adc289d | 2015-05-05 17:17:30 +0300 | [diff] [blame] | 2628 | enum pipe p; |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2629 | |
Ville Syrjälä | adc289d | 2015-05-05 17:17:30 +0300 | [diff] [blame] | 2630 | for_each_pipe(dev_priv, p) { |
| 2631 | u32 trans_dp = I915_READ(TRANS_DP_CTL(p)); |
| 2632 | if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) { |
| 2633 | *pipe = p; |
Imre Deak | 6fa9a5e | 2016-02-12 18:55:18 +0200 | [diff] [blame] | 2634 | ret = true; |
| 2635 | |
| 2636 | goto out; |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2637 | } |
| 2638 | } |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2639 | |
Daniel Vetter | 4a0833e | 2012-10-26 10:58:11 +0200 | [diff] [blame] | 2640 | DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n", |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2641 | i915_mmio_reg_offset(intel_dp->output_reg)); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 2642 | } else if (IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 39e5fa8 | 2015-05-05 17:17:29 +0300 | [diff] [blame] | 2643 | *pipe = DP_PORT_TO_PIPE_CHV(tmp); |
| 2644 | } else { |
| 2645 | *pipe = PORT_TO_PIPE(tmp); |
Daniel Vetter | 4a0833e | 2012-10-26 10:58:11 +0200 | [diff] [blame] | 2646 | } |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2647 | |
Imre Deak | 6fa9a5e | 2016-02-12 18:55:18 +0200 | [diff] [blame] | 2648 | ret = true; |
| 2649 | |
| 2650 | out: |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 2651 | intel_display_power_put(dev_priv, encoder->power_domain); |
Imre Deak | 6fa9a5e | 2016-02-12 18:55:18 +0200 | [diff] [blame] | 2652 | |
| 2653 | return ret; |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2654 | } |
| 2655 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2656 | static void intel_dp_get_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 2657 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2658 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 2659 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2660 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2661 | u32 tmp, flags = 0; |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 2662 | enum port port = encoder->port; |
Ville Syrjälä | adc1030 | 2017-10-31 22:51:14 +0200 | [diff] [blame] | 2663 | struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc); |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2664 | |
Ville Syrjälä | e1214b9 | 2017-10-27 22:31:23 +0300 | [diff] [blame] | 2665 | if (encoder->type == INTEL_OUTPUT_EDP) |
| 2666 | pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP); |
| 2667 | else |
| 2668 | pipe_config->output_types |= BIT(INTEL_OUTPUT_DP); |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2669 | |
Daniel Vetter | 9ed109a | 2014-04-24 23:54:52 +0200 | [diff] [blame] | 2670 | tmp = I915_READ(intel_dp->output_reg); |
Jani Nikula | 9fcb170 | 2015-05-05 16:32:12 +0300 | [diff] [blame] | 2671 | |
| 2672 | pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A; |
Daniel Vetter | 9ed109a | 2014-04-24 23:54:52 +0200 | [diff] [blame] | 2673 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 2674 | if (HAS_PCH_CPT(dev_priv) && port != PORT_A) { |
Ville Syrjälä | b81e34c | 2015-07-06 15:10:03 +0300 | [diff] [blame] | 2675 | u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe)); |
| 2676 | |
| 2677 | if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH) |
Xiong Zhang | 63000ef | 2013-06-28 12:59:06 +0800 | [diff] [blame] | 2678 | flags |= DRM_MODE_FLAG_PHSYNC; |
| 2679 | else |
| 2680 | flags |= DRM_MODE_FLAG_NHSYNC; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2681 | |
Ville Syrjälä | b81e34c | 2015-07-06 15:10:03 +0300 | [diff] [blame] | 2682 | if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH) |
Xiong Zhang | 63000ef | 2013-06-28 12:59:06 +0800 | [diff] [blame] | 2683 | flags |= DRM_MODE_FLAG_PVSYNC; |
| 2684 | else |
| 2685 | flags |= DRM_MODE_FLAG_NVSYNC; |
Ville Syrjälä | 39e5fa8 | 2015-05-05 17:17:29 +0300 | [diff] [blame] | 2686 | } else { |
| 2687 | if (tmp & DP_SYNC_HS_HIGH) |
| 2688 | flags |= DRM_MODE_FLAG_PHSYNC; |
| 2689 | else |
| 2690 | flags |= DRM_MODE_FLAG_NHSYNC; |
| 2691 | |
| 2692 | if (tmp & DP_SYNC_VS_HIGH) |
| 2693 | flags |= DRM_MODE_FLAG_PVSYNC; |
| 2694 | else |
| 2695 | flags |= DRM_MODE_FLAG_NVSYNC; |
Xiong Zhang | 63000ef | 2013-06-28 12:59:06 +0800 | [diff] [blame] | 2696 | } |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2697 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 2698 | pipe_config->base.adjusted_mode.flags |= flags; |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 2699 | |
Ville Syrjälä | c99f53f | 2016-11-14 19:44:07 +0200 | [diff] [blame] | 2700 | if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235) |
Ville Syrjälä | 8c875fc | 2014-09-12 15:46:29 +0300 | [diff] [blame] | 2701 | pipe_config->limited_color_range = true; |
| 2702 | |
Ville Syrjälä | 90a6b7b | 2015-07-06 16:39:15 +0300 | [diff] [blame] | 2703 | pipe_config->lane_count = |
| 2704 | ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1; |
| 2705 | |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 2706 | intel_dp_get_m_n(crtc, pipe_config); |
| 2707 | |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 2708 | if (port == PORT_A) { |
Ville Syrjälä | b377e0d | 2015-10-29 21:25:59 +0200 | [diff] [blame] | 2709 | if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ) |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 2710 | pipe_config->port_clock = 162000; |
| 2711 | else |
| 2712 | pipe_config->port_clock = 270000; |
| 2713 | } |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 2714 | |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 2715 | pipe_config->base.adjusted_mode.crtc_clock = |
| 2716 | intel_dotclock_calculate(pipe_config->port_clock, |
| 2717 | &pipe_config->dp_m_n); |
Daniel Vetter | 7f16e5c | 2013-11-04 16:28:47 +0100 | [diff] [blame] | 2718 | |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 2719 | if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp && |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 2720 | pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) { |
Jani Nikula | c6cd2ee | 2013-10-21 10:52:07 +0300 | [diff] [blame] | 2721 | /* |
| 2722 | * This is a big fat ugly hack. |
| 2723 | * |
| 2724 | * Some machines in UEFI boot mode provide us a VBT that has 18 |
| 2725 | * bpp and 1.62 GHz link bandwidth for eDP, which for reasons |
| 2726 | * unknown we fail to light up. Yet the same BIOS boots up with |
| 2727 | * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as |
| 2728 | * max, not what it tells us to use. |
| 2729 | * |
| 2730 | * Note: This will still be broken if the eDP panel is not lit |
| 2731 | * up by the BIOS, and thus we can't get the mode at module |
| 2732 | * load. |
| 2733 | */ |
| 2734 | DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n", |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 2735 | pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp); |
| 2736 | dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp; |
Jani Nikula | c6cd2ee | 2013-10-21 10:52:07 +0300 | [diff] [blame] | 2737 | } |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2738 | } |
| 2739 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 2740 | static void intel_disable_dp(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 2741 | const struct intel_crtc_state *old_crtc_state, |
| 2742 | const struct drm_connector_state *old_conn_state) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2743 | { |
Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 2744 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Jani Nikula | 495a5bb | 2014-10-27 16:26:55 +0200 | [diff] [blame] | 2745 | |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 2746 | if (old_crtc_state->has_audio) |
Ville Syrjälä | 8ec47de | 2017-10-30 20:46:53 +0200 | [diff] [blame] | 2747 | intel_audio_codec_disable(encoder, |
| 2748 | old_crtc_state, old_conn_state); |
Daniel Vetter | 6cb4983 | 2012-05-20 17:14:50 +0200 | [diff] [blame] | 2749 | |
| 2750 | /* Make sure the panel is off before trying to change the mode. But also |
| 2751 | * ensure that we have vdd while we switch off the panel. */ |
Jani Nikula | 24f3e09 | 2014-03-17 16:43:36 +0200 | [diff] [blame] | 2752 | intel_edp_panel_vdd_on(intel_dp); |
Maarten Lankhorst | b037d58 | 2017-06-12 12:21:13 +0200 | [diff] [blame] | 2753 | intel_edp_backlight_off(old_conn_state); |
Jani Nikula | fdbc3b1 | 2013-11-12 17:10:13 +0200 | [diff] [blame] | 2754 | intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF); |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2755 | intel_edp_panel_off(intel_dp); |
Ville Syrjälä | 1a8ff60 | 2017-09-20 18:12:51 +0300 | [diff] [blame] | 2756 | } |
| 2757 | |
| 2758 | static void g4x_disable_dp(struct intel_encoder *encoder, |
| 2759 | const struct intel_crtc_state *old_crtc_state, |
| 2760 | const struct drm_connector_state *old_conn_state) |
| 2761 | { |
Ville Syrjälä | 1a8ff60 | 2017-09-20 18:12:51 +0300 | [diff] [blame] | 2762 | intel_disable_dp(encoder, old_crtc_state, old_conn_state); |
Daniel Vetter | 3739850 | 2012-09-06 22:15:44 +0200 | [diff] [blame] | 2763 | |
Ville Syrjälä | 08aff3f | 2014-08-18 22:16:09 +0300 | [diff] [blame] | 2764 | /* disable the port before the pipe on g4x */ |
Ville Syrjälä | adc1030 | 2017-10-31 22:51:14 +0200 | [diff] [blame] | 2765 | intel_dp_link_down(encoder, old_crtc_state); |
Ville Syrjälä | 1a8ff60 | 2017-09-20 18:12:51 +0300 | [diff] [blame] | 2766 | } |
| 2767 | |
| 2768 | static void ilk_disable_dp(struct intel_encoder *encoder, |
| 2769 | const struct intel_crtc_state *old_crtc_state, |
| 2770 | const struct drm_connector_state *old_conn_state) |
| 2771 | { |
| 2772 | intel_disable_dp(encoder, old_crtc_state, old_conn_state); |
| 2773 | } |
| 2774 | |
| 2775 | static void vlv_disable_dp(struct intel_encoder *encoder, |
| 2776 | const struct intel_crtc_state *old_crtc_state, |
| 2777 | const struct drm_connector_state *old_conn_state) |
| 2778 | { |
| 2779 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
| 2780 | |
| 2781 | intel_psr_disable(intel_dp, old_crtc_state); |
| 2782 | |
| 2783 | intel_disable_dp(encoder, old_crtc_state, old_conn_state); |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2784 | } |
| 2785 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 2786 | static void ilk_post_disable_dp(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 2787 | const struct intel_crtc_state *old_crtc_state, |
| 2788 | const struct drm_connector_state *old_conn_state) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2789 | { |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2790 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Ville Syrjälä | adc1030 | 2017-10-31 22:51:14 +0200 | [diff] [blame] | 2791 | enum port port = encoder->port; |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2792 | |
Ville Syrjälä | adc1030 | 2017-10-31 22:51:14 +0200 | [diff] [blame] | 2793 | intel_dp_link_down(encoder, old_crtc_state); |
Ville Syrjälä | abfce94 | 2015-10-29 21:26:03 +0200 | [diff] [blame] | 2794 | |
| 2795 | /* Only ilk+ has port A */ |
Ville Syrjälä | 08aff3f | 2014-08-18 22:16:09 +0300 | [diff] [blame] | 2796 | if (port == PORT_A) |
Ville Syrjälä | adc1030 | 2017-10-31 22:51:14 +0200 | [diff] [blame] | 2797 | ironlake_edp_pll_off(intel_dp, old_crtc_state); |
Ville Syrjälä | 49277c3 | 2014-03-31 18:21:26 +0300 | [diff] [blame] | 2798 | } |
| 2799 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 2800 | static void vlv_post_disable_dp(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 2801 | const struct intel_crtc_state *old_crtc_state, |
| 2802 | const struct drm_connector_state *old_conn_state) |
Ville Syrjälä | 49277c3 | 2014-03-31 18:21:26 +0300 | [diff] [blame] | 2803 | { |
Ville Syrjälä | adc1030 | 2017-10-31 22:51:14 +0200 | [diff] [blame] | 2804 | intel_dp_link_down(encoder, old_crtc_state); |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2805 | } |
| 2806 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 2807 | static void chv_post_disable_dp(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 2808 | const struct intel_crtc_state *old_crtc_state, |
| 2809 | const struct drm_connector_state *old_conn_state) |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2810 | { |
Ville Syrjälä | adc1030 | 2017-10-31 22:51:14 +0200 | [diff] [blame] | 2811 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2812 | |
Ville Syrjälä | adc1030 | 2017-10-31 22:51:14 +0200 | [diff] [blame] | 2813 | intel_dp_link_down(encoder, old_crtc_state); |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2814 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 2815 | mutex_lock(&dev_priv->sb_lock); |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2816 | |
Ville Syrjälä | a8f327f | 2015-07-09 20:14:11 +0300 | [diff] [blame] | 2817 | /* Assert data lane reset */ |
Ville Syrjälä | 2e1029c | 2017-10-31 22:51:18 +0200 | [diff] [blame] | 2818 | chv_data_lane_soft_reset(encoder, old_crtc_state, true); |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2819 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 2820 | mutex_unlock(&dev_priv->sb_lock); |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2821 | } |
| 2822 | |
Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2823 | static void |
| 2824 | _intel_dp_set_link_train(struct intel_dp *intel_dp, |
| 2825 | uint32_t *DP, |
| 2826 | uint8_t dp_train_pat) |
| 2827 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 2828 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2829 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 2830 | enum port port = intel_dig_port->base.port; |
Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2831 | |
Pandiyan, Dhinakaran | 8b0878a | 2016-08-04 13:48:35 -0700 | [diff] [blame] | 2832 | if (dp_train_pat & DP_TRAINING_PATTERN_MASK) |
| 2833 | DRM_DEBUG_KMS("Using DP training pattern TPS%d\n", |
| 2834 | dp_train_pat & DP_TRAINING_PATTERN_MASK); |
| 2835 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 2836 | if (HAS_DDI(dev_priv)) { |
Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2837 | uint32_t temp = I915_READ(DP_TP_CTL(port)); |
| 2838 | |
| 2839 | if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE) |
| 2840 | temp |= DP_TP_CTL_SCRAMBLE_DISABLE; |
| 2841 | else |
| 2842 | temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE; |
| 2843 | |
| 2844 | temp &= ~DP_TP_CTL_LINK_TRAIN_MASK; |
| 2845 | switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) { |
| 2846 | case DP_TRAINING_PATTERN_DISABLE: |
| 2847 | temp |= DP_TP_CTL_LINK_TRAIN_NORMAL; |
| 2848 | |
| 2849 | break; |
| 2850 | case DP_TRAINING_PATTERN_1: |
| 2851 | temp |= DP_TP_CTL_LINK_TRAIN_PAT1; |
| 2852 | break; |
| 2853 | case DP_TRAINING_PATTERN_2: |
| 2854 | temp |= DP_TP_CTL_LINK_TRAIN_PAT2; |
| 2855 | break; |
| 2856 | case DP_TRAINING_PATTERN_3: |
| 2857 | temp |= DP_TP_CTL_LINK_TRAIN_PAT3; |
| 2858 | break; |
| 2859 | } |
| 2860 | I915_WRITE(DP_TP_CTL(port), temp); |
| 2861 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2862 | } else if ((IS_GEN7(dev_priv) && port == PORT_A) || |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 2863 | (HAS_PCH_CPT(dev_priv) && port != PORT_A)) { |
Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2864 | *DP &= ~DP_LINK_TRAIN_MASK_CPT; |
| 2865 | |
| 2866 | switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) { |
| 2867 | case DP_TRAINING_PATTERN_DISABLE: |
| 2868 | *DP |= DP_LINK_TRAIN_OFF_CPT; |
| 2869 | break; |
| 2870 | case DP_TRAINING_PATTERN_1: |
| 2871 | *DP |= DP_LINK_TRAIN_PAT_1_CPT; |
| 2872 | break; |
| 2873 | case DP_TRAINING_PATTERN_2: |
| 2874 | *DP |= DP_LINK_TRAIN_PAT_2_CPT; |
| 2875 | break; |
| 2876 | case DP_TRAINING_PATTERN_3: |
Pandiyan, Dhinakaran | 8b0878a | 2016-08-04 13:48:35 -0700 | [diff] [blame] | 2877 | DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n"); |
Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2878 | *DP |= DP_LINK_TRAIN_PAT_2_CPT; |
| 2879 | break; |
| 2880 | } |
| 2881 | |
| 2882 | } else { |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 2883 | if (IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2884 | *DP &= ~DP_LINK_TRAIN_MASK_CHV; |
| 2885 | else |
| 2886 | *DP &= ~DP_LINK_TRAIN_MASK; |
| 2887 | |
| 2888 | switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) { |
| 2889 | case DP_TRAINING_PATTERN_DISABLE: |
| 2890 | *DP |= DP_LINK_TRAIN_OFF; |
| 2891 | break; |
| 2892 | case DP_TRAINING_PATTERN_1: |
| 2893 | *DP |= DP_LINK_TRAIN_PAT_1; |
| 2894 | break; |
| 2895 | case DP_TRAINING_PATTERN_2: |
| 2896 | *DP |= DP_LINK_TRAIN_PAT_2; |
| 2897 | break; |
| 2898 | case DP_TRAINING_PATTERN_3: |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 2899 | if (IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2900 | *DP |= DP_LINK_TRAIN_PAT_3_CHV; |
| 2901 | } else { |
Pandiyan, Dhinakaran | 8b0878a | 2016-08-04 13:48:35 -0700 | [diff] [blame] | 2902 | DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n"); |
Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2903 | *DP |= DP_LINK_TRAIN_PAT_2; |
| 2904 | } |
| 2905 | break; |
| 2906 | } |
| 2907 | } |
| 2908 | } |
| 2909 | |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 2910 | static void intel_dp_enable_port(struct intel_dp *intel_dp, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 2911 | const struct intel_crtc_state *old_crtc_state) |
Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2912 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 2913 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2914 | |
Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2915 | /* enable with pattern 1 (as per spec) */ |
Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2916 | |
Pandiyan, Dhinakaran | 8b0878a | 2016-08-04 13:48:35 -0700 | [diff] [blame] | 2917 | intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1); |
Ville Syrjälä | 7b713f5 | 2014-10-16 21:27:35 +0300 | [diff] [blame] | 2918 | |
| 2919 | /* |
| 2920 | * Magic for VLV/CHV. We _must_ first set up the register |
| 2921 | * without actually enabling the port, and then do another |
| 2922 | * write to enable the port. Otherwise link training will |
| 2923 | * fail when the power sequencer is freshly used for this port. |
| 2924 | */ |
| 2925 | intel_dp->DP |= DP_PORT_EN; |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 2926 | if (old_crtc_state->has_audio) |
Ville Syrjälä | 6fec766 | 2015-11-10 16:16:17 +0200 | [diff] [blame] | 2927 | intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE; |
Ville Syrjälä | 7b713f5 | 2014-10-16 21:27:35 +0300 | [diff] [blame] | 2928 | |
| 2929 | I915_WRITE(intel_dp->output_reg, intel_dp->DP); |
| 2930 | POSTING_READ(intel_dp->output_reg); |
Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2931 | } |
| 2932 | |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 2933 | static void intel_enable_dp(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 2934 | const struct intel_crtc_state *pipe_config, |
| 2935 | const struct drm_connector_state *conn_state) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2936 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 2937 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 2938 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Ville Syrjälä | adc1030 | 2017-10-31 22:51:14 +0200 | [diff] [blame] | 2939 | struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2940 | uint32_t dp_reg = I915_READ(intel_dp->output_reg); |
Ville Syrjälä | d6fbdd1 | 2015-10-29 21:25:58 +0200 | [diff] [blame] | 2941 | enum pipe pipe = crtc->pipe; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2942 | |
Daniel Vetter | 0c33d8d | 2012-09-06 22:15:43 +0200 | [diff] [blame] | 2943 | if (WARN_ON(dp_reg & DP_PORT_EN)) |
| 2944 | return; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2945 | |
Ville Syrjälä | 093e3f1 | 2014-10-16 21:27:33 +0300 | [diff] [blame] | 2946 | pps_lock(intel_dp); |
| 2947 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 2948 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | adc1030 | 2017-10-31 22:51:14 +0200 | [diff] [blame] | 2949 | vlv_init_panel_power_sequencer(encoder, pipe_config); |
Ville Syrjälä | 093e3f1 | 2014-10-16 21:27:33 +0300 | [diff] [blame] | 2950 | |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 2951 | intel_dp_enable_port(intel_dp, pipe_config); |
Ville Syrjälä | 093e3f1 | 2014-10-16 21:27:33 +0300 | [diff] [blame] | 2952 | |
| 2953 | edp_panel_vdd_on(intel_dp); |
| 2954 | edp_panel_on(intel_dp); |
| 2955 | edp_panel_vdd_off(intel_dp, true); |
| 2956 | |
| 2957 | pps_unlock(intel_dp); |
| 2958 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 2959 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 2960 | unsigned int lane_mask = 0x0; |
| 2961 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 2962 | if (IS_CHERRYVIEW(dev_priv)) |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 2963 | lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count); |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 2964 | |
Ville Syrjälä | 9b6de0a | 2015-04-10 18:21:31 +0300 | [diff] [blame] | 2965 | vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp), |
| 2966 | lane_mask); |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 2967 | } |
Ville Syrjälä | 61234fa | 2014-10-16 21:27:34 +0300 | [diff] [blame] | 2968 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2969 | intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON); |
| 2970 | intel_dp_start_link_train(intel_dp); |
Imre Deak | 3ab9c63 | 2013-05-03 12:57:41 +0300 | [diff] [blame] | 2971 | intel_dp_stop_link_train(intel_dp); |
Jani Nikula | c1dec79 | 2014-10-27 16:26:56 +0200 | [diff] [blame] | 2972 | |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 2973 | if (pipe_config->has_audio) { |
Jani Nikula | c1dec79 | 2014-10-27 16:26:56 +0200 | [diff] [blame] | 2974 | DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n", |
Ville Syrjälä | d6fbdd1 | 2015-10-29 21:25:58 +0200 | [diff] [blame] | 2975 | pipe_name(pipe)); |
Maarten Lankhorst | bbf35e9 | 2016-11-08 13:55:38 +0100 | [diff] [blame] | 2976 | intel_audio_codec_enable(encoder, pipe_config, conn_state); |
Jani Nikula | c1dec79 | 2014-10-27 16:26:56 +0200 | [diff] [blame] | 2977 | } |
Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2978 | } |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2979 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 2980 | static void g4x_enable_dp(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 2981 | const struct intel_crtc_state *pipe_config, |
| 2982 | const struct drm_connector_state *conn_state) |
Jani Nikula | ecff4f3 | 2013-09-06 07:38:29 +0300 | [diff] [blame] | 2983 | { |
Maarten Lankhorst | bbf35e9 | 2016-11-08 13:55:38 +0100 | [diff] [blame] | 2984 | intel_enable_dp(encoder, pipe_config, conn_state); |
Maarten Lankhorst | b037d58 | 2017-06-12 12:21:13 +0200 | [diff] [blame] | 2985 | intel_edp_backlight_on(pipe_config, conn_state); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2986 | } |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2987 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 2988 | static void vlv_enable_dp(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 2989 | const struct intel_crtc_state *pipe_config, |
| 2990 | const struct drm_connector_state *conn_state) |
Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2991 | { |
Jani Nikula | 828f5c6 | 2013-09-05 16:44:45 +0300 | [diff] [blame] | 2992 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
| 2993 | |
Maarten Lankhorst | b037d58 | 2017-06-12 12:21:13 +0200 | [diff] [blame] | 2994 | intel_edp_backlight_on(pipe_config, conn_state); |
Ville Syrjälä | d2419ff | 2017-08-18 16:49:56 +0300 | [diff] [blame] | 2995 | intel_psr_enable(intel_dp, pipe_config); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2996 | } |
| 2997 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 2998 | static void g4x_pre_enable_dp(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 2999 | const struct intel_crtc_state *pipe_config, |
| 3000 | const struct drm_connector_state *conn_state) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3001 | { |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 3002 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 3003 | enum port port = encoder->port; |
Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 3004 | |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 3005 | intel_dp_prepare(encoder, pipe_config); |
Daniel Vetter | 8ac33ed | 2014-04-24 23:54:54 +0200 | [diff] [blame] | 3006 | |
Daniel Vetter | d41f1ef | 2014-04-24 23:54:53 +0200 | [diff] [blame] | 3007 | /* Only ilk+ has port A */ |
Ville Syrjälä | abfce94 | 2015-10-29 21:26:03 +0200 | [diff] [blame] | 3008 | if (port == PORT_A) |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 3009 | ironlake_edp_pll_on(intel_dp, pipe_config); |
Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 3010 | } |
| 3011 | |
Ville Syrjälä | 83b8459 | 2014-10-16 21:29:51 +0300 | [diff] [blame] | 3012 | static void vlv_detach_power_sequencer(struct intel_dp *intel_dp) |
| 3013 | { |
| 3014 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3015 | struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev); |
Ville Syrjälä | 83b8459 | 2014-10-16 21:29:51 +0300 | [diff] [blame] | 3016 | enum pipe pipe = intel_dp->pps_pipe; |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 3017 | i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe); |
Ville Syrjälä | 83b8459 | 2014-10-16 21:29:51 +0300 | [diff] [blame] | 3018 | |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 3019 | WARN_ON(intel_dp->active_pipe != INVALID_PIPE); |
| 3020 | |
Ville Syrjälä | d158694 | 2017-02-08 19:52:54 +0200 | [diff] [blame] | 3021 | if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B)) |
| 3022 | return; |
| 3023 | |
Ville Syrjälä | 83b8459 | 2014-10-16 21:29:51 +0300 | [diff] [blame] | 3024 | edp_panel_vdd_off_sync(intel_dp); |
| 3025 | |
| 3026 | /* |
| 3027 | * VLV seems to get confused when multiple power seqeuencers |
| 3028 | * have the same port selected (even if only one has power/vdd |
| 3029 | * enabled). The failure manifests as vlv_wait_port_ready() failing |
| 3030 | * CHV on the other hand doesn't seem to mind having the same port |
| 3031 | * selected in multiple power seqeuencers, but let's clear the |
| 3032 | * port select always when logically disconnecting a power sequencer |
| 3033 | * from a port. |
| 3034 | */ |
| 3035 | DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n", |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 3036 | pipe_name(pipe), port_name(intel_dig_port->base.port)); |
Ville Syrjälä | 83b8459 | 2014-10-16 21:29:51 +0300 | [diff] [blame] | 3037 | I915_WRITE(pp_on_reg, 0); |
| 3038 | POSTING_READ(pp_on_reg); |
| 3039 | |
| 3040 | intel_dp->pps_pipe = INVALID_PIPE; |
| 3041 | } |
| 3042 | |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 3043 | static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv, |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 3044 | enum pipe pipe) |
| 3045 | { |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 3046 | struct intel_encoder *encoder; |
| 3047 | |
| 3048 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 3049 | |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 3050 | for_each_intel_encoder(&dev_priv->drm, encoder) { |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 3051 | struct intel_dp *intel_dp; |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 3052 | enum port port; |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 3053 | |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 3054 | if (encoder->type != INTEL_OUTPUT_DP && |
| 3055 | encoder->type != INTEL_OUTPUT_EDP) |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 3056 | continue; |
| 3057 | |
| 3058 | intel_dp = enc_to_intel_dp(&encoder->base); |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 3059 | port = dp_to_dig_port(intel_dp)->base.port; |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 3060 | |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 3061 | WARN(intel_dp->active_pipe == pipe, |
| 3062 | "stealing pipe %c power sequencer from active (e)DP port %c\n", |
| 3063 | pipe_name(pipe), port_name(port)); |
| 3064 | |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 3065 | if (intel_dp->pps_pipe != pipe) |
| 3066 | continue; |
| 3067 | |
| 3068 | DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n", |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 3069 | pipe_name(pipe), port_name(port)); |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 3070 | |
| 3071 | /* make sure vdd is off before we steal it */ |
Ville Syrjälä | 83b8459 | 2014-10-16 21:29:51 +0300 | [diff] [blame] | 3072 | vlv_detach_power_sequencer(intel_dp); |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 3073 | } |
| 3074 | } |
| 3075 | |
Ville Syrjälä | adc1030 | 2017-10-31 22:51:14 +0200 | [diff] [blame] | 3076 | static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder, |
| 3077 | const struct intel_crtc_state *crtc_state) |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 3078 | { |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 3079 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Ville Syrjälä | adc1030 | 2017-10-31 22:51:14 +0200 | [diff] [blame] | 3080 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Ville Syrjälä | adc1030 | 2017-10-31 22:51:14 +0200 | [diff] [blame] | 3081 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 3082 | |
| 3083 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 3084 | |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 3085 | WARN_ON(intel_dp->active_pipe != INVALID_PIPE); |
Ville Syrjälä | 093e3f1 | 2014-10-16 21:27:33 +0300 | [diff] [blame] | 3086 | |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 3087 | if (intel_dp->pps_pipe != INVALID_PIPE && |
| 3088 | intel_dp->pps_pipe != crtc->pipe) { |
| 3089 | /* |
| 3090 | * If another power sequencer was being used on this |
| 3091 | * port previously make sure to turn off vdd there while |
| 3092 | * we still have control of it. |
| 3093 | */ |
Ville Syrjälä | 83b8459 | 2014-10-16 21:29:51 +0300 | [diff] [blame] | 3094 | vlv_detach_power_sequencer(intel_dp); |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 3095 | } |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 3096 | |
| 3097 | /* |
| 3098 | * We may be stealing the power |
| 3099 | * sequencer from another port. |
| 3100 | */ |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 3101 | vlv_steal_power_sequencer(dev_priv, crtc->pipe); |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 3102 | |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 3103 | intel_dp->active_pipe = crtc->pipe; |
| 3104 | |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 3105 | if (!intel_dp_is_edp(intel_dp)) |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 3106 | return; |
| 3107 | |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 3108 | /* now it's all ours */ |
| 3109 | intel_dp->pps_pipe = crtc->pipe; |
| 3110 | |
| 3111 | DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n", |
Ville Syrjälä | adc1030 | 2017-10-31 22:51:14 +0200 | [diff] [blame] | 3112 | pipe_name(intel_dp->pps_pipe), port_name(encoder->port)); |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 3113 | |
| 3114 | /* init power sequencer on this pipe and port */ |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 3115 | intel_dp_init_panel_power_sequencer(intel_dp); |
| 3116 | intel_dp_init_panel_power_sequencer_registers(intel_dp, true); |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 3117 | } |
| 3118 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 3119 | static void vlv_pre_enable_dp(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 3120 | const struct intel_crtc_state *pipe_config, |
| 3121 | const struct drm_connector_state *conn_state) |
Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 3122 | { |
Ville Syrjälä | 2e1029c | 2017-10-31 22:51:18 +0200 | [diff] [blame] | 3123 | vlv_phy_pre_encoder_enable(encoder, pipe_config); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 3124 | |
Maarten Lankhorst | bbf35e9 | 2016-11-08 13:55:38 +0100 | [diff] [blame] | 3125 | intel_enable_dp(encoder, pipe_config, conn_state); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 3126 | } |
| 3127 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 3128 | static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 3129 | const struct intel_crtc_state *pipe_config, |
| 3130 | const struct drm_connector_state *conn_state) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 3131 | { |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 3132 | intel_dp_prepare(encoder, pipe_config); |
Daniel Vetter | 8ac33ed | 2014-04-24 23:54:54 +0200 | [diff] [blame] | 3133 | |
Ville Syrjälä | 2e1029c | 2017-10-31 22:51:18 +0200 | [diff] [blame] | 3134 | vlv_phy_pre_pll_enable(encoder, pipe_config); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3135 | } |
| 3136 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 3137 | static void chv_pre_enable_dp(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 3138 | const struct intel_crtc_state *pipe_config, |
| 3139 | const struct drm_connector_state *conn_state) |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3140 | { |
Ville Syrjälä | 2e1029c | 2017-10-31 22:51:18 +0200 | [diff] [blame] | 3141 | chv_phy_pre_encoder_enable(encoder, pipe_config); |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3142 | |
Maarten Lankhorst | bbf35e9 | 2016-11-08 13:55:38 +0100 | [diff] [blame] | 3143 | intel_enable_dp(encoder, pipe_config, conn_state); |
Ville Syrjälä | b0b3384 | 2015-07-08 23:45:55 +0300 | [diff] [blame] | 3144 | |
| 3145 | /* Second common lane will stay alive on its own now */ |
Ander Conselvan de Oliveira | e7d2a717 | 2016-04-27 15:44:20 +0300 | [diff] [blame] | 3146 | chv_phy_release_cl2_override(encoder); |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3147 | } |
| 3148 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 3149 | static void chv_dp_pre_pll_enable(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 3150 | const struct intel_crtc_state *pipe_config, |
| 3151 | const struct drm_connector_state *conn_state) |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 3152 | { |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 3153 | intel_dp_prepare(encoder, pipe_config); |
Ville Syrjälä | 625695f | 2014-06-28 02:04:02 +0300 | [diff] [blame] | 3154 | |
Ville Syrjälä | 2e1029c | 2017-10-31 22:51:18 +0200 | [diff] [blame] | 3155 | chv_phy_pre_pll_enable(encoder, pipe_config); |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 3156 | } |
| 3157 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 3158 | static void chv_dp_post_pll_disable(struct intel_encoder *encoder, |
Ville Syrjälä | 2e1029c | 2017-10-31 22:51:18 +0200 | [diff] [blame] | 3159 | const struct intel_crtc_state *old_crtc_state, |
| 3160 | const struct drm_connector_state *old_conn_state) |
Ville Syrjälä | d6db995 | 2015-07-08 23:45:49 +0300 | [diff] [blame] | 3161 | { |
Ville Syrjälä | 2e1029c | 2017-10-31 22:51:18 +0200 | [diff] [blame] | 3162 | chv_phy_post_pll_disable(encoder, old_crtc_state); |
Ville Syrjälä | d6db995 | 2015-07-08 23:45:49 +0300 | [diff] [blame] | 3163 | } |
| 3164 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3165 | /* |
| 3166 | * Fetch AUX CH registers 0x202 - 0x207 which contain |
| 3167 | * link status information |
| 3168 | */ |
Ander Conselvan de Oliveira | 94223d0 | 2015-10-23 13:01:48 +0300 | [diff] [blame] | 3169 | bool |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 3170 | intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3171 | { |
Lyude | 9f085eb | 2016-04-13 10:58:33 -0400 | [diff] [blame] | 3172 | return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status, |
| 3173 | DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3174 | } |
| 3175 | |
Nagaraju, Vathsala | 97da2ef | 2017-01-02 17:00:55 +0530 | [diff] [blame] | 3176 | static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp) |
| 3177 | { |
| 3178 | uint8_t psr_caps = 0; |
| 3179 | |
Imre Deak | 9bacd4b | 2017-05-10 12:21:48 +0300 | [diff] [blame] | 3180 | if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps) != 1) |
| 3181 | return false; |
Nagaraju, Vathsala | 97da2ef | 2017-01-02 17:00:55 +0530 | [diff] [blame] | 3182 | return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED; |
| 3183 | } |
| 3184 | |
| 3185 | static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp) |
| 3186 | { |
| 3187 | uint8_t dprx = 0; |
| 3188 | |
Imre Deak | 9bacd4b | 2017-05-10 12:21:48 +0300 | [diff] [blame] | 3189 | if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST, |
| 3190 | &dprx) != 1) |
| 3191 | return false; |
Nagaraju, Vathsala | 97da2ef | 2017-01-02 17:00:55 +0530 | [diff] [blame] | 3192 | return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED; |
| 3193 | } |
| 3194 | |
Chris Wilson | a76f73d | 2017-01-14 10:51:13 +0000 | [diff] [blame] | 3195 | static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp) |
Nagaraju, Vathsala | 340c93c | 2017-01-02 17:00:58 +0530 | [diff] [blame] | 3196 | { |
| 3197 | uint8_t alpm_caps = 0; |
| 3198 | |
Imre Deak | 9bacd4b | 2017-05-10 12:21:48 +0300 | [diff] [blame] | 3199 | if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP, |
| 3200 | &alpm_caps) != 1) |
| 3201 | return false; |
Nagaraju, Vathsala | 340c93c | 2017-01-02 17:00:58 +0530 | [diff] [blame] | 3202 | return alpm_caps & DP_ALPM_CAP; |
| 3203 | } |
| 3204 | |
Paulo Zanoni | 1100244 | 2014-06-13 18:45:41 -0300 | [diff] [blame] | 3205 | /* These are source-specific values. */ |
Ander Conselvan de Oliveira | 94223d0 | 2015-10-23 13:01:48 +0300 | [diff] [blame] | 3206 | uint8_t |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3207 | intel_dp_voltage_max(struct intel_dp *intel_dp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3208 | { |
Tvrtko Ursulin | dd11bc1 | 2016-11-16 08:55:41 +0000 | [diff] [blame] | 3209 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 3210 | enum port port = dp_to_dig_port(intel_dp)->base.port; |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3211 | |
Ville Syrjälä | 7d4f37b | 2017-10-16 17:57:00 +0300 | [diff] [blame] | 3212 | if (INTEL_GEN(dev_priv) >= 9) { |
Ville Syrjälä | ffe5111 | 2017-02-23 19:49:01 +0200 | [diff] [blame] | 3213 | struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; |
| 3214 | return intel_ddi_dp_voltage_max(encoder); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 3215 | } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3216 | return DP_TRAIN_VOLTAGE_SWING_LEVEL_3; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 3217 | else if (IS_GEN7(dev_priv) && port == PORT_A) |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3218 | return DP_TRAIN_VOLTAGE_SWING_LEVEL_2; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 3219 | else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3220 | return DP_TRAIN_VOLTAGE_SWING_LEVEL_3; |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3221 | else |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3222 | return DP_TRAIN_VOLTAGE_SWING_LEVEL_2; |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3223 | } |
| 3224 | |
Ander Conselvan de Oliveira | 94223d0 | 2015-10-23 13:01:48 +0300 | [diff] [blame] | 3225 | uint8_t |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3226 | intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing) |
| 3227 | { |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 3228 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 3229 | enum port port = dp_to_dig_port(intel_dp)->base.port; |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3230 | |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 3231 | if (INTEL_GEN(dev_priv) >= 9) { |
Damien Lespiau | 5a9d1f1 | 2013-12-03 13:56:26 +0000 | [diff] [blame] | 3232 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { |
| 3233 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
| 3234 | return DP_TRAIN_PRE_EMPH_LEVEL_3; |
| 3235 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
| 3236 | return DP_TRAIN_PRE_EMPH_LEVEL_2; |
| 3237 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: |
| 3238 | return DP_TRAIN_PRE_EMPH_LEVEL_1; |
Sonika Jindal | 7ad14a2 | 2015-02-25 10:29:12 +0530 | [diff] [blame] | 3239 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3: |
| 3240 | return DP_TRAIN_PRE_EMPH_LEVEL_0; |
Damien Lespiau | 5a9d1f1 | 2013-12-03 13:56:26 +0000 | [diff] [blame] | 3241 | default: |
| 3242 | return DP_TRAIN_PRE_EMPH_LEVEL_0; |
| 3243 | } |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 3244 | } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 3245 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3246 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
| 3247 | return DP_TRAIN_PRE_EMPH_LEVEL_3; |
| 3248 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
| 3249 | return DP_TRAIN_PRE_EMPH_LEVEL_2; |
| 3250 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: |
| 3251 | return DP_TRAIN_PRE_EMPH_LEVEL_1; |
| 3252 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3: |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 3253 | default: |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3254 | return DP_TRAIN_PRE_EMPH_LEVEL_0; |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 3255 | } |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 3256 | } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3257 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3258 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
| 3259 | return DP_TRAIN_PRE_EMPH_LEVEL_3; |
| 3260 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
| 3261 | return DP_TRAIN_PRE_EMPH_LEVEL_2; |
| 3262 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: |
| 3263 | return DP_TRAIN_PRE_EMPH_LEVEL_1; |
| 3264 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3265 | default: |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3266 | return DP_TRAIN_PRE_EMPH_LEVEL_0; |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3267 | } |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 3268 | } else if (IS_GEN7(dev_priv) && port == PORT_A) { |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3269 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3270 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
| 3271 | return DP_TRAIN_PRE_EMPH_LEVEL_2; |
| 3272 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
| 3273 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: |
| 3274 | return DP_TRAIN_PRE_EMPH_LEVEL_1; |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3275 | default: |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3276 | return DP_TRAIN_PRE_EMPH_LEVEL_0; |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3277 | } |
| 3278 | } else { |
| 3279 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3280 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
| 3281 | return DP_TRAIN_PRE_EMPH_LEVEL_2; |
| 3282 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
| 3283 | return DP_TRAIN_PRE_EMPH_LEVEL_2; |
| 3284 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: |
| 3285 | return DP_TRAIN_PRE_EMPH_LEVEL_1; |
| 3286 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3: |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3287 | default: |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3288 | return DP_TRAIN_PRE_EMPH_LEVEL_0; |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3289 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3290 | } |
| 3291 | } |
| 3292 | |
Daniel Vetter | 5829975c | 2015-04-16 11:36:52 +0200 | [diff] [blame] | 3293 | static uint32_t vlv_signal_levels(struct intel_dp *intel_dp) |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3294 | { |
Ander Conselvan de Oliveira | 53d9872 | 2016-04-27 15:44:22 +0300 | [diff] [blame] | 3295 | struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3296 | unsigned long demph_reg_value, preemph_reg_value, |
| 3297 | uniqtranscale_reg_value; |
| 3298 | uint8_t train_set = intel_dp->train_set[0]; |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3299 | |
| 3300 | switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3301 | case DP_TRAIN_PRE_EMPH_LEVEL_0: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3302 | preemph_reg_value = 0x0004000; |
| 3303 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3304 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3305 | demph_reg_value = 0x2B405555; |
| 3306 | uniqtranscale_reg_value = 0x552AB83A; |
| 3307 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3308 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3309 | demph_reg_value = 0x2B404040; |
| 3310 | uniqtranscale_reg_value = 0x5548B83A; |
| 3311 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3312 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3313 | demph_reg_value = 0x2B245555; |
| 3314 | uniqtranscale_reg_value = 0x5560B83A; |
| 3315 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3316 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3317 | demph_reg_value = 0x2B405555; |
| 3318 | uniqtranscale_reg_value = 0x5598DA3A; |
| 3319 | break; |
| 3320 | default: |
| 3321 | return 0; |
| 3322 | } |
| 3323 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3324 | case DP_TRAIN_PRE_EMPH_LEVEL_1: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3325 | preemph_reg_value = 0x0002000; |
| 3326 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3327 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3328 | demph_reg_value = 0x2B404040; |
| 3329 | uniqtranscale_reg_value = 0x5552B83A; |
| 3330 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3331 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3332 | demph_reg_value = 0x2B404848; |
| 3333 | uniqtranscale_reg_value = 0x5580B83A; |
| 3334 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3335 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3336 | demph_reg_value = 0x2B404040; |
| 3337 | uniqtranscale_reg_value = 0x55ADDA3A; |
| 3338 | break; |
| 3339 | default: |
| 3340 | return 0; |
| 3341 | } |
| 3342 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3343 | case DP_TRAIN_PRE_EMPH_LEVEL_2: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3344 | preemph_reg_value = 0x0000000; |
| 3345 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3346 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3347 | demph_reg_value = 0x2B305555; |
| 3348 | uniqtranscale_reg_value = 0x5570B83A; |
| 3349 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3350 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3351 | demph_reg_value = 0x2B2B4040; |
| 3352 | uniqtranscale_reg_value = 0x55ADDA3A; |
| 3353 | break; |
| 3354 | default: |
| 3355 | return 0; |
| 3356 | } |
| 3357 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3358 | case DP_TRAIN_PRE_EMPH_LEVEL_3: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3359 | preemph_reg_value = 0x0006000; |
| 3360 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3361 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3362 | demph_reg_value = 0x1B405555; |
| 3363 | uniqtranscale_reg_value = 0x55ADDA3A; |
| 3364 | break; |
| 3365 | default: |
| 3366 | return 0; |
| 3367 | } |
| 3368 | break; |
| 3369 | default: |
| 3370 | return 0; |
| 3371 | } |
| 3372 | |
Ander Conselvan de Oliveira | 53d9872 | 2016-04-27 15:44:22 +0300 | [diff] [blame] | 3373 | vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value, |
| 3374 | uniqtranscale_reg_value, 0); |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3375 | |
| 3376 | return 0; |
| 3377 | } |
| 3378 | |
Daniel Vetter | 5829975c | 2015-04-16 11:36:52 +0200 | [diff] [blame] | 3379 | static uint32_t chv_signal_levels(struct intel_dp *intel_dp) |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3380 | { |
Ander Conselvan de Oliveira | b7fa22d | 2016-04-27 15:44:17 +0300 | [diff] [blame] | 3381 | struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; |
| 3382 | u32 deemph_reg_value, margin_reg_value; |
| 3383 | bool uniq_trans_scale = false; |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3384 | uint8_t train_set = intel_dp->train_set[0]; |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3385 | |
| 3386 | switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3387 | case DP_TRAIN_PRE_EMPH_LEVEL_0: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3388 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3389 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3390 | deemph_reg_value = 128; |
| 3391 | margin_reg_value = 52; |
| 3392 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3393 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3394 | deemph_reg_value = 128; |
| 3395 | margin_reg_value = 77; |
| 3396 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3397 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3398 | deemph_reg_value = 128; |
| 3399 | margin_reg_value = 102; |
| 3400 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3401 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3402 | deemph_reg_value = 128; |
| 3403 | margin_reg_value = 154; |
Ander Conselvan de Oliveira | b7fa22d | 2016-04-27 15:44:17 +0300 | [diff] [blame] | 3404 | uniq_trans_scale = true; |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3405 | break; |
| 3406 | default: |
| 3407 | return 0; |
| 3408 | } |
| 3409 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3410 | case DP_TRAIN_PRE_EMPH_LEVEL_1: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3411 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3412 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3413 | deemph_reg_value = 85; |
| 3414 | margin_reg_value = 78; |
| 3415 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3416 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3417 | deemph_reg_value = 85; |
| 3418 | margin_reg_value = 116; |
| 3419 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3420 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3421 | deemph_reg_value = 85; |
| 3422 | margin_reg_value = 154; |
| 3423 | break; |
| 3424 | default: |
| 3425 | return 0; |
| 3426 | } |
| 3427 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3428 | case DP_TRAIN_PRE_EMPH_LEVEL_2: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3429 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3430 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3431 | deemph_reg_value = 64; |
| 3432 | margin_reg_value = 104; |
| 3433 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3434 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3435 | deemph_reg_value = 64; |
| 3436 | margin_reg_value = 154; |
| 3437 | break; |
| 3438 | default: |
| 3439 | return 0; |
| 3440 | } |
| 3441 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3442 | case DP_TRAIN_PRE_EMPH_LEVEL_3: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3443 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3444 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3445 | deemph_reg_value = 43; |
| 3446 | margin_reg_value = 154; |
| 3447 | break; |
| 3448 | default: |
| 3449 | return 0; |
| 3450 | } |
| 3451 | break; |
| 3452 | default: |
| 3453 | return 0; |
| 3454 | } |
| 3455 | |
Ander Conselvan de Oliveira | b7fa22d | 2016-04-27 15:44:17 +0300 | [diff] [blame] | 3456 | chv_set_phy_signal_level(encoder, deemph_reg_value, |
| 3457 | margin_reg_value, uniq_trans_scale); |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3458 | |
| 3459 | return 0; |
| 3460 | } |
| 3461 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3462 | static uint32_t |
Daniel Vetter | 5829975c | 2015-04-16 11:36:52 +0200 | [diff] [blame] | 3463 | gen4_signal_levels(uint8_t train_set) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3464 | { |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 3465 | uint32_t signal_levels = 0; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3466 | |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 3467 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3468 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3469 | default: |
| 3470 | signal_levels |= DP_VOLTAGE_0_4; |
| 3471 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3472 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3473 | signal_levels |= DP_VOLTAGE_0_6; |
| 3474 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3475 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3476 | signal_levels |= DP_VOLTAGE_0_8; |
| 3477 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3478 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3: |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3479 | signal_levels |= DP_VOLTAGE_1_2; |
| 3480 | break; |
| 3481 | } |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 3482 | switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3483 | case DP_TRAIN_PRE_EMPH_LEVEL_0: |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3484 | default: |
| 3485 | signal_levels |= DP_PRE_EMPHASIS_0; |
| 3486 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3487 | case DP_TRAIN_PRE_EMPH_LEVEL_1: |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3488 | signal_levels |= DP_PRE_EMPHASIS_3_5; |
| 3489 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3490 | case DP_TRAIN_PRE_EMPH_LEVEL_2: |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3491 | signal_levels |= DP_PRE_EMPHASIS_6; |
| 3492 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3493 | case DP_TRAIN_PRE_EMPH_LEVEL_3: |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3494 | signal_levels |= DP_PRE_EMPHASIS_9_5; |
| 3495 | break; |
| 3496 | } |
| 3497 | return signal_levels; |
| 3498 | } |
| 3499 | |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 3500 | /* Gen6's DP voltage swing and pre-emphasis control */ |
| 3501 | static uint32_t |
Daniel Vetter | 5829975c | 2015-04-16 11:36:52 +0200 | [diff] [blame] | 3502 | gen6_edp_signal_levels(uint8_t train_set) |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 3503 | { |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 3504 | int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK | |
| 3505 | DP_TRAIN_PRE_EMPHASIS_MASK); |
| 3506 | switch (signal_levels) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3507 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0: |
| 3508 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 3509 | return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3510 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 3511 | return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3512 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2: |
| 3513 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 3514 | return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3515 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1: |
| 3516 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 3517 | return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3518 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0: |
| 3519 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 3520 | return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 3521 | default: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 3522 | DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:" |
| 3523 | "0x%x\n", signal_levels); |
| 3524 | return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 3525 | } |
| 3526 | } |
| 3527 | |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3528 | /* Gen7's DP voltage swing and pre-emphasis control */ |
| 3529 | static uint32_t |
Daniel Vetter | 5829975c | 2015-04-16 11:36:52 +0200 | [diff] [blame] | 3530 | gen7_edp_signal_levels(uint8_t train_set) |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3531 | { |
| 3532 | int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK | |
| 3533 | DP_TRAIN_PRE_EMPHASIS_MASK); |
| 3534 | switch (signal_levels) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3535 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0: |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3536 | return EDP_LINK_TRAIN_400MV_0DB_IVB; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3537 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1: |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3538 | return EDP_LINK_TRAIN_400MV_3_5DB_IVB; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3539 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2: |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3540 | return EDP_LINK_TRAIN_400MV_6DB_IVB; |
| 3541 | |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3542 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0: |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3543 | return EDP_LINK_TRAIN_600MV_0DB_IVB; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3544 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1: |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3545 | return EDP_LINK_TRAIN_600MV_3_5DB_IVB; |
| 3546 | |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3547 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0: |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3548 | return EDP_LINK_TRAIN_800MV_0DB_IVB; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3549 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1: |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3550 | return EDP_LINK_TRAIN_800MV_3_5DB_IVB; |
| 3551 | |
| 3552 | default: |
| 3553 | DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:" |
| 3554 | "0x%x\n", signal_levels); |
| 3555 | return EDP_LINK_TRAIN_500MV_0DB_IVB; |
| 3556 | } |
| 3557 | } |
| 3558 | |
Ander Conselvan de Oliveira | 94223d0 | 2015-10-23 13:01:48 +0300 | [diff] [blame] | 3559 | void |
Ander Conselvan de Oliveira | f4eb692 | 2015-10-23 13:01:44 +0300 | [diff] [blame] | 3560 | intel_dp_set_signal_levels(struct intel_dp *intel_dp) |
Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3561 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 3562 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3563 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 3564 | enum port port = intel_dig_port->base.port; |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 3565 | uint32_t signal_levels, mask = 0; |
Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3566 | uint8_t train_set = intel_dp->train_set[0]; |
| 3567 | |
Rodrigo Vivi | d509af6 | 2017-08-29 16:22:24 -0700 | [diff] [blame] | 3568 | if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) { |
| 3569 | signal_levels = bxt_signal_levels(intel_dp); |
| 3570 | } else if (HAS_DDI(dev_priv)) { |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 3571 | signal_levels = ddi_signal_levels(intel_dp); |
Rodrigo Vivi | d509af6 | 2017-08-29 16:22:24 -0700 | [diff] [blame] | 3572 | mask = DDI_BUF_EMP_MASK; |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 3573 | } else if (IS_CHERRYVIEW(dev_priv)) { |
Daniel Vetter | 5829975c | 2015-04-16 11:36:52 +0200 | [diff] [blame] | 3574 | signal_levels = chv_signal_levels(intel_dp); |
Tvrtko Ursulin | 11a914c | 2016-10-13 11:03:08 +0100 | [diff] [blame] | 3575 | } else if (IS_VALLEYVIEW(dev_priv)) { |
Daniel Vetter | 5829975c | 2015-04-16 11:36:52 +0200 | [diff] [blame] | 3576 | signal_levels = vlv_signal_levels(intel_dp); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 3577 | } else if (IS_GEN7(dev_priv) && port == PORT_A) { |
Daniel Vetter | 5829975c | 2015-04-16 11:36:52 +0200 | [diff] [blame] | 3578 | signal_levels = gen7_edp_signal_levels(train_set); |
Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3579 | mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 3580 | } else if (IS_GEN6(dev_priv) && port == PORT_A) { |
Daniel Vetter | 5829975c | 2015-04-16 11:36:52 +0200 | [diff] [blame] | 3581 | signal_levels = gen6_edp_signal_levels(train_set); |
Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3582 | mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB; |
| 3583 | } else { |
Daniel Vetter | 5829975c | 2015-04-16 11:36:52 +0200 | [diff] [blame] | 3584 | signal_levels = gen4_signal_levels(train_set); |
Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3585 | mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK; |
| 3586 | } |
| 3587 | |
Vandana Kannan | 96fb9f9 | 2014-11-18 15:45:27 +0530 | [diff] [blame] | 3588 | if (mask) |
| 3589 | DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels); |
| 3590 | |
| 3591 | DRM_DEBUG_KMS("Using vswing level %d\n", |
| 3592 | train_set & DP_TRAIN_VOLTAGE_SWING_MASK); |
| 3593 | DRM_DEBUG_KMS("Using pre-emphasis level %d\n", |
| 3594 | (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >> |
| 3595 | DP_TRAIN_PRE_EMPHASIS_SHIFT); |
Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3596 | |
Ander Conselvan de Oliveira | f4eb692 | 2015-10-23 13:01:44 +0300 | [diff] [blame] | 3597 | intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels; |
Ander Conselvan de Oliveira | b905a91 | 2015-10-23 13:01:47 +0300 | [diff] [blame] | 3598 | |
| 3599 | I915_WRITE(intel_dp->output_reg, intel_dp->DP); |
| 3600 | POSTING_READ(intel_dp->output_reg); |
Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3601 | } |
| 3602 | |
Ander Conselvan de Oliveira | 94223d0 | 2015-10-23 13:01:48 +0300 | [diff] [blame] | 3603 | void |
Ander Conselvan de Oliveira | e9c176d | 2015-10-23 13:01:45 +0300 | [diff] [blame] | 3604 | intel_dp_program_link_training_pattern(struct intel_dp *intel_dp, |
| 3605 | uint8_t dp_train_pat) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3606 | { |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 3607 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Ville Syrjälä | 90a6b7b | 2015-07-06 16:39:15 +0300 | [diff] [blame] | 3608 | struct drm_i915_private *dev_priv = |
| 3609 | to_i915(intel_dig_port->base.base.dev); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3610 | |
Ander Conselvan de Oliveira | f4eb692 | 2015-10-23 13:01:44 +0300 | [diff] [blame] | 3611 | _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat); |
Paulo Zanoni | 47ea754 | 2012-07-17 16:55:16 -0300 | [diff] [blame] | 3612 | |
Ander Conselvan de Oliveira | f4eb692 | 2015-10-23 13:01:44 +0300 | [diff] [blame] | 3613 | I915_WRITE(intel_dp->output_reg, intel_dp->DP); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 3614 | POSTING_READ(intel_dp->output_reg); |
Ander Conselvan de Oliveira | e9c176d | 2015-10-23 13:01:45 +0300 | [diff] [blame] | 3615 | } |
| 3616 | |
Ander Conselvan de Oliveira | 94223d0 | 2015-10-23 13:01:48 +0300 | [diff] [blame] | 3617 | void intel_dp_set_idle_link_train(struct intel_dp *intel_dp) |
Imre Deak | 3ab9c63 | 2013-05-03 12:57:41 +0300 | [diff] [blame] | 3618 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 3619 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Imre Deak | 3ab9c63 | 2013-05-03 12:57:41 +0300 | [diff] [blame] | 3620 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 3621 | enum port port = intel_dig_port->base.port; |
Imre Deak | 3ab9c63 | 2013-05-03 12:57:41 +0300 | [diff] [blame] | 3622 | uint32_t val; |
| 3623 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 3624 | if (!HAS_DDI(dev_priv)) |
Imre Deak | 3ab9c63 | 2013-05-03 12:57:41 +0300 | [diff] [blame] | 3625 | return; |
| 3626 | |
| 3627 | val = I915_READ(DP_TP_CTL(port)); |
| 3628 | val &= ~DP_TP_CTL_LINK_TRAIN_MASK; |
| 3629 | val |= DP_TP_CTL_LINK_TRAIN_IDLE; |
| 3630 | I915_WRITE(DP_TP_CTL(port), val); |
| 3631 | |
| 3632 | /* |
| 3633 | * On PORT_A we can have only eDP in SST mode. There the only reason |
| 3634 | * we need to set idle transmission mode is to work around a HW issue |
| 3635 | * where we enable the pipe while not in idle link-training mode. |
| 3636 | * In this case there is requirement to wait for a minimum number of |
| 3637 | * idle patterns to be sent. |
| 3638 | */ |
| 3639 | if (port == PORT_A) |
| 3640 | return; |
| 3641 | |
Chris Wilson | a767017 | 2016-06-30 15:33:10 +0100 | [diff] [blame] | 3642 | if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port), |
| 3643 | DP_TP_STATUS_IDLE_DONE, |
| 3644 | DP_TP_STATUS_IDLE_DONE, |
| 3645 | 1)) |
Imre Deak | 3ab9c63 | 2013-05-03 12:57:41 +0300 | [diff] [blame] | 3646 | DRM_ERROR("Timed out waiting for DP idle patterns\n"); |
| 3647 | } |
| 3648 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3649 | static void |
Ville Syrjälä | adc1030 | 2017-10-31 22:51:14 +0200 | [diff] [blame] | 3650 | intel_dp_link_down(struct intel_encoder *encoder, |
| 3651 | const struct intel_crtc_state *old_crtc_state) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3652 | { |
Ville Syrjälä | adc1030 | 2017-10-31 22:51:14 +0200 | [diff] [blame] | 3653 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 3654 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
| 3655 | struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc); |
| 3656 | enum port port = encoder->port; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 3657 | uint32_t DP = intel_dp->DP; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3658 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 3659 | if (WARN_ON(HAS_DDI(dev_priv))) |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 3660 | return; |
| 3661 | |
Daniel Vetter | 0c33d8d | 2012-09-06 22:15:43 +0200 | [diff] [blame] | 3662 | if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0)) |
Chris Wilson | 1b39d6f | 2010-12-06 11:20:45 +0000 | [diff] [blame] | 3663 | return; |
| 3664 | |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 3665 | DRM_DEBUG_KMS("\n"); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 3666 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 3667 | if ((IS_GEN7(dev_priv) && port == PORT_A) || |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 3668 | (HAS_PCH_CPT(dev_priv) && port != PORT_A)) { |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 3669 | DP &= ~DP_LINK_TRAIN_MASK_CPT; |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 3670 | DP |= DP_LINK_TRAIN_PAT_IDLE_CPT; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 3671 | } else { |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 3672 | if (IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | aad3d14 | 2014-06-28 02:04:25 +0300 | [diff] [blame] | 3673 | DP &= ~DP_LINK_TRAIN_MASK_CHV; |
| 3674 | else |
| 3675 | DP &= ~DP_LINK_TRAIN_MASK; |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 3676 | DP |= DP_LINK_TRAIN_PAT_IDLE; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 3677 | } |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 3678 | I915_WRITE(intel_dp->output_reg, DP); |
Chris Wilson | fe255d0 | 2010-09-11 21:37:48 +0100 | [diff] [blame] | 3679 | POSTING_READ(intel_dp->output_reg); |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 3680 | |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 3681 | DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE); |
| 3682 | I915_WRITE(intel_dp->output_reg, DP); |
| 3683 | POSTING_READ(intel_dp->output_reg); |
| 3684 | |
| 3685 | /* |
| 3686 | * HW workaround for IBX, we need to move the port |
| 3687 | * to transcoder A after disabling it to allow the |
| 3688 | * matching HDMI port to be enabled on transcoder A. |
| 3689 | */ |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 3690 | if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) { |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 3691 | /* |
| 3692 | * We get CPU/PCH FIFO underruns on the other pipe when |
| 3693 | * doing the workaround. Sweep them under the rug. |
| 3694 | */ |
| 3695 | intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false); |
| 3696 | intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false); |
| 3697 | |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 3698 | /* always enable with pattern 1 (as per spec) */ |
| 3699 | DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK); |
| 3700 | DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1; |
| 3701 | I915_WRITE(intel_dp->output_reg, DP); |
| 3702 | POSTING_READ(intel_dp->output_reg); |
| 3703 | |
| 3704 | DP &= ~DP_PORT_EN; |
Eric Anholt | 5bddd17 | 2010-11-18 09:32:59 +0800 | [diff] [blame] | 3705 | I915_WRITE(intel_dp->output_reg, DP); |
Daniel Vetter | 0ca0968 | 2014-11-24 16:54:11 +0100 | [diff] [blame] | 3706 | POSTING_READ(intel_dp->output_reg); |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 3707 | |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 3708 | intel_wait_for_vblank_if_active(dev_priv, PIPE_A); |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 3709 | intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true); |
| 3710 | intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true); |
Eric Anholt | 5bddd17 | 2010-11-18 09:32:59 +0800 | [diff] [blame] | 3711 | } |
| 3712 | |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 3713 | msleep(intel_dp->panel_power_down_delay); |
Ville Syrjälä | 6fec766 | 2015-11-10 16:16:17 +0200 | [diff] [blame] | 3714 | |
| 3715 | intel_dp->DP = DP; |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 3716 | |
| 3717 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
| 3718 | pps_lock(intel_dp); |
| 3719 | intel_dp->active_pipe = INVALID_PIPE; |
| 3720 | pps_unlock(intel_dp); |
| 3721 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3722 | } |
| 3723 | |
Imre Deak | 24e807e | 2016-10-24 19:33:28 +0300 | [diff] [blame] | 3724 | bool |
Ville Syrjälä | fe5a66f | 2016-07-29 16:52:39 +0300 | [diff] [blame] | 3725 | intel_dp_read_dpcd(struct intel_dp *intel_dp) |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 3726 | { |
Lyude | 9f085eb | 2016-04-13 10:58:33 -0400 | [diff] [blame] | 3727 | if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd, |
| 3728 | sizeof(intel_dp->dpcd)) < 0) |
Adam Jackson | edb3924 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 3729 | return false; /* aux transfer failed */ |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 3730 | |
Andy Shevchenko | a8e9815 | 2014-09-01 14:12:01 +0300 | [diff] [blame] | 3731 | DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd); |
Damien Lespiau | 577c7a5 | 2012-12-13 16:09:02 +0000 | [diff] [blame] | 3732 | |
Ville Syrjälä | fe5a66f | 2016-07-29 16:52:39 +0300 | [diff] [blame] | 3733 | return intel_dp->dpcd[DP_DPCD_REV] != 0; |
| 3734 | } |
| 3735 | |
| 3736 | static bool |
| 3737 | intel_edp_init_dpcd(struct intel_dp *intel_dp) |
| 3738 | { |
| 3739 | struct drm_i915_private *dev_priv = |
| 3740 | to_i915(dp_to_dig_port(intel_dp)->base.base.dev); |
| 3741 | |
| 3742 | /* this function is meant to be called only once */ |
| 3743 | WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0); |
| 3744 | |
| 3745 | if (!intel_dp_read_dpcd(intel_dp)) |
| 3746 | return false; |
| 3747 | |
Jani Nikula | 84c3675 | 2017-05-18 14:10:23 +0300 | [diff] [blame] | 3748 | drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc, |
| 3749 | drm_dp_is_branch(intel_dp->dpcd)); |
Imre Deak | 12a47a42 | 2016-10-24 19:33:29 +0300 | [diff] [blame] | 3750 | |
Ville Syrjälä | fe5a66f | 2016-07-29 16:52:39 +0300 | [diff] [blame] | 3751 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) |
| 3752 | dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] & |
| 3753 | DP_NO_AUX_HANDSHAKE_LINK_TRAINING; |
| 3754 | |
| 3755 | /* Check if the panel supports PSR */ |
| 3756 | drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT, |
| 3757 | intel_dp->psr_dpcd, |
| 3758 | sizeof(intel_dp->psr_dpcd)); |
| 3759 | if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) { |
| 3760 | dev_priv->psr.sink_support = true; |
| 3761 | DRM_DEBUG_KMS("Detected EDP PSR Panel.\n"); |
| 3762 | } |
| 3763 | |
| 3764 | if (INTEL_GEN(dev_priv) >= 9 && |
| 3765 | (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) { |
| 3766 | uint8_t frame_sync_cap; |
| 3767 | |
| 3768 | dev_priv->psr.sink_support = true; |
Imre Deak | 9bacd4b | 2017-05-10 12:21:48 +0300 | [diff] [blame] | 3769 | if (drm_dp_dpcd_readb(&intel_dp->aux, |
| 3770 | DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP, |
| 3771 | &frame_sync_cap) != 1) |
| 3772 | frame_sync_cap = 0; |
Ville Syrjälä | fe5a66f | 2016-07-29 16:52:39 +0300 | [diff] [blame] | 3773 | dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false; |
| 3774 | /* PSR2 needs frame sync as well */ |
| 3775 | dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync; |
| 3776 | DRM_DEBUG_KMS("PSR2 %s on sink", |
| 3777 | dev_priv->psr.psr2_support ? "supported" : "not supported"); |
Nagaraju, Vathsala | 97da2ef | 2017-01-02 17:00:55 +0530 | [diff] [blame] | 3778 | |
| 3779 | if (dev_priv->psr.psr2_support) { |
| 3780 | dev_priv->psr.y_cord_support = |
| 3781 | intel_dp_get_y_cord_status(intel_dp); |
| 3782 | dev_priv->psr.colorimetry_support = |
| 3783 | intel_dp_get_colorimetry_status(intel_dp); |
Nagaraju, Vathsala | 340c93c | 2017-01-02 17:00:58 +0530 | [diff] [blame] | 3784 | dev_priv->psr.alpm = |
| 3785 | intel_dp_get_alpm_status(intel_dp); |
Nagaraju, Vathsala | 97da2ef | 2017-01-02 17:00:55 +0530 | [diff] [blame] | 3786 | } |
| 3787 | |
Ville Syrjälä | fe5a66f | 2016-07-29 16:52:39 +0300 | [diff] [blame] | 3788 | } |
| 3789 | |
Jani Nikula | 7c838e2 | 2017-10-26 17:29:31 +0300 | [diff] [blame] | 3790 | /* |
| 3791 | * Read the eDP display control registers. |
| 3792 | * |
| 3793 | * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in |
| 3794 | * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it |
| 3795 | * set, but require eDP 1.4+ detection (e.g. for supported link rates |
| 3796 | * method). The display control registers should read zero if they're |
| 3797 | * not supported anyway. |
| 3798 | */ |
| 3799 | if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV, |
Dan Carpenter | f7170e2 | 2016-10-13 11:55:08 +0300 | [diff] [blame] | 3800 | intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) == |
| 3801 | sizeof(intel_dp->edp_dpcd)) |
Jani Nikula | e6ed2a1 | 2017-10-26 17:29:32 +0300 | [diff] [blame] | 3802 | DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd), |
Ville Syrjälä | fe5a66f | 2016-07-29 16:52:39 +0300 | [diff] [blame] | 3803 | intel_dp->edp_dpcd); |
| 3804 | |
Jani Nikula | e6ed2a1 | 2017-10-26 17:29:32 +0300 | [diff] [blame] | 3805 | /* Read the eDP 1.4+ supported link rates. */ |
| 3806 | if (intel_dp->edp_dpcd[0] >= DP_EDP_14) { |
Ville Syrjälä | fe5a66f | 2016-07-29 16:52:39 +0300 | [diff] [blame] | 3807 | __le16 sink_rates[DP_MAX_SUPPORTED_RATES]; |
| 3808 | int i; |
| 3809 | |
| 3810 | drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES, |
| 3811 | sink_rates, sizeof(sink_rates)); |
| 3812 | |
| 3813 | for (i = 0; i < ARRAY_SIZE(sink_rates); i++) { |
| 3814 | int val = le16_to_cpu(sink_rates[i]); |
| 3815 | |
| 3816 | if (val == 0) |
| 3817 | break; |
| 3818 | |
Dhinakaran Pandiyan | fd81c44 | 2016-11-14 13:50:20 -0800 | [diff] [blame] | 3819 | /* Value read multiplied by 200kHz gives the per-lane |
| 3820 | * link rate in kHz. The source rates are, however, |
| 3821 | * stored in terms of LS_Clk kHz. The full conversion |
| 3822 | * back to symbols is |
| 3823 | * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte) |
| 3824 | */ |
Ville Syrjälä | fe5a66f | 2016-07-29 16:52:39 +0300 | [diff] [blame] | 3825 | intel_dp->sink_rates[i] = (val * 200) / 10; |
| 3826 | } |
| 3827 | intel_dp->num_sink_rates = i; |
| 3828 | } |
| 3829 | |
Jani Nikula | e6ed2a1 | 2017-10-26 17:29:32 +0300 | [diff] [blame] | 3830 | /* |
| 3831 | * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available, |
| 3832 | * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise. |
| 3833 | */ |
Jani Nikula | 68f357c | 2017-03-28 17:59:05 +0300 | [diff] [blame] | 3834 | if (intel_dp->num_sink_rates) |
| 3835 | intel_dp->use_rate_select = true; |
| 3836 | else |
| 3837 | intel_dp_set_sink_rates(intel_dp); |
| 3838 | |
Jani Nikula | 975ee5fca | 2017-04-06 16:44:10 +0300 | [diff] [blame] | 3839 | intel_dp_set_common_rates(intel_dp); |
| 3840 | |
Ville Syrjälä | fe5a66f | 2016-07-29 16:52:39 +0300 | [diff] [blame] | 3841 | return true; |
| 3842 | } |
| 3843 | |
| 3844 | |
| 3845 | static bool |
| 3846 | intel_dp_get_dpcd(struct intel_dp *intel_dp) |
| 3847 | { |
Jani Nikula | 27dbefb | 2017-04-06 16:44:17 +0300 | [diff] [blame] | 3848 | u8 sink_count; |
| 3849 | |
Ville Syrjälä | fe5a66f | 2016-07-29 16:52:39 +0300 | [diff] [blame] | 3850 | if (!intel_dp_read_dpcd(intel_dp)) |
| 3851 | return false; |
Adam Jackson | edb3924 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 3852 | |
Jani Nikula | 68f357c | 2017-03-28 17:59:05 +0300 | [diff] [blame] | 3853 | /* Don't clobber cached eDP rates. */ |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 3854 | if (!intel_dp_is_edp(intel_dp)) { |
Jani Nikula | 68f357c | 2017-03-28 17:59:05 +0300 | [diff] [blame] | 3855 | intel_dp_set_sink_rates(intel_dp); |
Jani Nikula | 975ee5fca | 2017-04-06 16:44:10 +0300 | [diff] [blame] | 3856 | intel_dp_set_common_rates(intel_dp); |
| 3857 | } |
Jani Nikula | 68f357c | 2017-03-28 17:59:05 +0300 | [diff] [blame] | 3858 | |
Jani Nikula | 27dbefb | 2017-04-06 16:44:17 +0300 | [diff] [blame] | 3859 | if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0) |
Shubhangi Shrivastava | 30d9aa4 | 2016-03-30 18:05:25 +0530 | [diff] [blame] | 3860 | return false; |
| 3861 | |
| 3862 | /* |
| 3863 | * Sink count can change between short pulse hpd hence |
| 3864 | * a member variable in intel_dp will track any changes |
| 3865 | * between short pulse interrupts. |
| 3866 | */ |
Jani Nikula | 27dbefb | 2017-04-06 16:44:17 +0300 | [diff] [blame] | 3867 | intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count); |
Shubhangi Shrivastava | 30d9aa4 | 2016-03-30 18:05:25 +0530 | [diff] [blame] | 3868 | |
| 3869 | /* |
| 3870 | * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that |
| 3871 | * a dongle is present but no display. Unless we require to know |
| 3872 | * if a dongle is present or not, we don't need to update |
| 3873 | * downstream port information. So, an early return here saves |
| 3874 | * time from performing other operations which are not required. |
| 3875 | */ |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 3876 | if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count) |
Shubhangi Shrivastava | 30d9aa4 | 2016-03-30 18:05:25 +0530 | [diff] [blame] | 3877 | return false; |
| 3878 | |
Imre Deak | c726ad0 | 2016-10-24 19:33:24 +0300 | [diff] [blame] | 3879 | if (!drm_dp_is_branch(intel_dp->dpcd)) |
Adam Jackson | edb3924 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 3880 | return true; /* native DP sink */ |
| 3881 | |
| 3882 | if (intel_dp->dpcd[DP_DPCD_REV] == 0x10) |
| 3883 | return true; /* no per-port downstream info */ |
| 3884 | |
Lyude | 9f085eb | 2016-04-13 10:58:33 -0400 | [diff] [blame] | 3885 | if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0, |
| 3886 | intel_dp->downstream_ports, |
| 3887 | DP_MAX_DOWNSTREAM_PORTS) < 0) |
Adam Jackson | edb3924 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 3888 | return false; /* downstream port status fetch failed */ |
| 3889 | |
| 3890 | return true; |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 3891 | } |
| 3892 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 3893 | static bool |
Ville Syrjälä | c4e3170 | 2016-07-29 16:51:16 +0300 | [diff] [blame] | 3894 | intel_dp_can_mst(struct intel_dp *intel_dp) |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 3895 | { |
Jani Nikula | 010b9b3 | 2017-04-06 16:44:16 +0300 | [diff] [blame] | 3896 | u8 mstm_cap; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 3897 | |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 3898 | if (!i915_modparams.enable_dp_mst) |
Nathan Schulte | 7cc9613 | 2016-03-15 10:14:05 -0500 | [diff] [blame] | 3899 | return false; |
| 3900 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 3901 | if (!intel_dp->can_mst) |
| 3902 | return false; |
| 3903 | |
| 3904 | if (intel_dp->dpcd[DP_DPCD_REV] < 0x12) |
| 3905 | return false; |
| 3906 | |
Jani Nikula | 010b9b3 | 2017-04-06 16:44:16 +0300 | [diff] [blame] | 3907 | if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1) |
Ville Syrjälä | c4e3170 | 2016-07-29 16:51:16 +0300 | [diff] [blame] | 3908 | return false; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 3909 | |
Jani Nikula | 010b9b3 | 2017-04-06 16:44:16 +0300 | [diff] [blame] | 3910 | return mstm_cap & DP_MST_CAP; |
Ville Syrjälä | c4e3170 | 2016-07-29 16:51:16 +0300 | [diff] [blame] | 3911 | } |
| 3912 | |
| 3913 | static void |
| 3914 | intel_dp_configure_mst(struct intel_dp *intel_dp) |
| 3915 | { |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 3916 | if (!i915_modparams.enable_dp_mst) |
Ville Syrjälä | c4e3170 | 2016-07-29 16:51:16 +0300 | [diff] [blame] | 3917 | return; |
| 3918 | |
| 3919 | if (!intel_dp->can_mst) |
| 3920 | return; |
| 3921 | |
| 3922 | intel_dp->is_mst = intel_dp_can_mst(intel_dp); |
| 3923 | |
| 3924 | if (intel_dp->is_mst) |
| 3925 | DRM_DEBUG_KMS("Sink is MST capable\n"); |
| 3926 | else |
| 3927 | DRM_DEBUG_KMS("Sink is not MST capable\n"); |
| 3928 | |
| 3929 | drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, |
| 3930 | intel_dp->is_mst); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 3931 | } |
| 3932 | |
Maarten Lankhorst | 9331353 | 2017-11-10 12:34:59 +0100 | [diff] [blame] | 3933 | static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp, |
| 3934 | struct intel_crtc_state *crtc_state, bool disable_wa) |
Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 3935 | { |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 3936 | struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 3937 | struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev); |
Maarten Lankhorst | 9331353 | 2017-11-10 12:34:59 +0100 | [diff] [blame] | 3938 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
Rodrigo Vivi | ad9dc91 | 2014-09-16 19:18:12 -0400 | [diff] [blame] | 3939 | u8 buf; |
Rodrigo Vivi | e5a1cab | 2015-07-23 16:35:48 -0700 | [diff] [blame] | 3940 | int ret = 0; |
Rodrigo Vivi | c629784 | 2015-11-05 10:50:20 -0800 | [diff] [blame] | 3941 | int count = 0; |
| 3942 | int attempts = 10; |
Paulo Zanoni | 4373f0f | 2015-05-25 18:52:29 -0300 | [diff] [blame] | 3943 | |
| 3944 | if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) { |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 3945 | DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n"); |
Rodrigo Vivi | e5a1cab | 2015-07-23 16:35:48 -0700 | [diff] [blame] | 3946 | ret = -EIO; |
| 3947 | goto out; |
Paulo Zanoni | 4373f0f | 2015-05-25 18:52:29 -0300 | [diff] [blame] | 3948 | } |
Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 3949 | |
Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 3950 | if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, |
Rodrigo Vivi | e5a1cab | 2015-07-23 16:35:48 -0700 | [diff] [blame] | 3951 | buf & ~DP_TEST_SINK_START) < 0) { |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 3952 | DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n"); |
Rodrigo Vivi | e5a1cab | 2015-07-23 16:35:48 -0700 | [diff] [blame] | 3953 | ret = -EIO; |
| 3954 | goto out; |
| 3955 | } |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 3956 | |
Rodrigo Vivi | c629784 | 2015-11-05 10:50:20 -0800 | [diff] [blame] | 3957 | do { |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 3958 | intel_wait_for_vblank(dev_priv, intel_crtc->pipe); |
Rodrigo Vivi | c629784 | 2015-11-05 10:50:20 -0800 | [diff] [blame] | 3959 | |
| 3960 | if (drm_dp_dpcd_readb(&intel_dp->aux, |
| 3961 | DP_TEST_SINK_MISC, &buf) < 0) { |
| 3962 | ret = -EIO; |
| 3963 | goto out; |
| 3964 | } |
| 3965 | count = buf & DP_TEST_COUNT_MASK; |
| 3966 | } while (--attempts && count); |
| 3967 | |
| 3968 | if (attempts == 0) { |
Rodrigo Vivi | dc5a903 | 2016-01-29 14:44:59 -0800 | [diff] [blame] | 3969 | DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n"); |
Rodrigo Vivi | c629784 | 2015-11-05 10:50:20 -0800 | [diff] [blame] | 3970 | ret = -ETIMEDOUT; |
| 3971 | } |
| 3972 | |
Rodrigo Vivi | e5a1cab | 2015-07-23 16:35:48 -0700 | [diff] [blame] | 3973 | out: |
Maarten Lankhorst | 9331353 | 2017-11-10 12:34:59 +0100 | [diff] [blame] | 3974 | if (disable_wa) |
Maarten Lankhorst | 199ea38 | 2017-11-10 12:35:00 +0100 | [diff] [blame] | 3975 | hsw_enable_ips(crtc_state); |
Rodrigo Vivi | e5a1cab | 2015-07-23 16:35:48 -0700 | [diff] [blame] | 3976 | return ret; |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 3977 | } |
| 3978 | |
Maarten Lankhorst | 9331353 | 2017-11-10 12:34:59 +0100 | [diff] [blame] | 3979 | static int intel_dp_sink_crc_start(struct intel_dp *intel_dp, |
| 3980 | struct intel_crtc_state *crtc_state) |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 3981 | { |
| 3982 | struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 3983 | struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev); |
Maarten Lankhorst | 9331353 | 2017-11-10 12:34:59 +0100 | [diff] [blame] | 3984 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 3985 | u8 buf; |
Rodrigo Vivi | e5a1cab | 2015-07-23 16:35:48 -0700 | [diff] [blame] | 3986 | int ret; |
| 3987 | |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 3988 | if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) |
| 3989 | return -EIO; |
| 3990 | |
| 3991 | if (!(buf & DP_TEST_CRC_SUPPORTED)) |
| 3992 | return -ENOTTY; |
| 3993 | |
| 3994 | if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) |
| 3995 | return -EIO; |
| 3996 | |
Rodrigo Vivi | 6d8175d | 2015-11-05 10:50:22 -0800 | [diff] [blame] | 3997 | if (buf & DP_TEST_SINK_START) { |
Maarten Lankhorst | 9331353 | 2017-11-10 12:34:59 +0100 | [diff] [blame] | 3998 | ret = intel_dp_sink_crc_stop(intel_dp, crtc_state, false); |
Rodrigo Vivi | 6d8175d | 2015-11-05 10:50:22 -0800 | [diff] [blame] | 3999 | if (ret) |
| 4000 | return ret; |
| 4001 | } |
| 4002 | |
Maarten Lankhorst | 199ea38 | 2017-11-10 12:35:00 +0100 | [diff] [blame] | 4003 | hsw_disable_ips(crtc_state); |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 4004 | |
| 4005 | if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, |
| 4006 | buf | DP_TEST_SINK_START) < 0) { |
Maarten Lankhorst | 199ea38 | 2017-11-10 12:35:00 +0100 | [diff] [blame] | 4007 | hsw_enable_ips(crtc_state); |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 4008 | return -EIO; |
Paulo Zanoni | 4373f0f | 2015-05-25 18:52:29 -0300 | [diff] [blame] | 4009 | } |
Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 4010 | |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 4011 | intel_wait_for_vblank(dev_priv, intel_crtc->pipe); |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 4012 | return 0; |
| 4013 | } |
| 4014 | |
Maarten Lankhorst | 9331353 | 2017-11-10 12:34:59 +0100 | [diff] [blame] | 4015 | int intel_dp_sink_crc(struct intel_dp *intel_dp, struct intel_crtc_state *crtc_state, u8 *crc) |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 4016 | { |
| 4017 | struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 4018 | struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev); |
Maarten Lankhorst | 9331353 | 2017-11-10 12:34:59 +0100 | [diff] [blame] | 4019 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 4020 | u8 buf; |
Rodrigo Vivi | 621d4c7 | 2015-07-23 16:35:49 -0700 | [diff] [blame] | 4021 | int count, ret; |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 4022 | int attempts = 6; |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 4023 | |
Maarten Lankhorst | 9331353 | 2017-11-10 12:34:59 +0100 | [diff] [blame] | 4024 | ret = intel_dp_sink_crc_start(intel_dp, crtc_state); |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 4025 | if (ret) |
| 4026 | return ret; |
| 4027 | |
Rodrigo Vivi | ad9dc91 | 2014-09-16 19:18:12 -0400 | [diff] [blame] | 4028 | do { |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 4029 | intel_wait_for_vblank(dev_priv, intel_crtc->pipe); |
Rodrigo Vivi | 621d4c7 | 2015-07-23 16:35:49 -0700 | [diff] [blame] | 4030 | |
Rodrigo Vivi | 1dda5f9 | 2014-10-01 07:32:37 -0700 | [diff] [blame] | 4031 | if (drm_dp_dpcd_readb(&intel_dp->aux, |
Paulo Zanoni | 4373f0f | 2015-05-25 18:52:29 -0300 | [diff] [blame] | 4032 | DP_TEST_SINK_MISC, &buf) < 0) { |
| 4033 | ret = -EIO; |
Rodrigo Vivi | afe0d67 | 2015-07-23 16:35:45 -0700 | [diff] [blame] | 4034 | goto stop; |
Paulo Zanoni | 4373f0f | 2015-05-25 18:52:29 -0300 | [diff] [blame] | 4035 | } |
Rodrigo Vivi | 621d4c7 | 2015-07-23 16:35:49 -0700 | [diff] [blame] | 4036 | count = buf & DP_TEST_COUNT_MASK; |
Rodrigo Vivi | aabc95d | 2015-07-23 16:35:50 -0700 | [diff] [blame] | 4037 | |
Rodrigo Vivi | 7e38eef | 2015-11-05 10:50:21 -0800 | [diff] [blame] | 4038 | } while (--attempts && count == 0); |
Rodrigo Vivi | ad9dc91 | 2014-09-16 19:18:12 -0400 | [diff] [blame] | 4039 | |
| 4040 | if (attempts == 0) { |
Rodrigo Vivi | 7e38eef | 2015-11-05 10:50:21 -0800 | [diff] [blame] | 4041 | DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n"); |
| 4042 | ret = -ETIMEDOUT; |
| 4043 | goto stop; |
| 4044 | } |
| 4045 | |
| 4046 | if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) { |
| 4047 | ret = -EIO; |
| 4048 | goto stop; |
Rodrigo Vivi | ad9dc91 | 2014-09-16 19:18:12 -0400 | [diff] [blame] | 4049 | } |
Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 4050 | |
Rodrigo Vivi | afe0d67 | 2015-07-23 16:35:45 -0700 | [diff] [blame] | 4051 | stop: |
Maarten Lankhorst | 9331353 | 2017-11-10 12:34:59 +0100 | [diff] [blame] | 4052 | intel_dp_sink_crc_stop(intel_dp, crtc_state, true); |
Paulo Zanoni | 4373f0f | 2015-05-25 18:52:29 -0300 | [diff] [blame] | 4053 | return ret; |
Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 4054 | } |
| 4055 | |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 4056 | static bool |
| 4057 | intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector) |
| 4058 | { |
Jani Nikula | 010b9b3 | 2017-04-06 16:44:16 +0300 | [diff] [blame] | 4059 | return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR, |
| 4060 | sink_irq_vector) == 1; |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 4061 | } |
| 4062 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4063 | static bool |
| 4064 | intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector) |
| 4065 | { |
Pandiyan, Dhinakaran | e8b2577 | 2017-09-18 15:21:39 -0700 | [diff] [blame] | 4066 | return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI, |
| 4067 | sink_irq_vector, DP_DPRX_ESI_LEN) == |
| 4068 | DP_DPRX_ESI_LEN; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4069 | } |
| 4070 | |
Todd Previte | c5d5ab7 | 2015-04-15 08:38:38 -0700 | [diff] [blame] | 4071 | static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp) |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 4072 | { |
Manasi Navare | da15f7c | 2017-01-24 08:16:34 -0800 | [diff] [blame] | 4073 | int status = 0; |
Manasi Navare | 140ef13 | 2017-06-08 13:41:03 -0700 | [diff] [blame] | 4074 | int test_link_rate; |
Manasi Navare | da15f7c | 2017-01-24 08:16:34 -0800 | [diff] [blame] | 4075 | uint8_t test_lane_count, test_link_bw; |
| 4076 | /* (DP CTS 1.2) |
| 4077 | * 4.3.1.11 |
| 4078 | */ |
| 4079 | /* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */ |
| 4080 | status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT, |
| 4081 | &test_lane_count); |
| 4082 | |
| 4083 | if (status <= 0) { |
| 4084 | DRM_DEBUG_KMS("Lane count read failed\n"); |
| 4085 | return DP_TEST_NAK; |
| 4086 | } |
| 4087 | test_lane_count &= DP_MAX_LANE_COUNT_MASK; |
Manasi Navare | da15f7c | 2017-01-24 08:16:34 -0800 | [diff] [blame] | 4088 | |
| 4089 | status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE, |
| 4090 | &test_link_bw); |
| 4091 | if (status <= 0) { |
| 4092 | DRM_DEBUG_KMS("Link Rate read failed\n"); |
| 4093 | return DP_TEST_NAK; |
| 4094 | } |
Manasi Navare | da15f7c | 2017-01-24 08:16:34 -0800 | [diff] [blame] | 4095 | test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw); |
Manasi Navare | 140ef13 | 2017-06-08 13:41:03 -0700 | [diff] [blame] | 4096 | |
| 4097 | /* Validate the requested link rate and lane count */ |
| 4098 | if (!intel_dp_link_params_valid(intel_dp, test_link_rate, |
| 4099 | test_lane_count)) |
Manasi Navare | da15f7c | 2017-01-24 08:16:34 -0800 | [diff] [blame] | 4100 | return DP_TEST_NAK; |
| 4101 | |
| 4102 | intel_dp->compliance.test_lane_count = test_lane_count; |
| 4103 | intel_dp->compliance.test_link_rate = test_link_rate; |
| 4104 | |
| 4105 | return DP_TEST_ACK; |
Todd Previte | c5d5ab7 | 2015-04-15 08:38:38 -0700 | [diff] [blame] | 4106 | } |
| 4107 | |
| 4108 | static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp) |
| 4109 | { |
Manasi Navare | 611032b | 2017-01-24 08:21:49 -0800 | [diff] [blame] | 4110 | uint8_t test_pattern; |
Jani Nikula | 010b9b3 | 2017-04-06 16:44:16 +0300 | [diff] [blame] | 4111 | uint8_t test_misc; |
Manasi Navare | 611032b | 2017-01-24 08:21:49 -0800 | [diff] [blame] | 4112 | __be16 h_width, v_height; |
| 4113 | int status = 0; |
| 4114 | |
| 4115 | /* Read the TEST_PATTERN (DP CTS 3.1.5) */ |
Jani Nikula | 010b9b3 | 2017-04-06 16:44:16 +0300 | [diff] [blame] | 4116 | status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN, |
| 4117 | &test_pattern); |
Manasi Navare | 611032b | 2017-01-24 08:21:49 -0800 | [diff] [blame] | 4118 | if (status <= 0) { |
| 4119 | DRM_DEBUG_KMS("Test pattern read failed\n"); |
| 4120 | return DP_TEST_NAK; |
| 4121 | } |
| 4122 | if (test_pattern != DP_COLOR_RAMP) |
| 4123 | return DP_TEST_NAK; |
| 4124 | |
| 4125 | status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI, |
| 4126 | &h_width, 2); |
| 4127 | if (status <= 0) { |
| 4128 | DRM_DEBUG_KMS("H Width read failed\n"); |
| 4129 | return DP_TEST_NAK; |
| 4130 | } |
| 4131 | |
| 4132 | status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI, |
| 4133 | &v_height, 2); |
| 4134 | if (status <= 0) { |
| 4135 | DRM_DEBUG_KMS("V Height read failed\n"); |
| 4136 | return DP_TEST_NAK; |
| 4137 | } |
| 4138 | |
Jani Nikula | 010b9b3 | 2017-04-06 16:44:16 +0300 | [diff] [blame] | 4139 | status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0, |
| 4140 | &test_misc); |
Manasi Navare | 611032b | 2017-01-24 08:21:49 -0800 | [diff] [blame] | 4141 | if (status <= 0) { |
| 4142 | DRM_DEBUG_KMS("TEST MISC read failed\n"); |
| 4143 | return DP_TEST_NAK; |
| 4144 | } |
| 4145 | if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB) |
| 4146 | return DP_TEST_NAK; |
| 4147 | if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA) |
| 4148 | return DP_TEST_NAK; |
| 4149 | switch (test_misc & DP_TEST_BIT_DEPTH_MASK) { |
| 4150 | case DP_TEST_BIT_DEPTH_6: |
| 4151 | intel_dp->compliance.test_data.bpc = 6; |
| 4152 | break; |
| 4153 | case DP_TEST_BIT_DEPTH_8: |
| 4154 | intel_dp->compliance.test_data.bpc = 8; |
| 4155 | break; |
| 4156 | default: |
| 4157 | return DP_TEST_NAK; |
| 4158 | } |
| 4159 | |
| 4160 | intel_dp->compliance.test_data.video_pattern = test_pattern; |
| 4161 | intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width); |
| 4162 | intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height); |
| 4163 | /* Set test active flag here so userspace doesn't interrupt things */ |
| 4164 | intel_dp->compliance.test_active = 1; |
| 4165 | |
| 4166 | return DP_TEST_ACK; |
Todd Previte | c5d5ab7 | 2015-04-15 08:38:38 -0700 | [diff] [blame] | 4167 | } |
| 4168 | |
| 4169 | static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp) |
| 4170 | { |
Manasi Navare | b48a5ba | 2017-01-20 19:09:28 -0800 | [diff] [blame] | 4171 | uint8_t test_result = DP_TEST_ACK; |
Todd Previte | 559be30 | 2015-05-04 07:48:20 -0700 | [diff] [blame] | 4172 | struct intel_connector *intel_connector = intel_dp->attached_connector; |
| 4173 | struct drm_connector *connector = &intel_connector->base; |
| 4174 | |
| 4175 | if (intel_connector->detect_edid == NULL || |
Daniel Vetter | ac6f2e2 | 2015-05-08 16:15:41 +0200 | [diff] [blame] | 4176 | connector->edid_corrupt || |
Todd Previte | 559be30 | 2015-05-04 07:48:20 -0700 | [diff] [blame] | 4177 | intel_dp->aux.i2c_defer_count > 6) { |
| 4178 | /* Check EDID read for NACKs, DEFERs and corruption |
| 4179 | * (DP CTS 1.2 Core r1.1) |
| 4180 | * 4.2.2.4 : Failed EDID read, I2C_NAK |
| 4181 | * 4.2.2.5 : Failed EDID read, I2C_DEFER |
| 4182 | * 4.2.2.6 : EDID corruption detected |
| 4183 | * Use failsafe mode for all cases |
| 4184 | */ |
| 4185 | if (intel_dp->aux.i2c_nack_count > 0 || |
| 4186 | intel_dp->aux.i2c_defer_count > 0) |
| 4187 | DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n", |
| 4188 | intel_dp->aux.i2c_nack_count, |
| 4189 | intel_dp->aux.i2c_defer_count); |
Manasi Navare | c1617ab | 2016-12-09 16:22:50 -0800 | [diff] [blame] | 4190 | intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE; |
Todd Previte | 559be30 | 2015-05-04 07:48:20 -0700 | [diff] [blame] | 4191 | } else { |
Thulasimani,Sivakumar | f79b468e | 2015-08-07 15:14:30 +0530 | [diff] [blame] | 4192 | struct edid *block = intel_connector->detect_edid; |
| 4193 | |
| 4194 | /* We have to write the checksum |
| 4195 | * of the last block read |
| 4196 | */ |
| 4197 | block += intel_connector->detect_edid->extensions; |
| 4198 | |
Jani Nikula | 010b9b3 | 2017-04-06 16:44:16 +0300 | [diff] [blame] | 4199 | if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM, |
| 4200 | block->checksum) <= 0) |
Todd Previte | 559be30 | 2015-05-04 07:48:20 -0700 | [diff] [blame] | 4201 | DRM_DEBUG_KMS("Failed to write EDID checksum\n"); |
| 4202 | |
| 4203 | test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE; |
Manasi Navare | b48a5ba | 2017-01-20 19:09:28 -0800 | [diff] [blame] | 4204 | intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED; |
Todd Previte | 559be30 | 2015-05-04 07:48:20 -0700 | [diff] [blame] | 4205 | } |
| 4206 | |
| 4207 | /* Set test active flag here so userspace doesn't interrupt things */ |
Manasi Navare | c1617ab | 2016-12-09 16:22:50 -0800 | [diff] [blame] | 4208 | intel_dp->compliance.test_active = 1; |
Todd Previte | 559be30 | 2015-05-04 07:48:20 -0700 | [diff] [blame] | 4209 | |
Todd Previte | c5d5ab7 | 2015-04-15 08:38:38 -0700 | [diff] [blame] | 4210 | return test_result; |
| 4211 | } |
| 4212 | |
| 4213 | static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp) |
| 4214 | { |
| 4215 | uint8_t test_result = DP_TEST_NAK; |
| 4216 | return test_result; |
| 4217 | } |
| 4218 | |
| 4219 | static void intel_dp_handle_test_request(struct intel_dp *intel_dp) |
| 4220 | { |
| 4221 | uint8_t response = DP_TEST_NAK; |
Jani Nikula | 5ec63bb | 2017-01-20 19:04:06 +0200 | [diff] [blame] | 4222 | uint8_t request = 0; |
| 4223 | int status; |
Todd Previte | c5d5ab7 | 2015-04-15 08:38:38 -0700 | [diff] [blame] | 4224 | |
Jani Nikula | 5ec63bb | 2017-01-20 19:04:06 +0200 | [diff] [blame] | 4225 | status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request); |
Todd Previte | c5d5ab7 | 2015-04-15 08:38:38 -0700 | [diff] [blame] | 4226 | if (status <= 0) { |
| 4227 | DRM_DEBUG_KMS("Could not read test request from sink\n"); |
| 4228 | goto update_status; |
| 4229 | } |
| 4230 | |
Jani Nikula | 5ec63bb | 2017-01-20 19:04:06 +0200 | [diff] [blame] | 4231 | switch (request) { |
Todd Previte | c5d5ab7 | 2015-04-15 08:38:38 -0700 | [diff] [blame] | 4232 | case DP_TEST_LINK_TRAINING: |
| 4233 | DRM_DEBUG_KMS("LINK_TRAINING test requested\n"); |
Todd Previte | c5d5ab7 | 2015-04-15 08:38:38 -0700 | [diff] [blame] | 4234 | response = intel_dp_autotest_link_training(intel_dp); |
| 4235 | break; |
| 4236 | case DP_TEST_LINK_VIDEO_PATTERN: |
| 4237 | DRM_DEBUG_KMS("TEST_PATTERN test requested\n"); |
Todd Previte | c5d5ab7 | 2015-04-15 08:38:38 -0700 | [diff] [blame] | 4238 | response = intel_dp_autotest_video_pattern(intel_dp); |
| 4239 | break; |
| 4240 | case DP_TEST_LINK_EDID_READ: |
| 4241 | DRM_DEBUG_KMS("EDID test requested\n"); |
Todd Previte | c5d5ab7 | 2015-04-15 08:38:38 -0700 | [diff] [blame] | 4242 | response = intel_dp_autotest_edid(intel_dp); |
| 4243 | break; |
| 4244 | case DP_TEST_LINK_PHY_TEST_PATTERN: |
| 4245 | DRM_DEBUG_KMS("PHY_PATTERN test requested\n"); |
Todd Previte | c5d5ab7 | 2015-04-15 08:38:38 -0700 | [diff] [blame] | 4246 | response = intel_dp_autotest_phy_pattern(intel_dp); |
| 4247 | break; |
| 4248 | default: |
Jani Nikula | 5ec63bb | 2017-01-20 19:04:06 +0200 | [diff] [blame] | 4249 | DRM_DEBUG_KMS("Invalid test request '%02x'\n", request); |
Todd Previte | c5d5ab7 | 2015-04-15 08:38:38 -0700 | [diff] [blame] | 4250 | break; |
| 4251 | } |
| 4252 | |
Jani Nikula | 5ec63bb | 2017-01-20 19:04:06 +0200 | [diff] [blame] | 4253 | if (response & DP_TEST_ACK) |
| 4254 | intel_dp->compliance.test_type = request; |
| 4255 | |
Todd Previte | c5d5ab7 | 2015-04-15 08:38:38 -0700 | [diff] [blame] | 4256 | update_status: |
Jani Nikula | 5ec63bb | 2017-01-20 19:04:06 +0200 | [diff] [blame] | 4257 | status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response); |
Todd Previte | c5d5ab7 | 2015-04-15 08:38:38 -0700 | [diff] [blame] | 4258 | if (status <= 0) |
| 4259 | DRM_DEBUG_KMS("Could not write test response to sink\n"); |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 4260 | } |
| 4261 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4262 | static int |
| 4263 | intel_dp_check_mst_status(struct intel_dp *intel_dp) |
| 4264 | { |
| 4265 | bool bret; |
| 4266 | |
| 4267 | if (intel_dp->is_mst) { |
Pandiyan, Dhinakaran | e8b2577 | 2017-09-18 15:21:39 -0700 | [diff] [blame] | 4268 | u8 esi[DP_DPRX_ESI_LEN] = { 0 }; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4269 | int ret = 0; |
| 4270 | int retry; |
| 4271 | bool handled; |
| 4272 | bret = intel_dp_get_sink_irq_esi(intel_dp, esi); |
| 4273 | go_again: |
| 4274 | if (bret == true) { |
| 4275 | |
| 4276 | /* check link status - esi[10] = 0x200c */ |
Ville Syrjälä | 19e0b4c | 2016-08-05 19:05:42 +0300 | [diff] [blame] | 4277 | if (intel_dp->active_mst_links && |
Ville Syrjälä | 901c2da | 2015-08-17 18:05:12 +0300 | [diff] [blame] | 4278 | !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) { |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4279 | DRM_DEBUG_KMS("channel EQ not ok, retraining\n"); |
| 4280 | intel_dp_start_link_train(intel_dp); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4281 | intel_dp_stop_link_train(intel_dp); |
| 4282 | } |
| 4283 | |
Andy Shevchenko | 6f34cc3 | 2015-01-15 13:45:09 +0200 | [diff] [blame] | 4284 | DRM_DEBUG_KMS("got esi %3ph\n", esi); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4285 | ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled); |
| 4286 | |
| 4287 | if (handled) { |
| 4288 | for (retry = 0; retry < 3; retry++) { |
| 4289 | int wret; |
| 4290 | wret = drm_dp_dpcd_write(&intel_dp->aux, |
| 4291 | DP_SINK_COUNT_ESI+1, |
| 4292 | &esi[1], 3); |
| 4293 | if (wret == 3) { |
| 4294 | break; |
| 4295 | } |
| 4296 | } |
| 4297 | |
| 4298 | bret = intel_dp_get_sink_irq_esi(intel_dp, esi); |
| 4299 | if (bret == true) { |
Andy Shevchenko | 6f34cc3 | 2015-01-15 13:45:09 +0200 | [diff] [blame] | 4300 | DRM_DEBUG_KMS("got esi2 %3ph\n", esi); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4301 | goto go_again; |
| 4302 | } |
| 4303 | } else |
| 4304 | ret = 0; |
| 4305 | |
| 4306 | return ret; |
| 4307 | } else { |
| 4308 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 4309 | DRM_DEBUG_KMS("failed to get ESI - device may have failed\n"); |
| 4310 | intel_dp->is_mst = false; |
| 4311 | drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst); |
| 4312 | /* send a hotplug event */ |
| 4313 | drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev); |
| 4314 | } |
| 4315 | } |
| 4316 | return -EINVAL; |
| 4317 | } |
| 4318 | |
Shubhangi Shrivastava | 5c9114d | 2016-03-30 18:05:24 +0530 | [diff] [blame] | 4319 | static void |
Ville Syrjälä | bfd02b3 | 2016-10-14 20:02:54 +0300 | [diff] [blame] | 4320 | intel_dp_retrain_link(struct intel_dp *intel_dp) |
| 4321 | { |
| 4322 | struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; |
| 4323 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 4324 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); |
| 4325 | |
| 4326 | /* Suppress underruns caused by re-training */ |
| 4327 | intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false); |
| 4328 | if (crtc->config->has_pch_encoder) |
| 4329 | intel_set_pch_fifo_underrun_reporting(dev_priv, |
| 4330 | intel_crtc_pch_transcoder(crtc), false); |
| 4331 | |
| 4332 | intel_dp_start_link_train(intel_dp); |
| 4333 | intel_dp_stop_link_train(intel_dp); |
| 4334 | |
| 4335 | /* Keep underrun reporting disabled until things are stable */ |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 4336 | intel_wait_for_vblank(dev_priv, crtc->pipe); |
Ville Syrjälä | bfd02b3 | 2016-10-14 20:02:54 +0300 | [diff] [blame] | 4337 | |
| 4338 | intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true); |
| 4339 | if (crtc->config->has_pch_encoder) |
| 4340 | intel_set_pch_fifo_underrun_reporting(dev_priv, |
| 4341 | intel_crtc_pch_transcoder(crtc), true); |
| 4342 | } |
| 4343 | |
| 4344 | static void |
Shubhangi Shrivastava | 5c9114d | 2016-03-30 18:05:24 +0530 | [diff] [blame] | 4345 | intel_dp_check_link_status(struct intel_dp *intel_dp) |
| 4346 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 4347 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Shubhangi Shrivastava | 5c9114d | 2016-03-30 18:05:24 +0530 | [diff] [blame] | 4348 | struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base; |
Daniel Vetter | 42e5e65 | 2017-11-13 17:01:40 +0100 | [diff] [blame] | 4349 | struct drm_connector_state *conn_state = |
| 4350 | intel_dp->attached_connector->base.state; |
Shubhangi Shrivastava | 5c9114d | 2016-03-30 18:05:24 +0530 | [diff] [blame] | 4351 | u8 link_status[DP_LINK_STATUS_SIZE]; |
| 4352 | |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 4353 | WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex)); |
Shubhangi Shrivastava | 5c9114d | 2016-03-30 18:05:24 +0530 | [diff] [blame] | 4354 | |
| 4355 | if (!intel_dp_get_link_status(intel_dp, link_status)) { |
| 4356 | DRM_ERROR("Failed to get link status\n"); |
| 4357 | return; |
| 4358 | } |
| 4359 | |
Daniel Vetter | 42e5e65 | 2017-11-13 17:01:40 +0100 | [diff] [blame] | 4360 | if (!conn_state->crtc) |
Shubhangi Shrivastava | 5c9114d | 2016-03-30 18:05:24 +0530 | [diff] [blame] | 4361 | return; |
| 4362 | |
Daniel Vetter | 42e5e65 | 2017-11-13 17:01:40 +0100 | [diff] [blame] | 4363 | WARN_ON(!drm_modeset_is_locked(&conn_state->crtc->mutex)); |
| 4364 | |
| 4365 | if (!conn_state->crtc->state->active) |
| 4366 | return; |
| 4367 | |
| 4368 | if (conn_state->commit && |
| 4369 | !try_wait_for_completion(&conn_state->commit->hw_done)) |
Shubhangi Shrivastava | 5c9114d | 2016-03-30 18:05:24 +0530 | [diff] [blame] | 4370 | return; |
| 4371 | |
Manasi Navare | 14c562c | 2017-04-06 14:00:12 -0700 | [diff] [blame] | 4372 | /* |
| 4373 | * Validate the cached values of intel_dp->link_rate and |
| 4374 | * intel_dp->lane_count before attempting to retrain. |
| 4375 | */ |
Manasi Navare | 1a92c70 | 2017-06-08 13:41:02 -0700 | [diff] [blame] | 4376 | if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate, |
| 4377 | intel_dp->lane_count)) |
Matthew Auld | d4cb3fd | 2016-10-19 22:29:53 +0100 | [diff] [blame] | 4378 | return; |
| 4379 | |
Manasi Navare | da15f7c | 2017-01-24 08:16:34 -0800 | [diff] [blame] | 4380 | /* Retrain if Channel EQ or CR not ok */ |
| 4381 | if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) { |
Shubhangi Shrivastava | 5c9114d | 2016-03-30 18:05:24 +0530 | [diff] [blame] | 4382 | DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n", |
| 4383 | intel_encoder->base.name); |
Ville Syrjälä | bfd02b3 | 2016-10-14 20:02:54 +0300 | [diff] [blame] | 4384 | |
| 4385 | intel_dp_retrain_link(intel_dp); |
Shubhangi Shrivastava | 5c9114d | 2016-03-30 18:05:24 +0530 | [diff] [blame] | 4386 | } |
| 4387 | } |
| 4388 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4389 | /* |
| 4390 | * According to DP spec |
| 4391 | * 5.1.2: |
| 4392 | * 1. Read DPCD |
| 4393 | * 2. Configure link according to Receiver Capabilities |
| 4394 | * 3. Use Link Training from 2.5.3.3 and 3.5.1.3 |
| 4395 | * 4. Check link status on receipt of hot-plug interrupt |
Shubhangi Shrivastava | 39ff747 | 2016-03-30 18:05:26 +0530 | [diff] [blame] | 4396 | * |
| 4397 | * intel_dp_short_pulse - handles short pulse interrupts |
| 4398 | * when full detection is not required. |
| 4399 | * Returns %true if short pulse is handled and full detection |
| 4400 | * is NOT required and %false otherwise. |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4401 | */ |
Shubhangi Shrivastava | 39ff747 | 2016-03-30 18:05:26 +0530 | [diff] [blame] | 4402 | static bool |
Shubhangi Shrivastava | 5c9114d | 2016-03-30 18:05:24 +0530 | [diff] [blame] | 4403 | intel_dp_short_pulse(struct intel_dp *intel_dp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4404 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 4405 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Ville Syrjälä | 65fbb4e | 2016-07-28 17:50:47 +0300 | [diff] [blame] | 4406 | u8 sink_irq_vector = 0; |
Shubhangi Shrivastava | 39ff747 | 2016-03-30 18:05:26 +0530 | [diff] [blame] | 4407 | u8 old_sink_count = intel_dp->sink_count; |
| 4408 | bool ret; |
Dave Airlie | 5b215bc | 2014-08-05 10:40:20 +1000 | [diff] [blame] | 4409 | |
Shubhangi Shrivastava | 4df6960 | 2015-10-28 15:30:36 +0530 | [diff] [blame] | 4410 | /* |
| 4411 | * Clearing compliance test variables to allow capturing |
| 4412 | * of values for next automated test request. |
| 4413 | */ |
Manasi Navare | c1617ab | 2016-12-09 16:22:50 -0800 | [diff] [blame] | 4414 | memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance)); |
Shubhangi Shrivastava | 4df6960 | 2015-10-28 15:30:36 +0530 | [diff] [blame] | 4415 | |
Shubhangi Shrivastava | 39ff747 | 2016-03-30 18:05:26 +0530 | [diff] [blame] | 4416 | /* |
| 4417 | * Now read the DPCD to see if it's actually running |
| 4418 | * If the current value of sink count doesn't match with |
| 4419 | * the value that was stored earlier or dpcd read failed |
| 4420 | * we need to do full detection |
| 4421 | */ |
| 4422 | ret = intel_dp_get_dpcd(intel_dp); |
| 4423 | |
| 4424 | if ((old_sink_count != intel_dp->sink_count) || !ret) { |
| 4425 | /* No need to proceed if we are going to do full detect */ |
| 4426 | return false; |
Jesse Barnes | 59cd09e | 2011-07-07 11:10:59 -0700 | [diff] [blame] | 4427 | } |
| 4428 | |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 4429 | /* Try to read the source of the interrupt */ |
| 4430 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 && |
Ville Syrjälä | 65fbb4e | 2016-07-28 17:50:47 +0300 | [diff] [blame] | 4431 | intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) && |
| 4432 | sink_irq_vector != 0) { |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 4433 | /* Clear interrupt source */ |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 4434 | drm_dp_dpcd_writeb(&intel_dp->aux, |
| 4435 | DP_DEVICE_SERVICE_IRQ_VECTOR, |
| 4436 | sink_irq_vector); |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 4437 | |
| 4438 | if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST) |
Manasi Navare | da15f7c | 2017-01-24 08:16:34 -0800 | [diff] [blame] | 4439 | intel_dp_handle_test_request(intel_dp); |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 4440 | if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ)) |
| 4441 | DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n"); |
| 4442 | } |
| 4443 | |
Shubhangi Shrivastava | 5c9114d | 2016-03-30 18:05:24 +0530 | [diff] [blame] | 4444 | intel_dp_check_link_status(intel_dp); |
Daniel Vetter | 42e5e65 | 2017-11-13 17:01:40 +0100 | [diff] [blame] | 4445 | |
Manasi Navare | da15f7c | 2017-01-24 08:16:34 -0800 | [diff] [blame] | 4446 | if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) { |
| 4447 | DRM_DEBUG_KMS("Link Training Compliance Test requested\n"); |
| 4448 | /* Send a Hotplug Uevent to userspace to start modeset */ |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 4449 | drm_kms_helper_hotplug_event(&dev_priv->drm); |
Manasi Navare | da15f7c | 2017-01-24 08:16:34 -0800 | [diff] [blame] | 4450 | } |
Shubhangi Shrivastava | 39ff747 | 2016-03-30 18:05:26 +0530 | [diff] [blame] | 4451 | |
| 4452 | return true; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4453 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4454 | |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4455 | /* XXX this is probably wrong for multiple downstream ports */ |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 4456 | static enum drm_connector_status |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 4457 | intel_dp_detect_dpcd(struct intel_dp *intel_dp) |
Adam Jackson | 71ba9000 | 2011-07-12 17:38:04 -0400 | [diff] [blame] | 4458 | { |
Imre Deak | e393d0d | 2017-02-22 17:10:52 +0200 | [diff] [blame] | 4459 | struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp); |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4460 | uint8_t *dpcd = intel_dp->dpcd; |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4461 | uint8_t type; |
| 4462 | |
Imre Deak | e393d0d | 2017-02-22 17:10:52 +0200 | [diff] [blame] | 4463 | if (lspcon->active) |
| 4464 | lspcon_resume(lspcon); |
| 4465 | |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4466 | if (!intel_dp_get_dpcd(intel_dp)) |
| 4467 | return connector_status_disconnected; |
| 4468 | |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 4469 | if (intel_dp_is_edp(intel_dp)) |
Shubhangi Shrivastava | 1034ce7 | 2016-04-12 12:23:54 +0530 | [diff] [blame] | 4470 | return connector_status_connected; |
| 4471 | |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4472 | /* if there's no downstream port, we're done */ |
Imre Deak | c726ad0 | 2016-10-24 19:33:24 +0300 | [diff] [blame] | 4473 | if (!drm_dp_is_branch(dpcd)) |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 4474 | return connector_status_connected; |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4475 | |
| 4476 | /* If we're HPD-aware, SINK_COUNT changes dynamically */ |
Jani Nikula | c9ff160 | 2013-09-27 14:48:42 +0300 | [diff] [blame] | 4477 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 && |
| 4478 | intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) { |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 4479 | |
Shubhangi Shrivastava | 30d9aa4 | 2016-03-30 18:05:25 +0530 | [diff] [blame] | 4480 | return intel_dp->sink_count ? |
| 4481 | connector_status_connected : connector_status_disconnected; |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4482 | } |
| 4483 | |
Ville Syrjälä | c4e3170 | 2016-07-29 16:51:16 +0300 | [diff] [blame] | 4484 | if (intel_dp_can_mst(intel_dp)) |
| 4485 | return connector_status_connected; |
| 4486 | |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4487 | /* If no HPD, poke DDC gently */ |
Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 4488 | if (drm_probe_ddc(&intel_dp->aux.ddc)) |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4489 | return connector_status_connected; |
| 4490 | |
| 4491 | /* Well we tried, say unknown for unreliable port types */ |
Jani Nikula | c9ff160 | 2013-09-27 14:48:42 +0300 | [diff] [blame] | 4492 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) { |
| 4493 | type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK; |
| 4494 | if (type == DP_DS_PORT_TYPE_VGA || |
| 4495 | type == DP_DS_PORT_TYPE_NON_EDID) |
| 4496 | return connector_status_unknown; |
| 4497 | } else { |
| 4498 | type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & |
| 4499 | DP_DWN_STRM_PORT_TYPE_MASK; |
| 4500 | if (type == DP_DWN_STRM_PORT_TYPE_ANALOG || |
| 4501 | type == DP_DWN_STRM_PORT_TYPE_OTHER) |
| 4502 | return connector_status_unknown; |
| 4503 | } |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4504 | |
| 4505 | /* Anything else is out of spec, warn and ignore */ |
| 4506 | DRM_DEBUG_KMS("Broken DP branch device, ignoring\n"); |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 4507 | return connector_status_disconnected; |
Adam Jackson | 71ba9000 | 2011-07-12 17:38:04 -0400 | [diff] [blame] | 4508 | } |
| 4509 | |
| 4510 | static enum drm_connector_status |
Chris Wilson | d410b56 | 2014-09-02 20:03:59 +0100 | [diff] [blame] | 4511 | edp_detect(struct intel_dp *intel_dp) |
| 4512 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 4513 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Chris Wilson | d410b56 | 2014-09-02 20:03:59 +0100 | [diff] [blame] | 4514 | enum drm_connector_status status; |
| 4515 | |
Mika Kahola | 1650be7 | 2016-12-13 10:02:47 +0200 | [diff] [blame] | 4516 | status = intel_panel_detect(dev_priv); |
Chris Wilson | d410b56 | 2014-09-02 20:03:59 +0100 | [diff] [blame] | 4517 | if (status == connector_status_unknown) |
| 4518 | status = connector_status_connected; |
| 4519 | |
| 4520 | return status; |
| 4521 | } |
| 4522 | |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4523 | static bool ibx_digital_port_connected(struct intel_encoder *encoder) |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 4524 | { |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4525 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Jani Nikula | b93433c | 2015-08-20 10:47:36 +0300 | [diff] [blame] | 4526 | u32 bit; |
Jesse Barnes | 01cb9ea | 2010-10-07 16:01:12 -0700 | [diff] [blame] | 4527 | |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4528 | switch (encoder->hpd_pin) { |
| 4529 | case HPD_PORT_B: |
Jani Nikula | 0df53b7 | 2015-08-20 10:47:40 +0300 | [diff] [blame] | 4530 | bit = SDE_PORTB_HOTPLUG; |
| 4531 | break; |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4532 | case HPD_PORT_C: |
Jani Nikula | 0df53b7 | 2015-08-20 10:47:40 +0300 | [diff] [blame] | 4533 | bit = SDE_PORTC_HOTPLUG; |
| 4534 | break; |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4535 | case HPD_PORT_D: |
Jani Nikula | 0df53b7 | 2015-08-20 10:47:40 +0300 | [diff] [blame] | 4536 | bit = SDE_PORTD_HOTPLUG; |
| 4537 | break; |
| 4538 | default: |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4539 | MISSING_CASE(encoder->hpd_pin); |
Jani Nikula | 0df53b7 | 2015-08-20 10:47:40 +0300 | [diff] [blame] | 4540 | return false; |
| 4541 | } |
| 4542 | |
| 4543 | return I915_READ(SDEISR) & bit; |
| 4544 | } |
| 4545 | |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4546 | static bool cpt_digital_port_connected(struct intel_encoder *encoder) |
Jani Nikula | 0df53b7 | 2015-08-20 10:47:40 +0300 | [diff] [blame] | 4547 | { |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4548 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Jani Nikula | 0df53b7 | 2015-08-20 10:47:40 +0300 | [diff] [blame] | 4549 | u32 bit; |
| 4550 | |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4551 | switch (encoder->hpd_pin) { |
| 4552 | case HPD_PORT_B: |
Jani Nikula | 0df53b7 | 2015-08-20 10:47:40 +0300 | [diff] [blame] | 4553 | bit = SDE_PORTB_HOTPLUG_CPT; |
| 4554 | break; |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4555 | case HPD_PORT_C: |
Jani Nikula | 0df53b7 | 2015-08-20 10:47:40 +0300 | [diff] [blame] | 4556 | bit = SDE_PORTC_HOTPLUG_CPT; |
| 4557 | break; |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4558 | case HPD_PORT_D: |
Jani Nikula | 0df53b7 | 2015-08-20 10:47:40 +0300 | [diff] [blame] | 4559 | bit = SDE_PORTD_HOTPLUG_CPT; |
| 4560 | break; |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4561 | default: |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4562 | MISSING_CASE(encoder->hpd_pin); |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4563 | return false; |
| 4564 | } |
| 4565 | |
| 4566 | return I915_READ(SDEISR) & bit; |
| 4567 | } |
| 4568 | |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4569 | static bool spt_digital_port_connected(struct intel_encoder *encoder) |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4570 | { |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4571 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4572 | u32 bit; |
| 4573 | |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4574 | switch (encoder->hpd_pin) { |
| 4575 | case HPD_PORT_A: |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4576 | bit = SDE_PORTA_HOTPLUG_SPT; |
| 4577 | break; |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4578 | case HPD_PORT_E: |
Jani Nikula | a78695d | 2015-09-18 15:54:50 +0300 | [diff] [blame] | 4579 | bit = SDE_PORTE_HOTPLUG_SPT; |
| 4580 | break; |
Jani Nikula | 0df53b7 | 2015-08-20 10:47:40 +0300 | [diff] [blame] | 4581 | default: |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4582 | return cpt_digital_port_connected(encoder); |
Jani Nikula | b93433c | 2015-08-20 10:47:36 +0300 | [diff] [blame] | 4583 | } |
Damien Lespiau | 1b46963 | 2012-12-13 16:09:01 +0000 | [diff] [blame] | 4584 | |
Jani Nikula | b93433c | 2015-08-20 10:47:36 +0300 | [diff] [blame] | 4585 | return I915_READ(SDEISR) & bit; |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 4586 | } |
| 4587 | |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4588 | static bool g4x_digital_port_connected(struct intel_encoder *encoder) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4589 | { |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4590 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Jani Nikula | 9642c81 | 2015-08-20 10:47:41 +0300 | [diff] [blame] | 4591 | u32 bit; |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 4592 | |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4593 | switch (encoder->hpd_pin) { |
| 4594 | case HPD_PORT_B: |
Jani Nikula | 9642c81 | 2015-08-20 10:47:41 +0300 | [diff] [blame] | 4595 | bit = PORTB_HOTPLUG_LIVE_STATUS_G4X; |
| 4596 | break; |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4597 | case HPD_PORT_C: |
Jani Nikula | 9642c81 | 2015-08-20 10:47:41 +0300 | [diff] [blame] | 4598 | bit = PORTC_HOTPLUG_LIVE_STATUS_G4X; |
| 4599 | break; |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4600 | case HPD_PORT_D: |
Jani Nikula | 9642c81 | 2015-08-20 10:47:41 +0300 | [diff] [blame] | 4601 | bit = PORTD_HOTPLUG_LIVE_STATUS_G4X; |
| 4602 | break; |
| 4603 | default: |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4604 | MISSING_CASE(encoder->hpd_pin); |
Jani Nikula | 9642c81 | 2015-08-20 10:47:41 +0300 | [diff] [blame] | 4605 | return false; |
| 4606 | } |
| 4607 | |
| 4608 | return I915_READ(PORT_HOTPLUG_STAT) & bit; |
| 4609 | } |
| 4610 | |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4611 | static bool gm45_digital_port_connected(struct intel_encoder *encoder) |
Jani Nikula | 9642c81 | 2015-08-20 10:47:41 +0300 | [diff] [blame] | 4612 | { |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4613 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Jani Nikula | 9642c81 | 2015-08-20 10:47:41 +0300 | [diff] [blame] | 4614 | u32 bit; |
| 4615 | |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4616 | switch (encoder->hpd_pin) { |
| 4617 | case HPD_PORT_B: |
Ville Syrjälä | 0780cd3 | 2016-02-10 19:59:05 +0200 | [diff] [blame] | 4618 | bit = PORTB_HOTPLUG_LIVE_STATUS_GM45; |
Jani Nikula | 9642c81 | 2015-08-20 10:47:41 +0300 | [diff] [blame] | 4619 | break; |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4620 | case HPD_PORT_C: |
Ville Syrjälä | 0780cd3 | 2016-02-10 19:59:05 +0200 | [diff] [blame] | 4621 | bit = PORTC_HOTPLUG_LIVE_STATUS_GM45; |
Jani Nikula | 9642c81 | 2015-08-20 10:47:41 +0300 | [diff] [blame] | 4622 | break; |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4623 | case HPD_PORT_D: |
Ville Syrjälä | 0780cd3 | 2016-02-10 19:59:05 +0200 | [diff] [blame] | 4624 | bit = PORTD_HOTPLUG_LIVE_STATUS_GM45; |
Jani Nikula | 9642c81 | 2015-08-20 10:47:41 +0300 | [diff] [blame] | 4625 | break; |
| 4626 | default: |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4627 | MISSING_CASE(encoder->hpd_pin); |
Jani Nikula | 9642c81 | 2015-08-20 10:47:41 +0300 | [diff] [blame] | 4628 | return false; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4629 | } |
| 4630 | |
Jani Nikula | 1d24598 | 2015-08-20 10:47:37 +0300 | [diff] [blame] | 4631 | return I915_READ(PORT_HOTPLUG_STAT) & bit; |
Dave Airlie | 2a592be | 2014-09-01 16:58:12 +1000 | [diff] [blame] | 4632 | } |
| 4633 | |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4634 | static bool ilk_digital_port_connected(struct intel_encoder *encoder) |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4635 | { |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4636 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 4637 | |
| 4638 | if (encoder->hpd_pin == HPD_PORT_A) |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4639 | return I915_READ(DEISR) & DE_DP_A_HOTPLUG; |
| 4640 | else |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4641 | return ibx_digital_port_connected(encoder); |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4642 | } |
| 4643 | |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4644 | static bool snb_digital_port_connected(struct intel_encoder *encoder) |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4645 | { |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4646 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 4647 | |
| 4648 | if (encoder->hpd_pin == HPD_PORT_A) |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4649 | return I915_READ(DEISR) & DE_DP_A_HOTPLUG; |
| 4650 | else |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4651 | return cpt_digital_port_connected(encoder); |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4652 | } |
| 4653 | |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4654 | static bool ivb_digital_port_connected(struct intel_encoder *encoder) |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4655 | { |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4656 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 4657 | |
| 4658 | if (encoder->hpd_pin == HPD_PORT_A) |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4659 | return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB; |
| 4660 | else |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4661 | return cpt_digital_port_connected(encoder); |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4662 | } |
| 4663 | |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4664 | static bool bdw_digital_port_connected(struct intel_encoder *encoder) |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4665 | { |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4666 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 4667 | |
| 4668 | if (encoder->hpd_pin == HPD_PORT_A) |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4669 | return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG; |
| 4670 | else |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4671 | return cpt_digital_port_connected(encoder); |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4672 | } |
| 4673 | |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4674 | static bool bxt_digital_port_connected(struct intel_encoder *encoder) |
Jani Nikula | e464bfd | 2015-08-20 10:47:42 +0300 | [diff] [blame] | 4675 | { |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4676 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Jani Nikula | e464bfd | 2015-08-20 10:47:42 +0300 | [diff] [blame] | 4677 | u32 bit; |
| 4678 | |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4679 | switch (encoder->hpd_pin) { |
| 4680 | case HPD_PORT_A: |
Jani Nikula | e464bfd | 2015-08-20 10:47:42 +0300 | [diff] [blame] | 4681 | bit = BXT_DE_PORT_HP_DDIA; |
| 4682 | break; |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4683 | case HPD_PORT_B: |
Jani Nikula | e464bfd | 2015-08-20 10:47:42 +0300 | [diff] [blame] | 4684 | bit = BXT_DE_PORT_HP_DDIB; |
| 4685 | break; |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4686 | case HPD_PORT_C: |
Jani Nikula | e464bfd | 2015-08-20 10:47:42 +0300 | [diff] [blame] | 4687 | bit = BXT_DE_PORT_HP_DDIC; |
| 4688 | break; |
| 4689 | default: |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4690 | MISSING_CASE(encoder->hpd_pin); |
Jani Nikula | e464bfd | 2015-08-20 10:47:42 +0300 | [diff] [blame] | 4691 | return false; |
| 4692 | } |
| 4693 | |
| 4694 | return I915_READ(GEN8_DE_PORT_ISR) & bit; |
| 4695 | } |
| 4696 | |
Jani Nikula | 7e66bcf | 2015-08-20 10:47:39 +0300 | [diff] [blame] | 4697 | /* |
| 4698 | * intel_digital_port_connected - is the specified port connected? |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4699 | * @encoder: intel_encoder |
Jani Nikula | 7e66bcf | 2015-08-20 10:47:39 +0300 | [diff] [blame] | 4700 | * |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4701 | * Return %true if port is connected, %false otherwise. |
Jani Nikula | 7e66bcf | 2015-08-20 10:47:39 +0300 | [diff] [blame] | 4702 | */ |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4703 | bool intel_digital_port_connected(struct intel_encoder *encoder) |
Jani Nikula | 7e66bcf | 2015-08-20 10:47:39 +0300 | [diff] [blame] | 4704 | { |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4705 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 4706 | |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4707 | if (HAS_GMCH_DISPLAY(dev_priv)) { |
| 4708 | if (IS_GM45(dev_priv)) |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4709 | return gm45_digital_port_connected(encoder); |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4710 | else |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4711 | return g4x_digital_port_connected(encoder); |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4712 | } |
| 4713 | |
| 4714 | if (IS_GEN5(dev_priv)) |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4715 | return ilk_digital_port_connected(encoder); |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4716 | else if (IS_GEN6(dev_priv)) |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4717 | return snb_digital_port_connected(encoder); |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4718 | else if (IS_GEN7(dev_priv)) |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4719 | return ivb_digital_port_connected(encoder); |
Ville Syrjälä | 93e5f0b | 2017-06-15 20:12:52 +0300 | [diff] [blame] | 4720 | else if (IS_GEN8(dev_priv)) |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4721 | return bdw_digital_port_connected(encoder); |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 4722 | else if (IS_GEN9_LP(dev_priv)) |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4723 | return bxt_digital_port_connected(encoder); |
Jani Nikula | 7e66bcf | 2015-08-20 10:47:39 +0300 | [diff] [blame] | 4724 | else |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4725 | return spt_digital_port_connected(encoder); |
Jani Nikula | 7e66bcf | 2015-08-20 10:47:39 +0300 | [diff] [blame] | 4726 | } |
| 4727 | |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 4728 | static struct edid * |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4729 | intel_dp_get_edid(struct intel_dp *intel_dp) |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 4730 | { |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4731 | struct intel_connector *intel_connector = intel_dp->attached_connector; |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 4732 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 4733 | /* use cached edid if we have one */ |
| 4734 | if (intel_connector->edid) { |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 4735 | /* invalid edid */ |
| 4736 | if (IS_ERR(intel_connector->edid)) |
Jesse Barnes | d6f24d0 | 2012-06-14 15:28:33 -0400 | [diff] [blame] | 4737 | return NULL; |
| 4738 | |
Jani Nikula | 55e9ede | 2013-10-01 10:38:54 +0300 | [diff] [blame] | 4739 | return drm_edid_duplicate(intel_connector->edid); |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4740 | } else |
| 4741 | return drm_get_edid(&intel_connector->base, |
| 4742 | &intel_dp->aux.ddc); |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 4743 | } |
| 4744 | |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4745 | static void |
| 4746 | intel_dp_set_edid(struct intel_dp *intel_dp) |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 4747 | { |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4748 | struct intel_connector *intel_connector = intel_dp->attached_connector; |
| 4749 | struct edid *edid; |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 4750 | |
Shubhangi Shrivastava | f21a219 | 2016-03-30 18:05:22 +0530 | [diff] [blame] | 4751 | intel_dp_unset_edid(intel_dp); |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4752 | edid = intel_dp_get_edid(intel_dp); |
| 4753 | intel_connector->detect_edid = edid; |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 4754 | |
Maarten Lankhorst | e6b72c9 | 2017-05-01 15:38:00 +0200 | [diff] [blame] | 4755 | intel_dp->has_audio = drm_detect_monitor_audio(edid); |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4756 | } |
Jesse Barnes | d6f24d0 | 2012-06-14 15:28:33 -0400 | [diff] [blame] | 4757 | |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4758 | static void |
| 4759 | intel_dp_unset_edid(struct intel_dp *intel_dp) |
| 4760 | { |
| 4761 | struct intel_connector *intel_connector = intel_dp->attached_connector; |
| 4762 | |
| 4763 | kfree(intel_connector->detect_edid); |
| 4764 | intel_connector->detect_edid = NULL; |
| 4765 | |
| 4766 | intel_dp->has_audio = false; |
| 4767 | } |
| 4768 | |
Maarten Lankhorst | 6c5ed5a | 2017-04-06 20:55:20 +0200 | [diff] [blame] | 4769 | static int |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 4770 | intel_dp_long_pulse(struct intel_connector *connector) |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4771 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 4772 | struct drm_i915_private *dev_priv = to_i915(connector->base.dev); |
| 4773 | struct intel_dp *intel_dp = intel_attached_dp(&connector->base); |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4774 | enum drm_connector_status status; |
Ville Syrjälä | 65fbb4e | 2016-07-28 17:50:47 +0300 | [diff] [blame] | 4775 | u8 sink_irq_vector = 0; |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4776 | |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 4777 | WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex)); |
Maarten Lankhorst | 6c5ed5a | 2017-04-06 20:55:20 +0200 | [diff] [blame] | 4778 | |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 4779 | intel_display_power_get(dev_priv, intel_dp->aux_power_domain); |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4780 | |
Chris Wilson | d410b56 | 2014-09-02 20:03:59 +0100 | [diff] [blame] | 4781 | /* Can't disconnect eDP, but you can close the lid... */ |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 4782 | if (intel_dp_is_edp(intel_dp)) |
Chris Wilson | d410b56 | 2014-09-02 20:03:59 +0100 | [diff] [blame] | 4783 | status = edp_detect(intel_dp); |
Rodrigo Vivi | 7533eb4 | 2018-01-29 15:22:20 -0800 | [diff] [blame] | 4784 | else if (intel_digital_port_connected(&dp_to_dig_port(intel_dp)->base)) |
Ander Conselvan de Oliveira | c555a81 | 2015-11-18 17:19:30 +0200 | [diff] [blame] | 4785 | status = intel_dp_detect_dpcd(intel_dp); |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4786 | else |
Ander Conselvan de Oliveira | c555a81 | 2015-11-18 17:19:30 +0200 | [diff] [blame] | 4787 | status = connector_status_disconnected; |
| 4788 | |
Ville Syrjälä | 5cb651a | 2016-10-03 10:55:16 +0300 | [diff] [blame] | 4789 | if (status == connector_status_disconnected) { |
Manasi Navare | c1617ab | 2016-12-09 16:22:50 -0800 | [diff] [blame] | 4790 | memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance)); |
Shubhangi Shrivastava | 4df6960 | 2015-10-28 15:30:36 +0530 | [diff] [blame] | 4791 | |
jim.bride@linux.intel.com | 0e505a0 | 2016-04-11 10:11:24 -0700 | [diff] [blame] | 4792 | if (intel_dp->is_mst) { |
| 4793 | DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", |
| 4794 | intel_dp->is_mst, |
| 4795 | intel_dp->mst_mgr.mst_state); |
| 4796 | intel_dp->is_mst = false; |
| 4797 | drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, |
| 4798 | intel_dp->is_mst); |
| 4799 | } |
| 4800 | |
Paulo Zanoni | c8c8fb3 | 2013-11-27 18:21:54 -0200 | [diff] [blame] | 4801 | goto out; |
Shubhangi Shrivastava | 4df6960 | 2015-10-28 15:30:36 +0530 | [diff] [blame] | 4802 | } |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4803 | |
Manasi Navare | d7e8ef0 | 2017-02-07 16:54:11 -0800 | [diff] [blame] | 4804 | if (intel_dp->reset_link_params) { |
Jani Nikula | 540b0b7f | 2017-04-06 16:44:13 +0300 | [diff] [blame] | 4805 | /* Initial max link lane count */ |
| 4806 | intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp); |
Manasi Navare | f482984 | 2016-12-05 16:27:36 -0800 | [diff] [blame] | 4807 | |
Jani Nikula | 540b0b7f | 2017-04-06 16:44:13 +0300 | [diff] [blame] | 4808 | /* Initial max link rate */ |
| 4809 | intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp); |
Manasi Navare | d7e8ef0 | 2017-02-07 16:54:11 -0800 | [diff] [blame] | 4810 | |
| 4811 | intel_dp->reset_link_params = false; |
| 4812 | } |
Manasi Navare | f482984 | 2016-12-05 16:27:36 -0800 | [diff] [blame] | 4813 | |
Ville Syrjälä | fe5a66f | 2016-07-29 16:52:39 +0300 | [diff] [blame] | 4814 | intel_dp_print_rates(intel_dp); |
| 4815 | |
Jani Nikula | 84c3675 | 2017-05-18 14:10:23 +0300 | [diff] [blame] | 4816 | drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc, |
| 4817 | drm_dp_is_branch(intel_dp->dpcd)); |
Mika Kahola | 0e390a3 | 2016-09-09 14:10:53 +0300 | [diff] [blame] | 4818 | |
Ville Syrjälä | c4e3170 | 2016-07-29 16:51:16 +0300 | [diff] [blame] | 4819 | intel_dp_configure_mst(intel_dp); |
| 4820 | |
| 4821 | if (intel_dp->is_mst) { |
Shubhangi Shrivastava | f21a219 | 2016-03-30 18:05:22 +0530 | [diff] [blame] | 4822 | /* |
| 4823 | * If we are in MST mode then this connector |
| 4824 | * won't appear connected or have anything |
| 4825 | * with EDID on it |
| 4826 | */ |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4827 | status = connector_status_disconnected; |
| 4828 | goto out; |
Ville Syrjälä | 1a36147 | 2017-04-12 22:30:17 +0300 | [diff] [blame] | 4829 | } else { |
| 4830 | /* |
| 4831 | * If display is now connected check links status, |
| 4832 | * there has been known issues of link loss triggerring |
| 4833 | * long pulse. |
| 4834 | * |
| 4835 | * Some sinks (eg. ASUS PB287Q) seem to perform some |
| 4836 | * weird HPD ping pong during modesets. So we can apparently |
| 4837 | * end up with HPD going low during a modeset, and then |
| 4838 | * going back up soon after. And once that happens we must |
| 4839 | * retrain the link to get a picture. That's in case no |
| 4840 | * userspace component reacted to intermittent HPD dip. |
| 4841 | */ |
Shubhangi Shrivastava | 7d23e3c | 2016-03-30 18:05:23 +0530 | [diff] [blame] | 4842 | intel_dp_check_link_status(intel_dp); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4843 | } |
| 4844 | |
Shubhangi Shrivastava | 4df6960 | 2015-10-28 15:30:36 +0530 | [diff] [blame] | 4845 | /* |
| 4846 | * Clearing NACK and defer counts to get their exact values |
| 4847 | * while reading EDID which are required by Compliance tests |
| 4848 | * 4.2.2.4 and 4.2.2.5 |
| 4849 | */ |
| 4850 | intel_dp->aux.i2c_nack_count = 0; |
| 4851 | intel_dp->aux.i2c_defer_count = 0; |
| 4852 | |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4853 | intel_dp_set_edid(intel_dp); |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 4854 | if (intel_dp_is_edp(intel_dp) || connector->detect_edid) |
Ville Syrjälä | 5cb651a | 2016-10-03 10:55:16 +0300 | [diff] [blame] | 4855 | status = connector_status_connected; |
Shubhangi Shrivastava | 7d23e3c | 2016-03-30 18:05:23 +0530 | [diff] [blame] | 4856 | intel_dp->detect_done = true; |
Paulo Zanoni | c8c8fb3 | 2013-11-27 18:21:54 -0200 | [diff] [blame] | 4857 | |
Todd Previte | 09b1eb1 | 2015-04-20 15:27:34 -0700 | [diff] [blame] | 4858 | /* Try to read the source of the interrupt */ |
| 4859 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 && |
Ville Syrjälä | 65fbb4e | 2016-07-28 17:50:47 +0300 | [diff] [blame] | 4860 | intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) && |
| 4861 | sink_irq_vector != 0) { |
Todd Previte | 09b1eb1 | 2015-04-20 15:27:34 -0700 | [diff] [blame] | 4862 | /* Clear interrupt source */ |
| 4863 | drm_dp_dpcd_writeb(&intel_dp->aux, |
| 4864 | DP_DEVICE_SERVICE_IRQ_VECTOR, |
| 4865 | sink_irq_vector); |
| 4866 | |
| 4867 | if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST) |
| 4868 | intel_dp_handle_test_request(intel_dp); |
| 4869 | if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ)) |
| 4870 | DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n"); |
| 4871 | } |
| 4872 | |
Paulo Zanoni | c8c8fb3 | 2013-11-27 18:21:54 -0200 | [diff] [blame] | 4873 | out: |
Ville Syrjälä | 5cb651a | 2016-10-03 10:55:16 +0300 | [diff] [blame] | 4874 | if (status != connector_status_connected && !intel_dp->is_mst) |
Shubhangi Shrivastava | f21a219 | 2016-03-30 18:05:22 +0530 | [diff] [blame] | 4875 | intel_dp_unset_edid(intel_dp); |
Shubhangi Shrivastava | 7d23e3c | 2016-03-30 18:05:23 +0530 | [diff] [blame] | 4876 | |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 4877 | intel_display_power_put(dev_priv, intel_dp->aux_power_domain); |
Ville Syrjälä | 5cb651a | 2016-10-03 10:55:16 +0300 | [diff] [blame] | 4878 | return status; |
Shubhangi Shrivastava | f21a219 | 2016-03-30 18:05:22 +0530 | [diff] [blame] | 4879 | } |
| 4880 | |
Maarten Lankhorst | 6c5ed5a | 2017-04-06 20:55:20 +0200 | [diff] [blame] | 4881 | static int |
| 4882 | intel_dp_detect(struct drm_connector *connector, |
| 4883 | struct drm_modeset_acquire_ctx *ctx, |
| 4884 | bool force) |
Shubhangi Shrivastava | f21a219 | 2016-03-30 18:05:22 +0530 | [diff] [blame] | 4885 | { |
| 4886 | struct intel_dp *intel_dp = intel_attached_dp(connector); |
Maarten Lankhorst | 6c5ed5a | 2017-04-06 20:55:20 +0200 | [diff] [blame] | 4887 | int status = connector->status; |
Shubhangi Shrivastava | f21a219 | 2016-03-30 18:05:22 +0530 | [diff] [blame] | 4888 | |
| 4889 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
| 4890 | connector->base.id, connector->name); |
| 4891 | |
Shubhangi Shrivastava | 7d23e3c | 2016-03-30 18:05:23 +0530 | [diff] [blame] | 4892 | /* If full detect is not performed yet, do a full detect */ |
Daniel Vetter | 42e5e65 | 2017-11-13 17:01:40 +0100 | [diff] [blame] | 4893 | if (!intel_dp->detect_done) { |
| 4894 | struct drm_crtc *crtc; |
| 4895 | int ret; |
| 4896 | |
| 4897 | crtc = connector->state->crtc; |
| 4898 | if (crtc) { |
| 4899 | ret = drm_modeset_lock(&crtc->mutex, ctx); |
| 4900 | if (ret) |
| 4901 | return ret; |
| 4902 | } |
| 4903 | |
Ville Syrjälä | 5cb651a | 2016-10-03 10:55:16 +0300 | [diff] [blame] | 4904 | status = intel_dp_long_pulse(intel_dp->attached_connector); |
Daniel Vetter | 42e5e65 | 2017-11-13 17:01:40 +0100 | [diff] [blame] | 4905 | } |
Shubhangi Shrivastava | 7d23e3c | 2016-03-30 18:05:23 +0530 | [diff] [blame] | 4906 | |
| 4907 | intel_dp->detect_done = false; |
Shubhangi Shrivastava | f21a219 | 2016-03-30 18:05:22 +0530 | [diff] [blame] | 4908 | |
Ville Syrjälä | 5cb651a | 2016-10-03 10:55:16 +0300 | [diff] [blame] | 4909 | return status; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4910 | } |
| 4911 | |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4912 | static void |
| 4913 | intel_dp_force(struct drm_connector *connector) |
| 4914 | { |
| 4915 | struct intel_dp *intel_dp = intel_attached_dp(connector); |
| 4916 | struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base; |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 4917 | struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev); |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4918 | |
| 4919 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
| 4920 | connector->base.id, connector->name); |
| 4921 | intel_dp_unset_edid(intel_dp); |
| 4922 | |
| 4923 | if (connector->status != connector_status_connected) |
| 4924 | return; |
| 4925 | |
Ander Conselvan de Oliveira | 5432fca | 2017-02-22 08:34:26 +0200 | [diff] [blame] | 4926 | intel_display_power_get(dev_priv, intel_dp->aux_power_domain); |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4927 | |
| 4928 | intel_dp_set_edid(intel_dp); |
| 4929 | |
Ander Conselvan de Oliveira | 5432fca | 2017-02-22 08:34:26 +0200 | [diff] [blame] | 4930 | intel_display_power_put(dev_priv, intel_dp->aux_power_domain); |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4931 | } |
| 4932 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4933 | static int intel_dp_get_modes(struct drm_connector *connector) |
| 4934 | { |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 4935 | struct intel_connector *intel_connector = to_intel_connector(connector); |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4936 | struct edid *edid; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4937 | |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4938 | edid = intel_connector->detect_edid; |
| 4939 | if (edid) { |
| 4940 | int ret = intel_connector_update_modes(connector, edid); |
| 4941 | if (ret) |
| 4942 | return ret; |
| 4943 | } |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 4944 | |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 4945 | /* if eDP has no EDID, fall back to fixed mode */ |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 4946 | if (intel_dp_is_edp(intel_attached_dp(connector)) && |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4947 | intel_connector->panel.fixed_mode) { |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 4948 | struct drm_display_mode *mode; |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4949 | |
| 4950 | mode = drm_mode_duplicate(connector->dev, |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 4951 | intel_connector->panel.fixed_mode); |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 4952 | if (mode) { |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 4953 | drm_mode_probed_add(connector, mode); |
| 4954 | return 1; |
| 4955 | } |
| 4956 | } |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4957 | |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 4958 | return 0; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4959 | } |
| 4960 | |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4961 | static int |
Chris Wilson | 7a418e3 | 2016-06-24 14:00:14 +0100 | [diff] [blame] | 4962 | intel_dp_connector_register(struct drm_connector *connector) |
| 4963 | { |
| 4964 | struct intel_dp *intel_dp = intel_attached_dp(connector); |
Chris Wilson | 1ebaa0b | 2016-06-24 14:00:15 +0100 | [diff] [blame] | 4965 | int ret; |
| 4966 | |
| 4967 | ret = intel_connector_register(connector); |
| 4968 | if (ret) |
| 4969 | return ret; |
Chris Wilson | 7a418e3 | 2016-06-24 14:00:14 +0100 | [diff] [blame] | 4970 | |
| 4971 | i915_debugfs_connector_add(connector); |
| 4972 | |
| 4973 | DRM_DEBUG_KMS("registering %s bus for %s\n", |
| 4974 | intel_dp->aux.name, connector->kdev->kobj.name); |
| 4975 | |
| 4976 | intel_dp->aux.dev = connector->kdev; |
| 4977 | return drm_dp_aux_register(&intel_dp->aux); |
| 4978 | } |
| 4979 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4980 | static void |
Chris Wilson | c191eca | 2016-06-17 11:40:33 +0100 | [diff] [blame] | 4981 | intel_dp_connector_unregister(struct drm_connector *connector) |
| 4982 | { |
| 4983 | drm_dp_aux_unregister(&intel_attached_dp(connector)->aux); |
| 4984 | intel_connector_unregister(connector); |
| 4985 | } |
| 4986 | |
| 4987 | static void |
Paulo Zanoni | 73845ad | 2013-06-12 17:27:30 -0300 | [diff] [blame] | 4988 | intel_dp_connector_destroy(struct drm_connector *connector) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4989 | { |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 4990 | struct intel_connector *intel_connector = to_intel_connector(connector); |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 4991 | |
Chris Wilson | 10e972d | 2014-09-04 21:43:45 +0100 | [diff] [blame] | 4992 | kfree(intel_connector->detect_edid); |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4993 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 4994 | if (!IS_ERR_OR_NULL(intel_connector->edid)) |
| 4995 | kfree(intel_connector->edid); |
| 4996 | |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 4997 | /* |
| 4998 | * Can't call intel_dp_is_edp() since the encoder may have been |
| 4999 | * destroyed already. |
| 5000 | */ |
Paulo Zanoni | acd8db10 | 2013-06-12 17:27:23 -0300 | [diff] [blame] | 5001 | if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 5002 | intel_panel_fini(&intel_connector->panel); |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 5003 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5004 | drm_connector_cleanup(connector); |
Zhenyu Wang | 55f78c4 | 2010-03-29 16:13:57 +0800 | [diff] [blame] | 5005 | kfree(connector); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5006 | } |
| 5007 | |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 5008 | void intel_dp_encoder_destroy(struct drm_encoder *encoder) |
Daniel Vetter | 24d0592 | 2010-08-20 18:08:28 +0200 | [diff] [blame] | 5009 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 5010 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
| 5011 | struct intel_dp *intel_dp = &intel_dig_port->dp; |
Daniel Vetter | 24d0592 | 2010-08-20 18:08:28 +0200 | [diff] [blame] | 5012 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5013 | intel_dp_mst_encoder_cleanup(intel_dig_port); |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 5014 | if (intel_dp_is_edp(intel_dp)) { |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 5015 | cancel_delayed_work_sync(&intel_dp->panel_vdd_work); |
Ville Syrjälä | 951468f | 2014-09-04 14:55:31 +0300 | [diff] [blame] | 5016 | /* |
| 5017 | * vdd might still be enabled do to the delayed vdd off. |
| 5018 | * Make sure vdd is actually turned off here. |
| 5019 | */ |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 5020 | pps_lock(intel_dp); |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 5021 | edp_panel_vdd_off_sync(intel_dp); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 5022 | pps_unlock(intel_dp); |
| 5023 | |
Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 5024 | if (intel_dp->edp_notifier.notifier_call) { |
| 5025 | unregister_reboot_notifier(&intel_dp->edp_notifier); |
| 5026 | intel_dp->edp_notifier.notifier_call = NULL; |
| 5027 | } |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 5028 | } |
Chris Wilson | 9968188 | 2016-06-20 09:29:17 +0100 | [diff] [blame] | 5029 | |
| 5030 | intel_dp_aux_fini(intel_dp); |
| 5031 | |
Imre Deak | c8bd0e4 | 2014-12-12 17:57:38 +0200 | [diff] [blame] | 5032 | drm_encoder_cleanup(encoder); |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 5033 | kfree(intel_dig_port); |
Daniel Vetter | 24d0592 | 2010-08-20 18:08:28 +0200 | [diff] [blame] | 5034 | } |
| 5035 | |
Imre Deak | bf93ba6 | 2016-04-18 10:04:21 +0300 | [diff] [blame] | 5036 | void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder) |
Imre Deak | 07f9cd0 | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 5037 | { |
| 5038 | struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base); |
| 5039 | |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 5040 | if (!intel_dp_is_edp(intel_dp)) |
Imre Deak | 07f9cd0 | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 5041 | return; |
| 5042 | |
Ville Syrjälä | 951468f | 2014-09-04 14:55:31 +0300 | [diff] [blame] | 5043 | /* |
| 5044 | * vdd might still be enabled do to the delayed vdd off. |
| 5045 | * Make sure vdd is actually turned off here. |
| 5046 | */ |
Ville Syrjälä | afa4e53 | 2014-11-25 15:43:48 +0200 | [diff] [blame] | 5047 | cancel_delayed_work_sync(&intel_dp->panel_vdd_work); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 5048 | pps_lock(intel_dp); |
Imre Deak | 07f9cd0 | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 5049 | edp_panel_vdd_off_sync(intel_dp); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 5050 | pps_unlock(intel_dp); |
Imre Deak | 07f9cd0 | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 5051 | } |
| 5052 | |
Ville Syrjälä | 49e6bc5 | 2014-10-28 16:15:52 +0200 | [diff] [blame] | 5053 | static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp) |
| 5054 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 5055 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Ville Syrjälä | 49e6bc5 | 2014-10-28 16:15:52 +0200 | [diff] [blame] | 5056 | |
| 5057 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 5058 | |
| 5059 | if (!edp_have_panel_vdd(intel_dp)) |
| 5060 | return; |
| 5061 | |
| 5062 | /* |
| 5063 | * The VDD bit needs a power domain reference, so if the bit is |
| 5064 | * already enabled when we boot or resume, grab this reference and |
| 5065 | * schedule a vdd off, so we don't hold on to the reference |
| 5066 | * indefinitely. |
| 5067 | */ |
| 5068 | DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n"); |
Ander Conselvan de Oliveira | 5432fca | 2017-02-22 08:34:26 +0200 | [diff] [blame] | 5069 | intel_display_power_get(dev_priv, intel_dp->aux_power_domain); |
Ville Syrjälä | 49e6bc5 | 2014-10-28 16:15:52 +0200 | [diff] [blame] | 5070 | |
| 5071 | edp_panel_vdd_schedule_off(intel_dp); |
| 5072 | } |
| 5073 | |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 5074 | static enum pipe vlv_active_pipe(struct intel_dp *intel_dp) |
| 5075 | { |
| 5076 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
| 5077 | |
| 5078 | if ((intel_dp->DP & DP_PORT_EN) == 0) |
| 5079 | return INVALID_PIPE; |
| 5080 | |
| 5081 | if (IS_CHERRYVIEW(dev_priv)) |
| 5082 | return DP_PORT_TO_PIPE_CHV(intel_dp->DP); |
| 5083 | else |
| 5084 | return PORT_TO_PIPE(intel_dp->DP); |
| 5085 | } |
| 5086 | |
Imre Deak | bf93ba6 | 2016-04-18 10:04:21 +0300 | [diff] [blame] | 5087 | void intel_dp_encoder_reset(struct drm_encoder *encoder) |
Imre Deak | 6d93c0c | 2014-07-31 14:03:36 +0300 | [diff] [blame] | 5088 | { |
Ville Syrjälä | 64989ca4 | 2016-05-13 20:53:56 +0300 | [diff] [blame] | 5089 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
Imre Deak | dd75f6d | 2016-11-21 21:15:05 +0200 | [diff] [blame] | 5090 | struct intel_dp *intel_dp = enc_to_intel_dp(encoder); |
| 5091 | struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp); |
Ville Syrjälä | 64989ca4 | 2016-05-13 20:53:56 +0300 | [diff] [blame] | 5092 | |
| 5093 | if (!HAS_DDI(dev_priv)) |
| 5094 | intel_dp->DP = I915_READ(intel_dp->output_reg); |
Ville Syrjälä | 49e6bc5 | 2014-10-28 16:15:52 +0200 | [diff] [blame] | 5095 | |
Imre Deak | dd75f6d | 2016-11-21 21:15:05 +0200 | [diff] [blame] | 5096 | if (lspcon->active) |
Shashank Sharma | 910530c | 2016-10-14 19:56:52 +0530 | [diff] [blame] | 5097 | lspcon_resume(lspcon); |
| 5098 | |
Manasi Navare | d7e8ef0 | 2017-02-07 16:54:11 -0800 | [diff] [blame] | 5099 | intel_dp->reset_link_params = true; |
| 5100 | |
Ville Syrjälä | 49e6bc5 | 2014-10-28 16:15:52 +0200 | [diff] [blame] | 5101 | pps_lock(intel_dp); |
| 5102 | |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 5103 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
| 5104 | intel_dp->active_pipe = vlv_active_pipe(intel_dp); |
| 5105 | |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 5106 | if (intel_dp_is_edp(intel_dp)) { |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 5107 | /* Reinit the power sequencer, in case BIOS did something with it. */ |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 5108 | intel_dp_pps_init(intel_dp); |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 5109 | intel_edp_panel_vdd_sanitize(intel_dp); |
| 5110 | } |
Ville Syrjälä | 49e6bc5 | 2014-10-28 16:15:52 +0200 | [diff] [blame] | 5111 | |
| 5112 | pps_unlock(intel_dp); |
Imre Deak | 6d93c0c | 2014-07-31 14:03:36 +0300 | [diff] [blame] | 5113 | } |
| 5114 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5115 | static const struct drm_connector_funcs intel_dp_connector_funcs = { |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 5116 | .force = intel_dp_force, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5117 | .fill_modes = drm_helper_probe_single_connector_modes, |
Maarten Lankhorst | 8f647a0 | 2017-05-01 15:38:01 +0200 | [diff] [blame] | 5118 | .atomic_get_property = intel_digital_connector_atomic_get_property, |
| 5119 | .atomic_set_property = intel_digital_connector_atomic_set_property, |
Chris Wilson | 7a418e3 | 2016-06-24 14:00:14 +0100 | [diff] [blame] | 5120 | .late_register = intel_dp_connector_register, |
Chris Wilson | c191eca | 2016-06-17 11:40:33 +0100 | [diff] [blame] | 5121 | .early_unregister = intel_dp_connector_unregister, |
Paulo Zanoni | 73845ad | 2013-06-12 17:27:30 -0300 | [diff] [blame] | 5122 | .destroy = intel_dp_connector_destroy, |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 5123 | .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, |
Maarten Lankhorst | 8f647a0 | 2017-05-01 15:38:01 +0200 | [diff] [blame] | 5124 | .atomic_duplicate_state = intel_digital_connector_duplicate_state, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5125 | }; |
| 5126 | |
| 5127 | static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = { |
Maarten Lankhorst | 6c5ed5a | 2017-04-06 20:55:20 +0200 | [diff] [blame] | 5128 | .detect_ctx = intel_dp_detect, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5129 | .get_modes = intel_dp_get_modes, |
| 5130 | .mode_valid = intel_dp_mode_valid, |
Maarten Lankhorst | 8f647a0 | 2017-05-01 15:38:01 +0200 | [diff] [blame] | 5131 | .atomic_check = intel_digital_connector_atomic_check, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5132 | }; |
| 5133 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5134 | static const struct drm_encoder_funcs intel_dp_enc_funcs = { |
Imre Deak | 6d93c0c | 2014-07-31 14:03:36 +0300 | [diff] [blame] | 5135 | .reset = intel_dp_encoder_reset, |
Daniel Vetter | 24d0592 | 2010-08-20 18:08:28 +0200 | [diff] [blame] | 5136 | .destroy = intel_dp_encoder_destroy, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5137 | }; |
| 5138 | |
Daniel Vetter | b2c5c18 | 2015-01-23 06:00:31 +0100 | [diff] [blame] | 5139 | enum irqreturn |
Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 5140 | intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd) |
| 5141 | { |
| 5142 | struct intel_dp *intel_dp = &intel_dig_port->dp; |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 5143 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Daniel Vetter | b2c5c18 | 2015-01-23 06:00:31 +0100 | [diff] [blame] | 5144 | enum irqreturn ret = IRQ_NONE; |
Imre Deak | 1c767b3 | 2014-08-18 14:42:42 +0300 | [diff] [blame] | 5145 | |
Ville Syrjälä | 7a7f84c | 2014-10-16 20:46:10 +0300 | [diff] [blame] | 5146 | if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) { |
| 5147 | /* |
| 5148 | * vdd off can generate a long pulse on eDP which |
| 5149 | * would require vdd on to handle it, and thus we |
| 5150 | * would end up in an endless cycle of |
| 5151 | * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..." |
| 5152 | */ |
| 5153 | DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n", |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 5154 | port_name(intel_dig_port->base.port)); |
Ville Syrjälä | a8b3d52 | 2015-02-10 14:11:46 +0200 | [diff] [blame] | 5155 | return IRQ_HANDLED; |
Ville Syrjälä | 7a7f84c | 2014-10-16 20:46:10 +0300 | [diff] [blame] | 5156 | } |
| 5157 | |
Ville Syrjälä | 26fbb77 | 2014-08-11 18:37:37 +0300 | [diff] [blame] | 5158 | DRM_DEBUG_KMS("got hpd irq on port %c - %s\n", |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 5159 | port_name(intel_dig_port->base.port), |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5160 | long_hpd ? "long" : "short"); |
Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 5161 | |
Ville Syrjälä | 27d4efc | 2016-10-03 10:55:15 +0300 | [diff] [blame] | 5162 | if (long_hpd) { |
Manasi Navare | d7e8ef0 | 2017-02-07 16:54:11 -0800 | [diff] [blame] | 5163 | intel_dp->reset_link_params = true; |
Ville Syrjälä | 27d4efc | 2016-10-03 10:55:15 +0300 | [diff] [blame] | 5164 | intel_dp->detect_done = false; |
| 5165 | return IRQ_NONE; |
| 5166 | } |
| 5167 | |
Ander Conselvan de Oliveira | 5432fca | 2017-02-22 08:34:26 +0200 | [diff] [blame] | 5168 | intel_display_power_get(dev_priv, intel_dp->aux_power_domain); |
Imre Deak | 1c767b3 | 2014-08-18 14:42:42 +0300 | [diff] [blame] | 5169 | |
Ville Syrjälä | 27d4efc | 2016-10-03 10:55:15 +0300 | [diff] [blame] | 5170 | if (intel_dp->is_mst) { |
| 5171 | if (intel_dp_check_mst_status(intel_dp) == -EINVAL) { |
| 5172 | /* |
| 5173 | * If we were in MST mode, and device is not |
| 5174 | * there, get out of MST mode |
| 5175 | */ |
| 5176 | DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", |
| 5177 | intel_dp->is_mst, intel_dp->mst_mgr.mst_state); |
| 5178 | intel_dp->is_mst = false; |
| 5179 | drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, |
| 5180 | intel_dp->is_mst); |
| 5181 | intel_dp->detect_done = false; |
| 5182 | goto put_power; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5183 | } |
Ville Syrjälä | 27d4efc | 2016-10-03 10:55:15 +0300 | [diff] [blame] | 5184 | } |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5185 | |
Ville Syrjälä | 27d4efc | 2016-10-03 10:55:15 +0300 | [diff] [blame] | 5186 | if (!intel_dp->is_mst) { |
Daniel Vetter | 42e5e65 | 2017-11-13 17:01:40 +0100 | [diff] [blame] | 5187 | struct drm_modeset_acquire_ctx ctx; |
| 5188 | struct drm_connector *connector = &intel_dp->attached_connector->base; |
| 5189 | struct drm_crtc *crtc; |
| 5190 | int iret; |
| 5191 | bool handled = false; |
| 5192 | |
| 5193 | drm_modeset_acquire_init(&ctx, 0); |
| 5194 | retry: |
| 5195 | iret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex, &ctx); |
| 5196 | if (iret) |
| 5197 | goto err; |
| 5198 | |
| 5199 | crtc = connector->state->crtc; |
| 5200 | if (crtc) { |
| 5201 | iret = drm_modeset_lock(&crtc->mutex, &ctx); |
| 5202 | if (iret) |
| 5203 | goto err; |
| 5204 | } |
| 5205 | |
| 5206 | handled = intel_dp_short_pulse(intel_dp); |
| 5207 | |
| 5208 | err: |
| 5209 | if (iret == -EDEADLK) { |
| 5210 | drm_modeset_backoff(&ctx); |
| 5211 | goto retry; |
| 5212 | } |
| 5213 | |
| 5214 | drm_modeset_drop_locks(&ctx); |
| 5215 | drm_modeset_acquire_fini(&ctx); |
| 5216 | WARN(iret, "Acquiring modeset locks failed with %i\n", iret); |
| 5217 | |
| 5218 | if (!handled) { |
Ville Syrjälä | 27d4efc | 2016-10-03 10:55:15 +0300 | [diff] [blame] | 5219 | intel_dp->detect_done = false; |
| 5220 | goto put_power; |
Shubhangi Shrivastava | 39ff747 | 2016-03-30 18:05:26 +0530 | [diff] [blame] | 5221 | } |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5222 | } |
Daniel Vetter | b2c5c18 | 2015-01-23 06:00:31 +0100 | [diff] [blame] | 5223 | |
| 5224 | ret = IRQ_HANDLED; |
| 5225 | |
Imre Deak | 1c767b3 | 2014-08-18 14:42:42 +0300 | [diff] [blame] | 5226 | put_power: |
Ander Conselvan de Oliveira | 5432fca | 2017-02-22 08:34:26 +0200 | [diff] [blame] | 5227 | intel_display_power_put(dev_priv, intel_dp->aux_power_domain); |
Imre Deak | 1c767b3 | 2014-08-18 14:42:42 +0300 | [diff] [blame] | 5228 | |
| 5229 | return ret; |
Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 5230 | } |
| 5231 | |
Rodrigo Vivi | 477ec32 | 2015-08-06 15:51:39 +0800 | [diff] [blame] | 5232 | /* check the VBT to see whether the eDP is on another port */ |
Jani Nikula | 7b91bf7 | 2017-08-18 12:30:19 +0300 | [diff] [blame] | 5233 | bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port) |
Zhao Yakui | 36e83a1 | 2010-06-12 14:32:21 +0800 | [diff] [blame] | 5234 | { |
Ville Syrjälä | 53ce81a | 2015-09-11 21:04:38 +0300 | [diff] [blame] | 5235 | /* |
| 5236 | * eDP not supported on g4x. so bail out early just |
| 5237 | * for a bit extra safety in case the VBT is bonkers. |
| 5238 | */ |
Tvrtko Ursulin | dd11bc1 | 2016-11-16 08:55:41 +0000 | [diff] [blame] | 5239 | if (INTEL_GEN(dev_priv) < 5) |
Ville Syrjälä | 53ce81a | 2015-09-11 21:04:38 +0300 | [diff] [blame] | 5240 | return false; |
| 5241 | |
Imre Deak | a98d9c1 | 2016-12-21 12:17:24 +0200 | [diff] [blame] | 5242 | if (INTEL_GEN(dev_priv) < 9 && port == PORT_A) |
Ville Syrjälä | 3b32a35 | 2013-11-01 18:22:41 +0200 | [diff] [blame] | 5243 | return true; |
| 5244 | |
Jani Nikula | 951d9ef | 2016-03-16 12:43:31 +0200 | [diff] [blame] | 5245 | return intel_bios_is_port_edp(dev_priv, port); |
Zhao Yakui | 36e83a1 | 2010-06-12 14:32:21 +0800 | [diff] [blame] | 5246 | } |
| 5247 | |
Maarten Lankhorst | 200819a | 2017-04-10 12:51:10 +0200 | [diff] [blame] | 5248 | static void |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 5249 | intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector) |
| 5250 | { |
Maarten Lankhorst | 8b45330 | 2017-05-01 15:37:56 +0200 | [diff] [blame] | 5251 | struct drm_i915_private *dev_priv = to_i915(connector->dev); |
Ville Syrjälä | 68ec073 | 2017-11-29 18:43:02 +0200 | [diff] [blame] | 5252 | enum port port = dp_to_dig_port(intel_dp)->base.port; |
Maarten Lankhorst | 8b45330 | 2017-05-01 15:37:56 +0200 | [diff] [blame] | 5253 | |
Ville Syrjälä | 68ec073 | 2017-11-29 18:43:02 +0200 | [diff] [blame] | 5254 | if (!IS_G4X(dev_priv) && port != PORT_A) |
| 5255 | intel_attach_force_audio_property(connector); |
| 5256 | |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 5257 | intel_attach_broadcast_rgb_property(connector); |
Yuly Novikov | 53b4183 | 2012-10-26 12:04:00 +0300 | [diff] [blame] | 5258 | |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 5259 | if (intel_dp_is_edp(intel_dp)) { |
Maarten Lankhorst | 8b45330 | 2017-05-01 15:37:56 +0200 | [diff] [blame] | 5260 | u32 allowed_scalers; |
| 5261 | |
| 5262 | allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN); |
| 5263 | if (!HAS_GMCH_DISPLAY(dev_priv)) |
| 5264 | allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER); |
| 5265 | |
| 5266 | drm_connector_attach_scaling_mode_property(connector, allowed_scalers); |
| 5267 | |
Maarten Lankhorst | eead06d | 2017-05-01 15:37:55 +0200 | [diff] [blame] | 5268 | connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT; |
Maarten Lankhorst | 8b45330 | 2017-05-01 15:37:56 +0200 | [diff] [blame] | 5269 | |
Yuly Novikov | 53b4183 | 2012-10-26 12:04:00 +0300 | [diff] [blame] | 5270 | } |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 5271 | } |
| 5272 | |
Imre Deak | dada1a9 | 2014-01-29 13:25:41 +0200 | [diff] [blame] | 5273 | static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp) |
| 5274 | { |
Abhay Kumar | d28d473 | 2016-01-22 17:39:04 -0800 | [diff] [blame] | 5275 | intel_dp->panel_power_off_time = ktime_get_boottime(); |
Imre Deak | dada1a9 | 2014-01-29 13:25:41 +0200 | [diff] [blame] | 5276 | intel_dp->last_power_on = jiffies; |
| 5277 | intel_dp->last_backlight_off = jiffies; |
| 5278 | } |
| 5279 | |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5280 | static void |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 5281 | intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq) |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5282 | { |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 5283 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 5284 | u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0; |
Imre Deak | 8e8232d | 2016-06-16 16:37:21 +0300 | [diff] [blame] | 5285 | struct pps_registers regs; |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 5286 | |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 5287 | intel_pps_get_registers(intel_dp, ®s); |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5288 | |
| 5289 | /* Workaround: Need to write PP_CONTROL with the unlock key as |
| 5290 | * the very first thing. */ |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 5291 | pp_ctl = ironlake_get_pp_control(intel_dp); |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5292 | |
Imre Deak | 8e8232d | 2016-06-16 16:37:21 +0300 | [diff] [blame] | 5293 | pp_on = I915_READ(regs.pp_on); |
| 5294 | pp_off = I915_READ(regs.pp_off); |
Anusha Srivatsa | b0d6a0f | 2018-01-11 16:00:07 -0200 | [diff] [blame] | 5295 | if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) && |
| 5296 | !HAS_PCH_ICP(dev_priv)) { |
Imre Deak | 8e8232d | 2016-06-16 16:37:21 +0300 | [diff] [blame] | 5297 | I915_WRITE(regs.pp_ctrl, pp_ctl); |
| 5298 | pp_div = I915_READ(regs.pp_div); |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 5299 | } |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5300 | |
| 5301 | /* Pull timing values out of registers */ |
Imre Deak | 5464861 | 2016-06-16 16:37:22 +0300 | [diff] [blame] | 5302 | seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >> |
| 5303 | PANEL_POWER_UP_DELAY_SHIFT; |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5304 | |
Imre Deak | 5464861 | 2016-06-16 16:37:22 +0300 | [diff] [blame] | 5305 | seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >> |
| 5306 | PANEL_LIGHT_ON_DELAY_SHIFT; |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5307 | |
Imre Deak | 5464861 | 2016-06-16 16:37:22 +0300 | [diff] [blame] | 5308 | seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >> |
| 5309 | PANEL_LIGHT_OFF_DELAY_SHIFT; |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5310 | |
Imre Deak | 5464861 | 2016-06-16 16:37:22 +0300 | [diff] [blame] | 5311 | seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >> |
| 5312 | PANEL_POWER_DOWN_DELAY_SHIFT; |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5313 | |
Anusha Srivatsa | b0d6a0f | 2018-01-11 16:00:07 -0200 | [diff] [blame] | 5314 | if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) || |
| 5315 | HAS_PCH_ICP(dev_priv)) { |
Manasi Navare | 12c8ca9 | 2017-06-26 12:21:45 -0700 | [diff] [blame] | 5316 | seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >> |
| 5317 | BXT_POWER_CYCLE_DELAY_SHIFT) * 1000; |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 5318 | } else { |
Imre Deak | 5464861 | 2016-06-16 16:37:22 +0300 | [diff] [blame] | 5319 | seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >> |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5320 | PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000; |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 5321 | } |
Imre Deak | 5464861 | 2016-06-16 16:37:22 +0300 | [diff] [blame] | 5322 | } |
| 5323 | |
| 5324 | static void |
Imre Deak | de9c1b6 | 2016-06-16 20:01:46 +0300 | [diff] [blame] | 5325 | intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq) |
| 5326 | { |
| 5327 | DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n", |
| 5328 | state_name, |
| 5329 | seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12); |
| 5330 | } |
| 5331 | |
| 5332 | static void |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 5333 | intel_pps_verify_state(struct intel_dp *intel_dp) |
Imre Deak | de9c1b6 | 2016-06-16 20:01:46 +0300 | [diff] [blame] | 5334 | { |
| 5335 | struct edp_power_seq hw; |
| 5336 | struct edp_power_seq *sw = &intel_dp->pps_delays; |
| 5337 | |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 5338 | intel_pps_readout_hw_state(intel_dp, &hw); |
Imre Deak | de9c1b6 | 2016-06-16 20:01:46 +0300 | [diff] [blame] | 5339 | |
| 5340 | if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 || |
| 5341 | hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) { |
| 5342 | DRM_ERROR("PPS state mismatch\n"); |
| 5343 | intel_pps_dump_state("sw", sw); |
| 5344 | intel_pps_dump_state("hw", &hw); |
| 5345 | } |
| 5346 | } |
| 5347 | |
| 5348 | static void |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 5349 | intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp) |
Imre Deak | 5464861 | 2016-06-16 16:37:22 +0300 | [diff] [blame] | 5350 | { |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 5351 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Imre Deak | 5464861 | 2016-06-16 16:37:22 +0300 | [diff] [blame] | 5352 | struct edp_power_seq cur, vbt, spec, |
| 5353 | *final = &intel_dp->pps_delays; |
| 5354 | |
| 5355 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 5356 | |
| 5357 | /* already initialized? */ |
| 5358 | if (final->t11_t12 != 0) |
| 5359 | return; |
| 5360 | |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 5361 | intel_pps_readout_hw_state(intel_dp, &cur); |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5362 | |
Imre Deak | de9c1b6 | 2016-06-16 20:01:46 +0300 | [diff] [blame] | 5363 | intel_pps_dump_state("cur", &cur); |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5364 | |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 5365 | vbt = dev_priv->vbt.edp.pps; |
Manasi Navare | c99a259 | 2017-06-30 09:33:48 -0700 | [diff] [blame] | 5366 | /* On Toshiba Satellite P50-C-18C system the VBT T12 delay |
| 5367 | * of 500ms appears to be too short. Ocassionally the panel |
| 5368 | * just fails to power back on. Increasing the delay to 800ms |
| 5369 | * seems sufficient to avoid this problem. |
| 5370 | */ |
| 5371 | if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) { |
Manasi Navare | 7313f5a | 2017-10-03 16:37:25 -0700 | [diff] [blame] | 5372 | vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10); |
Manasi Navare | c99a259 | 2017-06-30 09:33:48 -0700 | [diff] [blame] | 5373 | DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n", |
| 5374 | vbt.t11_t12); |
| 5375 | } |
Manasi Navare | 770a17a | 2017-06-26 12:21:44 -0700 | [diff] [blame] | 5376 | /* T11_T12 delay is special and actually in units of 100ms, but zero |
| 5377 | * based in the hw (so we need to add 100 ms). But the sw vbt |
| 5378 | * table multiplies it with 1000 to make it in units of 100usec, |
| 5379 | * too. */ |
| 5380 | vbt.t11_t12 += 100 * 10; |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5381 | |
| 5382 | /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of |
| 5383 | * our hw here, which are all in 100usec. */ |
| 5384 | spec.t1_t3 = 210 * 10; |
| 5385 | spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */ |
| 5386 | spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */ |
| 5387 | spec.t10 = 500 * 10; |
| 5388 | /* This one is special and actually in units of 100ms, but zero |
| 5389 | * based in the hw (so we need to add 100 ms). But the sw vbt |
| 5390 | * table multiplies it with 1000 to make it in units of 100usec, |
| 5391 | * too. */ |
| 5392 | spec.t11_t12 = (510 + 100) * 10; |
| 5393 | |
Imre Deak | de9c1b6 | 2016-06-16 20:01:46 +0300 | [diff] [blame] | 5394 | intel_pps_dump_state("vbt", &vbt); |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5395 | |
| 5396 | /* Use the max of the register settings and vbt. If both are |
| 5397 | * unset, fall back to the spec limits. */ |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 5398 | #define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \ |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5399 | spec.field : \ |
| 5400 | max(cur.field, vbt.field)) |
| 5401 | assign_final(t1_t3); |
| 5402 | assign_final(t8); |
| 5403 | assign_final(t9); |
| 5404 | assign_final(t10); |
| 5405 | assign_final(t11_t12); |
| 5406 | #undef assign_final |
| 5407 | |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 5408 | #define get_delay(field) (DIV_ROUND_UP(final->field, 10)) |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5409 | intel_dp->panel_power_up_delay = get_delay(t1_t3); |
| 5410 | intel_dp->backlight_on_delay = get_delay(t8); |
| 5411 | intel_dp->backlight_off_delay = get_delay(t9); |
| 5412 | intel_dp->panel_power_down_delay = get_delay(t10); |
| 5413 | intel_dp->panel_power_cycle_delay = get_delay(t11_t12); |
| 5414 | #undef get_delay |
| 5415 | |
Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 5416 | DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n", |
| 5417 | intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay, |
| 5418 | intel_dp->panel_power_cycle_delay); |
| 5419 | |
| 5420 | DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n", |
| 5421 | intel_dp->backlight_on_delay, intel_dp->backlight_off_delay); |
Imre Deak | de9c1b6 | 2016-06-16 20:01:46 +0300 | [diff] [blame] | 5422 | |
| 5423 | /* |
| 5424 | * We override the HW backlight delays to 1 because we do manual waits |
| 5425 | * on them. For T8, even BSpec recommends doing it. For T9, if we |
| 5426 | * don't do this, we'll end up waiting for the backlight off delay |
| 5427 | * twice: once when we do the manual sleep, and once when we disable |
| 5428 | * the panel and wait for the PP_STATUS bit to become zero. |
| 5429 | */ |
| 5430 | final->t8 = 1; |
| 5431 | final->t9 = 1; |
Imre Deak | 5643205 | 2017-11-29 19:51:37 +0200 | [diff] [blame] | 5432 | |
| 5433 | /* |
| 5434 | * HW has only a 100msec granularity for t11_t12 so round it up |
| 5435 | * accordingly. |
| 5436 | */ |
| 5437 | final->t11_t12 = roundup(final->t11_t12, 100 * 10); |
Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 5438 | } |
| 5439 | |
| 5440 | static void |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 5441 | intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp, |
Ville Syrjälä | 5d5ab2d | 2016-12-20 18:51:17 +0200 | [diff] [blame] | 5442 | bool force_disable_vdd) |
Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 5443 | { |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 5444 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 5445 | u32 pp_on, pp_off, pp_div, port_sel = 0; |
Ville Syrjälä | e7dc33f | 2016-03-02 17:22:13 +0200 | [diff] [blame] | 5446 | int div = dev_priv->rawclk_freq / 1000; |
Imre Deak | 8e8232d | 2016-06-16 16:37:21 +0300 | [diff] [blame] | 5447 | struct pps_registers regs; |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 5448 | enum port port = dp_to_dig_port(intel_dp)->base.port; |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 5449 | const struct edp_power_seq *seq = &intel_dp->pps_delays; |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 5450 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 5451 | lockdep_assert_held(&dev_priv->pps_mutex); |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 5452 | |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 5453 | intel_pps_get_registers(intel_dp, ®s); |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 5454 | |
Ville Syrjälä | 5d5ab2d | 2016-12-20 18:51:17 +0200 | [diff] [blame] | 5455 | /* |
| 5456 | * On some VLV machines the BIOS can leave the VDD |
| 5457 | * enabled even on power seqeuencers which aren't |
| 5458 | * hooked up to any port. This would mess up the |
| 5459 | * power domain tracking the first time we pick |
| 5460 | * one of these power sequencers for use since |
| 5461 | * edp_panel_vdd_on() would notice that the VDD was |
| 5462 | * already on and therefore wouldn't grab the power |
| 5463 | * domain reference. Disable VDD first to avoid this. |
| 5464 | * This also avoids spuriously turning the VDD on as |
| 5465 | * soon as the new power seqeuencer gets initialized. |
| 5466 | */ |
| 5467 | if (force_disable_vdd) { |
| 5468 | u32 pp = ironlake_get_pp_control(intel_dp); |
| 5469 | |
| 5470 | WARN(pp & PANEL_POWER_ON, "Panel power already on\n"); |
| 5471 | |
| 5472 | if (pp & EDP_FORCE_VDD) |
| 5473 | DRM_DEBUG_KMS("VDD already on, disabling first\n"); |
| 5474 | |
| 5475 | pp &= ~EDP_FORCE_VDD; |
| 5476 | |
| 5477 | I915_WRITE(regs.pp_ctrl, pp); |
| 5478 | } |
| 5479 | |
Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 5480 | pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) | |
Imre Deak | de9c1b6 | 2016-06-16 20:01:46 +0300 | [diff] [blame] | 5481 | (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT); |
| 5482 | pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) | |
Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 5483 | (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT); |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5484 | /* Compute the divisor for the pp clock, simply match the Bspec |
| 5485 | * formula. */ |
Anusha Srivatsa | b0d6a0f | 2018-01-11 16:00:07 -0200 | [diff] [blame] | 5486 | if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) || |
| 5487 | HAS_PCH_ICP(dev_priv)) { |
Imre Deak | 8e8232d | 2016-06-16 16:37:21 +0300 | [diff] [blame] | 5488 | pp_div = I915_READ(regs.pp_ctrl); |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 5489 | pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK; |
Manasi Navare | 12c8ca9 | 2017-06-26 12:21:45 -0700 | [diff] [blame] | 5490 | pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000) |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 5491 | << BXT_POWER_CYCLE_DELAY_SHIFT); |
| 5492 | } else { |
| 5493 | pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT; |
| 5494 | pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000) |
| 5495 | << PANEL_POWER_CYCLE_DELAY_SHIFT); |
| 5496 | } |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5497 | |
| 5498 | /* Haswell doesn't have any port selection bits for the panel |
| 5499 | * power sequencer any more. */ |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 5500 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | ad933b5 | 2014-08-18 22:15:56 +0300 | [diff] [blame] | 5501 | port_sel = PANEL_PORT_SELECT_VLV(port); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 5502 | } else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) { |
Ville Syrjälä | ad933b5 | 2014-08-18 22:15:56 +0300 | [diff] [blame] | 5503 | if (port == PORT_A) |
Jani Nikula | a24c144 | 2013-09-05 16:44:46 +0300 | [diff] [blame] | 5504 | port_sel = PANEL_PORT_SELECT_DPA; |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5505 | else |
Jani Nikula | a24c144 | 2013-09-05 16:44:46 +0300 | [diff] [blame] | 5506 | port_sel = PANEL_PORT_SELECT_DPD; |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5507 | } |
| 5508 | |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 5509 | pp_on |= port_sel; |
| 5510 | |
Imre Deak | 8e8232d | 2016-06-16 16:37:21 +0300 | [diff] [blame] | 5511 | I915_WRITE(regs.pp_on, pp_on); |
| 5512 | I915_WRITE(regs.pp_off, pp_off); |
Anusha Srivatsa | b0d6a0f | 2018-01-11 16:00:07 -0200 | [diff] [blame] | 5513 | if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) || |
| 5514 | HAS_PCH_ICP(dev_priv)) |
Imre Deak | 8e8232d | 2016-06-16 16:37:21 +0300 | [diff] [blame] | 5515 | I915_WRITE(regs.pp_ctrl, pp_div); |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 5516 | else |
Imre Deak | 8e8232d | 2016-06-16 16:37:21 +0300 | [diff] [blame] | 5517 | I915_WRITE(regs.pp_div, pp_div); |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5518 | |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5519 | DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n", |
Imre Deak | 8e8232d | 2016-06-16 16:37:21 +0300 | [diff] [blame] | 5520 | I915_READ(regs.pp_on), |
| 5521 | I915_READ(regs.pp_off), |
Anusha Srivatsa | b0d6a0f | 2018-01-11 16:00:07 -0200 | [diff] [blame] | 5522 | (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) || |
| 5523 | HAS_PCH_ICP(dev_priv)) ? |
Imre Deak | 8e8232d | 2016-06-16 16:37:21 +0300 | [diff] [blame] | 5524 | (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) : |
| 5525 | I915_READ(regs.pp_div)); |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 5526 | } |
| 5527 | |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 5528 | static void intel_dp_pps_init(struct intel_dp *intel_dp) |
Imre Deak | 335f752 | 2016-08-10 14:07:32 +0300 | [diff] [blame] | 5529 | { |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 5530 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 5531 | |
| 5532 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Imre Deak | 335f752 | 2016-08-10 14:07:32 +0300 | [diff] [blame] | 5533 | vlv_initial_power_sequencer_setup(intel_dp); |
| 5534 | } else { |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 5535 | intel_dp_init_panel_power_sequencer(intel_dp); |
| 5536 | intel_dp_init_panel_power_sequencer_registers(intel_dp, false); |
Imre Deak | 335f752 | 2016-08-10 14:07:32 +0300 | [diff] [blame] | 5537 | } |
| 5538 | } |
| 5539 | |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5540 | /** |
| 5541 | * intel_dp_set_drrs_state - program registers for RR switch to take effect |
Maarten Lankhorst | 5423adf | 2016-08-31 11:01:36 +0200 | [diff] [blame] | 5542 | * @dev_priv: i915 device |
Maarten Lankhorst | e896402 | 2016-08-25 11:07:02 +0200 | [diff] [blame] | 5543 | * @crtc_state: a pointer to the active intel_crtc_state |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5544 | * @refresh_rate: RR to be programmed |
| 5545 | * |
| 5546 | * This function gets called when refresh rate (RR) has to be changed from |
| 5547 | * one frequency to another. Switches can be between high and low RR |
| 5548 | * supported by the panel or to any other RR based on media playback (in |
| 5549 | * this case, RR value needs to be passed from user space). |
| 5550 | * |
| 5551 | * The caller of this function needs to take a lock on dev_priv->drrs. |
| 5552 | */ |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 5553 | static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 5554 | const struct intel_crtc_state *crtc_state, |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 5555 | int refresh_rate) |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5556 | { |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5557 | struct intel_encoder *encoder; |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5558 | struct intel_digital_port *dig_port = NULL; |
| 5559 | struct intel_dp *intel_dp = dev_priv->drrs.dp; |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 5560 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5561 | enum drrs_refresh_rate_type index = DRRS_HIGH_RR; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5562 | |
| 5563 | if (refresh_rate <= 0) { |
| 5564 | DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n"); |
| 5565 | return; |
| 5566 | } |
| 5567 | |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5568 | if (intel_dp == NULL) { |
| 5569 | DRM_DEBUG_KMS("DRRS not supported.\n"); |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5570 | return; |
| 5571 | } |
| 5572 | |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5573 | dig_port = dp_to_dig_port(intel_dp); |
| 5574 | encoder = &dig_port->base; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5575 | |
| 5576 | if (!intel_crtc) { |
| 5577 | DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n"); |
| 5578 | return; |
| 5579 | } |
| 5580 | |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5581 | if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) { |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5582 | DRM_DEBUG_KMS("Only Seamless DRRS supported.\n"); |
| 5583 | return; |
| 5584 | } |
| 5585 | |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5586 | if (intel_dp->attached_connector->panel.downclock_mode->vrefresh == |
| 5587 | refresh_rate) |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5588 | index = DRRS_LOW_RR; |
| 5589 | |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5590 | if (index == dev_priv->drrs.refresh_rate_type) { |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5591 | DRM_DEBUG_KMS( |
| 5592 | "DRRS requested for previously set RR...ignoring\n"); |
| 5593 | return; |
| 5594 | } |
| 5595 | |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 5596 | if (!crtc_state->base.active) { |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5597 | DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n"); |
| 5598 | return; |
| 5599 | } |
| 5600 | |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 5601 | if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) { |
Vandana Kannan | a4c30b1 | 2015-02-13 15:33:00 +0530 | [diff] [blame] | 5602 | switch (index) { |
| 5603 | case DRRS_HIGH_RR: |
| 5604 | intel_dp_set_m_n(intel_crtc, M1_N1); |
| 5605 | break; |
| 5606 | case DRRS_LOW_RR: |
| 5607 | intel_dp_set_m_n(intel_crtc, M2_N2); |
| 5608 | break; |
| 5609 | case DRRS_MAX_RR: |
| 5610 | default: |
| 5611 | DRM_ERROR("Unsupported refreshrate type\n"); |
| 5612 | } |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 5613 | } else if (INTEL_GEN(dev_priv) > 6) { |
| 5614 | i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder); |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 5615 | u32 val; |
Vandana Kannan | a4c30b1 | 2015-02-13 15:33:00 +0530 | [diff] [blame] | 5616 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 5617 | val = I915_READ(reg); |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5618 | if (index > DRRS_HIGH_RR) { |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 5619 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Vandana Kannan | 6fa7aec | 2015-02-13 15:33:01 +0530 | [diff] [blame] | 5620 | val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV; |
| 5621 | else |
| 5622 | val |= PIPECONF_EDP_RR_MODE_SWITCH; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5623 | } else { |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 5624 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Vandana Kannan | 6fa7aec | 2015-02-13 15:33:01 +0530 | [diff] [blame] | 5625 | val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV; |
| 5626 | else |
| 5627 | val &= ~PIPECONF_EDP_RR_MODE_SWITCH; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5628 | } |
| 5629 | I915_WRITE(reg, val); |
| 5630 | } |
| 5631 | |
Vandana Kannan | 4e9ac94 | 2015-01-22 15:14:45 +0530 | [diff] [blame] | 5632 | dev_priv->drrs.refresh_rate_type = index; |
| 5633 | |
| 5634 | DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate); |
| 5635 | } |
| 5636 | |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5637 | /** |
| 5638 | * intel_edp_drrs_enable - init drrs struct if supported |
| 5639 | * @intel_dp: DP struct |
Maarten Lankhorst | 5423adf | 2016-08-31 11:01:36 +0200 | [diff] [blame] | 5640 | * @crtc_state: A pointer to the active crtc state. |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5641 | * |
| 5642 | * Initializes frontbuffer_bits and drrs.dp |
| 5643 | */ |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 5644 | void intel_edp_drrs_enable(struct intel_dp *intel_dp, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 5645 | const struct intel_crtc_state *crtc_state) |
Vandana Kannan | c395578 | 2015-01-22 15:17:40 +0530 | [diff] [blame] | 5646 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 5647 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Vandana Kannan | c395578 | 2015-01-22 15:17:40 +0530 | [diff] [blame] | 5648 | |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 5649 | if (!crtc_state->has_drrs) { |
Vandana Kannan | c395578 | 2015-01-22 15:17:40 +0530 | [diff] [blame] | 5650 | DRM_DEBUG_KMS("Panel doesn't support DRRS\n"); |
| 5651 | return; |
| 5652 | } |
| 5653 | |
Radhakrishna Sripada | da83ef8 | 2017-09-14 11:16:41 -0700 | [diff] [blame] | 5654 | if (dev_priv->psr.enabled) { |
| 5655 | DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n"); |
| 5656 | return; |
| 5657 | } |
| 5658 | |
Vandana Kannan | c395578 | 2015-01-22 15:17:40 +0530 | [diff] [blame] | 5659 | mutex_lock(&dev_priv->drrs.mutex); |
| 5660 | if (WARN_ON(dev_priv->drrs.dp)) { |
| 5661 | DRM_ERROR("DRRS already enabled\n"); |
| 5662 | goto unlock; |
| 5663 | } |
| 5664 | |
| 5665 | dev_priv->drrs.busy_frontbuffer_bits = 0; |
| 5666 | |
| 5667 | dev_priv->drrs.dp = intel_dp; |
| 5668 | |
| 5669 | unlock: |
| 5670 | mutex_unlock(&dev_priv->drrs.mutex); |
| 5671 | } |
| 5672 | |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5673 | /** |
| 5674 | * intel_edp_drrs_disable - Disable DRRS |
| 5675 | * @intel_dp: DP struct |
Maarten Lankhorst | 5423adf | 2016-08-31 11:01:36 +0200 | [diff] [blame] | 5676 | * @old_crtc_state: Pointer to old crtc_state. |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5677 | * |
| 5678 | */ |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 5679 | void intel_edp_drrs_disable(struct intel_dp *intel_dp, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 5680 | const struct intel_crtc_state *old_crtc_state) |
Vandana Kannan | c395578 | 2015-01-22 15:17:40 +0530 | [diff] [blame] | 5681 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 5682 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
Vandana Kannan | c395578 | 2015-01-22 15:17:40 +0530 | [diff] [blame] | 5683 | |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 5684 | if (!old_crtc_state->has_drrs) |
Vandana Kannan | c395578 | 2015-01-22 15:17:40 +0530 | [diff] [blame] | 5685 | return; |
| 5686 | |
| 5687 | mutex_lock(&dev_priv->drrs.mutex); |
| 5688 | if (!dev_priv->drrs.dp) { |
| 5689 | mutex_unlock(&dev_priv->drrs.mutex); |
| 5690 | return; |
| 5691 | } |
| 5692 | |
| 5693 | if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 5694 | intel_dp_set_drrs_state(dev_priv, old_crtc_state, |
| 5695 | intel_dp->attached_connector->panel.fixed_mode->vrefresh); |
Vandana Kannan | c395578 | 2015-01-22 15:17:40 +0530 | [diff] [blame] | 5696 | |
| 5697 | dev_priv->drrs.dp = NULL; |
| 5698 | mutex_unlock(&dev_priv->drrs.mutex); |
| 5699 | |
| 5700 | cancel_delayed_work_sync(&dev_priv->drrs.work); |
| 5701 | } |
| 5702 | |
Vandana Kannan | 4e9ac94 | 2015-01-22 15:14:45 +0530 | [diff] [blame] | 5703 | static void intel_edp_drrs_downclock_work(struct work_struct *work) |
| 5704 | { |
| 5705 | struct drm_i915_private *dev_priv = |
| 5706 | container_of(work, typeof(*dev_priv), drrs.work.work); |
| 5707 | struct intel_dp *intel_dp; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5708 | |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5709 | mutex_lock(&dev_priv->drrs.mutex); |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5710 | |
Vandana Kannan | 4e9ac94 | 2015-01-22 15:14:45 +0530 | [diff] [blame] | 5711 | intel_dp = dev_priv->drrs.dp; |
| 5712 | |
| 5713 | if (!intel_dp) |
| 5714 | goto unlock; |
| 5715 | |
| 5716 | /* |
| 5717 | * The delayed work can race with an invalidate hence we need to |
| 5718 | * recheck. |
| 5719 | */ |
| 5720 | |
| 5721 | if (dev_priv->drrs.busy_frontbuffer_bits) |
| 5722 | goto unlock; |
| 5723 | |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 5724 | if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) { |
| 5725 | struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc; |
| 5726 | |
| 5727 | intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config, |
| 5728 | intel_dp->attached_connector->panel.downclock_mode->vrefresh); |
| 5729 | } |
Vandana Kannan | 4e9ac94 | 2015-01-22 15:14:45 +0530 | [diff] [blame] | 5730 | |
| 5731 | unlock: |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5732 | mutex_unlock(&dev_priv->drrs.mutex); |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5733 | } |
| 5734 | |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5735 | /** |
Ramalingam C | 0ddfd20 | 2015-06-15 20:50:05 +0530 | [diff] [blame] | 5736 | * intel_edp_drrs_invalidate - Disable Idleness DRRS |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 5737 | * @dev_priv: i915 device |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5738 | * @frontbuffer_bits: frontbuffer plane tracking bits |
| 5739 | * |
Ramalingam C | 0ddfd20 | 2015-06-15 20:50:05 +0530 | [diff] [blame] | 5740 | * This function gets called everytime rendering on the given planes start. |
| 5741 | * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR). |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5742 | * |
| 5743 | * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits. |
| 5744 | */ |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 5745 | void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv, |
| 5746 | unsigned int frontbuffer_bits) |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5747 | { |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5748 | struct drm_crtc *crtc; |
| 5749 | enum pipe pipe; |
| 5750 | |
Daniel Vetter | 9da7d69 | 2015-04-09 16:44:15 +0200 | [diff] [blame] | 5751 | if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED) |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5752 | return; |
| 5753 | |
Daniel Vetter | 88f933a | 2015-04-09 16:44:16 +0200 | [diff] [blame] | 5754 | cancel_delayed_work(&dev_priv->drrs.work); |
Ramalingam C | 3954e73 | 2015-03-03 12:11:46 +0530 | [diff] [blame] | 5755 | |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5756 | mutex_lock(&dev_priv->drrs.mutex); |
Daniel Vetter | 9da7d69 | 2015-04-09 16:44:15 +0200 | [diff] [blame] | 5757 | if (!dev_priv->drrs.dp) { |
| 5758 | mutex_unlock(&dev_priv->drrs.mutex); |
| 5759 | return; |
| 5760 | } |
| 5761 | |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5762 | crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc; |
| 5763 | pipe = to_intel_crtc(crtc)->pipe; |
| 5764 | |
Daniel Vetter | c1d038c | 2015-06-18 10:30:25 +0200 | [diff] [blame] | 5765 | frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe); |
| 5766 | dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits; |
| 5767 | |
Ramalingam C | 0ddfd20 | 2015-06-15 20:50:05 +0530 | [diff] [blame] | 5768 | /* invalidate means busy screen hence upclock */ |
Daniel Vetter | c1d038c | 2015-06-18 10:30:25 +0200 | [diff] [blame] | 5769 | if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 5770 | intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config, |
| 5771 | dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh); |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5772 | |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5773 | mutex_unlock(&dev_priv->drrs.mutex); |
| 5774 | } |
| 5775 | |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5776 | /** |
Ramalingam C | 0ddfd20 | 2015-06-15 20:50:05 +0530 | [diff] [blame] | 5777 | * intel_edp_drrs_flush - Restart Idleness DRRS |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 5778 | * @dev_priv: i915 device |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5779 | * @frontbuffer_bits: frontbuffer plane tracking bits |
| 5780 | * |
Ramalingam C | 0ddfd20 | 2015-06-15 20:50:05 +0530 | [diff] [blame] | 5781 | * This function gets called every time rendering on the given planes has |
| 5782 | * completed or flip on a crtc is completed. So DRRS should be upclocked |
| 5783 | * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again, |
| 5784 | * if no other planes are dirty. |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5785 | * |
| 5786 | * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits. |
| 5787 | */ |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 5788 | void intel_edp_drrs_flush(struct drm_i915_private *dev_priv, |
| 5789 | unsigned int frontbuffer_bits) |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5790 | { |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5791 | struct drm_crtc *crtc; |
| 5792 | enum pipe pipe; |
| 5793 | |
Daniel Vetter | 9da7d69 | 2015-04-09 16:44:15 +0200 | [diff] [blame] | 5794 | if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED) |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5795 | return; |
| 5796 | |
Daniel Vetter | 88f933a | 2015-04-09 16:44:16 +0200 | [diff] [blame] | 5797 | cancel_delayed_work(&dev_priv->drrs.work); |
Ramalingam C | 3954e73 | 2015-03-03 12:11:46 +0530 | [diff] [blame] | 5798 | |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5799 | mutex_lock(&dev_priv->drrs.mutex); |
Daniel Vetter | 9da7d69 | 2015-04-09 16:44:15 +0200 | [diff] [blame] | 5800 | if (!dev_priv->drrs.dp) { |
| 5801 | mutex_unlock(&dev_priv->drrs.mutex); |
| 5802 | return; |
| 5803 | } |
| 5804 | |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5805 | crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc; |
| 5806 | pipe = to_intel_crtc(crtc)->pipe; |
Daniel Vetter | c1d038c | 2015-06-18 10:30:25 +0200 | [diff] [blame] | 5807 | |
| 5808 | frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe); |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5809 | dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits; |
| 5810 | |
Ramalingam C | 0ddfd20 | 2015-06-15 20:50:05 +0530 | [diff] [blame] | 5811 | /* flush means busy screen hence upclock */ |
Daniel Vetter | c1d038c | 2015-06-18 10:30:25 +0200 | [diff] [blame] | 5812 | if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) |
Maarten Lankhorst | 85cb48a | 2016-08-09 17:04:13 +0200 | [diff] [blame] | 5813 | intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config, |
| 5814 | dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh); |
Ramalingam C | 0ddfd20 | 2015-06-15 20:50:05 +0530 | [diff] [blame] | 5815 | |
| 5816 | /* |
| 5817 | * flush also means no more activity hence schedule downclock, if all |
| 5818 | * other fbs are quiescent too |
| 5819 | */ |
| 5820 | if (!dev_priv->drrs.busy_frontbuffer_bits) |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5821 | schedule_delayed_work(&dev_priv->drrs.work, |
| 5822 | msecs_to_jiffies(1000)); |
| 5823 | mutex_unlock(&dev_priv->drrs.mutex); |
| 5824 | } |
| 5825 | |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5826 | /** |
| 5827 | * DOC: Display Refresh Rate Switching (DRRS) |
| 5828 | * |
| 5829 | * Display Refresh Rate Switching (DRRS) is a power conservation feature |
| 5830 | * which enables swtching between low and high refresh rates, |
| 5831 | * dynamically, based on the usage scenario. This feature is applicable |
| 5832 | * for internal panels. |
| 5833 | * |
| 5834 | * Indication that the panel supports DRRS is given by the panel EDID, which |
| 5835 | * would list multiple refresh rates for one resolution. |
| 5836 | * |
| 5837 | * DRRS is of 2 types - static and seamless. |
| 5838 | * Static DRRS involves changing refresh rate (RR) by doing a full modeset |
| 5839 | * (may appear as a blink on screen) and is used in dock-undock scenario. |
| 5840 | * Seamless DRRS involves changing RR without any visual effect to the user |
| 5841 | * and can be used during normal system usage. This is done by programming |
| 5842 | * certain registers. |
| 5843 | * |
| 5844 | * Support for static/seamless DRRS may be indicated in the VBT based on |
| 5845 | * inputs from the panel spec. |
| 5846 | * |
| 5847 | * DRRS saves power by switching to low RR based on usage scenarios. |
| 5848 | * |
Daniel Vetter | 2e7a570 | 2016-06-01 23:40:36 +0200 | [diff] [blame] | 5849 | * The implementation is based on frontbuffer tracking implementation. When |
| 5850 | * there is a disturbance on the screen triggered by user activity or a periodic |
| 5851 | * system activity, DRRS is disabled (RR is changed to high RR). When there is |
| 5852 | * no movement on screen, after a timeout of 1 second, a switch to low RR is |
| 5853 | * made. |
| 5854 | * |
| 5855 | * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate() |
| 5856 | * and intel_edp_drrs_flush() are called. |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5857 | * |
| 5858 | * DRRS can be further extended to support other internal panels and also |
| 5859 | * the scenario of video playback wherein RR is set based on the rate |
| 5860 | * requested by userspace. |
| 5861 | */ |
| 5862 | |
| 5863 | /** |
| 5864 | * intel_dp_drrs_init - Init basic DRRS work and mutex. |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 5865 | * @connector: eDP connector |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5866 | * @fixed_mode: preferred mode of panel |
| 5867 | * |
| 5868 | * This function is called only once at driver load to initialize basic |
| 5869 | * DRRS stuff. |
| 5870 | * |
| 5871 | * Returns: |
| 5872 | * Downclock mode if panel supports it, else return NULL. |
| 5873 | * DRRS support is determined by the presence of downclock mode (apart |
| 5874 | * from VBT setting). |
| 5875 | */ |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5876 | static struct drm_display_mode * |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 5877 | intel_dp_drrs_init(struct intel_connector *connector, |
| 5878 | struct drm_display_mode *fixed_mode) |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5879 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 5880 | struct drm_i915_private *dev_priv = to_i915(connector->base.dev); |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5881 | struct drm_display_mode *downclock_mode = NULL; |
| 5882 | |
Daniel Vetter | 9da7d69 | 2015-04-09 16:44:15 +0200 | [diff] [blame] | 5883 | INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work); |
| 5884 | mutex_init(&dev_priv->drrs.mutex); |
| 5885 | |
Tvrtko Ursulin | dd11bc1 | 2016-11-16 08:55:41 +0000 | [diff] [blame] | 5886 | if (INTEL_GEN(dev_priv) <= 6) { |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5887 | DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n"); |
| 5888 | return NULL; |
| 5889 | } |
| 5890 | |
| 5891 | if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) { |
Damien Lespiau | 4079b8d | 2014-08-05 10:39:42 +0100 | [diff] [blame] | 5892 | DRM_DEBUG_KMS("VBT doesn't support DRRS\n"); |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5893 | return NULL; |
| 5894 | } |
| 5895 | |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 5896 | downclock_mode = intel_find_panel_downclock(dev_priv, fixed_mode, |
| 5897 | &connector->base); |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5898 | |
| 5899 | if (!downclock_mode) { |
Ramalingam C | a1d2634 | 2015-02-23 17:38:33 +0530 | [diff] [blame] | 5900 | DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n"); |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5901 | return NULL; |
| 5902 | } |
| 5903 | |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5904 | dev_priv->drrs.type = dev_priv->vbt.drrs_type; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5905 | |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5906 | dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR; |
Damien Lespiau | 4079b8d | 2014-08-05 10:39:42 +0100 | [diff] [blame] | 5907 | DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n"); |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5908 | return downclock_mode; |
| 5909 | } |
| 5910 | |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5911 | static bool intel_edp_init_connector(struct intel_dp *intel_dp, |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 5912 | struct intel_connector *intel_connector) |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5913 | { |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 5914 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5915 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 5916 | struct drm_connector *connector = &intel_connector->base; |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5917 | struct drm_display_mode *fixed_mode = NULL; |
Jim Bride | dc911f5 | 2017-08-09 12:48:53 -0700 | [diff] [blame] | 5918 | struct drm_display_mode *alt_fixed_mode = NULL; |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5919 | struct drm_display_mode *downclock_mode = NULL; |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5920 | bool has_dpcd; |
| 5921 | struct drm_display_mode *scan; |
| 5922 | struct edid *edid; |
Ville Syrjälä | 6517d27 | 2014-11-07 11:16:02 +0200 | [diff] [blame] | 5923 | enum pipe pipe = INVALID_PIPE; |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5924 | |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 5925 | if (!intel_dp_is_edp(intel_dp)) |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5926 | return true; |
| 5927 | |
Imre Deak | 97a824e1 | 2016-06-21 11:51:47 +0300 | [diff] [blame] | 5928 | /* |
| 5929 | * On IBX/CPT we may get here with LVDS already registered. Since the |
| 5930 | * driver uses the only internal power sequencer available for both |
| 5931 | * eDP and LVDS bail out early in this case to prevent interfering |
| 5932 | * with an already powered-on LVDS power sequencer. |
| 5933 | */ |
Ville Syrjälä | 2f77347 | 2017-11-09 17:27:58 +0200 | [diff] [blame] | 5934 | if (intel_get_lvds_encoder(&dev_priv->drm)) { |
Imre Deak | 97a824e1 | 2016-06-21 11:51:47 +0300 | [diff] [blame] | 5935 | WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))); |
| 5936 | DRM_INFO("LVDS was detected, not registering eDP\n"); |
| 5937 | |
| 5938 | return false; |
| 5939 | } |
| 5940 | |
Ville Syrjälä | 49e6bc5 | 2014-10-28 16:15:52 +0200 | [diff] [blame] | 5941 | pps_lock(intel_dp); |
Imre Deak | b4d06ed | 2016-06-21 11:51:49 +0300 | [diff] [blame] | 5942 | |
| 5943 | intel_dp_init_panel_power_timestamps(intel_dp); |
Ville Syrjälä | 46bd838 | 2017-10-31 22:51:22 +0200 | [diff] [blame] | 5944 | intel_dp_pps_init(intel_dp); |
Ville Syrjälä | 49e6bc5 | 2014-10-28 16:15:52 +0200 | [diff] [blame] | 5945 | intel_edp_panel_vdd_sanitize(intel_dp); |
Imre Deak | b4d06ed | 2016-06-21 11:51:49 +0300 | [diff] [blame] | 5946 | |
Ville Syrjälä | 49e6bc5 | 2014-10-28 16:15:52 +0200 | [diff] [blame] | 5947 | pps_unlock(intel_dp); |
Paulo Zanoni | 6363521 | 2014-04-22 19:55:42 -0300 | [diff] [blame] | 5948 | |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5949 | /* Cache DPCD and EDID for edp. */ |
Ville Syrjälä | fe5a66f | 2016-07-29 16:52:39 +0300 | [diff] [blame] | 5950 | has_dpcd = intel_edp_init_dpcd(intel_dp); |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5951 | |
Ville Syrjälä | fe5a66f | 2016-07-29 16:52:39 +0300 | [diff] [blame] | 5952 | if (!has_dpcd) { |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5953 | /* if this fails, presume the device is a ghost */ |
| 5954 | DRM_INFO("failed to retrieve link info, disabling eDP\n"); |
Imre Deak | b4d06ed | 2016-06-21 11:51:49 +0300 | [diff] [blame] | 5955 | goto out_vdd_off; |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5956 | } |
| 5957 | |
Daniel Vetter | 060c877 | 2014-03-21 23:22:35 +0100 | [diff] [blame] | 5958 | mutex_lock(&dev->mode_config.mutex); |
Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 5959 | edid = drm_get_edid(connector, &intel_dp->aux.ddc); |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5960 | if (edid) { |
| 5961 | if (drm_add_edid_modes(connector, edid)) { |
| 5962 | drm_mode_connector_update_edid_property(connector, |
| 5963 | edid); |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5964 | } else { |
| 5965 | kfree(edid); |
| 5966 | edid = ERR_PTR(-EINVAL); |
| 5967 | } |
| 5968 | } else { |
| 5969 | edid = ERR_PTR(-ENOENT); |
| 5970 | } |
| 5971 | intel_connector->edid = edid; |
| 5972 | |
Jim Bride | dc911f5 | 2017-08-09 12:48:53 -0700 | [diff] [blame] | 5973 | /* prefer fixed mode from EDID if available, save an alt mode also */ |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5974 | list_for_each_entry(scan, &connector->probed_modes, head) { |
| 5975 | if ((scan->type & DRM_MODE_TYPE_PREFERRED)) { |
| 5976 | fixed_mode = drm_mode_duplicate(dev, scan); |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5977 | downclock_mode = intel_dp_drrs_init( |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5978 | intel_connector, fixed_mode); |
Jim Bride | dc911f5 | 2017-08-09 12:48:53 -0700 | [diff] [blame] | 5979 | } else if (!alt_fixed_mode) { |
| 5980 | alt_fixed_mode = drm_mode_duplicate(dev, scan); |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5981 | } |
| 5982 | } |
| 5983 | |
| 5984 | /* fallback to VBT if available for eDP */ |
| 5985 | if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) { |
| 5986 | fixed_mode = drm_mode_duplicate(dev, |
| 5987 | dev_priv->vbt.lfp_lvds_vbt_mode); |
Ville Syrjälä | df45724 | 2016-05-31 12:08:34 +0300 | [diff] [blame] | 5988 | if (fixed_mode) { |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5989 | fixed_mode->type |= DRM_MODE_TYPE_PREFERRED; |
Ville Syrjälä | df45724 | 2016-05-31 12:08:34 +0300 | [diff] [blame] | 5990 | connector->display_info.width_mm = fixed_mode->width_mm; |
| 5991 | connector->display_info.height_mm = fixed_mode->height_mm; |
| 5992 | } |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5993 | } |
Daniel Vetter | 060c877 | 2014-03-21 23:22:35 +0100 | [diff] [blame] | 5994 | mutex_unlock(&dev->mode_config.mutex); |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5995 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 5996 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 5997 | intel_dp->edp_notifier.notifier_call = edp_notify_handler; |
| 5998 | register_reboot_notifier(&intel_dp->edp_notifier); |
Ville Syrjälä | 6517d27 | 2014-11-07 11:16:02 +0200 | [diff] [blame] | 5999 | |
| 6000 | /* |
| 6001 | * Figure out the current pipe for the initial backlight setup. |
| 6002 | * If the current pipe isn't valid, try the PPS pipe, and if that |
| 6003 | * fails just assume pipe A. |
| 6004 | */ |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 6005 | pipe = vlv_active_pipe(intel_dp); |
Ville Syrjälä | 6517d27 | 2014-11-07 11:16:02 +0200 | [diff] [blame] | 6006 | |
| 6007 | if (pipe != PIPE_A && pipe != PIPE_B) |
| 6008 | pipe = intel_dp->pps_pipe; |
| 6009 | |
| 6010 | if (pipe != PIPE_A && pipe != PIPE_B) |
| 6011 | pipe = PIPE_A; |
| 6012 | |
| 6013 | DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n", |
| 6014 | pipe_name(pipe)); |
Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 6015 | } |
| 6016 | |
Jim Bride | dc911f5 | 2017-08-09 12:48:53 -0700 | [diff] [blame] | 6017 | intel_panel_init(&intel_connector->panel, fixed_mode, alt_fixed_mode, |
| 6018 | downclock_mode); |
Jani Nikula | 5507fae | 2015-09-14 14:03:48 +0300 | [diff] [blame] | 6019 | intel_connector->panel.backlight.power = intel_edp_backlight_power; |
Ville Syrjälä | 6517d27 | 2014-11-07 11:16:02 +0200 | [diff] [blame] | 6020 | intel_panel_setup_backlight(connector, pipe); |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 6021 | |
| 6022 | return true; |
Imre Deak | b4d06ed | 2016-06-21 11:51:49 +0300 | [diff] [blame] | 6023 | |
| 6024 | out_vdd_off: |
| 6025 | cancel_delayed_work_sync(&intel_dp->panel_vdd_work); |
| 6026 | /* |
| 6027 | * vdd might still be enabled do to the delayed vdd off. |
| 6028 | * Make sure vdd is actually turned off here. |
| 6029 | */ |
| 6030 | pps_lock(intel_dp); |
| 6031 | edp_panel_vdd_off_sync(intel_dp); |
| 6032 | pps_unlock(intel_dp); |
| 6033 | |
| 6034 | return false; |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 6035 | } |
| 6036 | |
Manasi Navare | 9301397 | 2017-04-06 16:44:19 +0300 | [diff] [blame] | 6037 | static void intel_dp_modeset_retry_work_fn(struct work_struct *work) |
| 6038 | { |
| 6039 | struct intel_connector *intel_connector; |
| 6040 | struct drm_connector *connector; |
| 6041 | |
| 6042 | intel_connector = container_of(work, typeof(*intel_connector), |
| 6043 | modeset_retry_work); |
| 6044 | connector = &intel_connector->base; |
| 6045 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id, |
| 6046 | connector->name); |
| 6047 | |
| 6048 | /* Grab the locks before changing connector property*/ |
| 6049 | mutex_lock(&connector->dev->mode_config.mutex); |
| 6050 | /* Set connector link status to BAD and send a Uevent to notify |
| 6051 | * userspace to do a modeset. |
| 6052 | */ |
| 6053 | drm_mode_connector_set_link_status_property(connector, |
| 6054 | DRM_MODE_LINK_STATUS_BAD); |
| 6055 | mutex_unlock(&connector->dev->mode_config.mutex); |
| 6056 | /* Send Hotplug uevent so userspace can reprobe */ |
| 6057 | drm_kms_helper_hotplug_event(connector->dev); |
| 6058 | } |
| 6059 | |
Paulo Zanoni | 16c2553 | 2013-06-12 17:27:25 -0300 | [diff] [blame] | 6060 | bool |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 6061 | intel_dp_init_connector(struct intel_digital_port *intel_dig_port, |
| 6062 | struct intel_connector *intel_connector) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 6063 | { |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 6064 | struct drm_connector *connector = &intel_connector->base; |
| 6065 | struct intel_dp *intel_dp = &intel_dig_port->dp; |
| 6066 | struct intel_encoder *intel_encoder = &intel_dig_port->base; |
| 6067 | struct drm_device *dev = intel_encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6068 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 6069 | enum port port = intel_encoder->port; |
Chris Wilson | 7a418e3 | 2016-06-24 14:00:14 +0100 | [diff] [blame] | 6070 | int type; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 6071 | |
Manasi Navare | 9301397 | 2017-04-06 16:44:19 +0300 | [diff] [blame] | 6072 | /* Initialize the work for modeset in case of link train failure */ |
| 6073 | INIT_WORK(&intel_connector->modeset_retry_work, |
| 6074 | intel_dp_modeset_retry_work_fn); |
| 6075 | |
Ville Syrjälä | ccb1a83 | 2015-12-08 19:59:38 +0200 | [diff] [blame] | 6076 | if (WARN(intel_dig_port->max_lanes < 1, |
| 6077 | "Not enough lanes (%d) for DP on port %c\n", |
| 6078 | intel_dig_port->max_lanes, port_name(port))) |
| 6079 | return false; |
| 6080 | |
Jani Nikula | 55cfc58 | 2017-03-28 17:59:04 +0300 | [diff] [blame] | 6081 | intel_dp_set_source_rates(intel_dp); |
| 6082 | |
Manasi Navare | d7e8ef0 | 2017-02-07 16:54:11 -0800 | [diff] [blame] | 6083 | intel_dp->reset_link_params = true; |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 6084 | intel_dp->pps_pipe = INVALID_PIPE; |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 6085 | intel_dp->active_pipe = INVALID_PIPE; |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 6086 | |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 6087 | /* intel_dp vfuncs */ |
Tvrtko Ursulin | dd11bc1 | 2016-11-16 08:55:41 +0000 | [diff] [blame] | 6088 | if (INTEL_GEN(dev_priv) >= 9) |
Damien Lespiau | b6b5e38 | 2014-01-20 16:00:59 +0000 | [diff] [blame] | 6089 | intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider; |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 6090 | else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 6091 | intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 6092 | else if (HAS_PCH_SPLIT(dev_priv)) |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 6093 | intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider; |
| 6094 | else |
Ville Syrjälä | 6ffb1be | 2016-03-02 17:22:14 +0200 | [diff] [blame] | 6095 | intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider; |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 6096 | |
Tvrtko Ursulin | dd11bc1 | 2016-11-16 08:55:41 +0000 | [diff] [blame] | 6097 | if (INTEL_GEN(dev_priv) >= 9) |
Damien Lespiau | b9ca5fa | 2014-01-20 16:01:00 +0000 | [diff] [blame] | 6098 | intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl; |
| 6099 | else |
Ville Syrjälä | 6ffb1be | 2016-03-02 17:22:14 +0200 | [diff] [blame] | 6100 | intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl; |
Damien Lespiau | 153b110 | 2014-01-21 13:37:15 +0000 | [diff] [blame] | 6101 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 6102 | if (HAS_DDI(dev_priv)) |
Ander Conselvan de Oliveira | ad64217 | 2015-10-23 13:01:49 +0300 | [diff] [blame] | 6103 | intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain; |
| 6104 | |
Daniel Vetter | 0767935 | 2012-09-06 22:15:42 +0200 | [diff] [blame] | 6105 | /* Preserve the current hw state. */ |
| 6106 | intel_dp->DP = I915_READ(intel_dp->output_reg); |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 6107 | intel_dp->attached_connector = intel_connector; |
Chris Wilson | 3d3dc14 | 2011-02-12 10:33:12 +0000 | [diff] [blame] | 6108 | |
Jani Nikula | 7b91bf7 | 2017-08-18 12:30:19 +0300 | [diff] [blame] | 6109 | if (intel_dp_is_port_edp(dev_priv, port)) |
Gajanan Bhat | 19c0392 | 2012-09-27 19:13:07 +0530 | [diff] [blame] | 6110 | type = DRM_MODE_CONNECTOR_eDP; |
Ville Syrjälä | 3b32a35 | 2013-11-01 18:22:41 +0200 | [diff] [blame] | 6111 | else |
| 6112 | type = DRM_MODE_CONNECTOR_DisplayPort; |
Adam Jackson | b329530 | 2010-07-16 14:46:28 -0400 | [diff] [blame] | 6113 | |
Ville Syrjälä | 9f2bdb0 | 2016-12-14 20:00:23 +0200 | [diff] [blame] | 6114 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
| 6115 | intel_dp->active_pipe = vlv_active_pipe(intel_dp); |
| 6116 | |
Imre Deak | f7d2490 | 2013-05-08 13:14:05 +0300 | [diff] [blame] | 6117 | /* |
| 6118 | * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but |
| 6119 | * for DP the encoder type can be set by the caller to |
| 6120 | * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it. |
| 6121 | */ |
| 6122 | if (type == DRM_MODE_CONNECTOR_eDP) |
| 6123 | intel_encoder->type = INTEL_OUTPUT_EDP; |
| 6124 | |
Ville Syrjälä | c17ed5b | 2014-10-16 21:27:27 +0300 | [diff] [blame] | 6125 | /* eDP only on port B and/or C on vlv/chv */ |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 6126 | if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 6127 | intel_dp_is_edp(intel_dp) && |
| 6128 | port != PORT_B && port != PORT_C)) |
Ville Syrjälä | c17ed5b | 2014-10-16 21:27:27 +0300 | [diff] [blame] | 6129 | return false; |
| 6130 | |
Imre Deak | e7281ea | 2013-05-08 13:14:08 +0300 | [diff] [blame] | 6131 | DRM_DEBUG_KMS("Adding %s connector on port %c\n", |
| 6132 | type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP", |
| 6133 | port_name(port)); |
| 6134 | |
Adam Jackson | b329530 | 2010-07-16 14:46:28 -0400 | [diff] [blame] | 6135 | drm_connector_init(dev, connector, &intel_dp_connector_funcs, type); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 6136 | drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs); |
| 6137 | |
Ville Syrjälä | 05021389 | 2017-11-29 20:08:47 +0200 | [diff] [blame] | 6138 | if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) |
| 6139 | connector->interlace_allowed = true; |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 6140 | connector->doublescan_allowed = 0; |
Ma Ling | f8aed70 | 2009-08-24 13:50:24 +0800 | [diff] [blame] | 6141 | |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 6142 | intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port); |
Ander Conselvan de Oliveira | 5432fca | 2017-02-22 08:34:26 +0200 | [diff] [blame] | 6143 | |
Mika Kahola | b633958 | 2016-09-09 14:10:52 +0300 | [diff] [blame] | 6144 | intel_dp_aux_init(intel_dp); |
Chris Wilson | 7a418e3 | 2016-06-24 14:00:14 +0100 | [diff] [blame] | 6145 | |
Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 6146 | INIT_DELAYED_WORK(&intel_dp->panel_vdd_work, |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 6147 | edp_panel_vdd_work); |
Zhenyu Wang | 6251ec0 | 2010-01-12 05:38:32 +0800 | [diff] [blame] | 6148 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 6149 | intel_connector_attach_encoder(intel_connector, intel_encoder); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 6150 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 6151 | if (HAS_DDI(dev_priv)) |
Paulo Zanoni | bcbc889 | 2012-10-26 19:05:51 -0200 | [diff] [blame] | 6152 | intel_connector->get_hw_state = intel_ddi_connector_get_hw_state; |
| 6153 | else |
| 6154 | intel_connector->get_hw_state = intel_connector_get_hw_state; |
| 6155 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 6156 | /* init MST on ports that can support it */ |
Jani Nikula | 1853a9d | 2017-08-18 12:30:20 +0300 | [diff] [blame] | 6157 | if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) && |
Rodrigo Vivi | 9787e83 | 2018-01-29 15:22:22 -0800 | [diff] [blame] | 6158 | (port == PORT_B || port == PORT_C || |
| 6159 | port == PORT_D || port == PORT_F)) |
Jani Nikula | 0c9b371 | 2015-05-18 17:10:01 +0300 | [diff] [blame] | 6160 | intel_dp_mst_encoder_init(intel_dig_port, |
| 6161 | intel_connector->base.base.id); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 6162 | |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 6163 | if (!intel_edp_init_connector(intel_dp, intel_connector)) { |
Ville Syrjälä | a121f4e | 2015-11-11 20:34:11 +0200 | [diff] [blame] | 6164 | intel_dp_aux_fini(intel_dp); |
| 6165 | intel_dp_mst_encoder_cleanup(intel_dig_port); |
| 6166 | goto fail; |
Paulo Zanoni | b2f246a | 2013-06-12 17:27:26 -0300 | [diff] [blame] | 6167 | } |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 6168 | |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 6169 | intel_dp_add_properties(intel_dp, connector); |
| 6170 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 6171 | /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written |
| 6172 | * 0xd. Failure to do so will result in spurious interrupts being |
| 6173 | * generated on the port when a cable is not attached. |
| 6174 | */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 6175 | if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) { |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 6176 | u32 temp = I915_READ(PEG_BAND_GAP_DATA); |
| 6177 | I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd); |
| 6178 | } |
Paulo Zanoni | 16c2553 | 2013-06-12 17:27:25 -0300 | [diff] [blame] | 6179 | |
| 6180 | return true; |
Ville Syrjälä | a121f4e | 2015-11-11 20:34:11 +0200 | [diff] [blame] | 6181 | |
| 6182 | fail: |
Ville Syrjälä | a121f4e | 2015-11-11 20:34:11 +0200 | [diff] [blame] | 6183 | drm_connector_cleanup(connector); |
| 6184 | |
| 6185 | return false; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 6186 | } |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 6187 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 6188 | bool intel_dp_init(struct drm_i915_private *dev_priv, |
Chris Wilson | 457c52d | 2016-06-01 08:27:50 +0100 | [diff] [blame] | 6189 | i915_reg_t output_reg, |
| 6190 | enum port port) |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 6191 | { |
| 6192 | struct intel_digital_port *intel_dig_port; |
| 6193 | struct intel_encoder *intel_encoder; |
| 6194 | struct drm_encoder *encoder; |
| 6195 | struct intel_connector *intel_connector; |
| 6196 | |
Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 6197 | intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL); |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 6198 | if (!intel_dig_port) |
Chris Wilson | 457c52d | 2016-06-01 08:27:50 +0100 | [diff] [blame] | 6199 | return false; |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 6200 | |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 6201 | intel_connector = intel_connector_alloc(); |
Sudip Mukherjee | 11aee0f | 2015-10-08 19:27:59 +0530 | [diff] [blame] | 6202 | if (!intel_connector) |
| 6203 | goto err_connector_alloc; |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 6204 | |
| 6205 | intel_encoder = &intel_dig_port->base; |
| 6206 | encoder = &intel_encoder->base; |
| 6207 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 6208 | if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base, |
| 6209 | &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS, |
| 6210 | "DP %c", port_name(port))) |
Sudip Mukherjee | 893da0c | 2015-10-08 19:28:00 +0530 | [diff] [blame] | 6211 | goto err_encoder_init; |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 6212 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 6213 | intel_encoder->compute_config = intel_dp_compute_config; |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 6214 | intel_encoder->get_hw_state = intel_dp_get_hw_state; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 6215 | intel_encoder->get_config = intel_dp_get_config; |
Imre Deak | 07f9cd0 | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 6216 | intel_encoder->suspend = intel_dp_encoder_suspend; |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 6217 | if (IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 6218 | intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable; |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 6219 | intel_encoder->pre_enable = chv_pre_enable_dp; |
| 6220 | intel_encoder->enable = vlv_enable_dp; |
Ville Syrjälä | 1a8ff60 | 2017-09-20 18:12:51 +0300 | [diff] [blame] | 6221 | intel_encoder->disable = vlv_disable_dp; |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 6222 | intel_encoder->post_disable = chv_post_disable_dp; |
Ville Syrjälä | d6db995 | 2015-07-08 23:45:49 +0300 | [diff] [blame] | 6223 | intel_encoder->post_pll_disable = chv_dp_post_pll_disable; |
Tvrtko Ursulin | 11a914c | 2016-10-13 11:03:08 +0100 | [diff] [blame] | 6224 | } else if (IS_VALLEYVIEW(dev_priv)) { |
Jani Nikula | ecff4f3 | 2013-09-06 07:38:29 +0300 | [diff] [blame] | 6225 | intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable; |
Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 6226 | intel_encoder->pre_enable = vlv_pre_enable_dp; |
| 6227 | intel_encoder->enable = vlv_enable_dp; |
Ville Syrjälä | 1a8ff60 | 2017-09-20 18:12:51 +0300 | [diff] [blame] | 6228 | intel_encoder->disable = vlv_disable_dp; |
Ville Syrjälä | 49277c3 | 2014-03-31 18:21:26 +0300 | [diff] [blame] | 6229 | intel_encoder->post_disable = vlv_post_disable_dp; |
Ville Syrjälä | 1a8ff60 | 2017-09-20 18:12:51 +0300 | [diff] [blame] | 6230 | } else if (INTEL_GEN(dev_priv) >= 5) { |
| 6231 | intel_encoder->pre_enable = g4x_pre_enable_dp; |
| 6232 | intel_encoder->enable = g4x_enable_dp; |
| 6233 | intel_encoder->disable = ilk_disable_dp; |
| 6234 | intel_encoder->post_disable = ilk_post_disable_dp; |
Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 6235 | } else { |
Jani Nikula | ecff4f3 | 2013-09-06 07:38:29 +0300 | [diff] [blame] | 6236 | intel_encoder->pre_enable = g4x_pre_enable_dp; |
| 6237 | intel_encoder->enable = g4x_enable_dp; |
Ville Syrjälä | 1a8ff60 | 2017-09-20 18:12:51 +0300 | [diff] [blame] | 6238 | intel_encoder->disable = g4x_disable_dp; |
Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 6239 | } |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 6240 | |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 6241 | intel_dig_port->dp.output_reg = output_reg; |
Ville Syrjälä | ccb1a83 | 2015-12-08 19:59:38 +0200 | [diff] [blame] | 6242 | intel_dig_port->max_lanes = 4; |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 6243 | |
Ville Syrjälä | cca0502 | 2016-06-22 21:57:06 +0300 | [diff] [blame] | 6244 | intel_encoder->type = INTEL_OUTPUT_DP; |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 6245 | intel_encoder->power_domain = intel_port_to_power_domain(port); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 6246 | if (IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 882ec38 | 2014-04-28 14:07:43 +0300 | [diff] [blame] | 6247 | if (port == PORT_D) |
| 6248 | intel_encoder->crtc_mask = 1 << 2; |
| 6249 | else |
| 6250 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1); |
| 6251 | } else { |
| 6252 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2); |
| 6253 | } |
Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 6254 | intel_encoder->cloneable = 0; |
Pandiyan, Dhinakaran | 03cdc1d | 2016-09-19 18:24:38 -0700 | [diff] [blame] | 6255 | intel_encoder->port = port; |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 6256 | |
Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 6257 | intel_dig_port->hpd_pulse = intel_dp_hpd_pulse; |
Jani Nikula | 5fcece8 | 2015-05-27 15:03:42 +0300 | [diff] [blame] | 6258 | dev_priv->hotplug.irq_port[port] = intel_dig_port; |
Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 6259 | |
Ville Syrjälä | 385e4de | 2017-08-18 16:49:55 +0300 | [diff] [blame] | 6260 | if (port != PORT_A) |
| 6261 | intel_infoframe_init(intel_dig_port); |
| 6262 | |
Sudip Mukherjee | 11aee0f | 2015-10-08 19:27:59 +0530 | [diff] [blame] | 6263 | if (!intel_dp_init_connector(intel_dig_port, intel_connector)) |
| 6264 | goto err_init_connector; |
| 6265 | |
Chris Wilson | 457c52d | 2016-06-01 08:27:50 +0100 | [diff] [blame] | 6266 | return true; |
Sudip Mukherjee | 11aee0f | 2015-10-08 19:27:59 +0530 | [diff] [blame] | 6267 | |
| 6268 | err_init_connector: |
| 6269 | drm_encoder_cleanup(encoder); |
Sudip Mukherjee | 893da0c | 2015-10-08 19:28:00 +0530 | [diff] [blame] | 6270 | err_encoder_init: |
Sudip Mukherjee | 11aee0f | 2015-10-08 19:27:59 +0530 | [diff] [blame] | 6271 | kfree(intel_connector); |
| 6272 | err_connector_alloc: |
| 6273 | kfree(intel_dig_port); |
Chris Wilson | 457c52d | 2016-06-01 08:27:50 +0100 | [diff] [blame] | 6274 | return false; |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 6275 | } |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 6276 | |
| 6277 | void intel_dp_mst_suspend(struct drm_device *dev) |
| 6278 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6279 | struct drm_i915_private *dev_priv = to_i915(dev); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 6280 | int i; |
| 6281 | |
| 6282 | /* disable MST */ |
| 6283 | for (i = 0; i < I915_MAX_PORTS; i++) { |
Jani Nikula | 5fcece8 | 2015-05-27 15:03:42 +0300 | [diff] [blame] | 6284 | struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i]; |
Ville Syrjälä | 5aa5696 | 2016-06-22 21:57:00 +0300 | [diff] [blame] | 6285 | |
| 6286 | if (!intel_dig_port || !intel_dig_port->dp.can_mst) |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 6287 | continue; |
| 6288 | |
Ville Syrjälä | 5aa5696 | 2016-06-22 21:57:00 +0300 | [diff] [blame] | 6289 | if (intel_dig_port->dp.is_mst) |
| 6290 | drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 6291 | } |
| 6292 | } |
| 6293 | |
| 6294 | void intel_dp_mst_resume(struct drm_device *dev) |
| 6295 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6296 | struct drm_i915_private *dev_priv = to_i915(dev); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 6297 | int i; |
| 6298 | |
| 6299 | for (i = 0; i < I915_MAX_PORTS; i++) { |
Jani Nikula | 5fcece8 | 2015-05-27 15:03:42 +0300 | [diff] [blame] | 6300 | struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i]; |
Ville Syrjälä | 5aa5696 | 2016-06-22 21:57:00 +0300 | [diff] [blame] | 6301 | int ret; |
| 6302 | |
| 6303 | if (!intel_dig_port || !intel_dig_port->dp.can_mst) |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 6304 | continue; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 6305 | |
Ville Syrjälä | 5aa5696 | 2016-06-22 21:57:00 +0300 | [diff] [blame] | 6306 | ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr); |
| 6307 | if (ret) |
| 6308 | intel_dp_check_mst_status(&intel_dig_port->dp); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 6309 | } |
| 6310 | } |