blob: 0326a368036447b04b334d29b215ce754ac2fed0 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Manasi Navare611032b2017-01-24 08:21:49 -080031#include <linux/types.h>
Clint Taylor01527b32014-07-07 13:01:46 -070032#include <linux/notifier.h>
33#include <linux/reboot.h>
Manasi Navare611032b2017-01-24 08:21:49 -080034#include <asm/byteorder.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080036#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_crtc.h>
38#include <drm/drm_crtc_helper.h>
39#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070043
Keith Packarda4fc5ed2009-04-07 16:16:42 -070044#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -070045#define DP_DPRX_ESI_LEN 14
Keith Packarda4fc5ed2009-04-07 16:16:42 -070046
Todd Previte559be302015-05-04 07:48:20 -070047/* Compliance test status bits */
48#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
49#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
50#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
51#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
52
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080053struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030054 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080055 struct dpll dpll;
56};
57
58static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030059 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080060 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030061 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080062 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
63};
64
65static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030066 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080067 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030068 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080069 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
70};
71
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080072static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030073 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080074 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030075 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080076 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
77};
78
Chon Ming Leeef9348c2014-04-09 13:28:18 +030079/*
80 * CHV supports eDP 1.4 that have more link rates.
81 * Below only provides the fixed rate but exclude variable rate.
82 */
83static const struct dp_link_dpll chv_dpll[] = {
84 /*
85 * CHV requires to program fractional division for m2.
86 * m2 is stored in fixed point format using formula below
87 * (m2_int << 22) | m2_fraction
88 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030089 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030090 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030091 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030092 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030093 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030094 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
95};
Sonika Jindal637a9c62015-05-07 09:52:08 +053096
Sonika Jindal64987fc2015-05-26 17:50:13 +053097static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
98 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053099static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200100 324000, 432000, 540000 };
Rodrigo Vivid907b662017-08-10 15:40:08 -0700101static const int cnl_rates[] = { 162000, 216000, 270000,
102 324000, 432000, 540000,
103 648000, 810000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200104static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300105
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106/**
Jani Nikula1853a9d2017-08-18 12:30:20 +0300107 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700108 * @intel_dp: DP struct
109 *
110 * If a CPU or PCH DP output is attached to an eDP panel, this function
111 * will return true, and false otherwise.
112 */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300113bool intel_dp_is_edp(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700114{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200115 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
116
117 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700118}
119
Imre Deak68b4d822013-05-08 13:14:06 +0300120static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700121{
Imre Deak68b4d822013-05-08 13:14:06 +0300122 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
123
124 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700125}
126
Chris Wilsondf0e9242010-09-09 16:20:55 +0100127static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
128{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200129 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100130}
131
Ville Syrjäläadc10302017-10-31 22:51:14 +0200132static void intel_dp_link_down(struct intel_encoder *encoder,
133 const struct intel_crtc_state *old_crtc_state);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300134static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100135static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjäläadc10302017-10-31 22:51:14 +0200136static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
137 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200138static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300139 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530140static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141
Jani Nikula68f357c2017-03-28 17:59:05 +0300142/* update sink rates from dpcd */
143static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
144{
Jani Nikulaa8a08882017-10-09 12:29:59 +0300145 int i, max_rate;
Jani Nikula68f357c2017-03-28 17:59:05 +0300146
Jani Nikulaa8a08882017-10-09 12:29:59 +0300147 max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
Jani Nikula68f357c2017-03-28 17:59:05 +0300148
Jani Nikulaa8a08882017-10-09 12:29:59 +0300149 for (i = 0; i < ARRAY_SIZE(default_rates); i++) {
150 if (default_rates[i] > max_rate)
151 break;
Jani Nikula68f357c2017-03-28 17:59:05 +0300152 intel_dp->sink_rates[i] = default_rates[i];
Jani Nikulaa8a08882017-10-09 12:29:59 +0300153 }
Jani Nikula68f357c2017-03-28 17:59:05 +0300154
Jani Nikulaa8a08882017-10-09 12:29:59 +0300155 intel_dp->num_sink_rates = i;
Jani Nikula68f357c2017-03-28 17:59:05 +0300156}
157
Jani Nikula10ebb732018-02-01 13:03:41 +0200158/* Get length of rates array potentially limited by max_rate. */
159static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
160{
161 int i;
162
163 /* Limit results by potentially reduced max rate */
164 for (i = 0; i < len; i++) {
165 if (rates[len - i - 1] <= max_rate)
166 return len - i;
167 }
168
169 return 0;
170}
171
172/* Get length of common rates array potentially limited by max_rate. */
173static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
174 int max_rate)
175{
176 return intel_dp_rate_limit_len(intel_dp->common_rates,
177 intel_dp->num_common_rates, max_rate);
178}
179
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300180/* Theoretical max between source and sink */
181static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700182{
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300183 return intel_dp->common_rates[intel_dp->num_common_rates - 1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700184}
185
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300186/* Theoretical max between source and sink */
187static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
Paulo Zanonieeb63242014-05-06 14:56:50 +0300188{
189 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300190 int source_max = intel_dig_port->max_lanes;
191 int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300192
193 return min(source_max, sink_max);
194}
195
Jani Nikula3d65a732017-04-06 16:44:14 +0300196int intel_dp_max_lane_count(struct intel_dp *intel_dp)
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300197{
198 return intel_dp->max_link_lane_count;
199}
200
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800201int
Keith Packardc8982612012-01-25 08:16:25 -0800202intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800204 /* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
205 return DIV_ROUND_UP(pixel_clock * bpp, 8);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700206}
207
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800208int
Dave Airliefe27d532010-06-30 11:46:17 +1000209intel_dp_max_data_rate(int max_link_clock, int max_lanes)
210{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800211 /* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
212 * link rate that is generally expressed in Gbps. Since, 8 bits of data
213 * is transmitted every LS_Clk per lane, there is no need to account for
214 * the channel encoding that is done in the PHY layer here.
215 */
216
217 return max_link_clock * max_lanes;
Dave Airliefe27d532010-06-30 11:46:17 +1000218}
219
Mika Kahola70ec0642016-09-09 14:10:55 +0300220static int
221intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
222{
223 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
224 struct intel_encoder *encoder = &intel_dig_port->base;
225 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
226 int max_dotclk = dev_priv->max_dotclk_freq;
227 int ds_max_dotclk;
228
229 int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
230
231 if (type != DP_DS_PORT_TYPE_VGA)
232 return max_dotclk;
233
234 ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
235 intel_dp->downstream_ports);
236
237 if (ds_max_dotclk != 0)
238 max_dotclk = min(max_dotclk, ds_max_dotclk);
239
240 return max_dotclk;
241}
242
Jani Nikula4ba285d2018-02-01 13:03:42 +0200243static int cnl_max_source_rate(struct intel_dp *intel_dp)
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800244{
245 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
246 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
247 enum port port = dig_port->base.port;
248
249 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
250
251 /* Low voltage SKUs are limited to max of 5.4G */
252 if (voltage == VOLTAGE_INFO_0_85V)
Jani Nikula4ba285d2018-02-01 13:03:42 +0200253 return 540000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800254
255 /* For this SKU 8.1G is supported in all ports */
256 if (IS_CNL_WITH_PORT_F(dev_priv))
Jani Nikula4ba285d2018-02-01 13:03:42 +0200257 return 810000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800258
David Weinehall3758d962018-02-09 15:07:55 +0200259 /* For other SKUs, max rate on ports A and D is 5.4G */
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800260 if (port == PORT_A || port == PORT_D)
Jani Nikula4ba285d2018-02-01 13:03:42 +0200261 return 540000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800262
Jani Nikula4ba285d2018-02-01 13:03:42 +0200263 return 810000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800264}
265
Jani Nikula55cfc582017-03-28 17:59:04 +0300266static void
267intel_dp_set_source_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700268{
269 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
270 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Jani Nikula99b91bd2018-02-01 13:03:43 +0200271 const struct ddi_vbt_port_info *info =
272 &dev_priv->vbt.ddi_port_info[dig_port->base.port];
Jani Nikula55cfc582017-03-28 17:59:04 +0300273 const int *source_rates;
Jani Nikula99b91bd2018-02-01 13:03:43 +0200274 int size, max_rate = 0, vbt_max_rate = info->dp_max_link_rate;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700275
Jani Nikula55cfc582017-03-28 17:59:04 +0300276 /* This should only be done once */
277 WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);
278
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200279 if (IS_GEN9_LP(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300280 source_rates = bxt_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700281 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivid907b662017-08-10 15:40:08 -0700282 } else if (IS_CANNONLAKE(dev_priv)) {
283 source_rates = cnl_rates;
Jani Nikula4ba285d2018-02-01 13:03:42 +0200284 size = ARRAY_SIZE(cnl_rates);
285 max_rate = cnl_max_source_rate(intel_dp);
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800286 } else if (IS_GEN9_BC(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300287 source_rates = skl_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700288 size = ARRAY_SIZE(skl_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300289 } else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
290 IS_BROADWELL(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300291 source_rates = default_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700292 size = ARRAY_SIZE(default_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300293 } else {
294 source_rates = default_rates;
295 size = ARRAY_SIZE(default_rates) - 1;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700296 }
297
Jani Nikula99b91bd2018-02-01 13:03:43 +0200298 if (max_rate && vbt_max_rate)
299 max_rate = min(max_rate, vbt_max_rate);
300 else if (vbt_max_rate)
301 max_rate = vbt_max_rate;
302
Jani Nikula4ba285d2018-02-01 13:03:42 +0200303 if (max_rate)
304 size = intel_dp_rate_limit_len(source_rates, size, max_rate);
305
Jani Nikula55cfc582017-03-28 17:59:04 +0300306 intel_dp->source_rates = source_rates;
307 intel_dp->num_source_rates = size;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700308}
309
310static int intersect_rates(const int *source_rates, int source_len,
311 const int *sink_rates, int sink_len,
312 int *common_rates)
313{
314 int i = 0, j = 0, k = 0;
315
316 while (i < source_len && j < sink_len) {
317 if (source_rates[i] == sink_rates[j]) {
318 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
319 return k;
320 common_rates[k] = source_rates[i];
321 ++k;
322 ++i;
323 ++j;
324 } else if (source_rates[i] < sink_rates[j]) {
325 ++i;
326 } else {
327 ++j;
328 }
329 }
330 return k;
331}
332
Jani Nikula8001b752017-03-28 17:59:03 +0300333/* return index of rate in rates array, or -1 if not found */
334static int intel_dp_rate_index(const int *rates, int len, int rate)
335{
336 int i;
337
338 for (i = 0; i < len; i++)
339 if (rate == rates[i])
340 return i;
341
342 return -1;
343}
344
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300345static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700346{
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300347 WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
Navare, Manasi D40dba342016-10-26 16:25:55 -0700348
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300349 intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
350 intel_dp->num_source_rates,
351 intel_dp->sink_rates,
352 intel_dp->num_sink_rates,
353 intel_dp->common_rates);
354
355 /* Paranoia, there should always be something in common. */
356 if (WARN_ON(intel_dp->num_common_rates == 0)) {
357 intel_dp->common_rates[0] = default_rates[0];
358 intel_dp->num_common_rates = 1;
359 }
360}
361
Manasi Navare1a92c702017-06-08 13:41:02 -0700362static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
363 uint8_t lane_count)
Manasi Navare14c562c2017-04-06 14:00:12 -0700364{
365 /*
366 * FIXME: we need to synchronize the current link parameters with
367 * hardware readout. Currently fast link training doesn't work on
368 * boot-up.
369 */
Manasi Navare1a92c702017-06-08 13:41:02 -0700370 if (link_rate == 0 ||
371 link_rate > intel_dp->max_link_rate)
Manasi Navare14c562c2017-04-06 14:00:12 -0700372 return false;
373
Manasi Navare1a92c702017-06-08 13:41:02 -0700374 if (lane_count == 0 ||
375 lane_count > intel_dp_max_lane_count(intel_dp))
Manasi Navare14c562c2017-04-06 14:00:12 -0700376 return false;
377
378 return true;
379}
380
Manasi Navarefdb14d32016-12-08 19:05:12 -0800381int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
382 int link_rate, uint8_t lane_count)
383{
Jani Nikulab1810a72017-04-06 16:44:11 +0300384 int index;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800385
Jani Nikulab1810a72017-04-06 16:44:11 +0300386 index = intel_dp_rate_index(intel_dp->common_rates,
387 intel_dp->num_common_rates,
388 link_rate);
389 if (index > 0) {
Jani Nikulae6c0c642017-04-06 16:44:12 +0300390 intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
391 intel_dp->max_link_lane_count = lane_count;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800392 } else if (lane_count > 1) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300393 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Jani Nikulae6c0c642017-04-06 16:44:12 +0300394 intel_dp->max_link_lane_count = lane_count >> 1;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800395 } else {
396 DRM_ERROR("Link Training Unsuccessful\n");
397 return -1;
398 }
399
400 return 0;
401}
402
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000403static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700404intel_dp_mode_valid(struct drm_connector *connector,
405 struct drm_display_mode *mode)
406{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100407 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300408 struct intel_connector *intel_connector = to_intel_connector(connector);
409 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100410 int target_clock = mode->clock;
411 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola70ec0642016-09-09 14:10:55 +0300412 int max_dotclk;
413
414 max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700415
Jani Nikula1853a9d2017-08-18 12:30:20 +0300416 if (intel_dp_is_edp(intel_dp) && fixed_mode) {
Jani Nikuladd06f902012-10-19 14:51:50 +0300417 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100418 return MODE_PANEL;
419
Jani Nikuladd06f902012-10-19 14:51:50 +0300420 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100421 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200422
423 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100424 }
425
Ville Syrjälä50fec212015-03-12 17:10:34 +0200426 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300427 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100428
429 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
430 mode_rate = intel_dp_link_required(target_clock, 18);
431
Mika Kahola799487f2016-02-02 15:16:38 +0200432 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200433 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700434
435 if (mode->clock < 10000)
436 return MODE_CLOCK_LOW;
437
Daniel Vetter0af78a22012-05-23 11:30:55 +0200438 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
439 return MODE_H_ILLEGAL;
440
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700441 return MODE_OK;
442}
443
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800444uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700445{
446 int i;
447 uint32_t v = 0;
448
449 if (src_bytes > 4)
450 src_bytes = 4;
451 for (i = 0; i < src_bytes; i++)
452 v |= ((uint32_t) src[i]) << ((3-i) * 8);
453 return v;
454}
455
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000456static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700457{
458 int i;
459 if (dst_bytes > 4)
460 dst_bytes = 4;
461 for (i = 0; i < dst_bytes; i++)
462 dst[i] = src >> ((3-i) * 8);
463}
464
Jani Nikulabf13e812013-09-06 07:40:05 +0300465static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200466intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300467static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200468intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +0200469 bool force_disable_vdd);
Imre Deak335f7522016-08-10 14:07:32 +0300470static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200471intel_dp_pps_init(struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300472
Ville Syrjälä773538e82014-09-04 14:54:56 +0300473static void pps_lock(struct intel_dp *intel_dp)
474{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200475 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä773538e82014-09-04 14:54:56 +0300476
477 /*
Lucas De Marchi40c7ae42017-11-13 16:46:38 -0800478 * See intel_power_sequencer_reset() why we need
Ville Syrjälä773538e82014-09-04 14:54:56 +0300479 * a power domain reference here.
480 */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200481 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300482
483 mutex_lock(&dev_priv->pps_mutex);
484}
485
486static void pps_unlock(struct intel_dp *intel_dp)
487{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200488 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä773538e82014-09-04 14:54:56 +0300489
490 mutex_unlock(&dev_priv->pps_mutex);
491
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200492 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300493}
494
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300495static void
496vlv_power_sequencer_kick(struct intel_dp *intel_dp)
497{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200498 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300499 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300500 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300501 bool pll_enabled, release_cl_override = false;
502 enum dpio_phy phy = DPIO_PHY(pipe);
503 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300504 uint32_t DP;
505
506 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
507 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200508 pipe_name(pipe), port_name(intel_dig_port->base.port)))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300509 return;
510
511 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200512 pipe_name(pipe), port_name(intel_dig_port->base.port));
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300513
514 /* Preserve the BIOS-computed detected bit. This is
515 * supposed to be read-only.
516 */
517 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
518 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
519 DP |= DP_PORT_WIDTH(1);
520 DP |= DP_LINK_TRAIN_PAT_1;
521
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100522 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300523 DP |= DP_PIPE_SELECT_CHV(pipe);
524 else if (pipe == PIPE_B)
525 DP |= DP_PIPEB_SELECT;
526
Ville Syrjäläd288f652014-10-28 13:20:22 +0200527 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
528
529 /*
530 * The DPLL for the pipe must be enabled for this to work.
531 * So enable temporarily it if it's not already enabled.
532 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300533 if (!pll_enabled) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100534 release_cl_override = IS_CHERRYVIEW(dev_priv) &&
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300535 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
536
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200537 if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000538 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
539 DRM_ERROR("Failed to force on pll for pipe %c!\n",
540 pipe_name(pipe));
541 return;
542 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300543 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200544
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300545 /*
546 * Similar magic as in intel_dp_enable_port().
547 * We _must_ do this port enable + disable trick
548 * to make this power seqeuencer lock onto the port.
549 * Otherwise even VDD force bit won't work.
550 */
551 I915_WRITE(intel_dp->output_reg, DP);
552 POSTING_READ(intel_dp->output_reg);
553
554 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
555 POSTING_READ(intel_dp->output_reg);
556
557 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
558 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200559
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300560 if (!pll_enabled) {
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200561 vlv_force_pll_off(dev_priv, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300562
563 if (release_cl_override)
564 chv_phy_powergate_ch(dev_priv, phy, ch, false);
565 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300566}
567
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200568static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
569{
570 struct intel_encoder *encoder;
571 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
572
573 /*
574 * We don't have power sequencer currently.
575 * Pick one that's not used by other ports.
576 */
577 for_each_intel_encoder(&dev_priv->drm, encoder) {
578 struct intel_dp *intel_dp;
579
580 if (encoder->type != INTEL_OUTPUT_DP &&
581 encoder->type != INTEL_OUTPUT_EDP)
582 continue;
583
584 intel_dp = enc_to_intel_dp(&encoder->base);
585
586 if (encoder->type == INTEL_OUTPUT_EDP) {
587 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
588 intel_dp->active_pipe != intel_dp->pps_pipe);
589
590 if (intel_dp->pps_pipe != INVALID_PIPE)
591 pipes &= ~(1 << intel_dp->pps_pipe);
592 } else {
593 WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);
594
595 if (intel_dp->active_pipe != INVALID_PIPE)
596 pipes &= ~(1 << intel_dp->active_pipe);
597 }
598 }
599
600 if (pipes == 0)
601 return INVALID_PIPE;
602
603 return ffs(pipes) - 1;
604}
605
Jani Nikulabf13e812013-09-06 07:40:05 +0300606static enum pipe
607vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
608{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200609 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jani Nikulabf13e812013-09-06 07:40:05 +0300610 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300611 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300612
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300613 lockdep_assert_held(&dev_priv->pps_mutex);
614
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300615 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300616 WARN_ON(!intel_dp_is_edp(intel_dp));
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300617
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200618 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
619 intel_dp->active_pipe != intel_dp->pps_pipe);
620
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300621 if (intel_dp->pps_pipe != INVALID_PIPE)
622 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300623
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200624 pipe = vlv_find_free_pps(dev_priv);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300625
626 /*
627 * Didn't find one. This should not happen since there
628 * are two power sequencers and up to two eDP ports.
629 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200630 if (WARN_ON(pipe == INVALID_PIPE))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300631 pipe = PIPE_A;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300632
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200633 vlv_steal_power_sequencer(dev_priv, pipe);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300634 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300635
636 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
637 pipe_name(intel_dp->pps_pipe),
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200638 port_name(intel_dig_port->base.port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300639
640 /* init power sequencer on this pipe and port */
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200641 intel_dp_init_panel_power_sequencer(intel_dp);
642 intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300643
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300644 /*
645 * Even vdd force doesn't work until we've made
646 * the power sequencer lock in on the port.
647 */
648 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300649
650 return intel_dp->pps_pipe;
651}
652
Imre Deak78597992016-06-16 16:37:20 +0300653static int
654bxt_power_sequencer_idx(struct intel_dp *intel_dp)
655{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200656 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak78597992016-06-16 16:37:20 +0300657
658 lockdep_assert_held(&dev_priv->pps_mutex);
659
660 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300661 WARN_ON(!intel_dp_is_edp(intel_dp));
Imre Deak78597992016-06-16 16:37:20 +0300662
663 /*
664 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
665 * mapping needs to be retrieved from VBT, for now just hard-code to
666 * use instance #0 always.
667 */
668 if (!intel_dp->pps_reset)
669 return 0;
670
671 intel_dp->pps_reset = false;
672
673 /*
674 * Only the HW needs to be reprogrammed, the SW state is fixed and
675 * has been setup during connector init.
676 */
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200677 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Imre Deak78597992016-06-16 16:37:20 +0300678
679 return 0;
680}
681
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300682typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
683 enum pipe pipe);
684
685static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
686 enum pipe pipe)
687{
Imre Deak44cb7342016-08-10 14:07:29 +0300688 return I915_READ(PP_STATUS(pipe)) & PP_ON;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300689}
690
691static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
692 enum pipe pipe)
693{
Imre Deak44cb7342016-08-10 14:07:29 +0300694 return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300695}
696
697static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
698 enum pipe pipe)
699{
700 return true;
701}
702
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300703static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300704vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
705 enum port port,
706 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300707{
Jani Nikulabf13e812013-09-06 07:40:05 +0300708 enum pipe pipe;
709
Jani Nikulabf13e812013-09-06 07:40:05 +0300710 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
Imre Deak44cb7342016-08-10 14:07:29 +0300711 u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
Jani Nikulabf13e812013-09-06 07:40:05 +0300712 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300713
714 if (port_sel != PANEL_PORT_SELECT_VLV(port))
715 continue;
716
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300717 if (!pipe_check(dev_priv, pipe))
718 continue;
719
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300720 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300721 }
722
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300723 return INVALID_PIPE;
724}
725
726static void
727vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
728{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200729 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300730 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200731 enum port port = intel_dig_port->base.port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300732
733 lockdep_assert_held(&dev_priv->pps_mutex);
734
735 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300736 /* first pick one where the panel is on */
737 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
738 vlv_pipe_has_pp_on);
739 /* didn't find one? pick one where vdd is on */
740 if (intel_dp->pps_pipe == INVALID_PIPE)
741 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
742 vlv_pipe_has_vdd_on);
743 /* didn't find one? pick one with just the correct port */
744 if (intel_dp->pps_pipe == INVALID_PIPE)
745 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
746 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300747
748 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
749 if (intel_dp->pps_pipe == INVALID_PIPE) {
750 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
751 port_name(port));
752 return;
753 }
754
755 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
756 port_name(port), pipe_name(intel_dp->pps_pipe));
757
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200758 intel_dp_init_panel_power_sequencer(intel_dp);
759 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Jani Nikulabf13e812013-09-06 07:40:05 +0300760}
761
Imre Deak78597992016-06-16 16:37:20 +0300762void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300763{
Ville Syrjälä773538e82014-09-04 14:54:56 +0300764 struct intel_encoder *encoder;
765
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100766 if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200767 !IS_GEN9_LP(dev_priv)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300768 return;
769
770 /*
771 * We can't grab pps_mutex here due to deadlock with power_domain
772 * mutex when power_domain functions are called while holding pps_mutex.
773 * That also means that in order to use pps_pipe the code needs to
774 * hold both a power domain reference and pps_mutex, and the power domain
775 * reference get/put must be done while _not_ holding pps_mutex.
776 * pps_{lock,unlock}() do these steps in the correct order, so one
777 * should use them always.
778 */
779
Ville Syrjälä2f773472017-11-09 17:27:58 +0200780 for_each_intel_encoder(&dev_priv->drm, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300781 struct intel_dp *intel_dp;
782
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200783 if (encoder->type != INTEL_OUTPUT_DP &&
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300784 encoder->type != INTEL_OUTPUT_EDP &&
785 encoder->type != INTEL_OUTPUT_DDI)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300786 continue;
787
788 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200789
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300790 /* Skip pure DVI/HDMI DDI encoders */
791 if (!i915_mmio_reg_valid(intel_dp->output_reg))
792 continue;
793
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200794 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
795
796 if (encoder->type != INTEL_OUTPUT_EDP)
797 continue;
798
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200799 if (IS_GEN9_LP(dev_priv))
Imre Deak78597992016-06-16 16:37:20 +0300800 intel_dp->pps_reset = true;
801 else
802 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300803 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300804}
805
Imre Deak8e8232d2016-06-16 16:37:21 +0300806struct pps_registers {
807 i915_reg_t pp_ctrl;
808 i915_reg_t pp_stat;
809 i915_reg_t pp_on;
810 i915_reg_t pp_off;
811 i915_reg_t pp_div;
812};
813
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200814static void intel_pps_get_registers(struct intel_dp *intel_dp,
Imre Deak8e8232d2016-06-16 16:37:21 +0300815 struct pps_registers *regs)
816{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200817 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak44cb7342016-08-10 14:07:29 +0300818 int pps_idx = 0;
819
Imre Deak8e8232d2016-06-16 16:37:21 +0300820 memset(regs, 0, sizeof(*regs));
821
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200822 if (IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300823 pps_idx = bxt_power_sequencer_idx(intel_dp);
824 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
825 pps_idx = vlv_power_sequencer_pipe(intel_dp);
Imre Deak8e8232d2016-06-16 16:37:21 +0300826
Imre Deak44cb7342016-08-10 14:07:29 +0300827 regs->pp_ctrl = PP_CONTROL(pps_idx);
828 regs->pp_stat = PP_STATUS(pps_idx);
829 regs->pp_on = PP_ON_DELAYS(pps_idx);
830 regs->pp_off = PP_OFF_DELAYS(pps_idx);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -0200831 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
832 !HAS_PCH_ICP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300833 regs->pp_div = PP_DIVISOR(pps_idx);
Imre Deak8e8232d2016-06-16 16:37:21 +0300834}
835
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200836static i915_reg_t
837_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300838{
Imre Deak8e8232d2016-06-16 16:37:21 +0300839 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300840
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200841 intel_pps_get_registers(intel_dp, &regs);
Imre Deak8e8232d2016-06-16 16:37:21 +0300842
843 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300844}
845
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200846static i915_reg_t
847_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300848{
Imre Deak8e8232d2016-06-16 16:37:21 +0300849 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300850
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200851 intel_pps_get_registers(intel_dp, &regs);
Imre Deak8e8232d2016-06-16 16:37:21 +0300852
853 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300854}
855
Clint Taylor01527b32014-07-07 13:01:46 -0700856/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
857 This function only applicable when panel PM state is not to be tracked */
858static int edp_notify_handler(struct notifier_block *this, unsigned long code,
859 void *unused)
860{
861 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
862 edp_notifier);
Ville Syrjälä2f773472017-11-09 17:27:58 +0200863 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Clint Taylor01527b32014-07-07 13:01:46 -0700864
Jani Nikula1853a9d2017-08-18 12:30:20 +0300865 if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
Clint Taylor01527b32014-07-07 13:01:46 -0700866 return 0;
867
Ville Syrjälä773538e82014-09-04 14:54:56 +0300868 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300869
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100870 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300871 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200872 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300873 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300874
Imre Deak44cb7342016-08-10 14:07:29 +0300875 pp_ctrl_reg = PP_CONTROL(pipe);
876 pp_div_reg = PP_DIVISOR(pipe);
Clint Taylor01527b32014-07-07 13:01:46 -0700877 pp_div = I915_READ(pp_div_reg);
878 pp_div &= PP_REFERENCE_DIVIDER_MASK;
879
880 /* 0x1F write to PP_DIV_REG sets max cycle delay */
881 I915_WRITE(pp_div_reg, pp_div | 0x1F);
882 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
883 msleep(intel_dp->panel_power_cycle_delay);
884 }
885
Ville Syrjälä773538e82014-09-04 14:54:56 +0300886 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300887
Clint Taylor01527b32014-07-07 13:01:46 -0700888 return 0;
889}
890
Daniel Vetter4be73782014-01-17 14:39:48 +0100891static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700892{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200893 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700894
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300895 lockdep_assert_held(&dev_priv->pps_mutex);
896
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100897 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300898 intel_dp->pps_pipe == INVALID_PIPE)
899 return false;
900
Jani Nikulabf13e812013-09-06 07:40:05 +0300901 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700902}
903
Daniel Vetter4be73782014-01-17 14:39:48 +0100904static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700905{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200906 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700907
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300908 lockdep_assert_held(&dev_priv->pps_mutex);
909
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100910 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300911 intel_dp->pps_pipe == INVALID_PIPE)
912 return false;
913
Ville Syrjälä773538e82014-09-04 14:54:56 +0300914 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700915}
916
Keith Packard9b984da2011-09-19 13:54:47 -0700917static void
918intel_dp_check_edp(struct intel_dp *intel_dp)
919{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200920 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700921
Jani Nikula1853a9d2017-08-18 12:30:20 +0300922 if (!intel_dp_is_edp(intel_dp))
Keith Packard9b984da2011-09-19 13:54:47 -0700923 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700924
Daniel Vetter4be73782014-01-17 14:39:48 +0100925 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700926 WARN(1, "eDP powered off while attempting aux channel communication.\n");
927 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300928 I915_READ(_pp_stat_reg(intel_dp)),
929 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700930 }
931}
932
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100933static uint32_t
934intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
935{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200936 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä4904fa62018-02-22 20:10:31 +0200937 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100938 uint32_t status;
939 bool done;
940
Daniel Vetteref04f002012-12-01 21:03:59 +0100941#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100942 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300943 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300944 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100945 else
Imre Deak713a6b662016-06-28 13:37:33 +0300946 done = wait_for(C, 10) == 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100947 if (!done)
948 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
949 has_aux_irq);
950#undef C
951
952 return status;
953}
954
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200955static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000956{
957 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200958 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000959
Ville Syrjäläa457f542016-03-02 17:22:17 +0200960 if (index)
961 return 0;
962
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000963 /*
964 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200965 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000966 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200967 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000968}
969
970static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
971{
972 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200973 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000974
975 if (index)
976 return 0;
977
Ville Syrjäläa457f542016-03-02 17:22:17 +0200978 /*
979 * The clock divider is based off the cdclk or PCH rawclk, and would
980 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
981 * divide by 2000 and use that
982 */
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200983 if (intel_dig_port->base.port == PORT_A)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200984 return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200985 else
986 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000987}
988
989static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300990{
991 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200992 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300993
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200994 if (intel_dig_port->base.port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300995 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100996 switch (index) {
997 case 0: return 63;
998 case 1: return 72;
999 default: return 0;
1000 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -03001001 }
Ville Syrjäläa457f542016-03-02 17:22:17 +02001002
1003 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -03001004}
1005
Damien Lespiaub6b5e382014-01-20 16:00:59 +00001006static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1007{
1008 /*
1009 * SKL doesn't need us to program the AUX clock divider (Hardware will
1010 * derive the clock from CDCLK automatically). We still implement the
1011 * get_aux_clock_divider vfunc to plug-in into the existing code.
1012 */
1013 return index ? 0 : 1;
1014}
1015
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02001016static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
1017 bool has_aux_irq,
1018 int send_bytes,
1019 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001020{
1021 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001022 struct drm_i915_private *dev_priv =
1023 to_i915(intel_dig_port->base.base.dev);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001024 uint32_t precharge, timeout;
1025
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001026 if (IS_GEN6(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001027 precharge = 3;
1028 else
1029 precharge = 5;
1030
James Ausmus8f5f63d2017-10-12 14:30:37 -07001031 if (IS_BROADWELL(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001032 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
1033 else
1034 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
1035
1036 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +00001037 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001038 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001039 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001040 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +00001041 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001042 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1043 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001044 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001045}
1046
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001047static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
1048 bool has_aux_irq,
1049 int send_bytes,
1050 uint32_t unused)
1051{
1052 return DP_AUX_CH_CTL_SEND_BUSY |
1053 DP_AUX_CH_CTL_DONE |
1054 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1055 DP_AUX_CH_CTL_TIME_OUT_ERROR |
James Ausmus6fa228b2017-10-12 14:30:36 -07001056 DP_AUX_CH_CTL_TIME_OUT_MAX |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001057 DP_AUX_CH_CTL_RECEIVE_ERROR |
1058 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +02001059 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001060 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
1061}
1062
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001063static int
Chris Wilsonea5b2132010-08-04 13:50:23 +01001064intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +02001065 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001066 uint8_t *recv, int recv_size)
1067{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001068 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001069 struct drm_i915_private *dev_priv =
1070 to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001071 i915_reg_t ch_ctl, ch_data[5];
Chris Wilsonbc866252013-07-21 16:00:03 +01001072 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001073 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001074 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001075 int try, clock = 0;
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001076 bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
Jani Nikula884f19e2014-03-14 16:51:14 +02001077 bool vdd;
1078
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001079 ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
1080 for (i = 0; i < ARRAY_SIZE(ch_data); i++)
1081 ch_data[i] = intel_dp->aux_ch_data_reg(intel_dp, i);
1082
Ville Syrjälä773538e82014-09-04 14:54:56 +03001083 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001084
Ville Syrjälä72c35002014-08-18 22:16:00 +03001085 /*
1086 * We will be called with VDD already enabled for dpcd/edid/oui reads.
1087 * In such cases we want to leave VDD enabled and it's up to upper layers
1088 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
1089 * ourselves.
1090 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001091 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001092
1093 /* dp aux is extremely sensitive to irq latency, hence request the
1094 * lowest possible wakeup latency and so prevent the cpu from going into
1095 * deep sleep states.
1096 */
1097 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001098
Keith Packard9b984da2011-09-19 13:54:47 -07001099 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001100
Jesse Barnes11bee432011-08-01 15:02:20 -07001101 /* Try to wait for any previous AUX channel activity */
1102 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +01001103 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -07001104 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
1105 break;
1106 msleep(1);
1107 }
1108
1109 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +03001110 static u32 last_status = -1;
1111 const u32 status = I915_READ(ch_ctl);
1112
1113 if (status != last_status) {
1114 WARN(1, "dp_aux_ch not started status 0x%08x\n",
1115 status);
1116 last_status = status;
1117 }
1118
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001119 ret = -EBUSY;
1120 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001121 }
1122
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001123 /* Only 5 data registers! */
1124 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
1125 ret = -E2BIG;
1126 goto out;
1127 }
1128
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001129 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +00001130 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
1131 has_aux_irq,
1132 send_bytes,
1133 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001134
Chris Wilsonbc866252013-07-21 16:00:03 +01001135 /* Must try at least 3 times according to DP spec */
1136 for (try = 0; try < 5; try++) {
1137 /* Load the send data into the aux channel data registers */
1138 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001139 I915_WRITE(ch_data[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001140 intel_dp_pack_aux(send + i,
1141 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -04001142
Chris Wilsonbc866252013-07-21 16:00:03 +01001143 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001144 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001145
Chris Wilsonbc866252013-07-21 16:00:03 +01001146 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -04001147
Chris Wilsonbc866252013-07-21 16:00:03 +01001148 /* Clear done status and any errors */
1149 I915_WRITE(ch_ctl,
1150 status |
1151 DP_AUX_CH_CTL_DONE |
1152 DP_AUX_CH_CTL_TIME_OUT_ERROR |
1153 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -04001154
Todd Previte74ebf292015-04-15 08:38:41 -07001155 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +01001156 continue;
Todd Previte74ebf292015-04-15 08:38:41 -07001157
1158 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
1159 * 400us delay required for errors and timeouts
1160 * Timeout errors from the HW already meet this
1161 * requirement so skip to next iteration
1162 */
1163 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1164 usleep_range(400, 500);
1165 continue;
1166 }
Chris Wilsonbc866252013-07-21 16:00:03 +01001167 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -07001168 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +01001169 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001170 }
1171
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001172 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001173 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001174 ret = -EBUSY;
1175 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001176 }
1177
Jim Bridee058c942015-05-27 10:21:48 -07001178done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001179 /* Check for timeout or receive error.
1180 * Timeouts occur when the sink is not connected
1181 */
Keith Packarda5b3da52009-06-11 22:30:32 -07001182 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001183 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001184 ret = -EIO;
1185 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -07001186 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001187
1188 /* Timeouts occur when the device isn't connected, so they're
1189 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -07001190 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Chris Wilsona5570fe2017-02-23 11:51:02 +00001191 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001192 ret = -ETIMEDOUT;
1193 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001194 }
1195
1196 /* Unload any bytes sent back from the other side */
1197 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
1198 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -08001199
1200 /*
1201 * By BSpec: "Message sizes of 0 or >20 are not allowed."
1202 * We have no idea of what happened so we return -EBUSY so
1203 * drm layer takes care for the necessary retries.
1204 */
1205 if (recv_bytes == 0 || recv_bytes > 20) {
1206 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
1207 recv_bytes);
1208 /*
1209 * FIXME: This patch was created on top of a series that
1210 * organize the retries at drm level. There EBUSY should
1211 * also take care for 1ms wait before retrying.
1212 * That aux retries re-org is still needed and after that is
1213 * merged we remove this sleep from here.
1214 */
1215 usleep_range(1000, 1500);
1216 ret = -EBUSY;
1217 goto out;
1218 }
1219
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001220 if (recv_bytes > recv_size)
1221 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -04001222
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001223 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001224 intel_dp_unpack_aux(I915_READ(ch_data[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001225 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001226
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001227 ret = recv_bytes;
1228out:
1229 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1230
Jani Nikula884f19e2014-03-14 16:51:14 +02001231 if (vdd)
1232 edp_panel_vdd_off(intel_dp, false);
1233
Ville Syrjälä773538e82014-09-04 14:54:56 +03001234 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001235
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001236 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001237}
1238
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001239#define BARE_ADDRESS_SIZE 3
1240#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001241static ssize_t
1242intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001243{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001244 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1245 uint8_t txbuf[20], rxbuf[20];
1246 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001247 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001248
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +02001249 txbuf[0] = (msg->request << 4) |
1250 ((msg->address >> 16) & 0xf);
1251 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001252 txbuf[2] = msg->address & 0xff;
1253 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001254
Jani Nikula9d1a1032014-03-14 16:51:15 +02001255 switch (msg->request & ~DP_AUX_I2C_MOT) {
1256 case DP_AUX_NATIVE_WRITE:
1257 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001258 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001259 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001260 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001261
Jani Nikula9d1a1032014-03-14 16:51:15 +02001262 if (WARN_ON(txsize > 20))
1263 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001264
Ville Syrjälädd788092016-07-28 17:55:04 +03001265 WARN_ON(!msg->buffer != !msg->size);
1266
Imre Deakd81a67c2016-01-29 14:52:26 +02001267 if (msg->buffer)
1268 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001269
Jani Nikula9d1a1032014-03-14 16:51:15 +02001270 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1271 if (ret > 0) {
1272 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001273
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001274 if (ret > 1) {
1275 /* Number of bytes written in a short write. */
1276 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1277 } else {
1278 /* Return payload size. */
1279 ret = msg->size;
1280 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001281 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001282 break;
1283
1284 case DP_AUX_NATIVE_READ:
1285 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001286 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001287 rxsize = msg->size + 1;
1288
1289 if (WARN_ON(rxsize > 20))
1290 return -E2BIG;
1291
1292 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1293 if (ret > 0) {
1294 msg->reply = rxbuf[0] >> 4;
1295 /*
1296 * Assume happy day, and copy the data. The caller is
1297 * expected to check msg->reply before touching it.
1298 *
1299 * Return payload size.
1300 */
1301 ret--;
1302 memcpy(msg->buffer, rxbuf + 1, ret);
1303 }
1304 break;
1305
1306 default:
1307 ret = -EINVAL;
1308 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001309 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001310
Jani Nikula9d1a1032014-03-14 16:51:15 +02001311 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001312}
1313
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001314static enum aux_ch intel_aux_ch(struct intel_dp *intel_dp)
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001315{
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001316 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1317 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1318 enum port port = encoder->port;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001319 const struct ddi_vbt_port_info *info =
1320 &dev_priv->vbt.ddi_port_info[port];
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001321 enum aux_ch aux_ch;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001322
1323 if (!info->alternate_aux_channel) {
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001324 aux_ch = (enum aux_ch) port;
1325
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001326 DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001327 aux_ch_name(aux_ch), port_name(port));
1328 return aux_ch;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001329 }
1330
1331 switch (info->alternate_aux_channel) {
1332 case DP_AUX_A:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001333 aux_ch = AUX_CH_A;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001334 break;
1335 case DP_AUX_B:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001336 aux_ch = AUX_CH_B;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001337 break;
1338 case DP_AUX_C:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001339 aux_ch = AUX_CH_C;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001340 break;
1341 case DP_AUX_D:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001342 aux_ch = AUX_CH_D;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001343 break;
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001344 case DP_AUX_F:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001345 aux_ch = AUX_CH_F;
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001346 break;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001347 default:
1348 MISSING_CASE(info->alternate_aux_channel);
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001349 aux_ch = AUX_CH_A;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001350 break;
1351 }
1352
1353 DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001354 aux_ch_name(aux_ch), port_name(port));
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001355
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001356 return aux_ch;
1357}
1358
1359static enum intel_display_power_domain
1360intel_aux_power_domain(struct intel_dp *intel_dp)
1361{
1362 switch (intel_dp->aux_ch) {
1363 case AUX_CH_A:
1364 return POWER_DOMAIN_AUX_A;
1365 case AUX_CH_B:
1366 return POWER_DOMAIN_AUX_B;
1367 case AUX_CH_C:
1368 return POWER_DOMAIN_AUX_C;
1369 case AUX_CH_D:
1370 return POWER_DOMAIN_AUX_D;
1371 case AUX_CH_F:
1372 return POWER_DOMAIN_AUX_F;
1373 default:
1374 MISSING_CASE(intel_dp->aux_ch);
1375 return POWER_DOMAIN_AUX_A;
1376 }
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001377}
1378
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001379static i915_reg_t g4x_aux_ctl_reg(struct intel_dp *intel_dp)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001380{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001381 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1382 enum aux_ch aux_ch = intel_dp->aux_ch;
1383
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001384 switch (aux_ch) {
1385 case AUX_CH_B:
1386 case AUX_CH_C:
1387 case AUX_CH_D:
1388 return DP_AUX_CH_CTL(aux_ch);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001389 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001390 MISSING_CASE(aux_ch);
1391 return DP_AUX_CH_CTL(AUX_CH_B);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001392 }
1393}
1394
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001395static i915_reg_t g4x_aux_data_reg(struct intel_dp *intel_dp, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001396{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001397 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1398 enum aux_ch aux_ch = intel_dp->aux_ch;
1399
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001400 switch (aux_ch) {
1401 case AUX_CH_B:
1402 case AUX_CH_C:
1403 case AUX_CH_D:
1404 return DP_AUX_CH_DATA(aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001405 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001406 MISSING_CASE(aux_ch);
1407 return DP_AUX_CH_DATA(AUX_CH_B, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001408 }
1409}
1410
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001411static i915_reg_t ilk_aux_ctl_reg(struct intel_dp *intel_dp)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001412{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001413 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1414 enum aux_ch aux_ch = intel_dp->aux_ch;
1415
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001416 switch (aux_ch) {
1417 case AUX_CH_A:
1418 return DP_AUX_CH_CTL(aux_ch);
1419 case AUX_CH_B:
1420 case AUX_CH_C:
1421 case AUX_CH_D:
1422 return PCH_DP_AUX_CH_CTL(aux_ch);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001423 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001424 MISSING_CASE(aux_ch);
1425 return DP_AUX_CH_CTL(AUX_CH_A);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001426 }
1427}
1428
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001429static i915_reg_t ilk_aux_data_reg(struct intel_dp *intel_dp, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001430{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001431 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1432 enum aux_ch aux_ch = intel_dp->aux_ch;
1433
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001434 switch (aux_ch) {
1435 case AUX_CH_A:
1436 return DP_AUX_CH_DATA(aux_ch, index);
1437 case AUX_CH_B:
1438 case AUX_CH_C:
1439 case AUX_CH_D:
1440 return PCH_DP_AUX_CH_DATA(aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001441 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001442 MISSING_CASE(aux_ch);
1443 return DP_AUX_CH_DATA(AUX_CH_A, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001444 }
1445}
1446
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001447static i915_reg_t skl_aux_ctl_reg(struct intel_dp *intel_dp)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001448{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001449 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1450 enum aux_ch aux_ch = intel_dp->aux_ch;
1451
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001452 switch (aux_ch) {
1453 case AUX_CH_A:
1454 case AUX_CH_B:
1455 case AUX_CH_C:
1456 case AUX_CH_D:
1457 case AUX_CH_F:
1458 return DP_AUX_CH_CTL(aux_ch);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001459 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001460 MISSING_CASE(aux_ch);
1461 return DP_AUX_CH_CTL(AUX_CH_A);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001462 }
1463}
1464
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001465static i915_reg_t skl_aux_data_reg(struct intel_dp *intel_dp, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001466{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001467 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1468 enum aux_ch aux_ch = intel_dp->aux_ch;
1469
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001470 switch (aux_ch) {
1471 case AUX_CH_A:
1472 case AUX_CH_B:
1473 case AUX_CH_C:
1474 case AUX_CH_D:
1475 case AUX_CH_F:
1476 return DP_AUX_CH_DATA(aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001477 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001478 MISSING_CASE(aux_ch);
1479 return DP_AUX_CH_DATA(AUX_CH_A, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001480 }
1481}
1482
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001483static void intel_aux_reg_init(struct intel_dp *intel_dp)
1484{
1485 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001486
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001487 if (INTEL_GEN(dev_priv) >= 9) {
1488 intel_dp->aux_ch_ctl_reg = skl_aux_ctl_reg;
1489 intel_dp->aux_ch_data_reg = skl_aux_data_reg;
1490 } else if (HAS_PCH_SPLIT(dev_priv)) {
1491 intel_dp->aux_ch_ctl_reg = ilk_aux_ctl_reg;
1492 intel_dp->aux_ch_data_reg = ilk_aux_data_reg;
1493 } else {
1494 intel_dp->aux_ch_ctl_reg = g4x_aux_ctl_reg;
1495 intel_dp->aux_ch_data_reg = g4x_aux_data_reg;
1496 }
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001497}
1498
Jani Nikula9d1a1032014-03-14 16:51:15 +02001499static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001500intel_dp_aux_fini(struct intel_dp *intel_dp)
1501{
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001502 kfree(intel_dp->aux.name);
1503}
1504
Chris Wilson7a418e32016-06-24 14:00:14 +01001505static void
Mika Kaholab6339582016-09-09 14:10:52 +03001506intel_dp_aux_init(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001507{
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001508 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1509
1510 intel_dp->aux_ch = intel_aux_ch(intel_dp);
1511 intel_dp->aux_power_domain = intel_aux_power_domain(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001512
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001513 intel_aux_reg_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01001514 drm_dp_aux_init(&intel_dp->aux);
David Flynn8316f332010-12-08 16:10:21 +00001515
Chris Wilson7a418e32016-06-24 14:00:14 +01001516 /* Failure to allocate our preferred name is not critical */
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001517 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c",
1518 port_name(encoder->port));
Jani Nikula9d1a1032014-03-14 16:51:15 +02001519 intel_dp->aux.transfer = intel_dp_aux_transfer;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001520}
1521
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001522bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301523{
Jani Nikulafc603ca2017-10-09 12:29:58 +03001524 int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001525
Jani Nikulafc603ca2017-10-09 12:29:58 +03001526 return max_rate >= 540000;
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301527}
1528
Daniel Vetter0e503382014-07-04 11:26:04 -03001529static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001530intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001531 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001532{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001533 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001534 const struct dp_link_dpll *divisor = NULL;
1535 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001536
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01001537 if (IS_G4X(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001538 divisor = gen4_dpll;
1539 count = ARRAY_SIZE(gen4_dpll);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001540 } else if (HAS_PCH_SPLIT(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001541 divisor = pch_dpll;
1542 count = ARRAY_SIZE(pch_dpll);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001543 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001544 divisor = chv_dpll;
1545 count = ARRAY_SIZE(chv_dpll);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01001546 } else if (IS_VALLEYVIEW(dev_priv)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001547 divisor = vlv_dpll;
1548 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001549 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001550
1551 if (divisor && count) {
1552 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001553 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001554 pipe_config->dpll = divisor[i].dpll;
1555 pipe_config->clock_set = true;
1556 break;
1557 }
1558 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001559 }
1560}
1561
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001562static void snprintf_int_array(char *str, size_t len,
1563 const int *array, int nelem)
1564{
1565 int i;
1566
1567 str[0] = '\0';
1568
1569 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001570 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001571 if (r >= len)
1572 return;
1573 str += r;
1574 len -= r;
1575 }
1576}
1577
1578static void intel_dp_print_rates(struct intel_dp *intel_dp)
1579{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001580 char str[128]; /* FIXME: too big for stack? */
1581
1582 if ((drm_debug & DRM_UT_KMS) == 0)
1583 return;
1584
Jani Nikula55cfc582017-03-28 17:59:04 +03001585 snprintf_int_array(str, sizeof(str),
1586 intel_dp->source_rates, intel_dp->num_source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001587 DRM_DEBUG_KMS("source rates: %s\n", str);
1588
Jani Nikula68f357c2017-03-28 17:59:05 +03001589 snprintf_int_array(str, sizeof(str),
1590 intel_dp->sink_rates, intel_dp->num_sink_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001591 DRM_DEBUG_KMS("sink rates: %s\n", str);
1592
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001593 snprintf_int_array(str, sizeof(str),
1594 intel_dp->common_rates, intel_dp->num_common_rates);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001595 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001596}
1597
Ville Syrjälä50fec212015-03-12 17:10:34 +02001598int
1599intel_dp_max_link_rate(struct intel_dp *intel_dp)
1600{
Ville Syrjälä50fec212015-03-12 17:10:34 +02001601 int len;
1602
Jani Nikulae6c0c642017-04-06 16:44:12 +03001603 len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001604 if (WARN_ON(len <= 0))
1605 return 162000;
1606
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001607 return intel_dp->common_rates[len - 1];
Ville Syrjälä50fec212015-03-12 17:10:34 +02001608}
1609
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001610int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1611{
Jani Nikula8001b752017-03-28 17:59:03 +03001612 int i = intel_dp_rate_index(intel_dp->sink_rates,
1613 intel_dp->num_sink_rates, rate);
Jani Nikulab5c72b22017-03-28 17:59:02 +03001614
1615 if (WARN_ON(i < 0))
1616 i = 0;
1617
1618 return i;
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001619}
1620
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001621void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1622 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001623{
Jani Nikula68f357c2017-03-28 17:59:05 +03001624 /* eDP 1.4 rate select method. */
1625 if (intel_dp->use_rate_select) {
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001626 *link_bw = 0;
1627 *rate_select =
1628 intel_dp_rate_select(intel_dp, port_clock);
1629 } else {
1630 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1631 *rate_select = 0;
1632 }
1633}
1634
Jani Nikulaf580bea2016-09-15 16:28:52 +03001635static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
1636 struct intel_crtc_state *pipe_config)
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001637{
1638 int bpp, bpc;
1639
1640 bpp = pipe_config->pipe_bpp;
1641 bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);
1642
1643 if (bpc > 0)
1644 bpp = min(bpp, 3*bpc);
1645
Manasi Navare611032b2017-01-24 08:21:49 -08001646 /* For DP Compliance we override the computed bpp for the pipe */
1647 if (intel_dp->compliance.test_data.bpc != 0) {
1648 pipe_config->pipe_bpp = 3*intel_dp->compliance.test_data.bpc;
1649 pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
1650 DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
1651 pipe_config->pipe_bpp);
1652 }
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001653 return bpp;
1654}
1655
Jim Bridedc911f52017-08-09 12:48:53 -07001656static bool intel_edp_compare_alt_mode(struct drm_display_mode *m1,
1657 struct drm_display_mode *m2)
1658{
1659 bool bres = false;
1660
1661 if (m1 && m2)
1662 bres = (m1->hdisplay == m2->hdisplay &&
1663 m1->hsync_start == m2->hsync_start &&
1664 m1->hsync_end == m2->hsync_end &&
1665 m1->htotal == m2->htotal &&
1666 m1->vdisplay == m2->vdisplay &&
1667 m1->vsync_start == m2->vsync_start &&
1668 m1->vsync_end == m2->vsync_end &&
1669 m1->vtotal == m2->vtotal);
1670 return bres;
1671}
1672
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001673bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001674intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001675 struct intel_crtc_state *pipe_config,
1676 struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001677{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001678 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001679 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001680 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001681 enum port port = encoder->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001682 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001683 struct intel_connector *intel_connector = intel_dp->attached_connector;
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001684 struct intel_digital_connector_state *intel_conn_state =
1685 to_intel_digital_connector_state(conn_state);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001686 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001687 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001688 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001689 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001690 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301691 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001692 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001693 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001694 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001695 uint8_t link_bw, rate_select;
Jani Nikulab31e85e2017-05-18 14:10:25 +03001696 bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
1697 DP_DPCD_QUIRK_LIMITED_M_N);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301698
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001699 common_len = intel_dp_common_len_rate_limit(intel_dp,
Jani Nikulae6c0c642017-04-06 16:44:12 +03001700 intel_dp->max_link_rate);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301701
1702 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001703 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301704
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001705 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001706
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001707 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001708 pipe_config->has_pch_encoder = true;
1709
Vandana Kannanf769cd22014-08-05 07:51:22 -07001710 pipe_config->has_drrs = false;
Ville Syrjälä20ff39f2017-11-29 18:43:01 +02001711 if (IS_G4X(dev_priv) || port == PORT_A)
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02001712 pipe_config->has_audio = false;
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001713 else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02001714 pipe_config->has_audio = intel_dp->has_audio;
1715 else
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001716 pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001717
Jani Nikula1853a9d2017-08-18 12:30:20 +03001718 if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jim Bridedc911f52017-08-09 12:48:53 -07001719 struct drm_display_mode *panel_mode =
1720 intel_connector->panel.alt_fixed_mode;
1721 struct drm_display_mode *req_mode = &pipe_config->base.mode;
1722
1723 if (!intel_edp_compare_alt_mode(req_mode, panel_mode))
1724 panel_mode = intel_connector->panel.fixed_mode;
1725
1726 drm_mode_debug_printmodeline(panel_mode);
1727
1728 intel_fixed_panel_mode(panel_mode, adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001729
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001730 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07001731 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001732 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001733 if (ret)
1734 return ret;
1735 }
1736
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01001737 if (HAS_GMCH_DISPLAY(dev_priv))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001738 intel_gmch_panel_fitting(intel_crtc, pipe_config,
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02001739 conn_state->scaling_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001740 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001741 intel_pch_panel_fitting(intel_crtc, pipe_config,
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02001742 conn_state->scaling_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001743 }
1744
Ville Syrjälä050213892017-11-29 20:08:47 +02001745 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1746 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
1747 return false;
1748
Daniel Vettercb1793c2012-06-04 18:39:21 +02001749 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001750 return false;
1751
Manasi Navareda15f7c2017-01-24 08:16:34 -08001752 /* Use values requested by Compliance Test Request */
1753 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
Jani Nikulaec990e22017-04-06 16:44:15 +03001754 int index;
1755
Manasi Navare140ef132017-06-08 13:41:03 -07001756 /* Validate the compliance test data since max values
1757 * might have changed due to link train fallback.
1758 */
1759 if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
1760 intel_dp->compliance.test_lane_count)) {
1761 index = intel_dp_rate_index(intel_dp->common_rates,
1762 intel_dp->num_common_rates,
1763 intel_dp->compliance.test_link_rate);
1764 if (index >= 0)
1765 min_clock = max_clock = index;
1766 min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
1767 }
Manasi Navareda15f7c2017-01-24 08:16:34 -08001768 }
Daniel Vetter083f9562012-04-20 20:23:49 +02001769 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301770 "max bw %d pixel clock %iKHz\n",
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001771 max_lane_count, intel_dp->common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001772 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001773
Daniel Vetter36008362013-03-27 00:44:59 +01001774 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1775 * bpc in between. */
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001776 bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
Jani Nikula1853a9d2017-08-18 12:30:20 +03001777 if (intel_dp_is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301778
1779 /* Get bpp from vbt only for panels that dont have bpp in edid */
1780 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001781 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001782 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001783 dev_priv->vbt.edp.bpp);
1784 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001785 }
1786
Jani Nikula344c5bb2014-09-09 11:25:13 +03001787 /*
1788 * Use the maximum clock and number of lanes the eDP panel
1789 * advertizes being capable of. The panels are generally
1790 * designed to support only a single clock and lane
1791 * configuration, and typically these values correspond to the
1792 * native resolution of the panel.
1793 */
1794 min_lane_count = max_lane_count;
1795 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001796 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001797
Daniel Vetter36008362013-03-27 00:44:59 +01001798 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001799 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1800 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001801
Dave Airliec6930992014-07-14 11:04:39 +10001802 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301803 for (lane_count = min_lane_count;
1804 lane_count <= max_lane_count;
1805 lane_count <<= 1) {
1806
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001807 link_clock = intel_dp->common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001808 link_avail = intel_dp_max_data_rate(link_clock,
1809 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001810
Daniel Vetter36008362013-03-27 00:44:59 +01001811 if (mode_rate <= link_avail) {
1812 goto found;
1813 }
1814 }
1815 }
1816 }
1817
1818 return false;
1819
1820found:
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001821 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001822 /*
1823 * See:
1824 * CEA-861-E - 5.1 Default Encoding Parameters
1825 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1826 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001827 pipe_config->limited_color_range =
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02001828 bpp != 18 &&
1829 drm_default_rgb_quant_range(adjusted_mode) ==
1830 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001831 } else {
1832 pipe_config->limited_color_range =
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001833 intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001834 }
1835
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001836 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301837
Daniel Vetter657445f2013-05-04 10:09:18 +02001838 pipe_config->pipe_bpp = bpp;
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001839 pipe_config->port_clock = intel_dp->common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001840
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001841 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1842 &link_bw, &rate_select);
1843
1844 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1845 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001846 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001847 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1848 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001849
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001850 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001851 adjusted_mode->crtc_clock,
1852 pipe_config->port_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03001853 &pipe_config->dp_m_n,
1854 reduce_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001855
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301856 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301857 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001858 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301859 intel_link_compute_m_n(bpp, lane_count,
1860 intel_connector->panel.downclock_mode->clock,
1861 pipe_config->port_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03001862 &pipe_config->dp_m2_n2,
1863 reduce_m_n);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301864 }
1865
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001866 /*
1867 * DPLL0 VCO may need to be adjusted to get the correct
1868 * clock for eDP. This will affect cdclk as well.
1869 */
Jani Nikula1853a9d2017-08-18 12:30:20 +03001870 if (intel_dp_is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001871 int vco;
1872
1873 switch (pipe_config->port_clock / 2) {
1874 case 108000:
1875 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001876 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001877 break;
1878 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001879 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001880 break;
1881 }
1882
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001883 to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001884 }
1885
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001886 if (!HAS_DDI(dev_priv))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001887 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001888
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +03001889 intel_psr_compute_config(intel_dp, pipe_config);
1890
Daniel Vetter36008362013-03-27 00:44:59 +01001891 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001892}
1893
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001894void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001895 int link_rate, uint8_t lane_count,
1896 bool link_mst)
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001897{
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001898 intel_dp->link_rate = link_rate;
1899 intel_dp->lane_count = lane_count;
1900 intel_dp->link_mst = link_mst;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001901}
1902
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001903static void intel_dp_prepare(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001904 const struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001905{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001906 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetterb934223d2013-07-21 21:37:05 +02001907 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001908 enum port port = encoder->port;
Ville Syrjäläadc10302017-10-31 22:51:14 +02001909 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001910 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001911
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001912 intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
1913 pipe_config->lane_count,
1914 intel_crtc_has_type(pipe_config,
1915 INTEL_OUTPUT_DP_MST));
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001916
Keith Packard417e8222011-11-01 19:54:11 -07001917 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001918 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001919 *
1920 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001921 * SNB CPU
1922 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001923 * CPT PCH
1924 *
1925 * IBX PCH and CPU are the same for almost everything,
1926 * except that the CPU DP PLL is configured in this
1927 * register
1928 *
1929 * CPT PCH is quite different, having many bits moved
1930 * to the TRANS_DP_CTL register instead. That
1931 * configuration happens (oddly) in ironlake_pch_enable
1932 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001933
Keith Packard417e8222011-11-01 19:54:11 -07001934 /* Preserve the BIOS-computed detected bit. This is
1935 * supposed to be read-only.
1936 */
1937 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001938
Keith Packard417e8222011-11-01 19:54:11 -07001939 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001940 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001941 intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001942
Keith Packard417e8222011-11-01 19:54:11 -07001943 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001944
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001945 if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001946 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1947 intel_dp->DP |= DP_SYNC_HS_HIGH;
1948 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1949 intel_dp->DP |= DP_SYNC_VS_HIGH;
1950 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1951
Jani Nikula6aba5b62013-10-04 15:08:10 +03001952 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001953 intel_dp->DP |= DP_ENHANCED_FRAMING;
1954
Daniel Vetter7c62a162013-06-01 17:16:20 +02001955 intel_dp->DP |= crtc->pipe << 29;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001956 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001957 u32 trans_dp;
1958
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001959 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001960
1961 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1962 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1963 trans_dp |= TRANS_DP_ENH_FRAMING;
1964 else
1965 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1966 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001967 } else {
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02001968 if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001969 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001970
1971 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1972 intel_dp->DP |= DP_SYNC_HS_HIGH;
1973 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1974 intel_dp->DP |= DP_SYNC_VS_HIGH;
1975 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1976
Jani Nikula6aba5b62013-10-04 15:08:10 +03001977 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001978 intel_dp->DP |= DP_ENHANCED_FRAMING;
1979
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001980 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001981 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001982 else if (crtc->pipe == PIPE_B)
1983 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001984 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001985}
1986
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001987#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1988#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001989
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001990#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1991#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001992
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001993#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1994#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001995
Ville Syrjälä46bd8382017-10-31 22:51:22 +02001996static void intel_pps_verify_state(struct intel_dp *intel_dp);
Imre Deakde9c1b62016-06-16 20:01:46 +03001997
Daniel Vetter4be73782014-01-17 14:39:48 +01001998static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001999 u32 mask,
2000 u32 value)
2001{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002002 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002003 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07002004
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002005 lockdep_assert_held(&dev_priv->pps_mutex);
2006
Ville Syrjälä46bd8382017-10-31 22:51:22 +02002007 intel_pps_verify_state(intel_dp);
Imre Deakde9c1b62016-06-16 20:01:46 +03002008
Jani Nikulabf13e812013-09-06 07:40:05 +03002009 pp_stat_reg = _pp_stat_reg(intel_dp);
2010 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07002011
2012 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002013 mask, value,
2014 I915_READ(pp_stat_reg),
2015 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07002016
Chris Wilson9036ff02016-06-30 15:33:09 +01002017 if (intel_wait_for_register(dev_priv,
2018 pp_stat_reg, mask, value,
2019 5000))
Keith Packard99ea7122011-11-01 19:57:50 -07002020 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002021 I915_READ(pp_stat_reg),
2022 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00002023
2024 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07002025}
2026
Daniel Vetter4be73782014-01-17 14:39:48 +01002027static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07002028{
2029 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01002030 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07002031}
2032
Daniel Vetter4be73782014-01-17 14:39:48 +01002033static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07002034{
Keith Packardbd943152011-09-18 23:09:52 -07002035 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01002036 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07002037}
Keith Packardbd943152011-09-18 23:09:52 -07002038
Daniel Vetter4be73782014-01-17 14:39:48 +01002039static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07002040{
Abhay Kumard28d4732016-01-22 17:39:04 -08002041 ktime_t panel_power_on_time;
2042 s64 panel_power_off_duration;
2043
Keith Packard99ea7122011-11-01 19:57:50 -07002044 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02002045
Abhay Kumard28d4732016-01-22 17:39:04 -08002046 /* take the difference of currrent time and panel power off time
2047 * and then make panel wait for t11_t12 if needed. */
2048 panel_power_on_time = ktime_get_boottime();
2049 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
2050
Paulo Zanonidce56b32013-12-19 14:29:40 -02002051 /* When we disable the VDD override bit last we have to do the manual
2052 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08002053 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
2054 wait_remaining_ms_from_jiffies(jiffies,
2055 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002056
Daniel Vetter4be73782014-01-17 14:39:48 +01002057 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07002058}
Keith Packardbd943152011-09-18 23:09:52 -07002059
Daniel Vetter4be73782014-01-17 14:39:48 +01002060static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002061{
2062 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
2063 intel_dp->backlight_on_delay);
2064}
2065
Daniel Vetter4be73782014-01-17 14:39:48 +01002066static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002067{
2068 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
2069 intel_dp->backlight_off_delay);
2070}
Keith Packard99ea7122011-11-01 19:57:50 -07002071
Keith Packard832dd3c2011-11-01 19:34:06 -07002072/* Read the current pp_control value, unlocking the register if it
2073 * is locked
2074 */
2075
Jesse Barnes453c5422013-03-28 09:55:41 -07002076static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07002077{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002078 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jesse Barnes453c5422013-03-28 09:55:41 -07002079 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07002080
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002081 lockdep_assert_held(&dev_priv->pps_mutex);
2082
Jani Nikulabf13e812013-09-06 07:40:05 +03002083 control = I915_READ(_pp_ctrl_reg(intel_dp));
Imre Deak8090ba82016-08-10 14:07:33 +03002084 if (WARN_ON(!HAS_DDI(dev_priv) &&
2085 (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05302086 control &= ~PANEL_UNLOCK_MASK;
2087 control |= PANEL_UNLOCK_REGS;
2088 }
Keith Packard832dd3c2011-11-01 19:34:06 -07002089 return control;
Keith Packardbd943152011-09-18 23:09:52 -07002090}
2091
Ville Syrjälä951468f2014-09-04 14:55:31 +03002092/*
2093 * Must be paired with edp_panel_vdd_off().
2094 * Must hold pps_mutex around the whole on/off sequence.
2095 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2096 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03002097static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002098{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002099 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak4e6e1a52014-03-27 17:45:11 +02002100 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002101 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002102 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002103 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08002104
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002105 lockdep_assert_held(&dev_priv->pps_mutex);
2106
Jani Nikula1853a9d2017-08-18 12:30:20 +03002107 if (!intel_dp_is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002108 return false;
Keith Packardbd943152011-09-18 23:09:52 -07002109
Egbert Eich2c623c12014-11-25 12:54:57 +01002110 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002111 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07002112
Daniel Vetter4be73782014-01-17 14:39:48 +01002113 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002114 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002115
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002116 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002117
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002118 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002119 port_name(intel_dig_port->base.port));
Keith Packardbd943152011-09-18 23:09:52 -07002120
Daniel Vetter4be73782014-01-17 14:39:48 +01002121 if (!edp_have_panel_power(intel_dp))
2122 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07002123
Jesse Barnes453c5422013-03-28 09:55:41 -07002124 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002125 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07002126
Jani Nikulabf13e812013-09-06 07:40:05 +03002127 pp_stat_reg = _pp_stat_reg(intel_dp);
2128 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002129
2130 I915_WRITE(pp_ctrl_reg, pp);
2131 POSTING_READ(pp_ctrl_reg);
2132 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2133 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07002134 /*
2135 * If the panel wasn't on, delay before accessing aux channel
2136 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002137 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002138 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002139 port_name(intel_dig_port->base.port));
Keith Packardf01eca22011-09-28 16:48:10 -07002140 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07002141 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002142
2143 return need_to_disable;
2144}
2145
Ville Syrjälä951468f2014-09-04 14:55:31 +03002146/*
2147 * Must be paired with intel_edp_panel_vdd_off() or
2148 * intel_edp_panel_off().
2149 * Nested calls to these functions are not allowed since
2150 * we drop the lock. Caller must use some higher level
2151 * locking to prevent nested calls from other threads.
2152 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01002153void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002154{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002155 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002156
Jani Nikula1853a9d2017-08-18 12:30:20 +03002157 if (!intel_dp_is_edp(intel_dp))
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002158 return;
2159
Ville Syrjälä773538e82014-09-04 14:54:56 +03002160 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002161 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002162 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002163
Rob Clarke2c719b2014-12-15 13:56:32 -05002164 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002165 port_name(dp_to_dig_port(intel_dp)->base.port));
Jesse Barnes5d613502011-01-24 17:10:54 -08002166}
2167
Daniel Vetter4be73782014-01-17 14:39:48 +01002168static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002169{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002170 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002171 struct intel_digital_port *intel_dig_port =
2172 dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002173 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002174 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08002175
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002176 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01002177
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002178 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002179
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002180 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002181 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002182
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002183 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002184 port_name(intel_dig_port->base.port));
Jesse Barnes453c5422013-03-28 09:55:41 -07002185
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002186 pp = ironlake_get_pp_control(intel_dp);
2187 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07002188
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002189 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2190 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002191
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002192 I915_WRITE(pp_ctrl_reg, pp);
2193 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02002194
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002195 /* Make sure sequencer is idle before allowing subsequent activity */
2196 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2197 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002198
Imre Deak5a162e22016-08-10 14:07:30 +03002199 if ((pp & PANEL_POWER_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08002200 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002201
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002202 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07002203}
2204
Daniel Vetter4be73782014-01-17 14:39:48 +01002205static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07002206{
2207 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
2208 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002209
Ville Syrjälä773538e82014-09-04 14:54:56 +03002210 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002211 if (!intel_dp->want_panel_vdd)
2212 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002213 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002214}
2215
Imre Deakaba86892014-07-30 15:57:31 +03002216static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
2217{
2218 unsigned long delay;
2219
2220 /*
2221 * Queue the timer to fire a long time from now (relative to the power
2222 * down delay) to keep the panel power up across a sequence of
2223 * operations.
2224 */
2225 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2226 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2227}
2228
Ville Syrjälä951468f2014-09-04 14:55:31 +03002229/*
2230 * Must be paired with edp_panel_vdd_on().
2231 * Must hold pps_mutex around the whole on/off sequence.
2232 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2233 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002234static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002235{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002236 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002237
2238 lockdep_assert_held(&dev_priv->pps_mutex);
2239
Jani Nikula1853a9d2017-08-18 12:30:20 +03002240 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002241 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002242
Rob Clarke2c719b2014-12-15 13:56:32 -05002243 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002244 port_name(dp_to_dig_port(intel_dp)->base.port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002245
Keith Packardbd943152011-09-18 23:09:52 -07002246 intel_dp->want_panel_vdd = false;
2247
Imre Deakaba86892014-07-30 15:57:31 +03002248 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002249 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002250 else
2251 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002252}
2253
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002254static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002255{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002256 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packard99ea7122011-11-01 19:57:50 -07002257 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002258 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002259
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002260 lockdep_assert_held(&dev_priv->pps_mutex);
2261
Jani Nikula1853a9d2017-08-18 12:30:20 +03002262 if (!intel_dp_is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002263 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002264
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002265 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002266 port_name(dp_to_dig_port(intel_dp)->base.port));
Keith Packard99ea7122011-11-01 19:57:50 -07002267
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002268 if (WARN(edp_have_panel_power(intel_dp),
2269 "eDP port %c panel power already on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002270 port_name(dp_to_dig_port(intel_dp)->base.port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002271 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002272
Daniel Vetter4be73782014-01-17 14:39:48 +01002273 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002274
Jani Nikulabf13e812013-09-06 07:40:05 +03002275 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002276 pp = ironlake_get_pp_control(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002277 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002278 /* ILK workaround: disable reset around power sequence */
2279 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002280 I915_WRITE(pp_ctrl_reg, pp);
2281 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002282 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002283
Imre Deak5a162e22016-08-10 14:07:30 +03002284 pp |= PANEL_POWER_ON;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002285 if (!IS_GEN5(dev_priv))
Keith Packard99ea7122011-11-01 19:57:50 -07002286 pp |= PANEL_POWER_RESET;
2287
Jesse Barnes453c5422013-03-28 09:55:41 -07002288 I915_WRITE(pp_ctrl_reg, pp);
2289 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002290
Daniel Vetter4be73782014-01-17 14:39:48 +01002291 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002292 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002293
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002294 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002295 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002296 I915_WRITE(pp_ctrl_reg, pp);
2297 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002298 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002299}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002300
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002301void intel_edp_panel_on(struct intel_dp *intel_dp)
2302{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002303 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002304 return;
2305
2306 pps_lock(intel_dp);
2307 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002308 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002309}
2310
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002311
2312static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002313{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002314 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packard99ea7122011-11-01 19:57:50 -07002315 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002316 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002317
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002318 lockdep_assert_held(&dev_priv->pps_mutex);
2319
Jani Nikula1853a9d2017-08-18 12:30:20 +03002320 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002321 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002322
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002323 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002324 port_name(dp_to_dig_port(intel_dp)->base.port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002325
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002326 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002327 port_name(dp_to_dig_port(intel_dp)->base.port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002328
Jesse Barnes453c5422013-03-28 09:55:41 -07002329 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002330 /* We need to switch off panel power _and_ force vdd, for otherwise some
2331 * panels get very unhappy and cease to work. */
Imre Deak5a162e22016-08-10 14:07:30 +03002332 pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002333 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002334
Jani Nikulabf13e812013-09-06 07:40:05 +03002335 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002336
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002337 intel_dp->want_panel_vdd = false;
2338
Jesse Barnes453c5422013-03-28 09:55:41 -07002339 I915_WRITE(pp_ctrl_reg, pp);
2340 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002341
Daniel Vetter4be73782014-01-17 14:39:48 +01002342 wait_panel_off(intel_dp);
Manasi Navared7ba25b2017-10-04 09:48:26 -07002343 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002344
2345 /* We got a reference when we enabled the VDD. */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002346 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002347}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002348
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002349void intel_edp_panel_off(struct intel_dp *intel_dp)
2350{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002351 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002352 return;
2353
2354 pps_lock(intel_dp);
2355 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002356 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002357}
2358
Jani Nikula1250d102014-08-12 17:11:39 +03002359/* Enable backlight in the panel power control. */
2360static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002361{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002362 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002363 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002364 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002365
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002366 /*
2367 * If we enable the backlight right away following a panel power
2368 * on, we may see slight flicker as the panel syncs with the eDP
2369 * link. So delay a bit to make sure the image is solid before
2370 * allowing it to appear.
2371 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002372 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002373
Ville Syrjälä773538e82014-09-04 14:54:56 +03002374 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002375
Jesse Barnes453c5422013-03-28 09:55:41 -07002376 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002377 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002378
Jani Nikulabf13e812013-09-06 07:40:05 +03002379 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002380
2381 I915_WRITE(pp_ctrl_reg, pp);
2382 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002383
Ville Syrjälä773538e82014-09-04 14:54:56 +03002384 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002385}
2386
Jani Nikula1250d102014-08-12 17:11:39 +03002387/* Enable backlight PWM and backlight PP control. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002388void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
2389 const struct drm_connector_state *conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002390{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002391 struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);
2392
Jani Nikula1853a9d2017-08-18 12:30:20 +03002393 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002394 return;
2395
2396 DRM_DEBUG_KMS("\n");
2397
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002398 intel_panel_enable_backlight(crtc_state, conn_state);
Jani Nikula1250d102014-08-12 17:11:39 +03002399 _intel_edp_backlight_on(intel_dp);
2400}
2401
2402/* Disable backlight in the panel power control. */
2403static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002404{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002405 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002406 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002407 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002408
Jani Nikula1853a9d2017-08-18 12:30:20 +03002409 if (!intel_dp_is_edp(intel_dp))
Keith Packardf01eca22011-09-28 16:48:10 -07002410 return;
2411
Ville Syrjälä773538e82014-09-04 14:54:56 +03002412 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002413
Jesse Barnes453c5422013-03-28 09:55:41 -07002414 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002415 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002416
Jani Nikulabf13e812013-09-06 07:40:05 +03002417 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002418
2419 I915_WRITE(pp_ctrl_reg, pp);
2420 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002421
Ville Syrjälä773538e82014-09-04 14:54:56 +03002422 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002423
Paulo Zanonidce56b32013-12-19 14:29:40 -02002424 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002425 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002426}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002427
Jani Nikula1250d102014-08-12 17:11:39 +03002428/* Disable backlight PP control and backlight PWM. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002429void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002430{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002431 struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);
2432
Jani Nikula1853a9d2017-08-18 12:30:20 +03002433 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002434 return;
2435
2436 DRM_DEBUG_KMS("\n");
2437
2438 _intel_edp_backlight_off(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002439 intel_panel_disable_backlight(old_conn_state);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002440}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002441
Jani Nikula73580fb72014-08-12 17:11:41 +03002442/*
2443 * Hook for controlling the panel power control backlight through the bl_power
2444 * sysfs attribute. Take care to handle multiple calls.
2445 */
2446static void intel_edp_backlight_power(struct intel_connector *connector,
2447 bool enable)
2448{
2449 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002450 bool is_enabled;
2451
Ville Syrjälä773538e82014-09-04 14:54:56 +03002452 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002453 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002454 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002455
2456 if (is_enabled == enable)
2457 return;
2458
Jani Nikula23ba9372014-08-27 14:08:43 +03002459 DRM_DEBUG_KMS("panel power control backlight %s\n",
2460 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002461
2462 if (enable)
2463 _intel_edp_backlight_on(intel_dp);
2464 else
2465 _intel_edp_backlight_off(intel_dp);
2466}
2467
Ville Syrjälä64e10772015-10-29 21:26:01 +02002468static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2469{
2470 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2471 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2472 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2473
2474 I915_STATE_WARN(cur_state != state,
2475 "DP port %c state assertion failure (expected %s, current %s)\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002476 port_name(dig_port->base.port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002477 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002478}
2479#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2480
2481static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2482{
2483 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2484
2485 I915_STATE_WARN(cur_state != state,
2486 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002487 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002488}
2489#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2490#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2491
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002492static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002493 const struct intel_crtc_state *pipe_config)
Jesse Barnesd240f202010-08-13 15:43:26 -07002494{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002495 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002496 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002497
Ville Syrjälä64e10772015-10-29 21:26:01 +02002498 assert_pipe_disabled(dev_priv, crtc->pipe);
2499 assert_dp_port_disabled(intel_dp);
2500 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002501
Ville Syrjäläabfce942015-10-29 21:26:03 +02002502 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002503 pipe_config->port_clock);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002504
2505 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2506
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002507 if (pipe_config->port_clock == 162000)
Ville Syrjäläabfce942015-10-29 21:26:03 +02002508 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2509 else
2510 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2511
2512 I915_WRITE(DP_A, intel_dp->DP);
2513 POSTING_READ(DP_A);
2514 udelay(500);
2515
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002516 /*
2517 * [DevILK] Work around required when enabling DP PLL
2518 * while a pipe is enabled going to FDI:
2519 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2520 * 2. Program DP PLL enable
2521 */
2522 if (IS_GEN5(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02002523 intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002524
Daniel Vetter07679352012-09-06 22:15:42 +02002525 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002526
Daniel Vetter07679352012-09-06 22:15:42 +02002527 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002528 POSTING_READ(DP_A);
2529 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002530}
2531
Ville Syrjäläadc10302017-10-31 22:51:14 +02002532static void ironlake_edp_pll_off(struct intel_dp *intel_dp,
2533 const struct intel_crtc_state *old_crtc_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002534{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002535 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002536 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002537
Ville Syrjälä64e10772015-10-29 21:26:01 +02002538 assert_pipe_disabled(dev_priv, crtc->pipe);
2539 assert_dp_port_disabled(intel_dp);
2540 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002541
Ville Syrjäläabfce942015-10-29 21:26:03 +02002542 DRM_DEBUG_KMS("disabling eDP PLL\n");
2543
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002544 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002545
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002546 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002547 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002548 udelay(200);
2549}
2550
Ville Syrjälä857c4162017-10-27 12:45:23 +03002551static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
2552{
2553 /*
2554 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
2555 * be capable of signalling downstream hpd with a long pulse.
2556 * Whether or not that means D3 is safe to use is not clear,
2557 * but let's assume so until proven otherwise.
2558 *
2559 * FIXME should really check all downstream ports...
2560 */
2561 return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
2562 intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT &&
2563 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
2564}
2565
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002566/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002567void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002568{
2569 int ret, i;
2570
2571 /* Should have a valid DPCD by this point */
2572 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2573 return;
2574
2575 if (mode != DRM_MODE_DPMS_ON) {
Ville Syrjälä857c4162017-10-27 12:45:23 +03002576 if (downstream_hpd_needs_d0(intel_dp))
2577 return;
2578
Jani Nikula9d1a1032014-03-14 16:51:15 +02002579 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2580 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002581 } else {
Imre Deak357c0ae2016-11-21 21:15:06 +02002582 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
2583
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002584 /*
2585 * When turning on, we need to retry for 1ms to give the sink
2586 * time to wake up.
2587 */
2588 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002589 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2590 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002591 if (ret == 1)
2592 break;
2593 msleep(1);
2594 }
Imre Deak357c0ae2016-11-21 21:15:06 +02002595
2596 if (ret == 1 && lspcon->active)
2597 lspcon_wait_pcon_mode(lspcon);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002598 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002599
2600 if (ret != 1)
2601 DRM_DEBUG_KMS("failed to %s sink power state\n",
2602 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002603}
2604
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002605static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2606 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002607{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002608 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002609 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002610 enum port port = encoder->port;
Imre Deak6d129be2014-03-05 16:20:54 +02002611 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002612 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002613
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002614 if (!intel_display_power_get_if_enabled(dev_priv,
2615 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002616 return false;
2617
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002618 ret = false;
2619
Imre Deak6d129be2014-03-05 16:20:54 +02002620 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002621
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002622 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002623 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002624
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002625 if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002626 *pipe = PORT_TO_PIPE_CPT(tmp);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002627 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002628 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002629
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002630 for_each_pipe(dev_priv, p) {
2631 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2632 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2633 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002634 ret = true;
2635
2636 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002637 }
2638 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002639
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002640 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002641 i915_mmio_reg_offset(intel_dp->output_reg));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002642 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002643 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2644 } else {
2645 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002646 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002647
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002648 ret = true;
2649
2650out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002651 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002652
2653 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002654}
2655
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002656static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002657 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002658{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002659 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002660 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002661 u32 tmp, flags = 0;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002662 enum port port = encoder->port;
Ville Syrjäläadc10302017-10-31 22:51:14 +02002663 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002664
Ville Syrjäläe1214b92017-10-27 22:31:23 +03002665 if (encoder->type == INTEL_OUTPUT_EDP)
2666 pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
2667 else
2668 pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002669
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002670 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002671
2672 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002673
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002674 if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002675 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2676
2677 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002678 flags |= DRM_MODE_FLAG_PHSYNC;
2679 else
2680 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002681
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002682 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002683 flags |= DRM_MODE_FLAG_PVSYNC;
2684 else
2685 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002686 } else {
2687 if (tmp & DP_SYNC_HS_HIGH)
2688 flags |= DRM_MODE_FLAG_PHSYNC;
2689 else
2690 flags |= DRM_MODE_FLAG_NHSYNC;
2691
2692 if (tmp & DP_SYNC_VS_HIGH)
2693 flags |= DRM_MODE_FLAG_PVSYNC;
2694 else
2695 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002696 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002697
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002698 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002699
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02002700 if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002701 pipe_config->limited_color_range = true;
2702
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002703 pipe_config->lane_count =
2704 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2705
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002706 intel_dp_get_m_n(crtc, pipe_config);
2707
Ville Syrjälä18442d02013-09-13 16:00:08 +03002708 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002709 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002710 pipe_config->port_clock = 162000;
2711 else
2712 pipe_config->port_clock = 270000;
2713 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002714
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002715 pipe_config->base.adjusted_mode.crtc_clock =
2716 intel_dotclock_calculate(pipe_config->port_clock,
2717 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002718
Jani Nikula1853a9d2017-08-18 12:30:20 +03002719 if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02002720 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002721 /*
2722 * This is a big fat ugly hack.
2723 *
2724 * Some machines in UEFI boot mode provide us a VBT that has 18
2725 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2726 * unknown we fail to light up. Yet the same BIOS boots up with
2727 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2728 * max, not what it tells us to use.
2729 *
2730 * Note: This will still be broken if the eDP panel is not lit
2731 * up by the BIOS, and thus we can't get the mode at module
2732 * load.
2733 */
2734 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002735 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2736 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002737 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002738}
2739
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002740static void intel_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002741 const struct intel_crtc_state *old_crtc_state,
2742 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002743{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002744 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jani Nikula495a5bb2014-10-27 16:26:55 +02002745
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002746 if (old_crtc_state->has_audio)
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02002747 intel_audio_codec_disable(encoder,
2748 old_crtc_state, old_conn_state);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002749
2750 /* Make sure the panel is off before trying to change the mode. But also
2751 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002752 intel_edp_panel_vdd_on(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002753 intel_edp_backlight_off(old_conn_state);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002754 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002755 intel_edp_panel_off(intel_dp);
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002756}
2757
2758static void g4x_disable_dp(struct intel_encoder *encoder,
2759 const struct intel_crtc_state *old_crtc_state,
2760 const struct drm_connector_state *old_conn_state)
2761{
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002762 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Daniel Vetter37398502012-09-06 22:15:44 +02002763
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002764 /* disable the port before the pipe on g4x */
Ville Syrjäläadc10302017-10-31 22:51:14 +02002765 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002766}
2767
2768static void ilk_disable_dp(struct intel_encoder *encoder,
2769 const struct intel_crtc_state *old_crtc_state,
2770 const struct drm_connector_state *old_conn_state)
2771{
2772 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2773}
2774
2775static void vlv_disable_dp(struct intel_encoder *encoder,
2776 const struct intel_crtc_state *old_crtc_state,
2777 const struct drm_connector_state *old_conn_state)
2778{
2779 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2780
2781 intel_psr_disable(intel_dp, old_crtc_state);
2782
2783 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Jesse Barnesd240f202010-08-13 15:43:26 -07002784}
2785
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002786static void ilk_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002787 const struct intel_crtc_state *old_crtc_state,
2788 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002789{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002790 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02002791 enum port port = encoder->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002792
Ville Syrjäläadc10302017-10-31 22:51:14 +02002793 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002794
2795 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002796 if (port == PORT_A)
Ville Syrjäläadc10302017-10-31 22:51:14 +02002797 ironlake_edp_pll_off(intel_dp, old_crtc_state);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002798}
2799
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002800static void vlv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002801 const struct intel_crtc_state *old_crtc_state,
2802 const struct drm_connector_state *old_conn_state)
Ville Syrjälä49277c32014-03-31 18:21:26 +03002803{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002804 intel_dp_link_down(encoder, old_crtc_state);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002805}
2806
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002807static void chv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002808 const struct intel_crtc_state *old_crtc_state,
2809 const struct drm_connector_state *old_conn_state)
Ville Syrjälä580d3812014-04-09 13:29:00 +03002810{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002811 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002812
Ville Syrjäläadc10302017-10-31 22:51:14 +02002813 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002814
Ville Syrjäläa5805162015-05-26 20:42:30 +03002815 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002816
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002817 /* Assert data lane reset */
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02002818 chv_data_lane_soft_reset(encoder, old_crtc_state, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002819
Ville Syrjäläa5805162015-05-26 20:42:30 +03002820 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002821}
2822
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002823static void
2824_intel_dp_set_link_train(struct intel_dp *intel_dp,
2825 uint32_t *DP,
2826 uint8_t dp_train_pat)
2827{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002828 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002829 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002830 enum port port = intel_dig_port->base.port;
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002831
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002832 if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
2833 DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
2834 dp_train_pat & DP_TRAINING_PATTERN_MASK);
2835
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002836 if (HAS_DDI(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002837 uint32_t temp = I915_READ(DP_TP_CTL(port));
2838
2839 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2840 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2841 else
2842 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2843
2844 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2845 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2846 case DP_TRAINING_PATTERN_DISABLE:
2847 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2848
2849 break;
2850 case DP_TRAINING_PATTERN_1:
2851 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2852 break;
2853 case DP_TRAINING_PATTERN_2:
2854 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2855 break;
2856 case DP_TRAINING_PATTERN_3:
2857 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2858 break;
2859 }
2860 I915_WRITE(DP_TP_CTL(port), temp);
2861
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002862 } else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002863 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002864 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2865
2866 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2867 case DP_TRAINING_PATTERN_DISABLE:
2868 *DP |= DP_LINK_TRAIN_OFF_CPT;
2869 break;
2870 case DP_TRAINING_PATTERN_1:
2871 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2872 break;
2873 case DP_TRAINING_PATTERN_2:
2874 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2875 break;
2876 case DP_TRAINING_PATTERN_3:
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002877 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002878 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2879 break;
2880 }
2881
2882 } else {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002883 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002884 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2885 else
2886 *DP &= ~DP_LINK_TRAIN_MASK;
2887
2888 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2889 case DP_TRAINING_PATTERN_DISABLE:
2890 *DP |= DP_LINK_TRAIN_OFF;
2891 break;
2892 case DP_TRAINING_PATTERN_1:
2893 *DP |= DP_LINK_TRAIN_PAT_1;
2894 break;
2895 case DP_TRAINING_PATTERN_2:
2896 *DP |= DP_LINK_TRAIN_PAT_2;
2897 break;
2898 case DP_TRAINING_PATTERN_3:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002899 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002900 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2901 } else {
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002902 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002903 *DP |= DP_LINK_TRAIN_PAT_2;
2904 }
2905 break;
2906 }
2907 }
2908}
2909
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002910static void intel_dp_enable_port(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002911 const struct intel_crtc_state *old_crtc_state)
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002912{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002913 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002914
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002915 /* enable with pattern 1 (as per spec) */
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002916
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002917 intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002918
2919 /*
2920 * Magic for VLV/CHV. We _must_ first set up the register
2921 * without actually enabling the port, and then do another
2922 * write to enable the port. Otherwise link training will
2923 * fail when the power sequencer is freshly used for this port.
2924 */
2925 intel_dp->DP |= DP_PORT_EN;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002926 if (old_crtc_state->has_audio)
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002927 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002928
2929 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2930 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002931}
2932
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002933static void intel_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002934 const struct intel_crtc_state *pipe_config,
2935 const struct drm_connector_state *conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002936{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002937 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vettere8cb4552012-07-01 13:05:48 +02002938 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02002939 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002940 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002941 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002942
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002943 if (WARN_ON(dp_reg & DP_PORT_EN))
2944 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002945
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002946 pps_lock(intel_dp);
2947
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002948 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläadc10302017-10-31 22:51:14 +02002949 vlv_init_panel_power_sequencer(encoder, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002950
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002951 intel_dp_enable_port(intel_dp, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002952
2953 edp_panel_vdd_on(intel_dp);
2954 edp_panel_on(intel_dp);
2955 edp_panel_vdd_off(intel_dp, true);
2956
2957 pps_unlock(intel_dp);
2958
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002959 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002960 unsigned int lane_mask = 0x0;
2961
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002962 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002963 lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002964
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002965 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2966 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002967 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002968
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002969 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2970 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002971 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002972
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002973 if (pipe_config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002974 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002975 pipe_name(pipe));
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002976 intel_audio_codec_enable(encoder, pipe_config, conn_state);
Jani Nikulac1dec792014-10-27 16:26:56 +02002977 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002978}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002979
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002980static void g4x_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002981 const struct intel_crtc_state *pipe_config,
2982 const struct drm_connector_state *conn_state)
Jani Nikulaecff4f32013-09-06 07:38:29 +03002983{
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002984 intel_enable_dp(encoder, pipe_config, conn_state);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002985 intel_edp_backlight_on(pipe_config, conn_state);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002986}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002987
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002988static void vlv_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002989 const struct intel_crtc_state *pipe_config,
2990 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002991{
Jani Nikula828f5c62013-09-05 16:44:45 +03002992 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2993
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002994 intel_edp_backlight_on(pipe_config, conn_state);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +03002995 intel_psr_enable(intel_dp, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002996}
2997
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002998static void g4x_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002999 const struct intel_crtc_state *pipe_config,
3000 const struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003001{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003002 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003003 enum port port = encoder->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003004
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003005 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02003006
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02003007 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02003008 if (port == PORT_A)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003009 ironlake_edp_pll_on(intel_dp, pipe_config);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003010}
3011
Ville Syrjälä83b84592014-10-16 21:29:51 +03003012static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
3013{
3014 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01003015 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä83b84592014-10-16 21:29:51 +03003016 enum pipe pipe = intel_dp->pps_pipe;
Imre Deak44cb7342016-08-10 14:07:29 +03003017 i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03003018
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003019 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
3020
Ville Syrjäläd1586942017-02-08 19:52:54 +02003021 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
3022 return;
3023
Ville Syrjälä83b84592014-10-16 21:29:51 +03003024 edp_panel_vdd_off_sync(intel_dp);
3025
3026 /*
3027 * VLV seems to get confused when multiple power seqeuencers
3028 * have the same port selected (even if only one has power/vdd
3029 * enabled). The failure manifests as vlv_wait_port_ready() failing
3030 * CHV on the other hand doesn't seem to mind having the same port
3031 * selected in multiple power seqeuencers, but let's clear the
3032 * port select always when logically disconnecting a power sequencer
3033 * from a port.
3034 */
3035 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003036 pipe_name(pipe), port_name(intel_dig_port->base.port));
Ville Syrjälä83b84592014-10-16 21:29:51 +03003037 I915_WRITE(pp_on_reg, 0);
3038 POSTING_READ(pp_on_reg);
3039
3040 intel_dp->pps_pipe = INVALID_PIPE;
3041}
3042
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003043static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003044 enum pipe pipe)
3045{
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003046 struct intel_encoder *encoder;
3047
3048 lockdep_assert_held(&dev_priv->pps_mutex);
3049
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003050 for_each_intel_encoder(&dev_priv->drm, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003051 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03003052 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003053
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003054 if (encoder->type != INTEL_OUTPUT_DP &&
3055 encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003056 continue;
3057
3058 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003059 port = dp_to_dig_port(intel_dp)->base.port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003060
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003061 WARN(intel_dp->active_pipe == pipe,
3062 "stealing pipe %c power sequencer from active (e)DP port %c\n",
3063 pipe_name(pipe), port_name(port));
3064
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003065 if (intel_dp->pps_pipe != pipe)
3066 continue;
3067
3068 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03003069 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003070
3071 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003072 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003073 }
3074}
3075
Ville Syrjäläadc10302017-10-31 22:51:14 +02003076static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
3077 const struct intel_crtc_state *crtc_state)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003078{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003079 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjäläadc10302017-10-31 22:51:14 +02003080 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02003081 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003082
3083 lockdep_assert_held(&dev_priv->pps_mutex);
3084
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003085 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03003086
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003087 if (intel_dp->pps_pipe != INVALID_PIPE &&
3088 intel_dp->pps_pipe != crtc->pipe) {
3089 /*
3090 * If another power sequencer was being used on this
3091 * port previously make sure to turn off vdd there while
3092 * we still have control of it.
3093 */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003094 vlv_detach_power_sequencer(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003095 }
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003096
3097 /*
3098 * We may be stealing the power
3099 * sequencer from another port.
3100 */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003101 vlv_steal_power_sequencer(dev_priv, crtc->pipe);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003102
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003103 intel_dp->active_pipe = crtc->pipe;
3104
Jani Nikula1853a9d2017-08-18 12:30:20 +03003105 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003106 return;
3107
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003108 /* now it's all ours */
3109 intel_dp->pps_pipe = crtc->pipe;
3110
3111 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
Ville Syrjäläadc10302017-10-31 22:51:14 +02003112 pipe_name(intel_dp->pps_pipe), port_name(encoder->port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003113
3114 /* init power sequencer on this pipe and port */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003115 intel_dp_init_panel_power_sequencer(intel_dp);
3116 intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003117}
3118
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003119static void vlv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003120 const struct intel_crtc_state *pipe_config,
3121 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003122{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003123 vlv_phy_pre_encoder_enable(encoder, pipe_config);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003124
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003125 intel_enable_dp(encoder, pipe_config, conn_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003126}
3127
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003128static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003129 const struct intel_crtc_state *pipe_config,
3130 const struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07003131{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003132 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02003133
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003134 vlv_phy_pre_pll_enable(encoder, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003135}
3136
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003137static void chv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003138 const struct intel_crtc_state *pipe_config,
3139 const struct drm_connector_state *conn_state)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003140{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003141 chv_phy_pre_encoder_enable(encoder, pipe_config);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003142
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003143 intel_enable_dp(encoder, pipe_config, conn_state);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003144
3145 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003146 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003147}
3148
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003149static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003150 const struct intel_crtc_state *pipe_config,
3151 const struct drm_connector_state *conn_state)
Ville Syrjälä9197c882014-04-09 13:29:05 +03003152{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003153 intel_dp_prepare(encoder, pipe_config);
Ville Syrjälä625695f2014-06-28 02:04:02 +03003154
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003155 chv_phy_pre_pll_enable(encoder, pipe_config);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003156}
3157
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003158static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003159 const struct intel_crtc_state *old_crtc_state,
3160 const struct drm_connector_state *old_conn_state)
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003161{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003162 chv_phy_post_pll_disable(encoder, old_crtc_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003163}
3164
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003165/*
3166 * Fetch AUX CH registers 0x202 - 0x207 which contain
3167 * link status information
3168 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003169bool
Keith Packard93f62da2011-11-01 19:45:03 -07003170intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003171{
Lyude9f085eb2016-04-13 10:58:33 -04003172 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
3173 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003174}
3175
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303176static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
3177{
3178 uint8_t psr_caps = 0;
3179
Imre Deak9bacd4b2017-05-10 12:21:48 +03003180 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps) != 1)
3181 return false;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303182 return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
3183}
3184
3185static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
3186{
3187 uint8_t dprx = 0;
3188
Imre Deak9bacd4b2017-05-10 12:21:48 +03003189 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
3190 &dprx) != 1)
3191 return false;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303192 return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
3193}
3194
Chris Wilsona76f73d2017-01-14 10:51:13 +00003195static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303196{
3197 uint8_t alpm_caps = 0;
3198
Imre Deak9bacd4b2017-05-10 12:21:48 +03003199 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
3200 &alpm_caps) != 1)
3201 return false;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303202 return alpm_caps & DP_ALPM_CAP;
3203}
3204
Paulo Zanoni11002442014-06-13 18:45:41 -03003205/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003206uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003207intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003208{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00003209 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003210 enum port port = dp_to_dig_port(intel_dp)->base.port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003211
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03003212 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläffe51112017-02-23 19:49:01 +02003213 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3214 return intel_ddi_dp_voltage_max(encoder);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003215 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Sonika Jindalbd600182014-08-08 16:23:41 +05303216 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003217 else if (IS_GEN7(dev_priv) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303218 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003219 else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303220 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003221 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303222 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003223}
3224
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003225uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003226intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3227{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003228 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003229 enum port port = dp_to_dig_port(intel_dp)->base.port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003230
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003231 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003232 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3233 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3234 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3235 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3236 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3237 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3238 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303239 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3240 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003241 default:
3242 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3243 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003244 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003245 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303246 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3247 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3248 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3249 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3250 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3251 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3252 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003253 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303254 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003255 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003256 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003257 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303258 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3259 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3260 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3261 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3262 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3263 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3264 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003265 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303266 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003267 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003268 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003269 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303270 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3271 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3272 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3273 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3274 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003275 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303276 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003277 }
3278 } else {
3279 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303280 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3281 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3282 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3283 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3284 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3285 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3286 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003287 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303288 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003289 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003290 }
3291}
3292
Daniel Vetter5829975c2015-04-16 11:36:52 +02003293static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003294{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003295 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003296 unsigned long demph_reg_value, preemph_reg_value,
3297 uniqtranscale_reg_value;
3298 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003299
3300 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303301 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003302 preemph_reg_value = 0x0004000;
3303 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303304 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003305 demph_reg_value = 0x2B405555;
3306 uniqtranscale_reg_value = 0x552AB83A;
3307 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303308 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003309 demph_reg_value = 0x2B404040;
3310 uniqtranscale_reg_value = 0x5548B83A;
3311 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303312 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003313 demph_reg_value = 0x2B245555;
3314 uniqtranscale_reg_value = 0x5560B83A;
3315 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303316 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003317 demph_reg_value = 0x2B405555;
3318 uniqtranscale_reg_value = 0x5598DA3A;
3319 break;
3320 default:
3321 return 0;
3322 }
3323 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303324 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003325 preemph_reg_value = 0x0002000;
3326 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303327 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003328 demph_reg_value = 0x2B404040;
3329 uniqtranscale_reg_value = 0x5552B83A;
3330 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303331 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003332 demph_reg_value = 0x2B404848;
3333 uniqtranscale_reg_value = 0x5580B83A;
3334 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303335 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003336 demph_reg_value = 0x2B404040;
3337 uniqtranscale_reg_value = 0x55ADDA3A;
3338 break;
3339 default:
3340 return 0;
3341 }
3342 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303343 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003344 preemph_reg_value = 0x0000000;
3345 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303346 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003347 demph_reg_value = 0x2B305555;
3348 uniqtranscale_reg_value = 0x5570B83A;
3349 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303350 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003351 demph_reg_value = 0x2B2B4040;
3352 uniqtranscale_reg_value = 0x55ADDA3A;
3353 break;
3354 default:
3355 return 0;
3356 }
3357 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303358 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003359 preemph_reg_value = 0x0006000;
3360 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303361 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003362 demph_reg_value = 0x1B405555;
3363 uniqtranscale_reg_value = 0x55ADDA3A;
3364 break;
3365 default:
3366 return 0;
3367 }
3368 break;
3369 default:
3370 return 0;
3371 }
3372
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003373 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3374 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003375
3376 return 0;
3377}
3378
Daniel Vetter5829975c2015-04-16 11:36:52 +02003379static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003380{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003381 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3382 u32 deemph_reg_value, margin_reg_value;
3383 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003384 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003385
3386 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303387 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003388 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303389 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003390 deemph_reg_value = 128;
3391 margin_reg_value = 52;
3392 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303393 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003394 deemph_reg_value = 128;
3395 margin_reg_value = 77;
3396 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303397 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003398 deemph_reg_value = 128;
3399 margin_reg_value = 102;
3400 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303401 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003402 deemph_reg_value = 128;
3403 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003404 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003405 break;
3406 default:
3407 return 0;
3408 }
3409 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303410 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003411 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303412 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003413 deemph_reg_value = 85;
3414 margin_reg_value = 78;
3415 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303416 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003417 deemph_reg_value = 85;
3418 margin_reg_value = 116;
3419 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303420 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003421 deemph_reg_value = 85;
3422 margin_reg_value = 154;
3423 break;
3424 default:
3425 return 0;
3426 }
3427 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303428 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003429 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303430 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003431 deemph_reg_value = 64;
3432 margin_reg_value = 104;
3433 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303434 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003435 deemph_reg_value = 64;
3436 margin_reg_value = 154;
3437 break;
3438 default:
3439 return 0;
3440 }
3441 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303442 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003443 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303444 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003445 deemph_reg_value = 43;
3446 margin_reg_value = 154;
3447 break;
3448 default:
3449 return 0;
3450 }
3451 break;
3452 default:
3453 return 0;
3454 }
3455
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003456 chv_set_phy_signal_level(encoder, deemph_reg_value,
3457 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003458
3459 return 0;
3460}
3461
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003462static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003463gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003464{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003465 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003466
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003467 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303468 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003469 default:
3470 signal_levels |= DP_VOLTAGE_0_4;
3471 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303472 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003473 signal_levels |= DP_VOLTAGE_0_6;
3474 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303475 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003476 signal_levels |= DP_VOLTAGE_0_8;
3477 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303478 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003479 signal_levels |= DP_VOLTAGE_1_2;
3480 break;
3481 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003482 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303483 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003484 default:
3485 signal_levels |= DP_PRE_EMPHASIS_0;
3486 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303487 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003488 signal_levels |= DP_PRE_EMPHASIS_3_5;
3489 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303490 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003491 signal_levels |= DP_PRE_EMPHASIS_6;
3492 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303493 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003494 signal_levels |= DP_PRE_EMPHASIS_9_5;
3495 break;
3496 }
3497 return signal_levels;
3498}
3499
Zhenyu Wange3421a12010-04-08 09:43:27 +08003500/* Gen6's DP voltage swing and pre-emphasis control */
3501static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003502gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003503{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003504 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3505 DP_TRAIN_PRE_EMPHASIS_MASK);
3506 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303507 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3508 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003509 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303510 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003511 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303512 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3513 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003514 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303515 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3516 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003517 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303518 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3519 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003520 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003521 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003522 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3523 "0x%x\n", signal_levels);
3524 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003525 }
3526}
3527
Keith Packard1a2eb462011-11-16 16:26:07 -08003528/* Gen7's DP voltage swing and pre-emphasis control */
3529static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003530gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003531{
3532 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3533 DP_TRAIN_PRE_EMPHASIS_MASK);
3534 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303535 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003536 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303537 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003538 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303539 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003540 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3541
Sonika Jindalbd600182014-08-08 16:23:41 +05303542 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003543 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303544 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003545 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3546
Sonika Jindalbd600182014-08-08 16:23:41 +05303547 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003548 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303549 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003550 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3551
3552 default:
3553 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3554 "0x%x\n", signal_levels);
3555 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3556 }
3557}
3558
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003559void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003560intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003561{
Ville Syrjälä2f773472017-11-09 17:27:58 +02003562 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Paulo Zanonif0a34242012-12-06 16:51:50 -02003563 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003564 enum port port = intel_dig_port->base.port;
David Weinehallf8896f52015-06-25 11:11:03 +03003565 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003566 uint8_t train_set = intel_dp->train_set[0];
3567
Rodrigo Vivid509af62017-08-29 16:22:24 -07003568 if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
3569 signal_levels = bxt_signal_levels(intel_dp);
3570 } else if (HAS_DDI(dev_priv)) {
David Weinehallf8896f52015-06-25 11:11:03 +03003571 signal_levels = ddi_signal_levels(intel_dp);
Rodrigo Vivid509af62017-08-29 16:22:24 -07003572 mask = DDI_BUF_EMP_MASK;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003573 } else if (IS_CHERRYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003574 signal_levels = chv_signal_levels(intel_dp);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01003575 } else if (IS_VALLEYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003576 signal_levels = vlv_signal_levels(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003577 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003578 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003579 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003580 } else if (IS_GEN6(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003581 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003582 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3583 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003584 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003585 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3586 }
3587
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303588 if (mask)
3589 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3590
3591 DRM_DEBUG_KMS("Using vswing level %d\n",
3592 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3593 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3594 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3595 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003596
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003597 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003598
3599 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3600 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003601}
3602
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003603void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003604intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3605 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003606{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003607 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003608 struct drm_i915_private *dev_priv =
3609 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003610
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003611 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003612
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003613 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003614 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003615}
3616
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003617void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003618{
Ville Syrjälä2f773472017-11-09 17:27:58 +02003619 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak3ab9c632013-05-03 12:57:41 +03003620 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003621 enum port port = intel_dig_port->base.port;
Imre Deak3ab9c632013-05-03 12:57:41 +03003622 uint32_t val;
3623
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003624 if (!HAS_DDI(dev_priv))
Imre Deak3ab9c632013-05-03 12:57:41 +03003625 return;
3626
3627 val = I915_READ(DP_TP_CTL(port));
3628 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3629 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3630 I915_WRITE(DP_TP_CTL(port), val);
3631
3632 /*
3633 * On PORT_A we can have only eDP in SST mode. There the only reason
3634 * we need to set idle transmission mode is to work around a HW issue
3635 * where we enable the pipe while not in idle link-training mode.
3636 * In this case there is requirement to wait for a minimum number of
3637 * idle patterns to be sent.
3638 */
3639 if (port == PORT_A)
3640 return;
3641
Chris Wilsona7670172016-06-30 15:33:10 +01003642 if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
3643 DP_TP_STATUS_IDLE_DONE,
3644 DP_TP_STATUS_IDLE_DONE,
3645 1))
Imre Deak3ab9c632013-05-03 12:57:41 +03003646 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3647}
3648
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003649static void
Ville Syrjäläadc10302017-10-31 22:51:14 +02003650intel_dp_link_down(struct intel_encoder *encoder,
3651 const struct intel_crtc_state *old_crtc_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003652{
Ville Syrjäläadc10302017-10-31 22:51:14 +02003653 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3654 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3655 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
3656 enum port port = encoder->port;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003657 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003658
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003659 if (WARN_ON(HAS_DDI(dev_priv)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003660 return;
3661
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003662 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003663 return;
3664
Zhao Yakui28c97732009-10-09 11:39:41 +08003665 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003666
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003667 if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003668 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003669 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003670 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003671 } else {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003672 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003673 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3674 else
3675 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003676 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003677 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003678 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003679 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003680
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003681 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3682 I915_WRITE(intel_dp->output_reg, DP);
3683 POSTING_READ(intel_dp->output_reg);
3684
3685 /*
3686 * HW workaround for IBX, we need to move the port
3687 * to transcoder A after disabling it to allow the
3688 * matching HDMI port to be enabled on transcoder A.
3689 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003690 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003691 /*
3692 * We get CPU/PCH FIFO underruns on the other pipe when
3693 * doing the workaround. Sweep them under the rug.
3694 */
3695 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3696 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3697
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003698 /* always enable with pattern 1 (as per spec) */
3699 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3700 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3701 I915_WRITE(intel_dp->output_reg, DP);
3702 POSTING_READ(intel_dp->output_reg);
3703
3704 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003705 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003706 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003707
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003708 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003709 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3710 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003711 }
3712
Keith Packardf01eca22011-09-28 16:48:10 -07003713 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003714
3715 intel_dp->DP = DP;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003716
3717 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3718 pps_lock(intel_dp);
3719 intel_dp->active_pipe = INVALID_PIPE;
3720 pps_unlock(intel_dp);
3721 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003722}
3723
Imre Deak24e807e2016-10-24 19:33:28 +03003724bool
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003725intel_dp_read_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003726{
Lyude9f085eb2016-04-13 10:58:33 -04003727 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3728 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003729 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003730
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003731 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003732
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003733 return intel_dp->dpcd[DP_DPCD_REV] != 0;
3734}
3735
3736static bool
3737intel_edp_init_dpcd(struct intel_dp *intel_dp)
3738{
3739 struct drm_i915_private *dev_priv =
3740 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3741
3742 /* this function is meant to be called only once */
3743 WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3744
3745 if (!intel_dp_read_dpcd(intel_dp))
3746 return false;
3747
Jani Nikula84c36752017-05-18 14:10:23 +03003748 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
3749 drm_dp_is_branch(intel_dp->dpcd));
Imre Deak12a47a422016-10-24 19:33:29 +03003750
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003751 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3752 dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3753 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3754
3755 /* Check if the panel supports PSR */
3756 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3757 intel_dp->psr_dpcd,
3758 sizeof(intel_dp->psr_dpcd));
3759 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3760 dev_priv->psr.sink_support = true;
3761 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
3762 }
3763
3764 if (INTEL_GEN(dev_priv) >= 9 &&
3765 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3766 uint8_t frame_sync_cap;
3767
3768 dev_priv->psr.sink_support = true;
Imre Deak9bacd4b2017-05-10 12:21:48 +03003769 if (drm_dp_dpcd_readb(&intel_dp->aux,
3770 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3771 &frame_sync_cap) != 1)
3772 frame_sync_cap = 0;
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003773 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3774 /* PSR2 needs frame sync as well */
3775 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3776 DRM_DEBUG_KMS("PSR2 %s on sink",
3777 dev_priv->psr.psr2_support ? "supported" : "not supported");
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303778
3779 if (dev_priv->psr.psr2_support) {
3780 dev_priv->psr.y_cord_support =
3781 intel_dp_get_y_cord_status(intel_dp);
3782 dev_priv->psr.colorimetry_support =
3783 intel_dp_get_colorimetry_status(intel_dp);
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303784 dev_priv->psr.alpm =
3785 intel_dp_get_alpm_status(intel_dp);
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303786 }
3787
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003788 }
3789
Jani Nikula7c838e22017-10-26 17:29:31 +03003790 /*
3791 * Read the eDP display control registers.
3792 *
3793 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
3794 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
3795 * set, but require eDP 1.4+ detection (e.g. for supported link rates
3796 * method). The display control registers should read zero if they're
3797 * not supported anyway.
3798 */
3799 if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
Dan Carpenterf7170e22016-10-13 11:55:08 +03003800 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3801 sizeof(intel_dp->edp_dpcd))
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003802 DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003803 intel_dp->edp_dpcd);
3804
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003805 /* Read the eDP 1.4+ supported link rates. */
3806 if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003807 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3808 int i;
3809
3810 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3811 sink_rates, sizeof(sink_rates));
3812
3813 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3814 int val = le16_to_cpu(sink_rates[i]);
3815
3816 if (val == 0)
3817 break;
3818
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -08003819 /* Value read multiplied by 200kHz gives the per-lane
3820 * link rate in kHz. The source rates are, however,
3821 * stored in terms of LS_Clk kHz. The full conversion
3822 * back to symbols is
3823 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
3824 */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003825 intel_dp->sink_rates[i] = (val * 200) / 10;
3826 }
3827 intel_dp->num_sink_rates = i;
3828 }
3829
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003830 /*
3831 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
3832 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
3833 */
Jani Nikula68f357c2017-03-28 17:59:05 +03003834 if (intel_dp->num_sink_rates)
3835 intel_dp->use_rate_select = true;
3836 else
3837 intel_dp_set_sink_rates(intel_dp);
3838
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003839 intel_dp_set_common_rates(intel_dp);
3840
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003841 return true;
3842}
3843
3844
3845static bool
3846intel_dp_get_dpcd(struct intel_dp *intel_dp)
3847{
Jani Nikula27dbefb2017-04-06 16:44:17 +03003848 u8 sink_count;
3849
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003850 if (!intel_dp_read_dpcd(intel_dp))
3851 return false;
Adam Jacksonedb39242012-09-18 10:58:49 -04003852
Jani Nikula68f357c2017-03-28 17:59:05 +03003853 /* Don't clobber cached eDP rates. */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003854 if (!intel_dp_is_edp(intel_dp)) {
Jani Nikula68f357c2017-03-28 17:59:05 +03003855 intel_dp_set_sink_rates(intel_dp);
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003856 intel_dp_set_common_rates(intel_dp);
3857 }
Jani Nikula68f357c2017-03-28 17:59:05 +03003858
Jani Nikula27dbefb2017-04-06 16:44:17 +03003859 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303860 return false;
3861
3862 /*
3863 * Sink count can change between short pulse hpd hence
3864 * a member variable in intel_dp will track any changes
3865 * between short pulse interrupts.
3866 */
Jani Nikula27dbefb2017-04-06 16:44:17 +03003867 intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303868
3869 /*
3870 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3871 * a dongle is present but no display. Unless we require to know
3872 * if a dongle is present or not, we don't need to update
3873 * downstream port information. So, an early return here saves
3874 * time from performing other operations which are not required.
3875 */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003876 if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303877 return false;
3878
Imre Deakc726ad02016-10-24 19:33:24 +03003879 if (!drm_dp_is_branch(intel_dp->dpcd))
Adam Jacksonedb39242012-09-18 10:58:49 -04003880 return true; /* native DP sink */
3881
3882 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3883 return true; /* no per-port downstream info */
3884
Lyude9f085eb2016-04-13 10:58:33 -04003885 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3886 intel_dp->downstream_ports,
3887 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003888 return false; /* downstream port status fetch failed */
3889
3890 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003891}
3892
Dave Airlie0e32b392014-05-02 14:02:48 +10003893static bool
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003894intel_dp_can_mst(struct intel_dp *intel_dp)
Dave Airlie0e32b392014-05-02 14:02:48 +10003895{
Jani Nikula010b9b32017-04-06 16:44:16 +03003896 u8 mstm_cap;
Dave Airlie0e32b392014-05-02 14:02:48 +10003897
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003898 if (!i915_modparams.enable_dp_mst)
Nathan Schulte7cc96132016-03-15 10:14:05 -05003899 return false;
3900
Dave Airlie0e32b392014-05-02 14:02:48 +10003901 if (!intel_dp->can_mst)
3902 return false;
3903
3904 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3905 return false;
3906
Jani Nikula010b9b32017-04-06 16:44:16 +03003907 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003908 return false;
Dave Airlie0e32b392014-05-02 14:02:48 +10003909
Jani Nikula010b9b32017-04-06 16:44:16 +03003910 return mstm_cap & DP_MST_CAP;
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003911}
3912
3913static void
3914intel_dp_configure_mst(struct intel_dp *intel_dp)
3915{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003916 if (!i915_modparams.enable_dp_mst)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003917 return;
3918
3919 if (!intel_dp->can_mst)
3920 return;
3921
3922 intel_dp->is_mst = intel_dp_can_mst(intel_dp);
3923
3924 if (intel_dp->is_mst)
3925 DRM_DEBUG_KMS("Sink is MST capable\n");
3926 else
3927 DRM_DEBUG_KMS("Sink is not MST capable\n");
3928
3929 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
3930 intel_dp->is_mst);
Dave Airlie0e32b392014-05-02 14:02:48 +10003931}
3932
Maarten Lankhorst93313532017-11-10 12:34:59 +01003933static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp,
3934 struct intel_crtc_state *crtc_state, bool disable_wa)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003935{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003936 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003937 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003939 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003940 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003941 int count = 0;
3942 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003943
3944 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003945 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003946 ret = -EIO;
3947 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003948 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003949
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003950 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003951 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003952 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003953 ret = -EIO;
3954 goto out;
3955 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003956
Rodrigo Vivic6297842015-11-05 10:50:20 -08003957 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003958 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivic6297842015-11-05 10:50:20 -08003959
3960 if (drm_dp_dpcd_readb(&intel_dp->aux,
3961 DP_TEST_SINK_MISC, &buf) < 0) {
3962 ret = -EIO;
3963 goto out;
3964 }
3965 count = buf & DP_TEST_COUNT_MASK;
3966 } while (--attempts && count);
3967
3968 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003969 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003970 ret = -ETIMEDOUT;
3971 }
3972
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003973 out:
Maarten Lankhorst93313532017-11-10 12:34:59 +01003974 if (disable_wa)
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003975 hsw_enable_ips(crtc_state);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003976 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003977}
3978
Maarten Lankhorst93313532017-11-10 12:34:59 +01003979static int intel_dp_sink_crc_start(struct intel_dp *intel_dp,
3980 struct intel_crtc_state *crtc_state)
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003981{
3982 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003983 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003984 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003985 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003986 int ret;
3987
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003988 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3989 return -EIO;
3990
3991 if (!(buf & DP_TEST_CRC_SUPPORTED))
3992 return -ENOTTY;
3993
3994 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3995 return -EIO;
3996
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003997 if (buf & DP_TEST_SINK_START) {
Maarten Lankhorst93313532017-11-10 12:34:59 +01003998 ret = intel_dp_sink_crc_stop(intel_dp, crtc_state, false);
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003999 if (ret)
4000 return ret;
4001 }
4002
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004003 hsw_disable_ips(crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004004
4005 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4006 buf | DP_TEST_SINK_START) < 0) {
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004007 hsw_enable_ips(crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004008 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004009 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004010
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004011 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004012 return 0;
4013}
4014
Maarten Lankhorst93313532017-11-10 12:34:59 +01004015int intel_dp_sink_crc(struct intel_dp *intel_dp, struct intel_crtc_state *crtc_state, u8 *crc)
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004016{
4017 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004018 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01004019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004020 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004021 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004022 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004023
Maarten Lankhorst93313532017-11-10 12:34:59 +01004024 ret = intel_dp_sink_crc_start(intel_dp, crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004025 if (ret)
4026 return ret;
4027
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004028 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004029 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004030
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004031 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004032 DP_TEST_SINK_MISC, &buf) < 0) {
4033 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004034 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004035 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004036 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004037
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004038 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004039
4040 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004041 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4042 ret = -ETIMEDOUT;
4043 goto stop;
4044 }
4045
4046 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4047 ret = -EIO;
4048 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004049 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004050
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004051stop:
Maarten Lankhorst93313532017-11-10 12:34:59 +01004052 intel_dp_sink_crc_stop(intel_dp, crtc_state, true);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004053 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004054}
4055
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004056static bool
4057intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4058{
Jani Nikula010b9b32017-04-06 16:44:16 +03004059 return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
4060 sink_irq_vector) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004061}
4062
Dave Airlie0e32b392014-05-02 14:02:48 +10004063static bool
4064intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4065{
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07004066 return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
4067 sink_irq_vector, DP_DPRX_ESI_LEN) ==
4068 DP_DPRX_ESI_LEN;
Dave Airlie0e32b392014-05-02 14:02:48 +10004069}
4070
Todd Previtec5d5ab72015-04-15 08:38:38 -07004071static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004072{
Manasi Navareda15f7c2017-01-24 08:16:34 -08004073 int status = 0;
Manasi Navare140ef132017-06-08 13:41:03 -07004074 int test_link_rate;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004075 uint8_t test_lane_count, test_link_bw;
4076 /* (DP CTS 1.2)
4077 * 4.3.1.11
4078 */
4079 /* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
4080 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
4081 &test_lane_count);
4082
4083 if (status <= 0) {
4084 DRM_DEBUG_KMS("Lane count read failed\n");
4085 return DP_TEST_NAK;
4086 }
4087 test_lane_count &= DP_MAX_LANE_COUNT_MASK;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004088
4089 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
4090 &test_link_bw);
4091 if (status <= 0) {
4092 DRM_DEBUG_KMS("Link Rate read failed\n");
4093 return DP_TEST_NAK;
4094 }
Manasi Navareda15f7c2017-01-24 08:16:34 -08004095 test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
Manasi Navare140ef132017-06-08 13:41:03 -07004096
4097 /* Validate the requested link rate and lane count */
4098 if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
4099 test_lane_count))
Manasi Navareda15f7c2017-01-24 08:16:34 -08004100 return DP_TEST_NAK;
4101
4102 intel_dp->compliance.test_lane_count = test_lane_count;
4103 intel_dp->compliance.test_link_rate = test_link_rate;
4104
4105 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004106}
4107
4108static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4109{
Manasi Navare611032b2017-01-24 08:21:49 -08004110 uint8_t test_pattern;
Jani Nikula010b9b32017-04-06 16:44:16 +03004111 uint8_t test_misc;
Manasi Navare611032b2017-01-24 08:21:49 -08004112 __be16 h_width, v_height;
4113 int status = 0;
4114
4115 /* Read the TEST_PATTERN (DP CTS 3.1.5) */
Jani Nikula010b9b32017-04-06 16:44:16 +03004116 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
4117 &test_pattern);
Manasi Navare611032b2017-01-24 08:21:49 -08004118 if (status <= 0) {
4119 DRM_DEBUG_KMS("Test pattern read failed\n");
4120 return DP_TEST_NAK;
4121 }
4122 if (test_pattern != DP_COLOR_RAMP)
4123 return DP_TEST_NAK;
4124
4125 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
4126 &h_width, 2);
4127 if (status <= 0) {
4128 DRM_DEBUG_KMS("H Width read failed\n");
4129 return DP_TEST_NAK;
4130 }
4131
4132 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
4133 &v_height, 2);
4134 if (status <= 0) {
4135 DRM_DEBUG_KMS("V Height read failed\n");
4136 return DP_TEST_NAK;
4137 }
4138
Jani Nikula010b9b32017-04-06 16:44:16 +03004139 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
4140 &test_misc);
Manasi Navare611032b2017-01-24 08:21:49 -08004141 if (status <= 0) {
4142 DRM_DEBUG_KMS("TEST MISC read failed\n");
4143 return DP_TEST_NAK;
4144 }
4145 if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
4146 return DP_TEST_NAK;
4147 if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
4148 return DP_TEST_NAK;
4149 switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
4150 case DP_TEST_BIT_DEPTH_6:
4151 intel_dp->compliance.test_data.bpc = 6;
4152 break;
4153 case DP_TEST_BIT_DEPTH_8:
4154 intel_dp->compliance.test_data.bpc = 8;
4155 break;
4156 default:
4157 return DP_TEST_NAK;
4158 }
4159
4160 intel_dp->compliance.test_data.video_pattern = test_pattern;
4161 intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
4162 intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
4163 /* Set test active flag here so userspace doesn't interrupt things */
4164 intel_dp->compliance.test_active = 1;
4165
4166 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004167}
4168
4169static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4170{
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004171 uint8_t test_result = DP_TEST_ACK;
Todd Previte559be302015-05-04 07:48:20 -07004172 struct intel_connector *intel_connector = intel_dp->attached_connector;
4173 struct drm_connector *connector = &intel_connector->base;
4174
4175 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004176 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004177 intel_dp->aux.i2c_defer_count > 6) {
4178 /* Check EDID read for NACKs, DEFERs and corruption
4179 * (DP CTS 1.2 Core r1.1)
4180 * 4.2.2.4 : Failed EDID read, I2C_NAK
4181 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4182 * 4.2.2.6 : EDID corruption detected
4183 * Use failsafe mode for all cases
4184 */
4185 if (intel_dp->aux.i2c_nack_count > 0 ||
4186 intel_dp->aux.i2c_defer_count > 0)
4187 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4188 intel_dp->aux.i2c_nack_count,
4189 intel_dp->aux.i2c_defer_count);
Manasi Navarec1617ab2016-12-09 16:22:50 -08004190 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
Todd Previte559be302015-05-04 07:48:20 -07004191 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304192 struct edid *block = intel_connector->detect_edid;
4193
4194 /* We have to write the checksum
4195 * of the last block read
4196 */
4197 block += intel_connector->detect_edid->extensions;
4198
Jani Nikula010b9b32017-04-06 16:44:16 +03004199 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
4200 block->checksum) <= 0)
Todd Previte559be302015-05-04 07:48:20 -07004201 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4202
4203 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004204 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
Todd Previte559be302015-05-04 07:48:20 -07004205 }
4206
4207 /* Set test active flag here so userspace doesn't interrupt things */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004208 intel_dp->compliance.test_active = 1;
Todd Previte559be302015-05-04 07:48:20 -07004209
Todd Previtec5d5ab72015-04-15 08:38:38 -07004210 return test_result;
4211}
4212
4213static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4214{
4215 uint8_t test_result = DP_TEST_NAK;
4216 return test_result;
4217}
4218
4219static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4220{
4221 uint8_t response = DP_TEST_NAK;
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004222 uint8_t request = 0;
4223 int status;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004224
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004225 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004226 if (status <= 0) {
4227 DRM_DEBUG_KMS("Could not read test request from sink\n");
4228 goto update_status;
4229 }
4230
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004231 switch (request) {
Todd Previtec5d5ab72015-04-15 08:38:38 -07004232 case DP_TEST_LINK_TRAINING:
4233 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004234 response = intel_dp_autotest_link_training(intel_dp);
4235 break;
4236 case DP_TEST_LINK_VIDEO_PATTERN:
4237 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004238 response = intel_dp_autotest_video_pattern(intel_dp);
4239 break;
4240 case DP_TEST_LINK_EDID_READ:
4241 DRM_DEBUG_KMS("EDID test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004242 response = intel_dp_autotest_edid(intel_dp);
4243 break;
4244 case DP_TEST_LINK_PHY_TEST_PATTERN:
4245 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004246 response = intel_dp_autotest_phy_pattern(intel_dp);
4247 break;
4248 default:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004249 DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004250 break;
4251 }
4252
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004253 if (response & DP_TEST_ACK)
4254 intel_dp->compliance.test_type = request;
4255
Todd Previtec5d5ab72015-04-15 08:38:38 -07004256update_status:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004257 status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004258 if (status <= 0)
4259 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004260}
4261
Dave Airlie0e32b392014-05-02 14:02:48 +10004262static int
4263intel_dp_check_mst_status(struct intel_dp *intel_dp)
4264{
4265 bool bret;
4266
4267 if (intel_dp->is_mst) {
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07004268 u8 esi[DP_DPRX_ESI_LEN] = { 0 };
Dave Airlie0e32b392014-05-02 14:02:48 +10004269 int ret = 0;
4270 int retry;
4271 bool handled;
4272 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4273go_again:
4274 if (bret == true) {
4275
4276 /* check link status - esi[10] = 0x200c */
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03004277 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004278 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004279 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4280 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004281 intel_dp_stop_link_train(intel_dp);
4282 }
4283
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004284 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004285 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4286
4287 if (handled) {
4288 for (retry = 0; retry < 3; retry++) {
4289 int wret;
4290 wret = drm_dp_dpcd_write(&intel_dp->aux,
4291 DP_SINK_COUNT_ESI+1,
4292 &esi[1], 3);
4293 if (wret == 3) {
4294 break;
4295 }
4296 }
4297
4298 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4299 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004300 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004301 goto go_again;
4302 }
4303 } else
4304 ret = 0;
4305
4306 return ret;
4307 } else {
4308 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4309 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4310 intel_dp->is_mst = false;
4311 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4312 /* send a hotplug event */
4313 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4314 }
4315 }
4316 return -EINVAL;
4317}
4318
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304319static void
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004320intel_dp_retrain_link(struct intel_dp *intel_dp)
4321{
4322 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
4323 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4324 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
4325
4326 /* Suppress underruns caused by re-training */
4327 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
4328 if (crtc->config->has_pch_encoder)
4329 intel_set_pch_fifo_underrun_reporting(dev_priv,
4330 intel_crtc_pch_transcoder(crtc), false);
4331
4332 intel_dp_start_link_train(intel_dp);
4333 intel_dp_stop_link_train(intel_dp);
4334
4335 /* Keep underrun reporting disabled until things are stable */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004336 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004337
4338 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
4339 if (crtc->config->has_pch_encoder)
4340 intel_set_pch_fifo_underrun_reporting(dev_priv,
4341 intel_crtc_pch_transcoder(crtc), true);
4342}
4343
4344static void
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304345intel_dp_check_link_status(struct intel_dp *intel_dp)
4346{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004347 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304348 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Daniel Vetter42e5e652017-11-13 17:01:40 +01004349 struct drm_connector_state *conn_state =
4350 intel_dp->attached_connector->base.state;
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304351 u8 link_status[DP_LINK_STATUS_SIZE];
4352
Ville Syrjälä2f773472017-11-09 17:27:58 +02004353 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304354
4355 if (!intel_dp_get_link_status(intel_dp, link_status)) {
4356 DRM_ERROR("Failed to get link status\n");
4357 return;
4358 }
4359
Daniel Vetter42e5e652017-11-13 17:01:40 +01004360 if (!conn_state->crtc)
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304361 return;
4362
Daniel Vetter42e5e652017-11-13 17:01:40 +01004363 WARN_ON(!drm_modeset_is_locked(&conn_state->crtc->mutex));
4364
4365 if (!conn_state->crtc->state->active)
4366 return;
4367
4368 if (conn_state->commit &&
4369 !try_wait_for_completion(&conn_state->commit->hw_done))
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304370 return;
4371
Manasi Navare14c562c2017-04-06 14:00:12 -07004372 /*
4373 * Validate the cached values of intel_dp->link_rate and
4374 * intel_dp->lane_count before attempting to retrain.
4375 */
Manasi Navare1a92c702017-06-08 13:41:02 -07004376 if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
4377 intel_dp->lane_count))
Matthew Auldd4cb3fd2016-10-19 22:29:53 +01004378 return;
4379
Manasi Navareda15f7c2017-01-24 08:16:34 -08004380 /* Retrain if Channel EQ or CR not ok */
4381 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304382 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4383 intel_encoder->base.name);
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004384
4385 intel_dp_retrain_link(intel_dp);
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304386 }
4387}
4388
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004389/*
4390 * According to DP spec
4391 * 5.1.2:
4392 * 1. Read DPCD
4393 * 2. Configure link according to Receiver Capabilities
4394 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4395 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304396 *
4397 * intel_dp_short_pulse - handles short pulse interrupts
4398 * when full detection is not required.
4399 * Returns %true if short pulse is handled and full detection
4400 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004401 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304402static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304403intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004404{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004405 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004406 u8 sink_irq_vector = 0;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304407 u8 old_sink_count = intel_dp->sink_count;
4408 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10004409
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304410 /*
4411 * Clearing compliance test variables to allow capturing
4412 * of values for next automated test request.
4413 */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004414 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304415
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304416 /*
4417 * Now read the DPCD to see if it's actually running
4418 * If the current value of sink count doesn't match with
4419 * the value that was stored earlier or dpcd read failed
4420 * we need to do full detection
4421 */
4422 ret = intel_dp_get_dpcd(intel_dp);
4423
4424 if ((old_sink_count != intel_dp->sink_count) || !ret) {
4425 /* No need to proceed if we are going to do full detect */
4426 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004427 }
4428
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004429 /* Try to read the source of the interrupt */
4430 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004431 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4432 sink_irq_vector != 0) {
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004433 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004434 drm_dp_dpcd_writeb(&intel_dp->aux,
4435 DP_DEVICE_SERVICE_IRQ_VECTOR,
4436 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004437
4438 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Manasi Navareda15f7c2017-01-24 08:16:34 -08004439 intel_dp_handle_test_request(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004440 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4441 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4442 }
4443
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304444 intel_dp_check_link_status(intel_dp);
Daniel Vetter42e5e652017-11-13 17:01:40 +01004445
Manasi Navareda15f7c2017-01-24 08:16:34 -08004446 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
4447 DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
4448 /* Send a Hotplug Uevent to userspace to start modeset */
Ville Syrjälä2f773472017-11-09 17:27:58 +02004449 drm_kms_helper_hotplug_event(&dev_priv->drm);
Manasi Navareda15f7c2017-01-24 08:16:34 -08004450 }
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304451
4452 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004453}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004454
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004455/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004456static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004457intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004458{
Imre Deake393d0d2017-02-22 17:10:52 +02004459 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004460 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004461 uint8_t type;
4462
Imre Deake393d0d2017-02-22 17:10:52 +02004463 if (lspcon->active)
4464 lspcon_resume(lspcon);
4465
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004466 if (!intel_dp_get_dpcd(intel_dp))
4467 return connector_status_disconnected;
4468
Jani Nikula1853a9d2017-08-18 12:30:20 +03004469 if (intel_dp_is_edp(intel_dp))
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05304470 return connector_status_connected;
4471
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004472 /* if there's no downstream port, we're done */
Imre Deakc726ad02016-10-24 19:33:24 +03004473 if (!drm_dp_is_branch(dpcd))
Keith Packard26d61aa2011-07-25 20:01:09 -07004474 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004475
4476 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004477 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4478 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02004479
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05304480 return intel_dp->sink_count ?
4481 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004482 }
4483
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004484 if (intel_dp_can_mst(intel_dp))
4485 return connector_status_connected;
4486
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004487 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004488 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004489 return connector_status_connected;
4490
4491 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004492 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4493 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4494 if (type == DP_DS_PORT_TYPE_VGA ||
4495 type == DP_DS_PORT_TYPE_NON_EDID)
4496 return connector_status_unknown;
4497 } else {
4498 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4499 DP_DWN_STRM_PORT_TYPE_MASK;
4500 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4501 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4502 return connector_status_unknown;
4503 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004504
4505 /* Anything else is out of spec, warn and ignore */
4506 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004507 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004508}
4509
4510static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004511edp_detect(struct intel_dp *intel_dp)
4512{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004513 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Chris Wilsond410b562014-09-02 20:03:59 +01004514 enum drm_connector_status status;
4515
Mika Kahola1650be72016-12-13 10:02:47 +02004516 status = intel_panel_detect(dev_priv);
Chris Wilsond410b562014-09-02 20:03:59 +01004517 if (status == connector_status_unknown)
4518 status = connector_status_connected;
4519
4520 return status;
4521}
4522
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004523static bool ibx_digital_port_connected(struct intel_encoder *encoder)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004524{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004525 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulab93433c2015-08-20 10:47:36 +03004526 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004527
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004528 switch (encoder->hpd_pin) {
4529 case HPD_PORT_B:
Jani Nikula0df53b72015-08-20 10:47:40 +03004530 bit = SDE_PORTB_HOTPLUG;
4531 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004532 case HPD_PORT_C:
Jani Nikula0df53b72015-08-20 10:47:40 +03004533 bit = SDE_PORTC_HOTPLUG;
4534 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004535 case HPD_PORT_D:
Jani Nikula0df53b72015-08-20 10:47:40 +03004536 bit = SDE_PORTD_HOTPLUG;
4537 break;
4538 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004539 MISSING_CASE(encoder->hpd_pin);
Jani Nikula0df53b72015-08-20 10:47:40 +03004540 return false;
4541 }
4542
4543 return I915_READ(SDEISR) & bit;
4544}
4545
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004546static bool cpt_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula0df53b72015-08-20 10:47:40 +03004547{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004548 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula0df53b72015-08-20 10:47:40 +03004549 u32 bit;
4550
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004551 switch (encoder->hpd_pin) {
4552 case HPD_PORT_B:
Jani Nikula0df53b72015-08-20 10:47:40 +03004553 bit = SDE_PORTB_HOTPLUG_CPT;
4554 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004555 case HPD_PORT_C:
Jani Nikula0df53b72015-08-20 10:47:40 +03004556 bit = SDE_PORTC_HOTPLUG_CPT;
4557 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004558 case HPD_PORT_D:
Jani Nikula0df53b72015-08-20 10:47:40 +03004559 bit = SDE_PORTD_HOTPLUG_CPT;
4560 break;
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004561 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004562 MISSING_CASE(encoder->hpd_pin);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004563 return false;
4564 }
4565
4566 return I915_READ(SDEISR) & bit;
4567}
4568
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004569static bool spt_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004570{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004571 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004572 u32 bit;
4573
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004574 switch (encoder->hpd_pin) {
4575 case HPD_PORT_A:
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004576 bit = SDE_PORTA_HOTPLUG_SPT;
4577 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004578 case HPD_PORT_E:
Jani Nikulaa78695d2015-09-18 15:54:50 +03004579 bit = SDE_PORTE_HOTPLUG_SPT;
4580 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004581 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004582 return cpt_digital_port_connected(encoder);
Jani Nikulab93433c2015-08-20 10:47:36 +03004583 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004584
Jani Nikulab93433c2015-08-20 10:47:36 +03004585 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004586}
4587
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004588static bool g4x_digital_port_connected(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004589{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004590 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula9642c812015-08-20 10:47:41 +03004591 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004592
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004593 switch (encoder->hpd_pin) {
4594 case HPD_PORT_B:
Jani Nikula9642c812015-08-20 10:47:41 +03004595 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4596 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004597 case HPD_PORT_C:
Jani Nikula9642c812015-08-20 10:47:41 +03004598 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4599 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004600 case HPD_PORT_D:
Jani Nikula9642c812015-08-20 10:47:41 +03004601 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4602 break;
4603 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004604 MISSING_CASE(encoder->hpd_pin);
Jani Nikula9642c812015-08-20 10:47:41 +03004605 return false;
4606 }
4607
4608 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4609}
4610
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004611static bool gm45_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula9642c812015-08-20 10:47:41 +03004612{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004613 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula9642c812015-08-20 10:47:41 +03004614 u32 bit;
4615
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004616 switch (encoder->hpd_pin) {
4617 case HPD_PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004618 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004619 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004620 case HPD_PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004621 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004622 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004623 case HPD_PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004624 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004625 break;
4626 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004627 MISSING_CASE(encoder->hpd_pin);
Jani Nikula9642c812015-08-20 10:47:41 +03004628 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004629 }
4630
Jani Nikula1d245982015-08-20 10:47:37 +03004631 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004632}
4633
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004634static bool ilk_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004635{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004636 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4637
4638 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004639 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4640 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004641 return ibx_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004642}
4643
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004644static bool snb_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004645{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004646 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4647
4648 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004649 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4650 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004651 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004652}
4653
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004654static bool ivb_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004655{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004656 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4657
4658 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004659 return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
4660 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004661 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004662}
4663
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004664static bool bdw_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004665{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004666 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4667
4668 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004669 return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
4670 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004671 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004672}
4673
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004674static bool bxt_digital_port_connected(struct intel_encoder *encoder)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004675{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004676 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004677 u32 bit;
4678
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004679 switch (encoder->hpd_pin) {
4680 case HPD_PORT_A:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004681 bit = BXT_DE_PORT_HP_DDIA;
4682 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004683 case HPD_PORT_B:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004684 bit = BXT_DE_PORT_HP_DDIB;
4685 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004686 case HPD_PORT_C:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004687 bit = BXT_DE_PORT_HP_DDIC;
4688 break;
4689 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004690 MISSING_CASE(encoder->hpd_pin);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004691 return false;
4692 }
4693
4694 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4695}
4696
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004697/*
4698 * intel_digital_port_connected - is the specified port connected?
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004699 * @encoder: intel_encoder
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004700 *
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004701 * Return %true if port is connected, %false otherwise.
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004702 */
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004703bool intel_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004704{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004705 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4706
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004707 if (HAS_GMCH_DISPLAY(dev_priv)) {
4708 if (IS_GM45(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004709 return gm45_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004710 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004711 return g4x_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004712 }
4713
4714 if (IS_GEN5(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004715 return ilk_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004716 else if (IS_GEN6(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004717 return snb_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004718 else if (IS_GEN7(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004719 return ivb_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004720 else if (IS_GEN8(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004721 return bdw_digital_port_connected(encoder);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004722 else if (IS_GEN9_LP(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004723 return bxt_digital_port_connected(encoder);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004724 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004725 return spt_digital_port_connected(encoder);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004726}
4727
Keith Packard8c241fe2011-09-28 16:38:44 -07004728static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004729intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004730{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004731 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004732
Jani Nikula9cd300e2012-10-19 14:51:52 +03004733 /* use cached edid if we have one */
4734 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004735 /* invalid edid */
4736 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004737 return NULL;
4738
Jani Nikula55e9ede2013-10-01 10:38:54 +03004739 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004740 } else
4741 return drm_get_edid(&intel_connector->base,
4742 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004743}
4744
Chris Wilsonbeb60602014-09-02 20:04:00 +01004745static void
4746intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004747{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004748 struct intel_connector *intel_connector = intel_dp->attached_connector;
4749 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004750
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304751 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004752 edid = intel_dp_get_edid(intel_dp);
4753 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004754
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02004755 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004756}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004757
Chris Wilsonbeb60602014-09-02 20:04:00 +01004758static void
4759intel_dp_unset_edid(struct intel_dp *intel_dp)
4760{
4761 struct intel_connector *intel_connector = intel_dp->attached_connector;
4762
4763 kfree(intel_connector->detect_edid);
4764 intel_connector->detect_edid = NULL;
4765
4766 intel_dp->has_audio = false;
4767}
4768
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004769static int
Ville Syrjälä2f773472017-11-09 17:27:58 +02004770intel_dp_long_pulse(struct intel_connector *connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004771{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004772 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
4773 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004774 enum drm_connector_status status;
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004775 u8 sink_irq_vector = 0;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004776
Ville Syrjälä2f773472017-11-09 17:27:58 +02004777 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004778
Ville Syrjälä2f773472017-11-09 17:27:58 +02004779 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004780
Chris Wilsond410b562014-09-02 20:03:59 +01004781 /* Can't disconnect eDP, but you can close the lid... */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004782 if (intel_dp_is_edp(intel_dp))
Chris Wilsond410b562014-09-02 20:03:59 +01004783 status = edp_detect(intel_dp);
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004784 else if (intel_digital_port_connected(&dp_to_dig_port(intel_dp)->base))
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004785 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004786 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004787 status = connector_status_disconnected;
4788
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004789 if (status == connector_status_disconnected) {
Manasi Navarec1617ab2016-12-09 16:22:50 -08004790 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304791
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004792 if (intel_dp->is_mst) {
4793 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4794 intel_dp->is_mst,
4795 intel_dp->mst_mgr.mst_state);
4796 intel_dp->is_mst = false;
4797 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4798 intel_dp->is_mst);
4799 }
4800
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004801 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304802 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004803
Manasi Navared7e8ef02017-02-07 16:54:11 -08004804 if (intel_dp->reset_link_params) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004805 /* Initial max link lane count */
4806 intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
Manasi Navaref4829842016-12-05 16:27:36 -08004807
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004808 /* Initial max link rate */
4809 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Manasi Navared7e8ef02017-02-07 16:54:11 -08004810
4811 intel_dp->reset_link_params = false;
4812 }
Manasi Navaref4829842016-12-05 16:27:36 -08004813
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03004814 intel_dp_print_rates(intel_dp);
4815
Jani Nikula84c36752017-05-18 14:10:23 +03004816 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
4817 drm_dp_is_branch(intel_dp->dpcd));
Mika Kahola0e390a32016-09-09 14:10:53 +03004818
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004819 intel_dp_configure_mst(intel_dp);
4820
4821 if (intel_dp->is_mst) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304822 /*
4823 * If we are in MST mode then this connector
4824 * won't appear connected or have anything
4825 * with EDID on it
4826 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004827 status = connector_status_disconnected;
4828 goto out;
Ville Syrjälä1a361472017-04-12 22:30:17 +03004829 } else {
4830 /*
4831 * If display is now connected check links status,
4832 * there has been known issues of link loss triggerring
4833 * long pulse.
4834 *
4835 * Some sinks (eg. ASUS PB287Q) seem to perform some
4836 * weird HPD ping pong during modesets. So we can apparently
4837 * end up with HPD going low during a modeset, and then
4838 * going back up soon after. And once that happens we must
4839 * retrain the link to get a picture. That's in case no
4840 * userspace component reacted to intermittent HPD dip.
4841 */
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304842 intel_dp_check_link_status(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004843 }
4844
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304845 /*
4846 * Clearing NACK and defer counts to get their exact values
4847 * while reading EDID which are required by Compliance tests
4848 * 4.2.2.4 and 4.2.2.5
4849 */
4850 intel_dp->aux.i2c_nack_count = 0;
4851 intel_dp->aux.i2c_defer_count = 0;
4852
Chris Wilsonbeb60602014-09-02 20:04:00 +01004853 intel_dp_set_edid(intel_dp);
Ville Syrjälä2f773472017-11-09 17:27:58 +02004854 if (intel_dp_is_edp(intel_dp) || connector->detect_edid)
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004855 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304856 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004857
Todd Previte09b1eb12015-04-20 15:27:34 -07004858 /* Try to read the source of the interrupt */
4859 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004860 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4861 sink_irq_vector != 0) {
Todd Previte09b1eb12015-04-20 15:27:34 -07004862 /* Clear interrupt source */
4863 drm_dp_dpcd_writeb(&intel_dp->aux,
4864 DP_DEVICE_SERVICE_IRQ_VECTOR,
4865 sink_irq_vector);
4866
4867 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4868 intel_dp_handle_test_request(intel_dp);
4869 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4870 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4871 }
4872
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004873out:
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004874 if (status != connector_status_connected && !intel_dp->is_mst)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304875 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304876
Ville Syrjälä2f773472017-11-09 17:27:58 +02004877 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004878 return status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304879}
4880
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004881static int
4882intel_dp_detect(struct drm_connector *connector,
4883 struct drm_modeset_acquire_ctx *ctx,
4884 bool force)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304885{
4886 struct intel_dp *intel_dp = intel_attached_dp(connector);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004887 int status = connector->status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304888
4889 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4890 connector->base.id, connector->name);
4891
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304892 /* If full detect is not performed yet, do a full detect */
Daniel Vetter42e5e652017-11-13 17:01:40 +01004893 if (!intel_dp->detect_done) {
4894 struct drm_crtc *crtc;
4895 int ret;
4896
4897 crtc = connector->state->crtc;
4898 if (crtc) {
4899 ret = drm_modeset_lock(&crtc->mutex, ctx);
4900 if (ret)
4901 return ret;
4902 }
4903
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004904 status = intel_dp_long_pulse(intel_dp->attached_connector);
Daniel Vetter42e5e652017-11-13 17:01:40 +01004905 }
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304906
4907 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304908
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004909 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004910}
4911
Chris Wilsonbeb60602014-09-02 20:04:00 +01004912static void
4913intel_dp_force(struct drm_connector *connector)
4914{
4915 struct intel_dp *intel_dp = intel_attached_dp(connector);
4916 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004917 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004918
4919 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4920 connector->base.id, connector->name);
4921 intel_dp_unset_edid(intel_dp);
4922
4923 if (connector->status != connector_status_connected)
4924 return;
4925
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004926 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004927
4928 intel_dp_set_edid(intel_dp);
4929
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004930 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004931}
4932
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004933static int intel_dp_get_modes(struct drm_connector *connector)
4934{
Jani Nikuladd06f902012-10-19 14:51:50 +03004935 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004936 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004937
Chris Wilsonbeb60602014-09-02 20:04:00 +01004938 edid = intel_connector->detect_edid;
4939 if (edid) {
4940 int ret = intel_connector_update_modes(connector, edid);
4941 if (ret)
4942 return ret;
4943 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004944
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004945 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004946 if (intel_dp_is_edp(intel_attached_dp(connector)) &&
Chris Wilsonbeb60602014-09-02 20:04:00 +01004947 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004948 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004949
4950 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004951 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004952 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004953 drm_mode_probed_add(connector, mode);
4954 return 1;
4955 }
4956 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004957
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004958 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004959}
4960
Chris Wilsonf6849602010-09-19 09:29:33 +01004961static int
Chris Wilson7a418e32016-06-24 14:00:14 +01004962intel_dp_connector_register(struct drm_connector *connector)
4963{
4964 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01004965 int ret;
4966
4967 ret = intel_connector_register(connector);
4968 if (ret)
4969 return ret;
Chris Wilson7a418e32016-06-24 14:00:14 +01004970
4971 i915_debugfs_connector_add(connector);
4972
4973 DRM_DEBUG_KMS("registering %s bus for %s\n",
4974 intel_dp->aux.name, connector->kdev->kobj.name);
4975
4976 intel_dp->aux.dev = connector->kdev;
4977 return drm_dp_aux_register(&intel_dp->aux);
4978}
4979
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004980static void
Chris Wilsonc191eca2016-06-17 11:40:33 +01004981intel_dp_connector_unregister(struct drm_connector *connector)
4982{
4983 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4984 intel_connector_unregister(connector);
4985}
4986
4987static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004988intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004989{
Jani Nikula1d508702012-10-19 14:51:49 +03004990 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004991
Chris Wilson10e972d2014-09-04 21:43:45 +01004992 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004993
Jani Nikula9cd300e2012-10-19 14:51:52 +03004994 if (!IS_ERR_OR_NULL(intel_connector->edid))
4995 kfree(intel_connector->edid);
4996
Jani Nikula1853a9d2017-08-18 12:30:20 +03004997 /*
4998 * Can't call intel_dp_is_edp() since the encoder may have been
4999 * destroyed already.
5000 */
Paulo Zanoniacd8db102013-06-12 17:27:23 -03005001 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03005002 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02005003
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005004 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08005005 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005006}
5007
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005008void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02005009{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02005010 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
5011 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02005012
Dave Airlie0e32b392014-05-02 14:02:48 +10005013 intel_dp_mst_encoder_cleanup(intel_dig_port);
Jani Nikula1853a9d2017-08-18 12:30:20 +03005014 if (intel_dp_is_edp(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07005015 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005016 /*
5017 * vdd might still be enabled do to the delayed vdd off.
5018 * Make sure vdd is actually turned off here.
5019 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005020 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005021 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005022 pps_unlock(intel_dp);
5023
Clint Taylor01527b32014-07-07 13:01:46 -07005024 if (intel_dp->edp_notifier.notifier_call) {
5025 unregister_reboot_notifier(&intel_dp->edp_notifier);
5026 intel_dp->edp_notifier.notifier_call = NULL;
5027 }
Keith Packardbd943152011-09-18 23:09:52 -07005028 }
Chris Wilson99681882016-06-20 09:29:17 +01005029
5030 intel_dp_aux_fini(intel_dp);
5031
Imre Deakc8bd0e42014-12-12 17:57:38 +02005032 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02005033 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02005034}
5035
Imre Deakbf93ba62016-04-18 10:04:21 +03005036void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03005037{
5038 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
5039
Jani Nikula1853a9d2017-08-18 12:30:20 +03005040 if (!intel_dp_is_edp(intel_dp))
Imre Deak07f9cd02014-08-18 14:42:45 +03005041 return;
5042
Ville Syrjälä951468f2014-09-04 14:55:31 +03005043 /*
5044 * vdd might still be enabled do to the delayed vdd off.
5045 * Make sure vdd is actually turned off here.
5046 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02005047 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005048 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005049 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005050 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005051}
5052
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005053static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
5054{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005055 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005056
5057 lockdep_assert_held(&dev_priv->pps_mutex);
5058
5059 if (!edp_have_panel_vdd(intel_dp))
5060 return;
5061
5062 /*
5063 * The VDD bit needs a power domain reference, so if the bit is
5064 * already enabled when we boot or resume, grab this reference and
5065 * schedule a vdd off, so we don't hold on to the reference
5066 * indefinitely.
5067 */
5068 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005069 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005070
5071 edp_panel_vdd_schedule_off(intel_dp);
5072}
5073
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005074static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
5075{
5076 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5077
5078 if ((intel_dp->DP & DP_PORT_EN) == 0)
5079 return INVALID_PIPE;
5080
5081 if (IS_CHERRYVIEW(dev_priv))
5082 return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5083 else
5084 return PORT_TO_PIPE(intel_dp->DP);
5085}
5086
Imre Deakbf93ba62016-04-18 10:04:21 +03005087void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03005088{
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005089 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Imre Deakdd75f6d2016-11-21 21:15:05 +02005090 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
5091 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005092
5093 if (!HAS_DDI(dev_priv))
5094 intel_dp->DP = I915_READ(intel_dp->output_reg);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005095
Imre Deakdd75f6d2016-11-21 21:15:05 +02005096 if (lspcon->active)
Shashank Sharma910530c2016-10-14 19:56:52 +05305097 lspcon_resume(lspcon);
5098
Manasi Navared7e8ef02017-02-07 16:54:11 -08005099 intel_dp->reset_link_params = true;
5100
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005101 pps_lock(intel_dp);
5102
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005103 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5104 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
5105
Jani Nikula1853a9d2017-08-18 12:30:20 +03005106 if (intel_dp_is_edp(intel_dp)) {
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005107 /* Reinit the power sequencer, in case BIOS did something with it. */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005108 intel_dp_pps_init(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005109 intel_edp_panel_vdd_sanitize(intel_dp);
5110 }
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005111
5112 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03005113}
5114
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005115static const struct drm_connector_funcs intel_dp_connector_funcs = {
Chris Wilsonbeb60602014-09-02 20:04:00 +01005116 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005117 .fill_modes = drm_helper_probe_single_connector_modes,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005118 .atomic_get_property = intel_digital_connector_atomic_get_property,
5119 .atomic_set_property = intel_digital_connector_atomic_set_property,
Chris Wilson7a418e32016-06-24 14:00:14 +01005120 .late_register = intel_dp_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01005121 .early_unregister = intel_dp_connector_unregister,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03005122 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08005123 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005124 .atomic_duplicate_state = intel_digital_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005125};
5126
5127static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02005128 .detect_ctx = intel_dp_detect,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005129 .get_modes = intel_dp_get_modes,
5130 .mode_valid = intel_dp_mode_valid,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005131 .atomic_check = intel_digital_connector_atomic_check,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005132};
5133
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005134static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03005135 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02005136 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005137};
5138
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005139enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10005140intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
5141{
5142 struct intel_dp *intel_dp = &intel_dig_port->dp;
Ville Syrjälä2f773472017-11-09 17:27:58 +02005143 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005144 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03005145
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005146 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5147 /*
5148 * vdd off can generate a long pulse on eDP which
5149 * would require vdd on to handle it, and thus we
5150 * would end up in an endless cycle of
5151 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5152 */
5153 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005154 port_name(intel_dig_port->base.port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005155 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005156 }
5157
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005158 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005159 port_name(intel_dig_port->base.port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005160 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005161
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005162 if (long_hpd) {
Manasi Navared7e8ef02017-02-07 16:54:11 -08005163 intel_dp->reset_link_params = true;
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005164 intel_dp->detect_done = false;
5165 return IRQ_NONE;
5166 }
5167
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005168 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005169
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005170 if (intel_dp->is_mst) {
5171 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
5172 /*
5173 * If we were in MST mode, and device is not
5174 * there, get out of MST mode
5175 */
5176 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
5177 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5178 intel_dp->is_mst = false;
5179 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
5180 intel_dp->is_mst);
5181 intel_dp->detect_done = false;
5182 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005183 }
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005184 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005185
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005186 if (!intel_dp->is_mst) {
Daniel Vetter42e5e652017-11-13 17:01:40 +01005187 struct drm_modeset_acquire_ctx ctx;
5188 struct drm_connector *connector = &intel_dp->attached_connector->base;
5189 struct drm_crtc *crtc;
5190 int iret;
5191 bool handled = false;
5192
5193 drm_modeset_acquire_init(&ctx, 0);
5194retry:
5195 iret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex, &ctx);
5196 if (iret)
5197 goto err;
5198
5199 crtc = connector->state->crtc;
5200 if (crtc) {
5201 iret = drm_modeset_lock(&crtc->mutex, &ctx);
5202 if (iret)
5203 goto err;
5204 }
5205
5206 handled = intel_dp_short_pulse(intel_dp);
5207
5208err:
5209 if (iret == -EDEADLK) {
5210 drm_modeset_backoff(&ctx);
5211 goto retry;
5212 }
5213
5214 drm_modeset_drop_locks(&ctx);
5215 drm_modeset_acquire_fini(&ctx);
5216 WARN(iret, "Acquiring modeset locks failed with %i\n", iret);
5217
5218 if (!handled) {
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005219 intel_dp->detect_done = false;
5220 goto put_power;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05305221 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005222 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005223
5224 ret = IRQ_HANDLED;
5225
Imre Deak1c767b32014-08-18 14:42:42 +03005226put_power:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005227 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005228
5229 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005230}
5231
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005232/* check the VBT to see whether the eDP is on another port */
Jani Nikula7b91bf72017-08-18 12:30:19 +03005233bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005234{
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005235 /*
5236 * eDP not supported on g4x. so bail out early just
5237 * for a bit extra safety in case the VBT is bonkers.
5238 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005239 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005240 return false;
5241
Imre Deaka98d9c12016-12-21 12:17:24 +02005242 if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005243 return true;
5244
Jani Nikula951d9ef2016-03-16 12:43:31 +02005245 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08005246}
5247
Maarten Lankhorst200819a2017-04-10 12:51:10 +02005248static void
Chris Wilsonf6849602010-09-19 09:29:33 +01005249intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5250{
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005251 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Ville Syrjälä68ec0732017-11-29 18:43:02 +02005252 enum port port = dp_to_dig_port(intel_dp)->base.port;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005253
Ville Syrjälä68ec0732017-11-29 18:43:02 +02005254 if (!IS_G4X(dev_priv) && port != PORT_A)
5255 intel_attach_force_audio_property(connector);
5256
Chris Wilsone953fd72011-02-21 22:23:52 +00005257 intel_attach_broadcast_rgb_property(connector);
Yuly Novikov53b41832012-10-26 12:04:00 +03005258
Jani Nikula1853a9d2017-08-18 12:30:20 +03005259 if (intel_dp_is_edp(intel_dp)) {
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005260 u32 allowed_scalers;
5261
5262 allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
5263 if (!HAS_GMCH_DISPLAY(dev_priv))
5264 allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);
5265
5266 drm_connector_attach_scaling_mode_property(connector, allowed_scalers);
5267
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02005268 connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005269
Yuly Novikov53b41832012-10-26 12:04:00 +03005270 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005271}
5272
Imre Deakdada1a92014-01-29 13:25:41 +02005273static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5274{
Abhay Kumard28d4732016-01-22 17:39:04 -08005275 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02005276 intel_dp->last_power_on = jiffies;
5277 intel_dp->last_backlight_off = jiffies;
5278}
5279
Daniel Vetter67a54562012-10-20 20:57:45 +02005280static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005281intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02005282{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005283 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305284 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03005285 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07005286
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005287 intel_pps_get_registers(intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02005288
5289 /* Workaround: Need to write PP_CONTROL with the unlock key as
5290 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305291 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005292
Imre Deak8e8232d2016-06-16 16:37:21 +03005293 pp_on = I915_READ(regs.pp_on);
5294 pp_off = I915_READ(regs.pp_off);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005295 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
5296 !HAS_PCH_ICP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005297 I915_WRITE(regs.pp_ctrl, pp_ctl);
5298 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305299 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005300
5301 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03005302 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5303 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005304
Imre Deak54648612016-06-16 16:37:22 +03005305 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5306 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005307
Imre Deak54648612016-06-16 16:37:22 +03005308 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5309 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005310
Imre Deak54648612016-06-16 16:37:22 +03005311 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5312 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005313
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005314 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5315 HAS_PCH_ICP(dev_priv)) {
Manasi Navare12c8ca92017-06-26 12:21:45 -07005316 seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5317 BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305318 } else {
Imre Deak54648612016-06-16 16:37:22 +03005319 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005320 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305321 }
Imre Deak54648612016-06-16 16:37:22 +03005322}
5323
5324static void
Imre Deakde9c1b62016-06-16 20:01:46 +03005325intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
5326{
5327 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5328 state_name,
5329 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
5330}
5331
5332static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005333intel_pps_verify_state(struct intel_dp *intel_dp)
Imre Deakde9c1b62016-06-16 20:01:46 +03005334{
5335 struct edp_power_seq hw;
5336 struct edp_power_seq *sw = &intel_dp->pps_delays;
5337
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005338 intel_pps_readout_hw_state(intel_dp, &hw);
Imre Deakde9c1b62016-06-16 20:01:46 +03005339
5340 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
5341 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
5342 DRM_ERROR("PPS state mismatch\n");
5343 intel_pps_dump_state("sw", sw);
5344 intel_pps_dump_state("hw", &hw);
5345 }
5346}
5347
5348static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005349intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
Imre Deak54648612016-06-16 16:37:22 +03005350{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005351 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak54648612016-06-16 16:37:22 +03005352 struct edp_power_seq cur, vbt, spec,
5353 *final = &intel_dp->pps_delays;
5354
5355 lockdep_assert_held(&dev_priv->pps_mutex);
5356
5357 /* already initialized? */
5358 if (final->t11_t12 != 0)
5359 return;
5360
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005361 intel_pps_readout_hw_state(intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005362
Imre Deakde9c1b62016-06-16 20:01:46 +03005363 intel_pps_dump_state("cur", &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005364
Jani Nikula6aa23e62016-03-24 17:50:20 +02005365 vbt = dev_priv->vbt.edp.pps;
Manasi Navarec99a2592017-06-30 09:33:48 -07005366 /* On Toshiba Satellite P50-C-18C system the VBT T12 delay
5367 * of 500ms appears to be too short. Ocassionally the panel
5368 * just fails to power back on. Increasing the delay to 800ms
5369 * seems sufficient to avoid this problem.
5370 */
5371 if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
Manasi Navare7313f5a2017-10-03 16:37:25 -07005372 vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
Manasi Navarec99a2592017-06-30 09:33:48 -07005373 DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
5374 vbt.t11_t12);
5375 }
Manasi Navare770a17a2017-06-26 12:21:44 -07005376 /* T11_T12 delay is special and actually in units of 100ms, but zero
5377 * based in the hw (so we need to add 100 ms). But the sw vbt
5378 * table multiplies it with 1000 to make it in units of 100usec,
5379 * too. */
5380 vbt.t11_t12 += 100 * 10;
Daniel Vetter67a54562012-10-20 20:57:45 +02005381
5382 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5383 * our hw here, which are all in 100usec. */
5384 spec.t1_t3 = 210 * 10;
5385 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5386 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5387 spec.t10 = 500 * 10;
5388 /* This one is special and actually in units of 100ms, but zero
5389 * based in the hw (so we need to add 100 ms). But the sw vbt
5390 * table multiplies it with 1000 to make it in units of 100usec,
5391 * too. */
5392 spec.t11_t12 = (510 + 100) * 10;
5393
Imre Deakde9c1b62016-06-16 20:01:46 +03005394 intel_pps_dump_state("vbt", &vbt);
Daniel Vetter67a54562012-10-20 20:57:45 +02005395
5396 /* Use the max of the register settings and vbt. If both are
5397 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005398#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005399 spec.field : \
5400 max(cur.field, vbt.field))
5401 assign_final(t1_t3);
5402 assign_final(t8);
5403 assign_final(t9);
5404 assign_final(t10);
5405 assign_final(t11_t12);
5406#undef assign_final
5407
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005408#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005409 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5410 intel_dp->backlight_on_delay = get_delay(t8);
5411 intel_dp->backlight_off_delay = get_delay(t9);
5412 intel_dp->panel_power_down_delay = get_delay(t10);
5413 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5414#undef get_delay
5415
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005416 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5417 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5418 intel_dp->panel_power_cycle_delay);
5419
5420 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5421 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Imre Deakde9c1b62016-06-16 20:01:46 +03005422
5423 /*
5424 * We override the HW backlight delays to 1 because we do manual waits
5425 * on them. For T8, even BSpec recommends doing it. For T9, if we
5426 * don't do this, we'll end up waiting for the backlight off delay
5427 * twice: once when we do the manual sleep, and once when we disable
5428 * the panel and wait for the PP_STATUS bit to become zero.
5429 */
5430 final->t8 = 1;
5431 final->t9 = 1;
Imre Deak56432052017-11-29 19:51:37 +02005432
5433 /*
5434 * HW has only a 100msec granularity for t11_t12 so round it up
5435 * accordingly.
5436 */
5437 final->t11_t12 = roundup(final->t11_t12, 100 * 10);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005438}
5439
5440static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005441intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005442 bool force_disable_vdd)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005443{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005444 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jesse Barnes453c5422013-03-28 09:55:41 -07005445 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02005446 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03005447 struct pps_registers regs;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005448 enum port port = dp_to_dig_port(intel_dp)->base.port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005449 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005450
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005451 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005452
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005453 intel_pps_get_registers(intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07005454
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005455 /*
5456 * On some VLV machines the BIOS can leave the VDD
5457 * enabled even on power seqeuencers which aren't
5458 * hooked up to any port. This would mess up the
5459 * power domain tracking the first time we pick
5460 * one of these power sequencers for use since
5461 * edp_panel_vdd_on() would notice that the VDD was
5462 * already on and therefore wouldn't grab the power
5463 * domain reference. Disable VDD first to avoid this.
5464 * This also avoids spuriously turning the VDD on as
5465 * soon as the new power seqeuencer gets initialized.
5466 */
5467 if (force_disable_vdd) {
5468 u32 pp = ironlake_get_pp_control(intel_dp);
5469
5470 WARN(pp & PANEL_POWER_ON, "Panel power already on\n");
5471
5472 if (pp & EDP_FORCE_VDD)
5473 DRM_DEBUG_KMS("VDD already on, disabling first\n");
5474
5475 pp &= ~EDP_FORCE_VDD;
5476
5477 I915_WRITE(regs.pp_ctrl, pp);
5478 }
5479
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005480 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Imre Deakde9c1b62016-06-16 20:01:46 +03005481 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
5482 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005483 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005484 /* Compute the divisor for the pp clock, simply match the Bspec
5485 * formula. */
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005486 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5487 HAS_PCH_ICP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005488 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305489 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
Manasi Navare12c8ca92017-06-26 12:21:45 -07005490 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305491 << BXT_POWER_CYCLE_DELAY_SHIFT);
5492 } else {
5493 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5494 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5495 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5496 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005497
5498 /* Haswell doesn't have any port selection bits for the panel
5499 * power sequencer any more. */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005500 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005501 port_sel = PANEL_PORT_SELECT_VLV(port);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005502 } else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005503 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005504 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005505 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005506 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005507 }
5508
Jesse Barnes453c5422013-03-28 09:55:41 -07005509 pp_on |= port_sel;
5510
Imre Deak8e8232d2016-06-16 16:37:21 +03005511 I915_WRITE(regs.pp_on, pp_on);
5512 I915_WRITE(regs.pp_off, pp_off);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005513 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5514 HAS_PCH_ICP(dev_priv))
Imre Deak8e8232d2016-06-16 16:37:21 +03005515 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305516 else
Imre Deak8e8232d2016-06-16 16:37:21 +03005517 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005518
Daniel Vetter67a54562012-10-20 20:57:45 +02005519 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03005520 I915_READ(regs.pp_on),
5521 I915_READ(regs.pp_off),
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005522 (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5523 HAS_PCH_ICP(dev_priv)) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03005524 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
5525 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005526}
5527
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005528static void intel_dp_pps_init(struct intel_dp *intel_dp)
Imre Deak335f7522016-08-10 14:07:32 +03005529{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005530 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005531
5532 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak335f7522016-08-10 14:07:32 +03005533 vlv_initial_power_sequencer_setup(intel_dp);
5534 } else {
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005535 intel_dp_init_panel_power_sequencer(intel_dp);
5536 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Imre Deak335f7522016-08-10 14:07:32 +03005537 }
5538}
5539
Vandana Kannanb33a2812015-02-13 15:33:03 +05305540/**
5541 * intel_dp_set_drrs_state - program registers for RR switch to take effect
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005542 * @dev_priv: i915 device
Maarten Lankhorste8964022016-08-25 11:07:02 +02005543 * @crtc_state: a pointer to the active intel_crtc_state
Vandana Kannanb33a2812015-02-13 15:33:03 +05305544 * @refresh_rate: RR to be programmed
5545 *
5546 * This function gets called when refresh rate (RR) has to be changed from
5547 * one frequency to another. Switches can be between high and low RR
5548 * supported by the panel or to any other RR based on media playback (in
5549 * this case, RR value needs to be passed from user space).
5550 *
5551 * The caller of this function needs to take a lock on dev_priv->drrs.
5552 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005553static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005554 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005555 int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305556{
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305557 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305558 struct intel_digital_port *dig_port = NULL;
5559 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Vandana Kannan96178ee2015-01-10 02:25:56 +05305561 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305562
5563 if (refresh_rate <= 0) {
5564 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5565 return;
5566 }
5567
Vandana Kannan96178ee2015-01-10 02:25:56 +05305568 if (intel_dp == NULL) {
5569 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305570 return;
5571 }
5572
Vandana Kannan96178ee2015-01-10 02:25:56 +05305573 dig_port = dp_to_dig_port(intel_dp);
5574 encoder = &dig_port->base;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305575
5576 if (!intel_crtc) {
5577 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5578 return;
5579 }
5580
Vandana Kannan96178ee2015-01-10 02:25:56 +05305581 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305582 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5583 return;
5584 }
5585
Vandana Kannan96178ee2015-01-10 02:25:56 +05305586 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5587 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305588 index = DRRS_LOW_RR;
5589
Vandana Kannan96178ee2015-01-10 02:25:56 +05305590 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305591 DRM_DEBUG_KMS(
5592 "DRRS requested for previously set RR...ignoring\n");
5593 return;
5594 }
5595
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005596 if (!crtc_state->base.active) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305597 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5598 return;
5599 }
5600
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005601 if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305602 switch (index) {
5603 case DRRS_HIGH_RR:
5604 intel_dp_set_m_n(intel_crtc, M1_N1);
5605 break;
5606 case DRRS_LOW_RR:
5607 intel_dp_set_m_n(intel_crtc, M2_N2);
5608 break;
5609 case DRRS_MAX_RR:
5610 default:
5611 DRM_ERROR("Unsupported refreshrate type\n");
5612 }
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005613 } else if (INTEL_GEN(dev_priv) > 6) {
5614 i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005615 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305616
Ville Syrjälä649636e2015-09-22 19:50:01 +03005617 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305618 if (index > DRRS_HIGH_RR) {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005619 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305620 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5621 else
5622 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305623 } else {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005624 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305625 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5626 else
5627 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305628 }
5629 I915_WRITE(reg, val);
5630 }
5631
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305632 dev_priv->drrs.refresh_rate_type = index;
5633
5634 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5635}
5636
Vandana Kannanb33a2812015-02-13 15:33:03 +05305637/**
5638 * intel_edp_drrs_enable - init drrs struct if supported
5639 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005640 * @crtc_state: A pointer to the active crtc state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305641 *
5642 * Initializes frontbuffer_bits and drrs.dp
5643 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005644void intel_edp_drrs_enable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005645 const struct intel_crtc_state *crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305646{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005647 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanc3955782015-01-22 15:17:40 +05305648
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005649 if (!crtc_state->has_drrs) {
Vandana Kannanc3955782015-01-22 15:17:40 +05305650 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5651 return;
5652 }
5653
Radhakrishna Sripadada83ef82017-09-14 11:16:41 -07005654 if (dev_priv->psr.enabled) {
5655 DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
5656 return;
5657 }
5658
Vandana Kannanc3955782015-01-22 15:17:40 +05305659 mutex_lock(&dev_priv->drrs.mutex);
5660 if (WARN_ON(dev_priv->drrs.dp)) {
5661 DRM_ERROR("DRRS already enabled\n");
5662 goto unlock;
5663 }
5664
5665 dev_priv->drrs.busy_frontbuffer_bits = 0;
5666
5667 dev_priv->drrs.dp = intel_dp;
5668
5669unlock:
5670 mutex_unlock(&dev_priv->drrs.mutex);
5671}
5672
Vandana Kannanb33a2812015-02-13 15:33:03 +05305673/**
5674 * intel_edp_drrs_disable - Disable DRRS
5675 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005676 * @old_crtc_state: Pointer to old crtc_state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305677 *
5678 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005679void intel_edp_drrs_disable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005680 const struct intel_crtc_state *old_crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305681{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005682 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanc3955782015-01-22 15:17:40 +05305683
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005684 if (!old_crtc_state->has_drrs)
Vandana Kannanc3955782015-01-22 15:17:40 +05305685 return;
5686
5687 mutex_lock(&dev_priv->drrs.mutex);
5688 if (!dev_priv->drrs.dp) {
5689 mutex_unlock(&dev_priv->drrs.mutex);
5690 return;
5691 }
5692
5693 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005694 intel_dp_set_drrs_state(dev_priv, old_crtc_state,
5695 intel_dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannanc3955782015-01-22 15:17:40 +05305696
5697 dev_priv->drrs.dp = NULL;
5698 mutex_unlock(&dev_priv->drrs.mutex);
5699
5700 cancel_delayed_work_sync(&dev_priv->drrs.work);
5701}
5702
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305703static void intel_edp_drrs_downclock_work(struct work_struct *work)
5704{
5705 struct drm_i915_private *dev_priv =
5706 container_of(work, typeof(*dev_priv), drrs.work.work);
5707 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305708
Vandana Kannan96178ee2015-01-10 02:25:56 +05305709 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305710
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305711 intel_dp = dev_priv->drrs.dp;
5712
5713 if (!intel_dp)
5714 goto unlock;
5715
5716 /*
5717 * The delayed work can race with an invalidate hence we need to
5718 * recheck.
5719 */
5720
5721 if (dev_priv->drrs.busy_frontbuffer_bits)
5722 goto unlock;
5723
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005724 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
5725 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
5726
5727 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5728 intel_dp->attached_connector->panel.downclock_mode->vrefresh);
5729 }
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305730
5731unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305732 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305733}
5734
Vandana Kannanb33a2812015-02-13 15:33:03 +05305735/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305736 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005737 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305738 * @frontbuffer_bits: frontbuffer plane tracking bits
5739 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305740 * This function gets called everytime rendering on the given planes start.
5741 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305742 *
5743 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5744 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005745void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
5746 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305747{
Vandana Kannana93fad02015-01-10 02:25:59 +05305748 struct drm_crtc *crtc;
5749 enum pipe pipe;
5750
Daniel Vetter9da7d692015-04-09 16:44:15 +02005751 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305752 return;
5753
Daniel Vetter88f933a2015-04-09 16:44:16 +02005754 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305755
Vandana Kannana93fad02015-01-10 02:25:59 +05305756 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005757 if (!dev_priv->drrs.dp) {
5758 mutex_unlock(&dev_priv->drrs.mutex);
5759 return;
5760 }
5761
Vandana Kannana93fad02015-01-10 02:25:59 +05305762 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5763 pipe = to_intel_crtc(crtc)->pipe;
5764
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005765 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5766 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5767
Ramalingam C0ddfd202015-06-15 20:50:05 +05305768 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005769 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005770 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5771 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305772
Vandana Kannana93fad02015-01-10 02:25:59 +05305773 mutex_unlock(&dev_priv->drrs.mutex);
5774}
5775
Vandana Kannanb33a2812015-02-13 15:33:03 +05305776/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305777 * intel_edp_drrs_flush - Restart Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005778 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305779 * @frontbuffer_bits: frontbuffer plane tracking bits
5780 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305781 * This function gets called every time rendering on the given planes has
5782 * completed or flip on a crtc is completed. So DRRS should be upclocked
5783 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5784 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305785 *
5786 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5787 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005788void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
5789 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305790{
Vandana Kannana93fad02015-01-10 02:25:59 +05305791 struct drm_crtc *crtc;
5792 enum pipe pipe;
5793
Daniel Vetter9da7d692015-04-09 16:44:15 +02005794 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305795 return;
5796
Daniel Vetter88f933a2015-04-09 16:44:16 +02005797 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305798
Vandana Kannana93fad02015-01-10 02:25:59 +05305799 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005800 if (!dev_priv->drrs.dp) {
5801 mutex_unlock(&dev_priv->drrs.mutex);
5802 return;
5803 }
5804
Vandana Kannana93fad02015-01-10 02:25:59 +05305805 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5806 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005807
5808 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305809 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5810
Ramalingam C0ddfd202015-06-15 20:50:05 +05305811 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005812 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005813 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5814 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Ramalingam C0ddfd202015-06-15 20:50:05 +05305815
5816 /*
5817 * flush also means no more activity hence schedule downclock, if all
5818 * other fbs are quiescent too
5819 */
5820 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305821 schedule_delayed_work(&dev_priv->drrs.work,
5822 msecs_to_jiffies(1000));
5823 mutex_unlock(&dev_priv->drrs.mutex);
5824}
5825
Vandana Kannanb33a2812015-02-13 15:33:03 +05305826/**
5827 * DOC: Display Refresh Rate Switching (DRRS)
5828 *
5829 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5830 * which enables swtching between low and high refresh rates,
5831 * dynamically, based on the usage scenario. This feature is applicable
5832 * for internal panels.
5833 *
5834 * Indication that the panel supports DRRS is given by the panel EDID, which
5835 * would list multiple refresh rates for one resolution.
5836 *
5837 * DRRS is of 2 types - static and seamless.
5838 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5839 * (may appear as a blink on screen) and is used in dock-undock scenario.
5840 * Seamless DRRS involves changing RR without any visual effect to the user
5841 * and can be used during normal system usage. This is done by programming
5842 * certain registers.
5843 *
5844 * Support for static/seamless DRRS may be indicated in the VBT based on
5845 * inputs from the panel spec.
5846 *
5847 * DRRS saves power by switching to low RR based on usage scenarios.
5848 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02005849 * The implementation is based on frontbuffer tracking implementation. When
5850 * there is a disturbance on the screen triggered by user activity or a periodic
5851 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5852 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5853 * made.
5854 *
5855 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5856 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305857 *
5858 * DRRS can be further extended to support other internal panels and also
5859 * the scenario of video playback wherein RR is set based on the rate
5860 * requested by userspace.
5861 */
5862
5863/**
5864 * intel_dp_drrs_init - Init basic DRRS work and mutex.
Ville Syrjälä2f773472017-11-09 17:27:58 +02005865 * @connector: eDP connector
Vandana Kannanb33a2812015-02-13 15:33:03 +05305866 * @fixed_mode: preferred mode of panel
5867 *
5868 * This function is called only once at driver load to initialize basic
5869 * DRRS stuff.
5870 *
5871 * Returns:
5872 * Downclock mode if panel supports it, else return NULL.
5873 * DRRS support is determined by the presence of downclock mode (apart
5874 * from VBT setting).
5875 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305876static struct drm_display_mode *
Ville Syrjälä2f773472017-11-09 17:27:58 +02005877intel_dp_drrs_init(struct intel_connector *connector,
5878 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305879{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005880 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305881 struct drm_display_mode *downclock_mode = NULL;
5882
Daniel Vetter9da7d692015-04-09 16:44:15 +02005883 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5884 mutex_init(&dev_priv->drrs.mutex);
5885
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005886 if (INTEL_GEN(dev_priv) <= 6) {
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305887 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5888 return NULL;
5889 }
5890
5891 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005892 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305893 return NULL;
5894 }
5895
Ville Syrjälä2f773472017-11-09 17:27:58 +02005896 downclock_mode = intel_find_panel_downclock(dev_priv, fixed_mode,
5897 &connector->base);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305898
5899 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305900 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305901 return NULL;
5902 }
5903
Vandana Kannan96178ee2015-01-10 02:25:56 +05305904 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305905
Vandana Kannan96178ee2015-01-10 02:25:56 +05305906 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005907 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305908 return downclock_mode;
5909}
5910
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005911static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005912 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005913{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005914 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005915 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2f773472017-11-09 17:27:58 +02005916 struct drm_connector *connector = &intel_connector->base;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005917 struct drm_display_mode *fixed_mode = NULL;
Jim Bridedc911f52017-08-09 12:48:53 -07005918 struct drm_display_mode *alt_fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305919 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005920 bool has_dpcd;
5921 struct drm_display_mode *scan;
5922 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005923 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005924
Jani Nikula1853a9d2017-08-18 12:30:20 +03005925 if (!intel_dp_is_edp(intel_dp))
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005926 return true;
5927
Imre Deak97a824e12016-06-21 11:51:47 +03005928 /*
5929 * On IBX/CPT we may get here with LVDS already registered. Since the
5930 * driver uses the only internal power sequencer available for both
5931 * eDP and LVDS bail out early in this case to prevent interfering
5932 * with an already powered-on LVDS power sequencer.
5933 */
Ville Syrjälä2f773472017-11-09 17:27:58 +02005934 if (intel_get_lvds_encoder(&dev_priv->drm)) {
Imre Deak97a824e12016-06-21 11:51:47 +03005935 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5936 DRM_INFO("LVDS was detected, not registering eDP\n");
5937
5938 return false;
5939 }
5940
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005941 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005942
5943 intel_dp_init_panel_power_timestamps(intel_dp);
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005944 intel_dp_pps_init(intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005945 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005946
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005947 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005948
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005949 /* Cache DPCD and EDID for edp. */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005950 has_dpcd = intel_edp_init_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005951
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005952 if (!has_dpcd) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005953 /* if this fails, presume the device is a ghost */
5954 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03005955 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005956 }
5957
Daniel Vetter060c8772014-03-21 23:22:35 +01005958 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005959 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005960 if (edid) {
5961 if (drm_add_edid_modes(connector, edid)) {
5962 drm_mode_connector_update_edid_property(connector,
5963 edid);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005964 } else {
5965 kfree(edid);
5966 edid = ERR_PTR(-EINVAL);
5967 }
5968 } else {
5969 edid = ERR_PTR(-ENOENT);
5970 }
5971 intel_connector->edid = edid;
5972
Jim Bridedc911f52017-08-09 12:48:53 -07005973 /* prefer fixed mode from EDID if available, save an alt mode also */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005974 list_for_each_entry(scan, &connector->probed_modes, head) {
5975 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5976 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305977 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305978 intel_connector, fixed_mode);
Jim Bridedc911f52017-08-09 12:48:53 -07005979 } else if (!alt_fixed_mode) {
5980 alt_fixed_mode = drm_mode_duplicate(dev, scan);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005981 }
5982 }
5983
5984 /* fallback to VBT if available for eDP */
5985 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5986 fixed_mode = drm_mode_duplicate(dev,
5987 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03005988 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005989 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03005990 connector->display_info.width_mm = fixed_mode->width_mm;
5991 connector->display_info.height_mm = fixed_mode->height_mm;
5992 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005993 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005994 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005995
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005996 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005997 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5998 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005999
6000 /*
6001 * Figure out the current pipe for the initial backlight setup.
6002 * If the current pipe isn't valid, try the PPS pipe, and if that
6003 * fails just assume pipe A.
6004 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006005 pipe = vlv_active_pipe(intel_dp);
Ville Syrjälä6517d272014-11-07 11:16:02 +02006006
6007 if (pipe != PIPE_A && pipe != PIPE_B)
6008 pipe = intel_dp->pps_pipe;
6009
6010 if (pipe != PIPE_A && pipe != PIPE_B)
6011 pipe = PIPE_A;
6012
6013 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
6014 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07006015 }
6016
Jim Bridedc911f52017-08-09 12:48:53 -07006017 intel_panel_init(&intel_connector->panel, fixed_mode, alt_fixed_mode,
6018 downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03006019 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02006020 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006021
6022 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03006023
6024out_vdd_off:
6025 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
6026 /*
6027 * vdd might still be enabled do to the delayed vdd off.
6028 * Make sure vdd is actually turned off here.
6029 */
6030 pps_lock(intel_dp);
6031 edp_panel_vdd_off_sync(intel_dp);
6032 pps_unlock(intel_dp);
6033
6034 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006035}
6036
Manasi Navare93013972017-04-06 16:44:19 +03006037static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
6038{
6039 struct intel_connector *intel_connector;
6040 struct drm_connector *connector;
6041
6042 intel_connector = container_of(work, typeof(*intel_connector),
6043 modeset_retry_work);
6044 connector = &intel_connector->base;
6045 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
6046 connector->name);
6047
6048 /* Grab the locks before changing connector property*/
6049 mutex_lock(&connector->dev->mode_config.mutex);
6050 /* Set connector link status to BAD and send a Uevent to notify
6051 * userspace to do a modeset.
6052 */
6053 drm_mode_connector_set_link_status_property(connector,
6054 DRM_MODE_LINK_STATUS_BAD);
6055 mutex_unlock(&connector->dev->mode_config.mutex);
6056 /* Send Hotplug uevent so userspace can reprobe */
6057 drm_kms_helper_hotplug_event(connector->dev);
6058}
6059
Paulo Zanoni16c25532013-06-12 17:27:25 -03006060bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006061intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
6062 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006063{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006064 struct drm_connector *connector = &intel_connector->base;
6065 struct intel_dp *intel_dp = &intel_dig_port->dp;
6066 struct intel_encoder *intel_encoder = &intel_dig_port->base;
6067 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006068 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02006069 enum port port = intel_encoder->port;
Chris Wilson7a418e32016-06-24 14:00:14 +01006070 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006071
Manasi Navare93013972017-04-06 16:44:19 +03006072 /* Initialize the work for modeset in case of link train failure */
6073 INIT_WORK(&intel_connector->modeset_retry_work,
6074 intel_dp_modeset_retry_work_fn);
6075
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006076 if (WARN(intel_dig_port->max_lanes < 1,
6077 "Not enough lanes (%d) for DP on port %c\n",
6078 intel_dig_port->max_lanes, port_name(port)))
6079 return false;
6080
Jani Nikula55cfc582017-03-28 17:59:04 +03006081 intel_dp_set_source_rates(intel_dp);
6082
Manasi Navared7e8ef02017-02-07 16:54:11 -08006083 intel_dp->reset_link_params = true;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006084 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006085 intel_dp->active_pipe = INVALID_PIPE;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006086
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006087 /* intel_dp vfuncs */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00006088 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiaub6b5e382014-01-20 16:00:59 +00006089 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006090 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006091 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01006092 else if (HAS_PCH_SPLIT(dev_priv))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006093 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
6094 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02006095 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006096
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00006097 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00006098 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
6099 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02006100 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00006101
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006102 if (HAS_DDI(dev_priv))
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03006103 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
6104
Daniel Vetter07679352012-09-06 22:15:42 +02006105 /* Preserve the current hw state. */
6106 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03006107 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00006108
Jani Nikula7b91bf72017-08-18 12:30:19 +03006109 if (intel_dp_is_port_edp(dev_priv, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05306110 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02006111 else
6112 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04006113
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006114 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6115 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
6116
Imre Deakf7d24902013-05-08 13:14:05 +03006117 /*
6118 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
6119 * for DP the encoder type can be set by the caller to
6120 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
6121 */
6122 if (type == DRM_MODE_CONNECTOR_eDP)
6123 intel_encoder->type = INTEL_OUTPUT_EDP;
6124
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006125 /* eDP only on port B and/or C on vlv/chv */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006126 if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Jani Nikula1853a9d2017-08-18 12:30:20 +03006127 intel_dp_is_edp(intel_dp) &&
6128 port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006129 return false;
6130
Imre Deake7281ea2013-05-08 13:14:08 +03006131 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
6132 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
6133 port_name(port));
6134
Adam Jacksonb3295302010-07-16 14:46:28 -04006135 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006136 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
6137
Ville Syrjälä050213892017-11-29 20:08:47 +02006138 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
6139 connector->interlace_allowed = true;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006140 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08006141
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02006142 intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02006143
Mika Kaholab6339582016-09-09 14:10:52 +03006144 intel_dp_aux_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01006145
Daniel Vetter66a92782012-07-12 20:08:18 +02006146 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01006147 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08006148
Chris Wilsondf0e9242010-09-09 16:20:55 +01006149 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006150
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006151 if (HAS_DDI(dev_priv))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02006152 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
6153 else
6154 intel_connector->get_hw_state = intel_connector_get_hw_state;
6155
Dave Airlie0e32b392014-05-02 14:02:48 +10006156 /* init MST on ports that can support it */
Jani Nikula1853a9d2017-08-18 12:30:20 +03006157 if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
Rodrigo Vivi9787e832018-01-29 15:22:22 -08006158 (port == PORT_B || port == PORT_C ||
6159 port == PORT_D || port == PORT_F))
Jani Nikula0c9b3712015-05-18 17:10:01 +03006160 intel_dp_mst_encoder_init(intel_dig_port,
6161 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10006162
Ville Syrjälä36b5f422014-10-16 21:27:30 +03006163 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006164 intel_dp_aux_fini(intel_dp);
6165 intel_dp_mst_encoder_cleanup(intel_dig_port);
6166 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006167 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006168
Chris Wilsonf6849602010-09-19 09:29:33 +01006169 intel_dp_add_properties(intel_dp, connector);
6170
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006171 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
6172 * 0xd. Failure to do so will result in spurious interrupts being
6173 * generated on the port when a cable is not attached.
6174 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006175 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006176 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
6177 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
6178 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03006179
6180 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006181
6182fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006183 drm_connector_cleanup(connector);
6184
6185 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006186}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006187
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006188bool intel_dp_init(struct drm_i915_private *dev_priv,
Chris Wilson457c52d2016-06-01 08:27:50 +01006189 i915_reg_t output_reg,
6190 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006191{
6192 struct intel_digital_port *intel_dig_port;
6193 struct intel_encoder *intel_encoder;
6194 struct drm_encoder *encoder;
6195 struct intel_connector *intel_connector;
6196
Daniel Vetterb14c5672013-09-19 12:18:32 +02006197 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006198 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01006199 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006200
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006201 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306202 if (!intel_connector)
6203 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006204
6205 intel_encoder = &intel_dig_port->base;
6206 encoder = &intel_encoder->base;
6207
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006208 if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
6209 &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
6210 "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306211 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006212
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006213 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006214 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006215 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006216 intel_encoder->suspend = intel_dp_encoder_suspend;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006217 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006218 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006219 intel_encoder->pre_enable = chv_pre_enable_dp;
6220 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006221 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006222 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006223 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006224 } else if (IS_VALLEYVIEW(dev_priv)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006225 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006226 intel_encoder->pre_enable = vlv_pre_enable_dp;
6227 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006228 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006229 intel_encoder->post_disable = vlv_post_disable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006230 } else if (INTEL_GEN(dev_priv) >= 5) {
6231 intel_encoder->pre_enable = g4x_pre_enable_dp;
6232 intel_encoder->enable = g4x_enable_dp;
6233 intel_encoder->disable = ilk_disable_dp;
6234 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006235 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006236 intel_encoder->pre_enable = g4x_pre_enable_dp;
6237 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006238 intel_encoder->disable = g4x_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006239 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006240
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006241 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006242 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006243
Ville Syrjäläcca05022016-06-22 21:57:06 +03006244 intel_encoder->type = INTEL_OUTPUT_DP;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02006245 intel_encoder->power_domain = intel_port_to_power_domain(port);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006246 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä882ec382014-04-28 14:07:43 +03006247 if (port == PORT_D)
6248 intel_encoder->crtc_mask = 1 << 2;
6249 else
6250 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6251 } else {
6252 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6253 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006254 intel_encoder->cloneable = 0;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07006255 intel_encoder->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006256
Dave Airlie13cf5502014-06-18 11:29:35 +10006257 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006258 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006259
Ville Syrjälä385e4de2017-08-18 16:49:55 +03006260 if (port != PORT_A)
6261 intel_infoframe_init(intel_dig_port);
6262
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306263 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6264 goto err_init_connector;
6265
Chris Wilson457c52d2016-06-01 08:27:50 +01006266 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306267
6268err_init_connector:
6269 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306270err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306271 kfree(intel_connector);
6272err_connector_alloc:
6273 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01006274 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006275}
Dave Airlie0e32b392014-05-02 14:02:48 +10006276
6277void intel_dp_mst_suspend(struct drm_device *dev)
6278{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006279 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006280 int i;
6281
6282 /* disable MST */
6283 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006284 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006285
6286 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006287 continue;
6288
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006289 if (intel_dig_port->dp.is_mst)
6290 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
Dave Airlie0e32b392014-05-02 14:02:48 +10006291 }
6292}
6293
6294void intel_dp_mst_resume(struct drm_device *dev)
6295{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006296 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006297 int i;
6298
6299 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006300 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006301 int ret;
6302
6303 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006304 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +10006305
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006306 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6307 if (ret)
6308 intel_dp_check_mst_status(&intel_dig_port->dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10006309 }
6310}