blob: b2d4f4852c98634af37f24f4696a63e0d8d7175a [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilsonc7dca472011-01-20 17:00:10 +000036static inline int ring_space(struct intel_ring_buffer *ring)
37{
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020038 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsonc7dca472011-01-20 17:00:10 +000039 if (space < 0)
40 space += ring->size;
41 return space;
42}
43
Chris Wilson09246732013-08-10 22:16:32 +010044void __intel_ring_advance(struct intel_ring_buffer *ring)
45{
46 struct drm_i915_private *dev_priv = ring->dev->dev_private;
47
48 ring->tail &= ring->size - 1;
49 if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
50 return;
51 ring->write_tail(ring, ring->tail);
52}
53
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000054static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010055gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020063 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010064 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070084{
Chris Wilson78501ea2010-10-27 12:18:21 +010085 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +010086 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000087 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +010088
Chris Wilson36d527d2011-03-19 22:26:49 +000089 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000119 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
122
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
126
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
130
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000134
135 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136}
137
Jesse Barnes8d315282011-10-16 10:23:31 +0200138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100178 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200179 int ret;
180
181
182 ret = intel_ring_begin(ring, 6);
183 if (ret)
184 return ret;
185
186 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
187 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
188 PIPE_CONTROL_STALL_AT_SCOREBOARD);
189 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
190 intel_ring_emit(ring, 0); /* low dword */
191 intel_ring_emit(ring, 0); /* high dword */
192 intel_ring_emit(ring, MI_NOOP);
193 intel_ring_advance(ring);
194
195 ret = intel_ring_begin(ring, 6);
196 if (ret)
197 return ret;
198
199 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
200 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
201 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
202 intel_ring_emit(ring, 0);
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, MI_NOOP);
205 intel_ring_advance(ring);
206
207 return 0;
208}
209
210static int
211gen6_render_ring_flush(struct intel_ring_buffer *ring,
212 u32 invalidate_domains, u32 flush_domains)
213{
214 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100215 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200216 int ret;
217
Paulo Zanonib3111502012-08-17 18:35:42 -0300218 /* Force SNB workarounds for PIPE_CONTROL flushes */
219 ret = intel_emit_post_sync_nonzero_flush(ring);
220 if (ret)
221 return ret;
222
Jesse Barnes8d315282011-10-16 10:23:31 +0200223 /* Just flush everything. Experiments have shown that reducing the
224 * number of bits based on the write domains has little performance
225 * impact.
226 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100227 if (flush_domains) {
228 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
229 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
230 /*
231 * Ensure that any following seqno writes only happen
232 * when the render cache is indeed flushed.
233 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200234 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100235 }
236 if (invalidate_domains) {
237 flags |= PIPE_CONTROL_TLB_INVALIDATE;
238 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
239 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
240 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
243 /*
244 * TLB invalidate requires a post-sync write.
245 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700246 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100247 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200248
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100249 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200250 if (ret)
251 return ret;
252
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100253 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200254 intel_ring_emit(ring, flags);
255 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100256 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200257 intel_ring_advance(ring);
258
259 return 0;
260}
261
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100262static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300263gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
264{
265 int ret;
266
267 ret = intel_ring_begin(ring, 4);
268 if (ret)
269 return ret;
270
271 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
272 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
273 PIPE_CONTROL_STALL_AT_SCOREBOARD);
274 intel_ring_emit(ring, 0);
275 intel_ring_emit(ring, 0);
276 intel_ring_advance(ring);
277
278 return 0;
279}
280
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300281static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
282{
283 int ret;
284
285 if (!ring->fbc_dirty)
286 return 0;
287
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200288 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300289 if (ret)
290 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300291 /* WaFbcNukeOn3DBlt:ivb/hsw */
292 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
293 intel_ring_emit(ring, MSG_FBC_REND_STATE);
294 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200295 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
296 intel_ring_emit(ring, MSG_FBC_REND_STATE);
297 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300298 intel_ring_advance(ring);
299
300 ring->fbc_dirty = false;
301 return 0;
302}
303
Paulo Zanonif3987632012-08-17 18:35:43 -0300304static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300305gen7_render_ring_flush(struct intel_ring_buffer *ring,
306 u32 invalidate_domains, u32 flush_domains)
307{
308 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100309 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300310 int ret;
311
Paulo Zanonif3987632012-08-17 18:35:43 -0300312 /*
313 * Ensure that any following seqno writes only happen when the render
314 * cache is indeed flushed.
315 *
316 * Workaround: 4th PIPE_CONTROL command (except the ones with only
317 * read-cache invalidate bits set) must have the CS_STALL bit set. We
318 * don't try to be clever and just set it unconditionally.
319 */
320 flags |= PIPE_CONTROL_CS_STALL;
321
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300322 /* Just flush everything. Experiments have shown that reducing the
323 * number of bits based on the write domains has little performance
324 * impact.
325 */
326 if (flush_domains) {
327 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
328 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300329 }
330 if (invalidate_domains) {
331 flags |= PIPE_CONTROL_TLB_INVALIDATE;
332 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
333 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
334 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
335 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
336 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
337 /*
338 * TLB invalidate requires a post-sync write.
339 */
340 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200341 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300342
343 /* Workaround: we must issue a pipe_control with CS-stall bit
344 * set before a pipe_control command that has the state cache
345 * invalidate bit set. */
346 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300347 }
348
349 ret = intel_ring_begin(ring, 4);
350 if (ret)
351 return ret;
352
353 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
354 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200355 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300356 intel_ring_emit(ring, 0);
357 intel_ring_advance(ring);
358
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200359 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300360 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
361
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300362 return 0;
363}
364
Ben Widawskya5f3d682013-11-02 21:07:27 -0700365static int
366gen8_render_ring_flush(struct intel_ring_buffer *ring,
367 u32 invalidate_domains, u32 flush_domains)
368{
369 u32 flags = 0;
370 u32 scratch_addr = ring->scratch.gtt_offset + 128;
371 int ret;
372
373 flags |= PIPE_CONTROL_CS_STALL;
374
375 if (flush_domains) {
376 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
377 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
378 }
379 if (invalidate_domains) {
380 flags |= PIPE_CONTROL_TLB_INVALIDATE;
381 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
382 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
383 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
384 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
385 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
386 flags |= PIPE_CONTROL_QW_WRITE;
387 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
388 }
389
390 ret = intel_ring_begin(ring, 6);
391 if (ret)
392 return ret;
393
394 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
395 intel_ring_emit(ring, flags);
396 intel_ring_emit(ring, scratch_addr);
397 intel_ring_emit(ring, 0);
398 intel_ring_emit(ring, 0);
399 intel_ring_emit(ring, 0);
400 intel_ring_advance(ring);
401
402 return 0;
403
404}
405
Chris Wilson78501ea2010-10-27 12:18:21 +0100406static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100407 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800408{
Chris Wilson78501ea2010-10-27 12:18:21 +0100409 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100410 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800411}
412
Chris Wilson78501ea2010-10-27 12:18:21 +0100413u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800414{
Chris Wilson78501ea2010-10-27 12:18:21 +0100415 drm_i915_private_t *dev_priv = ring->dev->dev_private;
416 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200417 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800418
419 return I915_READ(acthd_reg);
420}
421
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200422static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
423{
424 struct drm_i915_private *dev_priv = ring->dev->dev_private;
425 u32 addr;
426
427 addr = dev_priv->status_page_dmah->busaddr;
428 if (INTEL_INFO(ring->dev)->gen >= 4)
429 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
430 I915_WRITE(HWS_PGA, addr);
431}
432
Chris Wilson78501ea2010-10-27 12:18:21 +0100433static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800434{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200435 struct drm_device *dev = ring->dev;
436 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000437 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200438 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800439 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800440
Deepak Sc8d9a592013-11-23 14:55:42 +0530441 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200442
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200443 if (I915_NEED_GFX_HWS(dev))
444 intel_ring_setup_status_page(ring);
445 else
446 ring_setup_phys_status_page(ring);
447
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800448 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200449 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200450 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100451 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800452
Daniel Vetter570ef602010-08-02 17:06:23 +0200453 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800454
455 /* G45 ring initialization fails to reset head to zero */
456 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000457 DRM_DEBUG_KMS("%s head not reset to zero "
458 "ctl %08x head %08x tail %08x start %08x\n",
459 ring->name,
460 I915_READ_CTL(ring),
461 I915_READ_HEAD(ring),
462 I915_READ_TAIL(ring),
463 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800464
Daniel Vetter570ef602010-08-02 17:06:23 +0200465 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800466
Chris Wilson6fd0d562010-12-05 20:42:33 +0000467 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
468 DRM_ERROR("failed to set %s head to zero "
469 "ctl %08x head %08x tail %08x start %08x\n",
470 ring->name,
471 I915_READ_CTL(ring),
472 I915_READ_HEAD(ring),
473 I915_READ_TAIL(ring),
474 I915_READ_START(ring));
475 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700476 }
477
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200478 /* Initialize the ring. This must happen _after_ we've cleared the ring
479 * registers with the above sequence (the readback of the HEAD registers
480 * also enforces ordering), otherwise the hw might lose the new ring
481 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700482 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200483 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000484 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000485 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800486
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800487 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400488 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700489 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400490 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000491 DRM_ERROR("%s initialization failed "
492 "ctl %08x head %08x tail %08x start %08x\n",
493 ring->name,
494 I915_READ_CTL(ring),
495 I915_READ_HEAD(ring),
496 I915_READ_TAIL(ring),
497 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200498 ret = -EIO;
499 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800500 }
501
Chris Wilson78501ea2010-10-27 12:18:21 +0100502 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
503 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800504 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000505 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200506 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000507 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100508 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800509 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000510
Chris Wilson50f018d2013-06-10 11:20:19 +0100511 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
512
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200513out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530514 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200515
516 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700517}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800518
Chris Wilsonc6df5412010-12-15 09:56:50 +0000519static int
520init_pipe_control(struct intel_ring_buffer *ring)
521{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000522 int ret;
523
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100524 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000525 return 0;
526
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100527 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
528 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000529 DRM_ERROR("Failed to allocate seqno page\n");
530 ret = -ENOMEM;
531 goto err;
532 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100533
Daniel Vettera9cc7262014-02-14 14:01:13 +0100534 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
535 if (ret)
536 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000537
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100538 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000539 if (ret)
540 goto err_unref;
541
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100542 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
543 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
544 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800545 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000546 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800547 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000548
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200549 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100550 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000551 return 0;
552
553err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800554 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000555err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100556 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000557err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000558 return ret;
559}
560
Chris Wilson78501ea2010-10-27 12:18:21 +0100561static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800562{
Chris Wilson78501ea2010-10-27 12:18:21 +0100563 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000564 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100565 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800566
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000567 if (INTEL_INFO(dev)->gen > 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200568 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000569
570 /* We need to disable the AsyncFlip performance optimisations in order
571 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
572 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100573 *
Ville Syrjälä82852222014-02-27 21:59:03 +0200574 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000575 */
576 if (INTEL_INFO(dev)->gen >= 6)
577 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
578
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000579 /* Required for the hardware to program scanline values for waiting */
580 if (INTEL_INFO(dev)->gen == 6)
581 I915_WRITE(GFX_MODE,
582 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
583
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000584 if (IS_GEN7(dev))
585 I915_WRITE(GFX_MODE_GEN7,
586 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
587 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100588
Jesse Barnes8d315282011-10-16 10:23:31 +0200589 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000590 ret = init_pipe_control(ring);
591 if (ret)
592 return ret;
593 }
594
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200595 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700596 /* From the Sandybridge PRM, volume 1 part 3, page 24:
597 * "If this bit is set, STCunit will have LRA as replacement
598 * policy. [...] This bit must be reset. LRA replacement
599 * policy is not supported."
600 */
601 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200602 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky12b02862012-06-04 14:42:50 -0700603
604 /* This is not explicitly set for GEN6, so read the register.
605 * see intel_ring_mi_set_context() for why we care.
606 * TODO: consider explicitly setting the bit for GEN5
607 */
608 ring->itlb_before_ctx_switch =
609 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
Ben Widawsky84f9f932011-12-12 19:21:58 -0800610 }
611
Daniel Vetter6b26c862012-04-24 14:04:12 +0200612 if (INTEL_INFO(dev)->gen >= 6)
613 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000614
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700615 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700616 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700617
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800618 return ret;
619}
620
Chris Wilsonc6df5412010-12-15 09:56:50 +0000621static void render_ring_cleanup(struct intel_ring_buffer *ring)
622{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100623 struct drm_device *dev = ring->dev;
624
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100625 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000626 return;
627
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100628 if (INTEL_INFO(dev)->gen >= 5) {
629 kunmap(sg_page(ring->scratch.obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800630 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100631 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100632
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100633 drm_gem_object_unreference(&ring->scratch.obj->base);
634 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000635}
636
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000637static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700638update_mboxes(struct intel_ring_buffer *ring,
Chris Wilson9d7730912012-11-27 16:22:52 +0000639 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000640{
Ben Widawskyad776f82013-05-28 19:22:18 -0700641/* NB: In order to be able to do semaphore MBOX updates for varying number
642 * of rings, it's easiest if we round up each individual update to a
643 * multiple of 2 (since ring updates must always be a multiple of 2)
644 * even though the actual update only requires 3 dwords.
645 */
646#define MBOX_UPDATE_DWORDS 4
Chris Wilson1c8b46f2012-11-14 09:15:14 +0000647 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700648 intel_ring_emit(ring, mmio_offset);
Chris Wilson18235212013-09-04 10:45:51 +0100649 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Ben Widawskyad776f82013-05-28 19:22:18 -0700650 intel_ring_emit(ring, MI_NOOP);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000651}
652
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700653/**
654 * gen6_add_request - Update the semaphore mailbox registers
655 *
656 * @ring - ring that is adding a request
657 * @seqno - return seqno stuck into the ring
658 *
659 * Update the mailbox registers in the *other* rings with the current seqno.
660 * This acts like a signal in the canonical semaphore.
661 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000662static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000663gen6_add_request(struct intel_ring_buffer *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000664{
Ben Widawskyad776f82013-05-28 19:22:18 -0700665 struct drm_device *dev = ring->dev;
666 struct drm_i915_private *dev_priv = dev->dev_private;
667 struct intel_ring_buffer *useless;
Ben Widawsky52ed2322013-12-16 20:50:38 -0800668 int i, ret, num_dwords = 4;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000669
Ben Widawsky52ed2322013-12-16 20:50:38 -0800670 if (i915_semaphore_is_enabled(dev))
671 num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
672#undef MBOX_UPDATE_DWORDS
673
674 ret = intel_ring_begin(ring, num_dwords);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000675 if (ret)
676 return ret;
677
Ben Widawskyf0a9f742013-12-17 20:06:00 -0800678 if (i915_semaphore_is_enabled(dev)) {
679 for_each_ring(useless, dev_priv, i) {
680 u32 mbox_reg = ring->signal_mbox[i];
681 if (mbox_reg != GEN6_NOSYNC)
682 update_mboxes(ring, mbox_reg);
683 }
Ben Widawskyad776f82013-05-28 19:22:18 -0700684 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000685
686 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
687 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100688 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000689 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100690 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000691
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000692 return 0;
693}
694
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200695static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
696 u32 seqno)
697{
698 struct drm_i915_private *dev_priv = dev->dev_private;
699 return dev_priv->last_seqno < seqno;
700}
701
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700702/**
703 * intel_ring_sync - sync the waiter to the signaller on seqno
704 *
705 * @waiter - ring that is waiting
706 * @signaller - ring which has, or will signal
707 * @seqno - seqno which the waiter will block on
708 */
709static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200710gen6_ring_sync(struct intel_ring_buffer *waiter,
711 struct intel_ring_buffer *signaller,
712 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000713{
714 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700715 u32 dw1 = MI_SEMAPHORE_MBOX |
716 MI_SEMAPHORE_COMPARE |
717 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000718
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700719 /* Throughout all of the GEM code, seqno passed implies our current
720 * seqno is >= the last seqno executed. However for hardware the
721 * comparison is strictly greater than.
722 */
723 seqno -= 1;
724
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200725 WARN_ON(signaller->semaphore_register[waiter->id] ==
726 MI_SEMAPHORE_SYNC_INVALID);
727
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700728 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000729 if (ret)
730 return ret;
731
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200732 /* If seqno wrap happened, omit the wait with no-ops */
733 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
734 intel_ring_emit(waiter,
735 dw1 |
736 signaller->semaphore_register[waiter->id]);
737 intel_ring_emit(waiter, seqno);
738 intel_ring_emit(waiter, 0);
739 intel_ring_emit(waiter, MI_NOOP);
740 } else {
741 intel_ring_emit(waiter, MI_NOOP);
742 intel_ring_emit(waiter, MI_NOOP);
743 intel_ring_emit(waiter, MI_NOOP);
744 intel_ring_emit(waiter, MI_NOOP);
745 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700746 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000747
748 return 0;
749}
750
Chris Wilsonc6df5412010-12-15 09:56:50 +0000751#define PIPE_CONTROL_FLUSH(ring__, addr__) \
752do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200753 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
754 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000755 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
756 intel_ring_emit(ring__, 0); \
757 intel_ring_emit(ring__, 0); \
758} while (0)
759
760static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000761pc_render_add_request(struct intel_ring_buffer *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000762{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100763 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000764 int ret;
765
766 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
767 * incoherent with writes to memory, i.e. completely fubar,
768 * so we need to use PIPE_NOTIFY instead.
769 *
770 * However, we also need to workaround the qword write
771 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
772 * memory before requesting an interrupt.
773 */
774 ret = intel_ring_begin(ring, 32);
775 if (ret)
776 return ret;
777
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200778 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200779 PIPE_CONTROL_WRITE_FLUSH |
780 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100781 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100782 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000783 intel_ring_emit(ring, 0);
784 PIPE_CONTROL_FLUSH(ring, scratch_addr);
785 scratch_addr += 128; /* write to separate cachelines */
786 PIPE_CONTROL_FLUSH(ring, scratch_addr);
787 scratch_addr += 128;
788 PIPE_CONTROL_FLUSH(ring, scratch_addr);
789 scratch_addr += 128;
790 PIPE_CONTROL_FLUSH(ring, scratch_addr);
791 scratch_addr += 128;
792 PIPE_CONTROL_FLUSH(ring, scratch_addr);
793 scratch_addr += 128;
794 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000795
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200796 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200797 PIPE_CONTROL_WRITE_FLUSH |
798 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000799 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100800 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100801 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000802 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +0100803 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000804
Chris Wilsonc6df5412010-12-15 09:56:50 +0000805 return 0;
806}
807
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800808static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100809gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100810{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100811 /* Workaround to force correct ordering between irq and seqno writes on
812 * ivb (and maybe also on snb) by reading from a CS register (like
813 * ACTHD) before reading the status page. */
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100814 if (!lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100815 intel_ring_get_active_head(ring);
816 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
817}
818
819static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100820ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800821{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000822 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
823}
824
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200825static void
826ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
827{
828 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
829}
830
Chris Wilsonc6df5412010-12-15 09:56:50 +0000831static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100832pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000833{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100834 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +0000835}
836
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200837static void
838pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
839{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100840 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200841}
842
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000843static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200844gen5_ring_get_irq(struct intel_ring_buffer *ring)
845{
846 struct drm_device *dev = ring->dev;
847 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100848 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200849
850 if (!dev->irq_enabled)
851 return false;
852
Chris Wilson7338aef2012-04-24 21:48:47 +0100853 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300854 if (ring->irq_refcount++ == 0)
855 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100856 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200857
858 return true;
859}
860
861static void
862gen5_ring_put_irq(struct intel_ring_buffer *ring)
863{
864 struct drm_device *dev = ring->dev;
865 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100866 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200867
Chris Wilson7338aef2012-04-24 21:48:47 +0100868 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300869 if (--ring->irq_refcount == 0)
870 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100871 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200872}
873
874static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200875i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700876{
Chris Wilson78501ea2010-10-27 12:18:21 +0100877 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000878 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100879 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700880
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000881 if (!dev->irq_enabled)
882 return false;
883
Chris Wilson7338aef2012-04-24 21:48:47 +0100884 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200885 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200886 dev_priv->irq_mask &= ~ring->irq_enable_mask;
887 I915_WRITE(IMR, dev_priv->irq_mask);
888 POSTING_READ(IMR);
889 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100890 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000891
892 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700893}
894
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800895static void
Daniel Vettere3670312012-04-11 22:12:53 +0200896i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700897{
Chris Wilson78501ea2010-10-27 12:18:21 +0100898 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000899 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100900 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700901
Chris Wilson7338aef2012-04-24 21:48:47 +0100902 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200903 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200904 dev_priv->irq_mask |= ring->irq_enable_mask;
905 I915_WRITE(IMR, dev_priv->irq_mask);
906 POSTING_READ(IMR);
907 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100908 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700909}
910
Chris Wilsonc2798b12012-04-22 21:13:57 +0100911static bool
912i8xx_ring_get_irq(struct intel_ring_buffer *ring)
913{
914 struct drm_device *dev = ring->dev;
915 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100916 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100917
918 if (!dev->irq_enabled)
919 return false;
920
Chris Wilson7338aef2012-04-24 21:48:47 +0100921 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200922 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100923 dev_priv->irq_mask &= ~ring->irq_enable_mask;
924 I915_WRITE16(IMR, dev_priv->irq_mask);
925 POSTING_READ16(IMR);
926 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100927 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100928
929 return true;
930}
931
932static void
933i8xx_ring_put_irq(struct intel_ring_buffer *ring)
934{
935 struct drm_device *dev = ring->dev;
936 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100937 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100938
Chris Wilson7338aef2012-04-24 21:48:47 +0100939 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200940 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100941 dev_priv->irq_mask |= ring->irq_enable_mask;
942 I915_WRITE16(IMR, dev_priv->irq_mask);
943 POSTING_READ16(IMR);
944 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100945 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100946}
947
Chris Wilson78501ea2010-10-27 12:18:21 +0100948void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800949{
Eric Anholt45930102011-05-06 17:12:35 -0700950 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100951 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700952 u32 mmio = 0;
953
954 /* The ring status page addresses are no longer next to the rest of
955 * the ring registers as of gen7.
956 */
957 if (IS_GEN7(dev)) {
958 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100959 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700960 mmio = RENDER_HWS_PGA_GEN7;
961 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100962 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700963 mmio = BLT_HWS_PGA_GEN7;
964 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100965 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700966 mmio = BSD_HWS_PGA_GEN7;
967 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -0700968 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700969 mmio = VEBOX_HWS_PGA_GEN7;
970 break;
Eric Anholt45930102011-05-06 17:12:35 -0700971 }
972 } else if (IS_GEN6(ring->dev)) {
973 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
974 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -0800975 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -0700976 mmio = RING_HWS_PGA(ring->mmio_base);
977 }
978
Chris Wilson78501ea2010-10-27 12:18:21 +0100979 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
980 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +0100981
982 /* Flush the TLB for this page */
983 if (INTEL_INFO(dev)->gen >= 6) {
984 u32 reg = RING_INSTPM(ring->mmio_base);
985 I915_WRITE(reg,
986 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
987 INSTPM_SYNC_FLUSH));
988 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
989 1000))
990 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
991 ring->name);
992 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800993}
994
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000995static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100996bsd_ring_flush(struct intel_ring_buffer *ring,
997 u32 invalidate_domains,
998 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800999{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001000 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001001
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001002 ret = intel_ring_begin(ring, 2);
1003 if (ret)
1004 return ret;
1005
1006 intel_ring_emit(ring, MI_FLUSH);
1007 intel_ring_emit(ring, MI_NOOP);
1008 intel_ring_advance(ring);
1009 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001010}
1011
Chris Wilson3cce4692010-10-27 16:11:02 +01001012static int
Chris Wilson9d7730912012-11-27 16:22:52 +00001013i9xx_add_request(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001014{
Chris Wilson3cce4692010-10-27 16:11:02 +01001015 int ret;
1016
1017 ret = intel_ring_begin(ring, 4);
1018 if (ret)
1019 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001020
Chris Wilson3cce4692010-10-27 16:11:02 +01001021 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1022 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001023 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001024 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001025 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001026
Chris Wilson3cce4692010-10-27 16:11:02 +01001027 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001028}
1029
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001030static bool
Ben Widawsky25c06302012-03-29 19:11:27 -07001031gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001032{
1033 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +00001034 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001035 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001036
1037 if (!dev->irq_enabled)
1038 return false;
1039
Chris Wilson7338aef2012-04-24 21:48:47 +01001040 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001041 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001042 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001043 I915_WRITE_IMR(ring,
1044 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001045 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001046 else
1047 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001048 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001049 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001050 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001051
1052 return true;
1053}
1054
1055static void
Ben Widawsky25c06302012-03-29 19:11:27 -07001056gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001057{
1058 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +00001059 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001060 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001061
Chris Wilson7338aef2012-04-24 21:48:47 +01001062 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001063 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001064 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001065 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001066 else
1067 I915_WRITE_IMR(ring, ~0);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001068 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001069 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001070 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001071}
1072
Ben Widawskya19d2932013-05-28 19:22:30 -07001073static bool
1074hsw_vebox_get_irq(struct intel_ring_buffer *ring)
1075{
1076 struct drm_device *dev = ring->dev;
1077 struct drm_i915_private *dev_priv = dev->dev_private;
1078 unsigned long flags;
1079
1080 if (!dev->irq_enabled)
1081 return false;
1082
Daniel Vetter59cdb632013-07-04 23:35:28 +02001083 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001084 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001085 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001086 snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001087 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001088 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001089
1090 return true;
1091}
1092
1093static void
1094hsw_vebox_put_irq(struct intel_ring_buffer *ring)
1095{
1096 struct drm_device *dev = ring->dev;
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 unsigned long flags;
1099
1100 if (!dev->irq_enabled)
1101 return;
1102
Daniel Vetter59cdb632013-07-04 23:35:28 +02001103 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001104 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001105 I915_WRITE_IMR(ring, ~0);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001106 snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001107 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001108 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001109}
1110
Ben Widawskyabd58f02013-11-02 21:07:09 -07001111static bool
1112gen8_ring_get_irq(struct intel_ring_buffer *ring)
1113{
1114 struct drm_device *dev = ring->dev;
1115 struct drm_i915_private *dev_priv = dev->dev_private;
1116 unsigned long flags;
1117
1118 if (!dev->irq_enabled)
1119 return false;
1120
1121 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1122 if (ring->irq_refcount++ == 0) {
1123 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1124 I915_WRITE_IMR(ring,
1125 ~(ring->irq_enable_mask |
1126 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1127 } else {
1128 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1129 }
1130 POSTING_READ(RING_IMR(ring->mmio_base));
1131 }
1132 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1133
1134 return true;
1135}
1136
1137static void
1138gen8_ring_put_irq(struct intel_ring_buffer *ring)
1139{
1140 struct drm_device *dev = ring->dev;
1141 struct drm_i915_private *dev_priv = dev->dev_private;
1142 unsigned long flags;
1143
1144 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1145 if (--ring->irq_refcount == 0) {
1146 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1147 I915_WRITE_IMR(ring,
1148 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1149 } else {
1150 I915_WRITE_IMR(ring, ~0);
1151 }
1152 POSTING_READ(RING_IMR(ring->mmio_base));
1153 }
1154 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1155}
1156
Zou Nan haid1b851f2010-05-21 09:08:57 +08001157static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001158i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
1159 u32 offset, u32 length,
1160 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001161{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001162 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001163
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001164 ret = intel_ring_begin(ring, 2);
1165 if (ret)
1166 return ret;
1167
Chris Wilson78501ea2010-10-27 12:18:21 +01001168 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001169 MI_BATCH_BUFFER_START |
1170 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001171 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001172 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001173 intel_ring_advance(ring);
1174
Zou Nan haid1b851f2010-05-21 09:08:57 +08001175 return 0;
1176}
1177
Daniel Vetterb45305f2012-12-17 16:21:27 +01001178/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1179#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001180static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001181i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001182 u32 offset, u32 len,
1183 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001184{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001185 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001186
Daniel Vetterb45305f2012-12-17 16:21:27 +01001187 if (flags & I915_DISPATCH_PINNED) {
1188 ret = intel_ring_begin(ring, 4);
1189 if (ret)
1190 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001191
Daniel Vetterb45305f2012-12-17 16:21:27 +01001192 intel_ring_emit(ring, MI_BATCH_BUFFER);
1193 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1194 intel_ring_emit(ring, offset + len - 8);
1195 intel_ring_emit(ring, MI_NOOP);
1196 intel_ring_advance(ring);
1197 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001198 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001199
1200 if (len > I830_BATCH_LIMIT)
1201 return -ENOSPC;
1202
1203 ret = intel_ring_begin(ring, 9+3);
1204 if (ret)
1205 return ret;
1206 /* Blit the batch (which has now all relocs applied) to the stable batch
1207 * scratch bo area (so that the CS never stumbles over its tlb
1208 * invalidation bug) ... */
1209 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1210 XY_SRC_COPY_BLT_WRITE_ALPHA |
1211 XY_SRC_COPY_BLT_WRITE_RGB);
1212 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1213 intel_ring_emit(ring, 0);
1214 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1215 intel_ring_emit(ring, cs_offset);
1216 intel_ring_emit(ring, 0);
1217 intel_ring_emit(ring, 4096);
1218 intel_ring_emit(ring, offset);
1219 intel_ring_emit(ring, MI_FLUSH);
1220
1221 /* ... and execute it. */
1222 intel_ring_emit(ring, MI_BATCH_BUFFER);
1223 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1224 intel_ring_emit(ring, cs_offset + len - 8);
1225 intel_ring_advance(ring);
1226 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001227
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001228 return 0;
1229}
1230
1231static int
1232i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001233 u32 offset, u32 len,
1234 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001235{
1236 int ret;
1237
1238 ret = intel_ring_begin(ring, 2);
1239 if (ret)
1240 return ret;
1241
Chris Wilson65f56872012-04-17 16:38:12 +01001242 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001243 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001244 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001245
Eric Anholt62fdfea2010-05-21 13:26:39 -07001246 return 0;
1247}
1248
Chris Wilson78501ea2010-10-27 12:18:21 +01001249static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001250{
Chris Wilson05394f32010-11-08 19:18:58 +00001251 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001252
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001253 obj = ring->status_page.obj;
1254 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001255 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001256
Chris Wilson9da3da62012-06-01 15:20:22 +01001257 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001258 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001259 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001260 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001261}
1262
Chris Wilson78501ea2010-10-27 12:18:21 +01001263static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001264{
Chris Wilson78501ea2010-10-27 12:18:21 +01001265 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001266 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001267 int ret;
1268
Eric Anholt62fdfea2010-05-21 13:26:39 -07001269 obj = i915_gem_alloc_object(dev, 4096);
1270 if (obj == NULL) {
1271 DRM_ERROR("Failed to allocate status page\n");
1272 ret = -ENOMEM;
1273 goto err;
1274 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001275
Daniel Vettere01f6922014-02-14 14:01:16 +01001276 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1277 if (ret)
1278 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001279
Daniel Vetter9a6bbb62014-02-14 14:01:15 +01001280 ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001281 if (ret)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001282 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001283
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001284 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001285 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001286 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001287 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001288 goto err_unpin;
1289 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001290 ring->status_page.obj = obj;
1291 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001292
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001293 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1294 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001295
1296 return 0;
1297
1298err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001299 i915_gem_object_ggtt_unpin(obj);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001300err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001301 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001302err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001303 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001304}
1305
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001306static int init_phys_status_page(struct intel_ring_buffer *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001307{
1308 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001309
1310 if (!dev_priv->status_page_dmah) {
1311 dev_priv->status_page_dmah =
1312 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1313 if (!dev_priv->status_page_dmah)
1314 return -ENOMEM;
1315 }
1316
Chris Wilson6b8294a2012-11-16 11:43:20 +00001317 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1318 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1319
1320 return 0;
1321}
1322
Ben Widawskyc43b5632012-04-16 14:07:40 -07001323static int intel_init_ring_buffer(struct drm_device *dev,
1324 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001325{
Chris Wilson05394f32010-11-08 19:18:58 +00001326 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001327 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001328 int ret;
1329
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001330 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001331 INIT_LIST_HEAD(&ring->active_list);
1332 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001333 ring->size = 32 * PAGE_SIZE;
Chris Wilson9d7730912012-11-27 16:22:52 +00001334 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001335
Chris Wilsonb259f672011-03-29 13:19:09 +01001336 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001337
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001338 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001339 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001340 if (ret)
1341 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001342 } else {
1343 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001344 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001345 if (ret)
1346 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001347 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001348
Chris Wilsonebc052e2012-11-15 11:32:28 +00001349 obj = NULL;
1350 if (!HAS_LLC(dev))
1351 obj = i915_gem_object_create_stolen(dev, ring->size);
1352 if (obj == NULL)
1353 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001354 if (obj == NULL) {
1355 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001356 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001357 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001358 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001359
Chris Wilson05394f32010-11-08 19:18:58 +00001360 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001361
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001362 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
Chris Wilsondd785e32010-08-07 11:01:34 +01001363 if (ret)
1364 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001365
Chris Wilson3eef8912012-06-04 17:05:40 +01001366 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1367 if (ret)
1368 goto err_unpin;
1369
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001370 ring->virtual_start =
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001371 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001372 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001373 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001374 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001375 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001376 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001377 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001378
Chris Wilson78501ea2010-10-27 12:18:21 +01001379 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001380 if (ret)
1381 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001382
Chris Wilson55249ba2010-12-22 14:04:47 +00001383 /* Workaround an erratum on the i830 which causes a hang if
1384 * the TAIL pointer points to within the last 2 cachelines
1385 * of the buffer.
1386 */
1387 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001388 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001389 ring->effective_size -= 128;
1390
Chris Wilsonc584fe42010-10-29 18:15:52 +01001391 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001392
1393err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001394 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001395err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001396 i915_gem_object_ggtt_unpin(obj);
Chris Wilsondd785e32010-08-07 11:01:34 +01001397err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001398 drm_gem_object_unreference(&obj->base);
1399 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001400err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001401 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001402 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001403}
1404
Chris Wilson78501ea2010-10-27 12:18:21 +01001405void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001406{
Chris Wilson33626e62010-10-29 16:18:36 +01001407 struct drm_i915_private *dev_priv;
1408 int ret;
1409
Chris Wilson05394f32010-11-08 19:18:58 +00001410 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001411 return;
1412
Chris Wilson33626e62010-10-29 16:18:36 +01001413 /* Disable the ring buffer. The ring must be idle at this point */
1414 dev_priv = ring->dev->dev_private;
Chris Wilson3e960502012-11-27 16:22:54 +00001415 ret = intel_ring_idle(ring);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001416 if (ret && !i915_reset_in_progress(&dev_priv->gpu_error))
Chris Wilson29ee3992011-01-24 16:35:42 +00001417 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1418 ring->name, ret);
1419
Chris Wilson33626e62010-10-29 16:18:36 +01001420 I915_WRITE_CTL(ring, 0);
1421
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001422 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001423
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001424 i915_gem_object_ggtt_unpin(ring->obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001425 drm_gem_object_unreference(&ring->obj->base);
1426 ring->obj = NULL;
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001427 ring->preallocated_lazy_request = NULL;
1428 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001429
Zou Nan hai8d192152010-11-02 16:31:01 +08001430 if (ring->cleanup)
1431 ring->cleanup(ring);
1432
Chris Wilson78501ea2010-10-27 12:18:21 +01001433 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001434}
1435
Chris Wilsona71d8d92012-02-15 11:25:36 +00001436static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1437{
1438 struct drm_i915_gem_request *request;
Chris Wilson1f709992014-01-27 22:43:07 +00001439 u32 seqno = 0, tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001440 int ret;
1441
Chris Wilsona71d8d92012-02-15 11:25:36 +00001442 if (ring->last_retired_head != -1) {
1443 ring->head = ring->last_retired_head;
1444 ring->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001445
Chris Wilsona71d8d92012-02-15 11:25:36 +00001446 ring->space = ring_space(ring);
1447 if (ring->space >= n)
1448 return 0;
1449 }
1450
1451 list_for_each_entry(request, &ring->request_list, list) {
1452 int space;
1453
1454 if (request->tail == -1)
1455 continue;
1456
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02001457 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001458 if (space < 0)
1459 space += ring->size;
1460 if (space >= n) {
1461 seqno = request->seqno;
Chris Wilson1f709992014-01-27 22:43:07 +00001462 tail = request->tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001463 break;
1464 }
1465
1466 /* Consume this request in case we need more space than
1467 * is available and so need to prevent a race between
1468 * updating last_retired_head and direct reads of
1469 * I915_RING_HEAD. It also provides a nice sanity check.
1470 */
1471 request->tail = -1;
1472 }
1473
1474 if (seqno == 0)
1475 return -ENOSPC;
1476
Chris Wilson1f709992014-01-27 22:43:07 +00001477 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001478 if (ret)
1479 return ret;
1480
Chris Wilson1f709992014-01-27 22:43:07 +00001481 ring->head = tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001482 ring->space = ring_space(ring);
1483 if (WARN_ON(ring->space < n))
1484 return -ENOSPC;
1485
1486 return 0;
1487}
1488
Chris Wilson3e960502012-11-27 16:22:54 +00001489static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001490{
Chris Wilson78501ea2010-10-27 12:18:21 +01001491 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001492 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001493 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001494 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001495
Chris Wilsona71d8d92012-02-15 11:25:36 +00001496 ret = intel_ring_wait_request(ring, n);
1497 if (ret != -ENOSPC)
1498 return ret;
1499
Chris Wilson09246732013-08-10 22:16:32 +01001500 /* force the tail write in case we have been skipping them */
1501 __intel_ring_advance(ring);
1502
Chris Wilsondb53a302011-02-03 11:57:46 +00001503 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001504 /* With GEM the hangcheck timer should kick us out of the loop,
1505 * leaving it early runs the risk of corrupting GEM state (due
1506 * to running on almost untested codepaths). But on resume
1507 * timers don't work yet, so prevent a complete hang in that
1508 * case by choosing an insanely large timeout. */
1509 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001510
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001511 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001512 ring->head = I915_READ_HEAD(ring);
1513 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001514 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001515 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001516 return 0;
1517 }
1518
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001519 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1520 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001521 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1522 if (master_priv->sarea_priv)
1523 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1524 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001525
Chris Wilsone60a0b12010-10-13 10:09:14 +01001526 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001527
Daniel Vetter33196de2012-11-14 17:14:05 +01001528 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1529 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001530 if (ret)
1531 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001532 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001533 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001534 return -EBUSY;
1535}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001536
Chris Wilson3e960502012-11-27 16:22:54 +00001537static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1538{
1539 uint32_t __iomem *virt;
1540 int rem = ring->size - ring->tail;
1541
1542 if (ring->space < rem) {
1543 int ret = ring_wait_for_space(ring, rem);
1544 if (ret)
1545 return ret;
1546 }
1547
1548 virt = ring->virtual_start + ring->tail;
1549 rem /= 4;
1550 while (rem--)
1551 iowrite32(MI_NOOP, virt++);
1552
1553 ring->tail = 0;
1554 ring->space = ring_space(ring);
1555
1556 return 0;
1557}
1558
1559int intel_ring_idle(struct intel_ring_buffer *ring)
1560{
1561 u32 seqno;
1562 int ret;
1563
1564 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001565 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001566 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001567 if (ret)
1568 return ret;
1569 }
1570
1571 /* Wait upon the last request to be completed */
1572 if (list_empty(&ring->request_list))
1573 return 0;
1574
1575 seqno = list_entry(ring->request_list.prev,
1576 struct drm_i915_gem_request,
1577 list)->seqno;
1578
1579 return i915_wait_seqno(ring, seqno);
1580}
1581
Chris Wilson9d7730912012-11-27 16:22:52 +00001582static int
1583intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1584{
Chris Wilson18235212013-09-04 10:45:51 +01001585 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001586 return 0;
1587
Chris Wilson3c0e2342013-09-04 10:45:52 +01001588 if (ring->preallocated_lazy_request == NULL) {
1589 struct drm_i915_gem_request *request;
1590
1591 request = kmalloc(sizeof(*request), GFP_KERNEL);
1592 if (request == NULL)
1593 return -ENOMEM;
1594
1595 ring->preallocated_lazy_request = request;
1596 }
1597
Chris Wilson18235212013-09-04 10:45:51 +01001598 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001599}
1600
Chris Wilson304d6952014-01-02 14:32:35 +00001601static int __intel_ring_prepare(struct intel_ring_buffer *ring,
1602 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001603{
1604 int ret;
1605
1606 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1607 ret = intel_wrap_ring_buffer(ring);
1608 if (unlikely(ret))
1609 return ret;
1610 }
1611
1612 if (unlikely(ring->space < bytes)) {
1613 ret = ring_wait_for_space(ring, bytes);
1614 if (unlikely(ret))
1615 return ret;
1616 }
1617
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001618 return 0;
1619}
1620
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001621int intel_ring_begin(struct intel_ring_buffer *ring,
1622 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001623{
Daniel Vetterde2b9982012-07-04 22:52:50 +02001624 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001625 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001626
Daniel Vetter33196de2012-11-14 17:14:05 +01001627 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1628 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001629 if (ret)
1630 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001631
Chris Wilson304d6952014-01-02 14:32:35 +00001632 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1633 if (ret)
1634 return ret;
1635
Chris Wilson9d7730912012-11-27 16:22:52 +00001636 /* Preallocate the olr before touching the ring */
1637 ret = intel_ring_alloc_seqno(ring);
1638 if (ret)
1639 return ret;
1640
Chris Wilson304d6952014-01-02 14:32:35 +00001641 ring->space -= num_dwords * sizeof(uint32_t);
1642 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001643}
1644
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001645void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001646{
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001647 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001648
Chris Wilson18235212013-09-04 10:45:51 +01001649 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001650
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001651 if (INTEL_INFO(ring->dev)->gen >= 6) {
1652 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1653 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Ben Widawsky50201502013-08-12 16:53:03 -07001654 if (HAS_VEBOX(ring->dev))
1655 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001656 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001657
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001658 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001659 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001660}
1661
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001662static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1663 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001664{
Akshay Joshi0206e352011-08-16 15:34:10 -04001665 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001666
1667 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001668
Chris Wilson12f55812012-07-05 17:14:01 +01001669 /* Disable notification that the ring is IDLE. The GT
1670 * will then assume that it is busy and bring it out of rc6.
1671 */
1672 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1673 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1674
1675 /* Clear the context id. Here be magic! */
1676 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1677
1678 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001679 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001680 GEN6_BSD_SLEEP_INDICATOR) == 0,
1681 50))
1682 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001683
Chris Wilson12f55812012-07-05 17:14:01 +01001684 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001685 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001686 POSTING_READ(RING_TAIL(ring->mmio_base));
1687
1688 /* Let the ring send IDLE messages to the GT again,
1689 * and so let it sleep to conserve power when idle.
1690 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001691 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001692 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001693}
1694
Ben Widawskyea251322013-05-28 19:22:21 -07001695static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
1696 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001697{
Chris Wilson71a77e02011-02-02 12:13:49 +00001698 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001699 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001700
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001701 ret = intel_ring_begin(ring, 4);
1702 if (ret)
1703 return ret;
1704
Chris Wilson71a77e02011-02-02 12:13:49 +00001705 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001706 if (INTEL_INFO(ring->dev)->gen >= 8)
1707 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001708 /*
1709 * Bspec vol 1c.5 - video engine command streamer:
1710 * "If ENABLED, all TLBs will be invalidated once the flush
1711 * operation is complete. This bit is only valid when the
1712 * Post-Sync Operation field is a value of 1h or 3h."
1713 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001714 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001715 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1716 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001717 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001718 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001719 if (INTEL_INFO(ring->dev)->gen >= 8) {
1720 intel_ring_emit(ring, 0); /* upper addr */
1721 intel_ring_emit(ring, 0); /* value */
1722 } else {
1723 intel_ring_emit(ring, 0);
1724 intel_ring_emit(ring, MI_NOOP);
1725 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001726 intel_ring_advance(ring);
1727 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001728}
1729
1730static int
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001731gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1732 u32 offset, u32 len,
1733 unsigned flags)
1734{
Ben Widawsky28cf5412013-11-02 21:07:26 -07001735 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1736 bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
1737 !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001738 int ret;
1739
1740 ret = intel_ring_begin(ring, 4);
1741 if (ret)
1742 return ret;
1743
1744 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07001745 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001746 intel_ring_emit(ring, offset);
1747 intel_ring_emit(ring, 0);
1748 intel_ring_emit(ring, MI_NOOP);
1749 intel_ring_advance(ring);
1750
1751 return 0;
1752}
1753
1754static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001755hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1756 u32 offset, u32 len,
1757 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001758{
Akshay Joshi0206e352011-08-16 15:34:10 -04001759 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001760
Akshay Joshi0206e352011-08-16 15:34:10 -04001761 ret = intel_ring_begin(ring, 2);
1762 if (ret)
1763 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001764
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001765 intel_ring_emit(ring,
1766 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1767 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1768 /* bit0-7 is the length on GEN6+ */
1769 intel_ring_emit(ring, offset);
1770 intel_ring_advance(ring);
1771
1772 return 0;
1773}
1774
1775static int
1776gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1777 u32 offset, u32 len,
1778 unsigned flags)
1779{
1780 int ret;
1781
1782 ret = intel_ring_begin(ring, 2);
1783 if (ret)
1784 return ret;
1785
1786 intel_ring_emit(ring,
1787 MI_BATCH_BUFFER_START |
1788 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001789 /* bit0-7 is the length on GEN6+ */
1790 intel_ring_emit(ring, offset);
1791 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001792
Akshay Joshi0206e352011-08-16 15:34:10 -04001793 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001794}
1795
Chris Wilson549f7362010-10-19 11:19:32 +01001796/* Blitter support (SandyBridge+) */
1797
Ben Widawskyea251322013-05-28 19:22:21 -07001798static int gen6_ring_flush(struct intel_ring_buffer *ring,
1799 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001800{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001801 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00001802 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001803 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001804
Daniel Vetter6a233c72011-12-14 13:57:07 +01001805 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001806 if (ret)
1807 return ret;
1808
Chris Wilson71a77e02011-02-02 12:13:49 +00001809 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001810 if (INTEL_INFO(ring->dev)->gen >= 8)
1811 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001812 /*
1813 * Bspec vol 1c.3 - blitter engine command streamer:
1814 * "If ENABLED, all TLBs will be invalidated once the flush
1815 * operation is complete. This bit is only valid when the
1816 * Post-Sync Operation field is a value of 1h or 3h."
1817 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001818 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001819 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001820 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001821 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001822 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001823 if (INTEL_INFO(ring->dev)->gen >= 8) {
1824 intel_ring_emit(ring, 0); /* upper addr */
1825 intel_ring_emit(ring, 0); /* value */
1826 } else {
1827 intel_ring_emit(ring, 0);
1828 intel_ring_emit(ring, MI_NOOP);
1829 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001830 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001831
Ville Syrjälä9688eca2013-11-06 23:02:19 +02001832 if (IS_GEN7(dev) && !invalidate && flush)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001833 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
1834
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001835 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001836}
1837
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001838int intel_init_render_ring_buffer(struct drm_device *dev)
1839{
1840 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001841 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001842
Daniel Vetter59465b52012-04-11 22:12:48 +02001843 ring->name = "render ring";
1844 ring->id = RCS;
1845 ring->mmio_base = RENDER_RING_BASE;
1846
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001847 if (INTEL_INFO(dev)->gen >= 6) {
1848 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001849 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001850 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001851 ring->flush = gen6_render_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001852 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya5f3d682013-11-02 21:07:27 -07001853 ring->flush = gen8_render_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001854 ring->irq_get = gen8_ring_get_irq;
1855 ring->irq_put = gen8_ring_put_irq;
1856 } else {
1857 ring->irq_get = gen6_ring_get_irq;
1858 ring->irq_put = gen6_ring_put_irq;
1859 }
Ben Widawskycc609d52013-05-28 19:22:29 -07001860 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001861 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001862 ring->set_seqno = ring_set_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001863 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001864 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
1865 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
1866 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
Ben Widawsky1950de12013-05-28 19:22:20 -07001867 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001868 ring->signal_mbox[RCS] = GEN6_NOSYNC;
1869 ring->signal_mbox[VCS] = GEN6_VRSYNC;
1870 ring->signal_mbox[BCS] = GEN6_BRSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001871 ring->signal_mbox[VECS] = GEN6_VERSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001872 } else if (IS_GEN5(dev)) {
1873 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001874 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001875 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001876 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001877 ring->irq_get = gen5_ring_get_irq;
1878 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001879 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
1880 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001881 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001882 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001883 if (INTEL_INFO(dev)->gen < 4)
1884 ring->flush = gen2_render_ring_flush;
1885 else
1886 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001887 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001888 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001889 if (IS_GEN2(dev)) {
1890 ring->irq_get = i8xx_ring_get_irq;
1891 ring->irq_put = i8xx_ring_put_irq;
1892 } else {
1893 ring->irq_get = i9xx_ring_get_irq;
1894 ring->irq_put = i9xx_ring_put_irq;
1895 }
Daniel Vettere3670312012-04-11 22:12:53 +02001896 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001897 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001898 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001899 if (IS_HASWELL(dev))
1900 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001901 else if (IS_GEN8(dev))
1902 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001903 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001904 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1905 else if (INTEL_INFO(dev)->gen >= 4)
1906 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1907 else if (IS_I830(dev) || IS_845G(dev))
1908 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1909 else
1910 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001911 ring->init = init_render_ring;
1912 ring->cleanup = render_ring_cleanup;
1913
Daniel Vetterb45305f2012-12-17 16:21:27 +01001914 /* Workaround batchbuffer to combat CS tlb bug. */
1915 if (HAS_BROKEN_CS_TLB(dev)) {
1916 struct drm_i915_gem_object *obj;
1917 int ret;
1918
1919 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1920 if (obj == NULL) {
1921 DRM_ERROR("Failed to allocate batch bo\n");
1922 return -ENOMEM;
1923 }
1924
Daniel Vetterbe1fa122014-02-14 14:01:14 +01001925 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001926 if (ret != 0) {
1927 drm_gem_object_unreference(&obj->base);
1928 DRM_ERROR("Failed to ping batch bo\n");
1929 return ret;
1930 }
1931
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001932 ring->scratch.obj = obj;
1933 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001934 }
1935
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001936 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001937}
1938
Chris Wilsone8616b62011-01-20 09:57:11 +00001939int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1940{
1941 drm_i915_private_t *dev_priv = dev->dev_private;
1942 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00001943 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00001944
Daniel Vetter59465b52012-04-11 22:12:48 +02001945 ring->name = "render ring";
1946 ring->id = RCS;
1947 ring->mmio_base = RENDER_RING_BASE;
1948
Chris Wilsone8616b62011-01-20 09:57:11 +00001949 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001950 /* non-kms not supported on gen6+ */
1951 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001952 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001953
1954 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1955 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1956 * the special gen5 functions. */
1957 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001958 if (INTEL_INFO(dev)->gen < 4)
1959 ring->flush = gen2_render_ring_flush;
1960 else
1961 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001962 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001963 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001964 if (IS_GEN2(dev)) {
1965 ring->irq_get = i8xx_ring_get_irq;
1966 ring->irq_put = i8xx_ring_put_irq;
1967 } else {
1968 ring->irq_get = i9xx_ring_get_irq;
1969 ring->irq_put = i9xx_ring_put_irq;
1970 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001971 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001972 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001973 if (INTEL_INFO(dev)->gen >= 4)
1974 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1975 else if (IS_I830(dev) || IS_845G(dev))
1976 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1977 else
1978 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001979 ring->init = init_render_ring;
1980 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00001981
1982 ring->dev = dev;
1983 INIT_LIST_HEAD(&ring->active_list);
1984 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00001985
1986 ring->size = size;
1987 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02001988 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilsone8616b62011-01-20 09:57:11 +00001989 ring->effective_size -= 128;
1990
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001991 ring->virtual_start = ioremap_wc(start, size);
1992 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00001993 DRM_ERROR("can not ioremap virtual address for"
1994 " ring buffer\n");
1995 return -ENOMEM;
1996 }
1997
Chris Wilson6b8294a2012-11-16 11:43:20 +00001998 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001999 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002000 if (ret)
2001 return ret;
2002 }
2003
Chris Wilsone8616b62011-01-20 09:57:11 +00002004 return 0;
2005}
2006
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002007int intel_init_bsd_ring_buffer(struct drm_device *dev)
2008{
2009 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002010 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002011
Daniel Vetter58fa3832012-04-11 22:12:49 +02002012 ring->name = "bsd ring";
2013 ring->id = VCS;
2014
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002015 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002016 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002017 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002018 /* gen6 bsd needs a special wa for tail updates */
2019 if (IS_GEN6(dev))
2020 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002021 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002022 ring->add_request = gen6_add_request;
2023 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002024 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002025 if (INTEL_INFO(dev)->gen >= 8) {
2026 ring->irq_enable_mask =
2027 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2028 ring->irq_get = gen8_ring_get_irq;
2029 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002030 ring->dispatch_execbuffer =
2031 gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002032 } else {
2033 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2034 ring->irq_get = gen6_ring_get_irq;
2035 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002036 ring->dispatch_execbuffer =
2037 gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002038 }
Daniel Vetter686cb5f2012-04-11 22:12:52 +02002039 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07002040 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
2041 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2042 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
Ben Widawsky1950de12013-05-28 19:22:20 -07002043 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07002044 ring->signal_mbox[RCS] = GEN6_RVSYNC;
2045 ring->signal_mbox[VCS] = GEN6_NOSYNC;
2046 ring->signal_mbox[BCS] = GEN6_BVSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07002047 ring->signal_mbox[VECS] = GEN6_VEVSYNC;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002048 } else {
2049 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002050 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002051 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002052 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002053 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002054 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002055 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002056 ring->irq_get = gen5_ring_get_irq;
2057 ring->irq_put = gen5_ring_put_irq;
2058 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002059 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002060 ring->irq_get = i9xx_ring_get_irq;
2061 ring->irq_put = i9xx_ring_put_irq;
2062 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002063 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002064 }
2065 ring->init = init_ring_common;
2066
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002067 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002068}
Chris Wilson549f7362010-10-19 11:19:32 +01002069
2070int intel_init_blt_ring_buffer(struct drm_device *dev)
2071{
2072 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002073 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002074
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002075 ring->name = "blitter ring";
2076 ring->id = BCS;
2077
2078 ring->mmio_base = BLT_RING_BASE;
2079 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002080 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002081 ring->add_request = gen6_add_request;
2082 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002083 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002084 if (INTEL_INFO(dev)->gen >= 8) {
2085 ring->irq_enable_mask =
2086 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2087 ring->irq_get = gen8_ring_get_irq;
2088 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002089 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002090 } else {
2091 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2092 ring->irq_get = gen6_ring_get_irq;
2093 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002094 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002095 }
Daniel Vetter686cb5f2012-04-11 22:12:52 +02002096 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07002097 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
2098 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
2099 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
Ben Widawsky1950de12013-05-28 19:22:20 -07002100 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07002101 ring->signal_mbox[RCS] = GEN6_RBSYNC;
2102 ring->signal_mbox[VCS] = GEN6_VBSYNC;
2103 ring->signal_mbox[BCS] = GEN6_NOSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07002104 ring->signal_mbox[VECS] = GEN6_VEBSYNC;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002105 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002106
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002107 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002108}
Chris Wilsona7b97612012-07-20 12:41:08 +01002109
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002110int intel_init_vebox_ring_buffer(struct drm_device *dev)
2111{
2112 drm_i915_private_t *dev_priv = dev->dev_private;
2113 struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
2114
2115 ring->name = "video enhancement ring";
2116 ring->id = VECS;
2117
2118 ring->mmio_base = VEBOX_RING_BASE;
2119 ring->write_tail = ring_write_tail;
2120 ring->flush = gen6_ring_flush;
2121 ring->add_request = gen6_add_request;
2122 ring->get_seqno = gen6_ring_get_seqno;
2123 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002124
2125 if (INTEL_INFO(dev)->gen >= 8) {
2126 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002127 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002128 ring->irq_get = gen8_ring_get_irq;
2129 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002130 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002131 } else {
2132 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2133 ring->irq_get = hsw_vebox_get_irq;
2134 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002135 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002136 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002137 ring->sync_to = gen6_ring_sync;
2138 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
2139 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
2140 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
2141 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2142 ring->signal_mbox[RCS] = GEN6_RVESYNC;
2143 ring->signal_mbox[VCS] = GEN6_VVESYNC;
2144 ring->signal_mbox[BCS] = GEN6_BVESYNC;
2145 ring->signal_mbox[VECS] = GEN6_NOSYNC;
2146 ring->init = init_ring_common;
2147
2148 return intel_init_ring_buffer(dev, ring);
2149}
2150
Chris Wilsona7b97612012-07-20 12:41:08 +01002151int
2152intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
2153{
2154 int ret;
2155
2156 if (!ring->gpu_caches_dirty)
2157 return 0;
2158
2159 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2160 if (ret)
2161 return ret;
2162
2163 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2164
2165 ring->gpu_caches_dirty = false;
2166 return 0;
2167}
2168
2169int
2170intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
2171{
2172 uint32_t flush_domains;
2173 int ret;
2174
2175 flush_domains = 0;
2176 if (ring->gpu_caches_dirty)
2177 flush_domains = I915_GEM_GPU_DOMAINS;
2178
2179 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2180 if (ret)
2181 return ret;
2182
2183 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2184
2185 ring->gpu_caches_dirty = false;
2186 return 0;
2187}