blob: 7e678ce5a9c7f443f9ba931c76494eeeef5ea6ce [file] [log] [blame]
Ben Widawsky0260c422014-03-22 22:47:21 -07001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Please try to maintain the following order within this file unless it makes
24 * sense to do otherwise. From top to bottom:
25 * 1. typedefs
26 * 2. #defines, and macros
27 * 3. structure definitions
28 * 4. function prototypes
29 *
30 * Within each section, please try to order by generation in ascending order,
31 * from top to bottom (ie. gen6 on the top, gen8 on the bottom).
32 */
33
34#ifndef __I915_GEM_GTT_H__
35#define __I915_GEM_GTT_H__
36
Chris Wilson8ef85612016-04-28 09:56:39 +010037#include <linux/io-mapping.h>
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020038#include <linux/mm.h>
Chris Wilson8ef85612016-04-28 09:56:39 +010039
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020040#include "i915_gem_timeline.h"
Chris Wilsonb0decaf2016-08-04 07:52:44 +010041#include "i915_gem_request.h"
42
Chris Wilsonf51455d2017-01-10 14:47:34 +000043#define I915_GTT_PAGE_SIZE 4096UL
44#define I915_GTT_MIN_ALIGNMENT I915_GTT_PAGE_SIZE
45
Chris Wilson49ef5292016-08-18 17:17:00 +010046#define I915_FENCE_REG_NONE -1
47#define I915_MAX_NUM_FENCES 32
48/* 32 fences + sign bit for FENCE_REG_NONE */
49#define I915_MAX_NUM_FENCE_BITS 6
50
Daniel Vetter4d884702014-08-06 15:04:47 +020051struct drm_i915_file_private;
Chris Wilson49ef5292016-08-18 17:17:00 +010052struct drm_i915_fence_reg;
Daniel Vetter4d884702014-08-06 15:04:47 +020053
Michel Thierry07749ef2015-03-16 16:00:54 +000054typedef uint32_t gen6_pte_t;
55typedef uint64_t gen8_pte_t;
56typedef uint64_t gen8_pde_t;
Michel Thierry762d9932015-07-30 11:05:29 +010057typedef uint64_t gen8_ppgtt_pdpe_t;
58typedef uint64_t gen8_ppgtt_pml4e_t;
Ben Widawsky0260c422014-03-22 22:47:21 -070059
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030060#define ggtt_total_entries(ggtt) ((ggtt)->base.total >> PAGE_SHIFT)
Ben Widawsky0260c422014-03-22 22:47:21 -070061
Ben Widawsky0260c422014-03-22 22:47:21 -070062/* gen6-hsw has bit 11-4 for physical addr bit 39-32 */
63#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
64#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
65#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
66#define GEN6_PTE_CACHE_LLC (2 << 1)
67#define GEN6_PTE_UNCACHED (1 << 1)
68#define GEN6_PTE_VALID (1 << 0)
69
Michel Thierry07749ef2015-03-16 16:00:54 +000070#define I915_PTES(pte_len) (PAGE_SIZE / (pte_len))
71#define I915_PTE_MASK(pte_len) (I915_PTES(pte_len) - 1)
72#define I915_PDES 512
73#define I915_PDE_MASK (I915_PDES - 1)
Ben Widawsky678d96f2015-03-16 16:00:56 +000074#define NUM_PTE(pde_shift) (1 << (pde_shift - PAGE_SHIFT))
Michel Thierry07749ef2015-03-16 16:00:54 +000075
76#define GEN6_PTES I915_PTES(sizeof(gen6_pte_t))
77#define GEN6_PD_SIZE (I915_PDES * PAGE_SIZE)
Ben Widawsky0260c422014-03-22 22:47:21 -070078#define GEN6_PD_ALIGN (PAGE_SIZE * 16)
Ben Widawsky678d96f2015-03-16 16:00:56 +000079#define GEN6_PDE_SHIFT 22
Ben Widawsky0260c422014-03-22 22:47:21 -070080#define GEN6_PDE_VALID (1 << 0)
81
82#define GEN7_PTE_CACHE_L3_LLC (3 << 1)
83
84#define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
85#define BYT_PTE_WRITEABLE (1 << 1)
86
87/* Cacheability Control is a 4-bit value. The low three bits are stored in bits
88 * 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
89 */
90#define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
91 (((bits) & 0x8) << (11 - 3)))
92#define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
93#define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
94#define HSW_WB_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x8)
95#define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
96#define HSW_WT_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x7)
97#define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
98#define HSW_PTE_UNCACHED (0)
99#define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
100#define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
101
102/* GEN8 legacy style address is defined as a 3 level page table:
103 * 31:30 | 29:21 | 20:12 | 11:0
104 * PDPE | PDE | PTE | offset
105 * The difference as compared to normal x86 3 level page table is the PDPEs are
106 * programmed via register.
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100107 *
108 * GEN8 48b legacy style address is defined as a 4 level page table:
109 * 47:39 | 38:30 | 29:21 | 20:12 | 11:0
110 * PML4E | PDPE | PDE | PTE | offset
Ben Widawsky0260c422014-03-22 22:47:21 -0700111 */
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100112#define GEN8_PML4ES_PER_PML4 512
113#define GEN8_PML4E_SHIFT 39
Michel Thierry762d9932015-07-30 11:05:29 +0100114#define GEN8_PML4E_MASK (GEN8_PML4ES_PER_PML4 - 1)
Ben Widawsky0260c422014-03-22 22:47:21 -0700115#define GEN8_PDPE_SHIFT 30
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100116/* NB: GEN8_PDPE_MASK is untrue for 32b platforms, but it has no impact on 32b page
117 * tables */
118#define GEN8_PDPE_MASK 0x1ff
Ben Widawsky0260c422014-03-22 22:47:21 -0700119#define GEN8_PDE_SHIFT 21
120#define GEN8_PDE_MASK 0x1ff
121#define GEN8_PTE_SHIFT 12
122#define GEN8_PTE_MASK 0x1ff
Ben Widawsky76643602015-01-22 17:01:24 +0000123#define GEN8_LEGACY_PDPES 4
Michel Thierry07749ef2015-03-16 16:00:54 +0000124#define GEN8_PTES I915_PTES(sizeof(gen8_pte_t))
Ben Widawsky0260c422014-03-22 22:47:21 -0700125
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000126#define I915_PDPES_PER_PDP(dev_priv) (USES_FULL_48BIT_PPGTT(dev_priv) ?\
127 GEN8_PML4ES_PER_PML4 : GEN8_LEGACY_PDPES)
Michel Thierry6ac18502015-07-29 17:23:46 +0100128
Ben Widawsky0260c422014-03-22 22:47:21 -0700129#define PPAT_UNCACHED_INDEX (_PAGE_PWT | _PAGE_PCD)
130#define PPAT_CACHED_PDE_INDEX 0 /* WB LLC */
131#define PPAT_CACHED_INDEX _PAGE_PAT /* WB LLCeLLC */
132#define PPAT_DISPLAY_ELLC_INDEX _PAGE_PCD /* WT eLLC */
133
Ville Syrjäläee0ce472014-04-09 13:28:01 +0300134#define CHV_PPAT_SNOOP (1<<6)
Ben Widawsky0260c422014-03-22 22:47:21 -0700135#define GEN8_PPAT_AGE(x) (x<<4)
136#define GEN8_PPAT_LLCeLLC (3<<2)
137#define GEN8_PPAT_LLCELLC (2<<2)
138#define GEN8_PPAT_LLC (1<<2)
139#define GEN8_PPAT_WB (3<<0)
140#define GEN8_PPAT_WT (2<<0)
141#define GEN8_PPAT_WC (1<<0)
142#define GEN8_PPAT_UC (0<<0)
143#define GEN8_PPAT_ELLC_OVERRIDE (0<<2)
144#define GEN8_PPAT(i, x) ((uint64_t) (x) << ((i) * 8))
145
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +0200146struct sg_table;
147
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +0000148struct intel_rotation_info {
Chris Wilson7ff19c52017-01-14 00:28:21 +0000149 struct intel_rotation_plane_info {
Ville Syrjälä1663b9d2016-02-15 22:54:45 +0200150 /* tiles */
Ville Syrjälä6687c902015-09-15 13:16:41 +0300151 unsigned int width, height, stride, offset;
Ville Syrjälä1663b9d2016-02-15 22:54:45 +0200152 } plane[2];
Chris Wilson8d9046a2017-01-14 00:28:22 +0000153} __packed;
154
155static inline void assert_intel_rotation_info_is_packed(void)
156{
157 BUILD_BUG_ON(sizeof(struct intel_rotation_info) != 8*sizeof(unsigned int));
158}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000159
Chris Wilson7ff19c52017-01-14 00:28:21 +0000160struct intel_partial_info {
161 u64 offset;
162 unsigned int size;
Chris Wilson8d9046a2017-01-14 00:28:22 +0000163} __packed;
164
165static inline void assert_intel_partial_info_is_packed(void)
166{
167 BUILD_BUG_ON(sizeof(struct intel_partial_info) != sizeof(u64) + sizeof(unsigned int));
168}
Chris Wilson7ff19c52017-01-14 00:28:21 +0000169
Chris Wilson992e4182017-01-14 00:28:23 +0000170enum i915_ggtt_view_type {
171 I915_GGTT_VIEW_NORMAL = 0,
172 I915_GGTT_VIEW_ROTATED = sizeof(struct intel_rotation_info),
173 I915_GGTT_VIEW_PARTIAL = sizeof(struct intel_partial_info),
174};
175
176static inline void assert_i915_ggtt_view_type_is_unique(void)
177{
178 /* As we encode the size of each branch inside the union into its type,
179 * we have to be careful that each branch has a unique size.
180 */
181 switch ((enum i915_ggtt_view_type)0) {
182 case I915_GGTT_VIEW_NORMAL:
183 case I915_GGTT_VIEW_PARTIAL:
184 case I915_GGTT_VIEW_ROTATED:
185 /* gcc complains if these are identical cases */
186 break;
187 }
188}
189
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000190struct i915_ggtt_view {
191 enum i915_ggtt_view_type type;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +0300192 union {
Chris Wilson992e4182017-01-14 00:28:23 +0000193 /* Members need to contain no holes/padding */
Chris Wilson7ff19c52017-01-14 00:28:21 +0000194 struct intel_partial_info partial;
Ville Syrjälä7723f47d2016-01-20 21:05:22 +0200195 struct intel_rotation_info rotated;
Chris Wilson8bab11932017-01-14 00:28:25 +0000196 };
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000197};
198
Ben Widawsky0260c422014-03-22 22:47:21 -0700199enum i915_cache_level;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000200
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +0200201struct i915_vma;
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100202
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300203struct i915_page_dma {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000204 struct page *page;
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300205 union {
206 dma_addr_t daddr;
207
208 /* For gen6/gen7 only. This is the offset in the GGTT
209 * where the page directory entries for PPGTT begin
210 */
211 uint32_t ggtt_offset;
212 };
213};
214
Mika Kuoppala567047b2015-06-25 18:35:12 +0300215#define px_base(px) (&(px)->base)
216#define px_page(px) (px_base(px)->page)
217#define px_dma(px) (px_base(px)->daddr)
218
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300219struct i915_page_table {
220 struct i915_page_dma base;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000221
222 unsigned long *used_ptes;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000223};
224
Michel Thierryec565b32015-04-08 12:13:23 +0100225struct i915_page_directory {
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300226 struct i915_page_dma base;
Ben Widawsky7324cc02015-02-24 16:22:35 +0000227
Michel Thierry33c88192015-04-08 12:13:33 +0100228 unsigned long *used_pdes;
Michel Thierryec565b32015-04-08 12:13:23 +0100229 struct i915_page_table *page_table[I915_PDES]; /* PDEs */
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000230};
231
Michel Thierryec565b32015-04-08 12:13:23 +0100232struct i915_page_directory_pointer {
Michel Thierry6ac18502015-07-29 17:23:46 +0100233 struct i915_page_dma base;
234
235 unsigned long *used_pdpes;
236 struct i915_page_directory **page_directory;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000237};
238
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100239struct i915_pml4 {
240 struct i915_page_dma base;
241
242 DECLARE_BITMAP(used_pml4es, GEN8_PML4ES_PER_PML4);
243 struct i915_page_directory_pointer *pdps[GEN8_PML4ES_PER_PML4];
244};
245
Ben Widawsky0260c422014-03-22 22:47:21 -0700246struct i915_address_space {
247 struct drm_mm mm;
Chris Wilson80b204b2016-10-28 13:58:58 +0100248 struct i915_gem_timeline timeline;
Chris Wilson49d73912016-11-29 09:50:08 +0000249 struct drm_i915_private *i915;
Chris Wilson2bfa9962016-08-04 07:52:25 +0100250 /* Every address space belongs to a struct file - except for the global
251 * GTT that is owned by the driver (and so @file is set to NULL). In
252 * principle, no information should leak from one context to another
253 * (or between files/processes etc) unless explicitly shared by the
254 * owner. Tracking the owner is important in order to free up per-file
255 * objects along with the file, to aide resource tracking, and to
256 * assign blame.
257 */
258 struct drm_i915_file_private *file;
Ben Widawsky0260c422014-03-22 22:47:21 -0700259 struct list_head global_link;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300260 u64 start; /* Start offset always 0 for dri2 */
261 u64 total; /* size addr space maps (ex. 2GB for ggtt) */
Ben Widawsky0260c422014-03-22 22:47:21 -0700262
Chris Wilson50e046b2016-08-04 07:52:46 +0100263 bool closed;
264
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100265 struct i915_page_dma scratch_page;
Mika Kuoppala79ab9372015-06-25 18:35:17 +0300266 struct i915_page_table *scratch_pt;
267 struct i915_page_directory *scratch_pd;
Michel Thierry69ab76f2015-07-29 17:23:55 +0100268 struct i915_page_directory_pointer *scratch_pdp; /* GEN8+ & 48b PPGTT */
Ben Widawsky0260c422014-03-22 22:47:21 -0700269
270 /**
271 * List of objects currently involved in rendering.
272 *
273 * Includes buffers having the contents of their GPU caches
John Harrison97b2a6a2014-11-24 18:49:26 +0000274 * flushed, not necessarily primitives. last_read_req
Ben Widawsky0260c422014-03-22 22:47:21 -0700275 * represents when the rendering involved will be completed.
276 *
277 * A reference is held on the buffer while on this list.
278 */
279 struct list_head active_list;
280
281 /**
282 * LRU list of objects which are not in the ringbuffer and
283 * are ready to unbind, but are still in the GTT.
284 *
John Harrison97b2a6a2014-11-24 18:49:26 +0000285 * last_read_req is NULL while an object is in this list.
Ben Widawsky0260c422014-03-22 22:47:21 -0700286 *
287 * A reference is not held on the buffer while on this list,
288 * as merely being GTT-bound shouldn't prevent its being
289 * freed, and we'll pull it off the list in the free path.
290 */
291 struct list_head inactive_list;
292
Chris Wilson50e046b2016-08-04 07:52:46 +0100293 /**
294 * List of vma that have been unbound.
295 *
296 * A reference is not held on the buffer while on this list.
297 */
298 struct list_head unbound_list;
299
Ben Widawsky0260c422014-03-22 22:47:21 -0700300 /* FIXME: Need a more generic return type */
Michel Thierry07749ef2015-03-16 16:00:54 +0000301 gen6_pte_t (*pte_encode)(dma_addr_t addr,
302 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200303 u32 flags); /* Create a valid PTE */
Daniel Vetterf329f5f2015-04-14 17:35:15 +0200304 /* flags for pte_encode */
305#define PTE_READ_ONLY (1<<0)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000306 int (*allocate_va_range)(struct i915_address_space *vm,
307 uint64_t start,
308 uint64_t length);
Ben Widawsky0260c422014-03-22 22:47:21 -0700309 void (*clear_range)(struct i915_address_space *vm,
310 uint64_t start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200311 uint64_t length);
Chris Wilsond6473f52016-06-10 14:22:59 +0530312 void (*insert_page)(struct i915_address_space *vm,
313 dma_addr_t addr,
314 uint64_t offset,
315 enum i915_cache_level cache_level,
316 u32 flags);
Ben Widawsky0260c422014-03-22 22:47:21 -0700317 void (*insert_entries)(struct i915_address_space *vm,
318 struct sg_table *st,
319 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530320 enum i915_cache_level cache_level, u32 flags);
Ben Widawsky0260c422014-03-22 22:47:21 -0700321 void (*cleanup)(struct i915_address_space *vm);
Daniel Vetter777dc5b2015-04-14 17:35:12 +0200322 /** Unmap an object from an address space. This usually consists of
323 * setting the valid PTE entries to a reserved scratch page. */
324 void (*unbind_vma)(struct i915_vma *vma);
325 /* Map an object into an address space with the given cache flags. */
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200326 int (*bind_vma)(struct i915_vma *vma,
327 enum i915_cache_level cache_level,
328 u32 flags);
Ben Widawsky0260c422014-03-22 22:47:21 -0700329};
330
Chris Wilson2bfa9962016-08-04 07:52:25 +0100331#define i915_is_ggtt(V) (!(V)->file)
Chris Wilson596c5922016-02-26 11:03:20 +0000332
Ben Widawsky0260c422014-03-22 22:47:21 -0700333/* The Graphics Translation Table is the way in which GEN hardware translates a
334 * Graphics Virtual Address into a Physical Address. In addition to the normal
335 * collateral associated with any va->pa translations GEN hardware also has a
336 * portion of the GTT which can be mapped by the CPU and remain both coherent
337 * and correct (in cases like swizzling). That region is referred to as GMADR in
338 * the spec.
339 */
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200340struct i915_ggtt {
Ben Widawsky0260c422014-03-22 22:47:21 -0700341 struct i915_address_space base;
Chris Wilsonf7bbe782016-08-19 16:54:27 +0100342 struct io_mapping mappable; /* Mapping to our CPU mappable region */
Ben Widawsky0260c422014-03-22 22:47:21 -0700343
Chris Wilsonedd1f2f2017-01-06 15:20:11 +0000344 phys_addr_t mappable_base; /* PA of our GMADR */
345 u64 mappable_end; /* End offset that we can CPU map */
346
Paulo Zanoni3c6b29b2016-12-15 11:23:55 -0200347 /* Stolen memory is segmented in hardware with different portions
348 * offlimits to certain functions.
349 *
350 * The drm_mm is initialised to the total accessible range, as found
351 * from the PCI config. On Broadwell+, this is further restricted to
352 * avoid the first page! The upper end of stolen memory is reserved for
353 * hardware functions and similarly removed from the accessible range.
354 */
Chris Wilsonedd1f2f2017-01-06 15:20:11 +0000355 u32 stolen_size; /* Total size of stolen memory */
356 u32 stolen_usable_size; /* Total size minus reserved ranges */
357 u32 stolen_reserved_base;
358 u32 stolen_reserved_size;
Ben Widawsky0260c422014-03-22 22:47:21 -0700359
360 /** "Graphics Stolen Memory" holds the global PTEs */
361 void __iomem *gsm;
Chris Wilson7c3f86b2017-01-12 11:00:49 +0000362 void (*invalidate)(struct drm_i915_private *dev_priv);
Ben Widawsky0260c422014-03-22 22:47:21 -0700363
364 bool do_idle_maps;
365
366 int mtrr;
Chris Wilson95374d72016-10-12 10:05:20 +0100367
368 struct drm_mm_node error_capture;
Ben Widawsky0260c422014-03-22 22:47:21 -0700369};
370
371struct i915_hw_ppgtt {
372 struct i915_address_space base;
373 struct kref ref;
374 struct drm_mm_node node;
Ben Widawsky563222a2015-03-19 12:53:28 +0000375 unsigned long pd_dirty_rings;
Ben Widawsky0260c422014-03-22 22:47:21 -0700376 union {
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100377 struct i915_pml4 pml4; /* GEN8+ & 48b PPGTT */
378 struct i915_page_directory_pointer pdp; /* GEN8+ */
379 struct i915_page_directory pd; /* GEN6-7 */
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000380 };
Ben Widawsky0260c422014-03-22 22:47:21 -0700381
Ben Widawsky678d96f2015-03-16 16:00:56 +0000382 gen6_pte_t __iomem *pd_addr;
383
Ben Widawsky0260c422014-03-22 22:47:21 -0700384 int (*enable)(struct i915_hw_ppgtt *ppgtt);
385 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +0100386 struct drm_i915_gem_request *req);
Ben Widawsky0260c422014-03-22 22:47:21 -0700387 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
388};
389
Dave Gordon731f74c2016-06-24 19:37:46 +0100390/*
391 * gen6_for_each_pde() iterates over every pde from start until start+length.
392 * If start and start+length are not perfectly divisible, the macro will round
393 * down and up as needed. Start=0 and length=2G effectively iterates over
394 * every PDE in the system. The macro modifies ALL its parameters except 'pd',
395 * so each of the other parameters should preferably be a simple variable, or
396 * at most an lvalue with no side-effects!
Ben Widawsky678d96f2015-03-16 16:00:56 +0000397 */
Dave Gordon731f74c2016-06-24 19:37:46 +0100398#define gen6_for_each_pde(pt, pd, start, length, iter) \
399 for (iter = gen6_pde_index(start); \
400 length > 0 && iter < I915_PDES && \
401 (pt = (pd)->page_table[iter], true); \
402 ({ u32 temp = ALIGN(start+1, 1 << GEN6_PDE_SHIFT); \
403 temp = min(temp - start, length); \
404 start += temp, length -= temp; }), ++iter)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000405
Dave Gordon731f74c2016-06-24 19:37:46 +0100406#define gen6_for_all_pdes(pt, pd, iter) \
407 for (iter = 0; \
408 iter < I915_PDES && \
409 (pt = (pd)->page_table[iter], true); \
410 ++iter)
Michel Thierry09942c62015-04-08 12:13:30 +0100411
Ben Widawsky678d96f2015-03-16 16:00:56 +0000412static inline uint32_t i915_pte_index(uint64_t address, uint32_t pde_shift)
413{
414 const uint32_t mask = NUM_PTE(pde_shift) - 1;
415
416 return (address >> PAGE_SHIFT) & mask;
417}
418
419/* Helper to counts the number of PTEs within the given length. This count
420 * does not cross a page table boundary, so the max value would be
421 * GEN6_PTES for GEN6, and GEN8_PTES for GEN8.
422*/
423static inline uint32_t i915_pte_count(uint64_t addr, size_t length,
424 uint32_t pde_shift)
425{
Alan69603db2016-02-17 14:20:46 +0000426 const uint64_t mask = ~((1ULL << pde_shift) - 1);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000427 uint64_t end;
428
429 WARN_ON(length == 0);
430 WARN_ON(offset_in_page(addr|length));
431
432 end = addr + length;
433
434 if ((addr & mask) != (end & mask))
435 return NUM_PTE(pde_shift) - i915_pte_index(addr, pde_shift);
436
437 return i915_pte_index(end, pde_shift) - i915_pte_index(addr, pde_shift);
438}
439
440static inline uint32_t i915_pde_index(uint64_t addr, uint32_t shift)
441{
442 return (addr >> shift) & I915_PDE_MASK;
443}
444
445static inline uint32_t gen6_pte_index(uint32_t addr)
446{
447 return i915_pte_index(addr, GEN6_PDE_SHIFT);
448}
449
450static inline size_t gen6_pte_count(uint32_t addr, uint32_t length)
451{
452 return i915_pte_count(addr, length, GEN6_PDE_SHIFT);
453}
454
455static inline uint32_t gen6_pde_index(uint32_t addr)
456{
457 return i915_pde_index(addr, GEN6_PDE_SHIFT);
458}
459
Michel Thierry9271d952015-04-08 12:13:26 +0100460/* Equivalent to the gen6 version, For each pde iterates over every pde
461 * between from start until start + length. On gen8+ it simply iterates
462 * over every page directory entry in a page directory.
463 */
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000464#define gen8_for_each_pde(pt, pd, start, length, iter) \
465 for (iter = gen8_pde_index(start); \
466 length > 0 && iter < I915_PDES && \
467 (pt = (pd)->page_table[iter], true); \
468 ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDE_SHIFT); \
469 temp = min(temp - start, length); \
470 start += temp, length -= temp; }), ++iter)
Michel Thierry9271d952015-04-08 12:13:26 +0100471
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000472#define gen8_for_each_pdpe(pd, pdp, start, length, iter) \
473 for (iter = gen8_pdpe_index(start); \
474 length > 0 && iter < I915_PDPES_PER_PDP(dev) && \
475 (pd = (pdp)->page_directory[iter], true); \
476 ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDPE_SHIFT); \
477 temp = min(temp - start, length); \
478 start += temp, length -= temp; }), ++iter)
Michel Thierry9271d952015-04-08 12:13:26 +0100479
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000480#define gen8_for_each_pml4e(pdp, pml4, start, length, iter) \
481 for (iter = gen8_pml4e_index(start); \
482 length > 0 && iter < GEN8_PML4ES_PER_PML4 && \
483 (pdp = (pml4)->pdps[iter], true); \
484 ({ u64 temp = ALIGN(start+1, 1ULL << GEN8_PML4E_SHIFT); \
485 temp = min(temp - start, length); \
486 start += temp, length -= temp; }), ++iter)
Michel Thierry762d9932015-07-30 11:05:29 +0100487
Michel Thierry9271d952015-04-08 12:13:26 +0100488static inline uint32_t gen8_pte_index(uint64_t address)
489{
490 return i915_pte_index(address, GEN8_PDE_SHIFT);
491}
492
493static inline uint32_t gen8_pde_index(uint64_t address)
494{
495 return i915_pde_index(address, GEN8_PDE_SHIFT);
496}
497
498static inline uint32_t gen8_pdpe_index(uint64_t address)
499{
500 return (address >> GEN8_PDPE_SHIFT) & GEN8_PDPE_MASK;
501}
502
503static inline uint32_t gen8_pml4e_index(uint64_t address)
504{
Michel Thierry762d9932015-07-30 11:05:29 +0100505 return (address >> GEN8_PML4E_SHIFT) & GEN8_PML4E_MASK;
Michel Thierry9271d952015-04-08 12:13:26 +0100506}
507
Michel Thierry33c88192015-04-08 12:13:33 +0100508static inline size_t gen8_pte_count(uint64_t address, uint64_t length)
509{
510 return i915_pte_count(address, length, GEN8_PDE_SHIFT);
511}
512
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300513static inline dma_addr_t
514i915_page_dir_dma_addr(const struct i915_hw_ppgtt *ppgtt, const unsigned n)
515{
516 return test_bit(n, ppgtt->pdp.used_pdpes) ?
Mika Kuoppala567047b2015-06-25 18:35:12 +0300517 px_dma(ppgtt->pdp.page_directory[n]) :
Mika Kuoppala79ab9372015-06-25 18:35:17 +0300518 px_dma(ppgtt->base.scratch_pd);
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300519}
520
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +0200521static inline struct i915_ggtt *
522i915_vm_to_ggtt(struct i915_address_space *vm)
523{
524 GEM_BUG_ON(!i915_is_ggtt(vm));
525 return container_of(vm, struct i915_ggtt, base);
526}
527
Chris Wilson949e8ab2017-02-09 14:40:36 +0000528static inline bool
529i915_vm_is_48bit(const struct i915_address_space *vm)
530{
531 return (vm->total - 1) >> 32;
532}
533
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100534int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv);
535int i915_ggtt_init_hw(struct drm_i915_private *dev_priv);
536int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv);
Chris Wilson7c3f86b2017-01-12 11:00:49 +0000537void i915_ggtt_enable_guc(struct drm_i915_private *i915);
538void i915_ggtt_disable_guc(struct drm_i915_private *i915);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +0100539int i915_gem_init_ggtt(struct drm_i915_private *dev_priv);
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100540void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv);
Daniel Vetteree960be2014-08-06 15:04:45 +0200541
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +0000542int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv);
Daniel Vetteree960be2014-08-06 15:04:45 +0200543void i915_ppgtt_release(struct kref *kref);
Chris Wilson2bfa9962016-08-04 07:52:25 +0100544struct i915_hw_ppgtt *i915_ppgtt_create(struct drm_i915_private *dev_priv,
Chris Wilson80b204b2016-10-28 13:58:58 +0100545 struct drm_i915_file_private *fpriv,
546 const char *name);
Chris Wilson0c7eeda2017-01-11 21:09:25 +0000547void i915_ppgtt_close(struct i915_address_space *vm);
Daniel Vetteree960be2014-08-06 15:04:45 +0200548static inline void i915_ppgtt_get(struct i915_hw_ppgtt *ppgtt)
549{
550 if (ppgtt)
551 kref_get(&ppgtt->ref);
552}
553static inline void i915_ppgtt_put(struct i915_hw_ppgtt *ppgtt)
554{
555 if (ppgtt)
556 kref_put(&ppgtt->ref, i915_ppgtt_release);
557}
Ben Widawsky0260c422014-03-22 22:47:21 -0700558
Chris Wilsondc979972016-05-10 14:10:04 +0100559void i915_check_and_clear_faults(struct drm_i915_private *dev_priv);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000560void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv);
561void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv);
Ben Widawsky0260c422014-03-22 22:47:21 -0700562
Chris Wilson03ac84f2016-10-28 13:58:36 +0100563int __must_check i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
564 struct sg_table *pages);
565void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
566 struct sg_table *pages);
Ben Widawsky0260c422014-03-22 22:47:21 -0700567
Chris Wilson625d9882017-01-11 11:23:11 +0000568int i915_gem_gtt_reserve(struct i915_address_space *vm,
569 struct drm_mm_node *node,
570 u64 size, u64 offset, unsigned long color,
571 unsigned int flags);
572
Chris Wilsone007b192017-01-11 11:23:10 +0000573int i915_gem_gtt_insert(struct i915_address_space *vm,
574 struct drm_mm_node *node,
575 u64 size, u64 alignment, unsigned long color,
576 u64 start, u64 end, unsigned int flags);
577
Chris Wilson59bfa122016-08-04 16:32:31 +0100578/* Flags used by pin/bind&friends. */
Chris Wilson305bc232016-08-04 16:32:33 +0100579#define PIN_NONBLOCK BIT(0)
580#define PIN_MAPPABLE BIT(1)
581#define PIN_ZONE_4G BIT(2)
Chris Wilson82118872016-08-18 17:17:05 +0100582#define PIN_NONFAULT BIT(3)
Chris Wilson305bc232016-08-04 16:32:33 +0100583
584#define PIN_MBZ BIT(5) /* I915_VMA_PIN_OVERFLOW */
585#define PIN_GLOBAL BIT(6) /* I915_VMA_GLOBAL_BIND */
586#define PIN_USER BIT(7) /* I915_VMA_LOCAL_BIND */
587#define PIN_UPDATE BIT(8)
588
589#define PIN_HIGH BIT(9)
590#define PIN_OFFSET_BIAS BIT(10)
591#define PIN_OFFSET_FIXED BIT(11)
Chris Wilsonf51455d2017-01-10 14:47:34 +0000592#define PIN_OFFSET_MASK (-I915_GTT_PAGE_SIZE)
Chris Wilson59bfa122016-08-04 16:32:31 +0100593
Ben Widawsky0260c422014-03-22 22:47:21 -0700594#endif