Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1 | #ifndef _INTEL_RINGBUFFER_H_ |
| 2 | #define _INTEL_RINGBUFFER_H_ |
| 3 | |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 4 | #include <linux/hashtable.h> |
Chris Wilson | 06fbca7 | 2015-04-07 16:20:36 +0100 | [diff] [blame] | 5 | #include "i915_gem_batch_pool.h" |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 6 | #include "i915_gem_request.h" |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 7 | #include "i915_gem_timeline.h" |
Chris Wilson | f97fbf9 | 2017-02-13 17:15:14 +0000 | [diff] [blame] | 8 | #include "i915_selftest.h" |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 9 | |
| 10 | #define I915_CMD_HASH_ORDER 9 |
| 11 | |
Oscar Mateo | 4712274 | 2014-07-24 17:04:28 +0100 | [diff] [blame] | 12 | /* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill, |
| 13 | * but keeps the logic simple. Indeed, the whole purpose of this macro is just |
| 14 | * to give some inclination as to some of the magic values used in the various |
| 15 | * workarounds! |
| 16 | */ |
| 17 | #define CACHELINE_BYTES 64 |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 18 | #define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t)) |
Oscar Mateo | 4712274 | 2014-07-24 17:04:28 +0100 | [diff] [blame] | 19 | |
Chris Wilson | 57e8853 | 2016-08-15 10:48:57 +0100 | [diff] [blame] | 20 | struct intel_hw_status_page { |
| 21 | struct i915_vma *vma; |
| 22 | u32 *page_addr; |
| 23 | u32 ggtt_offset; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 24 | }; |
| 25 | |
Dave Gordon | bbdc070a | 2016-07-20 18:16:05 +0100 | [diff] [blame] | 26 | #define I915_READ_TAIL(engine) I915_READ(RING_TAIL((engine)->mmio_base)) |
| 27 | #define I915_WRITE_TAIL(engine, val) I915_WRITE(RING_TAIL((engine)->mmio_base), val) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 28 | |
Dave Gordon | bbdc070a | 2016-07-20 18:16:05 +0100 | [diff] [blame] | 29 | #define I915_READ_START(engine) I915_READ(RING_START((engine)->mmio_base)) |
| 30 | #define I915_WRITE_START(engine, val) I915_WRITE(RING_START((engine)->mmio_base), val) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 31 | |
Dave Gordon | bbdc070a | 2016-07-20 18:16:05 +0100 | [diff] [blame] | 32 | #define I915_READ_HEAD(engine) I915_READ(RING_HEAD((engine)->mmio_base)) |
| 33 | #define I915_WRITE_HEAD(engine, val) I915_WRITE(RING_HEAD((engine)->mmio_base), val) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 34 | |
Dave Gordon | bbdc070a | 2016-07-20 18:16:05 +0100 | [diff] [blame] | 35 | #define I915_READ_CTL(engine) I915_READ(RING_CTL((engine)->mmio_base)) |
| 36 | #define I915_WRITE_CTL(engine, val) I915_WRITE(RING_CTL((engine)->mmio_base), val) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 37 | |
Dave Gordon | bbdc070a | 2016-07-20 18:16:05 +0100 | [diff] [blame] | 38 | #define I915_READ_IMR(engine) I915_READ(RING_IMR((engine)->mmio_base)) |
| 39 | #define I915_WRITE_IMR(engine, val) I915_WRITE(RING_IMR((engine)->mmio_base), val) |
Daniel Vetter | 870e86d | 2010-08-02 16:29:44 +0200 | [diff] [blame] | 40 | |
Dave Gordon | bbdc070a | 2016-07-20 18:16:05 +0100 | [diff] [blame] | 41 | #define I915_READ_MODE(engine) I915_READ(RING_MI_MODE((engine)->mmio_base)) |
| 42 | #define I915_WRITE_MODE(engine, val) I915_WRITE(RING_MI_MODE((engine)->mmio_base), val) |
Naresh Kumar Kachhi | e9fea57 | 2014-03-12 16:39:41 +0530 | [diff] [blame] | 43 | |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 44 | /* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to |
| 45 | * do the writes, and that must have qw aligned offsets, simply pretend it's 8b. |
| 46 | */ |
Chris Wilson | 8c12672 | 2016-04-07 07:29:14 +0100 | [diff] [blame] | 47 | #define gen8_semaphore_seqno_size sizeof(uint64_t) |
| 48 | #define GEN8_SEMAPHORE_OFFSET(__from, __to) \ |
| 49 | (((__from) * I915_NUM_ENGINES + (__to)) * gen8_semaphore_seqno_size) |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 50 | #define GEN8_SIGNAL_OFFSET(__ring, to) \ |
Chris Wilson | 51d545d | 2016-08-15 10:49:02 +0100 | [diff] [blame] | 51 | (dev_priv->semaphore->node.start + \ |
Chris Wilson | 8c12672 | 2016-04-07 07:29:14 +0100 | [diff] [blame] | 52 | GEN8_SEMAPHORE_OFFSET((__ring)->id, (to))) |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 53 | #define GEN8_WAIT_OFFSET(__ring, from) \ |
Chris Wilson | 51d545d | 2016-08-15 10:49:02 +0100 | [diff] [blame] | 54 | (dev_priv->semaphore->node.start + \ |
Chris Wilson | 8c12672 | 2016-04-07 07:29:14 +0100 | [diff] [blame] | 55 | GEN8_SEMAPHORE_OFFSET(from, (__ring)->id)) |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 56 | |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 57 | enum intel_engine_hangcheck_action { |
Mika Kuoppala | 3fe3b03 | 2016-11-18 15:09:04 +0200 | [diff] [blame] | 58 | ENGINE_IDLE = 0, |
| 59 | ENGINE_WAIT, |
| 60 | ENGINE_ACTIVE_SEQNO, |
| 61 | ENGINE_ACTIVE_HEAD, |
| 62 | ENGINE_ACTIVE_SUBUNITS, |
| 63 | ENGINE_WAIT_KICK, |
| 64 | ENGINE_DEAD, |
Jani Nikula | f2f4d82 | 2013-08-11 12:44:01 +0300 | [diff] [blame] | 65 | }; |
Mika Kuoppala | ad8beae | 2013-06-12 12:35:32 +0300 | [diff] [blame] | 66 | |
Mika Kuoppala | 3fe3b03 | 2016-11-18 15:09:04 +0200 | [diff] [blame] | 67 | static inline const char * |
| 68 | hangcheck_action_to_str(const enum intel_engine_hangcheck_action a) |
| 69 | { |
| 70 | switch (a) { |
| 71 | case ENGINE_IDLE: |
| 72 | return "idle"; |
| 73 | case ENGINE_WAIT: |
| 74 | return "wait"; |
| 75 | case ENGINE_ACTIVE_SEQNO: |
| 76 | return "active seqno"; |
| 77 | case ENGINE_ACTIVE_HEAD: |
| 78 | return "active head"; |
| 79 | case ENGINE_ACTIVE_SUBUNITS: |
| 80 | return "active subunits"; |
| 81 | case ENGINE_WAIT_KICK: |
| 82 | return "wait kick"; |
| 83 | case ENGINE_DEAD: |
| 84 | return "dead"; |
| 85 | } |
| 86 | |
| 87 | return "unknown"; |
| 88 | } |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 89 | |
Ben Widawsky | f9e6137 | 2016-09-20 16:54:33 +0300 | [diff] [blame] | 90 | #define I915_MAX_SLICES 3 |
| 91 | #define I915_MAX_SUBSLICES 3 |
| 92 | |
| 93 | #define instdone_slice_mask(dev_priv__) \ |
| 94 | (INTEL_GEN(dev_priv__) == 7 ? \ |
| 95 | 1 : INTEL_INFO(dev_priv__)->sseu.slice_mask) |
| 96 | |
| 97 | #define instdone_subslice_mask(dev_priv__) \ |
| 98 | (INTEL_GEN(dev_priv__) == 7 ? \ |
| 99 | 1 : INTEL_INFO(dev_priv__)->sseu.subslice_mask) |
| 100 | |
| 101 | #define for_each_instdone_slice_subslice(dev_priv__, slice__, subslice__) \ |
| 102 | for ((slice__) = 0, (subslice__) = 0; \ |
| 103 | (slice__) < I915_MAX_SLICES; \ |
| 104 | (subslice__) = ((subslice__) + 1) < I915_MAX_SUBSLICES ? (subslice__) + 1 : 0, \ |
| 105 | (slice__) += ((subslice__) == 0)) \ |
| 106 | for_each_if((BIT(slice__) & instdone_slice_mask(dev_priv__)) && \ |
| 107 | (BIT(subslice__) & instdone_subslice_mask(dev_priv__))) |
| 108 | |
Ben Widawsky | d636951 | 2016-09-20 16:54:32 +0300 | [diff] [blame] | 109 | struct intel_instdone { |
| 110 | u32 instdone; |
| 111 | /* The following exist only in the RCS engine */ |
| 112 | u32 slice_common; |
Ben Widawsky | f9e6137 | 2016-09-20 16:54:33 +0300 | [diff] [blame] | 113 | u32 sampler[I915_MAX_SLICES][I915_MAX_SUBSLICES]; |
| 114 | u32 row[I915_MAX_SLICES][I915_MAX_SUBSLICES]; |
Ben Widawsky | d636951 | 2016-09-20 16:54:32 +0300 | [diff] [blame] | 115 | }; |
| 116 | |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 117 | struct intel_engine_hangcheck { |
Chris Wilson | 5087744 | 2014-03-21 12:41:53 +0000 | [diff] [blame] | 118 | u64 acthd; |
Mika Kuoppala | 92cab73 | 2013-05-24 17:16:07 +0300 | [diff] [blame] | 119 | u32 seqno; |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 120 | enum intel_engine_hangcheck_action action; |
Mika Kuoppala | 3fe3b03 | 2016-11-18 15:09:04 +0200 | [diff] [blame] | 121 | unsigned long action_timestamp; |
Chris Wilson | 4be1738 | 2014-06-06 10:22:29 +0100 | [diff] [blame] | 122 | int deadlock; |
Ben Widawsky | d636951 | 2016-09-20 16:54:32 +0300 | [diff] [blame] | 123 | struct intel_instdone instdone; |
Mika Kuoppala | 3fe3b03 | 2016-11-18 15:09:04 +0200 | [diff] [blame] | 124 | bool stalled; |
Mika Kuoppala | 92cab73 | 2013-05-24 17:16:07 +0300 | [diff] [blame] | 125 | }; |
| 126 | |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 127 | struct intel_ring { |
Tvrtko Ursulin | 0eb973d | 2016-01-15 15:10:28 +0000 | [diff] [blame] | 128 | struct i915_vma *vma; |
Chris Wilson | 57e8853 | 2016-08-15 10:48:57 +0100 | [diff] [blame] | 129 | void *vaddr; |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 130 | |
Chris Wilson | 675d9ad | 2016-08-04 07:52:36 +0100 | [diff] [blame] | 131 | struct list_head request_list; |
| 132 | |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 133 | u32 head; |
| 134 | u32 tail; |
Chris Wilson | e6ba999 | 2017-04-25 14:00:49 +0100 | [diff] [blame] | 135 | u32 emit; |
Chris Wilson | eca56a3 | 2017-02-06 17:05:01 +0000 | [diff] [blame] | 136 | |
Chris Wilson | 605d5b3 | 2017-05-04 14:08:44 +0100 | [diff] [blame] | 137 | u32 space; |
| 138 | u32 size; |
| 139 | u32 effective_size; |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 140 | }; |
| 141 | |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 142 | struct i915_gem_context; |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 143 | struct drm_i915_reg_table; |
Nick Hoath | 2107637 | 2015-01-15 13:10:38 +0000 | [diff] [blame] | 144 | |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 145 | /* |
| 146 | * we use a single page to load ctx workarounds so all of these |
| 147 | * values are referred in terms of dwords |
| 148 | * |
| 149 | * struct i915_wa_ctx_bb: |
| 150 | * offset: specifies batch starting position, also helpful in case |
| 151 | * if we want to have multiple batches at different offsets based on |
| 152 | * some criteria. It is not a requirement at the moment but provides |
| 153 | * an option for future use. |
| 154 | * size: size of the batch in DWORDS |
| 155 | */ |
Chris Wilson | 48bb74e | 2016-08-15 10:49:04 +0100 | [diff] [blame] | 156 | struct i915_ctx_workarounds { |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 157 | struct i915_wa_ctx_bb { |
| 158 | u32 offset; |
| 159 | u32 size; |
| 160 | } indirect_ctx, per_ctx; |
Chris Wilson | 48bb74e | 2016-08-15 10:49:04 +0100 | [diff] [blame] | 161 | struct i915_vma *vma; |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 162 | }; |
| 163 | |
Chris Wilson | c81d461 | 2016-07-01 17:23:25 +0100 | [diff] [blame] | 164 | struct drm_i915_gem_request; |
Chris Wilson | 4e50f08 | 2016-10-28 13:58:31 +0100 | [diff] [blame] | 165 | struct intel_render_state; |
Chris Wilson | c81d461 | 2016-07-01 17:23:25 +0100 | [diff] [blame] | 166 | |
Michal Wajdeczko | 237ae7c | 2017-03-01 20:26:15 +0000 | [diff] [blame] | 167 | /* |
| 168 | * Engine IDs definitions. |
| 169 | * Keep instances of the same type engine together. |
| 170 | */ |
| 171 | enum intel_engine_id { |
| 172 | RCS = 0, |
| 173 | BCS, |
| 174 | VCS, |
| 175 | VCS2, |
| 176 | #define _VCS(n) (VCS + (n)) |
| 177 | VECS |
| 178 | }; |
| 179 | |
Oscar Mateo | 6e51614 | 2017-04-10 07:34:31 -0700 | [diff] [blame] | 180 | #define INTEL_ENGINE_CS_MAX_NAME 8 |
| 181 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 182 | struct intel_engine_cs { |
| 183 | struct drm_i915_private *i915; |
Oscar Mateo | 6e51614 | 2017-04-10 07:34:31 -0700 | [diff] [blame] | 184 | char name[INTEL_ENGINE_CS_MAX_NAME]; |
Michal Wajdeczko | 237ae7c | 2017-03-01 20:26:15 +0000 | [diff] [blame] | 185 | enum intel_engine_id id; |
Chris Wilson | 1d39f28 | 2017-04-11 13:43:06 +0100 | [diff] [blame] | 186 | unsigned int uabi_id; |
Michal Wajdeczko | 237ae7c | 2017-03-01 20:26:15 +0000 | [diff] [blame] | 187 | unsigned int hw_id; |
Joonas Lahtinen | 63ffbcd | 2017-04-28 10:53:36 +0300 | [diff] [blame] | 188 | unsigned int guc_id; |
Daniele Ceraolo Spurio | 0908180 | 2017-04-10 07:34:29 -0700 | [diff] [blame] | 189 | |
| 190 | u8 class; |
| 191 | u8 instance; |
Joonas Lahtinen | 63ffbcd | 2017-04-28 10:53:36 +0300 | [diff] [blame] | 192 | u32 context_size; |
| 193 | u32 mmio_base; |
Dave Gordon | c2c7f24 | 2016-07-13 16:03:35 +0100 | [diff] [blame] | 194 | unsigned int irq_shift; |
Joonas Lahtinen | 63ffbcd | 2017-04-28 10:53:36 +0300 | [diff] [blame] | 195 | |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 196 | struct intel_ring *buffer; |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 197 | struct intel_timeline *timeline; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 198 | |
Chris Wilson | 4e50f08 | 2016-10-28 13:58:31 +0100 | [diff] [blame] | 199 | struct intel_render_state *render_state; |
| 200 | |
Chris Wilson | 2246bea | 2017-02-17 15:13:00 +0000 | [diff] [blame] | 201 | atomic_t irq_count; |
Chris Wilson | 538b257 | 2017-01-24 15:18:05 +0000 | [diff] [blame] | 202 | unsigned long irq_posted; |
| 203 | #define ENGINE_IRQ_BREADCRUMB 0 |
Chris Wilson | f747026 | 2017-01-24 15:20:21 +0000 | [diff] [blame] | 204 | #define ENGINE_IRQ_EXECLIST 1 |
Chris Wilson | 538b257 | 2017-01-24 15:18:05 +0000 | [diff] [blame] | 205 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 206 | /* Rather than have every client wait upon all user interrupts, |
| 207 | * with the herd waking after every interrupt and each doing the |
| 208 | * heavyweight seqno dance, we delegate the task (of being the |
| 209 | * bottom-half of the user interrupt) to the first client. After |
| 210 | * every interrupt, we wake up one client, who does the heavyweight |
| 211 | * coherent seqno read and either goes back to sleep (if incomplete), |
| 212 | * or wakes up all the completed clients in parallel, before then |
| 213 | * transferring the bottom-half status to the next client in the queue. |
| 214 | * |
| 215 | * Compared to walking the entire list of waiters in a single dedicated |
| 216 | * bottom-half, we reduce the latency of the first waiter by avoiding |
| 217 | * a context switch, but incur additional coherent seqno reads when |
| 218 | * following the chain of request breadcrumbs. Since it is most likely |
| 219 | * that we have a single client waiting on each seqno, then reducing |
| 220 | * the overhead of waking that client is much preferred. |
| 221 | */ |
| 222 | struct intel_breadcrumbs { |
Chris Wilson | 61d3dc7 | 2017-03-03 19:08:24 +0000 | [diff] [blame] | 223 | spinlock_t irq_lock; /* protects irq_*; irqsafe */ |
| 224 | struct intel_wait *irq_wait; /* oldest waiter by retirement */ |
| 225 | |
| 226 | spinlock_t rb_lock; /* protects the rb and wraps irq_lock */ |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 227 | struct rb_root waiters; /* sorted by retirement, priority */ |
Chris Wilson | c81d461 | 2016-07-01 17:23:25 +0100 | [diff] [blame] | 228 | struct rb_root signals; /* sorted by retirement */ |
Chris Wilson | c81d461 | 2016-07-01 17:23:25 +0100 | [diff] [blame] | 229 | struct task_struct *signaler; /* used for fence signalling */ |
Chris Wilson | cced5e2 | 2017-02-23 07:44:15 +0000 | [diff] [blame] | 230 | struct drm_i915_gem_request __rcu *first_signal; |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 231 | struct timer_list fake_irq; /* used after a missed interrupt */ |
Chris Wilson | 83348ba | 2016-08-09 17:47:51 +0100 | [diff] [blame] | 232 | struct timer_list hangcheck; /* detect missed interrupts */ |
| 233 | |
Chris Wilson | 2246bea | 2017-02-17 15:13:00 +0000 | [diff] [blame] | 234 | unsigned int hangcheck_interrupts; |
Chris Wilson | aca34b6 | 2016-07-06 12:39:02 +0100 | [diff] [blame] | 235 | |
Chris Wilson | 67b807a8 | 2017-02-27 20:58:50 +0000 | [diff] [blame] | 236 | bool irq_armed : 1; |
Chris Wilson | aca34b6 | 2016-07-06 12:39:02 +0100 | [diff] [blame] | 237 | bool irq_enabled : 1; |
Chris Wilson | f97fbf9 | 2017-02-13 17:15:14 +0000 | [diff] [blame] | 238 | I915_SELFTEST_DECLARE(bool mock : 1); |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 239 | } breadcrumbs; |
| 240 | |
Chris Wilson | 06fbca7 | 2015-04-07 16:20:36 +0100 | [diff] [blame] | 241 | /* |
| 242 | * A pool of objects to use as shadow copies of client batch buffers |
| 243 | * when the command parser is enabled. Prevents the client from |
| 244 | * modifying the batch contents after software parsing. |
| 245 | */ |
| 246 | struct i915_gem_batch_pool batch_pool; |
| 247 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 248 | struct intel_hw_status_page status_page; |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 249 | struct i915_ctx_workarounds wa_ctx; |
Chris Wilson | 56c0f1a | 2016-08-15 10:48:58 +0100 | [diff] [blame] | 250 | struct i915_vma *scratch; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 251 | |
Chris Wilson | 61ff75a | 2016-07-01 17:23:28 +0100 | [diff] [blame] | 252 | u32 irq_keep_mask; /* always keep these interrupts */ |
| 253 | u32 irq_enable_mask; /* bitmask to enable ring interrupt */ |
Dave Gordon | 38a0f2d | 2016-07-20 18:16:06 +0100 | [diff] [blame] | 254 | void (*irq_enable)(struct intel_engine_cs *engine); |
| 255 | void (*irq_disable)(struct intel_engine_cs *engine); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 256 | |
Dave Gordon | 38a0f2d | 2016-07-20 18:16:06 +0100 | [diff] [blame] | 257 | int (*init_hw)(struct intel_engine_cs *engine); |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 258 | void (*reset_hw)(struct intel_engine_cs *engine, |
| 259 | struct drm_i915_gem_request *req); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 260 | |
Chris Wilson | ff44ad5 | 2017-03-16 17:13:03 +0000 | [diff] [blame] | 261 | void (*set_default_submission)(struct intel_engine_cs *engine); |
| 262 | |
Chris Wilson | 266a240 | 2017-05-04 10:33:08 +0100 | [diff] [blame] | 263 | struct intel_ring *(*context_pin)(struct intel_engine_cs *engine, |
| 264 | struct i915_gem_context *ctx); |
Chris Wilson | e8a9c58 | 2016-12-18 15:37:20 +0000 | [diff] [blame] | 265 | void (*context_unpin)(struct intel_engine_cs *engine, |
| 266 | struct i915_gem_context *ctx); |
Chris Wilson | f73e739 | 2016-12-18 15:37:24 +0000 | [diff] [blame] | 267 | int (*request_alloc)(struct drm_i915_gem_request *req); |
John Harrison | 8753181 | 2015-05-29 17:43:44 +0100 | [diff] [blame] | 268 | int (*init_context)(struct drm_i915_gem_request *req); |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 269 | |
Chris Wilson | ddd66c5 | 2016-08-02 22:50:31 +0100 | [diff] [blame] | 270 | int (*emit_flush)(struct drm_i915_gem_request *request, |
| 271 | u32 mode); |
| 272 | #define EMIT_INVALIDATE BIT(0) |
| 273 | #define EMIT_FLUSH BIT(1) |
| 274 | #define EMIT_BARRIER (EMIT_INVALIDATE | EMIT_FLUSH) |
| 275 | int (*emit_bb_start)(struct drm_i915_gem_request *req, |
| 276 | u64 offset, u32 length, |
| 277 | unsigned int dispatch_flags); |
| 278 | #define I915_DISPATCH_SECURE BIT(0) |
| 279 | #define I915_DISPATCH_PINNED BIT(1) |
| 280 | #define I915_DISPATCH_RS BIT(2) |
Chris Wilson | caddfe7 | 2016-10-28 13:58:52 +0100 | [diff] [blame] | 281 | void (*emit_breadcrumb)(struct drm_i915_gem_request *req, |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 282 | u32 *cs); |
Chris Wilson | 98f29e8 | 2016-10-28 13:58:51 +0100 | [diff] [blame] | 283 | int emit_breadcrumb_sz; |
Chris Wilson | 5590af3 | 2016-09-09 14:11:54 +0100 | [diff] [blame] | 284 | |
| 285 | /* Pass the request to the hardware queue (e.g. directly into |
| 286 | * the legacy ringbuffer or to the end of an execlist). |
| 287 | * |
| 288 | * This is called from an atomic context with irqs disabled; must |
| 289 | * be irq safe. |
| 290 | */ |
Chris Wilson | ddd66c5 | 2016-08-02 22:50:31 +0100 | [diff] [blame] | 291 | void (*submit_request)(struct drm_i915_gem_request *req); |
Chris Wilson | 5590af3 | 2016-09-09 14:11:54 +0100 | [diff] [blame] | 292 | |
Chris Wilson | 0de9136 | 2016-11-14 20:41:01 +0000 | [diff] [blame] | 293 | /* Call when the priority on a request has changed and it and its |
| 294 | * dependencies may need rescheduling. Note the request itself may |
| 295 | * not be ready to run! |
| 296 | * |
| 297 | * Called under the struct_mutex. |
| 298 | */ |
| 299 | void (*schedule)(struct drm_i915_gem_request *request, |
| 300 | int priority); |
| 301 | |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 302 | /* Some chipsets are not quite as coherent as advertised and need |
| 303 | * an expensive kick to force a true read of the up-to-date seqno. |
| 304 | * However, the up-to-date seqno is not always required and the last |
| 305 | * seen value is good enough. Note that the seqno will always be |
| 306 | * monotonic, even if not coherent. |
| 307 | */ |
Dave Gordon | 38a0f2d | 2016-07-20 18:16:06 +0100 | [diff] [blame] | 308 | void (*irq_seqno_barrier)(struct intel_engine_cs *engine); |
Dave Gordon | 38a0f2d | 2016-07-20 18:16:06 +0100 | [diff] [blame] | 309 | void (*cleanup)(struct intel_engine_cs *engine); |
Ben Widawsky | ebc348b | 2014-04-29 14:52:28 -0700 | [diff] [blame] | 310 | |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 311 | /* GEN8 signal/wait table - never trust comments! |
| 312 | * signal to signal to signal to signal to signal to |
| 313 | * RCS VCS BCS VECS VCS2 |
| 314 | * -------------------------------------------------------------------- |
| 315 | * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) | |
| 316 | * |------------------------------------------------------------------- |
| 317 | * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) | |
| 318 | * |------------------------------------------------------------------- |
| 319 | * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) | |
| 320 | * |------------------------------------------------------------------- |
| 321 | * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) | |
| 322 | * |------------------------------------------------------------------- |
| 323 | * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) | |
| 324 | * |------------------------------------------------------------------- |
| 325 | * |
| 326 | * Generalization: |
| 327 | * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id) |
| 328 | * ie. transpose of g(x, y) |
| 329 | * |
| 330 | * sync from sync from sync from sync from sync from |
| 331 | * RCS VCS BCS VECS VCS2 |
| 332 | * -------------------------------------------------------------------- |
| 333 | * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) | |
| 334 | * |------------------------------------------------------------------- |
| 335 | * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) | |
| 336 | * |------------------------------------------------------------------- |
| 337 | * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) | |
| 338 | * |------------------------------------------------------------------- |
| 339 | * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) | |
| 340 | * |------------------------------------------------------------------- |
| 341 | * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) | |
| 342 | * |------------------------------------------------------------------- |
| 343 | * |
| 344 | * Generalization: |
| 345 | * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id) |
| 346 | * ie. transpose of f(x, y) |
| 347 | */ |
Ben Widawsky | ebc348b | 2014-04-29 14:52:28 -0700 | [diff] [blame] | 348 | struct { |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 349 | union { |
Tvrtko Ursulin | 318f89c | 2016-08-16 17:04:21 +0100 | [diff] [blame] | 350 | #define GEN6_SEMAPHORE_LAST VECS_HW |
| 351 | #define GEN6_NUM_SEMAPHORES (GEN6_SEMAPHORE_LAST + 1) |
| 352 | #define GEN6_SEMAPHORES_MASK GENMASK(GEN6_SEMAPHORE_LAST, 0) |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 353 | struct { |
| 354 | /* our mbox written by others */ |
Tvrtko Ursulin | 318f89c | 2016-08-16 17:04:21 +0100 | [diff] [blame] | 355 | u32 wait[GEN6_NUM_SEMAPHORES]; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 356 | /* mboxes this ring signals to */ |
Tvrtko Ursulin | 318f89c | 2016-08-16 17:04:21 +0100 | [diff] [blame] | 357 | i915_reg_t signal[GEN6_NUM_SEMAPHORES]; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 358 | } mbox; |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 359 | u64 signal_ggtt[I915_NUM_ENGINES]; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 360 | }; |
Ben Widawsky | 78325f2 | 2014-04-29 14:52:29 -0700 | [diff] [blame] | 361 | |
| 362 | /* AKA wait() */ |
Chris Wilson | ad7bdb2 | 2016-08-02 22:50:40 +0100 | [diff] [blame] | 363 | int (*sync_to)(struct drm_i915_gem_request *req, |
| 364 | struct drm_i915_gem_request *signal); |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 365 | u32 *(*signal)(struct drm_i915_gem_request *req, u32 *cs); |
Ben Widawsky | ebc348b | 2014-04-29 14:52:28 -0700 | [diff] [blame] | 366 | } semaphore; |
Ben Widawsky | ad776f8 | 2013-05-28 19:22:18 -0700 | [diff] [blame] | 367 | |
Oscar Mateo | 4da46e1 | 2014-07-24 17:04:27 +0100 | [diff] [blame] | 368 | /* Execlists */ |
Tvrtko Ursulin | 27af5ee | 2016-04-04 12:11:56 +0100 | [diff] [blame] | 369 | struct tasklet_struct irq_tasklet; |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 370 | struct execlist_port { |
| 371 | struct drm_i915_gem_request *request; |
| 372 | unsigned int count; |
Chris Wilson | ae9a043 | 2017-02-07 10:23:19 +0000 | [diff] [blame] | 373 | GEM_DEBUG_DECL(u32 context_id); |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 374 | } execlist_port[2]; |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 375 | struct rb_root execlist_queue; |
| 376 | struct rb_node *execlist_first; |
Tvrtko Ursulin | 3756685 | 2016-04-12 14:37:31 +0100 | [diff] [blame] | 377 | unsigned int fw_domains; |
Oscar Mateo | 4da46e1 | 2014-07-24 17:04:27 +0100 | [diff] [blame] | 378 | |
Chris Wilson | e8a9c58 | 2016-12-18 15:37:20 +0000 | [diff] [blame] | 379 | /* Contexts are pinned whilst they are active on the GPU. The last |
| 380 | * context executed remains active whilst the GPU is idle - the |
| 381 | * switch away and write to the context object only occurs on the |
| 382 | * next execution. Contexts are only unpinned on retirement of the |
| 383 | * following request ensuring that we can always write to the object |
| 384 | * on the context switch even after idling. Across suspend, we switch |
| 385 | * to the kernel context and trash it as the save may not happen |
| 386 | * before the hardware is powered down. |
| 387 | */ |
| 388 | struct i915_gem_context *last_retired_context; |
| 389 | |
| 390 | /* We track the current MI_SET_CONTEXT in order to eliminate |
| 391 | * redudant context switches. This presumes that requests are not |
| 392 | * reordered! Or when they are the tracking is updated along with |
| 393 | * the emission of individual requests into the legacy command |
| 394 | * stream (ring). |
| 395 | */ |
| 396 | struct i915_gem_context *legacy_active_context; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 397 | |
Changbin Du | 3fc0306 | 2017-03-13 10:47:11 +0800 | [diff] [blame] | 398 | /* status_notifier: list of callbacks for context-switch changes */ |
| 399 | struct atomic_notifier_head context_status_notifier; |
| 400 | |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 401 | struct intel_engine_hangcheck hangcheck; |
Mika Kuoppala | 92cab73 | 2013-05-24 17:16:07 +0300 | [diff] [blame] | 402 | |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 403 | bool needs_cmd_parser; |
| 404 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 405 | /* |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 406 | * Table of commands the command parser needs to know about |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 407 | * for this engine. |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 408 | */ |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 409 | DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 410 | |
| 411 | /* |
| 412 | * Table of registers allowed in commands that read/write registers. |
| 413 | */ |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 414 | const struct drm_i915_reg_table *reg_tables; |
| 415 | int reg_table_count; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 416 | |
| 417 | /* |
| 418 | * Returns the bitmask for the length field of the specified command. |
| 419 | * Return 0 for an unrecognized/invalid command. |
| 420 | * |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 421 | * If the command parser finds an entry for a command in the engine's |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 422 | * cmd_tables, it gets the command's length based on the table entry. |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 423 | * If not, it calls this function to determine the per-engine length |
| 424 | * field encoding for the command (i.e. different opcode ranges use |
| 425 | * certain bits to encode the command length in the header). |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 426 | */ |
| 427 | u32 (*get_cmd_length_mask)(u32 cmd_header); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 428 | }; |
| 429 | |
Chris Wilson | 59ce131 | 2017-03-24 16:35:40 +0000 | [diff] [blame] | 430 | static inline unsigned int |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 431 | intel_engine_flag(const struct intel_engine_cs *engine) |
Daniel Vetter | 96154f2 | 2011-12-14 13:57:00 +0100 | [diff] [blame] | 432 | { |
Chris Wilson | 59ce131 | 2017-03-24 16:35:40 +0000 | [diff] [blame] | 433 | return BIT(engine->id); |
Daniel Vetter | 96154f2 | 2011-12-14 13:57:00 +0100 | [diff] [blame] | 434 | } |
| 435 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 436 | static inline u32 |
Chris Wilson | 5dd8e50 | 2016-04-09 10:57:57 +0100 | [diff] [blame] | 437 | intel_read_status_page(struct intel_engine_cs *engine, int reg) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 438 | { |
Daniel Vetter | 4225d0f | 2012-04-26 23:28:16 +0200 | [diff] [blame] | 439 | /* Ensure that the compiler doesn't optimize away the load. */ |
Chris Wilson | 5dd8e50 | 2016-04-09 10:57:57 +0100 | [diff] [blame] | 440 | return READ_ONCE(engine->status_page.page_addr[reg]); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 441 | } |
| 442 | |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 443 | static inline void |
Chris Wilson | 9a29dd8 | 2017-03-24 16:35:38 +0000 | [diff] [blame] | 444 | intel_write_status_page(struct intel_engine_cs *engine, int reg, u32 value) |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 445 | { |
Chris Wilson | 9a29dd8 | 2017-03-24 16:35:38 +0000 | [diff] [blame] | 446 | /* Writing into the status page should be done sparingly. Since |
| 447 | * we do when we are uncertain of the device state, we take a bit |
| 448 | * of extra paranoia to try and ensure that the HWS takes the value |
| 449 | * we give and that it doesn't end up trapped inside the CPU! |
| 450 | */ |
| 451 | if (static_cpu_has(X86_FEATURE_CLFLUSH)) { |
| 452 | mb(); |
| 453 | clflush(&engine->status_page.page_addr[reg]); |
| 454 | engine->status_page.page_addr[reg] = value; |
| 455 | clflush(&engine->status_page.page_addr[reg]); |
| 456 | mb(); |
| 457 | } else { |
| 458 | WRITE_ONCE(engine->status_page.page_addr[reg], value); |
| 459 | } |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 460 | } |
| 461 | |
Jani Nikula | e282891 | 2016-01-18 09:19:47 +0200 | [diff] [blame] | 462 | /* |
Chris Wilson | 311bd68 | 2011-01-13 19:06:50 +0000 | [diff] [blame] | 463 | * Reads a dword out of the status page, which is written to from the command |
| 464 | * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or |
| 465 | * MI_STORE_DATA_IMM. |
| 466 | * |
| 467 | * The following dwords have a reserved meaning: |
| 468 | * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes. |
| 469 | * 0x04: ring 0 head pointer |
| 470 | * 0x05: ring 1 head pointer (915-class) |
| 471 | * 0x06: ring 2 head pointer (915-class) |
| 472 | * 0x10-0x1b: Context status DWords (GM45) |
| 473 | * 0x1f: Last written status offset. (GM45) |
Thomas Daniel | b07da53 | 2015-02-18 11:48:21 +0000 | [diff] [blame] | 474 | * 0x20-0x2f: Reserved (Gen6+) |
Chris Wilson | 311bd68 | 2011-01-13 19:06:50 +0000 | [diff] [blame] | 475 | * |
Thomas Daniel | b07da53 | 2015-02-18 11:48:21 +0000 | [diff] [blame] | 476 | * The area from dword 0x30 to 0x3ff is available for driver usage. |
Chris Wilson | 311bd68 | 2011-01-13 19:06:50 +0000 | [diff] [blame] | 477 | */ |
Thomas Daniel | b07da53 | 2015-02-18 11:48:21 +0000 | [diff] [blame] | 478 | #define I915_GEM_HWS_INDEX 0x30 |
Chris Wilson | 7c17d37 | 2016-01-20 15:43:35 +0200 | [diff] [blame] | 479 | #define I915_GEM_HWS_INDEX_ADDR (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT) |
Thomas Daniel | b07da53 | 2015-02-18 11:48:21 +0000 | [diff] [blame] | 480 | #define I915_GEM_HWS_SCRATCH_INDEX 0x40 |
Jesse Barnes | 9a28977 | 2012-10-26 09:42:42 -0700 | [diff] [blame] | 481 | #define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT) |
Chris Wilson | 311bd68 | 2011-01-13 19:06:50 +0000 | [diff] [blame] | 482 | |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 483 | struct intel_ring * |
| 484 | intel_engine_create_ring(struct intel_engine_cs *engine, int size); |
Chris Wilson | d822bb1 | 2017-04-03 12:34:25 +0100 | [diff] [blame] | 485 | int intel_ring_pin(struct intel_ring *ring, |
| 486 | struct drm_i915_private *i915, |
| 487 | unsigned int offset_bias); |
Chris Wilson | e6ba999 | 2017-04-25 14:00:49 +0100 | [diff] [blame] | 488 | void intel_ring_reset(struct intel_ring *ring, u32 tail); |
Chris Wilson | 95aebcb | 2017-05-04 14:08:45 +0100 | [diff] [blame^] | 489 | unsigned int intel_ring_update_space(struct intel_ring *ring); |
Chris Wilson | aad29fb | 2016-08-02 22:50:23 +0100 | [diff] [blame] | 490 | void intel_ring_unpin(struct intel_ring *ring); |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 491 | void intel_ring_free(struct intel_ring *ring); |
Oscar Mateo | 84c2377 | 2014-07-24 17:04:15 +0100 | [diff] [blame] | 492 | |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 493 | void intel_engine_stop(struct intel_engine_cs *engine); |
| 494 | void intel_engine_cleanup(struct intel_engine_cs *engine); |
Ben Widawsky | 96f298a | 2011-03-19 18:14:27 -0700 | [diff] [blame] | 495 | |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 496 | void intel_legacy_submission_resume(struct drm_i915_private *dev_priv); |
| 497 | |
John Harrison | bba09b1 | 2015-05-29 17:44:06 +0100 | [diff] [blame] | 498 | int __must_check intel_ring_cacheline_align(struct drm_i915_gem_request *req); |
Chris Wilson | 406ea8d | 2016-07-20 13:31:55 +0100 | [diff] [blame] | 499 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 500 | u32 __must_check *intel_ring_begin(struct drm_i915_gem_request *req, int n); |
Chris Wilson | 406ea8d | 2016-07-20 13:31:55 +0100 | [diff] [blame] | 501 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 502 | static inline void |
| 503 | intel_ring_advance(struct drm_i915_gem_request *req, u32 *cs) |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 504 | { |
Chris Wilson | 8f94201 | 2016-08-02 22:50:30 +0100 | [diff] [blame] | 505 | /* Dummy function. |
| 506 | * |
| 507 | * This serves as a placeholder in the code so that the reader |
| 508 | * can compare against the preceding intel_ring_begin() and |
| 509 | * check that the number of dwords emitted matches the space |
| 510 | * reserved for the command packet (i.e. the value passed to |
| 511 | * intel_ring_begin()). |
Chris Wilson | c5efa1a | 2016-08-02 22:50:29 +0100 | [diff] [blame] | 512 | */ |
Chris Wilson | e6ba999 | 2017-04-25 14:00:49 +0100 | [diff] [blame] | 513 | GEM_BUG_ON((req->ring->vaddr + req->ring->emit) != cs); |
Chris Wilson | 8f94201 | 2016-08-02 22:50:30 +0100 | [diff] [blame] | 514 | } |
| 515 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 516 | static inline u32 |
Chris Wilson | 450362d | 2017-03-27 14:00:07 +0100 | [diff] [blame] | 517 | intel_ring_wrap(const struct intel_ring *ring, u32 pos) |
| 518 | { |
| 519 | return pos & (ring->size - 1); |
| 520 | } |
| 521 | |
| 522 | static inline u32 |
| 523 | intel_ring_offset(const struct drm_i915_gem_request *req, void *addr) |
Chris Wilson | 8f94201 | 2016-08-02 22:50:30 +0100 | [diff] [blame] | 524 | { |
| 525 | /* Don't write ring->size (equivalent to 0) as that hangs some GPUs. */ |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 526 | u32 offset = addr - req->ring->vaddr; |
| 527 | GEM_BUG_ON(offset > req->ring->size); |
Chris Wilson | 450362d | 2017-03-27 14:00:07 +0100 | [diff] [blame] | 528 | return intel_ring_wrap(req->ring, offset); |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 529 | } |
Chris Wilson | 406ea8d | 2016-07-20 13:31:55 +0100 | [diff] [blame] | 530 | |
Chris Wilson | ed1501d | 2017-03-27 14:14:12 +0100 | [diff] [blame] | 531 | static inline void |
| 532 | assert_ring_tail_valid(const struct intel_ring *ring, unsigned int tail) |
| 533 | { |
| 534 | /* We could combine these into a single tail operation, but keeping |
| 535 | * them as seperate tests will help identify the cause should one |
| 536 | * ever fire. |
| 537 | */ |
| 538 | GEM_BUG_ON(!IS_ALIGNED(tail, 8)); |
| 539 | GEM_BUG_ON(tail >= ring->size); |
Chris Wilson | 605d5b3 | 2017-05-04 14:08:44 +0100 | [diff] [blame] | 540 | |
| 541 | /* |
| 542 | * "Ring Buffer Use" |
| 543 | * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 |
| 544 | * Gen3 BSpec "1c Memory Interface Functions" / 2.3.4.5 |
| 545 | * Gen4+ BSpec "1c Memory Interface and Command Stream" / 5.3.4.5 |
| 546 | * "If the Ring Buffer Head Pointer and the Tail Pointer are on the |
| 547 | * same cacheline, the Head Pointer must not be greater than the Tail |
| 548 | * Pointer." |
| 549 | * |
| 550 | * We use ring->head as the last known location of the actual RING_HEAD, |
| 551 | * it may have advanced but in the worst case it is equally the same |
| 552 | * as ring->head and so we should never program RING_TAIL to advance |
| 553 | * into the same cacheline as ring->head. |
| 554 | */ |
| 555 | #define cacheline(a) round_down(a, CACHELINE_BYTES) |
| 556 | GEM_BUG_ON(cacheline(tail) == cacheline(ring->head) && |
| 557 | tail < ring->head); |
| 558 | #undef cacheline |
Chris Wilson | ed1501d | 2017-03-27 14:14:12 +0100 | [diff] [blame] | 559 | } |
| 560 | |
Chris Wilson | e6ba999 | 2017-04-25 14:00:49 +0100 | [diff] [blame] | 561 | static inline unsigned int |
| 562 | intel_ring_set_tail(struct intel_ring *ring, unsigned int tail) |
| 563 | { |
| 564 | /* Whilst writes to the tail are strictly order, there is no |
| 565 | * serialisation between readers and the writers. The tail may be |
| 566 | * read by i915_gem_request_retire() just as it is being updated |
| 567 | * by execlists, as although the breadcrumb is complete, the context |
| 568 | * switch hasn't been seen. |
| 569 | */ |
| 570 | assert_ring_tail_valid(ring, tail); |
| 571 | ring->tail = tail; |
| 572 | return tail; |
| 573 | } |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 574 | |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 575 | void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 576 | |
Tvrtko Ursulin | 019bf27 | 2016-07-13 16:03:41 +0100 | [diff] [blame] | 577 | void intel_engine_setup_common(struct intel_engine_cs *engine); |
| 578 | int intel_engine_init_common(struct intel_engine_cs *engine); |
Chris Wilson | adc320c | 2016-08-15 10:48:59 +0100 | [diff] [blame] | 579 | int intel_engine_create_scratch(struct intel_engine_cs *engine, int size); |
Chris Wilson | 96a945a | 2016-08-03 13:19:16 +0100 | [diff] [blame] | 580 | void intel_engine_cleanup_common(struct intel_engine_cs *engine); |
Tvrtko Ursulin | 019bf27 | 2016-07-13 16:03:41 +0100 | [diff] [blame] | 581 | |
Tvrtko Ursulin | 8b3e2d3 | 2016-07-13 16:03:37 +0100 | [diff] [blame] | 582 | int intel_init_render_ring_buffer(struct intel_engine_cs *engine); |
| 583 | int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine); |
Tvrtko Ursulin | 8b3e2d3 | 2016-07-13 16:03:37 +0100 | [diff] [blame] | 584 | int intel_init_blt_ring_buffer(struct intel_engine_cs *engine); |
| 585 | int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 586 | |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 587 | u64 intel_engine_get_active_head(struct intel_engine_cs *engine); |
Chris Wilson | 1b36595 | 2016-10-04 21:11:31 +0100 | [diff] [blame] | 588 | u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine); |
| 589 | |
Chris Wilson | 1b7744e | 2016-07-01 17:23:17 +0100 | [diff] [blame] | 590 | static inline u32 intel_engine_get_seqno(struct intel_engine_cs *engine) |
| 591 | { |
| 592 | return intel_read_status_page(engine, I915_GEM_HWS_INDEX); |
| 593 | } |
Daniel Vetter | 79f321b | 2010-09-24 21:20:10 +0200 | [diff] [blame] | 594 | |
Chris Wilson | cb399ea | 2016-11-01 10:03:16 +0000 | [diff] [blame] | 595 | static inline u32 intel_engine_last_submit(struct intel_engine_cs *engine) |
| 596 | { |
| 597 | /* We are only peeking at the tail of the submit queue (and not the |
| 598 | * queue itself) in order to gain a hint as to the current active |
| 599 | * state of the engine. Callers are not expected to be taking |
| 600 | * engine->timeline->lock, nor are they expected to be concerned |
| 601 | * wtih serialising this hint with anything, so document it as |
| 602 | * a hint and nothing more. |
| 603 | */ |
Chris Wilson | 9b6586a | 2017-02-23 07:44:08 +0000 | [diff] [blame] | 604 | return READ_ONCE(engine->timeline->seqno); |
Chris Wilson | cb399ea | 2016-11-01 10:03:16 +0000 | [diff] [blame] | 605 | } |
| 606 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 607 | int init_workarounds_ring(struct intel_engine_cs *engine); |
Tvrtko Ursulin | 4ac9659 | 2017-02-14 15:00:17 +0000 | [diff] [blame] | 608 | int intel_ring_workarounds_emit(struct drm_i915_gem_request *req); |
Michel Thierry | 771b9a5 | 2014-11-11 16:47:33 +0000 | [diff] [blame] | 609 | |
Chris Wilson | 0e70447 | 2016-10-12 10:05:17 +0100 | [diff] [blame] | 610 | void intel_engine_get_instdone(struct intel_engine_cs *engine, |
| 611 | struct intel_instdone *instdone); |
| 612 | |
John Harrison | 29b1b41 | 2015-06-18 13:10:09 +0100 | [diff] [blame] | 613 | /* |
| 614 | * Arbitrary size for largest possible 'add request' sequence. The code paths |
| 615 | * are complex and variable. Empirical measurement shows that the worst case |
Chris Wilson | 596e5ef | 2016-04-29 09:07:04 +0100 | [diff] [blame] | 616 | * is BDW at 192 bytes (6 + 6 + 36 dwords), then ILK at 136 bytes. However, |
| 617 | * we need to allocate double the largest single packet within that emission |
| 618 | * to account for tail wraparound (so 6 + 6 + 72 dwords for BDW). |
John Harrison | 29b1b41 | 2015-06-18 13:10:09 +0100 | [diff] [blame] | 619 | */ |
Chris Wilson | 596e5ef | 2016-04-29 09:07:04 +0100 | [diff] [blame] | 620 | #define MIN_SPACE_FOR_ADD_REQUEST 336 |
John Harrison | 29b1b41 | 2015-06-18 13:10:09 +0100 | [diff] [blame] | 621 | |
Chris Wilson | a58c01a | 2016-04-29 13:18:21 +0100 | [diff] [blame] | 622 | static inline u32 intel_hws_seqno_address(struct intel_engine_cs *engine) |
| 623 | { |
Chris Wilson | 57e8853 | 2016-08-15 10:48:57 +0100 | [diff] [blame] | 624 | return engine->status_page.ggtt_offset + I915_GEM_HWS_INDEX_ADDR; |
Chris Wilson | a58c01a | 2016-04-29 13:18:21 +0100 | [diff] [blame] | 625 | } |
| 626 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 627 | /* intel_breadcrumbs.c -- user interrupt bottom-half for waiters */ |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 628 | int intel_engine_init_breadcrumbs(struct intel_engine_cs *engine); |
| 629 | |
Chris Wilson | 56299fb | 2017-02-27 20:58:48 +0000 | [diff] [blame] | 630 | static inline void intel_wait_init(struct intel_wait *wait, |
| 631 | struct drm_i915_gem_request *rq) |
Chris Wilson | 754c9fd | 2017-02-23 07:44:14 +0000 | [diff] [blame] | 632 | { |
| 633 | wait->tsk = current; |
Chris Wilson | 56299fb | 2017-02-27 20:58:48 +0000 | [diff] [blame] | 634 | wait->request = rq; |
Chris Wilson | 754c9fd | 2017-02-23 07:44:14 +0000 | [diff] [blame] | 635 | } |
| 636 | |
| 637 | static inline void intel_wait_init_for_seqno(struct intel_wait *wait, u32 seqno) |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 638 | { |
| 639 | wait->tsk = current; |
| 640 | wait->seqno = seqno; |
| 641 | } |
| 642 | |
Chris Wilson | 754c9fd | 2017-02-23 07:44:14 +0000 | [diff] [blame] | 643 | static inline bool intel_wait_has_seqno(const struct intel_wait *wait) |
| 644 | { |
| 645 | return wait->seqno; |
| 646 | } |
| 647 | |
| 648 | static inline bool |
| 649 | intel_wait_update_seqno(struct intel_wait *wait, u32 seqno) |
| 650 | { |
| 651 | wait->seqno = seqno; |
| 652 | return intel_wait_has_seqno(wait); |
| 653 | } |
| 654 | |
| 655 | static inline bool |
| 656 | intel_wait_update_request(struct intel_wait *wait, |
| 657 | const struct drm_i915_gem_request *rq) |
| 658 | { |
| 659 | return intel_wait_update_seqno(wait, i915_gem_request_global_seqno(rq)); |
| 660 | } |
| 661 | |
| 662 | static inline bool |
| 663 | intel_wait_check_seqno(const struct intel_wait *wait, u32 seqno) |
| 664 | { |
| 665 | return wait->seqno == seqno; |
| 666 | } |
| 667 | |
| 668 | static inline bool |
| 669 | intel_wait_check_request(const struct intel_wait *wait, |
| 670 | const struct drm_i915_gem_request *rq) |
| 671 | { |
| 672 | return intel_wait_check_seqno(wait, i915_gem_request_global_seqno(rq)); |
| 673 | } |
| 674 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 675 | static inline bool intel_wait_complete(const struct intel_wait *wait) |
| 676 | { |
| 677 | return RB_EMPTY_NODE(&wait->node); |
| 678 | } |
| 679 | |
| 680 | bool intel_engine_add_wait(struct intel_engine_cs *engine, |
| 681 | struct intel_wait *wait); |
| 682 | void intel_engine_remove_wait(struct intel_engine_cs *engine, |
| 683 | struct intel_wait *wait); |
Chris Wilson | f7b02a5 | 2017-04-26 09:06:59 +0100 | [diff] [blame] | 684 | void intel_engine_enable_signaling(struct drm_i915_gem_request *request, |
| 685 | bool wakeup); |
Chris Wilson | 9eb143b | 2017-02-23 07:44:16 +0000 | [diff] [blame] | 686 | void intel_engine_cancel_signaling(struct drm_i915_gem_request *request); |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 687 | |
Chris Wilson | dbd6ef2 | 2016-08-09 17:47:52 +0100 | [diff] [blame] | 688 | static inline bool intel_engine_has_waiter(const struct intel_engine_cs *engine) |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 689 | { |
Chris Wilson | 61d3dc7 | 2017-03-03 19:08:24 +0000 | [diff] [blame] | 690 | return READ_ONCE(engine->breadcrumbs.irq_wait); |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 691 | } |
| 692 | |
Chris Wilson | 8d769ea | 2017-02-27 20:58:47 +0000 | [diff] [blame] | 693 | unsigned int intel_engine_wakeup(struct intel_engine_cs *engine); |
| 694 | #define ENGINE_WAKEUP_WAITER BIT(0) |
Chris Wilson | 67b807a8 | 2017-02-27 20:58:50 +0000 | [diff] [blame] | 695 | #define ENGINE_WAKEUP_ASLEEP BIT(1) |
| 696 | |
| 697 | void __intel_engine_disarm_breadcrumbs(struct intel_engine_cs *engine); |
| 698 | void intel_engine_disarm_breadcrumbs(struct intel_engine_cs *engine); |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 699 | |
Chris Wilson | ad07dfc | 2016-10-07 07:53:26 +0100 | [diff] [blame] | 700 | void intel_engine_reset_breadcrumbs(struct intel_engine_cs *engine); |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 701 | void intel_engine_fini_breadcrumbs(struct intel_engine_cs *engine); |
Chris Wilson | 9b6586a | 2017-02-23 07:44:08 +0000 | [diff] [blame] | 702 | bool intel_breadcrumbs_busy(struct intel_engine_cs *engine); |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 703 | |
Tvrtko Ursulin | 9f235df | 2017-02-16 12:23:25 +0000 | [diff] [blame] | 704 | static inline u32 *gen8_emit_pipe_control(u32 *batch, u32 flags, u32 offset) |
| 705 | { |
| 706 | memset(batch, 0, 6 * sizeof(u32)); |
| 707 | |
| 708 | batch[0] = GFX_OP_PIPE_CONTROL(6); |
| 709 | batch[1] = flags; |
| 710 | batch[2] = offset; |
| 711 | |
| 712 | return batch + 6; |
| 713 | } |
| 714 | |
Chris Wilson | 5400367 | 2017-03-03 12:19:46 +0000 | [diff] [blame] | 715 | bool intel_engine_is_idle(struct intel_engine_cs *engine); |
Chris Wilson | 0542524 | 2017-03-03 12:19:47 +0000 | [diff] [blame] | 716 | bool intel_engines_are_idle(struct drm_i915_private *dev_priv); |
Chris Wilson | 5400367 | 2017-03-03 12:19:46 +0000 | [diff] [blame] | 717 | |
Chris Wilson | ff44ad5 | 2017-03-16 17:13:03 +0000 | [diff] [blame] | 718 | void intel_engines_reset_default_submission(struct drm_i915_private *i915); |
| 719 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 720 | #endif /* _INTEL_RINGBUFFER_H_ */ |