blob: 2dfdcadd6cbbe22aa057939e167993423d9f7765 [file] [log] [blame]
Joonyoung Shimc8466a92015-06-12 21:59:00 +09001/* drivers/gpu/drm/exynos5433_drm_decon.c
2 *
3 * Copyright (C) 2015 Samsung Electronics Co.Ltd
4 * Authors:
5 * Joonyoung Shim <jy0922.shim@samsung.com>
6 * Hyungwon Hwang <human.hwang@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundationr
11 */
12
13#include <linux/platform_device.h>
14#include <linux/clk.h>
15#include <linux/component.h>
Andrzej Hajdab8182832015-10-20 18:22:41 +090016#include <linux/of_device.h>
Joonyoung Shimc8466a92015-06-12 21:59:00 +090017#include <linux/of_gpio.h>
18#include <linux/pm_runtime.h>
19
20#include <video/exynos5433_decon.h>
21
22#include "exynos_drm_drv.h"
23#include "exynos_drm_crtc.h"
Marek Szyprowski0488f502015-11-30 14:53:21 +010024#include "exynos_drm_fb.h"
Joonyoung Shimc8466a92015-06-12 21:59:00 +090025#include "exynos_drm_plane.h"
26#include "exynos_drm_iommu.h"
27
28#define WINDOWS_NR 3
29#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
30
Andrzej Hajda4f54f21c2015-10-20 11:22:34 +020031static const char * const decon_clks_name[] = {
32 "pclk",
33 "aclk_decon",
34 "aclk_smmu_decon0x",
35 "aclk_xiu_decon0x",
36 "pclk_smmu_decon0x",
37 "sclk_decon_vclk",
38 "sclk_decon_eclk",
39};
40
Andrzej Hajdab8182832015-10-20 18:22:41 +090041enum decon_iftype {
42 IFTYPE_RGB,
43 IFTYPE_I80,
44 IFTYPE_HDMI
45};
46
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020047enum decon_flag_bits {
48 BIT_CLKS_ENABLED,
49 BIT_IRQS_ENABLED,
50 BIT_WIN_UPDATED,
51 BIT_SUSPENDED
52};
53
Joonyoung Shimc8466a92015-06-12 21:59:00 +090054struct decon_context {
55 struct device *dev;
56 struct drm_device *drm_dev;
57 struct exynos_drm_crtc *crtc;
58 struct exynos_drm_plane planes[WINDOWS_NR];
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +010059 struct exynos_drm_plane_config configs[WINDOWS_NR];
Joonyoung Shimc8466a92015-06-12 21:59:00 +090060 void __iomem *addr;
Andrzej Hajda4f54f21c2015-10-20 11:22:34 +020061 struct clk *clks[ARRAY_SIZE(decon_clks_name)];
Joonyoung Shimc8466a92015-06-12 21:59:00 +090062 int pipe;
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020063 unsigned long flags;
Andrzej Hajdab8182832015-10-20 18:22:41 +090064 enum decon_iftype out_type;
65 int first_win;
Joonyoung Shimc8466a92015-06-12 21:59:00 +090066};
67
Marek Szyprowskifbbb1e12015-08-31 00:53:57 +090068static const uint32_t decon_formats[] = {
69 DRM_FORMAT_XRGB1555,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_ARGB8888,
73};
74
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +010075static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
76 DRM_PLANE_TYPE_PRIMARY,
77 DRM_PLANE_TYPE_OVERLAY,
78 DRM_PLANE_TYPE_CURSOR,
79};
80
Andrzej Hajdab2192072015-10-20 11:22:37 +020081static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
82 u32 val)
83{
84 val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
85 writel(val, ctx->addr + reg);
86}
87
Joonyoung Shimc8466a92015-06-12 21:59:00 +090088static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
89{
90 struct decon_context *ctx = crtc->ctx;
91 u32 val;
92
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020093 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +090094 return -EPERM;
95
Marek Szyprowskif3fb3d82016-02-03 13:42:54 +010096 if (!test_and_set_bit(BIT_IRQS_ENABLED, &ctx->flags)) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +090097 val = VIDINTCON0_INTEN;
Andrzej Hajdab8182832015-10-20 18:22:41 +090098 if (ctx->out_type == IFTYPE_I80)
Joonyoung Shimc8466a92015-06-12 21:59:00 +090099 val |= VIDINTCON0_FRAMEDONE;
100 else
101 val |= VIDINTCON0_INTFRMEN;
102
103 writel(val, ctx->addr + DECON_VIDINTCON0);
104 }
105
106 return 0;
107}
108
109static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
110{
111 struct decon_context *ctx = crtc->ctx;
112
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200113 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900114 return;
115
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200116 if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900117 writel(0, ctx->addr + DECON_VIDINTCON0);
118}
119
120static void decon_setup_trigger(struct decon_context *ctx)
121{
Andrzej Hajdab8182832015-10-20 18:22:41 +0900122 u32 val = (ctx->out_type != IFTYPE_HDMI)
123 ? TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
124 TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN
125 : TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
126 TRIGCON_HWTRIGMASK_I80_RGB | TRIGCON_HWTRIGEN_I80_RGB;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900127 writel(val, ctx->addr + DECON_TRIGCON);
128}
129
130static void decon_commit(struct exynos_drm_crtc *crtc)
131{
132 struct decon_context *ctx = crtc->ctx;
Andrzej Hajda85de2752015-10-20 11:22:36 +0200133 struct drm_display_mode *m = &crtc->base.mode;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900134 u32 val;
135
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200136 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900137 return;
138
Andrzej Hajdab8182832015-10-20 18:22:41 +0900139 if (ctx->out_type == IFTYPE_HDMI) {
140 m->crtc_hsync_start = m->crtc_hdisplay + 10;
141 m->crtc_hsync_end = m->crtc_htotal - 92;
142 m->crtc_vsync_start = m->crtc_vdisplay + 1;
143 m->crtc_vsync_end = m->crtc_vsync_start + 1;
144 }
145
146 decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID, 0);
147
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900148 /* enable clock gate */
149 val = CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F;
150 writel(val, ctx->addr + DECON_CMU);
151
152 /* lcd on and use command if */
153 val = VIDOUT_LCD_ON;
Andrzej Hajdab8182832015-10-20 18:22:41 +0900154 if (ctx->out_type == IFTYPE_I80)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900155 val |= VIDOUT_COMMAND_IF;
156 else
157 val |= VIDOUT_RGB_IF;
158 writel(val, ctx->addr + DECON_VIDOUTCON0);
159
Andrzej Hajda85de2752015-10-20 11:22:36 +0200160 val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
161 VIDTCON2_HOZVAL(m->hdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900162 writel(val, ctx->addr + DECON_VIDTCON2);
163
Andrzej Hajdab8182832015-10-20 18:22:41 +0900164 if (ctx->out_type != IFTYPE_I80) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900165 val = VIDTCON00_VBPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200166 m->crtc_vtotal - m->crtc_vsync_end - 1) |
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900167 VIDTCON00_VFPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200168 m->crtc_vsync_start - m->crtc_vdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900169 writel(val, ctx->addr + DECON_VIDTCON00);
170
171 val = VIDTCON01_VSPW_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200172 m->crtc_vsync_end - m->crtc_vsync_start - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900173 writel(val, ctx->addr + DECON_VIDTCON01);
174
175 val = VIDTCON10_HBPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200176 m->crtc_htotal - m->crtc_hsync_end - 1) |
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900177 VIDTCON10_HFPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200178 m->crtc_hsync_start - m->crtc_hdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900179 writel(val, ctx->addr + DECON_VIDTCON10);
180
181 val = VIDTCON11_HSPW_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200182 m->crtc_hsync_end - m->crtc_hsync_start - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900183 writel(val, ctx->addr + DECON_VIDTCON11);
184 }
185
186 decon_setup_trigger(ctx);
187
188 /* enable output and display signal */
Andrzej Hajdab8182832015-10-20 18:22:41 +0900189 decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID | VIDCON0_ENVID_F, ~0);
Andrzej Hajda92ead492016-03-23 14:15:16 +0100190
191 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900192}
193
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900194static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
195 struct drm_framebuffer *fb)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900196{
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900197 unsigned long val;
198
199 val = readl(ctx->addr + DECON_WINCONx(win));
200 val &= ~WINCONx_BPPMODE_MASK;
201
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900202 switch (fb->pixel_format) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900203 case DRM_FORMAT_XRGB1555:
204 val |= WINCONx_BPPMODE_16BPP_I1555;
205 val |= WINCONx_HAWSWP_F;
206 val |= WINCONx_BURSTLEN_16WORD;
207 break;
208 case DRM_FORMAT_RGB565:
209 val |= WINCONx_BPPMODE_16BPP_565;
210 val |= WINCONx_HAWSWP_F;
211 val |= WINCONx_BURSTLEN_16WORD;
212 break;
213 case DRM_FORMAT_XRGB8888:
214 val |= WINCONx_BPPMODE_24BPP_888;
215 val |= WINCONx_WSWP_F;
216 val |= WINCONx_BURSTLEN_16WORD;
217 break;
218 case DRM_FORMAT_ARGB8888:
219 val |= WINCONx_BPPMODE_32BPP_A8888;
220 val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
221 val |= WINCONx_BURSTLEN_16WORD;
222 break;
223 default:
224 DRM_ERROR("Proper pixel format is not set\n");
225 return;
226 }
227
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900228 DRM_DEBUG_KMS("bpp = %u\n", fb->bits_per_pixel);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900229
230 /*
231 * In case of exynos, setting dma-burst to 16Word causes permanent
232 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
233 * switching which is based on plane size is not recommended as
234 * plane size varies a lot towards the end of the screen and rapid
235 * movement causes unstable DMA which results into iommu crash/tear.
236 */
237
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900238 if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900239 val &= ~WINCONx_BURSTLEN_MASK;
240 val |= WINCONx_BURSTLEN_8WORD;
241 }
242
243 writel(val, ctx->addr + DECON_WINCONx(win));
244}
245
246static void decon_shadow_protect_win(struct decon_context *ctx, int win,
247 bool protect)
248{
Andrzej Hajdab2192072015-10-20 11:22:37 +0200249 decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_Wx_PROTECT(win),
250 protect ? ~0 : 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900251}
252
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100253static void decon_atomic_begin(struct exynos_drm_crtc *crtc)
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900254{
255 struct decon_context *ctx = crtc->ctx;
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100256 int i;
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900257
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200258 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900259 return;
260
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100261 for (i = ctx->first_win; i < WINDOWS_NR; i++)
262 decon_shadow_protect_win(ctx, i, true);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900263}
264
Andrzej Hajdab8182832015-10-20 18:22:41 +0900265#define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
266#define COORDINATE_X(x) BIT_VAL((x), 23, 12)
267#define COORDINATE_Y(x) BIT_VAL((x), 11, 0)
268
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900269static void decon_update_plane(struct exynos_drm_crtc *crtc,
270 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900271{
Marek Szyprowski0114f402015-11-30 14:53:22 +0100272 struct exynos_drm_plane_state *state =
273 to_exynos_plane_state(plane->base.state);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900274 struct decon_context *ctx = crtc->ctx;
Marek Szyprowski0114f402015-11-30 14:53:22 +0100275 struct drm_framebuffer *fb = state->base.fb;
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100276 unsigned int win = plane->index;
Marek Szyprowski0488f502015-11-30 14:53:21 +0100277 unsigned int bpp = fb->bits_per_pixel >> 3;
278 unsigned int pitch = fb->pitches[0];
279 dma_addr_t dma_addr = exynos_drm_fb_dma_addr(fb, 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900280 u32 val;
281
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200282 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900283 return;
284
Marek Szyprowski0114f402015-11-30 14:53:22 +0100285 val = COORDINATE_X(state->crtc.x) | COORDINATE_Y(state->crtc.y);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900286 writel(val, ctx->addr + DECON_VIDOSDxA(win));
287
Marek Szyprowski0114f402015-11-30 14:53:22 +0100288 val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
289 COORDINATE_Y(state->crtc.y + state->crtc.h - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900290 writel(val, ctx->addr + DECON_VIDOSDxB(win));
291
292 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
293 VIDOSD_Wx_ALPHA_B_F(0x0);
294 writel(val, ctx->addr + DECON_VIDOSDxC(win));
295
296 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
297 VIDOSD_Wx_ALPHA_B_F(0x0);
298 writel(val, ctx->addr + DECON_VIDOSDxD(win));
299
Marek Szyprowski0488f502015-11-30 14:53:21 +0100300 writel(dma_addr, ctx->addr + DECON_VIDW0xADD0B0(win));
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900301
Marek Szyprowski0114f402015-11-30 14:53:22 +0100302 val = dma_addr + pitch * state->src.h;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900303 writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));
304
Andrzej Hajdab8182832015-10-20 18:22:41 +0900305 if (ctx->out_type != IFTYPE_HDMI)
Marek Szyprowski0114f402015-11-30 14:53:22 +0100306 val = BIT_VAL(pitch - state->crtc.w * bpp, 27, 14)
307 | BIT_VAL(state->crtc.w * bpp, 13, 0);
Andrzej Hajdab8182832015-10-20 18:22:41 +0900308 else
Marek Szyprowski0114f402015-11-30 14:53:22 +0100309 val = BIT_VAL(pitch - state->crtc.w * bpp, 29, 15)
310 | BIT_VAL(state->crtc.w * bpp, 14, 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900311 writel(val, ctx->addr + DECON_VIDW0xADD2(win));
312
Marek Szyprowski0488f502015-11-30 14:53:21 +0100313 decon_win_set_pixfmt(ctx, win, fb);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900314
315 /* window enable */
Andrzej Hajdab2192072015-10-20 11:22:37 +0200316 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900317}
318
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900319static void decon_disable_plane(struct exynos_drm_crtc *crtc,
320 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900321{
322 struct decon_context *ctx = crtc->ctx;
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100323 unsigned int win = plane->index;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900324
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200325 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900326 return;
327
Andrzej Hajdab2192072015-10-20 11:22:37 +0200328 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900329}
330
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100331static void decon_atomic_flush(struct exynos_drm_crtc *crtc)
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900332{
333 struct decon_context *ctx = crtc->ctx;
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100334 int i;
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900335
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200336 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900337 return;
338
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100339 for (i = ctx->first_win; i < WINDOWS_NR; i++)
340 decon_shadow_protect_win(ctx, i, false);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900341
Andrzej Hajda92ead492016-03-23 14:15:16 +0100342 /* standalone update */
343 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
344
Andrzej Hajdab8182832015-10-20 18:22:41 +0900345 if (ctx->out_type == IFTYPE_I80)
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200346 set_bit(BIT_WIN_UPDATED, &ctx->flags);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900347}
348
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900349static void decon_swreset(struct decon_context *ctx)
350{
351 unsigned int tries;
352
353 writel(0, ctx->addr + DECON_VIDCON0);
354 for (tries = 2000; tries; --tries) {
355 if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_STOP_STATUS)
356 break;
357 udelay(10);
358 }
359
360 WARN(tries == 0, "failed to disable DECON\n");
361
362 writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
363 for (tries = 2000; tries; --tries) {
364 if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_SWRESET)
365 break;
366 udelay(10);
367 }
368
369 WARN(tries == 0, "failed to software reset DECON\n");
Andrzej Hajdab8182832015-10-20 18:22:41 +0900370
371 if (ctx->out_type != IFTYPE_HDMI)
372 return;
373
374 writel(VIDCON0_CLKVALUP | VIDCON0_VLCKFREE, ctx->addr + DECON_VIDCON0);
375 decon_set_bits(ctx, DECON_CMU,
376 CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F, ~0);
377 writel(VIDCON1_VCLK_RUN_VDEN_DISABLE, ctx->addr + DECON_VIDCON1);
378 writel(CRCCTRL_CRCEN | CRCCTRL_CRCSTART_F | CRCCTRL_CRCCLKEN,
379 ctx->addr + DECON_CRCCTRL);
380 decon_setup_trigger(ctx);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900381}
382
383static void decon_enable(struct exynos_drm_crtc *crtc)
384{
385 struct decon_context *ctx = crtc->ctx;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900386
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200387 if (!test_and_clear_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900388 return;
389
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900390 pm_runtime_get_sync(ctx->dev);
391
Andrzej Hajdac60230e2016-03-23 14:26:00 +0100392 exynos_drm_pipe_clk_enable(crtc, true);
393
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200394 set_bit(BIT_CLKS_ENABLED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900395
Andrzej Hajdae87b3c62016-03-23 14:15:17 +0100396 decon_swreset(ctx);
397
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900398 /* if vblank was enabled status, enable it again. */
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200399 if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900400 decon_enable_vblank(ctx->crtc);
401
402 decon_commit(ctx->crtc);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900403}
404
405static void decon_disable(struct exynos_drm_crtc *crtc)
406{
407 struct decon_context *ctx = crtc->ctx;
408 int i;
409
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200410 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900411 return;
412
413 /*
414 * We need to make sure that all windows are disabled before we
415 * suspend that connector. Otherwise we might try to scan from
416 * a destroyed buffer later.
417 */
Andrzej Hajdab8182832015-10-20 18:22:41 +0900418 for (i = ctx->first_win; i < WINDOWS_NR; i++)
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900419 decon_disable_plane(crtc, &ctx->planes[i]);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900420
421 decon_swreset(ctx);
422
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200423 clear_bit(BIT_CLKS_ENABLED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900424
Andrzej Hajdac60230e2016-03-23 14:26:00 +0100425 exynos_drm_pipe_clk_enable(crtc, false);
426
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900427 pm_runtime_put_sync(ctx->dev);
428
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200429 set_bit(BIT_SUSPENDED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900430}
431
Andrzej Hajda9844d6e2016-02-11 12:55:46 +0100432static void decon_te_irq_handler(struct exynos_drm_crtc *crtc)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900433{
434 struct decon_context *ctx = crtc->ctx;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900435
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200436 if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900437 return;
438
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200439 if (test_and_clear_bit(BIT_WIN_UPDATED, &ctx->flags))
Andrzej Hajdab2192072015-10-20 11:22:37 +0200440 decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900441
Gustavo Padovaneafd5402015-07-16 12:23:32 -0300442 drm_crtc_handle_vblank(&ctx->crtc->base);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900443}
444
445static void decon_clear_channels(struct exynos_drm_crtc *crtc)
446{
447 struct decon_context *ctx = crtc->ctx;
448 int win, i, ret;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900449
450 DRM_DEBUG_KMS("%s\n", __FILE__);
451
452 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
453 ret = clk_prepare_enable(ctx->clks[i]);
454 if (ret < 0)
455 goto err;
456 }
457
458 for (win = 0; win < WINDOWS_NR; win++) {
Andrzej Hajdab2192072015-10-20 11:22:37 +0200459 decon_shadow_protect_win(ctx, win, true);
460 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
461 decon_shadow_protect_win(ctx, win, false);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900462 }
Andrzej Hajda92ead492016-03-23 14:15:16 +0100463
464 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
465
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900466 /* TODO: wait for possible vsync */
467 msleep(50);
468
469err:
470 while (--i >= 0)
471 clk_disable_unprepare(ctx->clks[i]);
472}
473
474static struct exynos_drm_crtc_ops decon_crtc_ops = {
475 .enable = decon_enable,
476 .disable = decon_disable,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900477 .enable_vblank = decon_enable_vblank,
478 .disable_vblank = decon_disable_vblank,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900479 .atomic_begin = decon_atomic_begin,
Gustavo Padovan9cc76102015-08-03 14:38:05 +0900480 .update_plane = decon_update_plane,
481 .disable_plane = decon_disable_plane,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900482 .atomic_flush = decon_atomic_flush,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900483 .te_handler = decon_te_irq_handler,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900484};
485
486static int decon_bind(struct device *dev, struct device *master, void *data)
487{
488 struct decon_context *ctx = dev_get_drvdata(dev);
489 struct drm_device *drm_dev = data;
490 struct exynos_drm_private *priv = drm_dev->dev_private;
491 struct exynos_drm_plane *exynos_plane;
Andrzej Hajdab8182832015-10-20 18:22:41 +0900492 enum exynos_drm_output_type out_type;
Andrzej Hajdab8182832015-10-20 18:22:41 +0900493 unsigned int win;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900494 int ret;
495
496 ctx->drm_dev = drm_dev;
497 ctx->pipe = priv->pipe++;
498
Andrzej Hajdab8182832015-10-20 18:22:41 +0900499 for (win = ctx->first_win; win < WINDOWS_NR; win++) {
500 int tmp = (win == ctx->first_win) ? 0 : win;
501
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +0100502 ctx->configs[win].pixel_formats = decon_formats;
503 ctx->configs[win].num_pixel_formats = ARRAY_SIZE(decon_formats);
504 ctx->configs[win].zpos = win;
505 ctx->configs[win].type = decon_win_types[tmp];
506
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100507 ret = exynos_plane_init(drm_dev, &ctx->planes[win], win,
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +0100508 1 << ctx->pipe, &ctx->configs[win]);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900509 if (ret)
510 return ret;
511 }
512
Andrzej Hajdab8182832015-10-20 18:22:41 +0900513 exynos_plane = &ctx->planes[ctx->first_win];
514 out_type = (ctx->out_type == IFTYPE_HDMI) ? EXYNOS_DISPLAY_TYPE_HDMI
515 : EXYNOS_DISPLAY_TYPE_LCD;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900516 ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
Andrzej Hajdab8182832015-10-20 18:22:41 +0900517 ctx->pipe, out_type,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900518 &decon_crtc_ops, ctx);
519 if (IS_ERR(ctx->crtc)) {
520 ret = PTR_ERR(ctx->crtc);
521 goto err;
522 }
523
Joonyoung Shimeb7a3fc2015-07-02 21:49:39 +0900524 decon_clear_channels(ctx->crtc);
525
526 ret = drm_iommu_attach_device(drm_dev, dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900527 if (ret)
528 goto err;
529
530 return ret;
531err:
532 priv->pipe--;
533 return ret;
534}
535
536static void decon_unbind(struct device *dev, struct device *master, void *data)
537{
538 struct decon_context *ctx = dev_get_drvdata(dev);
539
540 decon_disable(ctx->crtc);
541
542 /* detach this sub driver from iommu mapping if supported. */
Joonyoung Shimbf566082015-07-02 21:49:38 +0900543 drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900544}
545
546static const struct component_ops decon_component_ops = {
547 .bind = decon_bind,
548 .unbind = decon_unbind,
549};
550
Andrzej Hajdab8182832015-10-20 18:22:41 +0900551static irqreturn_t decon_irq_handler(int irq, void *dev_id)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900552{
553 struct decon_context *ctx = dev_id;
554 u32 val;
Gustavo Padovan822f6df2015-08-15 13:26:14 -0300555 int win;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900556
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200557 if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900558 goto out;
559
560 val = readl(ctx->addr + DECON_VIDINTCON1);
Andrzej Hajdab8182832015-10-20 18:22:41 +0900561 val &= VIDINTCON1_INTFRMDONEPEND | VIDINTCON1_INTFRMPEND;
562
563 if (val) {
564 for (win = ctx->first_win; win < WINDOWS_NR ; win++) {
Gustavo Padovan822f6df2015-08-15 13:26:14 -0300565 struct exynos_drm_plane *plane = &ctx->planes[win];
566
567 if (!plane->pending_fb)
568 continue;
569
570 exynos_drm_crtc_finish_update(ctx->crtc, plane);
571 }
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900572
573 /* clear */
Andrzej Hajdab8182832015-10-20 18:22:41 +0900574 writel(val, ctx->addr + DECON_VIDINTCON1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900575 }
576
577out:
578 return IRQ_HANDLED;
579}
580
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900581#ifdef CONFIG_PM
582static int exynos5433_decon_suspend(struct device *dev)
583{
584 struct decon_context *ctx = dev_get_drvdata(dev);
Andrzej Hajda92c96ff2016-02-11 12:25:04 +0100585 int i = ARRAY_SIZE(decon_clks_name);
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900586
Andrzej Hajda92c96ff2016-02-11 12:25:04 +0100587 while (--i >= 0)
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900588 clk_disable_unprepare(ctx->clks[i]);
589
590 return 0;
591}
592
593static int exynos5433_decon_resume(struct device *dev)
594{
595 struct decon_context *ctx = dev_get_drvdata(dev);
596 int i, ret;
597
598 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
599 ret = clk_prepare_enable(ctx->clks[i]);
600 if (ret < 0)
601 goto err;
602 }
603
604 return 0;
605
606err:
607 while (--i >= 0)
608 clk_disable_unprepare(ctx->clks[i]);
609
610 return ret;
611}
612#endif
613
614static const struct dev_pm_ops exynos5433_decon_pm_ops = {
615 SET_RUNTIME_PM_OPS(exynos5433_decon_suspend, exynos5433_decon_resume,
616 NULL)
617};
618
Andrzej Hajdab8182832015-10-20 18:22:41 +0900619static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
620 {
621 .compatible = "samsung,exynos5433-decon",
622 .data = (void *)IFTYPE_RGB
623 },
624 {
625 .compatible = "samsung,exynos5433-decon-tv",
626 .data = (void *)IFTYPE_HDMI
627 },
628 {},
629};
630MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);
631
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900632static int exynos5433_decon_probe(struct platform_device *pdev)
633{
634 struct device *dev = &pdev->dev;
635 struct decon_context *ctx;
636 struct resource *res;
637 int ret;
638 int i;
639
640 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
641 if (!ctx)
642 return -ENOMEM;
643
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200644 __set_bit(BIT_SUSPENDED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900645 ctx->dev = dev;
Marek Szyprowski217afc12016-04-01 15:17:40 +0200646 ctx->out_type = (enum decon_iftype)of_device_get_match_data(dev);
Andrzej Hajdab8182832015-10-20 18:22:41 +0900647
648 if (ctx->out_type == IFTYPE_HDMI)
649 ctx->first_win = 1;
650 else if (of_get_child_by_name(dev->of_node, "i80-if-timings"))
651 ctx->out_type = IFTYPE_I80;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900652
653 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
654 struct clk *clk;
655
656 clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
657 if (IS_ERR(clk))
658 return PTR_ERR(clk);
659
660 ctx->clks[i] = clk;
661 }
662
663 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
664 if (!res) {
665 dev_err(dev, "cannot find IO resource\n");
666 return -ENXIO;
667 }
668
669 ctx->addr = devm_ioremap_resource(dev, res);
670 if (IS_ERR(ctx->addr)) {
671 dev_err(dev, "ioremap failed\n");
672 return PTR_ERR(ctx->addr);
673 }
674
675 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
Andrzej Hajdab8182832015-10-20 18:22:41 +0900676 (ctx->out_type == IFTYPE_I80) ? "lcd_sys" : "vsync");
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900677 if (!res) {
678 dev_err(dev, "cannot find IRQ resource\n");
679 return -ENXIO;
680 }
681
Andrzej Hajdab8182832015-10-20 18:22:41 +0900682 ret = devm_request_irq(dev, res->start, decon_irq_handler, 0,
683 "drm_decon", ctx);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900684 if (ret < 0) {
685 dev_err(dev, "lcd_sys irq request failed\n");
686 return ret;
687 }
688
689 platform_set_drvdata(pdev, ctx);
690
691 pm_runtime_enable(dev);
692
693 ret = component_add(dev, &decon_component_ops);
694 if (ret)
695 goto err_disable_pm_runtime;
696
697 return 0;
698
699err_disable_pm_runtime:
700 pm_runtime_disable(dev);
701
702 return ret;
703}
704
705static int exynos5433_decon_remove(struct platform_device *pdev)
706{
707 pm_runtime_disable(&pdev->dev);
708
709 component_del(&pdev->dev, &decon_component_ops);
710
711 return 0;
712}
713
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900714struct platform_driver exynos5433_decon_driver = {
715 .probe = exynos5433_decon_probe,
716 .remove = exynos5433_decon_remove,
717 .driver = {
718 .name = "exynos5433-decon",
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900719 .pm = &exynos5433_decon_pm_ops,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900720 .of_match_table = exynos5433_decon_driver_dt_match,
721 },
722};