blob: 2dcdf63cb390bfa894c1017972b53b296c2475d9 [file] [log] [blame]
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/nl80211.h>
18#include <linux/pci.h>
Stanislaw Gruszkad4930082011-07-29 15:59:08 +020019#include <linux/pci-aspm.h>
Felix Fietkaua05b5d452010-11-17 04:25:33 +010020#include <linux/ath9k_platform.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040021#include <linux/module.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include "ath9k.h"
Gabor Juhos6baff7f2009-01-14 20:17:06 +010023
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000024static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
Gabor Juhos6baff7f2009-01-14 20:17:06 +010025 { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
26 { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
27 { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
28 { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
29 { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
30 { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050031 { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
Vivek Natarajanac88b6e2009-07-23 10:59:57 +053032 { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
33 { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
Luis R. Rodriguez0efabd52010-06-12 00:34:02 -040034 { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
Vasanthakumar Thiagarajan14358942010-12-06 04:28:00 -080035 { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
Luis R. Rodrigueza508a6e2011-08-23 13:37:07 -070036 { PCI_VDEVICE(ATHEROS, 0x0033) }, /* PCI-E AR9580 */
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +053037 { PCI_VDEVICE(ATHEROS, 0x0034) }, /* PCI-E AR9462 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +010038 { 0 }
39};
40
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +020041
Gabor Juhos6baff7f2009-01-14 20:17:06 +010042/* return bus cachesize in 4B word units */
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070043static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
Gabor Juhos6baff7f2009-01-14 20:17:06 +010044{
Luis R. Rodriguezbc974f42009-09-28 02:54:40 -040045 struct ath_softc *sc = (struct ath_softc *) common->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +010046 u8 u8tmp;
47
Vasanthakumar Thiagarajanf0209792009-09-07 17:46:50 +053048 pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
Gabor Juhos6baff7f2009-01-14 20:17:06 +010049 *csz = (int)u8tmp;
50
51 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -030052 * This check was put in to avoid "unpleasant" consequences if
Gabor Juhos6baff7f2009-01-14 20:17:06 +010053 * the bootrom has not fully initialized all PCI devices.
54 * Sometimes the cache line size register is not set
55 */
56
57 if (*csz == 0)
58 *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
59}
60
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070061static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
Gabor Juhos9dbeb912009-01-14 20:17:08 +010062{
Felix Fietkaua05b5d452010-11-17 04:25:33 +010063 struct ath_softc *sc = (struct ath_softc *) common->priv;
64 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070065
Felix Fietkaua05b5d452010-11-17 04:25:33 +010066 if (pdata) {
67 if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
Joe Perches38002762010-12-02 19:12:36 -080068 ath_err(common,
69 "%s: eeprom read failed, offset %08x is out of range\n",
70 __func__, off);
Felix Fietkaua05b5d452010-11-17 04:25:33 +010071 }
Gabor Juhos9dbeb912009-01-14 20:17:08 +010072
Felix Fietkaua05b5d452010-11-17 04:25:33 +010073 *data = pdata->eeprom_data[off];
74 } else {
75 struct ath_hw *ah = (struct ath_hw *) common->ah;
76
77 common->ops->read(ah, AR5416_EEPROM_OFFSET +
78 (off << AR5416_EEPROM_S));
79
80 if (!ath9k_hw_wait(ah,
81 AR_EEPROM_STATUS_DATA,
82 AR_EEPROM_STATUS_DATA_BUSY |
83 AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
84 AH_WAIT_TIMEOUT)) {
85 return false;
86 }
87
88 *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
89 AR_EEPROM_STATUS_DATA_VAL);
Gabor Juhos9dbeb912009-01-14 20:17:08 +010090 }
91
Gabor Juhos9dbeb912009-01-14 20:17:08 +010092 return true;
93}
94
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -080095static void ath_pci_extn_synch_enable(struct ath_common *common)
96{
97 struct ath_softc *sc = (struct ath_softc *) common->priv;
98 struct pci_dev *pdev = to_pci_dev(sc->dev);
99 u8 lnkctl;
100
101 pci_read_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, &lnkctl);
102 lnkctl |= PCI_EXP_LNKCTL_ES;
103 pci_write_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, lnkctl);
104}
105
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200106/* Need to be called after we discover btcoex capabilities */
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200107static void ath_pci_aspm_init(struct ath_common *common)
108{
109 struct ath_softc *sc = (struct ath_softc *) common->priv;
110 struct ath_hw *ah = sc->sc_ah;
111 struct pci_dev *pdev = to_pci_dev(sc->dev);
112 struct pci_dev *parent;
113 int pos;
114 u8 aspm;
115
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200116 pos = pci_pcie_cap(pdev);
117 if (!pos)
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200118 return;
119
120 parent = pdev->bus->self;
John W. Linville22c55e62011-08-24 14:08:41 -0400121 if (!parent)
122 return;
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200123
124 if (ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE) {
125 /* Bluetooth coexistance requires disabling ASPM. */
126 pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &aspm);
127 aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
128 pci_write_config_byte(pdev, pos + PCI_EXP_LNKCTL, aspm);
129
130 /*
131 * Both upstream and downstream PCIe components should
132 * have the same ASPM settings.
133 */
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200134 pos = pci_pcie_cap(parent);
135 pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
136 aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
137 pci_write_config_byte(parent, pos + PCI_EXP_LNKCTL, aspm);
138
139 return;
140 }
141
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200142 pos = pci_pcie_cap(parent);
143 pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
144 if (aspm & (PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1)) {
145 ah->aspm_enabled = true;
146 /* Initialize PCIe PM and SERDES registers. */
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200147 ath9k_hw_configpcipowersave(ah, false);
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200148 }
149}
150
Tobias Klauser83bd11a2009-12-23 14:04:43 +0100151static const struct ath_bus_ops ath_pci_bus_ops = {
Sujith497ad9a2010-04-01 10:28:20 +0530152 .ath_bus_type = ATH_PCI,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100153 .read_cachesize = ath_pci_read_cachesize,
Gabor Juhos9dbeb912009-01-14 20:17:08 +0100154 .eeprom_read = ath_pci_eeprom_read,
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800155 .extn_synch_en = ath_pci_extn_synch_enable,
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200156 .aspm_init = ath_pci_aspm_init,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100157};
158
159static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
160{
161 void __iomem *mem;
162 struct ath_softc *sc;
163 struct ieee80211_hw *hw;
164 u8 csz;
Jouni Malinenf0214842009-06-16 11:59:23 +0300165 u32 val;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100166 int ret = 0;
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400167 char hw_name[64];
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100168
169 if (pci_enable_device(pdev))
170 return -EIO;
171
Yang Hongyange9304382009-04-13 14:40:14 -0700172 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100173 if (ret) {
174 printk(KERN_ERR "ath9k: 32-bit DMA not available\n");
Sujith285f2dd2010-01-08 10:36:07 +0530175 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100176 }
177
Yang Hongyange9304382009-04-13 14:40:14 -0700178 ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100179 if (ret) {
180 printk(KERN_ERR "ath9k: 32-bit DMA consistent "
181 "DMA enable failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530182 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100183 }
184
185 /*
186 * Cache line size is used to size and align various
187 * structures used to communicate with the hardware.
188 */
189 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
190 if (csz == 0) {
191 /*
192 * Linux 2.4.18 (at least) writes the cache line size
193 * register as a 16-bit wide register which is wrong.
194 * We must have this setup properly for rx buffer
195 * DMA to work so force a reasonable value here if it
196 * comes up zero.
197 */
198 csz = L1_CACHE_BYTES / sizeof(u32);
199 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
200 }
201 /*
202 * The default setting of latency timer yields poor results,
203 * set it to the value used by other systems. It may be worth
204 * tweaking this setting more.
205 */
206 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
207
208 pci_set_master(pdev);
209
Jouni Malinenf0214842009-06-16 11:59:23 +0300210 /*
211 * Disable the RETRY_TIMEOUT register (0x41) to keep
212 * PCI Tx retries from interfering with C3 CPU state.
213 */
214 pci_read_config_dword(pdev, 0x40, &val);
215 if ((val & 0x0000ff00) != 0)
216 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
217
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100218 ret = pci_request_region(pdev, 0, "ath9k");
219 if (ret) {
220 dev_err(&pdev->dev, "PCI memory region reserve error\n");
221 ret = -ENODEV;
Sujith285f2dd2010-01-08 10:36:07 +0530222 goto err_region;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100223 }
224
225 mem = pci_iomap(pdev, 0, 0);
226 if (!mem) {
227 printk(KERN_ERR "PCI memory map error\n") ;
228 ret = -EIO;
Sujith285f2dd2010-01-08 10:36:07 +0530229 goto err_iomap;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100230 }
231
Felix Fietkau9ac586152011-01-24 19:23:18 +0100232 hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700233 if (!hw) {
Sujith285f2dd2010-01-08 10:36:07 +0530234 dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700235 ret = -ENOMEM;
Sujith285f2dd2010-01-08 10:36:07 +0530236 goto err_alloc_hw;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100237 }
238
239 SET_IEEE80211_DEV(hw, &pdev->dev);
240 pci_set_drvdata(pdev, hw);
241
Felix Fietkau9ac586152011-01-24 19:23:18 +0100242 sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100243 sc->hw = hw;
244 sc->dev = &pdev->dev;
245 sc->mem = mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100246
Sujith5e4ea1f2010-01-14 10:20:57 +0530247 /* Will be cleared in ath9k_start() */
248 sc->sc_flags |= SC_OP_INVALID;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100249
Luis R. Rodriguezfc548af2009-09-02 17:06:21 -0700250 ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
Luis R. Rodriguez580171f2009-09-02 17:02:18 -0700251 if (ret) {
252 dev_err(&pdev->dev, "request_irq failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530253 goto err_irq;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100254 }
255
256 sc->irq = pdev->irq;
257
Pavel Roskineb93e892011-07-23 03:55:39 -0400258 ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530259 if (ret) {
260 dev_err(&pdev->dev, "Failed to initialize device\n");
261 goto err_init;
262 }
263
264 ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
Joe Perchesc96c31e2010-07-26 14:39:58 -0700265 wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
266 hw_name, (unsigned long)mem, pdev->irq);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100267
268 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530269
270err_init:
271 free_irq(sc->irq, sc);
272err_irq:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100273 ieee80211_free_hw(hw);
Sujith285f2dd2010-01-08 10:36:07 +0530274err_alloc_hw:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100275 pci_iounmap(pdev, mem);
Sujith285f2dd2010-01-08 10:36:07 +0530276err_iomap:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100277 pci_release_region(pdev, 0);
Sujith285f2dd2010-01-08 10:36:07 +0530278err_region:
279 /* Nothing */
280err_dma:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100281 pci_disable_device(pdev);
282 return ret;
283}
284
285static void ath_pci_remove(struct pci_dev *pdev)
286{
287 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100288 struct ath_softc *sc = hw->priv;
Pavel Roskinab5132a2010-01-30 21:37:24 -0500289 void __iomem *mem = sc->mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100290
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530291 if (!is_ath9k_unloaded)
292 sc->sc_ah->ah_flags |= AH_UNPLUGGED;
Sujith285f2dd2010-01-08 10:36:07 +0530293 ath9k_deinit_device(sc);
294 free_irq(sc->irq, sc);
295 ieee80211_free_hw(sc->hw);
Pavel Roskinab5132a2010-01-30 21:37:24 -0500296
297 pci_iounmap(pdev, mem);
298 pci_disable_device(pdev);
299 pci_release_region(pdev, 0);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100300}
301
302#ifdef CONFIG_PM
303
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200304static int ath_pci_suspend(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100305{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200306 struct pci_dev *pdev = to_pci_dev(device);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100307 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100308 struct ath_softc *sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100309
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530310 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100311
Rajkumar Manoharanc31eb8e2011-06-28 18:21:19 +0530312 /* The device has to be moved to FULLSLEEP forcibly.
313 * Otherwise the chip never moved to full sleep,
314 * when no interface is up.
315 */
316 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
317
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100318 return 0;
319}
320
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200321static int ath_pci_resume(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100322{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200323 struct pci_dev *pdev = to_pci_dev(device);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100324 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100325 struct ath_softc *sc = hw->priv;
Jouni Malinenf0214842009-06-16 11:59:23 +0300326 u32 val;
Sujith523c36f2009-08-13 09:34:35 +0530327
Jouni Malinenf0214842009-06-16 11:59:23 +0300328 /*
329 * Suspend/Resume resets the PCI configuration space, so we have to
330 * re-disable the RETRY_TIMEOUT register (0x41) to keep
331 * PCI Tx retries from interfering with C3 CPU state
332 */
333 pci_read_config_dword(pdev, 0x40, &val);
334 if ((val & 0x0000ff00) != 0)
335 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100336
Mohammed Shafi Shajakhanc5d25932011-09-14 15:09:40 +0530337 ath9k_ps_wakeup(sc);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100338 /* Enable LED */
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530339 ath9k_hw_cfg_output(sc->sc_ah, sc->sc_ah->led_pin,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100340 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
Mohammed Shafi Shajakhanc5d25932011-09-14 15:09:40 +0530341 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 0);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100342
Mohammed Shafi Shajakhandb7ec382010-12-22 12:20:12 +0530343 /*
344 * Reset key cache to sane defaults (all entries cleared) instead of
345 * semi-random values after suspend/resume.
346 */
Rajkumar Manoharanf82b4bd2011-08-13 10:28:15 +0530347 ath9k_cmn_init_crypto(sc->sc_ah);
Mohammed Shafi Shajakhandb7ec382010-12-22 12:20:12 +0530348 ath9k_ps_restore(sc);
349
Luis R. Rodrigueza08e7ad2010-12-07 15:13:20 -0800350 sc->ps_idle = true;
351 ath_radio_disable(sc, hw);
352
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100353 return 0;
354}
355
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200356static const struct dev_pm_ops ath9k_pm_ops = {
357 .suspend = ath_pci_suspend,
358 .resume = ath_pci_resume,
359 .freeze = ath_pci_suspend,
360 .thaw = ath_pci_resume,
361 .poweroff = ath_pci_suspend,
362 .restore = ath_pci_resume,
363};
364
365#define ATH9K_PM_OPS (&ath9k_pm_ops)
366
367#else /* !CONFIG_PM */
368
369#define ATH9K_PM_OPS NULL
370
371#endif /* !CONFIG_PM */
372
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100373
374MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
375
376static struct pci_driver ath_pci_driver = {
377 .name = "ath9k",
378 .id_table = ath_pci_id_table,
379 .probe = ath_pci_probe,
380 .remove = ath_pci_remove,
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200381 .driver.pm = ATH9K_PM_OPS,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100382};
383
Sujithdb0f41f2009-02-20 15:13:26 +0530384int ath_pci_init(void)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100385{
386 return pci_register_driver(&ath_pci_driver);
387}
388
389void ath_pci_exit(void)
390{
391 pci_unregister_driver(&ath_pci_driver);
392}