blob: 09f09ea7a5e55b4e5da927f6a78947d9fe5e47d8 [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000029#include "i40e.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000030#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000031
32static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
33 u32 td_tag)
34{
35 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
36 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
37 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
38 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
39 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
40}
41
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000042#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Alexander Duyck5e02f282016-09-12 14:18:41 -070043/**
44 * i40e_fdir - Generate a Flow Director descriptor based on fdata
45 * @tx_ring: Tx ring to send buffer on
46 * @fdata: Flow director filter data
47 * @add: Indicate if we are adding a rule or deleting one
48 *
49 **/
50static void i40e_fdir(struct i40e_ring *tx_ring,
51 struct i40e_fdir_filter *fdata, bool add)
52{
53 struct i40e_filter_program_desc *fdir_desc;
54 struct i40e_pf *pf = tx_ring->vsi->back;
55 u32 flex_ptype, dtype_cmd;
56 u16 i;
57
58 /* grab the next descriptor */
59 i = tx_ring->next_to_use;
60 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
61
62 i++;
63 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
64
65 flex_ptype = I40E_TXD_FLTR_QW0_QINDEX_MASK &
66 (fdata->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT);
67
68 flex_ptype |= I40E_TXD_FLTR_QW0_FLEXOFF_MASK &
69 (fdata->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);
70
71 flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
72 (fdata->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
73
74 /* Use LAN VSI Id if not programmed by user */
75 flex_ptype |= I40E_TXD_FLTR_QW0_DEST_VSI_MASK &
76 ((u32)(fdata->dest_vsi ? : pf->vsi[pf->lan_vsi]->id) <<
77 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT);
78
79 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
80
81 dtype_cmd |= add ?
82 I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
83 I40E_TXD_FLTR_QW1_PCMD_SHIFT :
84 I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
85 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
86
87 dtype_cmd |= I40E_TXD_FLTR_QW1_DEST_MASK &
88 (fdata->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT);
89
90 dtype_cmd |= I40E_TXD_FLTR_QW1_FD_STATUS_MASK &
91 (fdata->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT);
92
93 if (fdata->cnt_index) {
94 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
95 dtype_cmd |= I40E_TXD_FLTR_QW1_CNTINDEX_MASK &
96 ((u32)fdata->cnt_index <<
97 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT);
98 }
99
100 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
101 fdir_desc->rsvd = cpu_to_le32(0);
102 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
103 fdir_desc->fd_id = cpu_to_le32(fdata->fd_id);
104}
105
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000106#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000107/**
108 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000109 * @fdir_data: Packet data that will be filter parameters
110 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e62015-02-27 09:18:34 +0000111 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000112 * @add: True for add/update, False for remove
113 **/
Alexander Duyck1eb846a2016-09-12 14:18:42 -0700114static int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data,
115 u8 *raw_packet, struct i40e_pf *pf,
116 bool add)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000117{
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000118 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000119 struct i40e_tx_desc *tx_desc;
120 struct i40e_ring *tx_ring;
121 struct i40e_vsi *vsi;
122 struct device *dev;
123 dma_addr_t dma;
124 u32 td_cmd = 0;
125 u16 i;
126
127 /* find existing FDIR VSI */
Alexander Duyck4b816442016-10-11 15:26:53 -0700128 vsi = i40e_find_vsi_by_type(pf, I40E_VSI_FDIR);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000129 if (!vsi)
130 return -ENOENT;
131
Alexander Duyck9f65e152013-09-28 06:00:58 +0000132 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000133 dev = tx_ring->dev;
134
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000135 /* we need two descriptors to add/del a filter and we can wait */
Alexander Duycked245402016-09-14 16:24:32 -0700136 for (i = I40E_FD_CLEAN_DELAY; I40E_DESC_UNUSED(tx_ring) < 2; i--) {
137 if (!i)
138 return -EAGAIN;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000139 msleep_interruptible(1);
Alexander Duycked245402016-09-14 16:24:32 -0700140 }
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000141
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000142 dma = dma_map_single(dev, raw_packet,
143 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000144 if (dma_mapping_error(dev, dma))
145 goto dma_fail;
146
147 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000148 i = tx_ring->next_to_use;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000149 first = &tx_ring->tx_bi[i];
Alexander Duyck5e02f282016-09-12 14:18:41 -0700150 i40e_fdir(tx_ring, fdir_data, add);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000151
152 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000153 i = tx_ring->next_to_use;
154 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000155 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000156
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000157 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
158
159 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000160
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000161 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000162 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000163 dma_unmap_addr_set(tx_buf, dma, dma);
164
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000166 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000167
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000168 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
169 tx_buf->raw_buf = (void *)raw_packet;
170
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000171 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000172 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000173
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000174 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000175 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000176 */
177 wmb();
178
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000179 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000180 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000181
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000182 writel(tx_ring->next_to_use, tx_ring->tail);
183 return 0;
184
185dma_fail:
186 return -1;
187}
188
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000189#define IP_HEADER_OFFSET 14
190#define I40E_UDPIP_DUMMY_PACKET_LEN 42
191/**
192 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
193 * @vsi: pointer to the targeted VSI
194 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000195 * @add: true adds a filter, false removes it
196 *
197 * Returns 0 if the filters were successfully added or removed
198 **/
199static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
200 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000201 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000202{
203 struct i40e_pf *pf = vsi->back;
204 struct udphdr *udp;
205 struct iphdr *ip;
206 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000207 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000208 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000209 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
210 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
211 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
212
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000213 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
214 if (!raw_packet)
215 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000216 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
217
218 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
219 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
220 + sizeof(struct iphdr));
221
222 ip->daddr = fd_data->dst_ip[0];
223 udp->dest = fd_data->dst_port;
224 ip->saddr = fd_data->src_ip[0];
225 udp->source = fd_data->src_port;
226
Kevin Scottb2d36c02014-04-09 05:58:59 +0000227 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
228 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
229 if (ret) {
230 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000231 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
232 fd_data->pctype, fd_data->fd_id, ret);
Kevin Scottb2d36c02014-04-09 05:58:59 +0000233 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000234 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000235 if (add)
236 dev_info(&pf->pdev->dev,
237 "Filter OK for PCTYPE %d loc = %d\n",
238 fd_data->pctype, fd_data->fd_id);
239 else
240 dev_info(&pf->pdev->dev,
241 "Filter deleted for PCTYPE %d loc = %d\n",
242 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000243 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800244 if (err)
245 kfree(raw_packet);
246
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000247 return err ? -EOPNOTSUPP : 0;
248}
249
250#define I40E_TCPIP_DUMMY_PACKET_LEN 54
251/**
252 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
253 * @vsi: pointer to the targeted VSI
254 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000255 * @add: true adds a filter, false removes it
256 *
257 * Returns 0 if the filters were successfully added or removed
258 **/
259static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
260 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000261 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000262{
263 struct i40e_pf *pf = vsi->back;
264 struct tcphdr *tcp;
265 struct iphdr *ip;
266 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000267 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000268 int ret;
269 /* Dummy packet */
270 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
271 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
272 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
273 0x0, 0x72, 0, 0, 0, 0};
274
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000275 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
276 if (!raw_packet)
277 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000278 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
279
280 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
281 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
282 + sizeof(struct iphdr));
283
284 ip->daddr = fd_data->dst_ip[0];
285 tcp->dest = fd_data->dst_port;
286 ip->saddr = fd_data->src_ip[0];
287 tcp->source = fd_data->src_port;
288
289 if (add) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000290 pf->fd_tcp_rule++;
Jacob Keller234dc4e2016-09-06 18:05:09 -0700291 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
292 I40E_DEBUG_FD & pf->hw.debug_mask)
293 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
294 pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000295 } else {
296 pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
297 (pf->fd_tcp_rule - 1) : 0;
298 if (pf->fd_tcp_rule == 0) {
Jacob Keller234dc4e2016-09-06 18:05:09 -0700299 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
300 I40E_DEBUG_FD & pf->hw.debug_mask)
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400301 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
Jacob Keller234dc4e2016-09-06 18:05:09 -0700302 pf->auto_disable_flags &= ~I40E_FLAG_FD_ATR_ENABLED;
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000303 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000304 }
305
Kevin Scottb2d36c02014-04-09 05:58:59 +0000306 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000307 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
308
309 if (ret) {
310 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000311 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
312 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000313 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000314 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000315 if (add)
316 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
317 fd_data->pctype, fd_data->fd_id);
318 else
319 dev_info(&pf->pdev->dev,
320 "Filter deleted for PCTYPE %d loc = %d\n",
321 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000322 }
323
Kiran Patila42e7a32015-11-06 15:26:03 -0800324 if (err)
325 kfree(raw_packet);
326
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000327 return err ? -EOPNOTSUPP : 0;
328}
329
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000330#define I40E_IP_DUMMY_PACKET_LEN 34
331/**
332 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
333 * a specific flow spec
334 * @vsi: pointer to the targeted VSI
335 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000336 * @add: true adds a filter, false removes it
337 *
338 * Returns 0 if the filters were successfully added or removed
339 **/
340static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
341 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000342 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000343{
344 struct i40e_pf *pf = vsi->back;
345 struct iphdr *ip;
346 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000347 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000348 int ret;
349 int i;
350 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
351 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
352 0, 0, 0, 0};
353
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000354 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
355 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000356 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
357 if (!raw_packet)
358 return -ENOMEM;
359 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
360 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
361
362 ip->saddr = fd_data->src_ip[0];
363 ip->daddr = fd_data->dst_ip[0];
364 ip->protocol = 0;
365
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000366 fd_data->pctype = i;
367 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
368
369 if (ret) {
370 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000371 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
372 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000373 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000374 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000375 if (add)
376 dev_info(&pf->pdev->dev,
377 "Filter OK for PCTYPE %d loc = %d\n",
378 fd_data->pctype, fd_data->fd_id);
379 else
380 dev_info(&pf->pdev->dev,
381 "Filter deleted for PCTYPE %d loc = %d\n",
382 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000383 }
384 }
385
Kiran Patila42e7a32015-11-06 15:26:03 -0800386 if (err)
387 kfree(raw_packet);
388
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000389 return err ? -EOPNOTSUPP : 0;
390}
391
392/**
393 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
394 * @vsi: pointer to the targeted VSI
395 * @cmd: command to get or set RX flow classification rules
396 * @add: true adds a filter, false removes it
397 *
398 **/
399int i40e_add_del_fdir(struct i40e_vsi *vsi,
400 struct i40e_fdir_filter *input, bool add)
401{
402 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000403 int ret;
404
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000405 switch (input->flow_type & ~FLOW_EXT) {
406 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000407 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000408 break;
409 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000410 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000411 break;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000412 case IP_USER_FLOW:
413 switch (input->ip4_proto) {
414 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000415 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000416 break;
417 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000418 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000419 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700420 case IPPROTO_IP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000421 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000422 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700423 default:
424 /* We cannot support masking based on protocol */
425 goto unsupported_flow;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000426 }
427 break;
428 default:
Alexander Duycke1da71c2016-09-14 16:24:35 -0700429unsupported_flow:
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +0000430 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000431 input->flow_type);
432 ret = -EINVAL;
433 }
434
Jacob Kellera158aea2017-02-09 23:44:27 -0800435 /* The buffer allocated here will be normally be freed by
436 * i40e_clean_fdir_tx_irq() as it reclaims resources after transmit
437 * completion. In the event of an error adding the buffer to the FDIR
438 * ring, it will immediately be freed. It may also be freed by
439 * i40e_clean_tx_ring() when closing the VSI.
440 */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000441 return ret;
442}
443
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000444/**
445 * i40e_fd_handle_status - check the Programming Status for FD
446 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000447 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000448 * @prog_id: the id originally used for programming
449 *
450 * This is used to verify if the FD programming or invalidation
451 * requested by SW to the HW is successful or not and take actions accordingly.
452 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000453static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
454 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000455{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000456 struct i40e_pf *pf = rx_ring->vsi->back;
457 struct pci_dev *pdev = pf->pdev;
458 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000459 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000460 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000461
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000462 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000463 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
464 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
465
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400466 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400467 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000468 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
469 (I40E_DEBUG_FD & pf->hw.debug_mask))
470 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400471 pf->fd_inv);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000472
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000473 /* Check if the programming error is for ATR.
474 * If so, auto disable ATR and set a state for
475 * flush in progress. Next time we come here if flush is in
476 * progress do nothing, once flush is complete the state will
477 * be cleared.
478 */
479 if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
480 return;
481
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000482 pf->fd_add_err++;
483 /* store the current atr filter count */
484 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
485
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000486 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
487 (pf->auto_disable_flags & I40E_FLAG_FD_SB_ENABLED)) {
488 pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
489 set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
490 }
491
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000492 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000493 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000494 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000495 /* If ATR is running fcnt_prog can quickly change,
496 * if we are very close to full, it makes sense to disable
497 * FD ATR/SB and then re-enable it when there is room.
498 */
499 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000500 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000501 !(pf->auto_disable_flags &
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000502 I40E_FLAG_FD_SB_ENABLED)) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400503 if (I40E_DEBUG_FD & pf->hw.debug_mask)
504 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000505 pf->auto_disable_flags |=
506 I40E_FLAG_FD_SB_ENABLED;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000507 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000508 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400509 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000510 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000511 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000512 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000513 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000514}
515
516/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000517 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000518 * @ring: the ring that owns the buffer
519 * @tx_buffer: the buffer to free
520 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000521static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
522 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000523{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000524 if (tx_buffer->skb) {
Alexander Duyck64bfd682016-09-12 14:18:39 -0700525 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
526 kfree(tx_buffer->raw_buf);
527 else
528 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000529 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000530 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000531 dma_unmap_addr(tx_buffer, dma),
532 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000533 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000534 } else if (dma_unmap_len(tx_buffer, len)) {
535 dma_unmap_page(ring->dev,
536 dma_unmap_addr(tx_buffer, dma),
537 dma_unmap_len(tx_buffer, len),
538 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000539 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800540
Alexander Duycka5e9c572013-09-28 06:00:27 +0000541 tx_buffer->next_to_watch = NULL;
542 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000543 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000544 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000545}
546
547/**
548 * i40e_clean_tx_ring - Free any empty Tx buffers
549 * @tx_ring: ring to be cleaned
550 **/
551void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
552{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000553 unsigned long bi_size;
554 u16 i;
555
556 /* ring already cleared, nothing to do */
557 if (!tx_ring->tx_bi)
558 return;
559
560 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000561 for (i = 0; i < tx_ring->count; i++)
562 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000563
564 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
565 memset(tx_ring->tx_bi, 0, bi_size);
566
567 /* Zero out the descriptor ring */
568 memset(tx_ring->desc, 0, tx_ring->size);
569
570 tx_ring->next_to_use = 0;
571 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000572
573 if (!tx_ring->netdev)
574 return;
575
576 /* cleanup Tx queue statistics */
Alexander Duycke486bdf2016-09-12 14:18:40 -0700577 netdev_tx_reset_queue(txring_txq(tx_ring));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000578}
579
580/**
581 * i40e_free_tx_resources - Free Tx resources per queue
582 * @tx_ring: Tx descriptor ring for a specific queue
583 *
584 * Free all transmit software resources
585 **/
586void i40e_free_tx_resources(struct i40e_ring *tx_ring)
587{
588 i40e_clean_tx_ring(tx_ring);
589 kfree(tx_ring->tx_bi);
590 tx_ring->tx_bi = NULL;
591
592 if (tx_ring->desc) {
593 dma_free_coherent(tx_ring->dev, tx_ring->size,
594 tx_ring->desc, tx_ring->dma);
595 tx_ring->desc = NULL;
596 }
597}
598
Jesse Brandeburga68de582015-02-24 05:26:03 +0000599/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000600 * i40e_get_tx_pending - how many tx descriptors not processed
601 * @tx_ring: the ring of descriptors
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800602 * @in_sw: is tx_pending being checked in SW or HW
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000603 *
604 * Since there is no access to the ring head register
605 * in XL710, we need to use our local copies
606 **/
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800607u32 i40e_get_tx_pending(struct i40e_ring *ring, bool in_sw)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000608{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000609 u32 head, tail;
610
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800611 if (!in_sw)
612 head = i40e_get_head(ring);
613 else
614 head = ring->next_to_clean;
Jesse Brandeburga68de582015-02-24 05:26:03 +0000615 tail = readl(ring->tail);
616
617 if (head != tail)
618 return (head < tail) ?
619 tail - head : (tail + ring->count - head);
620
621 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000622}
623
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700624#define WB_STRIDE 4
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000625
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000626/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000627 * i40e_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duycka619afe2016-03-07 09:30:03 -0800628 * @vsi: the VSI we care about
629 * @tx_ring: Tx ring to clean
630 * @napi_budget: Used to determine if we are in netpoll
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000631 *
632 * Returns true if there's any budget left (e.g. the clean is finished)
633 **/
Alexander Duycka619afe2016-03-07 09:30:03 -0800634static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
635 struct i40e_ring *tx_ring, int napi_budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000636{
637 u16 i = tx_ring->next_to_clean;
638 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000639 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000640 struct i40e_tx_desc *tx_desc;
Alexander Duycka619afe2016-03-07 09:30:03 -0800641 unsigned int total_bytes = 0, total_packets = 0;
642 unsigned int budget = vsi->work_limit;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000643
644 tx_buf = &tx_ring->tx_bi[i];
645 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000646 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000647
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000648 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
649
Alexander Duycka5e9c572013-09-28 06:00:27 +0000650 do {
651 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000652
653 /* if next_to_watch is not set then there is no work pending */
654 if (!eop_desc)
655 break;
656
Alexander Duycka5e9c572013-09-28 06:00:27 +0000657 /* prevent any other reads prior to eop_desc */
658 read_barrier_depends();
659
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000660 /* we have caught up to head, no work left to do */
661 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000662 break;
663
Alexander Duyckc304fda2013-09-28 06:00:12 +0000664 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000665 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000666
Alexander Duycka5e9c572013-09-28 06:00:27 +0000667 /* update the statistics for this packet */
668 total_bytes += tx_buf->bytecount;
669 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000670
Alexander Duycka5e9c572013-09-28 06:00:27 +0000671 /* free the skb */
Alexander Duycka619afe2016-03-07 09:30:03 -0800672 napi_consume_skb(tx_buf->skb, napi_budget);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000673
Alexander Duycka5e9c572013-09-28 06:00:27 +0000674 /* unmap skb header data */
675 dma_unmap_single(tx_ring->dev,
676 dma_unmap_addr(tx_buf, dma),
677 dma_unmap_len(tx_buf, len),
678 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000679
Alexander Duycka5e9c572013-09-28 06:00:27 +0000680 /* clear tx_buffer data */
681 tx_buf->skb = NULL;
682 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000683
Alexander Duycka5e9c572013-09-28 06:00:27 +0000684 /* unmap remaining buffers */
685 while (tx_desc != eop_desc) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000686
687 tx_buf++;
688 tx_desc++;
689 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000690 if (unlikely(!i)) {
691 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000692 tx_buf = tx_ring->tx_bi;
693 tx_desc = I40E_TX_DESC(tx_ring, 0);
694 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000695
Alexander Duycka5e9c572013-09-28 06:00:27 +0000696 /* unmap any remaining paged data */
697 if (dma_unmap_len(tx_buf, len)) {
698 dma_unmap_page(tx_ring->dev,
699 dma_unmap_addr(tx_buf, dma),
700 dma_unmap_len(tx_buf, len),
701 DMA_TO_DEVICE);
702 dma_unmap_len_set(tx_buf, len, 0);
703 }
704 }
705
706 /* move us one more past the eop_desc for start of next pkt */
707 tx_buf++;
708 tx_desc++;
709 i++;
710 if (unlikely(!i)) {
711 i -= tx_ring->count;
712 tx_buf = tx_ring->tx_bi;
713 tx_desc = I40E_TX_DESC(tx_ring, 0);
714 }
715
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000716 prefetch(tx_desc);
717
Alexander Duycka5e9c572013-09-28 06:00:27 +0000718 /* update budget accounting */
719 budget--;
720 } while (likely(budget));
721
722 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000723 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000724 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000725 tx_ring->stats.bytes += total_bytes;
726 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000727 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000728 tx_ring->q_vector->tx.total_bytes += total_bytes;
729 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000730
Anjali Singhai58044742015-09-25 18:26:13 -0700731 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
Anjali Singhai58044742015-09-25 18:26:13 -0700732 /* check to see if there are < 4 descriptors
733 * waiting to be written back, then kick the hardware to force
734 * them to be written back in case we stay in NAPI.
735 * In this mode on X722 we do not enable Interrupt.
736 */
Mitch Williams88dc9e62016-06-20 09:10:35 -0700737 unsigned int j = i40e_get_tx_pending(tx_ring, false);
Anjali Singhai58044742015-09-25 18:26:13 -0700738
739 if (budget &&
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700740 ((j / WB_STRIDE) == 0) && (j > 0) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800741 !test_bit(__I40E_DOWN, &vsi->state) &&
Anjali Singhai58044742015-09-25 18:26:13 -0700742 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
743 tx_ring->arm_wb = true;
744 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000745
Alexander Duycke486bdf2016-09-12 14:18:40 -0700746 /* notify netdev of completed buffers */
747 netdev_tx_completed_queue(txring_txq(tx_ring),
Alexander Duyck7070ce02013-09-28 06:00:37 +0000748 total_packets, total_bytes);
749
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000750#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
751 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
752 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
753 /* Make sure that anybody stopping the queue after this
754 * sees the new next_to_clean.
755 */
756 smp_mb();
757 if (__netif_subqueue_stopped(tx_ring->netdev,
758 tx_ring->queue_index) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800759 !test_bit(__I40E_DOWN, &vsi->state)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000760 netif_wake_subqueue(tx_ring->netdev,
761 tx_ring->queue_index);
762 ++tx_ring->tx_stats.restart_queue;
763 }
764 }
765
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000766 return !!budget;
767}
768
769/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800770 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
771 * @vsi: the VSI we care about
772 * @q_vector: the vector on which to enable writeback
773 *
774 **/
775static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
776 struct i40e_q_vector *q_vector)
777{
778 u16 flags = q_vector->tx.ring[0].flags;
779 u32 val;
780
781 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
782 return;
783
784 if (q_vector->arm_wb_state)
785 return;
786
787 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
788 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
789 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
790
791 wr32(&vsi->back->hw,
792 I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
793 val);
794 } else {
795 val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
796 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
797
798 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
799 }
800 q_vector->arm_wb_state = true;
801}
802
803/**
804 * i40e_force_wb - Issue SW Interrupt so HW does a wb
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000805 * @vsi: the VSI we care about
806 * @q_vector: the vector on which to force writeback
807 *
808 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400809void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000810{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800811 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400812 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
813 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
814 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
815 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
816 /* allow 00 to be written to the index */
817
818 wr32(&vsi->back->hw,
819 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
820 vsi->base_vector - 1), val);
821 } else {
822 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
823 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
824 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
825 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
826 /* allow 00 to be written to the index */
827
828 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
829 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000830}
831
832/**
833 * i40e_set_new_dynamic_itr - Find new ITR level
834 * @rc: structure containing ring performance data
835 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400836 * Returns true if ITR changed, false if not
837 *
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000838 * Stores a new ITR value based on packets and byte counts during
839 * the last interrupt. The advantage of per interrupt computation
840 * is faster updates and more accurate ITR for the current traffic
841 * pattern. Constants in this function were computed based on
842 * theoretical maximum wire speed and thresholds were set based on
843 * testing data as well as attempting to minimize response time
844 * while increasing bulk throughput.
845 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400846static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000847{
848 enum i40e_latency_range new_latency_range = rc->latency_range;
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400849 struct i40e_q_vector *qv = rc->ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000850 u32 new_itr = rc->itr;
851 int bytes_per_int;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400852 int usecs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000853
854 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400855 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000856
857 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400858 * 0-10MB/s lowest (50000 ints/s)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000859 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400860 * 20-1249MB/s bulk (18000 ints/s)
861 * > 40000 Rx packets per second (8000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400862 *
863 * The math works out because the divisor is in 10^(-6) which
864 * turns the bytes/us input value into MB/s values, but
865 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400866 * are in 2 usec increments in the ITR registers, and make sure
867 * to use the smoothed values that the countdown timer gives us.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000868 */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400869 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400870 bytes_per_int = rc->total_bytes / usecs;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400871
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400872 switch (new_latency_range) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000873 case I40E_LOWEST_LATENCY:
874 if (bytes_per_int > 10)
875 new_latency_range = I40E_LOW_LATENCY;
876 break;
877 case I40E_LOW_LATENCY:
878 if (bytes_per_int > 20)
879 new_latency_range = I40E_BULK_LATENCY;
880 else if (bytes_per_int <= 10)
881 new_latency_range = I40E_LOWEST_LATENCY;
882 break;
883 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400884 case I40E_ULTRA_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400885 default:
886 if (bytes_per_int <= 20)
887 new_latency_range = I40E_LOW_LATENCY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000888 break;
889 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400890
891 /* this is to adjust RX more aggressively when streaming small
892 * packets. The value of 40000 was picked as it is just beyond
893 * what the hardware can receive per second if in low latency
894 * mode.
895 */
896#define RX_ULTRA_PACKET_RATE 40000
897
898 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
899 (&qv->rx == rc))
900 new_latency_range = I40E_ULTRA_LATENCY;
901
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400902 rc->latency_range = new_latency_range;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000903
904 switch (new_latency_range) {
905 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400906 new_itr = I40E_ITR_50K;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000907 break;
908 case I40E_LOW_LATENCY:
909 new_itr = I40E_ITR_20K;
910 break;
911 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400912 new_itr = I40E_ITR_18K;
913 break;
914 case I40E_ULTRA_LATENCY:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000915 new_itr = I40E_ITR_8K;
916 break;
917 default:
918 break;
919 }
920
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000921 rc->total_bytes = 0;
922 rc->total_packets = 0;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400923
924 if (new_itr != rc->itr) {
925 rc->itr = new_itr;
926 return true;
927 }
928
929 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000930}
931
932/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000933 * i40e_clean_programming_status - clean the programming status descriptor
934 * @rx_ring: the rx ring that has this descriptor
935 * @rx_desc: the rx descriptor written back by HW
936 *
937 * Flow director should handle FD_FILTER_STATUS to check its filter programming
938 * status being successful or not and take actions accordingly. FCoE should
939 * handle its context/filter programming/invalidation status and take actions.
940 *
941 **/
942static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
943 union i40e_rx_desc *rx_desc)
944{
945 u64 qw;
946 u8 id;
947
948 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
949 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
950 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
951
952 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000953 i40e_fd_handle_status(rx_ring, rx_desc, id);
Vasu Dev38e00432014-08-01 13:27:03 -0700954#ifdef I40E_FCOE
955 else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
956 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
957 i40e_fcoe_handle_status(rx_ring, rx_desc, id);
958#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000959}
960
961/**
962 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
963 * @tx_ring: the tx ring to set up
964 *
965 * Return 0 on success, negative on error
966 **/
967int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
968{
969 struct device *dev = tx_ring->dev;
970 int bi_size;
971
972 if (!dev)
973 return -ENOMEM;
974
Jesse Brandeburge908f812015-07-23 16:54:42 -0400975 /* warn if we are about to overwrite the pointer */
976 WARN_ON(tx_ring->tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000977 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
978 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
979 if (!tx_ring->tx_bi)
980 goto err;
981
982 /* round up to nearest 4K */
983 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000984 /* add u32 for head writeback, align after this takes care of
985 * guaranteeing this is at least one cache line in size
986 */
987 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000988 tx_ring->size = ALIGN(tx_ring->size, 4096);
989 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
990 &tx_ring->dma, GFP_KERNEL);
991 if (!tx_ring->desc) {
992 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
993 tx_ring->size);
994 goto err;
995 }
996
997 tx_ring->next_to_use = 0;
998 tx_ring->next_to_clean = 0;
999 return 0;
1000
1001err:
1002 kfree(tx_ring->tx_bi);
1003 tx_ring->tx_bi = NULL;
1004 return -ENOMEM;
1005}
1006
1007/**
1008 * i40e_clean_rx_ring - Free Rx buffers
1009 * @rx_ring: ring to be cleaned
1010 **/
1011void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1012{
1013 struct device *dev = rx_ring->dev;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001014 unsigned long bi_size;
1015 u16 i;
1016
1017 /* ring already cleared, nothing to do */
1018 if (!rx_ring->rx_bi)
1019 return;
1020
Scott Petersone72e5652017-02-09 23:40:25 -08001021 if (rx_ring->skb) {
1022 dev_kfree_skb(rx_ring->skb);
1023 rx_ring->skb = NULL;
1024 }
1025
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001026 /* Free all the Rx ring sk_buffs */
1027 for (i = 0; i < rx_ring->count; i++) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001028 struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i];
1029
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001030 if (!rx_bi->page)
1031 continue;
1032
1033 dma_unmap_page(dev, rx_bi->dma, PAGE_SIZE, DMA_FROM_DEVICE);
1034 __free_pages(rx_bi->page, 0);
1035
1036 rx_bi->page = NULL;
1037 rx_bi->page_offset = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001038 }
1039
1040 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1041 memset(rx_ring->rx_bi, 0, bi_size);
1042
1043 /* Zero out the descriptor ring */
1044 memset(rx_ring->desc, 0, rx_ring->size);
1045
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001046 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001047 rx_ring->next_to_clean = 0;
1048 rx_ring->next_to_use = 0;
1049}
1050
1051/**
1052 * i40e_free_rx_resources - Free Rx resources
1053 * @rx_ring: ring to clean the resources from
1054 *
1055 * Free all receive software resources
1056 **/
1057void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1058{
1059 i40e_clean_rx_ring(rx_ring);
1060 kfree(rx_ring->rx_bi);
1061 rx_ring->rx_bi = NULL;
1062
1063 if (rx_ring->desc) {
1064 dma_free_coherent(rx_ring->dev, rx_ring->size,
1065 rx_ring->desc, rx_ring->dma);
1066 rx_ring->desc = NULL;
1067 }
1068}
1069
1070/**
1071 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1072 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1073 *
1074 * Returns 0 on success, negative on failure
1075 **/
1076int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1077{
1078 struct device *dev = rx_ring->dev;
1079 int bi_size;
1080
Jesse Brandeburge908f812015-07-23 16:54:42 -04001081 /* warn if we are about to overwrite the pointer */
1082 WARN_ON(rx_ring->rx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001083 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1084 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1085 if (!rx_ring->rx_bi)
1086 goto err;
1087
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001088 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001089
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001090 /* Round up to nearest 4K */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001091 rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001092 rx_ring->size = ALIGN(rx_ring->size, 4096);
1093 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1094 &rx_ring->dma, GFP_KERNEL);
1095
1096 if (!rx_ring->desc) {
1097 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1098 rx_ring->size);
1099 goto err;
1100 }
1101
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001102 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001103 rx_ring->next_to_clean = 0;
1104 rx_ring->next_to_use = 0;
1105
1106 return 0;
1107err:
1108 kfree(rx_ring->rx_bi);
1109 rx_ring->rx_bi = NULL;
1110 return -ENOMEM;
1111}
1112
1113/**
1114 * i40e_release_rx_desc - Store the new tail and head values
1115 * @rx_ring: ring to bump
1116 * @val: new head index
1117 **/
1118static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1119{
1120 rx_ring->next_to_use = val;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001121
1122 /* update next to alloc since we have filled the ring */
1123 rx_ring->next_to_alloc = val;
1124
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001125 /* Force memory writes to complete before letting h/w
1126 * know there are new descriptors to fetch. (Only
1127 * applicable for weak-ordered memory model archs,
1128 * such as IA-64).
1129 */
1130 wmb();
1131 writel(val, rx_ring->tail);
1132}
1133
1134/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001135 * i40e_alloc_mapped_page - recycle or make a new page
1136 * @rx_ring: ring to use
1137 * @bi: rx_buffer struct to modify
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001138 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001139 * Returns true if the page was successfully allocated or
1140 * reused.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001141 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001142static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
1143 struct i40e_rx_buffer *bi)
Mitch Williamsa132af22015-01-24 09:58:35 +00001144{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001145 struct page *page = bi->page;
1146 dma_addr_t dma;
Mitch Williamsa132af22015-01-24 09:58:35 +00001147
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001148 /* since we are recycling buffers we should seldom need to alloc */
1149 if (likely(page)) {
1150 rx_ring->rx_stats.page_reuse_count++;
1151 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +00001152 }
1153
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001154 /* alloc new page for storage */
1155 page = dev_alloc_page();
1156 if (unlikely(!page)) {
1157 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001158 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001159 }
1160
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001161 /* map page for use */
1162 dma = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001163
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001164 /* if mapping failed free memory back to system since
1165 * there isn't much point in holding memory we can't use
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001166 */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001167 if (dma_mapping_error(rx_ring->dev, dma)) {
1168 __free_pages(page, 0);
1169 rx_ring->rx_stats.alloc_page_failed++;
1170 return false;
1171 }
1172
1173 bi->dma = dma;
1174 bi->page = page;
1175 bi->page_offset = 0;
1176
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001177 return true;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001178}
1179
1180/**
1181 * i40e_receive_skb - Send a completed packet up the stack
1182 * @rx_ring: rx ring in play
1183 * @skb: packet to send up
1184 * @vlan_tag: vlan tag for packet
1185 **/
1186static void i40e_receive_skb(struct i40e_ring *rx_ring,
1187 struct sk_buff *skb, u16 vlan_tag)
1188{
1189 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001190
Jesse Brandeburga149f2c2016-04-12 08:30:49 -07001191 if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1192 (vlan_tag & VLAN_VID_MASK))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001193 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1194
Alexander Duyck8b650352015-09-24 09:04:32 -07001195 napi_gro_receive(&q_vector->napi, skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001196}
1197
1198/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001199 * i40e_alloc_rx_buffers - Replace used receive buffers
1200 * @rx_ring: ring to place buffers on
1201 * @cleaned_count: number of buffers to replace
1202 *
1203 * Returns false if all allocations were successful, true if any fail
1204 **/
1205bool i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
1206{
1207 u16 ntu = rx_ring->next_to_use;
1208 union i40e_rx_desc *rx_desc;
1209 struct i40e_rx_buffer *bi;
1210
1211 /* do nothing if no valid netdev defined */
1212 if (!rx_ring->netdev || !cleaned_count)
1213 return false;
1214
1215 rx_desc = I40E_RX_DESC(rx_ring, ntu);
1216 bi = &rx_ring->rx_bi[ntu];
1217
1218 do {
1219 if (!i40e_alloc_mapped_page(rx_ring, bi))
1220 goto no_buffers;
1221
1222 /* Refresh the desc even if buffer_addrs didn't change
1223 * because each write-back erases this info.
1224 */
1225 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001226
1227 rx_desc++;
1228 bi++;
1229 ntu++;
1230 if (unlikely(ntu == rx_ring->count)) {
1231 rx_desc = I40E_RX_DESC(rx_ring, 0);
1232 bi = rx_ring->rx_bi;
1233 ntu = 0;
1234 }
1235
1236 /* clear the status bits for the next_to_use descriptor */
1237 rx_desc->wb.qword1.status_error_len = 0;
1238
1239 cleaned_count--;
1240 } while (cleaned_count);
1241
1242 if (rx_ring->next_to_use != ntu)
1243 i40e_release_rx_desc(rx_ring, ntu);
1244
1245 return false;
1246
1247no_buffers:
1248 if (rx_ring->next_to_use != ntu)
1249 i40e_release_rx_desc(rx_ring, ntu);
1250
1251 /* make sure to come back via polling to try again after
1252 * allocation failure
1253 */
1254 return true;
1255}
1256
1257/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001258 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1259 * @vsi: the VSI we care about
1260 * @skb: skb currently being received and modified
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001261 * @rx_desc: the receive descriptor
1262 *
1263 * skb->protocol must be set before this function is called
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001264 **/
1265static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1266 struct sk_buff *skb,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001267 union i40e_rx_desc *rx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001268{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001269 struct i40e_rx_ptype_decoded decoded;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001270 u32 rx_error, rx_status;
Alexander Duyck858296c82016-06-14 15:45:42 -07001271 bool ipv4, ipv6;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001272 u8 ptype;
1273 u64 qword;
1274
1275 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1276 ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT;
1277 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1278 I40E_RXD_QW1_ERROR_SHIFT;
1279 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1280 I40E_RXD_QW1_STATUS_SHIFT;
1281 decoded = decode_rx_desc_ptype(ptype);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001282
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001283 skb->ip_summed = CHECKSUM_NONE;
1284
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001285 skb_checksum_none_assert(skb);
1286
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001287 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001288 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001289 return;
1290
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001291 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001292 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001293 return;
1294
1295 /* both known and outer_ip must be set for the below code to work */
1296 if (!(decoded.known && decoded.outer_ip))
1297 return;
1298
Alexander Duyckfad57332016-01-24 21:17:22 -08001299 ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1300 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
1301 ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1302 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001303
1304 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001305 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1306 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001307 goto checksum_fail;
1308
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001309 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001310 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001311 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001312 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001313 return;
1314
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001315 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001316 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001317 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001318
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001319 /* handle packets that were not able to be checksummed due
1320 * to arrival speed, in this case the stack can compute
1321 * the csum.
1322 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001323 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001324 return;
1325
Alexander Duyck858296c82016-06-14 15:45:42 -07001326 /* If there is an outer header present that might contain a checksum
1327 * we need to bump the checksum level by 1 to reflect the fact that
1328 * we are indicating we validated the inner checksum.
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001329 */
Alexander Duyck858296c82016-06-14 15:45:42 -07001330 if (decoded.tunnel_type >= I40E_RX_PTYPE_TUNNEL_IP_GRENAT)
1331 skb->csum_level = 1;
Alexander Duyckfad57332016-01-24 21:17:22 -08001332
Alexander Duyck858296c82016-06-14 15:45:42 -07001333 /* Only report checksum unnecessary for TCP, UDP, or SCTP */
1334 switch (decoded.inner_prot) {
1335 case I40E_RX_PTYPE_INNER_PROT_TCP:
1336 case I40E_RX_PTYPE_INNER_PROT_UDP:
1337 case I40E_RX_PTYPE_INNER_PROT_SCTP:
1338 skb->ip_summed = CHECKSUM_UNNECESSARY;
1339 /* fall though */
1340 default:
1341 break;
1342 }
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001343
1344 return;
1345
1346checksum_fail:
1347 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001348}
1349
1350/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001351 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001352 * @ptype: the ptype value from the descriptor
1353 *
1354 * Returns a hash type to be used by skb_set_hash
1355 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001356static inline int i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001357{
1358 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1359
1360 if (!decoded.known)
1361 return PKT_HASH_TYPE_NONE;
1362
1363 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1364 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1365 return PKT_HASH_TYPE_L4;
1366 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1367 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1368 return PKT_HASH_TYPE_L3;
1369 else
1370 return PKT_HASH_TYPE_L2;
1371}
1372
1373/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001374 * i40e_rx_hash - set the hash value in the skb
1375 * @ring: descriptor ring
1376 * @rx_desc: specific descriptor
1377 **/
1378static inline void i40e_rx_hash(struct i40e_ring *ring,
1379 union i40e_rx_desc *rx_desc,
1380 struct sk_buff *skb,
1381 u8 rx_ptype)
1382{
1383 u32 hash;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001384 const __le64 rss_mask =
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001385 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1386 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1387
Mitch Williamsa876c3b2016-05-03 15:13:18 -07001388 if (!(ring->netdev->features & NETIF_F_RXHASH))
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001389 return;
1390
1391 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
1392 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1393 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
1394 }
1395}
1396
1397/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001398 * i40e_process_skb_fields - Populate skb header fields from Rx descriptor
1399 * @rx_ring: rx descriptor ring packet is being transacted on
1400 * @rx_desc: pointer to the EOP Rx descriptor
1401 * @skb: pointer to current skb being populated
1402 * @rx_ptype: the packet type decoded by hardware
Mitch Williamsa132af22015-01-24 09:58:35 +00001403 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001404 * This function checks the ring, descriptor, and packet information in
1405 * order to populate the hash, checksum, VLAN, protocol, and
1406 * other fields within the skb.
Mitch Williamsa132af22015-01-24 09:58:35 +00001407 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001408static inline
1409void i40e_process_skb_fields(struct i40e_ring *rx_ring,
1410 union i40e_rx_desc *rx_desc, struct sk_buff *skb,
1411 u8 rx_ptype)
1412{
1413 u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1414 u32 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1415 I40E_RXD_QW1_STATUS_SHIFT;
Jacob Keller144ed172016-10-05 09:30:42 -07001416 u32 tsynvalid = rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK;
1417 u32 tsyn = (rx_status & I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001418 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT;
1419
Jacob Keller12490502016-10-05 09:30:44 -07001420 if (unlikely(tsynvalid))
Jacob Keller144ed172016-10-05 09:30:42 -07001421 i40e_ptp_rx_hwtstamp(rx_ring->vsi->back, skb, tsyn);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001422
1423 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1424
1425 /* modifies the skb - consumes the enet header */
1426 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1427
1428 i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);
1429
1430 skb_record_rx_queue(skb, rx_ring->queue_index);
1431}
1432
1433/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001434 * i40e_cleanup_headers - Correct empty headers
1435 * @rx_ring: rx descriptor ring packet is being transacted on
1436 * @skb: pointer to current skb being fixed
1437 *
1438 * Also address the case where we are pulling data in on pages only
1439 * and as such no data is present in the skb header.
1440 *
1441 * In addition if skb is not at least 60 bytes we need to pad it so that
1442 * it is large enough to qualify as a valid Ethernet frame.
1443 *
1444 * Returns true if an error was encountered and skb was freed.
1445 **/
1446static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb)
1447{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001448 /* if eth_skb_pad returns an error the skb was freed */
1449 if (eth_skb_pad(skb))
1450 return true;
1451
1452 return false;
1453}
1454
1455/**
1456 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
1457 * @rx_ring: rx descriptor ring to store buffers on
1458 * @old_buff: donor buffer to have page reused
1459 *
1460 * Synchronizes page for reuse by the adapter
1461 **/
1462static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
1463 struct i40e_rx_buffer *old_buff)
1464{
1465 struct i40e_rx_buffer *new_buff;
1466 u16 nta = rx_ring->next_to_alloc;
1467
1468 new_buff = &rx_ring->rx_bi[nta];
1469
1470 /* update, and store next to alloc */
1471 nta++;
1472 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1473
1474 /* transfer page from old buffer to new buffer */
1475 *new_buff = *old_buff;
1476}
1477
1478/**
Scott Peterson9b37c932017-02-09 23:43:30 -08001479 * i40e_page_is_reusable - check if any reuse is possible
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001480 * @page: page struct to check
Scott Peterson9b37c932017-02-09 23:43:30 -08001481 *
1482 * A page is not reusable if it was allocated under low memory
1483 * conditions, or it's not in the same NUMA node as this CPU.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001484 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001485static inline bool i40e_page_is_reusable(struct page *page)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001486{
Scott Peterson9b37c932017-02-09 23:43:30 -08001487 return (page_to_nid(page) == numa_mem_id()) &&
1488 !page_is_pfmemalloc(page);
1489}
1490
1491/**
1492 * i40e_can_reuse_rx_page - Determine if this page can be reused by
1493 * the adapter for another receive
1494 *
1495 * @rx_buffer: buffer containing the page
1496 * @page: page address from rx_buffer
1497 * @truesize: actual size of the buffer in this page
1498 *
1499 * If page is reusable, rx_buffer->page_offset is adjusted to point to
1500 * an unused region in the page.
1501 *
1502 * For small pages, @truesize will be a constant value, half the size
1503 * of the memory at page. We'll attempt to alternate between high and
1504 * low halves of the page, with one half ready for use by the hardware
1505 * and the other half being consumed by the stack. We use the page
1506 * ref count to determine whether the stack has finished consuming the
1507 * portion of this page that was passed up with a previous packet. If
1508 * the page ref count is >1, we'll assume the "other" half page is
1509 * still busy, and this page cannot be reused.
1510 *
1511 * For larger pages, @truesize will be the actual space used by the
1512 * received packet (adjusted upward to an even multiple of the cache
1513 * line size). This will advance through the page by the amount
1514 * actually consumed by the received packets while there is still
1515 * space for a buffer. Each region of larger pages will be used at
1516 * most once, after which the page will not be reused.
1517 *
1518 * In either case, if the page is reusable its refcount is increased.
1519 **/
1520static bool i40e_can_reuse_rx_page(struct i40e_rx_buffer *rx_buffer,
1521 struct page *page,
1522 const unsigned int truesize)
1523{
1524#if (PAGE_SIZE >= 8192)
1525 unsigned int last_offset = PAGE_SIZE - I40E_RXBUFFER_2048;
1526#endif
1527
1528 /* Is any reuse possible? */
1529 if (unlikely(!i40e_page_is_reusable(page)))
1530 return false;
1531
1532#if (PAGE_SIZE < 8192)
1533 /* if we are only owner of page we can reuse it */
1534 if (unlikely(page_count(page) != 1))
1535 return false;
1536
1537 /* flip page offset to other buffer */
1538 rx_buffer->page_offset ^= truesize;
1539#else
1540 /* move offset up to the next cache line */
1541 rx_buffer->page_offset += truesize;
1542
1543 if (rx_buffer->page_offset > last_offset)
1544 return false;
1545#endif
1546
1547 /* Inc ref count on page before passing it up to the stack */
1548 get_page(page);
1549
1550 return true;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001551}
1552
1553/**
1554 * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff
1555 * @rx_ring: rx descriptor ring to transact packets on
1556 * @rx_buffer: buffer containing page to add
Scott Peterson7987dcd2017-02-09 23:37:28 -08001557 * @size: packet length from rx_desc
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001558 * @skb: sk_buff to place the data into
1559 *
1560 * This function will add the data contained in rx_buffer->page to the skb.
1561 * This is done either through a direct copy if the data in the buffer is
1562 * less than the skb header size, otherwise it will just attach the page as
1563 * a frag to the skb.
1564 *
1565 * The function will then update the page offset if necessary and return
1566 * true if the buffer can be reused by the adapter.
1567 **/
1568static bool i40e_add_rx_frag(struct i40e_ring *rx_ring,
1569 struct i40e_rx_buffer *rx_buffer,
Scott Peterson7987dcd2017-02-09 23:37:28 -08001570 unsigned int size,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001571 struct sk_buff *skb)
1572{
1573 struct page *page = rx_buffer->page;
Scott Peterson9b37c932017-02-09 23:43:30 -08001574 unsigned char *va = page_address(page) + rx_buffer->page_offset;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001575#if (PAGE_SIZE < 8192)
1576 unsigned int truesize = I40E_RXBUFFER_2048;
1577#else
1578 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001579#endif
Scott Peterson9b37c932017-02-09 23:43:30 -08001580 unsigned int pull_len;
1581
1582 if (unlikely(skb_is_nonlinear(skb)))
1583 goto add_tail_frag;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001584
1585 /* will the data fit in the skb we allocated? if so, just
1586 * copy it as it is pretty small anyway
1587 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001588 if (size <= I40E_RX_HDR_SIZE) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001589 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1590
Scott Peterson9b37c932017-02-09 23:43:30 -08001591 /* page is reusable, we can reuse buffer as-is */
1592 if (likely(i40e_page_is_reusable(page)))
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001593 return true;
1594
1595 /* this page cannot be reused so discard it */
1596 __free_pages(page, 0);
1597 return false;
1598 }
1599
Scott Peterson9b37c932017-02-09 23:43:30 -08001600 /* we need the header to contain the greater of either
1601 * ETH_HLEN or 60 bytes if the skb->len is less than
1602 * 60 for skb_pad.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001603 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001604 pull_len = eth_get_headlen(va, I40E_RX_HDR_SIZE);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001605
Scott Peterson9b37c932017-02-09 23:43:30 -08001606 /* align pull length to size of long to optimize
1607 * memcpy performance
1608 */
1609 memcpy(__skb_put(skb, pull_len), va, ALIGN(pull_len, sizeof(long)));
1610
1611 /* update all of the pointers */
1612 va += pull_len;
1613 size -= pull_len;
1614
1615add_tail_frag:
1616 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1617 (unsigned long)va & ~PAGE_MASK, size, truesize);
1618
1619 return i40e_can_reuse_rx_page(rx_buffer, page, truesize);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001620}
1621
1622/**
1623 * i40e_fetch_rx_buffer - Allocate skb and populate it
1624 * @rx_ring: rx descriptor ring to transact packets on
1625 * @rx_desc: descriptor containing info written by hardware
1626 *
1627 * This function allocates an skb on the fly, and populates it with the page
1628 * data from the current receive descriptor, taking care to set up the skb
1629 * correctly, as well as handling calling the page recycle function if
1630 * necessary.
1631 */
1632static inline
1633struct sk_buff *i40e_fetch_rx_buffer(struct i40e_ring *rx_ring,
Scott Petersone72e5652017-02-09 23:40:25 -08001634 union i40e_rx_desc *rx_desc,
1635 struct sk_buff *skb)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001636{
Scott Peterson7987dcd2017-02-09 23:37:28 -08001637 u64 local_status_error_len =
1638 le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1639 unsigned int size =
1640 (local_status_error_len & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1641 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001642 struct i40e_rx_buffer *rx_buffer;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001643 struct page *page;
1644
1645 rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean];
1646 page = rx_buffer->page;
1647 prefetchw(page);
1648
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001649 if (likely(!skb)) {
1650 void *page_addr = page_address(page) + rx_buffer->page_offset;
1651
1652 /* prefetch first cache line of first page */
1653 prefetch(page_addr);
1654#if L1_CACHE_BYTES < 128
1655 prefetch(page_addr + L1_CACHE_BYTES);
1656#endif
1657
1658 /* allocate a skb to store the frags */
1659 skb = __napi_alloc_skb(&rx_ring->q_vector->napi,
1660 I40E_RX_HDR_SIZE,
1661 GFP_ATOMIC | __GFP_NOWARN);
1662 if (unlikely(!skb)) {
1663 rx_ring->rx_stats.alloc_buff_failed++;
1664 return NULL;
1665 }
1666
1667 /* we will be copying header into skb->data in
1668 * pskb_may_pull so it is in our interest to prefetch
1669 * it now to avoid a possible cache miss
1670 */
1671 prefetchw(skb->data);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001672 }
1673
1674 /* we are reusing so sync this buffer for CPU use */
1675 dma_sync_single_range_for_cpu(rx_ring->dev,
1676 rx_buffer->dma,
1677 rx_buffer->page_offset,
Scott Peterson7987dcd2017-02-09 23:37:28 -08001678 size,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001679 DMA_FROM_DEVICE);
1680
1681 /* pull page into skb */
Scott Peterson7987dcd2017-02-09 23:37:28 -08001682 if (i40e_add_rx_frag(rx_ring, rx_buffer, size, skb)) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001683 /* hand second half of page back to the ring */
1684 i40e_reuse_rx_page(rx_ring, rx_buffer);
1685 rx_ring->rx_stats.page_reuse_count++;
1686 } else {
1687 /* we are not reusing the buffer so unmap it */
1688 dma_unmap_page(rx_ring->dev, rx_buffer->dma, PAGE_SIZE,
1689 DMA_FROM_DEVICE);
1690 }
1691
1692 /* clear contents of buffer_info */
1693 rx_buffer->page = NULL;
1694
1695 return skb;
1696}
1697
1698/**
1699 * i40e_is_non_eop - process handling of non-EOP buffers
1700 * @rx_ring: Rx ring being processed
1701 * @rx_desc: Rx descriptor for current buffer
1702 * @skb: Current socket buffer containing buffer in progress
1703 *
1704 * This function updates next to clean. If the buffer is an EOP buffer
1705 * this function exits returning false, otherwise it will place the
1706 * sk_buff in the next buffer to be chained and return true indicating
1707 * that this is in fact a non-EOP buffer.
1708 **/
1709static bool i40e_is_non_eop(struct i40e_ring *rx_ring,
1710 union i40e_rx_desc *rx_desc,
1711 struct sk_buff *skb)
1712{
1713 u32 ntc = rx_ring->next_to_clean + 1;
1714
1715 /* fetch, update, and store next to clean */
1716 ntc = (ntc < rx_ring->count) ? ntc : 0;
1717 rx_ring->next_to_clean = ntc;
1718
1719 prefetch(I40E_RX_DESC(rx_ring, ntc));
1720
1721#define staterrlen rx_desc->wb.qword1.status_error_len
1722 if (unlikely(i40e_rx_is_programming_status(le64_to_cpu(staterrlen)))) {
1723 i40e_clean_programming_status(rx_ring, rx_desc);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001724 return true;
1725 }
1726 /* if we are the last buffer then there is nothing else to do */
1727#define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
1728 if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
1729 return false;
1730
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001731 rx_ring->rx_stats.non_eop_descs++;
1732
1733 return true;
1734}
1735
1736/**
1737 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1738 * @rx_ring: rx descriptor ring to transact packets on
1739 * @budget: Total limit on number of packets to process
1740 *
1741 * This function provides a "bounce buffer" approach to Rx interrupt
1742 * processing. The advantage to this is that on systems that have
1743 * expensive overhead for IOMMU access this provides a means of avoiding
1744 * it by maintaining the mapping of the page to the system.
1745 *
1746 * Returns amount of work completed
1747 **/
1748static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
Mitch Williamsa132af22015-01-24 09:58:35 +00001749{
1750 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Scott Petersone72e5652017-02-09 23:40:25 -08001751 struct sk_buff *skb = rx_ring->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001752 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001753 bool failure = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001754
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001755 while (likely(total_rx_packets < budget)) {
1756 union i40e_rx_desc *rx_desc;
Mitch Williamsa132af22015-01-24 09:58:35 +00001757 u16 vlan_tag;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001758 u8 rx_ptype;
1759 u64 qword;
1760
Mitch Williamsa132af22015-01-24 09:58:35 +00001761 /* return some buffers to hardware, one at a time is too slow */
1762 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001763 failure = failure ||
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001764 i40e_alloc_rx_buffers(rx_ring, cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00001765 cleaned_count = 0;
1766 }
1767
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001768 rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean);
1769
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001770 /* status_error_len will always be zero for unused descriptors
1771 * because it's cleared in cleanup, and overlaps with hdr_addr
1772 * which is always zero because packet split isn't used, if the
1773 * hardware wrote DD then it will be non-zero
1774 */
Alexander Duyck99dad8b2016-09-27 11:28:50 -07001775 if (!i40e_test_staterr(rx_desc,
1776 BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001777 break;
1778
Mitch Williamsa132af22015-01-24 09:58:35 +00001779 /* This memory barrier is needed to keep us from reading
1780 * any other fields out of the rx_desc until we know the
1781 * DD bit is set.
1782 */
Alexander Duyck67317162015-04-08 18:49:43 -07001783 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001784
Scott Petersone72e5652017-02-09 23:40:25 -08001785 skb = i40e_fetch_rx_buffer(rx_ring, rx_desc, skb);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001786 if (!skb)
1787 break;
Mitch Williamsa132af22015-01-24 09:58:35 +00001788
Mitch Williamsa132af22015-01-24 09:58:35 +00001789 cleaned_count++;
1790
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001791 if (i40e_is_non_eop(rx_ring, rx_desc, skb))
Mitch Williamsa132af22015-01-24 09:58:35 +00001792 continue;
Mitch Williamsa132af22015-01-24 09:58:35 +00001793
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001794 /* ERR_MASK will only have valid bits if EOP set, and
1795 * what we are doing here is actually checking
1796 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
1797 * the error field
1798 */
1799 if (unlikely(i40e_test_staterr(rx_desc, BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001800 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001801 continue;
1802 }
1803
Scott Petersone72e5652017-02-09 23:40:25 -08001804 if (i40e_cleanup_headers(rx_ring, skb)) {
1805 skb = NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001806 continue;
Scott Petersone72e5652017-02-09 23:40:25 -08001807 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001808
1809 /* probably a little skewed due to removing CRC */
1810 total_rx_bytes += skb->len;
Mitch Williamsa132af22015-01-24 09:58:35 +00001811
Alexander Duyck99dad8b2016-09-27 11:28:50 -07001812 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1813 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1814 I40E_RXD_QW1_PTYPE_SHIFT;
1815
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001816 /* populate checksum, VLAN, and protocol */
1817 i40e_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype);
Mitch Williamsa132af22015-01-24 09:58:35 +00001818
Mitch Williamsa132af22015-01-24 09:58:35 +00001819#ifdef I40E_FCOE
Jesse Brandeburg1f15d662016-04-01 03:56:06 -07001820 if (unlikely(
1821 i40e_rx_is_fcoe(rx_ptype) &&
1822 !i40e_fcoe_handle_offload(rx_ring, rx_desc, skb))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001823 dev_kfree_skb_any(skb);
1824 continue;
1825 }
1826#endif
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001827
1828 vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ?
1829 le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0;
1830
Mitch Williamsa132af22015-01-24 09:58:35 +00001831 i40e_receive_skb(rx_ring, skb, vlan_tag);
Scott Petersone72e5652017-02-09 23:40:25 -08001832 skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001833
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001834 /* update budget accounting */
1835 total_rx_packets++;
1836 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001837
Scott Petersone72e5652017-02-09 23:40:25 -08001838 rx_ring->skb = skb;
1839
Mitch Williamsa132af22015-01-24 09:58:35 +00001840 u64_stats_update_begin(&rx_ring->syncp);
1841 rx_ring->stats.packets += total_rx_packets;
1842 rx_ring->stats.bytes += total_rx_bytes;
1843 u64_stats_update_end(&rx_ring->syncp);
1844 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1845 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1846
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001847 /* guarantee a trip back through this routine if there was a failure */
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001848 return failure ? budget : total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001849}
1850
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001851static u32 i40e_buildreg_itr(const int type, const u16 itr)
1852{
1853 u32 val;
1854
1855 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08001856 /* Don't clear PBA because that can cause lost interrupts that
1857 * came in while we were cleaning/polling
1858 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001859 (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
1860 (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
1861
1862 return val;
1863}
1864
1865/* a small macro to shorten up some long lines */
1866#define INTREG I40E_PFINT_DYN_CTLN
Jacob Keller65e87c02016-09-12 14:18:44 -07001867static inline int get_rx_itr_enabled(struct i40e_vsi *vsi, int idx)
1868{
1869 return !!(vsi->rx_rings[idx]->rx_itr_setting);
1870}
1871
1872static inline int get_tx_itr_enabled(struct i40e_vsi *vsi, int idx)
1873{
1874 return !!(vsi->tx_rings[idx]->tx_itr_setting);
1875}
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001876
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001877/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001878 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
1879 * @vsi: the VSI we care about
1880 * @q_vector: q_vector for which itr is being updated and interrupt enabled
1881 *
1882 **/
1883static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
1884 struct i40e_q_vector *q_vector)
1885{
1886 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001887 bool rx = false, tx = false;
1888 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001889 int vector;
Kan Lianga75e8002016-02-19 09:24:04 -05001890 int idx = q_vector->v_idx;
Jacob Keller65e87c02016-09-12 14:18:44 -07001891 int rx_itr_setting, tx_itr_setting;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001892
1893 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001894
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001895 /* avoid dynamic calculation if in countdown mode OR if
1896 * all dynamic is disabled
1897 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001898 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
1899
Jacob Keller65e87c02016-09-12 14:18:44 -07001900 rx_itr_setting = get_rx_itr_enabled(vsi, idx);
1901 tx_itr_setting = get_tx_itr_enabled(vsi, idx);
1902
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001903 if (q_vector->itr_countdown > 0 ||
Jacob Keller65e87c02016-09-12 14:18:44 -07001904 (!ITR_IS_DYNAMIC(rx_itr_setting) &&
1905 !ITR_IS_DYNAMIC(tx_itr_setting))) {
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001906 goto enable_int;
1907 }
1908
Jacob Keller65e87c02016-09-12 14:18:44 -07001909 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001910 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
1911 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001912 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001913
Jacob Keller65e87c02016-09-12 14:18:44 -07001914 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001915 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
1916 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001917 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001918
1919 if (rx || tx) {
1920 /* get the higher of the two ITR adjustments and
1921 * use the same value for both ITR registers
1922 * when in adaptive mode (Rx and/or Tx)
1923 */
1924 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
1925
1926 q_vector->tx.itr = q_vector->rx.itr = itr;
1927 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
1928 tx = true;
1929 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
1930 rx = true;
1931 }
1932
1933 /* only need to enable the interrupt once, but need
1934 * to possibly update both ITR values
1935 */
1936 if (rx) {
1937 /* set the INTENA_MSK_MASK so that this first write
1938 * won't actually enable the interrupt, instead just
1939 * updating the ITR (it's bit 31 PF and VF)
1940 */
1941 rxval |= BIT(31);
1942 /* don't check _DOWN because interrupt isn't being enabled */
1943 wr32(hw, INTREG(vector - 1), rxval);
1944 }
1945
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001946enable_int:
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001947 if (!test_bit(__I40E_DOWN, &vsi->state))
1948 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001949
1950 if (q_vector->itr_countdown)
1951 q_vector->itr_countdown--;
1952 else
1953 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001954}
1955
1956/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001957 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
1958 * @napi: napi struct with our devices info in it
1959 * @budget: amount of work driver is allowed to do this pass, in packets
1960 *
1961 * This function will clean all queues associated with a q_vector.
1962 *
1963 * Returns the amount of work done
1964 **/
1965int i40e_napi_poll(struct napi_struct *napi, int budget)
1966{
1967 struct i40e_q_vector *q_vector =
1968 container_of(napi, struct i40e_q_vector, napi);
1969 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001970 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001971 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001972 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001973 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001974 int work_done = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001975
1976 if (test_bit(__I40E_DOWN, &vsi->state)) {
1977 napi_complete(napi);
1978 return 0;
1979 }
1980
Kiran Patil9c6c1252015-11-06 15:26:02 -08001981 /* Clear hung_detected bit */
1982 clear_bit(I40E_Q_VECTOR_HUNG_DETECT, &q_vector->hung_detected);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001983 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001984 * budget and be more aggressive about cleaning up the Tx descriptors.
1985 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001986 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duycka619afe2016-03-07 09:30:03 -08001987 if (!i40e_clean_tx_irq(vsi, ring, budget)) {
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08001988 clean_complete = false;
1989 continue;
1990 }
1991 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04001992 ring->arm_wb = false;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001993 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001994
Alexander Duyckc67cace2015-09-24 09:04:26 -07001995 /* Handle case where we are called by netpoll with a budget of 0 */
1996 if (budget <= 0)
1997 goto tx_only;
1998
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001999 /* We attempt to distribute budget to each Rx queue fairly, but don't
2000 * allow the budget to go below 1 because that would exit polling early.
2001 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002002 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002003
Mitch Williamsa132af22015-01-24 09:58:35 +00002004 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002005 int cleaned = i40e_clean_rx_irq(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002006
2007 work_done += cleaned;
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002008 /* if we clean as many as budgeted, we must not be done */
2009 if (cleaned >= budget_per_ring)
2010 clean_complete = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00002011 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002012
2013 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002014 if (!clean_complete) {
Alan Brady96db7762016-09-14 16:24:38 -07002015 const cpumask_t *aff_mask = &q_vector->affinity_mask;
2016 int cpu_id = smp_processor_id();
2017
2018 /* It is possible that the interrupt affinity has changed but,
2019 * if the cpu is pegged at 100%, polling will never exit while
2020 * traffic continues and the interrupt will be stuck on this
2021 * cpu. We check to make sure affinity is correct before we
2022 * continue to poll, otherwise we must stop polling so the
2023 * interrupt can move to the correct cpu.
2024 */
2025 if (likely(cpumask_test_cpu(cpu_id, aff_mask) ||
2026 !(vsi->back->flags & I40E_FLAG_MSIX_ENABLED))) {
Alexander Duyckc67cace2015-09-24 09:04:26 -07002027tx_only:
Alan Brady96db7762016-09-14 16:24:38 -07002028 if (arm_wb) {
2029 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
2030 i40e_enable_wb_on_itr(vsi, q_vector);
2031 }
2032 return budget;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04002033 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002034 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002035
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04002036 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
2037 q_vector->arm_wb_state = false;
2038
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002039 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002040 napi_complete_done(napi, work_done);
Alan Brady96db7762016-09-14 16:24:38 -07002041
2042 /* If we're prematurely stopping polling to fix the interrupt
2043 * affinity we want to make sure polling starts back up so we
2044 * issue a call to i40e_force_wb which triggers a SW interrupt.
2045 */
2046 if (!clean_complete)
2047 i40e_force_wb(vsi, q_vector);
2048 else if (!(vsi->back->flags & I40E_FLAG_MSIX_ENABLED))
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08002049 i40e_irq_dynamic_enable_icr0(vsi->back, false);
Alan Brady96db7762016-09-14 16:24:38 -07002050 else
2051 i40e_update_enable_itr(vsi, q_vector);
2052
Alexander Duyck6beb84a2016-11-08 13:05:16 -08002053 return min(work_done, budget - 1);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002054}
2055
2056/**
2057 * i40e_atr - Add a Flow Director ATR filter
2058 * @tx_ring: ring to add programming descriptor to
2059 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002060 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002061 **/
2062static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002063 u32 tx_flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002064{
2065 struct i40e_filter_program_desc *fdir_desc;
2066 struct i40e_pf *pf = tx_ring->vsi->back;
2067 union {
2068 unsigned char *network;
2069 struct iphdr *ipv4;
2070 struct ipv6hdr *ipv6;
2071 } hdr;
2072 struct tcphdr *th;
2073 unsigned int hlen;
2074 u32 flex_ptype, dtype_cmd;
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002075 int l4_proto;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002076 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002077
2078 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08002079 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002080 return;
2081
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00002082 if ((pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
2083 return;
2084
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002085 /* if sampling is disabled do nothing */
2086 if (!tx_ring->atr_sample_rate)
2087 return;
2088
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002089 /* Currently only IPv4/IPv6 with TCP is supported */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002090 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002091 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002092
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002093 /* snag network header to get L4 type and address */
2094 hdr.network = (tx_flags & I40E_TX_FLAGS_UDP_TUNNEL) ?
2095 skb_inner_network_header(skb) : skb_network_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002096
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002097 /* Note: tx_flags gets modified to reflect inner protocols in
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002098 * tx_enable_csum function if encap is enabled.
2099 */
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002100 if (tx_flags & I40E_TX_FLAGS_IPV4) {
2101 /* access ihl as u8 to avoid unaligned access on ia64 */
2102 hlen = (hdr.network[0] & 0x0F) << 2;
2103 l4_proto = hdr.ipv4->protocol;
2104 } else {
2105 hlen = hdr.network - skb->data;
2106 l4_proto = ipv6_find_hdr(skb, &hlen, IPPROTO_TCP, NULL, NULL);
2107 hlen -= hdr.network - skb->data;
2108 }
2109
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002110 if (l4_proto != IPPROTO_TCP)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002111 return;
2112
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002113 th = (struct tcphdr *)(hdr.network + hlen);
2114
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002115 /* Due to lack of space, no more new filters can be programmed */
2116 if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
2117 return;
Anjali Singhai Jain72b74862016-01-08 17:50:21 -08002118 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
2119 (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE))) {
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002120 /* HW ATR eviction will take care of removing filters on FIN
2121 * and RST packets.
2122 */
2123 if (th->fin || th->rst)
2124 return;
2125 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002126
2127 tx_ring->atr_count++;
2128
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002129 /* sample on all syn/fin/rst packets or once every atr sample rate */
2130 if (!th->fin &&
2131 !th->syn &&
2132 !th->rst &&
2133 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002134 return;
2135
2136 tx_ring->atr_count = 0;
2137
2138 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002139 i = tx_ring->next_to_use;
2140 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2141
2142 i++;
2143 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002144
2145 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2146 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002147 flex_ptype |= (tx_flags & I40E_TX_FLAGS_IPV4) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002148 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2149 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2150 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2151 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2152
2153 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2154
2155 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2156
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002157 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002158 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2159 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2160 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2161 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2162
2163 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2164 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2165
2166 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2167 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2168
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002169 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002170 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002171 dtype_cmd |=
2172 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2173 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2174 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2175 else
2176 dtype_cmd |=
2177 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2178 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2179 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002180
Anjali Singhai Jain72b74862016-01-08 17:50:21 -08002181 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
2182 (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)))
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002183 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2184
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002185 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002186 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002187 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002188 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002189}
2190
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002191/**
2192 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2193 * @skb: send buffer
2194 * @tx_ring: ring to send buffer on
2195 * @flags: the tx flags to be set
2196 *
2197 * Checks the skb and set up correspondingly several generic transmit flags
2198 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2199 *
2200 * Returns error code indicate the frame should be dropped upon error and the
2201 * otherwise returns 0 to indicate the flags has been set properly.
2202 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002203#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002204inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002205 struct i40e_ring *tx_ring,
2206 u32 *flags)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002207#else
2208static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2209 struct i40e_ring *tx_ring,
2210 u32 *flags)
Vasu Dev38e00432014-08-01 13:27:03 -07002211#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002212{
2213 __be16 protocol = skb->protocol;
2214 u32 tx_flags = 0;
2215
Greg Rose31eaacc2015-03-31 00:45:03 -07002216 if (protocol == htons(ETH_P_8021Q) &&
2217 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2218 /* When HW VLAN acceleration is turned off by the user the
2219 * stack sets the protocol to 8021q so that the driver
2220 * can take any steps required to support the SW only
2221 * VLAN handling. In our case the driver doesn't need
2222 * to take any further steps so just set the protocol
2223 * to the encapsulated ethertype.
2224 */
2225 skb->protocol = vlan_get_protocol(skb);
2226 goto out;
2227 }
2228
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002229 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002230 if (skb_vlan_tag_present(skb)) {
2231 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002232 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2233 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002234 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002235 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002236
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002237 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2238 if (!vhdr)
2239 return -EINVAL;
2240
2241 protocol = vhdr->h_vlan_encapsulated_proto;
2242 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2243 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2244 }
2245
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002246 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2247 goto out;
2248
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002249 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002250 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2251 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002252 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2253 tx_flags |= (skb->priority & 0x7) <<
2254 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2255 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2256 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002257 int rc;
2258
2259 rc = skb_cow_head(skb, 0);
2260 if (rc < 0)
2261 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002262 vhdr = (struct vlan_ethhdr *)skb->data;
2263 vhdr->h_vlan_TCI = htons(tx_flags >>
2264 I40E_TX_FLAGS_VLAN_SHIFT);
2265 } else {
2266 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2267 }
2268 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002269
2270out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002271 *flags = tx_flags;
2272 return 0;
2273}
2274
2275/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002276 * i40e_tso - set up the tso context descriptor
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002277 * @first: pointer to first Tx buffer for xmit
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002278 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002279 * @cd_type_cmd_tso_mss: Quad Word 1
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002280 *
2281 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2282 **/
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002283static int i40e_tso(struct i40e_tx_buffer *first, u8 *hdr_len,
2284 u64 *cd_type_cmd_tso_mss)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002285{
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002286 struct sk_buff *skb = first->skb;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002287 u64 cd_cmd, cd_tso_len, cd_mss;
Alexander Duyckc7770192016-01-24 21:16:35 -08002288 union {
2289 struct iphdr *v4;
2290 struct ipv6hdr *v6;
2291 unsigned char *hdr;
2292 } ip;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002293 union {
2294 struct tcphdr *tcp;
Alexander Duyck54532052016-01-24 21:17:29 -08002295 struct udphdr *udp;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002296 unsigned char *hdr;
2297 } l4;
2298 u32 paylen, l4_offset;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002299 u16 gso_segs, gso_size;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002300 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002301
Shannon Nelsone9f65632016-01-04 10:33:04 -08002302 if (skb->ip_summed != CHECKSUM_PARTIAL)
2303 return 0;
2304
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002305 if (!skb_is_gso(skb))
2306 return 0;
2307
Francois Romieudd225bc2014-03-30 03:14:48 +00002308 err = skb_cow_head(skb, 0);
2309 if (err < 0)
2310 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002311
Alexander Duyckc7770192016-01-24 21:16:35 -08002312 ip.hdr = skb_network_header(skb);
2313 l4.hdr = skb_transport_header(skb);
Anjali Singhaidf230752014-12-19 02:58:16 +00002314
Alexander Duyckc7770192016-01-24 21:16:35 -08002315 /* initialize outer IP header fields */
2316 if (ip.v4->version == 4) {
2317 ip.v4->tot_len = 0;
2318 ip.v4->check = 0;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002319 } else {
Alexander Duyckc7770192016-01-24 21:16:35 -08002320 ip.v6->payload_len = 0;
2321 }
2322
Alexander Duyck577389a2016-04-02 00:06:56 -07002323 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002324 SKB_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07002325 SKB_GSO_IPXIP4 |
Alexander Duyckbf2d1df2016-05-18 10:44:53 -07002326 SKB_GSO_IPXIP6 |
Alexander Duyck577389a2016-04-02 00:06:56 -07002327 SKB_GSO_UDP_TUNNEL |
Alexander Duyck54532052016-01-24 21:17:29 -08002328 SKB_GSO_UDP_TUNNEL_CSUM)) {
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002329 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
2330 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
2331 l4.udp->len = 0;
2332
Alexander Duyck54532052016-01-24 21:17:29 -08002333 /* determine offset of outer transport header */
2334 l4_offset = l4.hdr - skb->data;
2335
2336 /* remove payload length from outer checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002337 paylen = skb->len - l4_offset;
2338 csum_replace_by_diff(&l4.udp->check, htonl(paylen));
Alexander Duyck54532052016-01-24 21:17:29 -08002339 }
2340
Alexander Duyckc7770192016-01-24 21:16:35 -08002341 /* reset pointers to inner headers */
2342 ip.hdr = skb_inner_network_header(skb);
2343 l4.hdr = skb_inner_transport_header(skb);
2344
2345 /* initialize inner IP header fields */
2346 if (ip.v4->version == 4) {
2347 ip.v4->tot_len = 0;
2348 ip.v4->check = 0;
2349 } else {
2350 ip.v6->payload_len = 0;
2351 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002352 }
2353
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002354 /* determine offset of inner transport header */
2355 l4_offset = l4.hdr - skb->data;
2356
2357 /* remove payload length from inner checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002358 paylen = skb->len - l4_offset;
2359 csum_replace_by_diff(&l4.tcp->check, htonl(paylen));
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002360
2361 /* compute length of segmentation header */
2362 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002363
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002364 /* pull values out of skb_shinfo */
2365 gso_size = skb_shinfo(skb)->gso_size;
2366 gso_segs = skb_shinfo(skb)->gso_segs;
2367
2368 /* update GSO size and bytecount with header size */
2369 first->gso_segs = gso_segs;
2370 first->bytecount += (first->gso_segs - 1) * *hdr_len;
2371
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002372 /* find the field values */
2373 cd_cmd = I40E_TX_CTX_DESC_TSO;
2374 cd_tso_len = skb->len - *hdr_len;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002375 cd_mss = gso_size;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002376 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2377 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2378 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002379 return 1;
2380}
2381
2382/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002383 * i40e_tsyn - set up the tsyn context descriptor
2384 * @tx_ring: ptr to the ring to send
2385 * @skb: ptr to the skb we're sending
2386 * @tx_flags: the collected send information
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002387 * @cd_type_cmd_tso_mss: Quad Word 1
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002388 *
2389 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2390 **/
2391static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2392 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2393{
2394 struct i40e_pf *pf;
2395
2396 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2397 return 0;
2398
2399 /* Tx timestamps cannot be sampled when doing TSO */
2400 if (tx_flags & I40E_TX_FLAGS_TSO)
2401 return 0;
2402
2403 /* only timestamp the outbound packet if the user has requested it and
2404 * we are not already transmitting a packet to be timestamped
2405 */
2406 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002407 if (!(pf->flags & I40E_FLAG_PTP))
2408 return 0;
2409
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002410 if (pf->ptp_tx &&
2411 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002412 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2413 pf->ptp_tx_skb = skb_get(skb);
2414 } else {
2415 return 0;
2416 }
2417
2418 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2419 I40E_TXD_CTX_QW1_CMD_SHIFT;
2420
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002421 return 1;
2422}
2423
2424/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002425 * i40e_tx_enable_csum - Enable Tx checksum offloads
2426 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002427 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002428 * @td_cmd: Tx descriptor command bits to set
2429 * @td_offset: Tx descriptor header offsets to set
Jean Sacren554f4542015-10-13 01:06:28 -06002430 * @tx_ring: Tx descriptor ring
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002431 * @cd_tunneling: ptr to context desc bits
2432 **/
Alexander Duyck529f1f62016-01-24 21:17:10 -08002433static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
2434 u32 *td_cmd, u32 *td_offset,
2435 struct i40e_ring *tx_ring,
2436 u32 *cd_tunneling)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002437{
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002438 union {
2439 struct iphdr *v4;
2440 struct ipv6hdr *v6;
2441 unsigned char *hdr;
2442 } ip;
2443 union {
2444 struct tcphdr *tcp;
2445 struct udphdr *udp;
2446 unsigned char *hdr;
2447 } l4;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002448 unsigned char *exthdr;
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002449 u32 offset, cmd = 0;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002450 __be16 frag_off;
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002451 u8 l4_proto = 0;
2452
Alexander Duyck529f1f62016-01-24 21:17:10 -08002453 if (skb->ip_summed != CHECKSUM_PARTIAL)
2454 return 0;
2455
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002456 ip.hdr = skb_network_header(skb);
2457 l4.hdr = skb_transport_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002458
Alexander Duyck475b4202016-01-24 21:17:01 -08002459 /* compute outer L2 header size */
2460 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2461
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002462 if (skb->encapsulation) {
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002463 u32 tunnel = 0;
Alexander Duycka0064722016-01-24 21:16:48 -08002464 /* define outer network header type */
2465 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002466 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2467 I40E_TX_CTX_EXT_IP_IPV4 :
2468 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2469
Alexander Duycka0064722016-01-24 21:16:48 -08002470 l4_proto = ip.v4->protocol;
2471 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002472 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002473
2474 exthdr = ip.hdr + sizeof(*ip.v6);
Alexander Duycka0064722016-01-24 21:16:48 -08002475 l4_proto = ip.v6->nexthdr;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002476 if (l4.hdr != exthdr)
2477 ipv6_skip_exthdr(skb, exthdr - skb->data,
2478 &l4_proto, &frag_off);
Alexander Duycka0064722016-01-24 21:16:48 -08002479 }
2480
2481 /* define outer transport */
2482 switch (l4_proto) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002483 case IPPROTO_UDP:
Alexander Duyck475b4202016-01-24 21:17:01 -08002484 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002485 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002486 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002487 case IPPROTO_GRE:
Alexander Duyck475b4202016-01-24 21:17:01 -08002488 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
Alexander Duycka0064722016-01-24 21:16:48 -08002489 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002490 break;
Alexander Duyck577389a2016-04-02 00:06:56 -07002491 case IPPROTO_IPIP:
2492 case IPPROTO_IPV6:
2493 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
2494 l4.hdr = skb_inner_network_header(skb);
2495 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002496 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002497 if (*tx_flags & I40E_TX_FLAGS_TSO)
2498 return -1;
2499
2500 skb_checksum_help(skb);
2501 return 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002502 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002503
Alexander Duyck577389a2016-04-02 00:06:56 -07002504 /* compute outer L3 header size */
2505 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
2506 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
2507
2508 /* switch IP header pointer from outer to inner header */
2509 ip.hdr = skb_inner_network_header(skb);
2510
Alexander Duyck475b4202016-01-24 21:17:01 -08002511 /* compute tunnel header size */
2512 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
2513 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
2514
Alexander Duyck54532052016-01-24 21:17:29 -08002515 /* indicate if we need to offload outer UDP header */
2516 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002517 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
Alexander Duyck54532052016-01-24 21:17:29 -08002518 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
2519 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
2520
Alexander Duyck475b4202016-01-24 21:17:01 -08002521 /* record tunnel offload values */
2522 *cd_tunneling |= tunnel;
2523
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002524 /* switch L4 header pointer from outer to inner */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002525 l4.hdr = skb_inner_transport_header(skb);
Alexander Duycka0064722016-01-24 21:16:48 -08002526 l4_proto = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002527
Alexander Duycka0064722016-01-24 21:16:48 -08002528 /* reset type as we transition from outer to inner headers */
2529 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
2530 if (ip.v4->version == 4)
2531 *tx_flags |= I40E_TX_FLAGS_IPV4;
2532 if (ip.v6->version == 6)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002533 *tx_flags |= I40E_TX_FLAGS_IPV6;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002534 }
2535
2536 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002537 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002538 l4_proto = ip.v4->protocol;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002539 /* the stack computes the IP header already, the only time we
2540 * need the hardware to recompute it is in the case of TSO.
2541 */
Alexander Duyck475b4202016-01-24 21:17:01 -08002542 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2543 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
2544 I40E_TX_DESC_CMD_IIPT_IPV4;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002545 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002546 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002547
2548 exthdr = ip.hdr + sizeof(*ip.v6);
2549 l4_proto = ip.v6->nexthdr;
2550 if (l4.hdr != exthdr)
2551 ipv6_skip_exthdr(skb, exthdr - skb->data,
2552 &l4_proto, &frag_off);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002553 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002554
Alexander Duyck475b4202016-01-24 21:17:01 -08002555 /* compute inner L3 header size */
2556 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002557
2558 /* Enable L4 checksum offloads */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002559 switch (l4_proto) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002560 case IPPROTO_TCP:
2561 /* enable checksum offloads */
Alexander Duyck475b4202016-01-24 21:17:01 -08002562 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2563 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002564 break;
2565 case IPPROTO_SCTP:
2566 /* enable SCTP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002567 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2568 offset |= (sizeof(struct sctphdr) >> 2) <<
2569 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002570 break;
2571 case IPPROTO_UDP:
2572 /* enable UDP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002573 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2574 offset |= (sizeof(struct udphdr) >> 2) <<
2575 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002576 break;
2577 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002578 if (*tx_flags & I40E_TX_FLAGS_TSO)
2579 return -1;
2580 skb_checksum_help(skb);
2581 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002582 }
Alexander Duyck475b4202016-01-24 21:17:01 -08002583
2584 *td_cmd |= cmd;
2585 *td_offset |= offset;
Alexander Duyck529f1f62016-01-24 21:17:10 -08002586
2587 return 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002588}
2589
2590/**
2591 * i40e_create_tx_ctx Build the Tx context descriptor
2592 * @tx_ring: ring to create the descriptor on
2593 * @cd_type_cmd_tso_mss: Quad Word 1
2594 * @cd_tunneling: Quad Word 0 - bits 0-31
2595 * @cd_l2tag2: Quad Word 0 - bits 32-63
2596 **/
2597static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2598 const u64 cd_type_cmd_tso_mss,
2599 const u32 cd_tunneling, const u32 cd_l2tag2)
2600{
2601 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002602 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002603
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002604 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2605 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002606 return;
2607
2608 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002609 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2610
2611 i++;
2612 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002613
2614 /* cpu_to_le32 and assign to struct fields */
2615 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2616 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002617 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002618 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2619}
2620
2621/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002622 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2623 * @tx_ring: the ring to be checked
2624 * @size: the size buffer we want to assure is available
2625 *
2626 * Returns -EBUSY if a stop is needed, else 0
2627 **/
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002628int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002629{
2630 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2631 /* Memory barrier before checking head and tail */
2632 smp_mb();
2633
2634 /* Check again in a case another CPU has just made room available. */
2635 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2636 return -EBUSY;
2637
2638 /* A reprieve! - use start_queue because it doesn't call schedule */
2639 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2640 ++tx_ring->tx_stats.restart_queue;
2641 return 0;
2642}
2643
2644/**
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002645 * __i40e_chk_linearize - Check if there are more than 8 buffers per packet
Anjali Singhai71da6192015-02-21 06:42:35 +00002646 * @skb: send buffer
Anjali Singhai71da6192015-02-21 06:42:35 +00002647 *
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002648 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
2649 * and so we need to figure out the cases where we need to linearize the skb.
2650 *
2651 * For TSO we need to count the TSO header and segment payload separately.
2652 * As such we need to check cases where we have 7 fragments or more as we
2653 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
2654 * the segment payload in the first descriptor, and another 7 for the
2655 * fragments.
Anjali Singhai71da6192015-02-21 06:42:35 +00002656 **/
Alexander Duyck2d374902016-02-17 11:02:50 -08002657bool __i40e_chk_linearize(struct sk_buff *skb)
Anjali Singhai71da6192015-02-21 06:42:35 +00002658{
Alexander Duyck2d374902016-02-17 11:02:50 -08002659 const struct skb_frag_struct *frag, *stale;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002660 int nr_frags, sum;
Anjali Singhai71da6192015-02-21 06:42:35 +00002661
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002662 /* no need to check if number of frags is less than 7 */
Alexander Duyck2d374902016-02-17 11:02:50 -08002663 nr_frags = skb_shinfo(skb)->nr_frags;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002664 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
Alexander Duyck2d374902016-02-17 11:02:50 -08002665 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00002666
Alexander Duyck2d374902016-02-17 11:02:50 -08002667 /* We need to walk through the list and validate that each group
Alexander Duyck841493a2016-09-06 18:05:04 -07002668 * of 6 fragments totals at least gso_size.
Alexander Duyck2d374902016-02-17 11:02:50 -08002669 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002670 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
Alexander Duyck2d374902016-02-17 11:02:50 -08002671 frag = &skb_shinfo(skb)->frags[0];
2672
2673 /* Initialize size to the negative value of gso_size minus 1. We
2674 * use this as the worst case scenerio in which the frag ahead
2675 * of us only provides one byte which is why we are limited to 6
2676 * descriptors for a single transmit as the header and previous
2677 * fragment are already consuming 2 descriptors.
2678 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002679 sum = 1 - skb_shinfo(skb)->gso_size;
Alexander Duyck2d374902016-02-17 11:02:50 -08002680
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002681 /* Add size of frags 0 through 4 to create our initial sum */
2682 sum += skb_frag_size(frag++);
2683 sum += skb_frag_size(frag++);
2684 sum += skb_frag_size(frag++);
2685 sum += skb_frag_size(frag++);
2686 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08002687
2688 /* Walk through fragments adding latest fragment, testing it, and
2689 * then removing stale fragments from the sum.
2690 */
2691 stale = &skb_shinfo(skb)->frags[0];
2692 for (;;) {
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002693 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08002694
2695 /* if sum is negative we failed to make sufficient progress */
2696 if (sum < 0)
2697 return true;
2698
Alexander Duyck841493a2016-09-06 18:05:04 -07002699 if (!nr_frags--)
Alexander Duyck2d374902016-02-17 11:02:50 -08002700 break;
2701
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002702 sum -= skb_frag_size(stale++);
Anjali Singhai71da6192015-02-21 06:42:35 +00002703 }
2704
Alexander Duyck2d374902016-02-17 11:02:50 -08002705 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00002706}
2707
2708/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002709 * i40e_tx_map - Build the Tx descriptor
2710 * @tx_ring: ring to send buffer on
2711 * @skb: send buffer
2712 * @first: first buffer info buffer to use
2713 * @tx_flags: collected send information
2714 * @hdr_len: size of the packet header
2715 * @td_cmd: the command field in the descriptor
2716 * @td_offset: offset for checksum or crc
2717 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002718#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002719inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002720 struct i40e_tx_buffer *first, u32 tx_flags,
2721 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002722#else
2723static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2724 struct i40e_tx_buffer *first, u32 tx_flags,
2725 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Vasu Dev38e00432014-08-01 13:27:03 -07002726#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002727{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002728 unsigned int data_len = skb->data_len;
2729 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002730 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002731 struct i40e_tx_buffer *tx_bi;
2732 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002733 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002734 u32 td_tag = 0;
2735 dma_addr_t dma;
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002736 u16 desc_count = 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002737
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002738 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2739 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2740 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2741 I40E_TX_FLAGS_VLAN_SHIFT;
2742 }
2743
Alexander Duycka5e9c572013-09-28 06:00:27 +00002744 first->tx_flags = tx_flags;
2745
2746 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2747
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002748 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002749 tx_bi = first;
2750
2751 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002752 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
2753
Alexander Duycka5e9c572013-09-28 06:00:27 +00002754 if (dma_mapping_error(tx_ring->dev, dma))
2755 goto dma_error;
2756
2757 /* record length, and DMA address */
2758 dma_unmap_len_set(tx_bi, len, size);
2759 dma_unmap_addr_set(tx_bi, dma, dma);
2760
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002761 /* align size to end of page */
2762 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002763 tx_desc->buffer_addr = cpu_to_le64(dma);
2764
2765 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002766 tx_desc->cmd_type_offset_bsz =
2767 build_ctob(td_cmd, td_offset,
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002768 max_data, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002769
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002770 tx_desc++;
2771 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002772 desc_count++;
2773
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002774 if (i == tx_ring->count) {
2775 tx_desc = I40E_TX_DESC(tx_ring, 0);
2776 i = 0;
2777 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002778
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002779 dma += max_data;
2780 size -= max_data;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002781
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002782 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002783 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002784 }
2785
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002786 if (likely(!data_len))
2787 break;
2788
Alexander Duycka5e9c572013-09-28 06:00:27 +00002789 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2790 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002791
2792 tx_desc++;
2793 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002794 desc_count++;
2795
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002796 if (i == tx_ring->count) {
2797 tx_desc = I40E_TX_DESC(tx_ring, 0);
2798 i = 0;
2799 }
2800
Alexander Duycka5e9c572013-09-28 06:00:27 +00002801 size = skb_frag_size(frag);
2802 data_len -= size;
2803
2804 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2805 DMA_TO_DEVICE);
2806
2807 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002808 }
2809
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002810 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002811
2812 i++;
2813 if (i == tx_ring->count)
2814 i = 0;
2815
2816 tx_ring->next_to_use = i;
2817
Eric Dumazet4567dc12014-10-07 13:30:23 -07002818 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai58044742015-09-25 18:26:13 -07002819
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002820 /* write last descriptor with EOP bit */
2821 td_cmd |= I40E_TX_DESC_CMD_EOP;
2822
2823 /* We can OR these values together as they both are checked against
2824 * 4 below and at this point desc_count will be used as a boolean value
2825 * after this if/else block.
2826 */
2827 desc_count |= ++tx_ring->packet_stride;
2828
Anjali Singhai58044742015-09-25 18:26:13 -07002829 /* Algorithm to optimize tail and RS bit setting:
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002830 * if queue is stopped
2831 * mark RS bit
2832 * reset packet counter
2833 * else if xmit_more is supported and is true
2834 * advance packet counter to 4
2835 * reset desc_count to 0
Anjali Singhai58044742015-09-25 18:26:13 -07002836 *
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002837 * if desc_count >= 4
2838 * mark RS bit
2839 * reset packet counter
2840 * if desc_count > 0
2841 * update tail
Anjali Singhai58044742015-09-25 18:26:13 -07002842 *
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002843 * Note: If there are less than 4 descriptors
Anjali Singhai58044742015-09-25 18:26:13 -07002844 * pending and interrupts were disabled the service task will
2845 * trigger a force WB.
2846 */
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002847 if (netif_xmit_stopped(txring_txq(tx_ring))) {
2848 goto do_rs;
2849 } else if (skb->xmit_more) {
2850 /* set stride to arm on next packet and reset desc_count */
2851 tx_ring->packet_stride = WB_STRIDE;
2852 desc_count = 0;
2853 } else if (desc_count >= WB_STRIDE) {
2854do_rs:
2855 /* write last descriptor with RS bit set */
2856 td_cmd |= I40E_TX_DESC_CMD_RS;
Anjali Singhai58044742015-09-25 18:26:13 -07002857 tx_ring->packet_stride = 0;
Anjali Singhai58044742015-09-25 18:26:13 -07002858 }
Anjali Singhai58044742015-09-25 18:26:13 -07002859
2860 tx_desc->cmd_type_offset_bsz =
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002861 build_ctob(td_cmd, td_offset, size, td_tag);
2862
2863 /* Force memory writes to complete before letting h/w know there
2864 * are new descriptors to fetch.
2865 *
2866 * We also use this memory barrier to make certain all of the
2867 * status bits have been updated before next_to_watch is written.
2868 */
2869 wmb();
2870
2871 /* set next_to_watch value indicating a packet is present */
2872 first->next_to_watch = tx_desc;
Anjali Singhai58044742015-09-25 18:26:13 -07002873
Alexander Duycka5e9c572013-09-28 06:00:27 +00002874 /* notify HW of packet */
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002875 if (desc_count) {
Anjali Singhai58044742015-09-25 18:26:13 -07002876 writel(i, tx_ring->tail);
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002877
2878 /* we need this if more than one processor can write to our tail
2879 * at a time, it synchronizes IO on IA64/Altix systems
2880 */
2881 mmiowb();
Anjali Singhai58044742015-09-25 18:26:13 -07002882 }
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002883
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002884 return;
2885
2886dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00002887 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002888
2889 /* clear dma mappings for failed tx_bi map */
2890 for (;;) {
2891 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00002892 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002893 if (tx_bi == first)
2894 break;
2895 if (i == 0)
2896 i = tx_ring->count;
2897 i--;
2898 }
2899
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002900 tx_ring->next_to_use = i;
2901}
2902
2903/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002904 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2905 * @skb: send buffer
2906 * @tx_ring: ring to send buffer on
2907 *
2908 * Returns NETDEV_TX_OK if sent, else an error code
2909 **/
2910static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2911 struct i40e_ring *tx_ring)
2912{
2913 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2914 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2915 struct i40e_tx_buffer *first;
2916 u32 td_offset = 0;
2917 u32 tx_flags = 0;
2918 __be16 protocol;
2919 u32 td_cmd = 0;
2920 u8 hdr_len = 0;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002921 int tso, count;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002922 int tsyn;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002923
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04002924 /* prefetch the data, we'll need it later */
2925 prefetch(skb->data);
2926
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002927 count = i40e_xmit_descriptor_count(skb);
Alexander Duyck2d374902016-02-17 11:02:50 -08002928 if (i40e_chk_linearize(skb, count)) {
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002929 if (__skb_linearize(skb)) {
2930 dev_kfree_skb_any(skb);
2931 return NETDEV_TX_OK;
2932 }
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002933 count = i40e_txd_use_count(skb->len);
Alexander Duyck2d374902016-02-17 11:02:50 -08002934 tx_ring->tx_stats.tx_linearize++;
2935 }
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002936
2937 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2938 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
2939 * + 4 desc gap to avoid the cache line where head is,
2940 * + 1 desc for context descriptor,
2941 * otherwise try next time
2942 */
2943 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
2944 tx_ring->tx_stats.tx_busy++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002945 return NETDEV_TX_BUSY;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002946 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002947
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002948 /* record the location of the first descriptor for this packet */
2949 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2950 first->skb = skb;
2951 first->bytecount = skb->len;
2952 first->gso_segs = 1;
2953
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002954 /* prepare the xmit flags */
2955 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
2956 goto out_drop;
2957
2958 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04002959 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002960
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002961 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002962 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002963 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002964 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002965 tx_flags |= I40E_TX_FLAGS_IPV6;
2966
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002967 tso = i40e_tso(first, &hdr_len, &cd_type_cmd_tso_mss);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002968
2969 if (tso < 0)
2970 goto out_drop;
2971 else if (tso)
2972 tx_flags |= I40E_TX_FLAGS_TSO;
2973
Alexander Duyck3bc67972016-02-17 11:02:56 -08002974 /* Always offload the checksum, since it's in the data descriptor */
2975 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
2976 tx_ring, &cd_tunneling);
2977 if (tso < 0)
2978 goto out_drop;
2979
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002980 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
2981
2982 if (tsyn)
2983 tx_flags |= I40E_TX_FLAGS_TSYN;
2984
Jakub Kicinski259afec2014-03-15 14:55:37 +00002985 skb_tx_timestamp(skb);
2986
Alexander Duyckb1941302013-09-28 06:00:32 +00002987 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002988 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2989
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002990 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2991 cd_tunneling, cd_l2tag2);
2992
2993 /* Add Flow Director ATR if it's enabled.
2994 *
2995 * NOTE: this must always be directly before the data descriptor.
2996 */
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002997 i40e_atr(tx_ring, skb, tx_flags);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002998
2999 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
3000 td_cmd, td_offset);
3001
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003002 return NETDEV_TX_OK;
3003
3004out_drop:
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003005 dev_kfree_skb_any(first->skb);
3006 first->skb = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003007 return NETDEV_TX_OK;
3008}
3009
3010/**
3011 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
3012 * @skb: send buffer
3013 * @netdev: network interface device structure
3014 *
3015 * Returns NETDEV_TX_OK if sent, else an error code
3016 **/
3017netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
3018{
3019 struct i40e_netdev_priv *np = netdev_priv(netdev);
3020 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e152013-09-28 06:00:58 +00003021 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003022
3023 /* hardware can't handle really short frames, hardware padding works
3024 * beyond this point
3025 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08003026 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
3027 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003028
3029 return i40e_xmit_frame_ring(skb, tx_ring);
3030}