blob: c6938350a6c4a7ef69fa8fdefafab59df2a0074f [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Ville Syrjälä46f16e62016-10-31 22:37:22 +020059static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030060{
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
62 I915_WRITE(CHICKEN_PAR1_1,
63 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
64
65 I915_WRITE(GEN8_CONFIG0,
66 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030067
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +020068 /* WaEnableChickenDCPR:skl,bxt,kbl,glk */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030069 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030071
72 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +020073 /* WaFbcWakeMemOn:skl,bxt,kbl,glk */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030074 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030077
78 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
79 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030081}
82
Ville Syrjälä46f16e62016-10-31 22:37:22 +020083static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020084{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020085 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020086
Nick Hoatha7546152015-06-29 14:07:32 +010087 /* WaDisableSDEUnitClockGating:bxt */
88 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
89 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
90
Imre Deak32608ca2015-03-11 11:10:27 +020091 /*
92 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020093 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020094 */
Imre Deak32608ca2015-03-11 11:10:27 +020095 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020096 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7a2015-12-01 10:23:52 +020097
98 /*
99 * Wa: Backlight PWM may stop in the asserted state, causing backlight
100 * to stay fully on.
101 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200102 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
103 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200104}
105
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200106static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
107{
108 gen9_init_clock_gating(dev_priv);
109
110 /*
111 * WaDisablePWMClockGating:glk
112 * Backlight PWM may stop in the asserted state, causing backlight
113 * to stay fully on.
114 */
115 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
116 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200117
118 /* WaDDIIOTimeout:glk */
119 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
120 u32 val = I915_READ(CHICKEN_MISC_2);
121 val &= ~(GLK_CL0_PWR_DOWN |
122 GLK_CL1_PWR_DOWN |
123 GLK_CL2_PWR_DOWN);
124 I915_WRITE(CHICKEN_MISC_2, val);
125 }
126
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200127}
128
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200129static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200130{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200131 u32 tmp;
132
133 tmp = I915_READ(CLKCFG);
134
135 switch (tmp & CLKCFG_FSB_MASK) {
136 case CLKCFG_FSB_533:
137 dev_priv->fsb_freq = 533; /* 133*4 */
138 break;
139 case CLKCFG_FSB_800:
140 dev_priv->fsb_freq = 800; /* 200*4 */
141 break;
142 case CLKCFG_FSB_667:
143 dev_priv->fsb_freq = 667; /* 167*4 */
144 break;
145 case CLKCFG_FSB_400:
146 dev_priv->fsb_freq = 400; /* 100*4 */
147 break;
148 }
149
150 switch (tmp & CLKCFG_MEM_MASK) {
151 case CLKCFG_MEM_533:
152 dev_priv->mem_freq = 533;
153 break;
154 case CLKCFG_MEM_667:
155 dev_priv->mem_freq = 667;
156 break;
157 case CLKCFG_MEM_800:
158 dev_priv->mem_freq = 800;
159 break;
160 }
161
162 /* detect pineview DDR3 setting */
163 tmp = I915_READ(CSHRDDR3CTL);
164 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
165}
166
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200167static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200168{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200169 u16 ddrpll, csipll;
170
171 ddrpll = I915_READ16(DDRMPLL1);
172 csipll = I915_READ16(CSIPLL0);
173
174 switch (ddrpll & 0xff) {
175 case 0xc:
176 dev_priv->mem_freq = 800;
177 break;
178 case 0x10:
179 dev_priv->mem_freq = 1066;
180 break;
181 case 0x14:
182 dev_priv->mem_freq = 1333;
183 break;
184 case 0x18:
185 dev_priv->mem_freq = 1600;
186 break;
187 default:
188 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
189 ddrpll & 0xff);
190 dev_priv->mem_freq = 0;
191 break;
192 }
193
Daniel Vetter20e4d402012-08-08 23:35:39 +0200194 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200195
196 switch (csipll & 0x3ff) {
197 case 0x00c:
198 dev_priv->fsb_freq = 3200;
199 break;
200 case 0x00e:
201 dev_priv->fsb_freq = 3733;
202 break;
203 case 0x010:
204 dev_priv->fsb_freq = 4266;
205 break;
206 case 0x012:
207 dev_priv->fsb_freq = 4800;
208 break;
209 case 0x014:
210 dev_priv->fsb_freq = 5333;
211 break;
212 case 0x016:
213 dev_priv->fsb_freq = 5866;
214 break;
215 case 0x018:
216 dev_priv->fsb_freq = 6400;
217 break;
218 default:
219 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
220 csipll & 0x3ff);
221 dev_priv->fsb_freq = 0;
222 break;
223 }
224
225 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200226 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200227 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200228 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200229 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200230 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200231 }
232}
233
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300234static const struct cxsr_latency cxsr_latency_table[] = {
235 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
236 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
237 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
238 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
239 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
240
241 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
242 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
243 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
244 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
245 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
246
247 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
248 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
249 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
250 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
251 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
252
253 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
254 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
255 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
256 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
257 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
258
259 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
260 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
261 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
262 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
263 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
264
265 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
266 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
267 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
268 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
269 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
270};
271
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100272static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
273 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300274 int fsb,
275 int mem)
276{
277 const struct cxsr_latency *latency;
278 int i;
279
280 if (fsb == 0 || mem == 0)
281 return NULL;
282
283 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
284 latency = &cxsr_latency_table[i];
285 if (is_desktop == latency->is_desktop &&
286 is_ddr3 == latency->is_ddr3 &&
287 fsb == latency->fsb_freq && mem == latency->mem_freq)
288 return latency;
289 }
290
291 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
292
293 return NULL;
294}
295
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200296static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
297{
298 u32 val;
299
300 mutex_lock(&dev_priv->rps.hw_lock);
301
302 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
303 if (enable)
304 val &= ~FORCE_DDR_HIGH_FREQ;
305 else
306 val |= FORCE_DDR_HIGH_FREQ;
307 val &= ~FORCE_DDR_LOW_FREQ;
308 val |= FORCE_DDR_FREQ_REQ_ACK;
309 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
310
311 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
312 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
313 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
314
315 mutex_unlock(&dev_priv->rps.hw_lock);
316}
317
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200318static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
319{
320 u32 val;
321
322 mutex_lock(&dev_priv->rps.hw_lock);
323
324 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
325 if (enable)
326 val |= DSP_MAXFIFO_PM5_ENABLE;
327 else
328 val &= ~DSP_MAXFIFO_PM5_ENABLE;
329 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
330
331 mutex_unlock(&dev_priv->rps.hw_lock);
332}
333
Ville Syrjäläf4998962015-03-10 17:02:21 +0200334#define FW_WM(value, plane) \
335 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
336
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200337static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300338{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200339 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300340 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300341
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100342 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200343 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300344 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300345 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200346 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200347 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300348 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300349 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200350 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200351 val = I915_READ(DSPFW3);
352 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
353 if (enable)
354 val |= PINEVIEW_SELF_REFRESH_EN;
355 else
356 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300357 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300358 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100359 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200360 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300361 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
362 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
363 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300364 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100365 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300366 /*
367 * FIXME can't find a bit like this for 915G, and
368 * and yet it does have the related watermark in
369 * FW_BLC_SELF. What's going on?
370 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200371 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300372 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
373 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
374 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300375 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300376 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200377 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300378 }
379
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200380 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
381 enableddisabled(enable),
382 enableddisabled(was_enabled));
383
384 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300385}
386
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200387bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200388{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200389 bool ret;
390
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200391 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200392 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200393 dev_priv->wm.vlv.cxsr = enable;
394 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200395
396 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200397}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200398
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300399/*
400 * Latency for FIFO fetches is dependent on several factors:
401 * - memory configuration (speed, channels)
402 * - chipset
403 * - current MCH state
404 * It can be fairly high in some situations, so here we assume a fairly
405 * pessimal value. It's a tradeoff between extra memory fetches (if we
406 * set this value too high, the FIFO will fetch frequently to stay full)
407 * and power consumption (set it too low to save power and we might see
408 * FIFO underruns and display "flicker").
409 *
410 * A value of 5us seems to be a good balance; safe for very low end
411 * platforms but not overly aggressive on lower latency configs.
412 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100413static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300414
Ville Syrjäläb5004722015-03-05 21:19:47 +0200415#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
416 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
417
Ville Syrjälä49845a22016-11-22 18:02:01 +0200418static int vlv_get_fifo_size(struct intel_plane *plane)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200419{
Ville Syrjälä49845a22016-11-22 18:02:01 +0200420 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200421 int sprite0_start, sprite1_start, size;
422
Ville Syrjälä49845a22016-11-22 18:02:01 +0200423 if (plane->id == PLANE_CURSOR)
424 return 63;
425
426 switch (plane->pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200427 uint32_t dsparb, dsparb2, dsparb3;
428 case PIPE_A:
429 dsparb = I915_READ(DSPARB);
430 dsparb2 = I915_READ(DSPARB2);
431 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
432 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
433 break;
434 case PIPE_B:
435 dsparb = I915_READ(DSPARB);
436 dsparb2 = I915_READ(DSPARB2);
437 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
438 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
439 break;
440 case PIPE_C:
441 dsparb2 = I915_READ(DSPARB2);
442 dsparb3 = I915_READ(DSPARB3);
443 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
444 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
445 break;
446 default:
447 return 0;
448 }
449
Ville Syrjälä49845a22016-11-22 18:02:01 +0200450 switch (plane->id) {
451 case PLANE_PRIMARY:
Ville Syrjäläb5004722015-03-05 21:19:47 +0200452 size = sprite0_start;
453 break;
Ville Syrjälä49845a22016-11-22 18:02:01 +0200454 case PLANE_SPRITE0:
Ville Syrjäläb5004722015-03-05 21:19:47 +0200455 size = sprite1_start - sprite0_start;
456 break;
Ville Syrjälä49845a22016-11-22 18:02:01 +0200457 case PLANE_SPRITE1:
Ville Syrjäläb5004722015-03-05 21:19:47 +0200458 size = 512 - 1 - sprite1_start;
459 break;
460 default:
461 return 0;
462 }
463
Ville Syrjälä49845a22016-11-22 18:02:01 +0200464 DRM_DEBUG_KMS("%s FIFO size: %d\n", plane->base.name, size);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200465
466 return size;
467}
468
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200469static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300470{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300471 uint32_t dsparb = I915_READ(DSPARB);
472 int size;
473
474 size = dsparb & 0x7f;
475 if (plane)
476 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
477
478 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
479 plane ? "B" : "A", size);
480
481 return size;
482}
483
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200484static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300485{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300486 uint32_t dsparb = I915_READ(DSPARB);
487 int size;
488
489 size = dsparb & 0x1ff;
490 if (plane)
491 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
492 size >>= 1; /* Convert to cachelines */
493
494 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
495 plane ? "B" : "A", size);
496
497 return size;
498}
499
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200500static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300501{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300502 uint32_t dsparb = I915_READ(DSPARB);
503 int size;
504
505 size = dsparb & 0x7f;
506 size >>= 2; /* Convert to cachelines */
507
508 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
509 plane ? "B" : "A",
510 size);
511
512 return size;
513}
514
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300515/* Pineview has different values for various configs */
516static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300517 .fifo_size = PINEVIEW_DISPLAY_FIFO,
518 .max_wm = PINEVIEW_MAX_WM,
519 .default_wm = PINEVIEW_DFT_WM,
520 .guard_size = PINEVIEW_GUARD_WM,
521 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300522};
523static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300524 .fifo_size = PINEVIEW_DISPLAY_FIFO,
525 .max_wm = PINEVIEW_MAX_WM,
526 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
527 .guard_size = PINEVIEW_GUARD_WM,
528 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300529};
530static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300531 .fifo_size = PINEVIEW_CURSOR_FIFO,
532 .max_wm = PINEVIEW_CURSOR_MAX_WM,
533 .default_wm = PINEVIEW_CURSOR_DFT_WM,
534 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
535 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300536};
537static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300538 .fifo_size = PINEVIEW_CURSOR_FIFO,
539 .max_wm = PINEVIEW_CURSOR_MAX_WM,
540 .default_wm = PINEVIEW_CURSOR_DFT_WM,
541 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
542 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300543};
544static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300545 .fifo_size = G4X_FIFO_SIZE,
546 .max_wm = G4X_MAX_WM,
547 .default_wm = G4X_MAX_WM,
548 .guard_size = 2,
549 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300550};
551static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300552 .fifo_size = I965_CURSOR_FIFO,
553 .max_wm = I965_CURSOR_MAX_WM,
554 .default_wm = I965_CURSOR_DFT_WM,
555 .guard_size = 2,
556 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300557};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300558static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300559 .fifo_size = I965_CURSOR_FIFO,
560 .max_wm = I965_CURSOR_MAX_WM,
561 .default_wm = I965_CURSOR_DFT_WM,
562 .guard_size = 2,
563 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300564};
565static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300566 .fifo_size = I945_FIFO_SIZE,
567 .max_wm = I915_MAX_WM,
568 .default_wm = 1,
569 .guard_size = 2,
570 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300571};
572static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300573 .fifo_size = I915_FIFO_SIZE,
574 .max_wm = I915_MAX_WM,
575 .default_wm = 1,
576 .guard_size = 2,
577 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300578};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300579static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300580 .fifo_size = I855GM_FIFO_SIZE,
581 .max_wm = I915_MAX_WM,
582 .default_wm = 1,
583 .guard_size = 2,
584 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300585};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300586static const struct intel_watermark_params i830_bc_wm_info = {
587 .fifo_size = I855GM_FIFO_SIZE,
588 .max_wm = I915_MAX_WM/2,
589 .default_wm = 1,
590 .guard_size = 2,
591 .cacheline_size = I830_FIFO_LINE_SIZE,
592};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200593static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300594 .fifo_size = I830_FIFO_SIZE,
595 .max_wm = I915_MAX_WM,
596 .default_wm = 1,
597 .guard_size = 2,
598 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300599};
600
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300601/**
602 * intel_calculate_wm - calculate watermark level
603 * @clock_in_khz: pixel clock
604 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200605 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300606 * @latency_ns: memory latency for the platform
607 *
608 * Calculate the watermark level (the level at which the display plane will
609 * start fetching from memory again). Each chip has a different display
610 * FIFO size and allocation, so the caller needs to figure that out and pass
611 * in the correct intel_watermark_params structure.
612 *
613 * As the pixel clock runs, the FIFO will be drained at a rate that depends
614 * on the pixel size. When it reaches the watermark level, it'll start
615 * fetching FIFO line sized based chunks from memory until the FIFO fills
616 * past the watermark point. If the FIFO drains completely, a FIFO underrun
617 * will occur, and a display engine hang could result.
618 */
619static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
620 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200621 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300622 unsigned long latency_ns)
623{
624 long entries_required, wm_size;
625
626 /*
627 * Note: we need to make sure we don't overflow for various clock &
628 * latency values.
629 * clocks go from a few thousand to several hundred thousand.
630 * latency is usually a few thousand
631 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200632 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300633 1000;
634 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
635
636 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
637
638 wm_size = fifo_size - (entries_required + wm->guard_size);
639
640 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
641
642 /* Don't promote wm_size to unsigned... */
643 if (wm_size > (long)wm->max_wm)
644 wm_size = wm->max_wm;
645 if (wm_size <= 0)
646 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300647
648 /*
649 * Bspec seems to indicate that the value shouldn't be lower than
650 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
651 * Lets go for 8 which is the burst size since certain platforms
652 * already use a hardcoded 8 (which is what the spec says should be
653 * done).
654 */
655 if (wm_size <= 8)
656 wm_size = 8;
657
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300658 return wm_size;
659}
660
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200661static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300662{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200663 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300664
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200665 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200666 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300667 if (enabled)
668 return NULL;
669 enabled = crtc;
670 }
671 }
672
673 return enabled;
674}
675
Ville Syrjälä432081b2016-10-31 22:37:03 +0200676static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300677{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200678 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200679 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300680 const struct cxsr_latency *latency;
681 u32 reg;
682 unsigned long wm;
683
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100684 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
685 dev_priv->is_ddr3,
686 dev_priv->fsb_freq,
687 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300688 if (!latency) {
689 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300690 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300691 return;
692 }
693
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200694 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300695 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200696 const struct drm_display_mode *adjusted_mode =
697 &crtc->config->base.adjusted_mode;
698 const struct drm_framebuffer *fb =
699 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200700 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300701 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300702
703 /* Display SR */
704 wm = intel_calculate_wm(clock, &pineview_display_wm,
705 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200706 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300707 reg = I915_READ(DSPFW1);
708 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200709 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300710 I915_WRITE(DSPFW1, reg);
711 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
712
713 /* cursor SR */
714 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
715 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200716 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300717 reg = I915_READ(DSPFW3);
718 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200719 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300720 I915_WRITE(DSPFW3, reg);
721
722 /* Display HPLL off SR */
723 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
724 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200725 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300726 reg = I915_READ(DSPFW3);
727 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200728 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300729 I915_WRITE(DSPFW3, reg);
730
731 /* cursor HPLL off SR */
732 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
733 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200734 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300735 reg = I915_READ(DSPFW3);
736 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200737 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300738 I915_WRITE(DSPFW3, reg);
739 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
740
Imre Deak5209b1f2014-07-01 12:36:17 +0300741 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300742 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300743 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300744 }
745}
746
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200747static bool g4x_compute_wm0(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300748 int plane,
749 const struct intel_watermark_params *display,
750 int display_latency_ns,
751 const struct intel_watermark_params *cursor,
752 int cursor_latency_ns,
753 int *plane_wm,
754 int *cursor_wm)
755{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200756 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300757 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200758 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200759 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300760 int line_time_us, line_count;
761 int entries, tlb_miss;
762
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200763 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200764 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300765 *cursor_wm = cursor->guard_size;
766 *plane_wm = display->guard_size;
767 return false;
768 }
769
Ville Syrjäläefc26112016-10-31 22:37:04 +0200770 adjusted_mode = &crtc->config->base.adjusted_mode;
771 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100772 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800773 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200774 hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200775 cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300776
777 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200778 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300779 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
780 if (tlb_miss > 0)
781 entries += tlb_miss;
782 entries = DIV_ROUND_UP(entries, display->cacheline_size);
783 *plane_wm = entries + display->guard_size;
784 if (*plane_wm > (int)display->max_wm)
785 *plane_wm = display->max_wm;
786
787 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200788 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300789 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200790 entries = line_count * crtc->base.cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300791 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
792 if (tlb_miss > 0)
793 entries += tlb_miss;
794 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
795 *cursor_wm = entries + cursor->guard_size;
796 if (*cursor_wm > (int)cursor->max_wm)
797 *cursor_wm = (int)cursor->max_wm;
798
799 return true;
800}
801
802/*
803 * Check the wm result.
804 *
805 * If any calculated watermark values is larger than the maximum value that
806 * can be programmed into the associated watermark register, that watermark
807 * must be disabled.
808 */
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200809static bool g4x_check_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300810 int display_wm, int cursor_wm,
811 const struct intel_watermark_params *display,
812 const struct intel_watermark_params *cursor)
813{
814 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
815 display_wm, cursor_wm);
816
817 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100818 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300819 display_wm, display->max_wm);
820 return false;
821 }
822
823 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100824 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300825 cursor_wm, cursor->max_wm);
826 return false;
827 }
828
829 if (!(display_wm || cursor_wm)) {
830 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
831 return false;
832 }
833
834 return true;
835}
836
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200837static bool g4x_compute_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300838 int plane,
839 int latency_ns,
840 const struct intel_watermark_params *display,
841 const struct intel_watermark_params *cursor,
842 int *display_wm, int *cursor_wm)
843{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200844 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300845 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200846 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200847 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300848 unsigned long line_time_us;
849 int line_count, line_size;
850 int small, large;
851 int entries;
852
853 if (!latency_ns) {
854 *display_wm = *cursor_wm = 0;
855 return false;
856 }
857
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200858 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200859 adjusted_mode = &crtc->config->base.adjusted_mode;
860 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100861 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800862 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200863 hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200864 cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300865
Ville Syrjälä922044c2014-02-14 14:18:57 +0200866 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300867 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200868 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300869
870 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200871 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300872 large = line_count * line_size;
873
874 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
875 *display_wm = entries + display->guard_size;
876
877 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläefc26112016-10-31 22:37:04 +0200878 entries = line_count * cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300879 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
880 *cursor_wm = entries + cursor->guard_size;
881
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200882 return g4x_check_srwm(dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300883 *display_wm, *cursor_wm,
884 display, cursor);
885}
886
Ville Syrjälä15665972015-03-10 16:16:28 +0200887#define FW_WM_VLV(value, plane) \
888 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
889
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200890static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200891 const struct vlv_wm_values *wm)
892{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200893 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200894
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200895 for_each_pipe(dev_priv, pipe) {
896 I915_WRITE(VLV_DDL(pipe),
897 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
898 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
899 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
900 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
901 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200902
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200903 /*
904 * Zero the (unused) WM1 watermarks, and also clear all the
905 * high order bits so that there are no out of bounds values
906 * present in the registers during the reprogramming.
907 */
908 I915_WRITE(DSPHOWM, 0);
909 I915_WRITE(DSPHOWM1, 0);
910 I915_WRITE(DSPFW4, 0);
911 I915_WRITE(DSPFW5, 0);
912 I915_WRITE(DSPFW6, 0);
913
Ville Syrjäläae801522015-03-05 21:19:49 +0200914 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200915 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200916 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
917 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
918 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200919 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200920 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
921 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
922 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200923 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200924 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200925
926 if (IS_CHERRYVIEW(dev_priv)) {
927 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200928 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
929 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200930 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200931 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
932 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200933 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200934 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
935 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200936 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200937 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200938 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
939 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
940 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
941 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
942 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
943 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
944 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
945 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
946 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200947 } else {
948 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200949 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
950 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200951 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200952 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200953 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
954 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
955 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
956 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
957 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
958 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200959 }
960
961 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200962}
963
Ville Syrjälä15665972015-03-10 16:16:28 +0200964#undef FW_WM_VLV
965
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300966enum vlv_wm_level {
967 VLV_WM_LEVEL_PM2,
968 VLV_WM_LEVEL_PM5,
969 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300970};
971
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300972/* latency must be in 0.1us units. */
973static unsigned int vlv_wm_method2(unsigned int pixel_rate,
974 unsigned int pipe_htotal,
975 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200976 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300977 unsigned int latency)
978{
979 unsigned int ret;
980
981 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200982 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300983 ret = DIV_ROUND_UP(ret, 64);
984
985 return ret;
986}
987
Ville Syrjäläbb726512016-10-31 22:37:24 +0200988static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300989{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300990 /* all latencies in usec */
991 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
992
Ville Syrjälä58590c12015-09-08 21:05:12 +0300993 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
994
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300995 if (IS_CHERRYVIEW(dev_priv)) {
996 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
997 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300998
999 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001000 }
1001}
1002
Ville Syrjäläe339d672016-11-28 19:37:17 +02001003static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1004 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001005 int level)
1006{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001007 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001008 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001009 const struct drm_display_mode *adjusted_mode =
1010 &crtc_state->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001011 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001012
1013 if (dev_priv->wm.pri_latency[level] == 0)
1014 return USHRT_MAX;
1015
Ville Syrjäläe339d672016-11-28 19:37:17 +02001016 if (!plane_state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001017 return 0;
1018
Daniel Vetteref426c12017-01-04 11:41:10 +01001019 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001020 clock = adjusted_mode->crtc_clock;
1021 htotal = adjusted_mode->crtc_htotal;
1022 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001023 if (WARN_ON(htotal == 0))
1024 htotal = 1;
1025
1026 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1027 /*
1028 * FIXME the formula gives values that are
1029 * too big for the cursor FIFO, and hence we
1030 * would never be able to use cursors. For
1031 * now just hardcode the watermark.
1032 */
1033 wm = 63;
1034 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001035 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001036 dev_priv->wm.pri_latency[level] * 10);
1037 }
1038
1039 return min_t(int, wm, USHRT_MAX);
1040}
1041
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001042static void vlv_compute_fifo(struct intel_crtc *crtc)
1043{
1044 struct drm_device *dev = crtc->base.dev;
1045 struct vlv_wm_state *wm_state = &crtc->wm_state;
1046 struct intel_plane *plane;
1047 unsigned int total_rate = 0;
1048 const int fifo_size = 512 - 1;
1049 int fifo_extra, fifo_left = fifo_size;
1050
1051 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1052 struct intel_plane_state *state =
1053 to_intel_plane_state(plane->base.state);
1054
1055 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1056 continue;
1057
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001058 if (state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001059 wm_state->num_active_planes++;
Ville Syrjälä353c8592016-12-14 23:30:57 +02001060 total_rate += state->base.fb->format->cpp[0];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001061 }
1062 }
1063
1064 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1065 struct intel_plane_state *state =
1066 to_intel_plane_state(plane->base.state);
1067 unsigned int rate;
1068
1069 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1070 plane->wm.fifo_size = 63;
1071 continue;
1072 }
1073
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001074 if (!state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001075 plane->wm.fifo_size = 0;
1076 continue;
1077 }
1078
Ville Syrjälä353c8592016-12-14 23:30:57 +02001079 rate = state->base.fb->format->cpp[0];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001080 plane->wm.fifo_size = fifo_size * rate / total_rate;
1081 fifo_left -= plane->wm.fifo_size;
1082 }
1083
1084 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1085
1086 /* spread the remainder evenly */
1087 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1088 int plane_extra;
1089
1090 if (fifo_left == 0)
1091 break;
1092
1093 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1094 continue;
1095
1096 /* give it all to the first plane if none are active */
1097 if (plane->wm.fifo_size == 0 &&
1098 wm_state->num_active_planes)
1099 continue;
1100
1101 plane_extra = min(fifo_extra, fifo_left);
1102 plane->wm.fifo_size += plane_extra;
1103 fifo_left -= plane_extra;
1104 }
1105
1106 WARN_ON(fifo_left != 0);
1107}
1108
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001109static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1110{
1111 if (wm > fifo_size)
1112 return USHRT_MAX;
1113 else
1114 return fifo_size - wm;
1115}
1116
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001117static void vlv_invert_wms(struct intel_crtc *crtc)
1118{
1119 struct vlv_wm_state *wm_state = &crtc->wm_state;
1120 int level;
1121
1122 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001123 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001124 const int sr_fifo_size =
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001125 INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001126 struct intel_plane *plane;
1127
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001128 wm_state->sr[level].plane =
1129 vlv_invert_wm_value(wm_state->sr[level].plane,
1130 sr_fifo_size);
1131 wm_state->sr[level].cursor =
1132 vlv_invert_wm_value(wm_state->sr[level].cursor,
1133 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001134
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001135 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001136 wm_state->wm[level].plane[plane->id] =
1137 vlv_invert_wm_value(wm_state->wm[level].plane[plane->id],
1138 plane->wm.fifo_size);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001139 }
1140 }
1141}
1142
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001143static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001144{
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001145 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001146 struct vlv_wm_state *wm_state = &crtc->wm_state;
1147 struct intel_plane *plane;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001148 int level;
1149
1150 memset(wm_state, 0, sizeof(*wm_state));
1151
Ville Syrjälä852eb002015-06-24 22:00:07 +03001152 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001153 wm_state->num_levels = dev_priv->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001154
1155 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001156
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001157 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001158
1159 if (wm_state->num_active_planes != 1)
1160 wm_state->cxsr = false;
1161
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001162 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001163 struct intel_plane_state *state =
1164 to_intel_plane_state(plane->base.state);
Ville Syrjälä1b313892016-11-28 19:37:08 +02001165 int level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001166
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001167 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001168 continue;
1169
1170 /* normal watermarks */
1171 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjäläe339d672016-11-28 19:37:17 +02001172 int wm = vlv_compute_wm_level(crtc->config, state, level);
Ville Syrjälä1be4d372016-11-28 19:37:05 +02001173 int max_wm = plane->wm.fifo_size;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001174
1175 /* hack */
1176 if (WARN_ON(level == 0 && wm > max_wm))
1177 wm = max_wm;
1178
Ville Syrjälä1be4d372016-11-28 19:37:05 +02001179 if (wm > max_wm)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001180 break;
1181
Ville Syrjälä1b313892016-11-28 19:37:08 +02001182 wm_state->wm[level].plane[plane->id] = wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001183 }
1184
1185 wm_state->num_levels = level;
1186
1187 if (!wm_state->cxsr)
1188 continue;
1189
1190 /* maxfifo watermarks */
Ville Syrjälä1b313892016-11-28 19:37:08 +02001191 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001192 for (level = 0; level < wm_state->num_levels; level++)
1193 wm_state->sr[level].cursor =
Ville Syrjälä1b313892016-11-28 19:37:08 +02001194 wm_state->wm[level].plane[PLANE_CURSOR];
1195 } else {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001196 for (level = 0; level < wm_state->num_levels; level++)
1197 wm_state->sr[level].plane =
Ville Syrjälä50a9dd32016-11-28 19:37:06 +02001198 max(wm_state->sr[level].plane,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001199 wm_state->wm[level].plane[plane->id]);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001200 }
1201 }
1202
1203 /* clear any (partially) filled invalid levels */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001204 for (level = wm_state->num_levels; level < dev_priv->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001205 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1206 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1207 }
1208
1209 vlv_invert_wms(crtc);
1210}
1211
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001212#define VLV_FIFO(plane, value) \
1213 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1214
1215static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1216{
1217 struct drm_device *dev = crtc->base.dev;
1218 struct drm_i915_private *dev_priv = to_i915(dev);
1219 struct intel_plane *plane;
1220 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1221
1222 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjälä49845a22016-11-22 18:02:01 +02001223 switch (plane->id) {
1224 case PLANE_PRIMARY:
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001225 sprite0_start = plane->wm.fifo_size;
Ville Syrjälä49845a22016-11-22 18:02:01 +02001226 break;
1227 case PLANE_SPRITE0:
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001228 sprite1_start = sprite0_start + plane->wm.fifo_size;
Ville Syrjälä49845a22016-11-22 18:02:01 +02001229 break;
1230 case PLANE_SPRITE1:
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001231 fifo_size = sprite1_start + plane->wm.fifo_size;
Ville Syrjälä49845a22016-11-22 18:02:01 +02001232 break;
1233 case PLANE_CURSOR:
1234 WARN_ON(plane->wm.fifo_size != 63);
1235 break;
1236 default:
1237 MISSING_CASE(plane->id);
1238 break;
1239 }
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001240 }
1241
1242 WARN_ON(fifo_size != 512 - 1);
1243
1244 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1245 pipe_name(crtc->pipe), sprite0_start,
1246 sprite1_start, fifo_size);
1247
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001248 spin_lock(&dev_priv->wm.dsparb_lock);
1249
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001250 switch (crtc->pipe) {
1251 uint32_t dsparb, dsparb2, dsparb3;
1252 case PIPE_A:
1253 dsparb = I915_READ(DSPARB);
1254 dsparb2 = I915_READ(DSPARB2);
1255
1256 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1257 VLV_FIFO(SPRITEB, 0xff));
1258 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1259 VLV_FIFO(SPRITEB, sprite1_start));
1260
1261 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1262 VLV_FIFO(SPRITEB_HI, 0x1));
1263 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1264 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1265
1266 I915_WRITE(DSPARB, dsparb);
1267 I915_WRITE(DSPARB2, dsparb2);
1268 break;
1269 case PIPE_B:
1270 dsparb = I915_READ(DSPARB);
1271 dsparb2 = I915_READ(DSPARB2);
1272
1273 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1274 VLV_FIFO(SPRITED, 0xff));
1275 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1276 VLV_FIFO(SPRITED, sprite1_start));
1277
1278 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1279 VLV_FIFO(SPRITED_HI, 0xff));
1280 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1281 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1282
1283 I915_WRITE(DSPARB, dsparb);
1284 I915_WRITE(DSPARB2, dsparb2);
1285 break;
1286 case PIPE_C:
1287 dsparb3 = I915_READ(DSPARB3);
1288 dsparb2 = I915_READ(DSPARB2);
1289
1290 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1291 VLV_FIFO(SPRITEF, 0xff));
1292 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1293 VLV_FIFO(SPRITEF, sprite1_start));
1294
1295 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1296 VLV_FIFO(SPRITEF_HI, 0xff));
1297 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1298 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1299
1300 I915_WRITE(DSPARB3, dsparb3);
1301 I915_WRITE(DSPARB2, dsparb2);
1302 break;
1303 default:
1304 break;
1305 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001306
1307 POSTING_READ(DSPARB);
1308
1309 spin_unlock(&dev_priv->wm.dsparb_lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001310}
1311
1312#undef VLV_FIFO
1313
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001314static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001315 struct vlv_wm_values *wm)
1316{
1317 struct intel_crtc *crtc;
1318 int num_active_crtcs = 0;
1319
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001320 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001321 wm->cxsr = true;
1322
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001323 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001324 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1325
1326 if (!crtc->active)
1327 continue;
1328
1329 if (!wm_state->cxsr)
1330 wm->cxsr = false;
1331
1332 num_active_crtcs++;
1333 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1334 }
1335
1336 if (num_active_crtcs != 1)
1337 wm->cxsr = false;
1338
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001339 if (num_active_crtcs > 1)
1340 wm->level = VLV_WM_LEVEL_PM2;
1341
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001342 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001343 struct vlv_wm_state *wm_state = &crtc->wm_state;
1344 enum pipe pipe = crtc->pipe;
1345
1346 if (!crtc->active)
1347 continue;
1348
1349 wm->pipe[pipe] = wm_state->wm[wm->level];
1350 if (wm->cxsr)
1351 wm->sr = wm_state->sr[wm->level];
1352
Ville Syrjälä1b313892016-11-28 19:37:08 +02001353 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
1354 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
1355 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
1356 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001357 }
1358}
1359
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001360static bool is_disabling(int old, int new, int threshold)
1361{
1362 return old >= threshold && new < threshold;
1363}
1364
1365static bool is_enabling(int old, int new, int threshold)
1366{
1367 return old < threshold && new >= threshold;
1368}
1369
Ville Syrjälä432081b2016-10-31 22:37:03 +02001370static void vlv_update_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001371{
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001372 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001373 enum pipe pipe = crtc->pipe;
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001374 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
1375 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001376
Ville Syrjälä432081b2016-10-31 22:37:03 +02001377 vlv_compute_wm(crtc);
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001378 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001379
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001380 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001381 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001382 vlv_pipe_set_fifo_size(crtc);
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001383
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001384 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001385 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001386
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001387 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001388 chv_set_memory_dvfs(dev_priv, false);
1389
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001390 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001391 chv_set_memory_pm5(dev_priv, false);
1392
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001393 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001394 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001395
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001396 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001397 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001398
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001399 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001400
1401 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1402 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001403 pipe_name(pipe), new_wm.pipe[pipe].plane[PLANE_PRIMARY], new_wm.pipe[pipe].plane[PLANE_CURSOR],
1404 new_wm.pipe[pipe].plane[PLANE_SPRITE0], new_wm.pipe[pipe].plane[PLANE_SPRITE1],
1405 new_wm.sr.plane, new_wm.sr.cursor, new_wm.level, new_wm.cxsr);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001406
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001407 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001408 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001409
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001410 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001411 chv_set_memory_pm5(dev_priv, true);
1412
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001413 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001414 chv_set_memory_dvfs(dev_priv, true);
1415
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001416 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001417}
1418
Ville Syrjäläae801522015-03-05 21:19:49 +02001419#define single_plane_enabled(mask) is_power_of_2(mask)
1420
Ville Syrjälä432081b2016-10-31 22:37:03 +02001421static void g4x_update_wm(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001422{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001423 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001424 static const int sr_latency_ns = 12000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001425 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1426 int plane_sr, cursor_sr;
1427 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001428 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001429
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001430 if (g4x_compute_wm0(dev_priv, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001431 &g4x_wm_info, pessimal_latency_ns,
1432 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001433 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001434 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001435
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001436 if (g4x_compute_wm0(dev_priv, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001437 &g4x_wm_info, pessimal_latency_ns,
1438 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001439 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001440 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001441
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001442 if (single_plane_enabled(enabled) &&
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001443 g4x_compute_srwm(dev_priv, ffs(enabled) - 1,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001444 sr_latency_ns,
1445 &g4x_wm_info,
1446 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001447 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001448 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001449 } else {
Imre Deak98584252014-06-13 14:54:20 +03001450 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001451 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001452 plane_sr = cursor_sr = 0;
1453 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001454
Ville Syrjäläa5043452014-06-28 02:04:18 +03001455 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1456 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001457 planea_wm, cursora_wm,
1458 planeb_wm, cursorb_wm,
1459 plane_sr, cursor_sr);
1460
1461 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001462 FW_WM(plane_sr, SR) |
1463 FW_WM(cursorb_wm, CURSORB) |
1464 FW_WM(planeb_wm, PLANEB) |
1465 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001466 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001467 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001468 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001469 /* HPLL off in SR has some issues on G4x... disable it */
1470 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001471 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001472 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001473
1474 if (cxsr_enabled)
1475 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001476}
1477
Ville Syrjälä432081b2016-10-31 22:37:03 +02001478static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001479{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001480 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001481 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001482 int srwm = 1;
1483 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001484 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001485
1486 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001487 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001488 if (crtc) {
1489 /* self-refresh has much higher latency */
1490 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001491 const struct drm_display_mode *adjusted_mode =
1492 &crtc->config->base.adjusted_mode;
1493 const struct drm_framebuffer *fb =
1494 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001495 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001496 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001497 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02001498 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001499 unsigned long line_time_us;
1500 int entries;
1501
Ville Syrjälä922044c2014-02-14 14:18:57 +02001502 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001503
1504 /* Use ns/us then divide to preserve precision */
1505 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001506 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001507 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1508 srwm = I965_FIFO_SIZE - entries;
1509 if (srwm < 0)
1510 srwm = 1;
1511 srwm &= 0x1ff;
1512 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1513 entries, srwm);
1514
1515 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläefc26112016-10-31 22:37:04 +02001516 cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001517 entries = DIV_ROUND_UP(entries,
1518 i965_cursor_wm_info.cacheline_size);
1519 cursor_sr = i965_cursor_wm_info.fifo_size -
1520 (entries + i965_cursor_wm_info.guard_size);
1521
1522 if (cursor_sr > i965_cursor_wm_info.max_wm)
1523 cursor_sr = i965_cursor_wm_info.max_wm;
1524
1525 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1526 "cursor %d\n", srwm, cursor_sr);
1527
Imre Deak98584252014-06-13 14:54:20 +03001528 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001529 } else {
Imre Deak98584252014-06-13 14:54:20 +03001530 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001531 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001532 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001533 }
1534
1535 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1536 srwm);
1537
1538 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001539 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1540 FW_WM(8, CURSORB) |
1541 FW_WM(8, PLANEB) |
1542 FW_WM(8, PLANEA));
1543 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1544 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001545 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001546 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001547
1548 if (cxsr_enabled)
1549 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001550}
1551
Ville Syrjäläf4998962015-03-10 17:02:21 +02001552#undef FW_WM
1553
Ville Syrjälä432081b2016-10-31 22:37:03 +02001554static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001555{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001556 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001557 const struct intel_watermark_params *wm_info;
1558 uint32_t fwater_lo;
1559 uint32_t fwater_hi;
1560 int cwm, srwm = 1;
1561 int fifo_size;
1562 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001563 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001564
Ville Syrjäläa9097be2016-10-31 22:37:20 +02001565 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001566 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001567 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001568 wm_info = &i915_wm_info;
1569 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001570 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001571
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001572 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001573 crtc = intel_get_crtc_for_plane(dev_priv, 0);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001574 if (intel_crtc_active(crtc)) {
1575 const struct drm_display_mode *adjusted_mode =
1576 &crtc->config->base.adjusted_mode;
1577 const struct drm_framebuffer *fb =
1578 crtc->base.primary->state->fb;
1579 int cpp;
1580
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001581 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001582 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001583 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001584 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001585
Damien Lespiau241bfc32013-09-25 16:45:37 +01001586 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001587 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001588 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001589 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001590 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001591 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001592 if (planea_wm > (long)wm_info->max_wm)
1593 planea_wm = wm_info->max_wm;
1594 }
1595
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001596 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001597 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001598
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001599 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001600 crtc = intel_get_crtc_for_plane(dev_priv, 1);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001601 if (intel_crtc_active(crtc)) {
1602 const struct drm_display_mode *adjusted_mode =
1603 &crtc->config->base.adjusted_mode;
1604 const struct drm_framebuffer *fb =
1605 crtc->base.primary->state->fb;
1606 int cpp;
1607
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001608 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001609 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001610 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001611 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001612
Damien Lespiau241bfc32013-09-25 16:45:37 +01001613 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001614 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001615 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001616 if (enabled == NULL)
1617 enabled = crtc;
1618 else
1619 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001620 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001621 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001622 if (planeb_wm > (long)wm_info->max_wm)
1623 planeb_wm = wm_info->max_wm;
1624 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001625
1626 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1627
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001628 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001629 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001630
Ville Syrjäläefc26112016-10-31 22:37:04 +02001631 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001632
1633 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001634 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001635 enabled = NULL;
1636 }
1637
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001638 /*
1639 * Overlay gets an aggressive default since video jitter is bad.
1640 */
1641 cwm = 2;
1642
1643 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001644 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001645
1646 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02001647 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001648 /* self-refresh has much higher latency */
1649 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001650 const struct drm_display_mode *adjusted_mode =
1651 &enabled->config->base.adjusted_mode;
1652 const struct drm_framebuffer *fb =
1653 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001654 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001655 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001656 int hdisplay = enabled->config->pipe_src_w;
1657 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001658 unsigned long line_time_us;
1659 int entries;
1660
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001661 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001662 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001663 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001664 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001665
Ville Syrjälä922044c2014-02-14 14:18:57 +02001666 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001667
1668 /* Use ns/us then divide to preserve precision */
1669 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001670 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001671 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1672 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1673 srwm = wm_info->fifo_size - entries;
1674 if (srwm < 0)
1675 srwm = 1;
1676
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001677 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001678 I915_WRITE(FW_BLC_SELF,
1679 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001680 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001681 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1682 }
1683
1684 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1685 planea_wm, planeb_wm, cwm, srwm);
1686
1687 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1688 fwater_hi = (cwm & 0x1f);
1689
1690 /* Set request length to 8 cachelines per fetch */
1691 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1692 fwater_hi = fwater_hi | (1 << 8);
1693
1694 I915_WRITE(FW_BLC, fwater_lo);
1695 I915_WRITE(FW_BLC2, fwater_hi);
1696
Imre Deak5209b1f2014-07-01 12:36:17 +03001697 if (enabled)
1698 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001699}
1700
Ville Syrjälä432081b2016-10-31 22:37:03 +02001701static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001702{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001703 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001704 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001705 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001706 uint32_t fwater_lo;
1707 int planea_wm;
1708
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001709 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001710 if (crtc == NULL)
1711 return;
1712
Ville Syrjäläefc26112016-10-31 22:37:04 +02001713 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001714 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001715 &i845_wm_info,
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001716 dev_priv->display.get_fifo_size(dev_priv, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001717 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001718 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1719 fwater_lo |= (3<<8) | planea_wm;
1720
1721 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1722
1723 I915_WRITE(FW_BLC, fwater_lo);
1724}
1725
Ville Syrjälä37126462013-08-01 16:18:55 +03001726/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001727static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001728{
1729 uint64_t ret;
1730
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001731 if (WARN(latency == 0, "Latency value missing\n"))
1732 return UINT_MAX;
1733
Ville Syrjäläac484962016-01-20 21:05:26 +02001734 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001735 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1736
1737 return ret;
1738}
1739
Ville Syrjälä37126462013-08-01 16:18:55 +03001740/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001741static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001742 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001743 uint32_t latency)
1744{
1745 uint32_t ret;
1746
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001747 if (WARN(latency == 0, "Latency value missing\n"))
1748 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001749 if (WARN_ON(!pipe_htotal))
1750 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001751
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001752 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001753 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001754 ret = DIV_ROUND_UP(ret, 64) + 2;
1755 return ret;
1756}
1757
Ville Syrjälä23297042013-07-05 11:57:17 +03001758static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001759 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001760{
Matt Roper15126882015-12-03 11:37:40 -08001761 /*
1762 * Neither of these should be possible since this function shouldn't be
1763 * called if the CRTC is off or the plane is invisible. But let's be
1764 * extra paranoid to avoid a potential divide-by-zero if we screw up
1765 * elsewhere in the driver.
1766 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001767 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001768 return 0;
1769 if (WARN_ON(!horiz_pixels))
1770 return 0;
1771
Ville Syrjäläac484962016-01-20 21:05:26 +02001772 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001773}
1774
Imre Deak820c1982013-12-17 14:46:36 +02001775struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001776 uint16_t pri;
1777 uint16_t spr;
1778 uint16_t cur;
1779 uint16_t fbc;
1780};
1781
Ville Syrjälä37126462013-08-01 16:18:55 +03001782/*
1783 * For both WM_PIPE and WM_LP.
1784 * mem_value must be in 0.1us units.
1785 */
Matt Roper7221fc32015-09-24 15:53:08 -07001786static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001787 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001788 uint32_t mem_value,
1789 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001790{
Paulo Zanonicca32e92013-05-31 11:45:06 -03001791 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02001792 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001793
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001794 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001795 return 0;
1796
Ville Syrjälä353c8592016-12-14 23:30:57 +02001797 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02001798
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02001799 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001800
1801 if (!is_lp)
1802 return method1;
1803
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02001804 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07001805 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001806 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001807 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001808
1809 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001810}
1811
Ville Syrjälä37126462013-08-01 16:18:55 +03001812/*
1813 * For both WM_PIPE and WM_LP.
1814 * mem_value must be in 0.1us units.
1815 */
Matt Roper7221fc32015-09-24 15:53:08 -07001816static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001817 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001818 uint32_t mem_value)
1819{
1820 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02001821 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001822
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001823 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001824 return 0;
1825
Ville Syrjälä353c8592016-12-14 23:30:57 +02001826 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02001827
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02001828 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
1829 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07001830 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001831 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001832 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001833 return min(method1, method2);
1834}
1835
Ville Syrjälä37126462013-08-01 16:18:55 +03001836/*
1837 * For both WM_PIPE and WM_LP.
1838 * mem_value must be in 0.1us units.
1839 */
Matt Roper7221fc32015-09-24 15:53:08 -07001840static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001841 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001842 uint32_t mem_value)
1843{
Matt Roperb2435692016-02-02 22:06:51 -08001844 /*
1845 * We treat the cursor plane as always-on for the purposes of watermark
1846 * calculation. Until we have two-stage watermark programming merged,
1847 * this is necessary to avoid flickering.
1848 */
1849 int cpp = 4;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001850 int width = pstate->base.visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001851
Matt Roperb2435692016-02-02 22:06:51 -08001852 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001853 return 0;
1854
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02001855 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07001856 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001857 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001858}
1859
Paulo Zanonicca32e92013-05-31 11:45:06 -03001860/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001861static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001862 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001863 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001864{
Ville Syrjälä83054942016-11-18 21:53:00 +02001865 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07001866
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001867 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001868 return 0;
1869
Ville Syrjälä353c8592016-12-14 23:30:57 +02001870 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02001871
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001872 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001873}
1874
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001875static unsigned int
1876ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001877{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001878 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07001879 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001880 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001881 return 768;
1882 else
1883 return 512;
1884}
1885
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001886static unsigned int
1887ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
1888 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001889{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001890 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001891 /* BDW primary/sprite plane watermarks */
1892 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001893 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001894 /* IVB/HSW primary/sprite plane watermarks */
1895 return level == 0 ? 127 : 1023;
1896 else if (!is_sprite)
1897 /* ILK/SNB primary plane watermarks */
1898 return level == 0 ? 127 : 511;
1899 else
1900 /* ILK/SNB sprite plane watermarks */
1901 return level == 0 ? 63 : 255;
1902}
1903
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001904static unsigned int
1905ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001906{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001907 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001908 return level == 0 ? 63 : 255;
1909 else
1910 return level == 0 ? 31 : 63;
1911}
1912
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001913static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001914{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001915 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001916 return 31;
1917 else
1918 return 15;
1919}
1920
Ville Syrjälä158ae642013-08-07 13:28:19 +03001921/* Calculate the maximum primary/sprite plane watermark */
1922static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1923 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001924 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001925 enum intel_ddb_partitioning ddb_partitioning,
1926 bool is_sprite)
1927{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001928 struct drm_i915_private *dev_priv = to_i915(dev);
1929 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001930
1931 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001932 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001933 return 0;
1934
1935 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001936 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001937 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03001938
1939 /*
1940 * For some reason the non self refresh
1941 * FIFO size is only half of the self
1942 * refresh FIFO size on ILK/SNB.
1943 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001944 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001945 fifo_size /= 2;
1946 }
1947
Ville Syrjälä240264f2013-08-07 13:29:12 +03001948 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001949 /* level 0 is always calculated with 1:1 split */
1950 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1951 if (is_sprite)
1952 fifo_size *= 5;
1953 fifo_size /= 6;
1954 } else {
1955 fifo_size /= 2;
1956 }
1957 }
1958
1959 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001960 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001961}
1962
1963/* Calculate the maximum cursor plane watermark */
1964static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001965 int level,
1966 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001967{
1968 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001969 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001970 return 64;
1971
1972 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001973 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001974}
1975
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001976static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001977 int level,
1978 const struct intel_wm_config *config,
1979 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001980 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001981{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001982 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1983 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1984 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001985 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001986}
1987
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001988static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001989 int level,
1990 struct ilk_wm_maximums *max)
1991{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001992 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
1993 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
1994 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
1995 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001996}
1997
Ville Syrjäläd9395652013-10-09 19:18:10 +03001998static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001999 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002000 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002001{
2002 bool ret;
2003
2004 /* already determined to be invalid? */
2005 if (!result->enable)
2006 return false;
2007
2008 result->enable = result->pri_val <= max->pri &&
2009 result->spr_val <= max->spr &&
2010 result->cur_val <= max->cur;
2011
2012 ret = result->enable;
2013
2014 /*
2015 * HACK until we can pre-compute everything,
2016 * and thus fail gracefully if LP0 watermarks
2017 * are exceeded...
2018 */
2019 if (level == 0 && !result->enable) {
2020 if (result->pri_val > max->pri)
2021 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2022 level, result->pri_val, max->pri);
2023 if (result->spr_val > max->spr)
2024 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2025 level, result->spr_val, max->spr);
2026 if (result->cur_val > max->cur)
2027 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2028 level, result->cur_val, max->cur);
2029
2030 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2031 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2032 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2033 result->enable = true;
2034 }
2035
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002036 return ret;
2037}
2038
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002039static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002040 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002041 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002042 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002043 struct intel_plane_state *pristate,
2044 struct intel_plane_state *sprstate,
2045 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002046 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002047{
2048 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2049 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2050 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2051
2052 /* WM1+ latency values stored in 0.5us units */
2053 if (level > 0) {
2054 pri_latency *= 5;
2055 spr_latency *= 5;
2056 cur_latency *= 5;
2057 }
2058
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002059 if (pristate) {
2060 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2061 pri_latency, level);
2062 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2063 }
2064
2065 if (sprstate)
2066 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2067
2068 if (curstate)
2069 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2070
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002071 result->enable = true;
2072}
2073
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002074static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002075hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002076{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002077 const struct intel_atomic_state *intel_state =
2078 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002079 const struct drm_display_mode *adjusted_mode =
2080 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002081 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002082
Matt Roperee91a152015-12-03 11:37:39 -08002083 if (!cstate->base.active)
2084 return 0;
2085 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2086 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002087 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002088 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002089
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002090 /* The WM are computed with base on how long it takes to fill a single
2091 * row at the given clock rate, multiplied by 8.
2092 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002093 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2094 adjusted_mode->crtc_clock);
2095 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002096 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002097
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002098 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2099 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002100}
2101
Ville Syrjäläbb726512016-10-31 22:37:24 +02002102static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2103 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002104{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002105 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002106 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002107 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002108 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002109
2110 /* read the first set of memory latencies[0:3] */
2111 val = 0; /* data0 to be programmed to 0 for first set */
2112 mutex_lock(&dev_priv->rps.hw_lock);
2113 ret = sandybridge_pcode_read(dev_priv,
2114 GEN9_PCODE_READ_MEM_LATENCY,
2115 &val);
2116 mutex_unlock(&dev_priv->rps.hw_lock);
2117
2118 if (ret) {
2119 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2120 return;
2121 }
2122
2123 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2124 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2125 GEN9_MEM_LATENCY_LEVEL_MASK;
2126 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2127 GEN9_MEM_LATENCY_LEVEL_MASK;
2128 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2129 GEN9_MEM_LATENCY_LEVEL_MASK;
2130
2131 /* read the second set of memory latencies[4:7] */
2132 val = 1; /* data0 to be programmed to 1 for second set */
2133 mutex_lock(&dev_priv->rps.hw_lock);
2134 ret = sandybridge_pcode_read(dev_priv,
2135 GEN9_PCODE_READ_MEM_LATENCY,
2136 &val);
2137 mutex_unlock(&dev_priv->rps.hw_lock);
2138 if (ret) {
2139 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2140 return;
2141 }
2142
2143 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2144 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2145 GEN9_MEM_LATENCY_LEVEL_MASK;
2146 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2147 GEN9_MEM_LATENCY_LEVEL_MASK;
2148 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2149 GEN9_MEM_LATENCY_LEVEL_MASK;
2150
Vandana Kannan367294b2014-11-04 17:06:46 +00002151 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002152 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2153 * need to be disabled. We make sure to sanitize the values out
2154 * of the punit to satisfy this requirement.
2155 */
2156 for (level = 1; level <= max_level; level++) {
2157 if (wm[level] == 0) {
2158 for (i = level + 1; i <= max_level; i++)
2159 wm[i] = 0;
2160 break;
2161 }
2162 }
2163
2164 /*
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02002165 * WaWmMemoryReadLatency:skl,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002166 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002167 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002168 * to add 2us to the various latency levels we retrieve from the
2169 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002170 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002171 if (wm[0] == 0) {
2172 wm[0] += 2;
2173 for (level = 1; level <= max_level; level++) {
2174 if (wm[level] == 0)
2175 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002176 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002177 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002178 }
2179
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002180 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002181 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2182
2183 wm[0] = (sskpd >> 56) & 0xFF;
2184 if (wm[0] == 0)
2185 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002186 wm[1] = (sskpd >> 4) & 0xFF;
2187 wm[2] = (sskpd >> 12) & 0xFF;
2188 wm[3] = (sskpd >> 20) & 0x1FF;
2189 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002190 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002191 uint32_t sskpd = I915_READ(MCH_SSKPD);
2192
2193 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2194 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2195 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2196 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002197 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002198 uint32_t mltr = I915_READ(MLTR_ILK);
2199
2200 /* ILK primary LP0 latency is 700 ns */
2201 wm[0] = 7;
2202 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2203 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002204 }
2205}
2206
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002207static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2208 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002209{
2210 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002211 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002212 wm[0] = 13;
2213}
2214
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002215static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2216 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002217{
2218 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002219 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002220 wm[0] = 13;
2221
2222 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002223 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002224 wm[3] *= 2;
2225}
2226
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002227int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002228{
2229 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002230 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002231 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002232 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002233 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002234 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002235 return 3;
2236 else
2237 return 2;
2238}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002239
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002240static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002241 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002242 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002243{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002244 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002245
2246 for (level = 0; level <= max_level; level++) {
2247 unsigned int latency = wm[level];
2248
2249 if (latency == 0) {
2250 DRM_ERROR("%s WM%d latency not provided\n",
2251 name, level);
2252 continue;
2253 }
2254
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002255 /*
2256 * - latencies are in us on gen9.
2257 * - before then, WM1+ latency values are in 0.5us units
2258 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002259 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002260 latency *= 10;
2261 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002262 latency *= 5;
2263
2264 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2265 name, level, wm[level],
2266 latency / 10, latency % 10);
2267 }
2268}
2269
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002270static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2271 uint16_t wm[5], uint16_t min)
2272{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002273 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002274
2275 if (wm[0] >= min)
2276 return false;
2277
2278 wm[0] = max(wm[0], min);
2279 for (level = 1; level <= max_level; level++)
2280 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2281
2282 return true;
2283}
2284
Ville Syrjäläbb726512016-10-31 22:37:24 +02002285static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002286{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002287 bool changed;
2288
2289 /*
2290 * The BIOS provided WM memory latency values are often
2291 * inadequate for high resolution displays. Adjust them.
2292 */
2293 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2294 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2295 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2296
2297 if (!changed)
2298 return;
2299
2300 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002301 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2302 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2303 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002304}
2305
Ville Syrjäläbb726512016-10-31 22:37:24 +02002306static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002307{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002308 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002309
2310 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2311 sizeof(dev_priv->wm.pri_latency));
2312 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2313 sizeof(dev_priv->wm.pri_latency));
2314
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002315 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002316 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002317
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002318 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2319 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2320 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002321
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002322 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02002323 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002324}
2325
Ville Syrjäläbb726512016-10-31 22:37:24 +02002326static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002327{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002328 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002329 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002330}
2331
Matt Ropered4a6a72016-02-23 17:20:13 -08002332static bool ilk_validate_pipe_wm(struct drm_device *dev,
2333 struct intel_pipe_wm *pipe_wm)
2334{
2335 /* LP0 watermark maximums depend on this pipe alone */
2336 const struct intel_wm_config config = {
2337 .num_pipes_active = 1,
2338 .sprites_enabled = pipe_wm->sprites_enabled,
2339 .sprites_scaled = pipe_wm->sprites_scaled,
2340 };
2341 struct ilk_wm_maximums max;
2342
2343 /* LP0 watermarks always use 1/2 DDB partitioning */
2344 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2345
2346 /* At least LP0 must be valid */
2347 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2348 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2349 return false;
2350 }
2351
2352 return true;
2353}
2354
Matt Roper261a27d2015-10-08 15:28:25 -07002355/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002356static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002357{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002358 struct drm_atomic_state *state = cstate->base.state;
2359 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002360 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002361 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002362 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002363 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002364 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002365 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002366 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002367 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002368 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002369
Matt Ropere8f1f022016-05-12 07:05:55 -07002370 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002371
Matt Roper43d59ed2015-09-24 15:53:07 -07002372 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002373 struct intel_plane_state *ps;
2374
2375 ps = intel_atomic_get_existing_plane_state(state,
2376 intel_plane);
2377 if (!ps)
2378 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002379
2380 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002381 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002382 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002383 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002384 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002385 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002386 }
2387
Matt Ropered4a6a72016-02-23 17:20:13 -08002388 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002389 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002390 pipe_wm->sprites_enabled = sprstate->base.visible;
2391 pipe_wm->sprites_scaled = sprstate->base.visible &&
2392 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2393 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002394 }
2395
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002396 usable_level = max_level;
2397
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002398 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002399 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002400 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002401
2402 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002403 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002404 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002405
Matt Roper86c8bbb2015-09-24 15:53:16 -07002406 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002407 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2408
2409 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2410 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002411
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002412 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002413 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002414
Matt Ropered4a6a72016-02-23 17:20:13 -08002415 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002416 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002417
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002418 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002419
2420 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002421 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002422
Matt Roper86c8bbb2015-09-24 15:53:16 -07002423 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002424 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002425
2426 /*
2427 * Disable any watermark level that exceeds the
2428 * register maximums since such watermarks are
2429 * always invalid.
2430 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002431 if (level > usable_level)
2432 continue;
2433
2434 if (ilk_validate_wm_level(level, &max, wm))
2435 pipe_wm->wm[level] = *wm;
2436 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002437 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002438 }
2439
Matt Roper86c8bbb2015-09-24 15:53:16 -07002440 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002441}
2442
2443/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002444 * Build a set of 'intermediate' watermark values that satisfy both the old
2445 * state and the new state. These can be programmed to the hardware
2446 * immediately.
2447 */
2448static int ilk_compute_intermediate_wm(struct drm_device *dev,
2449 struct intel_crtc *intel_crtc,
2450 struct intel_crtc_state *newstate)
2451{
Matt Ropere8f1f022016-05-12 07:05:55 -07002452 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002453 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002454 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002455
2456 /*
2457 * Start with the final, target watermarks, then combine with the
2458 * currently active watermarks to get values that are safe both before
2459 * and after the vblank.
2460 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002461 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002462 a->pipe_enabled |= b->pipe_enabled;
2463 a->sprites_enabled |= b->sprites_enabled;
2464 a->sprites_scaled |= b->sprites_scaled;
2465
2466 for (level = 0; level <= max_level; level++) {
2467 struct intel_wm_level *a_wm = &a->wm[level];
2468 const struct intel_wm_level *b_wm = &b->wm[level];
2469
2470 a_wm->enable &= b_wm->enable;
2471 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2472 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2473 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2474 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2475 }
2476
2477 /*
2478 * We need to make sure that these merged watermark values are
2479 * actually a valid configuration themselves. If they're not,
2480 * there's no safe way to transition from the old state to
2481 * the new state, so we need to fail the atomic transaction.
2482 */
2483 if (!ilk_validate_pipe_wm(dev, a))
2484 return -EINVAL;
2485
2486 /*
2487 * If our intermediate WM are identical to the final WM, then we can
2488 * omit the post-vblank programming; only update if it's different.
2489 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002490 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002491 newstate->wm.need_postvbl_update = false;
2492
2493 return 0;
2494}
2495
2496/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002497 * Merge the watermarks from all active pipes for a specific level.
2498 */
2499static void ilk_merge_wm_level(struct drm_device *dev,
2500 int level,
2501 struct intel_wm_level *ret_wm)
2502{
2503 const struct intel_crtc *intel_crtc;
2504
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002505 ret_wm->enable = true;
2506
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002507 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002508 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002509 const struct intel_wm_level *wm = &active->wm[level];
2510
2511 if (!active->pipe_enabled)
2512 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002513
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002514 /*
2515 * The watermark values may have been used in the past,
2516 * so we must maintain them in the registers for some
2517 * time even if the level is now disabled.
2518 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002519 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002520 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002521
2522 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2523 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2524 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2525 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2526 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002527}
2528
2529/*
2530 * Merge all low power watermarks for all active pipes.
2531 */
2532static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002533 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002534 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002535 struct intel_pipe_wm *merged)
2536{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002537 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002538 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002539 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002540
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002541 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002542 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002543 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002544 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002545
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002546 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002547 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002548
2549 /* merge each WM1+ level */
2550 for (level = 1; level <= max_level; level++) {
2551 struct intel_wm_level *wm = &merged->wm[level];
2552
2553 ilk_merge_wm_level(dev, level, wm);
2554
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002555 if (level > last_enabled_level)
2556 wm->enable = false;
2557 else if (!ilk_validate_wm_level(level, max, wm))
2558 /* make sure all following levels get disabled */
2559 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002560
2561 /*
2562 * The spec says it is preferred to disable
2563 * FBC WMs instead of disabling a WM level.
2564 */
2565 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002566 if (wm->enable)
2567 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002568 wm->fbc_val = 0;
2569 }
2570 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002571
2572 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2573 /*
2574 * FIXME this is racy. FBC might get enabled later.
2575 * What we should check here is whether FBC can be
2576 * enabled sometime later.
2577 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002578 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002579 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002580 for (level = 2; level <= max_level; level++) {
2581 struct intel_wm_level *wm = &merged->wm[level];
2582
2583 wm->enable = false;
2584 }
2585 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002586}
2587
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002588static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2589{
2590 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2591 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2592}
2593
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002594/* The value we need to program into the WM_LPx latency field */
2595static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2596{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002597 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002598
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002599 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002600 return 2 * level;
2601 else
2602 return dev_priv->wm.pri_latency[level];
2603}
2604
Imre Deak820c1982013-12-17 14:46:36 +02002605static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002606 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002607 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002608 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002609{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002610 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002611 struct intel_crtc *intel_crtc;
2612 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002613
Ville Syrjälä0362c782013-10-09 19:17:57 +03002614 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002615 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002616
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002617 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002618 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002619 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002620
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002621 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002622
Ville Syrjälä0362c782013-10-09 19:17:57 +03002623 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002624
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002625 /*
2626 * Maintain the watermark values even if the level is
2627 * disabled. Doing otherwise could cause underruns.
2628 */
2629 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002630 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002631 (r->pri_val << WM1_LP_SR_SHIFT) |
2632 r->cur_val;
2633
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002634 if (r->enable)
2635 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2636
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002637 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002638 results->wm_lp[wm_lp - 1] |=
2639 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2640 else
2641 results->wm_lp[wm_lp - 1] |=
2642 r->fbc_val << WM1_LP_FBC_SHIFT;
2643
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002644 /*
2645 * Always set WM1S_LP_EN when spr_val != 0, even if the
2646 * level is disabled. Doing otherwise could cause underruns.
2647 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002648 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002649 WARN_ON(wm_lp != 1);
2650 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2651 } else
2652 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002653 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002654
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002655 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002656 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002657 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002658 const struct intel_wm_level *r =
2659 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002660
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002661 if (WARN_ON(!r->enable))
2662 continue;
2663
Matt Ropered4a6a72016-02-23 17:20:13 -08002664 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002665
2666 results->wm_pipe[pipe] =
2667 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2668 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2669 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002670 }
2671}
2672
Paulo Zanoni861f3382013-05-31 10:19:21 -03002673/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2674 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002675static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002676 struct intel_pipe_wm *r1,
2677 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002678{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002679 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002680 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002681
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002682 for (level = 1; level <= max_level; level++) {
2683 if (r1->wm[level].enable)
2684 level1 = level;
2685 if (r2->wm[level].enable)
2686 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002687 }
2688
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002689 if (level1 == level2) {
2690 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002691 return r2;
2692 else
2693 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002694 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002695 return r1;
2696 } else {
2697 return r2;
2698 }
2699}
2700
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002701/* dirty bits used to track which watermarks need changes */
2702#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2703#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2704#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2705#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2706#define WM_DIRTY_FBC (1 << 24)
2707#define WM_DIRTY_DDB (1 << 25)
2708
Damien Lespiau055e3932014-08-18 13:49:10 +01002709static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002710 const struct ilk_wm_values *old,
2711 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002712{
2713 unsigned int dirty = 0;
2714 enum pipe pipe;
2715 int wm_lp;
2716
Damien Lespiau055e3932014-08-18 13:49:10 +01002717 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002718 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2719 dirty |= WM_DIRTY_LINETIME(pipe);
2720 /* Must disable LP1+ watermarks too */
2721 dirty |= WM_DIRTY_LP_ALL;
2722 }
2723
2724 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2725 dirty |= WM_DIRTY_PIPE(pipe);
2726 /* Must disable LP1+ watermarks too */
2727 dirty |= WM_DIRTY_LP_ALL;
2728 }
2729 }
2730
2731 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2732 dirty |= WM_DIRTY_FBC;
2733 /* Must disable LP1+ watermarks too */
2734 dirty |= WM_DIRTY_LP_ALL;
2735 }
2736
2737 if (old->partitioning != new->partitioning) {
2738 dirty |= WM_DIRTY_DDB;
2739 /* Must disable LP1+ watermarks too */
2740 dirty |= WM_DIRTY_LP_ALL;
2741 }
2742
2743 /* LP1+ watermarks already deemed dirty, no need to continue */
2744 if (dirty & WM_DIRTY_LP_ALL)
2745 return dirty;
2746
2747 /* Find the lowest numbered LP1+ watermark in need of an update... */
2748 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2749 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2750 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2751 break;
2752 }
2753
2754 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2755 for (; wm_lp <= 3; wm_lp++)
2756 dirty |= WM_DIRTY_LP(wm_lp);
2757
2758 return dirty;
2759}
2760
Ville Syrjälä8553c182013-12-05 15:51:39 +02002761static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2762 unsigned int dirty)
2763{
Imre Deak820c1982013-12-17 14:46:36 +02002764 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002765 bool changed = false;
2766
2767 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2768 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2769 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2770 changed = true;
2771 }
2772 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2773 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2774 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2775 changed = true;
2776 }
2777 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2778 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2779 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2780 changed = true;
2781 }
2782
2783 /*
2784 * Don't touch WM1S_LP_EN here.
2785 * Doing so could cause underruns.
2786 */
2787
2788 return changed;
2789}
2790
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002791/*
2792 * The spec says we shouldn't write when we don't need, because every write
2793 * causes WMs to be re-evaluated, expending some power.
2794 */
Imre Deak820c1982013-12-17 14:46:36 +02002795static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2796 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002797{
Imre Deak820c1982013-12-17 14:46:36 +02002798 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002799 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002800 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002801
Damien Lespiau055e3932014-08-18 13:49:10 +01002802 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002803 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002804 return;
2805
Ville Syrjälä8553c182013-12-05 15:51:39 +02002806 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002807
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002808 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002809 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002810 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002811 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002812 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002813 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2814
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002815 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002816 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002817 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002818 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002819 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002820 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2821
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002822 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002823 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002824 val = I915_READ(WM_MISC);
2825 if (results->partitioning == INTEL_DDB_PART_1_2)
2826 val &= ~WM_MISC_DATA_PARTITION_5_6;
2827 else
2828 val |= WM_MISC_DATA_PARTITION_5_6;
2829 I915_WRITE(WM_MISC, val);
2830 } else {
2831 val = I915_READ(DISP_ARB_CTL2);
2832 if (results->partitioning == INTEL_DDB_PART_1_2)
2833 val &= ~DISP_DATA_PARTITION_5_6;
2834 else
2835 val |= DISP_DATA_PARTITION_5_6;
2836 I915_WRITE(DISP_ARB_CTL2, val);
2837 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002838 }
2839
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002840 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002841 val = I915_READ(DISP_ARB_CTL);
2842 if (results->enable_fbc_wm)
2843 val &= ~DISP_FBC_WM_DIS;
2844 else
2845 val |= DISP_FBC_WM_DIS;
2846 I915_WRITE(DISP_ARB_CTL, val);
2847 }
2848
Imre Deak954911e2013-12-17 14:46:34 +02002849 if (dirty & WM_DIRTY_LP(1) &&
2850 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2851 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2852
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002853 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002854 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2855 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2856 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2857 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2858 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002859
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002860 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002861 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002862 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002863 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002864 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002865 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002866
2867 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002868}
2869
Matt Ropered4a6a72016-02-23 17:20:13 -08002870bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002871{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002872 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02002873
2874 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2875}
2876
Lyude656d1b82016-08-17 15:55:54 -04002877#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002878
Matt Roper024c9042015-09-24 15:53:11 -07002879/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002880 * FIXME: We still don't have the proper code detect if we need to apply the WA,
2881 * so assume we'll always need it in order to avoid underruns.
2882 */
2883static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
2884{
2885 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2886
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002887 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002888 return true;
2889
2890 return false;
2891}
2892
Paulo Zanoni56feca92016-09-22 18:00:28 -03002893static bool
2894intel_has_sagv(struct drm_i915_private *dev_priv)
2895{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002896 if (IS_KABYLAKE(dev_priv))
2897 return true;
2898
2899 if (IS_SKYLAKE(dev_priv) &&
2900 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
2901 return true;
2902
2903 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03002904}
2905
Lyude656d1b82016-08-17 15:55:54 -04002906/*
2907 * SAGV dynamically adjusts the system agent voltage and clock frequencies
2908 * depending on power and performance requirements. The display engine access
2909 * to system memory is blocked during the adjustment time. Because of the
2910 * blocking time, having this enabled can cause full system hangs and/or pipe
2911 * underruns if we don't meet all of the following requirements:
2912 *
2913 * - <= 1 pipe enabled
2914 * - All planes can enable watermarks for latencies >= SAGV engine block time
2915 * - We're not using an interlaced display configuration
2916 */
2917int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002918intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002919{
2920 int ret;
2921
Paulo Zanoni56feca92016-09-22 18:00:28 -03002922 if (!intel_has_sagv(dev_priv))
2923 return 0;
2924
2925 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04002926 return 0;
2927
2928 DRM_DEBUG_KMS("Enabling the SAGV\n");
2929 mutex_lock(&dev_priv->rps.hw_lock);
2930
2931 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2932 GEN9_SAGV_ENABLE);
2933
2934 /* We don't need to wait for the SAGV when enabling */
2935 mutex_unlock(&dev_priv->rps.hw_lock);
2936
2937 /*
2938 * Some skl systems, pre-release machines in particular,
2939 * don't actually have an SAGV.
2940 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002941 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002942 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002943 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002944 return 0;
2945 } else if (ret < 0) {
2946 DRM_ERROR("Failed to enable the SAGV\n");
2947 return ret;
2948 }
2949
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002950 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04002951 return 0;
2952}
2953
Lyude656d1b82016-08-17 15:55:54 -04002954int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002955intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002956{
Imre Deakb3b8e992016-12-05 18:27:38 +02002957 int ret;
Lyude656d1b82016-08-17 15:55:54 -04002958
Paulo Zanoni56feca92016-09-22 18:00:28 -03002959 if (!intel_has_sagv(dev_priv))
2960 return 0;
2961
2962 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04002963 return 0;
2964
2965 DRM_DEBUG_KMS("Disabling the SAGV\n");
2966 mutex_lock(&dev_priv->rps.hw_lock);
2967
2968 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02002969 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2970 GEN9_SAGV_DISABLE,
2971 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
2972 1);
Lyude656d1b82016-08-17 15:55:54 -04002973 mutex_unlock(&dev_priv->rps.hw_lock);
2974
Lyude656d1b82016-08-17 15:55:54 -04002975 /*
2976 * Some skl systems, pre-release machines in particular,
2977 * don't actually have an SAGV.
2978 */
Imre Deakb3b8e992016-12-05 18:27:38 +02002979 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002980 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002981 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002982 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02002983 } else if (ret < 0) {
2984 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
2985 return ret;
Lyude656d1b82016-08-17 15:55:54 -04002986 }
2987
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002988 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04002989 return 0;
2990}
2991
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002992bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04002993{
2994 struct drm_device *dev = state->dev;
2995 struct drm_i915_private *dev_priv = to_i915(dev);
2996 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002997 struct intel_crtc *crtc;
2998 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02002999 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003000 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003001 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003002
Paulo Zanoni56feca92016-09-22 18:00:28 -03003003 if (!intel_has_sagv(dev_priv))
3004 return false;
3005
Lyude656d1b82016-08-17 15:55:54 -04003006 /*
3007 * SKL workaround: bspec recommends we disable the SAGV when we have
3008 * more then one pipe enabled
3009 *
3010 * If there are no active CRTCs, no additional checks need be performed
3011 */
3012 if (hweight32(intel_state->active_crtcs) == 0)
3013 return true;
3014 else if (hweight32(intel_state->active_crtcs) > 1)
3015 return false;
3016
3017 /* Since we're now guaranteed to only have one active CRTC... */
3018 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003019 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003020 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003021
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003022 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003023 return false;
3024
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003025 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003026 struct skl_plane_wm *wm =
3027 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003028
Lyude656d1b82016-08-17 15:55:54 -04003029 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003030 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003031 continue;
3032
3033 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003034 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003035 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003036 { }
3037
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003038 latency = dev_priv->wm.skl_latency[level];
3039
3040 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003041 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003042 I915_FORMAT_MOD_X_TILED)
3043 latency += 15;
3044
Lyude656d1b82016-08-17 15:55:54 -04003045 /*
3046 * If any of the planes on this pipe don't enable wm levels
3047 * that incur memory latencies higher then 30µs we can't enable
3048 * the SAGV
3049 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003050 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003051 return false;
3052 }
3053
3054 return true;
3055}
3056
Damien Lespiaub9cec072014-11-04 17:06:43 +00003057static void
3058skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003059 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003060 struct skl_ddb_entry *alloc, /* out */
3061 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003062{
Matt Roperc107acf2016-05-12 07:06:01 -07003063 struct drm_atomic_state *state = cstate->base.state;
3064 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3065 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003066 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003067 unsigned int pipe_size, ddb_size;
3068 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003069
Matt Ropera6d3460e2016-05-12 07:06:04 -07003070 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003071 alloc->start = 0;
3072 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003073 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003074 return;
3075 }
3076
Matt Ropera6d3460e2016-05-12 07:06:04 -07003077 if (intel_state->active_pipe_changes)
3078 *num_active = hweight32(intel_state->active_crtcs);
3079 else
3080 *num_active = hweight32(dev_priv->active_crtcs);
3081
Deepak M6f3fff62016-09-15 15:01:10 +05303082 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3083 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003084
3085 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3086
Matt Roperc107acf2016-05-12 07:06:01 -07003087 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003088 * If the state doesn't change the active CRTC's, then there's
3089 * no need to recalculate; the existing pipe allocation limits
3090 * should remain unchanged. Note that we're safe from racing
3091 * commits since any racing commit that changes the active CRTC
3092 * list would need to grab _all_ crtc locks, including the one
3093 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003094 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003095 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003096 /*
3097 * alloc may be cleared by clear_intel_crtc_state,
3098 * copy from old state to be sure
3099 */
3100 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003101 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003102 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003103
3104 nth_active_pipe = hweight32(intel_state->active_crtcs &
3105 (drm_crtc_mask(for_crtc) - 1));
3106 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3107 alloc->start = nth_active_pipe * ddb_size / *num_active;
3108 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003109}
3110
Matt Roperc107acf2016-05-12 07:06:01 -07003111static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003112{
Matt Roperc107acf2016-05-12 07:06:01 -07003113 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003114 return 32;
3115
3116 return 8;
3117}
3118
Damien Lespiaua269c582014-11-04 17:06:49 +00003119static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3120{
3121 entry->start = reg & 0x3ff;
3122 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003123 if (entry->end)
3124 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003125}
3126
Damien Lespiau08db6652014-11-04 17:06:52 +00003127void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3128 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003129{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003130 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003131
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003132 memset(ddb, 0, sizeof(*ddb));
3133
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003134 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003135 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003136 enum plane_id plane_id;
3137 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003138
3139 power_domain = POWER_DOMAIN_PIPE(pipe);
3140 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003141 continue;
3142
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003143 for_each_plane_id_on_crtc(crtc, plane_id) {
3144 u32 val;
Damien Lespiaua269c582014-11-04 17:06:49 +00003145
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003146 if (plane_id != PLANE_CURSOR)
3147 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3148 else
3149 val = I915_READ(CUR_BUF_CFG(pipe));
3150
3151 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3152 }
Imre Deak4d800032016-02-17 16:31:29 +02003153
3154 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003155 }
3156}
3157
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003158/*
3159 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3160 * The bspec defines downscale amount as:
3161 *
3162 * """
3163 * Horizontal down scale amount = maximum[1, Horizontal source size /
3164 * Horizontal destination size]
3165 * Vertical down scale amount = maximum[1, Vertical source size /
3166 * Vertical destination size]
3167 * Total down scale amount = Horizontal down scale amount *
3168 * Vertical down scale amount
3169 * """
3170 *
3171 * Return value is provided in 16.16 fixed point form to retain fractional part.
3172 * Caller should take care of dividing & rounding off the value.
3173 */
3174static uint32_t
3175skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3176{
3177 uint32_t downscale_h, downscale_w;
3178 uint32_t src_w, src_h, dst_w, dst_h;
3179
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003180 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003181 return DRM_PLANE_HELPER_NO_SCALING;
3182
3183 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003184 src_w = drm_rect_width(&pstate->base.src);
3185 src_h = drm_rect_height(&pstate->base.src);
3186 dst_w = drm_rect_width(&pstate->base.dst);
3187 dst_h = drm_rect_height(&pstate->base.dst);
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003188 if (drm_rotation_90_or_270(pstate->base.rotation))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003189 swap(dst_w, dst_h);
3190
3191 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3192 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3193
3194 /* Provide result in 16.16 fixed point */
3195 return (uint64_t)downscale_w * downscale_h >> 16;
3196}
3197
Damien Lespiaub9cec072014-11-04 17:06:43 +00003198static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003199skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3200 const struct drm_plane_state *pstate,
3201 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003202{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003203 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003204 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003205 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02003206 struct drm_framebuffer *fb;
3207 u32 format;
Matt Ropera1de91e2016-05-12 07:05:57 -07003208
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003209 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003210 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02003211
3212 fb = pstate->fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003213 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02003214
Matt Ropera1de91e2016-05-12 07:05:57 -07003215 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3216 return 0;
3217 if (y && format != DRM_FORMAT_NV12)
3218 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003219
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003220 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3221 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003222
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003223 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003224 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003225
3226 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003227 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003228 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003229 data_rate = width * height *
Ville Syrjälä353c8592016-12-14 23:30:57 +02003230 fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003231 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003232 data_rate = (width / 2) * (height / 2) *
Ville Syrjälä353c8592016-12-14 23:30:57 +02003233 fb->format->cpp[1];
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003234 } else {
3235 /* for packed formats */
Ville Syrjälä353c8592016-12-14 23:30:57 +02003236 data_rate = width * height * fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003237 }
3238
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003239 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3240
3241 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003242}
3243
3244/*
3245 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3246 * a 8192x4096@32bpp framebuffer:
3247 * 3 * 4096 * 8192 * 4 < 2^32
3248 */
3249static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003250skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
3251 unsigned *plane_data_rate,
3252 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003253{
Matt Roper9c74d822016-05-12 07:05:58 -07003254 struct drm_crtc_state *cstate = &intel_cstate->base;
3255 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003256 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003257 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003258 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003259
3260 if (WARN_ON(!state))
3261 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003262
Matt Ropera1de91e2016-05-12 07:05:57 -07003263 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003264 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003265 enum plane_id plane_id = to_intel_plane(plane)->id;
3266 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07003267
Matt Ropera6d3460e2016-05-12 07:06:04 -07003268 /* packed/uv */
3269 rate = skl_plane_relative_data_rate(intel_cstate,
3270 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003271 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003272
3273 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003274
Matt Ropera6d3460e2016-05-12 07:06:04 -07003275 /* y-plane */
3276 rate = skl_plane_relative_data_rate(intel_cstate,
3277 pstate, 1);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003278 plane_y_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003279
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003280 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003281 }
3282
3283 return total_data_rate;
3284}
3285
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003286static uint16_t
3287skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3288 const int y)
3289{
3290 struct drm_framebuffer *fb = pstate->fb;
3291 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3292 uint32_t src_w, src_h;
3293 uint32_t min_scanlines = 8;
3294 uint8_t plane_bpp;
3295
3296 if (WARN_ON(!fb))
3297 return 0;
3298
3299 /* For packed formats, no y-plane, return 0 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003300 if (y && fb->format->format != DRM_FORMAT_NV12)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003301 return 0;
3302
3303 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003304 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
3305 fb->modifier != I915_FORMAT_MOD_Yf_TILED)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003306 return 8;
3307
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003308 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3309 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003310
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003311 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003312 swap(src_w, src_h);
3313
3314 /* Halve UV plane width and height for NV12 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003315 if (fb->format->format == DRM_FORMAT_NV12 && !y) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003316 src_w /= 2;
3317 src_h /= 2;
3318 }
3319
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003320 if (fb->format->format == DRM_FORMAT_NV12 && !y)
Ville Syrjälä353c8592016-12-14 23:30:57 +02003321 plane_bpp = fb->format->cpp[1];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003322 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02003323 plane_bpp = fb->format->cpp[0];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003324
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003325 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003326 switch (plane_bpp) {
3327 case 1:
3328 min_scanlines = 32;
3329 break;
3330 case 2:
3331 min_scanlines = 16;
3332 break;
3333 case 4:
3334 min_scanlines = 8;
3335 break;
3336 case 8:
3337 min_scanlines = 4;
3338 break;
3339 default:
3340 WARN(1, "Unsupported pixel depth %u for rotation",
3341 plane_bpp);
3342 min_scanlines = 32;
3343 }
3344 }
3345
3346 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3347}
3348
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003349static void
3350skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
3351 uint16_t *minimum, uint16_t *y_minimum)
3352{
3353 const struct drm_plane_state *pstate;
3354 struct drm_plane *plane;
3355
3356 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003357 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003358
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003359 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003360 continue;
3361
3362 if (!pstate->visible)
3363 continue;
3364
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003365 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
3366 y_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003367 }
3368
3369 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
3370}
3371
Matt Roperc107acf2016-05-12 07:06:01 -07003372static int
Matt Roper024c9042015-09-24 15:53:11 -07003373skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003374 struct skl_ddb_allocation *ddb /* out */)
3375{
Matt Roperc107acf2016-05-12 07:06:01 -07003376 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003377 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003378 struct drm_device *dev = crtc->dev;
3379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3380 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04003381 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003382 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02003383 uint16_t minimum[I915_MAX_PLANES] = {};
3384 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003385 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003386 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07003387 int num_active;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003388 unsigned plane_data_rate[I915_MAX_PLANES] = {};
3389 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003390
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003391 /* Clear the partitioning for disabled planes. */
3392 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3393 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3394
Matt Ropera6d3460e2016-05-12 07:06:04 -07003395 if (WARN_ON(!state))
3396 return 0;
3397
Matt Roperc107acf2016-05-12 07:06:01 -07003398 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04003399 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003400 return 0;
3401 }
3402
Matt Ropera6d3460e2016-05-12 07:06:04 -07003403 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003404 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003405 if (alloc_size == 0) {
3406 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003407 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003408 }
3409
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003410 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003411
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003412 /*
3413 * 1. Allocate the mininum required blocks for each active plane
3414 * and allocate the cursor, it doesn't require extra allocation
3415 * proportional to the data rate.
3416 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003417
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003418 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
3419 alloc_size -= minimum[plane_id];
3420 alloc_size -= y_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003421 }
3422
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003423 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
3424 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
3425
Damien Lespiaub9cec072014-11-04 17:06:43 +00003426 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003427 * 2. Distribute the remaining space in proportion to the amount of
3428 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003429 *
3430 * FIXME: we may not allocate every single block here.
3431 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003432 total_data_rate = skl_get_total_relative_data_rate(cstate,
3433 plane_data_rate,
3434 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003435 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003436 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003437
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003438 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003439 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003440 unsigned int data_rate, y_data_rate;
3441 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003442
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003443 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003444 continue;
3445
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003446 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003447
3448 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003449 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003450 * promote the expression to 64 bits to avoid overflowing, the
3451 * result is < available as data_rate / total_data_rate < 1
3452 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003453 plane_blocks = minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003454 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3455 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003456
Matt Roperc107acf2016-05-12 07:06:01 -07003457 /* Leave disabled planes at (0,0) */
3458 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003459 ddb->plane[pipe][plane_id].start = start;
3460 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003461 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003462
3463 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003464
3465 /*
3466 * allocation for y_plane part of planar format:
3467 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003468 y_data_rate = plane_y_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003469
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003470 y_plane_blocks = y_minimum[plane_id];
Matt Ropera1de91e2016-05-12 07:05:57 -07003471 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3472 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003473
Matt Roperc107acf2016-05-12 07:06:01 -07003474 if (y_data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003475 ddb->y_plane[pipe][plane_id].start = start;
3476 ddb->y_plane[pipe][plane_id].end = start + y_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003477 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003478
Matt Ropera1de91e2016-05-12 07:05:57 -07003479 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003480 }
3481
Matt Roperc107acf2016-05-12 07:06:01 -07003482 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003483}
3484
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003485/*
3486 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003487 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003488 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3489 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3490*/
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303491static uint_fixed_16_16_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp,
3492 uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003493{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303494 uint32_t wm_intermediate_val;
3495 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003496
3497 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303498 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003499
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303500 wm_intermediate_val = latency * pixel_rate * cpp;
3501 ret = fixed_16_16_div_round_up_u64(wm_intermediate_val, 1000 * 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003502 return ret;
3503}
3504
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303505static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
3506 uint32_t pipe_htotal,
3507 uint32_t latency,
3508 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003509{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003510 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303511 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003512
3513 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303514 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003515
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003516 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303517 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
3518 pipe_htotal * 1000);
3519 ret = mul_u32_fixed_16_16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003520 return ret;
3521}
3522
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003523static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3524 struct intel_plane_state *pstate)
3525{
3526 uint64_t adjusted_pixel_rate;
3527 uint64_t downscale_amount;
3528 uint64_t pixel_rate;
3529
3530 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003531 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003532 return 0;
3533
3534 /*
3535 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3536 * with additional adjustments for plane-specific scaling.
3537 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02003538 adjusted_pixel_rate = cstate->pixel_rate;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003539 downscale_amount = skl_plane_downscale_amount(pstate);
3540
3541 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3542 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3543
3544 return pixel_rate;
3545}
3546
Matt Roper55994c22016-05-12 07:06:08 -07003547static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3548 struct intel_crtc_state *cstate,
3549 struct intel_plane_state *intel_pstate,
3550 uint16_t ddb_allocation,
3551 int level,
3552 uint16_t *out_blocks, /* out */
3553 uint8_t *out_lines, /* out */
3554 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003555{
Matt Roper33815fa2016-05-12 07:06:05 -07003556 struct drm_plane_state *pstate = &intel_pstate->base;
3557 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003558 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303559 uint_fixed_16_16_t method1, method2;
3560 uint_fixed_16_16_t plane_blocks_per_line;
3561 uint_fixed_16_16_t selected_result;
3562 uint32_t interm_pbpl;
3563 uint32_t plane_bytes_per_line;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003564 uint32_t res_blocks, res_lines;
Ville Syrjäläac484962016-01-20 21:05:26 +02003565 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003566 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003567 uint32_t plane_pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303568 uint_fixed_16_16_t y_tile_minimum;
3569 uint32_t y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003570 struct intel_atomic_state *state =
3571 to_intel_atomic_state(cstate->base.state);
3572 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303573 bool y_tiled, x_tiled;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003574
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003575 if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) {
Matt Roper55994c22016-05-12 07:06:08 -07003576 *enabled = false;
3577 return 0;
3578 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003579
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303580 y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
3581 fb->modifier == I915_FORMAT_MOD_Yf_TILED;
3582 x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
3583
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05303584 /* Display WA #1141: kbl. */
3585 if (IS_KABYLAKE(dev_priv) && dev_priv->ipc_enabled)
3586 latency += 4;
3587
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303588 if (apply_memory_bw_wa && x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003589 latency += 15;
3590
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003591 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3592 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003593
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003594 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003595 swap(width, height);
3596
Ville Syrjälä353c8592016-12-14 23:30:57 +02003597 cpp = fb->format->cpp[0];
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003598 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3599
Dave Airlie61d0a042016-10-25 16:35:20 +10003600 if (drm_rotation_90_or_270(pstate->rotation)) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003601 int cpp = (fb->format->format == DRM_FORMAT_NV12) ?
Ville Syrjälä353c8592016-12-14 23:30:57 +02003602 fb->format->cpp[1] :
3603 fb->format->cpp[0];
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003604
3605 switch (cpp) {
3606 case 1:
3607 y_min_scanlines = 16;
3608 break;
3609 case 2:
3610 y_min_scanlines = 8;
3611 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003612 case 4:
3613 y_min_scanlines = 4;
3614 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003615 default:
3616 MISSING_CASE(cpp);
3617 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003618 }
3619 } else {
3620 y_min_scanlines = 4;
3621 }
3622
Paulo Zanoni2ef32de2016-11-08 18:22:11 -02003623 if (apply_memory_bw_wa)
3624 y_min_scanlines *= 2;
3625
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003626 plane_bytes_per_line = width * cpp;
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303627 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303628 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line *
3629 y_min_scanlines, 512);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003630 plane_blocks_per_line =
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303631 fixed_16_16_div_round_up(interm_pbpl, y_min_scanlines);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303632 } else if (x_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303633 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512);
3634 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303635 } else {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303636 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512) + 1;
3637 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003638 }
3639
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003640 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3641 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003642 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003643 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003644 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003645
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303646 y_tile_minimum = mul_u32_fixed_16_16(y_min_scanlines,
3647 plane_blocks_per_line);
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003648
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303649 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303650 selected_result = max_fixed_16_16(method2, y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003651 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003652 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3653 (plane_bytes_per_line / 512 < 1))
3654 selected_result = method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303655 else if ((ddb_allocation /
3656 fixed_16_16_to_u32_round_up(plane_blocks_per_line)) >= 1)
3657 selected_result = min_fixed_16_16(method1, method2);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003658 else
3659 selected_result = method1;
3660 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003661
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303662 res_blocks = fixed_16_16_to_u32_round_up(selected_result) + 1;
3663 res_lines = DIV_ROUND_UP(selected_result.val,
3664 plane_blocks_per_line.val);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003665
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003666 if (level >= 1 && level <= 7) {
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303667 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303668 res_blocks += fixed_16_16_to_u32_round_up(y_tile_minimum);
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003669 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003670 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003671 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003672 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003673 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003674
Matt Roper55994c22016-05-12 07:06:08 -07003675 if (res_blocks >= ddb_allocation || res_lines > 31) {
3676 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003677
3678 /*
3679 * If there are no valid level 0 watermarks, then we can't
3680 * support this display configuration.
3681 */
3682 if (level) {
3683 return 0;
3684 } else {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003685 struct drm_plane *plane = pstate->plane;
Matt Roper6b6bada2016-05-12 07:06:10 -07003686
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003687 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3688 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
3689 plane->base.id, plane->name,
3690 res_blocks, ddb_allocation, res_lines);
Matt Roper6b6bada2016-05-12 07:06:10 -07003691 return -EINVAL;
3692 }
Matt Roper55994c22016-05-12 07:06:08 -07003693 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003694
3695 *out_blocks = res_blocks;
3696 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003697 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003698
Matt Roper55994c22016-05-12 07:06:08 -07003699 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003700}
3701
Matt Roperf4a96752016-05-12 07:06:06 -07003702static int
3703skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3704 struct skl_ddb_allocation *ddb,
3705 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04003706 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07003707 int level,
3708 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003709{
Matt Roperf4a96752016-05-12 07:06:06 -07003710 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003711 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04003712 struct drm_plane *plane = &intel_plane->base;
3713 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003714 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003715 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003716 int ret;
Lyudea62163e2016-10-04 14:28:20 -04003717
3718 if (state)
3719 intel_pstate =
3720 intel_atomic_get_existing_plane_state(state,
3721 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003722
Matt Roperf4a96752016-05-12 07:06:06 -07003723 /*
Lyudea62163e2016-10-04 14:28:20 -04003724 * Note: If we start supporting multiple pending atomic commits against
3725 * the same planes/CRTC's in the future, plane->state will no longer be
3726 * the correct pre-state to use for the calculations here and we'll
3727 * need to change where we get the 'unchanged' plane data from.
3728 *
3729 * For now this is fine because we only allow one queued commit against
3730 * a CRTC. Even if the plane isn't modified by this transaction and we
3731 * don't have a plane lock, we still have the CRTC's lock, so we know
3732 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07003733 */
Lyudea62163e2016-10-04 14:28:20 -04003734 if (!intel_pstate)
3735 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07003736
Lyudea62163e2016-10-04 14:28:20 -04003737 WARN_ON(!intel_pstate->base.fb);
Matt Roper024c9042015-09-24 15:53:11 -07003738
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003739 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][intel_plane->id]);
Matt Roperf4a96752016-05-12 07:06:06 -07003740
Lyudea62163e2016-10-04 14:28:20 -04003741 ret = skl_compute_plane_wm(dev_priv,
3742 cstate,
3743 intel_pstate,
3744 ddb_blocks,
3745 level,
3746 &result->plane_res_b,
3747 &result->plane_res_l,
3748 &result->plane_en);
3749 if (ret)
3750 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07003751
3752 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003753}
3754
Damien Lespiau407b50f2014-11-04 17:06:57 +00003755static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003756skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003757{
Mahesh Kumara3a89862016-12-01 21:19:34 +05303758 struct drm_atomic_state *state = cstate->base.state;
3759 struct drm_i915_private *dev_priv = to_i915(state->dev);
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003760 uint32_t pixel_rate;
Mahesh Kumara3a89862016-12-01 21:19:34 +05303761 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003762
Matt Roper024c9042015-09-24 15:53:11 -07003763 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003764 return 0;
3765
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02003766 pixel_rate = cstate->pixel_rate;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003767
3768 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003769 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003770
Mahesh Kumara3a89862016-12-01 21:19:34 +05303771 linetime_wm = DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal *
3772 1000, pixel_rate);
3773
3774 /* Display WA #1135: bxt. */
3775 if (IS_BROXTON(dev_priv) && dev_priv->ipc_enabled)
3776 linetime_wm = DIV_ROUND_UP(linetime_wm, 2);
3777
3778 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003779}
3780
Matt Roper024c9042015-09-24 15:53:11 -07003781static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003782 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003783{
Matt Roper024c9042015-09-24 15:53:11 -07003784 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003785 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003786
3787 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04003788 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003789}
3790
Matt Roper55994c22016-05-12 07:06:08 -07003791static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3792 struct skl_ddb_allocation *ddb,
3793 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003794{
Matt Roper024c9042015-09-24 15:53:11 -07003795 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003796 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04003797 struct intel_plane *intel_plane;
3798 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003799 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07003800 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003801
Lyudea62163e2016-10-04 14:28:20 -04003802 /*
3803 * We'll only calculate watermarks for planes that are actually
3804 * enabled, so make sure all other planes are set as disabled.
3805 */
3806 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
3807
3808 for_each_intel_plane_mask(&dev_priv->drm,
3809 intel_plane,
3810 cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003811 wm = &pipe_wm->planes[intel_plane->id];
Lyudea62163e2016-10-04 14:28:20 -04003812
3813 for (level = 0; level <= max_level; level++) {
3814 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3815 intel_plane, level,
3816 &wm->wm[level]);
3817 if (ret)
3818 return ret;
3819 }
3820 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003821 }
Matt Roper024c9042015-09-24 15:53:11 -07003822 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003823
Matt Roper55994c22016-05-12 07:06:08 -07003824 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003825}
3826
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003827static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3828 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003829 const struct skl_ddb_entry *entry)
3830{
3831 if (entry->end)
3832 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3833 else
3834 I915_WRITE(reg, 0);
3835}
3836
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003837static void skl_write_wm_level(struct drm_i915_private *dev_priv,
3838 i915_reg_t reg,
3839 const struct skl_wm_level *level)
3840{
3841 uint32_t val = 0;
3842
3843 if (level->plane_en) {
3844 val |= PLANE_WM_EN;
3845 val |= level->plane_res_b;
3846 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
3847 }
3848
3849 I915_WRITE(reg, val);
3850}
3851
Ville Syrjäläd9348de2016-11-22 22:21:53 +02003852static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
3853 const struct skl_plane_wm *wm,
3854 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003855 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04003856{
3857 struct drm_crtc *crtc = &intel_crtc->base;
3858 struct drm_device *dev = crtc->dev;
3859 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003860 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003861 enum pipe pipe = intel_crtc->pipe;
3862
3863 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003864 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003865 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003866 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003867 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003868 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003869
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003870 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
3871 &ddb->plane[pipe][plane_id]);
3872 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane_id),
3873 &ddb->y_plane[pipe][plane_id]);
Lyude62e0fb82016-08-22 12:50:08 -04003874}
3875
Ville Syrjäläd9348de2016-11-22 22:21:53 +02003876static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
3877 const struct skl_plane_wm *wm,
3878 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04003879{
3880 struct drm_crtc *crtc = &intel_crtc->base;
3881 struct drm_device *dev = crtc->dev;
3882 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003883 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003884 enum pipe pipe = intel_crtc->pipe;
3885
3886 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003887 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
3888 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003889 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003890 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003891
3892 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003893 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04003894}
3895
cpaul@redhat.com45ece232016-10-14 17:31:56 -04003896bool skl_wm_level_equals(const struct skl_wm_level *l1,
3897 const struct skl_wm_level *l2)
3898{
3899 if (l1->plane_en != l2->plane_en)
3900 return false;
3901
3902 /* If both planes aren't enabled, the rest shouldn't matter */
3903 if (!l1->plane_en)
3904 return true;
3905
3906 return (l1->plane_res_l == l2->plane_res_l &&
3907 l1->plane_res_b == l2->plane_res_b);
3908}
3909
Lyude27082492016-08-24 07:48:10 +02003910static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
3911 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003912{
Lyude27082492016-08-24 07:48:10 +02003913 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003914}
3915
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01003916bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
3917 const struct skl_ddb_entry *ddb,
3918 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003919{
Lyudece0ba282016-09-15 10:46:35 -04003920 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003921
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01003922 for (i = 0; i < I915_MAX_PIPES; i++)
3923 if (i != ignore && entries[i] &&
3924 skl_ddb_entries_overlap(ddb, entries[i]))
Lyude27082492016-08-24 07:48:10 +02003925 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003926
Lyude27082492016-08-24 07:48:10 +02003927 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003928}
3929
Matt Roper55994c22016-05-12 07:06:08 -07003930static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003931 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07003932 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003933 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07003934 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003935{
Matt Roperf4a96752016-05-12 07:06:06 -07003936 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003937 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003938
Matt Roper55994c22016-05-12 07:06:08 -07003939 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3940 if (ret)
3941 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003942
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003943 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003944 *changed = false;
3945 else
3946 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003947
Matt Roper55994c22016-05-12 07:06:08 -07003948 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003949}
3950
Matt Roper9b613022016-06-27 16:42:44 -07003951static uint32_t
3952pipes_modified(struct drm_atomic_state *state)
3953{
3954 struct drm_crtc *crtc;
3955 struct drm_crtc_state *cstate;
3956 uint32_t i, ret = 0;
3957
3958 for_each_crtc_in_state(state, crtc, cstate, i)
3959 ret |= drm_crtc_mask(crtc);
3960
3961 return ret;
3962}
3963
Jani Nikulabb7791b2016-10-04 12:29:17 +03003964static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003965skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
3966{
3967 struct drm_atomic_state *state = cstate->base.state;
3968 struct drm_device *dev = state->dev;
3969 struct drm_crtc *crtc = cstate->base.crtc;
3970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3971 struct drm_i915_private *dev_priv = to_i915(dev);
3972 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3973 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
3974 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3975 struct drm_plane_state *plane_state;
3976 struct drm_plane *plane;
3977 enum pipe pipe = intel_crtc->pipe;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003978
3979 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
3980
Maarten Lankhorst220b0962016-10-26 15:41:30 +02003981 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003982 enum plane_id plane_id = to_intel_plane(plane)->id;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003983
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003984 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
3985 &new_ddb->plane[pipe][plane_id]) &&
3986 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][plane_id],
3987 &new_ddb->y_plane[pipe][plane_id]))
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003988 continue;
3989
3990 plane_state = drm_atomic_get_plane_state(state, plane);
3991 if (IS_ERR(plane_state))
3992 return PTR_ERR(plane_state);
3993 }
3994
3995 return 0;
3996}
3997
Matt Roper98d39492016-05-12 07:06:03 -07003998static int
3999skl_compute_ddb(struct drm_atomic_state *state)
4000{
4001 struct drm_device *dev = state->dev;
4002 struct drm_i915_private *dev_priv = to_i915(dev);
4003 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4004 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004005 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004006 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004007 int ret;
4008
4009 /*
4010 * If this is our first atomic update following hardware readout,
4011 * we can't trust the DDB that the BIOS programmed for us. Let's
4012 * pretend that all pipes switched active status so that we'll
4013 * ensure a full DDB recompute.
4014 */
Matt Roper1b54a882016-06-17 13:42:18 -07004015 if (dev_priv->wm.distrust_bios_wm) {
4016 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4017 state->acquire_ctx);
4018 if (ret)
4019 return ret;
4020
Matt Roper98d39492016-05-12 07:06:03 -07004021 intel_state->active_pipe_changes = ~0;
4022
Matt Roper1b54a882016-06-17 13:42:18 -07004023 /*
4024 * We usually only initialize intel_state->active_crtcs if we
4025 * we're doing a modeset; make sure this field is always
4026 * initialized during the sanitization process that happens
4027 * on the first commit too.
4028 */
4029 if (!intel_state->modeset)
4030 intel_state->active_crtcs = dev_priv->active_crtcs;
4031 }
4032
Matt Roper98d39492016-05-12 07:06:03 -07004033 /*
4034 * If the modeset changes which CRTC's are active, we need to
4035 * recompute the DDB allocation for *all* active pipes, even
4036 * those that weren't otherwise being modified in any way by this
4037 * atomic commit. Due to the shrinking of the per-pipe allocations
4038 * when new active CRTC's are added, it's possible for a pipe that
4039 * we were already using and aren't changing at all here to suddenly
4040 * become invalid if its DDB needs exceeds its new allocation.
4041 *
4042 * Note that if we wind up doing a full DDB recompute, we can't let
4043 * any other display updates race with this transaction, so we need
4044 * to grab the lock on *all* CRTC's.
4045 */
Matt Roper734fa012016-05-12 15:11:40 -07004046 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004047 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004048 intel_state->wm_results.dirty_pipes = ~0;
4049 }
Matt Roper98d39492016-05-12 07:06:03 -07004050
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004051 /*
4052 * We're not recomputing for the pipes not included in the commit, so
4053 * make sure we start with the current state.
4054 */
4055 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4056
Matt Roper98d39492016-05-12 07:06:03 -07004057 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4058 struct intel_crtc_state *cstate;
4059
4060 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4061 if (IS_ERR(cstate))
4062 return PTR_ERR(cstate);
4063
Matt Roper734fa012016-05-12 15:11:40 -07004064 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004065 if (ret)
4066 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004067
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004068 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004069 if (ret)
4070 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004071 }
4072
4073 return 0;
4074}
4075
Matt Roper2722efb2016-08-17 15:55:55 -04004076static void
4077skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4078 struct skl_wm_values *src,
4079 enum pipe pipe)
4080{
Matt Roper2722efb2016-08-17 15:55:55 -04004081 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4082 sizeof(dst->ddb.y_plane[pipe]));
4083 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4084 sizeof(dst->ddb.plane[pipe]));
4085}
4086
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004087static void
4088skl_print_wm_changes(const struct drm_atomic_state *state)
4089{
4090 const struct drm_device *dev = state->dev;
4091 const struct drm_i915_private *dev_priv = to_i915(dev);
4092 const struct intel_atomic_state *intel_state =
4093 to_intel_atomic_state(state);
4094 const struct drm_crtc *crtc;
4095 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004096 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004097 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4098 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004099 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004100
4101 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004102 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4103 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004104
Maarten Lankhorst75704982016-11-01 12:04:10 +01004105 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004106 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004107 const struct skl_ddb_entry *old, *new;
4108
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004109 old = &old_ddb->plane[pipe][plane_id];
4110 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004111
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004112 if (skl_ddb_entry_equal(old, new))
4113 continue;
4114
Maarten Lankhorst75704982016-11-01 12:04:10 +01004115 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4116 intel_plane->base.base.id,
4117 intel_plane->base.name,
4118 old->start, old->end,
4119 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004120 }
4121 }
4122}
4123
Matt Roper98d39492016-05-12 07:06:03 -07004124static int
4125skl_compute_wm(struct drm_atomic_state *state)
4126{
4127 struct drm_crtc *crtc;
4128 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004129 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4130 struct skl_wm_values *results = &intel_state->wm_results;
4131 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004132 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004133 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004134
4135 /*
4136 * If this transaction isn't actually touching any CRTC's, don't
4137 * bother with watermark calculation. Note that if we pass this
4138 * test, we're guaranteed to hold at least one CRTC state mutex,
4139 * which means we can safely use values like dev_priv->active_crtcs
4140 * since any racing commits that want to update them would need to
4141 * hold _all_ CRTC state mutexes.
4142 */
4143 for_each_crtc_in_state(state, crtc, cstate, i)
4144 changed = true;
4145 if (!changed)
4146 return 0;
4147
Matt Roper734fa012016-05-12 15:11:40 -07004148 /* Clear all dirty flags */
4149 results->dirty_pipes = 0;
4150
Matt Roper98d39492016-05-12 07:06:03 -07004151 ret = skl_compute_ddb(state);
4152 if (ret)
4153 return ret;
4154
Matt Roper734fa012016-05-12 15:11:40 -07004155 /*
4156 * Calculate WM's for all pipes that are part of this transaction.
4157 * Note that the DDB allocation above may have added more CRTC's that
4158 * weren't otherwise being modified (and set bits in dirty_pipes) if
4159 * pipe allocations had to change.
4160 *
4161 * FIXME: Now that we're doing this in the atomic check phase, we
4162 * should allow skl_update_pipe_wm() to return failure in cases where
4163 * no suitable watermark values can be found.
4164 */
4165 for_each_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004166 struct intel_crtc_state *intel_cstate =
4167 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004168 const struct skl_pipe_wm *old_pipe_wm =
4169 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07004170
4171 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004172 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4173 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07004174 if (ret)
4175 return ret;
4176
4177 if (changed)
4178 results->dirty_pipes |= drm_crtc_mask(crtc);
4179
4180 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4181 /* This pipe's WM's did not change */
4182 continue;
4183
4184 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004185 }
4186
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004187 skl_print_wm_changes(state);
4188
Matt Roper98d39492016-05-12 07:06:03 -07004189 return 0;
4190}
4191
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004192static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
4193 struct intel_crtc_state *cstate)
4194{
4195 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
4196 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4197 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004198 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004199 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004200 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004201
4202 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
4203 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004204
4205 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004206
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004207 for_each_plane_id_on_crtc(crtc, plane_id) {
4208 if (plane_id != PLANE_CURSOR)
4209 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
4210 ddb, plane_id);
4211 else
4212 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
4213 ddb);
4214 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004215}
4216
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004217static void skl_initial_wm(struct intel_atomic_state *state,
4218 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004219{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004220 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02004221 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004222 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004223 struct skl_wm_values *results = &state->wm_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004224 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02004225 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004226
Ville Syrjälä432081b2016-10-31 22:37:03 +02004227 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004228 return;
4229
Matt Roper734fa012016-05-12 15:11:40 -07004230 mutex_lock(&dev_priv->wm.wm_mutex);
4231
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004232 if (cstate->base.active_changed)
4233 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02004234
4235 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004236
4237 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004238}
4239
Ville Syrjäläd8905652016-01-14 14:53:35 +02004240static void ilk_compute_wm_config(struct drm_device *dev,
4241 struct intel_wm_config *config)
4242{
4243 struct intel_crtc *crtc;
4244
4245 /* Compute the currently _active_ config */
4246 for_each_intel_crtc(dev, crtc) {
4247 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4248
4249 if (!wm->pipe_enabled)
4250 continue;
4251
4252 config->sprites_enabled |= wm->sprites_enabled;
4253 config->sprites_scaled |= wm->sprites_scaled;
4254 config->num_pipes_active++;
4255 }
4256}
4257
Matt Ropered4a6a72016-02-23 17:20:13 -08004258static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004259{
Chris Wilson91c8a322016-07-05 10:40:23 +01004260 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004261 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004262 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004263 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004264 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004265 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004266
Ville Syrjäläd8905652016-01-14 14:53:35 +02004267 ilk_compute_wm_config(dev, &config);
4268
4269 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4270 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004271
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004272 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004273 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004274 config.num_pipes_active == 1 && config.sprites_enabled) {
4275 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4276 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004277
Imre Deak820c1982013-12-17 14:46:36 +02004278 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004279 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004280 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004281 }
4282
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004283 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004284 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004285
Imre Deak820c1982013-12-17 14:46:36 +02004286 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004287
Imre Deak820c1982013-12-17 14:46:36 +02004288 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004289}
4290
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004291static void ilk_initial_watermarks(struct intel_atomic_state *state,
4292 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004293{
Matt Ropered4a6a72016-02-23 17:20:13 -08004294 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4295 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004296
Matt Ropered4a6a72016-02-23 17:20:13 -08004297 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004298 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004299 ilk_program_watermarks(dev_priv);
4300 mutex_unlock(&dev_priv->wm.wm_mutex);
4301}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004302
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004303static void ilk_optimize_watermarks(struct intel_atomic_state *state,
4304 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08004305{
4306 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4307 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4308
4309 mutex_lock(&dev_priv->wm.wm_mutex);
4310 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004311 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004312 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004313 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004314 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004315}
4316
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004317static inline void skl_wm_level_from_reg_val(uint32_t val,
4318 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004319{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004320 level->plane_en = val & PLANE_WM_EN;
4321 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4322 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4323 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004324}
4325
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004326void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4327 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00004328{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004329 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00004331 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004332 int level, max_level;
4333 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004334 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00004335
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004336 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004337
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004338 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4339 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00004340
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004341 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004342 if (plane_id != PLANE_CURSOR)
4343 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004344 else
4345 val = I915_READ(CUR_WM(pipe, level));
4346
4347 skl_wm_level_from_reg_val(val, &wm->wm[level]);
4348 }
4349
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004350 if (plane_id != PLANE_CURSOR)
4351 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004352 else
4353 val = I915_READ(CUR_WM_TRANS(pipe));
4354
4355 skl_wm_level_from_reg_val(val, &wm->trans_wm);
4356 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004357
Matt Roper3ef00282015-03-09 10:19:24 -07004358 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004359 return;
4360
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004361 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004362}
4363
4364void skl_wm_get_hw_state(struct drm_device *dev)
4365{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004366 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004367 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00004368 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004369 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004370 struct intel_crtc *intel_crtc;
4371 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00004372
Damien Lespiaua269c582014-11-04 17:06:49 +00004373 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004374 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4375 intel_crtc = to_intel_crtc(crtc);
4376 cstate = to_intel_crtc_state(crtc->state);
4377
4378 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4379
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004380 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004381 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004382 }
Matt Ropera1de91e2016-05-12 07:05:57 -07004383
Matt Roper279e99d2016-05-12 07:06:02 -07004384 if (dev_priv->active_crtcs) {
4385 /* Fully recompute DDB on first atomic commit */
4386 dev_priv->wm.distrust_bios_wm = true;
4387 } else {
4388 /* Easy/common case; just sanitize DDB now if everything off */
4389 memset(ddb, 0, sizeof(*ddb));
4390 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004391}
4392
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004393static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4394{
4395 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004396 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004397 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004399 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004400 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004401 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004402 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004403 [PIPE_A] = WM0_PIPEA_ILK,
4404 [PIPE_B] = WM0_PIPEB_ILK,
4405 [PIPE_C] = WM0_PIPEC_IVB,
4406 };
4407
4408 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004409 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004410 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004411
Ville Syrjälä15606532016-05-13 17:55:17 +03004412 memset(active, 0, sizeof(*active));
4413
Matt Roper3ef00282015-03-09 10:19:24 -07004414 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004415
4416 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004417 u32 tmp = hw->wm_pipe[pipe];
4418
4419 /*
4420 * For active pipes LP0 watermark is marked as
4421 * enabled, and LP1+ watermaks as disabled since
4422 * we can't really reverse compute them in case
4423 * multiple pipes are active.
4424 */
4425 active->wm[0].enable = true;
4426 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4427 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4428 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4429 active->linetime = hw->wm_linetime[pipe];
4430 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004431 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004432
4433 /*
4434 * For inactive pipes, all watermark levels
4435 * should be marked as enabled but zeroed,
4436 * which is what we'd compute them to.
4437 */
4438 for (level = 0; level <= max_level; level++)
4439 active->wm[level].enable = true;
4440 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004441
4442 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004443}
4444
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004445#define _FW_WM(value, plane) \
4446 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4447#define _FW_WM_VLV(value, plane) \
4448 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4449
4450static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4451 struct vlv_wm_values *wm)
4452{
4453 enum pipe pipe;
4454 uint32_t tmp;
4455
4456 for_each_pipe(dev_priv, pipe) {
4457 tmp = I915_READ(VLV_DDL(pipe));
4458
Ville Syrjälä1b313892016-11-28 19:37:08 +02004459 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004460 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004461 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004462 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004463 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004464 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004465 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004466 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4467 }
4468
4469 tmp = I915_READ(DSPFW1);
4470 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004471 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
4472 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
4473 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004474
4475 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004476 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
4477 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
4478 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004479
4480 tmp = I915_READ(DSPFW3);
4481 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4482
4483 if (IS_CHERRYVIEW(dev_priv)) {
4484 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004485 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4486 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004487
4488 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004489 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
4490 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004491
4492 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004493 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
4494 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004495
4496 tmp = I915_READ(DSPHOWM);
4497 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004498 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4499 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4500 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
4501 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4502 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4503 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4504 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4505 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4506 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004507 } else {
4508 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004509 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4510 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004511
4512 tmp = I915_READ(DSPHOWM);
4513 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004514 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4515 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4516 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4517 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4518 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4519 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004520 }
4521}
4522
4523#undef _FW_WM
4524#undef _FW_WM_VLV
4525
4526void vlv_wm_get_hw_state(struct drm_device *dev)
4527{
4528 struct drm_i915_private *dev_priv = to_i915(dev);
4529 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4530 struct intel_plane *plane;
4531 enum pipe pipe;
4532 u32 val;
4533
4534 vlv_read_wm_values(dev_priv, wm);
4535
Ville Syrjälä49845a22016-11-22 18:02:01 +02004536 for_each_intel_plane(dev, plane)
4537 plane->wm.fifo_size = vlv_get_fifo_size(plane);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004538
4539 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4540 wm->level = VLV_WM_LEVEL_PM2;
4541
4542 if (IS_CHERRYVIEW(dev_priv)) {
4543 mutex_lock(&dev_priv->rps.hw_lock);
4544
4545 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4546 if (val & DSP_MAXFIFO_PM5_ENABLE)
4547 wm->level = VLV_WM_LEVEL_PM5;
4548
Ville Syrjälä58590c12015-09-08 21:05:12 +03004549 /*
4550 * If DDR DVFS is disabled in the BIOS, Punit
4551 * will never ack the request. So if that happens
4552 * assume we don't have to enable/disable DDR DVFS
4553 * dynamically. To test that just set the REQ_ACK
4554 * bit to poke the Punit, but don't change the
4555 * HIGH/LOW bits so that we don't actually change
4556 * the current state.
4557 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004558 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004559 val |= FORCE_DDR_FREQ_REQ_ACK;
4560 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4561
4562 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4563 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4564 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4565 "assuming DDR DVFS is disabled\n");
4566 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4567 } else {
4568 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4569 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4570 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4571 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004572
4573 mutex_unlock(&dev_priv->rps.hw_lock);
4574 }
4575
4576 for_each_pipe(dev_priv, pipe)
4577 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02004578 pipe_name(pipe),
4579 wm->pipe[pipe].plane[PLANE_PRIMARY],
4580 wm->pipe[pipe].plane[PLANE_CURSOR],
4581 wm->pipe[pipe].plane[PLANE_SPRITE0],
4582 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004583
4584 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4585 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4586}
4587
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004588void ilk_wm_get_hw_state(struct drm_device *dev)
4589{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004590 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004591 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004592 struct drm_crtc *crtc;
4593
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004594 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004595 ilk_pipe_wm_get_hw_state(crtc);
4596
4597 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4598 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4599 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4600
4601 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004602 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004603 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4604 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4605 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004606
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004607 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004608 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4609 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004610 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004611 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4612 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004613
4614 hw->enable_fbc_wm =
4615 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4616}
4617
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004618/**
4619 * intel_update_watermarks - update FIFO watermark values based on current modes
4620 *
4621 * Calculate watermark values for the various WM regs based on current mode
4622 * and plane configuration.
4623 *
4624 * There are several cases to deal with here:
4625 * - normal (i.e. non-self-refresh)
4626 * - self-refresh (SR) mode
4627 * - lines are large relative to FIFO size (buffer can hold up to 2)
4628 * - lines are small relative to FIFO size (buffer can hold more than 2
4629 * lines), so need to account for TLB latency
4630 *
4631 * The normal calculation is:
4632 * watermark = dotclock * bytes per pixel * latency
4633 * where latency is platform & configuration dependent (we assume pessimal
4634 * values here).
4635 *
4636 * The SR calculation is:
4637 * watermark = (trunc(latency/line time)+1) * surface width *
4638 * bytes per pixel
4639 * where
4640 * line time = htotal / dotclock
4641 * surface width = hdisplay for normal plane and 64 for cursor
4642 * and latency is assumed to be high, as above.
4643 *
4644 * The final value programmed to the register should always be rounded up,
4645 * and include an extra 2 entries to account for clock crossings.
4646 *
4647 * We don't use the sprite, so we can ignore that. And on Crestline we have
4648 * to set the non-SR watermarks to 8.
4649 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004650void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004651{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004652 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004653
4654 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004655 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004656}
4657
Jani Nikulae2828912016-01-18 09:19:47 +02004658/*
Daniel Vetter92703882012-08-09 16:46:01 +02004659 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004660 */
4661DEFINE_SPINLOCK(mchdev_lock);
4662
4663/* Global for IPS driver to get at the current i915 device. Protected by
4664 * mchdev_lock. */
4665static struct drm_i915_private *i915_mch_dev;
4666
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004667bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004668{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004669 u16 rgvswctl;
4670
Daniel Vetter92703882012-08-09 16:46:01 +02004671 assert_spin_locked(&mchdev_lock);
4672
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004673 rgvswctl = I915_READ16(MEMSWCTL);
4674 if (rgvswctl & MEMCTL_CMD_STS) {
4675 DRM_DEBUG("gpu busy, RCS change rejected\n");
4676 return false; /* still busy with another command */
4677 }
4678
4679 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4680 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4681 I915_WRITE16(MEMSWCTL, rgvswctl);
4682 POSTING_READ16(MEMSWCTL);
4683
4684 rgvswctl |= MEMCTL_CMD_STS;
4685 I915_WRITE16(MEMSWCTL, rgvswctl);
4686
4687 return true;
4688}
4689
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004690static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004691{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004692 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004693 u8 fmax, fmin, fstart, vstart;
4694
Daniel Vetter92703882012-08-09 16:46:01 +02004695 spin_lock_irq(&mchdev_lock);
4696
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004697 rgvmodectl = I915_READ(MEMMODECTL);
4698
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004699 /* Enable temp reporting */
4700 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4701 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4702
4703 /* 100ms RC evaluation intervals */
4704 I915_WRITE(RCUPEI, 100000);
4705 I915_WRITE(RCDNEI, 100000);
4706
4707 /* Set max/min thresholds to 90ms and 80ms respectively */
4708 I915_WRITE(RCBMAXAVG, 90000);
4709 I915_WRITE(RCBMINAVG, 80000);
4710
4711 I915_WRITE(MEMIHYST, 1);
4712
4713 /* Set up min, max, and cur for interrupt handling */
4714 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4715 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4716 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4717 MEMMODE_FSTART_SHIFT;
4718
Ville Syrjälä616847e2015-09-18 20:03:19 +03004719 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004720 PXVFREQ_PX_SHIFT;
4721
Daniel Vetter20e4d402012-08-08 23:35:39 +02004722 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4723 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004724
Daniel Vetter20e4d402012-08-08 23:35:39 +02004725 dev_priv->ips.max_delay = fstart;
4726 dev_priv->ips.min_delay = fmin;
4727 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004728
4729 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4730 fmax, fmin, fstart);
4731
4732 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4733
4734 /*
4735 * Interrupts will be enabled in ironlake_irq_postinstall
4736 */
4737
4738 I915_WRITE(VIDSTART, vstart);
4739 POSTING_READ(VIDSTART);
4740
4741 rgvmodectl |= MEMMODE_SWMODE_EN;
4742 I915_WRITE(MEMMODECTL, rgvmodectl);
4743
Daniel Vetter92703882012-08-09 16:46:01 +02004744 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004745 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004746 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004747
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004748 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004749
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004750 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4751 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004752 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004753 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004754 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004755
4756 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004757}
4758
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004759static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004760{
Daniel Vetter92703882012-08-09 16:46:01 +02004761 u16 rgvswctl;
4762
4763 spin_lock_irq(&mchdev_lock);
4764
4765 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004766
4767 /* Ack interrupts, disable EFC interrupt */
4768 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4769 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4770 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4771 I915_WRITE(DEIIR, DE_PCU_EVENT);
4772 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4773
4774 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004775 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004776 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004777 rgvswctl |= MEMCTL_CMD_STS;
4778 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004779 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004780
Daniel Vetter92703882012-08-09 16:46:01 +02004781 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004782}
4783
Daniel Vetteracbe9472012-07-26 11:50:05 +02004784/* There's a funny hw issue where the hw returns all 0 when reading from
4785 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4786 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4787 * all limits and the gpu stuck at whatever frequency it is at atm).
4788 */
Akash Goel74ef1172015-03-06 11:07:19 +05304789static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004790{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004791 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004792
Daniel Vetter20b46e52012-07-26 11:16:14 +02004793 /* Only set the down limit when we've reached the lowest level to avoid
4794 * getting more interrupts, otherwise leave this clear. This prevents a
4795 * race in the hw when coming out of rc6: There's a tiny window where
4796 * the hw runs at the minimal clock before selecting the desired
4797 * frequency, if the down threshold expires in that window we will not
4798 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004799 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304800 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4801 if (val <= dev_priv->rps.min_freq_softlimit)
4802 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4803 } else {
4804 limits = dev_priv->rps.max_freq_softlimit << 24;
4805 if (val <= dev_priv->rps.min_freq_softlimit)
4806 limits |= dev_priv->rps.min_freq_softlimit << 16;
4807 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004808
4809 return limits;
4810}
4811
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004812static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4813{
4814 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304815 u32 threshold_up = 0, threshold_down = 0; /* in % */
4816 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004817
4818 new_power = dev_priv->rps.power;
4819 switch (dev_priv->rps.power) {
4820 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004821 if (val > dev_priv->rps.efficient_freq + 1 &&
4822 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004823 new_power = BETWEEN;
4824 break;
4825
4826 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01004827 if (val <= dev_priv->rps.efficient_freq &&
4828 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004829 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01004830 else if (val >= dev_priv->rps.rp0_freq &&
4831 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004832 new_power = HIGH_POWER;
4833 break;
4834
4835 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004836 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
4837 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004838 new_power = BETWEEN;
4839 break;
4840 }
4841 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004842 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004843 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004844 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004845 new_power = HIGH_POWER;
4846 if (new_power == dev_priv->rps.power)
4847 return;
4848
4849 /* Note the units here are not exactly 1us, but 1280ns. */
4850 switch (new_power) {
4851 case LOW_POWER:
4852 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304853 ei_up = 16000;
4854 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004855
4856 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304857 ei_down = 32000;
4858 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004859 break;
4860
4861 case BETWEEN:
4862 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304863 ei_up = 13000;
4864 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004865
4866 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304867 ei_down = 32000;
4868 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004869 break;
4870
4871 case HIGH_POWER:
4872 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304873 ei_up = 10000;
4874 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004875
4876 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304877 ei_down = 32000;
4878 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004879 break;
4880 }
4881
Mika Kuoppala6067a272017-02-15 15:52:59 +02004882 /* When byt can survive without system hang with dynamic
4883 * sw freq adjustments, this restriction can be lifted.
4884 */
4885 if (IS_VALLEYVIEW(dev_priv))
4886 goto skip_hw_write;
4887
Akash Goel8a586432015-03-06 11:07:18 +05304888 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004889 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05304890 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004891 GT_INTERVAL_FROM_US(dev_priv,
4892 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304893
4894 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004895 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05304896 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004897 GT_INTERVAL_FROM_US(dev_priv,
4898 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304899
Chris Wilsona72b5622016-07-02 15:35:59 +01004900 I915_WRITE(GEN6_RP_CONTROL,
4901 GEN6_RP_MEDIA_TURBO |
4902 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4903 GEN6_RP_MEDIA_IS_GFX |
4904 GEN6_RP_ENABLE |
4905 GEN6_RP_UP_BUSY_AVG |
4906 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05304907
Mika Kuoppala6067a272017-02-15 15:52:59 +02004908skip_hw_write:
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004909 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004910 dev_priv->rps.up_threshold = threshold_up;
4911 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004912 dev_priv->rps.last_adj = 0;
4913}
4914
Chris Wilson2876ce72014-03-28 08:03:34 +00004915static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4916{
4917 u32 mask = 0;
4918
4919 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004920 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004921 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004922 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004923
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004924 mask &= dev_priv->pm_rps_events;
4925
Imre Deak59d02a12014-12-19 19:33:26 +02004926 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004927}
4928
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004929/* gen6_set_rps is called to update the frequency request, but should also be
4930 * called when the range (min_delay and max_delay) is modified so that we can
4931 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004932static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004933{
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004934 /* min/max delay may still have been modified so be sure to
4935 * write the limits value.
4936 */
4937 if (val != dev_priv->rps.cur_freq) {
4938 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004939
Chris Wilsondc979972016-05-10 14:10:04 +01004940 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05304941 I915_WRITE(GEN6_RPNSWREQ,
4942 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01004943 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004944 I915_WRITE(GEN6_RPNSWREQ,
4945 HSW_FREQUENCY(val));
4946 else
4947 I915_WRITE(GEN6_RPNSWREQ,
4948 GEN6_FREQUENCY(val) |
4949 GEN6_OFFSET(0) |
4950 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004951 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004952
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004953 /* Make sure we continue to get interrupts
4954 * until we hit the minimum or maximum frequencies.
4955 */
Akash Goel74ef1172015-03-06 11:07:19 +05304956 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004957 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004958
Ben Widawskyb39fb292014-03-19 18:31:11 -07004959 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004960 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004961
4962 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004963}
4964
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004965static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004966{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004967 int err;
4968
Chris Wilsondc979972016-05-10 14:10:04 +01004969 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004970 "Odd GPU freq value\n"))
4971 val &= ~1;
4972
Deepak Scd25dd52015-07-10 18:31:40 +05304973 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4974
Chris Wilson8fb55192015-04-07 16:20:28 +01004975 if (val != dev_priv->rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004976 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
4977 if (err)
4978 return err;
4979
Chris Wilsondb4c5e02017-02-10 15:03:46 +00004980 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01004981 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004982
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004983 dev_priv->rps.cur_freq = val;
4984 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004985
4986 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004987}
4988
Deepak Sa7f6e232015-05-09 18:04:44 +05304989/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05304990 *
4991 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05304992 * 1. Forcewake Media well.
4993 * 2. Request idle freq.
4994 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05304995*/
4996static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
4997{
Chris Wilsonaed242f2015-03-18 09:48:21 +00004998 u32 val = dev_priv->rps.idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004999 int err;
Deepak S5549d252014-06-28 11:26:11 +05305000
Chris Wilsonaed242f2015-03-18 09:48:21 +00005001 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305002 return;
5003
Chris Wilsonc9efef72017-01-02 15:28:45 +00005004 /* The punit delays the write of the frequency and voltage until it
5005 * determines the GPU is awake. During normal usage we don't want to
5006 * waste power changing the frequency if the GPU is sleeping (rc6).
5007 * However, the GPU and driver is now idle and we do not want to delay
5008 * switching to minimum voltage (reducing power whilst idle) as we do
5009 * not expect to be woken in the near future and so must flush the
5010 * change by waking the device.
5011 *
5012 * We choose to take the media powerwell (either would do to trick the
5013 * punit into committing the voltage change) as that takes a lot less
5014 * power than the render powerwell.
5015 */
Deepak Sa7f6e232015-05-09 18:04:44 +05305016 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005017 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305018 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005019
5020 if (err)
5021 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05305022}
5023
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005024void gen6_rps_busy(struct drm_i915_private *dev_priv)
5025{
5026 mutex_lock(&dev_priv->rps.hw_lock);
5027 if (dev_priv->rps.enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00005028 u8 freq;
5029
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005030 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
5031 gen6_rps_reset_ei(dev_priv);
5032 I915_WRITE(GEN6_PMINTRMSK,
5033 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005034
Chris Wilsonc33d2472016-07-04 08:08:36 +01005035 gen6_enable_rps_interrupts(dev_priv);
5036
Chris Wilsonbd648182017-02-10 15:03:48 +00005037 /* Use the user's desired frequency as a guide, but for better
5038 * performance, jump directly to RPe as our starting frequency.
5039 */
5040 freq = max(dev_priv->rps.cur_freq,
5041 dev_priv->rps.efficient_freq);
5042
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005043 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00005044 clamp(freq,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005045 dev_priv->rps.min_freq_softlimit,
5046 dev_priv->rps.max_freq_softlimit)))
5047 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005048 }
5049 mutex_unlock(&dev_priv->rps.hw_lock);
5050}
5051
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005052void gen6_rps_idle(struct drm_i915_private *dev_priv)
5053{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005054 /* Flush our bottom-half so that it does not race with us
5055 * setting the idle frequency and so that it is bounded by
5056 * our rpm wakeref. And then disable the interrupts to stop any
5057 * futher RPS reclocking whilst we are asleep.
5058 */
5059 gen6_disable_rps_interrupts(dev_priv);
5060
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005061 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005062 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005063 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305064 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005065 else
Chris Wilsondc979972016-05-10 14:10:04 +01005066 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005067 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005068 I915_WRITE(GEN6_PMINTRMSK,
5069 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005070 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005071 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005072
Chris Wilson8d3afd72015-05-21 21:01:47 +01005073 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005074 while (!list_empty(&dev_priv->rps.clients))
5075 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005076 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005077}
5078
Chris Wilson1854d5c2015-04-07 16:20:32 +01005079void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005080 struct intel_rps_client *rps,
5081 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005082{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005083 /* This is intentionally racy! We peek at the state here, then
5084 * validate inside the RPS worker.
5085 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005086 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005087 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005088 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005089 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005090
Chris Wilsone61b9952015-04-27 13:41:24 +01005091 /* Force a RPS boost (and don't count it against the client) if
5092 * the GPU is severely congested.
5093 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005094 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005095 rps = NULL;
5096
Chris Wilson8d3afd72015-05-21 21:01:47 +01005097 spin_lock(&dev_priv->rps.client_lock);
5098 if (rps == NULL || list_empty(&rps->link)) {
5099 spin_lock_irq(&dev_priv->irq_lock);
5100 if (dev_priv->rps.interrupts_enabled) {
5101 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005102 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005103 }
5104 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005105
Chris Wilson2e1b8732015-04-27 13:41:22 +01005106 if (rps != NULL) {
5107 list_add(&rps->link, &dev_priv->rps.clients);
5108 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005109 } else
5110 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005111 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005112 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005113}
5114
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005115int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005116{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005117 int err;
5118
Chris Wilsoncfd1c482017-02-20 09:47:07 +00005119 lockdep_assert_held(&dev_priv->rps.hw_lock);
5120 GEM_BUG_ON(val > dev_priv->rps.max_freq);
5121 GEM_BUG_ON(val < dev_priv->rps.min_freq);
5122
Chris Wilson76e4e4b2017-02-20 09:47:08 +00005123 if (!dev_priv->rps.enabled) {
5124 dev_priv->rps.cur_freq = val;
5125 return 0;
5126 }
5127
Chris Wilsondc979972016-05-10 14:10:04 +01005128 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005129 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005130 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005131 err = gen6_set_rps(dev_priv, val);
5132
5133 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005134}
5135
Chris Wilsondc979972016-05-10 14:10:04 +01005136static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005137{
Zhe Wang20e49362014-11-04 17:07:05 +00005138 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005139 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005140}
5141
Chris Wilsondc979972016-05-10 14:10:04 +01005142static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305143{
Akash Goel2030d682016-04-23 00:05:45 +05305144 I915_WRITE(GEN6_RP_CONTROL, 0);
5145}
5146
Chris Wilsondc979972016-05-10 14:10:04 +01005147static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005148{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005149 I915_WRITE(GEN6_RC_CONTROL, 0);
5150 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305151 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005152}
5153
Chris Wilsondc979972016-05-10 14:10:04 +01005154static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305155{
Deepak S38807742014-05-23 21:00:15 +05305156 I915_WRITE(GEN6_RC_CONTROL, 0);
5157}
5158
Chris Wilsondc979972016-05-10 14:10:04 +01005159static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005160{
Deepak S98a2e5f2014-08-18 10:35:27 -07005161 /* we're doing forcewake before Disabling RC6,
5162 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005163 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005164
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005165 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005166
Mika Kuoppala59bad942015-01-16 11:34:40 +02005167 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005168}
5169
Chris Wilsondc979972016-05-10 14:10:04 +01005170static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005171{
Chris Wilsondc979972016-05-10 14:10:04 +01005172 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005173 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5174 mode = GEN6_RC_CTL_RC6_ENABLE;
5175 else
5176 mode = 0;
5177 }
Chris Wilsondc979972016-05-10 14:10:04 +01005178 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005179 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5180 "RC6 %s RC6p %s RC6pp %s\n",
5181 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5182 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5183 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005184
5185 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005186 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5187 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005188}
5189
Chris Wilsondc979972016-05-10 14:10:04 +01005190static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305191{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005192 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305193 bool enable_rc6 = true;
5194 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005195 u32 rc_ctl;
5196 int rc_sw_target;
5197
5198 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5199 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5200 RC_SW_TARGET_STATE_SHIFT;
5201 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5202 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5203 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5204 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5205 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305206
5207 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005208 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305209 enable_rc6 = false;
5210 }
5211
5212 /*
5213 * The exact context size is not known for BXT, so assume a page size
5214 * for this check.
5215 */
5216 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005217 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5218 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5219 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005220 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305221 enable_rc6 = false;
5222 }
5223
5224 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5225 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5226 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5227 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005228 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305229 enable_rc6 = false;
5230 }
5231
Imre Deakfc619842016-06-29 19:13:55 +03005232 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5233 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5234 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5235 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5236 enable_rc6 = false;
5237 }
5238
5239 if (!I915_READ(GEN6_GFXPAUSE)) {
5240 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5241 enable_rc6 = false;
5242 }
5243
5244 if (!I915_READ(GEN8_MISC_CTRL0)) {
5245 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305246 enable_rc6 = false;
5247 }
5248
5249 return enable_rc6;
5250}
5251
Chris Wilsondc979972016-05-10 14:10:04 +01005252int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005253{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005254 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005255 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005256 return 0;
5257
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305258 if (!enable_rc6)
5259 return 0;
5260
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005261 if (IS_GEN9_LP(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305262 DRM_INFO("RC6 disabled by BIOS\n");
5263 return 0;
5264 }
5265
Daniel Vetter456470e2012-08-08 23:35:40 +02005266 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005267 if (enable_rc6 >= 0) {
5268 int mask;
5269
Chris Wilsondc979972016-05-10 14:10:04 +01005270 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005271 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5272 INTEL_RC6pp_ENABLE;
5273 else
5274 mask = INTEL_RC6_ENABLE;
5275
5276 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005277 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5278 "(requested %d, valid %d)\n",
5279 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005280
5281 return enable_rc6 & mask;
5282 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005283
Chris Wilsondc979972016-05-10 14:10:04 +01005284 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005285 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005286
5287 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005288}
5289
Chris Wilsondc979972016-05-10 14:10:04 +01005290static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005291{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005292 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005293
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005294 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005295 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005296 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005297 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5298 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5299 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5300 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005301 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005302 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5303 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5304 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5305 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005306 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005307 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005308
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005309 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005310 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005311 IS_GEN9_BC(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005312 u32 ddcc_status = 0;
5313
5314 if (sandybridge_pcode_read(dev_priv,
5315 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5316 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005317 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005318 clamp_t(u8,
5319 ((ddcc_status >> 8) & 0xff),
5320 dev_priv->rps.min_freq,
5321 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005322 }
5323
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005324 if (IS_GEN9_BC(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305325 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005326 * the natural hardware unit for SKL
5327 */
Akash Goelc5e06882015-06-29 14:50:19 +05305328 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5329 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5330 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5331 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5332 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5333 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005334}
5335
Chris Wilson3a45b052016-07-13 09:10:32 +01005336static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005337 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01005338{
5339 u8 freq = dev_priv->rps.cur_freq;
5340
5341 /* force a reset */
5342 dev_priv->rps.power = -1;
5343 dev_priv->rps.cur_freq = -1;
5344
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005345 if (set(dev_priv, freq))
5346 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01005347}
5348
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005349/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005350static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005351{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005352 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5353
Akash Goel0beb0592015-03-06 11:07:20 +05305354 /* Program defaults and thresholds for RPS*/
5355 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5356 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005357
Akash Goel0beb0592015-03-06 11:07:20 +05305358 /* 1 second timeout*/
5359 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5360 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5361
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005362 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005363
Akash Goel0beb0592015-03-06 11:07:20 +05305364 /* Leaning on the below call to gen6_set_rps to program/setup the
5365 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5366 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005367 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005368
5369 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5370}
5371
Chris Wilsondc979972016-05-10 14:10:04 +01005372static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005373{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005374 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305375 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005376 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005377
5378 /* 1a: Software RC state - RC0 */
5379 I915_WRITE(GEN6_RC_STATE, 0);
5380
5381 /* 1b: Get forcewake during program sequence. Although the driver
5382 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005383 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005384
5385 /* 2a: Disable RC states. */
5386 I915_WRITE(GEN6_RC_CONTROL, 0);
5387
5388 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305389
5390 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005391 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305392 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5393 else
5394 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005395 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5396 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305397 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005398 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305399
Dave Gordon1a3d1892016-05-13 15:36:30 +01005400 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305401 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5402
Zhe Wang20e49362014-11-04 17:07:05 +00005403 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005404
Zhe Wang38c23522015-01-20 12:23:04 +00005405 /* 2c: Program Coarse Power Gating Policies. */
5406 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5407 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5408
Zhe Wang20e49362014-11-04 17:07:05 +00005409 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005410 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005411 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005412 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Chris Wilson1c044f92017-01-25 17:26:01 +00005413 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
5414 I915_WRITE(GEN6_RC_CONTROL,
5415 GEN6_RC_CTL_HW_ENABLE | GEN6_RC_CTL_EI_MODE(1) | rc6_mask);
Zhe Wang20e49362014-11-04 17:07:05 +00005416
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305417 /*
5418 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305419 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305420 */
Chris Wilsondc979972016-05-10 14:10:04 +01005421 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305422 I915_WRITE(GEN9_PG_ENABLE, 0);
5423 else
5424 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5425 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005426
Mika Kuoppala59bad942015-01-16 11:34:40 +02005427 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005428}
5429
Chris Wilsondc979972016-05-10 14:10:04 +01005430static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005431{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005432 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305433 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005434 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005435
5436 /* 1a: Software RC state - RC0 */
5437 I915_WRITE(GEN6_RC_STATE, 0);
5438
5439 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5440 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005441 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005442
5443 /* 2a: Disable RC states. */
5444 I915_WRITE(GEN6_RC_CONTROL, 0);
5445
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005446 /* 2b: Program RC6 thresholds.*/
5447 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5448 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5449 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305450 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005451 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005452 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005453 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005454 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5455 else
5456 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005457
5458 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005459 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005460 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005461 intel_print_rc6_info(dev_priv, rc6_mask);
5462 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005463 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5464 GEN7_RC_CTL_TO_MODE |
5465 rc6_mask);
5466 else
5467 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5468 GEN6_RC_CTL_EI_MODE(1) |
5469 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005470
5471 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005472 I915_WRITE(GEN6_RPNSWREQ,
5473 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5474 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5475 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005476 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5477 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005478
Daniel Vetter7526ed72014-09-29 15:07:19 +02005479 /* Docs recommend 900MHz, and 300 MHz respectively */
5480 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5481 dev_priv->rps.max_freq_softlimit << 24 |
5482 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005483
Daniel Vetter7526ed72014-09-29 15:07:19 +02005484 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5485 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5486 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5487 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005488
Daniel Vetter7526ed72014-09-29 15:07:19 +02005489 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005490
5491 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005492 I915_WRITE(GEN6_RP_CONTROL,
5493 GEN6_RP_MEDIA_TURBO |
5494 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5495 GEN6_RP_MEDIA_IS_GFX |
5496 GEN6_RP_ENABLE |
5497 GEN6_RP_UP_BUSY_AVG |
5498 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005499
Daniel Vetter7526ed72014-09-29 15:07:19 +02005500 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005501
Chris Wilson3a45b052016-07-13 09:10:32 +01005502 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005503
Mika Kuoppala59bad942015-01-16 11:34:40 +02005504 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005505}
5506
Chris Wilsondc979972016-05-10 14:10:04 +01005507static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005508{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005509 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305510 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005511 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005512 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005513 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005514 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005515
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005516 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005517
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005518 /* Here begins a magic sequence of register writes to enable
5519 * auto-downclocking.
5520 *
5521 * Perhaps there might be some value in exposing these to
5522 * userspace...
5523 */
5524 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005525
5526 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005527 gtfifodbg = I915_READ(GTFIFODBG);
5528 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005529 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5530 I915_WRITE(GTFIFODBG, gtfifodbg);
5531 }
5532
Mika Kuoppala59bad942015-01-16 11:34:40 +02005533 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005534
5535 /* disable the counters and set deterministic thresholds */
5536 I915_WRITE(GEN6_RC_CONTROL, 0);
5537
5538 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5539 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5540 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5541 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5542 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5543
Akash Goel3b3f1652016-10-13 22:44:48 +05305544 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005545 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005546
5547 I915_WRITE(GEN6_RC_SLEEP, 0);
5548 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005549 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005550 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5551 else
5552 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005553 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005554 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5555
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005556 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005557 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005558 if (rc6_mode & INTEL_RC6_ENABLE)
5559 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5560
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005561 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005562 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005563 if (rc6_mode & INTEL_RC6p_ENABLE)
5564 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005565
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005566 if (rc6_mode & INTEL_RC6pp_ENABLE)
5567 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5568 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005569
Chris Wilsondc979972016-05-10 14:10:04 +01005570 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005571
5572 I915_WRITE(GEN6_RC_CONTROL,
5573 rc6_mask |
5574 GEN6_RC_CTL_EI_MODE(1) |
5575 GEN6_RC_CTL_HW_ENABLE);
5576
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005577 /* Power down if completely idle for over 50ms */
5578 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005579 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005580
Chris Wilson3a45b052016-07-13 09:10:32 +01005581 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005582
Ben Widawsky31643d52012-09-26 10:34:01 -07005583 rc6vids = 0;
5584 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005585 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005586 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005587 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005588 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5589 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5590 rc6vids &= 0xffff00;
5591 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5592 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5593 if (ret)
5594 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5595 }
5596
Mika Kuoppala59bad942015-01-16 11:34:40 +02005597 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005598}
5599
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005600static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005601{
5602 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005603 unsigned int gpu_freq;
5604 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305605 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005606 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005607 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005608
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005609 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005610
Ben Widawskyeda79642013-10-07 17:15:48 -03005611 policy = cpufreq_cpu_get(0);
5612 if (policy) {
5613 max_ia_freq = policy->cpuinfo.max_freq;
5614 cpufreq_cpu_put(policy);
5615 } else {
5616 /*
5617 * Default to measured freq if none found, PCU will ensure we
5618 * don't go over
5619 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005620 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005621 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005622
5623 /* Convert from kHz to MHz */
5624 max_ia_freq /= 1000;
5625
Ben Widawsky153b4b952013-10-22 22:05:09 -07005626 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005627 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5628 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005629
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005630 if (IS_GEN9_BC(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305631 /* Convert GT frequency to 50 HZ units */
5632 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5633 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5634 } else {
5635 min_gpu_freq = dev_priv->rps.min_freq;
5636 max_gpu_freq = dev_priv->rps.max_freq;
5637 }
5638
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005639 /*
5640 * For each potential GPU frequency, load a ring frequency we'd like
5641 * to use for memory access. We do this by specifying the IA frequency
5642 * the PCU should use as a reference to determine the ring frequency.
5643 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305644 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5645 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005646 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005647
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005648 if (IS_GEN9_BC(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305649 /*
5650 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5651 * No floor required for ring frequency on SKL.
5652 */
5653 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005654 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005655 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5656 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005657 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005658 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005659 ring_freq = max(min_ring_freq, ring_freq);
5660 /* leave ia_freq as the default, chosen by cpufreq */
5661 } else {
5662 /* On older processors, there is no separate ring
5663 * clock domain, so in order to boost the bandwidth
5664 * of the ring, we need to upclock the CPU (ia_freq).
5665 *
5666 * For GPU frequencies less than 750MHz,
5667 * just use the lowest ring freq.
5668 */
5669 if (gpu_freq < min_freq)
5670 ia_freq = 800;
5671 else
5672 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5673 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5674 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005675
Ben Widawsky42c05262012-09-26 10:34:00 -07005676 sandybridge_pcode_write(dev_priv,
5677 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005678 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5679 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5680 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005681 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005682}
5683
Ville Syrjälä03af2042014-06-28 02:03:53 +03005684static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305685{
5686 u32 val, rp0;
5687
Jani Nikula5b5929c2015-10-07 11:17:46 +03005688 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305689
Imre Deak43b67992016-08-31 19:13:02 +03005690 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005691 case 8:
5692 /* (2 * 4) config */
5693 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5694 break;
5695 case 12:
5696 /* (2 * 6) config */
5697 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5698 break;
5699 case 16:
5700 /* (2 * 8) config */
5701 default:
5702 /* Setting (2 * 8) Min RP0 for any other combination */
5703 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5704 break;
Deepak S095acd52015-01-17 11:05:59 +05305705 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005706
5707 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5708
Deepak S2b6b3a02014-05-27 15:59:30 +05305709 return rp0;
5710}
5711
5712static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5713{
5714 u32 val, rpe;
5715
5716 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5717 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5718
5719 return rpe;
5720}
5721
Deepak S7707df42014-07-12 18:46:14 +05305722static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5723{
5724 u32 val, rp1;
5725
Jani Nikula5b5929c2015-10-07 11:17:46 +03005726 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5727 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5728
Deepak S7707df42014-07-12 18:46:14 +05305729 return rp1;
5730}
5731
Deepak S96676fe2016-08-12 18:46:41 +05305732static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
5733{
5734 u32 val, rpn;
5735
5736 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
5737 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
5738 FB_GFX_FREQ_FUSE_MASK);
5739
5740 return rpn;
5741}
5742
Deepak Sf8f2b002014-07-10 13:16:21 +05305743static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5744{
5745 u32 val, rp1;
5746
5747 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5748
5749 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5750
5751 return rp1;
5752}
5753
Ville Syrjälä03af2042014-06-28 02:03:53 +03005754static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005755{
5756 u32 val, rp0;
5757
Jani Nikula64936252013-05-22 15:36:20 +03005758 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005759
5760 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5761 /* Clamp to max */
5762 rp0 = min_t(u32, rp0, 0xea);
5763
5764 return rp0;
5765}
5766
5767static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5768{
5769 u32 val, rpe;
5770
Jani Nikula64936252013-05-22 15:36:20 +03005771 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005772 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005773 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005774 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5775
5776 return rpe;
5777}
5778
Ville Syrjälä03af2042014-06-28 02:03:53 +03005779static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005780{
Imre Deak36146032014-12-04 18:39:35 +02005781 u32 val;
5782
5783 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5784 /*
5785 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5786 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5787 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5788 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5789 * to make sure it matches what Punit accepts.
5790 */
5791 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005792}
5793
Imre Deakae484342014-03-31 15:10:44 +03005794/* Check that the pctx buffer wasn't move under us. */
5795static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5796{
5797 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5798
5799 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5800 dev_priv->vlv_pctx->stolen->start);
5801}
5802
Deepak S38807742014-05-23 21:00:15 +05305803
5804/* Check that the pcbr address is not empty. */
5805static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5806{
5807 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5808
5809 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5810}
5811
Chris Wilsondc979972016-05-10 14:10:04 +01005812static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305813{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005814 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005815 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305816 u32 pcbr;
5817 int pctx_size = 32*1024;
5818
Deepak S38807742014-05-23 21:00:15 +05305819 pcbr = I915_READ(VLV_PCBR);
5820 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005821 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305822 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005823 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305824
5825 pctx_paddr = (paddr & (~4095));
5826 I915_WRITE(VLV_PCBR, pctx_paddr);
5827 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005828
5829 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305830}
5831
Chris Wilsondc979972016-05-10 14:10:04 +01005832static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005833{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005834 struct drm_i915_gem_object *pctx;
5835 unsigned long pctx_paddr;
5836 u32 pcbr;
5837 int pctx_size = 24*1024;
5838
5839 pcbr = I915_READ(VLV_PCBR);
5840 if (pcbr) {
5841 /* BIOS set it up already, grab the pre-alloc'd space */
5842 int pcbr_offset;
5843
5844 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00005845 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005846 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005847 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005848 pctx_size);
5849 goto out;
5850 }
5851
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005852 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5853
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005854 /*
5855 * From the Gunit register HAS:
5856 * The Gfx driver is expected to program this register and ensure
5857 * proper allocation within Gfx stolen memory. For example, this
5858 * register should be programmed such than the PCBR range does not
5859 * overlap with other ranges, such as the frame buffer, protected
5860 * memory, or any other relevant ranges.
5861 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00005862 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005863 if (!pctx) {
5864 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005865 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005866 }
5867
5868 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5869 I915_WRITE(VLV_PCBR, pctx_paddr);
5870
5871out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005872 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005873 dev_priv->vlv_pctx = pctx;
5874}
5875
Chris Wilsondc979972016-05-10 14:10:04 +01005876static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005877{
Imre Deakae484342014-03-31 15:10:44 +03005878 if (WARN_ON(!dev_priv->vlv_pctx))
5879 return;
5880
Chris Wilsonf0cd5182016-10-28 13:58:43 +01005881 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03005882 dev_priv->vlv_pctx = NULL;
5883}
5884
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005885static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5886{
5887 dev_priv->rps.gpll_ref_freq =
5888 vlv_get_cck_clock(dev_priv, "GPLL ref",
5889 CCK_GPLL_CLOCK_CONTROL,
5890 dev_priv->czclk_freq);
5891
5892 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5893 dev_priv->rps.gpll_ref_freq);
5894}
5895
Chris Wilsondc979972016-05-10 14:10:04 +01005896static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005897{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005898 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005899
Chris Wilsondc979972016-05-10 14:10:04 +01005900 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005901
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005902 vlv_init_gpll_ref_freq(dev_priv);
5903
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005904 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5905 switch ((val >> 6) & 3) {
5906 case 0:
5907 case 1:
5908 dev_priv->mem_freq = 800;
5909 break;
5910 case 2:
5911 dev_priv->mem_freq = 1066;
5912 break;
5913 case 3:
5914 dev_priv->mem_freq = 1333;
5915 break;
5916 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005917 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005918
Imre Deak4e805192014-04-14 20:24:41 +03005919 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5920 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5921 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005922 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005923 dev_priv->rps.max_freq);
5924
5925 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5926 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005927 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005928 dev_priv->rps.efficient_freq);
5929
Deepak Sf8f2b002014-07-10 13:16:21 +05305930 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5931 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005932 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305933 dev_priv->rps.rp1_freq);
5934
Imre Deak4e805192014-04-14 20:24:41 +03005935 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5936 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005937 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005938 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03005939}
5940
Chris Wilsondc979972016-05-10 14:10:04 +01005941static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305942{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005943 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305944
Chris Wilsondc979972016-05-10 14:10:04 +01005945 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305946
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005947 vlv_init_gpll_ref_freq(dev_priv);
5948
Ville Syrjäläa5805162015-05-26 20:42:30 +03005949 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005950 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005951 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005952
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005953 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005954 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005955 dev_priv->mem_freq = 2000;
5956 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005957 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005958 dev_priv->mem_freq = 1600;
5959 break;
5960 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005961 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005962
Deepak S2b6b3a02014-05-27 15:59:30 +05305963 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5964 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5965 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005966 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305967 dev_priv->rps.max_freq);
5968
5969 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5970 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005971 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305972 dev_priv->rps.efficient_freq);
5973
Deepak S7707df42014-07-12 18:46:14 +05305974 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5975 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005976 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305977 dev_priv->rps.rp1_freq);
5978
Deepak S96676fe2016-08-12 18:46:41 +05305979 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305980 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005981 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305982 dev_priv->rps.min_freq);
5983
Ville Syrjälä1c147622014-08-18 14:42:43 +03005984 WARN_ONCE((dev_priv->rps.max_freq |
5985 dev_priv->rps.efficient_freq |
5986 dev_priv->rps.rp1_freq |
5987 dev_priv->rps.min_freq) & 1,
5988 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05305989}
5990
Chris Wilsondc979972016-05-10 14:10:04 +01005991static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005992{
Chris Wilsondc979972016-05-10 14:10:04 +01005993 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005994}
5995
Chris Wilsondc979972016-05-10 14:10:04 +01005996static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305997{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005998 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305999 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05306000 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05306001
6002 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6003
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006004 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
6005 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05306006 if (gtfifodbg) {
6007 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6008 gtfifodbg);
6009 I915_WRITE(GTFIFODBG, gtfifodbg);
6010 }
6011
6012 cherryview_check_pctx(dev_priv);
6013
6014 /* 1a & 1b: Get forcewake during program sequence. Although the driver
6015 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006016 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306017
Ville Syrjälä160614a2015-01-19 13:50:47 +02006018 /* Disable RC states. */
6019 I915_WRITE(GEN6_RC_CONTROL, 0);
6020
Deepak S38807742014-05-23 21:00:15 +05306021 /* 2a: Program RC6 thresholds.*/
6022 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6023 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6024 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6025
Akash Goel3b3f1652016-10-13 22:44:48 +05306026 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006027 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306028 I915_WRITE(GEN6_RC_SLEEP, 0);
6029
Deepak Sf4f71c72015-03-28 15:23:35 +05306030 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6031 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306032
6033 /* allows RC6 residency counter to work */
6034 I915_WRITE(VLV_COUNTER_CONTROL,
6035 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6036 VLV_MEDIA_RC6_COUNT_EN |
6037 VLV_RENDER_RC6_COUNT_EN));
6038
6039 /* For now we assume BIOS is allocating and populating the PCBR */
6040 pcbr = I915_READ(VLV_PCBR);
6041
Deepak S38807742014-05-23 21:00:15 +05306042 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006043 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6044 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006045 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306046
6047 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6048
Deepak S2b6b3a02014-05-27 15:59:30 +05306049 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006050 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306051 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6052 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6053 I915_WRITE(GEN6_RP_UP_EI, 66000);
6054 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6055
6056 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6057
6058 /* 5: Enable RPS */
6059 I915_WRITE(GEN6_RP_CONTROL,
6060 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006061 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306062 GEN6_RP_ENABLE |
6063 GEN6_RP_UP_BUSY_AVG |
6064 GEN6_RP_DOWN_IDLE_AVG);
6065
Deepak S3ef62342015-04-29 08:36:24 +05306066 /* Setting Fixed Bias */
6067 val = VLV_OVERRIDE_EN |
6068 VLV_SOC_TDP_EN |
6069 CHV_BIAS_CPU_50_SOC_50;
6070 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6071
Deepak S2b6b3a02014-05-27 15:59:30 +05306072 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6073
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006074 /* RPS code assumes GPLL is used */
6075 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6076
Jani Nikula742f4912015-09-03 11:16:09 +03006077 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306078 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6079
Chris Wilson3a45b052016-07-13 09:10:32 +01006080 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306081
Mika Kuoppala59bad942015-01-16 11:34:40 +02006082 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306083}
6084
Chris Wilsondc979972016-05-10 14:10:04 +01006085static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006086{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006087 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306088 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006089 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006090
6091 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6092
Imre Deakae484342014-03-31 15:10:44 +03006093 valleyview_check_pctx(dev_priv);
6094
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006095 gtfifodbg = I915_READ(GTFIFODBG);
6096 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006097 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6098 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006099 I915_WRITE(GTFIFODBG, gtfifodbg);
6100 }
6101
Deepak Sc8d9a592013-11-23 14:55:42 +05306102 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006103 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006104
Ville Syrjälä160614a2015-01-19 13:50:47 +02006105 /* Disable RC states. */
6106 I915_WRITE(GEN6_RC_CONTROL, 0);
6107
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006108 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006109 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6110 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6111 I915_WRITE(GEN6_RP_UP_EI, 66000);
6112 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6113
6114 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6115
6116 I915_WRITE(GEN6_RP_CONTROL,
6117 GEN6_RP_MEDIA_TURBO |
6118 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6119 GEN6_RP_MEDIA_IS_GFX |
6120 GEN6_RP_ENABLE |
6121 GEN6_RP_UP_BUSY_AVG |
6122 GEN6_RP_DOWN_IDLE_CONT);
6123
6124 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6125 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6126 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6127
Akash Goel3b3f1652016-10-13 22:44:48 +05306128 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006129 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006130
Jesse Barnes2f0aa302013-11-15 09:32:11 -08006131 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006132
6133 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006134 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04006135 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
6136 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006137 VLV_MEDIA_RC6_COUNT_EN |
6138 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006139
Chris Wilsondc979972016-05-10 14:10:04 +01006140 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006141 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006142
Chris Wilsondc979972016-05-10 14:10:04 +01006143 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006144
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006145 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006146
Deepak S3ef62342015-04-29 08:36:24 +05306147 /* Setting Fixed Bias */
6148 val = VLV_OVERRIDE_EN |
6149 VLV_SOC_TDP_EN |
6150 VLV_BIAS_CPU_125_SOC_875;
6151 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6152
Jani Nikula64936252013-05-22 15:36:20 +03006153 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006154
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006155 /* RPS code assumes GPLL is used */
6156 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6157
Jani Nikula742f4912015-09-03 11:16:09 +03006158 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006159 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6160
Chris Wilson3a45b052016-07-13 09:10:32 +01006161 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006162
Mika Kuoppala59bad942015-01-16 11:34:40 +02006163 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006164}
6165
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006166static unsigned long intel_pxfreq(u32 vidfreq)
6167{
6168 unsigned long freq;
6169 int div = (vidfreq & 0x3f0000) >> 16;
6170 int post = (vidfreq & 0x3000) >> 12;
6171 int pre = (vidfreq & 0x7);
6172
6173 if (!pre)
6174 return 0;
6175
6176 freq = ((div * 133333) / ((1<<post) * pre));
6177
6178 return freq;
6179}
6180
Daniel Vettereb48eb02012-04-26 23:28:12 +02006181static const struct cparams {
6182 u16 i;
6183 u16 t;
6184 u16 m;
6185 u16 c;
6186} cparams[] = {
6187 { 1, 1333, 301, 28664 },
6188 { 1, 1066, 294, 24460 },
6189 { 1, 800, 294, 25192 },
6190 { 0, 1333, 276, 27605 },
6191 { 0, 1066, 276, 27605 },
6192 { 0, 800, 231, 23784 },
6193};
6194
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006195static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006196{
6197 u64 total_count, diff, ret;
6198 u32 count1, count2, count3, m = 0, c = 0;
6199 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6200 int i;
6201
Daniel Vetter02d71952012-08-09 16:44:54 +02006202 assert_spin_locked(&mchdev_lock);
6203
Daniel Vetter20e4d402012-08-08 23:35:39 +02006204 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006205
6206 /* Prevent division-by-zero if we are asking too fast.
6207 * Also, we don't get interesting results if we are polling
6208 * faster than once in 10ms, so just return the saved value
6209 * in such cases.
6210 */
6211 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006212 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006213
6214 count1 = I915_READ(DMIEC);
6215 count2 = I915_READ(DDREC);
6216 count3 = I915_READ(CSIEC);
6217
6218 total_count = count1 + count2 + count3;
6219
6220 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006221 if (total_count < dev_priv->ips.last_count1) {
6222 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006223 diff += total_count;
6224 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006225 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006226 }
6227
6228 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006229 if (cparams[i].i == dev_priv->ips.c_m &&
6230 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006231 m = cparams[i].m;
6232 c = cparams[i].c;
6233 break;
6234 }
6235 }
6236
6237 diff = div_u64(diff, diff1);
6238 ret = ((m * diff) + c);
6239 ret = div_u64(ret, 10);
6240
Daniel Vetter20e4d402012-08-08 23:35:39 +02006241 dev_priv->ips.last_count1 = total_count;
6242 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006243
Daniel Vetter20e4d402012-08-08 23:35:39 +02006244 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006245
6246 return ret;
6247}
6248
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006249unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6250{
6251 unsigned long val;
6252
Chris Wilsondc979972016-05-10 14:10:04 +01006253 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006254 return 0;
6255
6256 spin_lock_irq(&mchdev_lock);
6257
6258 val = __i915_chipset_val(dev_priv);
6259
6260 spin_unlock_irq(&mchdev_lock);
6261
6262 return val;
6263}
6264
Daniel Vettereb48eb02012-04-26 23:28:12 +02006265unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6266{
6267 unsigned long m, x, b;
6268 u32 tsfs;
6269
6270 tsfs = I915_READ(TSFS);
6271
6272 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6273 x = I915_READ8(TR1);
6274
6275 b = tsfs & TSFS_INTR_MASK;
6276
6277 return ((m * x) / 127) - b;
6278}
6279
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006280static int _pxvid_to_vd(u8 pxvid)
6281{
6282 if (pxvid == 0)
6283 return 0;
6284
6285 if (pxvid >= 8 && pxvid < 31)
6286 pxvid = 31;
6287
6288 return (pxvid + 2) * 125;
6289}
6290
6291static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006292{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006293 const int vd = _pxvid_to_vd(pxvid);
6294 const int vm = vd - 1125;
6295
Chris Wilsondc979972016-05-10 14:10:04 +01006296 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006297 return vm > 0 ? vm : 0;
6298
6299 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006300}
6301
Daniel Vetter02d71952012-08-09 16:44:54 +02006302static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006303{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006304 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006305 u32 count;
6306
Daniel Vetter02d71952012-08-09 16:44:54 +02006307 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006308
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006309 now = ktime_get_raw_ns();
6310 diffms = now - dev_priv->ips.last_time2;
6311 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006312
6313 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006314 if (!diffms)
6315 return;
6316
6317 count = I915_READ(GFXEC);
6318
Daniel Vetter20e4d402012-08-08 23:35:39 +02006319 if (count < dev_priv->ips.last_count2) {
6320 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006321 diff += count;
6322 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006323 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006324 }
6325
Daniel Vetter20e4d402012-08-08 23:35:39 +02006326 dev_priv->ips.last_count2 = count;
6327 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006328
6329 /* More magic constants... */
6330 diff = diff * 1181;
6331 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006332 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006333}
6334
Daniel Vetter02d71952012-08-09 16:44:54 +02006335void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6336{
Chris Wilsondc979972016-05-10 14:10:04 +01006337 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006338 return;
6339
Daniel Vetter92703882012-08-09 16:46:01 +02006340 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006341
6342 __i915_update_gfx_val(dev_priv);
6343
Daniel Vetter92703882012-08-09 16:46:01 +02006344 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006345}
6346
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006347static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006348{
6349 unsigned long t, corr, state1, corr2, state2;
6350 u32 pxvid, ext_v;
6351
Daniel Vetter02d71952012-08-09 16:44:54 +02006352 assert_spin_locked(&mchdev_lock);
6353
Ville Syrjälä616847e2015-09-18 20:03:19 +03006354 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006355 pxvid = (pxvid >> 24) & 0x7f;
6356 ext_v = pvid_to_extvid(dev_priv, pxvid);
6357
6358 state1 = ext_v;
6359
6360 t = i915_mch_val(dev_priv);
6361
6362 /* Revel in the empirically derived constants */
6363
6364 /* Correction factor in 1/100000 units */
6365 if (t > 80)
6366 corr = ((t * 2349) + 135940);
6367 else if (t >= 50)
6368 corr = ((t * 964) + 29317);
6369 else /* < 50 */
6370 corr = ((t * 301) + 1004);
6371
6372 corr = corr * ((150142 * state1) / 10000 - 78642);
6373 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006374 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006375
6376 state2 = (corr2 * state1) / 10000;
6377 state2 /= 100; /* convert to mW */
6378
Daniel Vetter02d71952012-08-09 16:44:54 +02006379 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006380
Daniel Vetter20e4d402012-08-08 23:35:39 +02006381 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006382}
6383
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006384unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6385{
6386 unsigned long val;
6387
Chris Wilsondc979972016-05-10 14:10:04 +01006388 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006389 return 0;
6390
6391 spin_lock_irq(&mchdev_lock);
6392
6393 val = __i915_gfx_val(dev_priv);
6394
6395 spin_unlock_irq(&mchdev_lock);
6396
6397 return val;
6398}
6399
Daniel Vettereb48eb02012-04-26 23:28:12 +02006400/**
6401 * i915_read_mch_val - return value for IPS use
6402 *
6403 * Calculate and return a value for the IPS driver to use when deciding whether
6404 * we have thermal and power headroom to increase CPU or GPU power budget.
6405 */
6406unsigned long i915_read_mch_val(void)
6407{
6408 struct drm_i915_private *dev_priv;
6409 unsigned long chipset_val, graphics_val, ret = 0;
6410
Daniel Vetter92703882012-08-09 16:46:01 +02006411 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006412 if (!i915_mch_dev)
6413 goto out_unlock;
6414 dev_priv = i915_mch_dev;
6415
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006416 chipset_val = __i915_chipset_val(dev_priv);
6417 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006418
6419 ret = chipset_val + graphics_val;
6420
6421out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006422 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006423
6424 return ret;
6425}
6426EXPORT_SYMBOL_GPL(i915_read_mch_val);
6427
6428/**
6429 * i915_gpu_raise - raise GPU frequency limit
6430 *
6431 * Raise the limit; IPS indicates we have thermal headroom.
6432 */
6433bool i915_gpu_raise(void)
6434{
6435 struct drm_i915_private *dev_priv;
6436 bool ret = true;
6437
Daniel Vetter92703882012-08-09 16:46:01 +02006438 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006439 if (!i915_mch_dev) {
6440 ret = false;
6441 goto out_unlock;
6442 }
6443 dev_priv = i915_mch_dev;
6444
Daniel Vetter20e4d402012-08-08 23:35:39 +02006445 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6446 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006447
6448out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006449 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006450
6451 return ret;
6452}
6453EXPORT_SYMBOL_GPL(i915_gpu_raise);
6454
6455/**
6456 * i915_gpu_lower - lower GPU frequency limit
6457 *
6458 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6459 * frequency maximum.
6460 */
6461bool i915_gpu_lower(void)
6462{
6463 struct drm_i915_private *dev_priv;
6464 bool ret = true;
6465
Daniel Vetter92703882012-08-09 16:46:01 +02006466 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006467 if (!i915_mch_dev) {
6468 ret = false;
6469 goto out_unlock;
6470 }
6471 dev_priv = i915_mch_dev;
6472
Daniel Vetter20e4d402012-08-08 23:35:39 +02006473 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6474 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006475
6476out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006477 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006478
6479 return ret;
6480}
6481EXPORT_SYMBOL_GPL(i915_gpu_lower);
6482
6483/**
6484 * i915_gpu_busy - indicate GPU business to IPS
6485 *
6486 * Tell the IPS driver whether or not the GPU is busy.
6487 */
6488bool i915_gpu_busy(void)
6489{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006490 bool ret = false;
6491
Daniel Vetter92703882012-08-09 16:46:01 +02006492 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006493 if (i915_mch_dev)
6494 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006495 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006496
6497 return ret;
6498}
6499EXPORT_SYMBOL_GPL(i915_gpu_busy);
6500
6501/**
6502 * i915_gpu_turbo_disable - disable graphics turbo
6503 *
6504 * Disable graphics turbo by resetting the max frequency and setting the
6505 * current frequency to the default.
6506 */
6507bool i915_gpu_turbo_disable(void)
6508{
6509 struct drm_i915_private *dev_priv;
6510 bool ret = true;
6511
Daniel Vetter92703882012-08-09 16:46:01 +02006512 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006513 if (!i915_mch_dev) {
6514 ret = false;
6515 goto out_unlock;
6516 }
6517 dev_priv = i915_mch_dev;
6518
Daniel Vetter20e4d402012-08-08 23:35:39 +02006519 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006520
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006521 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006522 ret = false;
6523
6524out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006525 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006526
6527 return ret;
6528}
6529EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6530
6531/**
6532 * Tells the intel_ips driver that the i915 driver is now loaded, if
6533 * IPS got loaded first.
6534 *
6535 * This awkward dance is so that neither module has to depend on the
6536 * other in order for IPS to do the appropriate communication of
6537 * GPU turbo limits to i915.
6538 */
6539static void
6540ips_ping_for_i915_load(void)
6541{
6542 void (*link)(void);
6543
6544 link = symbol_get(ips_link_to_i915_driver);
6545 if (link) {
6546 link();
6547 symbol_put(ips_link_to_i915_driver);
6548 }
6549}
6550
6551void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6552{
Daniel Vetter02d71952012-08-09 16:44:54 +02006553 /* We only register the i915 ips part with intel-ips once everything is
6554 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006555 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006556 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006557 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006558
6559 ips_ping_for_i915_load();
6560}
6561
6562void intel_gpu_ips_teardown(void)
6563{
Daniel Vetter92703882012-08-09 16:46:01 +02006564 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006565 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006566 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006567}
Deepak S76c3552f2014-01-30 23:08:16 +05306568
Chris Wilsondc979972016-05-10 14:10:04 +01006569static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006570{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006571 u32 lcfuse;
6572 u8 pxw[16];
6573 int i;
6574
6575 /* Disable to program */
6576 I915_WRITE(ECR, 0);
6577 POSTING_READ(ECR);
6578
6579 /* Program energy weights for various events */
6580 I915_WRITE(SDEW, 0x15040d00);
6581 I915_WRITE(CSIEW0, 0x007f0000);
6582 I915_WRITE(CSIEW1, 0x1e220004);
6583 I915_WRITE(CSIEW2, 0x04000004);
6584
6585 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006586 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006587 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006588 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006589
6590 /* Program P-state weights to account for frequency power adjustment */
6591 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006592 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006593 unsigned long freq = intel_pxfreq(pxvidfreq);
6594 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6595 PXVFREQ_PX_SHIFT;
6596 unsigned long val;
6597
6598 val = vid * vid;
6599 val *= (freq / 1000);
6600 val *= 255;
6601 val /= (127*127*900);
6602 if (val > 0xff)
6603 DRM_ERROR("bad pxval: %ld\n", val);
6604 pxw[i] = val;
6605 }
6606 /* Render standby states get 0 weight */
6607 pxw[14] = 0;
6608 pxw[15] = 0;
6609
6610 for (i = 0; i < 4; i++) {
6611 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6612 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006613 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006614 }
6615
6616 /* Adjust magic regs to magic values (more experimental results) */
6617 I915_WRITE(OGW0, 0);
6618 I915_WRITE(OGW1, 0);
6619 I915_WRITE(EG0, 0x00007f00);
6620 I915_WRITE(EG1, 0x0000000e);
6621 I915_WRITE(EG2, 0x000e0000);
6622 I915_WRITE(EG3, 0x68000300);
6623 I915_WRITE(EG4, 0x42000000);
6624 I915_WRITE(EG5, 0x00140031);
6625 I915_WRITE(EG6, 0);
6626 I915_WRITE(EG7, 0);
6627
6628 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006629 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006630
6631 /* Enable PMON + select events */
6632 I915_WRITE(ECR, 0x80000019);
6633
6634 lcfuse = I915_READ(LCFUSE02);
6635
Daniel Vetter20e4d402012-08-08 23:35:39 +02006636 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006637}
6638
Chris Wilsondc979972016-05-10 14:10:04 +01006639void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006640{
Imre Deakb268c692015-12-15 20:10:31 +02006641 /*
6642 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6643 * requirement.
6644 */
6645 if (!i915.enable_rc6) {
6646 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6647 intel_runtime_pm_get(dev_priv);
6648 }
Imre Deake6069ca2014-04-18 16:01:02 +03006649
Chris Wilsonb5163db2016-08-10 13:58:24 +01006650 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006651 mutex_lock(&dev_priv->rps.hw_lock);
6652
6653 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006654 if (IS_CHERRYVIEW(dev_priv))
6655 cherryview_init_gt_powersave(dev_priv);
6656 else if (IS_VALLEYVIEW(dev_priv))
6657 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006658 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006659 gen6_init_rps_frequencies(dev_priv);
6660
6661 /* Derive initial user preferences/limits from the hardware limits */
6662 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6663 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6664
6665 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6666 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6667
6668 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6669 dev_priv->rps.min_freq_softlimit =
6670 max_t(int,
6671 dev_priv->rps.efficient_freq,
6672 intel_freq_opcode(dev_priv, 450));
6673
Chris Wilson99ac9612016-07-13 09:10:34 +01006674 /* After setting max-softlimit, find the overclock max freq */
6675 if (IS_GEN6(dev_priv) ||
6676 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6677 u32 params = 0;
6678
6679 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6680 if (params & BIT(31)) { /* OC supported */
6681 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6682 (dev_priv->rps.max_freq & 0xff) * 50,
6683 (params & 0xff) * 50);
6684 dev_priv->rps.max_freq = params & 0xff;
6685 }
6686 }
6687
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006688 /* Finally allow us to boost to max by default */
6689 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6690
Chris Wilson773ea9a2016-07-13 09:10:33 +01006691 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01006692 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01006693
6694 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006695}
6696
Chris Wilsondc979972016-05-10 14:10:04 +01006697void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006698{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03006699 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01006700 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006701
6702 if (!i915.enable_rc6)
6703 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006704}
6705
Chris Wilson54b4f682016-07-21 21:16:19 +01006706/**
6707 * intel_suspend_gt_powersave - suspend PM work and helper threads
6708 * @dev_priv: i915 device
6709 *
6710 * We don't want to disable RC6 or other features here, we just want
6711 * to make sure any work we've queued has finished and won't bother
6712 * us while we're suspended.
6713 */
6714void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6715{
6716 if (INTEL_GEN(dev_priv) < 6)
6717 return;
6718
6719 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6720 intel_runtime_pm_put(dev_priv);
6721
6722 /* gen6_rps_idle() will be called later to disable interrupts */
6723}
6724
Chris Wilsonb7137e02016-07-13 09:10:37 +01006725void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
6726{
6727 dev_priv->rps.enabled = true; /* force disabling */
6728 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006729
6730 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006731}
6732
Chris Wilsondc979972016-05-10 14:10:04 +01006733void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006734{
Chris Wilsonb7137e02016-07-13 09:10:37 +01006735 if (!READ_ONCE(dev_priv->rps.enabled))
6736 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006737
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006738 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006739
Chris Wilsonb7137e02016-07-13 09:10:37 +01006740 if (INTEL_GEN(dev_priv) >= 9) {
6741 gen9_disable_rc6(dev_priv);
6742 gen9_disable_rps(dev_priv);
6743 } else if (IS_CHERRYVIEW(dev_priv)) {
6744 cherryview_disable_rps(dev_priv);
6745 } else if (IS_VALLEYVIEW(dev_priv)) {
6746 valleyview_disable_rps(dev_priv);
6747 } else if (INTEL_GEN(dev_priv) >= 6) {
6748 gen6_disable_rps(dev_priv);
6749 } else if (IS_IRONLAKE_M(dev_priv)) {
6750 ironlake_disable_drps(dev_priv);
6751 }
6752
6753 dev_priv->rps.enabled = false;
6754 mutex_unlock(&dev_priv->rps.hw_lock);
6755}
6756
6757void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
6758{
Chris Wilson54b4f682016-07-21 21:16:19 +01006759 /* We shouldn't be disabling as we submit, so this should be less
6760 * racy than it appears!
6761 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01006762 if (READ_ONCE(dev_priv->rps.enabled))
6763 return;
6764
6765 /* Powersaving is controlled by the host when inside a VM */
6766 if (intel_vgpu_active(dev_priv))
6767 return;
6768
6769 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02006770
Chris Wilsondc979972016-05-10 14:10:04 +01006771 if (IS_CHERRYVIEW(dev_priv)) {
6772 cherryview_enable_rps(dev_priv);
6773 } else if (IS_VALLEYVIEW(dev_priv)) {
6774 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006775 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01006776 gen9_enable_rc6(dev_priv);
6777 gen9_enable_rps(dev_priv);
Rodrigo Vivib976dc52017-01-23 10:32:37 -08006778 if (IS_GEN9_BC(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006779 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006780 } else if (IS_BROADWELL(dev_priv)) {
6781 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006782 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006783 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01006784 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006785 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006786 } else if (IS_IRONLAKE_M(dev_priv)) {
6787 ironlake_enable_drps(dev_priv);
6788 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006789 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006790
6791 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6792 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6793
6794 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6795 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6796
Chris Wilson54b4f682016-07-21 21:16:19 +01006797 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006798 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006799}
Imre Deakc6df39b2014-04-14 20:24:29 +03006800
Chris Wilson54b4f682016-07-21 21:16:19 +01006801static void __intel_autoenable_gt_powersave(struct work_struct *work)
6802{
6803 struct drm_i915_private *dev_priv =
6804 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
6805 struct intel_engine_cs *rcs;
6806 struct drm_i915_gem_request *req;
6807
6808 if (READ_ONCE(dev_priv->rps.enabled))
6809 goto out;
6810
Akash Goel3b3f1652016-10-13 22:44:48 +05306811 rcs = dev_priv->engine[RCS];
Chris Wilsone8a9c582016-12-18 15:37:20 +00006812 if (rcs->last_retired_context)
Chris Wilson54b4f682016-07-21 21:16:19 +01006813 goto out;
6814
6815 if (!rcs->init_context)
6816 goto out;
6817
6818 mutex_lock(&dev_priv->drm.struct_mutex);
6819
6820 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
6821 if (IS_ERR(req))
6822 goto unlock;
6823
6824 if (!i915.enable_execlists && i915_switch_context(req) == 0)
6825 rcs->init_context(req);
6826
6827 /* Mark the device busy, calling intel_enable_gt_powersave() */
6828 i915_add_request_no_flush(req);
6829
6830unlock:
6831 mutex_unlock(&dev_priv->drm.struct_mutex);
6832out:
6833 intel_runtime_pm_put(dev_priv);
6834}
6835
6836void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
6837{
6838 if (READ_ONCE(dev_priv->rps.enabled))
6839 return;
6840
6841 if (IS_IRONLAKE_M(dev_priv)) {
6842 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006843 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006844 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6845 /*
6846 * PCU communication is slow and this doesn't need to be
6847 * done at any specific time, so do this out of our fast path
6848 * to make resume and init faster.
6849 *
6850 * We depend on the HW RC6 power context save/restore
6851 * mechanism when entering D3 through runtime PM suspend. So
6852 * disable RPM until RPS/RC6 is properly setup. We can only
6853 * get here via the driver load/system resume/runtime resume
6854 * paths, so the _noresume version is enough (and in case of
6855 * runtime resume it's necessary).
6856 */
6857 if (queue_delayed_work(dev_priv->wq,
6858 &dev_priv->rps.autoenable_work,
6859 round_jiffies_up_relative(HZ)))
6860 intel_runtime_pm_get_noresume(dev_priv);
6861 }
6862}
6863
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006864static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006865{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006866 /*
6867 * On Ibex Peak and Cougar Point, we need to disable clock
6868 * gating for the panel power sequencer or it will fail to
6869 * start up when no ports are active.
6870 */
6871 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6872}
6873
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006874static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006875{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006876 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006877
Damien Lespiau055e3932014-08-18 13:49:10 +01006878 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006879 I915_WRITE(DSPCNTR(pipe),
6880 I915_READ(DSPCNTR(pipe)) |
6881 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006882
6883 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6884 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006885 }
6886}
6887
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006888static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä017636c2013-12-05 15:51:37 +02006889{
Ville Syrjälä017636c2013-12-05 15:51:37 +02006890 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6891 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6892 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6893
6894 /*
6895 * Don't touch WM1S_LP_EN here.
6896 * Doing so could cause underruns.
6897 */
6898}
6899
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006900static void ironlake_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006901{
Damien Lespiau231e54f2012-10-19 17:55:41 +01006902 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006903
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006904 /*
6905 * Required for FBC
6906 * WaFbcDisableDpfcClockGating:ilk
6907 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006908 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6909 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6910 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006911
6912 I915_WRITE(PCH_3DCGDIS0,
6913 MARIUNIT_CLOCK_GATE_DISABLE |
6914 SVSMUNIT_CLOCK_GATE_DISABLE);
6915 I915_WRITE(PCH_3DCGDIS1,
6916 VFMUNIT_CLOCK_GATE_DISABLE);
6917
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006918 /*
6919 * According to the spec the following bits should be set in
6920 * order to enable memory self-refresh
6921 * The bit 22/21 of 0x42004
6922 * The bit 5 of 0x42020
6923 * The bit 15 of 0x45000
6924 */
6925 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6926 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6927 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006928 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006929 I915_WRITE(DISP_ARB_CTL,
6930 (I915_READ(DISP_ARB_CTL) |
6931 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006932
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006933 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006934
6935 /*
6936 * Based on the document from hardware guys the following bits
6937 * should be set unconditionally in order to enable FBC.
6938 * The bit 22 of 0x42000
6939 * The bit 22 of 0x42004
6940 * The bit 7,8,9 of 0x42020.
6941 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006942 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006943 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006944 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6945 I915_READ(ILK_DISPLAY_CHICKEN1) |
6946 ILK_FBCQ_DIS);
6947 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6948 I915_READ(ILK_DISPLAY_CHICKEN2) |
6949 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006950 }
6951
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006952 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6953
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006954 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6955 I915_READ(ILK_DISPLAY_CHICKEN2) |
6956 ILK_ELPIN_409_SELECT);
6957 I915_WRITE(_3D_CHICKEN2,
6958 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6959 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006960
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006961 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006962 I915_WRITE(CACHE_MODE_0,
6963 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006964
Akash Goel4e046322014-04-04 17:14:38 +05306965 /* WaDisable_RenderCache_OperationalFlush:ilk */
6966 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6967
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006968 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006969
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006970 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006971}
6972
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006973static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006974{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006975 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006976 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006977
6978 /*
6979 * On Ibex Peak and Cougar Point, we need to disable clock
6980 * gating for the panel power sequencer or it will fail to
6981 * start up when no ports are active.
6982 */
Jesse Barnescd664072013-10-02 10:34:19 -07006983 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6984 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6985 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006986 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6987 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006988 /* The below fixes the weird display corruption, a few pixels shifted
6989 * downward, on (only) LVDS of some HP laptops with IVY.
6990 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006991 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006992 val = I915_READ(TRANS_CHICKEN2(pipe));
6993 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6994 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006995 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006996 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006997 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6998 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6999 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007000 I915_WRITE(TRANS_CHICKEN2(pipe), val);
7001 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01007002 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01007003 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01007004 I915_WRITE(TRANS_CHICKEN1(pipe),
7005 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
7006 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007007}
7008
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007009static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007010{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007011 uint32_t tmp;
7012
7013 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007014 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7015 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7016 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007017}
7018
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007019static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007020{
Damien Lespiau231e54f2012-10-19 17:55:41 +01007021 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007022
Damien Lespiau231e54f2012-10-19 17:55:41 +01007023 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007024
7025 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7026 I915_READ(ILK_DISPLAY_CHICKEN2) |
7027 ILK_ELPIN_409_SELECT);
7028
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007029 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007030 I915_WRITE(_3D_CHICKEN,
7031 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7032
Akash Goel4e046322014-04-04 17:14:38 +05307033 /* WaDisable_RenderCache_OperationalFlush:snb */
7034 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7035
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007036 /*
7037 * BSpec recoomends 8x4 when MSAA is used,
7038 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007039 *
7040 * Note that PS/WM thread counts depend on the WIZ hashing
7041 * disable bit, which we don't touch here, but it's good
7042 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007043 */
7044 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007045 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007046
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007047 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007048
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007049 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007050 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007051
7052 I915_WRITE(GEN6_UCGCTL1,
7053 I915_READ(GEN6_UCGCTL1) |
7054 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7055 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7056
7057 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7058 * gating disable must be set. Failure to set it results in
7059 * flickering pixels due to Z write ordering failures after
7060 * some amount of runtime in the Mesa "fire" demo, and Unigine
7061 * Sanctuary and Tropics, and apparently anything else with
7062 * alpha test or pixel discard.
7063 *
7064 * According to the spec, bit 11 (RCCUNIT) must also be set,
7065 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007066 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007067 * WaDisableRCCUnitClockGating:snb
7068 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007069 */
7070 I915_WRITE(GEN6_UCGCTL2,
7071 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7072 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7073
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007074 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007075 I915_WRITE(_3D_CHICKEN3,
7076 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007077
7078 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007079 * Bspec says:
7080 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7081 * 3DSTATE_SF number of SF output attributes is more than 16."
7082 */
7083 I915_WRITE(_3D_CHICKEN3,
7084 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7085
7086 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007087 * According to the spec the following bits should be
7088 * set in order to enable memory self-refresh and fbc:
7089 * The bit21 and bit22 of 0x42000
7090 * The bit21 and bit22 of 0x42004
7091 * The bit5 and bit7 of 0x42020
7092 * The bit14 of 0x70180
7093 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007094 *
7095 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007096 */
7097 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7098 I915_READ(ILK_DISPLAY_CHICKEN1) |
7099 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7100 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7101 I915_READ(ILK_DISPLAY_CHICKEN2) |
7102 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007103 I915_WRITE(ILK_DSPCLK_GATE_D,
7104 I915_READ(ILK_DSPCLK_GATE_D) |
7105 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7106 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007107
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007108 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007109
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007110 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007111
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007112 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007113}
7114
7115static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7116{
7117 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7118
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007119 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007120 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007121 *
7122 * This actually overrides the dispatch
7123 * mode for all thread types.
7124 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007125 reg &= ~GEN7_FF_SCHED_MASK;
7126 reg |= GEN7_FF_TS_SCHED_HW;
7127 reg |= GEN7_FF_VS_SCHED_HW;
7128 reg |= GEN7_FF_DS_SCHED_HW;
7129
7130 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7131}
7132
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007133static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007134{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007135 /*
7136 * TODO: this bit should only be enabled when really needed, then
7137 * disabled when not needed anymore in order to save power.
7138 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007139 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007140 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7141 I915_READ(SOUTH_DSPCLK_GATE_D) |
7142 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007143
7144 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007145 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7146 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007147 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007148}
7149
Ville Syrjälä712bf362016-10-31 22:37:23 +02007150static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007151{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007152 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007153 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7154
7155 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7156 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7157 }
7158}
7159
Imre Deak450174f2016-05-03 15:54:21 +03007160static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7161 int general_prio_credits,
7162 int high_prio_credits)
7163{
7164 u32 misccpctl;
7165
7166 /* WaTempDisableDOPClkGating:bdw */
7167 misccpctl = I915_READ(GEN7_MISCCPCTL);
7168 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7169
7170 I915_WRITE(GEN8_L3SQCREG1,
7171 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7172 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7173
7174 /*
7175 * Wait at least 100 clocks before re-enabling clock gating.
7176 * See the definition of L3SQCREG1 in BSpec.
7177 */
7178 POSTING_READ(GEN8_L3SQCREG1);
7179 udelay(1);
7180 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7181}
7182
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007183static void kabylake_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007184{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007185 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007186
7187 /* WaDisableSDEUnitClockGating:kbl */
7188 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7189 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7190 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007191
7192 /* WaDisableGamClockGating:kbl */
7193 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7194 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7195 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007196
7197 /* WaFbcNukeOnHostModify:kbl */
7198 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7199 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007200}
7201
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007202static void skylake_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007203{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007204 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007205
7206 /* WAC6entrylatency:skl */
7207 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7208 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007209
7210 /* WaFbcNukeOnHostModify:skl */
7211 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7212 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007213}
7214
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007215static void broadwell_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007216{
Damien Lespiau07d27e22014-03-03 17:31:46 +00007217 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007218
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007219 ilk_init_lp_watermarks(dev_priv);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007220
Ben Widawskyab57fff2013-12-12 15:28:04 -08007221 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007222 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007223
Ben Widawskyab57fff2013-12-12 15:28:04 -08007224 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007225 I915_WRITE(CHICKEN_PAR1_1,
7226 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7227
Ben Widawskyab57fff2013-12-12 15:28:04 -08007228 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007229 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007230 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007231 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007232 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007233 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007234
Ben Widawskyab57fff2013-12-12 15:28:04 -08007235 /* WaVSRefCountFullforceMissDisable:bdw */
7236 /* WaDSRefCountFullforceMissDisable:bdw */
7237 I915_WRITE(GEN7_FF_THREAD_MODE,
7238 I915_READ(GEN7_FF_THREAD_MODE) &
7239 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007240
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007241 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7242 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007243
7244 /* WaDisableSDEUnitClockGating:bdw */
7245 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7246 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007247
Imre Deak450174f2016-05-03 15:54:21 +03007248 /* WaProgramL3SqcReg1Default:bdw */
7249 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007250
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007251 /*
7252 * WaGttCachingOffByDefault:bdw
7253 * GTT cache may not work with big pages, so if those
7254 * are ever enabled GTT cache may need to be disabled.
7255 */
7256 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7257
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007258 /* WaKVMNotificationOnConfigChange:bdw */
7259 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7260 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7261
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007262 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00007263
7264 /* WaDisableDopClockGating:bdw
7265 *
7266 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
7267 * clock gating.
7268 */
7269 I915_WRITE(GEN6_UCGCTL1,
7270 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007271}
7272
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007273static void haswell_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007274{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007275 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007276
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007277 /* L3 caching of data atomics doesn't work -- disable it. */
7278 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7279 I915_WRITE(HSW_ROW_CHICKEN3,
7280 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7281
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007282 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007283 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7284 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7285 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7286
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007287 /* WaVSRefCountFullforceMissDisable:hsw */
7288 I915_WRITE(GEN7_FF_THREAD_MODE,
7289 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007290
Akash Goel4e046322014-04-04 17:14:38 +05307291 /* WaDisable_RenderCache_OperationalFlush:hsw */
7292 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7293
Chia-I Wufe27c602014-01-28 13:29:33 +08007294 /* enable HiZ Raw Stall Optimization */
7295 I915_WRITE(CACHE_MODE_0_GEN7,
7296 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7297
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007298 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007299 I915_WRITE(CACHE_MODE_1,
7300 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007301
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007302 /*
7303 * BSpec recommends 8x4 when MSAA is used,
7304 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007305 *
7306 * Note that PS/WM thread counts depend on the WIZ hashing
7307 * disable bit, which we don't touch here, but it's good
7308 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007309 */
7310 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007311 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007312
Kenneth Graunke94411592014-12-31 16:23:00 -08007313 /* WaSampleCChickenBitEnable:hsw */
7314 I915_WRITE(HALF_SLICE_CHICKEN3,
7315 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7316
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007317 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007318 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7319
Paulo Zanoni90a88642013-05-03 17:23:45 -03007320 /* WaRsPkgCStateDisplayPMReq:hsw */
7321 I915_WRITE(CHICKEN_PAR1_1,
7322 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007323
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007324 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007325}
7326
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007327static void ivybridge_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007328{
Ben Widawsky20848222012-05-04 18:58:59 -07007329 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007330
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007331 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007332
Damien Lespiau231e54f2012-10-19 17:55:41 +01007333 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007334
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007335 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007336 I915_WRITE(_3D_CHICKEN3,
7337 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7338
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007339 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007340 I915_WRITE(IVB_CHICKEN3,
7341 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7342 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7343
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007344 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007345 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007346 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7347 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007348
Akash Goel4e046322014-04-04 17:14:38 +05307349 /* WaDisable_RenderCache_OperationalFlush:ivb */
7350 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7351
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007352 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007353 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7354 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7355
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007356 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007357 I915_WRITE(GEN7_L3CNTLREG1,
7358 GEN7_WA_FOR_GEN7_L3_CONTROL);
7359 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007360 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007361 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007362 I915_WRITE(GEN7_ROW_CHICKEN2,
7363 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007364 else {
7365 /* must write both registers */
7366 I915_WRITE(GEN7_ROW_CHICKEN2,
7367 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007368 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7369 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007370 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007371
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007372 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007373 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7374 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7375
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007376 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007377 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007378 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007379 */
7380 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007381 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007382
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007383 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007384 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7385 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7386 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7387
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007388 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007389
7390 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007391
Chris Wilson22721342014-03-04 09:41:43 +00007392 if (0) { /* causes HiZ corruption on ivb:gt1 */
7393 /* enable HiZ Raw Stall Optimization */
7394 I915_WRITE(CACHE_MODE_0_GEN7,
7395 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7396 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007397
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007398 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007399 I915_WRITE(CACHE_MODE_1,
7400 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007401
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007402 /*
7403 * BSpec recommends 8x4 when MSAA is used,
7404 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007405 *
7406 * Note that PS/WM thread counts depend on the WIZ hashing
7407 * disable bit, which we don't touch here, but it's good
7408 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007409 */
7410 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007411 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007412
Ben Widawsky20848222012-05-04 18:58:59 -07007413 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7414 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7415 snpcr |= GEN6_MBC_SNPCR_MED;
7416 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007417
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007418 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007419 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007420
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007421 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007422}
7423
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007424static void valleyview_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007425{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007426 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007427 I915_WRITE(_3D_CHICKEN3,
7428 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7429
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007430 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007431 I915_WRITE(IVB_CHICKEN3,
7432 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7433 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7434
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007435 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007436 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007437 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007438 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7439 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007440
Akash Goel4e046322014-04-04 17:14:38 +05307441 /* WaDisable_RenderCache_OperationalFlush:vlv */
7442 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7443
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007444 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007445 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7446 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7447
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007448 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007449 I915_WRITE(GEN7_ROW_CHICKEN2,
7450 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7451
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007452 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007453 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7454 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7455 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7456
Ville Syrjälä46680e02014-01-22 21:33:01 +02007457 gen7_setup_fixed_func_scheduler(dev_priv);
7458
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007459 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007460 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007461 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007462 */
7463 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007464 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007465
Akash Goelc98f5062014-03-24 23:00:07 +05307466 /* WaDisableL3Bank2xClockGate:vlv
7467 * Disabling L3 clock gating- MMIO 940c[25] = 1
7468 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7469 I915_WRITE(GEN7_UCGCTL4,
7470 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007471
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007472 /*
7473 * BSpec says this must be set, even though
7474 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7475 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007476 I915_WRITE(CACHE_MODE_1,
7477 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007478
7479 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007480 * BSpec recommends 8x4 when MSAA is used,
7481 * however in practice 16x4 seems fastest.
7482 *
7483 * Note that PS/WM thread counts depend on the WIZ hashing
7484 * disable bit, which we don't touch here, but it's good
7485 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7486 */
7487 I915_WRITE(GEN7_GT_MODE,
7488 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7489
7490 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007491 * WaIncreaseL3CreditsForVLVB0:vlv
7492 * This is the hardware default actually.
7493 */
7494 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7495
7496 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007497 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007498 * Disable clock gating on th GCFG unit to prevent a delay
7499 * in the reporting of vblank events.
7500 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007501 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007502}
7503
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007504static void cherryview_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007505{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007506 /* WaVSRefCountFullforceMissDisable:chv */
7507 /* WaDSRefCountFullforceMissDisable:chv */
7508 I915_WRITE(GEN7_FF_THREAD_MODE,
7509 I915_READ(GEN7_FF_THREAD_MODE) &
7510 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007511
7512 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7513 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7514 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007515
7516 /* WaDisableCSUnitClockGating:chv */
7517 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7518 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007519
7520 /* WaDisableSDEUnitClockGating:chv */
7521 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7522 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007523
7524 /*
Imre Deak450174f2016-05-03 15:54:21 +03007525 * WaProgramL3SqcReg1Default:chv
7526 * See gfxspecs/Related Documents/Performance Guide/
7527 * LSQC Setting Recommendations.
7528 */
7529 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7530
7531 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007532 * GTT cache may not work with big pages, so if those
7533 * are ever enabled GTT cache may need to be disabled.
7534 */
7535 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007536}
7537
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007538static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007539{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007540 uint32_t dspclk_gate;
7541
7542 I915_WRITE(RENCLK_GATE_D1, 0);
7543 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7544 GS_UNIT_CLOCK_GATE_DISABLE |
7545 CL_UNIT_CLOCK_GATE_DISABLE);
7546 I915_WRITE(RAMCLK_GATE_D, 0);
7547 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7548 OVRUNIT_CLOCK_GATE_DISABLE |
7549 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007550 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007551 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7552 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007553
7554 /* WaDisableRenderCachePipelinedFlush */
7555 I915_WRITE(CACHE_MODE_0,
7556 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007557
Akash Goel4e046322014-04-04 17:14:38 +05307558 /* WaDisable_RenderCache_OperationalFlush:g4x */
7559 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7560
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007561 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007562}
7563
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007564static void crestline_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007565{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007566 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7567 I915_WRITE(RENCLK_GATE_D2, 0);
7568 I915_WRITE(DSPCLK_GATE_D, 0);
7569 I915_WRITE(RAMCLK_GATE_D, 0);
7570 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007571 I915_WRITE(MI_ARB_STATE,
7572 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307573
7574 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7575 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007576}
7577
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007578static void broadwater_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007579{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007580 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7581 I965_RCC_CLOCK_GATE_DISABLE |
7582 I965_RCPB_CLOCK_GATE_DISABLE |
7583 I965_ISC_CLOCK_GATE_DISABLE |
7584 I965_FBC_CLOCK_GATE_DISABLE);
7585 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007586 I915_WRITE(MI_ARB_STATE,
7587 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307588
7589 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7590 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007591}
7592
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007593static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007594{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007595 u32 dstate = I915_READ(D_STATE);
7596
7597 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7598 DSTATE_DOT_CLOCK_GATING;
7599 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007600
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007601 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01007602 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007603
7604 /* IIR "flip pending" means done if this bit is set */
7605 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007606
7607 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007608 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007609
7610 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7611 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007612
7613 I915_WRITE(MI_ARB_STATE,
7614 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007615}
7616
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007617static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007618{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007619 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007620
7621 /* interrupts should cause a wake up from C3 */
7622 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7623 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007624
7625 I915_WRITE(MEM_MODE,
7626 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007627}
7628
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007629static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007630{
Ville Syrjälä10383922014-08-15 01:21:54 +03007631 I915_WRITE(MEM_MODE,
7632 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7633 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007634}
7635
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007636void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007637{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007638 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007639}
7640
Ville Syrjälä712bf362016-10-31 22:37:23 +02007641void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007642{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007643 if (HAS_PCH_LPT(dev_priv))
7644 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007645}
7646
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007647static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007648{
7649 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7650}
7651
7652/**
7653 * intel_init_clock_gating_hooks - setup the clock gating hooks
7654 * @dev_priv: device private
7655 *
7656 * Setup the hooks that configure which clocks of a given platform can be
7657 * gated and also apply various GT and display specific workarounds for these
7658 * platforms. Note that some GT specific workarounds are applied separately
7659 * when GPU contexts or batchbuffers start their execution.
7660 */
7661void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7662{
7663 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007664 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007665 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007666 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007667 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007668 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007669 else if (IS_GEMINILAKE(dev_priv))
7670 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007671 else if (IS_BROADWELL(dev_priv))
7672 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7673 else if (IS_CHERRYVIEW(dev_priv))
7674 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7675 else if (IS_HASWELL(dev_priv))
7676 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7677 else if (IS_IVYBRIDGE(dev_priv))
7678 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7679 else if (IS_VALLEYVIEW(dev_priv))
7680 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7681 else if (IS_GEN6(dev_priv))
7682 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7683 else if (IS_GEN5(dev_priv))
7684 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7685 else if (IS_G4X(dev_priv))
7686 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007687 else if (IS_I965GM(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007688 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007689 else if (IS_I965G(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007690 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7691 else if (IS_GEN3(dev_priv))
7692 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7693 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7694 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7695 else if (IS_GEN2(dev_priv))
7696 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7697 else {
7698 MISSING_CASE(INTEL_DEVID(dev_priv));
7699 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7700 }
7701}
7702
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007703/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007704void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007705{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007706 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007707
Daniel Vetterc921aba2012-04-26 23:28:17 +02007708 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007709 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007710 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007711 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007712 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02007713
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007714 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007715 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007716 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01007717 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01007718 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007719 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007720 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007721 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007722
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007723 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007724 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007725 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007726 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007727 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007728 dev_priv->display.compute_intermediate_wm =
7729 ilk_compute_intermediate_wm;
7730 dev_priv->display.initial_watermarks =
7731 ilk_initial_watermarks;
7732 dev_priv->display.optimize_watermarks =
7733 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007734 } else {
7735 DRM_DEBUG_KMS("Failed to read display plane latency. "
7736 "Disable CxSR\n");
7737 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02007738 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007739 vlv_setup_wm_latency(dev_priv);
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007740 dev_priv->display.update_wm = vlv_update_wm;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007741 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007742 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007743 dev_priv->is_ddr3,
7744 dev_priv->fsb_freq,
7745 dev_priv->mem_freq)) {
7746 DRM_INFO("failed to find known CxSR latency "
7747 "(found ddr%s fsb freq %d, mem freq %d), "
7748 "disabling CxSR\n",
7749 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7750 dev_priv->fsb_freq, dev_priv->mem_freq);
7751 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007752 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007753 dev_priv->display.update_wm = NULL;
7754 } else
7755 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007756 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007757 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007758 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007759 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007760 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007761 dev_priv->display.update_wm = i9xx_update_wm;
7762 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007763 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007764 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007765 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007766 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007767 } else {
7768 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007769 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007770 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007771 } else {
7772 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007773 }
7774}
7775
Lyude87660502016-08-17 15:55:53 -04007776static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
7777{
7778 uint32_t flags =
7779 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7780
7781 switch (flags) {
7782 case GEN6_PCODE_SUCCESS:
7783 return 0;
7784 case GEN6_PCODE_UNIMPLEMENTED_CMD:
7785 case GEN6_PCODE_ILLEGAL_CMD:
7786 return -ENXIO;
7787 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01007788 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04007789 return -EOVERFLOW;
7790 case GEN6_PCODE_TIMEOUT:
7791 return -ETIMEDOUT;
7792 default:
7793 MISSING_CASE(flags)
7794 return 0;
7795 }
7796}
7797
7798static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
7799{
7800 uint32_t flags =
7801 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7802
7803 switch (flags) {
7804 case GEN6_PCODE_SUCCESS:
7805 return 0;
7806 case GEN6_PCODE_ILLEGAL_CMD:
7807 return -ENXIO;
7808 case GEN7_PCODE_TIMEOUT:
7809 return -ETIMEDOUT;
7810 case GEN7_PCODE_ILLEGAL_DATA:
7811 return -EINVAL;
7812 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7813 return -EOVERFLOW;
7814 default:
7815 MISSING_CASE(flags);
7816 return 0;
7817 }
7818}
7819
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007820int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007821{
Lyude87660502016-08-17 15:55:53 -04007822 int status;
7823
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007824 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007825
Chris Wilson3f5582d2016-06-30 15:32:45 +01007826 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7827 * use te fw I915_READ variants to reduce the amount of work
7828 * required when reading/writing.
7829 */
7830
7831 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007832 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7833 return -EAGAIN;
7834 }
7835
Chris Wilson3f5582d2016-06-30 15:32:45 +01007836 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
7837 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
7838 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007839
Chris Wilson3f5582d2016-06-30 15:32:45 +01007840 if (intel_wait_for_register_fw(dev_priv,
7841 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7842 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007843 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7844 return -ETIMEDOUT;
7845 }
7846
Chris Wilson3f5582d2016-06-30 15:32:45 +01007847 *val = I915_READ_FW(GEN6_PCODE_DATA);
7848 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007849
Lyude87660502016-08-17 15:55:53 -04007850 if (INTEL_GEN(dev_priv) > 6)
7851 status = gen7_check_mailbox_status(dev_priv);
7852 else
7853 status = gen6_check_mailbox_status(dev_priv);
7854
7855 if (status) {
7856 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
7857 status);
7858 return status;
7859 }
7860
Ben Widawsky42c05262012-09-26 10:34:00 -07007861 return 0;
7862}
7863
Chris Wilson3f5582d2016-06-30 15:32:45 +01007864int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04007865 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007866{
Lyude87660502016-08-17 15:55:53 -04007867 int status;
7868
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007869 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007870
Chris Wilson3f5582d2016-06-30 15:32:45 +01007871 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7872 * use te fw I915_READ variants to reduce the amount of work
7873 * required when reading/writing.
7874 */
7875
7876 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007877 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7878 return -EAGAIN;
7879 }
7880
Chris Wilson3f5582d2016-06-30 15:32:45 +01007881 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02007882 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01007883 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007884
Chris Wilson3f5582d2016-06-30 15:32:45 +01007885 if (intel_wait_for_register_fw(dev_priv,
7886 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7887 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007888 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7889 return -ETIMEDOUT;
7890 }
7891
Chris Wilson3f5582d2016-06-30 15:32:45 +01007892 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007893
Lyude87660502016-08-17 15:55:53 -04007894 if (INTEL_GEN(dev_priv) > 6)
7895 status = gen7_check_mailbox_status(dev_priv);
7896 else
7897 status = gen6_check_mailbox_status(dev_priv);
7898
7899 if (status) {
7900 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
7901 status);
7902 return status;
7903 }
7904
Ben Widawsky42c05262012-09-26 10:34:00 -07007905 return 0;
7906}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007907
Imre Deaka0b8a1f2016-12-05 18:27:37 +02007908static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
7909 u32 request, u32 reply_mask, u32 reply,
7910 u32 *status)
7911{
7912 u32 val = request;
7913
7914 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
7915
7916 return *status || ((val & reply_mask) == reply);
7917}
7918
7919/**
7920 * skl_pcode_request - send PCODE request until acknowledgment
7921 * @dev_priv: device private
7922 * @mbox: PCODE mailbox ID the request is targeted for
7923 * @request: request ID
7924 * @reply_mask: mask used to check for request acknowledgment
7925 * @reply: value used to check for request acknowledgment
7926 * @timeout_base_ms: timeout for polling with preemption enabled
7927 *
7928 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02007929 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02007930 * The request is acknowledged once the PCODE reply dword equals @reply after
7931 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02007932 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02007933 * preemption disabled.
7934 *
7935 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
7936 * other error as reported by PCODE.
7937 */
7938int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
7939 u32 reply_mask, u32 reply, int timeout_base_ms)
7940{
7941 u32 status;
7942 int ret;
7943
7944 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
7945
7946#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
7947 &status)
7948
7949 /*
7950 * Prime the PCODE by doing a request first. Normally it guarantees
7951 * that a subsequent request, at most @timeout_base_ms later, succeeds.
7952 * _wait_for() doesn't guarantee when its passed condition is evaluated
7953 * first, so send the first request explicitly.
7954 */
7955 if (COND) {
7956 ret = 0;
7957 goto out;
7958 }
7959 ret = _wait_for(COND, timeout_base_ms * 1000, 10);
7960 if (!ret)
7961 goto out;
7962
7963 /*
7964 * The above can time out if the number of requests was low (2 in the
7965 * worst case) _and_ PCODE was busy for some reason even after a
7966 * (queued) request and @timeout_base_ms delay. As a workaround retry
7967 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02007968 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02007969 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02007970 * requests, and for any quirks of the PCODE firmware that delays
7971 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02007972 */
7973 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
7974 WARN_ON_ONCE(timeout_base_ms > 3);
7975 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02007976 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02007977 preempt_enable();
7978
7979out:
7980 return ret ? ret : status;
7981#undef COND
7982}
7983
Ville Syrjälädd06f882014-11-10 22:55:12 +02007984static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7985{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007986 /*
7987 * N = val - 0xb7
7988 * Slow = Fast = GPLL ref * N
7989 */
7990 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007991}
7992
Fengguang Wub55dd642014-07-12 11:21:39 +02007993static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007994{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007995 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007996}
7997
Fengguang Wub55dd642014-07-12 11:21:39 +02007998static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307999{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008000 /*
8001 * N = val / 2
8002 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
8003 */
8004 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05308005}
8006
Fengguang Wub55dd642014-07-12 11:21:39 +02008007static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05308008{
Ville Syrjälä1c147622014-08-18 14:42:43 +03008009 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008010 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05308011}
8012
Ville Syrjälä616bc822015-01-23 21:04:25 +02008013int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
8014{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008015 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008016 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
8017 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008018 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008019 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008020 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008021 return byt_gpu_freq(dev_priv, val);
8022 else
8023 return val * GT_FREQUENCY_MULTIPLIER;
8024}
8025
Ville Syrjälä616bc822015-01-23 21:04:25 +02008026int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
8027{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008028 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008029 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
8030 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008031 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008032 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008033 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008034 return byt_freq_opcode(dev_priv, val);
8035 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008036 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05308037}
8038
Chris Wilson6ad790c2015-04-07 16:20:31 +01008039struct request_boost {
8040 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02008041 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008042};
8043
8044static void __intel_rps_boost_work(struct work_struct *work)
8045{
8046 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01008047 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008048
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008049 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01008050 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008051
Chris Wilsone8a261e2016-07-20 13:31:49 +01008052 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008053 kfree(boost);
8054}
8055
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008056void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008057{
8058 struct request_boost *boost;
8059
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008060 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008061 return;
8062
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008063 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01008064 return;
8065
Chris Wilson6ad790c2015-04-07 16:20:31 +01008066 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
8067 if (boost == NULL)
8068 return;
8069
Chris Wilsone8a261e2016-07-20 13:31:49 +01008070 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008071
8072 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008073 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008074}
8075
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00008076void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01008077{
Daniel Vetterf742a552013-12-06 10:17:53 +01008078 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01008079 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01008080
Chris Wilson54b4f682016-07-21 21:16:19 +01008081 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
8082 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01008083 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03008084
Paulo Zanoni33688d92014-03-07 20:08:19 -03008085 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02008086 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008087}