blob: b75a65273dab4729fd1decdcf9cb462103ff9aa7 [file] [log] [blame]
Mark Brown9e6e96a2010-01-29 17:47:12 +00001/*
2 * wm8994.c -- WM8994 ALSA SoC Audio driver
3 *
4 * Copyright 2009 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
20#include <linux/platform_device.h>
Mark Brown39fb51a2010-11-26 17:23:43 +000021#include <linux/pm_runtime.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000022#include <linux/regulator/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000024#include <sound/core.h>
Mark Brown821edd22010-11-26 15:21:09 +000025#include <sound/jack.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000026#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000029#include <sound/initval.h>
30#include <sound/tlv.h>
Mark Brown2bbb5d62010-12-05 12:50:12 +000031#include <trace/events/asoc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000032
33#include <linux/mfd/wm8994/core.h>
34#include <linux/mfd/wm8994/registers.h>
35#include <linux/mfd/wm8994/pdata.h>
36#include <linux/mfd/wm8994/gpio.h>
37
38#include "wm8994.h"
39#include "wm_hubs.h"
40
Mark Brownaf6b6fe2011-11-30 20:32:05 +000041#define WM1811_JACKDET_MODE_NONE 0x0000
42#define WM1811_JACKDET_MODE_JACK 0x0100
43#define WM1811_JACKDET_MODE_MIC 0x0080
44#define WM1811_JACKDET_MODE_AUDIO 0x0180
45
Mark Brown9e6e96a2010-01-29 17:47:12 +000046#define WM8994_NUM_DRC 3
47#define WM8994_NUM_EQ 3
48
49static int wm8994_drc_base[] = {
50 WM8994_AIF1_DRC1_1,
51 WM8994_AIF1_DRC2_1,
52 WM8994_AIF2_DRC_1,
53};
54
55static int wm8994_retune_mobile_base[] = {
56 WM8994_AIF1_DAC1_EQ_GAINS_1,
57 WM8994_AIF1_DAC2_EQ_GAINS_1,
58 WM8994_AIF2_EQ_GAINS_1,
59};
60
Mark Brownb00adf72011-08-13 11:57:18 +090061static void wm8958_default_micdet(u16 status, void *data);
62
Mark Brownaf6b6fe2011-11-30 20:32:05 +000063static const struct wm8958_micd_rate micdet_rates[] = {
Mark Brownb00adf72011-08-13 11:57:18 +090064 { 32768, true, 1, 4 },
65 { 32768, false, 1, 1 },
Mark Brown604533d2011-12-01 12:51:25 +000066 { 44100 * 256, true, 7, 10 },
67 { 44100 * 256, false, 7, 10 },
Mark Brownb00adf72011-08-13 11:57:18 +090068};
69
Mark Brownaf6b6fe2011-11-30 20:32:05 +000070static const struct wm8958_micd_rate jackdet_rates[] = {
71 { 32768, true, 0, 1 },
72 { 32768, false, 0, 1 },
73 { 44100 * 256, true, 7, 10 },
74 { 44100 * 256, false, 7, 10 },
75};
76
Mark Brownb00adf72011-08-13 11:57:18 +090077static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
78{
79 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
80 int best, i, sysclk, val;
81 bool idle;
Mark Brownaf6b6fe2011-11-30 20:32:05 +000082 const struct wm8958_micd_rate *rates;
83 int num_rates;
Mark Brownb00adf72011-08-13 11:57:18 +090084
85 if (wm8994->jack_cb != wm8958_default_micdet)
86 return;
87
88 idle = !wm8994->jack_mic;
89
90 sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
91 if (sysclk & WM8994_SYSCLK_SRC)
92 sysclk = wm8994->aifclk[1];
93 else
94 sysclk = wm8994->aifclk[0];
95
Mark Browncd1707a2011-12-01 13:44:25 +000096 if (wm8994->pdata && wm8994->pdata->micd_rates) {
97 rates = wm8994->pdata->micd_rates;
98 num_rates = wm8994->pdata->num_micd_rates;
99 } else if (wm8994->jackdet) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000100 rates = jackdet_rates;
101 num_rates = ARRAY_SIZE(jackdet_rates);
102 } else {
103 rates = micdet_rates;
104 num_rates = ARRAY_SIZE(micdet_rates);
105 }
106
Mark Brownb00adf72011-08-13 11:57:18 +0900107 best = 0;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000108 for (i = 0; i < num_rates; i++) {
109 if (rates[i].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900110 continue;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000111 if (abs(rates[i].sysclk - sysclk) <
112 abs(rates[best].sysclk - sysclk))
Mark Brownb00adf72011-08-13 11:57:18 +0900113 best = i;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000114 else if (rates[best].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900115 best = i;
116 }
117
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000118 val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
119 | rates[best].rate << WM8958_MICD_RATE_SHIFT;
Mark Brownb00adf72011-08-13 11:57:18 +0900120
121 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
122 WM8958_MICD_BIAS_STARTTIME_MASK |
123 WM8958_MICD_RATE_MASK, val);
124}
125
Mark Brown9e6e96a2010-01-29 17:47:12 +0000126static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
127{
Mark Brownb2c812e2010-04-14 15:35:19 +0900128 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000129 int rate;
130 int reg1 = 0;
131 int offset;
132
133 if (aif)
134 offset = 4;
135 else
136 offset = 0;
137
138 switch (wm8994->sysclk[aif]) {
139 case WM8994_SYSCLK_MCLK1:
140 rate = wm8994->mclk[0];
141 break;
142
143 case WM8994_SYSCLK_MCLK2:
144 reg1 |= 0x8;
145 rate = wm8994->mclk[1];
146 break;
147
148 case WM8994_SYSCLK_FLL1:
149 reg1 |= 0x10;
150 rate = wm8994->fll[0].out;
151 break;
152
153 case WM8994_SYSCLK_FLL2:
154 reg1 |= 0x18;
155 rate = wm8994->fll[1].out;
156 break;
157
158 default:
159 return -EINVAL;
160 }
161
162 if (rate >= 13500000) {
163 rate /= 2;
164 reg1 |= WM8994_AIF1CLK_DIV;
165
166 dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
167 aif + 1, rate);
168 }
Mark Brown5e5e2be2010-04-25 12:20:30 +0100169
Mark Brown9e6e96a2010-01-29 17:47:12 +0000170 wm8994->aifclk[aif] = rate;
171
172 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
173 WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
174 reg1);
175
176 return 0;
177}
178
179static int configure_clock(struct snd_soc_codec *codec)
180{
Mark Brownb2c812e2010-04-14 15:35:19 +0900181 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Axel Lin04f45c42011-10-04 20:07:03 +0800182 int change, new;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000183
184 /* Bring up the AIF clocks first */
185 configure_aif_clock(codec, 0);
186 configure_aif_clock(codec, 1);
187
188 /* Then switch CLK_SYS over to the higher of them; a change
189 * can only happen as a result of a clocking change which can
190 * only be made outside of DAPM so we can safely redo the
191 * clocking.
192 */
193
194 /* If they're equal it doesn't matter which is used */
Mark Brownb00adf72011-08-13 11:57:18 +0900195 if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
196 wm8958_micd_set_rate(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000197 return 0;
Mark Brownb00adf72011-08-13 11:57:18 +0900198 }
Mark Brown9e6e96a2010-01-29 17:47:12 +0000199
200 if (wm8994->aifclk[0] < wm8994->aifclk[1])
201 new = WM8994_SYSCLK_SRC;
202 else
203 new = 0;
204
Axel Lin04f45c42011-10-04 20:07:03 +0800205 change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
206 WM8994_SYSCLK_SRC, new);
Mark Brown52ac7ab2011-12-01 12:43:26 +0000207 if (change)
208 snd_soc_dapm_sync(&codec->dapm);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000209
Mark Brownb00adf72011-08-13 11:57:18 +0900210 wm8958_micd_set_rate(codec);
211
Mark Brown9e6e96a2010-01-29 17:47:12 +0000212 return 0;
213}
214
215static int check_clk_sys(struct snd_soc_dapm_widget *source,
216 struct snd_soc_dapm_widget *sink)
217{
218 int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
219 const char *clk;
220
221 /* Check what we're currently using for CLK_SYS */
222 if (reg & WM8994_SYSCLK_SRC)
223 clk = "AIF2CLK";
224 else
225 clk = "AIF1CLK";
226
227 return strcmp(source->name, clk) == 0;
228}
229
230static const char *sidetone_hpf_text[] = {
231 "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
232};
233
234static const struct soc_enum sidetone_hpf =
235 SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
236
Uk Kim146fd572010-12-07 13:58:40 +0000237static const char *adc_hpf_text[] = {
238 "HiFi", "Voice 1", "Voice 2", "Voice 3"
239};
240
241static const struct soc_enum aif1adc1_hpf =
242 SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
243
244static const struct soc_enum aif1adc2_hpf =
245 SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
246
247static const struct soc_enum aif2adc_hpf =
248 SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
249
Mark Brown9e6e96a2010-01-29 17:47:12 +0000250static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
251static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
252static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
253static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
254static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
Mark Brown1ddc07d2011-08-16 10:08:48 +0900255static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
Mark Brown81204c82011-05-24 17:35:53 +0800256static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000257
258#define WM8994_DRC_SWITCH(xname, reg, shift) \
259{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
260 .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
261 .put = wm8994_put_drc_sw, \
262 .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
263
264static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
265 struct snd_ctl_elem_value *ucontrol)
266{
267 struct soc_mixer_control *mc =
268 (struct soc_mixer_control *)kcontrol->private_value;
269 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
270 int mask, ret;
271
272 /* Can't enable both ADC and DAC paths simultaneously */
273 if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
274 mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
275 WM8994_AIF1ADC1R_DRC_ENA_MASK;
276 else
277 mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
278
279 ret = snd_soc_read(codec, mc->reg);
280 if (ret < 0)
281 return ret;
282 if (ret & mask)
283 return -EINVAL;
284
285 return snd_soc_put_volsw(kcontrol, ucontrol);
286}
287
Mark Brown9e6e96a2010-01-29 17:47:12 +0000288static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
289{
Mark Brownb2c812e2010-04-14 15:35:19 +0900290 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000291 struct wm8994_pdata *pdata = wm8994->pdata;
292 int base = wm8994_drc_base[drc];
293 int cfg = wm8994->drc_cfg[drc];
294 int save, i;
295
296 /* Save any enables; the configuration should clear them. */
297 save = snd_soc_read(codec, base);
298 save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
299 WM8994_AIF1ADC1R_DRC_ENA;
300
301 for (i = 0; i < WM8994_DRC_REGS; i++)
302 snd_soc_update_bits(codec, base + i, 0xffff,
303 pdata->drc_cfgs[cfg].regs[i]);
304
305 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
306 WM8994_AIF1ADC1L_DRC_ENA |
307 WM8994_AIF1ADC1R_DRC_ENA, save);
308}
309
310/* Icky as hell but saves code duplication */
311static int wm8994_get_drc(const char *name)
312{
313 if (strcmp(name, "AIF1DRC1 Mode") == 0)
314 return 0;
315 if (strcmp(name, "AIF1DRC2 Mode") == 0)
316 return 1;
317 if (strcmp(name, "AIF2DRC Mode") == 0)
318 return 2;
319 return -EINVAL;
320}
321
322static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
323 struct snd_ctl_elem_value *ucontrol)
324{
325 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000326 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000327 struct wm8994_pdata *pdata = wm8994->pdata;
328 int drc = wm8994_get_drc(kcontrol->id.name);
329 int value = ucontrol->value.integer.value[0];
330
331 if (drc < 0)
332 return drc;
333
334 if (value >= pdata->num_drc_cfgs)
335 return -EINVAL;
336
337 wm8994->drc_cfg[drc] = value;
338
339 wm8994_set_drc(codec, drc);
340
341 return 0;
342}
343
344static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
345 struct snd_ctl_elem_value *ucontrol)
346{
347 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +0900348 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000349 int drc = wm8994_get_drc(kcontrol->id.name);
350
351 ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
352
353 return 0;
354}
355
356static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
357{
Mark Brownb2c812e2010-04-14 15:35:19 +0900358 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000359 struct wm8994_pdata *pdata = wm8994->pdata;
360 int base = wm8994_retune_mobile_base[block];
361 int iface, best, best_val, save, i, cfg;
362
363 if (!pdata || !wm8994->num_retune_mobile_texts)
364 return;
365
366 switch (block) {
367 case 0:
368 case 1:
369 iface = 0;
370 break;
371 case 2:
372 iface = 1;
373 break;
374 default:
375 return;
376 }
377
378 /* Find the version of the currently selected configuration
379 * with the nearest sample rate. */
380 cfg = wm8994->retune_mobile_cfg[block];
381 best = 0;
382 best_val = INT_MAX;
383 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
384 if (strcmp(pdata->retune_mobile_cfgs[i].name,
385 wm8994->retune_mobile_texts[cfg]) == 0 &&
386 abs(pdata->retune_mobile_cfgs[i].rate
387 - wm8994->dac_rates[iface]) < best_val) {
388 best = i;
389 best_val = abs(pdata->retune_mobile_cfgs[i].rate
390 - wm8994->dac_rates[iface]);
391 }
392 }
393
394 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
395 block,
396 pdata->retune_mobile_cfgs[best].name,
397 pdata->retune_mobile_cfgs[best].rate,
398 wm8994->dac_rates[iface]);
399
400 /* The EQ will be disabled while reconfiguring it, remember the
401 * current configuration.
402 */
403 save = snd_soc_read(codec, base);
404 save &= WM8994_AIF1DAC1_EQ_ENA;
405
406 for (i = 0; i < WM8994_EQ_REGS; i++)
407 snd_soc_update_bits(codec, base + i, 0xffff,
408 pdata->retune_mobile_cfgs[best].regs[i]);
409
410 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
411}
412
413/* Icky as hell but saves code duplication */
414static int wm8994_get_retune_mobile_block(const char *name)
415{
416 if (strcmp(name, "AIF1.1 EQ Mode") == 0)
417 return 0;
418 if (strcmp(name, "AIF1.2 EQ Mode") == 0)
419 return 1;
420 if (strcmp(name, "AIF2 EQ Mode") == 0)
421 return 2;
422 return -EINVAL;
423}
424
425static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
426 struct snd_ctl_elem_value *ucontrol)
427{
428 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000429 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000430 struct wm8994_pdata *pdata = wm8994->pdata;
431 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
432 int value = ucontrol->value.integer.value[0];
433
434 if (block < 0)
435 return block;
436
437 if (value >= pdata->num_retune_mobile_cfgs)
438 return -EINVAL;
439
440 wm8994->retune_mobile_cfg[block] = value;
441
442 wm8994_set_retune_mobile(codec, block);
443
444 return 0;
445}
446
447static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
448 struct snd_ctl_elem_value *ucontrol)
449{
450 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brown4a8d9292011-02-16 14:57:17 -0800451 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000452 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
453
454 ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
455
456 return 0;
457}
458
Mark Brown96b101e2010-11-18 15:49:38 +0000459static const char *aif_chan_src_text[] = {
Mark Brownf5548852010-08-31 19:39:48 +0100460 "Left", "Right"
461};
462
Mark Brown96b101e2010-11-18 15:49:38 +0000463static const struct soc_enum aif1adcl_src =
464 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
465
466static const struct soc_enum aif1adcr_src =
467 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
468
469static const struct soc_enum aif2adcl_src =
470 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
471
472static const struct soc_enum aif2adcr_src =
473 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
474
Mark Brownf5548852010-08-31 19:39:48 +0100475static const struct soc_enum aif1dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000476 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100477
478static const struct soc_enum aif1dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000479 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100480
481static const struct soc_enum aif2dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000482 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100483
484static const struct soc_enum aif2dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000485 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100486
Mark Brown154b26a2010-12-09 12:07:44 +0000487static const char *osr_text[] = {
488 "Low Power", "High Performance",
489};
490
491static const struct soc_enum dac_osr =
492 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
493
494static const struct soc_enum adc_osr =
495 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
496
Mark Brown9e6e96a2010-01-29 17:47:12 +0000497static const struct snd_kcontrol_new wm8994_snd_controls[] = {
498SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
499 WM8994_AIF1_ADC1_RIGHT_VOLUME,
500 1, 119, 0, digital_tlv),
501SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
502 WM8994_AIF1_ADC2_RIGHT_VOLUME,
503 1, 119, 0, digital_tlv),
504SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
505 WM8994_AIF2_ADC_RIGHT_VOLUME,
506 1, 119, 0, digital_tlv),
507
Mark Brown96b101e2010-11-18 15:49:38 +0000508SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
509SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000510SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
511SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
Mark Brown96b101e2010-11-18 15:49:38 +0000512
Mark Brownf5548852010-08-31 19:39:48 +0100513SOC_ENUM("AIF1DACL Source", aif1dacl_src),
514SOC_ENUM("AIF1DACR Source", aif1dacr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000515SOC_ENUM("AIF2DACL Source", aif2dacl_src),
516SOC_ENUM("AIF2DACR Source", aif2dacr_src),
Mark Brownf5548852010-08-31 19:39:48 +0100517
Mark Brown9e6e96a2010-01-29 17:47:12 +0000518SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
519 WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
520SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
521 WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
522SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
523 WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
524
525SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
526SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
527
528SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
529SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
530SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
531
532WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
533WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
534WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
535
536WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
537WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
538WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
539
540WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
541WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
542WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
543
544SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
545 5, 12, 0, st_tlv),
546SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
547 0, 12, 0, st_tlv),
548SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
549 5, 12, 0, st_tlv),
550SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
551 0, 12, 0, st_tlv),
552SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
553SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
554
Uk Kim146fd572010-12-07 13:58:40 +0000555SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
556SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
557
558SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
559SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
560
561SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
562SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
563
Mark Brown154b26a2010-12-09 12:07:44 +0000564SOC_ENUM("ADC OSR", adc_osr),
565SOC_ENUM("DAC OSR", dac_osr),
566
Mark Brown9e6e96a2010-01-29 17:47:12 +0000567SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
568 WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
569SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
570 WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
571
572SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
573 WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
574SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
575 WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
576
577SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
578 6, 1, 1, wm_hubs_spkmix_tlv),
579SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
580 2, 1, 1, wm_hubs_spkmix_tlv),
581
582SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
583 6, 1, 1, wm_hubs_spkmix_tlv),
584SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
585 2, 1, 1, wm_hubs_spkmix_tlv),
586
587SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
588 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000589SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000590 8, 1, 0),
591SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
592 10, 15, 0, wm8994_3d_tlv),
593SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
594 8, 1, 0),
Mark Brown458350b2010-12-20 14:35:09 +0000595SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000596 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000597SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000598 8, 1, 0),
599};
600
601static const struct snd_kcontrol_new wm8994_eq_controls[] = {
602SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
603 eq_tlv),
604SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
605 eq_tlv),
606SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
607 eq_tlv),
608SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
609 eq_tlv),
610SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
611 eq_tlv),
612
613SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
614 eq_tlv),
615SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
616 eq_tlv),
617SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
618 eq_tlv),
619SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
620 eq_tlv),
621SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
622 eq_tlv),
623
624SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
625 eq_tlv),
626SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
627 eq_tlv),
628SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
629 eq_tlv),
630SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
631 eq_tlv),
632SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
633 eq_tlv),
634};
635
Mark Brown1ddc07d2011-08-16 10:08:48 +0900636static const char *wm8958_ng_text[] = {
637 "30ms", "125ms", "250ms", "500ms",
638};
639
640static const struct soc_enum wm8958_aif1dac1_ng_hold =
641 SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
642 WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
643
644static const struct soc_enum wm8958_aif1dac2_ng_hold =
645 SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
646 WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
647
648static const struct soc_enum wm8958_aif2dac_ng_hold =
649 SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
650 WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
651
Mark Brownc4431df2010-11-26 15:21:07 +0000652static const struct snd_kcontrol_new wm8958_snd_controls[] = {
653SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
Mark Brown1ddc07d2011-08-16 10:08:48 +0900654
655SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
656 WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
657SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
658SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
659 WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
660 7, 1, ng_tlv),
661
662SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
663 WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
664SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
665SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
666 WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
667 7, 1, ng_tlv),
668
669SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
670 WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
671SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
672SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
673 WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
674 7, 1, ng_tlv),
Mark Brownc4431df2010-11-26 15:21:07 +0000675};
676
Mark Brown81204c82011-05-24 17:35:53 +0800677static const struct snd_kcontrol_new wm1811_snd_controls[] = {
678SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
679 mixin_boost_tlv),
680SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
681 mixin_boost_tlv),
682};
683
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000684/* We run all mode setting through a function to enforce audio mode */
685static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
686{
687 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
688
689 if (wm8994->active_refcount)
690 mode = WM1811_JACKDET_MODE_AUDIO;
691
692 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
693 WM1811_JACKDET_MODE_MASK, mode);
694
695 if (mode == WM1811_JACKDET_MODE_MIC)
696 msleep(2);
697}
698
699static void active_reference(struct snd_soc_codec *codec)
700{
701 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
702
703 mutex_lock(&wm8994->accdet_lock);
704
705 wm8994->active_refcount++;
706
707 dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
708 wm8994->active_refcount);
709
710 if (wm8994->active_refcount == 1) {
711 /* If we're using jack detection go into audio mode */
712 if (wm8994->jackdet && wm8994->jack_cb) {
713 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
714 WM1811_JACKDET_MODE_MASK,
715 WM1811_JACKDET_MODE_AUDIO);
716 msleep(2);
717 }
718 }
719
720 mutex_unlock(&wm8994->accdet_lock);
721}
722
723static void active_dereference(struct snd_soc_codec *codec)
724{
725 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
726 u16 mode;
727
728 mutex_lock(&wm8994->accdet_lock);
729
730 wm8994->active_refcount--;
731
732 dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
733 wm8994->active_refcount);
734
735 if (wm8994->active_refcount == 0) {
736 /* Go into appropriate detection only mode */
737 if (wm8994->jackdet && wm8994->jack_cb) {
738 if (wm8994->jack_mic || wm8994->mic_detecting)
739 mode = WM1811_JACKDET_MODE_MIC;
740 else
741 mode = WM1811_JACKDET_MODE_JACK;
742
743 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
744 WM1811_JACKDET_MODE_MASK,
745 mode);
746 }
747 }
748
749 mutex_unlock(&wm8994->accdet_lock);
750}
751
Mark Brown9e6e96a2010-01-29 17:47:12 +0000752static int clk_sys_event(struct snd_soc_dapm_widget *w,
753 struct snd_kcontrol *kcontrol, int event)
754{
755 struct snd_soc_codec *codec = w->codec;
756
757 switch (event) {
758 case SND_SOC_DAPM_PRE_PMU:
759 return configure_clock(codec);
760
761 case SND_SOC_DAPM_POST_PMD:
762 configure_clock(codec);
763 break;
764 }
765
766 return 0;
767}
768
Mark Brown4b7ed832011-08-10 17:47:33 +0900769static void vmid_reference(struct snd_soc_codec *codec)
770{
771 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
772
Mark Browndb966f82012-02-06 12:07:08 +0000773 pm_runtime_get_sync(codec->dev);
774
Mark Brown4b7ed832011-08-10 17:47:33 +0900775 wm8994->vmid_refcount++;
776
777 dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
778 wm8994->vmid_refcount);
779
780 if (wm8994->vmid_refcount == 1) {
781 /* Startup bias, VMID ramp & buffer */
782 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
783 WM8994_STARTUP_BIAS_ENA |
784 WM8994_VMID_BUF_ENA |
785 WM8994_VMID_RAMP_MASK,
786 WM8994_STARTUP_BIAS_ENA |
787 WM8994_VMID_BUF_ENA |
Mark Brownf647e152012-02-07 17:24:19 +0000788 (0x3 << WM8994_VMID_RAMP_SHIFT));
Mark Brown4b7ed832011-08-10 17:47:33 +0900789
790 /* Main bias enable, VMID=2x40k */
791 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
792 WM8994_BIAS_ENA |
793 WM8994_VMID_SEL_MASK,
794 WM8994_BIAS_ENA | 0x2);
795
796 msleep(20);
797 }
798}
799
800static void vmid_dereference(struct snd_soc_codec *codec)
801{
802 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
803
804 wm8994->vmid_refcount--;
805
806 dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
807 wm8994->vmid_refcount);
808
809 if (wm8994->vmid_refcount == 0) {
810 /* Switch over to startup biases */
811 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
812 WM8994_BIAS_SRC |
813 WM8994_STARTUP_BIAS_ENA |
814 WM8994_VMID_BUF_ENA |
815 WM8994_VMID_RAMP_MASK,
816 WM8994_BIAS_SRC |
817 WM8994_STARTUP_BIAS_ENA |
818 WM8994_VMID_BUF_ENA |
819 (1 << WM8994_VMID_RAMP_SHIFT));
820
821 /* Disable main biases */
822 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
823 WM8994_BIAS_ENA |
824 WM8994_VMID_SEL_MASK, 0);
825
826 /* Discharge line */
827 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
828 WM8994_LINEOUT1_DISCH |
829 WM8994_LINEOUT2_DISCH,
830 WM8994_LINEOUT1_DISCH |
831 WM8994_LINEOUT2_DISCH);
832
833 msleep(5);
834
835 /* Switch off startup biases */
836 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
837 WM8994_BIAS_SRC |
838 WM8994_STARTUP_BIAS_ENA |
839 WM8994_VMID_BUF_ENA |
840 WM8994_VMID_RAMP_MASK, 0);
841 }
Mark Browndb966f82012-02-06 12:07:08 +0000842
843 pm_runtime_put(codec->dev);
Mark Brown4b7ed832011-08-10 17:47:33 +0900844}
845
846static int vmid_event(struct snd_soc_dapm_widget *w,
847 struct snd_kcontrol *kcontrol, int event)
848{
849 struct snd_soc_codec *codec = w->codec;
850
851 switch (event) {
852 case SND_SOC_DAPM_PRE_PMU:
853 vmid_reference(codec);
854 break;
855
856 case SND_SOC_DAPM_POST_PMD:
857 vmid_dereference(codec);
858 break;
859 }
860
861 return 0;
862}
863
Mark Brown9e6e96a2010-01-29 17:47:12 +0000864static void wm8994_update_class_w(struct snd_soc_codec *codec)
865{
Mark Brownfec6dd82010-10-27 13:48:36 -0700866 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000867 int enable = 1;
868 int source = 0; /* GCC flow analysis can't track enable */
869 int reg, reg_r;
870
871 /* Only support direct DAC->headphone paths */
872 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
873 if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
Mark Brownee839a22010-04-20 13:57:08 +0900874 dev_vdbg(codec->dev, "HPL connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000875 enable = 0;
876 }
877
878 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
879 if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
Mark Brownee839a22010-04-20 13:57:08 +0900880 dev_vdbg(codec->dev, "HPR connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000881 enable = 0;
882 }
883
884 /* We also need the same setting for L/R and only one path */
885 reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
886 switch (reg) {
887 case WM8994_AIF2DACL_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900888 dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000889 source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
890 break;
891 case WM8994_AIF1DAC2L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900892 dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000893 source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
894 break;
895 case WM8994_AIF1DAC1L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900896 dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000897 source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
898 break;
899 default:
Mark Brownee839a22010-04-20 13:57:08 +0900900 dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000901 enable = 0;
902 break;
903 }
904
905 reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
906 if (reg_r != reg) {
Mark Brownee839a22010-04-20 13:57:08 +0900907 dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000908 enable = 0;
909 }
910
911 if (enable) {
912 dev_dbg(codec->dev, "Class W enabled\n");
913 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
914 WM8994_CP_DYN_PWR |
915 WM8994_CP_DYN_SRC_SEL_MASK,
916 source | WM8994_CP_DYN_PWR);
Mark Brownfec6dd82010-10-27 13:48:36 -0700917 wm8994->hubs.class_w = true;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000918
919 } else {
920 dev_dbg(codec->dev, "Class W disabled\n");
921 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
922 WM8994_CP_DYN_PWR, 0);
Mark Brownfec6dd82010-10-27 13:48:36 -0700923 wm8994->hubs.class_w = false;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000924 }
925}
926
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000927static int late_enable_ev(struct snd_soc_dapm_widget *w,
928 struct snd_kcontrol *kcontrol, int event)
929{
930 struct snd_soc_codec *codec = w->codec;
931 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
932
933 switch (event) {
934 case SND_SOC_DAPM_PRE_PMU:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000935 if (wm8994->aif1clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000936 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
937 WM8994_AIF1CLK_ENA_MASK,
938 WM8994_AIF1CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000939 wm8994->aif1clk_enable = 0;
940 }
941 if (wm8994->aif2clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000942 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
943 WM8994_AIF2CLK_ENA_MASK,
944 WM8994_AIF2CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000945 wm8994->aif2clk_enable = 0;
946 }
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000947 break;
948 }
949
Mark Brownc6b7b572011-03-11 18:13:12 +0000950 /* We may also have postponed startup of DSP, handle that. */
951 wm8958_aif_ev(w, kcontrol, event);
952
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000953 return 0;
954}
955
956static int late_disable_ev(struct snd_soc_dapm_widget *w,
957 struct snd_kcontrol *kcontrol, int event)
958{
959 struct snd_soc_codec *codec = w->codec;
960 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
961
962 switch (event) {
963 case SND_SOC_DAPM_POST_PMD:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000964 if (wm8994->aif1clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000965 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
966 WM8994_AIF1CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000967 wm8994->aif1clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000968 }
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000969 if (wm8994->aif2clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000970 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
971 WM8994_AIF2CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000972 wm8994->aif2clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000973 }
974 break;
975 }
976
977 return 0;
978}
979
980static int aif1clk_ev(struct snd_soc_dapm_widget *w,
981 struct snd_kcontrol *kcontrol, int event)
982{
983 struct snd_soc_codec *codec = w->codec;
984 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
985
986 switch (event) {
987 case SND_SOC_DAPM_PRE_PMU:
988 wm8994->aif1clk_enable = 1;
989 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000990 case SND_SOC_DAPM_POST_PMD:
991 wm8994->aif1clk_disable = 1;
992 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000993 }
994
995 return 0;
996}
997
998static int aif2clk_ev(struct snd_soc_dapm_widget *w,
999 struct snd_kcontrol *kcontrol, int event)
1000{
1001 struct snd_soc_codec *codec = w->codec;
1002 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1003
1004 switch (event) {
1005 case SND_SOC_DAPM_PRE_PMU:
1006 wm8994->aif2clk_enable = 1;
1007 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001008 case SND_SOC_DAPM_POST_PMD:
1009 wm8994->aif2clk_disable = 1;
1010 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001011 }
1012
1013 return 0;
1014}
1015
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001016static int adc_mux_ev(struct snd_soc_dapm_widget *w,
1017 struct snd_kcontrol *kcontrol, int event)
1018{
1019 late_enable_ev(w, kcontrol, event);
1020 return 0;
1021}
1022
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001023static int micbias_ev(struct snd_soc_dapm_widget *w,
1024 struct snd_kcontrol *kcontrol, int event)
1025{
1026 late_enable_ev(w, kcontrol, event);
1027 return 0;
1028}
1029
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001030static int dac_ev(struct snd_soc_dapm_widget *w,
1031 struct snd_kcontrol *kcontrol, int event)
1032{
1033 struct snd_soc_codec *codec = w->codec;
1034 unsigned int mask = 1 << w->shift;
1035
1036 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1037 mask, mask);
1038 return 0;
1039}
1040
Mark Brown9e6e96a2010-01-29 17:47:12 +00001041static const char *hp_mux_text[] = {
1042 "Mixer",
1043 "DAC",
1044};
1045
1046#define WM8994_HP_ENUM(xname, xenum) \
1047{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1048 .info = snd_soc_info_enum_double, \
1049 .get = snd_soc_dapm_get_enum_double, \
1050 .put = wm8994_put_hp_enum, \
1051 .private_value = (unsigned long)&xenum }
1052
1053static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
1054 struct snd_ctl_elem_value *ucontrol)
1055{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001056 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1057 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001058 struct snd_soc_codec *codec = w->codec;
1059 int ret;
1060
1061 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
1062
1063 wm8994_update_class_w(codec);
1064
1065 return ret;
1066}
1067
1068static const struct soc_enum hpl_enum =
1069 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
1070
1071static const struct snd_kcontrol_new hpl_mux =
1072 WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
1073
1074static const struct soc_enum hpr_enum =
1075 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
1076
1077static const struct snd_kcontrol_new hpr_mux =
1078 WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
1079
1080static const char *adc_mux_text[] = {
1081 "ADC",
1082 "DMIC",
1083};
1084
1085static const struct soc_enum adc_enum =
1086 SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
1087
1088static const struct snd_kcontrol_new adcl_mux =
1089 SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
1090
1091static const struct snd_kcontrol_new adcr_mux =
1092 SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
1093
1094static const struct snd_kcontrol_new left_speaker_mixer[] = {
1095SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
1096SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
1097SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
1098SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
1099SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
1100};
1101
1102static const struct snd_kcontrol_new right_speaker_mixer[] = {
1103SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
1104SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
1105SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
1106SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
1107SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
1108};
1109
1110/* Debugging; dump chip status after DAPM transitions */
1111static int post_ev(struct snd_soc_dapm_widget *w,
1112 struct snd_kcontrol *kcontrol, int event)
1113{
1114 struct snd_soc_codec *codec = w->codec;
1115 dev_dbg(codec->dev, "SRC status: %x\n",
1116 snd_soc_read(codec,
1117 WM8994_RATE_STATUS));
1118 return 0;
1119}
1120
1121static const struct snd_kcontrol_new aif1adc1l_mix[] = {
1122SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1123 1, 1, 0),
1124SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1125 0, 1, 0),
1126};
1127
1128static const struct snd_kcontrol_new aif1adc1r_mix[] = {
1129SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1130 1, 1, 0),
1131SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1132 0, 1, 0),
1133};
1134
Mark Browna3257ba2010-07-19 14:02:34 +01001135static const struct snd_kcontrol_new aif1adc2l_mix[] = {
1136SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1137 1, 1, 0),
1138SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1139 0, 1, 0),
1140};
1141
1142static const struct snd_kcontrol_new aif1adc2r_mix[] = {
1143SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1144 1, 1, 0),
1145SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1146 0, 1, 0),
1147};
1148
Mark Brown9e6e96a2010-01-29 17:47:12 +00001149static const struct snd_kcontrol_new aif2dac2l_mix[] = {
1150SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1151 5, 1, 0),
1152SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1153 4, 1, 0),
1154SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1155 2, 1, 0),
1156SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1157 1, 1, 0),
1158SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1159 0, 1, 0),
1160};
1161
1162static const struct snd_kcontrol_new aif2dac2r_mix[] = {
1163SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1164 5, 1, 0),
1165SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1166 4, 1, 0),
1167SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1168 2, 1, 0),
1169SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1170 1, 1, 0),
1171SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1172 0, 1, 0),
1173};
1174
1175#define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
1176{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1177 .info = snd_soc_info_volsw, \
1178 .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
1179 .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
1180
1181static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
1182 struct snd_ctl_elem_value *ucontrol)
1183{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001184 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1185 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001186 struct snd_soc_codec *codec = w->codec;
1187 int ret;
1188
1189 ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
1190
1191 wm8994_update_class_w(codec);
1192
1193 return ret;
1194}
1195
1196static const struct snd_kcontrol_new dac1l_mix[] = {
1197WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1198 5, 1, 0),
1199WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1200 4, 1, 0),
1201WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1202 2, 1, 0),
1203WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1204 1, 1, 0),
1205WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1206 0, 1, 0),
1207};
1208
1209static const struct snd_kcontrol_new dac1r_mix[] = {
1210WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1211 5, 1, 0),
1212WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1213 4, 1, 0),
1214WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1215 2, 1, 0),
1216WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1217 1, 1, 0),
1218WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1219 0, 1, 0),
1220};
1221
1222static const char *sidetone_text[] = {
1223 "ADC/DMIC1", "DMIC2",
1224};
1225
1226static const struct soc_enum sidetone1_enum =
1227 SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
1228
1229static const struct snd_kcontrol_new sidetone1_mux =
1230 SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
1231
1232static const struct soc_enum sidetone2_enum =
1233 SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
1234
1235static const struct snd_kcontrol_new sidetone2_mux =
1236 SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
1237
1238static const char *aif1dac_text[] = {
1239 "AIF1DACDAT", "AIF3DACDAT",
1240};
1241
1242static const struct soc_enum aif1dac_enum =
1243 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
1244
1245static const struct snd_kcontrol_new aif1dac_mux =
1246 SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
1247
1248static const char *aif2dac_text[] = {
1249 "AIF2DACDAT", "AIF3DACDAT",
1250};
1251
1252static const struct soc_enum aif2dac_enum =
1253 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
1254
1255static const struct snd_kcontrol_new aif2dac_mux =
1256 SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
1257
1258static const char *aif2adc_text[] = {
1259 "AIF2ADCDAT", "AIF3DACDAT",
1260};
1261
1262static const struct soc_enum aif2adc_enum =
1263 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
1264
1265static const struct snd_kcontrol_new aif2adc_mux =
1266 SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
1267
1268static const char *aif3adc_text[] = {
Mark Brownc4431df2010-11-26 15:21:07 +00001269 "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
Mark Brown9e6e96a2010-01-29 17:47:12 +00001270};
1271
Mark Brownc4431df2010-11-26 15:21:07 +00001272static const struct soc_enum wm8994_aif3adc_enum =
Mark Brown9e6e96a2010-01-29 17:47:12 +00001273 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
1274
Mark Brownc4431df2010-11-26 15:21:07 +00001275static const struct snd_kcontrol_new wm8994_aif3adc_mux =
1276 SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
1277
1278static const struct soc_enum wm8958_aif3adc_enum =
1279 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
1280
1281static const struct snd_kcontrol_new wm8958_aif3adc_mux =
1282 SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
1283
1284static const char *mono_pcm_out_text[] = {
1285 "None", "AIF2ADCL", "AIF2ADCR",
1286};
1287
1288static const struct soc_enum mono_pcm_out_enum =
1289 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
1290
1291static const struct snd_kcontrol_new mono_pcm_out_mux =
1292 SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
1293
1294static const char *aif2dac_src_text[] = {
1295 "AIF2", "AIF3",
1296};
1297
1298/* Note that these two control shouldn't be simultaneously switched to AIF3 */
1299static const struct soc_enum aif2dacl_src_enum =
1300 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
1301
1302static const struct snd_kcontrol_new aif2dacl_src_mux =
1303 SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
1304
1305static const struct soc_enum aif2dacr_src_enum =
1306 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
1307
1308static const struct snd_kcontrol_new aif2dacr_src_mux =
1309 SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001310
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001311static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
1312SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
1313 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1314SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
1315 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1316
1317SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1318 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1319SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1320 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1321SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1322 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1323SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1324 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Mark Brownb70a51b2011-06-29 00:21:09 -07001325SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
1326 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1327
1328SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1329 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
1330 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1331SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1332 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
1333 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1334SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
1335 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1336SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
1337 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001338
1339SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
1340};
1341
1342static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
1343SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
Mark Brownb70a51b2011-06-29 00:21:09 -07001344SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
1345SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
1346SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1347 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
1348SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1349 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
1350SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
1351SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001352};
1353
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001354static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
1355SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
1356 dac_ev, SND_SOC_DAPM_PRE_PMU),
1357SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
1358 dac_ev, SND_SOC_DAPM_PRE_PMU),
1359SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
1360 dac_ev, SND_SOC_DAPM_PRE_PMU),
1361SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
1362 dac_ev, SND_SOC_DAPM_PRE_PMU),
1363};
1364
1365static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
1366SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
Mark Brown0627bd22011-03-09 19:09:17 +00001367SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001368SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
1369SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
1370};
1371
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001372static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001373SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
1374 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1375SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
1376 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001377};
1378
1379static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001380SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
1381SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001382};
1383
Mark Brown9e6e96a2010-01-29 17:47:12 +00001384static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
1385SND_SOC_DAPM_INPUT("DMIC1DAT"),
1386SND_SOC_DAPM_INPUT("DMIC2DAT"),
Mark Brown66b47fd2010-07-08 11:25:43 +09001387SND_SOC_DAPM_INPUT("Clock"),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001388
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001389SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
1390 SND_SOC_DAPM_PRE_PMU),
Mark Brown4b7ed832011-08-10 17:47:33 +09001391SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
1392 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001393
Mark Brown9e6e96a2010-01-29 17:47:12 +00001394SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
1395 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1396
1397SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
1398SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
1399SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
1400
Mark Brown7f94de42011-02-03 16:27:34 +00001401SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001402 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001403SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001404 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001405SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
1406 WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001407 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001408SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
1409 WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001410 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001411
Mark Brown7f94de42011-02-03 16:27:34 +00001412SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001413 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001414SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001415 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001416SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
1417 WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001418 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001419SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
1420 WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001421 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001422
1423SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
1424 aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
1425SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
1426 aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
1427
Mark Browna3257ba2010-07-19 14:02:34 +01001428SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
1429 aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
1430SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
1431 aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
1432
Mark Brown9e6e96a2010-01-29 17:47:12 +00001433SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1434 aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
1435SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1436 aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
1437
1438SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
1439SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
1440
1441SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1442 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1443SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1444 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1445
1446SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
1447 WM8994_POWER_MANAGEMENT_4, 13, 0),
1448SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
1449 WM8994_POWER_MANAGEMENT_4, 12, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001450SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
1451 WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
1452 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1453SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
1454 WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
1455 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001456
1457SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
1458SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001459SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001460SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
1461
1462SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
1463SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
1464SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001465
1466SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
Axel Lin35024f42011-10-20 12:13:24 +08001467SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001468
1469SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
1470
1471SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
1472SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
1473SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
1474SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
1475
1476/* Power is done with the muxes since the ADC power also controls the
1477 * downsampling chain, the chip will automatically manage the analogue
1478 * specific portions.
1479 */
1480SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
1481SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
1482
Mark Brown9e6e96a2010-01-29 17:47:12 +00001483SND_SOC_DAPM_POST("Debug log", post_ev),
1484};
1485
Mark Brownc4431df2010-11-26 15:21:07 +00001486static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
1487SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
1488};
Mark Brown9e6e96a2010-01-29 17:47:12 +00001489
Mark Brownc4431df2010-11-26 15:21:07 +00001490static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
1491SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
1492SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
1493SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
1494SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
1495};
1496
1497static const struct snd_soc_dapm_route intercon[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001498 { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
1499 { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
1500
1501 { "DSP1CLK", NULL, "CLK_SYS" },
1502 { "DSP2CLK", NULL, "CLK_SYS" },
1503 { "DSPINTCLK", NULL, "CLK_SYS" },
1504
1505 { "AIF1ADC1L", NULL, "AIF1CLK" },
1506 { "AIF1ADC1L", NULL, "DSP1CLK" },
1507 { "AIF1ADC1R", NULL, "AIF1CLK" },
1508 { "AIF1ADC1R", NULL, "DSP1CLK" },
1509 { "AIF1ADC1R", NULL, "DSPINTCLK" },
1510
1511 { "AIF1DAC1L", NULL, "AIF1CLK" },
1512 { "AIF1DAC1L", NULL, "DSP1CLK" },
1513 { "AIF1DAC1R", NULL, "AIF1CLK" },
1514 { "AIF1DAC1R", NULL, "DSP1CLK" },
1515 { "AIF1DAC1R", NULL, "DSPINTCLK" },
1516
1517 { "AIF1ADC2L", NULL, "AIF1CLK" },
1518 { "AIF1ADC2L", NULL, "DSP1CLK" },
1519 { "AIF1ADC2R", NULL, "AIF1CLK" },
1520 { "AIF1ADC2R", NULL, "DSP1CLK" },
1521 { "AIF1ADC2R", NULL, "DSPINTCLK" },
1522
1523 { "AIF1DAC2L", NULL, "AIF1CLK" },
1524 { "AIF1DAC2L", NULL, "DSP1CLK" },
1525 { "AIF1DAC2R", NULL, "AIF1CLK" },
1526 { "AIF1DAC2R", NULL, "DSP1CLK" },
1527 { "AIF1DAC2R", NULL, "DSPINTCLK" },
1528
1529 { "AIF2ADCL", NULL, "AIF2CLK" },
1530 { "AIF2ADCL", NULL, "DSP2CLK" },
1531 { "AIF2ADCR", NULL, "AIF2CLK" },
1532 { "AIF2ADCR", NULL, "DSP2CLK" },
1533 { "AIF2ADCR", NULL, "DSPINTCLK" },
1534
1535 { "AIF2DACL", NULL, "AIF2CLK" },
1536 { "AIF2DACL", NULL, "DSP2CLK" },
1537 { "AIF2DACR", NULL, "AIF2CLK" },
1538 { "AIF2DACR", NULL, "DSP2CLK" },
1539 { "AIF2DACR", NULL, "DSPINTCLK" },
1540
1541 { "DMIC1L", NULL, "DMIC1DAT" },
1542 { "DMIC1L", NULL, "CLK_SYS" },
1543 { "DMIC1R", NULL, "DMIC1DAT" },
1544 { "DMIC1R", NULL, "CLK_SYS" },
1545 { "DMIC2L", NULL, "DMIC2DAT" },
1546 { "DMIC2L", NULL, "CLK_SYS" },
1547 { "DMIC2R", NULL, "DMIC2DAT" },
1548 { "DMIC2R", NULL, "CLK_SYS" },
1549
1550 { "ADCL", NULL, "AIF1CLK" },
1551 { "ADCL", NULL, "DSP1CLK" },
1552 { "ADCL", NULL, "DSPINTCLK" },
1553
1554 { "ADCR", NULL, "AIF1CLK" },
1555 { "ADCR", NULL, "DSP1CLK" },
1556 { "ADCR", NULL, "DSPINTCLK" },
1557
1558 { "ADCL Mux", "ADC", "ADCL" },
1559 { "ADCL Mux", "DMIC", "DMIC1L" },
1560 { "ADCR Mux", "ADC", "ADCR" },
1561 { "ADCR Mux", "DMIC", "DMIC1R" },
1562
1563 { "DAC1L", NULL, "AIF1CLK" },
1564 { "DAC1L", NULL, "DSP1CLK" },
1565 { "DAC1L", NULL, "DSPINTCLK" },
1566
1567 { "DAC1R", NULL, "AIF1CLK" },
1568 { "DAC1R", NULL, "DSP1CLK" },
1569 { "DAC1R", NULL, "DSPINTCLK" },
1570
1571 { "DAC2L", NULL, "AIF2CLK" },
1572 { "DAC2L", NULL, "DSP2CLK" },
1573 { "DAC2L", NULL, "DSPINTCLK" },
1574
1575 { "DAC2R", NULL, "AIF2DACR" },
1576 { "DAC2R", NULL, "AIF2CLK" },
1577 { "DAC2R", NULL, "DSP2CLK" },
1578 { "DAC2R", NULL, "DSPINTCLK" },
1579
1580 { "TOCLK", NULL, "CLK_SYS" },
1581
1582 /* AIF1 outputs */
1583 { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
1584 { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
1585 { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1586
1587 { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
1588 { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
1589 { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1590
Mark Browna3257ba2010-07-19 14:02:34 +01001591 { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
1592 { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
1593 { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1594
1595 { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
1596 { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
1597 { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1598
Mark Brown9e6e96a2010-01-29 17:47:12 +00001599 /* Pin level routing for AIF3 */
1600 { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
1601 { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
1602 { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
1603 { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
1604
Mark Brown9e6e96a2010-01-29 17:47:12 +00001605 { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
1606 { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1607 { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
1608 { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1609 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
1610 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
1611 { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
1612
1613 /* DAC1 inputs */
Mark Brown9e6e96a2010-01-29 17:47:12 +00001614 { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1615 { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1616 { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1617 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1618 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1619
Mark Brown9e6e96a2010-01-29 17:47:12 +00001620 { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1621 { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1622 { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1623 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1624 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1625
1626 /* DAC2/AIF2 outputs */
1627 { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001628 { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1629 { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1630 { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1631 { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1632 { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1633
1634 { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001635 { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1636 { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1637 { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1638 { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1639 { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1640
Mark Brown7f94de42011-02-03 16:27:34 +00001641 { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
1642 { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
1643 { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
1644 { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
1645
Mark Brown9e6e96a2010-01-29 17:47:12 +00001646 { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
1647
1648 /* AIF3 output */
1649 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
1650 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
1651 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
1652 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
1653 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
1654 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
1655 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
1656 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
1657
1658 /* Sidetone */
1659 { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
1660 { "Left Sidetone", "DMIC2", "DMIC2L" },
1661 { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
1662 { "Right Sidetone", "DMIC2", "DMIC2R" },
1663
1664 /* Output stages */
1665 { "Left Output Mixer", "DAC Switch", "DAC1L" },
1666 { "Right Output Mixer", "DAC Switch", "DAC1R" },
1667
1668 { "SPKL", "DAC1 Switch", "DAC1L" },
1669 { "SPKL", "DAC2 Switch", "DAC2L" },
1670
1671 { "SPKR", "DAC1 Switch", "DAC1R" },
1672 { "SPKR", "DAC2 Switch", "DAC2R" },
1673
1674 { "Left Headphone Mux", "DAC", "DAC1L" },
1675 { "Right Headphone Mux", "DAC", "DAC1R" },
1676};
1677
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001678static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
1679 { "DAC1L", NULL, "Late DAC1L Enable PGA" },
1680 { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
1681 { "DAC1R", NULL, "Late DAC1R Enable PGA" },
1682 { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
1683 { "DAC2L", NULL, "Late DAC2L Enable PGA" },
1684 { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
1685 { "DAC2R", NULL, "Late DAC2R Enable PGA" },
1686 { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
1687};
1688
1689static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
1690 { "DAC1L", NULL, "DAC1L Mixer" },
1691 { "DAC1R", NULL, "DAC1R Mixer" },
1692 { "DAC2L", NULL, "AIF2DAC2L Mixer" },
1693 { "DAC2R", NULL, "AIF2DAC2R Mixer" },
1694};
1695
Mark Brown6ed8f142011-02-03 16:27:35 +00001696static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
1697 { "AIF1DACDAT", NULL, "AIF2DACDAT" },
1698 { "AIF2DACDAT", NULL, "AIF1DACDAT" },
1699 { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
1700 { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
Mark Brownb793eb62011-07-14 18:21:37 +09001701 { "MICBIAS1", NULL, "CLK_SYS" },
1702 { "MICBIAS1", NULL, "MICBIAS Supply" },
1703 { "MICBIAS2", NULL, "CLK_SYS" },
1704 { "MICBIAS2", NULL, "MICBIAS Supply" },
Mark Brown6ed8f142011-02-03 16:27:35 +00001705};
1706
Mark Brownc4431df2010-11-26 15:21:07 +00001707static const struct snd_soc_dapm_route wm8994_intercon[] = {
1708 { "AIF2DACL", NULL, "AIF2DAC Mux" },
1709 { "AIF2DACR", NULL, "AIF2DAC Mux" },
Mark Brown4e04ada2011-07-15 15:12:31 +09001710 { "MICBIAS1", NULL, "VMID" },
1711 { "MICBIAS2", NULL, "VMID" },
Mark Brownc4431df2010-11-26 15:21:07 +00001712};
1713
1714static const struct snd_soc_dapm_route wm8958_intercon[] = {
1715 { "AIF2DACL", NULL, "AIF2DACL Mux" },
1716 { "AIF2DACR", NULL, "AIF2DACR Mux" },
1717
1718 { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
1719 { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
1720 { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
1721 { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
1722
1723 { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
1724 { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
1725
1726 { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
1727};
1728
Mark Brown9e6e96a2010-01-29 17:47:12 +00001729/* The size in bits of the FLL divide multiplied by 10
1730 * to allow rounding later */
1731#define FIXED_FLL_SIZE ((1 << 16) * 10)
1732
1733struct fll_div {
1734 u16 outdiv;
1735 u16 n;
1736 u16 k;
1737 u16 clk_ref_div;
1738 u16 fll_fratio;
1739};
1740
1741static int wm8994_get_fll_config(struct fll_div *fll,
1742 int freq_in, int freq_out)
1743{
1744 u64 Kpart;
1745 unsigned int K, Ndiv, Nmod;
1746
1747 pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
1748
1749 /* Scale the input frequency down to <= 13.5MHz */
1750 fll->clk_ref_div = 0;
1751 while (freq_in > 13500000) {
1752 fll->clk_ref_div++;
1753 freq_in /= 2;
1754
1755 if (fll->clk_ref_div > 3)
1756 return -EINVAL;
1757 }
1758 pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
1759
1760 /* Scale the output to give 90MHz<=Fvco<=100MHz */
1761 fll->outdiv = 3;
1762 while (freq_out * (fll->outdiv + 1) < 90000000) {
1763 fll->outdiv++;
1764 if (fll->outdiv > 63)
1765 return -EINVAL;
1766 }
1767 freq_out *= fll->outdiv + 1;
1768 pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
1769
1770 if (freq_in > 1000000) {
1771 fll->fll_fratio = 0;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001772 } else if (freq_in > 256000) {
1773 fll->fll_fratio = 1;
1774 freq_in *= 2;
1775 } else if (freq_in > 128000) {
1776 fll->fll_fratio = 2;
1777 freq_in *= 4;
1778 } else if (freq_in > 64000) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001779 fll->fll_fratio = 3;
1780 freq_in *= 8;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001781 } else {
1782 fll->fll_fratio = 4;
1783 freq_in *= 16;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001784 }
1785 pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
1786
1787 /* Now, calculate N.K */
1788 Ndiv = freq_out / freq_in;
1789
1790 fll->n = Ndiv;
1791 Nmod = freq_out % freq_in;
1792 pr_debug("Nmod=%d\n", Nmod);
1793
1794 /* Calculate fractional part - scale up so we can round. */
1795 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
1796
1797 do_div(Kpart, freq_in);
1798
1799 K = Kpart & 0xFFFFFFFF;
1800
1801 if ((K % 10) >= 5)
1802 K += 5;
1803
1804 /* Move down to proper range now rounding is done */
1805 fll->k = K / 10;
1806
1807 pr_debug("N=%x K=%x\n", fll->n, fll->k);
1808
1809 return 0;
1810}
1811
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001812static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001813 unsigned int freq_in, unsigned int freq_out)
1814{
Mark Brownb2c812e2010-04-14 15:35:19 +09001815 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01001816 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001817 int reg_offset, ret;
1818 struct fll_div fll;
1819 u16 reg, aif1, aif2;
Mark Brownc7ebf932011-07-12 19:47:59 +09001820 unsigned long timeout;
Mark Brown4b7ed832011-08-10 17:47:33 +09001821 bool was_enabled;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001822
1823 aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
1824 & WM8994_AIF1CLK_ENA;
1825
1826 aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
1827 & WM8994_AIF2CLK_ENA;
1828
1829 switch (id) {
1830 case WM8994_FLL1:
1831 reg_offset = 0;
1832 id = 0;
1833 break;
1834 case WM8994_FLL2:
1835 reg_offset = 0x20;
1836 id = 1;
1837 break;
1838 default:
1839 return -EINVAL;
1840 }
1841
Mark Brown4b7ed832011-08-10 17:47:33 +09001842 reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
1843 was_enabled = reg & WM8994_FLL1_ENA;
1844
Mark Brown136ff2a2010-04-20 12:56:18 +09001845 switch (src) {
Mark Brown7add84a2010-04-22 02:29:01 +09001846 case 0:
1847 /* Allow no source specification when stopping */
1848 if (freq_out)
1849 return -EINVAL;
Mark Brown4514e892010-12-03 16:02:10 +00001850 src = wm8994->fll[id].src;
Mark Brown7add84a2010-04-22 02:29:01 +09001851 break;
Mark Brown136ff2a2010-04-20 12:56:18 +09001852 case WM8994_FLL_SRC_MCLK1:
1853 case WM8994_FLL_SRC_MCLK2:
1854 case WM8994_FLL_SRC_LRCLK:
1855 case WM8994_FLL_SRC_BCLK:
1856 break;
1857 default:
1858 return -EINVAL;
1859 }
1860
Mark Brown9e6e96a2010-01-29 17:47:12 +00001861 /* Are we changing anything? */
1862 if (wm8994->fll[id].src == src &&
1863 wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
1864 return 0;
1865
1866 /* If we're stopping the FLL redo the old config - no
1867 * registers will actually be written but we avoid GCC flow
1868 * analysis bugs spewing warnings.
1869 */
1870 if (freq_out)
1871 ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
1872 else
1873 ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
1874 wm8994->fll[id].out);
1875 if (ret < 0)
1876 return ret;
1877
1878 /* Gate the AIF clocks while we reclock */
1879 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1880 WM8994_AIF1CLK_ENA, 0);
1881 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1882 WM8994_AIF2CLK_ENA, 0);
1883
1884 /* We always need to disable the FLL while reconfiguring */
1885 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1886 WM8994_FLL1_ENA, 0);
1887
1888 reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
1889 (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
1890 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
1891 WM8994_FLL1_OUTDIV_MASK |
1892 WM8994_FLL1_FRATIO_MASK, reg);
1893
1894 snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
1895
1896 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
1897 WM8994_FLL1_N_MASK,
1898 fll.n << WM8994_FLL1_N_SHIFT);
1899
1900 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
Mark Brown136ff2a2010-04-20 12:56:18 +09001901 WM8994_FLL1_REFCLK_DIV_MASK |
1902 WM8994_FLL1_REFCLK_SRC_MASK,
1903 (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
1904 (src - 1));
Mark Brown9e6e96a2010-01-29 17:47:12 +00001905
Mark Brownf0f50392011-07-16 03:12:18 +09001906 /* Clear any pending completion from a previous failure */
1907 try_wait_for_completion(&wm8994->fll_locked[id]);
1908
Mark Brown9e6e96a2010-01-29 17:47:12 +00001909 /* Enable (with fractional mode if required) */
1910 if (freq_out) {
Mark Brown4b7ed832011-08-10 17:47:33 +09001911 /* Enable VMID if we need it */
1912 if (!was_enabled) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00001913 active_reference(codec);
1914
Mark Brown4b7ed832011-08-10 17:47:33 +09001915 switch (control->type) {
1916 case WM8994:
1917 vmid_reference(codec);
1918 break;
1919 case WM8958:
1920 if (wm8994->revision < 1)
1921 vmid_reference(codec);
1922 break;
1923 default:
1924 break;
1925 }
1926 }
1927
Mark Brown9e6e96a2010-01-29 17:47:12 +00001928 if (fll.k)
1929 reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
1930 else
1931 reg = WM8994_FLL1_ENA;
1932 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1933 WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
1934 reg);
Mark Brown8e9ddf82011-07-01 17:24:46 -07001935
Mark Brownc7ebf932011-07-12 19:47:59 +09001936 if (wm8994->fll_locked_irq) {
1937 timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
1938 msecs_to_jiffies(10));
1939 if (timeout == 0)
1940 dev_warn(codec->dev,
1941 "Timed out waiting for FLL lock\n");
1942 } else {
1943 msleep(5);
1944 }
Mark Brown4b7ed832011-08-10 17:47:33 +09001945 } else {
1946 if (was_enabled) {
1947 switch (control->type) {
1948 case WM8994:
1949 vmid_dereference(codec);
1950 break;
1951 case WM8958:
1952 if (wm8994->revision < 1)
1953 vmid_dereference(codec);
1954 break;
1955 default:
1956 break;
1957 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00001958
1959 active_dereference(codec);
Mark Brown4b7ed832011-08-10 17:47:33 +09001960 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00001961 }
1962
1963 wm8994->fll[id].in = freq_in;
1964 wm8994->fll[id].out = freq_out;
Mark Brown136ff2a2010-04-20 12:56:18 +09001965 wm8994->fll[id].src = src;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001966
1967 /* Enable any gated AIF clocks */
1968 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1969 WM8994_AIF1CLK_ENA, aif1);
1970 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1971 WM8994_AIF2CLK_ENA, aif2);
1972
1973 configure_clock(codec);
1974
1975 return 0;
1976}
1977
Mark Brownc7ebf932011-07-12 19:47:59 +09001978static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
1979{
1980 struct completion *completion = data;
1981
1982 complete(completion);
1983
1984 return IRQ_HANDLED;
1985}
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001986
Mark Brown66b47fd2010-07-08 11:25:43 +09001987static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
1988
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001989static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
1990 unsigned int freq_in, unsigned int freq_out)
1991{
1992 return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
1993}
1994
Mark Brown9e6e96a2010-01-29 17:47:12 +00001995static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
1996 int clk_id, unsigned int freq, int dir)
1997{
1998 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001999 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown66b47fd2010-07-08 11:25:43 +09002000 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002001
2002 switch (dai->id) {
2003 case 1:
2004 case 2:
2005 break;
2006
2007 default:
2008 /* AIF3 shares clocking with AIF1/2 */
2009 return -EINVAL;
2010 }
2011
2012 switch (clk_id) {
2013 case WM8994_SYSCLK_MCLK1:
2014 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
2015 wm8994->mclk[0] = freq;
2016 dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
2017 dai->id, freq);
2018 break;
2019
2020 case WM8994_SYSCLK_MCLK2:
2021 /* TODO: Set GPIO AF */
2022 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
2023 wm8994->mclk[1] = freq;
2024 dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
2025 dai->id, freq);
2026 break;
2027
2028 case WM8994_SYSCLK_FLL1:
2029 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
2030 dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
2031 break;
2032
2033 case WM8994_SYSCLK_FLL2:
2034 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
2035 dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
2036 break;
2037
Mark Brown66b47fd2010-07-08 11:25:43 +09002038 case WM8994_SYSCLK_OPCLK:
2039 /* Special case - a division (times 10) is given and
2040 * no effect on main clocking.
2041 */
2042 if (freq) {
2043 for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
2044 if (opclk_divs[i] == freq)
2045 break;
2046 if (i == ARRAY_SIZE(opclk_divs))
2047 return -EINVAL;
2048 snd_soc_update_bits(codec, WM8994_CLOCKING_2,
2049 WM8994_OPCLK_DIV_MASK, i);
2050 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2051 WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
2052 } else {
2053 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2054 WM8994_OPCLK_ENA, 0);
2055 }
2056
Mark Brown9e6e96a2010-01-29 17:47:12 +00002057 default:
2058 return -EINVAL;
2059 }
2060
2061 configure_clock(codec);
2062
2063 return 0;
2064}
2065
2066static int wm8994_set_bias_level(struct snd_soc_codec *codec,
2067 enum snd_soc_bias_level level)
2068{
Mark Brownb6b05692010-08-13 12:58:20 +01002069 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002070 struct wm8994 *control = wm8994->wm8994;
Mark Brownb6b05692010-08-13 12:58:20 +01002071
Mark Brown9e6e96a2010-01-29 17:47:12 +00002072 switch (level) {
2073 case SND_SOC_BIAS_ON:
2074 break;
2075
2076 case SND_SOC_BIAS_PREPARE:
Mark Brown500fa302011-11-29 19:58:19 +00002077 /* MICBIAS into regulating mode */
2078 switch (control->type) {
2079 case WM8958:
2080 case WM1811:
2081 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2082 WM8958_MICB1_MODE, 0);
2083 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2084 WM8958_MICB2_MODE, 0);
2085 break;
2086 default:
2087 break;
2088 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002089
2090 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
2091 active_reference(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002092 break;
2093
2094 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002095 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002096 switch (control->type) {
2097 case WM8994:
2098 if (wm8994->revision < 4) {
2099 /* Tweak DC servo and DSP
2100 * configuration for improved
2101 * performance. */
2102 snd_soc_write(codec, 0x102, 0x3);
2103 snd_soc_write(codec, 0x56, 0x3);
2104 snd_soc_write(codec, 0x817, 0);
2105 snd_soc_write(codec, 0x102, 0);
2106 }
2107 break;
2108
2109 case WM8958:
2110 if (wm8994->revision == 0) {
2111 /* Optimise performance for rev A */
2112 snd_soc_write(codec, 0x102, 0x3);
2113 snd_soc_write(codec, 0xcb, 0x81);
2114 snd_soc_write(codec, 0x817, 0);
2115 snd_soc_write(codec, 0x102, 0);
2116
2117 snd_soc_update_bits(codec,
2118 WM8958_CHARGE_PUMP_2,
2119 WM8958_CP_DISCH,
2120 WM8958_CP_DISCH);
2121 }
2122 break;
Mark Brown81204c82011-05-24 17:35:53 +08002123
2124 case WM1811:
2125 if (wm8994->revision < 2) {
2126 snd_soc_write(codec, 0x102, 0x3);
2127 snd_soc_write(codec, 0x5d, 0x7e);
2128 snd_soc_write(codec, 0x5e, 0x0);
2129 snd_soc_write(codec, 0x102, 0x0);
2130 }
2131 break;
Mark Brownb6b05692010-08-13 12:58:20 +01002132 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002133
2134 /* Discharge LINEOUT1 & 2 */
2135 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
2136 WM8994_LINEOUT1_DISCH |
2137 WM8994_LINEOUT2_DISCH,
2138 WM8994_LINEOUT1_DISCH |
2139 WM8994_LINEOUT2_DISCH);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002140 }
2141
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002142 if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
2143 active_dereference(codec);
2144
Mark Brown500fa302011-11-29 19:58:19 +00002145 /* MICBIAS into bypass mode on newer devices */
2146 switch (control->type) {
2147 case WM8958:
2148 case WM1811:
2149 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2150 WM8958_MICB1_MODE,
2151 WM8958_MICB1_MODE);
2152 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2153 WM8958_MICB2_MODE,
2154 WM8958_MICB2_MODE);
2155 break;
2156 default:
2157 break;
2158 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002159 break;
2160
2161 case SND_SOC_BIAS_OFF:
Mark Brown4105ab82011-12-05 15:17:36 +00002162 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
Mark Brownfbbf5922011-03-11 18:09:04 +00002163 wm8994->cur_fw = NULL;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002164 break;
2165 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002166 codec->dapm.bias_level = level;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002167
Mark Brown9e6e96a2010-01-29 17:47:12 +00002168 return 0;
2169}
2170
2171static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2172{
2173 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002174 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2175 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002176 int ms_reg;
2177 int aif1_reg;
2178 int ms = 0;
2179 int aif1 = 0;
2180
2181 switch (dai->id) {
2182 case 1:
2183 ms_reg = WM8994_AIF1_MASTER_SLAVE;
2184 aif1_reg = WM8994_AIF1_CONTROL_1;
2185 break;
2186 case 2:
2187 ms_reg = WM8994_AIF2_MASTER_SLAVE;
2188 aif1_reg = WM8994_AIF2_CONTROL_1;
2189 break;
2190 default:
2191 return -EINVAL;
2192 }
2193
2194 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2195 case SND_SOC_DAIFMT_CBS_CFS:
2196 break;
2197 case SND_SOC_DAIFMT_CBM_CFM:
2198 ms = WM8994_AIF1_MSTR;
2199 break;
2200 default:
2201 return -EINVAL;
2202 }
2203
2204 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2205 case SND_SOC_DAIFMT_DSP_B:
2206 aif1 |= WM8994_AIF1_LRCLK_INV;
2207 case SND_SOC_DAIFMT_DSP_A:
2208 aif1 |= 0x18;
2209 break;
2210 case SND_SOC_DAIFMT_I2S:
2211 aif1 |= 0x10;
2212 break;
2213 case SND_SOC_DAIFMT_RIGHT_J:
2214 break;
2215 case SND_SOC_DAIFMT_LEFT_J:
2216 aif1 |= 0x8;
2217 break;
2218 default:
2219 return -EINVAL;
2220 }
2221
2222 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2223 case SND_SOC_DAIFMT_DSP_A:
2224 case SND_SOC_DAIFMT_DSP_B:
2225 /* frame inversion not valid for DSP modes */
2226 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2227 case SND_SOC_DAIFMT_NB_NF:
2228 break;
2229 case SND_SOC_DAIFMT_IB_NF:
2230 aif1 |= WM8994_AIF1_BCLK_INV;
2231 break;
2232 default:
2233 return -EINVAL;
2234 }
2235 break;
2236
2237 case SND_SOC_DAIFMT_I2S:
2238 case SND_SOC_DAIFMT_RIGHT_J:
2239 case SND_SOC_DAIFMT_LEFT_J:
2240 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2241 case SND_SOC_DAIFMT_NB_NF:
2242 break;
2243 case SND_SOC_DAIFMT_IB_IF:
2244 aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
2245 break;
2246 case SND_SOC_DAIFMT_IB_NF:
2247 aif1 |= WM8994_AIF1_BCLK_INV;
2248 break;
2249 case SND_SOC_DAIFMT_NB_IF:
2250 aif1 |= WM8994_AIF1_LRCLK_INV;
2251 break;
2252 default:
2253 return -EINVAL;
2254 }
2255 break;
2256 default:
2257 return -EINVAL;
2258 }
2259
Mark Brownc4431df2010-11-26 15:21:07 +00002260 /* The AIF2 format configuration needs to be mirrored to AIF3
2261 * on WM8958 if it's in use so just do it all the time. */
Mark Brown81204c82011-05-24 17:35:53 +08002262 switch (control->type) {
2263 case WM1811:
2264 case WM8958:
2265 if (dai->id == 2)
2266 snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
2267 WM8994_AIF1_LRCLK_INV |
2268 WM8958_AIF3_FMT_MASK, aif1);
2269 break;
2270
2271 default:
2272 break;
2273 }
Mark Brownc4431df2010-11-26 15:21:07 +00002274
Mark Brown9e6e96a2010-01-29 17:47:12 +00002275 snd_soc_update_bits(codec, aif1_reg,
2276 WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
2277 WM8994_AIF1_FMT_MASK,
2278 aif1);
2279 snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
2280 ms);
2281
2282 return 0;
2283}
2284
2285static struct {
2286 int val, rate;
2287} srs[] = {
2288 { 0, 8000 },
2289 { 1, 11025 },
2290 { 2, 12000 },
2291 { 3, 16000 },
2292 { 4, 22050 },
2293 { 5, 24000 },
2294 { 6, 32000 },
2295 { 7, 44100 },
2296 { 8, 48000 },
2297 { 9, 88200 },
2298 { 10, 96000 },
2299};
2300
2301static int fs_ratios[] = {
2302 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
2303};
2304
2305static int bclk_divs[] = {
2306 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
2307 640, 880, 960, 1280, 1760, 1920
2308};
2309
2310static int wm8994_hw_params(struct snd_pcm_substream *substream,
2311 struct snd_pcm_hw_params *params,
2312 struct snd_soc_dai *dai)
2313{
2314 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002315 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002316 int aif1_reg;
Mark Brownb1e43d92010-12-07 17:14:56 +00002317 int aif2_reg;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002318 int bclk_reg;
2319 int lrclk_reg;
2320 int rate_reg;
2321 int aif1 = 0;
Mark Brownb1e43d92010-12-07 17:14:56 +00002322 int aif2 = 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002323 int bclk = 0;
2324 int lrclk = 0;
2325 int rate_val = 0;
2326 int id = dai->id - 1;
2327
2328 int i, cur_val, best_val, bclk_rate, best;
2329
2330 switch (dai->id) {
2331 case 1:
2332 aif1_reg = WM8994_AIF1_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002333 aif2_reg = WM8994_AIF1_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002334 bclk_reg = WM8994_AIF1_BCLK;
2335 rate_reg = WM8994_AIF1_RATE;
2336 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002337 wm8994->lrclk_shared[0]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002338 lrclk_reg = WM8994_AIF1DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002339 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002340 lrclk_reg = WM8994_AIF1ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002341 dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
2342 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002343 break;
2344 case 2:
2345 aif1_reg = WM8994_AIF2_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002346 aif2_reg = WM8994_AIF2_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002347 bclk_reg = WM8994_AIF2_BCLK;
2348 rate_reg = WM8994_AIF2_RATE;
2349 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002350 wm8994->lrclk_shared[1]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002351 lrclk_reg = WM8994_AIF2DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002352 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002353 lrclk_reg = WM8994_AIF2ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002354 dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
2355 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002356 break;
2357 default:
2358 return -EINVAL;
2359 }
2360
2361 bclk_rate = params_rate(params) * 2;
2362 switch (params_format(params)) {
2363 case SNDRV_PCM_FORMAT_S16_LE:
2364 bclk_rate *= 16;
2365 break;
2366 case SNDRV_PCM_FORMAT_S20_3LE:
2367 bclk_rate *= 20;
2368 aif1 |= 0x20;
2369 break;
2370 case SNDRV_PCM_FORMAT_S24_LE:
2371 bclk_rate *= 24;
2372 aif1 |= 0x40;
2373 break;
2374 case SNDRV_PCM_FORMAT_S32_LE:
2375 bclk_rate *= 32;
2376 aif1 |= 0x60;
2377 break;
2378 default:
2379 return -EINVAL;
2380 }
2381
2382 /* Try to find an appropriate sample rate; look for an exact match. */
2383 for (i = 0; i < ARRAY_SIZE(srs); i++)
2384 if (srs[i].rate == params_rate(params))
2385 break;
2386 if (i == ARRAY_SIZE(srs))
2387 return -EINVAL;
2388 rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
2389
2390 dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
2391 dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
2392 dai->id, wm8994->aifclk[id], bclk_rate);
2393
Mark Brownb1e43d92010-12-07 17:14:56 +00002394 if (params_channels(params) == 1 &&
2395 (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
2396 aif2 |= WM8994_AIF1_MONO;
2397
Mark Brown9e6e96a2010-01-29 17:47:12 +00002398 if (wm8994->aifclk[id] == 0) {
2399 dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
2400 return -EINVAL;
2401 }
2402
2403 /* AIFCLK/fs ratio; look for a close match in either direction */
2404 best = 0;
2405 best_val = abs((fs_ratios[0] * params_rate(params))
2406 - wm8994->aifclk[id]);
2407 for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
2408 cur_val = abs((fs_ratios[i] * params_rate(params))
2409 - wm8994->aifclk[id]);
2410 if (cur_val >= best_val)
2411 continue;
2412 best = i;
2413 best_val = cur_val;
2414 }
2415 dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
2416 dai->id, fs_ratios[best]);
2417 rate_val |= best;
2418
2419 /* We may not get quite the right frequency if using
2420 * approximate clocks so look for the closest match that is
2421 * higher than the target (we need to ensure that there enough
2422 * BCLKs to clock out the samples).
2423 */
2424 best = 0;
2425 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002426 cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002427 if (cur_val < 0) /* BCLK table is sorted */
2428 break;
2429 best = i;
2430 }
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002431 bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
Mark Brown9e6e96a2010-01-29 17:47:12 +00002432 dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
2433 bclk_divs[best], bclk_rate);
2434 bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
2435
2436 lrclk = bclk_rate / params_rate(params);
Mark Brownfc07ecd2011-11-28 21:16:56 +00002437 if (!lrclk) {
2438 dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
2439 bclk_rate);
2440 return -EINVAL;
2441 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002442 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
2443 lrclk, bclk_rate / lrclk);
2444
2445 snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
Mark Brownb1e43d92010-12-07 17:14:56 +00002446 snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002447 snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
2448 snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
2449 lrclk);
2450 snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
2451 WM8994_AIF1CLK_RATE_MASK, rate_val);
2452
2453 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2454 switch (dai->id) {
2455 case 1:
2456 wm8994->dac_rates[0] = params_rate(params);
2457 wm8994_set_retune_mobile(codec, 0);
2458 wm8994_set_retune_mobile(codec, 1);
2459 break;
2460 case 2:
2461 wm8994->dac_rates[1] = params_rate(params);
2462 wm8994_set_retune_mobile(codec, 2);
2463 break;
2464 }
2465 }
2466
2467 return 0;
2468}
2469
Mark Brownc4431df2010-11-26 15:21:07 +00002470static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
2471 struct snd_pcm_hw_params *params,
2472 struct snd_soc_dai *dai)
2473{
2474 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002475 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2476 struct wm8994 *control = wm8994->wm8994;
Mark Brownc4431df2010-11-26 15:21:07 +00002477 int aif1_reg;
2478 int aif1 = 0;
2479
2480 switch (dai->id) {
2481 case 3:
2482 switch (control->type) {
Mark Brown81204c82011-05-24 17:35:53 +08002483 case WM1811:
Mark Brownc4431df2010-11-26 15:21:07 +00002484 case WM8958:
2485 aif1_reg = WM8958_AIF3_CONTROL_1;
2486 break;
2487 default:
2488 return 0;
2489 }
2490 default:
2491 return 0;
2492 }
2493
2494 switch (params_format(params)) {
2495 case SNDRV_PCM_FORMAT_S16_LE:
2496 break;
2497 case SNDRV_PCM_FORMAT_S20_3LE:
2498 aif1 |= 0x20;
2499 break;
2500 case SNDRV_PCM_FORMAT_S24_LE:
2501 aif1 |= 0x40;
2502 break;
2503 case SNDRV_PCM_FORMAT_S32_LE:
2504 aif1 |= 0x60;
2505 break;
2506 default:
2507 return -EINVAL;
2508 }
2509
2510 return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
2511}
2512
Mark Brown7d021732011-07-14 17:11:38 +09002513static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
2514 struct snd_soc_dai *dai)
2515{
2516 struct snd_soc_codec *codec = dai->codec;
2517 int rate_reg = 0;
2518
2519 switch (dai->id) {
2520 case 1:
2521 rate_reg = WM8994_AIF1_RATE;
2522 break;
2523 case 2:
Axel Linc527e6a2011-10-04 22:07:18 +08002524 rate_reg = WM8994_AIF2_RATE;
Mark Brown7d021732011-07-14 17:11:38 +09002525 break;
2526 default:
2527 break;
2528 }
2529
2530 /* If the DAI is idle then configure the divider tree for the
2531 * lowest output rate to save a little power if the clock is
2532 * still active (eg, because it is system clock).
2533 */
2534 if (rate_reg && !dai->playback_active && !dai->capture_active)
2535 snd_soc_update_bits(codec, rate_reg,
2536 WM8994_AIF1_SR_MASK |
2537 WM8994_AIF1CLK_RATE_MASK, 0x9);
2538}
2539
Mark Brown9e6e96a2010-01-29 17:47:12 +00002540static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
2541{
2542 struct snd_soc_codec *codec = codec_dai->codec;
2543 int mute_reg;
2544 int reg;
2545
2546 switch (codec_dai->id) {
2547 case 1:
2548 mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
2549 break;
2550 case 2:
2551 mute_reg = WM8994_AIF2_DAC_FILTERS_1;
2552 break;
2553 default:
2554 return -EINVAL;
2555 }
2556
2557 if (mute)
2558 reg = WM8994_AIF1DAC1_MUTE;
2559 else
2560 reg = 0;
2561
2562 snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
2563
2564 return 0;
2565}
2566
Mark Brown778a76e2010-03-22 22:05:10 +00002567static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
2568{
2569 struct snd_soc_codec *codec = codec_dai->codec;
2570 int reg, val, mask;
2571
2572 switch (codec_dai->id) {
2573 case 1:
2574 reg = WM8994_AIF1_MASTER_SLAVE;
2575 mask = WM8994_AIF1_TRI;
2576 break;
2577 case 2:
2578 reg = WM8994_AIF2_MASTER_SLAVE;
2579 mask = WM8994_AIF2_TRI;
2580 break;
2581 case 3:
2582 reg = WM8994_POWER_MANAGEMENT_6;
2583 mask = WM8994_AIF3_TRI;
2584 break;
2585 default:
2586 return -EINVAL;
2587 }
2588
2589 if (tristate)
2590 val = mask;
2591 else
2592 val = 0;
2593
Qiao Zhou78b3fb42011-01-19 19:10:47 +08002594 return snd_soc_update_bits(codec, reg, mask, val);
Mark Brown778a76e2010-03-22 22:05:10 +00002595}
2596
Mark Brownd09f3ec2011-08-15 11:01:02 +09002597static int wm8994_aif2_probe(struct snd_soc_dai *dai)
2598{
2599 struct snd_soc_codec *codec = dai->codec;
2600
2601 /* Disable the pulls on the AIF if we're using it to save power. */
2602 snd_soc_update_bits(codec, WM8994_GPIO_3,
2603 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2604 snd_soc_update_bits(codec, WM8994_GPIO_4,
2605 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2606 snd_soc_update_bits(codec, WM8994_GPIO_5,
2607 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2608
2609 return 0;
2610}
2611
Mark Brown9e6e96a2010-01-29 17:47:12 +00002612#define WM8994_RATES SNDRV_PCM_RATE_8000_96000
2613
2614#define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
Ian Lartey3079aed2010-08-31 23:56:34 +01002615 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002616
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002617static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002618 .set_sysclk = wm8994_set_dai_sysclk,
2619 .set_fmt = wm8994_set_dai_fmt,
2620 .hw_params = wm8994_hw_params,
Mark Brown7d021732011-07-14 17:11:38 +09002621 .shutdown = wm8994_aif_shutdown,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002622 .digital_mute = wm8994_aif_mute,
2623 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002624 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002625};
2626
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002627static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002628 .set_sysclk = wm8994_set_dai_sysclk,
2629 .set_fmt = wm8994_set_dai_fmt,
2630 .hw_params = wm8994_hw_params,
Mark Brown7d021732011-07-14 17:11:38 +09002631 .shutdown = wm8994_aif_shutdown,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002632 .digital_mute = wm8994_aif_mute,
2633 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002634 .set_tristate = wm8994_set_tristate,
2635};
2636
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002637static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
Mark Brownc4431df2010-11-26 15:21:07 +00002638 .hw_params = wm8994_aif3_hw_params,
Mark Brown778a76e2010-03-22 22:05:10 +00002639 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002640};
2641
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002642static struct snd_soc_dai_driver wm8994_dai[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002643 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002644 .name = "wm8994-aif1",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002645 .id = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002646 .playback = {
2647 .stream_name = "AIF1 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002648 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002649 .channels_max = 2,
2650 .rates = WM8994_RATES,
2651 .formats = WM8994_FORMATS,
2652 },
2653 .capture = {
2654 .stream_name = "AIF1 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002655 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002656 .channels_max = 2,
2657 .rates = WM8994_RATES,
2658 .formats = WM8994_FORMATS,
2659 },
2660 .ops = &wm8994_aif1_dai_ops,
2661 },
2662 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002663 .name = "wm8994-aif2",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002664 .id = 2,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002665 .playback = {
2666 .stream_name = "AIF2 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002667 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002668 .channels_max = 2,
2669 .rates = WM8994_RATES,
2670 .formats = WM8994_FORMATS,
2671 },
2672 .capture = {
2673 .stream_name = "AIF2 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002674 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002675 .channels_max = 2,
2676 .rates = WM8994_RATES,
2677 .formats = WM8994_FORMATS,
2678 },
Mark Brownd09f3ec2011-08-15 11:01:02 +09002679 .probe = wm8994_aif2_probe,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002680 .ops = &wm8994_aif2_dai_ops,
2681 },
2682 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002683 .name = "wm8994-aif3",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002684 .id = 3,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002685 .playback = {
2686 .stream_name = "AIF3 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002687 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002688 .channels_max = 2,
2689 .rates = WM8994_RATES,
2690 .formats = WM8994_FORMATS,
2691 },
Dan Carpentera8462bd2010-03-24 14:58:34 +03002692 .capture = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002693 .stream_name = "AIF3 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002694 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002695 .channels_max = 2,
2696 .rates = WM8994_RATES,
2697 .formats = WM8994_FORMATS,
2698 },
Mark Brown778a76e2010-03-22 22:05:10 +00002699 .ops = &wm8994_aif3_dai_ops,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002700 }
2701};
Mark Brown9e6e96a2010-01-29 17:47:12 +00002702
2703#ifdef CONFIG_PM
Lars-Peter Clausen84b315e2011-12-02 10:18:28 +01002704static int wm8994_suspend(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002705{
Mark Brownb2c812e2010-04-14 15:35:19 +09002706 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002707 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002708 int i, ret;
2709
Mark Brownca629922011-05-11 14:34:53 +02002710 switch (control->type) {
2711 case WM8994:
2712 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
2713 break;
Mark Brown81204c82011-05-24 17:35:53 +08002714 case WM1811:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002715 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
2716 WM1811_JACKDET_MODE_MASK, 0);
2717 /* Fall through */
Mark Brownca629922011-05-11 14:34:53 +02002718 case WM8958:
2719 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2720 WM8958_MICD_ENA, 0);
2721 break;
2722 }
2723
Mark Brown9e6e96a2010-01-29 17:47:12 +00002724 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
2725 memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
Mark Brownf701a2e2011-03-09 19:31:01 +00002726 sizeof(struct wm8994_fll_config));
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002727 ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002728 if (ret < 0)
2729 dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
2730 i + 1, ret);
2731 }
2732
2733 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
2734
2735 return 0;
2736}
2737
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002738static int wm8994_resume(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002739{
Mark Brownb2c812e2010-04-14 15:35:19 +09002740 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002741 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002742 int i, ret;
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00002743 unsigned int val, mask;
2744
2745 if (wm8994->revision < 4) {
2746 /* force a HW read */
Mark Brownd9a76662011-07-24 12:49:52 +01002747 ret = regmap_read(control->regmap,
2748 WM8994_POWER_MANAGEMENT_5, &val);
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00002749
2750 /* modify the cache only */
2751 codec->cache_only = 1;
2752 mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
2753 WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
2754 val &= mask;
2755 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
2756 mask, val);
2757 codec->cache_only = 0;
2758 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002759
Mark Brown9e6e96a2010-01-29 17:47:12 +00002760 wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
2761
2762 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
Mark Brown6a2f1ee2010-05-10 18:36:37 +01002763 if (!wm8994->fll_suspend[i].out)
2764 continue;
2765
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002766 ret = _wm8994_set_fll(codec, i + 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002767 wm8994->fll_suspend[i].src,
2768 wm8994->fll_suspend[i].in,
2769 wm8994->fll_suspend[i].out);
2770 if (ret < 0)
2771 dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
2772 i + 1, ret);
2773 }
2774
Mark Brownca629922011-05-11 14:34:53 +02002775 switch (control->type) {
2776 case WM8994:
2777 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
2778 snd_soc_update_bits(codec, WM8994_MICBIAS,
2779 WM8994_MICD_ENA, WM8994_MICD_ENA);
2780 break;
Mark Brown81204c82011-05-24 17:35:53 +08002781 case WM1811:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002782 if (wm8994->jackdet && wm8994->jack_cb) {
2783 /* Restart from idle */
2784 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
2785 WM1811_JACKDET_MODE_MASK,
2786 WM1811_JACKDET_MODE_JACK);
2787 break;
2788 }
Mark Brownca629922011-05-11 14:34:53 +02002789 case WM8958:
2790 if (wm8994->jack_cb)
2791 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2792 WM8958_MICD_ENA, WM8958_MICD_ENA);
2793 break;
2794 }
2795
Mark Brown9e6e96a2010-01-29 17:47:12 +00002796 return 0;
2797}
2798#else
2799#define wm8994_suspend NULL
2800#define wm8994_resume NULL
2801#endif
2802
2803static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
2804{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002805 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002806 struct wm8994_pdata *pdata = wm8994->pdata;
2807 struct snd_kcontrol_new controls[] = {
2808 SOC_ENUM_EXT("AIF1.1 EQ Mode",
2809 wm8994->retune_mobile_enum,
2810 wm8994_get_retune_mobile_enum,
2811 wm8994_put_retune_mobile_enum),
2812 SOC_ENUM_EXT("AIF1.2 EQ Mode",
2813 wm8994->retune_mobile_enum,
2814 wm8994_get_retune_mobile_enum,
2815 wm8994_put_retune_mobile_enum),
2816 SOC_ENUM_EXT("AIF2 EQ Mode",
2817 wm8994->retune_mobile_enum,
2818 wm8994_get_retune_mobile_enum,
2819 wm8994_put_retune_mobile_enum),
2820 };
2821 int ret, i, j;
2822 const char **t;
2823
2824 /* We need an array of texts for the enum API but the number
2825 * of texts is likely to be less than the number of
2826 * configurations due to the sample rate dependency of the
2827 * configurations. */
2828 wm8994->num_retune_mobile_texts = 0;
2829 wm8994->retune_mobile_texts = NULL;
2830 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2831 for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
2832 if (strcmp(pdata->retune_mobile_cfgs[i].name,
2833 wm8994->retune_mobile_texts[j]) == 0)
2834 break;
2835 }
2836
2837 if (j != wm8994->num_retune_mobile_texts)
2838 continue;
2839
2840 /* Expand the array... */
2841 t = krealloc(wm8994->retune_mobile_texts,
2842 sizeof(char *) *
2843 (wm8994->num_retune_mobile_texts + 1),
2844 GFP_KERNEL);
2845 if (t == NULL)
2846 continue;
2847
2848 /* ...store the new entry... */
2849 t[wm8994->num_retune_mobile_texts] =
2850 pdata->retune_mobile_cfgs[i].name;
2851
2852 /* ...and remember the new version. */
2853 wm8994->num_retune_mobile_texts++;
2854 wm8994->retune_mobile_texts = t;
2855 }
2856
2857 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2858 wm8994->num_retune_mobile_texts);
2859
2860 wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
2861 wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
2862
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002863 ret = snd_soc_add_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002864 ARRAY_SIZE(controls));
2865 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002866 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002867 "Failed to add ReTune Mobile controls: %d\n", ret);
2868}
2869
2870static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
2871{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002872 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002873 struct wm8994_pdata *pdata = wm8994->pdata;
2874 int ret, i;
2875
2876 if (!pdata)
2877 return;
2878
2879 wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
2880 pdata->lineout2_diff,
2881 pdata->lineout1fb,
2882 pdata->lineout2fb,
2883 pdata->jd_scthr,
2884 pdata->jd_thr,
2885 pdata->micbias1_lvl,
2886 pdata->micbias2_lvl);
2887
2888 dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
2889
2890 if (pdata->num_drc_cfgs) {
2891 struct snd_kcontrol_new controls[] = {
2892 SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
2893 wm8994_get_drc_enum, wm8994_put_drc_enum),
2894 SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
2895 wm8994_get_drc_enum, wm8994_put_drc_enum),
2896 SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
2897 wm8994_get_drc_enum, wm8994_put_drc_enum),
2898 };
2899
2900 /* We need an array of texts for the enum API */
Mark Brown7270ceb2011-12-01 14:00:19 +00002901 wm8994->drc_texts = devm_kzalloc(wm8994->codec->dev,
2902 sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002903 if (!wm8994->drc_texts) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002904 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002905 "Failed to allocate %d DRC config texts\n",
2906 pdata->num_drc_cfgs);
2907 return;
2908 }
2909
2910 for (i = 0; i < pdata->num_drc_cfgs; i++)
2911 wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
2912
2913 wm8994->drc_enum.max = pdata->num_drc_cfgs;
2914 wm8994->drc_enum.texts = wm8994->drc_texts;
2915
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002916 ret = snd_soc_add_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002917 ARRAY_SIZE(controls));
2918 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002919 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002920 "Failed to add DRC mode controls: %d\n", ret);
2921
2922 for (i = 0; i < WM8994_NUM_DRC; i++)
2923 wm8994_set_drc(codec, i);
2924 }
2925
2926 dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
2927 pdata->num_retune_mobile_cfgs);
2928
2929 if (pdata->num_retune_mobile_cfgs)
2930 wm8994_handle_retune_mobile_pdata(wm8994);
2931 else
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002932 snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002933 ARRAY_SIZE(wm8994_eq_controls));
Mark Brown48e028e2011-02-21 17:11:59 -08002934
2935 for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
2936 if (pdata->micbias[i]) {
2937 snd_soc_write(codec, WM8958_MICBIAS1 + i,
2938 pdata->micbias[i] & 0xffff);
2939 }
2940 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002941}
2942
Mark Brown88766982010-03-29 20:57:12 +01002943/**
2944 * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
2945 *
2946 * @codec: WM8994 codec
2947 * @jack: jack to report detection events on
2948 * @micbias: microphone bias to detect on
2949 * @det: value to report for presence detection
2950 * @shrt: value to report for short detection
2951 *
2952 * Enable microphone detection via IRQ on the WM8994. If GPIOs are
2953 * being used to bring out signals to the processor then only platform
Mark Brown5ab230a2010-09-06 14:59:34 +01002954 * data configuration is needed for WM8994 and processor GPIOs should
Mark Brown88766982010-03-29 20:57:12 +01002955 * be configured using snd_soc_jack_add_gpios() instead.
2956 *
2957 * Configuration of detection levels is available via the micbias1_lvl
2958 * and micbias2_lvl platform data members.
2959 */
2960int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2961 int micbias, int det, int shrt)
2962{
Mark Brownb2c812e2010-04-14 15:35:19 +09002963 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown88766982010-03-29 20:57:12 +01002964 struct wm8994_micdet *micdet;
Mark Brown2a8a8562011-07-24 12:20:41 +01002965 struct wm8994 *control = wm8994->wm8994;
Mark Brown88766982010-03-29 20:57:12 +01002966 int reg;
2967
Mark Brown3a423152010-11-26 15:21:06 +00002968 if (control->type != WM8994)
2969 return -EINVAL;
2970
Mark Brown88766982010-03-29 20:57:12 +01002971 switch (micbias) {
2972 case 1:
2973 micdet = &wm8994->micdet[0];
2974 break;
2975 case 2:
2976 micdet = &wm8994->micdet[1];
2977 break;
2978 default:
2979 return -EINVAL;
2980 }
2981
2982 dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
2983 micbias, det, shrt);
2984
2985 /* Store the configuration */
2986 micdet->jack = jack;
2987 micdet->det = det;
2988 micdet->shrt = shrt;
2989
2990 /* If either of the jacks is set up then enable detection */
2991 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
2992 reg = WM8994_MICD_ENA;
2993 else
2994 reg = 0;
2995
2996 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
2997
2998 return 0;
2999}
3000EXPORT_SYMBOL_GPL(wm8994_mic_detect);
3001
3002static irqreturn_t wm8994_mic_irq(int irq, void *data)
3003{
3004 struct wm8994_priv *priv = data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003005 struct snd_soc_codec *codec = priv->codec;
Mark Brown88766982010-03-29 20:57:12 +01003006 int reg;
3007 int report;
3008
Mark Brown7116f452010-12-29 13:05:21 +00003009#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003010 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003011#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003012
Mark Brown88766982010-03-29 20:57:12 +01003013 reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
3014 if (reg < 0) {
3015 dev_err(codec->dev, "Failed to read microphone status: %d\n",
3016 reg);
3017 return IRQ_HANDLED;
3018 }
3019
3020 dev_dbg(codec->dev, "Microphone status: %x\n", reg);
3021
3022 report = 0;
3023 if (reg & WM8994_MIC1_DET_STS)
3024 report |= priv->micdet[0].det;
3025 if (reg & WM8994_MIC1_SHRT_STS)
3026 report |= priv->micdet[0].shrt;
3027 snd_soc_jack_report(priv->micdet[0].jack, report,
3028 priv->micdet[0].det | priv->micdet[0].shrt);
3029
3030 report = 0;
3031 if (reg & WM8994_MIC2_DET_STS)
3032 report |= priv->micdet[1].det;
3033 if (reg & WM8994_MIC2_SHRT_STS)
3034 report |= priv->micdet[1].shrt;
3035 snd_soc_jack_report(priv->micdet[1].jack, report,
3036 priv->micdet[1].det | priv->micdet[1].shrt);
3037
3038 return IRQ_HANDLED;
3039}
3040
Mark Brown821edd22010-11-26 15:21:09 +00003041/* Default microphone detection handler for WM8958 - the user can
3042 * override this if they wish.
3043 */
3044static void wm8958_default_micdet(u16 status, void *data)
3045{
3046 struct snd_soc_codec *codec = data;
3047 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown4585790d2011-11-30 10:55:14 +00003048 int report;
Mark Brown821edd22010-11-26 15:21:09 +00003049
Mark Browna1691342011-11-30 14:56:40 +00003050 dev_dbg(codec->dev, "MICDET %x\n", status);
3051
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003052 /* Either nothing present or just starting detection */
Mark Brownb00adf72011-08-13 11:57:18 +09003053 if (!(status & WM8958_MICD_STS)) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003054 if (!wm8994->jackdet) {
3055 /* If nothing present then clear our statuses */
3056 dev_dbg(codec->dev, "Detected open circuit\n");
3057 wm8994->jack_mic = false;
3058 wm8994->mic_detecting = true;
Mark Brown821edd22010-11-26 15:21:09 +00003059
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003060 wm8958_micd_set_rate(codec);
Mark Brown821edd22010-11-26 15:21:09 +00003061
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003062 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3063 wm8994->btn_mask |
3064 SND_JACK_HEADSET);
3065 }
Mark Brownb00adf72011-08-13 11:57:18 +09003066 return;
3067 }
3068
3069 /* If the measurement is showing a high impedence we've got a
3070 * microphone.
3071 */
Mark Brown157a75e2011-11-30 13:43:51 +00003072 if (wm8994->mic_detecting && (status & 0x600)) {
Mark Brownb00adf72011-08-13 11:57:18 +09003073 dev_dbg(codec->dev, "Detected microphone\n");
3074
Mark Brown157a75e2011-11-30 13:43:51 +00003075 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003076 wm8994->jack_mic = true;
3077
3078 wm8958_micd_set_rate(codec);
3079
3080 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
3081 SND_JACK_HEADSET);
3082 }
3083
3084
Mark Brown157a75e2011-11-30 13:43:51 +00003085 if (wm8994->mic_detecting && status & 0x4) {
Mark Brownb00adf72011-08-13 11:57:18 +09003086 dev_dbg(codec->dev, "Detected headphone\n");
Mark Brown157a75e2011-11-30 13:43:51 +00003087 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003088
3089 wm8958_micd_set_rate(codec);
3090
3091 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
3092 SND_JACK_HEADSET);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003093
3094 /* If we have jackdet that will detect removal */
3095 if (wm8994->jackdet) {
3096 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3097 WM8958_MICD_ENA, 0);
3098
3099 wm1811_jackdet_set_mode(codec,
3100 WM1811_JACKDET_MODE_JACK);
3101 }
Mark Brownb00adf72011-08-13 11:57:18 +09003102 }
3103
3104 /* Report short circuit as a button */
3105 if (wm8994->jack_mic) {
Mark Brown4585790d2011-11-30 10:55:14 +00003106 report = 0;
Mark Brownb00adf72011-08-13 11:57:18 +09003107 if (status & 0x4)
Mark Brown4585790d2011-11-30 10:55:14 +00003108 report |= SND_JACK_BTN_0;
3109
3110 if (status & 0x8)
3111 report |= SND_JACK_BTN_1;
3112
3113 if (status & 0x10)
3114 report |= SND_JACK_BTN_2;
3115
3116 if (status & 0x20)
3117 report |= SND_JACK_BTN_3;
3118
3119 if (status & 0x40)
3120 report |= SND_JACK_BTN_4;
3121
3122 if (status & 0x80)
3123 report |= SND_JACK_BTN_5;
3124
3125 snd_soc_jack_report(wm8994->micdet[0].jack, report,
3126 wm8994->btn_mask);
Mark Brownb00adf72011-08-13 11:57:18 +09003127 }
Mark Brown821edd22010-11-26 15:21:09 +00003128}
3129
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003130static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
3131{
3132 struct wm8994_priv *wm8994 = data;
3133 struct snd_soc_codec *codec = wm8994->codec;
3134 int reg;
3135
3136 mutex_lock(&wm8994->accdet_lock);
3137
3138 reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
3139 if (reg < 0) {
3140 dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
3141 mutex_unlock(&wm8994->accdet_lock);
3142 return IRQ_NONE;
3143 }
3144
3145 dev_dbg(codec->dev, "JACKDET %x\n", reg);
3146
3147 if (reg & WM1811_JACKDET_LVL) {
3148 dev_dbg(codec->dev, "Jack detected\n");
3149
3150 snd_soc_jack_report(wm8994->micdet[0].jack,
3151 SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
3152
3153 /*
3154 * Start off measument of microphone impedence to find
3155 * out what's actually there.
3156 */
3157 wm8994->mic_detecting = true;
3158 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
3159 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3160 WM8958_MICD_ENA, WM8958_MICD_ENA);
3161 } else {
3162 dev_dbg(codec->dev, "Jack not detected\n");
3163
3164 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3165 SND_JACK_MECHANICAL | SND_JACK_HEADSET |
3166 wm8994->btn_mask);
3167
3168 wm8994->mic_detecting = false;
3169 wm8994->jack_mic = false;
3170 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3171 WM8958_MICD_ENA, 0);
3172 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
3173 }
3174
3175 mutex_unlock(&wm8994->accdet_lock);
3176
3177 return IRQ_HANDLED;
3178}
3179
Mark Brown821edd22010-11-26 15:21:09 +00003180/**
3181 * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
3182 *
3183 * @codec: WM8958 codec
3184 * @jack: jack to report detection events on
3185 *
3186 * Enable microphone detection functionality for the WM8958. By
3187 * default simple detection which supports the detection of up to 6
3188 * buttons plus video and microphone functionality is supported.
3189 *
3190 * The WM8958 has an advanced jack detection facility which is able to
3191 * support complex accessory detection, especially when used in
3192 * conjunction with external circuitry. In order to provide maximum
3193 * flexiblity a callback is provided which allows a completely custom
3194 * detection algorithm.
3195 */
3196int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
3197 wm8958_micdet_cb cb, void *cb_data)
3198{
3199 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003200 struct wm8994 *control = wm8994->wm8994;
Mark Brown4585790d2011-11-30 10:55:14 +00003201 u16 micd_lvl_sel;
Mark Brown821edd22010-11-26 15:21:09 +00003202
Mark Brown81204c82011-05-24 17:35:53 +08003203 switch (control->type) {
3204 case WM1811:
3205 case WM8958:
3206 break;
3207 default:
Mark Brown821edd22010-11-26 15:21:09 +00003208 return -EINVAL;
Mark Brown81204c82011-05-24 17:35:53 +08003209 }
Mark Brown821edd22010-11-26 15:21:09 +00003210
3211 if (jack) {
3212 if (!cb) {
3213 dev_dbg(codec->dev, "Using default micdet callback\n");
3214 cb = wm8958_default_micdet;
3215 cb_data = codec;
3216 }
3217
Mark Brown4cdf5e42011-11-29 14:36:17 +00003218 snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
3219
Mark Brown821edd22010-11-26 15:21:09 +00003220 wm8994->micdet[0].jack = jack;
3221 wm8994->jack_cb = cb;
3222 wm8994->jack_cb_data = cb_data;
3223
Mark Brown157a75e2011-11-30 13:43:51 +00003224 wm8994->mic_detecting = true;
Mark Brownb00adf72011-08-13 11:57:18 +09003225 wm8994->jack_mic = false;
3226
3227 wm8958_micd_set_rate(codec);
3228
Mark Brown4585790d2011-11-30 10:55:14 +00003229 /* Detect microphones and short circuits by default */
3230 if (wm8994->pdata->micd_lvl_sel)
3231 micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
3232 else
3233 micd_lvl_sel = 0x41;
3234
3235 wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
3236 SND_JACK_BTN_2 | SND_JACK_BTN_3 |
3237 SND_JACK_BTN_4 | SND_JACK_BTN_5;
3238
Mark Brownb00adf72011-08-13 11:57:18 +09003239 snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
Mark Brown4585790d2011-11-30 10:55:14 +00003240 WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
Mark Brownb00adf72011-08-13 11:57:18 +09003241
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003242 WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
3243
3244 /*
3245 * If we can use jack detection start off with that,
3246 * otherwise jump straight to microphone detection.
3247 */
3248 if (wm8994->jackdet) {
3249 snd_soc_update_bits(codec, WM8994_LDO_1,
3250 WM8994_LDO1_DISCH, 0);
3251 wm1811_jackdet_set_mode(codec,
3252 WM1811_JACKDET_MODE_JACK);
3253 } else {
3254 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3255 WM8958_MICD_ENA, WM8958_MICD_ENA);
3256 }
3257
Mark Brown821edd22010-11-26 15:21:09 +00003258 } else {
3259 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3260 WM8958_MICD_ENA, 0);
Mark Brown4cdf5e42011-11-29 14:36:17 +00003261 snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
Mark Brown821edd22010-11-26 15:21:09 +00003262 }
3263
3264 return 0;
3265}
3266EXPORT_SYMBOL_GPL(wm8958_mic_detect);
3267
3268static irqreturn_t wm8958_mic_irq(int irq, void *data)
3269{
3270 struct wm8994_priv *wm8994 = data;
3271 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown19940b32011-08-19 18:05:05 +09003272 int reg, count;
Mark Brown821edd22010-11-26 15:21:09 +00003273
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003274 mutex_lock(&wm8994->accdet_lock);
3275
3276 /*
3277 * Jack detection may have detected a removal simulataneously
3278 * with an update of the MICDET status; if so it will have
3279 * stopped detection and we can ignore this interrupt.
3280 */
3281 if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA)) {
3282 mutex_unlock(&wm8994->accdet_lock);
3283 return IRQ_HANDLED;
3284 }
3285
Mark Brown19940b32011-08-19 18:05:05 +09003286 /* We may occasionally read a detection without an impedence
3287 * range being provided - if that happens loop again.
3288 */
3289 count = 10;
3290 do {
3291 reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
3292 if (reg < 0) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003293 mutex_unlock(&wm8994->accdet_lock);
Mark Brown19940b32011-08-19 18:05:05 +09003294 dev_err(codec->dev,
3295 "Failed to read mic detect status: %d\n",
3296 reg);
3297 return IRQ_NONE;
3298 }
Mark Brown821edd22010-11-26 15:21:09 +00003299
Mark Brown19940b32011-08-19 18:05:05 +09003300 if (!(reg & WM8958_MICD_VALID)) {
3301 dev_dbg(codec->dev, "Mic detect data not valid\n");
3302 goto out;
3303 }
3304
3305 if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
3306 break;
3307
3308 msleep(1);
3309 } while (count--);
3310
3311 if (count == 0)
3312 dev_warn(codec->dev, "No impedence range reported for jack\n");
Mark Brown821edd22010-11-26 15:21:09 +00003313
Mark Brown7116f452010-12-29 13:05:21 +00003314#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003315 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003316#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003317
Mark Brown821edd22010-11-26 15:21:09 +00003318 if (wm8994->jack_cb)
3319 wm8994->jack_cb(reg, wm8994->jack_cb_data);
3320 else
3321 dev_warn(codec->dev, "Accessory detection with no callback\n");
3322
3323out:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003324 mutex_unlock(&wm8994->accdet_lock);
3325
Mark Brown821edd22010-11-26 15:21:09 +00003326 return IRQ_HANDLED;
3327}
3328
Mark Brown3b1af3f2011-07-14 12:38:18 +09003329static irqreturn_t wm8994_fifo_error(int irq, void *data)
3330{
3331 struct snd_soc_codec *codec = data;
3332
3333 dev_err(codec->dev, "FIFO error\n");
3334
3335 return IRQ_HANDLED;
3336}
3337
Mark Brownf0b182b2011-08-16 12:01:27 +09003338static irqreturn_t wm8994_temp_warn(int irq, void *data)
3339{
3340 struct snd_soc_codec *codec = data;
3341
3342 dev_err(codec->dev, "Thermal warning\n");
3343
3344 return IRQ_HANDLED;
3345}
3346
3347static irqreturn_t wm8994_temp_shut(int irq, void *data)
3348{
3349 struct snd_soc_codec *codec = data;
3350
3351 dev_crit(codec->dev, "Thermal shutdown\n");
3352
3353 return IRQ_HANDLED;
3354}
3355
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003356static int wm8994_codec_probe(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003357{
Mark Brownd9a76662011-07-24 12:49:52 +01003358 struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003359 struct wm8994_priv *wm8994;
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003360 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brownd9a76662011-07-24 12:49:52 +01003361 unsigned int reg;
Mark Brownec62dbd2010-08-15 14:56:40 +01003362 int ret, i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003363
Mark Brownd9a76662011-07-24 12:49:52 +01003364 codec->control_data = control->regmap;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003365
Mark Brown7270ceb2011-12-01 14:00:19 +00003366 wm8994 = devm_kzalloc(codec->dev, sizeof(struct wm8994_priv),
3367 GFP_KERNEL);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003368 if (wm8994 == NULL)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003369 return -ENOMEM;
Mark Brownb2c812e2010-04-14 15:35:19 +09003370 snd_soc_codec_set_drvdata(codec, wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003371
Mark Brownd9a76662011-07-24 12:49:52 +01003372 snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
Mark Brown2a8a8562011-07-24 12:20:41 +01003373
3374 wm8994->wm8994 = dev_get_drvdata(codec->dev->parent);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003375 wm8994->pdata = dev_get_platdata(codec->dev->parent);
3376 wm8994->codec = codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003377
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003378 mutex_init(&wm8994->accdet_lock);
3379
Mark Brownc7ebf932011-07-12 19:47:59 +09003380 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
3381 init_completion(&wm8994->fll_locked[i]);
3382
Mark Brown9b7c5252011-02-17 20:05:44 -08003383 if (wm8994->pdata && wm8994->pdata->micdet_irq)
3384 wm8994->micdet_irq = wm8994->pdata->micdet_irq;
3385 else if (wm8994->pdata && wm8994->pdata->irq_base)
3386 wm8994->micdet_irq = wm8994->pdata->irq_base +
3387 WM8994_IRQ_MIC1_DET;
3388
Mark Brown39fb51a2010-11-26 17:23:43 +00003389 pm_runtime_enable(codec->dev);
3390 pm_runtime_resume(codec->dev);
3391
Mark Brown9e6e96a2010-01-29 17:47:12 +00003392 /* Set revision-specific configuration */
Mark Brownb6b05692010-08-13 12:58:20 +01003393 wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
Mark Brown3a423152010-11-26 15:21:06 +00003394 switch (control->type) {
3395 case WM8994:
3396 switch (wm8994->revision) {
3397 case 2:
3398 case 3:
Mark Brown4537c4e2011-08-01 13:10:16 +09003399 wm8994->hubs.dcs_codes_l = -5;
3400 wm8994->hubs.dcs_codes_r = -5;
Mark Brown3a423152010-11-26 15:21:06 +00003401 wm8994->hubs.hp_startup_mode = 1;
3402 wm8994->hubs.dcs_readback_mode = 1;
Mark Brownf9acf9f2011-06-07 23:23:52 +01003403 wm8994->hubs.series_startup = 1;
Mark Brown3a423152010-11-26 15:21:06 +00003404 break;
3405 default:
Mark Brown79ef0ab2011-08-01 13:02:17 +09003406 wm8994->hubs.dcs_readback_mode = 2;
Mark Brown3a423152010-11-26 15:21:06 +00003407 break;
3408 }
Mark Brown280ec8b2011-08-10 22:19:19 +09003409 break;
Mark Brown3a423152010-11-26 15:21:06 +00003410
3411 case WM8958:
Mark Brown8437f702010-03-29 17:09:45 +01003412 wm8994->hubs.dcs_readback_mode = 1;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003413 break;
Mark Brown3a423152010-11-26 15:21:06 +00003414
Mark Brown81204c82011-05-24 17:35:53 +08003415 case WM1811:
3416 wm8994->hubs.dcs_readback_mode = 2;
3417 wm8994->hubs.no_series_update = 1;
3418
3419 switch (wm8994->revision) {
3420 case 0:
3421 case 1:
Mark Brownfc8e6e82011-11-28 18:48:46 +00003422 case 2:
3423 case 3:
Mark Brown6473a142011-10-17 19:38:52 +01003424 wm8994->hubs.dcs_codes_l = -9;
3425 wm8994->hubs.dcs_codes_r = -5;
Mark Brown81204c82011-05-24 17:35:53 +08003426 break;
3427 default:
3428 break;
3429 }
3430
3431 snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
3432 WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
3433 break;
3434
Mark Brown9e6e96a2010-01-29 17:47:12 +00003435 default:
3436 break;
3437 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003438
Mark Brown2a8a8562011-07-24 12:20:41 +01003439 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
Mark Brown3b1af3f2011-07-14 12:38:18 +09003440 wm8994_fifo_error, "FIFO error", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003441 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
Mark Brownf0b182b2011-08-16 12:01:27 +09003442 wm8994_temp_warn, "Thermal warning", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003443 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
Mark Brownf0b182b2011-08-16 12:01:27 +09003444 wm8994_temp_shut, "Thermal shutdown", codec);
Mark Brown3b1af3f2011-07-14 12:38:18 +09003445
Mark Brown2a8a8562011-07-24 12:20:41 +01003446 ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003447 wm_hubs_dcs_done, "DC servo done",
3448 &wm8994->hubs);
3449 if (ret == 0)
3450 wm8994->hubs.dcs_done_irq = true;
3451
Mark Brown3a423152010-11-26 15:21:06 +00003452 switch (control->type) {
3453 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003454 if (wm8994->micdet_irq) {
3455 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3456 wm8994_mic_irq,
3457 IRQF_TRIGGER_RISING,
3458 "Mic1 detect",
3459 wm8994);
3460 if (ret != 0)
3461 dev_warn(codec->dev,
3462 "Failed to request Mic1 detect IRQ: %d\n",
3463 ret);
3464 }
Mark Brown88766982010-03-29 20:57:12 +01003465
Mark Brown2a8a8562011-07-24 12:20:41 +01003466 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003467 WM8994_IRQ_MIC1_SHRT,
3468 wm8994_mic_irq, "Mic 1 short",
3469 wm8994);
3470 if (ret != 0)
3471 dev_warn(codec->dev,
3472 "Failed to request Mic1 short IRQ: %d\n",
3473 ret);
Mark Brown88766982010-03-29 20:57:12 +01003474
Mark Brown2a8a8562011-07-24 12:20:41 +01003475 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003476 WM8994_IRQ_MIC2_DET,
3477 wm8994_mic_irq, "Mic 2 detect",
3478 wm8994);
3479 if (ret != 0)
3480 dev_warn(codec->dev,
3481 "Failed to request Mic2 detect IRQ: %d\n",
3482 ret);
Mark Brown88766982010-03-29 20:57:12 +01003483
Mark Brown2a8a8562011-07-24 12:20:41 +01003484 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003485 WM8994_IRQ_MIC2_SHRT,
3486 wm8994_mic_irq, "Mic 2 short",
3487 wm8994);
3488 if (ret != 0)
3489 dev_warn(codec->dev,
3490 "Failed to request Mic2 short IRQ: %d\n",
3491 ret);
3492 break;
Mark Brown821edd22010-11-26 15:21:09 +00003493
3494 case WM8958:
Mark Brown81204c82011-05-24 17:35:53 +08003495 case WM1811:
Mark Brown9b7c5252011-02-17 20:05:44 -08003496 if (wm8994->micdet_irq) {
3497 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3498 wm8958_mic_irq,
3499 IRQF_TRIGGER_RISING,
3500 "Mic detect",
3501 wm8994);
3502 if (ret != 0)
3503 dev_warn(codec->dev,
3504 "Failed to request Mic detect IRQ: %d\n",
3505 ret);
3506 }
Mark Brown3a423152010-11-26 15:21:06 +00003507 }
Mark Brown88766982010-03-29 20:57:12 +01003508
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003509 switch (control->type) {
3510 case WM1811:
3511 if (wm8994->revision > 1) {
3512 ret = wm8994_request_irq(wm8994->wm8994,
3513 WM8994_IRQ_GPIO(6),
3514 wm1811_jackdet_irq, "JACKDET",
3515 wm8994);
3516 if (ret == 0)
3517 wm8994->jackdet = true;
3518 }
3519 break;
3520 default:
3521 break;
3522 }
3523
Mark Brownc7ebf932011-07-12 19:47:59 +09003524 wm8994->fll_locked_irq = true;
3525 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
Mark Brown2a8a8562011-07-24 12:20:41 +01003526 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brownc7ebf932011-07-12 19:47:59 +09003527 WM8994_IRQ_FLL1_LOCK + i,
3528 wm8994_fll_locked_irq, "FLL lock",
3529 &wm8994->fll_locked[i]);
3530 if (ret != 0)
3531 wm8994->fll_locked_irq = false;
3532 }
3533
Mark Brown9e6e96a2010-01-29 17:47:12 +00003534 /* Remember if AIFnLRCLK is configured as a GPIO. This should be
3535 * configured on init - if a system wants to do this dynamically
3536 * at runtime we can deal with that then.
3537 */
Mark Brownd9a76662011-07-24 12:49:52 +01003538 ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003539 if (ret < 0) {
3540 dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003541 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003542 }
Mark Brownd9a76662011-07-24 12:49:52 +01003543 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003544 wm8994->lrclk_shared[0] = 1;
3545 wm8994_dai[0].symmetric_rates = 1;
3546 } else {
3547 wm8994->lrclk_shared[0] = 0;
3548 }
3549
Mark Brownd9a76662011-07-24 12:49:52 +01003550 ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003551 if (ret < 0) {
3552 dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003553 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003554 }
Mark Brownd9a76662011-07-24 12:49:52 +01003555 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003556 wm8994->lrclk_shared[1] = 1;
3557 wm8994_dai[1].symmetric_rates = 1;
3558 } else {
3559 wm8994->lrclk_shared[1] = 0;
3560 }
3561
Mark Brown9e6e96a2010-01-29 17:47:12 +00003562 wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
3563
Mark Brown9e6e96a2010-01-29 17:47:12 +00003564 /* Latch volume updates (right only; we always do left then right). */
Mark Brownbaa81602011-04-06 10:52:42 +09003565 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
3566 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003567 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
3568 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003569 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
3570 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003571 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
3572 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003573 snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
3574 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003575 snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
3576 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003577 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
3578 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003579 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
3580 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003581 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
3582 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003583 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
3584 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003585 snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
3586 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003587 snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
3588 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003589 snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
3590 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003591 snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
3592 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003593 snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
3594 WM8994_DAC2_VU, WM8994_DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003595 snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
3596 WM8994_DAC2_VU, WM8994_DAC2_VU);
3597
3598 /* Set the low bit of the 3D stereo depth so TLV matches */
3599 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
3600 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
3601 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
3602 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
3603 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
3604 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
3605 snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
3606 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
3607 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
3608
Mark Brown5b739672011-07-06 00:08:43 -07003609 /* Unconditionally enable AIF1 ADC TDM mode on chips which can
3610 * use this; it only affects behaviour on idle TDM clock
3611 * cycles. */
3612 switch (control->type) {
3613 case WM8994:
3614 case WM8958:
3615 snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
3616 WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
3617 break;
3618 default:
3619 break;
3620 }
Mark Brownd1ce6b22010-07-20 10:13:14 +01003621
Mark Brown500fa302011-11-29 19:58:19 +00003622 /* Put MICBIAS into bypass mode by default on newer devices */
3623 switch (control->type) {
3624 case WM8958:
3625 case WM1811:
3626 snd_soc_update_bits(codec, WM8958_MICBIAS1,
3627 WM8958_MICB1_MODE, WM8958_MICB1_MODE);
3628 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3629 WM8958_MICB2_MODE, WM8958_MICB2_MODE);
3630 break;
3631 default:
3632 break;
3633 }
3634
Mark Brown9e6e96a2010-01-29 17:47:12 +00003635 wm8994_update_class_w(codec);
3636
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003637 wm8994_handle_pdata(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003638
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003639 wm_hubs_add_analogue_controls(codec);
3640 snd_soc_add_controls(codec, wm8994_snd_controls,
3641 ARRAY_SIZE(wm8994_snd_controls));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003642 snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003643 ARRAY_SIZE(wm8994_dapm_widgets));
Mark Brownc4431df2010-11-26 15:21:07 +00003644
3645 switch (control->type) {
3646 case WM8994:
3647 snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
3648 ARRAY_SIZE(wm8994_specific_dapm_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003649 if (wm8994->revision < 4) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003650 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3651 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003652 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3653 ARRAY_SIZE(wm8994_adc_revd_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003654 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3655 ARRAY_SIZE(wm8994_dac_revd_widgets));
3656 } else {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003657 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3658 ARRAY_SIZE(wm8994_lateclk_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003659 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3660 ARRAY_SIZE(wm8994_adc_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003661 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3662 ARRAY_SIZE(wm8994_dac_widgets));
3663 }
Mark Brownc4431df2010-11-26 15:21:07 +00003664 break;
3665 case WM8958:
3666 snd_soc_add_controls(codec, wm8958_snd_controls,
3667 ARRAY_SIZE(wm8958_snd_controls));
3668 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3669 ARRAY_SIZE(wm8958_dapm_widgets));
Mark Brown780e2802011-03-11 18:00:19 +00003670 if (wm8994->revision < 1) {
3671 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3672 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
3673 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3674 ARRAY_SIZE(wm8994_adc_revd_widgets));
3675 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3676 ARRAY_SIZE(wm8994_dac_revd_widgets));
3677 } else {
3678 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3679 ARRAY_SIZE(wm8994_lateclk_widgets));
3680 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3681 ARRAY_SIZE(wm8994_adc_widgets));
3682 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3683 ARRAY_SIZE(wm8994_dac_widgets));
3684 }
Mark Brownc4431df2010-11-26 15:21:07 +00003685 break;
Mark Brown81204c82011-05-24 17:35:53 +08003686
3687 case WM1811:
3688 snd_soc_add_controls(codec, wm8958_snd_controls,
3689 ARRAY_SIZE(wm8958_snd_controls));
3690 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3691 ARRAY_SIZE(wm8958_dapm_widgets));
3692 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3693 ARRAY_SIZE(wm8994_lateclk_widgets));
3694 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3695 ARRAY_SIZE(wm8994_adc_widgets));
3696 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3697 ARRAY_SIZE(wm8994_dac_widgets));
3698 break;
Mark Brownc4431df2010-11-26 15:21:07 +00003699 }
3700
3701
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003702 wm_hubs_add_analogue_routes(codec, 0, 0);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003703 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Mark Brown9e6e96a2010-01-29 17:47:12 +00003704
Mark Brownc4431df2010-11-26 15:21:07 +00003705 switch (control->type) {
3706 case WM8994:
3707 snd_soc_dapm_add_routes(dapm, wm8994_intercon,
3708 ARRAY_SIZE(wm8994_intercon));
Mark Brown6ed8f142011-02-03 16:27:35 +00003709
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003710 if (wm8994->revision < 4) {
Mark Brown6ed8f142011-02-03 16:27:35 +00003711 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3712 ARRAY_SIZE(wm8994_revd_intercon));
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003713 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3714 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3715 } else {
3716 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3717 ARRAY_SIZE(wm8994_lateclk_intercon));
3718 }
Mark Brownc4431df2010-11-26 15:21:07 +00003719 break;
3720 case WM8958:
Mark Brown780e2802011-03-11 18:00:19 +00003721 if (wm8994->revision < 1) {
3722 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3723 ARRAY_SIZE(wm8994_revd_intercon));
3724 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3725 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3726 } else {
3727 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3728 ARRAY_SIZE(wm8994_lateclk_intercon));
3729 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
3730 ARRAY_SIZE(wm8958_intercon));
3731 }
Mark Brownf701a2e2011-03-09 19:31:01 +00003732
3733 wm8958_dsp2_init(codec);
Mark Brownc4431df2010-11-26 15:21:07 +00003734 break;
Mark Brown81204c82011-05-24 17:35:53 +08003735 case WM1811:
3736 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3737 ARRAY_SIZE(wm8994_lateclk_intercon));
3738 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
3739 ARRAY_SIZE(wm8958_intercon));
3740 break;
Mark Brownc4431df2010-11-26 15:21:07 +00003741 }
3742
Mark Brown9e6e96a2010-01-29 17:47:12 +00003743 return 0;
3744
Mark Brown88766982010-03-29 20:57:12 +01003745err_irq:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003746 if (wm8994->jackdet)
3747 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003748 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
3749 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
3750 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
Mark Brown9b7c5252011-02-17 20:05:44 -08003751 if (wm8994->micdet_irq)
3752 free_irq(wm8994->micdet_irq, wm8994);
Mark Brownc7ebf932011-07-12 19:47:59 +09003753 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01003754 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09003755 &wm8994->fll_locked[i]);
Mark Brown2a8a8562011-07-24 12:20:41 +01003756 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003757 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01003758 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
3759 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
3760 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Browna421a0e2011-12-29 11:08:34 +00003761
Mark Brown9e6e96a2010-01-29 17:47:12 +00003762 return ret;
3763}
3764
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003765static int wm8994_codec_remove(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003766{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003767 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003768 struct wm8994 *control = wm8994->wm8994;
Mark Brownc7ebf932011-07-12 19:47:59 +09003769 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003770
3771 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003772
Mark Brown39fb51a2010-11-26 17:23:43 +00003773 pm_runtime_disable(codec->dev);
3774
Mark Brownc7ebf932011-07-12 19:47:59 +09003775 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01003776 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09003777 &wm8994->fll_locked[i]);
3778
Mark Brown2a8a8562011-07-24 12:20:41 +01003779 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003780 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01003781 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
3782 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
3783 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Brownb30ead52011-07-12 15:47:17 +09003784
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003785 if (wm8994->jackdet)
3786 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
3787
Mark Brown3a423152010-11-26 15:21:06 +00003788 switch (control->type) {
3789 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003790 if (wm8994->micdet_irq)
3791 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003792 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
Mark Brown3a423152010-11-26 15:21:06 +00003793 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003794 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
Mark Brown3a423152010-11-26 15:21:06 +00003795 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003796 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
Mark Brown3a423152010-11-26 15:21:06 +00003797 wm8994);
3798 break;
Mark Brown821edd22010-11-26 15:21:09 +00003799
Mark Brown81204c82011-05-24 17:35:53 +08003800 case WM1811:
Mark Brown821edd22010-11-26 15:21:09 +00003801 case WM8958:
Mark Brown9b7c5252011-02-17 20:05:44 -08003802 if (wm8994->micdet_irq)
3803 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown821edd22010-11-26 15:21:09 +00003804 break;
Mark Brown3a423152010-11-26 15:21:06 +00003805 }
Mark Brownfbbf5922011-03-11 18:09:04 +00003806 if (wm8994->mbc)
3807 release_firmware(wm8994->mbc);
Mark Brown09e10d72011-03-16 22:57:47 +00003808 if (wm8994->mbc_vss)
3809 release_firmware(wm8994->mbc_vss);
Mark Brown31215872011-03-17 20:23:43 +00003810 if (wm8994->enh_eq)
3811 release_firmware(wm8994->enh_eq);
Axel Lin24fb2b12010-11-23 15:58:39 +08003812 kfree(wm8994->retune_mobile_texts);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003813
3814 return 0;
3815}
3816
Mark Brown1b39bf32011-12-29 12:18:53 +00003817static int wm8994_soc_volatile(struct snd_soc_codec *codec,
3818 unsigned int reg)
3819{
3820 return true;
3821}
3822
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003823static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
3824 .probe = wm8994_codec_probe,
3825 .remove = wm8994_codec_remove,
3826 .suspend = wm8994_suspend,
3827 .resume = wm8994_resume,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003828 .set_bias_level = wm8994_set_bias_level,
Mark Brown1b39bf32011-12-29 12:18:53 +00003829 .reg_cache_size = WM8994_MAX_REGISTER,
3830 .volatile_register = wm8994_soc_volatile,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003831};
3832
3833static int __devinit wm8994_probe(struct platform_device *pdev)
3834{
3835 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
3836 wm8994_dai, ARRAY_SIZE(wm8994_dai));
3837}
3838
3839static int __devexit wm8994_remove(struct platform_device *pdev)
3840{
3841 snd_soc_unregister_codec(&pdev->dev);
3842 return 0;
3843}
3844
Mark Brown9e6e96a2010-01-29 17:47:12 +00003845static struct platform_driver wm8994_codec_driver = {
3846 .driver = {
3847 .name = "wm8994-codec",
3848 .owner = THIS_MODULE,
3849 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003850 .probe = wm8994_probe,
3851 .remove = __devexit_p(wm8994_remove),
Mark Brown9e6e96a2010-01-29 17:47:12 +00003852};
3853
Mark Brown5bbcc3c2011-11-23 22:52:08 +00003854module_platform_driver(wm8994_codec_driver);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003855
3856MODULE_DESCRIPTION("ASoC WM8994 driver");
3857MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
3858MODULE_LICENSE("GPL");
3859MODULE_ALIAS("platform:wm8994-codec");