blob: 0f36eeeb5fae66816aa83c977b8617c4a693df23 [file] [log] [blame]
Mark Brown9e6e96a2010-01-29 17:47:12 +00001/*
2 * wm8994.c -- WM8994 ALSA SoC Audio driver
3 *
4 * Copyright 2009 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
20#include <linux/platform_device.h>
Mark Brown39fb51a2010-11-26 17:23:43 +000021#include <linux/pm_runtime.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000022#include <linux/regulator/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000024#include <sound/core.h>
Mark Brown821edd22010-11-26 15:21:09 +000025#include <sound/jack.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000026#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000029#include <sound/initval.h>
30#include <sound/tlv.h>
Mark Brown2bbb5d62010-12-05 12:50:12 +000031#include <trace/events/asoc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000032
33#include <linux/mfd/wm8994/core.h>
34#include <linux/mfd/wm8994/registers.h>
35#include <linux/mfd/wm8994/pdata.h>
36#include <linux/mfd/wm8994/gpio.h>
37
38#include "wm8994.h"
39#include "wm_hubs.h"
40
Mark Brown9e6e96a2010-01-29 17:47:12 +000041#define WM8994_NUM_DRC 3
42#define WM8994_NUM_EQ 3
43
44static int wm8994_drc_base[] = {
45 WM8994_AIF1_DRC1_1,
46 WM8994_AIF1_DRC2_1,
47 WM8994_AIF2_DRC_1,
48};
49
50static int wm8994_retune_mobile_base[] = {
51 WM8994_AIF1_DAC1_EQ_GAINS_1,
52 WM8994_AIF1_DAC2_EQ_GAINS_1,
53 WM8994_AIF2_EQ_GAINS_1,
54};
55
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +000056static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg)
Mark Brown9e6e96a2010-01-29 17:47:12 +000057{
Mark Brownaf9af862011-03-16 21:05:06 +000058 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
59 struct wm8994 *control = wm8994->control_data;
60
Mark Browne88ff1e2010-07-09 00:12:08 +090061 switch (reg) {
62 case WM8994_GPIO_1:
63 case WM8994_GPIO_2:
64 case WM8994_GPIO_3:
65 case WM8994_GPIO_4:
66 case WM8994_GPIO_5:
67 case WM8994_GPIO_6:
68 case WM8994_GPIO_7:
69 case WM8994_GPIO_8:
70 case WM8994_GPIO_9:
71 case WM8994_GPIO_10:
72 case WM8994_GPIO_11:
73 case WM8994_INTERRUPT_STATUS_1:
74 case WM8994_INTERRUPT_STATUS_2:
75 case WM8994_INTERRUPT_RAW_STATUS_2:
76 return 1;
Mark Brownaf9af862011-03-16 21:05:06 +000077
78 case WM8958_DSP2_PROGRAM:
79 case WM8958_DSP2_CONFIG:
80 case WM8958_DSP2_EXECCONTROL:
81 if (control->type == WM8958)
82 return 1;
83 else
84 return 0;
85
Mark Browne88ff1e2010-07-09 00:12:08 +090086 default:
87 break;
88 }
89
Mark Brown7b306da2010-11-16 20:11:40 +000090 if (reg >= WM8994_CACHE_SIZE)
Mark Brown9e6e96a2010-01-29 17:47:12 +000091 return 0;
Mark Brown7b306da2010-11-16 20:11:40 +000092 return wm8994_access_masks[reg].readable != 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +000093}
94
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +000095static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg)
Mark Brown9e6e96a2010-01-29 17:47:12 +000096{
Mark Brownca9aef52010-11-26 17:23:41 +000097 if (reg >= WM8994_CACHE_SIZE)
Mark Brown9e6e96a2010-01-29 17:47:12 +000098 return 1;
99
100 switch (reg) {
101 case WM8994_SOFTWARE_RESET:
102 case WM8994_CHIP_REVISION:
103 case WM8994_DC_SERVO_1:
104 case WM8994_DC_SERVO_READBACK:
105 case WM8994_RATE_STATUS:
106 case WM8994_LDO_1:
107 case WM8994_LDO_2:
Mark Brownd6addcc2010-11-26 15:21:08 +0000108 case WM8958_DSP2_EXECCONTROL:
Mark Brown821edd22010-11-26 15:21:09 +0000109 case WM8958_MIC_DETECT_3:
Mark Brown79ef0ab2011-08-01 13:02:17 +0900110 case WM8994_DC_SERVO_4E:
Mark Brown9e6e96a2010-01-29 17:47:12 +0000111 return 1;
112 default:
113 return 0;
114 }
115}
116
117static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
118 unsigned int value)
119{
Mark Brownca9aef52010-11-26 17:23:41 +0000120 int ret;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000121
122 BUG_ON(reg > WM8994_MAX_REGISTER);
123
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +0000124 if (!wm8994_volatile(codec, reg)) {
Mark Brownca9aef52010-11-26 17:23:41 +0000125 ret = snd_soc_cache_write(codec, reg, value);
126 if (ret != 0)
127 dev_err(codec->dev, "Cache write to %x failed: %d\n",
128 reg, ret);
129 }
Mark Brown9e6e96a2010-01-29 17:47:12 +0000130
131 return wm8994_reg_write(codec->control_data, reg, value);
132}
133
134static unsigned int wm8994_read(struct snd_soc_codec *codec,
135 unsigned int reg)
136{
Mark Brownca9aef52010-11-26 17:23:41 +0000137 unsigned int val;
138 int ret;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000139
140 BUG_ON(reg > WM8994_MAX_REGISTER);
141
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +0000142 if (!wm8994_volatile(codec, reg) && wm8994_readable(codec, reg) &&
Mark Brownca9aef52010-11-26 17:23:41 +0000143 reg < codec->driver->reg_cache_size) {
144 ret = snd_soc_cache_read(codec, reg, &val);
145 if (ret >= 0)
146 return val;
147 else
148 dev_err(codec->dev, "Cache read from %x failed: %d\n",
149 reg, ret);
150 }
151
152 return wm8994_reg_read(codec->control_data, reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000153}
154
155static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
156{
Mark Brownb2c812e2010-04-14 15:35:19 +0900157 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000158 int rate;
159 int reg1 = 0;
160 int offset;
161
162 if (aif)
163 offset = 4;
164 else
165 offset = 0;
166
167 switch (wm8994->sysclk[aif]) {
168 case WM8994_SYSCLK_MCLK1:
169 rate = wm8994->mclk[0];
170 break;
171
172 case WM8994_SYSCLK_MCLK2:
173 reg1 |= 0x8;
174 rate = wm8994->mclk[1];
175 break;
176
177 case WM8994_SYSCLK_FLL1:
178 reg1 |= 0x10;
179 rate = wm8994->fll[0].out;
180 break;
181
182 case WM8994_SYSCLK_FLL2:
183 reg1 |= 0x18;
184 rate = wm8994->fll[1].out;
185 break;
186
187 default:
188 return -EINVAL;
189 }
190
191 if (rate >= 13500000) {
192 rate /= 2;
193 reg1 |= WM8994_AIF1CLK_DIV;
194
195 dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
196 aif + 1, rate);
197 }
Mark Brown5e5e2be2010-04-25 12:20:30 +0100198
Mark Brown9e6e96a2010-01-29 17:47:12 +0000199 wm8994->aifclk[aif] = rate;
200
201 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
202 WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
203 reg1);
204
205 return 0;
206}
207
208static int configure_clock(struct snd_soc_codec *codec)
209{
Mark Brownb2c812e2010-04-14 15:35:19 +0900210 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000211 int old, new;
212
213 /* Bring up the AIF clocks first */
214 configure_aif_clock(codec, 0);
215 configure_aif_clock(codec, 1);
216
217 /* Then switch CLK_SYS over to the higher of them; a change
218 * can only happen as a result of a clocking change which can
219 * only be made outside of DAPM so we can safely redo the
220 * clocking.
221 */
222
223 /* If they're equal it doesn't matter which is used */
224 if (wm8994->aifclk[0] == wm8994->aifclk[1])
225 return 0;
226
227 if (wm8994->aifclk[0] < wm8994->aifclk[1])
228 new = WM8994_SYSCLK_SRC;
229 else
230 new = 0;
231
232 old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
233
234 /* If there's no change then we're done. */
235 if (old == new)
236 return 0;
237
238 snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
239
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200240 snd_soc_dapm_sync(&codec->dapm);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000241
242 return 0;
243}
244
245static int check_clk_sys(struct snd_soc_dapm_widget *source,
246 struct snd_soc_dapm_widget *sink)
247{
248 int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
249 const char *clk;
250
251 /* Check what we're currently using for CLK_SYS */
252 if (reg & WM8994_SYSCLK_SRC)
253 clk = "AIF2CLK";
254 else
255 clk = "AIF1CLK";
256
257 return strcmp(source->name, clk) == 0;
258}
259
260static const char *sidetone_hpf_text[] = {
261 "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
262};
263
264static const struct soc_enum sidetone_hpf =
265 SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
266
Uk Kim146fd572010-12-07 13:58:40 +0000267static const char *adc_hpf_text[] = {
268 "HiFi", "Voice 1", "Voice 2", "Voice 3"
269};
270
271static const struct soc_enum aif1adc1_hpf =
272 SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
273
274static const struct soc_enum aif1adc2_hpf =
275 SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
276
277static const struct soc_enum aif2adc_hpf =
278 SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
279
Mark Brown9e6e96a2010-01-29 17:47:12 +0000280static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
281static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
282static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
283static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
284static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
285
286#define WM8994_DRC_SWITCH(xname, reg, shift) \
287{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
288 .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
289 .put = wm8994_put_drc_sw, \
290 .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
291
292static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
293 struct snd_ctl_elem_value *ucontrol)
294{
295 struct soc_mixer_control *mc =
296 (struct soc_mixer_control *)kcontrol->private_value;
297 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
298 int mask, ret;
299
300 /* Can't enable both ADC and DAC paths simultaneously */
301 if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
302 mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
303 WM8994_AIF1ADC1R_DRC_ENA_MASK;
304 else
305 mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
306
307 ret = snd_soc_read(codec, mc->reg);
308 if (ret < 0)
309 return ret;
310 if (ret & mask)
311 return -EINVAL;
312
313 return snd_soc_put_volsw(kcontrol, ucontrol);
314}
315
Mark Brown9e6e96a2010-01-29 17:47:12 +0000316static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
317{
Mark Brownb2c812e2010-04-14 15:35:19 +0900318 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000319 struct wm8994_pdata *pdata = wm8994->pdata;
320 int base = wm8994_drc_base[drc];
321 int cfg = wm8994->drc_cfg[drc];
322 int save, i;
323
324 /* Save any enables; the configuration should clear them. */
325 save = snd_soc_read(codec, base);
326 save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
327 WM8994_AIF1ADC1R_DRC_ENA;
328
329 for (i = 0; i < WM8994_DRC_REGS; i++)
330 snd_soc_update_bits(codec, base + i, 0xffff,
331 pdata->drc_cfgs[cfg].regs[i]);
332
333 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
334 WM8994_AIF1ADC1L_DRC_ENA |
335 WM8994_AIF1ADC1R_DRC_ENA, save);
336}
337
338/* Icky as hell but saves code duplication */
339static int wm8994_get_drc(const char *name)
340{
341 if (strcmp(name, "AIF1DRC1 Mode") == 0)
342 return 0;
343 if (strcmp(name, "AIF1DRC2 Mode") == 0)
344 return 1;
345 if (strcmp(name, "AIF2DRC Mode") == 0)
346 return 2;
347 return -EINVAL;
348}
349
350static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
351 struct snd_ctl_elem_value *ucontrol)
352{
353 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000354 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000355 struct wm8994_pdata *pdata = wm8994->pdata;
356 int drc = wm8994_get_drc(kcontrol->id.name);
357 int value = ucontrol->value.integer.value[0];
358
359 if (drc < 0)
360 return drc;
361
362 if (value >= pdata->num_drc_cfgs)
363 return -EINVAL;
364
365 wm8994->drc_cfg[drc] = value;
366
367 wm8994_set_drc(codec, drc);
368
369 return 0;
370}
371
372static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
373 struct snd_ctl_elem_value *ucontrol)
374{
375 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +0900376 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000377 int drc = wm8994_get_drc(kcontrol->id.name);
378
379 ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
380
381 return 0;
382}
383
384static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
385{
Mark Brownb2c812e2010-04-14 15:35:19 +0900386 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000387 struct wm8994_pdata *pdata = wm8994->pdata;
388 int base = wm8994_retune_mobile_base[block];
389 int iface, best, best_val, save, i, cfg;
390
391 if (!pdata || !wm8994->num_retune_mobile_texts)
392 return;
393
394 switch (block) {
395 case 0:
396 case 1:
397 iface = 0;
398 break;
399 case 2:
400 iface = 1;
401 break;
402 default:
403 return;
404 }
405
406 /* Find the version of the currently selected configuration
407 * with the nearest sample rate. */
408 cfg = wm8994->retune_mobile_cfg[block];
409 best = 0;
410 best_val = INT_MAX;
411 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
412 if (strcmp(pdata->retune_mobile_cfgs[i].name,
413 wm8994->retune_mobile_texts[cfg]) == 0 &&
414 abs(pdata->retune_mobile_cfgs[i].rate
415 - wm8994->dac_rates[iface]) < best_val) {
416 best = i;
417 best_val = abs(pdata->retune_mobile_cfgs[i].rate
418 - wm8994->dac_rates[iface]);
419 }
420 }
421
422 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
423 block,
424 pdata->retune_mobile_cfgs[best].name,
425 pdata->retune_mobile_cfgs[best].rate,
426 wm8994->dac_rates[iface]);
427
428 /* The EQ will be disabled while reconfiguring it, remember the
429 * current configuration.
430 */
431 save = snd_soc_read(codec, base);
432 save &= WM8994_AIF1DAC1_EQ_ENA;
433
434 for (i = 0; i < WM8994_EQ_REGS; i++)
435 snd_soc_update_bits(codec, base + i, 0xffff,
436 pdata->retune_mobile_cfgs[best].regs[i]);
437
438 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
439}
440
441/* Icky as hell but saves code duplication */
442static int wm8994_get_retune_mobile_block(const char *name)
443{
444 if (strcmp(name, "AIF1.1 EQ Mode") == 0)
445 return 0;
446 if (strcmp(name, "AIF1.2 EQ Mode") == 0)
447 return 1;
448 if (strcmp(name, "AIF2 EQ Mode") == 0)
449 return 2;
450 return -EINVAL;
451}
452
453static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
454 struct snd_ctl_elem_value *ucontrol)
455{
456 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000457 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000458 struct wm8994_pdata *pdata = wm8994->pdata;
459 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
460 int value = ucontrol->value.integer.value[0];
461
462 if (block < 0)
463 return block;
464
465 if (value >= pdata->num_retune_mobile_cfgs)
466 return -EINVAL;
467
468 wm8994->retune_mobile_cfg[block] = value;
469
470 wm8994_set_retune_mobile(codec, block);
471
472 return 0;
473}
474
475static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
476 struct snd_ctl_elem_value *ucontrol)
477{
478 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brown4a8d9292011-02-16 14:57:17 -0800479 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000480 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
481
482 ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
483
484 return 0;
485}
486
Mark Brown96b101e2010-11-18 15:49:38 +0000487static const char *aif_chan_src_text[] = {
Mark Brownf5548852010-08-31 19:39:48 +0100488 "Left", "Right"
489};
490
Mark Brown96b101e2010-11-18 15:49:38 +0000491static const struct soc_enum aif1adcl_src =
492 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
493
494static const struct soc_enum aif1adcr_src =
495 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
496
497static const struct soc_enum aif2adcl_src =
498 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
499
500static const struct soc_enum aif2adcr_src =
501 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
502
Mark Brownf5548852010-08-31 19:39:48 +0100503static const struct soc_enum aif1dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000504 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100505
506static const struct soc_enum aif1dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000507 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100508
509static const struct soc_enum aif2dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000510 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100511
512static const struct soc_enum aif2dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000513 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100514
Mark Brown154b26a2010-12-09 12:07:44 +0000515static const char *osr_text[] = {
516 "Low Power", "High Performance",
517};
518
519static const struct soc_enum dac_osr =
520 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
521
522static const struct soc_enum adc_osr =
523 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
524
Mark Brown9e6e96a2010-01-29 17:47:12 +0000525static const struct snd_kcontrol_new wm8994_snd_controls[] = {
526SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
527 WM8994_AIF1_ADC1_RIGHT_VOLUME,
528 1, 119, 0, digital_tlv),
529SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
530 WM8994_AIF1_ADC2_RIGHT_VOLUME,
531 1, 119, 0, digital_tlv),
532SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
533 WM8994_AIF2_ADC_RIGHT_VOLUME,
534 1, 119, 0, digital_tlv),
535
Mark Brown96b101e2010-11-18 15:49:38 +0000536SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
537SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000538SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
539SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
Mark Brown96b101e2010-11-18 15:49:38 +0000540
Mark Brownf5548852010-08-31 19:39:48 +0100541SOC_ENUM("AIF1DACL Source", aif1dacl_src),
542SOC_ENUM("AIF1DACR Source", aif1dacr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000543SOC_ENUM("AIF2DACL Source", aif2dacl_src),
544SOC_ENUM("AIF2DACR Source", aif2dacr_src),
Mark Brownf5548852010-08-31 19:39:48 +0100545
Mark Brown9e6e96a2010-01-29 17:47:12 +0000546SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
547 WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
548SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
549 WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
550SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
551 WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
552
553SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
554SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
555
556SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
557SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
558SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
559
560WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
561WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
562WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
563
564WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
565WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
566WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
567
568WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
569WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
570WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
571
572SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
573 5, 12, 0, st_tlv),
574SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
575 0, 12, 0, st_tlv),
576SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
577 5, 12, 0, st_tlv),
578SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
579 0, 12, 0, st_tlv),
580SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
581SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
582
Uk Kim146fd572010-12-07 13:58:40 +0000583SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
584SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
585
586SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
587SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
588
589SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
590SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
591
Mark Brown154b26a2010-12-09 12:07:44 +0000592SOC_ENUM("ADC OSR", adc_osr),
593SOC_ENUM("DAC OSR", dac_osr),
594
Mark Brown9e6e96a2010-01-29 17:47:12 +0000595SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
596 WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
597SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
598 WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
599
600SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
601 WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
602SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
603 WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
604
605SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
606 6, 1, 1, wm_hubs_spkmix_tlv),
607SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
608 2, 1, 1, wm_hubs_spkmix_tlv),
609
610SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
611 6, 1, 1, wm_hubs_spkmix_tlv),
612SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
613 2, 1, 1, wm_hubs_spkmix_tlv),
614
615SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
616 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000617SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000618 8, 1, 0),
619SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
620 10, 15, 0, wm8994_3d_tlv),
621SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
622 8, 1, 0),
Mark Brown458350b2010-12-20 14:35:09 +0000623SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000624 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000625SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000626 8, 1, 0),
627};
628
629static const struct snd_kcontrol_new wm8994_eq_controls[] = {
630SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
631 eq_tlv),
632SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
633 eq_tlv),
634SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
635 eq_tlv),
636SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
637 eq_tlv),
638SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
639 eq_tlv),
640
641SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
642 eq_tlv),
643SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
644 eq_tlv),
645SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
646 eq_tlv),
647SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
648 eq_tlv),
649SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
650 eq_tlv),
651
652SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
653 eq_tlv),
654SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
655 eq_tlv),
656SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
657 eq_tlv),
658SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
659 eq_tlv),
660SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
661 eq_tlv),
662};
663
Mark Brownc4431df2010-11-26 15:21:07 +0000664static const struct snd_kcontrol_new wm8958_snd_controls[] = {
665SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
666};
667
Mark Brown9e6e96a2010-01-29 17:47:12 +0000668static int clk_sys_event(struct snd_soc_dapm_widget *w,
669 struct snd_kcontrol *kcontrol, int event)
670{
671 struct snd_soc_codec *codec = w->codec;
672
673 switch (event) {
674 case SND_SOC_DAPM_PRE_PMU:
675 return configure_clock(codec);
676
677 case SND_SOC_DAPM_POST_PMD:
678 configure_clock(codec);
679 break;
680 }
681
682 return 0;
683}
684
Mark Brown4b7ed832011-08-10 17:47:33 +0900685static void vmid_reference(struct snd_soc_codec *codec)
686{
687 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
688
689 wm8994->vmid_refcount++;
690
691 dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
692 wm8994->vmid_refcount);
693
694 if (wm8994->vmid_refcount == 1) {
695 /* Startup bias, VMID ramp & buffer */
696 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
697 WM8994_STARTUP_BIAS_ENA |
698 WM8994_VMID_BUF_ENA |
699 WM8994_VMID_RAMP_MASK,
700 WM8994_STARTUP_BIAS_ENA |
701 WM8994_VMID_BUF_ENA |
702 (0x11 << WM8994_VMID_RAMP_SHIFT));
703
704 /* Main bias enable, VMID=2x40k */
705 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
706 WM8994_BIAS_ENA |
707 WM8994_VMID_SEL_MASK,
708 WM8994_BIAS_ENA | 0x2);
709
710 msleep(20);
711 }
712}
713
714static void vmid_dereference(struct snd_soc_codec *codec)
715{
716 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
717
718 wm8994->vmid_refcount--;
719
720 dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
721 wm8994->vmid_refcount);
722
723 if (wm8994->vmid_refcount == 0) {
724 /* Switch over to startup biases */
725 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
726 WM8994_BIAS_SRC |
727 WM8994_STARTUP_BIAS_ENA |
728 WM8994_VMID_BUF_ENA |
729 WM8994_VMID_RAMP_MASK,
730 WM8994_BIAS_SRC |
731 WM8994_STARTUP_BIAS_ENA |
732 WM8994_VMID_BUF_ENA |
733 (1 << WM8994_VMID_RAMP_SHIFT));
734
735 /* Disable main biases */
736 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
737 WM8994_BIAS_ENA |
738 WM8994_VMID_SEL_MASK, 0);
739
740 /* Discharge line */
741 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
742 WM8994_LINEOUT1_DISCH |
743 WM8994_LINEOUT2_DISCH,
744 WM8994_LINEOUT1_DISCH |
745 WM8994_LINEOUT2_DISCH);
746
747 msleep(5);
748
749 /* Switch off startup biases */
750 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
751 WM8994_BIAS_SRC |
752 WM8994_STARTUP_BIAS_ENA |
753 WM8994_VMID_BUF_ENA |
754 WM8994_VMID_RAMP_MASK, 0);
755 }
756}
757
758static int vmid_event(struct snd_soc_dapm_widget *w,
759 struct snd_kcontrol *kcontrol, int event)
760{
761 struct snd_soc_codec *codec = w->codec;
762
763 switch (event) {
764 case SND_SOC_DAPM_PRE_PMU:
765 vmid_reference(codec);
766 break;
767
768 case SND_SOC_DAPM_POST_PMD:
769 vmid_dereference(codec);
770 break;
771 }
772
773 return 0;
774}
775
Mark Brown9e6e96a2010-01-29 17:47:12 +0000776static void wm8994_update_class_w(struct snd_soc_codec *codec)
777{
Mark Brownfec6dd82010-10-27 13:48:36 -0700778 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000779 int enable = 1;
780 int source = 0; /* GCC flow analysis can't track enable */
781 int reg, reg_r;
782
783 /* Only support direct DAC->headphone paths */
784 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
785 if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
Mark Brownee839a22010-04-20 13:57:08 +0900786 dev_vdbg(codec->dev, "HPL connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000787 enable = 0;
788 }
789
790 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
791 if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
Mark Brownee839a22010-04-20 13:57:08 +0900792 dev_vdbg(codec->dev, "HPR connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000793 enable = 0;
794 }
795
796 /* We also need the same setting for L/R and only one path */
797 reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
798 switch (reg) {
799 case WM8994_AIF2DACL_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900800 dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000801 source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
802 break;
803 case WM8994_AIF1DAC2L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900804 dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000805 source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
806 break;
807 case WM8994_AIF1DAC1L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900808 dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000809 source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
810 break;
811 default:
Mark Brownee839a22010-04-20 13:57:08 +0900812 dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000813 enable = 0;
814 break;
815 }
816
817 reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
818 if (reg_r != reg) {
Mark Brownee839a22010-04-20 13:57:08 +0900819 dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000820 enable = 0;
821 }
822
823 if (enable) {
824 dev_dbg(codec->dev, "Class W enabled\n");
825 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
826 WM8994_CP_DYN_PWR |
827 WM8994_CP_DYN_SRC_SEL_MASK,
828 source | WM8994_CP_DYN_PWR);
Mark Brownfec6dd82010-10-27 13:48:36 -0700829 wm8994->hubs.class_w = true;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000830
831 } else {
832 dev_dbg(codec->dev, "Class W disabled\n");
833 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
834 WM8994_CP_DYN_PWR, 0);
Mark Brownfec6dd82010-10-27 13:48:36 -0700835 wm8994->hubs.class_w = false;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000836 }
837}
838
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000839static int late_enable_ev(struct snd_soc_dapm_widget *w,
840 struct snd_kcontrol *kcontrol, int event)
841{
842 struct snd_soc_codec *codec = w->codec;
843 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
844
845 switch (event) {
846 case SND_SOC_DAPM_PRE_PMU:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000847 if (wm8994->aif1clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000848 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
849 WM8994_AIF1CLK_ENA_MASK,
850 WM8994_AIF1CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000851 wm8994->aif1clk_enable = 0;
852 }
853 if (wm8994->aif2clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000854 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
855 WM8994_AIF2CLK_ENA_MASK,
856 WM8994_AIF2CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000857 wm8994->aif2clk_enable = 0;
858 }
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000859 break;
860 }
861
Mark Brownc6b7b572011-03-11 18:13:12 +0000862 /* We may also have postponed startup of DSP, handle that. */
863 wm8958_aif_ev(w, kcontrol, event);
864
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000865 return 0;
866}
867
868static int late_disable_ev(struct snd_soc_dapm_widget *w,
869 struct snd_kcontrol *kcontrol, int event)
870{
871 struct snd_soc_codec *codec = w->codec;
872 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
873
874 switch (event) {
875 case SND_SOC_DAPM_POST_PMD:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000876 if (wm8994->aif1clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000877 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
878 WM8994_AIF1CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000879 wm8994->aif1clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000880 }
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000881 if (wm8994->aif2clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000882 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
883 WM8994_AIF2CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000884 wm8994->aif2clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000885 }
886 break;
887 }
888
889 return 0;
890}
891
892static int aif1clk_ev(struct snd_soc_dapm_widget *w,
893 struct snd_kcontrol *kcontrol, int event)
894{
895 struct snd_soc_codec *codec = w->codec;
896 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
897
898 switch (event) {
899 case SND_SOC_DAPM_PRE_PMU:
900 wm8994->aif1clk_enable = 1;
901 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000902 case SND_SOC_DAPM_POST_PMD:
903 wm8994->aif1clk_disable = 1;
904 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000905 }
906
907 return 0;
908}
909
910static int aif2clk_ev(struct snd_soc_dapm_widget *w,
911 struct snd_kcontrol *kcontrol, int event)
912{
913 struct snd_soc_codec *codec = w->codec;
914 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
915
916 switch (event) {
917 case SND_SOC_DAPM_PRE_PMU:
918 wm8994->aif2clk_enable = 1;
919 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000920 case SND_SOC_DAPM_POST_PMD:
921 wm8994->aif2clk_disable = 1;
922 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000923 }
924
925 return 0;
926}
927
Dimitris Papastamos04d28682011-03-01 11:47:10 +0000928static int adc_mux_ev(struct snd_soc_dapm_widget *w,
929 struct snd_kcontrol *kcontrol, int event)
930{
931 late_enable_ev(w, kcontrol, event);
932 return 0;
933}
934
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +0000935static int micbias_ev(struct snd_soc_dapm_widget *w,
936 struct snd_kcontrol *kcontrol, int event)
937{
938 late_enable_ev(w, kcontrol, event);
939 return 0;
940}
941
Dimitris Papastamosc52fd022011-02-11 16:32:12 +0000942static int dac_ev(struct snd_soc_dapm_widget *w,
943 struct snd_kcontrol *kcontrol, int event)
944{
945 struct snd_soc_codec *codec = w->codec;
946 unsigned int mask = 1 << w->shift;
947
948 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
949 mask, mask);
950 return 0;
951}
952
Mark Brown9e6e96a2010-01-29 17:47:12 +0000953static const char *hp_mux_text[] = {
954 "Mixer",
955 "DAC",
956};
957
958#define WM8994_HP_ENUM(xname, xenum) \
959{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
960 .info = snd_soc_info_enum_double, \
961 .get = snd_soc_dapm_get_enum_double, \
962 .put = wm8994_put_hp_enum, \
963 .private_value = (unsigned long)&xenum }
964
965static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
966 struct snd_ctl_elem_value *ucontrol)
967{
Jarkko Nikula9d035452011-05-13 19:16:52 +0300968 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
969 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +0000970 struct snd_soc_codec *codec = w->codec;
971 int ret;
972
973 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
974
975 wm8994_update_class_w(codec);
976
977 return ret;
978}
979
980static const struct soc_enum hpl_enum =
981 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
982
983static const struct snd_kcontrol_new hpl_mux =
984 WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
985
986static const struct soc_enum hpr_enum =
987 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
988
989static const struct snd_kcontrol_new hpr_mux =
990 WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
991
992static const char *adc_mux_text[] = {
993 "ADC",
994 "DMIC",
995};
996
997static const struct soc_enum adc_enum =
998 SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
999
1000static const struct snd_kcontrol_new adcl_mux =
1001 SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
1002
1003static const struct snd_kcontrol_new adcr_mux =
1004 SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
1005
1006static const struct snd_kcontrol_new left_speaker_mixer[] = {
1007SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
1008SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
1009SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
1010SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
1011SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
1012};
1013
1014static const struct snd_kcontrol_new right_speaker_mixer[] = {
1015SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
1016SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
1017SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
1018SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
1019SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
1020};
1021
1022/* Debugging; dump chip status after DAPM transitions */
1023static int post_ev(struct snd_soc_dapm_widget *w,
1024 struct snd_kcontrol *kcontrol, int event)
1025{
1026 struct snd_soc_codec *codec = w->codec;
1027 dev_dbg(codec->dev, "SRC status: %x\n",
1028 snd_soc_read(codec,
1029 WM8994_RATE_STATUS));
1030 return 0;
1031}
1032
1033static const struct snd_kcontrol_new aif1adc1l_mix[] = {
1034SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1035 1, 1, 0),
1036SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1037 0, 1, 0),
1038};
1039
1040static const struct snd_kcontrol_new aif1adc1r_mix[] = {
1041SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1042 1, 1, 0),
1043SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1044 0, 1, 0),
1045};
1046
Mark Browna3257ba2010-07-19 14:02:34 +01001047static const struct snd_kcontrol_new aif1adc2l_mix[] = {
1048SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1049 1, 1, 0),
1050SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1051 0, 1, 0),
1052};
1053
1054static const struct snd_kcontrol_new aif1adc2r_mix[] = {
1055SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1056 1, 1, 0),
1057SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1058 0, 1, 0),
1059};
1060
Mark Brown9e6e96a2010-01-29 17:47:12 +00001061static const struct snd_kcontrol_new aif2dac2l_mix[] = {
1062SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1063 5, 1, 0),
1064SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1065 4, 1, 0),
1066SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1067 2, 1, 0),
1068SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1069 1, 1, 0),
1070SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1071 0, 1, 0),
1072};
1073
1074static const struct snd_kcontrol_new aif2dac2r_mix[] = {
1075SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1076 5, 1, 0),
1077SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1078 4, 1, 0),
1079SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1080 2, 1, 0),
1081SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1082 1, 1, 0),
1083SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1084 0, 1, 0),
1085};
1086
1087#define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
1088{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1089 .info = snd_soc_info_volsw, \
1090 .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
1091 .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
1092
1093static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
1094 struct snd_ctl_elem_value *ucontrol)
1095{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001096 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1097 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001098 struct snd_soc_codec *codec = w->codec;
1099 int ret;
1100
1101 ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
1102
1103 wm8994_update_class_w(codec);
1104
1105 return ret;
1106}
1107
1108static const struct snd_kcontrol_new dac1l_mix[] = {
1109WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1110 5, 1, 0),
1111WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1112 4, 1, 0),
1113WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1114 2, 1, 0),
1115WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1116 1, 1, 0),
1117WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1118 0, 1, 0),
1119};
1120
1121static const struct snd_kcontrol_new dac1r_mix[] = {
1122WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1123 5, 1, 0),
1124WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1125 4, 1, 0),
1126WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1127 2, 1, 0),
1128WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1129 1, 1, 0),
1130WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1131 0, 1, 0),
1132};
1133
1134static const char *sidetone_text[] = {
1135 "ADC/DMIC1", "DMIC2",
1136};
1137
1138static const struct soc_enum sidetone1_enum =
1139 SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
1140
1141static const struct snd_kcontrol_new sidetone1_mux =
1142 SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
1143
1144static const struct soc_enum sidetone2_enum =
1145 SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
1146
1147static const struct snd_kcontrol_new sidetone2_mux =
1148 SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
1149
1150static const char *aif1dac_text[] = {
1151 "AIF1DACDAT", "AIF3DACDAT",
1152};
1153
1154static const struct soc_enum aif1dac_enum =
1155 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
1156
1157static const struct snd_kcontrol_new aif1dac_mux =
1158 SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
1159
1160static const char *aif2dac_text[] = {
1161 "AIF2DACDAT", "AIF3DACDAT",
1162};
1163
1164static const struct soc_enum aif2dac_enum =
1165 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
1166
1167static const struct snd_kcontrol_new aif2dac_mux =
1168 SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
1169
1170static const char *aif2adc_text[] = {
1171 "AIF2ADCDAT", "AIF3DACDAT",
1172};
1173
1174static const struct soc_enum aif2adc_enum =
1175 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
1176
1177static const struct snd_kcontrol_new aif2adc_mux =
1178 SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
1179
1180static const char *aif3adc_text[] = {
Mark Brownc4431df2010-11-26 15:21:07 +00001181 "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
Mark Brown9e6e96a2010-01-29 17:47:12 +00001182};
1183
Mark Brownc4431df2010-11-26 15:21:07 +00001184static const struct soc_enum wm8994_aif3adc_enum =
Mark Brown9e6e96a2010-01-29 17:47:12 +00001185 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
1186
Mark Brownc4431df2010-11-26 15:21:07 +00001187static const struct snd_kcontrol_new wm8994_aif3adc_mux =
1188 SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
1189
1190static const struct soc_enum wm8958_aif3adc_enum =
1191 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
1192
1193static const struct snd_kcontrol_new wm8958_aif3adc_mux =
1194 SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
1195
1196static const char *mono_pcm_out_text[] = {
1197 "None", "AIF2ADCL", "AIF2ADCR",
1198};
1199
1200static const struct soc_enum mono_pcm_out_enum =
1201 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
1202
1203static const struct snd_kcontrol_new mono_pcm_out_mux =
1204 SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
1205
1206static const char *aif2dac_src_text[] = {
1207 "AIF2", "AIF3",
1208};
1209
1210/* Note that these two control shouldn't be simultaneously switched to AIF3 */
1211static const struct soc_enum aif2dacl_src_enum =
1212 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
1213
1214static const struct snd_kcontrol_new aif2dacl_src_mux =
1215 SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
1216
1217static const struct soc_enum aif2dacr_src_enum =
1218 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
1219
1220static const struct snd_kcontrol_new aif2dacr_src_mux =
1221 SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001222
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001223static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
1224SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
1225 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1226SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
1227 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1228
1229SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1230 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1231SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1232 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1233SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1234 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1235SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1236 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Mark Brownb70a51b2011-06-29 00:21:09 -07001237SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
1238 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1239
1240SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1241 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
1242 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1243SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1244 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
1245 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1246SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
1247 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1248SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
1249 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001250
1251SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
1252};
1253
1254static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
1255SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
Mark Brownb70a51b2011-06-29 00:21:09 -07001256SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
1257SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
1258SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1259 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
1260SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1261 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
1262SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
1263SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001264};
1265
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001266static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
1267SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
1268 dac_ev, SND_SOC_DAPM_PRE_PMU),
1269SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
1270 dac_ev, SND_SOC_DAPM_PRE_PMU),
1271SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
1272 dac_ev, SND_SOC_DAPM_PRE_PMU),
1273SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
1274 dac_ev, SND_SOC_DAPM_PRE_PMU),
1275};
1276
1277static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
1278SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
Mark Brown0627bd22011-03-09 19:09:17 +00001279SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001280SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
1281SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
1282};
1283
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001284static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
1285SND_SOC_DAPM_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
1286 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1287SND_SOC_DAPM_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
1288 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1289};
1290
1291static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
1292SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
1293SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
1294};
1295
Mark Brown9e6e96a2010-01-29 17:47:12 +00001296static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
1297SND_SOC_DAPM_INPUT("DMIC1DAT"),
1298SND_SOC_DAPM_INPUT("DMIC2DAT"),
Mark Brown66b47fd2010-07-08 11:25:43 +09001299SND_SOC_DAPM_INPUT("Clock"),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001300
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001301SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
1302 SND_SOC_DAPM_PRE_PMU),
Mark Brown4b7ed832011-08-10 17:47:33 +09001303SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
1304 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001305
Mark Brown9e6e96a2010-01-29 17:47:12 +00001306SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
1307 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1308
1309SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
1310SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
1311SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
1312
Mark Brown7f94de42011-02-03 16:27:34 +00001313SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001314 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001315SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001316 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001317SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
1318 WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001319 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001320SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
1321 WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001322 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001323
Mark Brown7f94de42011-02-03 16:27:34 +00001324SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001325 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001326SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001327 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001328SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
1329 WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001330 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001331SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
1332 WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001333 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001334
1335SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
1336 aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
1337SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
1338 aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
1339
Mark Browna3257ba2010-07-19 14:02:34 +01001340SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
1341 aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
1342SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
1343 aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
1344
Mark Brown9e6e96a2010-01-29 17:47:12 +00001345SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1346 aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
1347SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1348 aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
1349
1350SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
1351SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
1352
1353SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1354 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1355SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1356 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1357
1358SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
1359 WM8994_POWER_MANAGEMENT_4, 13, 0),
1360SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
1361 WM8994_POWER_MANAGEMENT_4, 12, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001362SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
1363 WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
1364 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1365SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
1366 WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
1367 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001368
1369SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
1370SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001371SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001372SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
1373
1374SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
1375SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
1376SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001377
1378SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
1379SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
1380
1381SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
1382
1383SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
1384SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
1385SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
1386SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
1387
1388/* Power is done with the muxes since the ADC power also controls the
1389 * downsampling chain, the chip will automatically manage the analogue
1390 * specific portions.
1391 */
1392SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
1393SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
1394
Mark Brown9e6e96a2010-01-29 17:47:12 +00001395SND_SOC_DAPM_POST("Debug log", post_ev),
1396};
1397
Mark Brownc4431df2010-11-26 15:21:07 +00001398static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
1399SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
1400};
Mark Brown9e6e96a2010-01-29 17:47:12 +00001401
Mark Brownc4431df2010-11-26 15:21:07 +00001402static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
1403SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
1404SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
1405SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
1406SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
1407};
1408
1409static const struct snd_soc_dapm_route intercon[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001410 { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
1411 { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
1412
1413 { "DSP1CLK", NULL, "CLK_SYS" },
1414 { "DSP2CLK", NULL, "CLK_SYS" },
1415 { "DSPINTCLK", NULL, "CLK_SYS" },
1416
1417 { "AIF1ADC1L", NULL, "AIF1CLK" },
1418 { "AIF1ADC1L", NULL, "DSP1CLK" },
1419 { "AIF1ADC1R", NULL, "AIF1CLK" },
1420 { "AIF1ADC1R", NULL, "DSP1CLK" },
1421 { "AIF1ADC1R", NULL, "DSPINTCLK" },
1422
1423 { "AIF1DAC1L", NULL, "AIF1CLK" },
1424 { "AIF1DAC1L", NULL, "DSP1CLK" },
1425 { "AIF1DAC1R", NULL, "AIF1CLK" },
1426 { "AIF1DAC1R", NULL, "DSP1CLK" },
1427 { "AIF1DAC1R", NULL, "DSPINTCLK" },
1428
1429 { "AIF1ADC2L", NULL, "AIF1CLK" },
1430 { "AIF1ADC2L", NULL, "DSP1CLK" },
1431 { "AIF1ADC2R", NULL, "AIF1CLK" },
1432 { "AIF1ADC2R", NULL, "DSP1CLK" },
1433 { "AIF1ADC2R", NULL, "DSPINTCLK" },
1434
1435 { "AIF1DAC2L", NULL, "AIF1CLK" },
1436 { "AIF1DAC2L", NULL, "DSP1CLK" },
1437 { "AIF1DAC2R", NULL, "AIF1CLK" },
1438 { "AIF1DAC2R", NULL, "DSP1CLK" },
1439 { "AIF1DAC2R", NULL, "DSPINTCLK" },
1440
1441 { "AIF2ADCL", NULL, "AIF2CLK" },
1442 { "AIF2ADCL", NULL, "DSP2CLK" },
1443 { "AIF2ADCR", NULL, "AIF2CLK" },
1444 { "AIF2ADCR", NULL, "DSP2CLK" },
1445 { "AIF2ADCR", NULL, "DSPINTCLK" },
1446
1447 { "AIF2DACL", NULL, "AIF2CLK" },
1448 { "AIF2DACL", NULL, "DSP2CLK" },
1449 { "AIF2DACR", NULL, "AIF2CLK" },
1450 { "AIF2DACR", NULL, "DSP2CLK" },
1451 { "AIF2DACR", NULL, "DSPINTCLK" },
1452
1453 { "DMIC1L", NULL, "DMIC1DAT" },
1454 { "DMIC1L", NULL, "CLK_SYS" },
1455 { "DMIC1R", NULL, "DMIC1DAT" },
1456 { "DMIC1R", NULL, "CLK_SYS" },
1457 { "DMIC2L", NULL, "DMIC2DAT" },
1458 { "DMIC2L", NULL, "CLK_SYS" },
1459 { "DMIC2R", NULL, "DMIC2DAT" },
1460 { "DMIC2R", NULL, "CLK_SYS" },
1461
1462 { "ADCL", NULL, "AIF1CLK" },
1463 { "ADCL", NULL, "DSP1CLK" },
1464 { "ADCL", NULL, "DSPINTCLK" },
1465
1466 { "ADCR", NULL, "AIF1CLK" },
1467 { "ADCR", NULL, "DSP1CLK" },
1468 { "ADCR", NULL, "DSPINTCLK" },
1469
1470 { "ADCL Mux", "ADC", "ADCL" },
1471 { "ADCL Mux", "DMIC", "DMIC1L" },
1472 { "ADCR Mux", "ADC", "ADCR" },
1473 { "ADCR Mux", "DMIC", "DMIC1R" },
1474
1475 { "DAC1L", NULL, "AIF1CLK" },
1476 { "DAC1L", NULL, "DSP1CLK" },
1477 { "DAC1L", NULL, "DSPINTCLK" },
1478
1479 { "DAC1R", NULL, "AIF1CLK" },
1480 { "DAC1R", NULL, "DSP1CLK" },
1481 { "DAC1R", NULL, "DSPINTCLK" },
1482
1483 { "DAC2L", NULL, "AIF2CLK" },
1484 { "DAC2L", NULL, "DSP2CLK" },
1485 { "DAC2L", NULL, "DSPINTCLK" },
1486
1487 { "DAC2R", NULL, "AIF2DACR" },
1488 { "DAC2R", NULL, "AIF2CLK" },
1489 { "DAC2R", NULL, "DSP2CLK" },
1490 { "DAC2R", NULL, "DSPINTCLK" },
1491
1492 { "TOCLK", NULL, "CLK_SYS" },
1493
1494 /* AIF1 outputs */
1495 { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
1496 { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
1497 { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1498
1499 { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
1500 { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
1501 { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1502
Mark Browna3257ba2010-07-19 14:02:34 +01001503 { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
1504 { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
1505 { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1506
1507 { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
1508 { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
1509 { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1510
Mark Brown9e6e96a2010-01-29 17:47:12 +00001511 /* Pin level routing for AIF3 */
1512 { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
1513 { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
1514 { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
1515 { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
1516
Mark Brown9e6e96a2010-01-29 17:47:12 +00001517 { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
1518 { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1519 { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
1520 { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1521 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
1522 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
1523 { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
1524
1525 /* DAC1 inputs */
Mark Brown9e6e96a2010-01-29 17:47:12 +00001526 { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1527 { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1528 { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1529 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1530 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1531
Mark Brown9e6e96a2010-01-29 17:47:12 +00001532 { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1533 { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1534 { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1535 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1536 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1537
1538 /* DAC2/AIF2 outputs */
1539 { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001540 { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1541 { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1542 { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1543 { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1544 { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1545
1546 { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001547 { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1548 { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1549 { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1550 { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1551 { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1552
Mark Brown7f94de42011-02-03 16:27:34 +00001553 { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
1554 { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
1555 { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
1556 { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
1557
Mark Brown9e6e96a2010-01-29 17:47:12 +00001558 { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
1559
1560 /* AIF3 output */
1561 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
1562 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
1563 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
1564 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
1565 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
1566 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
1567 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
1568 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
1569
1570 /* Sidetone */
1571 { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
1572 { "Left Sidetone", "DMIC2", "DMIC2L" },
1573 { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
1574 { "Right Sidetone", "DMIC2", "DMIC2R" },
1575
1576 /* Output stages */
1577 { "Left Output Mixer", "DAC Switch", "DAC1L" },
1578 { "Right Output Mixer", "DAC Switch", "DAC1R" },
1579
1580 { "SPKL", "DAC1 Switch", "DAC1L" },
1581 { "SPKL", "DAC2 Switch", "DAC2L" },
1582
1583 { "SPKR", "DAC1 Switch", "DAC1R" },
1584 { "SPKR", "DAC2 Switch", "DAC2R" },
1585
1586 { "Left Headphone Mux", "DAC", "DAC1L" },
1587 { "Right Headphone Mux", "DAC", "DAC1R" },
1588};
1589
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001590static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
1591 { "DAC1L", NULL, "Late DAC1L Enable PGA" },
1592 { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
1593 { "DAC1R", NULL, "Late DAC1R Enable PGA" },
1594 { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
1595 { "DAC2L", NULL, "Late DAC2L Enable PGA" },
1596 { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
1597 { "DAC2R", NULL, "Late DAC2R Enable PGA" },
1598 { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
1599};
1600
1601static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
1602 { "DAC1L", NULL, "DAC1L Mixer" },
1603 { "DAC1R", NULL, "DAC1R Mixer" },
1604 { "DAC2L", NULL, "AIF2DAC2L Mixer" },
1605 { "DAC2R", NULL, "AIF2DAC2R Mixer" },
1606};
1607
Mark Brown6ed8f142011-02-03 16:27:35 +00001608static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
1609 { "AIF1DACDAT", NULL, "AIF2DACDAT" },
1610 { "AIF2DACDAT", NULL, "AIF1DACDAT" },
1611 { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
1612 { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
Mark Brownb793eb62011-07-14 18:21:37 +09001613 { "MICBIAS1", NULL, "CLK_SYS" },
1614 { "MICBIAS1", NULL, "MICBIAS Supply" },
1615 { "MICBIAS2", NULL, "CLK_SYS" },
1616 { "MICBIAS2", NULL, "MICBIAS Supply" },
Mark Brown6ed8f142011-02-03 16:27:35 +00001617};
1618
Mark Brownc4431df2010-11-26 15:21:07 +00001619static const struct snd_soc_dapm_route wm8994_intercon[] = {
1620 { "AIF2DACL", NULL, "AIF2DAC Mux" },
1621 { "AIF2DACR", NULL, "AIF2DAC Mux" },
Mark Brown4e04ada2011-07-15 15:12:31 +09001622 { "MICBIAS1", NULL, "VMID" },
1623 { "MICBIAS2", NULL, "VMID" },
Mark Brownc4431df2010-11-26 15:21:07 +00001624};
1625
1626static const struct snd_soc_dapm_route wm8958_intercon[] = {
1627 { "AIF2DACL", NULL, "AIF2DACL Mux" },
1628 { "AIF2DACR", NULL, "AIF2DACR Mux" },
1629
1630 { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
1631 { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
1632 { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
1633 { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
1634
1635 { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
1636 { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
1637
1638 { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
1639};
1640
Mark Brown9e6e96a2010-01-29 17:47:12 +00001641/* The size in bits of the FLL divide multiplied by 10
1642 * to allow rounding later */
1643#define FIXED_FLL_SIZE ((1 << 16) * 10)
1644
1645struct fll_div {
1646 u16 outdiv;
1647 u16 n;
1648 u16 k;
1649 u16 clk_ref_div;
1650 u16 fll_fratio;
1651};
1652
1653static int wm8994_get_fll_config(struct fll_div *fll,
1654 int freq_in, int freq_out)
1655{
1656 u64 Kpart;
1657 unsigned int K, Ndiv, Nmod;
1658
1659 pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
1660
1661 /* Scale the input frequency down to <= 13.5MHz */
1662 fll->clk_ref_div = 0;
1663 while (freq_in > 13500000) {
1664 fll->clk_ref_div++;
1665 freq_in /= 2;
1666
1667 if (fll->clk_ref_div > 3)
1668 return -EINVAL;
1669 }
1670 pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
1671
1672 /* Scale the output to give 90MHz<=Fvco<=100MHz */
1673 fll->outdiv = 3;
1674 while (freq_out * (fll->outdiv + 1) < 90000000) {
1675 fll->outdiv++;
1676 if (fll->outdiv > 63)
1677 return -EINVAL;
1678 }
1679 freq_out *= fll->outdiv + 1;
1680 pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
1681
1682 if (freq_in > 1000000) {
1683 fll->fll_fratio = 0;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001684 } else if (freq_in > 256000) {
1685 fll->fll_fratio = 1;
1686 freq_in *= 2;
1687 } else if (freq_in > 128000) {
1688 fll->fll_fratio = 2;
1689 freq_in *= 4;
1690 } else if (freq_in > 64000) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001691 fll->fll_fratio = 3;
1692 freq_in *= 8;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001693 } else {
1694 fll->fll_fratio = 4;
1695 freq_in *= 16;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001696 }
1697 pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
1698
1699 /* Now, calculate N.K */
1700 Ndiv = freq_out / freq_in;
1701
1702 fll->n = Ndiv;
1703 Nmod = freq_out % freq_in;
1704 pr_debug("Nmod=%d\n", Nmod);
1705
1706 /* Calculate fractional part - scale up so we can round. */
1707 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
1708
1709 do_div(Kpart, freq_in);
1710
1711 K = Kpart & 0xFFFFFFFF;
1712
1713 if ((K % 10) >= 5)
1714 K += 5;
1715
1716 /* Move down to proper range now rounding is done */
1717 fll->k = K / 10;
1718
1719 pr_debug("N=%x K=%x\n", fll->n, fll->k);
1720
1721 return 0;
1722}
1723
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001724static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001725 unsigned int freq_in, unsigned int freq_out)
1726{
Mark Brownb2c812e2010-04-14 15:35:19 +09001727 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown4b7ed832011-08-10 17:47:33 +09001728 struct wm8994 *control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001729 int reg_offset, ret;
1730 struct fll_div fll;
1731 u16 reg, aif1, aif2;
Mark Brownc7ebf932011-07-12 19:47:59 +09001732 unsigned long timeout;
Mark Brown4b7ed832011-08-10 17:47:33 +09001733 bool was_enabled;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001734
1735 aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
1736 & WM8994_AIF1CLK_ENA;
1737
1738 aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
1739 & WM8994_AIF2CLK_ENA;
1740
1741 switch (id) {
1742 case WM8994_FLL1:
1743 reg_offset = 0;
1744 id = 0;
1745 break;
1746 case WM8994_FLL2:
1747 reg_offset = 0x20;
1748 id = 1;
1749 break;
1750 default:
1751 return -EINVAL;
1752 }
1753
Mark Brown4b7ed832011-08-10 17:47:33 +09001754 reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
1755 was_enabled = reg & WM8994_FLL1_ENA;
1756
Mark Brown136ff2a2010-04-20 12:56:18 +09001757 switch (src) {
Mark Brown7add84a2010-04-22 02:29:01 +09001758 case 0:
1759 /* Allow no source specification when stopping */
1760 if (freq_out)
1761 return -EINVAL;
Mark Brown4514e892010-12-03 16:02:10 +00001762 src = wm8994->fll[id].src;
Mark Brown7add84a2010-04-22 02:29:01 +09001763 break;
Mark Brown136ff2a2010-04-20 12:56:18 +09001764 case WM8994_FLL_SRC_MCLK1:
1765 case WM8994_FLL_SRC_MCLK2:
1766 case WM8994_FLL_SRC_LRCLK:
1767 case WM8994_FLL_SRC_BCLK:
1768 break;
1769 default:
1770 return -EINVAL;
1771 }
1772
Mark Brown9e6e96a2010-01-29 17:47:12 +00001773 /* Are we changing anything? */
1774 if (wm8994->fll[id].src == src &&
1775 wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
1776 return 0;
1777
1778 /* If we're stopping the FLL redo the old config - no
1779 * registers will actually be written but we avoid GCC flow
1780 * analysis bugs spewing warnings.
1781 */
1782 if (freq_out)
1783 ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
1784 else
1785 ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
1786 wm8994->fll[id].out);
1787 if (ret < 0)
1788 return ret;
1789
1790 /* Gate the AIF clocks while we reclock */
1791 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1792 WM8994_AIF1CLK_ENA, 0);
1793 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1794 WM8994_AIF2CLK_ENA, 0);
1795
1796 /* We always need to disable the FLL while reconfiguring */
1797 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1798 WM8994_FLL1_ENA, 0);
1799
1800 reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
1801 (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
1802 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
1803 WM8994_FLL1_OUTDIV_MASK |
1804 WM8994_FLL1_FRATIO_MASK, reg);
1805
1806 snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
1807
1808 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
1809 WM8994_FLL1_N_MASK,
1810 fll.n << WM8994_FLL1_N_SHIFT);
1811
1812 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
Mark Brown136ff2a2010-04-20 12:56:18 +09001813 WM8994_FLL1_REFCLK_DIV_MASK |
1814 WM8994_FLL1_REFCLK_SRC_MASK,
1815 (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
1816 (src - 1));
Mark Brown9e6e96a2010-01-29 17:47:12 +00001817
Mark Brownf0f50392011-07-16 03:12:18 +09001818 /* Clear any pending completion from a previous failure */
1819 try_wait_for_completion(&wm8994->fll_locked[id]);
1820
Mark Brown9e6e96a2010-01-29 17:47:12 +00001821 /* Enable (with fractional mode if required) */
1822 if (freq_out) {
Mark Brown4b7ed832011-08-10 17:47:33 +09001823 /* Enable VMID if we need it */
1824 if (!was_enabled) {
1825 switch (control->type) {
1826 case WM8994:
1827 vmid_reference(codec);
1828 break;
1829 case WM8958:
1830 if (wm8994->revision < 1)
1831 vmid_reference(codec);
1832 break;
1833 default:
1834 break;
1835 }
1836 }
1837
Mark Brown9e6e96a2010-01-29 17:47:12 +00001838 if (fll.k)
1839 reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
1840 else
1841 reg = WM8994_FLL1_ENA;
1842 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1843 WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
1844 reg);
Mark Brown8e9ddf82011-07-01 17:24:46 -07001845
Mark Brownc7ebf932011-07-12 19:47:59 +09001846 if (wm8994->fll_locked_irq) {
1847 timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
1848 msecs_to_jiffies(10));
1849 if (timeout == 0)
1850 dev_warn(codec->dev,
1851 "Timed out waiting for FLL lock\n");
1852 } else {
1853 msleep(5);
1854 }
Mark Brown4b7ed832011-08-10 17:47:33 +09001855 } else {
1856 if (was_enabled) {
1857 switch (control->type) {
1858 case WM8994:
1859 vmid_dereference(codec);
1860 break;
1861 case WM8958:
1862 if (wm8994->revision < 1)
1863 vmid_dereference(codec);
1864 break;
1865 default:
1866 break;
1867 }
1868 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00001869 }
1870
1871 wm8994->fll[id].in = freq_in;
1872 wm8994->fll[id].out = freq_out;
Mark Brown136ff2a2010-04-20 12:56:18 +09001873 wm8994->fll[id].src = src;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001874
1875 /* Enable any gated AIF clocks */
1876 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1877 WM8994_AIF1CLK_ENA, aif1);
1878 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1879 WM8994_AIF2CLK_ENA, aif2);
1880
1881 configure_clock(codec);
1882
1883 return 0;
1884}
1885
Mark Brownc7ebf932011-07-12 19:47:59 +09001886static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
1887{
1888 struct completion *completion = data;
1889
1890 complete(completion);
1891
1892 return IRQ_HANDLED;
1893}
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001894
Mark Brown66b47fd2010-07-08 11:25:43 +09001895static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
1896
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001897static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
1898 unsigned int freq_in, unsigned int freq_out)
1899{
1900 return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
1901}
1902
Mark Brown9e6e96a2010-01-29 17:47:12 +00001903static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
1904 int clk_id, unsigned int freq, int dir)
1905{
1906 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001907 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown66b47fd2010-07-08 11:25:43 +09001908 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001909
1910 switch (dai->id) {
1911 case 1:
1912 case 2:
1913 break;
1914
1915 default:
1916 /* AIF3 shares clocking with AIF1/2 */
1917 return -EINVAL;
1918 }
1919
1920 switch (clk_id) {
1921 case WM8994_SYSCLK_MCLK1:
1922 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
1923 wm8994->mclk[0] = freq;
1924 dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
1925 dai->id, freq);
1926 break;
1927
1928 case WM8994_SYSCLK_MCLK2:
1929 /* TODO: Set GPIO AF */
1930 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
1931 wm8994->mclk[1] = freq;
1932 dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
1933 dai->id, freq);
1934 break;
1935
1936 case WM8994_SYSCLK_FLL1:
1937 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
1938 dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
1939 break;
1940
1941 case WM8994_SYSCLK_FLL2:
1942 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
1943 dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
1944 break;
1945
Mark Brown66b47fd2010-07-08 11:25:43 +09001946 case WM8994_SYSCLK_OPCLK:
1947 /* Special case - a division (times 10) is given and
1948 * no effect on main clocking.
1949 */
1950 if (freq) {
1951 for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
1952 if (opclk_divs[i] == freq)
1953 break;
1954 if (i == ARRAY_SIZE(opclk_divs))
1955 return -EINVAL;
1956 snd_soc_update_bits(codec, WM8994_CLOCKING_2,
1957 WM8994_OPCLK_DIV_MASK, i);
1958 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
1959 WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
1960 } else {
1961 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
1962 WM8994_OPCLK_ENA, 0);
1963 }
1964
Mark Brown9e6e96a2010-01-29 17:47:12 +00001965 default:
1966 return -EINVAL;
1967 }
1968
1969 configure_clock(codec);
1970
1971 return 0;
1972}
1973
1974static int wm8994_set_bias_level(struct snd_soc_codec *codec,
1975 enum snd_soc_bias_level level)
1976{
Mark Brown3a423152010-11-26 15:21:06 +00001977 struct wm8994 *control = codec->control_data;
Mark Brownb6b05692010-08-13 12:58:20 +01001978 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1979
Mark Brown9e6e96a2010-01-29 17:47:12 +00001980 switch (level) {
1981 case SND_SOC_BIAS_ON:
1982 break;
1983
1984 case SND_SOC_BIAS_PREPARE:
Mark Brown9e6e96a2010-01-29 17:47:12 +00001985 break;
1986
1987 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001988 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown39fb51a2010-11-26 17:23:43 +00001989 pm_runtime_get_sync(codec->dev);
1990
Mark Brown8bc3c2c2010-11-30 14:56:18 +00001991 switch (control->type) {
1992 case WM8994:
1993 if (wm8994->revision < 4) {
1994 /* Tweak DC servo and DSP
1995 * configuration for improved
1996 * performance. */
1997 snd_soc_write(codec, 0x102, 0x3);
1998 snd_soc_write(codec, 0x56, 0x3);
1999 snd_soc_write(codec, 0x817, 0);
2000 snd_soc_write(codec, 0x102, 0);
2001 }
2002 break;
2003
2004 case WM8958:
2005 if (wm8994->revision == 0) {
2006 /* Optimise performance for rev A */
2007 snd_soc_write(codec, 0x102, 0x3);
2008 snd_soc_write(codec, 0xcb, 0x81);
2009 snd_soc_write(codec, 0x817, 0);
2010 snd_soc_write(codec, 0x102, 0);
2011
2012 snd_soc_update_bits(codec,
2013 WM8958_CHARGE_PUMP_2,
2014 WM8958_CP_DISCH,
2015 WM8958_CP_DISCH);
2016 }
2017 break;
Mark Brownb6b05692010-08-13 12:58:20 +01002018 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002019
2020 /* Discharge LINEOUT1 & 2 */
2021 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
2022 WM8994_LINEOUT1_DISCH |
2023 WM8994_LINEOUT2_DISCH,
2024 WM8994_LINEOUT1_DISCH |
2025 WM8994_LINEOUT2_DISCH);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002026 }
2027
Mark Brown9e6e96a2010-01-29 17:47:12 +00002028
2029 break;
2030
2031 case SND_SOC_BIAS_OFF:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002032 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
Mark Brownfbbf5922011-03-11 18:09:04 +00002033 wm8994->cur_fw = NULL;
2034
Mark Brown39fb51a2010-11-26 17:23:43 +00002035 pm_runtime_put(codec->dev);
Mark Brownd522ffb2010-03-30 14:29:14 +01002036 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002037 break;
2038 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002039 codec->dapm.bias_level = level;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002040 return 0;
2041}
2042
2043static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2044{
2045 struct snd_soc_codec *codec = dai->codec;
Mark Brownc4431df2010-11-26 15:21:07 +00002046 struct wm8994 *control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002047 int ms_reg;
2048 int aif1_reg;
2049 int ms = 0;
2050 int aif1 = 0;
2051
2052 switch (dai->id) {
2053 case 1:
2054 ms_reg = WM8994_AIF1_MASTER_SLAVE;
2055 aif1_reg = WM8994_AIF1_CONTROL_1;
2056 break;
2057 case 2:
2058 ms_reg = WM8994_AIF2_MASTER_SLAVE;
2059 aif1_reg = WM8994_AIF2_CONTROL_1;
2060 break;
2061 default:
2062 return -EINVAL;
2063 }
2064
2065 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2066 case SND_SOC_DAIFMT_CBS_CFS:
2067 break;
2068 case SND_SOC_DAIFMT_CBM_CFM:
2069 ms = WM8994_AIF1_MSTR;
2070 break;
2071 default:
2072 return -EINVAL;
2073 }
2074
2075 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2076 case SND_SOC_DAIFMT_DSP_B:
2077 aif1 |= WM8994_AIF1_LRCLK_INV;
2078 case SND_SOC_DAIFMT_DSP_A:
2079 aif1 |= 0x18;
2080 break;
2081 case SND_SOC_DAIFMT_I2S:
2082 aif1 |= 0x10;
2083 break;
2084 case SND_SOC_DAIFMT_RIGHT_J:
2085 break;
2086 case SND_SOC_DAIFMT_LEFT_J:
2087 aif1 |= 0x8;
2088 break;
2089 default:
2090 return -EINVAL;
2091 }
2092
2093 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2094 case SND_SOC_DAIFMT_DSP_A:
2095 case SND_SOC_DAIFMT_DSP_B:
2096 /* frame inversion not valid for DSP modes */
2097 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2098 case SND_SOC_DAIFMT_NB_NF:
2099 break;
2100 case SND_SOC_DAIFMT_IB_NF:
2101 aif1 |= WM8994_AIF1_BCLK_INV;
2102 break;
2103 default:
2104 return -EINVAL;
2105 }
2106 break;
2107
2108 case SND_SOC_DAIFMT_I2S:
2109 case SND_SOC_DAIFMT_RIGHT_J:
2110 case SND_SOC_DAIFMT_LEFT_J:
2111 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2112 case SND_SOC_DAIFMT_NB_NF:
2113 break;
2114 case SND_SOC_DAIFMT_IB_IF:
2115 aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
2116 break;
2117 case SND_SOC_DAIFMT_IB_NF:
2118 aif1 |= WM8994_AIF1_BCLK_INV;
2119 break;
2120 case SND_SOC_DAIFMT_NB_IF:
2121 aif1 |= WM8994_AIF1_LRCLK_INV;
2122 break;
2123 default:
2124 return -EINVAL;
2125 }
2126 break;
2127 default:
2128 return -EINVAL;
2129 }
2130
Mark Brownc4431df2010-11-26 15:21:07 +00002131 /* The AIF2 format configuration needs to be mirrored to AIF3
2132 * on WM8958 if it's in use so just do it all the time. */
2133 if (control->type == WM8958 && dai->id == 2)
2134 snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
2135 WM8994_AIF1_LRCLK_INV |
2136 WM8958_AIF3_FMT_MASK, aif1);
2137
Mark Brown9e6e96a2010-01-29 17:47:12 +00002138 snd_soc_update_bits(codec, aif1_reg,
2139 WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
2140 WM8994_AIF1_FMT_MASK,
2141 aif1);
2142 snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
2143 ms);
2144
2145 return 0;
2146}
2147
2148static struct {
2149 int val, rate;
2150} srs[] = {
2151 { 0, 8000 },
2152 { 1, 11025 },
2153 { 2, 12000 },
2154 { 3, 16000 },
2155 { 4, 22050 },
2156 { 5, 24000 },
2157 { 6, 32000 },
2158 { 7, 44100 },
2159 { 8, 48000 },
2160 { 9, 88200 },
2161 { 10, 96000 },
2162};
2163
2164static int fs_ratios[] = {
2165 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
2166};
2167
2168static int bclk_divs[] = {
2169 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
2170 640, 880, 960, 1280, 1760, 1920
2171};
2172
2173static int wm8994_hw_params(struct snd_pcm_substream *substream,
2174 struct snd_pcm_hw_params *params,
2175 struct snd_soc_dai *dai)
2176{
2177 struct snd_soc_codec *codec = dai->codec;
Mark Brownc4431df2010-11-26 15:21:07 +00002178 struct wm8994 *control = codec->control_data;
Mark Brownb2c812e2010-04-14 15:35:19 +09002179 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002180 int aif1_reg;
Mark Brownb1e43d92010-12-07 17:14:56 +00002181 int aif2_reg;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002182 int bclk_reg;
2183 int lrclk_reg;
2184 int rate_reg;
2185 int aif1 = 0;
Mark Brownb1e43d92010-12-07 17:14:56 +00002186 int aif2 = 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002187 int bclk = 0;
2188 int lrclk = 0;
2189 int rate_val = 0;
2190 int id = dai->id - 1;
2191
2192 int i, cur_val, best_val, bclk_rate, best;
2193
2194 switch (dai->id) {
2195 case 1:
2196 aif1_reg = WM8994_AIF1_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002197 aif2_reg = WM8994_AIF1_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002198 bclk_reg = WM8994_AIF1_BCLK;
2199 rate_reg = WM8994_AIF1_RATE;
2200 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002201 wm8994->lrclk_shared[0]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002202 lrclk_reg = WM8994_AIF1DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002203 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002204 lrclk_reg = WM8994_AIF1ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002205 dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
2206 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002207 break;
2208 case 2:
2209 aif1_reg = WM8994_AIF2_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002210 aif2_reg = WM8994_AIF2_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002211 bclk_reg = WM8994_AIF2_BCLK;
2212 rate_reg = WM8994_AIF2_RATE;
2213 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002214 wm8994->lrclk_shared[1]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002215 lrclk_reg = WM8994_AIF2DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002216 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002217 lrclk_reg = WM8994_AIF2ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002218 dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
2219 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002220 break;
Mark Brownc4431df2010-11-26 15:21:07 +00002221 case 3:
2222 switch (control->type) {
2223 case WM8958:
2224 aif1_reg = WM8958_AIF3_CONTROL_1;
2225 break;
2226 default:
2227 return 0;
2228 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002229 default:
2230 return -EINVAL;
2231 }
2232
2233 bclk_rate = params_rate(params) * 2;
2234 switch (params_format(params)) {
2235 case SNDRV_PCM_FORMAT_S16_LE:
2236 bclk_rate *= 16;
2237 break;
2238 case SNDRV_PCM_FORMAT_S20_3LE:
2239 bclk_rate *= 20;
2240 aif1 |= 0x20;
2241 break;
2242 case SNDRV_PCM_FORMAT_S24_LE:
2243 bclk_rate *= 24;
2244 aif1 |= 0x40;
2245 break;
2246 case SNDRV_PCM_FORMAT_S32_LE:
2247 bclk_rate *= 32;
2248 aif1 |= 0x60;
2249 break;
2250 default:
2251 return -EINVAL;
2252 }
2253
2254 /* Try to find an appropriate sample rate; look for an exact match. */
2255 for (i = 0; i < ARRAY_SIZE(srs); i++)
2256 if (srs[i].rate == params_rate(params))
2257 break;
2258 if (i == ARRAY_SIZE(srs))
2259 return -EINVAL;
2260 rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
2261
2262 dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
2263 dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
2264 dai->id, wm8994->aifclk[id], bclk_rate);
2265
Mark Brownb1e43d92010-12-07 17:14:56 +00002266 if (params_channels(params) == 1 &&
2267 (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
2268 aif2 |= WM8994_AIF1_MONO;
2269
Mark Brown9e6e96a2010-01-29 17:47:12 +00002270 if (wm8994->aifclk[id] == 0) {
2271 dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
2272 return -EINVAL;
2273 }
2274
2275 /* AIFCLK/fs ratio; look for a close match in either direction */
2276 best = 0;
2277 best_val = abs((fs_ratios[0] * params_rate(params))
2278 - wm8994->aifclk[id]);
2279 for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
2280 cur_val = abs((fs_ratios[i] * params_rate(params))
2281 - wm8994->aifclk[id]);
2282 if (cur_val >= best_val)
2283 continue;
2284 best = i;
2285 best_val = cur_val;
2286 }
2287 dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
2288 dai->id, fs_ratios[best]);
2289 rate_val |= best;
2290
2291 /* We may not get quite the right frequency if using
2292 * approximate clocks so look for the closest match that is
2293 * higher than the target (we need to ensure that there enough
2294 * BCLKs to clock out the samples).
2295 */
2296 best = 0;
2297 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002298 cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002299 if (cur_val < 0) /* BCLK table is sorted */
2300 break;
2301 best = i;
2302 }
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002303 bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
Mark Brown9e6e96a2010-01-29 17:47:12 +00002304 dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
2305 bclk_divs[best], bclk_rate);
2306 bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
2307
2308 lrclk = bclk_rate / params_rate(params);
2309 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
2310 lrclk, bclk_rate / lrclk);
2311
2312 snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
Mark Brownb1e43d92010-12-07 17:14:56 +00002313 snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002314 snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
2315 snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
2316 lrclk);
2317 snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
2318 WM8994_AIF1CLK_RATE_MASK, rate_val);
2319
2320 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2321 switch (dai->id) {
2322 case 1:
2323 wm8994->dac_rates[0] = params_rate(params);
2324 wm8994_set_retune_mobile(codec, 0);
2325 wm8994_set_retune_mobile(codec, 1);
2326 break;
2327 case 2:
2328 wm8994->dac_rates[1] = params_rate(params);
2329 wm8994_set_retune_mobile(codec, 2);
2330 break;
2331 }
2332 }
2333
2334 return 0;
2335}
2336
Mark Brownc4431df2010-11-26 15:21:07 +00002337static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
2338 struct snd_pcm_hw_params *params,
2339 struct snd_soc_dai *dai)
2340{
2341 struct snd_soc_codec *codec = dai->codec;
2342 struct wm8994 *control = codec->control_data;
2343 int aif1_reg;
2344 int aif1 = 0;
2345
2346 switch (dai->id) {
2347 case 3:
2348 switch (control->type) {
2349 case WM8958:
2350 aif1_reg = WM8958_AIF3_CONTROL_1;
2351 break;
2352 default:
2353 return 0;
2354 }
2355 default:
2356 return 0;
2357 }
2358
2359 switch (params_format(params)) {
2360 case SNDRV_PCM_FORMAT_S16_LE:
2361 break;
2362 case SNDRV_PCM_FORMAT_S20_3LE:
2363 aif1 |= 0x20;
2364 break;
2365 case SNDRV_PCM_FORMAT_S24_LE:
2366 aif1 |= 0x40;
2367 break;
2368 case SNDRV_PCM_FORMAT_S32_LE:
2369 aif1 |= 0x60;
2370 break;
2371 default:
2372 return -EINVAL;
2373 }
2374
2375 return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
2376}
2377
Mark Brown7d021732011-07-14 17:11:38 +09002378static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
2379 struct snd_soc_dai *dai)
2380{
2381 struct snd_soc_codec *codec = dai->codec;
2382 int rate_reg = 0;
2383
2384 switch (dai->id) {
2385 case 1:
2386 rate_reg = WM8994_AIF1_RATE;
2387 break;
2388 case 2:
2389 rate_reg = WM8994_AIF1_RATE;
2390 break;
2391 default:
2392 break;
2393 }
2394
2395 /* If the DAI is idle then configure the divider tree for the
2396 * lowest output rate to save a little power if the clock is
2397 * still active (eg, because it is system clock).
2398 */
2399 if (rate_reg && !dai->playback_active && !dai->capture_active)
2400 snd_soc_update_bits(codec, rate_reg,
2401 WM8994_AIF1_SR_MASK |
2402 WM8994_AIF1CLK_RATE_MASK, 0x9);
2403}
2404
Mark Brown9e6e96a2010-01-29 17:47:12 +00002405static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
2406{
2407 struct snd_soc_codec *codec = codec_dai->codec;
2408 int mute_reg;
2409 int reg;
2410
2411 switch (codec_dai->id) {
2412 case 1:
2413 mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
2414 break;
2415 case 2:
2416 mute_reg = WM8994_AIF2_DAC_FILTERS_1;
2417 break;
2418 default:
2419 return -EINVAL;
2420 }
2421
2422 if (mute)
2423 reg = WM8994_AIF1DAC1_MUTE;
2424 else
2425 reg = 0;
2426
2427 snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
2428
2429 return 0;
2430}
2431
Mark Brown778a76e2010-03-22 22:05:10 +00002432static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
2433{
2434 struct snd_soc_codec *codec = codec_dai->codec;
2435 int reg, val, mask;
2436
2437 switch (codec_dai->id) {
2438 case 1:
2439 reg = WM8994_AIF1_MASTER_SLAVE;
2440 mask = WM8994_AIF1_TRI;
2441 break;
2442 case 2:
2443 reg = WM8994_AIF2_MASTER_SLAVE;
2444 mask = WM8994_AIF2_TRI;
2445 break;
2446 case 3:
2447 reg = WM8994_POWER_MANAGEMENT_6;
2448 mask = WM8994_AIF3_TRI;
2449 break;
2450 default:
2451 return -EINVAL;
2452 }
2453
2454 if (tristate)
2455 val = mask;
2456 else
2457 val = 0;
2458
Qiao Zhou78b3fb42011-01-19 19:10:47 +08002459 return snd_soc_update_bits(codec, reg, mask, val);
Mark Brown778a76e2010-03-22 22:05:10 +00002460}
2461
Mark Brownd09f3ec2011-08-15 11:01:02 +09002462static int wm8994_aif2_probe(struct snd_soc_dai *dai)
2463{
2464 struct snd_soc_codec *codec = dai->codec;
2465
2466 /* Disable the pulls on the AIF if we're using it to save power. */
2467 snd_soc_update_bits(codec, WM8994_GPIO_3,
2468 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2469 snd_soc_update_bits(codec, WM8994_GPIO_4,
2470 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2471 snd_soc_update_bits(codec, WM8994_GPIO_5,
2472 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2473
2474 return 0;
2475}
2476
Mark Brown9e6e96a2010-01-29 17:47:12 +00002477#define WM8994_RATES SNDRV_PCM_RATE_8000_96000
2478
2479#define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
Ian Lartey3079aed2010-08-31 23:56:34 +01002480 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002481
2482static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
2483 .set_sysclk = wm8994_set_dai_sysclk,
2484 .set_fmt = wm8994_set_dai_fmt,
2485 .hw_params = wm8994_hw_params,
Mark Brown7d021732011-07-14 17:11:38 +09002486 .shutdown = wm8994_aif_shutdown,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002487 .digital_mute = wm8994_aif_mute,
2488 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002489 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002490};
2491
2492static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
2493 .set_sysclk = wm8994_set_dai_sysclk,
2494 .set_fmt = wm8994_set_dai_fmt,
2495 .hw_params = wm8994_hw_params,
Mark Brown7d021732011-07-14 17:11:38 +09002496 .shutdown = wm8994_aif_shutdown,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002497 .digital_mute = wm8994_aif_mute,
2498 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002499 .set_tristate = wm8994_set_tristate,
2500};
2501
2502static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
Mark Brownc4431df2010-11-26 15:21:07 +00002503 .hw_params = wm8994_aif3_hw_params,
Mark Brown778a76e2010-03-22 22:05:10 +00002504 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002505};
2506
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002507static struct snd_soc_dai_driver wm8994_dai[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002508 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002509 .name = "wm8994-aif1",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002510 .id = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002511 .playback = {
2512 .stream_name = "AIF1 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002513 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002514 .channels_max = 2,
2515 .rates = WM8994_RATES,
2516 .formats = WM8994_FORMATS,
2517 },
2518 .capture = {
2519 .stream_name = "AIF1 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002520 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002521 .channels_max = 2,
2522 .rates = WM8994_RATES,
2523 .formats = WM8994_FORMATS,
2524 },
2525 .ops = &wm8994_aif1_dai_ops,
2526 },
2527 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002528 .name = "wm8994-aif2",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002529 .id = 2,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002530 .playback = {
2531 .stream_name = "AIF2 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002532 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002533 .channels_max = 2,
2534 .rates = WM8994_RATES,
2535 .formats = WM8994_FORMATS,
2536 },
2537 .capture = {
2538 .stream_name = "AIF2 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002539 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002540 .channels_max = 2,
2541 .rates = WM8994_RATES,
2542 .formats = WM8994_FORMATS,
2543 },
Mark Brownd09f3ec2011-08-15 11:01:02 +09002544 .probe = wm8994_aif2_probe,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002545 .ops = &wm8994_aif2_dai_ops,
2546 },
2547 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002548 .name = "wm8994-aif3",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002549 .id = 3,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002550 .playback = {
2551 .stream_name = "AIF3 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002552 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002553 .channels_max = 2,
2554 .rates = WM8994_RATES,
2555 .formats = WM8994_FORMATS,
2556 },
Dan Carpentera8462bd2010-03-24 14:58:34 +03002557 .capture = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002558 .stream_name = "AIF3 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002559 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002560 .channels_max = 2,
2561 .rates = WM8994_RATES,
2562 .formats = WM8994_FORMATS,
2563 },
Mark Brown778a76e2010-03-22 22:05:10 +00002564 .ops = &wm8994_aif3_dai_ops,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002565 }
2566};
Mark Brown9e6e96a2010-01-29 17:47:12 +00002567
2568#ifdef CONFIG_PM
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002569static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002570{
Mark Brownb2c812e2010-04-14 15:35:19 +09002571 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brownca629922011-05-11 14:34:53 +02002572 struct wm8994 *control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002573 int i, ret;
2574
Mark Brownca629922011-05-11 14:34:53 +02002575 switch (control->type) {
2576 case WM8994:
2577 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
2578 break;
2579 case WM8958:
2580 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2581 WM8958_MICD_ENA, 0);
2582 break;
2583 }
2584
Mark Brown9e6e96a2010-01-29 17:47:12 +00002585 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
2586 memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
Mark Brownf701a2e2011-03-09 19:31:01 +00002587 sizeof(struct wm8994_fll_config));
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002588 ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002589 if (ret < 0)
2590 dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
2591 i + 1, ret);
2592 }
2593
2594 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
2595
2596 return 0;
2597}
2598
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002599static int wm8994_resume(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002600{
Mark Brownb2c812e2010-04-14 15:35:19 +09002601 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brownca629922011-05-11 14:34:53 +02002602 struct wm8994 *control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002603 int i, ret;
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00002604 unsigned int val, mask;
2605
2606 if (wm8994->revision < 4) {
2607 /* force a HW read */
2608 val = wm8994_reg_read(codec->control_data,
2609 WM8994_POWER_MANAGEMENT_5);
2610
2611 /* modify the cache only */
2612 codec->cache_only = 1;
2613 mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
2614 WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
2615 val &= mask;
2616 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
2617 mask, val);
2618 codec->cache_only = 0;
2619 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002620
2621 /* Restore the registers */
Mark Brownca9aef52010-11-26 17:23:41 +00002622 ret = snd_soc_cache_sync(codec);
2623 if (ret != 0)
2624 dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002625
2626 wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
2627
2628 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
Mark Brown6a2f1ee2010-05-10 18:36:37 +01002629 if (!wm8994->fll_suspend[i].out)
2630 continue;
2631
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002632 ret = _wm8994_set_fll(codec, i + 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002633 wm8994->fll_suspend[i].src,
2634 wm8994->fll_suspend[i].in,
2635 wm8994->fll_suspend[i].out);
2636 if (ret < 0)
2637 dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
2638 i + 1, ret);
2639 }
2640
Mark Brownca629922011-05-11 14:34:53 +02002641 switch (control->type) {
2642 case WM8994:
2643 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
2644 snd_soc_update_bits(codec, WM8994_MICBIAS,
2645 WM8994_MICD_ENA, WM8994_MICD_ENA);
2646 break;
2647 case WM8958:
2648 if (wm8994->jack_cb)
2649 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2650 WM8958_MICD_ENA, WM8958_MICD_ENA);
2651 break;
2652 }
2653
Mark Brown9e6e96a2010-01-29 17:47:12 +00002654 return 0;
2655}
2656#else
2657#define wm8994_suspend NULL
2658#define wm8994_resume NULL
2659#endif
2660
2661static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
2662{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002663 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002664 struct wm8994_pdata *pdata = wm8994->pdata;
2665 struct snd_kcontrol_new controls[] = {
2666 SOC_ENUM_EXT("AIF1.1 EQ Mode",
2667 wm8994->retune_mobile_enum,
2668 wm8994_get_retune_mobile_enum,
2669 wm8994_put_retune_mobile_enum),
2670 SOC_ENUM_EXT("AIF1.2 EQ Mode",
2671 wm8994->retune_mobile_enum,
2672 wm8994_get_retune_mobile_enum,
2673 wm8994_put_retune_mobile_enum),
2674 SOC_ENUM_EXT("AIF2 EQ Mode",
2675 wm8994->retune_mobile_enum,
2676 wm8994_get_retune_mobile_enum,
2677 wm8994_put_retune_mobile_enum),
2678 };
2679 int ret, i, j;
2680 const char **t;
2681
2682 /* We need an array of texts for the enum API but the number
2683 * of texts is likely to be less than the number of
2684 * configurations due to the sample rate dependency of the
2685 * configurations. */
2686 wm8994->num_retune_mobile_texts = 0;
2687 wm8994->retune_mobile_texts = NULL;
2688 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2689 for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
2690 if (strcmp(pdata->retune_mobile_cfgs[i].name,
2691 wm8994->retune_mobile_texts[j]) == 0)
2692 break;
2693 }
2694
2695 if (j != wm8994->num_retune_mobile_texts)
2696 continue;
2697
2698 /* Expand the array... */
2699 t = krealloc(wm8994->retune_mobile_texts,
2700 sizeof(char *) *
2701 (wm8994->num_retune_mobile_texts + 1),
2702 GFP_KERNEL);
2703 if (t == NULL)
2704 continue;
2705
2706 /* ...store the new entry... */
2707 t[wm8994->num_retune_mobile_texts] =
2708 pdata->retune_mobile_cfgs[i].name;
2709
2710 /* ...and remember the new version. */
2711 wm8994->num_retune_mobile_texts++;
2712 wm8994->retune_mobile_texts = t;
2713 }
2714
2715 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2716 wm8994->num_retune_mobile_texts);
2717
2718 wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
2719 wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
2720
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002721 ret = snd_soc_add_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002722 ARRAY_SIZE(controls));
2723 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002724 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002725 "Failed to add ReTune Mobile controls: %d\n", ret);
2726}
2727
2728static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
2729{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002730 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002731 struct wm8994_pdata *pdata = wm8994->pdata;
2732 int ret, i;
2733
2734 if (!pdata)
2735 return;
2736
2737 wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
2738 pdata->lineout2_diff,
2739 pdata->lineout1fb,
2740 pdata->lineout2fb,
2741 pdata->jd_scthr,
2742 pdata->jd_thr,
2743 pdata->micbias1_lvl,
2744 pdata->micbias2_lvl);
2745
2746 dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
2747
2748 if (pdata->num_drc_cfgs) {
2749 struct snd_kcontrol_new controls[] = {
2750 SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
2751 wm8994_get_drc_enum, wm8994_put_drc_enum),
2752 SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
2753 wm8994_get_drc_enum, wm8994_put_drc_enum),
2754 SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
2755 wm8994_get_drc_enum, wm8994_put_drc_enum),
2756 };
2757
2758 /* We need an array of texts for the enum API */
2759 wm8994->drc_texts = kmalloc(sizeof(char *)
2760 * pdata->num_drc_cfgs, GFP_KERNEL);
2761 if (!wm8994->drc_texts) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002762 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002763 "Failed to allocate %d DRC config texts\n",
2764 pdata->num_drc_cfgs);
2765 return;
2766 }
2767
2768 for (i = 0; i < pdata->num_drc_cfgs; i++)
2769 wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
2770
2771 wm8994->drc_enum.max = pdata->num_drc_cfgs;
2772 wm8994->drc_enum.texts = wm8994->drc_texts;
2773
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002774 ret = snd_soc_add_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002775 ARRAY_SIZE(controls));
2776 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002777 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002778 "Failed to add DRC mode controls: %d\n", ret);
2779
2780 for (i = 0; i < WM8994_NUM_DRC; i++)
2781 wm8994_set_drc(codec, i);
2782 }
2783
2784 dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
2785 pdata->num_retune_mobile_cfgs);
2786
2787 if (pdata->num_retune_mobile_cfgs)
2788 wm8994_handle_retune_mobile_pdata(wm8994);
2789 else
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002790 snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002791 ARRAY_SIZE(wm8994_eq_controls));
Mark Brown48e028e2011-02-21 17:11:59 -08002792
2793 for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
2794 if (pdata->micbias[i]) {
2795 snd_soc_write(codec, WM8958_MICBIAS1 + i,
2796 pdata->micbias[i] & 0xffff);
2797 }
2798 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002799}
2800
Mark Brown88766982010-03-29 20:57:12 +01002801/**
2802 * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
2803 *
2804 * @codec: WM8994 codec
2805 * @jack: jack to report detection events on
2806 * @micbias: microphone bias to detect on
2807 * @det: value to report for presence detection
2808 * @shrt: value to report for short detection
2809 *
2810 * Enable microphone detection via IRQ on the WM8994. If GPIOs are
2811 * being used to bring out signals to the processor then only platform
Mark Brown5ab230a2010-09-06 14:59:34 +01002812 * data configuration is needed for WM8994 and processor GPIOs should
Mark Brown88766982010-03-29 20:57:12 +01002813 * be configured using snd_soc_jack_add_gpios() instead.
2814 *
2815 * Configuration of detection levels is available via the micbias1_lvl
2816 * and micbias2_lvl platform data members.
2817 */
2818int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2819 int micbias, int det, int shrt)
2820{
Mark Brownb2c812e2010-04-14 15:35:19 +09002821 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown88766982010-03-29 20:57:12 +01002822 struct wm8994_micdet *micdet;
Mark Brown3a423152010-11-26 15:21:06 +00002823 struct wm8994 *control = codec->control_data;
Mark Brown88766982010-03-29 20:57:12 +01002824 int reg;
2825
Mark Brown3a423152010-11-26 15:21:06 +00002826 if (control->type != WM8994)
2827 return -EINVAL;
2828
Mark Brown88766982010-03-29 20:57:12 +01002829 switch (micbias) {
2830 case 1:
2831 micdet = &wm8994->micdet[0];
2832 break;
2833 case 2:
2834 micdet = &wm8994->micdet[1];
2835 break;
2836 default:
2837 return -EINVAL;
2838 }
2839
2840 dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
2841 micbias, det, shrt);
2842
2843 /* Store the configuration */
2844 micdet->jack = jack;
2845 micdet->det = det;
2846 micdet->shrt = shrt;
2847
2848 /* If either of the jacks is set up then enable detection */
2849 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
2850 reg = WM8994_MICD_ENA;
2851 else
2852 reg = 0;
2853
2854 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
2855
2856 return 0;
2857}
2858EXPORT_SYMBOL_GPL(wm8994_mic_detect);
2859
2860static irqreturn_t wm8994_mic_irq(int irq, void *data)
2861{
2862 struct wm8994_priv *priv = data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002863 struct snd_soc_codec *codec = priv->codec;
Mark Brown88766982010-03-29 20:57:12 +01002864 int reg;
2865 int report;
2866
Mark Brown7116f452010-12-29 13:05:21 +00002867#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00002868 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00002869#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00002870
Mark Brown88766982010-03-29 20:57:12 +01002871 reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
2872 if (reg < 0) {
2873 dev_err(codec->dev, "Failed to read microphone status: %d\n",
2874 reg);
2875 return IRQ_HANDLED;
2876 }
2877
2878 dev_dbg(codec->dev, "Microphone status: %x\n", reg);
2879
2880 report = 0;
2881 if (reg & WM8994_MIC1_DET_STS)
2882 report |= priv->micdet[0].det;
2883 if (reg & WM8994_MIC1_SHRT_STS)
2884 report |= priv->micdet[0].shrt;
2885 snd_soc_jack_report(priv->micdet[0].jack, report,
2886 priv->micdet[0].det | priv->micdet[0].shrt);
2887
2888 report = 0;
2889 if (reg & WM8994_MIC2_DET_STS)
2890 report |= priv->micdet[1].det;
2891 if (reg & WM8994_MIC2_SHRT_STS)
2892 report |= priv->micdet[1].shrt;
2893 snd_soc_jack_report(priv->micdet[1].jack, report,
2894 priv->micdet[1].det | priv->micdet[1].shrt);
2895
2896 return IRQ_HANDLED;
2897}
2898
Mark Brown821edd22010-11-26 15:21:09 +00002899/* Default microphone detection handler for WM8958 - the user can
2900 * override this if they wish.
2901 */
2902static void wm8958_default_micdet(u16 status, void *data)
2903{
2904 struct snd_soc_codec *codec = data;
2905 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2906 int report = 0;
2907
2908 /* If nothing present then clear our statuses */
Mark Brown864c4bd2011-02-21 20:51:13 -08002909 if (!(status & WM8958_MICD_STS))
Mark Brown821edd22010-11-26 15:21:09 +00002910 goto done;
Mark Brown821edd22010-11-26 15:21:09 +00002911
Mark Brown864c4bd2011-02-21 20:51:13 -08002912 report = SND_JACK_MICROPHONE;
Mark Brown821edd22010-11-26 15:21:09 +00002913
2914 /* Everything else is buttons; just assign slots */
Mark Brownb35e1602011-07-15 22:28:32 +09002915 if (status & 0x1c)
Mark Brown821edd22010-11-26 15:21:09 +00002916 report |= SND_JACK_BTN_0;
Mark Brown821edd22010-11-26 15:21:09 +00002917
2918done:
Mark Brown406e56c2011-02-21 20:41:25 -08002919 snd_soc_jack_report(wm8994->micdet[0].jack, report,
Mark Brown864c4bd2011-02-21 20:51:13 -08002920 SND_JACK_BTN_0 | SND_JACK_MICROPHONE);
Mark Brown821edd22010-11-26 15:21:09 +00002921}
2922
2923/**
2924 * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
2925 *
2926 * @codec: WM8958 codec
2927 * @jack: jack to report detection events on
2928 *
2929 * Enable microphone detection functionality for the WM8958. By
2930 * default simple detection which supports the detection of up to 6
2931 * buttons plus video and microphone functionality is supported.
2932 *
2933 * The WM8958 has an advanced jack detection facility which is able to
2934 * support complex accessory detection, especially when used in
2935 * conjunction with external circuitry. In order to provide maximum
2936 * flexiblity a callback is provided which allows a completely custom
2937 * detection algorithm.
2938 */
2939int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2940 wm8958_micdet_cb cb, void *cb_data)
2941{
2942 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2943 struct wm8994 *control = codec->control_data;
2944
2945 if (control->type != WM8958)
2946 return -EINVAL;
2947
2948 if (jack) {
2949 if (!cb) {
2950 dev_dbg(codec->dev, "Using default micdet callback\n");
2951 cb = wm8958_default_micdet;
2952 cb_data = codec;
2953 }
2954
2955 wm8994->micdet[0].jack = jack;
2956 wm8994->jack_cb = cb;
2957 wm8994->jack_cb_data = cb_data;
2958
2959 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2960 WM8958_MICD_ENA, WM8958_MICD_ENA);
2961 } else {
2962 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2963 WM8958_MICD_ENA, 0);
2964 }
2965
2966 return 0;
2967}
2968EXPORT_SYMBOL_GPL(wm8958_mic_detect);
2969
2970static irqreturn_t wm8958_mic_irq(int irq, void *data)
2971{
2972 struct wm8994_priv *wm8994 = data;
2973 struct snd_soc_codec *codec = wm8994->codec;
2974 int reg;
2975
2976 reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
2977 if (reg < 0) {
2978 dev_err(codec->dev, "Failed to read mic detect status: %d\n",
2979 reg);
2980 return IRQ_NONE;
2981 }
2982
2983 if (!(reg & WM8958_MICD_VALID)) {
2984 dev_dbg(codec->dev, "Mic detect data not valid\n");
2985 goto out;
2986 }
2987
Mark Brown7116f452010-12-29 13:05:21 +00002988#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00002989 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00002990#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00002991
Mark Brown821edd22010-11-26 15:21:09 +00002992 if (wm8994->jack_cb)
2993 wm8994->jack_cb(reg, wm8994->jack_cb_data);
2994 else
2995 dev_warn(codec->dev, "Accessory detection with no callback\n");
2996
2997out:
2998 return IRQ_HANDLED;
2999}
3000
Mark Brown3b1af3f2011-07-14 12:38:18 +09003001static irqreturn_t wm8994_fifo_error(int irq, void *data)
3002{
3003 struct snd_soc_codec *codec = data;
3004
3005 dev_err(codec->dev, "FIFO error\n");
3006
3007 return IRQ_HANDLED;
3008}
3009
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003010static int wm8994_codec_probe(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003011{
Mark Brown3a423152010-11-26 15:21:06 +00003012 struct wm8994 *control;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003013 struct wm8994_priv *wm8994;
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003014 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brownec62dbd2010-08-15 14:56:40 +01003015 int ret, i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003016
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003017 codec->control_data = dev_get_drvdata(codec->dev->parent);
Mark Brown3a423152010-11-26 15:21:06 +00003018 control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003019
3020 wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003021 if (wm8994 == NULL)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003022 return -ENOMEM;
Mark Brownb2c812e2010-04-14 15:35:19 +09003023 snd_soc_codec_set_drvdata(codec, wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003024
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003025 wm8994->pdata = dev_get_platdata(codec->dev->parent);
3026 wm8994->codec = codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003027
Mark Brownc7ebf932011-07-12 19:47:59 +09003028 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
3029 init_completion(&wm8994->fll_locked[i]);
3030
Mark Brown9b7c5252011-02-17 20:05:44 -08003031 if (wm8994->pdata && wm8994->pdata->micdet_irq)
3032 wm8994->micdet_irq = wm8994->pdata->micdet_irq;
3033 else if (wm8994->pdata && wm8994->pdata->irq_base)
3034 wm8994->micdet_irq = wm8994->pdata->irq_base +
3035 WM8994_IRQ_MIC1_DET;
3036
Mark Brown39fb51a2010-11-26 17:23:43 +00003037 pm_runtime_enable(codec->dev);
3038 pm_runtime_resume(codec->dev);
3039
Mark Brownca9aef52010-11-26 17:23:41 +00003040 /* Read our current status back from the chip - we don't want to
3041 * reset as this may interfere with the GPIO or LDO operation. */
3042 for (i = 0; i < WM8994_CACHE_SIZE; i++) {
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +00003043 if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i))
Mark Brownca9aef52010-11-26 17:23:41 +00003044 continue;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003045
Mark Brownca9aef52010-11-26 17:23:41 +00003046 ret = wm8994_reg_read(codec->control_data, i);
3047 if (ret <= 0)
3048 continue;
3049
3050 ret = snd_soc_cache_write(codec, i, ret);
3051 if (ret != 0) {
3052 dev_err(codec->dev,
3053 "Failed to initialise cache for 0x%x: %d\n",
3054 i, ret);
3055 goto err;
3056 }
3057 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003058
3059 /* Set revision-specific configuration */
Mark Brownb6b05692010-08-13 12:58:20 +01003060 wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
Mark Brown3a423152010-11-26 15:21:06 +00003061 switch (control->type) {
3062 case WM8994:
3063 switch (wm8994->revision) {
3064 case 2:
3065 case 3:
Mark Brown4537c4e2011-08-01 13:10:16 +09003066 wm8994->hubs.dcs_codes_l = -5;
3067 wm8994->hubs.dcs_codes_r = -5;
Mark Brown3a423152010-11-26 15:21:06 +00003068 wm8994->hubs.hp_startup_mode = 1;
3069 wm8994->hubs.dcs_readback_mode = 1;
Mark Brownf9acf9f2011-06-07 23:23:52 +01003070 wm8994->hubs.series_startup = 1;
Mark Brown3a423152010-11-26 15:21:06 +00003071 break;
3072 default:
Mark Brown79ef0ab2011-08-01 13:02:17 +09003073 wm8994->hubs.dcs_readback_mode = 2;
Mark Brown3a423152010-11-26 15:21:06 +00003074 break;
3075 }
Mark Brown280ec8b2011-08-10 22:19:19 +09003076 break;
Mark Brown3a423152010-11-26 15:21:06 +00003077
3078 case WM8958:
Mark Brown8437f702010-03-29 17:09:45 +01003079 wm8994->hubs.dcs_readback_mode = 1;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003080 break;
Mark Brown3a423152010-11-26 15:21:06 +00003081
Mark Brown9e6e96a2010-01-29 17:47:12 +00003082 default:
3083 break;
3084 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003085
Mark Brown3b1af3f2011-07-14 12:38:18 +09003086 wm8994_request_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR,
3087 wm8994_fifo_error, "FIFO error", codec);
3088
Mark Brownb30ead52011-07-12 15:47:17 +09003089 ret = wm8994_request_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
3090 wm_hubs_dcs_done, "DC servo done",
3091 &wm8994->hubs);
3092 if (ret == 0)
3093 wm8994->hubs.dcs_done_irq = true;
3094
Mark Brown3a423152010-11-26 15:21:06 +00003095 switch (control->type) {
3096 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003097 if (wm8994->micdet_irq) {
3098 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3099 wm8994_mic_irq,
3100 IRQF_TRIGGER_RISING,
3101 "Mic1 detect",
3102 wm8994);
3103 if (ret != 0)
3104 dev_warn(codec->dev,
3105 "Failed to request Mic1 detect IRQ: %d\n",
3106 ret);
3107 }
Mark Brown88766982010-03-29 20:57:12 +01003108
Mark Brown3a423152010-11-26 15:21:06 +00003109 ret = wm8994_request_irq(codec->control_data,
3110 WM8994_IRQ_MIC1_SHRT,
3111 wm8994_mic_irq, "Mic 1 short",
3112 wm8994);
3113 if (ret != 0)
3114 dev_warn(codec->dev,
3115 "Failed to request Mic1 short IRQ: %d\n",
3116 ret);
Mark Brown88766982010-03-29 20:57:12 +01003117
Mark Brown3a423152010-11-26 15:21:06 +00003118 ret = wm8994_request_irq(codec->control_data,
3119 WM8994_IRQ_MIC2_DET,
3120 wm8994_mic_irq, "Mic 2 detect",
3121 wm8994);
3122 if (ret != 0)
3123 dev_warn(codec->dev,
3124 "Failed to request Mic2 detect IRQ: %d\n",
3125 ret);
Mark Brown88766982010-03-29 20:57:12 +01003126
Mark Brown3a423152010-11-26 15:21:06 +00003127 ret = wm8994_request_irq(codec->control_data,
3128 WM8994_IRQ_MIC2_SHRT,
3129 wm8994_mic_irq, "Mic 2 short",
3130 wm8994);
3131 if (ret != 0)
3132 dev_warn(codec->dev,
3133 "Failed to request Mic2 short IRQ: %d\n",
3134 ret);
3135 break;
Mark Brown821edd22010-11-26 15:21:09 +00003136
3137 case WM8958:
Mark Brown9b7c5252011-02-17 20:05:44 -08003138 if (wm8994->micdet_irq) {
3139 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3140 wm8958_mic_irq,
3141 IRQF_TRIGGER_RISING,
3142 "Mic detect",
3143 wm8994);
3144 if (ret != 0)
3145 dev_warn(codec->dev,
3146 "Failed to request Mic detect IRQ: %d\n",
3147 ret);
3148 }
Mark Brown3a423152010-11-26 15:21:06 +00003149 }
Mark Brown88766982010-03-29 20:57:12 +01003150
Mark Brownc7ebf932011-07-12 19:47:59 +09003151 wm8994->fll_locked_irq = true;
3152 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
3153 ret = wm8994_request_irq(codec->control_data,
3154 WM8994_IRQ_FLL1_LOCK + i,
3155 wm8994_fll_locked_irq, "FLL lock",
3156 &wm8994->fll_locked[i]);
3157 if (ret != 0)
3158 wm8994->fll_locked_irq = false;
3159 }
3160
Mark Brown9e6e96a2010-01-29 17:47:12 +00003161 /* Remember if AIFnLRCLK is configured as a GPIO. This should be
3162 * configured on init - if a system wants to do this dynamically
3163 * at runtime we can deal with that then.
3164 */
3165 ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
3166 if (ret < 0) {
3167 dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003168 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003169 }
3170 if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
3171 wm8994->lrclk_shared[0] = 1;
3172 wm8994_dai[0].symmetric_rates = 1;
3173 } else {
3174 wm8994->lrclk_shared[0] = 0;
3175 }
3176
3177 ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
3178 if (ret < 0) {
3179 dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003180 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003181 }
3182 if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
3183 wm8994->lrclk_shared[1] = 1;
3184 wm8994_dai[1].symmetric_rates = 1;
3185 } else {
3186 wm8994->lrclk_shared[1] = 0;
3187 }
3188
Mark Brown9e6e96a2010-01-29 17:47:12 +00003189 wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
3190
Mark Brown9e6e96a2010-01-29 17:47:12 +00003191 /* Latch volume updates (right only; we always do left then right). */
Mark Brownbaa81602011-04-06 10:52:42 +09003192 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
3193 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003194 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
3195 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003196 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
3197 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003198 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
3199 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003200 snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
3201 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003202 snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
3203 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003204 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
3205 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003206 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
3207 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003208 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
3209 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003210 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
3211 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003212 snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
3213 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003214 snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
3215 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003216 snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
3217 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003218 snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
3219 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003220 snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
3221 WM8994_DAC2_VU, WM8994_DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003222 snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
3223 WM8994_DAC2_VU, WM8994_DAC2_VU);
3224
3225 /* Set the low bit of the 3D stereo depth so TLV matches */
3226 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
3227 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
3228 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
3229 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
3230 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
3231 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
3232 snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
3233 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
3234 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
3235
Mark Brown5b739672011-07-06 00:08:43 -07003236 /* Unconditionally enable AIF1 ADC TDM mode on chips which can
3237 * use this; it only affects behaviour on idle TDM clock
3238 * cycles. */
3239 switch (control->type) {
3240 case WM8994:
3241 case WM8958:
3242 snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
3243 WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
3244 break;
3245 default:
3246 break;
3247 }
Mark Brownd1ce6b22010-07-20 10:13:14 +01003248
Mark Brown9e6e96a2010-01-29 17:47:12 +00003249 wm8994_update_class_w(codec);
3250
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003251 wm8994_handle_pdata(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003252
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003253 wm_hubs_add_analogue_controls(codec);
3254 snd_soc_add_controls(codec, wm8994_snd_controls,
3255 ARRAY_SIZE(wm8994_snd_controls));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003256 snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003257 ARRAY_SIZE(wm8994_dapm_widgets));
Mark Brownc4431df2010-11-26 15:21:07 +00003258
3259 switch (control->type) {
3260 case WM8994:
3261 snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
3262 ARRAY_SIZE(wm8994_specific_dapm_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003263 if (wm8994->revision < 4) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003264 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3265 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003266 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3267 ARRAY_SIZE(wm8994_adc_revd_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003268 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3269 ARRAY_SIZE(wm8994_dac_revd_widgets));
3270 } else {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003271 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3272 ARRAY_SIZE(wm8994_lateclk_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003273 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3274 ARRAY_SIZE(wm8994_adc_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003275 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3276 ARRAY_SIZE(wm8994_dac_widgets));
3277 }
Mark Brownc4431df2010-11-26 15:21:07 +00003278 break;
3279 case WM8958:
3280 snd_soc_add_controls(codec, wm8958_snd_controls,
3281 ARRAY_SIZE(wm8958_snd_controls));
3282 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3283 ARRAY_SIZE(wm8958_dapm_widgets));
Mark Brown780e2802011-03-11 18:00:19 +00003284 if (wm8994->revision < 1) {
3285 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3286 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
3287 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3288 ARRAY_SIZE(wm8994_adc_revd_widgets));
3289 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3290 ARRAY_SIZE(wm8994_dac_revd_widgets));
3291 } else {
3292 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3293 ARRAY_SIZE(wm8994_lateclk_widgets));
3294 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3295 ARRAY_SIZE(wm8994_adc_widgets));
3296 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3297 ARRAY_SIZE(wm8994_dac_widgets));
3298 }
Mark Brownc4431df2010-11-26 15:21:07 +00003299 break;
3300 }
3301
3302
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003303 wm_hubs_add_analogue_routes(codec, 0, 0);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003304 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Mark Brown9e6e96a2010-01-29 17:47:12 +00003305
Mark Brownc4431df2010-11-26 15:21:07 +00003306 switch (control->type) {
3307 case WM8994:
3308 snd_soc_dapm_add_routes(dapm, wm8994_intercon,
3309 ARRAY_SIZE(wm8994_intercon));
Mark Brown6ed8f142011-02-03 16:27:35 +00003310
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003311 if (wm8994->revision < 4) {
Mark Brown6ed8f142011-02-03 16:27:35 +00003312 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3313 ARRAY_SIZE(wm8994_revd_intercon));
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003314 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3315 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3316 } else {
3317 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3318 ARRAY_SIZE(wm8994_lateclk_intercon));
3319 }
Mark Brownc4431df2010-11-26 15:21:07 +00003320 break;
3321 case WM8958:
Mark Brown780e2802011-03-11 18:00:19 +00003322 if (wm8994->revision < 1) {
3323 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3324 ARRAY_SIZE(wm8994_revd_intercon));
3325 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3326 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3327 } else {
3328 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3329 ARRAY_SIZE(wm8994_lateclk_intercon));
3330 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
3331 ARRAY_SIZE(wm8958_intercon));
3332 }
Mark Brownf701a2e2011-03-09 19:31:01 +00003333
3334 wm8958_dsp2_init(codec);
Mark Brownc4431df2010-11-26 15:21:07 +00003335 break;
3336 }
3337
Mark Brown9e6e96a2010-01-29 17:47:12 +00003338 return 0;
3339
Mark Brown88766982010-03-29 20:57:12 +01003340err_irq:
3341 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
3342 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
3343 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
Mark Brown9b7c5252011-02-17 20:05:44 -08003344 if (wm8994->micdet_irq)
3345 free_irq(wm8994->micdet_irq, wm8994);
Mark Brownc7ebf932011-07-12 19:47:59 +09003346 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
3347 wm8994_free_irq(codec->control_data, WM8994_IRQ_FLL1_LOCK + i,
3348 &wm8994->fll_locked[i]);
Mark Brownb30ead52011-07-12 15:47:17 +09003349 wm8994_free_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
3350 &wm8994->hubs);
Mark Brown3b1af3f2011-07-14 12:38:18 +09003351 wm8994_free_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR, codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003352err:
3353 kfree(wm8994);
3354 return ret;
3355}
3356
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003357static int wm8994_codec_remove(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003358{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003359 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown3a423152010-11-26 15:21:06 +00003360 struct wm8994 *control = codec->control_data;
Mark Brownc7ebf932011-07-12 19:47:59 +09003361 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003362
3363 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003364
Mark Brown39fb51a2010-11-26 17:23:43 +00003365 pm_runtime_disable(codec->dev);
3366
Mark Brownc7ebf932011-07-12 19:47:59 +09003367 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
3368 wm8994_free_irq(codec->control_data, WM8994_IRQ_FLL1_LOCK + i,
3369 &wm8994->fll_locked[i]);
3370
Mark Brownb30ead52011-07-12 15:47:17 +09003371 wm8994_free_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
3372 &wm8994->hubs);
Mark Brown3b1af3f2011-07-14 12:38:18 +09003373 wm8994_free_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR, codec);
Mark Brownb30ead52011-07-12 15:47:17 +09003374
Mark Brown3a423152010-11-26 15:21:06 +00003375 switch (control->type) {
3376 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003377 if (wm8994->micdet_irq)
3378 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown3a423152010-11-26 15:21:06 +00003379 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
3380 wm8994);
3381 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
3382 wm8994);
3383 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
3384 wm8994);
3385 break;
Mark Brown821edd22010-11-26 15:21:09 +00003386
3387 case WM8958:
Mark Brown9b7c5252011-02-17 20:05:44 -08003388 if (wm8994->micdet_irq)
3389 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown821edd22010-11-26 15:21:09 +00003390 break;
Mark Brown3a423152010-11-26 15:21:06 +00003391 }
Mark Brownfbbf5922011-03-11 18:09:04 +00003392 if (wm8994->mbc)
3393 release_firmware(wm8994->mbc);
Mark Brown09e10d72011-03-16 22:57:47 +00003394 if (wm8994->mbc_vss)
3395 release_firmware(wm8994->mbc_vss);
Mark Brown31215872011-03-17 20:23:43 +00003396 if (wm8994->enh_eq)
3397 release_firmware(wm8994->enh_eq);
Axel Lin24fb2b12010-11-23 15:58:39 +08003398 kfree(wm8994->retune_mobile_texts);
3399 kfree(wm8994->drc_texts);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003400 kfree(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003401
3402 return 0;
3403}
3404
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003405static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
3406 .probe = wm8994_codec_probe,
3407 .remove = wm8994_codec_remove,
3408 .suspend = wm8994_suspend,
3409 .resume = wm8994_resume,
Mark Brownca9aef52010-11-26 17:23:41 +00003410 .read = wm8994_read,
3411 .write = wm8994_write,
Mark Browneba19fd2010-11-19 16:09:15 +00003412 .readable_register = wm8994_readable,
3413 .volatile_register = wm8994_volatile,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003414 .set_bias_level = wm8994_set_bias_level,
Mark Brownca9aef52010-11-26 17:23:41 +00003415
3416 .reg_cache_size = WM8994_CACHE_SIZE,
3417 .reg_cache_default = wm8994_reg_defaults,
3418 .reg_word_size = 2,
Mark Brown2e19b0c2010-11-26 17:23:42 +00003419 .compress_type = SND_SOC_RBTREE_COMPRESSION,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003420};
3421
3422static int __devinit wm8994_probe(struct platform_device *pdev)
3423{
3424 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
3425 wm8994_dai, ARRAY_SIZE(wm8994_dai));
3426}
3427
3428static int __devexit wm8994_remove(struct platform_device *pdev)
3429{
3430 snd_soc_unregister_codec(&pdev->dev);
3431 return 0;
3432}
3433
Mark Brown9e6e96a2010-01-29 17:47:12 +00003434static struct platform_driver wm8994_codec_driver = {
3435 .driver = {
3436 .name = "wm8994-codec",
3437 .owner = THIS_MODULE,
3438 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003439 .probe = wm8994_probe,
3440 .remove = __devexit_p(wm8994_remove),
Mark Brown9e6e96a2010-01-29 17:47:12 +00003441};
3442
3443static __init int wm8994_init(void)
3444{
3445 return platform_driver_register(&wm8994_codec_driver);
3446}
3447module_init(wm8994_init);
3448
3449static __exit void wm8994_exit(void)
3450{
3451 platform_driver_unregister(&wm8994_codec_driver);
3452}
3453module_exit(wm8994_exit);
3454
3455
3456MODULE_DESCRIPTION("ASoC WM8994 driver");
3457MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
3458MODULE_LICENSE("GPL");
3459MODULE_ALIAS("platform:wm8994-codec");