blob: 328f32831946e20a4dde2132fbdd37245d4938f3 [file] [log] [blame]
Mark Brown9e6e96a2010-01-29 17:47:12 +00001/*
2 * wm8994.c -- WM8994 ALSA SoC Audio driver
3 *
4 * Copyright 2009 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
20#include <linux/platform_device.h>
Mark Brown39fb51a2010-11-26 17:23:43 +000021#include <linux/pm_runtime.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000022#include <linux/regulator/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000024#include <sound/core.h>
Mark Brown821edd22010-11-26 15:21:09 +000025#include <sound/jack.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000026#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000029#include <sound/initval.h>
30#include <sound/tlv.h>
Mark Brown2bbb5d62010-12-05 12:50:12 +000031#include <trace/events/asoc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000032
33#include <linux/mfd/wm8994/core.h>
34#include <linux/mfd/wm8994/registers.h>
35#include <linux/mfd/wm8994/pdata.h>
36#include <linux/mfd/wm8994/gpio.h>
37
38#include "wm8994.h"
39#include "wm_hubs.h"
40
Mark Brown9e6e96a2010-01-29 17:47:12 +000041#define WM8994_NUM_DRC 3
42#define WM8994_NUM_EQ 3
43
44static int wm8994_drc_base[] = {
45 WM8994_AIF1_DRC1_1,
46 WM8994_AIF1_DRC2_1,
47 WM8994_AIF2_DRC_1,
48};
49
50static int wm8994_retune_mobile_base[] = {
51 WM8994_AIF1_DAC1_EQ_GAINS_1,
52 WM8994_AIF1_DAC2_EQ_GAINS_1,
53 WM8994_AIF2_EQ_GAINS_1,
54};
55
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +000056static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg)
Mark Brown9e6e96a2010-01-29 17:47:12 +000057{
Mark Browne88ff1e2010-07-09 00:12:08 +090058 switch (reg) {
59 case WM8994_GPIO_1:
60 case WM8994_GPIO_2:
61 case WM8994_GPIO_3:
62 case WM8994_GPIO_4:
63 case WM8994_GPIO_5:
64 case WM8994_GPIO_6:
65 case WM8994_GPIO_7:
66 case WM8994_GPIO_8:
67 case WM8994_GPIO_9:
68 case WM8994_GPIO_10:
69 case WM8994_GPIO_11:
70 case WM8994_INTERRUPT_STATUS_1:
71 case WM8994_INTERRUPT_STATUS_2:
72 case WM8994_INTERRUPT_RAW_STATUS_2:
73 return 1;
74 default:
75 break;
76 }
77
Mark Brown7b306da2010-11-16 20:11:40 +000078 if (reg >= WM8994_CACHE_SIZE)
Mark Brown9e6e96a2010-01-29 17:47:12 +000079 return 0;
Mark Brown7b306da2010-11-16 20:11:40 +000080 return wm8994_access_masks[reg].readable != 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +000081}
82
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +000083static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg)
Mark Brown9e6e96a2010-01-29 17:47:12 +000084{
Mark Brownca9aef52010-11-26 17:23:41 +000085 if (reg >= WM8994_CACHE_SIZE)
Mark Brown9e6e96a2010-01-29 17:47:12 +000086 return 1;
87
88 switch (reg) {
89 case WM8994_SOFTWARE_RESET:
90 case WM8994_CHIP_REVISION:
91 case WM8994_DC_SERVO_1:
92 case WM8994_DC_SERVO_READBACK:
93 case WM8994_RATE_STATUS:
94 case WM8994_LDO_1:
95 case WM8994_LDO_2:
Mark Brownd6addcc2010-11-26 15:21:08 +000096 case WM8958_DSP2_EXECCONTROL:
Mark Brown821edd22010-11-26 15:21:09 +000097 case WM8958_MIC_DETECT_3:
Mark Brown9e6e96a2010-01-29 17:47:12 +000098 return 1;
99 default:
100 return 0;
101 }
102}
103
104static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
105 unsigned int value)
106{
Mark Brownca9aef52010-11-26 17:23:41 +0000107 int ret;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000108
109 BUG_ON(reg > WM8994_MAX_REGISTER);
110
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +0000111 if (!wm8994_volatile(codec, reg)) {
Mark Brownca9aef52010-11-26 17:23:41 +0000112 ret = snd_soc_cache_write(codec, reg, value);
113 if (ret != 0)
114 dev_err(codec->dev, "Cache write to %x failed: %d\n",
115 reg, ret);
116 }
Mark Brown9e6e96a2010-01-29 17:47:12 +0000117
118 return wm8994_reg_write(codec->control_data, reg, value);
119}
120
121static unsigned int wm8994_read(struct snd_soc_codec *codec,
122 unsigned int reg)
123{
Mark Brownca9aef52010-11-26 17:23:41 +0000124 unsigned int val;
125 int ret;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000126
127 BUG_ON(reg > WM8994_MAX_REGISTER);
128
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +0000129 if (!wm8994_volatile(codec, reg) && wm8994_readable(codec, reg) &&
Mark Brownca9aef52010-11-26 17:23:41 +0000130 reg < codec->driver->reg_cache_size) {
131 ret = snd_soc_cache_read(codec, reg, &val);
132 if (ret >= 0)
133 return val;
134 else
135 dev_err(codec->dev, "Cache read from %x failed: %d\n",
136 reg, ret);
137 }
138
139 return wm8994_reg_read(codec->control_data, reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000140}
141
142static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
143{
Mark Brownb2c812e2010-04-14 15:35:19 +0900144 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000145 int rate;
146 int reg1 = 0;
147 int offset;
148
149 if (aif)
150 offset = 4;
151 else
152 offset = 0;
153
154 switch (wm8994->sysclk[aif]) {
155 case WM8994_SYSCLK_MCLK1:
156 rate = wm8994->mclk[0];
157 break;
158
159 case WM8994_SYSCLK_MCLK2:
160 reg1 |= 0x8;
161 rate = wm8994->mclk[1];
162 break;
163
164 case WM8994_SYSCLK_FLL1:
165 reg1 |= 0x10;
166 rate = wm8994->fll[0].out;
167 break;
168
169 case WM8994_SYSCLK_FLL2:
170 reg1 |= 0x18;
171 rate = wm8994->fll[1].out;
172 break;
173
174 default:
175 return -EINVAL;
176 }
177
178 if (rate >= 13500000) {
179 rate /= 2;
180 reg1 |= WM8994_AIF1CLK_DIV;
181
182 dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
183 aif + 1, rate);
184 }
Mark Brown5e5e2be2010-04-25 12:20:30 +0100185
186 if (rate && rate < 3000000)
187 dev_warn(codec->dev, "AIF%dCLK is %dHz, should be >=3MHz for optimal performance\n",
188 aif + 1, rate);
189
Mark Brown9e6e96a2010-01-29 17:47:12 +0000190 wm8994->aifclk[aif] = rate;
191
192 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
193 WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
194 reg1);
195
196 return 0;
197}
198
199static int configure_clock(struct snd_soc_codec *codec)
200{
Mark Brownb2c812e2010-04-14 15:35:19 +0900201 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000202 int old, new;
203
204 /* Bring up the AIF clocks first */
205 configure_aif_clock(codec, 0);
206 configure_aif_clock(codec, 1);
207
208 /* Then switch CLK_SYS over to the higher of them; a change
209 * can only happen as a result of a clocking change which can
210 * only be made outside of DAPM so we can safely redo the
211 * clocking.
212 */
213
214 /* If they're equal it doesn't matter which is used */
215 if (wm8994->aifclk[0] == wm8994->aifclk[1])
216 return 0;
217
218 if (wm8994->aifclk[0] < wm8994->aifclk[1])
219 new = WM8994_SYSCLK_SRC;
220 else
221 new = 0;
222
223 old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
224
225 /* If there's no change then we're done. */
226 if (old == new)
227 return 0;
228
229 snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
230
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200231 snd_soc_dapm_sync(&codec->dapm);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000232
233 return 0;
234}
235
236static int check_clk_sys(struct snd_soc_dapm_widget *source,
237 struct snd_soc_dapm_widget *sink)
238{
239 int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
240 const char *clk;
241
242 /* Check what we're currently using for CLK_SYS */
243 if (reg & WM8994_SYSCLK_SRC)
244 clk = "AIF2CLK";
245 else
246 clk = "AIF1CLK";
247
248 return strcmp(source->name, clk) == 0;
249}
250
251static const char *sidetone_hpf_text[] = {
252 "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
253};
254
255static const struct soc_enum sidetone_hpf =
256 SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
257
Uk Kim146fd572010-12-07 13:58:40 +0000258static const char *adc_hpf_text[] = {
259 "HiFi", "Voice 1", "Voice 2", "Voice 3"
260};
261
262static const struct soc_enum aif1adc1_hpf =
263 SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
264
265static const struct soc_enum aif1adc2_hpf =
266 SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
267
268static const struct soc_enum aif2adc_hpf =
269 SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
270
Mark Brown9e6e96a2010-01-29 17:47:12 +0000271static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
272static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
273static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
274static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
275static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
276
277#define WM8994_DRC_SWITCH(xname, reg, shift) \
278{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
279 .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
280 .put = wm8994_put_drc_sw, \
281 .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
282
283static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
284 struct snd_ctl_elem_value *ucontrol)
285{
286 struct soc_mixer_control *mc =
287 (struct soc_mixer_control *)kcontrol->private_value;
288 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
289 int mask, ret;
290
291 /* Can't enable both ADC and DAC paths simultaneously */
292 if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
293 mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
294 WM8994_AIF1ADC1R_DRC_ENA_MASK;
295 else
296 mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
297
298 ret = snd_soc_read(codec, mc->reg);
299 if (ret < 0)
300 return ret;
301 if (ret & mask)
302 return -EINVAL;
303
304 return snd_soc_put_volsw(kcontrol, ucontrol);
305}
306
Mark Brown9e6e96a2010-01-29 17:47:12 +0000307static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
308{
Mark Brownb2c812e2010-04-14 15:35:19 +0900309 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000310 struct wm8994_pdata *pdata = wm8994->pdata;
311 int base = wm8994_drc_base[drc];
312 int cfg = wm8994->drc_cfg[drc];
313 int save, i;
314
315 /* Save any enables; the configuration should clear them. */
316 save = snd_soc_read(codec, base);
317 save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
318 WM8994_AIF1ADC1R_DRC_ENA;
319
320 for (i = 0; i < WM8994_DRC_REGS; i++)
321 snd_soc_update_bits(codec, base + i, 0xffff,
322 pdata->drc_cfgs[cfg].regs[i]);
323
324 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
325 WM8994_AIF1ADC1L_DRC_ENA |
326 WM8994_AIF1ADC1R_DRC_ENA, save);
327}
328
329/* Icky as hell but saves code duplication */
330static int wm8994_get_drc(const char *name)
331{
332 if (strcmp(name, "AIF1DRC1 Mode") == 0)
333 return 0;
334 if (strcmp(name, "AIF1DRC2 Mode") == 0)
335 return 1;
336 if (strcmp(name, "AIF2DRC Mode") == 0)
337 return 2;
338 return -EINVAL;
339}
340
341static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
342 struct snd_ctl_elem_value *ucontrol)
343{
344 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000345 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000346 struct wm8994_pdata *pdata = wm8994->pdata;
347 int drc = wm8994_get_drc(kcontrol->id.name);
348 int value = ucontrol->value.integer.value[0];
349
350 if (drc < 0)
351 return drc;
352
353 if (value >= pdata->num_drc_cfgs)
354 return -EINVAL;
355
356 wm8994->drc_cfg[drc] = value;
357
358 wm8994_set_drc(codec, drc);
359
360 return 0;
361}
362
363static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
364 struct snd_ctl_elem_value *ucontrol)
365{
366 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +0900367 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000368 int drc = wm8994_get_drc(kcontrol->id.name);
369
370 ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
371
372 return 0;
373}
374
375static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
376{
Mark Brownb2c812e2010-04-14 15:35:19 +0900377 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000378 struct wm8994_pdata *pdata = wm8994->pdata;
379 int base = wm8994_retune_mobile_base[block];
380 int iface, best, best_val, save, i, cfg;
381
382 if (!pdata || !wm8994->num_retune_mobile_texts)
383 return;
384
385 switch (block) {
386 case 0:
387 case 1:
388 iface = 0;
389 break;
390 case 2:
391 iface = 1;
392 break;
393 default:
394 return;
395 }
396
397 /* Find the version of the currently selected configuration
398 * with the nearest sample rate. */
399 cfg = wm8994->retune_mobile_cfg[block];
400 best = 0;
401 best_val = INT_MAX;
402 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
403 if (strcmp(pdata->retune_mobile_cfgs[i].name,
404 wm8994->retune_mobile_texts[cfg]) == 0 &&
405 abs(pdata->retune_mobile_cfgs[i].rate
406 - wm8994->dac_rates[iface]) < best_val) {
407 best = i;
408 best_val = abs(pdata->retune_mobile_cfgs[i].rate
409 - wm8994->dac_rates[iface]);
410 }
411 }
412
413 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
414 block,
415 pdata->retune_mobile_cfgs[best].name,
416 pdata->retune_mobile_cfgs[best].rate,
417 wm8994->dac_rates[iface]);
418
419 /* The EQ will be disabled while reconfiguring it, remember the
420 * current configuration.
421 */
422 save = snd_soc_read(codec, base);
423 save &= WM8994_AIF1DAC1_EQ_ENA;
424
425 for (i = 0; i < WM8994_EQ_REGS; i++)
426 snd_soc_update_bits(codec, base + i, 0xffff,
427 pdata->retune_mobile_cfgs[best].regs[i]);
428
429 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
430}
431
432/* Icky as hell but saves code duplication */
433static int wm8994_get_retune_mobile_block(const char *name)
434{
435 if (strcmp(name, "AIF1.1 EQ Mode") == 0)
436 return 0;
437 if (strcmp(name, "AIF1.2 EQ Mode") == 0)
438 return 1;
439 if (strcmp(name, "AIF2 EQ Mode") == 0)
440 return 2;
441 return -EINVAL;
442}
443
444static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
445 struct snd_ctl_elem_value *ucontrol)
446{
447 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000448 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000449 struct wm8994_pdata *pdata = wm8994->pdata;
450 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
451 int value = ucontrol->value.integer.value[0];
452
453 if (block < 0)
454 return block;
455
456 if (value >= pdata->num_retune_mobile_cfgs)
457 return -EINVAL;
458
459 wm8994->retune_mobile_cfg[block] = value;
460
461 wm8994_set_retune_mobile(codec, block);
462
463 return 0;
464}
465
466static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
467 struct snd_ctl_elem_value *ucontrol)
468{
469 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brown4a8d9292011-02-16 14:57:17 -0800470 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000471 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
472
473 ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
474
475 return 0;
476}
477
Mark Brown96b101e2010-11-18 15:49:38 +0000478static const char *aif_chan_src_text[] = {
Mark Brownf5548852010-08-31 19:39:48 +0100479 "Left", "Right"
480};
481
Mark Brown96b101e2010-11-18 15:49:38 +0000482static const struct soc_enum aif1adcl_src =
483 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
484
485static const struct soc_enum aif1adcr_src =
486 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
487
488static const struct soc_enum aif2adcl_src =
489 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
490
491static const struct soc_enum aif2adcr_src =
492 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
493
Mark Brownf5548852010-08-31 19:39:48 +0100494static const struct soc_enum aif1dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000495 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100496
497static const struct soc_enum aif1dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000498 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100499
500static const struct soc_enum aif2dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000501 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100502
503static const struct soc_enum aif2dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000504 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100505
Mark Brown154b26a2010-12-09 12:07:44 +0000506static const char *osr_text[] = {
507 "Low Power", "High Performance",
508};
509
510static const struct soc_enum dac_osr =
511 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
512
513static const struct soc_enum adc_osr =
514 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
515
Mark Brown9e6e96a2010-01-29 17:47:12 +0000516static const struct snd_kcontrol_new wm8994_snd_controls[] = {
517SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
518 WM8994_AIF1_ADC1_RIGHT_VOLUME,
519 1, 119, 0, digital_tlv),
520SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
521 WM8994_AIF1_ADC2_RIGHT_VOLUME,
522 1, 119, 0, digital_tlv),
523SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
524 WM8994_AIF2_ADC_RIGHT_VOLUME,
525 1, 119, 0, digital_tlv),
526
Mark Brown96b101e2010-11-18 15:49:38 +0000527SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
528SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000529SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
530SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
Mark Brown96b101e2010-11-18 15:49:38 +0000531
Mark Brownf5548852010-08-31 19:39:48 +0100532SOC_ENUM("AIF1DACL Source", aif1dacl_src),
533SOC_ENUM("AIF1DACR Source", aif1dacr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000534SOC_ENUM("AIF2DACL Source", aif2dacl_src),
535SOC_ENUM("AIF2DACR Source", aif2dacr_src),
Mark Brownf5548852010-08-31 19:39:48 +0100536
Mark Brown9e6e96a2010-01-29 17:47:12 +0000537SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
538 WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
539SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
540 WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
541SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
542 WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
543
544SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
545SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
546
547SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
548SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
549SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
550
551WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
552WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
553WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
554
555WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
556WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
557WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
558
559WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
560WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
561WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
562
563SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
564 5, 12, 0, st_tlv),
565SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
566 0, 12, 0, st_tlv),
567SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
568 5, 12, 0, st_tlv),
569SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
570 0, 12, 0, st_tlv),
571SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
572SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
573
Uk Kim146fd572010-12-07 13:58:40 +0000574SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
575SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
576
577SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
578SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
579
580SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
581SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
582
Mark Brown154b26a2010-12-09 12:07:44 +0000583SOC_ENUM("ADC OSR", adc_osr),
584SOC_ENUM("DAC OSR", dac_osr),
585
Mark Brown9e6e96a2010-01-29 17:47:12 +0000586SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
587 WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
588SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
589 WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
590
591SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
592 WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
593SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
594 WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
595
596SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
597 6, 1, 1, wm_hubs_spkmix_tlv),
598SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
599 2, 1, 1, wm_hubs_spkmix_tlv),
600
601SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
602 6, 1, 1, wm_hubs_spkmix_tlv),
603SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
604 2, 1, 1, wm_hubs_spkmix_tlv),
605
606SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
607 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000608SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000609 8, 1, 0),
610SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
611 10, 15, 0, wm8994_3d_tlv),
612SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
613 8, 1, 0),
Mark Brown458350b2010-12-20 14:35:09 +0000614SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000615 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000616SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000617 8, 1, 0),
618};
619
620static const struct snd_kcontrol_new wm8994_eq_controls[] = {
621SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
622 eq_tlv),
623SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
624 eq_tlv),
625SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
626 eq_tlv),
627SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
628 eq_tlv),
629SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
630 eq_tlv),
631
632SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
633 eq_tlv),
634SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
635 eq_tlv),
636SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
637 eq_tlv),
638SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
639 eq_tlv),
640SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
641 eq_tlv),
642
643SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
644 eq_tlv),
645SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
646 eq_tlv),
647SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
648 eq_tlv),
649SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
650 eq_tlv),
651SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
652 eq_tlv),
653};
654
Mark Brownc4431df2010-11-26 15:21:07 +0000655static const struct snd_kcontrol_new wm8958_snd_controls[] = {
656SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
657};
658
Mark Brown9e6e96a2010-01-29 17:47:12 +0000659static int clk_sys_event(struct snd_soc_dapm_widget *w,
660 struct snd_kcontrol *kcontrol, int event)
661{
662 struct snd_soc_codec *codec = w->codec;
663
664 switch (event) {
665 case SND_SOC_DAPM_PRE_PMU:
666 return configure_clock(codec);
667
668 case SND_SOC_DAPM_POST_PMD:
669 configure_clock(codec);
670 break;
671 }
672
673 return 0;
674}
675
676static void wm8994_update_class_w(struct snd_soc_codec *codec)
677{
Mark Brownfec6dd82010-10-27 13:48:36 -0700678 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000679 int enable = 1;
680 int source = 0; /* GCC flow analysis can't track enable */
681 int reg, reg_r;
682
683 /* Only support direct DAC->headphone paths */
684 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
685 if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
Mark Brownee839a22010-04-20 13:57:08 +0900686 dev_vdbg(codec->dev, "HPL connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000687 enable = 0;
688 }
689
690 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
691 if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
Mark Brownee839a22010-04-20 13:57:08 +0900692 dev_vdbg(codec->dev, "HPR connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000693 enable = 0;
694 }
695
696 /* We also need the same setting for L/R and only one path */
697 reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
698 switch (reg) {
699 case WM8994_AIF2DACL_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900700 dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000701 source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
702 break;
703 case WM8994_AIF1DAC2L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900704 dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000705 source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
706 break;
707 case WM8994_AIF1DAC1L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900708 dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000709 source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
710 break;
711 default:
Mark Brownee839a22010-04-20 13:57:08 +0900712 dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000713 enable = 0;
714 break;
715 }
716
717 reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
718 if (reg_r != reg) {
Mark Brownee839a22010-04-20 13:57:08 +0900719 dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000720 enable = 0;
721 }
722
723 if (enable) {
724 dev_dbg(codec->dev, "Class W enabled\n");
725 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
726 WM8994_CP_DYN_PWR |
727 WM8994_CP_DYN_SRC_SEL_MASK,
728 source | WM8994_CP_DYN_PWR);
Mark Brownfec6dd82010-10-27 13:48:36 -0700729 wm8994->hubs.class_w = true;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000730
731 } else {
732 dev_dbg(codec->dev, "Class W disabled\n");
733 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
734 WM8994_CP_DYN_PWR, 0);
Mark Brownfec6dd82010-10-27 13:48:36 -0700735 wm8994->hubs.class_w = false;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000736 }
737}
738
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000739static int late_enable_ev(struct snd_soc_dapm_widget *w,
740 struct snd_kcontrol *kcontrol, int event)
741{
742 struct snd_soc_codec *codec = w->codec;
743 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
744
745 switch (event) {
746 case SND_SOC_DAPM_PRE_PMU:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000747 if (wm8994->aif1clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000748 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
749 WM8994_AIF1CLK_ENA_MASK,
750 WM8994_AIF1CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000751 wm8994->aif1clk_enable = 0;
752 }
753 if (wm8994->aif2clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000754 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
755 WM8994_AIF2CLK_ENA_MASK,
756 WM8994_AIF2CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000757 wm8994->aif2clk_enable = 0;
758 }
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000759 break;
760 }
761
Mark Brownc6b7b572011-03-11 18:13:12 +0000762 /* We may also have postponed startup of DSP, handle that. */
763 wm8958_aif_ev(w, kcontrol, event);
764
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000765 return 0;
766}
767
768static int late_disable_ev(struct snd_soc_dapm_widget *w,
769 struct snd_kcontrol *kcontrol, int event)
770{
771 struct snd_soc_codec *codec = w->codec;
772 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
773
774 switch (event) {
775 case SND_SOC_DAPM_POST_PMD:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000776 if (wm8994->aif1clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000777 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
778 WM8994_AIF1CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000779 wm8994->aif1clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000780 }
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000781 if (wm8994->aif2clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000782 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
783 WM8994_AIF2CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000784 wm8994->aif2clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000785 }
786 break;
787 }
788
789 return 0;
790}
791
792static int aif1clk_ev(struct snd_soc_dapm_widget *w,
793 struct snd_kcontrol *kcontrol, int event)
794{
795 struct snd_soc_codec *codec = w->codec;
796 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
797
798 switch (event) {
799 case SND_SOC_DAPM_PRE_PMU:
800 wm8994->aif1clk_enable = 1;
801 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000802 case SND_SOC_DAPM_POST_PMD:
803 wm8994->aif1clk_disable = 1;
804 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000805 }
806
807 return 0;
808}
809
810static int aif2clk_ev(struct snd_soc_dapm_widget *w,
811 struct snd_kcontrol *kcontrol, int event)
812{
813 struct snd_soc_codec *codec = w->codec;
814 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
815
816 switch (event) {
817 case SND_SOC_DAPM_PRE_PMU:
818 wm8994->aif2clk_enable = 1;
819 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000820 case SND_SOC_DAPM_POST_PMD:
821 wm8994->aif2clk_disable = 1;
822 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000823 }
824
825 return 0;
826}
827
Dimitris Papastamos04d28682011-03-01 11:47:10 +0000828static int adc_mux_ev(struct snd_soc_dapm_widget *w,
829 struct snd_kcontrol *kcontrol, int event)
830{
831 late_enable_ev(w, kcontrol, event);
832 return 0;
833}
834
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +0000835static int micbias_ev(struct snd_soc_dapm_widget *w,
836 struct snd_kcontrol *kcontrol, int event)
837{
838 late_enable_ev(w, kcontrol, event);
839 return 0;
840}
841
Dimitris Papastamosc52fd022011-02-11 16:32:12 +0000842static int dac_ev(struct snd_soc_dapm_widget *w,
843 struct snd_kcontrol *kcontrol, int event)
844{
845 struct snd_soc_codec *codec = w->codec;
846 unsigned int mask = 1 << w->shift;
847
848 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
849 mask, mask);
850 return 0;
851}
852
Mark Brown9e6e96a2010-01-29 17:47:12 +0000853static const char *hp_mux_text[] = {
854 "Mixer",
855 "DAC",
856};
857
858#define WM8994_HP_ENUM(xname, xenum) \
859{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
860 .info = snd_soc_info_enum_double, \
861 .get = snd_soc_dapm_get_enum_double, \
862 .put = wm8994_put_hp_enum, \
863 .private_value = (unsigned long)&xenum }
864
865static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
866 struct snd_ctl_elem_value *ucontrol)
867{
868 struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
869 struct snd_soc_codec *codec = w->codec;
870 int ret;
871
872 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
873
874 wm8994_update_class_w(codec);
875
876 return ret;
877}
878
879static const struct soc_enum hpl_enum =
880 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
881
882static const struct snd_kcontrol_new hpl_mux =
883 WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
884
885static const struct soc_enum hpr_enum =
886 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
887
888static const struct snd_kcontrol_new hpr_mux =
889 WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
890
891static const char *adc_mux_text[] = {
892 "ADC",
893 "DMIC",
894};
895
896static const struct soc_enum adc_enum =
897 SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
898
899static const struct snd_kcontrol_new adcl_mux =
900 SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
901
902static const struct snd_kcontrol_new adcr_mux =
903 SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
904
905static const struct snd_kcontrol_new left_speaker_mixer[] = {
906SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
907SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
908SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
909SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
910SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
911};
912
913static const struct snd_kcontrol_new right_speaker_mixer[] = {
914SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
915SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
916SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
917SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
918SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
919};
920
921/* Debugging; dump chip status after DAPM transitions */
922static int post_ev(struct snd_soc_dapm_widget *w,
923 struct snd_kcontrol *kcontrol, int event)
924{
925 struct snd_soc_codec *codec = w->codec;
926 dev_dbg(codec->dev, "SRC status: %x\n",
927 snd_soc_read(codec,
928 WM8994_RATE_STATUS));
929 return 0;
930}
931
932static const struct snd_kcontrol_new aif1adc1l_mix[] = {
933SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
934 1, 1, 0),
935SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
936 0, 1, 0),
937};
938
939static const struct snd_kcontrol_new aif1adc1r_mix[] = {
940SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
941 1, 1, 0),
942SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
943 0, 1, 0),
944};
945
Mark Browna3257ba2010-07-19 14:02:34 +0100946static const struct snd_kcontrol_new aif1adc2l_mix[] = {
947SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
948 1, 1, 0),
949SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
950 0, 1, 0),
951};
952
953static const struct snd_kcontrol_new aif1adc2r_mix[] = {
954SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
955 1, 1, 0),
956SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
957 0, 1, 0),
958};
959
Mark Brown9e6e96a2010-01-29 17:47:12 +0000960static const struct snd_kcontrol_new aif2dac2l_mix[] = {
961SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
962 5, 1, 0),
963SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
964 4, 1, 0),
965SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
966 2, 1, 0),
967SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
968 1, 1, 0),
969SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
970 0, 1, 0),
971};
972
973static const struct snd_kcontrol_new aif2dac2r_mix[] = {
974SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
975 5, 1, 0),
976SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
977 4, 1, 0),
978SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
979 2, 1, 0),
980SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
981 1, 1, 0),
982SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
983 0, 1, 0),
984};
985
986#define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
987{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
988 .info = snd_soc_info_volsw, \
989 .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
990 .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
991
992static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
993 struct snd_ctl_elem_value *ucontrol)
994{
995 struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
996 struct snd_soc_codec *codec = w->codec;
997 int ret;
998
999 ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
1000
1001 wm8994_update_class_w(codec);
1002
1003 return ret;
1004}
1005
1006static const struct snd_kcontrol_new dac1l_mix[] = {
1007WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1008 5, 1, 0),
1009WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1010 4, 1, 0),
1011WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1012 2, 1, 0),
1013WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1014 1, 1, 0),
1015WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1016 0, 1, 0),
1017};
1018
1019static const struct snd_kcontrol_new dac1r_mix[] = {
1020WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1021 5, 1, 0),
1022WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1023 4, 1, 0),
1024WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1025 2, 1, 0),
1026WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1027 1, 1, 0),
1028WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1029 0, 1, 0),
1030};
1031
1032static const char *sidetone_text[] = {
1033 "ADC/DMIC1", "DMIC2",
1034};
1035
1036static const struct soc_enum sidetone1_enum =
1037 SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
1038
1039static const struct snd_kcontrol_new sidetone1_mux =
1040 SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
1041
1042static const struct soc_enum sidetone2_enum =
1043 SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
1044
1045static const struct snd_kcontrol_new sidetone2_mux =
1046 SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
1047
1048static const char *aif1dac_text[] = {
1049 "AIF1DACDAT", "AIF3DACDAT",
1050};
1051
1052static const struct soc_enum aif1dac_enum =
1053 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
1054
1055static const struct snd_kcontrol_new aif1dac_mux =
1056 SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
1057
1058static const char *aif2dac_text[] = {
1059 "AIF2DACDAT", "AIF3DACDAT",
1060};
1061
1062static const struct soc_enum aif2dac_enum =
1063 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
1064
1065static const struct snd_kcontrol_new aif2dac_mux =
1066 SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
1067
1068static const char *aif2adc_text[] = {
1069 "AIF2ADCDAT", "AIF3DACDAT",
1070};
1071
1072static const struct soc_enum aif2adc_enum =
1073 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
1074
1075static const struct snd_kcontrol_new aif2adc_mux =
1076 SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
1077
1078static const char *aif3adc_text[] = {
Mark Brownc4431df2010-11-26 15:21:07 +00001079 "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
Mark Brown9e6e96a2010-01-29 17:47:12 +00001080};
1081
Mark Brownc4431df2010-11-26 15:21:07 +00001082static const struct soc_enum wm8994_aif3adc_enum =
Mark Brown9e6e96a2010-01-29 17:47:12 +00001083 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
1084
Mark Brownc4431df2010-11-26 15:21:07 +00001085static const struct snd_kcontrol_new wm8994_aif3adc_mux =
1086 SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
1087
1088static const struct soc_enum wm8958_aif3adc_enum =
1089 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
1090
1091static const struct snd_kcontrol_new wm8958_aif3adc_mux =
1092 SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
1093
1094static const char *mono_pcm_out_text[] = {
1095 "None", "AIF2ADCL", "AIF2ADCR",
1096};
1097
1098static const struct soc_enum mono_pcm_out_enum =
1099 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
1100
1101static const struct snd_kcontrol_new mono_pcm_out_mux =
1102 SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
1103
1104static const char *aif2dac_src_text[] = {
1105 "AIF2", "AIF3",
1106};
1107
1108/* Note that these two control shouldn't be simultaneously switched to AIF3 */
1109static const struct soc_enum aif2dacl_src_enum =
1110 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
1111
1112static const struct snd_kcontrol_new aif2dacl_src_mux =
1113 SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
1114
1115static const struct soc_enum aif2dacr_src_enum =
1116 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
1117
1118static const struct snd_kcontrol_new aif2dacr_src_mux =
1119 SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001120
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001121static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
1122SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
1123 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1124SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
1125 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1126
1127SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1128 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1129SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1130 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1131SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1132 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1133SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1134 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1135
1136SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
1137};
1138
1139static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
1140SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
1141SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0)
1142};
1143
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001144static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
1145SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
1146 dac_ev, SND_SOC_DAPM_PRE_PMU),
1147SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
1148 dac_ev, SND_SOC_DAPM_PRE_PMU),
1149SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
1150 dac_ev, SND_SOC_DAPM_PRE_PMU),
1151SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
1152 dac_ev, SND_SOC_DAPM_PRE_PMU),
1153};
1154
1155static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
1156SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
Mark Brown0627bd22011-03-09 19:09:17 +00001157SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001158SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
1159SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
1160};
1161
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001162static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
1163SND_SOC_DAPM_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
1164 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1165SND_SOC_DAPM_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
1166 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1167};
1168
1169static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
1170SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
1171SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
1172};
1173
Mark Brown9e6e96a2010-01-29 17:47:12 +00001174static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
1175SND_SOC_DAPM_INPUT("DMIC1DAT"),
1176SND_SOC_DAPM_INPUT("DMIC2DAT"),
Mark Brown66b47fd2010-07-08 11:25:43 +09001177SND_SOC_DAPM_INPUT("Clock"),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001178
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001179SND_SOC_DAPM_MICBIAS("MICBIAS", WM8994_MICBIAS, 2, 0),
1180SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
1181 SND_SOC_DAPM_PRE_PMU),
1182
Mark Brown9e6e96a2010-01-29 17:47:12 +00001183SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
1184 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1185
1186SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
1187SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
1188SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
1189
Mark Brown7f94de42011-02-03 16:27:34 +00001190SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001191 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001192SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001193 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001194SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
1195 WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001196 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001197SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
1198 WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001199 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001200
Mark Brown7f94de42011-02-03 16:27:34 +00001201SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001202 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001203SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001204 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001205SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
1206 WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001207 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001208SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
1209 WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001210 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001211
1212SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
1213 aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
1214SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
1215 aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
1216
Mark Browna3257ba2010-07-19 14:02:34 +01001217SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
1218 aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
1219SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
1220 aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
1221
Mark Brown9e6e96a2010-01-29 17:47:12 +00001222SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1223 aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
1224SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1225 aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
1226
1227SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
1228SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
1229
1230SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1231 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1232SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1233 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1234
1235SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
1236 WM8994_POWER_MANAGEMENT_4, 13, 0),
1237SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
1238 WM8994_POWER_MANAGEMENT_4, 12, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001239SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
1240 WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
1241 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1242SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
1243 WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
1244 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001245
1246SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
1247SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001248SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001249SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
1250
1251SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
1252SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
1253SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001254
1255SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
1256SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
1257
1258SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
1259
1260SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
1261SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
1262SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
1263SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
1264
1265/* Power is done with the muxes since the ADC power also controls the
1266 * downsampling chain, the chip will automatically manage the analogue
1267 * specific portions.
1268 */
1269SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
1270SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
1271
Mark Brown9e6e96a2010-01-29 17:47:12 +00001272SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
1273SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
1274
1275SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1276 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
1277SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1278 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
1279
1280SND_SOC_DAPM_POST("Debug log", post_ev),
1281};
1282
Mark Brownc4431df2010-11-26 15:21:07 +00001283static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
1284SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
1285};
Mark Brown9e6e96a2010-01-29 17:47:12 +00001286
Mark Brownc4431df2010-11-26 15:21:07 +00001287static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
1288SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
1289SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
1290SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
1291SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
1292};
1293
1294static const struct snd_soc_dapm_route intercon[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001295 { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
1296 { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
1297
1298 { "DSP1CLK", NULL, "CLK_SYS" },
1299 { "DSP2CLK", NULL, "CLK_SYS" },
1300 { "DSPINTCLK", NULL, "CLK_SYS" },
1301
1302 { "AIF1ADC1L", NULL, "AIF1CLK" },
1303 { "AIF1ADC1L", NULL, "DSP1CLK" },
1304 { "AIF1ADC1R", NULL, "AIF1CLK" },
1305 { "AIF1ADC1R", NULL, "DSP1CLK" },
1306 { "AIF1ADC1R", NULL, "DSPINTCLK" },
1307
1308 { "AIF1DAC1L", NULL, "AIF1CLK" },
1309 { "AIF1DAC1L", NULL, "DSP1CLK" },
1310 { "AIF1DAC1R", NULL, "AIF1CLK" },
1311 { "AIF1DAC1R", NULL, "DSP1CLK" },
1312 { "AIF1DAC1R", NULL, "DSPINTCLK" },
1313
1314 { "AIF1ADC2L", NULL, "AIF1CLK" },
1315 { "AIF1ADC2L", NULL, "DSP1CLK" },
1316 { "AIF1ADC2R", NULL, "AIF1CLK" },
1317 { "AIF1ADC2R", NULL, "DSP1CLK" },
1318 { "AIF1ADC2R", NULL, "DSPINTCLK" },
1319
1320 { "AIF1DAC2L", NULL, "AIF1CLK" },
1321 { "AIF1DAC2L", NULL, "DSP1CLK" },
1322 { "AIF1DAC2R", NULL, "AIF1CLK" },
1323 { "AIF1DAC2R", NULL, "DSP1CLK" },
1324 { "AIF1DAC2R", NULL, "DSPINTCLK" },
1325
1326 { "AIF2ADCL", NULL, "AIF2CLK" },
1327 { "AIF2ADCL", NULL, "DSP2CLK" },
1328 { "AIF2ADCR", NULL, "AIF2CLK" },
1329 { "AIF2ADCR", NULL, "DSP2CLK" },
1330 { "AIF2ADCR", NULL, "DSPINTCLK" },
1331
1332 { "AIF2DACL", NULL, "AIF2CLK" },
1333 { "AIF2DACL", NULL, "DSP2CLK" },
1334 { "AIF2DACR", NULL, "AIF2CLK" },
1335 { "AIF2DACR", NULL, "DSP2CLK" },
1336 { "AIF2DACR", NULL, "DSPINTCLK" },
1337
1338 { "DMIC1L", NULL, "DMIC1DAT" },
1339 { "DMIC1L", NULL, "CLK_SYS" },
1340 { "DMIC1R", NULL, "DMIC1DAT" },
1341 { "DMIC1R", NULL, "CLK_SYS" },
1342 { "DMIC2L", NULL, "DMIC2DAT" },
1343 { "DMIC2L", NULL, "CLK_SYS" },
1344 { "DMIC2R", NULL, "DMIC2DAT" },
1345 { "DMIC2R", NULL, "CLK_SYS" },
1346
1347 { "ADCL", NULL, "AIF1CLK" },
1348 { "ADCL", NULL, "DSP1CLK" },
1349 { "ADCL", NULL, "DSPINTCLK" },
1350
1351 { "ADCR", NULL, "AIF1CLK" },
1352 { "ADCR", NULL, "DSP1CLK" },
1353 { "ADCR", NULL, "DSPINTCLK" },
1354
1355 { "ADCL Mux", "ADC", "ADCL" },
1356 { "ADCL Mux", "DMIC", "DMIC1L" },
1357 { "ADCR Mux", "ADC", "ADCR" },
1358 { "ADCR Mux", "DMIC", "DMIC1R" },
1359
1360 { "DAC1L", NULL, "AIF1CLK" },
1361 { "DAC1L", NULL, "DSP1CLK" },
1362 { "DAC1L", NULL, "DSPINTCLK" },
1363
1364 { "DAC1R", NULL, "AIF1CLK" },
1365 { "DAC1R", NULL, "DSP1CLK" },
1366 { "DAC1R", NULL, "DSPINTCLK" },
1367
1368 { "DAC2L", NULL, "AIF2CLK" },
1369 { "DAC2L", NULL, "DSP2CLK" },
1370 { "DAC2L", NULL, "DSPINTCLK" },
1371
1372 { "DAC2R", NULL, "AIF2DACR" },
1373 { "DAC2R", NULL, "AIF2CLK" },
1374 { "DAC2R", NULL, "DSP2CLK" },
1375 { "DAC2R", NULL, "DSPINTCLK" },
1376
1377 { "TOCLK", NULL, "CLK_SYS" },
1378
1379 /* AIF1 outputs */
1380 { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
1381 { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
1382 { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1383
1384 { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
1385 { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
1386 { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1387
Mark Browna3257ba2010-07-19 14:02:34 +01001388 { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
1389 { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
1390 { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1391
1392 { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
1393 { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
1394 { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1395
Mark Brown9e6e96a2010-01-29 17:47:12 +00001396 /* Pin level routing for AIF3 */
1397 { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
1398 { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
1399 { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
1400 { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
1401
Mark Brown9e6e96a2010-01-29 17:47:12 +00001402 { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
1403 { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1404 { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
1405 { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1406 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
1407 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
1408 { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
1409
1410 /* DAC1 inputs */
Mark Brown9e6e96a2010-01-29 17:47:12 +00001411 { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1412 { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1413 { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1414 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1415 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1416
Mark Brown9e6e96a2010-01-29 17:47:12 +00001417 { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1418 { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1419 { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1420 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1421 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1422
1423 /* DAC2/AIF2 outputs */
1424 { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001425 { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1426 { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1427 { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1428 { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1429 { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1430
1431 { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001432 { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1433 { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1434 { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1435 { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1436 { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1437
Mark Brown7f94de42011-02-03 16:27:34 +00001438 { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
1439 { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
1440 { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
1441 { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
1442
Mark Brown9e6e96a2010-01-29 17:47:12 +00001443 { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
1444
1445 /* AIF3 output */
1446 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
1447 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
1448 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
1449 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
1450 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
1451 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
1452 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
1453 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
1454
1455 /* Sidetone */
1456 { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
1457 { "Left Sidetone", "DMIC2", "DMIC2L" },
1458 { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
1459 { "Right Sidetone", "DMIC2", "DMIC2R" },
1460
1461 /* Output stages */
1462 { "Left Output Mixer", "DAC Switch", "DAC1L" },
1463 { "Right Output Mixer", "DAC Switch", "DAC1R" },
1464
1465 { "SPKL", "DAC1 Switch", "DAC1L" },
1466 { "SPKL", "DAC2 Switch", "DAC2L" },
1467
1468 { "SPKR", "DAC1 Switch", "DAC1R" },
1469 { "SPKR", "DAC2 Switch", "DAC2R" },
1470
1471 { "Left Headphone Mux", "DAC", "DAC1L" },
1472 { "Right Headphone Mux", "DAC", "DAC1R" },
1473};
1474
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001475static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
1476 { "DAC1L", NULL, "Late DAC1L Enable PGA" },
1477 { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
1478 { "DAC1R", NULL, "Late DAC1R Enable PGA" },
1479 { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
1480 { "DAC2L", NULL, "Late DAC2L Enable PGA" },
1481 { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
1482 { "DAC2R", NULL, "Late DAC2R Enable PGA" },
1483 { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
1484};
1485
1486static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
1487 { "DAC1L", NULL, "DAC1L Mixer" },
1488 { "DAC1R", NULL, "DAC1R Mixer" },
1489 { "DAC2L", NULL, "AIF2DAC2L Mixer" },
1490 { "DAC2R", NULL, "AIF2DAC2R Mixer" },
1491};
1492
Mark Brown6ed8f142011-02-03 16:27:35 +00001493static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
1494 { "AIF1DACDAT", NULL, "AIF2DACDAT" },
1495 { "AIF2DACDAT", NULL, "AIF1DACDAT" },
1496 { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
1497 { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001498 { "MICBIAS", NULL, "CLK_SYS" },
1499 { "MICBIAS", NULL, "MICBIAS Supply" },
Mark Brown6ed8f142011-02-03 16:27:35 +00001500};
1501
Mark Brownc4431df2010-11-26 15:21:07 +00001502static const struct snd_soc_dapm_route wm8994_intercon[] = {
1503 { "AIF2DACL", NULL, "AIF2DAC Mux" },
1504 { "AIF2DACR", NULL, "AIF2DAC Mux" },
1505};
1506
1507static const struct snd_soc_dapm_route wm8958_intercon[] = {
1508 { "AIF2DACL", NULL, "AIF2DACL Mux" },
1509 { "AIF2DACR", NULL, "AIF2DACR Mux" },
1510
1511 { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
1512 { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
1513 { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
1514 { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
1515
1516 { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
1517 { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
1518
1519 { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
1520};
1521
Mark Brown9e6e96a2010-01-29 17:47:12 +00001522/* The size in bits of the FLL divide multiplied by 10
1523 * to allow rounding later */
1524#define FIXED_FLL_SIZE ((1 << 16) * 10)
1525
1526struct fll_div {
1527 u16 outdiv;
1528 u16 n;
1529 u16 k;
1530 u16 clk_ref_div;
1531 u16 fll_fratio;
1532};
1533
1534static int wm8994_get_fll_config(struct fll_div *fll,
1535 int freq_in, int freq_out)
1536{
1537 u64 Kpart;
1538 unsigned int K, Ndiv, Nmod;
1539
1540 pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
1541
1542 /* Scale the input frequency down to <= 13.5MHz */
1543 fll->clk_ref_div = 0;
1544 while (freq_in > 13500000) {
1545 fll->clk_ref_div++;
1546 freq_in /= 2;
1547
1548 if (fll->clk_ref_div > 3)
1549 return -EINVAL;
1550 }
1551 pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
1552
1553 /* Scale the output to give 90MHz<=Fvco<=100MHz */
1554 fll->outdiv = 3;
1555 while (freq_out * (fll->outdiv + 1) < 90000000) {
1556 fll->outdiv++;
1557 if (fll->outdiv > 63)
1558 return -EINVAL;
1559 }
1560 freq_out *= fll->outdiv + 1;
1561 pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
1562
1563 if (freq_in > 1000000) {
1564 fll->fll_fratio = 0;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001565 } else if (freq_in > 256000) {
1566 fll->fll_fratio = 1;
1567 freq_in *= 2;
1568 } else if (freq_in > 128000) {
1569 fll->fll_fratio = 2;
1570 freq_in *= 4;
1571 } else if (freq_in > 64000) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001572 fll->fll_fratio = 3;
1573 freq_in *= 8;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001574 } else {
1575 fll->fll_fratio = 4;
1576 freq_in *= 16;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001577 }
1578 pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
1579
1580 /* Now, calculate N.K */
1581 Ndiv = freq_out / freq_in;
1582
1583 fll->n = Ndiv;
1584 Nmod = freq_out % freq_in;
1585 pr_debug("Nmod=%d\n", Nmod);
1586
1587 /* Calculate fractional part - scale up so we can round. */
1588 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
1589
1590 do_div(Kpart, freq_in);
1591
1592 K = Kpart & 0xFFFFFFFF;
1593
1594 if ((K % 10) >= 5)
1595 K += 5;
1596
1597 /* Move down to proper range now rounding is done */
1598 fll->k = K / 10;
1599
1600 pr_debug("N=%x K=%x\n", fll->n, fll->k);
1601
1602 return 0;
1603}
1604
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001605static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001606 unsigned int freq_in, unsigned int freq_out)
1607{
Mark Brownb2c812e2010-04-14 15:35:19 +09001608 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001609 int reg_offset, ret;
1610 struct fll_div fll;
1611 u16 reg, aif1, aif2;
1612
1613 aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
1614 & WM8994_AIF1CLK_ENA;
1615
1616 aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
1617 & WM8994_AIF2CLK_ENA;
1618
1619 switch (id) {
1620 case WM8994_FLL1:
1621 reg_offset = 0;
1622 id = 0;
1623 break;
1624 case WM8994_FLL2:
1625 reg_offset = 0x20;
1626 id = 1;
1627 break;
1628 default:
1629 return -EINVAL;
1630 }
1631
Mark Brown136ff2a2010-04-20 12:56:18 +09001632 switch (src) {
Mark Brown7add84a2010-04-22 02:29:01 +09001633 case 0:
1634 /* Allow no source specification when stopping */
1635 if (freq_out)
1636 return -EINVAL;
Mark Brown4514e892010-12-03 16:02:10 +00001637 src = wm8994->fll[id].src;
Mark Brown7add84a2010-04-22 02:29:01 +09001638 break;
Mark Brown136ff2a2010-04-20 12:56:18 +09001639 case WM8994_FLL_SRC_MCLK1:
1640 case WM8994_FLL_SRC_MCLK2:
1641 case WM8994_FLL_SRC_LRCLK:
1642 case WM8994_FLL_SRC_BCLK:
1643 break;
1644 default:
1645 return -EINVAL;
1646 }
1647
Mark Brown9e6e96a2010-01-29 17:47:12 +00001648 /* Are we changing anything? */
1649 if (wm8994->fll[id].src == src &&
1650 wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
1651 return 0;
1652
1653 /* If we're stopping the FLL redo the old config - no
1654 * registers will actually be written but we avoid GCC flow
1655 * analysis bugs spewing warnings.
1656 */
1657 if (freq_out)
1658 ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
1659 else
1660 ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
1661 wm8994->fll[id].out);
1662 if (ret < 0)
1663 return ret;
1664
1665 /* Gate the AIF clocks while we reclock */
1666 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1667 WM8994_AIF1CLK_ENA, 0);
1668 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1669 WM8994_AIF2CLK_ENA, 0);
1670
1671 /* We always need to disable the FLL while reconfiguring */
1672 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1673 WM8994_FLL1_ENA, 0);
1674
1675 reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
1676 (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
1677 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
1678 WM8994_FLL1_OUTDIV_MASK |
1679 WM8994_FLL1_FRATIO_MASK, reg);
1680
1681 snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
1682
1683 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
1684 WM8994_FLL1_N_MASK,
1685 fll.n << WM8994_FLL1_N_SHIFT);
1686
1687 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
Mark Brown136ff2a2010-04-20 12:56:18 +09001688 WM8994_FLL1_REFCLK_DIV_MASK |
1689 WM8994_FLL1_REFCLK_SRC_MASK,
1690 (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
1691 (src - 1));
Mark Brown9e6e96a2010-01-29 17:47:12 +00001692
1693 /* Enable (with fractional mode if required) */
1694 if (freq_out) {
1695 if (fll.k)
1696 reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
1697 else
1698 reg = WM8994_FLL1_ENA;
1699 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1700 WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
1701 reg);
1702 }
1703
1704 wm8994->fll[id].in = freq_in;
1705 wm8994->fll[id].out = freq_out;
Mark Brown136ff2a2010-04-20 12:56:18 +09001706 wm8994->fll[id].src = src;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001707
1708 /* Enable any gated AIF clocks */
1709 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1710 WM8994_AIF1CLK_ENA, aif1);
1711 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1712 WM8994_AIF2CLK_ENA, aif2);
1713
1714 configure_clock(codec);
1715
1716 return 0;
1717}
1718
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001719
Mark Brown66b47fd2010-07-08 11:25:43 +09001720static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
1721
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001722static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
1723 unsigned int freq_in, unsigned int freq_out)
1724{
1725 return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
1726}
1727
Mark Brown9e6e96a2010-01-29 17:47:12 +00001728static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
1729 int clk_id, unsigned int freq, int dir)
1730{
1731 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001732 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown66b47fd2010-07-08 11:25:43 +09001733 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001734
1735 switch (dai->id) {
1736 case 1:
1737 case 2:
1738 break;
1739
1740 default:
1741 /* AIF3 shares clocking with AIF1/2 */
1742 return -EINVAL;
1743 }
1744
1745 switch (clk_id) {
1746 case WM8994_SYSCLK_MCLK1:
1747 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
1748 wm8994->mclk[0] = freq;
1749 dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
1750 dai->id, freq);
1751 break;
1752
1753 case WM8994_SYSCLK_MCLK2:
1754 /* TODO: Set GPIO AF */
1755 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
1756 wm8994->mclk[1] = freq;
1757 dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
1758 dai->id, freq);
1759 break;
1760
1761 case WM8994_SYSCLK_FLL1:
1762 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
1763 dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
1764 break;
1765
1766 case WM8994_SYSCLK_FLL2:
1767 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
1768 dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
1769 break;
1770
Mark Brown66b47fd2010-07-08 11:25:43 +09001771 case WM8994_SYSCLK_OPCLK:
1772 /* Special case - a division (times 10) is given and
1773 * no effect on main clocking.
1774 */
1775 if (freq) {
1776 for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
1777 if (opclk_divs[i] == freq)
1778 break;
1779 if (i == ARRAY_SIZE(opclk_divs))
1780 return -EINVAL;
1781 snd_soc_update_bits(codec, WM8994_CLOCKING_2,
1782 WM8994_OPCLK_DIV_MASK, i);
1783 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
1784 WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
1785 } else {
1786 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
1787 WM8994_OPCLK_ENA, 0);
1788 }
1789
Mark Brown9e6e96a2010-01-29 17:47:12 +00001790 default:
1791 return -EINVAL;
1792 }
1793
1794 configure_clock(codec);
1795
1796 return 0;
1797}
1798
1799static int wm8994_set_bias_level(struct snd_soc_codec *codec,
1800 enum snd_soc_bias_level level)
1801{
Mark Brown3a423152010-11-26 15:21:06 +00001802 struct wm8994 *control = codec->control_data;
Mark Brownb6b05692010-08-13 12:58:20 +01001803 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1804
Mark Brown9e6e96a2010-01-29 17:47:12 +00001805 switch (level) {
1806 case SND_SOC_BIAS_ON:
1807 break;
1808
1809 case SND_SOC_BIAS_PREPARE:
1810 /* VMID=2x40k */
1811 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
1812 WM8994_VMID_SEL_MASK, 0x2);
1813 break;
1814
1815 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001816 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown39fb51a2010-11-26 17:23:43 +00001817 pm_runtime_get_sync(codec->dev);
1818
Mark Brown8bc3c2c2010-11-30 14:56:18 +00001819 switch (control->type) {
1820 case WM8994:
1821 if (wm8994->revision < 4) {
1822 /* Tweak DC servo and DSP
1823 * configuration for improved
1824 * performance. */
1825 snd_soc_write(codec, 0x102, 0x3);
1826 snd_soc_write(codec, 0x56, 0x3);
1827 snd_soc_write(codec, 0x817, 0);
1828 snd_soc_write(codec, 0x102, 0);
1829 }
1830 break;
1831
1832 case WM8958:
1833 if (wm8994->revision == 0) {
1834 /* Optimise performance for rev A */
1835 snd_soc_write(codec, 0x102, 0x3);
1836 snd_soc_write(codec, 0xcb, 0x81);
1837 snd_soc_write(codec, 0x817, 0);
1838 snd_soc_write(codec, 0x102, 0);
1839
1840 snd_soc_update_bits(codec,
1841 WM8958_CHARGE_PUMP_2,
1842 WM8958_CP_DISCH,
1843 WM8958_CP_DISCH);
1844 }
1845 break;
Mark Brownb6b05692010-08-13 12:58:20 +01001846 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00001847
1848 /* Discharge LINEOUT1 & 2 */
1849 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
1850 WM8994_LINEOUT1_DISCH |
1851 WM8994_LINEOUT2_DISCH,
1852 WM8994_LINEOUT1_DISCH |
1853 WM8994_LINEOUT2_DISCH);
1854
1855 /* Startup bias, VMID ramp & buffer */
1856 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
1857 WM8994_STARTUP_BIAS_ENA |
1858 WM8994_VMID_BUF_ENA |
1859 WM8994_VMID_RAMP_MASK,
1860 WM8994_STARTUP_BIAS_ENA |
1861 WM8994_VMID_BUF_ENA |
1862 (0x11 << WM8994_VMID_RAMP_SHIFT));
1863
1864 /* Main bias enable, VMID=2x40k */
1865 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
1866 WM8994_BIAS_ENA |
1867 WM8994_VMID_SEL_MASK,
1868 WM8994_BIAS_ENA | 0x2);
1869
1870 msleep(20);
1871 }
1872
1873 /* VMID=2x500k */
1874 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
1875 WM8994_VMID_SEL_MASK, 0x4);
1876
1877 break;
1878
1879 case SND_SOC_BIAS_OFF:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001880 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
Mark Brownd522ffb2010-03-30 14:29:14 +01001881 /* Switch over to startup biases */
1882 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
1883 WM8994_BIAS_SRC |
1884 WM8994_STARTUP_BIAS_ENA |
1885 WM8994_VMID_BUF_ENA |
1886 WM8994_VMID_RAMP_MASK,
1887 WM8994_BIAS_SRC |
1888 WM8994_STARTUP_BIAS_ENA |
1889 WM8994_VMID_BUF_ENA |
1890 (1 << WM8994_VMID_RAMP_SHIFT));
Mark Brown9e6e96a2010-01-29 17:47:12 +00001891
Mark Brownd522ffb2010-03-30 14:29:14 +01001892 /* Disable main biases */
1893 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
1894 WM8994_BIAS_ENA |
1895 WM8994_VMID_SEL_MASK, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001896
Mark Brownd522ffb2010-03-30 14:29:14 +01001897 /* Discharge line */
1898 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
1899 WM8994_LINEOUT1_DISCH |
1900 WM8994_LINEOUT2_DISCH,
1901 WM8994_LINEOUT1_DISCH |
1902 WM8994_LINEOUT2_DISCH);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001903
Mark Brownd522ffb2010-03-30 14:29:14 +01001904 msleep(5);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001905
Mark Brownd522ffb2010-03-30 14:29:14 +01001906 /* Switch off startup biases */
1907 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
1908 WM8994_BIAS_SRC |
1909 WM8994_STARTUP_BIAS_ENA |
1910 WM8994_VMID_BUF_ENA |
1911 WM8994_VMID_RAMP_MASK, 0);
Mark Brown39fb51a2010-11-26 17:23:43 +00001912
1913 pm_runtime_put(codec->dev);
Mark Brownd522ffb2010-03-30 14:29:14 +01001914 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00001915 break;
1916 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001917 codec->dapm.bias_level = level;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001918 return 0;
1919}
1920
1921static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1922{
1923 struct snd_soc_codec *codec = dai->codec;
Mark Brownc4431df2010-11-26 15:21:07 +00001924 struct wm8994 *control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001925 int ms_reg;
1926 int aif1_reg;
1927 int ms = 0;
1928 int aif1 = 0;
1929
1930 switch (dai->id) {
1931 case 1:
1932 ms_reg = WM8994_AIF1_MASTER_SLAVE;
1933 aif1_reg = WM8994_AIF1_CONTROL_1;
1934 break;
1935 case 2:
1936 ms_reg = WM8994_AIF2_MASTER_SLAVE;
1937 aif1_reg = WM8994_AIF2_CONTROL_1;
1938 break;
1939 default:
1940 return -EINVAL;
1941 }
1942
1943 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1944 case SND_SOC_DAIFMT_CBS_CFS:
1945 break;
1946 case SND_SOC_DAIFMT_CBM_CFM:
1947 ms = WM8994_AIF1_MSTR;
1948 break;
1949 default:
1950 return -EINVAL;
1951 }
1952
1953 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1954 case SND_SOC_DAIFMT_DSP_B:
1955 aif1 |= WM8994_AIF1_LRCLK_INV;
1956 case SND_SOC_DAIFMT_DSP_A:
1957 aif1 |= 0x18;
1958 break;
1959 case SND_SOC_DAIFMT_I2S:
1960 aif1 |= 0x10;
1961 break;
1962 case SND_SOC_DAIFMT_RIGHT_J:
1963 break;
1964 case SND_SOC_DAIFMT_LEFT_J:
1965 aif1 |= 0x8;
1966 break;
1967 default:
1968 return -EINVAL;
1969 }
1970
1971 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1972 case SND_SOC_DAIFMT_DSP_A:
1973 case SND_SOC_DAIFMT_DSP_B:
1974 /* frame inversion not valid for DSP modes */
1975 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1976 case SND_SOC_DAIFMT_NB_NF:
1977 break;
1978 case SND_SOC_DAIFMT_IB_NF:
1979 aif1 |= WM8994_AIF1_BCLK_INV;
1980 break;
1981 default:
1982 return -EINVAL;
1983 }
1984 break;
1985
1986 case SND_SOC_DAIFMT_I2S:
1987 case SND_SOC_DAIFMT_RIGHT_J:
1988 case SND_SOC_DAIFMT_LEFT_J:
1989 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1990 case SND_SOC_DAIFMT_NB_NF:
1991 break;
1992 case SND_SOC_DAIFMT_IB_IF:
1993 aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
1994 break;
1995 case SND_SOC_DAIFMT_IB_NF:
1996 aif1 |= WM8994_AIF1_BCLK_INV;
1997 break;
1998 case SND_SOC_DAIFMT_NB_IF:
1999 aif1 |= WM8994_AIF1_LRCLK_INV;
2000 break;
2001 default:
2002 return -EINVAL;
2003 }
2004 break;
2005 default:
2006 return -EINVAL;
2007 }
2008
Mark Brownc4431df2010-11-26 15:21:07 +00002009 /* The AIF2 format configuration needs to be mirrored to AIF3
2010 * on WM8958 if it's in use so just do it all the time. */
2011 if (control->type == WM8958 && dai->id == 2)
2012 snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
2013 WM8994_AIF1_LRCLK_INV |
2014 WM8958_AIF3_FMT_MASK, aif1);
2015
Mark Brown9e6e96a2010-01-29 17:47:12 +00002016 snd_soc_update_bits(codec, aif1_reg,
2017 WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
2018 WM8994_AIF1_FMT_MASK,
2019 aif1);
2020 snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
2021 ms);
2022
2023 return 0;
2024}
2025
2026static struct {
2027 int val, rate;
2028} srs[] = {
2029 { 0, 8000 },
2030 { 1, 11025 },
2031 { 2, 12000 },
2032 { 3, 16000 },
2033 { 4, 22050 },
2034 { 5, 24000 },
2035 { 6, 32000 },
2036 { 7, 44100 },
2037 { 8, 48000 },
2038 { 9, 88200 },
2039 { 10, 96000 },
2040};
2041
2042static int fs_ratios[] = {
2043 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
2044};
2045
2046static int bclk_divs[] = {
2047 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
2048 640, 880, 960, 1280, 1760, 1920
2049};
2050
2051static int wm8994_hw_params(struct snd_pcm_substream *substream,
2052 struct snd_pcm_hw_params *params,
2053 struct snd_soc_dai *dai)
2054{
2055 struct snd_soc_codec *codec = dai->codec;
Mark Brownc4431df2010-11-26 15:21:07 +00002056 struct wm8994 *control = codec->control_data;
Mark Brownb2c812e2010-04-14 15:35:19 +09002057 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002058 int aif1_reg;
Mark Brownb1e43d92010-12-07 17:14:56 +00002059 int aif2_reg;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002060 int bclk_reg;
2061 int lrclk_reg;
2062 int rate_reg;
2063 int aif1 = 0;
Mark Brownb1e43d92010-12-07 17:14:56 +00002064 int aif2 = 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002065 int bclk = 0;
2066 int lrclk = 0;
2067 int rate_val = 0;
2068 int id = dai->id - 1;
2069
2070 int i, cur_val, best_val, bclk_rate, best;
2071
2072 switch (dai->id) {
2073 case 1:
2074 aif1_reg = WM8994_AIF1_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002075 aif2_reg = WM8994_AIF1_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002076 bclk_reg = WM8994_AIF1_BCLK;
2077 rate_reg = WM8994_AIF1_RATE;
2078 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002079 wm8994->lrclk_shared[0]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002080 lrclk_reg = WM8994_AIF1DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002081 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002082 lrclk_reg = WM8994_AIF1ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002083 dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
2084 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002085 break;
2086 case 2:
2087 aif1_reg = WM8994_AIF2_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002088 aif2_reg = WM8994_AIF2_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002089 bclk_reg = WM8994_AIF2_BCLK;
2090 rate_reg = WM8994_AIF2_RATE;
2091 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002092 wm8994->lrclk_shared[1]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002093 lrclk_reg = WM8994_AIF2DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002094 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002095 lrclk_reg = WM8994_AIF2ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002096 dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
2097 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002098 break;
Mark Brownc4431df2010-11-26 15:21:07 +00002099 case 3:
2100 switch (control->type) {
2101 case WM8958:
2102 aif1_reg = WM8958_AIF3_CONTROL_1;
2103 break;
2104 default:
2105 return 0;
2106 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002107 default:
2108 return -EINVAL;
2109 }
2110
2111 bclk_rate = params_rate(params) * 2;
2112 switch (params_format(params)) {
2113 case SNDRV_PCM_FORMAT_S16_LE:
2114 bclk_rate *= 16;
2115 break;
2116 case SNDRV_PCM_FORMAT_S20_3LE:
2117 bclk_rate *= 20;
2118 aif1 |= 0x20;
2119 break;
2120 case SNDRV_PCM_FORMAT_S24_LE:
2121 bclk_rate *= 24;
2122 aif1 |= 0x40;
2123 break;
2124 case SNDRV_PCM_FORMAT_S32_LE:
2125 bclk_rate *= 32;
2126 aif1 |= 0x60;
2127 break;
2128 default:
2129 return -EINVAL;
2130 }
2131
2132 /* Try to find an appropriate sample rate; look for an exact match. */
2133 for (i = 0; i < ARRAY_SIZE(srs); i++)
2134 if (srs[i].rate == params_rate(params))
2135 break;
2136 if (i == ARRAY_SIZE(srs))
2137 return -EINVAL;
2138 rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
2139
2140 dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
2141 dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
2142 dai->id, wm8994->aifclk[id], bclk_rate);
2143
Mark Brownb1e43d92010-12-07 17:14:56 +00002144 if (params_channels(params) == 1 &&
2145 (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
2146 aif2 |= WM8994_AIF1_MONO;
2147
Mark Brown9e6e96a2010-01-29 17:47:12 +00002148 if (wm8994->aifclk[id] == 0) {
2149 dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
2150 return -EINVAL;
2151 }
2152
2153 /* AIFCLK/fs ratio; look for a close match in either direction */
2154 best = 0;
2155 best_val = abs((fs_ratios[0] * params_rate(params))
2156 - wm8994->aifclk[id]);
2157 for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
2158 cur_val = abs((fs_ratios[i] * params_rate(params))
2159 - wm8994->aifclk[id]);
2160 if (cur_val >= best_val)
2161 continue;
2162 best = i;
2163 best_val = cur_val;
2164 }
2165 dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
2166 dai->id, fs_ratios[best]);
2167 rate_val |= best;
2168
2169 /* We may not get quite the right frequency if using
2170 * approximate clocks so look for the closest match that is
2171 * higher than the target (we need to ensure that there enough
2172 * BCLKs to clock out the samples).
2173 */
2174 best = 0;
2175 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002176 cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002177 if (cur_val < 0) /* BCLK table is sorted */
2178 break;
2179 best = i;
2180 }
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002181 bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
Mark Brown9e6e96a2010-01-29 17:47:12 +00002182 dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
2183 bclk_divs[best], bclk_rate);
2184 bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
2185
2186 lrclk = bclk_rate / params_rate(params);
2187 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
2188 lrclk, bclk_rate / lrclk);
2189
2190 snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
Mark Brownb1e43d92010-12-07 17:14:56 +00002191 snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002192 snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
2193 snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
2194 lrclk);
2195 snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
2196 WM8994_AIF1CLK_RATE_MASK, rate_val);
2197
2198 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2199 switch (dai->id) {
2200 case 1:
2201 wm8994->dac_rates[0] = params_rate(params);
2202 wm8994_set_retune_mobile(codec, 0);
2203 wm8994_set_retune_mobile(codec, 1);
2204 break;
2205 case 2:
2206 wm8994->dac_rates[1] = params_rate(params);
2207 wm8994_set_retune_mobile(codec, 2);
2208 break;
2209 }
2210 }
2211
2212 return 0;
2213}
2214
Mark Brownc4431df2010-11-26 15:21:07 +00002215static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
2216 struct snd_pcm_hw_params *params,
2217 struct snd_soc_dai *dai)
2218{
2219 struct snd_soc_codec *codec = dai->codec;
2220 struct wm8994 *control = codec->control_data;
2221 int aif1_reg;
2222 int aif1 = 0;
2223
2224 switch (dai->id) {
2225 case 3:
2226 switch (control->type) {
2227 case WM8958:
2228 aif1_reg = WM8958_AIF3_CONTROL_1;
2229 break;
2230 default:
2231 return 0;
2232 }
2233 default:
2234 return 0;
2235 }
2236
2237 switch (params_format(params)) {
2238 case SNDRV_PCM_FORMAT_S16_LE:
2239 break;
2240 case SNDRV_PCM_FORMAT_S20_3LE:
2241 aif1 |= 0x20;
2242 break;
2243 case SNDRV_PCM_FORMAT_S24_LE:
2244 aif1 |= 0x40;
2245 break;
2246 case SNDRV_PCM_FORMAT_S32_LE:
2247 aif1 |= 0x60;
2248 break;
2249 default:
2250 return -EINVAL;
2251 }
2252
2253 return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
2254}
2255
Mark Brown9e6e96a2010-01-29 17:47:12 +00002256static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
2257{
2258 struct snd_soc_codec *codec = codec_dai->codec;
2259 int mute_reg;
2260 int reg;
2261
2262 switch (codec_dai->id) {
2263 case 1:
2264 mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
2265 break;
2266 case 2:
2267 mute_reg = WM8994_AIF2_DAC_FILTERS_1;
2268 break;
2269 default:
2270 return -EINVAL;
2271 }
2272
2273 if (mute)
2274 reg = WM8994_AIF1DAC1_MUTE;
2275 else
2276 reg = 0;
2277
2278 snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
2279
2280 return 0;
2281}
2282
Mark Brown778a76e2010-03-22 22:05:10 +00002283static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
2284{
2285 struct snd_soc_codec *codec = codec_dai->codec;
2286 int reg, val, mask;
2287
2288 switch (codec_dai->id) {
2289 case 1:
2290 reg = WM8994_AIF1_MASTER_SLAVE;
2291 mask = WM8994_AIF1_TRI;
2292 break;
2293 case 2:
2294 reg = WM8994_AIF2_MASTER_SLAVE;
2295 mask = WM8994_AIF2_TRI;
2296 break;
2297 case 3:
2298 reg = WM8994_POWER_MANAGEMENT_6;
2299 mask = WM8994_AIF3_TRI;
2300 break;
2301 default:
2302 return -EINVAL;
2303 }
2304
2305 if (tristate)
2306 val = mask;
2307 else
2308 val = 0;
2309
Qiao Zhou78b3fb42011-01-19 19:10:47 +08002310 return snd_soc_update_bits(codec, reg, mask, val);
Mark Brown778a76e2010-03-22 22:05:10 +00002311}
2312
Mark Brown9e6e96a2010-01-29 17:47:12 +00002313#define WM8994_RATES SNDRV_PCM_RATE_8000_96000
2314
2315#define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
Ian Lartey3079aed2010-08-31 23:56:34 +01002316 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002317
2318static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
2319 .set_sysclk = wm8994_set_dai_sysclk,
2320 .set_fmt = wm8994_set_dai_fmt,
2321 .hw_params = wm8994_hw_params,
2322 .digital_mute = wm8994_aif_mute,
2323 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002324 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002325};
2326
2327static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
2328 .set_sysclk = wm8994_set_dai_sysclk,
2329 .set_fmt = wm8994_set_dai_fmt,
2330 .hw_params = wm8994_hw_params,
2331 .digital_mute = wm8994_aif_mute,
2332 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002333 .set_tristate = wm8994_set_tristate,
2334};
2335
2336static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
Mark Brownc4431df2010-11-26 15:21:07 +00002337 .hw_params = wm8994_aif3_hw_params,
Mark Brown778a76e2010-03-22 22:05:10 +00002338 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002339};
2340
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002341static struct snd_soc_dai_driver wm8994_dai[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002342 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002343 .name = "wm8994-aif1",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002344 .id = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002345 .playback = {
2346 .stream_name = "AIF1 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002347 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002348 .channels_max = 2,
2349 .rates = WM8994_RATES,
2350 .formats = WM8994_FORMATS,
2351 },
2352 .capture = {
2353 .stream_name = "AIF1 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002354 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002355 .channels_max = 2,
2356 .rates = WM8994_RATES,
2357 .formats = WM8994_FORMATS,
2358 },
2359 .ops = &wm8994_aif1_dai_ops,
2360 },
2361 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002362 .name = "wm8994-aif2",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002363 .id = 2,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002364 .playback = {
2365 .stream_name = "AIF2 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002366 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002367 .channels_max = 2,
2368 .rates = WM8994_RATES,
2369 .formats = WM8994_FORMATS,
2370 },
2371 .capture = {
2372 .stream_name = "AIF2 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002373 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002374 .channels_max = 2,
2375 .rates = WM8994_RATES,
2376 .formats = WM8994_FORMATS,
2377 },
2378 .ops = &wm8994_aif2_dai_ops,
2379 },
2380 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002381 .name = "wm8994-aif3",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002382 .id = 3,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002383 .playback = {
2384 .stream_name = "AIF3 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002385 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002386 .channels_max = 2,
2387 .rates = WM8994_RATES,
2388 .formats = WM8994_FORMATS,
2389 },
Dan Carpentera8462bd2010-03-24 14:58:34 +03002390 .capture = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002391 .stream_name = "AIF3 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002392 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002393 .channels_max = 2,
2394 .rates = WM8994_RATES,
2395 .formats = WM8994_FORMATS,
2396 },
Mark Brown778a76e2010-03-22 22:05:10 +00002397 .ops = &wm8994_aif3_dai_ops,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002398 }
2399};
Mark Brown9e6e96a2010-01-29 17:47:12 +00002400
2401#ifdef CONFIG_PM
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002402static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002403{
Mark Brownb2c812e2010-04-14 15:35:19 +09002404 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002405 int i, ret;
2406
2407 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
2408 memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
Mark Brownf701a2e2011-03-09 19:31:01 +00002409 sizeof(struct wm8994_fll_config));
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002410 ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002411 if (ret < 0)
2412 dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
2413 i + 1, ret);
2414 }
2415
2416 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
2417
2418 return 0;
2419}
2420
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002421static int wm8994_resume(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002422{
Mark Brownb2c812e2010-04-14 15:35:19 +09002423 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002424 int i, ret;
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00002425 unsigned int val, mask;
2426
2427 if (wm8994->revision < 4) {
2428 /* force a HW read */
2429 val = wm8994_reg_read(codec->control_data,
2430 WM8994_POWER_MANAGEMENT_5);
2431
2432 /* modify the cache only */
2433 codec->cache_only = 1;
2434 mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
2435 WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
2436 val &= mask;
2437 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
2438 mask, val);
2439 codec->cache_only = 0;
2440 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002441
2442 /* Restore the registers */
Mark Brownca9aef52010-11-26 17:23:41 +00002443 ret = snd_soc_cache_sync(codec);
2444 if (ret != 0)
2445 dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002446
2447 wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
2448
2449 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
Mark Brown6a2f1ee2010-05-10 18:36:37 +01002450 if (!wm8994->fll_suspend[i].out)
2451 continue;
2452
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002453 ret = _wm8994_set_fll(codec, i + 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002454 wm8994->fll_suspend[i].src,
2455 wm8994->fll_suspend[i].in,
2456 wm8994->fll_suspend[i].out);
2457 if (ret < 0)
2458 dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
2459 i + 1, ret);
2460 }
2461
2462 return 0;
2463}
2464#else
2465#define wm8994_suspend NULL
2466#define wm8994_resume NULL
2467#endif
2468
2469static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
2470{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002471 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002472 struct wm8994_pdata *pdata = wm8994->pdata;
2473 struct snd_kcontrol_new controls[] = {
2474 SOC_ENUM_EXT("AIF1.1 EQ Mode",
2475 wm8994->retune_mobile_enum,
2476 wm8994_get_retune_mobile_enum,
2477 wm8994_put_retune_mobile_enum),
2478 SOC_ENUM_EXT("AIF1.2 EQ Mode",
2479 wm8994->retune_mobile_enum,
2480 wm8994_get_retune_mobile_enum,
2481 wm8994_put_retune_mobile_enum),
2482 SOC_ENUM_EXT("AIF2 EQ Mode",
2483 wm8994->retune_mobile_enum,
2484 wm8994_get_retune_mobile_enum,
2485 wm8994_put_retune_mobile_enum),
2486 };
2487 int ret, i, j;
2488 const char **t;
2489
2490 /* We need an array of texts for the enum API but the number
2491 * of texts is likely to be less than the number of
2492 * configurations due to the sample rate dependency of the
2493 * configurations. */
2494 wm8994->num_retune_mobile_texts = 0;
2495 wm8994->retune_mobile_texts = NULL;
2496 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2497 for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
2498 if (strcmp(pdata->retune_mobile_cfgs[i].name,
2499 wm8994->retune_mobile_texts[j]) == 0)
2500 break;
2501 }
2502
2503 if (j != wm8994->num_retune_mobile_texts)
2504 continue;
2505
2506 /* Expand the array... */
2507 t = krealloc(wm8994->retune_mobile_texts,
2508 sizeof(char *) *
2509 (wm8994->num_retune_mobile_texts + 1),
2510 GFP_KERNEL);
2511 if (t == NULL)
2512 continue;
2513
2514 /* ...store the new entry... */
2515 t[wm8994->num_retune_mobile_texts] =
2516 pdata->retune_mobile_cfgs[i].name;
2517
2518 /* ...and remember the new version. */
2519 wm8994->num_retune_mobile_texts++;
2520 wm8994->retune_mobile_texts = t;
2521 }
2522
2523 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2524 wm8994->num_retune_mobile_texts);
2525
2526 wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
2527 wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
2528
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002529 ret = snd_soc_add_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002530 ARRAY_SIZE(controls));
2531 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002532 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002533 "Failed to add ReTune Mobile controls: %d\n", ret);
2534}
2535
2536static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
2537{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002538 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002539 struct wm8994_pdata *pdata = wm8994->pdata;
2540 int ret, i;
2541
2542 if (!pdata)
2543 return;
2544
2545 wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
2546 pdata->lineout2_diff,
2547 pdata->lineout1fb,
2548 pdata->lineout2fb,
2549 pdata->jd_scthr,
2550 pdata->jd_thr,
2551 pdata->micbias1_lvl,
2552 pdata->micbias2_lvl);
2553
2554 dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
2555
2556 if (pdata->num_drc_cfgs) {
2557 struct snd_kcontrol_new controls[] = {
2558 SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
2559 wm8994_get_drc_enum, wm8994_put_drc_enum),
2560 SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
2561 wm8994_get_drc_enum, wm8994_put_drc_enum),
2562 SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
2563 wm8994_get_drc_enum, wm8994_put_drc_enum),
2564 };
2565
2566 /* We need an array of texts for the enum API */
2567 wm8994->drc_texts = kmalloc(sizeof(char *)
2568 * pdata->num_drc_cfgs, GFP_KERNEL);
2569 if (!wm8994->drc_texts) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002570 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002571 "Failed to allocate %d DRC config texts\n",
2572 pdata->num_drc_cfgs);
2573 return;
2574 }
2575
2576 for (i = 0; i < pdata->num_drc_cfgs; i++)
2577 wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
2578
2579 wm8994->drc_enum.max = pdata->num_drc_cfgs;
2580 wm8994->drc_enum.texts = wm8994->drc_texts;
2581
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002582 ret = snd_soc_add_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002583 ARRAY_SIZE(controls));
2584 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002585 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002586 "Failed to add DRC mode controls: %d\n", ret);
2587
2588 for (i = 0; i < WM8994_NUM_DRC; i++)
2589 wm8994_set_drc(codec, i);
2590 }
2591
2592 dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
2593 pdata->num_retune_mobile_cfgs);
2594
2595 if (pdata->num_retune_mobile_cfgs)
2596 wm8994_handle_retune_mobile_pdata(wm8994);
2597 else
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002598 snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002599 ARRAY_SIZE(wm8994_eq_controls));
Mark Brown48e028e2011-02-21 17:11:59 -08002600
2601 for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
2602 if (pdata->micbias[i]) {
2603 snd_soc_write(codec, WM8958_MICBIAS1 + i,
2604 pdata->micbias[i] & 0xffff);
2605 }
2606 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002607}
2608
Mark Brown88766982010-03-29 20:57:12 +01002609/**
2610 * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
2611 *
2612 * @codec: WM8994 codec
2613 * @jack: jack to report detection events on
2614 * @micbias: microphone bias to detect on
2615 * @det: value to report for presence detection
2616 * @shrt: value to report for short detection
2617 *
2618 * Enable microphone detection via IRQ on the WM8994. If GPIOs are
2619 * being used to bring out signals to the processor then only platform
Mark Brown5ab230a2010-09-06 14:59:34 +01002620 * data configuration is needed for WM8994 and processor GPIOs should
Mark Brown88766982010-03-29 20:57:12 +01002621 * be configured using snd_soc_jack_add_gpios() instead.
2622 *
2623 * Configuration of detection levels is available via the micbias1_lvl
2624 * and micbias2_lvl platform data members.
2625 */
2626int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2627 int micbias, int det, int shrt)
2628{
Mark Brownb2c812e2010-04-14 15:35:19 +09002629 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown88766982010-03-29 20:57:12 +01002630 struct wm8994_micdet *micdet;
Mark Brown3a423152010-11-26 15:21:06 +00002631 struct wm8994 *control = codec->control_data;
Mark Brown88766982010-03-29 20:57:12 +01002632 int reg;
2633
Mark Brown3a423152010-11-26 15:21:06 +00002634 if (control->type != WM8994)
2635 return -EINVAL;
2636
Mark Brown88766982010-03-29 20:57:12 +01002637 switch (micbias) {
2638 case 1:
2639 micdet = &wm8994->micdet[0];
2640 break;
2641 case 2:
2642 micdet = &wm8994->micdet[1];
2643 break;
2644 default:
2645 return -EINVAL;
2646 }
2647
2648 dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
2649 micbias, det, shrt);
2650
2651 /* Store the configuration */
2652 micdet->jack = jack;
2653 micdet->det = det;
2654 micdet->shrt = shrt;
2655
2656 /* If either of the jacks is set up then enable detection */
2657 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
2658 reg = WM8994_MICD_ENA;
2659 else
2660 reg = 0;
2661
2662 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
2663
2664 return 0;
2665}
2666EXPORT_SYMBOL_GPL(wm8994_mic_detect);
2667
2668static irqreturn_t wm8994_mic_irq(int irq, void *data)
2669{
2670 struct wm8994_priv *priv = data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002671 struct snd_soc_codec *codec = priv->codec;
Mark Brown88766982010-03-29 20:57:12 +01002672 int reg;
2673 int report;
2674
Mark Brown7116f452010-12-29 13:05:21 +00002675#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00002676 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00002677#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00002678
Mark Brown88766982010-03-29 20:57:12 +01002679 reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
2680 if (reg < 0) {
2681 dev_err(codec->dev, "Failed to read microphone status: %d\n",
2682 reg);
2683 return IRQ_HANDLED;
2684 }
2685
2686 dev_dbg(codec->dev, "Microphone status: %x\n", reg);
2687
2688 report = 0;
2689 if (reg & WM8994_MIC1_DET_STS)
2690 report |= priv->micdet[0].det;
2691 if (reg & WM8994_MIC1_SHRT_STS)
2692 report |= priv->micdet[0].shrt;
2693 snd_soc_jack_report(priv->micdet[0].jack, report,
2694 priv->micdet[0].det | priv->micdet[0].shrt);
2695
2696 report = 0;
2697 if (reg & WM8994_MIC2_DET_STS)
2698 report |= priv->micdet[1].det;
2699 if (reg & WM8994_MIC2_SHRT_STS)
2700 report |= priv->micdet[1].shrt;
2701 snd_soc_jack_report(priv->micdet[1].jack, report,
2702 priv->micdet[1].det | priv->micdet[1].shrt);
2703
2704 return IRQ_HANDLED;
2705}
2706
Mark Brown821edd22010-11-26 15:21:09 +00002707/* Default microphone detection handler for WM8958 - the user can
2708 * override this if they wish.
2709 */
2710static void wm8958_default_micdet(u16 status, void *data)
2711{
2712 struct snd_soc_codec *codec = data;
2713 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2714 int report = 0;
2715
2716 /* If nothing present then clear our statuses */
Mark Brown864c4bd2011-02-21 20:51:13 -08002717 if (!(status & WM8958_MICD_STS))
Mark Brown821edd22010-11-26 15:21:09 +00002718 goto done;
Mark Brown821edd22010-11-26 15:21:09 +00002719
Mark Brown864c4bd2011-02-21 20:51:13 -08002720 report = SND_JACK_MICROPHONE;
Mark Brown821edd22010-11-26 15:21:09 +00002721
2722 /* Everything else is buttons; just assign slots */
Mark Brown864c4bd2011-02-21 20:51:13 -08002723 if (status & 0x1c0)
Mark Brown821edd22010-11-26 15:21:09 +00002724 report |= SND_JACK_BTN_0;
Mark Brown821edd22010-11-26 15:21:09 +00002725
2726done:
Mark Brown406e56c2011-02-21 20:41:25 -08002727 snd_soc_jack_report(wm8994->micdet[0].jack, report,
Mark Brown864c4bd2011-02-21 20:51:13 -08002728 SND_JACK_BTN_0 | SND_JACK_MICROPHONE);
Mark Brown821edd22010-11-26 15:21:09 +00002729}
2730
2731/**
2732 * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
2733 *
2734 * @codec: WM8958 codec
2735 * @jack: jack to report detection events on
2736 *
2737 * Enable microphone detection functionality for the WM8958. By
2738 * default simple detection which supports the detection of up to 6
2739 * buttons plus video and microphone functionality is supported.
2740 *
2741 * The WM8958 has an advanced jack detection facility which is able to
2742 * support complex accessory detection, especially when used in
2743 * conjunction with external circuitry. In order to provide maximum
2744 * flexiblity a callback is provided which allows a completely custom
2745 * detection algorithm.
2746 */
2747int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2748 wm8958_micdet_cb cb, void *cb_data)
2749{
2750 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2751 struct wm8994 *control = codec->control_data;
2752
2753 if (control->type != WM8958)
2754 return -EINVAL;
2755
2756 if (jack) {
2757 if (!cb) {
2758 dev_dbg(codec->dev, "Using default micdet callback\n");
2759 cb = wm8958_default_micdet;
2760 cb_data = codec;
2761 }
2762
2763 wm8994->micdet[0].jack = jack;
2764 wm8994->jack_cb = cb;
2765 wm8994->jack_cb_data = cb_data;
2766
2767 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2768 WM8958_MICD_ENA, WM8958_MICD_ENA);
2769 } else {
2770 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2771 WM8958_MICD_ENA, 0);
2772 }
2773
2774 return 0;
2775}
2776EXPORT_SYMBOL_GPL(wm8958_mic_detect);
2777
2778static irqreturn_t wm8958_mic_irq(int irq, void *data)
2779{
2780 struct wm8994_priv *wm8994 = data;
2781 struct snd_soc_codec *codec = wm8994->codec;
2782 int reg;
2783
2784 reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
2785 if (reg < 0) {
2786 dev_err(codec->dev, "Failed to read mic detect status: %d\n",
2787 reg);
2788 return IRQ_NONE;
2789 }
2790
2791 if (!(reg & WM8958_MICD_VALID)) {
2792 dev_dbg(codec->dev, "Mic detect data not valid\n");
2793 goto out;
2794 }
2795
Mark Brown7116f452010-12-29 13:05:21 +00002796#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00002797 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00002798#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00002799
Mark Brown821edd22010-11-26 15:21:09 +00002800 if (wm8994->jack_cb)
2801 wm8994->jack_cb(reg, wm8994->jack_cb_data);
2802 else
2803 dev_warn(codec->dev, "Accessory detection with no callback\n");
2804
2805out:
2806 return IRQ_HANDLED;
2807}
2808
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002809static int wm8994_codec_probe(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002810{
Mark Brown3a423152010-11-26 15:21:06 +00002811 struct wm8994 *control;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002812 struct wm8994_priv *wm8994;
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002813 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brownec62dbd2010-08-15 14:56:40 +01002814 int ret, i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002815
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002816 codec->control_data = dev_get_drvdata(codec->dev->parent);
Mark Brown3a423152010-11-26 15:21:06 +00002817 control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002818
2819 wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002820 if (wm8994 == NULL)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002821 return -ENOMEM;
Mark Brownb2c812e2010-04-14 15:35:19 +09002822 snd_soc_codec_set_drvdata(codec, wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002823
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002824 wm8994->pdata = dev_get_platdata(codec->dev->parent);
2825 wm8994->codec = codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002826
Mark Brown9b7c5252011-02-17 20:05:44 -08002827 if (wm8994->pdata && wm8994->pdata->micdet_irq)
2828 wm8994->micdet_irq = wm8994->pdata->micdet_irq;
2829 else if (wm8994->pdata && wm8994->pdata->irq_base)
2830 wm8994->micdet_irq = wm8994->pdata->irq_base +
2831 WM8994_IRQ_MIC1_DET;
2832
Mark Brown39fb51a2010-11-26 17:23:43 +00002833 pm_runtime_enable(codec->dev);
2834 pm_runtime_resume(codec->dev);
2835
Mark Brownca9aef52010-11-26 17:23:41 +00002836 /* Read our current status back from the chip - we don't want to
2837 * reset as this may interfere with the GPIO or LDO operation. */
2838 for (i = 0; i < WM8994_CACHE_SIZE; i++) {
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +00002839 if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i))
Mark Brownca9aef52010-11-26 17:23:41 +00002840 continue;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002841
Mark Brownca9aef52010-11-26 17:23:41 +00002842 ret = wm8994_reg_read(codec->control_data, i);
2843 if (ret <= 0)
2844 continue;
2845
2846 ret = snd_soc_cache_write(codec, i, ret);
2847 if (ret != 0) {
2848 dev_err(codec->dev,
2849 "Failed to initialise cache for 0x%x: %d\n",
2850 i, ret);
2851 goto err;
2852 }
2853 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002854
2855 /* Set revision-specific configuration */
Mark Brownb6b05692010-08-13 12:58:20 +01002856 wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
Mark Brown3a423152010-11-26 15:21:06 +00002857 switch (control->type) {
2858 case WM8994:
2859 switch (wm8994->revision) {
2860 case 2:
2861 case 3:
2862 wm8994->hubs.dcs_codes = -5;
2863 wm8994->hubs.hp_startup_mode = 1;
2864 wm8994->hubs.dcs_readback_mode = 1;
2865 break;
2866 default:
2867 wm8994->hubs.dcs_readback_mode = 1;
2868 break;
2869 }
2870
2871 case WM8958:
Mark Brown8437f702010-03-29 17:09:45 +01002872 wm8994->hubs.dcs_readback_mode = 1;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002873 break;
Mark Brown3a423152010-11-26 15:21:06 +00002874
Mark Brown9e6e96a2010-01-29 17:47:12 +00002875 default:
2876 break;
2877 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002878
Mark Brown3a423152010-11-26 15:21:06 +00002879 switch (control->type) {
2880 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08002881 if (wm8994->micdet_irq) {
2882 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
2883 wm8994_mic_irq,
2884 IRQF_TRIGGER_RISING,
2885 "Mic1 detect",
2886 wm8994);
2887 if (ret != 0)
2888 dev_warn(codec->dev,
2889 "Failed to request Mic1 detect IRQ: %d\n",
2890 ret);
2891 }
Mark Brown88766982010-03-29 20:57:12 +01002892
Mark Brown3a423152010-11-26 15:21:06 +00002893 ret = wm8994_request_irq(codec->control_data,
2894 WM8994_IRQ_MIC1_SHRT,
2895 wm8994_mic_irq, "Mic 1 short",
2896 wm8994);
2897 if (ret != 0)
2898 dev_warn(codec->dev,
2899 "Failed to request Mic1 short IRQ: %d\n",
2900 ret);
Mark Brown88766982010-03-29 20:57:12 +01002901
Mark Brown3a423152010-11-26 15:21:06 +00002902 ret = wm8994_request_irq(codec->control_data,
2903 WM8994_IRQ_MIC2_DET,
2904 wm8994_mic_irq, "Mic 2 detect",
2905 wm8994);
2906 if (ret != 0)
2907 dev_warn(codec->dev,
2908 "Failed to request Mic2 detect IRQ: %d\n",
2909 ret);
Mark Brown88766982010-03-29 20:57:12 +01002910
Mark Brown3a423152010-11-26 15:21:06 +00002911 ret = wm8994_request_irq(codec->control_data,
2912 WM8994_IRQ_MIC2_SHRT,
2913 wm8994_mic_irq, "Mic 2 short",
2914 wm8994);
2915 if (ret != 0)
2916 dev_warn(codec->dev,
2917 "Failed to request Mic2 short IRQ: %d\n",
2918 ret);
2919 break;
Mark Brown821edd22010-11-26 15:21:09 +00002920
2921 case WM8958:
Mark Brown9b7c5252011-02-17 20:05:44 -08002922 if (wm8994->micdet_irq) {
2923 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
2924 wm8958_mic_irq,
2925 IRQF_TRIGGER_RISING,
2926 "Mic detect",
2927 wm8994);
2928 if (ret != 0)
2929 dev_warn(codec->dev,
2930 "Failed to request Mic detect IRQ: %d\n",
2931 ret);
2932 }
Mark Brown3a423152010-11-26 15:21:06 +00002933 }
Mark Brown88766982010-03-29 20:57:12 +01002934
Mark Brown9e6e96a2010-01-29 17:47:12 +00002935 /* Remember if AIFnLRCLK is configured as a GPIO. This should be
2936 * configured on init - if a system wants to do this dynamically
2937 * at runtime we can deal with that then.
2938 */
2939 ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
2940 if (ret < 0) {
2941 dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01002942 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002943 }
2944 if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
2945 wm8994->lrclk_shared[0] = 1;
2946 wm8994_dai[0].symmetric_rates = 1;
2947 } else {
2948 wm8994->lrclk_shared[0] = 0;
2949 }
2950
2951 ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
2952 if (ret < 0) {
2953 dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01002954 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002955 }
2956 if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
2957 wm8994->lrclk_shared[1] = 1;
2958 wm8994_dai[1].symmetric_rates = 1;
2959 } else {
2960 wm8994->lrclk_shared[1] = 0;
2961 }
2962
Mark Brown9e6e96a2010-01-29 17:47:12 +00002963 wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
2964
Mark Brown9e6e96a2010-01-29 17:47:12 +00002965 /* Latch volume updates (right only; we always do left then right). */
2966 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
2967 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
2968 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
2969 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
2970 snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
2971 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
2972 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
2973 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
2974 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
2975 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
2976 snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
2977 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
2978 snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
2979 WM8994_DAC1_VU, WM8994_DAC1_VU);
2980 snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
2981 WM8994_DAC2_VU, WM8994_DAC2_VU);
2982
2983 /* Set the low bit of the 3D stereo depth so TLV matches */
2984 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
2985 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
2986 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
2987 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
2988 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
2989 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
2990 snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
2991 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
2992 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
2993
Mark Brownd1ce6b22010-07-20 10:13:14 +01002994 /* Unconditionally enable AIF1 ADC TDM mode; it only affects
2995 * behaviour on idle TDM clock cycles. */
2996 snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
2997 WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
2998
Mark Brown9e6e96a2010-01-29 17:47:12 +00002999 wm8994_update_class_w(codec);
3000
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003001 wm8994_handle_pdata(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003002
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003003 wm_hubs_add_analogue_controls(codec);
3004 snd_soc_add_controls(codec, wm8994_snd_controls,
3005 ARRAY_SIZE(wm8994_snd_controls));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003006 snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003007 ARRAY_SIZE(wm8994_dapm_widgets));
Mark Brownc4431df2010-11-26 15:21:07 +00003008
3009 switch (control->type) {
3010 case WM8994:
3011 snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
3012 ARRAY_SIZE(wm8994_specific_dapm_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003013 if (wm8994->revision < 4) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003014 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3015 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003016 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3017 ARRAY_SIZE(wm8994_adc_revd_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003018 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3019 ARRAY_SIZE(wm8994_dac_revd_widgets));
3020 } else {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003021 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3022 ARRAY_SIZE(wm8994_lateclk_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003023 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3024 ARRAY_SIZE(wm8994_adc_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003025 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3026 ARRAY_SIZE(wm8994_dac_widgets));
3027 }
Mark Brownc4431df2010-11-26 15:21:07 +00003028 break;
3029 case WM8958:
3030 snd_soc_add_controls(codec, wm8958_snd_controls,
3031 ARRAY_SIZE(wm8958_snd_controls));
3032 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3033 ARRAY_SIZE(wm8958_dapm_widgets));
Mark Brown780e2802011-03-11 18:00:19 +00003034 if (wm8994->revision < 1) {
3035 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3036 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
3037 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3038 ARRAY_SIZE(wm8994_adc_revd_widgets));
3039 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3040 ARRAY_SIZE(wm8994_dac_revd_widgets));
3041 } else {
3042 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3043 ARRAY_SIZE(wm8994_lateclk_widgets));
3044 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3045 ARRAY_SIZE(wm8994_adc_widgets));
3046 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3047 ARRAY_SIZE(wm8994_dac_widgets));
3048 }
Mark Brownc4431df2010-11-26 15:21:07 +00003049 break;
3050 }
3051
3052
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003053 wm_hubs_add_analogue_routes(codec, 0, 0);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003054 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Mark Brown9e6e96a2010-01-29 17:47:12 +00003055
Mark Brownc4431df2010-11-26 15:21:07 +00003056 switch (control->type) {
3057 case WM8994:
3058 snd_soc_dapm_add_routes(dapm, wm8994_intercon,
3059 ARRAY_SIZE(wm8994_intercon));
Mark Brown6ed8f142011-02-03 16:27:35 +00003060
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003061 if (wm8994->revision < 4) {
Mark Brown6ed8f142011-02-03 16:27:35 +00003062 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3063 ARRAY_SIZE(wm8994_revd_intercon));
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003064 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3065 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3066 } else {
3067 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3068 ARRAY_SIZE(wm8994_lateclk_intercon));
3069 }
Mark Brownc4431df2010-11-26 15:21:07 +00003070 break;
3071 case WM8958:
Mark Brown780e2802011-03-11 18:00:19 +00003072 if (wm8994->revision < 1) {
3073 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3074 ARRAY_SIZE(wm8994_revd_intercon));
3075 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3076 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3077 } else {
3078 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3079 ARRAY_SIZE(wm8994_lateclk_intercon));
3080 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
3081 ARRAY_SIZE(wm8958_intercon));
3082 }
Mark Brownf701a2e2011-03-09 19:31:01 +00003083
3084 wm8958_dsp2_init(codec);
Mark Brownc4431df2010-11-26 15:21:07 +00003085 break;
3086 }
3087
Mark Brown9e6e96a2010-01-29 17:47:12 +00003088 return 0;
3089
Mark Brown88766982010-03-29 20:57:12 +01003090err_irq:
3091 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
3092 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
3093 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
Mark Brown9b7c5252011-02-17 20:05:44 -08003094 if (wm8994->micdet_irq)
3095 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003096err:
3097 kfree(wm8994);
3098 return ret;
3099}
3100
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003101static int wm8994_codec_remove(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003102{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003103 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown3a423152010-11-26 15:21:06 +00003104 struct wm8994 *control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003105
3106 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003107
Mark Brown39fb51a2010-11-26 17:23:43 +00003108 pm_runtime_disable(codec->dev);
3109
Mark Brown3a423152010-11-26 15:21:06 +00003110 switch (control->type) {
3111 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003112 if (wm8994->micdet_irq)
3113 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown3a423152010-11-26 15:21:06 +00003114 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
3115 wm8994);
3116 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
3117 wm8994);
3118 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
3119 wm8994);
3120 break;
Mark Brown821edd22010-11-26 15:21:09 +00003121
3122 case WM8958:
Mark Brown9b7c5252011-02-17 20:05:44 -08003123 if (wm8994->micdet_irq)
3124 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown821edd22010-11-26 15:21:09 +00003125 break;
Mark Brown3a423152010-11-26 15:21:06 +00003126 }
Axel Lin24fb2b12010-11-23 15:58:39 +08003127 kfree(wm8994->retune_mobile_texts);
3128 kfree(wm8994->drc_texts);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003129 kfree(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003130
3131 return 0;
3132}
3133
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003134static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
3135 .probe = wm8994_codec_probe,
3136 .remove = wm8994_codec_remove,
3137 .suspend = wm8994_suspend,
3138 .resume = wm8994_resume,
Mark Brownca9aef52010-11-26 17:23:41 +00003139 .read = wm8994_read,
3140 .write = wm8994_write,
Mark Browneba19fd2010-11-19 16:09:15 +00003141 .readable_register = wm8994_readable,
3142 .volatile_register = wm8994_volatile,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003143 .set_bias_level = wm8994_set_bias_level,
Mark Brownca9aef52010-11-26 17:23:41 +00003144
3145 .reg_cache_size = WM8994_CACHE_SIZE,
3146 .reg_cache_default = wm8994_reg_defaults,
3147 .reg_word_size = 2,
Mark Brown2e19b0c2010-11-26 17:23:42 +00003148 .compress_type = SND_SOC_RBTREE_COMPRESSION,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003149};
3150
3151static int __devinit wm8994_probe(struct platform_device *pdev)
3152{
3153 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
3154 wm8994_dai, ARRAY_SIZE(wm8994_dai));
3155}
3156
3157static int __devexit wm8994_remove(struct platform_device *pdev)
3158{
3159 snd_soc_unregister_codec(&pdev->dev);
3160 return 0;
3161}
3162
Mark Brown9e6e96a2010-01-29 17:47:12 +00003163static struct platform_driver wm8994_codec_driver = {
3164 .driver = {
3165 .name = "wm8994-codec",
3166 .owner = THIS_MODULE,
3167 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003168 .probe = wm8994_probe,
3169 .remove = __devexit_p(wm8994_remove),
Mark Brown9e6e96a2010-01-29 17:47:12 +00003170};
3171
3172static __init int wm8994_init(void)
3173{
3174 return platform_driver_register(&wm8994_codec_driver);
3175}
3176module_init(wm8994_init);
3177
3178static __exit void wm8994_exit(void)
3179{
3180 platform_driver_unregister(&wm8994_codec_driver);
3181}
3182module_exit(wm8994_exit);
3183
3184
3185MODULE_DESCRIPTION("ASoC WM8994 driver");
3186MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
3187MODULE_LICENSE("GPL");
3188MODULE_ALIAS("platform:wm8994-codec");