blob: 3c3ced128c7798a040f7dbadd68a37d838826fe9 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
John Youndca01192016-05-19 17:26:05 -0700148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
157{
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
161}
162
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbief966b92016-04-05 13:09:51 +0300168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
169{
John Youndca01192016-05-19 17:26:05 -0700170 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171}
172
Felipe Balbi72246da2011-08-19 18:10:58 +0300173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
177
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300178 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300179 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200180 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300181
182 if (req->request.status == -EINPROGRESS)
183 req->request.status = status;
184
Pratyush Anand0416e492012-08-10 13:42:16 +0530185 if (dwc->ep0_bounced && dep->number == 0)
186 dwc->ep0_bounced = false;
187 else
188 usb_gadget_unmap_request(&dwc->gadget, &req->request,
189 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300190
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500191 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300192
193 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200194 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300195 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300196
197 if (dep->number > 1)
198 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300199}
200
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500201int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300202{
203 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300204 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300205 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300206 u32 reg;
207
208 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
209 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
210
211 do {
212 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
213 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300214 status = DWC3_DGCMD_STATUS(reg);
215 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300216 ret = -EINVAL;
217 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300218 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300219 } while (timeout--);
220
221 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300222 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300223 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300224 }
225
Felipe Balbi71f7e702016-05-23 14:16:19 +0300226 trace_dwc3_gadget_generic_cmd(cmd, param, status);
227
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300228 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300229}
230
Felipe Balbic36d8e92016-04-04 12:46:33 +0300231static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
232
Felipe Balbi2cd47182016-04-12 16:42:43 +0300233int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
234 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300235{
Felipe Balbi2cd47182016-04-12 16:42:43 +0300236 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200237 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300238 u32 reg;
239
Felipe Balbi0933df12016-05-23 14:02:33 +0300240 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300241 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300242 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300243
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300244 /*
245 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
246 * we're issuing an endpoint command, we must check if
247 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
248 *
249 * We will also set SUSPHY bit to what it was before returning as stated
250 * by the same section on Synopsys databook.
251 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300252 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
253 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
254 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
255 susphy = true;
256 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
257 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
258 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300259 }
260
Felipe Balbic36d8e92016-04-04 12:46:33 +0300261 if (cmd == DWC3_DEPCMD_STARTTRANSFER) {
262 int needs_wakeup;
263
264 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
265 dwc->link_state == DWC3_LINK_STATE_U2 ||
266 dwc->link_state == DWC3_LINK_STATE_U3);
267
268 if (unlikely(needs_wakeup)) {
269 ret = __dwc3_gadget_wakeup(dwc);
270 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
271 ret);
272 }
273 }
274
Felipe Balbi2eb88012016-04-12 16:53:39 +0300275 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
276 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
277 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300278
Felipe Balbi2eb88012016-04-12 16:53:39 +0300279 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd | DWC3_DEPCMD_CMDACT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300280 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300281 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300282 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300283 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000284
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000285 switch (cmd_status) {
286 case 0:
287 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300288 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000289 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000290 ret = -EINVAL;
291 break;
292 case DEPEVT_TRANSFER_BUS_EXPIRY:
293 /*
294 * SW issues START TRANSFER command to
295 * isochronous ep with future frame interval. If
296 * future interval time has already passed when
297 * core receives the command, it will respond
298 * with an error status of 'Bus Expiry'.
299 *
300 * Instead of always returning -EINVAL, let's
301 * give a hint to the gadget driver that this is
302 * the case by returning -EAGAIN.
303 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000304 ret = -EAGAIN;
305 break;
306 default:
307 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
308 }
309
Felipe Balbic0ca3242016-04-04 09:11:51 +0300310 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300311 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300312 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300313
Felipe Balbif6bb2252016-05-23 13:53:34 +0300314 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300315 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300316 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300317 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300318
Felipe Balbi0933df12016-05-23 14:02:33 +0300319 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
320
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300321 if (unlikely(susphy)) {
322 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
323 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
324 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
325 }
326
Felipe Balbic0ca3242016-04-04 09:11:51 +0300327 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300328}
329
John Youn50c763f2016-05-31 17:49:56 -0700330static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
331{
332 struct dwc3 *dwc = dep->dwc;
333 struct dwc3_gadget_ep_cmd_params params;
334 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
335
336 /*
337 * As of core revision 2.60a the recommended programming model
338 * is to set the ClearPendIN bit when issuing a Clear Stall EP
339 * command for IN endpoints. This is to prevent an issue where
340 * some (non-compliant) hosts may not send ACK TPs for pending
341 * IN transfers due to a mishandled error condition. Synopsys
342 * STAR 9000614252.
343 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800344 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
345 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700346 cmd |= DWC3_DEPCMD_CLEARPENDIN;
347
348 memset(&params, 0, sizeof(params));
349
Felipe Balbi2cd47182016-04-12 16:42:43 +0300350 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700351}
352
Felipe Balbi72246da2011-08-19 18:10:58 +0300353static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200354 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300355{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300356 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300357
358 return dep->trb_pool_dma + offset;
359}
360
361static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
362{
363 struct dwc3 *dwc = dep->dwc;
364
365 if (dep->trb_pool)
366 return 0;
367
Felipe Balbi72246da2011-08-19 18:10:58 +0300368 dep->trb_pool = dma_alloc_coherent(dwc->dev,
369 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
370 &dep->trb_pool_dma, GFP_KERNEL);
371 if (!dep->trb_pool) {
372 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
373 dep->name);
374 return -ENOMEM;
375 }
376
377 return 0;
378}
379
380static void dwc3_free_trb_pool(struct dwc3_ep *dep)
381{
382 struct dwc3 *dwc = dep->dwc;
383
384 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
385 dep->trb_pool, dep->trb_pool_dma);
386
387 dep->trb_pool = NULL;
388 dep->trb_pool_dma = 0;
389}
390
John Younc4509602016-02-16 20:10:53 -0800391static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
392
393/**
394 * dwc3_gadget_start_config - Configure EP resources
395 * @dwc: pointer to our controller context structure
396 * @dep: endpoint that is being enabled
397 *
398 * The assignment of transfer resources cannot perfectly follow the
399 * data book due to the fact that the controller driver does not have
400 * all knowledge of the configuration in advance. It is given this
401 * information piecemeal by the composite gadget framework after every
402 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
403 * programming model in this scenario can cause errors. For two
404 * reasons:
405 *
406 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
407 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
408 * multiple interfaces.
409 *
410 * 2) The databook does not mention doing more DEPXFERCFG for new
411 * endpoint on alt setting (8.1.6).
412 *
413 * The following simplified method is used instead:
414 *
415 * All hardware endpoints can be assigned a transfer resource and this
416 * setting will stay persistent until either a core reset or
417 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
418 * do DEPXFERCFG for every hardware endpoint as well. We are
419 * guaranteed that there are as many transfer resources as endpoints.
420 *
421 * This function is called for each endpoint when it is being enabled
422 * but is triggered only when called for EP0-out, which always happens
423 * first, and which should only happen in one of the above conditions.
424 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300425static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
426{
427 struct dwc3_gadget_ep_cmd_params params;
428 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800429 int i;
430 int ret;
431
432 if (dep->number)
433 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300434
435 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800436 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300437
Felipe Balbi2cd47182016-04-12 16:42:43 +0300438 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800439 if (ret)
440 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300441
John Younc4509602016-02-16 20:10:53 -0800442 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
443 struct dwc3_ep *dep = dwc->eps[i];
444
445 if (!dep)
446 continue;
447
448 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
449 if (ret)
450 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300451 }
452
453 return 0;
454}
455
456static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200457 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300458 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300459 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300460{
461 struct dwc3_gadget_ep_cmd_params params;
462
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300463 if (dev_WARN_ONCE(dwc->dev, modify && restore,
464 "Can't modify and restore\n"))
465 return -EINVAL;
466
Felipe Balbi72246da2011-08-19 18:10:58 +0300467 memset(&params, 0x00, sizeof(params));
468
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300469 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900470 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
471
472 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800473 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300474 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300475 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900476 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300477
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300478 if (modify) {
479 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
480 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600481 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
482 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300483 } else {
484 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600485 }
486
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300487 if (usb_endpoint_xfer_control(desc))
488 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300489
490 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
491 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300492
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200493 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300494 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
495 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300496 dep->stream_capable = true;
497 }
498
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500499 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300500 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300501
502 /*
503 * We are doing 1:1 mapping for endpoints, meaning
504 * Physical Endpoints 2 maps to Logical Endpoint 2 and
505 * so on. We consider the direction bit as part of the physical
506 * endpoint number. So USB endpoint 0x81 is 0x03.
507 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300508 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300509
510 /*
511 * We must use the lower 16 TX FIFOs even though
512 * HW might have more
513 */
514 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300515 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300516
517 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300518 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300519 dep->interval = 1 << (desc->bInterval - 1);
520 }
521
Felipe Balbi2cd47182016-04-12 16:42:43 +0300522 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300523}
524
525static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
526{
527 struct dwc3_gadget_ep_cmd_params params;
528
529 memset(&params, 0x00, sizeof(params));
530
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300531 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300532
Felipe Balbi2cd47182016-04-12 16:42:43 +0300533 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
534 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300535}
536
537/**
538 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
539 * @dep: endpoint to be initialized
540 * @desc: USB Endpoint Descriptor
541 *
542 * Caller should take care of locking
543 */
544static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200545 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300546 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300547 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300548{
549 struct dwc3 *dwc = dep->dwc;
550 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300551 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300552
Felipe Balbi73815282015-01-27 13:48:14 -0600553 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300554
Felipe Balbi72246da2011-08-19 18:10:58 +0300555 if (!(dep->flags & DWC3_EP_ENABLED)) {
556 ret = dwc3_gadget_start_config(dwc, dep);
557 if (ret)
558 return ret;
559 }
560
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300561 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600562 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300563 if (ret)
564 return ret;
565
566 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200567 struct dwc3_trb *trb_st_hw;
568 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300569
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200570 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200571 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300572 dep->type = usb_endpoint_type(desc);
573 dep->flags |= DWC3_EP_ENABLED;
574
575 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
576 reg |= DWC3_DALEPENA_EP(dep->number);
577 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
578
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300579 if (usb_endpoint_xfer_control(desc))
Felipe Balbi7ab373a2016-05-23 11:27:26 +0300580 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300581
John Youn0d257442016-05-19 17:26:08 -0700582 /* Initialize the TRB ring */
583 dep->trb_dequeue = 0;
584 dep->trb_enqueue = 0;
585 memset(dep->trb_pool, 0,
586 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
587
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300588 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300589 trb_st_hw = &dep->trb_pool[0];
590
Felipe Balbif6bafc62012-02-06 11:04:53 +0200591 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200592 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
593 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
594 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
595 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300596 }
597
598 return 0;
599}
600
Paul Zimmermanb992e682012-04-27 14:17:35 +0300601static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200602static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300603{
604 struct dwc3_request *req;
605
Felipe Balbi0e146022016-06-21 10:32:02 +0300606 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300607
Felipe Balbi0e146022016-06-21 10:32:02 +0300608 /* - giveback all requests to gadget driver */
609 while (!list_empty(&dep->started_list)) {
610 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200611
Felipe Balbi0e146022016-06-21 10:32:02 +0300612 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200613 }
614
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200615 while (!list_empty(&dep->pending_list)) {
616 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300617
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200618 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300619 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300620}
621
622/**
623 * __dwc3_gadget_ep_disable - Disables a HW endpoint
624 * @dep: the endpoint to disable
625 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200626 * This function also removes requests which are currently processed ny the
627 * hardware and those which are not yet scheduled.
628 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300629 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300630static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
631{
632 struct dwc3 *dwc = dep->dwc;
633 u32 reg;
634
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500635 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
636
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200637 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300638
Felipe Balbi687ef982014-04-16 10:30:33 -0500639 /* make sure HW endpoint isn't stalled */
640 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500641 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500642
Felipe Balbi72246da2011-08-19 18:10:58 +0300643 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
644 reg &= ~DWC3_DALEPENA_EP(dep->number);
645 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
646
Felipe Balbi879631a2011-09-30 10:58:47 +0300647 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200648 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200649 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300650 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300651 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300652
653 return 0;
654}
655
656/* -------------------------------------------------------------------------- */
657
658static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
659 const struct usb_endpoint_descriptor *desc)
660{
661 return -EINVAL;
662}
663
664static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
665{
666 return -EINVAL;
667}
668
669/* -------------------------------------------------------------------------- */
670
671static int dwc3_gadget_ep_enable(struct usb_ep *ep,
672 const struct usb_endpoint_descriptor *desc)
673{
674 struct dwc3_ep *dep;
675 struct dwc3 *dwc;
676 unsigned long flags;
677 int ret;
678
679 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
680 pr_debug("dwc3: invalid parameters\n");
681 return -EINVAL;
682 }
683
684 if (!desc->wMaxPacketSize) {
685 pr_debug("dwc3: missing wMaxPacketSize\n");
686 return -EINVAL;
687 }
688
689 dep = to_dwc3_ep(ep);
690 dwc = dep->dwc;
691
Felipe Balbi95ca9612015-12-10 13:08:20 -0600692 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
693 "%s is already enabled\n",
694 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300695 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300696
Felipe Balbi72246da2011-08-19 18:10:58 +0300697 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600698 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300699 spin_unlock_irqrestore(&dwc->lock, flags);
700
701 return ret;
702}
703
704static int dwc3_gadget_ep_disable(struct usb_ep *ep)
705{
706 struct dwc3_ep *dep;
707 struct dwc3 *dwc;
708 unsigned long flags;
709 int ret;
710
711 if (!ep) {
712 pr_debug("dwc3: invalid parameters\n");
713 return -EINVAL;
714 }
715
716 dep = to_dwc3_ep(ep);
717 dwc = dep->dwc;
718
Felipe Balbi95ca9612015-12-10 13:08:20 -0600719 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
720 "%s is already disabled\n",
721 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300722 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300723
Felipe Balbi72246da2011-08-19 18:10:58 +0300724 spin_lock_irqsave(&dwc->lock, flags);
725 ret = __dwc3_gadget_ep_disable(dep);
726 spin_unlock_irqrestore(&dwc->lock, flags);
727
728 return ret;
729}
730
731static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
732 gfp_t gfp_flags)
733{
734 struct dwc3_request *req;
735 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300736
737 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900738 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300739 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300740
741 req->epnum = dep->number;
742 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300743
Felipe Balbi68d34c82016-05-30 13:34:58 +0300744 dep->allocated_requests++;
745
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500746 trace_dwc3_alloc_request(req);
747
Felipe Balbi72246da2011-08-19 18:10:58 +0300748 return &req->request;
749}
750
751static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
752 struct usb_request *request)
753{
754 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300755 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300756
Felipe Balbi68d34c82016-05-30 13:34:58 +0300757 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500758 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300759 kfree(req);
760}
761
Felipe Balbi2c78c022016-08-12 13:13:10 +0300762static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
763
Felipe Balbic71fc372011-11-22 11:37:34 +0200764/**
765 * dwc3_prepare_one_trb - setup one TRB from one request
766 * @dep: endpoint for which this request is prepared
767 * @req: dwc3_request pointer
768 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200769static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200770 struct dwc3_request *req, dma_addr_t dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300771 unsigned length, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200772{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200773 struct dwc3_trb *trb;
Felipe Balbic71fc372011-11-22 11:37:34 +0200774
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300775 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s",
Felipe Balbieeb720f2011-11-28 12:46:59 +0200776 dep->name, req, (unsigned long long) dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300777 length, chain ? " chain" : "");
Pratyush Anand915e2022013-01-14 15:59:35 +0530778
Felipe Balbi4faf7552016-04-05 13:14:31 +0300779 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200780
Felipe Balbieeb720f2011-11-28 12:46:59 +0200781 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200782 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200783 req->trb = trb;
784 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbi4faf7552016-04-05 13:14:31 +0300785 req->first_trb_index = dep->trb_enqueue;
Felipe Balbia9c3ca52016-10-05 14:24:37 +0300786 dep->queued_requests++;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200787 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200788
Felipe Balbief966b92016-04-05 13:09:51 +0300789 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530790
Felipe Balbif6bafc62012-02-06 11:04:53 +0200791 trb->size = DWC3_TRB_SIZE_LENGTH(length);
792 trb->bpl = lower_32_bits(dma);
793 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200794
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200795 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200796 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200797 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200798 break;
799
800 case USB_ENDPOINT_XFER_ISOC:
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530801 if (!node)
802 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
803 else
804 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200805
806 /* always enable Interrupt on Missed ISOC */
807 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200808 break;
809
810 case USB_ENDPOINT_XFER_BULK:
811 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200812 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200813 break;
814 default:
815 /*
816 * This is only possible with faulty memory because we
817 * checked it already :)
818 */
819 BUG();
820 }
821
Felipe Balbica4d44e2016-03-10 13:53:27 +0200822 /* always enable Continue on Short Packet */
823 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600824
Felipe Balbi2c78c022016-08-12 13:13:10 +0300825 if ((!req->request.no_interrupt && !chain) ||
826 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbica4d44e2016-03-10 13:53:27 +0200827 trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI;
828
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530829 if (chain)
830 trb->ctrl |= DWC3_TRB_CTRL_CHN;
831
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200832 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200833 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
834
835 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500836
837 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200838}
839
John Youn361572b2016-05-19 17:26:17 -0700840/**
841 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
842 * @dep: The endpoint with the TRB ring
843 * @index: The index of the current TRB in the ring
844 *
845 * Returns the TRB prior to the one pointed to by the index. If the
846 * index is 0, we will wrap backwards, skip the link TRB, and return
847 * the one just before that.
848 */
849static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
850{
Felipe Balbi45438a02016-08-11 12:26:59 +0300851 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -0700852
Felipe Balbi45438a02016-08-11 12:26:59 +0300853 if (!tmp)
854 tmp = DWC3_TRB_NUM - 1;
855
856 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -0700857}
858
Felipe Balbic4233572016-05-12 14:08:34 +0300859static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
860{
861 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700862 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300863
864 /*
865 * If enqueue & dequeue are equal than it is either full or empty.
866 *
867 * One way to know for sure is if the TRB right before us has HWO bit
868 * set or not. If it has, then we're definitely full and can't fit any
869 * more transfers in our ring.
870 */
871 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700872 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
873 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
874 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300875
876 return DWC3_TRB_NUM - 1;
877 }
878
John Youn9d7aba72016-08-26 18:43:01 -0700879 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700880 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700881
John Youn9d7aba72016-08-26 18:43:01 -0700882 if (dep->trb_dequeue < dep->trb_enqueue)
883 trbs_left--;
884
John Youn32db3d92016-05-19 17:26:12 -0700885 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300886}
887
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300888static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300889 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300890{
Felipe Balbi1f512112016-08-12 13:17:27 +0300891 struct scatterlist *sg = req->sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300892 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300893 unsigned int length;
894 dma_addr_t dma;
895 int i;
896
Felipe Balbi1f512112016-08-12 13:17:27 +0300897 for_each_sg(sg, s, req->num_pending_sgs, i) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300898 unsigned chain = true;
899
900 length = sg_dma_len(s);
901 dma = sg_dma_address(s);
902
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300903 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300904 chain = false;
905
906 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300907 chain, i);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300908
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300909 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300910 break;
911 }
912}
913
914static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300915 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300916{
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300917 unsigned int length;
918 dma_addr_t dma;
919
920 dma = req->request.dma;
921 length = req->request.length;
922
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300923 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300924 false, 0);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300925}
926
Felipe Balbi72246da2011-08-19 18:10:58 +0300927/*
928 * dwc3_prepare_trbs - setup TRBs from requests
929 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +0300930 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800931 * The function goes through the requests list and sets up TRBs for the
932 * transfers. The function returns once there are no more TRBs available or
933 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300934 */
Felipe Balbic4233572016-05-12 14:08:34 +0300935static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300936{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200937 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +0300938
939 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
940
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300941 if (!dwc3_calc_trbs_left(dep))
John Youn89bc8562016-05-19 17:26:10 -0700942 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300943
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200944 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +0300945 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300946 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300947 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300948 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300949
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300950 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300951 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300952 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300953}
954
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300955static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +0300956{
957 struct dwc3_gadget_ep_cmd_params params;
958 struct dwc3_request *req;
959 struct dwc3 *dwc = dep->dwc;
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300960 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +0300961 int ret;
962 u32 cmd;
963
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300964 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +0300965
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300966 dwc3_prepare_trbs(dep);
967 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300968 if (!req) {
969 dep->flags |= DWC3_EP_PENDING_REQUEST;
970 return 0;
971 }
972
973 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +0300974
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300975 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530976 params.param0 = upper_32_bits(req->trb_dma);
977 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +0300978 cmd = DWC3_DEPCMD_STARTTRANSFER |
979 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530980 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +0300981 cmd = DWC3_DEPCMD_UPDATETRANSFER |
982 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530983 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300984
Felipe Balbi2cd47182016-04-12 16:42:43 +0300985 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300986 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300987 /*
988 * FIXME we need to iterate over the list of requests
989 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -0800990 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +0300991 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200992 usb_gadget_unmap_request(&dwc->gadget, &req->request,
993 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300994 list_del(&req->list);
995 return ret;
996 }
997
998 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200999
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001000 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001001 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001002 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001003 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001004
Felipe Balbi72246da2011-08-19 18:10:58 +03001005 return 0;
1006}
1007
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301008static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1009 struct dwc3_ep *dep, u32 cur_uf)
1010{
1011 u32 uf;
1012
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001013 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001014 dwc3_trace(trace_dwc3_gadget,
1015 "ISOC ep %s run out for requests",
1016 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301017 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301018 return;
1019 }
1020
1021 /* 4 micro frames in the future */
1022 uf = cur_uf + dep->interval * 4;
1023
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001024 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301025}
1026
1027static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1028 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1029{
1030 u32 cur_uf, mask;
1031
1032 mask = ~(dep->interval - 1);
1033 cur_uf = event->parameters & mask;
1034
1035 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1036}
1037
Felipe Balbi72246da2011-08-19 18:10:58 +03001038static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1039{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001040 struct dwc3 *dwc = dep->dwc;
1041 int ret;
1042
Felipe Balbibb423982015-11-16 15:31:21 -06001043 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001044 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001045 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001046 &req->request, dep->endpoint.name);
1047 return -ESHUTDOWN;
1048 }
1049
1050 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1051 &req->request, req->dep->name)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001052 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001053 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001054 return -EINVAL;
1055 }
1056
Felipe Balbifc8bb912016-05-16 13:14:48 +03001057 pm_runtime_get(dwc->dev);
1058
Felipe Balbi72246da2011-08-19 18:10:58 +03001059 req->request.actual = 0;
1060 req->request.status = -EINPROGRESS;
1061 req->direction = dep->direction;
1062 req->epnum = dep->number;
1063
Felipe Balbife84f522015-09-01 09:01:38 -05001064 trace_dwc3_ep_queue(req);
1065
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001066 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1067 dep->direction);
1068 if (ret)
1069 return ret;
1070
Felipe Balbi1f512112016-08-12 13:17:27 +03001071 req->sg = req->request.sg;
1072 req->num_pending_sgs = req->request.num_mapped_sgs;
1073
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001074 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001075
Felipe Balbib511e5e2012-06-06 12:00:50 +03001076 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbi08a36b52016-08-11 14:27:52 +03001077 dep->flags & DWC3_EP_PENDING_REQUEST) {
1078 if (list_empty(&dep->started_list)) {
1079 dwc3_stop_active_transfer(dwc, dep->number, true);
1080 dep->flags = DWC3_EP_ENABLED;
1081 }
1082 return 0;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001083 }
1084
Felipe Balbi594e1212016-08-24 14:38:10 +03001085 if (!dwc3_calc_trbs_left(dep))
1086 return 0;
Felipe Balbib997ada2012-07-26 13:26:50 +03001087
Felipe Balbi08a36b52016-08-11 14:27:52 +03001088 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001089 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001090 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001091 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001092 dep->name);
1093 if (ret == -EBUSY)
1094 ret = 0;
1095
1096 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001097}
1098
Felipe Balbi04c03d12015-12-02 10:06:45 -06001099static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1100 struct usb_request *request)
1101{
1102 dwc3_gadget_ep_free_request(ep, request);
1103}
1104
1105static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1106{
1107 struct dwc3_request *req;
1108 struct usb_request *request;
1109 struct usb_ep *ep = &dep->endpoint;
1110
Felipe Balbi60cfb372016-05-24 13:45:17 +03001111 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001112 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1113 if (!request)
1114 return -ENOMEM;
1115
1116 request->length = 0;
1117 request->buf = dwc->zlp_buf;
1118 request->complete = __dwc3_gadget_ep_zlp_complete;
1119
1120 req = to_dwc3_request(request);
1121
1122 return __dwc3_gadget_ep_queue(dep, req);
1123}
1124
Felipe Balbi72246da2011-08-19 18:10:58 +03001125static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1126 gfp_t gfp_flags)
1127{
1128 struct dwc3_request *req = to_dwc3_request(request);
1129 struct dwc3_ep *dep = to_dwc3_ep(ep);
1130 struct dwc3 *dwc = dep->dwc;
1131
1132 unsigned long flags;
1133
1134 int ret;
1135
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001136 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001137 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001138
1139 /*
1140 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1141 * setting request->zero, instead of doing magic, we will just queue an
1142 * extra usb_request ourselves so that it gets handled the same way as
1143 * any other request.
1144 */
John Yound92618982015-12-22 12:23:20 -08001145 if (ret == 0 && request->zero && request->length &&
1146 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001147 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1148
Felipe Balbi72246da2011-08-19 18:10:58 +03001149 spin_unlock_irqrestore(&dwc->lock, flags);
1150
1151 return ret;
1152}
1153
1154static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1155 struct usb_request *request)
1156{
1157 struct dwc3_request *req = to_dwc3_request(request);
1158 struct dwc3_request *r = NULL;
1159
1160 struct dwc3_ep *dep = to_dwc3_ep(ep);
1161 struct dwc3 *dwc = dep->dwc;
1162
1163 unsigned long flags;
1164 int ret = 0;
1165
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001166 trace_dwc3_ep_dequeue(req);
1167
Felipe Balbi72246da2011-08-19 18:10:58 +03001168 spin_lock_irqsave(&dwc->lock, flags);
1169
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001170 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001171 if (r == req)
1172 break;
1173 }
1174
1175 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001176 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001177 if (r == req)
1178 break;
1179 }
1180 if (r == req) {
1181 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001182 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301183 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001184 }
1185 dev_err(dwc->dev, "request %p was not queued to %s\n",
1186 request, ep->name);
1187 ret = -EINVAL;
1188 goto out0;
1189 }
1190
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301191out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001192 /* giveback the request */
1193 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1194
1195out0:
1196 spin_unlock_irqrestore(&dwc->lock, flags);
1197
1198 return ret;
1199}
1200
Felipe Balbi7a608552014-09-24 14:19:52 -05001201int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001202{
1203 struct dwc3_gadget_ep_cmd_params params;
1204 struct dwc3 *dwc = dep->dwc;
1205 int ret;
1206
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001207 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1208 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1209 return -EINVAL;
1210 }
1211
Felipe Balbi72246da2011-08-19 18:10:58 +03001212 memset(&params, 0x00, sizeof(params));
1213
1214 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001215 struct dwc3_trb *trb;
1216
1217 unsigned transfer_in_flight;
1218 unsigned started;
1219
1220 if (dep->number > 1)
1221 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1222 else
1223 trb = &dwc->ep0_trb[dep->trb_enqueue];
1224
1225 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1226 started = !list_empty(&dep->started_list);
1227
1228 if (!protocol && ((dep->direction && transfer_in_flight) ||
1229 (!dep->direction && started))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001230 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001231 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001232 dep->name);
1233 return -EAGAIN;
1234 }
1235
Felipe Balbi2cd47182016-04-12 16:42:43 +03001236 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1237 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001238 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001239 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001240 dep->name);
1241 else
1242 dep->flags |= DWC3_EP_STALL;
1243 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001244
John Youn50c763f2016-05-31 17:49:56 -07001245 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001246 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001247 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001248 dep->name);
1249 else
Alan Sterna535d812013-11-01 12:05:12 -04001250 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001251 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001252
Felipe Balbi72246da2011-08-19 18:10:58 +03001253 return ret;
1254}
1255
1256static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1257{
1258 struct dwc3_ep *dep = to_dwc3_ep(ep);
1259 struct dwc3 *dwc = dep->dwc;
1260
1261 unsigned long flags;
1262
1263 int ret;
1264
1265 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001266 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001267 spin_unlock_irqrestore(&dwc->lock, flags);
1268
1269 return ret;
1270}
1271
1272static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1273{
1274 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001275 struct dwc3 *dwc = dep->dwc;
1276 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001277 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001278
Paul Zimmerman249a4562012-02-24 17:32:16 -08001279 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001280 dep->flags |= DWC3_EP_WEDGE;
1281
Pratyush Anand08f0d962012-06-25 22:40:43 +05301282 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001283 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301284 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001285 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001286 spin_unlock_irqrestore(&dwc->lock, flags);
1287
1288 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001289}
1290
1291/* -------------------------------------------------------------------------- */
1292
1293static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1294 .bLength = USB_DT_ENDPOINT_SIZE,
1295 .bDescriptorType = USB_DT_ENDPOINT,
1296 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1297};
1298
1299static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1300 .enable = dwc3_gadget_ep0_enable,
1301 .disable = dwc3_gadget_ep0_disable,
1302 .alloc_request = dwc3_gadget_ep_alloc_request,
1303 .free_request = dwc3_gadget_ep_free_request,
1304 .queue = dwc3_gadget_ep0_queue,
1305 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301306 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001307 .set_wedge = dwc3_gadget_ep_set_wedge,
1308};
1309
1310static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1311 .enable = dwc3_gadget_ep_enable,
1312 .disable = dwc3_gadget_ep_disable,
1313 .alloc_request = dwc3_gadget_ep_alloc_request,
1314 .free_request = dwc3_gadget_ep_free_request,
1315 .queue = dwc3_gadget_ep_queue,
1316 .dequeue = dwc3_gadget_ep_dequeue,
1317 .set_halt = dwc3_gadget_ep_set_halt,
1318 .set_wedge = dwc3_gadget_ep_set_wedge,
1319};
1320
1321/* -------------------------------------------------------------------------- */
1322
1323static int dwc3_gadget_get_frame(struct usb_gadget *g)
1324{
1325 struct dwc3 *dwc = gadget_to_dwc(g);
1326 u32 reg;
1327
1328 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1329 return DWC3_DSTS_SOFFN(reg);
1330}
1331
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001332static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001333{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001334 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001335
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001336 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001337 u32 reg;
1338
Felipe Balbi72246da2011-08-19 18:10:58 +03001339 u8 link_state;
1340 u8 speed;
1341
Felipe Balbi72246da2011-08-19 18:10:58 +03001342 /*
1343 * According to the Databook Remote wakeup request should
1344 * be issued only when the device is in early suspend state.
1345 *
1346 * We can check that via USB Link State bits in DSTS register.
1347 */
1348 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1349
1350 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001351 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1352 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001353 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001354 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001355 }
1356
1357 link_state = DWC3_DSTS_USBLNKST(reg);
1358
1359 switch (link_state) {
1360 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1361 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1362 break;
1363 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001364 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001365 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001366 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001367 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001368 }
1369
Felipe Balbi8598bde2012-01-02 18:55:57 +02001370 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1371 if (ret < 0) {
1372 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001373 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001374 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001375
Paul Zimmerman802fde92012-04-27 13:10:52 +03001376 /* Recent versions do this automatically */
1377 if (dwc->revision < DWC3_REVISION_194A) {
1378 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001379 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001380 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1381 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1382 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001383
Paul Zimmerman1d046792012-02-15 18:56:56 -08001384 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001385 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001386
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001387 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001388 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1389
1390 /* in HS, means ON */
1391 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1392 break;
1393 }
1394
1395 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1396 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001397 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001398 }
1399
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001400 return 0;
1401}
1402
1403static int dwc3_gadget_wakeup(struct usb_gadget *g)
1404{
1405 struct dwc3 *dwc = gadget_to_dwc(g);
1406 unsigned long flags;
1407 int ret;
1408
1409 spin_lock_irqsave(&dwc->lock, flags);
1410 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001411 spin_unlock_irqrestore(&dwc->lock, flags);
1412
1413 return ret;
1414}
1415
1416static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1417 int is_selfpowered)
1418{
1419 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001420 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001421
Paul Zimmerman249a4562012-02-24 17:32:16 -08001422 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001423 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001424 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001425
1426 return 0;
1427}
1428
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001429static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001430{
1431 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001432 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001433
Felipe Balbifc8bb912016-05-16 13:14:48 +03001434 if (pm_runtime_suspended(dwc->dev))
1435 return 0;
1436
Felipe Balbi72246da2011-08-19 18:10:58 +03001437 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001438 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001439 if (dwc->revision <= DWC3_REVISION_187A) {
1440 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1441 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1442 }
1443
1444 if (dwc->revision >= DWC3_REVISION_194A)
1445 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1446 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001447
1448 if (dwc->has_hibernation)
1449 reg |= DWC3_DCTL_KEEP_CONNECT;
1450
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001451 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001452 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001453 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001454
1455 if (dwc->has_hibernation && !suspend)
1456 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1457
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001458 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001459 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001460
1461 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1462
1463 do {
1464 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001465 reg &= DWC3_DSTS_DEVCTRLHLT;
1466 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001467
1468 if (!timeout)
1469 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001470
Felipe Balbi73815282015-01-27 13:48:14 -06001471 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001472 dwc->gadget_driver
1473 ? dwc->gadget_driver->function : "no-function",
1474 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301475
1476 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001477}
1478
1479static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1480{
1481 struct dwc3 *dwc = gadget_to_dwc(g);
1482 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301483 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001484
1485 is_on = !!is_on;
1486
1487 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001488 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001489 spin_unlock_irqrestore(&dwc->lock, flags);
1490
Pratyush Anand6f17f742012-07-02 10:21:55 +05301491 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001492}
1493
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001494static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1495{
1496 u32 reg;
1497
1498 /* Enable all but Start and End of Frame IRQs */
1499 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1500 DWC3_DEVTEN_EVNTOVERFLOWEN |
1501 DWC3_DEVTEN_CMDCMPLTEN |
1502 DWC3_DEVTEN_ERRTICERREN |
1503 DWC3_DEVTEN_WKUPEVTEN |
1504 DWC3_DEVTEN_ULSTCNGEN |
1505 DWC3_DEVTEN_CONNECTDONEEN |
1506 DWC3_DEVTEN_USBRSTEN |
1507 DWC3_DEVTEN_DISCONNEVTEN);
1508
1509 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1510}
1511
1512static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1513{
1514 /* mask all interrupts */
1515 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1516}
1517
1518static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001519static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001520
Felipe Balbi4e994722016-05-13 14:09:59 +03001521/**
1522 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1523 * dwc: pointer to our context structure
1524 *
1525 * The following looks like complex but it's actually very simple. In order to
1526 * calculate the number of packets we can burst at once on OUT transfers, we're
1527 * gonna use RxFIFO size.
1528 *
1529 * To calculate RxFIFO size we need two numbers:
1530 * MDWIDTH = size, in bits, of the internal memory bus
1531 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1532 *
1533 * Given these two numbers, the formula is simple:
1534 *
1535 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1536 *
1537 * 24 bytes is for 3x SETUP packets
1538 * 16 bytes is a clock domain crossing tolerance
1539 *
1540 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1541 */
1542static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1543{
1544 u32 ram2_depth;
1545 u32 mdwidth;
1546 u32 nump;
1547 u32 reg;
1548
1549 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1550 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1551
1552 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1553 nump = min_t(u32, nump, 16);
1554
1555 /* update NumP */
1556 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1557 reg &= ~DWC3_DCFG_NUMP_MASK;
1558 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1559 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1560}
1561
Felipe Balbid7be2952016-05-04 15:49:37 +03001562static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001563{
Felipe Balbi72246da2011-08-19 18:10:58 +03001564 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001565 int ret = 0;
1566 u32 reg;
1567
Felipe Balbi72246da2011-08-19 18:10:58 +03001568 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1569 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001570
1571 /**
1572 * WORKAROUND: DWC3 revision < 2.20a have an issue
1573 * which would cause metastability state on Run/Stop
1574 * bit if we try to force the IP to USB2-only mode.
1575 *
1576 * Because of that, we cannot configure the IP to any
1577 * speed other than the SuperSpeed
1578 *
1579 * Refers to:
1580 *
1581 * STAR#9000525659: Clock Domain Crossing on DCTL in
1582 * USB 2.0 Mode
1583 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001584 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001585 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001586 } else {
1587 switch (dwc->maximum_speed) {
1588 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001589 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001590 break;
1591 case USB_SPEED_FULL:
John Youn2da9ad72016-05-20 16:34:26 -07001592 reg |= DWC3_DCFG_FULLSPEED1;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001593 break;
1594 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001595 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001596 break;
John Youn75808622016-02-05 17:09:13 -08001597 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001598 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001599 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001600 default:
John Youn77966eb2016-02-19 17:31:01 -08001601 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1602 dwc->maximum_speed);
1603 /* fall through */
1604 case USB_SPEED_SUPER:
1605 reg |= DWC3_DCFG_SUPERSPEED;
1606 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001607 }
1608 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001609 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1610
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001611 /*
1612 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1613 * field instead of letting dwc3 itself calculate that automatically.
1614 *
1615 * This way, we maximize the chances that we'll be able to get several
1616 * bursts of data without going through any sort of endpoint throttling.
1617 */
1618 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1619 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1620 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1621
Felipe Balbi4e994722016-05-13 14:09:59 +03001622 dwc3_gadget_setup_nump(dwc);
1623
Felipe Balbi72246da2011-08-19 18:10:58 +03001624 /* Start with SuperSpeed Default */
1625 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1626
1627 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001628 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1629 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001630 if (ret) {
1631 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001632 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001633 }
1634
1635 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001636 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1637 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001638 if (ret) {
1639 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001640 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001641 }
1642
1643 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001644 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001645 dwc3_ep0_out_start(dwc);
1646
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001647 dwc3_gadget_enable_irq(dwc);
1648
Felipe Balbid7be2952016-05-04 15:49:37 +03001649 return 0;
1650
1651err1:
1652 __dwc3_gadget_ep_disable(dwc->eps[0]);
1653
1654err0:
1655 return ret;
1656}
1657
1658static int dwc3_gadget_start(struct usb_gadget *g,
1659 struct usb_gadget_driver *driver)
1660{
1661 struct dwc3 *dwc = gadget_to_dwc(g);
1662 unsigned long flags;
1663 int ret = 0;
1664 int irq;
1665
Roger Quadros9522def2016-06-10 14:48:38 +03001666 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001667 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1668 IRQF_SHARED, "dwc3", dwc->ev_buf);
1669 if (ret) {
1670 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1671 irq, ret);
1672 goto err0;
1673 }
1674
1675 spin_lock_irqsave(&dwc->lock, flags);
1676 if (dwc->gadget_driver) {
1677 dev_err(dwc->dev, "%s is already bound to %s\n",
1678 dwc->gadget.name,
1679 dwc->gadget_driver->driver.name);
1680 ret = -EBUSY;
1681 goto err1;
1682 }
1683
1684 dwc->gadget_driver = driver;
1685
Felipe Balbifc8bb912016-05-16 13:14:48 +03001686 if (pm_runtime_active(dwc->dev))
1687 __dwc3_gadget_start(dwc);
1688
Felipe Balbi72246da2011-08-19 18:10:58 +03001689 spin_unlock_irqrestore(&dwc->lock, flags);
1690
1691 return 0;
1692
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001693err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001694 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001695 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001696
1697err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001698 return ret;
1699}
1700
Felipe Balbid7be2952016-05-04 15:49:37 +03001701static void __dwc3_gadget_stop(struct dwc3 *dwc)
1702{
Baolin Wangda1410b2016-06-20 16:19:48 +08001703 if (pm_runtime_suspended(dwc->dev))
1704 return;
1705
Felipe Balbid7be2952016-05-04 15:49:37 +03001706 dwc3_gadget_disable_irq(dwc);
1707 __dwc3_gadget_ep_disable(dwc->eps[0]);
1708 __dwc3_gadget_ep_disable(dwc->eps[1]);
1709}
1710
Felipe Balbi22835b82014-10-17 12:05:12 -05001711static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001712{
1713 struct dwc3 *dwc = gadget_to_dwc(g);
1714 unsigned long flags;
1715
1716 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001717 __dwc3_gadget_stop(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001718 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001719 spin_unlock_irqrestore(&dwc->lock, flags);
1720
Felipe Balbi3f308d12016-05-16 14:17:06 +03001721 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001722
Felipe Balbi72246da2011-08-19 18:10:58 +03001723 return 0;
1724}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001725
Felipe Balbi72246da2011-08-19 18:10:58 +03001726static const struct usb_gadget_ops dwc3_gadget_ops = {
1727 .get_frame = dwc3_gadget_get_frame,
1728 .wakeup = dwc3_gadget_wakeup,
1729 .set_selfpowered = dwc3_gadget_set_selfpowered,
1730 .pullup = dwc3_gadget_pullup,
1731 .udc_start = dwc3_gadget_start,
1732 .udc_stop = dwc3_gadget_stop,
1733};
1734
1735/* -------------------------------------------------------------------------- */
1736
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001737static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1738 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001739{
1740 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001741 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001742
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001743 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001744 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001745
Felipe Balbi72246da2011-08-19 18:10:58 +03001746 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001747 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001748 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001749
1750 dep->dwc = dwc;
1751 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001752 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001753 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001754 dwc->eps[epnum] = dep;
1755
1756 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1757 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001758
Felipe Balbi72246da2011-08-19 18:10:58 +03001759 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001760 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001761
Felipe Balbi73815282015-01-27 13:48:14 -06001762 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001763
Felipe Balbi72246da2011-08-19 18:10:58 +03001764 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001765 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301766 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001767 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1768 if (!epnum)
1769 dwc->gadget.ep0 = &dep->endpoint;
1770 } else {
1771 int ret;
1772
Robert Baldygae117e742013-12-13 12:23:38 +01001773 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001774 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001775 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1776 list_add_tail(&dep->endpoint.ep_list,
1777 &dwc->gadget.ep_list);
1778
1779 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001780 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001781 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001782 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001783
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001784 if (epnum == 0 || epnum == 1) {
1785 dep->endpoint.caps.type_control = true;
1786 } else {
1787 dep->endpoint.caps.type_iso = true;
1788 dep->endpoint.caps.type_bulk = true;
1789 dep->endpoint.caps.type_int = true;
1790 }
1791
1792 dep->endpoint.caps.dir_in = !!direction;
1793 dep->endpoint.caps.dir_out = !direction;
1794
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001795 INIT_LIST_HEAD(&dep->pending_list);
1796 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001797 }
1798
1799 return 0;
1800}
1801
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001802static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1803{
1804 int ret;
1805
1806 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1807
1808 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1809 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001810 dwc3_trace(trace_dwc3_gadget,
1811 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001812 return ret;
1813 }
1814
1815 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1816 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001817 dwc3_trace(trace_dwc3_gadget,
1818 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001819 return ret;
1820 }
1821
1822 return 0;
1823}
1824
Felipe Balbi72246da2011-08-19 18:10:58 +03001825static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1826{
1827 struct dwc3_ep *dep;
1828 u8 epnum;
1829
1830 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1831 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001832 if (!dep)
1833 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301834 /*
1835 * Physical endpoints 0 and 1 are special; they form the
1836 * bi-directional USB endpoint 0.
1837 *
1838 * For those two physical endpoints, we don't allocate a TRB
1839 * pool nor do we add them the endpoints list. Due to that, we
1840 * shouldn't do these two operations otherwise we would end up
1841 * with all sorts of bugs when removing dwc3.ko.
1842 */
1843 if (epnum != 0 && epnum != 1) {
1844 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001845 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301846 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001847
1848 kfree(dep);
1849 }
1850}
1851
Felipe Balbi72246da2011-08-19 18:10:58 +03001852/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001853
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301854static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1855 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001856 const struct dwc3_event_depevt *event, int status,
1857 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301858{
1859 unsigned int count;
1860 unsigned int s_pkt = 0;
1861 unsigned int trb_status;
1862
Felipe Balbidc55c672016-08-12 13:20:32 +03001863 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03001864
1865 if (req->trb == trb)
1866 dep->queued_requests--;
1867
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001868 trace_dwc3_complete_trb(dep, trb);
1869
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001870 /*
1871 * If we're in the middle of series of chained TRBs and we
1872 * receive a short transfer along the way, DWC3 will skip
1873 * through all TRBs including the last TRB in the chain (the
1874 * where CHN bit is zero. DWC3 will also avoid clearing HWO
1875 * bit and SW has to do it manually.
1876 *
1877 * We're going to do that here to avoid problems of HW trying
1878 * to use bogus TRBs for transfers.
1879 */
1880 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
1881 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1882
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301883 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Felipe Balbia0ad85a2016-08-10 18:07:46 +03001884 return 1;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001885
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301886 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbidc55c672016-08-12 13:20:32 +03001887 req->request.actual += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301888
1889 if (dep->direction) {
1890 if (count) {
1891 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1892 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001893 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001894 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301895 dep->name);
1896 /*
1897 * If missed isoc occurred and there is
1898 * no request queued then issue END
1899 * TRANSFER, so that core generates
1900 * next xfernotready and we will issue
1901 * a fresh START TRANSFER.
1902 * If there are still queued request
1903 * then wait, do not issue either END
1904 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001905 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301906 * giveback.If any future queued request
1907 * is successfully transferred then we
1908 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001909 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301910 */
1911 dep->flags |= DWC3_EP_MISSED_ISOC;
1912 } else {
1913 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1914 dep->name);
1915 status = -ECONNRESET;
1916 }
1917 } else {
1918 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1919 }
1920 } else {
1921 if (count && (event->status & DEPEVT_STATUS_SHORT))
1922 s_pkt = 1;
1923 }
1924
Felipe Balbi7c705df2016-08-10 12:35:30 +03001925 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301926 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001927
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301928 if ((event->status & DEPEVT_STATUS_IOC) &&
1929 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1930 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001931
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301932 return 0;
1933}
1934
Felipe Balbi72246da2011-08-19 18:10:58 +03001935static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1936 const struct dwc3_event_depevt *event, int status)
1937{
Felipe Balbi31162af2016-08-11 14:38:37 +03001938 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02001939 struct dwc3_trb *trb;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02001940 bool ioc = false;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301941 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001942
Felipe Balbi31162af2016-08-11 14:38:37 +03001943 list_for_each_entry_safe(req, n, &dep->started_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001944 unsigned length;
1945 unsigned actual;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001946 int chain;
1947
Felipe Balbi1f512112016-08-12 13:17:27 +03001948 length = req->request.length;
1949 chain = req->num_pending_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03001950 if (chain) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001951 struct scatterlist *sg = req->sg;
Felipe Balbi31162af2016-08-11 14:38:37 +03001952 struct scatterlist *s;
Felipe Balbi1f512112016-08-12 13:17:27 +03001953 unsigned int pending = req->num_pending_sgs;
Felipe Balbi31162af2016-08-11 14:38:37 +03001954 unsigned int i;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06001955
Felipe Balbi1f512112016-08-12 13:17:27 +03001956 for_each_sg(sg, s, pending, i) {
Felipe Balbi31162af2016-08-11 14:38:37 +03001957 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbic7de5732016-07-29 03:17:58 +03001958
Felipe Balbi1f512112016-08-12 13:17:27 +03001959 req->sg = sg_next(s);
1960 req->num_pending_sgs--;
1961
Felipe Balbi31162af2016-08-11 14:38:37 +03001962 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
1963 event, status, chain);
Felipe Balbi1f512112016-08-12 13:17:27 +03001964 if (ret)
1965 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03001966 }
1967 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03001968 trb = &dep->trb_pool[dep->trb_dequeue];
Ville Syrjäläd115d702015-08-31 19:48:28 +03001969 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001970 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03001971 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03001972
Felipe Balbic7de5732016-07-29 03:17:58 +03001973 /*
1974 * We assume here we will always receive the entire data block
1975 * which we should receive. Meaning, if we program RX to
1976 * receive 4K but we receive only 2K, we assume that's all we
1977 * should receive and we simply bounce the request back to the
1978 * gadget driver for further processing.
1979 */
Felipe Balbi1f512112016-08-12 13:17:27 +03001980 actual = length - req->request.actual;
1981 req->request.actual = actual;
1982
1983 if (ret && chain && (actual < length) && req->num_pending_sgs)
1984 return __dwc3_gadget_kick_transfer(dep, 0);
1985
Ville Syrjäläd115d702015-08-31 19:48:28 +03001986 dwc3_gadget_giveback(dep, req, status);
1987
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02001988 if (ret) {
1989 if ((event->status & DEPEVT_STATUS_IOC) &&
1990 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1991 ioc = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03001992 break;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02001993 }
Felipe Balbi31162af2016-08-11 14:38:37 +03001994 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001995
Felipe Balbi4cb42212016-05-18 12:37:21 +03001996 /*
1997 * Our endpoint might get disabled by another thread during
1998 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
1999 * early on so DWC3_EP_BUSY flag gets cleared
2000 */
2001 if (!dep->endpoint.desc)
2002 return 1;
2003
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302004 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002005 list_empty(&dep->started_list)) {
2006 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302007 /*
2008 * If there is no entry in request list then do
2009 * not issue END TRANSFER now. Just set PENDING
2010 * flag, so that END TRANSFER is issued when an
2011 * entry is added into request list.
2012 */
2013 dep->flags = DWC3_EP_PENDING_REQUEST;
2014 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002015 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302016 dep->flags = DWC3_EP_ENABLED;
2017 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302018 return 1;
2019 }
2020
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002021 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
2022 return 0;
2023
Felipe Balbi72246da2011-08-19 18:10:58 +03002024 return 1;
2025}
2026
2027static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002028 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002029{
2030 unsigned status = 0;
2031 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002032 u32 is_xfer_complete;
2033
2034 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002035
2036 if (event->status & DEPEVT_STATUS_BUSERR)
2037 status = -ECONNRESET;
2038
Paul Zimmerman1d046792012-02-15 18:56:56 -08002039 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002040 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002041 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002042 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002043
2044 /*
2045 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2046 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2047 */
2048 if (dwc->revision < DWC3_REVISION_183A) {
2049 u32 reg;
2050 int i;
2051
2052 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002053 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002054
2055 if (!(dep->flags & DWC3_EP_ENABLED))
2056 continue;
2057
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002058 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002059 return;
2060 }
2061
2062 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2063 reg |= dwc->u1u2;
2064 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2065
2066 dwc->u1u2 = 0;
2067 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002068
Felipe Balbi4cb42212016-05-18 12:37:21 +03002069 /*
2070 * Our endpoint might get disabled by another thread during
2071 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2072 * early on so DWC3_EP_BUSY flag gets cleared
2073 */
2074 if (!dep->endpoint.desc)
2075 return;
2076
Felipe Balbie6e709b2015-09-28 15:16:56 -05002077 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002078 int ret;
2079
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002080 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002081 if (!ret || ret == -EBUSY)
2082 return;
2083 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002084}
2085
Felipe Balbi72246da2011-08-19 18:10:58 +03002086static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2087 const struct dwc3_event_depevt *event)
2088{
2089 struct dwc3_ep *dep;
2090 u8 epnum = event->endpoint_number;
2091
2092 dep = dwc->eps[epnum];
2093
Felipe Balbi3336abb2012-06-06 09:19:35 +03002094 if (!(dep->flags & DWC3_EP_ENABLED))
2095 return;
2096
Felipe Balbi72246da2011-08-19 18:10:58 +03002097 if (epnum == 0 || epnum == 1) {
2098 dwc3_ep0_interrupt(dwc, event);
2099 return;
2100 }
2101
2102 switch (event->endpoint_event) {
2103 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002104 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002105
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002106 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06002107 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002108 "%s is an Isochronous endpoint",
Felipe Balbi72246da2011-08-19 18:10:58 +03002109 dep->name);
2110 return;
2111 }
2112
Jingoo Han029d97f2014-07-04 15:00:51 +09002113 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002114 break;
2115 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002116 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002117 break;
2118 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002119 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002120 dwc3_gadget_start_isoc(dwc, dep, event);
2121 } else {
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002122 int active;
Felipe Balbi72246da2011-08-19 18:10:58 +03002123 int ret;
2124
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002125 active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
2126
Felipe Balbi73815282015-01-27 13:48:14 -06002127 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002128 dep->name, active ? "Transfer Active"
Felipe Balbi72246da2011-08-19 18:10:58 +03002129 : "Transfer Not Active");
2130
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002131 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002132 if (!ret || ret == -EBUSY)
2133 return;
2134
Felipe Balbiec5e7952015-11-16 16:04:13 -06002135 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002136 "%s: failed to kick transfers",
Felipe Balbi72246da2011-08-19 18:10:58 +03002137 dep->name);
2138 }
2139
2140 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002141 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002142 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002143 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2144 dep->name);
2145 return;
2146 }
2147
2148 switch (event->status) {
2149 case DEPEVT_STREAMEVT_FOUND:
Felipe Balbi73815282015-01-27 13:48:14 -06002150 dwc3_trace(trace_dwc3_gadget,
2151 "Stream %d found and started",
Felipe Balbi879631a2011-09-30 10:58:47 +03002152 event->parameters);
2153
2154 break;
2155 case DEPEVT_STREAMEVT_NOTFOUND:
2156 /* FALLTHROUGH */
2157 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06002158 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002159 "unable to find suitable stream");
Felipe Balbi879631a2011-09-30 10:58:47 +03002160 }
2161 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002162 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi60cfb372016-05-24 13:45:17 +03002163 dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun", dep->name);
Felipe Balbi72246da2011-08-19 18:10:58 +03002164 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002165 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbi73815282015-01-27 13:48:14 -06002166 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002167 break;
2168 }
2169}
2170
2171static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2172{
2173 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2174 spin_unlock(&dwc->lock);
2175 dwc->gadget_driver->disconnect(&dwc->gadget);
2176 spin_lock(&dwc->lock);
2177 }
2178}
2179
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002180static void dwc3_suspend_gadget(struct dwc3 *dwc)
2181{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002182 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002183 spin_unlock(&dwc->lock);
2184 dwc->gadget_driver->suspend(&dwc->gadget);
2185 spin_lock(&dwc->lock);
2186 }
2187}
2188
2189static void dwc3_resume_gadget(struct dwc3 *dwc)
2190{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002191 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002192 spin_unlock(&dwc->lock);
2193 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002194 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002195 }
2196}
2197
2198static void dwc3_reset_gadget(struct dwc3 *dwc)
2199{
2200 if (!dwc->gadget_driver)
2201 return;
2202
2203 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2204 spin_unlock(&dwc->lock);
2205 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002206 spin_lock(&dwc->lock);
2207 }
2208}
2209
Paul Zimmermanb992e682012-04-27 14:17:35 +03002210static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002211{
2212 struct dwc3_ep *dep;
2213 struct dwc3_gadget_ep_cmd_params params;
2214 u32 cmd;
2215 int ret;
2216
2217 dep = dwc->eps[epnum];
2218
Felipe Balbib4996a82012-06-06 12:04:13 +03002219 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302220 return;
2221
Pratyush Anand57911502012-07-06 15:19:10 +05302222 /*
2223 * NOTICE: We are violating what the Databook says about the
2224 * EndTransfer command. Ideally we would _always_ wait for the
2225 * EndTransfer Command Completion IRQ, but that's causing too
2226 * much trouble synchronizing between us and gadget driver.
2227 *
2228 * We have discussed this with the IP Provider and it was
2229 * suggested to giveback all requests here, but give HW some
2230 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002231 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302232 *
2233 * Note also that a similar handling was tested by Synopsys
2234 * (thanks a lot Paul) and nothing bad has come out of it.
2235 * In short, what we're doing is:
2236 *
2237 * - Issue EndTransfer WITH CMDIOC bit set
2238 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002239 *
2240 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2241 * supports a mode to work around the above limitation. The
2242 * software can poll the CMDACT bit in the DEPCMD register
2243 * after issuing a EndTransfer command. This mode is enabled
2244 * by writing GUCTL2[14]. This polling is already done in the
2245 * dwc3_send_gadget_ep_cmd() function so if the mode is
2246 * enabled, the EndTransfer command will have completed upon
2247 * returning from this function and we don't need to delay for
2248 * 100us.
2249 *
2250 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302251 */
2252
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302253 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002254 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2255 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002256 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302257 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002258 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302259 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002260 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002261 dep->flags &= ~DWC3_EP_BUSY;
John Youn06281d42016-08-22 15:39:13 -07002262
2263 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A)
2264 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002265}
2266
2267static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2268{
2269 u32 epnum;
2270
2271 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2272 struct dwc3_ep *dep;
2273
2274 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002275 if (!dep)
2276 continue;
2277
Felipe Balbi72246da2011-08-19 18:10:58 +03002278 if (!(dep->flags & DWC3_EP_ENABLED))
2279 continue;
2280
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002281 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002282 }
2283}
2284
2285static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2286{
2287 u32 epnum;
2288
2289 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2290 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002291 int ret;
2292
2293 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002294 if (!dep)
2295 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002296
2297 if (!(dep->flags & DWC3_EP_STALL))
2298 continue;
2299
2300 dep->flags &= ~DWC3_EP_STALL;
2301
John Youn50c763f2016-05-31 17:49:56 -07002302 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002303 WARN_ON_ONCE(ret);
2304 }
2305}
2306
2307static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2308{
Felipe Balbic4430a22012-05-24 10:30:01 +03002309 int reg;
2310
Felipe Balbi72246da2011-08-19 18:10:58 +03002311 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2312 reg &= ~DWC3_DCTL_INITU1ENA;
2313 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2314
2315 reg &= ~DWC3_DCTL_INITU2ENA;
2316 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002317
Felipe Balbi72246da2011-08-19 18:10:58 +03002318 dwc3_disconnect_gadget(dwc);
2319
2320 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002321 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002322 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002323
2324 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002325}
2326
Felipe Balbi72246da2011-08-19 18:10:58 +03002327static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2328{
2329 u32 reg;
2330
Felipe Balbifc8bb912016-05-16 13:14:48 +03002331 dwc->connected = true;
2332
Felipe Balbidf62df52011-10-14 15:11:49 +03002333 /*
2334 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2335 * would cause a missing Disconnect Event if there's a
2336 * pending Setup Packet in the FIFO.
2337 *
2338 * There's no suggested workaround on the official Bug
2339 * report, which states that "unless the driver/application
2340 * is doing any special handling of a disconnect event,
2341 * there is no functional issue".
2342 *
2343 * Unfortunately, it turns out that we _do_ some special
2344 * handling of a disconnect event, namely complete all
2345 * pending transfers, notify gadget driver of the
2346 * disconnection, and so on.
2347 *
2348 * Our suggested workaround is to follow the Disconnect
2349 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002350 * flag. Such flag gets set whenever we have a SETUP_PENDING
2351 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002352 * same endpoint.
2353 *
2354 * Refers to:
2355 *
2356 * STAR#9000466709: RTL: Device : Disconnect event not
2357 * generated if setup packet pending in FIFO
2358 */
2359 if (dwc->revision < DWC3_REVISION_188A) {
2360 if (dwc->setup_packet_pending)
2361 dwc3_gadget_disconnect_interrupt(dwc);
2362 }
2363
Felipe Balbi8e744752014-11-06 14:27:53 +08002364 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002365
2366 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2367 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2368 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002369 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002370
2371 dwc3_stop_active_transfers(dwc);
2372 dwc3_clear_stall_all_ep(dwc);
2373
2374 /* Reset device address to zero */
2375 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2376 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2377 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002378}
2379
2380static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2381{
2382 u32 reg;
2383 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2384
2385 /*
2386 * We change the clock only at SS but I dunno why I would want to do
2387 * this. Maybe it becomes part of the power saving plan.
2388 */
2389
John Younee5cd412016-02-05 17:08:45 -08002390 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2391 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002392 return;
2393
2394 /*
2395 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2396 * each time on Connect Done.
2397 */
2398 if (!usb30_clock)
2399 return;
2400
2401 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2402 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2403 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2404}
2405
Felipe Balbi72246da2011-08-19 18:10:58 +03002406static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2407{
Felipe Balbi72246da2011-08-19 18:10:58 +03002408 struct dwc3_ep *dep;
2409 int ret;
2410 u32 reg;
2411 u8 speed;
2412
Felipe Balbi72246da2011-08-19 18:10:58 +03002413 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2414 speed = reg & DWC3_DSTS_CONNECTSPD;
2415 dwc->speed = speed;
2416
2417 dwc3_update_ram_clk_sel(dwc, speed);
2418
2419 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002420 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002421 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2422 dwc->gadget.ep0->maxpacket = 512;
2423 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2424 break;
John Youn2da9ad72016-05-20 16:34:26 -07002425 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002426 /*
2427 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2428 * would cause a missing USB3 Reset event.
2429 *
2430 * In such situations, we should force a USB3 Reset
2431 * event by calling our dwc3_gadget_reset_interrupt()
2432 * routine.
2433 *
2434 * Refers to:
2435 *
2436 * STAR#9000483510: RTL: SS : USB3 reset event may
2437 * not be generated always when the link enters poll
2438 */
2439 if (dwc->revision < DWC3_REVISION_190A)
2440 dwc3_gadget_reset_interrupt(dwc);
2441
Felipe Balbi72246da2011-08-19 18:10:58 +03002442 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2443 dwc->gadget.ep0->maxpacket = 512;
2444 dwc->gadget.speed = USB_SPEED_SUPER;
2445 break;
John Youn2da9ad72016-05-20 16:34:26 -07002446 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002447 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2448 dwc->gadget.ep0->maxpacket = 64;
2449 dwc->gadget.speed = USB_SPEED_HIGH;
2450 break;
John Youn2da9ad72016-05-20 16:34:26 -07002451 case DWC3_DSTS_FULLSPEED2:
2452 case DWC3_DSTS_FULLSPEED1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002453 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2454 dwc->gadget.ep0->maxpacket = 64;
2455 dwc->gadget.speed = USB_SPEED_FULL;
2456 break;
John Youn2da9ad72016-05-20 16:34:26 -07002457 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002458 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2459 dwc->gadget.ep0->maxpacket = 8;
2460 dwc->gadget.speed = USB_SPEED_LOW;
2461 break;
2462 }
2463
Pratyush Anand2b758352013-01-14 15:59:31 +05302464 /* Enable USB2 LPM Capability */
2465
John Younee5cd412016-02-05 17:08:45 -08002466 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002467 (speed != DWC3_DSTS_SUPERSPEED) &&
2468 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302469 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2470 reg |= DWC3_DCFG_LPM_CAP;
2471 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2472
2473 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2474 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2475
Huang Rui460d0982014-10-31 11:11:18 +08002476 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302477
Huang Rui80caf7d2014-10-28 19:54:26 +08002478 /*
2479 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2480 * DCFG.LPMCap is set, core responses with an ACK and the
2481 * BESL value in the LPM token is less than or equal to LPM
2482 * NYET threshold.
2483 */
2484 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2485 && dwc->has_lpm_erratum,
2486 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2487
2488 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2489 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2490
Pratyush Anand2b758352013-01-14 15:59:31 +05302491 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002492 } else {
2493 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2494 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2495 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302496 }
2497
Felipe Balbi72246da2011-08-19 18:10:58 +03002498 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002499 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2500 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002501 if (ret) {
2502 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2503 return;
2504 }
2505
2506 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002507 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2508 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002509 if (ret) {
2510 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2511 return;
2512 }
2513
2514 /*
2515 * Configure PHY via GUSB3PIPECTLn if required.
2516 *
2517 * Update GTXFIFOSIZn
2518 *
2519 * In both cases reset values should be sufficient.
2520 */
2521}
2522
2523static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2524{
Felipe Balbi72246da2011-08-19 18:10:58 +03002525 /*
2526 * TODO take core out of low power mode when that's
2527 * implemented.
2528 */
2529
Jiebing Liad14d4e2014-12-11 13:26:29 +08002530 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2531 spin_unlock(&dwc->lock);
2532 dwc->gadget_driver->resume(&dwc->gadget);
2533 spin_lock(&dwc->lock);
2534 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002535}
2536
2537static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2538 unsigned int evtinfo)
2539{
Felipe Balbifae2b902011-10-14 13:00:30 +03002540 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002541 unsigned int pwropt;
2542
2543 /*
2544 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2545 * Hibernation mode enabled which would show up when device detects
2546 * host-initiated U3 exit.
2547 *
2548 * In that case, device will generate a Link State Change Interrupt
2549 * from U3 to RESUME which is only necessary if Hibernation is
2550 * configured in.
2551 *
2552 * There are no functional changes due to such spurious event and we
2553 * just need to ignore it.
2554 *
2555 * Refers to:
2556 *
2557 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2558 * operational mode
2559 */
2560 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2561 if ((dwc->revision < DWC3_REVISION_250A) &&
2562 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2563 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2564 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002565 dwc3_trace(trace_dwc3_gadget,
2566 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002567 return;
2568 }
2569 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002570
2571 /*
2572 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2573 * on the link partner, the USB session might do multiple entry/exit
2574 * of low power states before a transfer takes place.
2575 *
2576 * Due to this problem, we might experience lower throughput. The
2577 * suggested workaround is to disable DCTL[12:9] bits if we're
2578 * transitioning from U1/U2 to U0 and enable those bits again
2579 * after a transfer completes and there are no pending transfers
2580 * on any of the enabled endpoints.
2581 *
2582 * This is the first half of that workaround.
2583 *
2584 * Refers to:
2585 *
2586 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2587 * core send LGO_Ux entering U0
2588 */
2589 if (dwc->revision < DWC3_REVISION_183A) {
2590 if (next == DWC3_LINK_STATE_U0) {
2591 u32 u1u2;
2592 u32 reg;
2593
2594 switch (dwc->link_state) {
2595 case DWC3_LINK_STATE_U1:
2596 case DWC3_LINK_STATE_U2:
2597 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2598 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2599 | DWC3_DCTL_ACCEPTU2ENA
2600 | DWC3_DCTL_INITU1ENA
2601 | DWC3_DCTL_ACCEPTU1ENA);
2602
2603 if (!dwc->u1u2)
2604 dwc->u1u2 = reg & u1u2;
2605
2606 reg &= ~u1u2;
2607
2608 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2609 break;
2610 default:
2611 /* do nothing */
2612 break;
2613 }
2614 }
2615 }
2616
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002617 switch (next) {
2618 case DWC3_LINK_STATE_U1:
2619 if (dwc->speed == USB_SPEED_SUPER)
2620 dwc3_suspend_gadget(dwc);
2621 break;
2622 case DWC3_LINK_STATE_U2:
2623 case DWC3_LINK_STATE_U3:
2624 dwc3_suspend_gadget(dwc);
2625 break;
2626 case DWC3_LINK_STATE_RESUME:
2627 dwc3_resume_gadget(dwc);
2628 break;
2629 default:
2630 /* do nothing */
2631 break;
2632 }
2633
Felipe Balbie57ebc12014-04-22 13:20:12 -05002634 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002635}
2636
Baolin Wang72704f82016-05-16 16:43:53 +08002637static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2638 unsigned int evtinfo)
2639{
2640 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2641
2642 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2643 dwc3_suspend_gadget(dwc);
2644
2645 dwc->link_state = next;
2646}
2647
Felipe Balbie1dadd32014-02-25 14:47:54 -06002648static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2649 unsigned int evtinfo)
2650{
2651 unsigned int is_ss = evtinfo & BIT(4);
2652
2653 /**
2654 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2655 * have a known issue which can cause USB CV TD.9.23 to fail
2656 * randomly.
2657 *
2658 * Because of this issue, core could generate bogus hibernation
2659 * events which SW needs to ignore.
2660 *
2661 * Refers to:
2662 *
2663 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2664 * Device Fallback from SuperSpeed
2665 */
2666 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2667 return;
2668
2669 /* enter hibernation here */
2670}
2671
Felipe Balbi72246da2011-08-19 18:10:58 +03002672static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2673 const struct dwc3_event_devt *event)
2674{
2675 switch (event->type) {
2676 case DWC3_DEVICE_EVENT_DISCONNECT:
2677 dwc3_gadget_disconnect_interrupt(dwc);
2678 break;
2679 case DWC3_DEVICE_EVENT_RESET:
2680 dwc3_gadget_reset_interrupt(dwc);
2681 break;
2682 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2683 dwc3_gadget_conndone_interrupt(dwc);
2684 break;
2685 case DWC3_DEVICE_EVENT_WAKEUP:
2686 dwc3_gadget_wakeup_interrupt(dwc);
2687 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002688 case DWC3_DEVICE_EVENT_HIBER_REQ:
2689 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2690 "unexpected hibernation event\n"))
2691 break;
2692
2693 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2694 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002695 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2696 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2697 break;
2698 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002699 /* It changed to be suspend event for version 2.30a and above */
2700 if (dwc->revision < DWC3_REVISION_230A) {
2701 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2702 } else {
2703 dwc3_trace(trace_dwc3_gadget, "U3/L1-L2 Suspend Event");
2704
2705 /*
2706 * Ignore suspend event until the gadget enters into
2707 * USB_STATE_CONFIGURED state.
2708 */
2709 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2710 dwc3_gadget_suspend_interrupt(dwc,
2711 event->event_info);
2712 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002713 break;
2714 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi73815282015-01-27 13:48:14 -06002715 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
Felipe Balbi72246da2011-08-19 18:10:58 +03002716 break;
2717 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi73815282015-01-27 13:48:14 -06002718 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
Felipe Balbi72246da2011-08-19 18:10:58 +03002719 break;
2720 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi73815282015-01-27 13:48:14 -06002721 dwc3_trace(trace_dwc3_gadget, "Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002722 break;
2723 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi73815282015-01-27 13:48:14 -06002724 dwc3_trace(trace_dwc3_gadget, "Overflow");
Felipe Balbi72246da2011-08-19 18:10:58 +03002725 break;
2726 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002727 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002728 }
2729}
2730
2731static void dwc3_process_event_entry(struct dwc3 *dwc,
2732 const union dwc3_event *event)
2733{
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002734 trace_dwc3_event(event->raw);
2735
Felipe Balbi72246da2011-08-19 18:10:58 +03002736 /* Endpoint IRQ, handle it and return early */
2737 if (event->type.is_devspec == 0) {
2738 /* depevt */
2739 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2740 }
2741
2742 switch (event->type.type) {
2743 case DWC3_EVENT_TYPE_DEV:
2744 dwc3_gadget_interrupt(dwc, &event->devt);
2745 break;
2746 /* REVISIT what to do with Carkit and I2C events ? */
2747 default:
2748 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2749 }
2750}
2751
Felipe Balbidea520a2016-03-30 09:39:34 +03002752static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002753{
Felipe Balbidea520a2016-03-30 09:39:34 +03002754 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002755 irqreturn_t ret = IRQ_NONE;
2756 int left;
2757 u32 reg;
2758
Felipe Balbif42f2442013-06-12 21:25:08 +03002759 left = evt->count;
2760
2761 if (!(evt->flags & DWC3_EVENT_PENDING))
2762 return IRQ_NONE;
2763
2764 while (left > 0) {
2765 union dwc3_event event;
2766
2767 event.raw = *(u32 *) (evt->buf + evt->lpos);
2768
2769 dwc3_process_event_entry(dwc, &event);
2770
2771 /*
2772 * FIXME we wrap around correctly to the next entry as
2773 * almost all entries are 4 bytes in size. There is one
2774 * entry which has 12 bytes which is a regular entry
2775 * followed by 8 bytes data. ATM I don't know how
2776 * things are organized if we get next to the a
2777 * boundary so I worry about that once we try to handle
2778 * that.
2779 */
2780 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2781 left -= 4;
2782
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002783 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002784 }
2785
2786 evt->count = 0;
2787 evt->flags &= ~DWC3_EVENT_PENDING;
2788 ret = IRQ_HANDLED;
2789
2790 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002791 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002792 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002793 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002794
2795 return ret;
2796}
2797
Felipe Balbidea520a2016-03-30 09:39:34 +03002798static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002799{
Felipe Balbidea520a2016-03-30 09:39:34 +03002800 struct dwc3_event_buffer *evt = _evt;
2801 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b42015-10-12 13:25:44 -05002802 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002803 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002804
Felipe Balbie5f68b42015-10-12 13:25:44 -05002805 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002806 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b42015-10-12 13:25:44 -05002807 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002808
2809 return ret;
2810}
2811
Felipe Balbidea520a2016-03-30 09:39:34 +03002812static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002813{
Felipe Balbidea520a2016-03-30 09:39:34 +03002814 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002815 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002816 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002817
Felipe Balbifc8bb912016-05-16 13:14:48 +03002818 if (pm_runtime_suspended(dwc->dev)) {
2819 pm_runtime_get(dwc->dev);
2820 disable_irq_nosync(dwc->irq_gadget);
2821 dwc->pending_events = true;
2822 return IRQ_HANDLED;
2823 }
2824
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002825 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002826 count &= DWC3_GEVNTCOUNT_MASK;
2827 if (!count)
2828 return IRQ_NONE;
2829
Felipe Balbib15a7622011-06-30 16:57:15 +03002830 evt->count = count;
2831 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002832
Felipe Balbie8adfc32013-06-12 21:11:14 +03002833 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002834 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002835 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002836 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002837
Felipe Balbib15a7622011-06-30 16:57:15 +03002838 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002839}
2840
Felipe Balbidea520a2016-03-30 09:39:34 +03002841static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002842{
Felipe Balbidea520a2016-03-30 09:39:34 +03002843 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002844
Felipe Balbidea520a2016-03-30 09:39:34 +03002845 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002846}
2847
2848/**
2849 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002850 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002851 *
2852 * Returns 0 on success otherwise negative errno.
2853 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002854int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002855{
Roger Quadros9522def2016-06-10 14:48:38 +03002856 int ret, irq;
2857 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2858
2859 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2860 if (irq == -EPROBE_DEFER)
2861 return irq;
2862
2863 if (irq <= 0) {
2864 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2865 if (irq == -EPROBE_DEFER)
2866 return irq;
2867
2868 if (irq <= 0) {
2869 irq = platform_get_irq(dwc3_pdev, 0);
2870 if (irq <= 0) {
2871 if (irq != -EPROBE_DEFER) {
2872 dev_err(dwc->dev,
2873 "missing peripheral IRQ\n");
2874 }
2875 if (!irq)
2876 irq = -EINVAL;
2877 return irq;
2878 }
2879 }
2880 }
2881
2882 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002883
2884 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2885 &dwc->ctrl_req_addr, GFP_KERNEL);
2886 if (!dwc->ctrl_req) {
2887 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2888 ret = -ENOMEM;
2889 goto err0;
2890 }
2891
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302892 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002893 &dwc->ep0_trb_addr, GFP_KERNEL);
2894 if (!dwc->ep0_trb) {
2895 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2896 ret = -ENOMEM;
2897 goto err1;
2898 }
2899
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002900 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002901 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002902 ret = -ENOMEM;
2903 goto err2;
2904 }
2905
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002906 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002907 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2908 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002909 if (!dwc->ep0_bounce) {
2910 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2911 ret = -ENOMEM;
2912 goto err3;
2913 }
2914
Felipe Balbi04c03d12015-12-02 10:06:45 -06002915 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2916 if (!dwc->zlp_buf) {
2917 ret = -ENOMEM;
2918 goto err4;
2919 }
2920
Felipe Balbi72246da2011-08-19 18:10:58 +03002921 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03002922 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002923 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002924 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08002925 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03002926
2927 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002928 * FIXME We might be setting max_speed to <SUPER, however versions
2929 * <2.20a of dwc3 have an issue with metastability (documented
2930 * elsewhere in this driver) which tells us we can't set max speed to
2931 * anything lower than SUPER.
2932 *
2933 * Because gadget.max_speed is only used by composite.c and function
2934 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2935 * to happen so we avoid sending SuperSpeed Capability descriptor
2936 * together with our BOS descriptor as that could confuse host into
2937 * thinking we can handle super speed.
2938 *
2939 * Note that, in fact, we won't even support GetBOS requests when speed
2940 * is less than super speed because we don't have means, yet, to tell
2941 * composite.c that we are USB 2.0 + LPM ECN.
2942 */
2943 if (dwc->revision < DWC3_REVISION_220A)
2944 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002945 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002946 dwc->revision);
2947
2948 dwc->gadget.max_speed = dwc->maximum_speed;
2949
2950 /*
David Cohena4b9d942013-12-09 15:55:38 -08002951 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2952 * on ep out.
2953 */
2954 dwc->gadget.quirk_ep_out_aligned_size = true;
2955
2956 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03002957 * REVISIT: Here we should clear all pending IRQs to be
2958 * sure we're starting from a well known location.
2959 */
2960
2961 ret = dwc3_gadget_init_endpoints(dwc);
2962 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06002963 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002964
Felipe Balbi72246da2011-08-19 18:10:58 +03002965 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2966 if (ret) {
2967 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06002968 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002969 }
2970
2971 return 0;
2972
Felipe Balbi04c03d12015-12-02 10:06:45 -06002973err5:
2974 kfree(dwc->zlp_buf);
2975
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002976err4:
David Cohene1f80462013-09-11 17:42:47 -07002977 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002978 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2979 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002980
Felipe Balbi72246da2011-08-19 18:10:58 +03002981err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002982 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002983
2984err2:
2985 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2986 dwc->ep0_trb, dwc->ep0_trb_addr);
2987
2988err1:
2989 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2990 dwc->ctrl_req, dwc->ctrl_req_addr);
2991
2992err0:
2993 return ret;
2994}
2995
Felipe Balbi7415f172012-04-30 14:56:33 +03002996/* -------------------------------------------------------------------------- */
2997
Felipe Balbi72246da2011-08-19 18:10:58 +03002998void dwc3_gadget_exit(struct dwc3 *dwc)
2999{
Felipe Balbi72246da2011-08-19 18:10:58 +03003000 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003001
Felipe Balbi72246da2011-08-19 18:10:58 +03003002 dwc3_gadget_free_endpoints(dwc);
3003
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003004 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3005 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003006
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003007 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003008 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003009
3010 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
3011 dwc->ep0_trb, dwc->ep0_trb_addr);
3012
3013 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3014 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003015}
Felipe Balbi7415f172012-04-30 14:56:33 +03003016
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003017int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003018{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003019 int ret;
3020
Roger Quadros9772b472016-04-12 11:33:29 +03003021 if (!dwc->gadget_driver)
3022 return 0;
3023
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003024 ret = dwc3_gadget_run_stop(dwc, false, false);
3025 if (ret < 0)
3026 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003027
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003028 dwc3_disconnect_gadget(dwc);
3029 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003030
3031 return 0;
3032}
3033
3034int dwc3_gadget_resume(struct dwc3 *dwc)
3035{
Felipe Balbi7415f172012-04-30 14:56:33 +03003036 int ret;
3037
Roger Quadros9772b472016-04-12 11:33:29 +03003038 if (!dwc->gadget_driver)
3039 return 0;
3040
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003041 ret = __dwc3_gadget_start(dwc);
3042 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003043 goto err0;
3044
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003045 ret = dwc3_gadget_run_stop(dwc, true, false);
3046 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003047 goto err1;
3048
Felipe Balbi7415f172012-04-30 14:56:33 +03003049 return 0;
3050
3051err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003052 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003053
3054err0:
3055 return ret;
3056}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003057
3058void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3059{
3060 if (dwc->pending_events) {
3061 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3062 dwc->pending_events = false;
3063 enable_irq(dwc->irq_gadget);
3064 }
3065}