blob: 51228dfcfbe7b1db2fc5a79e87bd17f29b16ead4 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
39#include <rdma/ib_smi.h>
40#include <linux/mlx5/driver.h>
41#include <linux/mlx5/cq.h>
42#include <linux/mlx5/qp.h>
43#include <linux/mlx5/srq.h>
44#include <linux/types.h>
majd@mellanox.com146d2f12016-01-14 19:13:02 +020045#include <linux/mlx5/transobj.h>
Matan Barakd2370e02016-02-29 18:05:30 +020046#include <rdma/ib_user_verbs.h>
Leon Romanovsky3085e292016-09-22 17:31:11 +030047#include <rdma/mlx5-abi.h>
Eli Cohene126ba92013-07-07 17:25:49 +030048
49#define mlx5_ib_dbg(dev, format, arg...) \
50pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
51 __LINE__, current->pid, ##arg)
52
53#define mlx5_ib_err(dev, format, arg...) \
54pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
55 __LINE__, current->pid, ##arg)
56
57#define mlx5_ib_warn(dev, format, arg...) \
58pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
59 __LINE__, current->pid, ##arg)
60
Matan Barakb368d7c2015-12-15 20:30:12 +020061#define field_avail(type, fld, sz) (offsetof(type, fld) + \
62 sizeof(((type *)0)->fld) <= (sz))
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020063#define MLX5_IB_DEFAULT_UIDX 0xffffff
64#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
Matan Barakb368d7c2015-12-15 20:30:12 +020065
Majd Dibbiny762f8992016-10-27 16:36:47 +030066#define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)
67
Eli Cohene126ba92013-07-07 17:25:49 +030068enum {
69 MLX5_IB_MMAP_CMD_SHIFT = 8,
70 MLX5_IB_MMAP_CMD_MASK = 0xff,
71};
72
73enum mlx5_ib_mmap_cmd {
74 MLX5_IB_MMAP_REGULAR_PAGE = 0,
Matan Barakd69e3bc2015-12-15 20:30:13 +020075 MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
Guy Levi37aa5c32016-04-27 16:49:50 +030076 MLX5_IB_MMAP_WC_PAGE = 2,
77 MLX5_IB_MMAP_NC_PAGE = 3,
Matan Barakd69e3bc2015-12-15 20:30:13 +020078 /* 5 is chosen in order to be compatible with old versions of libmlx5 */
79 MLX5_IB_MMAP_CORE_CLOCK = 5,
Yishai Hadas4ed131d2017-12-24 16:31:35 +020080 MLX5_IB_MMAP_ALLOC_WC = 6,
Eli Cohene126ba92013-07-07 17:25:49 +030081};
82
83enum {
84 MLX5_RES_SCAT_DATA32_CQE = 0x1,
85 MLX5_RES_SCAT_DATA64_CQE = 0x2,
86 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
87 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
88};
89
90enum mlx5_ib_latency_class {
91 MLX5_IB_LATENCY_CLASS_LOW,
92 MLX5_IB_LATENCY_CLASS_MEDIUM,
93 MLX5_IB_LATENCY_CLASS_HIGH,
Eli Cohene126ba92013-07-07 17:25:49 +030094};
95
96enum mlx5_ib_mad_ifc_flags {
97 MLX5_MAD_IFC_IGNORE_MKEY = 1,
98 MLX5_MAD_IFC_IGNORE_BKEY = 2,
99 MLX5_MAD_IFC_NET_VIEW = 4,
100};
101
Leon Romanovsky051f2632015-12-20 12:16:11 +0200102enum {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200103 MLX5_CROSS_CHANNEL_BFREG = 0,
Leon Romanovsky051f2632015-12-20 12:16:11 +0200104};
105
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200106enum {
107 MLX5_CQE_VERSION_V0,
108 MLX5_CQE_VERSION_V1,
109};
110
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300111enum {
112 MLX5_TM_MAX_RNDV_MSG_SIZE = 64,
113 MLX5_TM_MAX_SGE = 1,
114};
115
Yishai Hadas4ed131d2017-12-24 16:31:35 +0200116enum {
117 MLX5_IB_INVALID_UAR_INDEX = BIT(31),
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200118 MLX5_IB_INVALID_BFREG = BIT(31),
Yishai Hadas4ed131d2017-12-24 16:31:35 +0200119};
120
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300121struct mlx5_ib_vma_private_data {
122 struct list_head list;
123 struct vm_area_struct *vma;
Majd Dibbinyad9a3662017-12-24 13:54:56 +0200124 /* protect vma_private_list add/del */
125 struct mutex *vma_private_list_mutex;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300126};
127
Eli Cohene126ba92013-07-07 17:25:49 +0300128struct mlx5_ib_ucontext {
129 struct ib_ucontext ibucontext;
130 struct list_head db_page_list;
131
132 /* protect doorbell record alloc/free
133 */
134 struct mutex db_page_mutex;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200135 struct mlx5_bfreg_info bfregi;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200136 u8 cqe_version;
majd@mellanox.com146d2f12016-01-14 19:13:02 +0200137 /* Transport Domain number */
138 u32 tdn;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300139 struct list_head vma_private_list;
Majd Dibbinyad9a3662017-12-24 13:54:56 +0200140 /* protect vma_private_list add/del */
141 struct mutex vma_private_list_mutex;
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200142
143 unsigned long upd_xlt_page;
144 /* protect ODP/KSM */
145 struct mutex upd_xlt_page_mutex;
Eli Cohenb037c292017-01-03 23:55:26 +0200146 u64 lib_caps;
Eli Cohene126ba92013-07-07 17:25:49 +0300147};
148
149static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
150{
151 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
152}
153
154struct mlx5_ib_pd {
155 struct ib_pd ibpd;
156 u32 pdn;
Eli Cohene126ba92013-07-07 17:25:49 +0300157};
158
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200159#define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
Maor Gottlieb35d190112016-03-07 18:51:47 +0200160#define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200161#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
162#error "Invalid number of bypass priorities"
163#endif
164#define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
165
166#define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300167#define MLX5_IB_NUM_SNIFFER_FTS 2
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200168struct mlx5_ib_flow_prio {
169 struct mlx5_flow_table *flow_table;
170 unsigned int refcount;
171};
172
173struct mlx5_ib_flow_handler {
174 struct list_head list;
175 struct ib_flow ibflow;
Maor Gottlieb5497adc2016-08-28 14:16:31 +0300176 struct mlx5_ib_flow_prio *prio;
Mark Bloch74491de2016-08-31 11:24:25 +0000177 struct mlx5_flow_handle *rule;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200178};
179
180struct mlx5_ib_flow_db {
181 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300182 struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS];
Aviv Heller9ef9c642016-09-18 20:48:01 +0300183 struct mlx5_flow_table *lag_demux_ft;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200184 /* Protect flow steering bypass flow tables
185 * when add/del flow rules.
186 * only single add/removal of flow steering rule could be done
187 * simultaneously.
188 */
189 struct mutex lock;
190};
191
Eli Cohene126ba92013-07-07 17:25:49 +0300192/* Use macros here so that don't have to duplicate
193 * enum ib_send_flags and enum ib_qp_type for low-level driver
194 */
195
Artemy Kovalyov31616252017-01-02 11:37:42 +0200196#define MLX5_IB_SEND_UMR_ENABLE_MR (IB_SEND_RESERVED_START << 0)
197#define MLX5_IB_SEND_UMR_DISABLE_MR (IB_SEND_RESERVED_START << 1)
198#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 2)
199#define MLX5_IB_SEND_UMR_UPDATE_XLT (IB_SEND_RESERVED_START << 3)
200#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 4)
201#define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS IB_SEND_RESERVED_END
Noa Osherovich56e11d62016-02-29 16:46:51 +0200202
Eli Cohene126ba92013-07-07 17:25:49 +0300203#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
Haggai Erand16e91d2016-02-29 15:45:05 +0200204/*
205 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
206 * creates the actual hardware QP.
207 */
208#define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200209#define MLX5_IB_QPT_DCI IB_QPT_RESERVED3
210#define MLX5_IB_QPT_DCT IB_QPT_RESERVED4
Eli Cohene126ba92013-07-07 17:25:49 +0300211#define MLX5_IB_WR_UMR IB_WR_RESERVED1
212
Artemy Kovalyov31616252017-01-02 11:37:42 +0200213#define MLX5_IB_UMR_OCTOWORD 16
214#define MLX5_IB_UMR_XLT_ALIGNMENT 64
215
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200216#define MLX5_IB_UPD_XLT_ZAP BIT(0)
217#define MLX5_IB_UPD_XLT_ENABLE BIT(1)
218#define MLX5_IB_UPD_XLT_ATOMIC BIT(2)
219#define MLX5_IB_UPD_XLT_ADDR BIT(3)
220#define MLX5_IB_UPD_XLT_PD BIT(4)
221#define MLX5_IB_UPD_XLT_ACCESS BIT(5)
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200222#define MLX5_IB_UPD_XLT_INDIRECT BIT(6)
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200223
Haggai Eranb11a4f92016-02-29 15:45:03 +0200224/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
225 *
226 * These flags are intended for internal use by the mlx5_ib driver, and they
227 * rely on the range reserved for that use in the ib_qp_create_flags enum.
228 */
229
230/* Create a UD QP whose source QP number is 1 */
231static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
232{
233 return IB_QP_CREATE_RESERVED_START;
234}
235
Eli Cohene126ba92013-07-07 17:25:49 +0300236struct wr_list {
237 u16 opcode;
238 u16 next;
239};
240
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200241enum mlx5_ib_rq_flags {
242 MLX5_IB_RQ_CVLAN_STRIPPING = 1 << 0,
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200243 MLX5_IB_RQ_PCI_WRITE_END_PADDING = 1 << 1,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200244};
245
Eli Cohene126ba92013-07-07 17:25:49 +0300246struct mlx5_ib_wq {
247 u64 *wrid;
248 u32 *wr_data;
249 struct wr_list *w_list;
250 unsigned *wqe_head;
251 u16 unsig_count;
252
253 /* serialize post to the work queue
254 */
255 spinlock_t lock;
256 int wqe_cnt;
257 int max_post;
258 int max_gs;
259 int offset;
260 int wqe_shift;
261 unsigned head;
262 unsigned tail;
263 u16 cur_post;
264 u16 last_poll;
265 void *qend;
266};
267
Maor Gottlieb03404e82017-05-30 10:29:13 +0300268enum mlx5_ib_wq_flags {
269 MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
Noa Osherovichccc87082017-10-17 18:01:13 +0300270 MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
Maor Gottlieb03404e82017-05-30 10:29:13 +0300271};
272
Noa Osherovichb4f34592017-10-17 18:01:12 +0300273#define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
274#define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
275#define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
276#define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13
277
Yishai Hadas79b20a62016-05-23 15:20:50 +0300278struct mlx5_ib_rwq {
279 struct ib_wq ibwq;
Yishai Hadas350d0e42016-08-28 14:58:18 +0300280 struct mlx5_core_qp core_qp;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300281 u32 rq_num_pas;
282 u32 log_rq_stride;
283 u32 log_rq_size;
284 u32 rq_page_offset;
285 u32 log_page_size;
Noa Osherovichccc87082017-10-17 18:01:13 +0300286 u32 log_num_strides;
287 u32 two_byte_shift_en;
288 u32 single_stride_log_num_of_bytes;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300289 struct ib_umem *umem;
290 size_t buf_size;
291 unsigned int page_shift;
292 int create_type;
293 struct mlx5_db db;
294 u32 user_index;
295 u32 wqe_count;
296 u32 wqe_shift;
297 int wq_sig;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300298 u32 create_flags; /* Use enum mlx5_ib_wq_flags */
Yishai Hadas79b20a62016-05-23 15:20:50 +0300299};
300
Eli Cohene126ba92013-07-07 17:25:49 +0300301enum {
302 MLX5_QP_USER,
303 MLX5_QP_KERNEL,
304 MLX5_QP_EMPTY
305};
306
Yishai Hadas79b20a62016-05-23 15:20:50 +0300307enum {
308 MLX5_WQ_USER,
309 MLX5_WQ_KERNEL
310};
311
Yishai Hadasc5f90922016-05-23 15:20:53 +0300312struct mlx5_ib_rwq_ind_table {
313 struct ib_rwq_ind_table ib_rwq_ind_tbl;
314 u32 rqtn;
315};
316
majd@mellanox.com19098df2016-01-14 19:13:03 +0200317struct mlx5_ib_ubuffer {
318 struct ib_umem *umem;
319 int buf_size;
320 u64 buf_addr;
321};
322
323struct mlx5_ib_qp_base {
324 struct mlx5_ib_qp *container_mibqp;
325 struct mlx5_core_qp mqp;
326 struct mlx5_ib_ubuffer ubuffer;
327};
328
329struct mlx5_ib_qp_trans {
330 struct mlx5_ib_qp_base base;
331 u16 xrcdn;
332 u8 alt_port;
333 u8 atomic_rd_en;
334 u8 resp_depth;
335};
336
Yishai Hadas28d61372016-05-23 15:20:56 +0300337struct mlx5_ib_rss_qp {
338 u32 tirn;
339};
340
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200341struct mlx5_ib_rq {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200342 struct mlx5_ib_qp_base base;
343 struct mlx5_ib_wq *rq;
344 struct mlx5_ib_ubuffer ubuffer;
345 struct mlx5_db *doorbell;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200346 u32 tirn;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200347 u8 state;
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200348 u32 flags;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200349};
350
351struct mlx5_ib_sq {
352 struct mlx5_ib_qp_base base;
353 struct mlx5_ib_wq *sq;
354 struct mlx5_ib_ubuffer ubuffer;
355 struct mlx5_db *doorbell;
356 u32 tisn;
357 u8 state;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200358};
359
360struct mlx5_ib_raw_packet_qp {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200361 struct mlx5_ib_sq sq;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200362 struct mlx5_ib_rq rq;
363};
364
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200365struct mlx5_bf {
366 int buf_size;
367 unsigned long offset;
368 struct mlx5_sq_bfreg *bfreg;
369};
370
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200371struct mlx5_ib_dct {
372 struct mlx5_core_dct mdct;
373 u32 *in;
374};
375
Eli Cohene126ba92013-07-07 17:25:49 +0300376struct mlx5_ib_qp {
377 struct ib_qp ibqp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200378 union {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200379 struct mlx5_ib_qp_trans trans_qp;
380 struct mlx5_ib_raw_packet_qp raw_packet_qp;
Yishai Hadas28d61372016-05-23 15:20:56 +0300381 struct mlx5_ib_rss_qp rss_qp;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200382 struct mlx5_ib_dct dct;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200383 };
Eli Cohene126ba92013-07-07 17:25:49 +0300384 struct mlx5_buf buf;
385
386 struct mlx5_db db;
387 struct mlx5_ib_wq rq;
388
Eli Cohene126ba92013-07-07 17:25:49 +0300389 u8 sq_signal_bits;
Max Gurtovoy6e8484c2017-05-28 10:53:11 +0300390 u8 next_fence;
Eli Cohene126ba92013-07-07 17:25:49 +0300391 struct mlx5_ib_wq sq;
392
Eli Cohene126ba92013-07-07 17:25:49 +0300393 /* serialize qp state modifications
394 */
395 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300396 u32 flags;
397 u8 port;
Eli Cohene126ba92013-07-07 17:25:49 +0300398 u8 state;
Eli Cohene126ba92013-07-07 17:25:49 +0300399 int wq_sig;
400 int scat_cqe;
401 int max_inline_data;
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200402 struct mlx5_bf bf;
Eli Cohene126ba92013-07-07 17:25:49 +0300403 int has_rq;
404
405 /* only for user space QPs. For kernel
406 * we have it from the bf object
407 */
Eli Cohen2f5ff262017-01-03 23:55:21 +0200408 int bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300409
410 int create_type;
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200411
412 /* Store signature errors */
413 bool signature_en;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200414
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300415 struct list_head qps_list;
416 struct list_head cq_recv_list;
417 struct list_head cq_send_list;
Bodong Wang7d29f342016-12-01 13:43:16 +0200418 u32 rate_limit;
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300419 u32 underlay_qpn;
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300420 bool tunnel_offload_en;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200421 /* storage for qp sub type when core qp type is IB_QPT_DRIVER */
422 enum ib_qp_type qp_sub_type;
Eli Cohene126ba92013-07-07 17:25:49 +0300423};
424
425struct mlx5_ib_cq_buf {
426 struct mlx5_buf buf;
427 struct ib_umem *umem;
428 int cqe_size;
Eli Cohenbde51582014-01-14 17:45:18 +0200429 int nent;
Eli Cohene126ba92013-07-07 17:25:49 +0300430};
431
432enum mlx5_ib_qp_flags {
Erez Shitritf0313962016-02-21 16:27:17 +0200433 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
434 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
435 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
436 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
437 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
438 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
Haggai Eranb11a4f92016-02-29 15:45:03 +0200439 /* QP uses 1 as its source QP number */
440 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
Majd Dibbiny358e42e2016-04-17 17:19:37 +0300441 MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7,
Yishai Hadasd9f88e52016-08-28 10:58:37 +0300442 MLX5_IB_QP_RSS = 1 << 8,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200443 MLX5_IB_QP_CVLAN_STRIPPING = 1 << 9,
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300444 MLX5_IB_QP_UNDERLAY = 1 << 10,
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200445 MLX5_IB_QP_PCI_WRITE_END_PADDING = 1 << 11,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300446 MLX5_IB_QP_TUNNEL_OFFLOAD = 1 << 12,
Eli Cohene126ba92013-07-07 17:25:49 +0300447};
448
Haggai Eran968e78d2014-12-11 17:04:11 +0200449struct mlx5_umr_wr {
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100450 struct ib_send_wr wr;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200451 u64 virt_addr;
452 u64 offset;
Haggai Eran968e78d2014-12-11 17:04:11 +0200453 struct ib_pd *pd;
454 unsigned int page_shift;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200455 unsigned int xlt_size;
Maor Gottliebb216af42016-11-27 15:18:22 +0200456 u64 length;
Haggai Eran968e78d2014-12-11 17:04:11 +0200457 int access_flags;
458 u32 mkey;
459};
460
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100461static inline struct mlx5_umr_wr *umr_wr(struct ib_send_wr *wr)
462{
463 return container_of(wr, struct mlx5_umr_wr, wr);
464}
465
Eli Cohene126ba92013-07-07 17:25:49 +0300466struct mlx5_shared_mr_info {
467 int mr_id;
468 struct ib_umem *umem;
469};
470
Guy Levi7a0c8f42017-10-19 08:25:53 +0300471enum mlx5_ib_cq_pr_flags {
472 MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD = 1 << 0,
473};
474
Eli Cohene126ba92013-07-07 17:25:49 +0300475struct mlx5_ib_cq {
476 struct ib_cq ibcq;
477 struct mlx5_core_cq mcq;
478 struct mlx5_ib_cq_buf buf;
479 struct mlx5_db db;
480
481 /* serialize access to the CQ
482 */
483 spinlock_t lock;
484
485 /* protect resize cq
486 */
487 struct mutex resize_mutex;
Eli Cohenbde51582014-01-14 17:45:18 +0200488 struct mlx5_ib_cq_buf *resize_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300489 struct ib_umem *resize_umem;
490 int cqe_size;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300491 struct list_head list_send_qp;
492 struct list_head list_recv_qp;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200493 u32 create_flags;
Haggai Eran25361e02016-02-29 15:45:08 +0200494 struct list_head wc_list;
495 enum ib_cq_notify_flags notify_flags;
496 struct work_struct notify_work;
Guy Levi7a0c8f42017-10-19 08:25:53 +0300497 u16 private_flags; /* Use mlx5_ib_cq_pr_flags */
Haggai Eran25361e02016-02-29 15:45:08 +0200498};
499
500struct mlx5_ib_wc {
501 struct ib_wc wc;
502 struct list_head list;
Eli Cohene126ba92013-07-07 17:25:49 +0300503};
504
505struct mlx5_ib_srq {
506 struct ib_srq ibsrq;
507 struct mlx5_core_srq msrq;
508 struct mlx5_buf buf;
509 struct mlx5_db db;
510 u64 *wrid;
511 /* protect SRQ hanlding
512 */
513 spinlock_t lock;
514 int head;
515 int tail;
516 u16 wqe_ctr;
517 struct ib_umem *umem;
518 /* serialize arming a SRQ
519 */
520 struct mutex mutex;
521 int wq_sig;
522};
523
524struct mlx5_ib_xrcd {
525 struct ib_xrcd ibxrcd;
526 u32 xrcdn;
527};
528
Haggai Erancc149f752014-12-11 17:04:21 +0200529enum mlx5_ib_mtt_access_flags {
530 MLX5_IB_MTT_READ = (1 << 0),
531 MLX5_IB_MTT_WRITE = (1 << 1),
532};
533
534#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
535
Eli Cohene126ba92013-07-07 17:25:49 +0300536struct mlx5_ib_mr {
537 struct ib_mr ibmr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300538 void *descs;
539 dma_addr_t desc_map;
540 int ndescs;
541 int max_descs;
542 int desc_size;
Sagi Grimbergb005d312016-02-29 19:07:33 +0200543 int access_mode;
Matan Baraka606b0f2016-02-29 18:05:28 +0200544 struct mlx5_core_mkey mmkey;
Eli Cohene126ba92013-07-07 17:25:49 +0300545 struct ib_umem *umem;
546 struct mlx5_shared_mr_info *smr_info;
547 struct list_head list;
548 int order;
Ilya Lesokhin8b7ff7f2017-08-17 15:52:29 +0300549 bool allocated_from_cache;
Eli Cohene126ba92013-07-07 17:25:49 +0300550 int npages;
Eli Cohen746b5582013-10-23 09:53:14 +0300551 struct mlx5_ib_dev *dev;
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300552 u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200553 struct mlx5_core_sig_ctx *sig;
Haggai Eranb4cfe442014-12-11 17:04:26 +0200554 int live;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300555 void *descs_alloc;
Noa Osherovich56e11d62016-02-29 16:46:51 +0200556 int access_flags; /* Needed for rereg MR */
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200557
558 struct mlx5_ib_mr *parent;
559 atomic_t num_leaf_free;
560 wait_queue_head_t q_leaf_free;
Eli Cohene126ba92013-07-07 17:25:49 +0300561};
562
Matan Barakd2370e02016-02-29 18:05:30 +0200563struct mlx5_ib_mw {
564 struct ib_mw ibmw;
565 struct mlx5_core_mkey mmkey;
Artemy Kovalyovdb570d72017-04-05 09:23:59 +0300566 int ndescs;
Eli Cohene126ba92013-07-07 17:25:49 +0300567};
568
Shachar Raindela74d2412014-05-22 14:50:12 +0300569struct mlx5_ib_umr_context {
Christoph Hellwigadd08d72016-03-03 09:38:22 +0100570 struct ib_cqe cqe;
Shachar Raindela74d2412014-05-22 14:50:12 +0300571 enum ib_wc_status status;
572 struct completion done;
573};
574
Eli Cohene126ba92013-07-07 17:25:49 +0300575struct umr_common {
576 struct ib_pd *pd;
577 struct ib_cq *cq;
578 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300579 /* control access to UMR QP
580 */
581 struct semaphore sem;
582};
583
584enum {
585 MLX5_FMR_INVALID,
586 MLX5_FMR_VALID,
587 MLX5_FMR_BUSY,
588};
589
Eli Cohene126ba92013-07-07 17:25:49 +0300590struct mlx5_cache_ent {
591 struct list_head head;
592 /* sync access to the cahce entry
593 */
594 spinlock_t lock;
595
596
597 struct dentry *dir;
598 char name[4];
599 u32 order;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200600 u32 xlt;
601 u32 access_mode;
602 u32 page;
603
Eli Cohene126ba92013-07-07 17:25:49 +0300604 u32 size;
605 u32 cur;
606 u32 miss;
607 u32 limit;
608
609 struct dentry *fsize;
610 struct dentry *fcur;
611 struct dentry *fmiss;
612 struct dentry *flimit;
613
614 struct mlx5_ib_dev *dev;
615 struct work_struct work;
616 struct delayed_work dwork;
Eli Cohen746b5582013-10-23 09:53:14 +0300617 int pending;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200618 struct completion compl;
Eli Cohene126ba92013-07-07 17:25:49 +0300619};
620
621struct mlx5_mr_cache {
622 struct workqueue_struct *wq;
623 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
624 int stopped;
625 struct dentry *root;
626 unsigned long last_add;
627};
628
Haggai Erand16e91d2016-02-29 15:45:05 +0200629struct mlx5_ib_gsi_qp;
630
631struct mlx5_ib_port_resources {
Haggai Eran7722f472016-02-29 15:45:07 +0200632 struct mlx5_ib_resources *devr;
Haggai Erand16e91d2016-02-29 15:45:05 +0200633 struct mlx5_ib_gsi_qp *gsi;
Haggai Eran7722f472016-02-29 15:45:07 +0200634 struct work_struct pkey_change_work;
Haggai Erand16e91d2016-02-29 15:45:05 +0200635};
636
Eli Cohene126ba92013-07-07 17:25:49 +0300637struct mlx5_ib_resources {
638 struct ib_cq *c0;
639 struct ib_xrcd *x0;
640 struct ib_xrcd *x1;
641 struct ib_pd *p0;
642 struct ib_srq *s0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +0300643 struct ib_srq *s1;
Haggai Erand16e91d2016-02-29 15:45:05 +0200644 struct mlx5_ib_port_resources ports[2];
645 /* Protects changes to the port resources */
646 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300647};
648
Parav Pandite1f24a72017-04-16 07:29:29 +0300649struct mlx5_ib_counters {
Kamal Heib7c16f472017-01-18 15:25:09 +0200650 const char **names;
651 size_t *offsets;
Parav Pandite1f24a72017-04-16 07:29:29 +0300652 u32 num_q_counters;
653 u32 num_cong_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +0200654 u16 set_id;
Daniel Jurgensaac44922018-01-04 17:25:40 +0200655 bool set_id_valid;
Kamal Heib7c16f472017-01-18 15:25:09 +0200656};
657
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200658struct mlx5_ib_multiport_info;
659
660struct mlx5_ib_multiport {
661 struct mlx5_ib_multiport_info *mpi;
662 /* To be held when accessing the multiport info */
663 spinlock_t mpi_lock;
664};
665
Mark Bloch0837e862016-06-17 15:10:55 +0300666struct mlx5_ib_port {
Parav Pandite1f24a72017-04-16 07:29:29 +0300667 struct mlx5_ib_counters cnts;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200668 struct mlx5_ib_multiport mp;
Parav Pandita9e546e2018-01-04 17:25:39 +0200669 struct mlx5_ib_dbg_cc_params *dbg_cc_params;
Mark Bloch0837e862016-06-17 15:10:55 +0300670};
671
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200672struct mlx5_roce {
673 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
674 * netdev pointer
675 */
676 rwlock_t netdev_lock;
677 struct net_device *netdev;
678 struct notifier_block nb;
Aviv Heller13eab212016-09-18 20:48:04 +0300679 atomic_t next_port;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300680 enum ib_port_state last_port_state;
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200681 struct mlx5_ib_dev *dev;
682 u8 native_port_num;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200683};
684
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300685struct mlx5_ib_dbg_param {
686 int offset;
687 struct mlx5_ib_dev *dev;
688 struct dentry *dentry;
Parav Pandita9e546e2018-01-04 17:25:39 +0200689 u8 port_num;
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300690};
691
692enum mlx5_ib_dbg_cc_types {
693 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
694 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
695 MLX5_IB_DBG_CC_RP_TIME_RESET,
696 MLX5_IB_DBG_CC_RP_BYTE_RESET,
697 MLX5_IB_DBG_CC_RP_THRESHOLD,
698 MLX5_IB_DBG_CC_RP_AI_RATE,
699 MLX5_IB_DBG_CC_RP_HAI_RATE,
700 MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
701 MLX5_IB_DBG_CC_RP_MIN_RATE,
702 MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
703 MLX5_IB_DBG_CC_RP_DCE_TCP_G,
704 MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
705 MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
706 MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
707 MLX5_IB_DBG_CC_RP_GD,
708 MLX5_IB_DBG_CC_NP_CNP_DSCP,
709 MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
710 MLX5_IB_DBG_CC_NP_CNP_PRIO,
711 MLX5_IB_DBG_CC_MAX,
712};
713
714struct mlx5_ib_dbg_cc_params {
715 struct dentry *root;
716 struct mlx5_ib_dbg_param params[MLX5_IB_DBG_CC_MAX];
717};
718
Maor Gottlieb03404e82017-05-30 10:29:13 +0300719enum {
720 MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
721};
722
Maor Gottliebfe248c32017-05-30 10:29:14 +0300723struct mlx5_ib_dbg_delay_drop {
724 struct dentry *dir_debugfs;
725 struct dentry *rqs_cnt_debugfs;
726 struct dentry *events_cnt_debugfs;
727 struct dentry *timeout_debugfs;
728};
729
Maor Gottlieb03404e82017-05-30 10:29:13 +0300730struct mlx5_ib_delay_drop {
731 struct mlx5_ib_dev *dev;
732 struct work_struct delay_drop_work;
733 /* serialize setting of delay drop */
734 struct mutex lock;
735 u32 timeout;
736 bool activate;
Maor Gottliebfe248c32017-05-30 10:29:14 +0300737 atomic_t events_cnt;
738 atomic_t rqs_cnt;
739 struct mlx5_ib_dbg_delay_drop *dbg;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300740};
741
Mark Bloch16c19752018-01-01 13:06:58 +0200742enum mlx5_ib_stages {
743 MLX5_IB_STAGE_INIT,
744 MLX5_IB_STAGE_CAPS,
745 MLX5_IB_STAGE_ROCE,
746 MLX5_IB_STAGE_DEVICE_RESOURCES,
747 MLX5_IB_STAGE_ODP,
748 MLX5_IB_STAGE_COUNTERS,
749 MLX5_IB_STAGE_CONG_DEBUGFS,
750 MLX5_IB_STAGE_UAR,
751 MLX5_IB_STAGE_BFREG,
752 MLX5_IB_STAGE_IB_REG,
753 MLX5_IB_STAGE_UMR_RESOURCES,
754 MLX5_IB_STAGE_DELAY_DROP,
755 MLX5_IB_STAGE_CLASS_ATTR,
Mark Bloch16c19752018-01-01 13:06:58 +0200756 MLX5_IB_STAGE_MAX,
757};
758
759struct mlx5_ib_stage {
760 int (*init)(struct mlx5_ib_dev *dev);
761 void (*cleanup)(struct mlx5_ib_dev *dev);
762};
763
764#define STAGE_CREATE(_stage, _init, _cleanup) \
765 .stage[_stage] = {.init = _init, .cleanup = _cleanup}
766
767struct mlx5_ib_profile {
768 struct mlx5_ib_stage stage[MLX5_IB_STAGE_MAX];
769};
770
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200771struct mlx5_ib_multiport_info {
772 struct list_head list;
773 struct mlx5_ib_dev *ibdev;
774 struct mlx5_core_dev *mdev;
775 struct completion unref_comp;
776 u64 sys_image_guid;
777 u32 mdev_refcnt;
778 bool is_master;
779 bool unaffiliate;
780};
781
Eli Cohene126ba92013-07-07 17:25:49 +0300782struct mlx5_ib_dev {
783 struct ib_device ib_dev;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300784 struct mlx5_core_dev *mdev;
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200785 struct mlx5_roce roce[MLX5_MAX_PORTS];
Eli Cohene126ba92013-07-07 17:25:49 +0300786 int num_ports;
Eli Cohene126ba92013-07-07 17:25:49 +0300787 /* serialize update of capability mask
788 */
789 struct mutex cap_mask_mutex;
790 bool ib_active;
791 struct umr_common umrc;
792 /* sync used page count stats
793 */
Eli Cohene126ba92013-07-07 17:25:49 +0300794 struct mlx5_ib_resources devr;
795 struct mlx5_mr_cache cache;
Eli Cohen746b5582013-10-23 09:53:14 +0300796 struct timer_list delay_timer;
Moshe Lazer6bc1a652016-10-27 16:36:42 +0300797 /* Prevents soft lock on massive reg MRs */
798 struct mutex slow_path_mutex;
Eli Cohen746b5582013-10-23 09:53:14 +0300799 int fill_delay;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200800#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
801 struct ib_odp_caps odp_caps;
Artemy Kovalyovc438fde2017-01-02 11:37:43 +0200802 u64 odp_max_size;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200803 /*
804 * Sleepable RCU that prevents destruction of MRs while they are still
805 * being used by a page fault handler.
806 */
807 struct srcu_struct mr_srcu;
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200808 u32 null_mkey;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200809#endif
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200810 struct mlx5_ib_flow_db flow_db;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300811 /* protect resources needed as part of reset flow */
812 spinlock_t reset_flow_resource_lock;
813 struct list_head qp_list;
Mark Bloch0837e862016-06-17 15:10:55 +0300814 /* Array with num_ports elements */
815 struct mlx5_ib_port *port;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300816 struct mlx5_sq_bfreg bfreg;
817 struct mlx5_sq_bfreg fp_bfreg;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300818 struct mlx5_ib_delay_drop delay_drop;
Mark Bloch16c19752018-01-01 13:06:58 +0200819 const struct mlx5_ib_profile *profile;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300820
821 /* protect the user_td */
822 struct mutex lb_mutex;
823 u32 user_td;
824 u8 umr_fence;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200825 struct list_head ib_dev_list;
826 u64 sys_image_guid;
Eli Cohene126ba92013-07-07 17:25:49 +0300827};
828
829static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
830{
831 return container_of(mcq, struct mlx5_ib_cq, mcq);
832}
833
834static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
835{
836 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
837}
838
839static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
840{
841 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
842}
843
Eli Cohene126ba92013-07-07 17:25:49 +0300844static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
845{
846 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
847}
848
849static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
850{
majd@mellanox.com19098df2016-01-14 19:13:03 +0200851 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
Eli Cohene126ba92013-07-07 17:25:49 +0300852}
853
Yishai Hadas350d0e42016-08-28 14:58:18 +0300854static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
855{
856 return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
857}
858
Matan Baraka606b0f2016-02-29 18:05:28 +0200859static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200860{
Matan Baraka606b0f2016-02-29 18:05:28 +0200861 return container_of(mmkey, struct mlx5_ib_mr, mmkey);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200862}
863
Eli Cohene126ba92013-07-07 17:25:49 +0300864static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
865{
866 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
867}
868
869static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
870{
871 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
872}
873
874static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
875{
876 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
877}
878
Yishai Hadas79b20a62016-05-23 15:20:50 +0300879static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
880{
881 return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
882}
883
Yishai Hadasc5f90922016-05-23 15:20:53 +0300884static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
885{
886 return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
887}
888
Eli Cohene126ba92013-07-07 17:25:49 +0300889static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
890{
891 return container_of(msrq, struct mlx5_ib_srq, msrq);
892}
893
894static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
895{
896 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
897}
898
Matan Barakd2370e02016-02-29 18:05:30 +0200899static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
900{
901 return container_of(ibmw, struct mlx5_ib_mw, ibmw);
902}
903
Eli Cohene126ba92013-07-07 17:25:49 +0300904int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
905 struct mlx5_db *db);
906void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
907void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
908void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
909void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
910int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
Ira Weinya97e2d82015-05-31 17:15:30 -0400911 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
912 const void *in_mad, void *response_mad);
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -0400913struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct rdma_ah_attr *ah_attr,
Moni Shoua477864c2016-11-23 08:23:24 +0200914 struct ib_udata *udata);
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -0400915int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
Eli Cohene126ba92013-07-07 17:25:49 +0300916int mlx5_ib_destroy_ah(struct ib_ah *ah);
917struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
918 struct ib_srq_init_attr *init_attr,
919 struct ib_udata *udata);
920int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
921 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
922int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
923int mlx5_ib_destroy_srq(struct ib_srq *srq);
924int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
925 struct ib_recv_wr **bad_wr);
926struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
927 struct ib_qp_init_attr *init_attr,
928 struct ib_udata *udata);
929int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
930 int attr_mask, struct ib_udata *udata);
931int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
932 struct ib_qp_init_attr *qp_init_attr);
933int mlx5_ib_destroy_qp(struct ib_qp *qp);
934int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
935 struct ib_send_wr **bad_wr);
936int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
937 struct ib_recv_wr **bad_wr);
938void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
Haggai Eranc1395a22014-12-11 17:04:14 +0200939int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200940 void *buffer, u32 length,
941 struct mlx5_ib_qp_base *base);
Matan Barakbcf4c1e2015-06-11 16:35:20 +0300942struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
943 const struct ib_cq_init_attr *attr,
944 struct ib_ucontext *context,
Eli Cohene126ba92013-07-07 17:25:49 +0300945 struct ib_udata *udata);
946int mlx5_ib_destroy_cq(struct ib_cq *cq);
947int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
948int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
949int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
950int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
951struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
952struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
953 u64 virt_addr, int access_flags,
954 struct ib_udata *udata);
Matan Barakd2370e02016-02-29 18:05:30 +0200955struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
956 struct ib_udata *udata);
957int mlx5_ib_dealloc_mw(struct ib_mw *mw);
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200958int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
959 int page_shift, int flags);
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200960struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
961 int access_flags);
962void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
Noa Osherovich56e11d62016-02-29 16:46:51 +0200963int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
964 u64 length, u64 virt_addr, int access_flags,
965 struct ib_pd *pd, struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +0300966int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
Sagi Grimberg9bee1782015-07-30 10:32:35 +0300967struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
968 enum ib_mr_type mr_type,
969 u32 max_num_sg);
Christoph Hellwigff2ba992016-05-03 18:01:04 +0200970int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
Bart Van Assche9aa8b322016-05-12 10:49:15 -0700971 unsigned int *sg_offset);
Eli Cohene126ba92013-07-07 17:25:49 +0300972int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
Ira Weinya97e2d82015-05-31 17:15:30 -0400973 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
Ira Weiny4cd7c942015-06-06 14:38:31 -0400974 const struct ib_mad_hdr *in, size_t in_mad_size,
975 struct ib_mad_hdr *out, size_t *out_mad_size,
976 u16 *out_mad_pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +0300977struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
978 struct ib_ucontext *context,
979 struct ib_udata *udata);
980int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
Eli Cohene126ba92013-07-07 17:25:49 +0300981int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
982int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300983int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
984 struct ib_smp *out_mad);
985int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
986 __be64 *sys_image_guid);
987int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
988 u16 *max_pkeys);
989int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
990 u32 *vendor_id);
991int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
992int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
993int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
994 u16 *pkey);
995int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
996 union ib_gid *gid);
997int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
998 struct ib_port_attr *props);
Eli Cohene126ba92013-07-07 17:25:49 +0300999int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
1000 struct ib_port_attr *props);
1001int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
1002void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
Majd Dibbiny762f8992016-10-27 16:36:47 +03001003void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
1004 unsigned long max_page_shift,
1005 int *count, int *shift,
Eli Cohene126ba92013-07-07 17:25:49 +03001006 int *ncont, int *order);
Haggai Eran832a6b02014-12-11 17:04:22 +02001007void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
1008 int page_shift, size_t offset, size_t num_pages,
1009 __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +03001010void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
Haggai Erancc149f752014-12-11 17:04:21 +02001011 int page_shift, __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +03001012void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
1013int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
1014int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
1015int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
Artemy Kovalyov49780d42017-01-18 16:58:10 +02001016
1017struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry);
1018void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02001019int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
1020 struct ib_mr_status *mr_status);
Yishai Hadas79b20a62016-05-23 15:20:50 +03001021struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
1022 struct ib_wq_init_attr *init_attr,
1023 struct ib_udata *udata);
1024int mlx5_ib_destroy_wq(struct ib_wq *wq);
1025int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
1026 u32 wq_attr_mask, struct ib_udata *udata);
Yishai Hadasc5f90922016-05-23 15:20:53 +03001027struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
1028 struct ib_rwq_ind_table_init_attr *init_attr,
1029 struct ib_udata *udata);
1030int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
Moni Shoua776a3902018-01-02 16:19:33 +02001031bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev);
1032
Eli Cohene126ba92013-07-07 17:25:49 +03001033
Haggai Eran8cdd3122014-12-11 17:04:20 +02001034#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +03001035void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02001036void mlx5_ib_pfault(struct mlx5_core_dev *mdev, void *context,
1037 struct mlx5_pagefault *pfault);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001038int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001039int __init mlx5_ib_odp_init(void);
1040void mlx5_ib_odp_cleanup(void);
Haggai Eranb4cfe442014-12-11 17:04:26 +02001041void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
1042 unsigned long end);
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001043void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
1044void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1045 size_t nentries, struct mlx5_ib_mr *mr, int flags);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001046#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
Saeed Mahameed938fe832015-05-28 22:28:41 +03001047static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
Haggai Eran8cdd3122014-12-11 17:04:20 +02001048{
Saeed Mahameed938fe832015-05-28 22:28:41 +03001049 return;
Haggai Eran8cdd3122014-12-11 17:04:20 +02001050}
Haggai Eran6aec21f2014-12-11 17:04:23 +02001051
Haggai Eran6aec21f2014-12-11 17:04:23 +02001052static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
Haggai Eran6aec21f2014-12-11 17:04:23 +02001053static inline int mlx5_ib_odp_init(void) { return 0; }
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001054static inline void mlx5_ib_odp_cleanup(void) {}
1055static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
1056static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1057 size_t nentries, struct mlx5_ib_mr *mr,
1058 int flags) {}
Haggai Eran6aec21f2014-12-11 17:04:23 +02001059
Haggai Eran8cdd3122014-12-11 17:04:20 +02001060#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
1061
Arnd Bergmann9967c702016-03-23 11:37:45 +01001062int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
1063 u8 port, struct ifla_vf_info *info);
1064int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
1065 u8 port, int state);
1066int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
1067 u8 port, struct ifla_vf_stats *stats);
1068int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
1069 u64 guid, int type);
1070
Achiad Shochat2811ba52015-12-23 18:47:24 +02001071__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
1072 int index);
Majd Dibbinyed884512017-01-18 14:10:35 +02001073int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
1074 int index, enum ib_gid_type *gid_type);
Achiad Shochat2811ba52015-12-23 18:47:24 +02001075
Parav Pandita9e546e2018-01-04 17:25:39 +02001076void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
1077int mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
Parav Pandit4a2da0b2017-05-30 10:05:15 +03001078
Haggai Erand16e91d2016-02-29 15:45:05 +02001079/* GSI QP helper functions */
1080struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
1081 struct ib_qp_init_attr *init_attr);
1082int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
1083int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
1084 int attr_mask);
1085int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
1086 int qp_attr_mask,
1087 struct ib_qp_init_attr *qp_init_attr);
1088int mlx5_ib_gsi_post_send(struct ib_qp *qp, struct ib_send_wr *wr,
1089 struct ib_send_wr **bad_wr);
1090int mlx5_ib_gsi_post_recv(struct ib_qp *qp, struct ib_recv_wr *wr,
1091 struct ib_recv_wr **bad_wr);
Haggai Eran7722f472016-02-29 15:45:07 +02001092void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
Haggai Erand16e91d2016-02-29 15:45:05 +02001093
Haggai Eran25361e02016-02-29 15:45:08 +02001094int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
1095
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001096void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi,
1097 int bfregn);
Daniel Jurgens32f69e42018-01-04 17:25:36 +02001098struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi);
1099struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *dev,
1100 u8 ib_port_num,
1101 u8 *native_port_num);
1102void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *dev,
1103 u8 port_num);
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001104
Eli Cohene126ba92013-07-07 17:25:49 +03001105static inline void init_query_mad(struct ib_smp *mad)
1106{
1107 mad->base_version = 1;
1108 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
1109 mad->class_version = 1;
1110 mad->method = IB_MGMT_METHOD_GET;
1111}
1112
1113static inline u8 convert_access(int acc)
1114{
1115 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
1116 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
1117 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
1118 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
1119 MLX5_PERM_LOCAL_READ;
1120}
1121
Sagi Grimbergb6364012015-09-02 22:23:04 +03001122static inline int is_qp1(enum ib_qp_type qp_type)
1123{
Haggai Erand16e91d2016-02-29 15:45:05 +02001124 return qp_type == MLX5_IB_QPT_HW_GSI;
Sagi Grimbergb6364012015-09-02 22:23:04 +03001125}
1126
Haggai Erancc149f752014-12-11 17:04:21 +02001127#define MLX5_MAX_UMR_SHIFT 16
1128#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
1129
Leon Romanovsky051f2632015-12-20 12:16:11 +02001130static inline u32 check_cq_create_flags(u32 flags)
1131{
1132 /*
1133 * It returns non-zero value for unsupported CQ
1134 * create flags, otherwise it returns zero.
1135 */
Leon Romanovsky34356f62015-12-29 17:01:30 +02001136 return (flags & ~(IB_CQ_FLAGS_IGNORE_OVERRUN |
1137 IB_CQ_FLAGS_TIMESTAMP_COMPLETION));
Leon Romanovsky051f2632015-12-20 12:16:11 +02001138}
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001139
1140static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
1141 u32 *user_index)
1142{
1143 if (cqe_version) {
1144 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
1145 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
1146 return -EINVAL;
1147 *user_index = cmd_uidx;
1148 } else {
1149 *user_index = MLX5_IB_DEFAULT_UIDX;
1150 }
1151
1152 return 0;
1153}
Leon Romanovsky3085e292016-09-22 17:31:11 +03001154
1155static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
1156 struct mlx5_ib_create_qp *ucmd,
1157 int inlen,
1158 u32 *user_index)
1159{
1160 u8 cqe_version = ucontext->cqe_version;
1161
1162 if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
1163 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1164 return 0;
1165
1166 if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
1167 !!cqe_version))
1168 return -EINVAL;
1169
1170 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1171}
1172
1173static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
1174 struct mlx5_ib_create_srq *ucmd,
1175 int inlen,
1176 u32 *user_index)
1177{
1178 u8 cqe_version = ucontext->cqe_version;
1179
1180 if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
1181 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1182 return 0;
1183
1184 if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
1185 !!cqe_version))
1186 return -EINVAL;
1187
1188 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1189}
Eli Cohenb037c292017-01-03 23:55:26 +02001190
1191static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
1192{
1193 return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1194 MLX5_UARS_IN_PAGE : 1;
1195}
1196
Yishai Hadas31a78a52017-12-24 16:31:34 +02001197static inline int get_num_static_uars(struct mlx5_ib_dev *dev,
1198 struct mlx5_bfreg_info *bfregi)
Eli Cohenb037c292017-01-03 23:55:26 +02001199{
Yishai Hadas31a78a52017-12-24 16:31:34 +02001200 return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages;
Eli Cohenb037c292017-01-03 23:55:26 +02001201}
1202
Eli Cohene126ba92013-07-07 17:25:49 +03001203#endif /* MLX5_IB_H */