blob: 6ba9939868a3289fb42e32e7e119ce1bad8467f0 [file] [log] [blame]
Parav Panditfe2caef2012-03-21 04:09:06 +05301/*******************************************************************
2 * This file is part of the Emulex RoCE Device Driver for *
3 * RoCE (RDMA over Converged Ethernet) adapters. *
4 * Copyright (C) 2008-2012 Emulex. All rights reserved. *
5 * EMULEX and SLI are trademarks of Emulex. *
6 * www.emulex.com *
7 * *
8 * This program is free software; you can redistribute it and/or *
9 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
19 *
20 * Contact Information:
21 * linux-drivers@emulex.com
22 *
23 * Emulex
24 * 3333 Susan Street
25 * Costa Mesa, CA 92626
26 *******************************************************************/
27
28#ifndef __OCRDMA_SLI_H__
29#define __OCRDMA_SLI_H__
30
Devesh Sharma21c33912014-02-04 11:56:56 +053031enum {
32 OCRDMA_ASIC_GEN_SKH_R = 0x04,
33 OCRDMA_ASIC_GEN_LANCER = 0x0B
34};
35
36enum {
37 OCRDMA_ASIC_REV_A0 = 0x00,
38 OCRDMA_ASIC_REV_B0 = 0x10,
39 OCRDMA_ASIC_REV_C0 = 0x20
40};
Parav Panditfe2caef2012-03-21 04:09:06 +053041
42#define OCRDMA_SUBSYS_ROCE 10
43enum {
44 OCRDMA_CMD_QUERY_CONFIG = 1,
Selvin Xavier920de552014-06-10 19:32:23 +053045 OCRDMA_CMD_ALLOC_PD = 2,
46 OCRDMA_CMD_DEALLOC_PD = 3,
Parav Panditfe2caef2012-03-21 04:09:06 +053047
Selvin Xavier920de552014-06-10 19:32:23 +053048 OCRDMA_CMD_CREATE_AH_TBL = 4,
49 OCRDMA_CMD_DELETE_AH_TBL = 5,
Parav Panditfe2caef2012-03-21 04:09:06 +053050
Selvin Xavier920de552014-06-10 19:32:23 +053051 OCRDMA_CMD_CREATE_QP = 6,
52 OCRDMA_CMD_QUERY_QP = 7,
53 OCRDMA_CMD_MODIFY_QP = 8 ,
54 OCRDMA_CMD_DELETE_QP = 9,
Parav Panditfe2caef2012-03-21 04:09:06 +053055
Selvin Xavier920de552014-06-10 19:32:23 +053056 OCRDMA_CMD_RSVD1 = 10,
57 OCRDMA_CMD_ALLOC_LKEY = 11,
58 OCRDMA_CMD_DEALLOC_LKEY = 12,
59 OCRDMA_CMD_REGISTER_NSMR = 13,
60 OCRDMA_CMD_REREGISTER_NSMR = 14,
61 OCRDMA_CMD_REGISTER_NSMR_CONT = 15,
62 OCRDMA_CMD_QUERY_NSMR = 16,
63 OCRDMA_CMD_ALLOC_MW = 17,
64 OCRDMA_CMD_QUERY_MW = 18,
Parav Panditfe2caef2012-03-21 04:09:06 +053065
Selvin Xavier920de552014-06-10 19:32:23 +053066 OCRDMA_CMD_CREATE_SRQ = 19,
67 OCRDMA_CMD_QUERY_SRQ = 20,
68 OCRDMA_CMD_MODIFY_SRQ = 21,
69 OCRDMA_CMD_DELETE_SRQ = 22,
Parav Panditfe2caef2012-03-21 04:09:06 +053070
Selvin Xavier920de552014-06-10 19:32:23 +053071 OCRDMA_CMD_ATTACH_MCAST = 23,
72 OCRDMA_CMD_DETACH_MCAST = 24,
73
74 OCRDMA_CMD_CREATE_RBQ = 25,
75 OCRDMA_CMD_DESTROY_RBQ = 26,
76
77 OCRDMA_CMD_GET_RDMA_STATS = 27,
Mitesh Ahuja9ba13772014-12-18 14:12:57 +053078 OCRDMA_CMD_ALLOC_PD_RANGE = 28,
79 OCRDMA_CMD_DEALLOC_PD_RANGE = 29,
Parav Panditfe2caef2012-03-21 04:09:06 +053080
81 OCRDMA_CMD_MAX
82};
83
84#define OCRDMA_SUBSYS_COMMON 1
85enum {
Naresh Gottumukkalaf24ceba2013-08-26 15:27:47 +053086 OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1 = 5,
Parav Panditfe2caef2012-03-21 04:09:06 +053087 OCRDMA_CMD_CREATE_CQ = 12,
88 OCRDMA_CMD_CREATE_EQ = 13,
89 OCRDMA_CMD_CREATE_MQ = 21,
Selvin Xaviera51f06e2014-02-04 11:57:07 +053090 OCRDMA_CMD_GET_CTRL_ATTRIBUTES = 32,
Parav Panditfe2caef2012-03-21 04:09:06 +053091 OCRDMA_CMD_GET_FW_VER = 35,
92 OCRDMA_CMD_DELETE_MQ = 53,
93 OCRDMA_CMD_DELETE_CQ = 54,
94 OCRDMA_CMD_DELETE_EQ = 55,
95 OCRDMA_CMD_GET_FW_CONFIG = 58,
Selvin Xaviera51f06e2014-02-04 11:57:07 +053096 OCRDMA_CMD_CREATE_MQ_EXT = 90,
97 OCRDMA_CMD_PHY_DETAILS = 102
Parav Panditfe2caef2012-03-21 04:09:06 +053098};
99
100enum {
101 QTYPE_EQ = 1,
102 QTYPE_CQ = 2,
103 QTYPE_MCCQ = 3
104};
105
Mitesh Ahuja978cb6a2014-12-18 14:12:56 +0530106#define OCRDMA_MAX_SGID 16
Parav Panditfe2caef2012-03-21 04:09:06 +0530107
108#define OCRDMA_MAX_QP 2048
109#define OCRDMA_MAX_CQ 2048
Selvin Xavier4f1df842014-06-10 19:32:24 +0530110#define OCRDMA_MAX_STAG 16384
Parav Panditfe2caef2012-03-21 04:09:06 +0530111
112enum {
113 OCRDMA_DB_RQ_OFFSET = 0xE0,
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +0530114 OCRDMA_DB_GEN2_RQ_OFFSET = 0x100,
Parav Panditfe2caef2012-03-21 04:09:06 +0530115 OCRDMA_DB_SQ_OFFSET = 0x60,
116 OCRDMA_DB_GEN2_SQ_OFFSET = 0x1C0,
117 OCRDMA_DB_SRQ_OFFSET = OCRDMA_DB_RQ_OFFSET,
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +0530118 OCRDMA_DB_GEN2_SRQ_OFFSET = OCRDMA_DB_GEN2_RQ_OFFSET,
Parav Panditfe2caef2012-03-21 04:09:06 +0530119 OCRDMA_DB_CQ_OFFSET = 0x120,
120 OCRDMA_DB_EQ_OFFSET = OCRDMA_DB_CQ_OFFSET,
Devesh Sharma2df84fa82014-02-04 11:56:55 +0530121 OCRDMA_DB_MQ_OFFSET = 0x140,
122
123 OCRDMA_DB_SQ_SHIFT = 16,
124 OCRDMA_DB_RQ_SHIFT = 24
Parav Panditfe2caef2012-03-21 04:09:06 +0530125};
126
127#define OCRDMA_DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
128#define OCRDMA_DB_CQ_RING_ID_EXT_MASK 0x0C00 /* bits 10-11 of qid at 12-11 */
129/* qid #2 msbits at 12-11 */
130#define OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT 0x1
Jes Sorensen05df7802014-10-05 16:33:25 +0200131#define OCRDMA_DB_CQ_NUM_POPPED_SHIFT 16 /* bits 16 - 28 */
Parav Panditfe2caef2012-03-21 04:09:06 +0530132/* Rearm bit */
Jes Sorensen05df7802014-10-05 16:33:25 +0200133#define OCRDMA_DB_CQ_REARM_SHIFT 29 /* bit 29 */
Parav Panditfe2caef2012-03-21 04:09:06 +0530134/* solicited bit */
Jes Sorensen05df7802014-10-05 16:33:25 +0200135#define OCRDMA_DB_CQ_SOLICIT_SHIFT 31 /* bit 31 */
Parav Panditfe2caef2012-03-21 04:09:06 +0530136
137#define OCRDMA_EQ_ID_MASK 0x1FF /* bits 0 - 8 */
138#define OCRDMA_EQ_ID_EXT_MASK 0x3e00 /* bits 9-13 */
Jes Sorensen05df7802014-10-05 16:33:25 +0200139#define OCRDMA_EQ_ID_EXT_MASK_SHIFT 2 /* qid bits 9-13 at 11-15 */
Parav Panditfe2caef2012-03-21 04:09:06 +0530140
141/* Clear the interrupt for this eq */
Jes Sorensen05df7802014-10-05 16:33:25 +0200142#define OCRDMA_EQ_CLR_SHIFT 9 /* bit 9 */
Parav Panditfe2caef2012-03-21 04:09:06 +0530143/* Must be 1 */
Jes Sorensen05df7802014-10-05 16:33:25 +0200144#define OCRDMA_EQ_TYPE_SHIFT 10 /* bit 10 */
Parav Panditfe2caef2012-03-21 04:09:06 +0530145/* Number of event entries processed */
Jes Sorensen05df7802014-10-05 16:33:25 +0200146#define OCRDMA_NUM_EQE_SHIFT 16 /* bits 16 - 28 */
Parav Panditfe2caef2012-03-21 04:09:06 +0530147/* Rearm bit */
Jes Sorensen05df7802014-10-05 16:33:25 +0200148#define OCRDMA_REARM_SHIFT 29 /* bit 29 */
Parav Panditfe2caef2012-03-21 04:09:06 +0530149
150#define OCRDMA_MQ_ID_MASK 0x7FF /* bits 0 - 10 */
151/* Number of entries posted */
Jes Sorensen05df7802014-10-05 16:33:25 +0200152#define OCRDMA_MQ_NUM_MQE_SHIFT 16 /* bits 16 - 29 */
Parav Panditfe2caef2012-03-21 04:09:06 +0530153
Jes Sorensen05df7802014-10-05 16:33:25 +0200154#define OCRDMA_MIN_HPAGE_SIZE 4096
Parav Panditfe2caef2012-03-21 04:09:06 +0530155
Jes Sorensen05df7802014-10-05 16:33:25 +0200156#define OCRDMA_MIN_Q_PAGE_SIZE 4096
157#define OCRDMA_MAX_Q_PAGES 8
Parav Panditfe2caef2012-03-21 04:09:06 +0530158
Devesh Sharmafad51b72014-02-04 11:57:10 +0530159#define OCRDMA_SLI_ASIC_ID_OFFSET 0x9C
160#define OCRDMA_SLI_ASIC_REV_MASK 0x000000FF
161#define OCRDMA_SLI_ASIC_GEN_NUM_MASK 0x0000FF00
162#define OCRDMA_SLI_ASIC_GEN_NUM_SHIFT 0x08
Parav Panditfe2caef2012-03-21 04:09:06 +0530163/*
164# 0: 4K Bytes
165# 1: 8K Bytes
166# 2: 16K Bytes
167# 3: 32K Bytes
168# 4: 64K Bytes
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +0530169# 5: 128K Bytes
170# 6: 256K Bytes
171# 7: 512K Bytes
Parav Panditfe2caef2012-03-21 04:09:06 +0530172*/
Jes Sorensen05df7802014-10-05 16:33:25 +0200173#define OCRDMA_MAX_Q_PAGE_SIZE_CNT 8
Parav Panditfe2caef2012-03-21 04:09:06 +0530174#define OCRDMA_Q_PAGE_BASE_SIZE (OCRDMA_MIN_Q_PAGE_SIZE * OCRDMA_MAX_Q_PAGES)
175
Jes Sorensen05df7802014-10-05 16:33:25 +0200176#define MAX_OCRDMA_QP_PAGES 8
Parav Panditfe2caef2012-03-21 04:09:06 +0530177#define OCRDMA_MAX_WQE_MEM_SIZE (MAX_OCRDMA_QP_PAGES * OCRDMA_MIN_HQ_PAGE_SIZE)
178
Jes Sorensen05df7802014-10-05 16:33:25 +0200179#define OCRDMA_CREATE_CQ_MAX_PAGES 4
180#define OCRDMA_DPP_CQE_SIZE 4
Parav Panditfe2caef2012-03-21 04:09:06 +0530181
182#define OCRDMA_GEN2_MAX_CQE 1024
183#define OCRDMA_GEN2_CQ_PAGE_SIZE 4096
184#define OCRDMA_GEN2_WQE_SIZE 256
185#define OCRDMA_MAX_CQE 4095
186#define OCRDMA_CQ_PAGE_SIZE 16384
187#define OCRDMA_WQE_SIZE 128
188#define OCRDMA_WQE_STRIDE 8
189#define OCRDMA_WQE_ALIGN_BYTES 16
190
191#define MAX_OCRDMA_SRQ_PAGES MAX_OCRDMA_QP_PAGES
192
193enum {
194 OCRDMA_MCH_OPCODE_SHIFT = 0,
195 OCRDMA_MCH_OPCODE_MASK = 0xFF,
196 OCRDMA_MCH_SUBSYS_SHIFT = 8,
197 OCRDMA_MCH_SUBSYS_MASK = 0xFF00
198};
199
200/* mailbox cmd header */
201struct ocrdma_mbx_hdr {
202 u32 subsys_op;
203 u32 timeout; /* in seconds */
204 u32 cmd_len;
205 u32 rsvd_version;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530206};
Parav Panditfe2caef2012-03-21 04:09:06 +0530207
208enum {
209 OCRDMA_MBX_RSP_OPCODE_SHIFT = 0,
210 OCRDMA_MBX_RSP_OPCODE_MASK = 0xFF,
211 OCRDMA_MBX_RSP_SUBSYS_SHIFT = 8,
212 OCRDMA_MBX_RSP_SUBSYS_MASK = 0xFF << OCRDMA_MBX_RSP_SUBSYS_SHIFT,
213
214 OCRDMA_MBX_RSP_STATUS_SHIFT = 0,
215 OCRDMA_MBX_RSP_STATUS_MASK = 0xFF,
216 OCRDMA_MBX_RSP_ASTATUS_SHIFT = 8,
217 OCRDMA_MBX_RSP_ASTATUS_MASK = 0xFF << OCRDMA_MBX_RSP_ASTATUS_SHIFT
218};
219
220/* mailbox cmd response */
221struct ocrdma_mbx_rsp {
222 u32 subsys_op;
223 u32 status;
224 u32 rsp_len;
225 u32 add_rsp_len;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530226};
Parav Panditfe2caef2012-03-21 04:09:06 +0530227
228enum {
229 OCRDMA_MQE_EMBEDDED = 1,
230 OCRDMA_MQE_NONEMBEDDED = 0
231};
232
233struct ocrdma_mqe_sge {
234 u32 pa_lo;
235 u32 pa_hi;
236 u32 len;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530237};
Parav Panditfe2caef2012-03-21 04:09:06 +0530238
239enum {
240 OCRDMA_MQE_HDR_EMB_SHIFT = 0,
Jes Sorensende123482014-10-05 16:33:24 +0200241 OCRDMA_MQE_HDR_EMB_MASK = BIT(0),
Parav Panditfe2caef2012-03-21 04:09:06 +0530242 OCRDMA_MQE_HDR_SGE_CNT_SHIFT = 3,
243 OCRDMA_MQE_HDR_SGE_CNT_MASK = 0x1F << OCRDMA_MQE_HDR_SGE_CNT_SHIFT,
244 OCRDMA_MQE_HDR_SPECIAL_SHIFT = 24,
245 OCRDMA_MQE_HDR_SPECIAL_MASK = 0xFF << OCRDMA_MQE_HDR_SPECIAL_SHIFT
246};
247
248struct ocrdma_mqe_hdr {
249 u32 spcl_sge_cnt_emb;
250 u32 pyld_len;
251 u32 tag_lo;
252 u32 tag_hi;
253 u32 rsvd3;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530254};
Parav Panditfe2caef2012-03-21 04:09:06 +0530255
256struct ocrdma_mqe_emb_cmd {
257 struct ocrdma_mbx_hdr mch;
258 u8 pyld[220];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530259};
Parav Panditfe2caef2012-03-21 04:09:06 +0530260
261struct ocrdma_mqe {
262 struct ocrdma_mqe_hdr hdr;
263 union {
264 struct ocrdma_mqe_emb_cmd emb_req;
265 struct {
266 struct ocrdma_mqe_sge sge[19];
267 } nonemb_req;
268 u8 cmd[236];
269 struct ocrdma_mbx_rsp rsp;
270 } u;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530271};
Parav Panditfe2caef2012-03-21 04:09:06 +0530272
273#define OCRDMA_EQ_LEN 4096
274#define OCRDMA_MQ_CQ_LEN 256
275#define OCRDMA_MQ_LEN 128
276
277#define PAGE_SHIFT_4K 12
278#define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
279
280/* Returns number of pages spanned by the data starting at the given addr */
281#define PAGES_4K_SPANNED(_address, size) \
282 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
283 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
284
285struct ocrdma_delete_q_req {
286 struct ocrdma_mbx_hdr req;
287 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530288};
Parav Panditfe2caef2012-03-21 04:09:06 +0530289
290struct ocrdma_pa {
291 u32 lo;
292 u32 hi;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530293};
Parav Panditfe2caef2012-03-21 04:09:06 +0530294
Jes Sorensen05df7802014-10-05 16:33:25 +0200295#define MAX_OCRDMA_EQ_PAGES 8
Parav Panditfe2caef2012-03-21 04:09:06 +0530296struct ocrdma_create_eq_req {
297 struct ocrdma_mbx_hdr req;
298 u32 num_pages;
299 u32 valid;
300 u32 cnt;
301 u32 delay;
302 u32 rsvd;
303 struct ocrdma_pa pa[MAX_OCRDMA_EQ_PAGES];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530304};
Parav Panditfe2caef2012-03-21 04:09:06 +0530305
306enum {
Jes Sorensende123482014-10-05 16:33:24 +0200307 OCRDMA_CREATE_EQ_VALID = BIT(29),
Parav Panditfe2caef2012-03-21 04:09:06 +0530308 OCRDMA_CREATE_EQ_CNT_SHIFT = 26,
309 OCRDMA_CREATE_CQ_DELAY_SHIFT = 13,
310};
311
312struct ocrdma_create_eq_rsp {
313 struct ocrdma_mbx_rsp rsp;
314 u32 vector_eqid;
315};
316
Jes Sorensen05df7802014-10-05 16:33:25 +0200317#define OCRDMA_EQ_MINOR_OTHER 0x1
Parav Panditfe2caef2012-03-21 04:09:06 +0530318
319enum {
320 OCRDMA_MCQE_STATUS_SHIFT = 0,
321 OCRDMA_MCQE_STATUS_MASK = 0xFFFF,
322 OCRDMA_MCQE_ESTATUS_SHIFT = 16,
323 OCRDMA_MCQE_ESTATUS_MASK = 0xFFFF << OCRDMA_MCQE_ESTATUS_SHIFT,
324 OCRDMA_MCQE_CONS_SHIFT = 27,
Jes Sorensende123482014-10-05 16:33:24 +0200325 OCRDMA_MCQE_CONS_MASK = BIT(27),
Parav Panditfe2caef2012-03-21 04:09:06 +0530326 OCRDMA_MCQE_CMPL_SHIFT = 28,
Jes Sorensende123482014-10-05 16:33:24 +0200327 OCRDMA_MCQE_CMPL_MASK = BIT(28),
Parav Panditfe2caef2012-03-21 04:09:06 +0530328 OCRDMA_MCQE_AE_SHIFT = 30,
Jes Sorensende123482014-10-05 16:33:24 +0200329 OCRDMA_MCQE_AE_MASK = BIT(30),
Parav Panditfe2caef2012-03-21 04:09:06 +0530330 OCRDMA_MCQE_VALID_SHIFT = 31,
Jes Sorensende123482014-10-05 16:33:24 +0200331 OCRDMA_MCQE_VALID_MASK = BIT(31)
Parav Panditfe2caef2012-03-21 04:09:06 +0530332};
333
334struct ocrdma_mcqe {
335 u32 status;
336 u32 tag_lo;
337 u32 tag_hi;
338 u32 valid_ae_cmpl_cons;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530339};
Parav Panditfe2caef2012-03-21 04:09:06 +0530340
341enum {
Jes Sorensende123482014-10-05 16:33:24 +0200342 OCRDMA_AE_MCQE_QPVALID = BIT(31),
Parav Panditfe2caef2012-03-21 04:09:06 +0530343 OCRDMA_AE_MCQE_QPID_MASK = 0xFFFF,
344
Jes Sorensende123482014-10-05 16:33:24 +0200345 OCRDMA_AE_MCQE_CQVALID = BIT(31),
Parav Panditfe2caef2012-03-21 04:09:06 +0530346 OCRDMA_AE_MCQE_CQID_MASK = 0xFFFF,
Jes Sorensende123482014-10-05 16:33:24 +0200347 OCRDMA_AE_MCQE_VALID = BIT(31),
348 OCRDMA_AE_MCQE_AE = BIT(30),
Parav Panditfe2caef2012-03-21 04:09:06 +0530349 OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT = 16,
350 OCRDMA_AE_MCQE_EVENT_TYPE_MASK =
351 0xFF << OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT,
352 OCRDMA_AE_MCQE_EVENT_CODE_SHIFT = 8,
353 OCRDMA_AE_MCQE_EVENT_CODE_MASK =
354 0xFF << OCRDMA_AE_MCQE_EVENT_CODE_SHIFT
355};
356struct ocrdma_ae_mcqe {
357 u32 qpvalid_qpid;
358 u32 cqvalid_cqid;
359 u32 evt_tag;
360 u32 valid_ae_event;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530361};
Parav Panditfe2caef2012-03-21 04:09:06 +0530362
363enum {
Naresh Gottumukkala84b105d2013-08-26 15:27:50 +0530364 OCRDMA_AE_PVID_MCQE_ENABLED_SHIFT = 0,
365 OCRDMA_AE_PVID_MCQE_ENABLED_MASK = 0xFF,
366 OCRDMA_AE_PVID_MCQE_TAG_SHIFT = 16,
367 OCRDMA_AE_PVID_MCQE_TAG_MASK = 0xFFFF << OCRDMA_AE_PVID_MCQE_TAG_SHIFT
368};
369
370struct ocrdma_ae_pvid_mcqe {
371 u32 tag_enabled;
372 u32 event_tag;
373 u32 rsvd1;
374 u32 rsvd2;
375};
376
377enum {
Parav Panditfe2caef2012-03-21 04:09:06 +0530378 OCRDMA_AE_MPA_MCQE_REQ_ID_SHIFT = 16,
379 OCRDMA_AE_MPA_MCQE_REQ_ID_MASK = 0xFFFF <<
380 OCRDMA_AE_MPA_MCQE_REQ_ID_SHIFT,
381
382 OCRDMA_AE_MPA_MCQE_EVENT_CODE_SHIFT = 8,
383 OCRDMA_AE_MPA_MCQE_EVENT_CODE_MASK = 0xFF <<
384 OCRDMA_AE_MPA_MCQE_EVENT_CODE_SHIFT,
385 OCRDMA_AE_MPA_MCQE_EVENT_TYPE_SHIFT = 16,
386 OCRDMA_AE_MPA_MCQE_EVENT_TYPE_MASK = 0xFF <<
387 OCRDMA_AE_MPA_MCQE_EVENT_TYPE_SHIFT,
388 OCRDMA_AE_MPA_MCQE_EVENT_AE_SHIFT = 30,
Jes Sorensende123482014-10-05 16:33:24 +0200389 OCRDMA_AE_MPA_MCQE_EVENT_AE_MASK = BIT(30),
Parav Panditfe2caef2012-03-21 04:09:06 +0530390 OCRDMA_AE_MPA_MCQE_EVENT_VALID_SHIFT = 31,
Jes Sorensende123482014-10-05 16:33:24 +0200391 OCRDMA_AE_MPA_MCQE_EVENT_VALID_MASK = BIT(31)
Parav Panditfe2caef2012-03-21 04:09:06 +0530392};
393
394struct ocrdma_ae_mpa_mcqe {
395 u32 req_id;
396 u32 w1;
397 u32 w2;
398 u32 valid_ae_event;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530399};
Parav Panditfe2caef2012-03-21 04:09:06 +0530400
401enum {
402 OCRDMA_AE_QP_MCQE_NEW_QP_STATE_SHIFT = 0,
403 OCRDMA_AE_QP_MCQE_NEW_QP_STATE_MASK = 0xFFFF,
404 OCRDMA_AE_QP_MCQE_QP_ID_SHIFT = 16,
405 OCRDMA_AE_QP_MCQE_QP_ID_MASK = 0xFFFF <<
406 OCRDMA_AE_QP_MCQE_QP_ID_SHIFT,
407
408 OCRDMA_AE_QP_MCQE_EVENT_CODE_SHIFT = 8,
409 OCRDMA_AE_QP_MCQE_EVENT_CODE_MASK = 0xFF <<
410 OCRDMA_AE_QP_MCQE_EVENT_CODE_SHIFT,
411 OCRDMA_AE_QP_MCQE_EVENT_TYPE_SHIFT = 16,
412 OCRDMA_AE_QP_MCQE_EVENT_TYPE_MASK = 0xFF <<
413 OCRDMA_AE_QP_MCQE_EVENT_TYPE_SHIFT,
414 OCRDMA_AE_QP_MCQE_EVENT_AE_SHIFT = 30,
Jes Sorensende123482014-10-05 16:33:24 +0200415 OCRDMA_AE_QP_MCQE_EVENT_AE_MASK = BIT(30),
Parav Panditfe2caef2012-03-21 04:09:06 +0530416 OCRDMA_AE_QP_MCQE_EVENT_VALID_SHIFT = 31,
Jes Sorensende123482014-10-05 16:33:24 +0200417 OCRDMA_AE_QP_MCQE_EVENT_VALID_MASK = BIT(31)
Parav Panditfe2caef2012-03-21 04:09:06 +0530418};
419
420struct ocrdma_ae_qp_mcqe {
421 u32 qp_id_state;
422 u32 w1;
423 u32 w2;
424 u32 valid_ae_event;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530425};
Parav Panditfe2caef2012-03-21 04:09:06 +0530426
Naresh Gottumukkala84b105d2013-08-26 15:27:50 +0530427#define OCRDMA_ASYNC_RDMA_EVE_CODE 0x14
428#define OCRDMA_ASYNC_GRP5_EVE_CODE 0x5
Selvin Xavier31dbdd92014-06-10 19:32:13 +0530429
430enum ocrdma_async_grp5_events {
431 OCRDMA_ASYNC_EVENT_QOS_VALUE = 0x01,
432 OCRDMA_ASYNC_EVENT_COS_VALUE = 0x02,
433 OCRDMA_ASYNC_EVENT_PVID_STATE = 0x03
434};
Parav Panditfe2caef2012-03-21 04:09:06 +0530435
436enum OCRDMA_ASYNC_EVENT_TYPE {
437 OCRDMA_CQ_ERROR = 0x00,
438 OCRDMA_CQ_OVERRUN_ERROR = 0x01,
439 OCRDMA_CQ_QPCAT_ERROR = 0x02,
440 OCRDMA_QP_ACCESS_ERROR = 0x03,
441 OCRDMA_QP_COMM_EST_EVENT = 0x04,
442 OCRDMA_SQ_DRAINED_EVENT = 0x05,
443 OCRDMA_DEVICE_FATAL_EVENT = 0x08,
444 OCRDMA_SRQCAT_ERROR = 0x0E,
445 OCRDMA_SRQ_LIMIT_EVENT = 0x0F,
Selvin Xavierad56ebb2014-12-18 14:12:59 +0530446 OCRDMA_QP_LAST_WQE_EVENT = 0x10,
447
448 OCRDMA_MAX_ASYNC_ERRORS
Parav Panditfe2caef2012-03-21 04:09:06 +0530449};
450
451/* mailbox command request and responses */
452enum {
453 OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT = 2,
Jes Sorensende123482014-10-05 16:33:24 +0200454 OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK = BIT(2),
Parav Panditfe2caef2012-03-21 04:09:06 +0530455 OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT = 3,
Jes Sorensende123482014-10-05 16:33:24 +0200456 OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK = BIT(3),
Parav Panditfe2caef2012-03-21 04:09:06 +0530457 OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT = 8,
458 OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK = 0xFFFFFF <<
459 OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT,
460
461 OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT = 16,
462 OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK = 0xFFFF <<
463 OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT,
464 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT = 8,
465 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK = 0xFF <<
466 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT,
467
468 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT = 0,
469 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK = 0xFFFF,
Mahesh Vardhamanaiah634c5792012-06-08 21:26:11 +0530470 OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_SHIFT = 16,
471 OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_MASK = 0xFFFF <<
472 OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_SHIFT,
Parav Panditfe2caef2012-03-21 04:09:06 +0530473
474 OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT = 0,
475 OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK = 0xFFFF,
476 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT = 16,
477 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK = 0xFFFF <<
478 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT,
479
480 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET = 24,
481 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK = 0xFF <<
482 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET,
483 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET = 16,
484 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK = 0xFF <<
485 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET,
486 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CQES_OFFSET = 0,
487 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CQES_MASK = 0xFFFF <<
488 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CQES_OFFSET,
489
490 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET = 16,
491 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_MASK = 0xFFFF <<
492 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET,
493 OCRDMA_MBX_QUERY_CFG_MAX_RPIR_QPS_OFFSET = 0,
494 OCRDMA_MBX_QUERY_CFG_MAX_RPIR_QPS_MASK = 0xFFFF <<
495 OCRDMA_MBX_QUERY_CFG_MAX_RPIR_QPS_OFFSET,
496
497 OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_OFFSET = 16,
498 OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_MASK = 0xFFFF <<
499 OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_OFFSET,
500 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CREDITS_OFFSET = 0,
501 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CREDITS_MASK = 0xFFFF <<
502 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CREDITS_OFFSET,
503
504 OCRDMA_MBX_QUERY_CFG_MAX_DPP_QPS_OFFSET = 0,
505 OCRDMA_MBX_QUERY_CFG_MAX_DPP_QPS_MASK = 0xFFFF <<
506 OCRDMA_MBX_QUERY_CFG_MAX_DPP_QPS_OFFSET,
507
508 OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET = 16,
509 OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_MASK = 0xFFFF <<
510 OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET,
511 OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_OFFSET = 0,
512 OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK = 0xFFFF <<
Mahesh Vardhamanaiah07bb5422012-06-08 21:25:52 +0530513 OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_OFFSET,
Parav Panditfe2caef2012-03-21 04:09:06 +0530514
515 OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET = 16,
516 OCRDMA_MBX_QUERY_CFG_MAX_CQ_MASK = 0xFFFF <<
517 OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET,
518 OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_OFFSET = 0,
519 OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK = 0xFFFF <<
520 OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_OFFSET,
521
522 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_RQE_OFFSET = 16,
523 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_RQE_MASK = 0xFFFF <<
524 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_RQE_OFFSET,
525 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET = 0,
526 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK = 0xFFFF <<
527 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET,
528};
529
530struct ocrdma_mbx_query_config {
531 struct ocrdma_mqe_hdr hdr;
532 struct ocrdma_mbx_rsp rsp;
533 u32 qp_srq_cq_ird_ord;
534 u32 max_pd_ca_ack_delay;
535 u32 max_write_send_sge;
536 u32 max_ird_ord_per_qp;
537 u32 max_shared_ird_ord;
538 u32 max_mr;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530539 u32 max_mr_size_hi;
Mitesh Ahuja033edd42014-06-10 19:32:22 +0530540 u32 max_mr_size_lo;
Parav Panditfe2caef2012-03-21 04:09:06 +0530541 u32 max_num_mr_pbl;
542 u32 max_mw;
543 u32 max_fmr;
544 u32 max_pages_per_frmr;
545 u32 max_mcast_group;
546 u32 max_mcast_qp_attach;
547 u32 max_total_mcast_qp_attach;
548 u32 wqe_rqe_stride_max_dpp_cqs;
549 u32 max_srq_rpir_qps;
550 u32 max_dpp_pds_credits;
551 u32 max_dpp_credits_pds_per_pd;
552 u32 max_wqes_rqes_per_q;
553 u32 max_cq_cqes_per_cq;
554 u32 max_srq_rqe_sge;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530555};
Parav Panditfe2caef2012-03-21 04:09:06 +0530556
557struct ocrdma_fw_ver_rsp {
558 struct ocrdma_mqe_hdr hdr;
559 struct ocrdma_mbx_rsp rsp;
560
561 u8 running_ver[32];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530562};
Parav Panditfe2caef2012-03-21 04:09:06 +0530563
564struct ocrdma_fw_conf_rsp {
565 struct ocrdma_mqe_hdr hdr;
566 struct ocrdma_mbx_rsp rsp;
567
568 u32 config_num;
569 u32 asic_revision;
570 u32 phy_port;
571 u32 fn_mode;
572 struct {
573 u32 mode;
574 u32 nic_wqid_base;
575 u32 nic_wq_tot;
576 u32 prot_wqid_base;
577 u32 prot_wq_tot;
578 u32 prot_rqid_base;
579 u32 prot_rqid_tot;
580 u32 rsvd[6];
581 } ulp[2];
582 u32 fn_capabilities;
583 u32 rsvd1;
584 u32 rsvd2;
585 u32 base_eqid;
586 u32 max_eq;
587
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530588};
Parav Panditfe2caef2012-03-21 04:09:06 +0530589
590enum {
591 OCRDMA_FN_MODE_RDMA = 0x4
592};
593
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +0530594enum {
595 OCRDMA_IF_TYPE_MASK = 0xFFFF0000,
596 OCRDMA_IF_TYPE_SHIFT = 0x10,
597 OCRDMA_PHY_TYPE_MASK = 0x0000FFFF,
598 OCRDMA_FUTURE_DETAILS_MASK = 0xFFFF0000,
599 OCRDMA_FUTURE_DETAILS_SHIFT = 0x10,
600 OCRDMA_EX_PHY_DETAILS_MASK = 0x0000FFFF,
601 OCRDMA_FSPEED_SUPP_MASK = 0xFFFF0000,
602 OCRDMA_FSPEED_SUPP_SHIFT = 0x10,
603 OCRDMA_ASPEED_SUPP_MASK = 0x0000FFFF
604};
605
Selvin Xaviera51f06e2014-02-04 11:57:07 +0530606struct ocrdma_get_phy_info_rsp {
607 struct ocrdma_mqe_hdr hdr;
608 struct ocrdma_mbx_rsp rsp;
609
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +0530610 u32 ityp_ptyp;
Selvin Xaviera51f06e2014-02-04 11:57:07 +0530611 u32 misc_params;
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +0530612 u32 ftrdtl_exphydtl;
613 u32 fspeed_aspeed;
Selvin Xaviera51f06e2014-02-04 11:57:07 +0530614 u32 future_use[2];
615};
616
617enum {
618 OCRDMA_PHY_SPEED_ZERO = 0x0,
619 OCRDMA_PHY_SPEED_10MBPS = 0x1,
620 OCRDMA_PHY_SPEED_100MBPS = 0x2,
621 OCRDMA_PHY_SPEED_1GBPS = 0x4,
622 OCRDMA_PHY_SPEED_10GBPS = 0x8,
623 OCRDMA_PHY_SPEED_40GBPS = 0x20
624};
625
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +0530626enum {
627 OCRDMA_PORT_NUM_MASK = 0x3F,
628 OCRDMA_PT_MASK = 0xC0,
629 OCRDMA_PT_SHIFT = 0x6,
630 OCRDMA_LINK_DUP_MASK = 0x0000FF00,
631 OCRDMA_LINK_DUP_SHIFT = 0x8,
632 OCRDMA_PHY_PS_MASK = 0x00FF0000,
633 OCRDMA_PHY_PS_SHIFT = 0x10,
634 OCRDMA_PHY_PFLT_MASK = 0xFF000000,
635 OCRDMA_PHY_PFLT_SHIFT = 0x18,
636 OCRDMA_QOS_LNKSP_MASK = 0xFFFF0000,
637 OCRDMA_QOS_LNKSP_SHIFT = 0x10,
638 OCRDMA_LLST_MASK = 0xFF,
639 OCRDMA_PLFC_MASK = 0x00000400,
640 OCRDMA_PLFC_SHIFT = 0x8,
641 OCRDMA_PLRFC_MASK = 0x00000200,
642 OCRDMA_PLRFC_SHIFT = 0x8,
643 OCRDMA_PLTFC_MASK = 0x00000100,
644 OCRDMA_PLTFC_SHIFT = 0x8
645};
Selvin Xaviera51f06e2014-02-04 11:57:07 +0530646
Naresh Gottumukkalaf24ceba2013-08-26 15:27:47 +0530647struct ocrdma_get_link_speed_rsp {
648 struct ocrdma_mqe_hdr hdr;
649 struct ocrdma_mbx_rsp rsp;
650
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +0530651 u32 pflt_pps_ld_pnum;
652 u32 qos_lsp;
653 u32 res_lls;
Naresh Gottumukkalaf24ceba2013-08-26 15:27:47 +0530654};
655
656enum {
657 OCRDMA_PHYS_LINK_SPEED_ZERO = 0x0,
658 OCRDMA_PHYS_LINK_SPEED_10MBPS = 0x1,
659 OCRDMA_PHYS_LINK_SPEED_100MBPS = 0x2,
660 OCRDMA_PHYS_LINK_SPEED_1GBPS = 0x3,
661 OCRDMA_PHYS_LINK_SPEED_10GBPS = 0x4,
662 OCRDMA_PHYS_LINK_SPEED_20GBPS = 0x5,
663 OCRDMA_PHYS_LINK_SPEED_25GBPS = 0x6,
664 OCRDMA_PHYS_LINK_SPEED_40GBPS = 0x7,
665 OCRDMA_PHYS_LINK_SPEED_100GBPS = 0x8
666};
667
Parav Panditfe2caef2012-03-21 04:09:06 +0530668enum {
669 OCRDMA_CREATE_CQ_VER2 = 2,
Devesh Sharmafad51b72014-02-04 11:57:10 +0530670 OCRDMA_CREATE_CQ_VER3 = 3,
Parav Panditfe2caef2012-03-21 04:09:06 +0530671
672 OCRDMA_CREATE_CQ_PAGE_CNT_MASK = 0xFFFF,
673 OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT = 16,
674 OCRDMA_CREATE_CQ_PAGE_SIZE_MASK = 0xFF,
675
676 OCRDMA_CREATE_CQ_COALESCWM_SHIFT = 12,
Jes Sorensende123482014-10-05 16:33:24 +0200677 OCRDMA_CREATE_CQ_COALESCWM_MASK = BIT(13) | BIT(12),
678 OCRDMA_CREATE_CQ_FLAGS_NODELAY = BIT(14),
679 OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID = BIT(15),
Parav Panditfe2caef2012-03-21 04:09:06 +0530680
681 OCRDMA_CREATE_CQ_EQ_ID_MASK = 0xFFFF,
682 OCRDMA_CREATE_CQ_CQE_COUNT_MASK = 0xFFFF
683};
684
685enum {
686 OCRDMA_CREATE_CQ_VER0 = 0,
687 OCRDMA_CREATE_CQ_DPP = 1,
688 OCRDMA_CREATE_CQ_TYPE_SHIFT = 24,
689 OCRDMA_CREATE_CQ_EQID_SHIFT = 22,
690
691 OCRDMA_CREATE_CQ_CNT_SHIFT = 27,
Jes Sorensende123482014-10-05 16:33:24 +0200692 OCRDMA_CREATE_CQ_FLAGS_VALID = BIT(29),
693 OCRDMA_CREATE_CQ_FLAGS_EVENTABLE = BIT(31),
Parav Panditfe2caef2012-03-21 04:09:06 +0530694 OCRDMA_CREATE_CQ_DEF_FLAGS = OCRDMA_CREATE_CQ_FLAGS_VALID |
695 OCRDMA_CREATE_CQ_FLAGS_EVENTABLE |
696 OCRDMA_CREATE_CQ_FLAGS_NODELAY
697};
698
699struct ocrdma_create_cq_cmd {
700 struct ocrdma_mbx_hdr req;
701 u32 pgsz_pgcnt;
702 u32 ev_cnt_flags;
703 u32 eqn;
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +0530704 u32 pdid_cqecnt;
Parav Panditfe2caef2012-03-21 04:09:06 +0530705 u32 rsvd6;
706 struct ocrdma_pa pa[OCRDMA_CREATE_CQ_MAX_PAGES];
707};
708
709struct ocrdma_create_cq {
710 struct ocrdma_mqe_hdr hdr;
711 struct ocrdma_create_cq_cmd cmd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530712};
Parav Panditfe2caef2012-03-21 04:09:06 +0530713
714enum {
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +0530715 OCRDMA_CREATE_CQ_CMD_PDID_SHIFT = 0x10
716};
717
718enum {
Parav Panditfe2caef2012-03-21 04:09:06 +0530719 OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK = 0xFFFF
720};
721
722struct ocrdma_create_cq_cmd_rsp {
723 struct ocrdma_mbx_rsp rsp;
724 u32 cq_id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530725};
Parav Panditfe2caef2012-03-21 04:09:06 +0530726
727struct ocrdma_create_cq_rsp {
728 struct ocrdma_mqe_hdr hdr;
729 struct ocrdma_create_cq_cmd_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530730};
Parav Panditfe2caef2012-03-21 04:09:06 +0530731
732enum {
733 OCRDMA_CREATE_MQ_V0_CQ_ID_SHIFT = 22,
734 OCRDMA_CREATE_MQ_CQ_ID_SHIFT = 16,
735 OCRDMA_CREATE_MQ_RING_SIZE_SHIFT = 16,
Jes Sorensende123482014-10-05 16:33:24 +0200736 OCRDMA_CREATE_MQ_VALID = BIT(31),
737 OCRDMA_CREATE_MQ_ASYNC_CQ_VALID = BIT(0)
Parav Panditfe2caef2012-03-21 04:09:06 +0530738};
739
Naresh Gottumukkalab1d58b92013-06-10 04:42:38 +0000740struct ocrdma_create_mq_req {
741 struct ocrdma_mbx_hdr req;
Parav Panditfe2caef2012-03-21 04:09:06 +0530742 u32 cqid_pages;
743 u32 async_event_bitmap;
744 u32 async_cqid_ringsize;
745 u32 valid;
746 u32 async_cqid_valid;
747 u32 rsvd;
748 struct ocrdma_pa pa[8];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530749};
Parav Panditfe2caef2012-03-21 04:09:06 +0530750
Parav Panditfe2caef2012-03-21 04:09:06 +0530751struct ocrdma_create_mq_rsp {
752 struct ocrdma_mbx_rsp rsp;
753 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530754};
Parav Panditfe2caef2012-03-21 04:09:06 +0530755
756enum {
757 OCRDMA_DESTROY_CQ_QID_SHIFT = 0,
758 OCRDMA_DESTROY_CQ_QID_MASK = 0xFFFF,
759 OCRDMA_DESTROY_CQ_QID_BYPASS_FLUSH_SHIFT = 16,
760 OCRDMA_DESTROY_CQ_QID_BYPASS_FLUSH_MASK = 0xFFFF <<
761 OCRDMA_DESTROY_CQ_QID_BYPASS_FLUSH_SHIFT
762};
763
764struct ocrdma_destroy_cq {
765 struct ocrdma_mqe_hdr hdr;
766 struct ocrdma_mbx_hdr req;
767
768 u32 bypass_flush_qid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530769};
Parav Panditfe2caef2012-03-21 04:09:06 +0530770
771struct ocrdma_destroy_cq_rsp {
772 struct ocrdma_mqe_hdr hdr;
773 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530774};
Parav Panditfe2caef2012-03-21 04:09:06 +0530775
776enum {
777 OCRDMA_QPT_GSI = 1,
778 OCRDMA_QPT_RC = 2,
779 OCRDMA_QPT_UD = 4,
780};
781
782enum {
783 OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT = 0,
784 OCRDMA_CREATE_QP_REQ_PD_ID_MASK = 0xFFFF,
785 OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT = 16,
786 OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT = 19,
787 OCRDMA_CREATE_QP_REQ_QPT_SHIFT = 29,
Jes Sorensende123482014-10-05 16:33:24 +0200788 OCRDMA_CREATE_QP_REQ_QPT_MASK = BIT(31) | BIT(30) | BIT(29),
Parav Panditfe2caef2012-03-21 04:09:06 +0530789
790 OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT = 0,
791 OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK = 0xFFFF,
792 OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT = 16,
793 OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK = 0xFFFF <<
794 OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT,
795
796 OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT = 0,
797 OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK = 0xFFFF,
798 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT = 16,
799 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK = 0xFFFF <<
800 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT,
801
802 OCRDMA_CREATE_QP_REQ_FMR_EN_SHIFT = 0,
Jes Sorensende123482014-10-05 16:33:24 +0200803 OCRDMA_CREATE_QP_REQ_FMR_EN_MASK = BIT(0),
Parav Panditfe2caef2012-03-21 04:09:06 +0530804 OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_SHIFT = 1,
Jes Sorensende123482014-10-05 16:33:24 +0200805 OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK = BIT(1),
Parav Panditfe2caef2012-03-21 04:09:06 +0530806 OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_SHIFT = 2,
Jes Sorensende123482014-10-05 16:33:24 +0200807 OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK = BIT(2),
Parav Panditfe2caef2012-03-21 04:09:06 +0530808 OCRDMA_CREATE_QP_REQ_INB_WREN_SHIFT = 3,
Jes Sorensende123482014-10-05 16:33:24 +0200809 OCRDMA_CREATE_QP_REQ_INB_WREN_MASK = BIT(3),
Parav Panditfe2caef2012-03-21 04:09:06 +0530810 OCRDMA_CREATE_QP_REQ_INB_RDEN_SHIFT = 4,
Jes Sorensende123482014-10-05 16:33:24 +0200811 OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK = BIT(4),
Parav Panditfe2caef2012-03-21 04:09:06 +0530812 OCRDMA_CREATE_QP_REQ_USE_SRQ_SHIFT = 5,
Jes Sorensende123482014-10-05 16:33:24 +0200813 OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK = BIT(5),
Parav Panditfe2caef2012-03-21 04:09:06 +0530814 OCRDMA_CREATE_QP_REQ_ENABLE_RPIR_SHIFT = 6,
Jes Sorensende123482014-10-05 16:33:24 +0200815 OCRDMA_CREATE_QP_REQ_ENABLE_RPIR_MASK = BIT(6),
Parav Panditfe2caef2012-03-21 04:09:06 +0530816 OCRDMA_CREATE_QP_REQ_ENABLE_DPP_SHIFT = 7,
Jes Sorensende123482014-10-05 16:33:24 +0200817 OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK = BIT(7),
Parav Panditfe2caef2012-03-21 04:09:06 +0530818 OCRDMA_CREATE_QP_REQ_ENABLE_DPP_CQ_SHIFT = 8,
Jes Sorensende123482014-10-05 16:33:24 +0200819 OCRDMA_CREATE_QP_REQ_ENABLE_DPP_CQ_MASK = BIT(8),
Parav Panditfe2caef2012-03-21 04:09:06 +0530820 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT = 16,
821 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK = 0xFFFF <<
822 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT,
823
824 OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT = 0,
825 OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK = 0xFFFF,
826 OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT = 16,
827 OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK = 0xFFFF <<
828 OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT,
829
830 OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT = 0,
831 OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK = 0xFFFF,
832 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT = 16,
833 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK = 0xFFFF <<
834 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT,
835
836 OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT = 0,
837 OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK = 0xFFFF,
838 OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT = 16,
839 OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK = 0xFFFF <<
840 OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT,
841
842 OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT = 0,
843 OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK = 0xFFFF,
844 OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT = 16,
845 OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK = 0xFFFF <<
846 OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT,
847
848 OCRDMA_CREATE_QP_REQ_DPP_CQPID_SHIFT = 0,
849 OCRDMA_CREATE_QP_REQ_DPP_CQPID_MASK = 0xFFFF,
850 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT = 16,
851 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_MASK = 0xFFFF <<
852 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT
853};
854
855enum {
856 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT = 16,
857 OCRDMA_CREATE_QP_RSP_DPP_PAGE_SHIFT = 1
858};
859
860#define MAX_OCRDMA_IRD_PAGES 4
861
862enum ocrdma_qp_flags {
863 OCRDMA_QP_MW_BIND = 1,
864 OCRDMA_QP_LKEY0 = (1 << 1),
865 OCRDMA_QP_FAST_REG = (1 << 2),
866 OCRDMA_QP_INB_RD = (1 << 6),
867 OCRDMA_QP_INB_WR = (1 << 7),
868};
869
870enum ocrdma_qp_state {
871 OCRDMA_QPS_RST = 0,
872 OCRDMA_QPS_INIT = 1,
873 OCRDMA_QPS_RTR = 2,
874 OCRDMA_QPS_RTS = 3,
875 OCRDMA_QPS_SQE = 4,
876 OCRDMA_QPS_SQ_DRAINING = 5,
877 OCRDMA_QPS_ERR = 6,
878 OCRDMA_QPS_SQD = 7
879};
880
881struct ocrdma_create_qp_req {
882 struct ocrdma_mqe_hdr hdr;
883 struct ocrdma_mbx_hdr req;
884
885 u32 type_pgsz_pdn;
886 u32 max_wqe_rqe;
887 u32 max_sge_send_write;
888 u32 max_sge_recv_flags;
889 u32 max_ord_ird;
890 u32 num_wq_rq_pages;
891 u32 wqe_rqe_size;
892 u32 wq_rq_cqid;
893 struct ocrdma_pa wq_addr[MAX_OCRDMA_QP_PAGES];
894 struct ocrdma_pa rq_addr[MAX_OCRDMA_QP_PAGES];
895 u32 dpp_credits_cqid;
896 u32 rpir_lkey;
897 struct ocrdma_pa ird_addr[MAX_OCRDMA_IRD_PAGES];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530898};
Parav Panditfe2caef2012-03-21 04:09:06 +0530899
900enum {
901 OCRDMA_CREATE_QP_RSP_QP_ID_SHIFT = 0,
902 OCRDMA_CREATE_QP_RSP_QP_ID_MASK = 0xFFFF,
903
904 OCRDMA_CREATE_QP_RSP_MAX_RQE_SHIFT = 0,
905 OCRDMA_CREATE_QP_RSP_MAX_RQE_MASK = 0xFFFF,
906 OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT = 16,
907 OCRDMA_CREATE_QP_RSP_MAX_WQE_MASK = 0xFFFF <<
908 OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT,
909
910 OCRDMA_CREATE_QP_RSP_MAX_SGE_WRITE_SHIFT = 0,
911 OCRDMA_CREATE_QP_RSP_MAX_SGE_WRITE_MASK = 0xFFFF,
912 OCRDMA_CREATE_QP_RSP_MAX_SGE_SEND_SHIFT = 16,
913 OCRDMA_CREATE_QP_RSP_MAX_SGE_SEND_MASK = 0xFFFF <<
914 OCRDMA_CREATE_QP_RSP_MAX_SGE_SEND_SHIFT,
915
916 OCRDMA_CREATE_QP_RSP_MAX_SGE_RECV_SHIFT = 16,
917 OCRDMA_CREATE_QP_RSP_MAX_SGE_RECV_MASK = 0xFFFF <<
918 OCRDMA_CREATE_QP_RSP_MAX_SGE_RECV_SHIFT,
919
920 OCRDMA_CREATE_QP_RSP_MAX_IRD_SHIFT = 0,
921 OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK = 0xFFFF,
922 OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT = 16,
923 OCRDMA_CREATE_QP_RSP_MAX_ORD_MASK = 0xFFFF <<
924 OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT,
925
926 OCRDMA_CREATE_QP_RSP_RQ_ID_SHIFT = 0,
927 OCRDMA_CREATE_QP_RSP_RQ_ID_MASK = 0xFFFF,
928 OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT = 16,
929 OCRDMA_CREATE_QP_RSP_SQ_ID_MASK = 0xFFFF <<
930 OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT,
931
Jes Sorensende123482014-10-05 16:33:24 +0200932 OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK = BIT(0),
Parav Panditfe2caef2012-03-21 04:09:06 +0530933 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT = 1,
934 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK = 0x7FFF <<
935 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT,
936 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT = 16,
937 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK = 0xFFFF <<
938 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT,
939};
940
941struct ocrdma_create_qp_rsp {
942 struct ocrdma_mqe_hdr hdr;
943 struct ocrdma_mbx_rsp rsp;
944
945 u32 qp_id;
946 u32 max_wqe_rqe;
947 u32 max_sge_send_write;
948 u32 max_sge_recv;
949 u32 max_ord_ird;
950 u32 sq_rq_id;
951 u32 dpp_response;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530952};
Parav Panditfe2caef2012-03-21 04:09:06 +0530953
954struct ocrdma_destroy_qp {
955 struct ocrdma_mqe_hdr hdr;
956 struct ocrdma_mbx_hdr req;
957 u32 qp_id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530958};
Parav Panditfe2caef2012-03-21 04:09:06 +0530959
960struct ocrdma_destroy_qp_rsp {
961 struct ocrdma_mqe_hdr hdr;
962 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530963};
Parav Panditfe2caef2012-03-21 04:09:06 +0530964
965enum {
966 OCRDMA_MODIFY_QP_ID_SHIFT = 0,
967 OCRDMA_MODIFY_QP_ID_MASK = 0xFFFF,
968
Jes Sorensende123482014-10-05 16:33:24 +0200969 OCRDMA_QP_PARA_QPS_VALID = BIT(0),
970 OCRDMA_QP_PARA_SQD_ASYNC_VALID = BIT(1),
971 OCRDMA_QP_PARA_PKEY_VALID = BIT(2),
972 OCRDMA_QP_PARA_QKEY_VALID = BIT(3),
973 OCRDMA_QP_PARA_PMTU_VALID = BIT(4),
974 OCRDMA_QP_PARA_ACK_TO_VALID = BIT(5),
975 OCRDMA_QP_PARA_RETRY_CNT_VALID = BIT(6),
976 OCRDMA_QP_PARA_RRC_VALID = BIT(7),
977 OCRDMA_QP_PARA_RQPSN_VALID = BIT(8),
978 OCRDMA_QP_PARA_MAX_IRD_VALID = BIT(9),
979 OCRDMA_QP_PARA_MAX_ORD_VALID = BIT(10),
980 OCRDMA_QP_PARA_RNT_VALID = BIT(11),
981 OCRDMA_QP_PARA_SQPSN_VALID = BIT(12),
982 OCRDMA_QP_PARA_DST_QPN_VALID = BIT(13),
983 OCRDMA_QP_PARA_MAX_WQE_VALID = BIT(14),
984 OCRDMA_QP_PARA_MAX_RQE_VALID = BIT(15),
985 OCRDMA_QP_PARA_SGE_SEND_VALID = BIT(16),
986 OCRDMA_QP_PARA_SGE_RECV_VALID = BIT(17),
987 OCRDMA_QP_PARA_SGE_WR_VALID = BIT(18),
988 OCRDMA_QP_PARA_INB_RDEN_VALID = BIT(19),
989 OCRDMA_QP_PARA_INB_WREN_VALID = BIT(20),
990 OCRDMA_QP_PARA_FLOW_LBL_VALID = BIT(21),
991 OCRDMA_QP_PARA_BIND_EN_VALID = BIT(22),
992 OCRDMA_QP_PARA_ZLKEY_EN_VALID = BIT(23),
993 OCRDMA_QP_PARA_FMR_EN_VALID = BIT(24),
994 OCRDMA_QP_PARA_INBAT_EN_VALID = BIT(25),
995 OCRDMA_QP_PARA_VLAN_EN_VALID = BIT(26),
Parav Panditfe2caef2012-03-21 04:09:06 +0530996
Jes Sorensende123482014-10-05 16:33:24 +0200997 OCRDMA_MODIFY_QP_FLAGS_RD = BIT(0),
998 OCRDMA_MODIFY_QP_FLAGS_WR = BIT(1),
999 OCRDMA_MODIFY_QP_FLAGS_SEND = BIT(2),
1000 OCRDMA_MODIFY_QP_FLAGS_ATOMIC = BIT(3)
Parav Panditfe2caef2012-03-21 04:09:06 +05301001};
1002
1003enum {
1004 OCRDMA_QP_PARAMS_SRQ_ID_SHIFT = 0,
1005 OCRDMA_QP_PARAMS_SRQ_ID_MASK = 0xFFFF,
1006
1007 OCRDMA_QP_PARAMS_MAX_RQE_SHIFT = 0,
1008 OCRDMA_QP_PARAMS_MAX_RQE_MASK = 0xFFFF,
1009 OCRDMA_QP_PARAMS_MAX_WQE_SHIFT = 16,
1010 OCRDMA_QP_PARAMS_MAX_WQE_MASK = 0xFFFF <<
1011 OCRDMA_QP_PARAMS_MAX_WQE_SHIFT,
1012
1013 OCRDMA_QP_PARAMS_MAX_SGE_WRITE_SHIFT = 0,
1014 OCRDMA_QP_PARAMS_MAX_SGE_WRITE_MASK = 0xFFFF,
1015 OCRDMA_QP_PARAMS_MAX_SGE_SEND_SHIFT = 16,
1016 OCRDMA_QP_PARAMS_MAX_SGE_SEND_MASK = 0xFFFF <<
1017 OCRDMA_QP_PARAMS_MAX_SGE_SEND_SHIFT,
1018
Jes Sorensende123482014-10-05 16:33:24 +02001019 OCRDMA_QP_PARAMS_FLAGS_FMR_EN = BIT(0),
1020 OCRDMA_QP_PARAMS_FLAGS_LKEY_0_EN = BIT(1),
1021 OCRDMA_QP_PARAMS_FLAGS_BIND_MW_EN = BIT(2),
1022 OCRDMA_QP_PARAMS_FLAGS_INBWR_EN = BIT(3),
1023 OCRDMA_QP_PARAMS_FLAGS_INBRD_EN = BIT(4),
Parav Panditfe2caef2012-03-21 04:09:06 +05301024 OCRDMA_QP_PARAMS_STATE_SHIFT = 5,
Jes Sorensende123482014-10-05 16:33:24 +02001025 OCRDMA_QP_PARAMS_STATE_MASK = BIT(5) | BIT(6) | BIT(7),
1026 OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC = BIT(8),
1027 OCRDMA_QP_PARAMS_FLAGS_INB_ATEN = BIT(9),
Parav Panditfe2caef2012-03-21 04:09:06 +05301028 OCRDMA_QP_PARAMS_MAX_SGE_RECV_SHIFT = 16,
1029 OCRDMA_QP_PARAMS_MAX_SGE_RECV_MASK = 0xFFFF <<
1030 OCRDMA_QP_PARAMS_MAX_SGE_RECV_SHIFT,
1031
1032 OCRDMA_QP_PARAMS_MAX_IRD_SHIFT = 0,
1033 OCRDMA_QP_PARAMS_MAX_IRD_MASK = 0xFFFF,
1034 OCRDMA_QP_PARAMS_MAX_ORD_SHIFT = 16,
1035 OCRDMA_QP_PARAMS_MAX_ORD_MASK = 0xFFFF <<
1036 OCRDMA_QP_PARAMS_MAX_ORD_SHIFT,
1037
1038 OCRDMA_QP_PARAMS_RQ_CQID_SHIFT = 0,
1039 OCRDMA_QP_PARAMS_RQ_CQID_MASK = 0xFFFF,
1040 OCRDMA_QP_PARAMS_WQ_CQID_SHIFT = 16,
1041 OCRDMA_QP_PARAMS_WQ_CQID_MASK = 0xFFFF <<
1042 OCRDMA_QP_PARAMS_WQ_CQID_SHIFT,
1043
1044 OCRDMA_QP_PARAMS_RQ_PSN_SHIFT = 0,
1045 OCRDMA_QP_PARAMS_RQ_PSN_MASK = 0xFFFFFF,
1046 OCRDMA_QP_PARAMS_HOP_LMT_SHIFT = 24,
1047 OCRDMA_QP_PARAMS_HOP_LMT_MASK = 0xFF <<
1048 OCRDMA_QP_PARAMS_HOP_LMT_SHIFT,
1049
1050 OCRDMA_QP_PARAMS_SQ_PSN_SHIFT = 0,
1051 OCRDMA_QP_PARAMS_SQ_PSN_MASK = 0xFFFFFF,
1052 OCRDMA_QP_PARAMS_TCLASS_SHIFT = 24,
1053 OCRDMA_QP_PARAMS_TCLASS_MASK = 0xFF <<
1054 OCRDMA_QP_PARAMS_TCLASS_SHIFT,
1055
1056 OCRDMA_QP_PARAMS_DEST_QPN_SHIFT = 0,
1057 OCRDMA_QP_PARAMS_DEST_QPN_MASK = 0xFFFFFF,
1058 OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT = 24,
1059 OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK = 0x7 <<
1060 OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT,
1061 OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT = 27,
1062 OCRDMA_QP_PARAMS_ACK_TIMEOUT_MASK = 0x1F <<
1063 OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT,
1064
1065 OCRDMA_QP_PARAMS_PKEY_IDNEX_SHIFT = 0,
1066 OCRDMA_QP_PARAMS_PKEY_INDEX_MASK = 0xFFFF,
1067 OCRDMA_QP_PARAMS_PATH_MTU_SHIFT = 18,
1068 OCRDMA_QP_PARAMS_PATH_MTU_MASK = 0x3FFF <<
1069 OCRDMA_QP_PARAMS_PATH_MTU_SHIFT,
1070
1071 OCRDMA_QP_PARAMS_FLOW_LABEL_SHIFT = 0,
1072 OCRDMA_QP_PARAMS_FLOW_LABEL_MASK = 0xFFFFF,
1073 OCRDMA_QP_PARAMS_SL_SHIFT = 20,
1074 OCRDMA_QP_PARAMS_SL_MASK = 0xF <<
1075 OCRDMA_QP_PARAMS_SL_SHIFT,
1076 OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT = 24,
1077 OCRDMA_QP_PARAMS_RETRY_CNT_MASK = 0x7 <<
1078 OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT,
1079 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT = 27,
1080 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK = 0x1F <<
1081 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT,
1082
1083 OCRDMA_QP_PARAMS_DMAC_B4_TO_B5_SHIFT = 0,
1084 OCRDMA_QP_PARAMS_DMAC_B4_TO_B5_MASK = 0xFFFF,
1085 OCRDMA_QP_PARAMS_VLAN_SHIFT = 16,
1086 OCRDMA_QP_PARAMS_VLAN_MASK = 0xFFFF <<
1087 OCRDMA_QP_PARAMS_VLAN_SHIFT
1088};
1089
1090struct ocrdma_qp_params {
1091 u32 id;
1092 u32 max_wqe_rqe;
1093 u32 max_sge_send_write;
1094 u32 max_sge_recv_flags;
1095 u32 max_ord_ird;
1096 u32 wq_rq_cqid;
1097 u32 hop_lmt_rq_psn;
1098 u32 tclass_sq_psn;
1099 u32 ack_to_rnr_rtc_dest_qpn;
1100 u32 path_mtu_pkey_indx;
1101 u32 rnt_rc_sl_fl;
1102 u8 sgid[16];
1103 u8 dgid[16];
1104 u32 dmac_b0_to_b3;
1105 u32 vlan_dmac_b4_to_b5;
1106 u32 qkey;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301107};
Parav Panditfe2caef2012-03-21 04:09:06 +05301108
1109
1110struct ocrdma_modify_qp {
1111 struct ocrdma_mqe_hdr hdr;
1112 struct ocrdma_mbx_hdr req;
1113
1114 struct ocrdma_qp_params params;
1115 u32 flags;
1116 u32 rdma_flags;
1117 u32 num_outstanding_atomic_rd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301118};
Parav Panditfe2caef2012-03-21 04:09:06 +05301119
1120enum {
1121 OCRDMA_MODIFY_QP_RSP_MAX_RQE_SHIFT = 0,
1122 OCRDMA_MODIFY_QP_RSP_MAX_RQE_MASK = 0xFFFF,
1123 OCRDMA_MODIFY_QP_RSP_MAX_WQE_SHIFT = 16,
1124 OCRDMA_MODIFY_QP_RSP_MAX_WQE_MASK = 0xFFFF <<
1125 OCRDMA_MODIFY_QP_RSP_MAX_WQE_SHIFT,
1126
1127 OCRDMA_MODIFY_QP_RSP_MAX_IRD_SHIFT = 0,
1128 OCRDMA_MODIFY_QP_RSP_MAX_IRD_MASK = 0xFFFF,
1129 OCRDMA_MODIFY_QP_RSP_MAX_ORD_SHIFT = 16,
1130 OCRDMA_MODIFY_QP_RSP_MAX_ORD_MASK = 0xFFFF <<
1131 OCRDMA_MODIFY_QP_RSP_MAX_ORD_SHIFT
1132};
Devesh Sharmafad51b72014-02-04 11:57:10 +05301133
Parav Panditfe2caef2012-03-21 04:09:06 +05301134struct ocrdma_modify_qp_rsp {
1135 struct ocrdma_mqe_hdr hdr;
1136 struct ocrdma_mbx_rsp rsp;
1137
1138 u32 max_wqe_rqe;
1139 u32 max_ord_ird;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301140};
Parav Panditfe2caef2012-03-21 04:09:06 +05301141
1142struct ocrdma_query_qp {
1143 struct ocrdma_mqe_hdr hdr;
1144 struct ocrdma_mbx_hdr req;
1145
Devesh Sharmafad51b72014-02-04 11:57:10 +05301146#define OCRDMA_QUERY_UP_QP_ID_SHIFT 0
1147#define OCRDMA_QUERY_UP_QP_ID_MASK 0xFFFFFF
Parav Panditfe2caef2012-03-21 04:09:06 +05301148 u32 qp_id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301149};
Parav Panditfe2caef2012-03-21 04:09:06 +05301150
1151struct ocrdma_query_qp_rsp {
1152 struct ocrdma_mqe_hdr hdr;
1153 struct ocrdma_mbx_rsp rsp;
1154 struct ocrdma_qp_params params;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301155};
Parav Panditfe2caef2012-03-21 04:09:06 +05301156
1157enum {
1158 OCRDMA_CREATE_SRQ_PD_ID_SHIFT = 0,
1159 OCRDMA_CREATE_SRQ_PD_ID_MASK = 0xFFFF,
1160 OCRDMA_CREATE_SRQ_PG_SZ_SHIFT = 16,
1161 OCRDMA_CREATE_SRQ_PG_SZ_MASK = 0x3 <<
1162 OCRDMA_CREATE_SRQ_PG_SZ_SHIFT,
1163
1164 OCRDMA_CREATE_SRQ_MAX_RQE_SHIFT = 0,
1165 OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT = 16,
1166 OCRDMA_CREATE_SRQ_MAX_SGE_RECV_MASK = 0xFFFF <<
1167 OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT,
1168
1169 OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT = 0,
1170 OCRDMA_CREATE_SRQ_RQE_SIZE_MASK = 0xFFFF,
1171 OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT = 16,
1172 OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_MASK = 0xFFFF <<
1173 OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT
1174};
1175
1176struct ocrdma_create_srq {
1177 struct ocrdma_mqe_hdr hdr;
1178 struct ocrdma_mbx_hdr req;
1179
1180 u32 pgsz_pdid;
1181 u32 max_sge_rqe;
1182 u32 pages_rqe_sz;
1183 struct ocrdma_pa rq_addr[MAX_OCRDMA_SRQ_PAGES];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301184};
Parav Panditfe2caef2012-03-21 04:09:06 +05301185
1186enum {
1187 OCRDMA_CREATE_SRQ_RSP_SRQ_ID_SHIFT = 0,
1188 OCRDMA_CREATE_SRQ_RSP_SRQ_ID_MASK = 0xFFFFFF,
1189
1190 OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT = 0,
1191 OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK = 0xFFFF,
1192 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT = 16,
1193 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK = 0xFFFF <<
1194 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT
1195};
1196
1197struct ocrdma_create_srq_rsp {
1198 struct ocrdma_mqe_hdr hdr;
1199 struct ocrdma_mbx_rsp rsp;
1200
1201 u32 id;
1202 u32 max_sge_rqe_allocated;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301203};
Parav Panditfe2caef2012-03-21 04:09:06 +05301204
1205enum {
1206 OCRDMA_MODIFY_SRQ_ID_SHIFT = 0,
1207 OCRDMA_MODIFY_SRQ_ID_MASK = 0xFFFFFF,
1208
1209 OCRDMA_MODIFY_SRQ_MAX_RQE_SHIFT = 0,
1210 OCRDMA_MODIFY_SRQ_MAX_RQE_MASK = 0xFFFF,
1211 OCRDMA_MODIFY_SRQ_LIMIT_SHIFT = 16,
1212 OCRDMA_MODIFY_SRQ__LIMIT_MASK = 0xFFFF <<
1213 OCRDMA_MODIFY_SRQ_LIMIT_SHIFT
1214};
1215
1216struct ocrdma_modify_srq {
1217 struct ocrdma_mqe_hdr hdr;
1218 struct ocrdma_mbx_rsp rep;
1219
1220 u32 id;
1221 u32 limit_max_rqe;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301222};
Parav Panditfe2caef2012-03-21 04:09:06 +05301223
1224enum {
1225 OCRDMA_QUERY_SRQ_ID_SHIFT = 0,
1226 OCRDMA_QUERY_SRQ_ID_MASK = 0xFFFFFF
1227};
1228
1229struct ocrdma_query_srq {
1230 struct ocrdma_mqe_hdr hdr;
1231 struct ocrdma_mbx_rsp req;
1232
1233 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301234};
Parav Panditfe2caef2012-03-21 04:09:06 +05301235
1236enum {
1237 OCRDMA_QUERY_SRQ_RSP_PD_ID_SHIFT = 0,
1238 OCRDMA_QUERY_SRQ_RSP_PD_ID_MASK = 0xFFFF,
1239 OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT = 16,
1240 OCRDMA_QUERY_SRQ_RSP_MAX_RQE_MASK = 0xFFFF <<
1241 OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT,
1242
1243 OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_SHIFT = 0,
1244 OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK = 0xFFFF,
1245 OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT = 16,
1246 OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_MASK = 0xFFFF <<
1247 OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT
1248};
1249
1250struct ocrdma_query_srq_rsp {
1251 struct ocrdma_mqe_hdr hdr;
1252 struct ocrdma_mbx_rsp req;
1253
1254 u32 max_rqe_pdid;
1255 u32 srq_lmt_max_sge;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301256};
Parav Panditfe2caef2012-03-21 04:09:06 +05301257
1258enum {
1259 OCRDMA_DESTROY_SRQ_ID_SHIFT = 0,
1260 OCRDMA_DESTROY_SRQ_ID_MASK = 0xFFFFFF
1261};
1262
1263struct ocrdma_destroy_srq {
1264 struct ocrdma_mqe_hdr hdr;
1265 struct ocrdma_mbx_rsp req;
1266
1267 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301268};
Parav Panditfe2caef2012-03-21 04:09:06 +05301269
1270enum {
1271 OCRDMA_ALLOC_PD_ENABLE_DPP = BIT(16),
Parav Panditfe2caef2012-03-21 04:09:06 +05301272 OCRDMA_DPP_PAGE_SIZE = 4096
1273};
1274
1275struct ocrdma_alloc_pd {
1276 struct ocrdma_mqe_hdr hdr;
1277 struct ocrdma_mbx_hdr req;
1278 u32 enable_dpp_rsvd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301279};
Parav Panditfe2caef2012-03-21 04:09:06 +05301280
1281enum {
Jes Sorensende123482014-10-05 16:33:24 +02001282 OCRDMA_ALLOC_PD_RSP_DPP = BIT(16),
Parav Panditfe2caef2012-03-21 04:09:06 +05301283 OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT = 20,
1284 OCRDMA_ALLOC_PD_RSP_PDID_MASK = 0xFFFF,
1285};
1286
1287struct ocrdma_alloc_pd_rsp {
1288 struct ocrdma_mqe_hdr hdr;
1289 struct ocrdma_mbx_rsp rsp;
1290 u32 dpp_page_pdid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301291};
Parav Panditfe2caef2012-03-21 04:09:06 +05301292
1293struct ocrdma_dealloc_pd {
1294 struct ocrdma_mqe_hdr hdr;
1295 struct ocrdma_mbx_hdr req;
1296 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301297};
Parav Panditfe2caef2012-03-21 04:09:06 +05301298
1299struct ocrdma_dealloc_pd_rsp {
1300 struct ocrdma_mqe_hdr hdr;
1301 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301302};
Parav Panditfe2caef2012-03-21 04:09:06 +05301303
Mitesh Ahuja9ba13772014-12-18 14:12:57 +05301304struct ocrdma_alloc_pd_range {
1305 struct ocrdma_mqe_hdr hdr;
1306 struct ocrdma_mbx_hdr req;
1307 u32 enable_dpp_rsvd;
1308 u32 pd_count;
1309};
1310
1311struct ocrdma_alloc_pd_range_rsp {
1312 struct ocrdma_mqe_hdr hdr;
1313 struct ocrdma_mbx_rsp rsp;
1314 u32 dpp_page_pdid;
1315 u32 pd_count;
1316};
1317
1318enum {
1319 OCRDMA_ALLOC_PD_RNG_RSP_START_PDID_MASK = 0xFFFF,
1320};
1321
1322struct ocrdma_dealloc_pd_range {
1323 struct ocrdma_mqe_hdr hdr;
1324 struct ocrdma_mbx_hdr req;
1325 u32 start_pd_id;
1326 u32 pd_count;
1327};
1328
1329struct ocrdma_dealloc_pd_range_rsp {
1330 struct ocrdma_mqe_hdr hdr;
1331 struct ocrdma_mbx_hdr req;
1332 u32 rsvd;
1333};
1334
Parav Panditfe2caef2012-03-21 04:09:06 +05301335enum {
1336 OCRDMA_ADDR_CHECK_ENABLE = 1,
1337 OCRDMA_ADDR_CHECK_DISABLE = 0
1338};
1339
1340enum {
1341 OCRDMA_ALLOC_LKEY_PD_ID_SHIFT = 0,
1342 OCRDMA_ALLOC_LKEY_PD_ID_MASK = 0xFFFF,
1343
1344 OCRDMA_ALLOC_LKEY_ADDR_CHECK_SHIFT = 0,
Jes Sorensende123482014-10-05 16:33:24 +02001345 OCRDMA_ALLOC_LKEY_ADDR_CHECK_MASK = BIT(0),
Parav Panditfe2caef2012-03-21 04:09:06 +05301346 OCRDMA_ALLOC_LKEY_FMR_SHIFT = 1,
Jes Sorensende123482014-10-05 16:33:24 +02001347 OCRDMA_ALLOC_LKEY_FMR_MASK = BIT(1),
Parav Panditfe2caef2012-03-21 04:09:06 +05301348 OCRDMA_ALLOC_LKEY_REMOTE_INV_SHIFT = 2,
Jes Sorensende123482014-10-05 16:33:24 +02001349 OCRDMA_ALLOC_LKEY_REMOTE_INV_MASK = BIT(2),
Parav Panditfe2caef2012-03-21 04:09:06 +05301350 OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT = 3,
Jes Sorensende123482014-10-05 16:33:24 +02001351 OCRDMA_ALLOC_LKEY_REMOTE_WR_MASK = BIT(3),
Parav Panditfe2caef2012-03-21 04:09:06 +05301352 OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT = 4,
Jes Sorensende123482014-10-05 16:33:24 +02001353 OCRDMA_ALLOC_LKEY_REMOTE_RD_MASK = BIT(4),
Parav Panditfe2caef2012-03-21 04:09:06 +05301354 OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT = 5,
Jes Sorensende123482014-10-05 16:33:24 +02001355 OCRDMA_ALLOC_LKEY_LOCAL_WR_MASK = BIT(5),
1356 OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_MASK = BIT(6),
Parav Panditfe2caef2012-03-21 04:09:06 +05301357 OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT = 6,
1358 OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT = 16,
1359 OCRDMA_ALLOC_LKEY_PBL_SIZE_MASK = 0xFFFF <<
1360 OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT
1361};
1362
1363struct ocrdma_alloc_lkey {
1364 struct ocrdma_mqe_hdr hdr;
1365 struct ocrdma_mbx_hdr req;
1366
1367 u32 pdid;
1368 u32 pbl_sz_flags;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301369};
Parav Panditfe2caef2012-03-21 04:09:06 +05301370
1371struct ocrdma_alloc_lkey_rsp {
1372 struct ocrdma_mqe_hdr hdr;
1373 struct ocrdma_mbx_rsp rsp;
1374
1375 u32 lrkey;
1376 u32 num_pbl_rsvd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301377};
Parav Panditfe2caef2012-03-21 04:09:06 +05301378
1379struct ocrdma_dealloc_lkey {
1380 struct ocrdma_mqe_hdr hdr;
1381 struct ocrdma_mbx_hdr req;
1382
1383 u32 lkey;
1384 u32 rsvd_frmr;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301385};
Parav Panditfe2caef2012-03-21 04:09:06 +05301386
1387struct ocrdma_dealloc_lkey_rsp {
1388 struct ocrdma_mqe_hdr hdr;
1389 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301390};
Parav Panditfe2caef2012-03-21 04:09:06 +05301391
1392#define MAX_OCRDMA_NSMR_PBL (u32)22
1393#define MAX_OCRDMA_PBL_SIZE 65536
1394#define MAX_OCRDMA_PBL_PER_LKEY 32767
1395
1396enum {
1397 OCRDMA_REG_NSMR_LRKEY_INDEX_SHIFT = 0,
1398 OCRDMA_REG_NSMR_LRKEY_INDEX_MASK = 0xFFFFFF,
1399 OCRDMA_REG_NSMR_LRKEY_SHIFT = 24,
1400 OCRDMA_REG_NSMR_LRKEY_MASK = 0xFF <<
1401 OCRDMA_REG_NSMR_LRKEY_SHIFT,
1402
1403 OCRDMA_REG_NSMR_PD_ID_SHIFT = 0,
1404 OCRDMA_REG_NSMR_PD_ID_MASK = 0xFFFF,
1405 OCRDMA_REG_NSMR_NUM_PBL_SHIFT = 16,
1406 OCRDMA_REG_NSMR_NUM_PBL_MASK = 0xFFFF <<
1407 OCRDMA_REG_NSMR_NUM_PBL_SHIFT,
1408
1409 OCRDMA_REG_NSMR_PBE_SIZE_SHIFT = 0,
1410 OCRDMA_REG_NSMR_PBE_SIZE_MASK = 0xFFFF,
1411 OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT = 16,
1412 OCRDMA_REG_NSMR_HPAGE_SIZE_MASK = 0xFF <<
1413 OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT,
1414 OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT = 24,
Jes Sorensende123482014-10-05 16:33:24 +02001415 OCRDMA_REG_NSMR_BIND_MEMWIN_MASK = BIT(24),
Parav Panditfe2caef2012-03-21 04:09:06 +05301416 OCRDMA_REG_NSMR_ZB_SHIFT = 25,
Jes Sorensende123482014-10-05 16:33:24 +02001417 OCRDMA_REG_NSMR_ZB_SHIFT_MASK = BIT(25),
Parav Panditfe2caef2012-03-21 04:09:06 +05301418 OCRDMA_REG_NSMR_REMOTE_INV_SHIFT = 26,
Jes Sorensende123482014-10-05 16:33:24 +02001419 OCRDMA_REG_NSMR_REMOTE_INV_MASK = BIT(26),
Parav Panditfe2caef2012-03-21 04:09:06 +05301420 OCRDMA_REG_NSMR_REMOTE_WR_SHIFT = 27,
Jes Sorensende123482014-10-05 16:33:24 +02001421 OCRDMA_REG_NSMR_REMOTE_WR_MASK = BIT(27),
Parav Panditfe2caef2012-03-21 04:09:06 +05301422 OCRDMA_REG_NSMR_REMOTE_RD_SHIFT = 28,
Jes Sorensende123482014-10-05 16:33:24 +02001423 OCRDMA_REG_NSMR_REMOTE_RD_MASK = BIT(28),
Parav Panditfe2caef2012-03-21 04:09:06 +05301424 OCRDMA_REG_NSMR_LOCAL_WR_SHIFT = 29,
Jes Sorensende123482014-10-05 16:33:24 +02001425 OCRDMA_REG_NSMR_LOCAL_WR_MASK = BIT(29),
Parav Panditfe2caef2012-03-21 04:09:06 +05301426 OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT = 30,
Jes Sorensende123482014-10-05 16:33:24 +02001427 OCRDMA_REG_NSMR_REMOTE_ATOMIC_MASK = BIT(30),
Parav Panditfe2caef2012-03-21 04:09:06 +05301428 OCRDMA_REG_NSMR_LAST_SHIFT = 31,
Jes Sorensende123482014-10-05 16:33:24 +02001429 OCRDMA_REG_NSMR_LAST_MASK = BIT(31)
Parav Panditfe2caef2012-03-21 04:09:06 +05301430};
1431
1432struct ocrdma_reg_nsmr {
1433 struct ocrdma_mqe_hdr hdr;
1434 struct ocrdma_mbx_hdr cmd;
1435
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +05301436 u32 fr_mr;
Parav Panditfe2caef2012-03-21 04:09:06 +05301437 u32 num_pbl_pdid;
1438 u32 flags_hpage_pbe_sz;
1439 u32 totlen_low;
1440 u32 totlen_high;
1441 u32 fbo_low;
1442 u32 fbo_high;
1443 u32 va_loaddr;
1444 u32 va_hiaddr;
1445 struct ocrdma_pa pbl[MAX_OCRDMA_NSMR_PBL];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301446};
Parav Panditfe2caef2012-03-21 04:09:06 +05301447
1448enum {
1449 OCRDMA_REG_NSMR_CONT_PBL_SHIFT = 0,
1450 OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK = 0xFFFF,
1451 OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT = 16,
1452 OCRDMA_REG_NSMR_CONT_NUM_PBL_MASK = 0xFFFF <<
1453 OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT,
1454
1455 OCRDMA_REG_NSMR_CONT_LAST_SHIFT = 31,
Jes Sorensende123482014-10-05 16:33:24 +02001456 OCRDMA_REG_NSMR_CONT_LAST_MASK = BIT(31)
Parav Panditfe2caef2012-03-21 04:09:06 +05301457};
1458
1459struct ocrdma_reg_nsmr_cont {
1460 struct ocrdma_mqe_hdr hdr;
1461 struct ocrdma_mbx_hdr cmd;
1462
1463 u32 lrkey;
1464 u32 num_pbl_offset;
1465 u32 last;
1466
1467 struct ocrdma_pa pbl[MAX_OCRDMA_NSMR_PBL];
Naresh Gottumukkala45e86b32013-08-07 12:52:37 +05301468};
Parav Panditfe2caef2012-03-21 04:09:06 +05301469
1470struct ocrdma_pbe {
1471 u32 pa_hi;
1472 u32 pa_lo;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301473};
Parav Panditfe2caef2012-03-21 04:09:06 +05301474
1475enum {
1476 OCRDMA_REG_NSMR_RSP_NUM_PBL_SHIFT = 16,
1477 OCRDMA_REG_NSMR_RSP_NUM_PBL_MASK = 0xFFFF0000
1478};
1479struct ocrdma_reg_nsmr_rsp {
1480 struct ocrdma_mqe_hdr hdr;
1481 struct ocrdma_mbx_rsp rsp;
1482
1483 u32 lrkey;
1484 u32 num_pbl;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301485};
Parav Panditfe2caef2012-03-21 04:09:06 +05301486
1487enum {
1488 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_INDEX_SHIFT = 0,
1489 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_INDEX_MASK = 0xFFFFFF,
1490 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_SHIFT = 24,
1491 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_MASK = 0xFF <<
1492 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_SHIFT,
1493
1494 OCRDMA_REG_NSMR_CONT_RSP_NUM_PBL_SHIFT = 16,
1495 OCRDMA_REG_NSMR_CONT_RSP_NUM_PBL_MASK = 0xFFFF <<
1496 OCRDMA_REG_NSMR_CONT_RSP_NUM_PBL_SHIFT
1497};
1498
1499struct ocrdma_reg_nsmr_cont_rsp {
1500 struct ocrdma_mqe_hdr hdr;
1501 struct ocrdma_mbx_rsp rsp;
1502
1503 u32 lrkey_key_index;
1504 u32 num_pbl;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301505};
Parav Panditfe2caef2012-03-21 04:09:06 +05301506
1507enum {
1508 OCRDMA_ALLOC_MW_PD_ID_SHIFT = 0,
1509 OCRDMA_ALLOC_MW_PD_ID_MASK = 0xFFFF
1510};
1511
1512struct ocrdma_alloc_mw {
1513 struct ocrdma_mqe_hdr hdr;
1514 struct ocrdma_mbx_hdr req;
1515
1516 u32 pdid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301517};
Parav Panditfe2caef2012-03-21 04:09:06 +05301518
1519enum {
1520 OCRDMA_ALLOC_MW_RSP_LRKEY_INDEX_SHIFT = 0,
1521 OCRDMA_ALLOC_MW_RSP_LRKEY_INDEX_MASK = 0xFFFFFF
1522};
1523
1524struct ocrdma_alloc_mw_rsp {
1525 struct ocrdma_mqe_hdr hdr;
1526 struct ocrdma_mbx_rsp rsp;
1527
1528 u32 lrkey_index;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301529};
Parav Panditfe2caef2012-03-21 04:09:06 +05301530
1531struct ocrdma_attach_mcast {
1532 struct ocrdma_mqe_hdr hdr;
1533 struct ocrdma_mbx_hdr req;
1534 u32 qp_id;
1535 u8 mgid[16];
1536 u32 mac_b0_to_b3;
1537 u32 vlan_mac_b4_to_b5;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301538};
Parav Panditfe2caef2012-03-21 04:09:06 +05301539
1540struct ocrdma_attach_mcast_rsp {
1541 struct ocrdma_mqe_hdr hdr;
1542 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301543};
Parav Panditfe2caef2012-03-21 04:09:06 +05301544
1545struct ocrdma_detach_mcast {
1546 struct ocrdma_mqe_hdr hdr;
1547 struct ocrdma_mbx_hdr req;
1548 u32 qp_id;
1549 u8 mgid[16];
1550 u32 mac_b0_to_b3;
1551 u32 vlan_mac_b4_to_b5;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301552};
Parav Panditfe2caef2012-03-21 04:09:06 +05301553
1554struct ocrdma_detach_mcast_rsp {
1555 struct ocrdma_mqe_hdr hdr;
1556 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301557};
Parav Panditfe2caef2012-03-21 04:09:06 +05301558
1559enum {
1560 OCRDMA_CREATE_AH_NUM_PAGES_SHIFT = 19,
1561 OCRDMA_CREATE_AH_NUM_PAGES_MASK = 0xF <<
1562 OCRDMA_CREATE_AH_NUM_PAGES_SHIFT,
1563
1564 OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT = 16,
1565 OCRDMA_CREATE_AH_PAGE_SIZE_MASK = 0x7 <<
1566 OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT,
1567
1568 OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT = 23,
1569 OCRDMA_CREATE_AH_ENTRY_SIZE_MASK = 0x1FF <<
1570 OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT,
1571};
1572
1573#define OCRDMA_AH_TBL_PAGES 8
1574
1575struct ocrdma_create_ah_tbl {
1576 struct ocrdma_mqe_hdr hdr;
1577 struct ocrdma_mbx_hdr req;
1578
1579 u32 ah_conf;
1580 struct ocrdma_pa tbl_addr[8];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301581};
Parav Panditfe2caef2012-03-21 04:09:06 +05301582
1583struct ocrdma_create_ah_tbl_rsp {
1584 struct ocrdma_mqe_hdr hdr;
1585 struct ocrdma_mbx_rsp rsp;
1586 u32 ahid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301587};
Parav Panditfe2caef2012-03-21 04:09:06 +05301588
1589struct ocrdma_delete_ah_tbl {
1590 struct ocrdma_mqe_hdr hdr;
1591 struct ocrdma_mbx_hdr req;
1592 u32 ahid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301593};
Parav Panditfe2caef2012-03-21 04:09:06 +05301594
1595struct ocrdma_delete_ah_tbl_rsp {
1596 struct ocrdma_mqe_hdr hdr;
1597 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301598};
Parav Panditfe2caef2012-03-21 04:09:06 +05301599
1600enum {
1601 OCRDMA_EQE_VALID_SHIFT = 0,
Jes Sorensende123482014-10-05 16:33:24 +02001602 OCRDMA_EQE_VALID_MASK = BIT(0),
Parav Panditfe2caef2012-03-21 04:09:06 +05301603 OCRDMA_EQE_FOR_CQE_MASK = 0xFFFE,
1604 OCRDMA_EQE_RESOURCE_ID_SHIFT = 16,
1605 OCRDMA_EQE_RESOURCE_ID_MASK = 0xFFFF <<
1606 OCRDMA_EQE_RESOURCE_ID_SHIFT,
1607};
1608
1609struct ocrdma_eqe {
1610 u32 id_valid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301611};
Parav Panditfe2caef2012-03-21 04:09:06 +05301612
1613enum OCRDMA_CQE_STATUS {
1614 OCRDMA_CQE_SUCCESS = 0,
1615 OCRDMA_CQE_LOC_LEN_ERR,
1616 OCRDMA_CQE_LOC_QP_OP_ERR,
1617 OCRDMA_CQE_LOC_EEC_OP_ERR,
1618 OCRDMA_CQE_LOC_PROT_ERR,
1619 OCRDMA_CQE_WR_FLUSH_ERR,
1620 OCRDMA_CQE_MW_BIND_ERR,
1621 OCRDMA_CQE_BAD_RESP_ERR,
1622 OCRDMA_CQE_LOC_ACCESS_ERR,
1623 OCRDMA_CQE_REM_INV_REQ_ERR,
1624 OCRDMA_CQE_REM_ACCESS_ERR,
1625 OCRDMA_CQE_REM_OP_ERR,
1626 OCRDMA_CQE_RETRY_EXC_ERR,
1627 OCRDMA_CQE_RNR_RETRY_EXC_ERR,
1628 OCRDMA_CQE_LOC_RDD_VIOL_ERR,
1629 OCRDMA_CQE_REM_INV_RD_REQ_ERR,
1630 OCRDMA_CQE_REM_ABORT_ERR,
1631 OCRDMA_CQE_INV_EECN_ERR,
1632 OCRDMA_CQE_INV_EEC_STATE_ERR,
1633 OCRDMA_CQE_FATAL_ERR,
1634 OCRDMA_CQE_RESP_TIMEOUT_ERR,
Selvin Xavierad56ebb2014-12-18 14:12:59 +05301635 OCRDMA_CQE_GENERAL_ERR,
1636
1637 OCRDMA_MAX_CQE_ERR
Parav Panditfe2caef2012-03-21 04:09:06 +05301638};
1639
1640enum {
1641 /* w0 */
1642 OCRDMA_CQE_WQEIDX_SHIFT = 0,
1643 OCRDMA_CQE_WQEIDX_MASK = 0xFFFF,
1644
1645 /* w1 */
1646 OCRDMA_CQE_UD_XFER_LEN_SHIFT = 16,
1647 OCRDMA_CQE_PKEY_SHIFT = 0,
1648 OCRDMA_CQE_PKEY_MASK = 0xFFFF,
1649
1650 /* w2 */
1651 OCRDMA_CQE_QPN_SHIFT = 0,
1652 OCRDMA_CQE_QPN_MASK = 0x0000FFFF,
1653
1654 OCRDMA_CQE_BUFTAG_SHIFT = 16,
1655 OCRDMA_CQE_BUFTAG_MASK = 0xFFFF << OCRDMA_CQE_BUFTAG_SHIFT,
1656
1657 /* w3 */
1658 OCRDMA_CQE_UD_STATUS_SHIFT = 24,
1659 OCRDMA_CQE_UD_STATUS_MASK = 0x7 << OCRDMA_CQE_UD_STATUS_SHIFT,
1660 OCRDMA_CQE_STATUS_SHIFT = 16,
1661 OCRDMA_CQE_STATUS_MASK = 0xFF << OCRDMA_CQE_STATUS_SHIFT,
Jes Sorensende123482014-10-05 16:33:24 +02001662 OCRDMA_CQE_VALID = BIT(31),
1663 OCRDMA_CQE_INVALIDATE = BIT(30),
1664 OCRDMA_CQE_QTYPE = BIT(29),
1665 OCRDMA_CQE_IMM = BIT(28),
1666 OCRDMA_CQE_WRITE_IMM = BIT(27),
Parav Panditfe2caef2012-03-21 04:09:06 +05301667 OCRDMA_CQE_QTYPE_SQ = 0,
1668 OCRDMA_CQE_QTYPE_RQ = 1,
1669 OCRDMA_CQE_SRCQP_MASK = 0xFFFFFF
1670};
1671
1672struct ocrdma_cqe {
1673 union {
1674 /* w0 to w2 */
1675 struct {
1676 u32 wqeidx;
1677 u32 bytes_xfered;
1678 u32 qpn;
1679 } wq;
1680 struct {
1681 u32 lkey_immdt;
1682 u32 rxlen;
1683 u32 buftag_qpn;
1684 } rq;
1685 struct {
1686 u32 lkey_immdt;
1687 u32 rxlen_pkey;
1688 u32 buftag_qpn;
1689 } ud;
1690 struct {
1691 u32 word_0;
1692 u32 word_1;
1693 u32 qpn;
1694 } cmn;
1695 };
1696 u32 flags_status_srcqpn; /* w3 */
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301697};
Parav Panditfe2caef2012-03-21 04:09:06 +05301698
Parav Panditfe2caef2012-03-21 04:09:06 +05301699struct ocrdma_sge {
1700 u32 addr_hi;
1701 u32 addr_lo;
1702 u32 lrkey;
1703 u32 len;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301704};
Parav Panditfe2caef2012-03-21 04:09:06 +05301705
1706enum {
1707 OCRDMA_FLAG_SIG = 0x1,
1708 OCRDMA_FLAG_INV = 0x2,
1709 OCRDMA_FLAG_FENCE_L = 0x4,
1710 OCRDMA_FLAG_FENCE_R = 0x8,
1711 OCRDMA_FLAG_SOLICIT = 0x10,
1712 OCRDMA_FLAG_IMM = 0x20,
1713
1714 /* Stag flags */
1715 OCRDMA_LKEY_FLAG_LOCAL_WR = 0x1,
1716 OCRDMA_LKEY_FLAG_REMOTE_RD = 0x2,
1717 OCRDMA_LKEY_FLAG_REMOTE_WR = 0x4,
1718 OCRDMA_LKEY_FLAG_VATO = 0x8,
1719};
1720
1721enum OCRDMA_WQE_OPCODE {
1722 OCRDMA_WRITE = 0x06,
1723 OCRDMA_READ = 0x0C,
1724 OCRDMA_RESV0 = 0x02,
1725 OCRDMA_SEND = 0x00,
1726 OCRDMA_CMP_SWP = 0x14,
1727 OCRDMA_BIND_MW = 0x10,
Naresh Gottumukkala7c338802013-08-26 15:27:39 +05301728 OCRDMA_FR_MR = 0x11,
Parav Panditfe2caef2012-03-21 04:09:06 +05301729 OCRDMA_RESV1 = 0x0A,
1730 OCRDMA_LKEY_INV = 0x15,
1731 OCRDMA_FETCH_ADD = 0x13,
1732 OCRDMA_POST_RQ = 0x12
1733};
1734
1735enum {
1736 OCRDMA_TYPE_INLINE = 0x0,
1737 OCRDMA_TYPE_LKEY = 0x1,
1738};
1739
1740enum {
1741 OCRDMA_WQE_OPCODE_SHIFT = 0,
1742 OCRDMA_WQE_OPCODE_MASK = 0x0000001F,
1743 OCRDMA_WQE_FLAGS_SHIFT = 5,
1744 OCRDMA_WQE_TYPE_SHIFT = 16,
1745 OCRDMA_WQE_TYPE_MASK = 0x00030000,
1746 OCRDMA_WQE_SIZE_SHIFT = 18,
1747 OCRDMA_WQE_SIZE_MASK = 0xFF,
1748 OCRDMA_WQE_NXT_WQE_SIZE_SHIFT = 25,
1749
1750 OCRDMA_WQE_LKEY_FLAGS_SHIFT = 0,
1751 OCRDMA_WQE_LKEY_FLAGS_MASK = 0xF
1752};
1753
1754/* header WQE for all the SQ and RQ operations */
1755struct ocrdma_hdr_wqe {
1756 u32 cw;
1757 union {
1758 u32 rsvd_tag;
1759 u32 rsvd_lkey_flags;
1760 };
1761 union {
1762 u32 immdt;
1763 u32 lkey;
1764 };
1765 u32 total_len;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301766};
Parav Panditfe2caef2012-03-21 04:09:06 +05301767
1768struct ocrdma_ewqe_ud_hdr {
1769 u32 rsvd_dest_qpn;
1770 u32 qkey;
1771 u32 rsvd_ahid;
1772 u32 rsvd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301773};
Parav Panditfe2caef2012-03-21 04:09:06 +05301774
Naresh Gottumukkala7c338802013-08-26 15:27:39 +05301775/* extended wqe followed by hdr_wqe for Fast Memory register */
1776struct ocrdma_ewqe_fr {
1777 u32 va_hi;
1778 u32 va_lo;
1779 u32 fbo_hi;
1780 u32 fbo_lo;
1781 u32 size_sge;
1782 u32 num_sges;
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +05301783 u32 rsvd;
1784 u32 rsvd2;
Naresh Gottumukkala7c338802013-08-26 15:27:39 +05301785};
1786
Parav Panditfe2caef2012-03-21 04:09:06 +05301787struct ocrdma_eth_basic {
1788 u8 dmac[6];
1789 u8 smac[6];
1790 __be16 eth_type;
1791} __packed;
1792
1793struct ocrdma_eth_vlan {
1794 u8 dmac[6];
1795 u8 smac[6];
1796 __be16 eth_type;
1797 __be16 vlan_tag;
1798#define OCRDMA_ROCE_ETH_TYPE 0x8915
1799 __be16 roce_eth_type;
1800} __packed;
1801
1802struct ocrdma_grh {
1803 __be32 tclass_flow;
1804 __be32 pdid_hoplimit;
1805 u8 sgid[16];
1806 u8 dgid[16];
1807 u16 rsvd;
1808} __packed;
1809
Jes Sorensende123482014-10-05 16:33:24 +02001810#define OCRDMA_AV_VALID BIT(7)
1811#define OCRDMA_AV_VLAN_VALID BIT(1)
Parav Panditfe2caef2012-03-21 04:09:06 +05301812
1813struct ocrdma_av {
1814 struct ocrdma_eth_vlan eth_hdr;
1815 struct ocrdma_grh grh;
1816 u32 valid;
1817} __packed;
1818
Selvin Xaviera51f06e2014-02-04 11:57:07 +05301819struct ocrdma_rsrc_stats {
1820 u32 dpp_pds;
1821 u32 non_dpp_pds;
1822 u32 rc_dpp_qps;
1823 u32 uc_dpp_qps;
1824 u32 ud_dpp_qps;
1825 u32 rc_non_dpp_qps;
1826 u32 rsvd;
1827 u32 uc_non_dpp_qps;
1828 u32 ud_non_dpp_qps;
1829 u32 rsvd1;
1830 u32 srqs;
1831 u32 rbqs;
1832 u32 r64K_nsmr;
1833 u32 r64K_to_2M_nsmr;
1834 u32 r2M_to_44M_nsmr;
1835 u32 r44M_to_1G_nsmr;
1836 u32 r1G_to_4G_nsmr;
1837 u32 nsmr_count_4G_to_32G;
1838 u32 r32G_to_64G_nsmr;
1839 u32 r64G_to_128G_nsmr;
1840 u32 r128G_to_higher_nsmr;
1841 u32 embedded_nsmr;
1842 u32 frmr;
1843 u32 prefetch_qps;
1844 u32 ondemand_qps;
1845 u32 phy_mr;
1846 u32 mw;
1847 u32 rsvd2[7];
1848};
1849
1850struct ocrdma_db_err_stats {
1851 u32 sq_doorbell_errors;
1852 u32 cq_doorbell_errors;
1853 u32 rq_srq_doorbell_errors;
1854 u32 cq_overflow_errors;
1855 u32 rsvd[4];
1856};
1857
1858struct ocrdma_wqe_stats {
1859 u32 large_send_rc_wqes_lo;
1860 u32 large_send_rc_wqes_hi;
1861 u32 large_write_rc_wqes_lo;
1862 u32 large_write_rc_wqes_hi;
1863 u32 rsvd[4];
1864 u32 read_wqes_lo;
1865 u32 read_wqes_hi;
1866 u32 frmr_wqes_lo;
1867 u32 frmr_wqes_hi;
1868 u32 mw_bind_wqes_lo;
1869 u32 mw_bind_wqes_hi;
1870 u32 invalidate_wqes_lo;
1871 u32 invalidate_wqes_hi;
1872 u32 rsvd1[2];
1873 u32 dpp_wqe_drops;
1874 u32 rsvd2[5];
1875};
1876
1877struct ocrdma_tx_stats {
1878 u32 send_pkts_lo;
1879 u32 send_pkts_hi;
1880 u32 write_pkts_lo;
1881 u32 write_pkts_hi;
1882 u32 read_pkts_lo;
1883 u32 read_pkts_hi;
1884 u32 read_rsp_pkts_lo;
1885 u32 read_rsp_pkts_hi;
1886 u32 ack_pkts_lo;
1887 u32 ack_pkts_hi;
1888 u32 send_bytes_lo;
1889 u32 send_bytes_hi;
1890 u32 write_bytes_lo;
1891 u32 write_bytes_hi;
1892 u32 read_req_bytes_lo;
1893 u32 read_req_bytes_hi;
1894 u32 read_rsp_bytes_lo;
1895 u32 read_rsp_bytes_hi;
1896 u32 ack_timeouts;
1897 u32 rsvd[5];
1898};
1899
1900
1901struct ocrdma_tx_qp_err_stats {
1902 u32 local_length_errors;
1903 u32 local_protection_errors;
1904 u32 local_qp_operation_errors;
1905 u32 retry_count_exceeded_errors;
1906 u32 rnr_retry_count_exceeded_errors;
1907 u32 rsvd[3];
1908};
1909
1910struct ocrdma_rx_stats {
1911 u32 roce_frame_bytes_lo;
1912 u32 roce_frame_bytes_hi;
1913 u32 roce_frame_icrc_drops;
1914 u32 roce_frame_payload_len_drops;
1915 u32 ud_drops;
1916 u32 qp1_drops;
1917 u32 psn_error_request_packets;
1918 u32 psn_error_resp_packets;
1919 u32 rnr_nak_timeouts;
1920 u32 rnr_nak_receives;
1921 u32 roce_frame_rxmt_drops;
1922 u32 nak_count_psn_sequence_errors;
1923 u32 rc_drop_count_lookup_errors;
1924 u32 rq_rnr_naks;
1925 u32 srq_rnr_naks;
1926 u32 roce_frames_lo;
1927 u32 roce_frames_hi;
1928 u32 rsvd;
1929};
1930
1931struct ocrdma_rx_qp_err_stats {
1932 u32 nak_invalid_requst_errors;
1933 u32 nak_remote_operation_errors;
1934 u32 nak_count_remote_access_errors;
1935 u32 local_length_errors;
1936 u32 local_protection_errors;
1937 u32 local_qp_operation_errors;
1938 u32 rsvd[2];
1939};
1940
1941struct ocrdma_tx_dbg_stats {
1942 u32 data[100];
1943};
1944
1945struct ocrdma_rx_dbg_stats {
1946 u32 data[200];
1947};
1948
1949struct ocrdma_rdma_stats_req {
1950 struct ocrdma_mbx_hdr hdr;
1951 u8 reset_stats;
1952 u8 rsvd[3];
1953} __packed;
1954
1955struct ocrdma_rdma_stats_resp {
1956 struct ocrdma_mbx_hdr hdr;
1957 struct ocrdma_rsrc_stats act_rsrc_stats;
1958 struct ocrdma_rsrc_stats th_rsrc_stats;
1959 struct ocrdma_db_err_stats db_err_stats;
1960 struct ocrdma_wqe_stats wqe_stats;
1961 struct ocrdma_tx_stats tx_stats;
1962 struct ocrdma_tx_qp_err_stats tx_qp_err_stats;
1963 struct ocrdma_rx_stats rx_stats;
1964 struct ocrdma_rx_qp_err_stats rx_qp_err_stats;
1965 struct ocrdma_tx_dbg_stats tx_dbg_stats;
1966 struct ocrdma_rx_dbg_stats rx_dbg_stats;
1967} __packed;
1968
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +05301969enum {
1970 OCRDMA_HBA_ATTRB_EPROM_VER_LO_MASK = 0xFF,
1971 OCRDMA_HBA_ATTRB_EPROM_VER_HI_MASK = 0xFF00,
1972 OCRDMA_HBA_ATTRB_EPROM_VER_HI_SHIFT = 0x08,
1973 OCRDMA_HBA_ATTRB_CDBLEN_MASK = 0xFFFF,
1974 OCRDMA_HBA_ATTRB_ASIC_REV_MASK = 0xFF0000,
1975 OCRDMA_HBA_ATTRB_ASIC_REV_SHIFT = 0x10,
1976 OCRDMA_HBA_ATTRB_GUID0_MASK = 0xFF000000,
1977 OCRDMA_HBA_ATTRB_GUID0_SHIFT = 0x18,
1978 OCRDMA_HBA_ATTRB_GUID13_MASK = 0xFF,
1979 OCRDMA_HBA_ATTRB_GUID14_MASK = 0xFF00,
1980 OCRDMA_HBA_ATTRB_GUID14_SHIFT = 0x08,
1981 OCRDMA_HBA_ATTRB_GUID15_MASK = 0xFF0000,
1982 OCRDMA_HBA_ATTRB_GUID15_SHIFT = 0x10,
1983 OCRDMA_HBA_ATTRB_PCNT_MASK = 0xFF000000,
1984 OCRDMA_HBA_ATTRB_PCNT_SHIFT = 0x18,
1985 OCRDMA_HBA_ATTRB_LDTOUT_MASK = 0xFFFF,
1986 OCRDMA_HBA_ATTRB_ISCSI_VER_MASK = 0xFF0000,
1987 OCRDMA_HBA_ATTRB_ISCSI_VER_SHIFT = 0x10,
1988 OCRDMA_HBA_ATTRB_MFUNC_DEV_MASK = 0xFF000000,
1989 OCRDMA_HBA_ATTRB_MFUNC_DEV_SHIFT = 0x18,
1990 OCRDMA_HBA_ATTRB_CV_MASK = 0xFF,
1991 OCRDMA_HBA_ATTRB_HBA_ST_MASK = 0xFF00,
1992 OCRDMA_HBA_ATTRB_HBA_ST_SHIFT = 0x08,
1993 OCRDMA_HBA_ATTRB_MAX_DOMS_MASK = 0xFF0000,
1994 OCRDMA_HBA_ATTRB_MAX_DOMS_SHIFT = 0x10,
1995 OCRDMA_HBA_ATTRB_PTNUM_MASK = 0x3F000000,
1996 OCRDMA_HBA_ATTRB_PTNUM_SHIFT = 0x18,
1997 OCRDMA_HBA_ATTRB_PT_MASK = 0xC0000000,
1998 OCRDMA_HBA_ATTRB_PT_SHIFT = 0x1E,
1999 OCRDMA_HBA_ATTRB_ISCSI_FET_MASK = 0xFF,
2000 OCRDMA_HBA_ATTRB_ASIC_GEN_MASK = 0xFF00,
2001 OCRDMA_HBA_ATTRB_ASIC_GEN_SHIFT = 0x08,
2002 OCRDMA_HBA_ATTRB_PCI_VID_MASK = 0xFFFF,
2003 OCRDMA_HBA_ATTRB_PCI_DID_MASK = 0xFFFF0000,
2004 OCRDMA_HBA_ATTRB_PCI_DID_SHIFT = 0x10,
2005 OCRDMA_HBA_ATTRB_PCI_SVID_MASK = 0xFFFF,
2006 OCRDMA_HBA_ATTRB_PCI_SSID_MASK = 0xFFFF0000,
2007 OCRDMA_HBA_ATTRB_PCI_SSID_SHIFT = 0x10,
2008 OCRDMA_HBA_ATTRB_PCI_BUSNUM_MASK = 0xFF,
2009 OCRDMA_HBA_ATTRB_PCI_DEVNUM_MASK = 0xFF00,
2010 OCRDMA_HBA_ATTRB_PCI_DEVNUM_SHIFT = 0x08,
2011 OCRDMA_HBA_ATTRB_PCI_FUNCNUM_MASK = 0xFF0000,
2012 OCRDMA_HBA_ATTRB_PCI_FUNCNUM_SHIFT = 0x10,
2013 OCRDMA_HBA_ATTRB_IF_TYPE_MASK = 0xFF000000,
2014 OCRDMA_HBA_ATTRB_IF_TYPE_SHIFT = 0x18,
2015 OCRDMA_HBA_ATTRB_NETFIL_MASK =0xFF
2016};
Selvin Xaviera51f06e2014-02-04 11:57:07 +05302017
2018struct mgmt_hba_attribs {
2019 u8 flashrom_version_string[32];
2020 u8 manufacturer_name[32];
2021 u32 supported_modes;
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +05302022 u32 rsvd_eprom_verhi_verlo;
2023 u32 mbx_ds_ver;
2024 u32 epfw_ds_ver;
Selvin Xaviera51f06e2014-02-04 11:57:07 +05302025 u8 ncsi_ver_string[12];
2026 u32 default_extended_timeout;
2027 u8 controller_model_number[32];
2028 u8 controller_description[64];
2029 u8 controller_serial_number[32];
2030 u8 ip_version_string[32];
2031 u8 firmware_version_string[32];
2032 u8 bios_version_string[32];
2033 u8 redboot_version_string[32];
2034 u8 driver_version_string[32];
2035 u8 fw_on_flash_version_string[32];
2036 u32 functionalities_supported;
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +05302037 u32 guid0_asicrev_cdblen;
2038 u8 generational_guid[12];
2039 u32 portcnt_guid15;
2040 u32 mfuncdev_iscsi_ldtout;
2041 u32 ptpnum_maxdoms_hbast_cv;
Selvin Xaviera51f06e2014-02-04 11:57:07 +05302042 u32 firmware_post_status;
2043 u32 hba_mtu[8];
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +05302044 u32 res_asicgen_iscsi_feaures;
2045 u32 rsvd1[3];
Selvin Xaviera51f06e2014-02-04 11:57:07 +05302046};
2047
2048struct mgmt_controller_attrib {
2049 struct mgmt_hba_attribs hba_attribs;
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +05302050 u32 pci_did_vid;
2051 u32 pci_ssid_svid;
2052 u32 ityp_fnum_devnum_bnum;
2053 u32 uid_hi;
2054 u32 uid_lo;
2055 u32 res_nnetfil;
2056 u32 rsvd0[4];
Selvin Xaviera51f06e2014-02-04 11:57:07 +05302057};
2058
2059struct ocrdma_get_ctrl_attribs_rsp {
2060 struct ocrdma_mbx_hdr hdr;
2061 struct mgmt_controller_attrib ctrl_attribs;
2062};
2063
Selvin Xavier31dbdd92014-06-10 19:32:13 +05302064#define OCRDMA_SUBSYS_DCBX 0x10
2065
2066enum OCRDMA_DCBX_OPCODE {
2067 OCRDMA_CMD_GET_DCBX_CONFIG = 0x01
2068};
2069
2070enum OCRDMA_DCBX_PARAM_TYPE {
2071 OCRDMA_PARAMETER_TYPE_ADMIN = 0x00,
2072 OCRDMA_PARAMETER_TYPE_OPER = 0x01,
2073 OCRDMA_PARAMETER_TYPE_PEER = 0x02
2074};
2075
2076enum OCRDMA_DCBX_APP_PROTO {
2077 OCRDMA_APP_PROTO_ROCE = 0x8915
2078};
2079
2080enum OCRDMA_DCBX_PROTO {
2081 OCRDMA_PROTO_SELECT_L2 = 0x00,
2082 OCRDMA_PROTO_SELECT_L4 = 0x01
2083};
2084
2085enum OCRDMA_DCBX_APP_PARAM {
2086 OCRDMA_APP_PARAM_APP_PROTO_MASK = 0xFFFF,
2087 OCRDMA_APP_PARAM_PROTO_SEL_MASK = 0xFF,
2088 OCRDMA_APP_PARAM_PROTO_SEL_SHIFT = 0x10,
2089 OCRDMA_APP_PARAM_VALID_MASK = 0xFF,
2090 OCRDMA_APP_PARAM_VALID_SHIFT = 0x18
2091};
2092
2093enum OCRDMA_DCBX_STATE_FLAGS {
2094 OCRDMA_STATE_FLAG_ENABLED = 0x01,
2095 OCRDMA_STATE_FLAG_ADDVERTISED = 0x02,
2096 OCRDMA_STATE_FLAG_WILLING = 0x04,
2097 OCRDMA_STATE_FLAG_SYNC = 0x08,
2098 OCRDMA_STATE_FLAG_UNSUPPORTED = 0x40000000,
2099 OCRDMA_STATE_FLAG_NEG_FAILD = 0x80000000
2100};
2101
2102enum OCRDMA_TCV_AEV_OPV_ST {
2103 OCRDMA_DCBX_TC_SUPPORT_MASK = 0xFF,
2104 OCRDMA_DCBX_TC_SUPPORT_SHIFT = 0x18,
2105 OCRDMA_DCBX_APP_ENTRY_SHIFT = 0x10,
2106 OCRDMA_DCBX_OP_PARAM_SHIFT = 0x08,
2107 OCRDMA_DCBX_STATE_MASK = 0xFF
2108};
2109
2110struct ocrdma_app_parameter {
2111 u32 valid_proto_app;
2112 u32 oui;
2113 u32 app_prio[2];
2114};
2115
2116struct ocrdma_dcbx_cfg {
2117 u32 tcv_aev_opv_st;
2118 u32 tc_state;
2119 u32 pfc_state;
2120 u32 qcn_state;
2121 u32 appl_state;
2122 u32 ll_state;
2123 u32 tc_bw[2];
2124 u32 tc_prio[8];
2125 u32 pfc_prio[2];
2126 struct ocrdma_app_parameter app_param[15];
2127};
2128
2129struct ocrdma_get_dcbx_cfg_req {
2130 struct ocrdma_mbx_hdr hdr;
2131 u32 param_type;
2132} __packed;
2133
2134struct ocrdma_get_dcbx_cfg_rsp {
2135 struct ocrdma_mbx_rsp hdr;
2136 struct ocrdma_dcbx_cfg cfg;
2137} __packed;
Selvin Xaviera51f06e2014-02-04 11:57:07 +05302138
Parav Panditfe2caef2012-03-21 04:09:06 +05302139#endif /* __OCRDMA_SLI_H__ */