blob: 21ec561edc999458c5a8d4f1a99be19e67070ca0 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007 Dave Airlied
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24/*
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
28 */
29
Ben Skeggsfdb751e2014-08-10 04:10:23 +100030#include <linux/dma-mapping.h>
Chris Metcalf3e2b7562013-02-01 13:44:33 -050031#include <linux/swiotlb.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100032
Ben Skeggsebb945a2012-07-20 08:17:34 +100033#include "nouveau_drm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100034#include "nouveau_dma.h"
Ben Skeggsd375e7d52012-04-30 13:30:00 +100035#include "nouveau_fence.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100036
Ben Skeggsebb945a2012-07-20 08:17:34 +100037#include "nouveau_bo.h"
38#include "nouveau_ttm.h"
39#include "nouveau_gem.h"
Maarten Maathuisa5106042009-12-26 21:46:36 +010040
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100041/*
42 * NV10-NV40 tiling helpers
43 */
44
45static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100046nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
47 u32 addr, u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100048{
Ben Skeggs77145f12012-07-31 16:16:21 +100049 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100050 int i = reg - drm->tile.reg;
Ben Skeggs967e7bd2014-08-10 04:10:22 +100051 struct nouveau_fb *pfb = nvkm_fb(&drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +100052 struct nouveau_fb_tile *tile = &pfb->tile.region[i];
53 struct nouveau_engine *engine;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100054
Ben Skeggsebb945a2012-07-20 08:17:34 +100055 nouveau_fence_unref(&reg->fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100056
57 if (tile->pitch)
Ben Skeggsebb945a2012-07-20 08:17:34 +100058 pfb->tile.fini(pfb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100059
60 if (pitch)
Ben Skeggsebb945a2012-07-20 08:17:34 +100061 pfb->tile.init(pfb, i, addr, size, pitch, flags, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100062
Ben Skeggsebb945a2012-07-20 08:17:34 +100063 pfb->tile.prog(pfb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100064
Ben Skeggsebb945a2012-07-20 08:17:34 +100065 if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_GR)))
66 engine->tile_prog(engine, i);
67 if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_MPEG)))
68 engine->tile_prog(engine, i);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100069}
70
Ben Skeggsebb945a2012-07-20 08:17:34 +100071static struct nouveau_drm_tile *
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100072nv10_bo_get_tile_region(struct drm_device *dev, int i)
73{
Ben Skeggs77145f12012-07-31 16:16:21 +100074 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100075 struct nouveau_drm_tile *tile = &drm->tile.reg[i];
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100076
Ben Skeggsebb945a2012-07-20 08:17:34 +100077 spin_lock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100078
79 if (!tile->used &&
80 (!tile->fence || nouveau_fence_done(tile->fence)))
81 tile->used = true;
82 else
83 tile = NULL;
84
Ben Skeggsebb945a2012-07-20 08:17:34 +100085 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100086 return tile;
87}
88
89static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100090nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +020091 struct fence *fence)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100092{
Ben Skeggs77145f12012-07-31 16:16:21 +100093 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100094
95 if (tile) {
Ben Skeggsebb945a2012-07-20 08:17:34 +100096 spin_lock(&drm->tile.lock);
Maarten Lankhorst809e9442014-04-09 16:19:30 +020097 tile->fence = (struct nouveau_fence *)fence_get(fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100098 tile->used = false;
Ben Skeggsebb945a2012-07-20 08:17:34 +100099 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000100 }
101}
102
Ben Skeggsebb945a2012-07-20 08:17:34 +1000103static struct nouveau_drm_tile *
104nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
105 u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000106{
Ben Skeggs77145f12012-07-31 16:16:21 +1000107 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000108 struct nouveau_fb *pfb = nvkm_fb(&drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000109 struct nouveau_drm_tile *tile, *found = NULL;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000110 int i;
111
Ben Skeggsebb945a2012-07-20 08:17:34 +1000112 for (i = 0; i < pfb->tile.regions; i++) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000113 tile = nv10_bo_get_tile_region(dev, i);
114
115 if (pitch && !found) {
116 found = tile;
117 continue;
118
Ben Skeggsebb945a2012-07-20 08:17:34 +1000119 } else if (tile && pfb->tile.region[i].pitch) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000120 /* Kill an unused tile region. */
121 nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
122 }
123
124 nv10_bo_put_tile_region(dev, tile, NULL);
125 }
126
127 if (found)
128 nv10_bo_update_tile_region(dev, found, addr, size,
129 pitch, flags);
130 return found;
131}
132
Ben Skeggs6ee73862009-12-11 19:24:15 +1000133static void
134nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
135{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000136 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
137 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000138 struct nouveau_bo *nvbo = nouveau_bo(bo);
139
David Herrmann55fb74a2013-10-02 10:15:17 +0200140 if (unlikely(nvbo->gem.filp))
Ben Skeggs6ee73862009-12-11 19:24:15 +1000141 DRM_ERROR("bo %p still attached to GEM object\n", bo);
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200142 WARN_ON(nvbo->pin_refcnt > 0);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000143 nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000144 kfree(nvbo);
145}
146
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100147static void
Ben Skeggsdb5c8e22011-02-10 13:41:01 +1000148nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
Ben Skeggsf91bac52011-06-06 14:15:46 +1000149 int *align, int *size)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100150{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000151 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000152 struct nvif_device *device = &drm->device;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100153
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000154 if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000155 if (nvbo->tile_mode) {
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000156 if (device->info.chipset >= 0x40) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100157 *align = 65536;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000158 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100159
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000160 } else if (device->info.chipset >= 0x30) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100161 *align = 32768;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000162 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100163
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000164 } else if (device->info.chipset >= 0x20) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100165 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000166 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100167
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000168 } else if (device->info.chipset >= 0x10) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100169 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000170 *size = roundup(*size, 32 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100171 }
172 }
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000173 } else {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000174 *size = roundup(*size, (1 << nvbo->page_shift));
175 *align = max((1 << nvbo->page_shift), *align);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100176 }
177
Maarten Maathuis1c7059e2009-12-25 18:51:17 +0100178 *size = roundup(*size, PAGE_SIZE);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100179}
180
Ben Skeggs6ee73862009-12-11 19:24:15 +1000181int
Ben Skeggs7375c952011-06-07 14:21:29 +1000182nouveau_bo_new(struct drm_device *dev, int size, int align,
183 uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +0100184 struct sg_table *sg, struct reservation_object *robj,
Ben Skeggs7375c952011-06-07 14:21:29 +1000185 struct nouveau_bo **pnvbo)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000186{
Ben Skeggs77145f12012-07-31 16:16:21 +1000187 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000188 struct nouveau_bo *nvbo;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500189 size_t acc_size;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000190 int ret;
Dave Airlie22b33e82012-04-02 11:53:06 +0100191 int type = ttm_bo_type_device;
Maarten Lankhorst35095f72013-07-27 10:17:12 +0200192 int lpg_shift = 12;
193 int max_size;
194
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000195 if (drm->client.vm)
196 lpg_shift = drm->client.vm->vmm->lpg_shift;
Maarten Lankhorst35095f72013-07-27 10:17:12 +0200197 max_size = INT_MAX & ~((1 << lpg_shift) - 1);
Maarten Lankhorst0108bc82013-07-07 10:40:19 +0200198
199 if (size <= 0 || size > max_size) {
Ben Skeggsfa2bade2014-08-10 04:10:22 +1000200 NV_WARN(drm, "skipped size %x\n", (u32)size);
Maarten Lankhorst0108bc82013-07-07 10:40:19 +0200201 return -EINVAL;
202 }
Dave Airlie22b33e82012-04-02 11:53:06 +0100203
204 if (sg)
205 type = ttm_bo_type_sg;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000206
207 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
208 if (!nvbo)
209 return -ENOMEM;
210 INIT_LIST_HEAD(&nvbo->head);
211 INIT_LIST_HEAD(&nvbo->entry);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000212 INIT_LIST_HEAD(&nvbo->vma_list);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000213 nvbo->tile_mode = tile_mode;
214 nvbo->tile_flags = tile_flags;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000215 nvbo->bo.bdev = &drm->ttm.bdev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000216
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900217 if (!nv_device_is_cpu_coherent(nvkm_device(&drm->device)))
218 nvbo->force_coherent = flags & TTM_PL_FLAG_UNCACHED;
219
Ben Skeggsf91bac52011-06-06 14:15:46 +1000220 nvbo->page_shift = 12;
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000221 if (drm->client.vm) {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000222 if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000223 nvbo->page_shift = drm->client.vm->vmm->lpg_shift;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000224 }
225
226 nouveau_bo_fixup_align(nvbo, flags, &align, &size);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000227 nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
228 nouveau_bo_placement_set(nvbo, flags, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000229
Ben Skeggsebb945a2012-07-20 08:17:34 +1000230 acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500231 sizeof(struct nouveau_bo));
232
Ben Skeggsebb945a2012-07-20 08:17:34 +1000233 ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
Dave Airlie22b33e82012-04-02 11:53:06 +0100234 type, &nvbo->placement,
Marcin Slusarz0b91c4a2012-11-06 21:49:51 +0000235 align >> PAGE_SHIFT, false, NULL, acc_size, sg,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +0100236 robj, nouveau_bo_del_ttm);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000237 if (ret) {
238 /* ttm will call nouveau_bo_del_ttm if it fails.. */
239 return ret;
240 }
241
Ben Skeggs6ee73862009-12-11 19:24:15 +1000242 *pnvbo = nvbo;
243 return 0;
244}
245
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100246static void
Christian Königf1217ed2014-08-27 13:16:04 +0200247set_placement_list(struct ttm_place *pl, unsigned *n, uint32_t type, uint32_t flags)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000248{
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100249 *n = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000250
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100251 if (type & TTM_PL_FLAG_VRAM)
Christian Königf1217ed2014-08-27 13:16:04 +0200252 pl[(*n)++].flags = TTM_PL_FLAG_VRAM | flags;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100253 if (type & TTM_PL_FLAG_TT)
Christian Königf1217ed2014-08-27 13:16:04 +0200254 pl[(*n)++].flags = TTM_PL_FLAG_TT | flags;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100255 if (type & TTM_PL_FLAG_SYSTEM)
Christian Königf1217ed2014-08-27 13:16:04 +0200256 pl[(*n)++].flags = TTM_PL_FLAG_SYSTEM | flags;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100257}
Ben Skeggs37cb3e082009-12-16 16:22:42 +1000258
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200259static void
260set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
261{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000262 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggsf392ec42014-08-10 04:10:28 +1000263 u32 vram_pages = drm->device.info.ram_size >> PAGE_SHIFT;
Christian Königf1217ed2014-08-27 13:16:04 +0200264 unsigned i, fpfn, lpfn;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200265
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000266 if (drm->device.info.family == NV_DEVICE_INFO_V0_CELSIUS &&
Francisco Jerez812f2192011-02-03 01:49:33 +0100267 nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
Francisco Jerez4beb1162011-11-06 21:21:28 +0100268 nvbo->bo.mem.num_pages < vram_pages / 4) {
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200269 /*
270 * Make sure that the color and depth buffers are handled
271 * by independent memory controller units. Up to a 9x
272 * speed up when alpha-blending and depth-test are enabled
273 * at the same time.
274 */
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200275 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
Christian Königf1217ed2014-08-27 13:16:04 +0200276 fpfn = vram_pages / 2;
277 lpfn = ~0;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200278 } else {
Christian Königf1217ed2014-08-27 13:16:04 +0200279 fpfn = 0;
280 lpfn = vram_pages / 2;
281 }
282 for (i = 0; i < nvbo->placement.num_placement; ++i) {
283 nvbo->placements[i].fpfn = fpfn;
284 nvbo->placements[i].lpfn = lpfn;
285 }
286 for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
287 nvbo->busy_placements[i].fpfn = fpfn;
288 nvbo->busy_placements[i].lpfn = lpfn;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200289 }
290 }
291}
292
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100293void
294nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
295{
296 struct ttm_placement *pl = &nvbo->placement;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900297 uint32_t flags = (nvbo->force_coherent ? TTM_PL_FLAG_UNCACHED :
298 TTM_PL_MASK_CACHING) |
299 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100300
301 pl->placement = nvbo->placements;
302 set_placement_list(nvbo->placements, &pl->num_placement,
303 type, flags);
304
305 pl->busy_placement = nvbo->busy_placements;
306 set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
307 type | busy, flags);
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200308
309 set_placement_range(nvbo, type);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000310}
311
312int
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000313nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype, bool contig)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000314{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000315 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000316 struct ttm_buffer_object *bo = &nvbo->bo;
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000317 bool force = false, evict = false;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100318 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000319
Thierry Redingee3939e2014-07-21 13:15:51 +0200320 ret = ttm_bo_reserve(bo, false, false, false, NULL);
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100321 if (ret)
Ben Skeggs50ab2e52014-11-10 11:12:17 +1000322 return ret;
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100323
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000324 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA &&
325 memtype == TTM_PL_FLAG_VRAM && contig) {
326 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG) {
327 if (bo->mem.mem_type == TTM_PL_VRAM) {
328 struct nouveau_mem *mem = bo->mem.mm_node;
329 if (!list_is_singular(&mem->regions))
330 evict = true;
331 }
332 nvbo->tile_flags &= ~NOUVEAU_GEM_TILE_NONCONTIG;
333 force = true;
334 }
335 }
336
337 if (nvbo->pin_refcnt) {
338 if (!(memtype & (1 << bo->mem.mem_type)) || evict) {
339 NV_ERROR(drm, "bo %p pinned elsewhere: "
340 "0x%08x vs 0x%08x\n", bo,
341 1 << bo->mem.mem_type, memtype);
342 ret = -EBUSY;
343 }
344 nvbo->pin_refcnt++;
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100345 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000346 }
347
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000348 if (evict) {
349 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT, 0);
350 ret = nouveau_bo_validate(nvbo, false, false);
351 if (ret)
352 goto out;
353 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000354
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000355 nvbo->pin_refcnt++;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100356 nouveau_bo_placement_set(nvbo, memtype, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000357
Ben Skeggs50ab2e52014-11-10 11:12:17 +1000358 /* drop pin_refcnt temporarily, so we don't trip the assertion
359 * in nouveau_bo_move() that makes sure we're not trying to
360 * move a pinned buffer
361 */
362 nvbo->pin_refcnt--;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000363 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6aac6ce2014-11-06 14:34:31 +1000364 if (ret)
365 goto out;
Ben Skeggs50ab2e52014-11-10 11:12:17 +1000366 nvbo->pin_refcnt++;
Ben Skeggs6aac6ce2014-11-06 14:34:31 +1000367
368 switch (bo->mem.mem_type) {
369 case TTM_PL_VRAM:
370 drm->gem.vram_available -= bo->mem.size;
371 break;
372 case TTM_PL_TT:
373 drm->gem.gart_available -= bo->mem.size;
374 break;
375 default:
376 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000377 }
Alexandre Courbot5be5a152014-10-27 18:11:52 +0900378
Ben Skeggs6ee73862009-12-11 19:24:15 +1000379out:
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000380 if (force && ret)
381 nvbo->tile_flags |= NOUVEAU_GEM_TILE_NONCONTIG;
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100382 ttm_bo_unreserve(bo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000383 return ret;
384}
385
386int
387nouveau_bo_unpin(struct nouveau_bo *nvbo)
388{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000389 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000390 struct ttm_buffer_object *bo = &nvbo->bo;
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200391 int ret, ref;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000392
Thierry Redingee3939e2014-07-21 13:15:51 +0200393 ret = ttm_bo_reserve(bo, false, false, false, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000394 if (ret)
395 return ret;
396
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200397 ref = --nvbo->pin_refcnt;
398 WARN_ON_ONCE(ref < 0);
399 if (ref)
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100400 goto out;
401
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100402 nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000403
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000404 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000405 if (ret == 0) {
406 switch (bo->mem.mem_type) {
407 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000408 drm->gem.vram_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000409 break;
410 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000411 drm->gem.gart_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000412 break;
413 default:
414 break;
415 }
416 }
417
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100418out:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000419 ttm_bo_unreserve(bo);
420 return ret;
421}
422
423int
424nouveau_bo_map(struct nouveau_bo *nvbo)
425{
426 int ret;
427
Thierry Redingee3939e2014-07-21 13:15:51 +0200428 ret = ttm_bo_reserve(&nvbo->bo, false, false, false, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000429 if (ret)
430 return ret;
431
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900432 /*
433 * TTM buffers allocated using the DMA API already have a mapping, let's
434 * use it instead.
435 */
436 if (!nvbo->force_coherent)
437 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages,
438 &nvbo->kmap);
439
Ben Skeggs6ee73862009-12-11 19:24:15 +1000440 ttm_bo_unreserve(&nvbo->bo);
441 return ret;
442}
443
444void
445nouveau_bo_unmap(struct nouveau_bo *nvbo)
446{
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900447 if (!nvbo)
448 return;
449
450 /*
451 * TTM buffers allocated using the DMA API already had a coherent
452 * mapping which we used, no need to unmap.
453 */
454 if (!nvbo->force_coherent)
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000455 ttm_bo_kunmap(&nvbo->kmap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000456}
457
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900458void
459nouveau_bo_sync_for_device(struct nouveau_bo *nvbo)
460{
461 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
462 struct nouveau_device *device = nvkm_device(&drm->device);
463 struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
464 int i;
465
466 if (!ttm_dma)
467 return;
468
469 /* Don't waste time looping if the object is coherent */
470 if (nvbo->force_coherent)
471 return;
472
473 for (i = 0; i < ttm_dma->ttm.num_pages; i++)
474 dma_sync_single_for_device(nv_device_base(device),
475 ttm_dma->dma_address[i], PAGE_SIZE, DMA_TO_DEVICE);
476}
477
478void
479nouveau_bo_sync_for_cpu(struct nouveau_bo *nvbo)
480{
481 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
482 struct nouveau_device *device = nvkm_device(&drm->device);
483 struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
484 int i;
485
486 if (!ttm_dma)
487 return;
488
489 /* Don't waste time looping if the object is coherent */
490 if (nvbo->force_coherent)
491 return;
492
493 for (i = 0; i < ttm_dma->ttm.num_pages; i++)
494 dma_sync_single_for_cpu(nv_device_base(device),
495 ttm_dma->dma_address[i], PAGE_SIZE, DMA_FROM_DEVICE);
496}
497
Ben Skeggs7a45d762010-11-22 08:50:27 +1000498int
499nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000500 bool no_wait_gpu)
Ben Skeggs7a45d762010-11-22 08:50:27 +1000501{
502 int ret;
503
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000504 ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
505 interruptible, no_wait_gpu);
Ben Skeggs7a45d762010-11-22 08:50:27 +1000506 if (ret)
507 return ret;
508
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900509 nouveau_bo_sync_for_device(nvbo);
510
Ben Skeggs7a45d762010-11-22 08:50:27 +1000511 return 0;
512}
513
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900514static inline void *
515_nouveau_bo_mem_index(struct nouveau_bo *nvbo, unsigned index, void *mem, u8 sz)
516{
517 struct ttm_dma_tt *dma_tt;
518 u8 *m = mem;
519
520 index *= sz;
521
522 if (m) {
523 /* kmap'd address, return the corresponding offset */
524 m += index;
525 } else {
526 /* DMA-API mapping, lookup the right address */
527 dma_tt = (struct ttm_dma_tt *)nvbo->bo.ttm;
528 m = dma_tt->cpu_address[index / PAGE_SIZE];
529 m += index % PAGE_SIZE;
530 }
531
532 return m;
533}
534#define nouveau_bo_mem_index(o, i, m) _nouveau_bo_mem_index(o, i, m, sizeof(*m))
535
Ben Skeggs6ee73862009-12-11 19:24:15 +1000536u16
537nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
538{
539 bool is_iomem;
540 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900541
542 mem = nouveau_bo_mem_index(nvbo, index, mem);
543
Ben Skeggs6ee73862009-12-11 19:24:15 +1000544 if (is_iomem)
545 return ioread16_native((void __force __iomem *)mem);
546 else
547 return *mem;
548}
549
550void
551nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
552{
553 bool is_iomem;
554 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900555
556 mem = nouveau_bo_mem_index(nvbo, index, mem);
557
Ben Skeggs6ee73862009-12-11 19:24:15 +1000558 if (is_iomem)
559 iowrite16_native(val, (void __force __iomem *)mem);
560 else
561 *mem = val;
562}
563
564u32
565nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
566{
567 bool is_iomem;
568 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900569
570 mem = nouveau_bo_mem_index(nvbo, index, mem);
571
Ben Skeggs6ee73862009-12-11 19:24:15 +1000572 if (is_iomem)
573 return ioread32_native((void __force __iomem *)mem);
574 else
575 return *mem;
576}
577
578void
579nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
580{
581 bool is_iomem;
582 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900583
584 mem = nouveau_bo_mem_index(nvbo, index, mem);
585
Ben Skeggs6ee73862009-12-11 19:24:15 +1000586 if (is_iomem)
587 iowrite32_native(val, (void __force __iomem *)mem);
588 else
589 *mem = val;
590}
591
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400592static struct ttm_tt *
Ben Skeggsebb945a2012-07-20 08:17:34 +1000593nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
594 uint32_t page_flags, struct page *dummy_read)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000595{
Max Filippovdf1b4b92012-10-14 01:58:26 +0400596#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +1000597 struct nouveau_drm *drm = nouveau_bdev(bdev);
598 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000599
Ben Skeggsebb945a2012-07-20 08:17:34 +1000600 if (drm->agp.stat == ENABLED) {
601 return ttm_agp_tt_create(bdev, dev->agp->bridge, size,
602 page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000603 }
Max Filippovdf1b4b92012-10-14 01:58:26 +0400604#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000605
Ben Skeggsebb945a2012-07-20 08:17:34 +1000606 return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000607}
608
609static int
610nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
611{
612 /* We'll do this from user space. */
613 return 0;
614}
615
616static int
617nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
618 struct ttm_mem_type_manager *man)
619{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000620 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000621
622 switch (type) {
623 case TTM_PL_SYSTEM:
624 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
625 man->available_caching = TTM_PL_MASK_CACHING;
626 man->default_caching = TTM_PL_FLAG_CACHED;
627 break;
628 case TTM_PL_VRAM:
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900629 man->flags = TTM_MEMTYPE_FLAG_FIXED |
630 TTM_MEMTYPE_FLAG_MAPPABLE;
631 man->available_caching = TTM_PL_FLAG_UNCACHED |
632 TTM_PL_FLAG_WC;
633 man->default_caching = TTM_PL_FLAG_WC;
634
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000635 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900636 /* Some BARs do not support being ioremapped WC */
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000637 if (nvkm_bar(&drm->device)->iomap_uncached) {
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900638 man->available_caching = TTM_PL_FLAG_UNCACHED;
639 man->default_caching = TTM_PL_FLAG_UNCACHED;
640 }
641
Ben Skeggs573a2a32010-08-25 15:26:04 +1000642 man->func = &nouveau_vram_manager;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000643 man->io_reserve_fastpath = false;
644 man->use_io_reserve_lru = true;
645 } else {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000646 man->func = &ttm_bo_manager_func;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000647 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000648 break;
649 case TTM_PL_TT:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000650 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA)
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000651 man->func = &nouveau_gart_manager;
652 else
Ben Skeggsebb945a2012-07-20 08:17:34 +1000653 if (drm->agp.stat != ENABLED)
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000654 man->func = &nv04_gart_manager;
655 else
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000656 man->func = &ttm_bo_manager_func;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000657
658 if (drm->agp.stat == ENABLED) {
Jerome Glissef32f02f2010-04-09 14:39:25 +0200659 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Francisco Jereza3d487e2010-11-20 22:11:22 +0100660 man->available_caching = TTM_PL_FLAG_UNCACHED |
661 TTM_PL_FLAG_WC;
662 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000663 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000664 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
665 TTM_MEMTYPE_FLAG_CMA;
666 man->available_caching = TTM_PL_MASK_CACHING;
667 man->default_caching = TTM_PL_FLAG_CACHED;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000668 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000669
Ben Skeggs6ee73862009-12-11 19:24:15 +1000670 break;
671 default:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000672 return -EINVAL;
673 }
674 return 0;
675}
676
677static void
678nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
679{
680 struct nouveau_bo *nvbo = nouveau_bo(bo);
681
682 switch (bo->mem.mem_type) {
Francisco Jerez22fbd532009-12-11 18:40:17 +0100683 case TTM_PL_VRAM:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100684 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
685 TTM_PL_FLAG_SYSTEM);
Francisco Jerez22fbd532009-12-11 18:40:17 +0100686 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000687 default:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100688 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000689 break;
690 }
Francisco Jerez22fbd532009-12-11 18:40:17 +0100691
692 *pl = nvbo->placement;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000693}
694
695
Ben Skeggs6ee73862009-12-11 19:24:15 +1000696static int
Ben Skeggs49981042012-08-06 19:38:25 +1000697nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
698{
699 int ret = RING_SPACE(chan, 2);
700 if (ret == 0) {
701 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
Ben Skeggs00fc6f62013-07-09 14:20:15 +1000702 OUT_RING (chan, handle & 0x0000ffff);
Ben Skeggs49981042012-08-06 19:38:25 +1000703 FIRE_RING (chan);
704 }
705 return ret;
706}
707
708static int
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000709nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
710 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
711{
712 struct nouveau_mem *node = old_mem->mm_node;
713 int ret = RING_SPACE(chan, 10);
714 if (ret == 0) {
Ben Skeggs6d597022012-04-01 21:09:13 +1000715 BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000716 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
717 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
718 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
719 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
720 OUT_RING (chan, PAGE_SIZE);
721 OUT_RING (chan, PAGE_SIZE);
722 OUT_RING (chan, PAGE_SIZE);
723 OUT_RING (chan, new_mem->num_pages);
Ben Skeggs6d597022012-04-01 21:09:13 +1000724 BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000725 }
726 return ret;
727}
728
729static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000730nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
731{
732 int ret = RING_SPACE(chan, 2);
733 if (ret == 0) {
734 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
735 OUT_RING (chan, handle);
736 }
737 return ret;
738}
739
740static int
Ben Skeggs1a460982012-05-04 15:17:28 +1000741nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
742 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
743{
744 struct nouveau_mem *node = old_mem->mm_node;
745 u64 src_offset = node->vma[0].offset;
746 u64 dst_offset = node->vma[1].offset;
747 u32 page_count = new_mem->num_pages;
748 int ret;
749
750 page_count = new_mem->num_pages;
751 while (page_count) {
752 int line_count = (page_count > 8191) ? 8191 : page_count;
753
754 ret = RING_SPACE(chan, 11);
755 if (ret)
756 return ret;
757
758 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
759 OUT_RING (chan, upper_32_bits(src_offset));
760 OUT_RING (chan, lower_32_bits(src_offset));
761 OUT_RING (chan, upper_32_bits(dst_offset));
762 OUT_RING (chan, lower_32_bits(dst_offset));
763 OUT_RING (chan, PAGE_SIZE);
764 OUT_RING (chan, PAGE_SIZE);
765 OUT_RING (chan, PAGE_SIZE);
766 OUT_RING (chan, line_count);
767 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
768 OUT_RING (chan, 0x00000110);
769
770 page_count -= line_count;
771 src_offset += (PAGE_SIZE * line_count);
772 dst_offset += (PAGE_SIZE * line_count);
773 }
774
775 return 0;
776}
777
778static int
Ben Skeggs183720b2010-12-09 15:17:10 +1000779nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
780 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
781{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000782 struct nouveau_mem *node = old_mem->mm_node;
783 u64 src_offset = node->vma[0].offset;
784 u64 dst_offset = node->vma[1].offset;
Ben Skeggs183720b2010-12-09 15:17:10 +1000785 u32 page_count = new_mem->num_pages;
786 int ret;
787
Ben Skeggs183720b2010-12-09 15:17:10 +1000788 page_count = new_mem->num_pages;
789 while (page_count) {
790 int line_count = (page_count > 2047) ? 2047 : page_count;
791
792 ret = RING_SPACE(chan, 12);
793 if (ret)
794 return ret;
795
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000796 BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
Ben Skeggs183720b2010-12-09 15:17:10 +1000797 OUT_RING (chan, upper_32_bits(dst_offset));
798 OUT_RING (chan, lower_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000799 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
Ben Skeggs183720b2010-12-09 15:17:10 +1000800 OUT_RING (chan, upper_32_bits(src_offset));
801 OUT_RING (chan, lower_32_bits(src_offset));
802 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
803 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
804 OUT_RING (chan, PAGE_SIZE); /* line_length */
805 OUT_RING (chan, line_count);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000806 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
Ben Skeggs183720b2010-12-09 15:17:10 +1000807 OUT_RING (chan, 0x00100110);
808
809 page_count -= line_count;
810 src_offset += (PAGE_SIZE * line_count);
811 dst_offset += (PAGE_SIZE * line_count);
812 }
813
814 return 0;
815}
816
817static int
Ben Skeggsfdf53242012-05-04 15:15:12 +1000818nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
819 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
820{
821 struct nouveau_mem *node = old_mem->mm_node;
822 u64 src_offset = node->vma[0].offset;
823 u64 dst_offset = node->vma[1].offset;
824 u32 page_count = new_mem->num_pages;
825 int ret;
826
827 page_count = new_mem->num_pages;
828 while (page_count) {
829 int line_count = (page_count > 8191) ? 8191 : page_count;
830
831 ret = RING_SPACE(chan, 11);
832 if (ret)
833 return ret;
834
835 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
836 OUT_RING (chan, upper_32_bits(src_offset));
837 OUT_RING (chan, lower_32_bits(src_offset));
838 OUT_RING (chan, upper_32_bits(dst_offset));
839 OUT_RING (chan, lower_32_bits(dst_offset));
840 OUT_RING (chan, PAGE_SIZE);
841 OUT_RING (chan, PAGE_SIZE);
842 OUT_RING (chan, PAGE_SIZE);
843 OUT_RING (chan, line_count);
844 BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
845 OUT_RING (chan, 0x00000110);
846
847 page_count -= line_count;
848 src_offset += (PAGE_SIZE * line_count);
849 dst_offset += (PAGE_SIZE * line_count);
850 }
851
852 return 0;
853}
854
855static int
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000856nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
857 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
858{
859 struct nouveau_mem *node = old_mem->mm_node;
860 int ret = RING_SPACE(chan, 7);
861 if (ret == 0) {
862 BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
863 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
864 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
865 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
866 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
867 OUT_RING (chan, 0x00000000 /* COPY */);
868 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
869 }
870 return ret;
871}
872
873static int
Ben Skeggs4c193d22012-05-04 14:21:15 +1000874nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
875 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
876{
877 struct nouveau_mem *node = old_mem->mm_node;
878 int ret = RING_SPACE(chan, 7);
879 if (ret == 0) {
880 BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
881 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
882 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
883 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
884 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
885 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
886 OUT_RING (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
887 }
888 return ret;
889}
890
891static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000892nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
893{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000894 int ret = RING_SPACE(chan, 6);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000895 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000896 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
897 OUT_RING (chan, handle);
898 BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000899 OUT_RING (chan, chan->drm->ntfy.handle);
900 OUT_RING (chan, chan->vram.handle);
901 OUT_RING (chan, chan->vram.handle);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000902 }
903
904 return ret;
905}
906
907static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000908nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
909 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000910{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000911 struct nouveau_mem *node = old_mem->mm_node;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000912 u64 length = (new_mem->num_pages << PAGE_SHIFT);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000913 u64 src_offset = node->vma[0].offset;
914 u64 dst_offset = node->vma[1].offset;
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100915 int src_tiled = !!node->memtype;
916 int dst_tiled = !!((struct nouveau_mem *)new_mem->mm_node)->memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000917 int ret;
918
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000919 while (length) {
920 u32 amount, stride, height;
921
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100922 ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
923 if (ret)
924 return ret;
925
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000926 amount = min(length, (u64)(4 * 1024 * 1024));
927 stride = 16 * 4;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000928 height = amount / stride;
929
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100930 if (src_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000931 BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000932 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000933 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000934 OUT_RING (chan, stride);
935 OUT_RING (chan, height);
936 OUT_RING (chan, 1);
937 OUT_RING (chan, 0);
938 OUT_RING (chan, 0);
939 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000940 BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000941 OUT_RING (chan, 1);
942 }
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100943 if (dst_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000944 BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000945 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000946 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000947 OUT_RING (chan, stride);
948 OUT_RING (chan, height);
949 OUT_RING (chan, 1);
950 OUT_RING (chan, 0);
951 OUT_RING (chan, 0);
952 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000953 BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000954 OUT_RING (chan, 1);
955 }
956
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000957 BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000958 OUT_RING (chan, upper_32_bits(src_offset));
959 OUT_RING (chan, upper_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000960 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000961 OUT_RING (chan, lower_32_bits(src_offset));
962 OUT_RING (chan, lower_32_bits(dst_offset));
963 OUT_RING (chan, stride);
964 OUT_RING (chan, stride);
965 OUT_RING (chan, stride);
966 OUT_RING (chan, height);
967 OUT_RING (chan, 0x00000101);
968 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000969 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000970 OUT_RING (chan, 0);
971
972 length -= amount;
973 src_offset += amount;
974 dst_offset += amount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000975 }
976
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000977 return 0;
978}
979
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000980static int
981nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
982{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000983 int ret = RING_SPACE(chan, 4);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000984 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000985 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
986 OUT_RING (chan, handle);
987 BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000988 OUT_RING (chan, chan->drm->ntfy.handle);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000989 }
990
991 return ret;
992}
993
Ben Skeggsa6704782011-02-16 09:10:20 +1000994static inline uint32_t
995nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
996 struct nouveau_channel *chan, struct ttm_mem_reg *mem)
997{
998 if (mem->mem_type == TTM_PL_TT)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000999 return NvDmaTT;
Ben Skeggsf45f55c2014-08-10 04:10:23 +10001000 return chan->vram.handle;
Ben Skeggsa6704782011-02-16 09:10:20 +10001001}
1002
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001003static int
1004nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
1005 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
1006{
Ben Skeggsd961db72010-08-05 10:48:18 +10001007 u32 src_offset = old_mem->start << PAGE_SHIFT;
1008 u32 dst_offset = new_mem->start << PAGE_SHIFT;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001009 u32 page_count = new_mem->num_pages;
1010 int ret;
1011
1012 ret = RING_SPACE(chan, 3);
1013 if (ret)
1014 return ret;
1015
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001016 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001017 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
1018 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));
1019
Ben Skeggs6ee73862009-12-11 19:24:15 +10001020 page_count = new_mem->num_pages;
1021 while (page_count) {
1022 int line_count = (page_count > 2047) ? 2047 : page_count;
1023
Ben Skeggs6ee73862009-12-11 19:24:15 +10001024 ret = RING_SPACE(chan, 11);
1025 if (ret)
1026 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001027
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001028 BEGIN_NV04(chan, NvSubCopy,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001029 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001030 OUT_RING (chan, src_offset);
1031 OUT_RING (chan, dst_offset);
1032 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
1033 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
1034 OUT_RING (chan, PAGE_SIZE); /* line_length */
1035 OUT_RING (chan, line_count);
1036 OUT_RING (chan, 0x00000101);
1037 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001038 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001039 OUT_RING (chan, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001040
1041 page_count -= line_count;
1042 src_offset += (PAGE_SIZE * line_count);
1043 dst_offset += (PAGE_SIZE * line_count);
1044 }
1045
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001046 return 0;
1047}
1048
1049static int
Ben Skeggs3c57d852013-11-22 10:35:25 +10001050nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
1051 struct ttm_mem_reg *mem)
Ben Skeggsd2f966662011-06-06 20:54:42 +10001052{
Ben Skeggs3c57d852013-11-22 10:35:25 +10001053 struct nouveau_mem *old_node = bo->mem.mm_node;
1054 struct nouveau_mem *new_node = mem->mm_node;
1055 u64 size = (u64)mem->num_pages << PAGE_SHIFT;
Ben Skeggsd2f966662011-06-06 20:54:42 +10001056 int ret;
1057
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +10001058 ret = nouveau_vm_get(drm->client.vm, size, old_node->page_shift,
Ben Skeggs3c57d852013-11-22 10:35:25 +10001059 NV_MEM_ACCESS_RW, &old_node->vma[0]);
Ben Skeggsd2f966662011-06-06 20:54:42 +10001060 if (ret)
1061 return ret;
1062
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +10001063 ret = nouveau_vm_get(drm->client.vm, size, new_node->page_shift,
Ben Skeggs3c57d852013-11-22 10:35:25 +10001064 NV_MEM_ACCESS_RW, &old_node->vma[1]);
1065 if (ret) {
1066 nouveau_vm_put(&old_node->vma[0]);
1067 return ret;
1068 }
1069
1070 nouveau_vm_map(&old_node->vma[0], old_node);
1071 nouveau_vm_map(&old_node->vma[1], new_node);
Ben Skeggsd2f966662011-06-06 20:54:42 +10001072 return 0;
1073}
1074
1075static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001076nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001077 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001078{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001079 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Dave Jones1934a2a2013-09-17 17:26:34 -04001080 struct nouveau_channel *chan = drm->ttm.chan;
Ben Skeggs0ad72862014-08-10 04:10:22 +10001081 struct nouveau_cli *cli = (void *)nvif_client(&chan->device->base);
Ben Skeggs35b81412013-11-22 10:39:57 +10001082 struct nouveau_fence *fence;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001083 int ret;
1084
Ben Skeggsd2f966662011-06-06 20:54:42 +10001085 /* create temporary vmas for the transfer and attach them to the
1086 * old nouveau_mem node, these will get cleaned up after ttm has
1087 * destroyed the ttm_mem_reg
Ben Skeggs3425df42011-02-10 11:22:12 +10001088 */
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001089 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs3c57d852013-11-22 10:35:25 +10001090 ret = nouveau_bo_move_prep(drm, bo, new_mem);
Ben Skeggsd2f966662011-06-06 20:54:42 +10001091 if (ret)
Ben Skeggs3c57d852013-11-22 10:35:25 +10001092 return ret;
Ben Skeggs3425df42011-02-10 11:22:12 +10001093 }
1094
Ben Skeggs0ad72862014-08-10 04:10:22 +10001095 mutex_lock_nested(&cli->mutex, SINGLE_DEPTH_NESTING);
Maarten Lankhorste3be4c22014-09-16 11:15:07 +02001096 ret = nouveau_fence_sync(nouveau_bo(bo), chan, true, intr);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001097 if (ret == 0) {
Ben Skeggs35b81412013-11-22 10:39:57 +10001098 ret = drm->ttm.move(chan, bo, &bo->mem, new_mem);
1099 if (ret == 0) {
1100 ret = nouveau_fence_new(chan, false, &fence);
1101 if (ret == 0) {
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +02001102 ret = ttm_bo_move_accel_cleanup(bo,
1103 &fence->base,
Ben Skeggs35b81412013-11-22 10:39:57 +10001104 evict,
1105 no_wait_gpu,
1106 new_mem);
1107 nouveau_fence_unref(&fence);
1108 }
1109 }
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001110 }
Ben Skeggs0ad72862014-08-10 04:10:22 +10001111 mutex_unlock(&cli->mutex);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001112 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001113}
1114
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001115void
Ben Skeggs49981042012-08-06 19:38:25 +10001116nouveau_bo_move_init(struct nouveau_drm *drm)
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001117{
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001118 static const struct {
1119 const char *name;
Ben Skeggs1a460982012-05-04 15:17:28 +10001120 int engine;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001121 u32 oclass;
1122 int (*exec)(struct nouveau_channel *,
1123 struct ttm_buffer_object *,
1124 struct ttm_mem_reg *, struct ttm_mem_reg *);
1125 int (*init)(struct nouveau_channel *, u32 handle);
1126 } _methods[] = {
Ben Skeggs00fc6f62013-07-09 14:20:15 +10001127 { "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
Ben Skeggs49981042012-08-06 19:38:25 +10001128 { "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs1a460982012-05-04 15:17:28 +10001129 { "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
1130 { "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
1131 { "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
1132 { "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
1133 { "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
1134 { "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
1135 { "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
Ben Skeggs5490e5d2012-05-04 14:34:16 +10001136 {},
Ben Skeggs1a460982012-05-04 15:17:28 +10001137 { "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001138 }, *mthd = _methods;
1139 const char *name = "CPU";
1140 int ret;
1141
1142 do {
Ben Skeggs49981042012-08-06 19:38:25 +10001143 struct nouveau_channel *chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001144
Ben Skeggs00fc6f62013-07-09 14:20:15 +10001145 if (mthd->engine)
Ben Skeggs49981042012-08-06 19:38:25 +10001146 chan = drm->cechan;
1147 else
1148 chan = drm->channel;
1149 if (chan == NULL)
1150 continue;
1151
Ben Skeggs0ad72862014-08-10 04:10:22 +10001152 ret = nvif_object_init(chan->object, NULL,
1153 mthd->oclass | (mthd->engine << 16),
1154 mthd->oclass, NULL, 0,
1155 &drm->ttm.copy);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001156 if (ret == 0) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10001157 ret = mthd->init(chan, drm->ttm.copy.handle);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001158 if (ret) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10001159 nvif_object_fini(&drm->ttm.copy);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001160 continue;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001161 }
Ben Skeggsebb945a2012-07-20 08:17:34 +10001162
1163 drm->ttm.move = mthd->exec;
Ben Skeggs1bb3f6a2013-07-08 10:40:35 +10001164 drm->ttm.chan = chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001165 name = mthd->name;
1166 break;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001167 }
1168 } while ((++mthd)->exec);
1169
Ben Skeggsebb945a2012-07-20 08:17:34 +10001170 NV_INFO(drm, "MM: using %s for buffer copies\n", name);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001171}
1172
Ben Skeggs6ee73862009-12-11 19:24:15 +10001173static int
1174nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001175 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001176{
Christian Königf1217ed2014-08-27 13:16:04 +02001177 struct ttm_place placement_memtype = {
1178 .fpfn = 0,
1179 .lpfn = 0,
1180 .flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
1181 };
Ben Skeggs6ee73862009-12-11 19:24:15 +10001182 struct ttm_placement placement;
1183 struct ttm_mem_reg tmp_mem;
1184 int ret;
1185
Ben Skeggs6ee73862009-12-11 19:24:15 +10001186 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001187 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001188
1189 tmp_mem = *new_mem;
1190 tmp_mem.mm_node = NULL;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001191 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001192 if (ret)
1193 return ret;
1194
1195 ret = ttm_tt_bind(bo->ttm, &tmp_mem);
1196 if (ret)
1197 goto out;
1198
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001199 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001200 if (ret)
1201 goto out;
1202
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001203 ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001204out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001205 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001206 return ret;
1207}
1208
1209static int
1210nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001211 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001212{
Christian Königf1217ed2014-08-27 13:16:04 +02001213 struct ttm_place placement_memtype = {
1214 .fpfn = 0,
1215 .lpfn = 0,
1216 .flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
1217 };
Ben Skeggs6ee73862009-12-11 19:24:15 +10001218 struct ttm_placement placement;
1219 struct ttm_mem_reg tmp_mem;
1220 int ret;
1221
Ben Skeggs6ee73862009-12-11 19:24:15 +10001222 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001223 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001224
1225 tmp_mem = *new_mem;
1226 tmp_mem.mm_node = NULL;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001227 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001228 if (ret)
1229 return ret;
1230
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001231 ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001232 if (ret)
1233 goto out;
1234
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001235 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001236 if (ret)
1237 goto out;
1238
1239out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001240 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001241 return ret;
1242}
1243
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001244static void
1245nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
1246{
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001247 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001248 struct nouveau_vma *vma;
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001249
Ben Skeggs9f1feed2012-01-25 15:34:22 +10001250 /* ttm can now (stupidly) pass the driver bos it didn't create... */
1251 if (bo->destroy != nouveau_bo_del_ttm)
1252 return;
1253
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001254 list_for_each_entry(vma, &nvbo->vma_list, head) {
Ben Skeggs2e2cfbe2013-11-15 11:56:49 +10001255 if (new_mem && new_mem->mem_type != TTM_PL_SYSTEM &&
1256 (new_mem->mem_type == TTM_PL_VRAM ||
1257 nvbo->page_shift != vma->vm->vmm->lpg_shift)) {
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001258 nouveau_vm_map(vma, new_mem->mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001259 } else {
1260 nouveau_vm_unmap(vma);
1261 }
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001262 }
1263}
1264
Ben Skeggs6ee73862009-12-11 19:24:15 +10001265static int
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001266nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001267 struct nouveau_drm_tile **new_tile)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001268{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001269 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1270 struct drm_device *dev = drm->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001271 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001272 u64 offset = new_mem->start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001273
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001274 *new_tile = NULL;
1275 if (new_mem->mem_type != TTM_PL_VRAM)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001276 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001277
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001278 if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +10001279 *new_tile = nv10_bo_set_tiling(dev, offset, new_mem->size,
Francisco Jereza5cf68b2010-10-24 16:14:41 +02001280 nvbo->tile_mode,
1281 nvbo->tile_flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001282 }
1283
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001284 return 0;
1285}
Ben Skeggs6ee73862009-12-11 19:24:15 +10001286
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001287static void
1288nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001289 struct nouveau_drm_tile *new_tile,
1290 struct nouveau_drm_tile **old_tile)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001291{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001292 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1293 struct drm_device *dev = drm->dev;
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +02001294 struct fence *fence = reservation_object_get_excl(bo->resv);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001295
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +02001296 nv10_bo_put_tile_region(dev, *old_tile, fence);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001297 *old_tile = new_tile;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001298}
1299
1300static int
1301nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001302 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001303{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001304 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001305 struct nouveau_bo *nvbo = nouveau_bo(bo);
1306 struct ttm_mem_reg *old_mem = &bo->mem;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001307 struct nouveau_drm_tile *new_tile = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001308 int ret = 0;
1309
Alexandre Courbot5be5a152014-10-27 18:11:52 +09001310 if (nvbo->pin_refcnt)
1311 NV_WARN(drm, "Moving pinned object %p!\n", nvbo);
1312
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001313 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001314 ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
1315 if (ret)
1316 return ret;
1317 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001318
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001319 /* Fake bo copy. */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001320 if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
1321 BUG_ON(bo->mem.mm_node != NULL);
1322 bo->mem = *new_mem;
1323 new_mem->mm_node = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001324 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001325 }
1326
Ben Skeggscef9e992013-11-22 10:52:54 +10001327 /* Hardware assisted copy. */
1328 if (drm->ttm.move) {
1329 if (new_mem->mem_type == TTM_PL_SYSTEM)
1330 ret = nouveau_bo_move_flipd(bo, evict, intr,
1331 no_wait_gpu, new_mem);
1332 else if (old_mem->mem_type == TTM_PL_SYSTEM)
1333 ret = nouveau_bo_move_flips(bo, evict, intr,
1334 no_wait_gpu, new_mem);
1335 else
1336 ret = nouveau_bo_move_m2mf(bo, evict, intr,
1337 no_wait_gpu, new_mem);
1338 if (!ret)
1339 goto out;
Ben Skeggsb8a6a802010-08-27 11:55:43 +10001340 }
1341
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001342 /* Fallback to software copy. */
Ben Skeggscef9e992013-11-22 10:52:54 +10001343 ret = ttm_bo_wait(bo, true, intr, no_wait_gpu);
Ben Skeggscef9e992013-11-22 10:52:54 +10001344 if (ret == 0)
1345 ret = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001346
1347out:
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001348 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001349 if (ret)
1350 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
1351 else
1352 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
1353 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001354
1355 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001356}
1357
1358static int
1359nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
1360{
David Herrmannacb46522013-08-25 18:28:59 +02001361 struct nouveau_bo *nvbo = nouveau_bo(bo);
1362
David Herrmann55fb74a2013-10-02 10:15:17 +02001363 return drm_vma_node_verify_access(&nvbo->gem.vma_node, filp);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001364}
1365
Jerome Glissef32f02f2010-04-09 14:39:25 +02001366static int
1367nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1368{
1369 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Ben Skeggsebb945a2012-07-20 08:17:34 +10001370 struct nouveau_drm *drm = nouveau_bdev(bdev);
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001371 struct nouveau_mem *node = mem->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001372 int ret;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001373
1374 mem->bus.addr = NULL;
1375 mem->bus.offset = 0;
1376 mem->bus.size = mem->num_pages << PAGE_SHIFT;
1377 mem->bus.base = 0;
1378 mem->bus.is_iomem = false;
1379 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
1380 return -EINVAL;
1381 switch (mem->mem_type) {
1382 case TTM_PL_SYSTEM:
1383 /* System memory */
1384 return 0;
1385 case TTM_PL_TT:
1386#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001387 if (drm->agp.stat == ENABLED) {
Ben Skeggsd961db72010-08-05 10:48:18 +10001388 mem->bus.offset = mem->start << PAGE_SHIFT;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001389 mem->bus.base = drm->agp.base;
Ben Skeggs5c13cac2014-08-10 12:39:09 +10001390 mem->bus.is_iomem = !drm->dev->agp->cant_use_aperture;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001391 }
1392#endif
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001393 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA || !node->memtype)
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001394 /* untiled */
1395 break;
1396 /* fallthrough, tiled memory */
Jerome Glissef32f02f2010-04-09 14:39:25 +02001397 case TTM_PL_VRAM:
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001398 mem->bus.offset = mem->start << PAGE_SHIFT;
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001399 mem->bus.base = nv_device_resource_start(nvkm_device(&drm->device), 1);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001400 mem->bus.is_iomem = true;
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001401 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
1402 struct nouveau_bar *bar = nvkm_bar(&drm->device);
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001403
Ben Skeggsebb945a2012-07-20 08:17:34 +10001404 ret = bar->umap(bar, node, NV_MEM_ACCESS_RW,
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001405 &node->bar_vma);
1406 if (ret)
1407 return ret;
1408
1409 mem->bus.offset = node->bar_vma.offset;
1410 }
Jerome Glissef32f02f2010-04-09 14:39:25 +02001411 break;
1412 default:
1413 return -EINVAL;
1414 }
1415 return 0;
1416}
1417
1418static void
1419nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1420{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001421 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001422 struct nouveau_bar *bar = nvkm_bar(&drm->device);
Ben Skeggsd5f42392011-02-10 12:22:52 +10001423 struct nouveau_mem *node = mem->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001424
Ben Skeggsd5f42392011-02-10 12:22:52 +10001425 if (!node->bar_vma.node)
Ben Skeggsf869ef82010-11-15 11:53:16 +10001426 return;
1427
Ben Skeggsebb945a2012-07-20 08:17:34 +10001428 bar->unmap(bar, &node->bar_vma);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001429}
1430
1431static int
1432nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
1433{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001434 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Ben Skeggse1429b42010-09-10 11:12:25 +10001435 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001436 struct nvif_device *device = &drm->device;
1437 u32 mappable = nv_device_resource_len(nvkm_device(device), 1) >> PAGE_SHIFT;
Christian Königf1217ed2014-08-27 13:16:04 +02001438 int i, ret;
Ben Skeggse1429b42010-09-10 11:12:25 +10001439
1440 /* as long as the bo isn't in vram, and isn't tiled, we've got
1441 * nothing to do here.
1442 */
1443 if (bo->mem.mem_type != TTM_PL_VRAM) {
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001444 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA ||
Francisco Jerezf13b3262010-10-10 06:01:08 +02001445 !nouveau_bo_tile_layout(nvbo))
Ben Skeggse1429b42010-09-10 11:12:25 +10001446 return 0;
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001447
1448 if (bo->mem.mem_type == TTM_PL_SYSTEM) {
1449 nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);
1450
1451 ret = nouveau_bo_validate(nvbo, false, false);
1452 if (ret)
1453 return ret;
1454 }
1455 return 0;
Ben Skeggse1429b42010-09-10 11:12:25 +10001456 }
1457
1458 /* make sure bo is in mappable vram */
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001459 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA ||
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001460 bo->mem.start + bo->mem.num_pages < mappable)
Ben Skeggse1429b42010-09-10 11:12:25 +10001461 return 0;
1462
Christian Königf1217ed2014-08-27 13:16:04 +02001463 for (i = 0; i < nvbo->placement.num_placement; ++i) {
1464 nvbo->placements[i].fpfn = 0;
1465 nvbo->placements[i].lpfn = mappable;
1466 }
Ben Skeggse1429b42010-09-10 11:12:25 +10001467
Christian Königf1217ed2014-08-27 13:16:04 +02001468 for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
1469 nvbo->busy_placements[i].fpfn = 0;
1470 nvbo->busy_placements[i].lpfn = mappable;
1471 }
1472
Dave Airliec2848152012-05-18 15:31:12 +01001473 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001474 return nouveau_bo_validate(nvbo, false, false);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001475}
1476
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001477static int
1478nouveau_ttm_tt_populate(struct ttm_tt *ttm)
1479{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001480 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001481 struct nouveau_drm *drm;
Alexandre Courbot420b9462014-02-17 15:17:26 +09001482 struct nouveau_device *device;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001483 struct drm_device *dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001484 struct device *pdev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001485 unsigned i;
1486 int r;
Dave Airlie22b33e82012-04-02 11:53:06 +01001487 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001488
1489 if (ttm->state != tt_unpopulated)
1490 return 0;
1491
Dave Airlie22b33e82012-04-02 11:53:06 +01001492 if (slave && ttm->sg) {
1493 /* make userspace faulting work */
1494 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1495 ttm_dma->dma_address, ttm->num_pages);
1496 ttm->state = tt_unbound;
1497 return 0;
1498 }
1499
Ben Skeggsebb945a2012-07-20 08:17:34 +10001500 drm = nouveau_bdev(ttm->bdev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001501 device = nvkm_device(&drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001502 dev = drm->dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001503 pdev = nv_device_base(device);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001504
Alexandre Courbotc3a0c772014-10-27 18:49:17 +09001505 /*
1506 * Objects matching this condition have been marked as force_coherent,
1507 * so use the DMA API for them.
1508 */
1509 if (!nv_device_is_cpu_coherent(device) &&
1510 ttm->caching_state == tt_uncached)
1511 return ttm_dma_populate(ttm_dma, dev->dev);
1512
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001513#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001514 if (drm->agp.stat == ENABLED) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001515 return ttm_agp_tt_populate(ttm);
1516 }
1517#endif
1518
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001519#ifdef CONFIG_SWIOTLB
1520 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001521 return ttm_dma_populate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001522 }
1523#endif
1524
1525 r = ttm_pool_populate(ttm);
1526 if (r) {
1527 return r;
1528 }
1529
1530 for (i = 0; i < ttm->num_pages; i++) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001531 dma_addr_t addr;
1532
1533 addr = dma_map_page(pdev, ttm->pages[i], 0, PAGE_SIZE,
1534 DMA_BIDIRECTIONAL);
1535
1536 if (dma_mapping_error(pdev, addr)) {
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001537 while (--i) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001538 dma_unmap_page(pdev, ttm_dma->dma_address[i],
1539 PAGE_SIZE, DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001540 ttm_dma->dma_address[i] = 0;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001541 }
1542 ttm_pool_unpopulate(ttm);
1543 return -EFAULT;
1544 }
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001545
1546 ttm_dma->dma_address[i] = addr;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001547 }
1548 return 0;
1549}
1550
1551static void
1552nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
1553{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001554 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001555 struct nouveau_drm *drm;
Alexandre Courbot420b9462014-02-17 15:17:26 +09001556 struct nouveau_device *device;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001557 struct drm_device *dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001558 struct device *pdev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001559 unsigned i;
Dave Airlie22b33e82012-04-02 11:53:06 +01001560 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1561
1562 if (slave)
1563 return;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001564
Ben Skeggsebb945a2012-07-20 08:17:34 +10001565 drm = nouveau_bdev(ttm->bdev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001566 device = nvkm_device(&drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001567 dev = drm->dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001568 pdev = nv_device_base(device);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001569
Alexandre Courbotc3a0c772014-10-27 18:49:17 +09001570 /*
1571 * Objects matching this condition have been marked as force_coherent,
1572 * so use the DMA API for them.
1573 */
1574 if (!nv_device_is_cpu_coherent(device) &&
1575 ttm->caching_state == tt_uncached)
1576 ttm_dma_unpopulate(ttm_dma, dev->dev);
1577
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001578#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001579 if (drm->agp.stat == ENABLED) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001580 ttm_agp_tt_unpopulate(ttm);
1581 return;
1582 }
1583#endif
1584
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001585#ifdef CONFIG_SWIOTLB
1586 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001587 ttm_dma_unpopulate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001588 return;
1589 }
1590#endif
1591
1592 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001593 if (ttm_dma->dma_address[i]) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001594 dma_unmap_page(pdev, ttm_dma->dma_address[i], PAGE_SIZE,
1595 DMA_BIDIRECTIONAL);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001596 }
1597 }
1598
1599 ttm_pool_unpopulate(ttm);
1600}
1601
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001602void
Maarten Lankhorst809e9442014-04-09 16:19:30 +02001603nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence, bool exclusive)
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001604{
Maarten Lankhorst29ba89b2014-01-09 11:03:11 +01001605 struct reservation_object *resv = nvbo->bo.resv;
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001606
Maarten Lankhorst809e9442014-04-09 16:19:30 +02001607 if (exclusive)
1608 reservation_object_add_excl_fence(resv, &fence->base);
1609 else if (fence)
1610 reservation_object_add_shared_fence(resv, &fence->base);
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001611}
1612
Ben Skeggs6ee73862009-12-11 19:24:15 +10001613struct ttm_bo_driver nouveau_bo_driver = {
Jerome Glisse649bf3c2011-11-01 20:46:13 -04001614 .ttm_tt_create = &nouveau_ttm_tt_create,
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001615 .ttm_tt_populate = &nouveau_ttm_tt_populate,
1616 .ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001617 .invalidate_caches = nouveau_bo_invalidate_caches,
1618 .init_mem_type = nouveau_bo_init_mem_type,
1619 .evict_flags = nouveau_bo_evict_flags,
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001620 .move_notify = nouveau_bo_move_ntfy,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001621 .move = nouveau_bo_move,
1622 .verify_access = nouveau_bo_verify_access,
Jerome Glissef32f02f2010-04-09 14:39:25 +02001623 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
1624 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
1625 .io_mem_free = &nouveau_ttm_io_mem_free,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001626};
1627
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001628struct nouveau_vma *
1629nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nouveau_vm *vm)
1630{
1631 struct nouveau_vma *vma;
1632 list_for_each_entry(vma, &nvbo->vma_list, head) {
1633 if (vma->vm == vm)
1634 return vma;
1635 }
1636
1637 return NULL;
1638}
1639
1640int
1641nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nouveau_vm *vm,
1642 struct nouveau_vma *vma)
1643{
1644 const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001645 int ret;
1646
1647 ret = nouveau_vm_get(vm, size, nvbo->page_shift,
1648 NV_MEM_ACCESS_RW, vma);
1649 if (ret)
1650 return ret;
1651
Ben Skeggs2e2cfbe2013-11-15 11:56:49 +10001652 if ( nvbo->bo.mem.mem_type != TTM_PL_SYSTEM &&
1653 (nvbo->bo.mem.mem_type == TTM_PL_VRAM ||
1654 nvbo->page_shift != vma->vm->vmm->lpg_shift))
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001655 nouveau_vm_map(vma, nvbo->bo.mem.mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001656
1657 list_add_tail(&vma->head, &nvbo->vma_list);
Ben Skeggs2fd3db62011-06-07 15:25:12 +10001658 vma->refcount = 1;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001659 return 0;
1660}
1661
1662void
1663nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nouveau_vma *vma)
1664{
1665 if (vma->node) {
Ben Skeggsc4c70442013-05-07 09:48:30 +10001666 if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM)
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001667 nouveau_vm_unmap(vma);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001668 nouveau_vm_put(vma);
1669 list_del(&vma->head);
1670 }
1671}