blob: f4c8c326d66dbcef633e02bab1aec93e48ff08f7 [file] [log] [blame]
Ben Skeggs56d237d2014-05-19 14:54:33 +10001/*
Ben Skeggs26f6d882011-07-04 16:25:18 +10002 * Copyright 2011 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggs51beb422011-07-05 10:33:08 +100025#include <linux/dma-mapping.h>
Ben Skeggs83fc0832011-07-05 13:08:40 +100026
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
Ben Skeggsad633612016-11-04 17:20:36 +100028#include <drm/drm_atomic.h>
Ben Skeggs973f10c2016-11-04 17:20:36 +100029#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drm_crtc_helper.h>
Ben Skeggs48743222014-05-31 01:48:06 +100031#include <drm/drm_dp_helper.h>
Daniel Vetterb516a9e2015-12-04 09:45:43 +010032#include <drm/drm_fb_helper.h>
Ben Skeggsad633612016-11-04 17:20:36 +100033#include <drm/drm_plane_helper.h>
Ben Skeggs26f6d882011-07-04 16:25:18 +100034
Ben Skeggsfdb751e2014-08-10 04:10:23 +100035#include <nvif/class.h>
Ben Skeggs845f2722015-11-08 12:16:40 +100036#include <nvif/cl0002.h>
Ben Skeggs7568b102015-11-08 10:44:19 +100037#include <nvif/cl5070.h>
38#include <nvif/cl507a.h>
39#include <nvif/cl507b.h>
40#include <nvif/cl507c.h>
41#include <nvif/cl507d.h>
42#include <nvif/cl507e.h>
Ben Skeggs973f10c2016-11-04 17:20:36 +100043#include <nvif/event.h>
Ben Skeggsfdb751e2014-08-10 04:10:23 +100044
Ben Skeggs4dc28132016-05-20 09:22:55 +100045#include "nouveau_drv.h"
Ben Skeggs77145f12012-07-31 16:16:21 +100046#include "nouveau_dma.h"
47#include "nouveau_gem.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100048#include "nouveau_connector.h"
49#include "nouveau_encoder.h"
50#include "nouveau_crtc.h"
Ben Skeggsf589be82012-07-22 11:55:54 +100051#include "nouveau_fence.h"
Ben Skeggs839ca902016-11-04 17:20:36 +100052#include "nouveau_fbcon.h"
Ben Skeggs3a89cd02011-07-07 10:47:10 +100053#include "nv50_display.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100054
Ben Skeggs8a464382011-11-12 23:52:07 +100055#define EVO_DMA_NR 9
56
Ben Skeggsbdb8c212011-11-12 01:30:24 +100057#define EVO_MASTER (0x00)
Ben Skeggsa63a97e2011-11-16 15:22:34 +100058#define EVO_FLIP(c) (0x01 + (c))
Ben Skeggs8a464382011-11-12 23:52:07 +100059#define EVO_OVLY(c) (0x05 + (c))
60#define EVO_OIMM(c) (0x09 + (c))
Ben Skeggsbdb8c212011-11-12 01:30:24 +100061#define EVO_CURS(c) (0x0d + (c))
62
Ben Skeggs816af2f2011-11-16 15:48:48 +100063/* offsets in shared sync bo of various structures */
64#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +100065#define EVO_MAST_NTFY EVO_SYNC( 0, 0x00)
66#define EVO_FLIP_SEM0(c) EVO_SYNC((c) + 1, 0x00)
67#define EVO_FLIP_SEM1(c) EVO_SYNC((c) + 1, 0x10)
Ben Skeggs973f10c2016-11-04 17:20:36 +100068#define EVO_FLIP_NTFY0(c) EVO_SYNC((c) + 1, 0x20)
69#define EVO_FLIP_NTFY1(c) EVO_SYNC((c) + 1, 0x30)
Ben Skeggs816af2f2011-11-16 15:48:48 +100070
Ben Skeggsb5a794b2012-10-16 14:18:32 +100071/******************************************************************************
Ben Skeggs3dbd0362016-11-04 17:20:36 +100072 * Atomic state
73 *****************************************************************************/
Ben Skeggs839ca902016-11-04 17:20:36 +100074#define nv50_atom(p) container_of((p), struct nv50_atom, state)
75
76struct nv50_atom {
77 struct drm_atomic_state state;
78
79 struct list_head outp;
80 bool lock_core;
81 bool flush_disable;
82};
83
84struct nv50_outp_atom {
85 struct list_head head;
86
87 struct drm_encoder *encoder;
88 bool flush_disable;
89
90 union {
91 struct {
92 bool ctrl:1;
93 };
94 u8 mask;
95 } clr;
96
97 union {
98 struct {
99 bool ctrl:1;
100 };
101 u8 mask;
102 } set;
103};
104
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000105#define nv50_head_atom(p) container_of((p), struct nv50_head_atom, state)
106
107struct nv50_head_atom {
108 struct drm_crtc_state state;
109
Ben Skeggsc4e68122016-11-04 17:20:36 +1000110 struct {
111 u16 iW;
112 u16 iH;
113 u16 oW;
114 u16 oH;
115 } view;
116
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000117 struct nv50_head_mode {
118 bool interlace;
119 u32 clock;
120 struct {
121 u16 active;
122 u16 synce;
123 u16 blanke;
124 u16 blanks;
125 } h;
126 struct {
127 u32 active;
128 u16 synce;
129 u16 blanke;
130 u16 blanks;
131 u16 blank2s;
132 u16 blank2e;
133 u16 blankus;
134 } v;
135 } mode;
136
Ben Skeggsad633612016-11-04 17:20:36 +1000137 struct {
Ben Skeggsa7ae1562016-11-04 17:20:36 +1000138 u32 handle;
139 u64 offset:40;
140 } lut;
141
142 struct {
Ben Skeggsad633612016-11-04 17:20:36 +1000143 bool visible;
144 u32 handle;
145 u64 offset:40;
146 u8 format;
147 u8 kind:7;
148 u8 layout:1;
149 u8 block:4;
150 u32 pitch:20;
151 u16 x;
152 u16 y;
153 u16 w;
154 u16 h;
155 } core;
156
157 struct {
Ben Skeggsea8ee392016-11-04 17:20:36 +1000158 bool visible;
159 u32 handle;
160 u64 offset:40;
161 u8 layout:1;
162 u8 format:1;
163 } curs;
164
165 struct {
Ben Skeggsad633612016-11-04 17:20:36 +1000166 u8 depth;
167 u8 cpp;
168 u16 x;
169 u16 y;
170 u16 w;
171 u16 h;
172 } base;
173
Ben Skeggs6bbab3b2016-11-04 17:20:36 +1000174 struct {
175 u8 cpp;
176 } ovly;
177
Ben Skeggs7e918332016-11-04 17:20:36 +1000178 struct {
179 bool enable:1;
180 u8 bits:2;
181 u8 mode:4;
182 } dither;
183
Ben Skeggs7e08d672016-11-04 17:20:36 +1000184 struct {
185 struct {
186 u16 cos:12;
187 u16 sin:12;
188 } sat;
189 } procamp;
190
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000191 union {
192 struct {
Ben Skeggsad633612016-11-04 17:20:36 +1000193 bool core:1;
Ben Skeggsea8ee392016-11-04 17:20:36 +1000194 bool curs:1;
Ben Skeggsad633612016-11-04 17:20:36 +1000195 };
196 u8 mask;
197 } clr;
198
199 union {
200 struct {
201 bool core:1;
Ben Skeggsea8ee392016-11-04 17:20:36 +1000202 bool curs:1;
Ben Skeggsad633612016-11-04 17:20:36 +1000203 bool view:1;
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000204 bool mode:1;
Ben Skeggs6bbab3b2016-11-04 17:20:36 +1000205 bool base:1;
206 bool ovly:1;
Ben Skeggs7e918332016-11-04 17:20:36 +1000207 bool dither:1;
Ben Skeggs7e08d672016-11-04 17:20:36 +1000208 bool procamp:1;
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000209 };
210 u16 mask;
211 } set;
212};
213
Ben Skeggs839ca902016-11-04 17:20:36 +1000214static inline struct nv50_head_atom *
215nv50_head_atom_get(struct drm_atomic_state *state, struct drm_crtc *crtc)
216{
217 struct drm_crtc_state *statec = drm_atomic_get_crtc_state(state, crtc);
218 if (IS_ERR(statec))
219 return (void *)statec;
220 return nv50_head_atom(statec);
221}
222
Ben Skeggs973f10c2016-11-04 17:20:36 +1000223#define nv50_wndw_atom(p) container_of((p), struct nv50_wndw_atom, state)
224
225struct nv50_wndw_atom {
226 struct drm_plane_state state;
227 u8 interval;
228
229 struct drm_rect clip;
230
231 struct {
232 u32 handle;
233 u16 offset:12;
234 bool awaken:1;
235 } ntfy;
236
237 struct {
238 u32 handle;
239 u16 offset:12;
240 u32 acquire;
241 u32 release;
242 } sema;
243
244 struct {
245 u8 enable:2;
246 } lut;
247
248 struct {
249 u8 mode:2;
250 u8 interval:4;
251
252 u8 format;
253 u8 kind:7;
254 u8 layout:1;
255 u8 block:4;
256 u32 pitch:20;
257 u16 w;
258 u16 h;
259
260 u32 handle;
261 u64 offset;
262 } image;
263
264 struct {
265 u16 x;
266 u16 y;
267 } point;
268
269 union {
270 struct {
271 bool ntfy:1;
272 bool sema:1;
273 bool image:1;
274 };
275 u8 mask;
276 } clr;
277
278 union {
279 struct {
280 bool ntfy:1;
281 bool sema:1;
282 bool image:1;
283 bool lut:1;
284 bool point:1;
285 };
286 u8 mask;
287 } set;
288};
289
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000290/******************************************************************************
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000291 * EVO channel
292 *****************************************************************************/
293
Ben Skeggse225f442012-11-21 14:40:21 +1000294struct nv50_chan {
Ben Skeggs0ad72862014-08-10 04:10:22 +1000295 struct nvif_object user;
Ben Skeggsa01ca782015-08-20 14:54:15 +1000296 struct nvif_device *device;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000297};
298
299static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000300nv50_chan_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000301 const s32 *oclass, u8 head, void *data, u32 size,
Ben Skeggsa01ca782015-08-20 14:54:15 +1000302 struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000303{
Ben Skeggs41a63402015-08-20 14:54:16 +1000304 struct nvif_sclass *sclass;
305 int ret, i, n;
Ben Skeggs6af52892014-11-03 15:01:33 +1000306
Ben Skeggsa01ca782015-08-20 14:54:15 +1000307 chan->device = device;
308
Ben Skeggs41a63402015-08-20 14:54:16 +1000309 ret = n = nvif_object_sclass_get(disp, &sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +1000310 if (ret < 0)
311 return ret;
312
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000313 while (oclass[0]) {
Ben Skeggs41a63402015-08-20 14:54:16 +1000314 for (i = 0; i < n; i++) {
315 if (sclass[i].oclass == oclass[0]) {
Ben Skeggsfcf3f912015-09-04 14:40:32 +1000316 ret = nvif_object_init(disp, 0, oclass[0],
Ben Skeggsa01ca782015-08-20 14:54:15 +1000317 data, size, &chan->user);
Ben Skeggs6af52892014-11-03 15:01:33 +1000318 if (ret == 0)
319 nvif_object_map(&chan->user);
Ben Skeggs41a63402015-08-20 14:54:16 +1000320 nvif_object_sclass_put(&sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +1000321 return ret;
322 }
Ben Skeggsb76f1522014-08-10 04:10:28 +1000323 }
Ben Skeggs6af52892014-11-03 15:01:33 +1000324 oclass++;
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000325 }
Ben Skeggs6af52892014-11-03 15:01:33 +1000326
Ben Skeggs41a63402015-08-20 14:54:16 +1000327 nvif_object_sclass_put(&sclass);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000328 return -ENOSYS;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000329}
330
331static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000332nv50_chan_destroy(struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000333{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000334 nvif_object_fini(&chan->user);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000335}
336
337/******************************************************************************
338 * PIO EVO channel
339 *****************************************************************************/
340
Ben Skeggse225f442012-11-21 14:40:21 +1000341struct nv50_pioc {
342 struct nv50_chan base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000343};
344
345static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000346nv50_pioc_destroy(struct nv50_pioc *pioc)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000347{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000348 nv50_chan_destroy(&pioc->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000349}
350
351static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000352nv50_pioc_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000353 const s32 *oclass, u8 head, void *data, u32 size,
Ben Skeggsa01ca782015-08-20 14:54:15 +1000354 struct nv50_pioc *pioc)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000355{
Ben Skeggsa01ca782015-08-20 14:54:15 +1000356 return nv50_chan_create(device, disp, oclass, head, data, size,
357 &pioc->base);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000358}
359
360/******************************************************************************
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000361 * Overlay Immediate
362 *****************************************************************************/
363
364struct nv50_oimm {
365 struct nv50_pioc base;
366};
367
368static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000369nv50_oimm_create(struct nvif_device *device, struct nvif_object *disp,
370 int head, struct nv50_oimm *oimm)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000371{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000372 struct nv50_disp_cursor_v0 args = {
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000373 .head = head,
374 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000375 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000376 GK104_DISP_OVERLAY,
377 GF110_DISP_OVERLAY,
378 GT214_DISP_OVERLAY,
379 G82_DISP_OVERLAY,
380 NV50_DISP_OVERLAY,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000381 0
382 };
383
Ben Skeggsa01ca782015-08-20 14:54:15 +1000384 return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
385 &oimm->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000386}
387
388/******************************************************************************
389 * DMA EVO channel
390 *****************************************************************************/
391
Ben Skeggsaccdea22016-11-04 17:20:36 +1000392struct nv50_dmac_ctxdma {
393 struct list_head head;
394 struct nvif_object object;
395};
396
Ben Skeggse225f442012-11-21 14:40:21 +1000397struct nv50_dmac {
398 struct nv50_chan base;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000399 dma_addr_t handle;
400 u32 *ptr;
Daniel Vetter59ad1462012-12-02 14:49:44 +0100401
Ben Skeggs0ad72862014-08-10 04:10:22 +1000402 struct nvif_object sync;
403 struct nvif_object vram;
Ben Skeggsaccdea22016-11-04 17:20:36 +1000404 struct list_head ctxdma;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000405
Daniel Vetter59ad1462012-12-02 14:49:44 +0100406 /* Protects against concurrent pushbuf access to this channel, lock is
407 * grabbed by evo_wait (if the pushbuf reservation is successful) and
408 * dropped again by evo_kick. */
409 struct mutex lock;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000410};
411
412static void
Ben Skeggsaccdea22016-11-04 17:20:36 +1000413nv50_dmac_ctxdma_del(struct nv50_dmac_ctxdma *ctxdma)
414{
415 nvif_object_fini(&ctxdma->object);
416 list_del(&ctxdma->head);
417 kfree(ctxdma);
418}
419
420static struct nv50_dmac_ctxdma *
Ben Skeggsf00f0e22016-11-04 17:20:36 +1000421nv50_dmac_ctxdma_new(struct nv50_dmac *dmac, struct nouveau_framebuffer *fb)
Ben Skeggsaccdea22016-11-04 17:20:36 +1000422{
423 struct nouveau_drm *drm = nouveau_drm(fb->base.dev);
424 struct nv50_dmac_ctxdma *ctxdma;
Ben Skeggsf00f0e22016-11-04 17:20:36 +1000425 const u8 kind = (fb->nvbo->tile_flags & 0x0000ff00) >> 8;
426 const u32 handle = 0xfb000000 | kind;
Ben Skeggsaccdea22016-11-04 17:20:36 +1000427 struct {
428 struct nv_dma_v0 base;
429 union {
430 struct nv50_dma_v0 nv50;
431 struct gf100_dma_v0 gf100;
432 struct gf119_dma_v0 gf119;
433 };
434 } args = {};
435 u32 argc = sizeof(args.base);
436 int ret;
437
438 list_for_each_entry(ctxdma, &dmac->ctxdma, head) {
439 if (ctxdma->object.handle == handle)
440 return ctxdma;
441 }
442
443 if (!(ctxdma = kzalloc(sizeof(*ctxdma), GFP_KERNEL)))
444 return ERR_PTR(-ENOMEM);
445 list_add(&ctxdma->head, &dmac->ctxdma);
446
447 args.base.target = NV_DMA_V0_TARGET_VRAM;
448 args.base.access = NV_DMA_V0_ACCESS_RDWR;
449 args.base.start = 0;
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000450 args.base.limit = drm->client.device.info.ram_user - 1;
Ben Skeggsaccdea22016-11-04 17:20:36 +1000451
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000452 if (drm->client.device.info.chipset < 0x80) {
Ben Skeggsaccdea22016-11-04 17:20:36 +1000453 args.nv50.part = NV50_DMA_V0_PART_256;
454 argc += sizeof(args.nv50);
455 } else
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000456 if (drm->client.device.info.chipset < 0xc0) {
Ben Skeggsaccdea22016-11-04 17:20:36 +1000457 args.nv50.part = NV50_DMA_V0_PART_256;
458 args.nv50.kind = kind;
459 argc += sizeof(args.nv50);
460 } else
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000461 if (drm->client.device.info.chipset < 0xd0) {
Ben Skeggsaccdea22016-11-04 17:20:36 +1000462 args.gf100.kind = kind;
463 argc += sizeof(args.gf100);
464 } else {
465 args.gf119.page = GF119_DMA_V0_PAGE_LP;
466 args.gf119.kind = kind;
467 argc += sizeof(args.gf119);
468 }
469
470 ret = nvif_object_init(&dmac->base.user, handle, NV_DMA_IN_MEMORY,
471 &args, argc, &ctxdma->object);
472 if (ret) {
473 nv50_dmac_ctxdma_del(ctxdma);
474 return ERR_PTR(ret);
475 }
476
477 return ctxdma;
478}
479
480static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000481nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000482{
Ben Skeggsa01ca782015-08-20 14:54:15 +1000483 struct nvif_device *device = dmac->base.device;
Ben Skeggsaccdea22016-11-04 17:20:36 +1000484 struct nv50_dmac_ctxdma *ctxdma, *ctxtmp;
485
486 list_for_each_entry_safe(ctxdma, ctxtmp, &dmac->ctxdma, head) {
487 nv50_dmac_ctxdma_del(ctxdma);
488 }
Ben Skeggsa01ca782015-08-20 14:54:15 +1000489
Ben Skeggs0ad72862014-08-10 04:10:22 +1000490 nvif_object_fini(&dmac->vram);
491 nvif_object_fini(&dmac->sync);
492
493 nv50_chan_destroy(&dmac->base);
494
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000495 if (dmac->ptr) {
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000496 struct device *dev = nvxx_device(device)->dev;
497 dma_free_coherent(dev, PAGE_SIZE, dmac->ptr, dmac->handle);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000498 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000499}
500
501static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000502nv50_dmac_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000503 const s32 *oclass, u8 head, void *data, u32 size, u64 syncbuf,
Ben Skeggse225f442012-11-21 14:40:21 +1000504 struct nv50_dmac *dmac)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000505{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000506 struct nv50_disp_core_channel_dma_v0 *args = data;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000507 struct nvif_object pushbuf;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000508 int ret;
509
Daniel Vetter59ad1462012-12-02 14:49:44 +0100510 mutex_init(&dmac->lock);
511
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000512 dmac->ptr = dma_alloc_coherent(nvxx_device(device)->dev, PAGE_SIZE,
513 &dmac->handle, GFP_KERNEL);
Ben Skeggs47057302012-11-16 13:58:48 +1000514 if (!dmac->ptr)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000515 return -ENOMEM;
516
Ben Skeggsfcf3f912015-09-04 14:40:32 +1000517 ret = nvif_object_init(&device->object, 0, NV_DMA_FROM_MEMORY,
518 &(struct nv_dma_v0) {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000519 .target = NV_DMA_V0_TARGET_PCI_US,
520 .access = NV_DMA_V0_ACCESS_RD,
Ben Skeggs47057302012-11-16 13:58:48 +1000521 .start = dmac->handle + 0x0000,
522 .limit = dmac->handle + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000523 }, sizeof(struct nv_dma_v0), &pushbuf);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000524 if (ret)
525 return ret;
526
Ben Skeggsbf81df92015-08-20 14:54:16 +1000527 args->pushbuf = nvif_handle(&pushbuf);
528
Ben Skeggsa01ca782015-08-20 14:54:15 +1000529 ret = nv50_chan_create(device, disp, oclass, head, data, size,
530 &dmac->base);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000531 nvif_object_fini(&pushbuf);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000532 if (ret)
533 return ret;
534
Ben Skeggsa01ca782015-08-20 14:54:15 +1000535 ret = nvif_object_init(&dmac->base.user, 0xf0000000, NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000536 &(struct nv_dma_v0) {
537 .target = NV_DMA_V0_TARGET_VRAM,
538 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000539 .start = syncbuf + 0x0000,
540 .limit = syncbuf + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000541 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000542 &dmac->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000543 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000544 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000545
Ben Skeggsa01ca782015-08-20 14:54:15 +1000546 ret = nvif_object_init(&dmac->base.user, 0xf0000001, NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000547 &(struct nv_dma_v0) {
548 .target = NV_DMA_V0_TARGET_VRAM,
549 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000550 .start = 0,
Ben Skeggsf392ec42014-08-10 04:10:28 +1000551 .limit = device->info.ram_user - 1,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000552 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000553 &dmac->vram);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000554 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000555 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000556
Ben Skeggsaccdea22016-11-04 17:20:36 +1000557 INIT_LIST_HEAD(&dmac->ctxdma);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000558 return ret;
559}
560
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000561/******************************************************************************
562 * Core
563 *****************************************************************************/
564
Ben Skeggse225f442012-11-21 14:40:21 +1000565struct nv50_mast {
566 struct nv50_dmac base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000567};
568
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000569static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000570nv50_core_create(struct nvif_device *device, struct nvif_object *disp,
571 u64 syncbuf, struct nv50_mast *core)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000572{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000573 struct nv50_disp_core_channel_dma_v0 args = {
574 .pushbuf = 0xb0007d00,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000575 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000576 static const s32 oclass[] = {
Ben Skeggsed828662016-11-16 15:03:07 +1000577 GP102_DISP_CORE_CHANNEL_DMA,
Ben Skeggsf9d5cbb2016-07-09 10:41:01 +1000578 GP100_DISP_CORE_CHANNEL_DMA,
Ben Skeggsdb1eb522016-02-11 08:35:32 +1000579 GM200_DISP_CORE_CHANNEL_DMA,
Ben Skeggs648d4df2014-08-10 04:10:27 +1000580 GM107_DISP_CORE_CHANNEL_DMA,
581 GK110_DISP_CORE_CHANNEL_DMA,
582 GK104_DISP_CORE_CHANNEL_DMA,
583 GF110_DISP_CORE_CHANNEL_DMA,
584 GT214_DISP_CORE_CHANNEL_DMA,
585 GT206_DISP_CORE_CHANNEL_DMA,
586 GT200_DISP_CORE_CHANNEL_DMA,
587 G82_DISP_CORE_CHANNEL_DMA,
588 NV50_DISP_CORE_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000589 0
590 };
591
Ben Skeggsa01ca782015-08-20 14:54:15 +1000592 return nv50_dmac_create(device, disp, oclass, 0, &args, sizeof(args),
593 syncbuf, &core->base);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000594}
595
596/******************************************************************************
597 * Base
598 *****************************************************************************/
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000599
Ben Skeggse225f442012-11-21 14:40:21 +1000600struct nv50_sync {
601 struct nv50_dmac base;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000602 u32 addr;
603 u32 data;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000604};
605
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000606static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000607nv50_base_create(struct nvif_device *device, struct nvif_object *disp,
608 int head, u64 syncbuf, struct nv50_sync *base)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000609{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000610 struct nv50_disp_base_channel_dma_v0 args = {
611 .pushbuf = 0xb0007c00 | head,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000612 .head = head,
613 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000614 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000615 GK110_DISP_BASE_CHANNEL_DMA,
616 GK104_DISP_BASE_CHANNEL_DMA,
617 GF110_DISP_BASE_CHANNEL_DMA,
618 GT214_DISP_BASE_CHANNEL_DMA,
619 GT200_DISP_BASE_CHANNEL_DMA,
620 G82_DISP_BASE_CHANNEL_DMA,
621 NV50_DISP_BASE_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000622 0
623 };
624
Ben Skeggsa01ca782015-08-20 14:54:15 +1000625 return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000626 syncbuf, &base->base);
627}
628
629/******************************************************************************
630 * Overlay
631 *****************************************************************************/
632
Ben Skeggse225f442012-11-21 14:40:21 +1000633struct nv50_ovly {
634 struct nv50_dmac base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000635};
Ben Skeggsf20ce962011-07-08 13:17:01 +1000636
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000637static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000638nv50_ovly_create(struct nvif_device *device, struct nvif_object *disp,
639 int head, u64 syncbuf, struct nv50_ovly *ovly)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000640{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000641 struct nv50_disp_overlay_channel_dma_v0 args = {
642 .pushbuf = 0xb0007e00 | head,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000643 .head = head,
644 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000645 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000646 GK104_DISP_OVERLAY_CONTROL_DMA,
647 GF110_DISP_OVERLAY_CONTROL_DMA,
648 GT214_DISP_OVERLAY_CHANNEL_DMA,
649 GT200_DISP_OVERLAY_CHANNEL_DMA,
650 G82_DISP_OVERLAY_CHANNEL_DMA,
651 NV50_DISP_OVERLAY_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000652 0
653 };
654
Ben Skeggsa01ca782015-08-20 14:54:15 +1000655 return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000656 syncbuf, &ovly->base);
657}
Ben Skeggs26f6d882011-07-04 16:25:18 +1000658
Ben Skeggse225f442012-11-21 14:40:21 +1000659struct nv50_head {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +1000660 struct nouveau_crtc base;
Ben Skeggse225f442012-11-21 14:40:21 +1000661 struct nv50_ovly ovly;
662 struct nv50_oimm oimm;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000663};
664
Ben Skeggse225f442012-11-21 14:40:21 +1000665#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
Ben Skeggse225f442012-11-21 14:40:21 +1000666#define nv50_ovly(c) (&nv50_head(c)->ovly)
667#define nv50_oimm(c) (&nv50_head(c)->oimm)
668#define nv50_chan(c) (&(c)->base.base)
Ben Skeggs0ad72862014-08-10 04:10:22 +1000669#define nv50_vers(c) nv50_chan(c)->user.oclass
670
Ben Skeggse225f442012-11-21 14:40:21 +1000671struct nv50_disp {
Ben Skeggs0ad72862014-08-10 04:10:22 +1000672 struct nvif_object *disp;
Ben Skeggse225f442012-11-21 14:40:21 +1000673 struct nv50_mast mast;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000674
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000675 struct nouveau_bo *sync;
Ben Skeggs839ca902016-11-04 17:20:36 +1000676
677 struct mutex mutex;
Ben Skeggsdd0e3d52012-10-16 14:00:31 +1000678};
679
Ben Skeggse225f442012-11-21 14:40:21 +1000680static struct nv50_disp *
681nv50_disp(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +1000682{
Ben Skeggs77145f12012-07-31 16:16:21 +1000683 return nouveau_display(dev)->priv;
Ben Skeggs26f6d882011-07-04 16:25:18 +1000684}
685
Ben Skeggse225f442012-11-21 14:40:21 +1000686#define nv50_mast(d) (&nv50_disp(d)->mast)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000687
Ben Skeggsbdb8c212011-11-12 01:30:24 +1000688/******************************************************************************
689 * EVO channel helpers
690 *****************************************************************************/
Ben Skeggs51beb422011-07-05 10:33:08 +1000691static u32 *
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000692evo_wait(void *evoc, int nr)
Ben Skeggs51beb422011-07-05 10:33:08 +1000693{
Ben Skeggse225f442012-11-21 14:40:21 +1000694 struct nv50_dmac *dmac = evoc;
Ben Skeggsa01ca782015-08-20 14:54:15 +1000695 struct nvif_device *device = dmac->base.device;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000696 u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
Ben Skeggs51beb422011-07-05 10:33:08 +1000697
Daniel Vetter59ad1462012-12-02 14:49:44 +0100698 mutex_lock(&dmac->lock);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000699 if (put + nr >= (PAGE_SIZE / 4) - 8) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000700 dmac->ptr[put] = 0x20000000;
Ben Skeggs51beb422011-07-05 10:33:08 +1000701
Ben Skeggs0ad72862014-08-10 04:10:22 +1000702 nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
Ben Skeggs54442042015-08-20 14:54:11 +1000703 if (nvif_msec(device, 2000,
704 if (!nvif_rd32(&dmac->base.user, 0x0004))
705 break;
706 ) < 0) {
Daniel Vetter59ad1462012-12-02 14:49:44 +0100707 mutex_unlock(&dmac->lock);
Joe Perches8dfe1622017-02-28 04:55:54 -0800708 pr_err("nouveau: evo channel stalled\n");
Ben Skeggs51beb422011-07-05 10:33:08 +1000709 return NULL;
710 }
711
712 put = 0;
713 }
714
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000715 return dmac->ptr + put;
Ben Skeggs51beb422011-07-05 10:33:08 +1000716}
717
718static void
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000719evo_kick(u32 *push, void *evoc)
Ben Skeggs51beb422011-07-05 10:33:08 +1000720{
Ben Skeggse225f442012-11-21 14:40:21 +1000721 struct nv50_dmac *dmac = evoc;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000722 nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
Daniel Vetter59ad1462012-12-02 14:49:44 +0100723 mutex_unlock(&dmac->lock);
Ben Skeggs51beb422011-07-05 10:33:08 +1000724}
725
Joe Perches8dfe1622017-02-28 04:55:54 -0800726#define evo_mthd(p, m, s) do { \
727 const u32 _m = (m), _s = (s); \
728 if (drm_debug & DRM_UT_KMS) \
729 pr_err("%04x %d %s\n", _m, _s, __func__); \
730 *((p)++) = ((_s << 18) | _m); \
Ben Skeggs2b1930c2014-11-03 16:43:59 +1000731} while(0)
Ben Skeggs7f55a072016-11-04 17:20:36 +1000732
Joe Perches8dfe1622017-02-28 04:55:54 -0800733#define evo_data(p, d) do { \
734 const u32 _d = (d); \
735 if (drm_debug & DRM_UT_KMS) \
736 pr_err("\t%08x\n", _d); \
737 *((p)++) = _d; \
Ben Skeggs2b1930c2014-11-03 16:43:59 +1000738} while(0)
Ben Skeggs51beb422011-07-05 10:33:08 +1000739
Ben Skeggs3376ee32011-11-12 14:28:12 +1000740/******************************************************************************
Ben Skeggs973f10c2016-11-04 17:20:36 +1000741 * Plane
742 *****************************************************************************/
743#define nv50_wndw(p) container_of((p), struct nv50_wndw, plane)
744
745struct nv50_wndw {
746 const struct nv50_wndw_func *func;
747 struct nv50_dmac *dmac;
748
749 struct drm_plane plane;
750
751 struct nvif_notify notify;
752 u16 ntfy;
753 u16 sema;
754 u32 data;
Ben Skeggs973f10c2016-11-04 17:20:36 +1000755};
756
757struct nv50_wndw_func {
758 void *(*dtor)(struct nv50_wndw *);
759 int (*acquire)(struct nv50_wndw *, struct nv50_wndw_atom *asyw,
760 struct nv50_head_atom *asyh);
761 void (*release)(struct nv50_wndw *, struct nv50_wndw_atom *asyw,
762 struct nv50_head_atom *asyh);
763 void (*prepare)(struct nv50_wndw *, struct nv50_head_atom *asyh,
764 struct nv50_wndw_atom *asyw);
765
766 void (*sema_set)(struct nv50_wndw *, struct nv50_wndw_atom *);
767 void (*sema_clr)(struct nv50_wndw *);
768 void (*ntfy_set)(struct nv50_wndw *, struct nv50_wndw_atom *);
769 void (*ntfy_clr)(struct nv50_wndw *);
770 int (*ntfy_wait_begun)(struct nv50_wndw *, struct nv50_wndw_atom *);
771 void (*image_set)(struct nv50_wndw *, struct nv50_wndw_atom *);
772 void (*image_clr)(struct nv50_wndw *);
773 void (*lut)(struct nv50_wndw *, struct nv50_wndw_atom *);
774 void (*point)(struct nv50_wndw *, struct nv50_wndw_atom *);
775
776 u32 (*update)(struct nv50_wndw *, u32 interlock);
777};
778
779static int
780nv50_wndw_wait_armed(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
781{
782 if (asyw->set.ntfy)
783 return wndw->func->ntfy_wait_begun(wndw, asyw);
784 return 0;
785}
786
787static u32
788nv50_wndw_flush_clr(struct nv50_wndw *wndw, u32 interlock, bool flush,
789 struct nv50_wndw_atom *asyw)
790{
791 if (asyw->clr.sema && (!asyw->set.sema || flush))
792 wndw->func->sema_clr(wndw);
793 if (asyw->clr.ntfy && (!asyw->set.ntfy || flush))
794 wndw->func->ntfy_clr(wndw);
795 if (asyw->clr.image && (!asyw->set.image || flush))
796 wndw->func->image_clr(wndw);
797
798 return flush ? wndw->func->update(wndw, interlock) : 0;
799}
800
801static u32
802nv50_wndw_flush_set(struct nv50_wndw *wndw, u32 interlock,
803 struct nv50_wndw_atom *asyw)
804{
805 if (interlock) {
806 asyw->image.mode = 0;
807 asyw->image.interval = 1;
808 }
809
810 if (asyw->set.sema ) wndw->func->sema_set (wndw, asyw);
811 if (asyw->set.ntfy ) wndw->func->ntfy_set (wndw, asyw);
812 if (asyw->set.image) wndw->func->image_set(wndw, asyw);
813 if (asyw->set.lut ) wndw->func->lut (wndw, asyw);
814 if (asyw->set.point) wndw->func->point (wndw, asyw);
815
816 return wndw->func->update(wndw, interlock);
817}
818
819static void
820nv50_wndw_atomic_check_release(struct nv50_wndw *wndw,
821 struct nv50_wndw_atom *asyw,
822 struct nv50_head_atom *asyh)
823{
824 struct nouveau_drm *drm = nouveau_drm(wndw->plane.dev);
825 NV_ATOMIC(drm, "%s release\n", wndw->plane.name);
826 wndw->func->release(wndw, asyw, asyh);
827 asyw->ntfy.handle = 0;
828 asyw->sema.handle = 0;
829}
830
831static int
832nv50_wndw_atomic_check_acquire(struct nv50_wndw *wndw,
833 struct nv50_wndw_atom *asyw,
Andrey Grodzovsky612fb5d2017-02-02 16:56:30 -0500834 struct nv50_head_atom *asyh,
835 u32 pflip_flags)
Ben Skeggs973f10c2016-11-04 17:20:36 +1000836{
837 struct nouveau_framebuffer *fb = nouveau_framebuffer(asyw->state.fb);
838 struct nouveau_drm *drm = nouveau_drm(wndw->plane.dev);
839 int ret;
840
841 NV_ATOMIC(drm, "%s acquire\n", wndw->plane.name);
842 asyw->clip.x1 = 0;
843 asyw->clip.y1 = 0;
844 asyw->clip.x2 = asyh->state.mode.hdisplay;
845 asyw->clip.y2 = asyh->state.mode.vdisplay;
846
847 asyw->image.w = fb->base.width;
848 asyw->image.h = fb->base.height;
849 asyw->image.kind = (fb->nvbo->tile_flags & 0x0000ff00) >> 8;
Andrey Grodzovsky612fb5d2017-02-02 16:56:30 -0500850
851 asyw->interval = pflip_flags & DRM_MODE_PAGE_FLIP_ASYNC ? 0 : 1;
852
Ben Skeggs973f10c2016-11-04 17:20:36 +1000853 if (asyw->image.kind) {
854 asyw->image.layout = 0;
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000855 if (drm->client.device.info.chipset >= 0xc0)
Ben Skeggs973f10c2016-11-04 17:20:36 +1000856 asyw->image.block = fb->nvbo->tile_mode >> 4;
857 else
858 asyw->image.block = fb->nvbo->tile_mode;
859 asyw->image.pitch = (fb->base.pitches[0] / 4) << 4;
860 } else {
861 asyw->image.layout = 1;
862 asyw->image.block = 0;
863 asyw->image.pitch = fb->base.pitches[0];
864 }
865
866 ret = wndw->func->acquire(wndw, asyw, asyh);
867 if (ret)
868 return ret;
869
870 if (asyw->set.image) {
871 if (!(asyw->image.mode = asyw->interval ? 0 : 1))
872 asyw->image.interval = asyw->interval;
873 else
874 asyw->image.interval = 0;
875 }
876
877 return 0;
878}
879
880static int
881nv50_wndw_atomic_check(struct drm_plane *plane, struct drm_plane_state *state)
882{
883 struct nouveau_drm *drm = nouveau_drm(plane->dev);
884 struct nv50_wndw *wndw = nv50_wndw(plane);
Ben Skeggs839ca902016-11-04 17:20:36 +1000885 struct nv50_wndw_atom *armw = nv50_wndw_atom(wndw->plane.state);
886 struct nv50_wndw_atom *asyw = nv50_wndw_atom(state);
Ben Skeggs973f10c2016-11-04 17:20:36 +1000887 struct nv50_head_atom *harm = NULL, *asyh = NULL;
888 bool varm = false, asyv = false, asym = false;
889 int ret;
Andrey Grodzovsky612fb5d2017-02-02 16:56:30 -0500890 u32 pflip_flags = 0;
Ben Skeggs973f10c2016-11-04 17:20:36 +1000891
Ben Skeggs973f10c2016-11-04 17:20:36 +1000892 NV_ATOMIC(drm, "%s atomic_check\n", plane->name);
893 if (asyw->state.crtc) {
Ben Skeggs839ca902016-11-04 17:20:36 +1000894 asyh = nv50_head_atom_get(asyw->state.state, asyw->state.crtc);
Ben Skeggs973f10c2016-11-04 17:20:36 +1000895 if (IS_ERR(asyh))
896 return PTR_ERR(asyh);
897 asym = drm_atomic_crtc_needs_modeset(&asyh->state);
898 asyv = asyh->state.active;
Andrey Grodzovsky612fb5d2017-02-02 16:56:30 -0500899 pflip_flags = asyh->state.pageflip_flags;
Ben Skeggs973f10c2016-11-04 17:20:36 +1000900 }
901
902 if (armw->state.crtc) {
Ben Skeggs839ca902016-11-04 17:20:36 +1000903 harm = nv50_head_atom_get(asyw->state.state, armw->state.crtc);
Ben Skeggs973f10c2016-11-04 17:20:36 +1000904 if (IS_ERR(harm))
905 return PTR_ERR(harm);
Ben Skeggs839ca902016-11-04 17:20:36 +1000906 varm = harm->state.crtc->state->active;
Ben Skeggs973f10c2016-11-04 17:20:36 +1000907 }
908
909 if (asyv) {
910 asyw->point.x = asyw->state.crtc_x;
911 asyw->point.y = asyw->state.crtc_y;
912 if (memcmp(&armw->point, &asyw->point, sizeof(asyw->point)))
913 asyw->set.point = true;
914
915 if (!varm || asym || armw->state.fb != asyw->state.fb) {
Andrey Grodzovsky612fb5d2017-02-02 16:56:30 -0500916 ret = nv50_wndw_atomic_check_acquire(
917 wndw, asyw, asyh, pflip_flags);
Ben Skeggs973f10c2016-11-04 17:20:36 +1000918 if (ret)
919 return ret;
920 }
921 } else
922 if (varm) {
923 nv50_wndw_atomic_check_release(wndw, asyw, harm);
924 } else {
925 return 0;
926 }
927
928 if (!asyv || asym) {
929 asyw->clr.ntfy = armw->ntfy.handle != 0;
930 asyw->clr.sema = armw->sema.handle != 0;
931 if (wndw->func->image_clr)
932 asyw->clr.image = armw->image.handle != 0;
933 asyw->set.lut = wndw->func->lut && asyv;
934 }
935
Ben Skeggs973f10c2016-11-04 17:20:36 +1000936 return 0;
937}
938
939static void
Ben Skeggs839ca902016-11-04 17:20:36 +1000940nv50_wndw_cleanup_fb(struct drm_plane *plane, struct drm_plane_state *old_state)
941{
942 struct nouveau_framebuffer *fb = nouveau_framebuffer(old_state->fb);
943 struct nouveau_drm *drm = nouveau_drm(plane->dev);
944
945 NV_ATOMIC(drm, "%s cleanup: %p\n", plane->name, old_state->fb);
946 if (!old_state->fb)
947 return;
948
949 nouveau_bo_unpin(fb->nvbo);
950}
951
952static int
953nv50_wndw_prepare_fb(struct drm_plane *plane, struct drm_plane_state *state)
954{
955 struct nouveau_framebuffer *fb = nouveau_framebuffer(state->fb);
956 struct nouveau_drm *drm = nouveau_drm(plane->dev);
957 struct nv50_wndw *wndw = nv50_wndw(plane);
958 struct nv50_wndw_atom *asyw = nv50_wndw_atom(state);
959 struct nv50_head_atom *asyh;
960 struct nv50_dmac_ctxdma *ctxdma;
Ben Skeggs839ca902016-11-04 17:20:36 +1000961 int ret;
962
963 NV_ATOMIC(drm, "%s prepare: %p\n", plane->name, state->fb);
964 if (!asyw->state.fb)
965 return 0;
Ben Skeggs839ca902016-11-04 17:20:36 +1000966
967 ret = nouveau_bo_pin(fb->nvbo, TTM_PL_FLAG_VRAM, true);
968 if (ret)
969 return ret;
970
Ben Skeggsf00f0e22016-11-04 17:20:36 +1000971 ctxdma = nv50_dmac_ctxdma_new(wndw->dmac, fb);
Ben Skeggs839ca902016-11-04 17:20:36 +1000972 if (IS_ERR(ctxdma)) {
973 nouveau_bo_unpin(fb->nvbo);
974 return PTR_ERR(ctxdma);
975 }
976
977 asyw->state.fence = reservation_object_get_excl_rcu(fb->nvbo->bo.resv);
978 asyw->image.handle = ctxdma->object.handle;
979 asyw->image.offset = fb->nvbo->bo.offset;
980
981 if (wndw->func->prepare) {
982 asyh = nv50_head_atom_get(asyw->state.state, asyw->state.crtc);
983 if (IS_ERR(asyh))
984 return PTR_ERR(asyh);
985
986 wndw->func->prepare(wndw, asyh, asyw);
987 }
988
989 return 0;
990}
991
992static const struct drm_plane_helper_funcs
993nv50_wndw_helper = {
994 .prepare_fb = nv50_wndw_prepare_fb,
995 .cleanup_fb = nv50_wndw_cleanup_fb,
996 .atomic_check = nv50_wndw_atomic_check,
997};
998
999static void
Ben Skeggs973f10c2016-11-04 17:20:36 +10001000nv50_wndw_atomic_destroy_state(struct drm_plane *plane,
1001 struct drm_plane_state *state)
1002{
1003 struct nv50_wndw_atom *asyw = nv50_wndw_atom(state);
1004 __drm_atomic_helper_plane_destroy_state(&asyw->state);
1005 dma_fence_put(asyw->state.fence);
1006 kfree(asyw);
1007}
1008
1009static struct drm_plane_state *
1010nv50_wndw_atomic_duplicate_state(struct drm_plane *plane)
1011{
1012 struct nv50_wndw_atom *armw = nv50_wndw_atom(plane->state);
1013 struct nv50_wndw_atom *asyw;
1014 if (!(asyw = kmalloc(sizeof(*asyw), GFP_KERNEL)))
1015 return NULL;
1016 __drm_atomic_helper_plane_duplicate_state(plane, &asyw->state);
1017 asyw->state.fence = NULL;
1018 asyw->interval = 1;
1019 asyw->sema = armw->sema;
1020 asyw->ntfy = armw->ntfy;
1021 asyw->image = armw->image;
1022 asyw->point = armw->point;
1023 asyw->lut = armw->lut;
1024 asyw->clr.mask = 0;
1025 asyw->set.mask = 0;
1026 return &asyw->state;
1027}
1028
1029static void
1030nv50_wndw_reset(struct drm_plane *plane)
1031{
1032 struct nv50_wndw_atom *asyw;
1033
1034 if (WARN_ON(!(asyw = kzalloc(sizeof(*asyw), GFP_KERNEL))))
1035 return;
1036
1037 if (plane->state)
1038 plane->funcs->atomic_destroy_state(plane, plane->state);
1039 plane->state = &asyw->state;
1040 plane->state->plane = plane;
1041 plane->state->rotation = DRM_ROTATE_0;
1042}
1043
1044static void
1045nv50_wndw_destroy(struct drm_plane *plane)
1046{
1047 struct nv50_wndw *wndw = nv50_wndw(plane);
1048 void *data;
1049 nvif_notify_fini(&wndw->notify);
1050 data = wndw->func->dtor(wndw);
1051 drm_plane_cleanup(&wndw->plane);
1052 kfree(data);
1053}
1054
1055static const struct drm_plane_funcs
1056nv50_wndw = {
Ben Skeggs839ca902016-11-04 17:20:36 +10001057 .update_plane = drm_atomic_helper_update_plane,
1058 .disable_plane = drm_atomic_helper_disable_plane,
Ben Skeggs973f10c2016-11-04 17:20:36 +10001059 .destroy = nv50_wndw_destroy,
1060 .reset = nv50_wndw_reset,
1061 .set_property = drm_atomic_helper_plane_set_property,
1062 .atomic_duplicate_state = nv50_wndw_atomic_duplicate_state,
1063 .atomic_destroy_state = nv50_wndw_atomic_destroy_state,
1064};
1065
1066static void
1067nv50_wndw_fini(struct nv50_wndw *wndw)
1068{
1069 nvif_notify_put(&wndw->notify);
1070}
1071
1072static void
1073nv50_wndw_init(struct nv50_wndw *wndw)
1074{
1075 nvif_notify_get(&wndw->notify);
1076}
1077
1078static int
1079nv50_wndw_ctor(const struct nv50_wndw_func *func, struct drm_device *dev,
1080 enum drm_plane_type type, const char *name, int index,
1081 struct nv50_dmac *dmac, const u32 *format, int nformat,
1082 struct nv50_wndw *wndw)
1083{
1084 int ret;
1085
1086 wndw->func = func;
1087 wndw->dmac = dmac;
1088
1089 ret = drm_universal_plane_init(dev, &wndw->plane, 0, &nv50_wndw, format,
1090 nformat, type, "%s-%d", name, index);
1091 if (ret)
1092 return ret;
1093
Ben Skeggs839ca902016-11-04 17:20:36 +10001094 drm_plane_helper_add(&wndw->plane, &nv50_wndw_helper);
Ben Skeggs973f10c2016-11-04 17:20:36 +10001095 return 0;
1096}
1097
1098/******************************************************************************
Ben Skeggs22e927d2016-11-04 17:20:36 +10001099 * Cursor plane
1100 *****************************************************************************/
1101#define nv50_curs(p) container_of((p), struct nv50_curs, wndw)
1102
1103struct nv50_curs {
1104 struct nv50_wndw wndw;
1105 struct nvif_object chan;
1106};
1107
1108static u32
1109nv50_curs_update(struct nv50_wndw *wndw, u32 interlock)
1110{
1111 struct nv50_curs *curs = nv50_curs(wndw);
1112 nvif_wr32(&curs->chan, 0x0080, 0x00000000);
1113 return 0;
1114}
1115
1116static void
1117nv50_curs_point(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
1118{
1119 struct nv50_curs *curs = nv50_curs(wndw);
1120 nvif_wr32(&curs->chan, 0x0084, (asyw->point.y << 16) | asyw->point.x);
1121}
1122
1123static void
1124nv50_curs_prepare(struct nv50_wndw *wndw, struct nv50_head_atom *asyh,
1125 struct nv50_wndw_atom *asyw)
1126{
1127 asyh->curs.handle = nv50_disp(wndw->plane.dev)->mast.base.vram.handle;
1128 asyh->curs.offset = asyw->image.offset;
1129 asyh->set.curs = asyh->curs.visible;
1130}
1131
1132static void
1133nv50_curs_release(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw,
1134 struct nv50_head_atom *asyh)
1135{
1136 asyh->curs.visible = false;
1137}
1138
1139static int
1140nv50_curs_acquire(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw,
1141 struct nv50_head_atom *asyh)
1142{
1143 int ret;
1144
1145 ret = drm_plane_helper_check_state(&asyw->state, &asyw->clip,
1146 DRM_PLANE_HELPER_NO_SCALING,
1147 DRM_PLANE_HELPER_NO_SCALING,
1148 true, true);
1149 asyh->curs.visible = asyw->state.visible;
1150 if (ret || !asyh->curs.visible)
1151 return ret;
1152
1153 switch (asyw->state.fb->width) {
1154 case 32: asyh->curs.layout = 0; break;
1155 case 64: asyh->curs.layout = 1; break;
1156 default:
1157 return -EINVAL;
1158 }
1159
1160 if (asyw->state.fb->width != asyw->state.fb->height)
1161 return -EINVAL;
1162
Ville Syrjälä438b74a2016-12-14 23:32:55 +02001163 switch (asyw->state.fb->format->format) {
Ben Skeggs22e927d2016-11-04 17:20:36 +10001164 case DRM_FORMAT_ARGB8888: asyh->curs.format = 1; break;
1165 default:
1166 WARN_ON(1);
1167 return -EINVAL;
1168 }
1169
1170 return 0;
1171}
1172
1173static void *
1174nv50_curs_dtor(struct nv50_wndw *wndw)
1175{
1176 struct nv50_curs *curs = nv50_curs(wndw);
1177 nvif_object_fini(&curs->chan);
1178 return curs;
1179}
1180
1181static const u32
1182nv50_curs_format[] = {
1183 DRM_FORMAT_ARGB8888,
1184};
1185
1186static const struct nv50_wndw_func
1187nv50_curs = {
1188 .dtor = nv50_curs_dtor,
1189 .acquire = nv50_curs_acquire,
1190 .release = nv50_curs_release,
1191 .prepare = nv50_curs_prepare,
1192 .point = nv50_curs_point,
1193 .update = nv50_curs_update,
1194};
1195
1196static int
1197nv50_curs_new(struct nouveau_drm *drm, struct nv50_head *head,
1198 struct nv50_curs **pcurs)
1199{
1200 static const struct nvif_mclass curses[] = {
1201 { GK104_DISP_CURSOR, 0 },
1202 { GF110_DISP_CURSOR, 0 },
1203 { GT214_DISP_CURSOR, 0 },
1204 { G82_DISP_CURSOR, 0 },
1205 { NV50_DISP_CURSOR, 0 },
1206 {}
1207 };
1208 struct nv50_disp_cursor_v0 args = {
1209 .head = head->base.index,
1210 };
1211 struct nv50_disp *disp = nv50_disp(drm->dev);
1212 struct nv50_curs *curs;
1213 int cid, ret;
1214
1215 cid = nvif_mclass(disp->disp, curses);
1216 if (cid < 0) {
1217 NV_ERROR(drm, "No supported cursor immediate class\n");
1218 return cid;
1219 }
1220
1221 if (!(curs = *pcurs = kzalloc(sizeof(*curs), GFP_KERNEL)))
1222 return -ENOMEM;
1223
1224 ret = nv50_wndw_ctor(&nv50_curs, drm->dev, DRM_PLANE_TYPE_CURSOR,
1225 "curs", head->base.index, &disp->mast.base,
1226 nv50_curs_format, ARRAY_SIZE(nv50_curs_format),
1227 &curs->wndw);
1228 if (ret) {
1229 kfree(curs);
1230 return ret;
1231 }
1232
1233 ret = nvif_object_init(disp->disp, 0, curses[cid].oclass, &args,
1234 sizeof(args), &curs->chan);
1235 if (ret) {
1236 NV_ERROR(drm, "curs%04x allocation failed: %d\n",
1237 curses[cid].oclass, ret);
1238 return ret;
1239 }
1240
1241 return 0;
1242}
1243
1244/******************************************************************************
Ben Skeggs973f10c2016-11-04 17:20:36 +10001245 * Primary plane
1246 *****************************************************************************/
1247#define nv50_base(p) container_of((p), struct nv50_base, wndw)
1248
1249struct nv50_base {
1250 struct nv50_wndw wndw;
1251 struct nv50_sync chan;
1252 int id;
1253};
1254
1255static int
1256nv50_base_notify(struct nvif_notify *notify)
1257{
1258 return NVIF_NOTIFY_KEEP;
1259}
1260
1261static void
1262nv50_base_lut(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
1263{
1264 struct nv50_base *base = nv50_base(wndw);
1265 u32 *push;
1266 if ((push = evo_wait(&base->chan, 2))) {
1267 evo_mthd(push, 0x00e0, 1);
1268 evo_data(push, asyw->lut.enable << 30);
1269 evo_kick(push, &base->chan);
1270 }
1271}
1272
1273static void
1274nv50_base_image_clr(struct nv50_wndw *wndw)
1275{
1276 struct nv50_base *base = nv50_base(wndw);
1277 u32 *push;
1278 if ((push = evo_wait(&base->chan, 4))) {
1279 evo_mthd(push, 0x0084, 1);
1280 evo_data(push, 0x00000000);
1281 evo_mthd(push, 0x00c0, 1);
1282 evo_data(push, 0x00000000);
1283 evo_kick(push, &base->chan);
1284 }
1285}
1286
1287static void
1288nv50_base_image_set(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
1289{
1290 struct nv50_base *base = nv50_base(wndw);
1291 const s32 oclass = base->chan.base.base.user.oclass;
1292 u32 *push;
1293 if ((push = evo_wait(&base->chan, 10))) {
1294 evo_mthd(push, 0x0084, 1);
1295 evo_data(push, (asyw->image.mode << 8) |
1296 (asyw->image.interval << 4));
1297 evo_mthd(push, 0x00c0, 1);
1298 evo_data(push, asyw->image.handle);
1299 if (oclass < G82_DISP_BASE_CHANNEL_DMA) {
1300 evo_mthd(push, 0x0800, 5);
1301 evo_data(push, asyw->image.offset >> 8);
1302 evo_data(push, 0x00000000);
1303 evo_data(push, (asyw->image.h << 16) | asyw->image.w);
1304 evo_data(push, (asyw->image.layout << 20) |
1305 asyw->image.pitch |
1306 asyw->image.block);
1307 evo_data(push, (asyw->image.kind << 16) |
1308 (asyw->image.format << 8));
1309 } else
1310 if (oclass < GF110_DISP_BASE_CHANNEL_DMA) {
1311 evo_mthd(push, 0x0800, 5);
1312 evo_data(push, asyw->image.offset >> 8);
1313 evo_data(push, 0x00000000);
1314 evo_data(push, (asyw->image.h << 16) | asyw->image.w);
1315 evo_data(push, (asyw->image.layout << 20) |
1316 asyw->image.pitch |
1317 asyw->image.block);
1318 evo_data(push, asyw->image.format << 8);
1319 } else {
1320 evo_mthd(push, 0x0400, 5);
1321 evo_data(push, asyw->image.offset >> 8);
1322 evo_data(push, 0x00000000);
1323 evo_data(push, (asyw->image.h << 16) | asyw->image.w);
1324 evo_data(push, (asyw->image.layout << 24) |
1325 asyw->image.pitch |
1326 asyw->image.block);
1327 evo_data(push, asyw->image.format << 8);
1328 }
1329 evo_kick(push, &base->chan);
1330 }
1331}
1332
1333static void
1334nv50_base_ntfy_clr(struct nv50_wndw *wndw)
1335{
1336 struct nv50_base *base = nv50_base(wndw);
1337 u32 *push;
1338 if ((push = evo_wait(&base->chan, 2))) {
1339 evo_mthd(push, 0x00a4, 1);
1340 evo_data(push, 0x00000000);
1341 evo_kick(push, &base->chan);
1342 }
1343}
1344
1345static void
1346nv50_base_ntfy_set(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
1347{
1348 struct nv50_base *base = nv50_base(wndw);
1349 u32 *push;
1350 if ((push = evo_wait(&base->chan, 3))) {
1351 evo_mthd(push, 0x00a0, 2);
1352 evo_data(push, (asyw->ntfy.awaken << 30) | asyw->ntfy.offset);
1353 evo_data(push, asyw->ntfy.handle);
1354 evo_kick(push, &base->chan);
1355 }
1356}
1357
1358static void
1359nv50_base_sema_clr(struct nv50_wndw *wndw)
1360{
1361 struct nv50_base *base = nv50_base(wndw);
1362 u32 *push;
1363 if ((push = evo_wait(&base->chan, 2))) {
1364 evo_mthd(push, 0x0094, 1);
1365 evo_data(push, 0x00000000);
1366 evo_kick(push, &base->chan);
1367 }
1368}
1369
1370static void
1371nv50_base_sema_set(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
1372{
1373 struct nv50_base *base = nv50_base(wndw);
1374 u32 *push;
1375 if ((push = evo_wait(&base->chan, 5))) {
1376 evo_mthd(push, 0x0088, 4);
1377 evo_data(push, asyw->sema.offset);
1378 evo_data(push, asyw->sema.acquire);
1379 evo_data(push, asyw->sema.release);
1380 evo_data(push, asyw->sema.handle);
1381 evo_kick(push, &base->chan);
1382 }
1383}
1384
1385static u32
1386nv50_base_update(struct nv50_wndw *wndw, u32 interlock)
1387{
1388 struct nv50_base *base = nv50_base(wndw);
1389 u32 *push;
1390
1391 if (!(push = evo_wait(&base->chan, 2)))
1392 return 0;
1393 evo_mthd(push, 0x0080, 1);
1394 evo_data(push, interlock);
1395 evo_kick(push, &base->chan);
1396
1397 if (base->chan.base.base.user.oclass < GF110_DISP_BASE_CHANNEL_DMA)
1398 return interlock ? 2 << (base->id * 8) : 0;
1399 return interlock ? 2 << (base->id * 4) : 0;
1400}
1401
1402static int
1403nv50_base_ntfy_wait_begun(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
1404{
1405 struct nouveau_drm *drm = nouveau_drm(wndw->plane.dev);
1406 struct nv50_disp *disp = nv50_disp(wndw->plane.dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001407 if (nvif_msec(&drm->client.device, 2000ULL,
Ben Skeggs973f10c2016-11-04 17:20:36 +10001408 u32 data = nouveau_bo_rd32(disp->sync, asyw->ntfy.offset / 4);
1409 if ((data & 0xc0000000) == 0x40000000)
1410 break;
1411 usleep_range(1, 2);
1412 ) < 0)
1413 return -ETIMEDOUT;
1414 return 0;
1415}
1416
1417static void
1418nv50_base_release(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw,
1419 struct nv50_head_atom *asyh)
1420{
1421 asyh->base.cpp = 0;
1422}
1423
1424static int
1425nv50_base_acquire(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw,
1426 struct nv50_head_atom *asyh)
1427{
Ville Syrjälä9857ecb2016-11-18 21:53:03 +02001428 const struct drm_framebuffer *fb = asyw->state.fb;
Ben Skeggs973f10c2016-11-04 17:20:36 +10001429 int ret;
1430
Ville Syrjälä9857ecb2016-11-18 21:53:03 +02001431 if (!fb->format->depth)
Ben Skeggs973f10c2016-11-04 17:20:36 +10001432 return -EINVAL;
1433
1434 ret = drm_plane_helper_check_state(&asyw->state, &asyw->clip,
1435 DRM_PLANE_HELPER_NO_SCALING,
1436 DRM_PLANE_HELPER_NO_SCALING,
1437 false, true);
1438 if (ret)
1439 return ret;
1440
Ville Syrjälä9857ecb2016-11-18 21:53:03 +02001441 asyh->base.depth = fb->format->depth;
1442 asyh->base.cpp = fb->format->cpp[0];
Ben Skeggs973f10c2016-11-04 17:20:36 +10001443 asyh->base.x = asyw->state.src.x1 >> 16;
1444 asyh->base.y = asyw->state.src.y1 >> 16;
1445 asyh->base.w = asyw->state.fb->width;
1446 asyh->base.h = asyw->state.fb->height;
1447
Ville Syrjälä438b74a2016-12-14 23:32:55 +02001448 switch (fb->format->format) {
Ben Skeggs973f10c2016-11-04 17:20:36 +10001449 case DRM_FORMAT_C8 : asyw->image.format = 0x1e; break;
1450 case DRM_FORMAT_RGB565 : asyw->image.format = 0xe8; break;
1451 case DRM_FORMAT_XRGB1555 :
1452 case DRM_FORMAT_ARGB1555 : asyw->image.format = 0xe9; break;
1453 case DRM_FORMAT_XRGB8888 :
1454 case DRM_FORMAT_ARGB8888 : asyw->image.format = 0xcf; break;
1455 case DRM_FORMAT_XBGR2101010:
1456 case DRM_FORMAT_ABGR2101010: asyw->image.format = 0xd1; break;
1457 case DRM_FORMAT_XBGR8888 :
1458 case DRM_FORMAT_ABGR8888 : asyw->image.format = 0xd5; break;
1459 default:
1460 WARN_ON(1);
1461 return -EINVAL;
1462 }
1463
1464 asyw->lut.enable = 1;
1465 asyw->set.image = true;
1466 return 0;
1467}
1468
1469static void *
1470nv50_base_dtor(struct nv50_wndw *wndw)
1471{
1472 struct nv50_disp *disp = nv50_disp(wndw->plane.dev);
1473 struct nv50_base *base = nv50_base(wndw);
1474 nv50_dmac_destroy(&base->chan.base, disp->disp);
1475 return base;
1476}
1477
1478static const u32
1479nv50_base_format[] = {
1480 DRM_FORMAT_C8,
1481 DRM_FORMAT_RGB565,
1482 DRM_FORMAT_XRGB1555,
1483 DRM_FORMAT_ARGB1555,
1484 DRM_FORMAT_XRGB8888,
1485 DRM_FORMAT_ARGB8888,
1486 DRM_FORMAT_XBGR2101010,
1487 DRM_FORMAT_ABGR2101010,
1488 DRM_FORMAT_XBGR8888,
1489 DRM_FORMAT_ABGR8888,
1490};
1491
1492static const struct nv50_wndw_func
1493nv50_base = {
1494 .dtor = nv50_base_dtor,
1495 .acquire = nv50_base_acquire,
1496 .release = nv50_base_release,
1497 .sema_set = nv50_base_sema_set,
1498 .sema_clr = nv50_base_sema_clr,
1499 .ntfy_set = nv50_base_ntfy_set,
1500 .ntfy_clr = nv50_base_ntfy_clr,
1501 .ntfy_wait_begun = nv50_base_ntfy_wait_begun,
1502 .image_set = nv50_base_image_set,
1503 .image_clr = nv50_base_image_clr,
1504 .lut = nv50_base_lut,
1505 .update = nv50_base_update,
1506};
1507
1508static int
1509nv50_base_new(struct nouveau_drm *drm, struct nv50_head *head,
1510 struct nv50_base **pbase)
1511{
1512 struct nv50_disp *disp = nv50_disp(drm->dev);
1513 struct nv50_base *base;
1514 int ret;
1515
1516 if (!(base = *pbase = kzalloc(sizeof(*base), GFP_KERNEL)))
1517 return -ENOMEM;
1518 base->id = head->base.index;
1519 base->wndw.ntfy = EVO_FLIP_NTFY0(base->id);
1520 base->wndw.sema = EVO_FLIP_SEM0(base->id);
1521 base->wndw.data = 0x00000000;
1522
1523 ret = nv50_wndw_ctor(&nv50_base, drm->dev, DRM_PLANE_TYPE_PRIMARY,
1524 "base", base->id, &base->chan.base,
1525 nv50_base_format, ARRAY_SIZE(nv50_base_format),
1526 &base->wndw);
1527 if (ret) {
1528 kfree(base);
1529 return ret;
1530 }
1531
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001532 ret = nv50_base_create(&drm->client.device, disp->disp, base->id,
Ben Skeggs973f10c2016-11-04 17:20:36 +10001533 disp->sync->bo.offset, &base->chan);
1534 if (ret)
1535 return ret;
1536
1537 return nvif_notify_init(&base->chan.base.base.user, nv50_base_notify,
1538 false,
1539 NV50_DISP_BASE_CHANNEL_DMA_V0_NTFY_UEVENT,
1540 &(struct nvif_notify_uevent_req) {},
1541 sizeof(struct nvif_notify_uevent_req),
1542 sizeof(struct nvif_notify_uevent_rep),
1543 &base->wndw.notify);
1544}
1545
1546/******************************************************************************
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001547 * Head
1548 *****************************************************************************/
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001549static void
Ben Skeggs7e08d672016-11-04 17:20:36 +10001550nv50_head_procamp(struct nv50_head *head, struct nv50_head_atom *asyh)
1551{
1552 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1553 u32 *push;
1554 if ((push = evo_wait(core, 2))) {
1555 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
1556 evo_mthd(push, 0x08a8 + (head->base.index * 0x400), 1);
1557 else
1558 evo_mthd(push, 0x0498 + (head->base.index * 0x300), 1);
1559 evo_data(push, (asyh->procamp.sat.sin << 20) |
1560 (asyh->procamp.sat.cos << 8));
1561 evo_kick(push, core);
1562 }
1563}
1564
1565static void
Ben Skeggs7e918332016-11-04 17:20:36 +10001566nv50_head_dither(struct nv50_head *head, struct nv50_head_atom *asyh)
1567{
1568 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1569 u32 *push;
1570 if ((push = evo_wait(core, 2))) {
1571 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
1572 evo_mthd(push, 0x08a0 + (head->base.index * 0x0400), 1);
1573 else
1574 if (core->base.user.oclass < GK104_DISP_CORE_CHANNEL_DMA)
1575 evo_mthd(push, 0x0490 + (head->base.index * 0x0300), 1);
1576 else
1577 evo_mthd(push, 0x04a0 + (head->base.index * 0x0300), 1);
1578 evo_data(push, (asyh->dither.mode << 3) |
1579 (asyh->dither.bits << 1) |
1580 asyh->dither.enable);
1581 evo_kick(push, core);
1582 }
1583}
1584
1585static void
Ben Skeggs6bbab3b2016-11-04 17:20:36 +10001586nv50_head_ovly(struct nv50_head *head, struct nv50_head_atom *asyh)
1587{
1588 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1589 u32 bounds = 0;
1590 u32 *push;
1591
1592 if (asyh->base.cpp) {
1593 switch (asyh->base.cpp) {
1594 case 8: bounds |= 0x00000500; break;
1595 case 4: bounds |= 0x00000300; break;
1596 case 2: bounds |= 0x00000100; break;
1597 default:
1598 WARN_ON(1);
1599 break;
1600 }
1601 bounds |= 0x00000001;
1602 }
1603
1604 if ((push = evo_wait(core, 2))) {
1605 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
1606 evo_mthd(push, 0x0904 + head->base.index * 0x400, 1);
1607 else
1608 evo_mthd(push, 0x04d4 + head->base.index * 0x300, 1);
1609 evo_data(push, bounds);
1610 evo_kick(push, core);
1611 }
1612}
1613
1614static void
1615nv50_head_base(struct nv50_head *head, struct nv50_head_atom *asyh)
1616{
1617 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1618 u32 bounds = 0;
1619 u32 *push;
1620
1621 if (asyh->base.cpp) {
1622 switch (asyh->base.cpp) {
1623 case 8: bounds |= 0x00000500; break;
1624 case 4: bounds |= 0x00000300; break;
1625 case 2: bounds |= 0x00000100; break;
1626 case 1: bounds |= 0x00000000; break;
1627 default:
1628 WARN_ON(1);
1629 break;
1630 }
1631 bounds |= 0x00000001;
1632 }
1633
1634 if ((push = evo_wait(core, 2))) {
1635 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
1636 evo_mthd(push, 0x0900 + head->base.index * 0x400, 1);
1637 else
1638 evo_mthd(push, 0x04d0 + head->base.index * 0x300, 1);
1639 evo_data(push, bounds);
1640 evo_kick(push, core);
1641 }
1642}
1643
1644static void
Ben Skeggsea8ee392016-11-04 17:20:36 +10001645nv50_head_curs_clr(struct nv50_head *head)
1646{
1647 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1648 u32 *push;
1649 if ((push = evo_wait(core, 4))) {
1650 if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
1651 evo_mthd(push, 0x0880 + head->base.index * 0x400, 1);
1652 evo_data(push, 0x05000000);
1653 } else
1654 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1655 evo_mthd(push, 0x0880 + head->base.index * 0x400, 1);
1656 evo_data(push, 0x05000000);
1657 evo_mthd(push, 0x089c + head->base.index * 0x400, 1);
1658 evo_data(push, 0x00000000);
1659 } else {
1660 evo_mthd(push, 0x0480 + head->base.index * 0x300, 1);
1661 evo_data(push, 0x05000000);
1662 evo_mthd(push, 0x048c + head->base.index * 0x300, 1);
1663 evo_data(push, 0x00000000);
1664 }
1665 evo_kick(push, core);
1666 }
1667}
1668
1669static void
1670nv50_head_curs_set(struct nv50_head *head, struct nv50_head_atom *asyh)
1671{
1672 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1673 u32 *push;
1674 if ((push = evo_wait(core, 5))) {
1675 if (core->base.user.oclass < G82_DISP_BASE_CHANNEL_DMA) {
1676 evo_mthd(push, 0x0880 + head->base.index * 0x400, 2);
1677 evo_data(push, 0x80000000 | (asyh->curs.layout << 26) |
1678 (asyh->curs.format << 24));
1679 evo_data(push, asyh->curs.offset >> 8);
1680 } else
1681 if (core->base.user.oclass < GF110_DISP_BASE_CHANNEL_DMA) {
1682 evo_mthd(push, 0x0880 + head->base.index * 0x400, 2);
1683 evo_data(push, 0x80000000 | (asyh->curs.layout << 26) |
1684 (asyh->curs.format << 24));
1685 evo_data(push, asyh->curs.offset >> 8);
1686 evo_mthd(push, 0x089c + head->base.index * 0x400, 1);
1687 evo_data(push, asyh->curs.handle);
1688 } else {
1689 evo_mthd(push, 0x0480 + head->base.index * 0x300, 2);
1690 evo_data(push, 0x80000000 | (asyh->curs.layout << 26) |
1691 (asyh->curs.format << 24));
1692 evo_data(push, asyh->curs.offset >> 8);
1693 evo_mthd(push, 0x048c + head->base.index * 0x300, 1);
1694 evo_data(push, asyh->curs.handle);
1695 }
1696 evo_kick(push, core);
1697 }
1698}
1699
1700static void
Ben Skeggsad633612016-11-04 17:20:36 +10001701nv50_head_core_clr(struct nv50_head *head)
1702{
1703 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1704 u32 *push;
1705 if ((push = evo_wait(core, 2))) {
1706 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
1707 evo_mthd(push, 0x0874 + head->base.index * 0x400, 1);
1708 else
1709 evo_mthd(push, 0x0474 + head->base.index * 0x300, 1);
1710 evo_data(push, 0x00000000);
1711 evo_kick(push, core);
1712 }
1713}
1714
1715static void
1716nv50_head_core_set(struct nv50_head *head, struct nv50_head_atom *asyh)
1717{
1718 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1719 u32 *push;
1720 if ((push = evo_wait(core, 9))) {
1721 if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
1722 evo_mthd(push, 0x0860 + head->base.index * 0x400, 1);
1723 evo_data(push, asyh->core.offset >> 8);
1724 evo_mthd(push, 0x0868 + head->base.index * 0x400, 4);
1725 evo_data(push, (asyh->core.h << 16) | asyh->core.w);
1726 evo_data(push, asyh->core.layout << 20 |
1727 (asyh->core.pitch >> 8) << 8 |
1728 asyh->core.block);
1729 evo_data(push, asyh->core.kind << 16 |
1730 asyh->core.format << 8);
1731 evo_data(push, asyh->core.handle);
1732 evo_mthd(push, 0x08c0 + head->base.index * 0x400, 1);
1733 evo_data(push, (asyh->core.y << 16) | asyh->core.x);
Ben Skeggs19d53d02016-12-13 11:18:46 +10001734 /* EVO will complain with INVALID_STATE if we have an
1735 * active cursor and (re)specify HeadSetContextDmaIso
1736 * without also updating HeadSetOffsetCursor.
1737 */
1738 asyh->set.curs = asyh->curs.visible;
Ben Skeggsad633612016-11-04 17:20:36 +10001739 } else
1740 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1741 evo_mthd(push, 0x0860 + head->base.index * 0x400, 1);
1742 evo_data(push, asyh->core.offset >> 8);
1743 evo_mthd(push, 0x0868 + head->base.index * 0x400, 4);
1744 evo_data(push, (asyh->core.h << 16) | asyh->core.w);
1745 evo_data(push, asyh->core.layout << 20 |
1746 (asyh->core.pitch >> 8) << 8 |
1747 asyh->core.block);
1748 evo_data(push, asyh->core.format << 8);
1749 evo_data(push, asyh->core.handle);
1750 evo_mthd(push, 0x08c0 + head->base.index * 0x400, 1);
1751 evo_data(push, (asyh->core.y << 16) | asyh->core.x);
1752 } else {
1753 evo_mthd(push, 0x0460 + head->base.index * 0x300, 1);
1754 evo_data(push, asyh->core.offset >> 8);
1755 evo_mthd(push, 0x0468 + head->base.index * 0x300, 4);
1756 evo_data(push, (asyh->core.h << 16) | asyh->core.w);
1757 evo_data(push, asyh->core.layout << 24 |
1758 (asyh->core.pitch >> 8) << 8 |
1759 asyh->core.block);
1760 evo_data(push, asyh->core.format << 8);
1761 evo_data(push, asyh->core.handle);
1762 evo_mthd(push, 0x04b0 + head->base.index * 0x300, 1);
1763 evo_data(push, (asyh->core.y << 16) | asyh->core.x);
1764 }
1765 evo_kick(push, core);
1766 }
1767}
1768
1769static void
Ben Skeggsa7ae1562016-11-04 17:20:36 +10001770nv50_head_lut_clr(struct nv50_head *head)
1771{
1772 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1773 u32 *push;
1774 if ((push = evo_wait(core, 4))) {
1775 if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
1776 evo_mthd(push, 0x0840 + (head->base.index * 0x400), 1);
1777 evo_data(push, 0x40000000);
1778 } else
1779 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1780 evo_mthd(push, 0x0840 + (head->base.index * 0x400), 1);
1781 evo_data(push, 0x40000000);
1782 evo_mthd(push, 0x085c + (head->base.index * 0x400), 1);
1783 evo_data(push, 0x00000000);
1784 } else {
1785 evo_mthd(push, 0x0440 + (head->base.index * 0x300), 1);
1786 evo_data(push, 0x03000000);
1787 evo_mthd(push, 0x045c + (head->base.index * 0x300), 1);
1788 evo_data(push, 0x00000000);
1789 }
1790 evo_kick(push, core);
1791 }
1792}
1793
1794static void
1795nv50_head_lut_set(struct nv50_head *head, struct nv50_head_atom *asyh)
1796{
1797 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1798 u32 *push;
1799 if ((push = evo_wait(core, 7))) {
1800 if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
1801 evo_mthd(push, 0x0840 + (head->base.index * 0x400), 2);
1802 evo_data(push, 0xc0000000);
1803 evo_data(push, asyh->lut.offset >> 8);
1804 } else
1805 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1806 evo_mthd(push, 0x0840 + (head->base.index * 0x400), 2);
1807 evo_data(push, 0xc0000000);
1808 evo_data(push, asyh->lut.offset >> 8);
1809 evo_mthd(push, 0x085c + (head->base.index * 0x400), 1);
1810 evo_data(push, asyh->lut.handle);
1811 } else {
1812 evo_mthd(push, 0x0440 + (head->base.index * 0x300), 4);
1813 evo_data(push, 0x83000000);
1814 evo_data(push, asyh->lut.offset >> 8);
1815 evo_data(push, 0x00000000);
1816 evo_data(push, 0x00000000);
1817 evo_mthd(push, 0x045c + (head->base.index * 0x300), 1);
1818 evo_data(push, asyh->lut.handle);
1819 }
1820 evo_kick(push, core);
1821 }
1822}
1823
1824static void
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001825nv50_head_mode(struct nv50_head *head, struct nv50_head_atom *asyh)
1826{
1827 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1828 struct nv50_head_mode *m = &asyh->mode;
1829 u32 *push;
1830 if ((push = evo_wait(core, 14))) {
1831 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1832 evo_mthd(push, 0x0804 + (head->base.index * 0x400), 2);
1833 evo_data(push, 0x00800000 | m->clock);
1834 evo_data(push, m->interlace ? 0x00000002 : 0x00000000);
Ben Skeggs06ab2822016-11-04 17:20:36 +10001835 evo_mthd(push, 0x0810 + (head->base.index * 0x400), 7);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001836 evo_data(push, 0x00000000);
1837 evo_data(push, (m->v.active << 16) | m->h.active );
1838 evo_data(push, (m->v.synce << 16) | m->h.synce );
1839 evo_data(push, (m->v.blanke << 16) | m->h.blanke );
1840 evo_data(push, (m->v.blanks << 16) | m->h.blanks );
1841 evo_data(push, (m->v.blank2e << 16) | m->v.blank2s);
Ben Skeggs06ab2822016-11-04 17:20:36 +10001842 evo_data(push, asyh->mode.v.blankus);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001843 evo_mthd(push, 0x082c + (head->base.index * 0x400), 1);
1844 evo_data(push, 0x00000000);
1845 } else {
1846 evo_mthd(push, 0x0410 + (head->base.index * 0x300), 6);
1847 evo_data(push, 0x00000000);
1848 evo_data(push, (m->v.active << 16) | m->h.active );
1849 evo_data(push, (m->v.synce << 16) | m->h.synce );
1850 evo_data(push, (m->v.blanke << 16) | m->h.blanke );
1851 evo_data(push, (m->v.blanks << 16) | m->h.blanks );
1852 evo_data(push, (m->v.blank2e << 16) | m->v.blank2s);
1853 evo_mthd(push, 0x042c + (head->base.index * 0x300), 2);
1854 evo_data(push, 0x00000000); /* ??? */
1855 evo_data(push, 0xffffff00);
1856 evo_mthd(push, 0x0450 + (head->base.index * 0x300), 3);
1857 evo_data(push, m->clock * 1000);
1858 evo_data(push, 0x00200000); /* ??? */
1859 evo_data(push, m->clock * 1000);
1860 }
1861 evo_kick(push, core);
1862 }
1863}
1864
1865static void
Ben Skeggsc4e68122016-11-04 17:20:36 +10001866nv50_head_view(struct nv50_head *head, struct nv50_head_atom *asyh)
1867{
1868 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1869 u32 *push;
1870 if ((push = evo_wait(core, 10))) {
1871 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1872 evo_mthd(push, 0x08a4 + (head->base.index * 0x400), 1);
1873 evo_data(push, 0x00000000);
1874 evo_mthd(push, 0x08c8 + (head->base.index * 0x400), 1);
1875 evo_data(push, (asyh->view.iH << 16) | asyh->view.iW);
1876 evo_mthd(push, 0x08d8 + (head->base.index * 0x400), 2);
1877 evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
1878 evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
1879 } else {
1880 evo_mthd(push, 0x0494 + (head->base.index * 0x300), 1);
1881 evo_data(push, 0x00000000);
1882 evo_mthd(push, 0x04b8 + (head->base.index * 0x300), 1);
1883 evo_data(push, (asyh->view.iH << 16) | asyh->view.iW);
1884 evo_mthd(push, 0x04c0 + (head->base.index * 0x300), 3);
1885 evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
1886 evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
1887 evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
1888 }
1889 evo_kick(push, core);
1890 }
1891}
1892
1893static void
Ben Skeggsad633612016-11-04 17:20:36 +10001894nv50_head_flush_clr(struct nv50_head *head, struct nv50_head_atom *asyh, bool y)
1895{
1896 if (asyh->clr.core && (!asyh->set.core || y))
Ben Skeggsa7ae1562016-11-04 17:20:36 +10001897 nv50_head_lut_clr(head);
1898 if (asyh->clr.core && (!asyh->set.core || y))
Ben Skeggsad633612016-11-04 17:20:36 +10001899 nv50_head_core_clr(head);
Ben Skeggsea8ee392016-11-04 17:20:36 +10001900 if (asyh->clr.curs && (!asyh->set.curs || y))
1901 nv50_head_curs_clr(head);
Ben Skeggsad633612016-11-04 17:20:36 +10001902}
1903
1904static void
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001905nv50_head_flush_set(struct nv50_head *head, struct nv50_head_atom *asyh)
1906{
Ben Skeggsc4e68122016-11-04 17:20:36 +10001907 if (asyh->set.view ) nv50_head_view (head, asyh);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001908 if (asyh->set.mode ) nv50_head_mode (head, asyh);
Ben Skeggsa7ae1562016-11-04 17:20:36 +10001909 if (asyh->set.core ) nv50_head_lut_set (head, asyh);
Ben Skeggsad633612016-11-04 17:20:36 +10001910 if (asyh->set.core ) nv50_head_core_set(head, asyh);
Ben Skeggsea8ee392016-11-04 17:20:36 +10001911 if (asyh->set.curs ) nv50_head_curs_set(head, asyh);
Ben Skeggs6bbab3b2016-11-04 17:20:36 +10001912 if (asyh->set.base ) nv50_head_base (head, asyh);
1913 if (asyh->set.ovly ) nv50_head_ovly (head, asyh);
Ben Skeggs7e918332016-11-04 17:20:36 +10001914 if (asyh->set.dither ) nv50_head_dither (head, asyh);
Ben Skeggs7e08d672016-11-04 17:20:36 +10001915 if (asyh->set.procamp) nv50_head_procamp (head, asyh);
1916}
1917
1918static void
1919nv50_head_atomic_check_procamp(struct nv50_head_atom *armh,
1920 struct nv50_head_atom *asyh,
1921 struct nouveau_conn_atom *asyc)
1922{
1923 const int vib = asyc->procamp.color_vibrance - 100;
1924 const int hue = asyc->procamp.vibrant_hue - 90;
1925 const int adj = (vib > 0) ? 50 : 0;
1926 asyh->procamp.sat.cos = ((vib * 2047 + adj) / 100) & 0xfff;
1927 asyh->procamp.sat.sin = ((hue * 2047) / 100) & 0xfff;
1928 asyh->set.procamp = true;
Ben Skeggs7e918332016-11-04 17:20:36 +10001929}
1930
1931static void
1932nv50_head_atomic_check_dither(struct nv50_head_atom *armh,
1933 struct nv50_head_atom *asyh,
1934 struct nouveau_conn_atom *asyc)
1935{
1936 struct drm_connector *connector = asyc->state.connector;
1937 u32 mode = 0x00;
1938
1939 if (asyc->dither.mode == DITHERING_MODE_AUTO) {
1940 if (asyh->base.depth > connector->display_info.bpc * 3)
1941 mode = DITHERING_MODE_DYNAMIC2X2;
1942 } else {
1943 mode = asyc->dither.mode;
1944 }
1945
1946 if (asyc->dither.depth == DITHERING_DEPTH_AUTO) {
1947 if (connector->display_info.bpc >= 8)
1948 mode |= DITHERING_DEPTH_8BPC;
1949 } else {
1950 mode |= asyc->dither.depth;
1951 }
1952
1953 asyh->dither.enable = mode;
1954 asyh->dither.bits = mode >> 1;
1955 asyh->dither.mode = mode >> 3;
1956 asyh->set.dither = true;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001957}
1958
1959static void
Ben Skeggsc4e68122016-11-04 17:20:36 +10001960nv50_head_atomic_check_view(struct nv50_head_atom *armh,
1961 struct nv50_head_atom *asyh,
1962 struct nouveau_conn_atom *asyc)
1963{
1964 struct drm_connector *connector = asyc->state.connector;
1965 struct drm_display_mode *omode = &asyh->state.adjusted_mode;
1966 struct drm_display_mode *umode = &asyh->state.mode;
1967 int mode = asyc->scaler.mode;
1968 struct edid *edid;
1969
1970 if (connector->edid_blob_ptr)
1971 edid = (struct edid *)connector->edid_blob_ptr->data;
1972 else
1973 edid = NULL;
1974
1975 if (!asyc->scaler.full) {
1976 if (mode == DRM_MODE_SCALE_NONE)
1977 omode = umode;
1978 } else {
1979 /* Non-EDID LVDS/eDP mode. */
1980 mode = DRM_MODE_SCALE_FULLSCREEN;
1981 }
1982
1983 asyh->view.iW = umode->hdisplay;
1984 asyh->view.iH = umode->vdisplay;
1985 asyh->view.oW = omode->hdisplay;
1986 asyh->view.oH = omode->vdisplay;
1987 if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
1988 asyh->view.oH *= 2;
1989
1990 /* Add overscan compensation if necessary, will keep the aspect
1991 * ratio the same as the backend mode unless overridden by the
1992 * user setting both hborder and vborder properties.
1993 */
1994 if ((asyc->scaler.underscan.mode == UNDERSCAN_ON ||
1995 (asyc->scaler.underscan.mode == UNDERSCAN_AUTO &&
1996 drm_detect_hdmi_monitor(edid)))) {
1997 u32 bX = asyc->scaler.underscan.hborder;
1998 u32 bY = asyc->scaler.underscan.vborder;
1999 u32 r = (asyh->view.oH << 19) / asyh->view.oW;
2000
2001 if (bX) {
2002 asyh->view.oW -= (bX * 2);
2003 if (bY) asyh->view.oH -= (bY * 2);
2004 else asyh->view.oH = ((asyh->view.oW * r) + (r / 2)) >> 19;
2005 } else {
2006 asyh->view.oW -= (asyh->view.oW >> 4) + 32;
2007 if (bY) asyh->view.oH -= (bY * 2);
2008 else asyh->view.oH = ((asyh->view.oW * r) + (r / 2)) >> 19;
2009 }
2010 }
2011
2012 /* Handle CENTER/ASPECT scaling, taking into account the areas
2013 * removed already for overscan compensation.
2014 */
2015 switch (mode) {
2016 case DRM_MODE_SCALE_CENTER:
2017 asyh->view.oW = min((u16)umode->hdisplay, asyh->view.oW);
2018 asyh->view.oH = min((u16)umode->vdisplay, asyh->view.oH);
2019 /* fall-through */
2020 case DRM_MODE_SCALE_ASPECT:
2021 if (asyh->view.oH < asyh->view.oW) {
2022 u32 r = (asyh->view.iW << 19) / asyh->view.iH;
2023 asyh->view.oW = ((asyh->view.oH * r) + (r / 2)) >> 19;
2024 } else {
2025 u32 r = (asyh->view.iH << 19) / asyh->view.iW;
2026 asyh->view.oH = ((asyh->view.oW * r) + (r / 2)) >> 19;
2027 }
2028 break;
2029 default:
2030 break;
2031 }
2032
2033 asyh->set.view = true;
2034}
2035
2036static void
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002037nv50_head_atomic_check_mode(struct nv50_head *head, struct nv50_head_atom *asyh)
2038{
2039 struct drm_display_mode *mode = &asyh->state.adjusted_mode;
2040 u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
2041 u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
2042 u32 hbackp = mode->htotal - mode->hsync_end;
2043 u32 vbackp = (mode->vtotal - mode->vsync_end) * vscan / ilace;
2044 u32 hfrontp = mode->hsync_start - mode->hdisplay;
2045 u32 vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
Ben Skeggsaeecfcd2017-04-05 09:12:54 +10002046 u32 blankus;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002047 struct nv50_head_mode *m = &asyh->mode;
2048
2049 m->h.active = mode->htotal;
2050 m->h.synce = mode->hsync_end - mode->hsync_start - 1;
2051 m->h.blanke = m->h.synce + hbackp;
2052 m->h.blanks = mode->htotal - hfrontp - 1;
2053
2054 m->v.active = mode->vtotal * vscan / ilace;
2055 m->v.synce = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
2056 m->v.blanke = m->v.synce + vbackp;
2057 m->v.blanks = m->v.active - vfrontp - 1;
2058
2059 /*XXX: Safe underestimate, even "0" works */
Ben Skeggsaeecfcd2017-04-05 09:12:54 +10002060 blankus = (m->v.active - mode->vdisplay - 2) * m->h.active;
2061 blankus *= 1000;
2062 blankus /= mode->clock;
2063 m->v.blankus = blankus;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002064
2065 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
2066 m->v.blank2e = m->v.active + m->v.synce + vbackp;
2067 m->v.blank2s = m->v.blank2e + (mode->vdisplay * vscan / ilace);
2068 m->v.active = (m->v.active * 2) + 1;
2069 m->interlace = true;
2070 } else {
2071 m->v.blank2e = 0;
2072 m->v.blank2s = 1;
2073 m->interlace = false;
2074 }
2075 m->clock = mode->clock;
2076
2077 drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V);
2078 asyh->set.mode = true;
2079}
2080
2081static int
2082nv50_head_atomic_check(struct drm_crtc *crtc, struct drm_crtc_state *state)
2083{
2084 struct nouveau_drm *drm = nouveau_drm(crtc->dev);
Ben Skeggsad633612016-11-04 17:20:36 +10002085 struct nv50_disp *disp = nv50_disp(crtc->dev);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002086 struct nv50_head *head = nv50_head(crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10002087 struct nv50_head_atom *armh = nv50_head_atom(crtc->state);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002088 struct nv50_head_atom *asyh = nv50_head_atom(state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002089 struct nouveau_conn_atom *asyc = NULL;
2090 struct drm_connector_state *conns;
2091 struct drm_connector *conn;
2092 int i;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002093
2094 NV_ATOMIC(drm, "%s atomic_check %d\n", crtc->name, asyh->state.active);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002095 if (asyh->state.active) {
Ben Skeggs839ca902016-11-04 17:20:36 +10002096 for_each_connector_in_state(asyh->state.state, conn, conns, i) {
2097 if (conns->crtc == crtc) {
2098 asyc = nouveau_conn_atom(conns);
2099 break;
2100 }
2101 }
2102
2103 if (armh->state.active) {
2104 if (asyc) {
2105 if (asyh->state.mode_changed)
2106 asyc->set.scaler = true;
2107 if (armh->base.depth != asyh->base.depth)
2108 asyc->set.dither = true;
2109 }
2110 } else {
2111 asyc->set.mask = ~0;
2112 asyh->set.mask = ~0;
2113 }
2114
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002115 if (asyh->state.mode_changed)
2116 nv50_head_atomic_check_mode(head, asyh);
Ben Skeggsad633612016-11-04 17:20:36 +10002117
Ben Skeggs839ca902016-11-04 17:20:36 +10002118 if (asyc) {
2119 if (asyc->set.scaler)
2120 nv50_head_atomic_check_view(armh, asyh, asyc);
2121 if (asyc->set.dither)
2122 nv50_head_atomic_check_dither(armh, asyh, asyc);
2123 if (asyc->set.procamp)
2124 nv50_head_atomic_check_procamp(armh, asyh, asyc);
2125 }
2126
Ben Skeggsad633612016-11-04 17:20:36 +10002127 if ((asyh->core.visible = (asyh->base.cpp != 0))) {
2128 asyh->core.x = asyh->base.x;
2129 asyh->core.y = asyh->base.y;
2130 asyh->core.w = asyh->base.w;
2131 asyh->core.h = asyh->base.h;
2132 } else
Ben Skeggsea8ee392016-11-04 17:20:36 +10002133 if ((asyh->core.visible = asyh->curs.visible)) {
Ben Skeggsad633612016-11-04 17:20:36 +10002134 /*XXX: We need to either find some way of having the
2135 * primary base layer appear black, while still
2136 * being able to display the other layers, or we
2137 * need to allocate a dummy black surface here.
2138 */
2139 asyh->core.x = 0;
2140 asyh->core.y = 0;
2141 asyh->core.w = asyh->state.mode.hdisplay;
2142 asyh->core.h = asyh->state.mode.vdisplay;
2143 }
2144 asyh->core.handle = disp->mast.base.vram.handle;
2145 asyh->core.offset = 0;
2146 asyh->core.format = 0xcf;
2147 asyh->core.kind = 0;
2148 asyh->core.layout = 1;
2149 asyh->core.block = 0;
2150 asyh->core.pitch = ALIGN(asyh->core.w, 64) * 4;
Ben Skeggsa7ae1562016-11-04 17:20:36 +10002151 asyh->lut.handle = disp->mast.base.vram.handle;
2152 asyh->lut.offset = head->base.lut.nvbo->bo.offset;
Ben Skeggs6bbab3b2016-11-04 17:20:36 +10002153 asyh->set.base = armh->base.cpp != asyh->base.cpp;
2154 asyh->set.ovly = armh->ovly.cpp != asyh->ovly.cpp;
Ben Skeggsad633612016-11-04 17:20:36 +10002155 } else {
2156 asyh->core.visible = false;
Ben Skeggsea8ee392016-11-04 17:20:36 +10002157 asyh->curs.visible = false;
Ben Skeggs6bbab3b2016-11-04 17:20:36 +10002158 asyh->base.cpp = 0;
2159 asyh->ovly.cpp = 0;
Ben Skeggsad633612016-11-04 17:20:36 +10002160 }
2161
2162 if (!drm_atomic_crtc_needs_modeset(&asyh->state)) {
2163 if (asyh->core.visible) {
2164 if (memcmp(&armh->core, &asyh->core, sizeof(asyh->core)))
2165 asyh->set.core = true;
2166 } else
2167 if (armh->core.visible) {
2168 asyh->clr.core = true;
2169 }
Ben Skeggsea8ee392016-11-04 17:20:36 +10002170
2171 if (asyh->curs.visible) {
2172 if (memcmp(&armh->curs, &asyh->curs, sizeof(asyh->curs)))
2173 asyh->set.curs = true;
2174 } else
2175 if (armh->curs.visible) {
2176 asyh->clr.curs = true;
2177 }
Ben Skeggsad633612016-11-04 17:20:36 +10002178 } else {
2179 asyh->clr.core = armh->core.visible;
Ben Skeggsea8ee392016-11-04 17:20:36 +10002180 asyh->clr.curs = armh->curs.visible;
Ben Skeggsad633612016-11-04 17:20:36 +10002181 asyh->set.core = asyh->core.visible;
Ben Skeggsea8ee392016-11-04 17:20:36 +10002182 asyh->set.curs = asyh->curs.visible;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002183 }
2184
Ben Skeggs839ca902016-11-04 17:20:36 +10002185 if (asyh->clr.mask || asyh->set.mask)
2186 nv50_atom(asyh->state.state)->lock_core = true;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002187 return 0;
2188}
2189
Ben Skeggs438d99e2011-07-05 16:48:06 +10002190static void
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002191nv50_head_lut_load(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10002192{
Ben Skeggse225f442012-11-21 14:40:21 +10002193 struct nv50_disp *disp = nv50_disp(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002194 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
2195 void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
2196 int i;
2197
2198 for (i = 0; i < 256; i++) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10002199 u16 r = nv_crtc->lut.r[i] >> 2;
2200 u16 g = nv_crtc->lut.g[i] >> 2;
2201 u16 b = nv_crtc->lut.b[i] >> 2;
2202
Ben Skeggs648d4df2014-08-10 04:10:27 +10002203 if (disp->disp->oclass < GF110_DISP) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10002204 writew(r + 0x0000, lut + (i * 0x08) + 0);
2205 writew(g + 0x0000, lut + (i * 0x08) + 2);
2206 writew(b + 0x0000, lut + (i * 0x08) + 4);
2207 } else {
2208 writew(r + 0x6000, lut + (i * 0x20) + 0);
2209 writew(g + 0x6000, lut + (i * 0x20) + 2);
2210 writew(b + 0x6000, lut + (i * 0x20) + 4);
2211 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10002212 }
2213}
2214
Maarten Lankhorst7ea77282016-06-07 12:49:30 +02002215static int
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002216nv50_head_mode_set_base_atomic(struct drm_crtc *crtc,
2217 struct drm_framebuffer *fb, int x, int y,
2218 enum mode_set_atomic state)
Ben Skeggs438d99e2011-07-05 16:48:06 +10002219{
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002220 WARN_ON(1);
Maarten Lankhorst7ea77282016-06-07 12:49:30 +02002221 return 0;
Ben Skeggs438d99e2011-07-05 16:48:06 +10002222}
2223
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002224static const struct drm_crtc_helper_funcs
2225nv50_head_help = {
2226 .mode_set_base_atomic = nv50_head_mode_set_base_atomic,
2227 .load_lut = nv50_head_lut_load,
Ben Skeggs839ca902016-11-04 17:20:36 +10002228 .atomic_check = nv50_head_atomic_check,
Ben Skeggs438d99e2011-07-05 16:48:06 +10002229};
2230
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002231static int
2232nv50_head_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
2233 uint32_t size)
2234{
2235 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
2236 u32 i;
2237
2238 for (i = 0; i < size; i++) {
2239 nv_crtc->lut.r[i] = r[i];
2240 nv_crtc->lut.g[i] = g[i];
2241 nv_crtc->lut.b[i] = b[i];
2242 }
2243
2244 nv50_head_lut_load(crtc);
2245 return 0;
2246}
2247
Ben Skeggs839ca902016-11-04 17:20:36 +10002248static void
2249nv50_head_atomic_destroy_state(struct drm_crtc *crtc,
2250 struct drm_crtc_state *state)
2251{
2252 struct nv50_head_atom *asyh = nv50_head_atom(state);
2253 __drm_atomic_helper_crtc_destroy_state(&asyh->state);
2254 kfree(asyh);
2255}
2256
2257static struct drm_crtc_state *
2258nv50_head_atomic_duplicate_state(struct drm_crtc *crtc)
2259{
2260 struct nv50_head_atom *armh = nv50_head_atom(crtc->state);
2261 struct nv50_head_atom *asyh;
2262 if (!(asyh = kmalloc(sizeof(*asyh), GFP_KERNEL)))
2263 return NULL;
2264 __drm_atomic_helper_crtc_duplicate_state(crtc, &asyh->state);
2265 asyh->view = armh->view;
2266 asyh->mode = armh->mode;
2267 asyh->lut = armh->lut;
2268 asyh->core = armh->core;
2269 asyh->curs = armh->curs;
2270 asyh->base = armh->base;
2271 asyh->ovly = armh->ovly;
2272 asyh->dither = armh->dither;
2273 asyh->procamp = armh->procamp;
2274 asyh->clr.mask = 0;
2275 asyh->set.mask = 0;
2276 return &asyh->state;
2277}
2278
2279static void
2280__drm_atomic_helper_crtc_reset(struct drm_crtc *crtc,
2281 struct drm_crtc_state *state)
2282{
2283 if (crtc->state)
2284 crtc->funcs->atomic_destroy_state(crtc, crtc->state);
2285 crtc->state = state;
2286 crtc->state->crtc = crtc;
2287}
2288
2289static void
2290nv50_head_reset(struct drm_crtc *crtc)
2291{
2292 struct nv50_head_atom *asyh;
2293
2294 if (WARN_ON(!(asyh = kzalloc(sizeof(*asyh), GFP_KERNEL))))
2295 return;
2296
2297 __drm_atomic_helper_crtc_reset(crtc, &asyh->state);
2298}
2299
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002300static void
2301nv50_head_destroy(struct drm_crtc *crtc)
2302{
2303 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
2304 struct nv50_disp *disp = nv50_disp(crtc->dev);
2305 struct nv50_head *head = nv50_head(crtc);
2306
2307 nv50_dmac_destroy(&head->ovly.base, disp->disp);
2308 nv50_pioc_destroy(&head->oimm.base);
2309
2310 nouveau_bo_unmap(nv_crtc->lut.nvbo);
2311 if (nv_crtc->lut.nvbo)
2312 nouveau_bo_unpin(nv_crtc->lut.nvbo);
2313 nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
2314
2315 drm_crtc_cleanup(crtc);
2316 kfree(crtc);
2317}
2318
2319static const struct drm_crtc_funcs
2320nv50_head_func = {
Ben Skeggs839ca902016-11-04 17:20:36 +10002321 .reset = nv50_head_reset,
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002322 .gamma_set = nv50_head_gamma_set,
2323 .destroy = nv50_head_destroy,
Ben Skeggs839ca902016-11-04 17:20:36 +10002324 .set_config = drm_atomic_helper_set_config,
Andrey Grodzovsky612fb5d2017-02-02 16:56:30 -05002325 .page_flip = drm_atomic_helper_page_flip,
Ben Skeggs839ca902016-11-04 17:20:36 +10002326 .set_property = drm_atomic_helper_crtc_set_property,
2327 .atomic_duplicate_state = nv50_head_atomic_duplicate_state,
2328 .atomic_destroy_state = nv50_head_atomic_destroy_state,
Ben Skeggs438d99e2011-07-05 16:48:06 +10002329};
2330
2331static int
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002332nv50_head_create(struct drm_device *dev, int index)
Ben Skeggs438d99e2011-07-05 16:48:06 +10002333{
Ben Skeggsa01ca782015-08-20 14:54:15 +10002334 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10002335 struct nvif_device *device = &drm->client.device;
Ben Skeggse225f442012-11-21 14:40:21 +10002336 struct nv50_disp *disp = nv50_disp(dev);
2337 struct nv50_head *head;
Ben Skeggs973f10c2016-11-04 17:20:36 +10002338 struct nv50_base *base;
Ben Skeggs22e927d2016-11-04 17:20:36 +10002339 struct nv50_curs *curs;
Ben Skeggs438d99e2011-07-05 16:48:06 +10002340 struct drm_crtc *crtc;
2341 int ret, i;
2342
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10002343 head = kzalloc(sizeof(*head), GFP_KERNEL);
2344 if (!head)
Ben Skeggs438d99e2011-07-05 16:48:06 +10002345 return -ENOMEM;
2346
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10002347 head->base.index = index;
Ben Skeggs438d99e2011-07-05 16:48:06 +10002348 for (i = 0; i < 256; i++) {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10002349 head->base.lut.r[i] = i << 8;
2350 head->base.lut.g[i] = i << 8;
2351 head->base.lut.b[i] = i << 8;
Ben Skeggs438d99e2011-07-05 16:48:06 +10002352 }
2353
Ben Skeggs973f10c2016-11-04 17:20:36 +10002354 ret = nv50_base_new(drm, head, &base);
Ben Skeggs22e927d2016-11-04 17:20:36 +10002355 if (ret == 0)
2356 ret = nv50_curs_new(drm, head, &curs);
Ben Skeggs973f10c2016-11-04 17:20:36 +10002357 if (ret) {
2358 kfree(head);
2359 return ret;
2360 }
2361
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10002362 crtc = &head->base.base;
Ben Skeggs839ca902016-11-04 17:20:36 +10002363 drm_crtc_init_with_planes(dev, crtc, &base->wndw.plane,
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002364 &curs->wndw.plane, &nv50_head_func,
Ben Skeggs839ca902016-11-04 17:20:36 +10002365 "head-%d", head->base.index);
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002366 drm_crtc_helper_add(crtc, &nv50_head_help);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002367 drm_mode_crtc_set_gamma_size(crtc, 256);
2368
Ben Skeggsbab7cc12016-05-24 17:26:48 +10002369 ret = nouveau_bo_new(&drm->client, 8192, 0x100, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01002370 0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002371 if (!ret) {
Ben Skeggs547ad072014-11-10 12:35:06 +10002372 ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM, true);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002373 if (!ret) {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10002374 ret = nouveau_bo_map(head->base.lut.nvbo);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002375 if (ret)
2376 nouveau_bo_unpin(head->base.lut.nvbo);
2377 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10002378 if (ret)
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10002379 nouveau_bo_ref(NULL, &head->base.lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002380 }
2381
2382 if (ret)
2383 goto out;
2384
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002385 /* allocate overlay resources */
Ben Skeggsa01ca782015-08-20 14:54:15 +10002386 ret = nv50_oimm_create(device, disp->disp, index, &head->oimm);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002387 if (ret)
2388 goto out;
2389
Ben Skeggsa01ca782015-08-20 14:54:15 +10002390 ret = nv50_ovly_create(device, disp->disp, index, disp->sync->bo.offset,
2391 &head->ovly);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002392 if (ret)
2393 goto out;
2394
Ben Skeggs438d99e2011-07-05 16:48:06 +10002395out:
2396 if (ret)
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002397 nv50_head_destroy(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002398 return ret;
2399}
2400
2401/******************************************************************************
Ben Skeggsd92c8ad2016-11-04 17:20:36 +10002402 * Output path helpers
Ben Skeggsa91d3222014-12-22 16:30:13 +10002403 *****************************************************************************/
Ben Skeggsd92c8ad2016-11-04 17:20:36 +10002404static int
2405nv50_outp_atomic_check_view(struct drm_encoder *encoder,
2406 struct drm_crtc_state *crtc_state,
2407 struct drm_connector_state *conn_state,
2408 struct drm_display_mode *native_mode)
2409{
2410 struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
2411 struct drm_display_mode *mode = &crtc_state->mode;
2412 struct drm_connector *connector = conn_state->connector;
2413 struct nouveau_conn_atom *asyc = nouveau_conn_atom(conn_state);
2414 struct nouveau_drm *drm = nouveau_drm(encoder->dev);
2415
2416 NV_ATOMIC(drm, "%s atomic_check\n", encoder->name);
2417 asyc->scaler.full = false;
2418 if (!native_mode)
2419 return 0;
2420
2421 if (asyc->scaler.mode == DRM_MODE_SCALE_NONE) {
2422 switch (connector->connector_type) {
2423 case DRM_MODE_CONNECTOR_LVDS:
2424 case DRM_MODE_CONNECTOR_eDP:
2425 /* Force use of scaler for non-EDID modes. */
2426 if (adjusted_mode->type & DRM_MODE_TYPE_DRIVER)
2427 break;
2428 mode = native_mode;
2429 asyc->scaler.full = true;
2430 break;
2431 default:
2432 break;
2433 }
2434 } else {
2435 mode = native_mode;
2436 }
2437
2438 if (!drm_mode_equal(adjusted_mode, mode)) {
2439 drm_mode_copy(adjusted_mode, mode);
2440 crtc_state->mode_changed = true;
2441 }
2442
2443 return 0;
2444}
2445
Ben Skeggs839ca902016-11-04 17:20:36 +10002446static int
2447nv50_outp_atomic_check(struct drm_encoder *encoder,
2448 struct drm_crtc_state *crtc_state,
2449 struct drm_connector_state *conn_state)
Ben Skeggsa91d3222014-12-22 16:30:13 +10002450{
Ben Skeggs839ca902016-11-04 17:20:36 +10002451 struct nouveau_connector *nv_connector =
2452 nouveau_connector(conn_state->connector);
2453 return nv50_outp_atomic_check_view(encoder, crtc_state, conn_state,
2454 nv_connector->native_mode);
Ben Skeggsa91d3222014-12-22 16:30:13 +10002455}
2456
2457/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10002458 * DAC
2459 *****************************************************************************/
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002460static void
Ben Skeggse225f442012-11-21 14:40:21 +10002461nv50_dac_dpms(struct drm_encoder *encoder, int mode)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002462{
2463 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10002464 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsbf0eb892014-08-10 04:10:26 +10002465 struct {
2466 struct nv50_disp_mthd_v1 base;
2467 struct nv50_disp_dac_pwr_v0 pwr;
2468 } args = {
2469 .base.version = 1,
2470 .base.method = NV50_DISP_MTHD_V1_DAC_PWR,
2471 .base.hasht = nv_encoder->dcb->hasht,
2472 .base.hashm = nv_encoder->dcb->hashm,
2473 .pwr.state = 1,
2474 .pwr.data = 1,
2475 .pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
2476 mode != DRM_MODE_DPMS_OFF),
2477 .pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
2478 mode != DRM_MODE_DPMS_OFF),
2479 };
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002480
Ben Skeggsbf0eb892014-08-10 04:10:26 +10002481 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002482}
2483
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002484static void
Ben Skeggs839ca902016-11-04 17:20:36 +10002485nv50_dac_disable(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002486{
Ben Skeggsf20c6652016-11-04 17:20:36 +10002487 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2488 struct nv50_mast *mast = nv50_mast(encoder->dev);
2489 const int or = nv_encoder->or;
2490 u32 *push;
2491
2492 if (nv_encoder->crtc) {
Ben Skeggsf20c6652016-11-04 17:20:36 +10002493 push = evo_wait(mast, 4);
2494 if (push) {
2495 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2496 evo_mthd(push, 0x0400 + (or * 0x080), 1);
2497 evo_data(push, 0x00000000);
2498 } else {
2499 evo_mthd(push, 0x0180 + (or * 0x020), 1);
2500 evo_data(push, 0x00000000);
2501 }
2502 evo_kick(push, mast);
2503 }
2504 }
2505
2506 nv_encoder->crtc = NULL;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002507}
2508
2509static void
Ben Skeggs839ca902016-11-04 17:20:36 +10002510nv50_dac_enable(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002511{
Ben Skeggse225f442012-11-21 14:40:21 +10002512 struct nv50_mast *mast = nv50_mast(encoder->dev);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002513 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2514 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10002515 struct drm_display_mode *mode = &nv_crtc->base.state->adjusted_mode;
Ben Skeggs97b19b52012-11-16 11:21:37 +10002516 u32 *push;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002517
Ben Skeggs97b19b52012-11-16 11:21:37 +10002518 push = evo_wait(mast, 8);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002519 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10002520 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggs97b19b52012-11-16 11:21:37 +10002521 u32 syncs = 0x00000000;
2522
2523 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2524 syncs |= 0x00000001;
2525 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2526 syncs |= 0x00000002;
2527
2528 evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
2529 evo_data(push, 1 << nv_crtc->index);
2530 evo_data(push, syncs);
2531 } else {
2532 u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
2533 u32 syncs = 0x00000001;
2534
2535 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2536 syncs |= 0x00000008;
2537 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2538 syncs |= 0x00000010;
2539
2540 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2541 magic |= 0x00000001;
2542
2543 evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
2544 evo_data(push, syncs);
2545 evo_data(push, magic);
2546 evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
2547 evo_data(push, 1 << nv_crtc->index);
2548 }
2549
2550 evo_kick(push, mast);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002551 }
2552
2553 nv_encoder->crtc = encoder->crtc;
2554}
2555
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10002556static enum drm_connector_status
Ben Skeggse225f442012-11-21 14:40:21 +10002557nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10002558{
Ben Skeggsc4abd312014-08-10 04:10:26 +10002559 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10002560 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsc4abd312014-08-10 04:10:26 +10002561 struct {
2562 struct nv50_disp_mthd_v1 base;
2563 struct nv50_disp_dac_load_v0 load;
2564 } args = {
2565 .base.version = 1,
2566 .base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
2567 .base.hasht = nv_encoder->dcb->hasht,
2568 .base.hashm = nv_encoder->dcb->hashm,
2569 };
2570 int ret;
Ben Skeggsb6819932011-07-08 11:14:50 +10002571
Ben Skeggsc4abd312014-08-10 04:10:26 +10002572 args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
2573 if (args.load.data == 0)
2574 args.load.data = 340;
2575
2576 ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
2577 if (ret || !args.load.load)
Ben Skeggs35b21d32012-11-08 12:08:55 +10002578 return connector_status_disconnected;
Ben Skeggsb6819932011-07-08 11:14:50 +10002579
Ben Skeggs35b21d32012-11-08 12:08:55 +10002580 return connector_status_connected;
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10002581}
2582
Ben Skeggsf20c6652016-11-04 17:20:36 +10002583static const struct drm_encoder_helper_funcs
2584nv50_dac_help = {
2585 .dpms = nv50_dac_dpms,
Ben Skeggs839ca902016-11-04 17:20:36 +10002586 .atomic_check = nv50_outp_atomic_check,
2587 .enable = nv50_dac_enable,
2588 .disable = nv50_dac_disable,
Ben Skeggsf20c6652016-11-04 17:20:36 +10002589 .detect = nv50_dac_detect
2590};
2591
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002592static void
Ben Skeggse225f442012-11-21 14:40:21 +10002593nv50_dac_destroy(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002594{
2595 drm_encoder_cleanup(encoder);
2596 kfree(encoder);
2597}
2598
Ben Skeggsf20c6652016-11-04 17:20:36 +10002599static const struct drm_encoder_funcs
2600nv50_dac_func = {
Ben Skeggse225f442012-11-21 14:40:21 +10002601 .destroy = nv50_dac_destroy,
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002602};
2603
2604static int
Ben Skeggse225f442012-11-21 14:40:21 +10002605nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002606{
Ben Skeggs5ed50202013-02-11 20:15:03 +10002607 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10002608 struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002609 struct nvkm_i2c_bus *bus;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002610 struct nouveau_encoder *nv_encoder;
2611 struct drm_encoder *encoder;
Ben Skeggs5ed50202013-02-11 20:15:03 +10002612 int type = DRM_MODE_ENCODER_DAC;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002613
2614 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
2615 if (!nv_encoder)
2616 return -ENOMEM;
2617 nv_encoder->dcb = dcbe;
2618 nv_encoder->or = ffs(dcbe->or) - 1;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002619
2620 bus = nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
2621 if (bus)
2622 nv_encoder->i2c = &bus->i2c;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002623
2624 encoder = to_drm_encoder(nv_encoder);
2625 encoder->possible_crtcs = dcbe->heads;
2626 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10002627 drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type,
2628 "dac-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggsf20c6652016-11-04 17:20:36 +10002629 drm_encoder_helper_add(encoder, &nv50_dac_help);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002630
2631 drm_mode_connector_attach_encoder(connector, encoder);
2632 return 0;
2633}
Ben Skeggs26f6d882011-07-04 16:25:18 +10002634
2635/******************************************************************************
Ben Skeggs78951d22011-11-11 18:13:13 +10002636 * Audio
2637 *****************************************************************************/
2638static void
Ben Skeggsf20c6652016-11-04 17:20:36 +10002639nv50_audio_disable(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
2640{
2641 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2642 struct nv50_disp *disp = nv50_disp(encoder->dev);
2643 struct {
2644 struct nv50_disp_mthd_v1 base;
2645 struct nv50_disp_sor_hda_eld_v0 eld;
2646 } args = {
2647 .base.version = 1,
2648 .base.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
2649 .base.hasht = nv_encoder->dcb->hasht,
2650 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
2651 (0x0100 << nv_crtc->index),
2652 };
2653
2654 nvif_mthd(disp->disp, 0, &args, sizeof(args));
2655}
2656
2657static void
2658nv50_audio_enable(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +10002659{
2660 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggscc2a9072014-09-15 21:29:05 +10002661 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs78951d22011-11-11 18:13:13 +10002662 struct nouveau_connector *nv_connector;
Ben Skeggse225f442012-11-21 14:40:21 +10002663 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsd889c522014-09-15 21:11:51 +10002664 struct __packed {
2665 struct {
2666 struct nv50_disp_mthd_v1 mthd;
2667 struct nv50_disp_sor_hda_eld_v0 eld;
2668 } base;
Ben Skeggs120b0c32014-08-10 04:10:26 +10002669 u8 data[sizeof(nv_connector->base.eld)];
2670 } args = {
Ben Skeggsd889c522014-09-15 21:11:51 +10002671 .base.mthd.version = 1,
2672 .base.mthd.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
2673 .base.mthd.hasht = nv_encoder->dcb->hasht,
Ben Skeggscc2a9072014-09-15 21:29:05 +10002674 .base.mthd.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
2675 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +10002676 };
Ben Skeggs78951d22011-11-11 18:13:13 +10002677
2678 nv_connector = nouveau_encoder_connector_get(nv_encoder);
2679 if (!drm_detect_monitor_audio(nv_connector->edid))
2680 return;
2681
Ben Skeggs78951d22011-11-11 18:13:13 +10002682 drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
Ben Skeggs120b0c32014-08-10 04:10:26 +10002683 memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +10002684
Jani Nikula938fd8a2014-10-28 16:20:48 +02002685 nvif_mthd(disp->disp, 0, &args,
2686 sizeof(args.base) + drm_eld_size(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +10002687}
2688
Ben Skeggsf20c6652016-11-04 17:20:36 +10002689/******************************************************************************
2690 * HDMI
2691 *****************************************************************************/
Ben Skeggs78951d22011-11-11 18:13:13 +10002692static void
Ben Skeggsf20c6652016-11-04 17:20:36 +10002693nv50_hdmi_disable(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
Ben Skeggs78951d22011-11-11 18:13:13 +10002694{
2695 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10002696 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs120b0c32014-08-10 04:10:26 +10002697 struct {
2698 struct nv50_disp_mthd_v1 base;
Ben Skeggsf20c6652016-11-04 17:20:36 +10002699 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
Ben Skeggs120b0c32014-08-10 04:10:26 +10002700 } args = {
2701 .base.version = 1,
Ben Skeggsf20c6652016-11-04 17:20:36 +10002702 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
2703 .base.hasht = nv_encoder->dcb->hasht,
2704 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
2705 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +10002706 };
Ben Skeggs78951d22011-11-11 18:13:13 +10002707
Ben Skeggs120b0c32014-08-10 04:10:26 +10002708 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs78951d22011-11-11 18:13:13 +10002709}
2710
Ben Skeggs78951d22011-11-11 18:13:13 +10002711static void
Ben Skeggsf20c6652016-11-04 17:20:36 +10002712nv50_hdmi_enable(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +10002713{
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002714 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2715 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10002716 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggse00f2232014-08-10 04:10:26 +10002717 struct {
2718 struct nv50_disp_mthd_v1 base;
2719 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
2720 } args = {
2721 .base.version = 1,
2722 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
2723 .base.hasht = nv_encoder->dcb->hasht,
2724 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
2725 (0x0100 << nv_crtc->index),
2726 .pwr.state = 1,
2727 .pwr.rekey = 56, /* binary driver, and tegra, constant */
2728 };
2729 struct nouveau_connector *nv_connector;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002730 u32 max_ac_packet;
2731
2732 nv_connector = nouveau_encoder_connector_get(nv_encoder);
2733 if (!drm_detect_hdmi_monitor(nv_connector->edid))
2734 return;
2735
2736 max_ac_packet = mode->htotal - mode->hdisplay;
Ben Skeggse00f2232014-08-10 04:10:26 +10002737 max_ac_packet -= args.pwr.rekey;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002738 max_ac_packet -= 18; /* constant from tegra */
Ben Skeggse00f2232014-08-10 04:10:26 +10002739 args.pwr.max_ac_packet = max_ac_packet / 32;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002740
Ben Skeggse00f2232014-08-10 04:10:26 +10002741 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggsf20c6652016-11-04 17:20:36 +10002742 nv50_audio_enable(encoder, mode);
Ben Skeggs78951d22011-11-11 18:13:13 +10002743}
2744
2745/******************************************************************************
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002746 * MST
2747 *****************************************************************************/
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002748#define nv50_mstm(p) container_of((p), struct nv50_mstm, mgr)
2749#define nv50_mstc(p) container_of((p), struct nv50_mstc, connector)
2750#define nv50_msto(p) container_of((p), struct nv50_msto, encoder)
2751
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002752struct nv50_mstm {
2753 struct nouveau_encoder *outp;
2754
2755 struct drm_dp_mst_topology_mgr mgr;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002756 struct nv50_msto *msto[4];
2757
2758 bool modified;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002759};
2760
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002761struct nv50_mstc {
2762 struct nv50_mstm *mstm;
2763 struct drm_dp_mst_port *port;
2764 struct drm_connector connector;
2765
2766 struct drm_display_mode *native;
2767 struct edid *edid;
2768
2769 int pbn;
2770};
2771
2772struct nv50_msto {
2773 struct drm_encoder encoder;
2774
2775 struct nv50_head *head;
2776 struct nv50_mstc *mstc;
2777 bool disabled;
2778};
2779
2780static struct drm_dp_payload *
2781nv50_msto_payload(struct nv50_msto *msto)
2782{
2783 struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
2784 struct nv50_mstc *mstc = msto->mstc;
2785 struct nv50_mstm *mstm = mstc->mstm;
2786 int vcpi = mstc->port->vcpi.vcpi, i;
2787
2788 NV_ATOMIC(drm, "%s: vcpi %d\n", msto->encoder.name, vcpi);
2789 for (i = 0; i < mstm->mgr.max_payloads; i++) {
2790 struct drm_dp_payload *payload = &mstm->mgr.payloads[i];
2791 NV_ATOMIC(drm, "%s: %d: vcpi %d start 0x%02x slots 0x%02x\n",
2792 mstm->outp->base.base.name, i, payload->vcpi,
2793 payload->start_slot, payload->num_slots);
2794 }
2795
2796 for (i = 0; i < mstm->mgr.max_payloads; i++) {
2797 struct drm_dp_payload *payload = &mstm->mgr.payloads[i];
2798 if (payload->vcpi == vcpi)
2799 return payload;
2800 }
2801
2802 return NULL;
2803}
2804
2805static void
2806nv50_msto_cleanup(struct nv50_msto *msto)
2807{
2808 struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
2809 struct nv50_mstc *mstc = msto->mstc;
2810 struct nv50_mstm *mstm = mstc->mstm;
2811
2812 NV_ATOMIC(drm, "%s: msto cleanup\n", msto->encoder.name);
2813 if (mstc->port && mstc->port->vcpi.vcpi > 0 && !nv50_msto_payload(msto))
2814 drm_dp_mst_deallocate_vcpi(&mstm->mgr, mstc->port);
2815 if (msto->disabled) {
2816 msto->mstc = NULL;
2817 msto->head = NULL;
2818 msto->disabled = false;
2819 }
2820}
2821
2822static void
2823nv50_msto_prepare(struct nv50_msto *msto)
2824{
2825 struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
2826 struct nv50_mstc *mstc = msto->mstc;
2827 struct nv50_mstm *mstm = mstc->mstm;
2828 struct {
2829 struct nv50_disp_mthd_v1 base;
2830 struct nv50_disp_sor_dp_mst_vcpi_v0 vcpi;
2831 } args = {
2832 .base.version = 1,
2833 .base.method = NV50_DISP_MTHD_V1_SOR_DP_MST_VCPI,
2834 .base.hasht = mstm->outp->dcb->hasht,
2835 .base.hashm = (0xf0ff & mstm->outp->dcb->hashm) |
2836 (0x0100 << msto->head->base.index),
2837 };
2838
2839 NV_ATOMIC(drm, "%s: msto prepare\n", msto->encoder.name);
2840 if (mstc->port && mstc->port->vcpi.vcpi > 0) {
2841 struct drm_dp_payload *payload = nv50_msto_payload(msto);
2842 if (payload) {
2843 args.vcpi.start_slot = payload->start_slot;
2844 args.vcpi.num_slots = payload->num_slots;
2845 args.vcpi.pbn = mstc->port->vcpi.pbn;
2846 args.vcpi.aligned_pbn = mstc->port->vcpi.aligned_pbn;
2847 }
2848 }
2849
2850 NV_ATOMIC(drm, "%s: %s: %02x %02x %04x %04x\n",
2851 msto->encoder.name, msto->head->base.base.name,
2852 args.vcpi.start_slot, args.vcpi.num_slots,
2853 args.vcpi.pbn, args.vcpi.aligned_pbn);
2854 nvif_mthd(&drm->display->disp, 0, &args, sizeof(args));
2855}
2856
2857static int
2858nv50_msto_atomic_check(struct drm_encoder *encoder,
2859 struct drm_crtc_state *crtc_state,
2860 struct drm_connector_state *conn_state)
2861{
2862 struct nv50_mstc *mstc = nv50_mstc(conn_state->connector);
2863 struct nv50_mstm *mstm = mstc->mstm;
2864 int bpp = conn_state->connector->display_info.bpc * 3;
2865 int slots;
2866
2867 mstc->pbn = drm_dp_calc_pbn_mode(crtc_state->adjusted_mode.clock, bpp);
2868
2869 slots = drm_dp_find_vcpi_slots(&mstm->mgr, mstc->pbn);
2870 if (slots < 0)
2871 return slots;
2872
2873 return nv50_outp_atomic_check_view(encoder, crtc_state, conn_state,
2874 mstc->native);
2875}
2876
2877static void
2878nv50_msto_enable(struct drm_encoder *encoder)
2879{
2880 struct nv50_head *head = nv50_head(encoder->crtc);
2881 struct nv50_msto *msto = nv50_msto(encoder);
2882 struct nv50_mstc *mstc = NULL;
2883 struct nv50_mstm *mstm = NULL;
2884 struct drm_connector *connector;
2885 u8 proto, depth;
2886 int slots;
2887 bool r;
2888
2889 drm_for_each_connector(connector, encoder->dev) {
2890 if (connector->state->best_encoder == &msto->encoder) {
2891 mstc = nv50_mstc(connector);
2892 mstm = mstc->mstm;
2893 break;
2894 }
2895 }
2896
2897 if (WARN_ON(!mstc))
2898 return;
2899
Pandiyan, Dhinakaran1e797f52017-03-16 00:10:26 -07002900 slots = drm_dp_find_vcpi_slots(&mstm->mgr, mstc->pbn);
2901 r = drm_dp_mst_allocate_vcpi(&mstm->mgr, mstc->port, mstc->pbn, slots);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002902 WARN_ON(!r);
2903
2904 if (mstm->outp->dcb->sorconf.link & 1)
2905 proto = 0x8;
2906 else
2907 proto = 0x9;
2908
2909 switch (mstc->connector.display_info.bpc) {
2910 case 6: depth = 0x2; break;
2911 case 8: depth = 0x5; break;
2912 case 10:
2913 default: depth = 0x6; break;
2914 }
2915
2916 mstm->outp->update(mstm->outp, head->base.index,
2917 &head->base.base.state->adjusted_mode, proto, depth);
2918
2919 msto->head = head;
2920 msto->mstc = mstc;
2921 mstm->modified = true;
2922}
2923
2924static void
2925nv50_msto_disable(struct drm_encoder *encoder)
2926{
2927 struct nv50_msto *msto = nv50_msto(encoder);
2928 struct nv50_mstc *mstc = msto->mstc;
2929 struct nv50_mstm *mstm = mstc->mstm;
2930
2931 if (mstc->port)
2932 drm_dp_mst_reset_vcpi_slots(&mstm->mgr, mstc->port);
2933
2934 mstm->outp->update(mstm->outp, msto->head->base.index, NULL, 0, 0);
2935 mstm->modified = true;
2936 msto->disabled = true;
2937}
2938
2939static const struct drm_encoder_helper_funcs
2940nv50_msto_help = {
2941 .disable = nv50_msto_disable,
2942 .enable = nv50_msto_enable,
2943 .atomic_check = nv50_msto_atomic_check,
2944};
2945
2946static void
2947nv50_msto_destroy(struct drm_encoder *encoder)
2948{
2949 struct nv50_msto *msto = nv50_msto(encoder);
2950 drm_encoder_cleanup(&msto->encoder);
2951 kfree(msto);
2952}
2953
2954static const struct drm_encoder_funcs
2955nv50_msto = {
2956 .destroy = nv50_msto_destroy,
2957};
2958
2959static int
2960nv50_msto_new(struct drm_device *dev, u32 heads, const char *name, int id,
2961 struct nv50_msto **pmsto)
2962{
2963 struct nv50_msto *msto;
2964 int ret;
2965
2966 if (!(msto = *pmsto = kzalloc(sizeof(*msto), GFP_KERNEL)))
2967 return -ENOMEM;
2968
2969 ret = drm_encoder_init(dev, &msto->encoder, &nv50_msto,
2970 DRM_MODE_ENCODER_DPMST, "%s-mst-%d", name, id);
2971 if (ret) {
2972 kfree(*pmsto);
2973 *pmsto = NULL;
2974 return ret;
2975 }
2976
2977 drm_encoder_helper_add(&msto->encoder, &nv50_msto_help);
2978 msto->encoder.possible_crtcs = heads;
2979 return 0;
2980}
2981
2982static struct drm_encoder *
2983nv50_mstc_atomic_best_encoder(struct drm_connector *connector,
2984 struct drm_connector_state *connector_state)
2985{
2986 struct nv50_head *head = nv50_head(connector_state->crtc);
2987 struct nv50_mstc *mstc = nv50_mstc(connector);
2988 if (mstc->port) {
2989 struct nv50_mstm *mstm = mstc->mstm;
2990 return &mstm->msto[head->base.index]->encoder;
2991 }
2992 return NULL;
2993}
2994
2995static struct drm_encoder *
2996nv50_mstc_best_encoder(struct drm_connector *connector)
2997{
2998 struct nv50_mstc *mstc = nv50_mstc(connector);
2999 if (mstc->port) {
3000 struct nv50_mstm *mstm = mstc->mstm;
3001 return &mstm->msto[0]->encoder;
3002 }
3003 return NULL;
3004}
3005
3006static enum drm_mode_status
3007nv50_mstc_mode_valid(struct drm_connector *connector,
3008 struct drm_display_mode *mode)
3009{
3010 return MODE_OK;
3011}
3012
3013static int
3014nv50_mstc_get_modes(struct drm_connector *connector)
3015{
3016 struct nv50_mstc *mstc = nv50_mstc(connector);
3017 int ret = 0;
3018
3019 mstc->edid = drm_dp_mst_get_edid(&mstc->connector, mstc->port->mgr, mstc->port);
3020 drm_mode_connector_update_edid_property(&mstc->connector, mstc->edid);
3021 if (mstc->edid) {
3022 ret = drm_add_edid_modes(&mstc->connector, mstc->edid);
3023 drm_edid_to_eld(&mstc->connector, mstc->edid);
3024 }
3025
3026 if (!mstc->connector.display_info.bpc)
3027 mstc->connector.display_info.bpc = 8;
3028
3029 if (mstc->native)
3030 drm_mode_destroy(mstc->connector.dev, mstc->native);
3031 mstc->native = nouveau_conn_native_mode(&mstc->connector);
3032 return ret;
3033}
3034
3035static const struct drm_connector_helper_funcs
3036nv50_mstc_help = {
3037 .get_modes = nv50_mstc_get_modes,
3038 .mode_valid = nv50_mstc_mode_valid,
3039 .best_encoder = nv50_mstc_best_encoder,
3040 .atomic_best_encoder = nv50_mstc_atomic_best_encoder,
3041};
3042
3043static enum drm_connector_status
3044nv50_mstc_detect(struct drm_connector *connector, bool force)
3045{
3046 struct nv50_mstc *mstc = nv50_mstc(connector);
3047 if (!mstc->port)
3048 return connector_status_disconnected;
3049 return drm_dp_mst_detect_port(connector, mstc->port->mgr, mstc->port);
3050}
3051
3052static void
3053nv50_mstc_destroy(struct drm_connector *connector)
3054{
3055 struct nv50_mstc *mstc = nv50_mstc(connector);
3056 drm_connector_cleanup(&mstc->connector);
3057 kfree(mstc);
3058}
3059
3060static const struct drm_connector_funcs
3061nv50_mstc = {
3062 .dpms = drm_atomic_helper_connector_dpms,
3063 .reset = nouveau_conn_reset,
3064 .detect = nv50_mstc_detect,
3065 .fill_modes = drm_helper_probe_single_connector_modes,
3066 .set_property = drm_atomic_helper_connector_set_property,
3067 .destroy = nv50_mstc_destroy,
3068 .atomic_duplicate_state = nouveau_conn_atomic_duplicate_state,
3069 .atomic_destroy_state = nouveau_conn_atomic_destroy_state,
3070 .atomic_set_property = nouveau_conn_atomic_set_property,
3071 .atomic_get_property = nouveau_conn_atomic_get_property,
3072};
3073
3074static int
3075nv50_mstc_new(struct nv50_mstm *mstm, struct drm_dp_mst_port *port,
3076 const char *path, struct nv50_mstc **pmstc)
3077{
3078 struct drm_device *dev = mstm->outp->base.base.dev;
3079 struct nv50_mstc *mstc;
3080 int ret, i;
3081
3082 if (!(mstc = *pmstc = kzalloc(sizeof(*mstc), GFP_KERNEL)))
3083 return -ENOMEM;
3084 mstc->mstm = mstm;
3085 mstc->port = port;
3086
3087 ret = drm_connector_init(dev, &mstc->connector, &nv50_mstc,
3088 DRM_MODE_CONNECTOR_DisplayPort);
3089 if (ret) {
3090 kfree(*pmstc);
3091 *pmstc = NULL;
3092 return ret;
3093 }
3094
3095 drm_connector_helper_add(&mstc->connector, &nv50_mstc_help);
3096
3097 mstc->connector.funcs->reset(&mstc->connector);
3098 nouveau_conn_attach_properties(&mstc->connector);
3099
3100 for (i = 0; i < ARRAY_SIZE(mstm->msto) && mstm->msto; i++)
3101 drm_mode_connector_attach_encoder(&mstc->connector, &mstm->msto[i]->encoder);
3102
3103 drm_object_attach_property(&mstc->connector.base, dev->mode_config.path_property, 0);
3104 drm_object_attach_property(&mstc->connector.base, dev->mode_config.tile_property, 0);
3105 drm_mode_connector_set_path_property(&mstc->connector, path);
3106 return 0;
3107}
3108
3109static void
3110nv50_mstm_cleanup(struct nv50_mstm *mstm)
3111{
3112 struct nouveau_drm *drm = nouveau_drm(mstm->outp->base.base.dev);
3113 struct drm_encoder *encoder;
3114 int ret;
3115
3116 NV_ATOMIC(drm, "%s: mstm cleanup\n", mstm->outp->base.base.name);
3117 ret = drm_dp_check_act_status(&mstm->mgr);
3118
3119 ret = drm_dp_update_payload_part2(&mstm->mgr);
3120
3121 drm_for_each_encoder(encoder, mstm->outp->base.base.dev) {
3122 if (encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
3123 struct nv50_msto *msto = nv50_msto(encoder);
3124 struct nv50_mstc *mstc = msto->mstc;
3125 if (mstc && mstc->mstm == mstm)
3126 nv50_msto_cleanup(msto);
3127 }
3128 }
3129
3130 mstm->modified = false;
3131}
3132
3133static void
3134nv50_mstm_prepare(struct nv50_mstm *mstm)
3135{
3136 struct nouveau_drm *drm = nouveau_drm(mstm->outp->base.base.dev);
3137 struct drm_encoder *encoder;
3138 int ret;
3139
3140 NV_ATOMIC(drm, "%s: mstm prepare\n", mstm->outp->base.base.name);
3141 ret = drm_dp_update_payload_part1(&mstm->mgr);
3142
3143 drm_for_each_encoder(encoder, mstm->outp->base.base.dev) {
3144 if (encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
3145 struct nv50_msto *msto = nv50_msto(encoder);
3146 struct nv50_mstc *mstc = msto->mstc;
3147 if (mstc && mstc->mstm == mstm)
3148 nv50_msto_prepare(msto);
3149 }
3150 }
3151}
3152
3153static void
3154nv50_mstm_hotplug(struct drm_dp_mst_topology_mgr *mgr)
3155{
3156 struct nv50_mstm *mstm = nv50_mstm(mgr);
3157 drm_kms_helper_hotplug_event(mstm->outp->base.base.dev);
3158}
3159
3160static void
3161nv50_mstm_destroy_connector(struct drm_dp_mst_topology_mgr *mgr,
3162 struct drm_connector *connector)
3163{
3164 struct nouveau_drm *drm = nouveau_drm(connector->dev);
3165 struct nv50_mstc *mstc = nv50_mstc(connector);
3166
3167 drm_connector_unregister(&mstc->connector);
3168
3169 drm_modeset_lock_all(drm->dev);
3170 drm_fb_helper_remove_one_connector(&drm->fbcon->helper, &mstc->connector);
3171 mstc->port = NULL;
3172 drm_modeset_unlock_all(drm->dev);
3173
3174 drm_connector_unreference(&mstc->connector);
3175}
3176
3177static void
3178nv50_mstm_register_connector(struct drm_connector *connector)
3179{
3180 struct nouveau_drm *drm = nouveau_drm(connector->dev);
3181
3182 drm_modeset_lock_all(drm->dev);
3183 drm_fb_helper_add_one_connector(&drm->fbcon->helper, connector);
3184 drm_modeset_unlock_all(drm->dev);
3185
3186 drm_connector_register(connector);
3187}
3188
3189static struct drm_connector *
3190nv50_mstm_add_connector(struct drm_dp_mst_topology_mgr *mgr,
3191 struct drm_dp_mst_port *port, const char *path)
3192{
3193 struct nv50_mstm *mstm = nv50_mstm(mgr);
3194 struct nv50_mstc *mstc;
3195 int ret;
3196
3197 ret = nv50_mstc_new(mstm, port, path, &mstc);
3198 if (ret) {
3199 if (mstc)
3200 mstc->connector.funcs->destroy(&mstc->connector);
3201 return NULL;
3202 }
3203
3204 return &mstc->connector;
3205}
3206
3207static const struct drm_dp_mst_topology_cbs
3208nv50_mstm = {
3209 .add_connector = nv50_mstm_add_connector,
3210 .register_connector = nv50_mstm_register_connector,
3211 .destroy_connector = nv50_mstm_destroy_connector,
3212 .hotplug = nv50_mstm_hotplug,
3213};
3214
3215void
3216nv50_mstm_service(struct nv50_mstm *mstm)
3217{
3218 struct drm_dp_aux *aux = mstm->mgr.aux;
3219 bool handled = true;
3220 int ret;
3221 u8 esi[8] = {};
3222
3223 while (handled) {
3224 ret = drm_dp_dpcd_read(aux, DP_SINK_COUNT_ESI, esi, 8);
3225 if (ret != 8) {
3226 drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, false);
3227 return;
3228 }
3229
3230 drm_dp_mst_hpd_irq(&mstm->mgr, esi, &handled);
3231 if (!handled)
3232 break;
3233
3234 drm_dp_dpcd_write(aux, DP_SINK_COUNT_ESI + 1, &esi[1], 3);
3235 }
3236}
3237
3238void
3239nv50_mstm_remove(struct nv50_mstm *mstm)
3240{
3241 if (mstm)
3242 drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, false);
3243}
3244
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003245static int
3246nv50_mstm_enable(struct nv50_mstm *mstm, u8 dpcd, int state)
3247{
3248 struct nouveau_encoder *outp = mstm->outp;
3249 struct {
3250 struct nv50_disp_mthd_v1 base;
3251 struct nv50_disp_sor_dp_mst_link_v0 mst;
3252 } args = {
3253 .base.version = 1,
3254 .base.method = NV50_DISP_MTHD_V1_SOR_DP_MST_LINK,
3255 .base.hasht = outp->dcb->hasht,
3256 .base.hashm = outp->dcb->hashm,
3257 .mst.state = state,
3258 };
3259 struct nouveau_drm *drm = nouveau_drm(outp->base.base.dev);
3260 struct nvif_object *disp = &drm->display->disp;
3261 int ret;
3262
3263 if (dpcd >= 0x12) {
3264 ret = drm_dp_dpcd_readb(mstm->mgr.aux, DP_MSTM_CTRL, &dpcd);
3265 if (ret < 0)
3266 return ret;
3267
3268 dpcd &= ~DP_MST_EN;
3269 if (state)
3270 dpcd |= DP_MST_EN;
3271
3272 ret = drm_dp_dpcd_writeb(mstm->mgr.aux, DP_MSTM_CTRL, dpcd);
3273 if (ret < 0)
3274 return ret;
3275 }
3276
3277 return nvif_mthd(disp, 0, &args, sizeof(args));
3278}
3279
3280int
3281nv50_mstm_detect(struct nv50_mstm *mstm, u8 dpcd[8], int allow)
3282{
3283 int ret, state = 0;
3284
3285 if (!mstm)
3286 return 0;
3287
Ben Skeggs3ca03ca2016-11-07 14:51:53 +10003288 if (dpcd[0] >= 0x12) {
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003289 ret = drm_dp_dpcd_readb(mstm->mgr.aux, DP_MSTM_CAP, &dpcd[1]);
3290 if (ret < 0)
3291 return ret;
3292
Ben Skeggs3ca03ca2016-11-07 14:51:53 +10003293 if (!(dpcd[1] & DP_MST_CAP))
3294 dpcd[0] = 0x11;
3295 else
3296 state = allow;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003297 }
3298
3299 ret = nv50_mstm_enable(mstm, dpcd[0], state);
3300 if (ret)
3301 return ret;
3302
3303 ret = drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, state);
3304 if (ret)
3305 return nv50_mstm_enable(mstm, dpcd[0], 0);
3306
3307 return mstm->mgr.mst_state;
3308}
3309
3310static void
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003311nv50_mstm_fini(struct nv50_mstm *mstm)
3312{
3313 if (mstm && mstm->mgr.mst_state)
3314 drm_dp_mst_topology_mgr_suspend(&mstm->mgr);
3315}
3316
3317static void
3318nv50_mstm_init(struct nv50_mstm *mstm)
3319{
3320 if (mstm && mstm->mgr.mst_state)
3321 drm_dp_mst_topology_mgr_resume(&mstm->mgr);
3322}
3323
3324static void
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003325nv50_mstm_del(struct nv50_mstm **pmstm)
3326{
3327 struct nv50_mstm *mstm = *pmstm;
3328 if (mstm) {
3329 kfree(*pmstm);
3330 *pmstm = NULL;
3331 }
3332}
3333
3334static int
3335nv50_mstm_new(struct nouveau_encoder *outp, struct drm_dp_aux *aux, int aux_max,
3336 int conn_base_id, struct nv50_mstm **pmstm)
3337{
3338 const int max_payloads = hweight8(outp->dcb->heads);
3339 struct drm_device *dev = outp->base.base.dev;
3340 struct nv50_mstm *mstm;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003341 int ret, i;
3342 u8 dpcd;
3343
3344 /* This is a workaround for some monitors not functioning
3345 * correctly in MST mode on initial module load. I think
3346 * some bad interaction with the VBIOS may be responsible.
3347 *
3348 * A good ol' off and on again seems to work here ;)
3349 */
3350 ret = drm_dp_dpcd_readb(aux, DP_DPCD_REV, &dpcd);
3351 if (ret >= 0 && dpcd >= 0x12)
3352 drm_dp_dpcd_writeb(aux, DP_MSTM_CTRL, 0);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003353
3354 if (!(mstm = *pmstm = kzalloc(sizeof(*mstm), GFP_KERNEL)))
3355 return -ENOMEM;
3356 mstm->outp = outp;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003357 mstm->mgr.cbs = &nv50_mstm;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003358
Dhinakaran Pandiyan7b0a89a2017-01-24 15:49:29 -08003359 ret = drm_dp_mst_topology_mgr_init(&mstm->mgr, dev, aux, aux_max,
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003360 max_payloads, conn_base_id);
3361 if (ret)
3362 return ret;
3363
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003364 for (i = 0; i < max_payloads; i++) {
3365 ret = nv50_msto_new(dev, outp->dcb->heads, outp->base.base.name,
3366 i, &mstm->msto[i]);
3367 if (ret)
3368 return ret;
3369 }
3370
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003371 return 0;
3372}
3373
3374/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10003375 * SOR
3376 *****************************************************************************/
Ben Skeggs6e83fda2012-03-11 01:28:48 +10003377static void
Ben Skeggse225f442012-11-21 14:40:21 +10003378nv50_sor_dpms(struct drm_encoder *encoder, int mode)
Ben Skeggs83fc0832011-07-05 13:08:40 +10003379{
3380 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggsd55b4af2014-08-10 04:10:26 +10003381 struct nv50_disp *disp = nv50_disp(encoder->dev);
3382 struct {
3383 struct nv50_disp_mthd_v1 base;
3384 struct nv50_disp_sor_pwr_v0 pwr;
3385 } args = {
3386 .base.version = 1,
3387 .base.method = NV50_DISP_MTHD_V1_SOR_PWR,
3388 .base.hasht = nv_encoder->dcb->hasht,
3389 .base.hashm = nv_encoder->dcb->hashm,
3390 .pwr.state = mode == DRM_MODE_DPMS_ON,
3391 };
Ben Skeggs83fc0832011-07-05 13:08:40 +10003392
Ben Skeggs8896cee2016-11-04 17:20:36 +10003393 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs83fc0832011-07-05 13:08:40 +10003394}
3395
Ben Skeggs83fc0832011-07-05 13:08:40 +10003396static void
Ben Skeggsd665c7e2016-11-04 17:20:36 +10003397nv50_sor_update(struct nouveau_encoder *nv_encoder, u8 head,
3398 struct drm_display_mode *mode, u8 proto, u8 depth)
Ben Skeggse84a35a2014-06-05 10:59:55 +10003399{
Ben Skeggsd665c7e2016-11-04 17:20:36 +10003400 struct nv50_dmac *core = &nv50_mast(nv_encoder->base.base.dev)->base;
3401 u32 *push;
3402
3403 if (!mode) {
3404 nv_encoder->ctrl &= ~BIT(head);
3405 if (!(nv_encoder->ctrl & 0x0000000f))
3406 nv_encoder->ctrl = 0;
3407 } else {
3408 nv_encoder->ctrl |= proto << 8;
3409 nv_encoder->ctrl |= BIT(head);
3410 }
3411
3412 if ((push = evo_wait(core, 6))) {
3413 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
3414 if (mode) {
3415 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
3416 nv_encoder->ctrl |= 0x00001000;
3417 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
3418 nv_encoder->ctrl |= 0x00002000;
3419 nv_encoder->ctrl |= depth << 16;
3420 }
Ben Skeggse84a35a2014-06-05 10:59:55 +10003421 evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
Ben Skeggse84a35a2014-06-05 10:59:55 +10003422 } else {
Ben Skeggsd665c7e2016-11-04 17:20:36 +10003423 if (mode) {
3424 u32 magic = 0x31ec6000 | (head << 25);
3425 u32 syncs = 0x00000001;
3426 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
3427 syncs |= 0x00000008;
3428 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
3429 syncs |= 0x00000010;
3430 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
3431 magic |= 0x00000001;
3432
3433 evo_mthd(push, 0x0404 + (head * 0x300), 2);
3434 evo_data(push, syncs | (depth << 6));
3435 evo_data(push, magic);
3436 }
Ben Skeggse84a35a2014-06-05 10:59:55 +10003437 evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
Ben Skeggse84a35a2014-06-05 10:59:55 +10003438 }
Ben Skeggsd665c7e2016-11-04 17:20:36 +10003439 evo_data(push, nv_encoder->ctrl);
3440 evo_kick(push, core);
Ben Skeggse84a35a2014-06-05 10:59:55 +10003441 }
3442}
3443
3444static void
Ben Skeggs839ca902016-11-04 17:20:36 +10003445nv50_sor_disable(struct drm_encoder *encoder)
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10003446{
3447 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10003448 struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003449
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003450 nv_encoder->crtc = NULL;
Ben Skeggse84a35a2014-06-05 10:59:55 +10003451
3452 if (nv_crtc) {
Ben Skeggs839ca902016-11-04 17:20:36 +10003453 struct nvkm_i2c_aux *aux = nv_encoder->aux;
3454 u8 pwr;
3455
3456 if (aux) {
3457 int ret = nvkm_rdaux(aux, DP_SET_POWER, &pwr, 1);
3458 if (ret == 0) {
3459 pwr &= ~DP_SET_POWER_MASK;
3460 pwr |= DP_SET_POWER_D3;
3461 nvkm_wraux(aux, DP_SET_POWER, &pwr, 1);
3462 }
3463 }
3464
Ben Skeggsd665c7e2016-11-04 17:20:36 +10003465 nv_encoder->update(nv_encoder, nv_crtc->index, NULL, 0, 0);
Ben Skeggsf20c6652016-11-04 17:20:36 +10003466 nv50_audio_disable(encoder, nv_crtc);
3467 nv50_hdmi_disable(&nv_encoder->base.base, nv_crtc);
Ben Skeggse84a35a2014-06-05 10:59:55 +10003468 }
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10003469}
3470
3471static void
Ben Skeggs839ca902016-11-04 17:20:36 +10003472nv50_sor_enable(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10003473{
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003474 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
3475 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10003476 struct drm_display_mode *mode = &nv_crtc->base.state->adjusted_mode;
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003477 struct {
3478 struct nv50_disp_mthd_v1 base;
3479 struct nv50_disp_sor_lvds_script_v0 lvds;
3480 } lvds = {
3481 .base.version = 1,
3482 .base.method = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
3483 .base.hasht = nv_encoder->dcb->hasht,
3484 .base.hashm = nv_encoder->dcb->hashm,
3485 };
Ben Skeggse225f442012-11-21 14:40:21 +10003486 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs78951d22011-11-11 18:13:13 +10003487 struct drm_device *dev = encoder->dev;
Ben Skeggs77145f12012-07-31 16:16:21 +10003488 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003489 struct nouveau_connector *nv_connector;
Ben Skeggs77145f12012-07-31 16:16:21 +10003490 struct nvbios *bios = &drm->vbios;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003491 u8 proto = 0xf;
3492 u8 depth = 0x0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10003493
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003494 nv_connector = nouveau_encoder_connector_get(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10003495 nv_encoder->crtc = encoder->crtc;
3496
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003497 switch (nv_encoder->dcb->type) {
Ben Skeggscb75d972012-07-11 10:44:20 +10003498 case DCB_OUTPUT_TMDS:
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003499 if (nv_encoder->dcb->sorconf.link & 1) {
Hauke Mehrtens16ef53a92015-11-03 21:00:10 -05003500 proto = 0x1;
3501 /* Only enable dual-link if:
3502 * - Need to (i.e. rate > 165MHz)
3503 * - DCB says we can
3504 * - Not an HDMI monitor, since there's no dual-link
3505 * on HDMI.
3506 */
3507 if (mode->clock >= 165000 &&
3508 nv_encoder->dcb->duallink_possible &&
3509 !drm_detect_hdmi_monitor(nv_connector->edid))
3510 proto |= 0x4;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003511 } else {
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003512 proto = 0x2;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003513 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10003514
Ben Skeggsf20c6652016-11-04 17:20:36 +10003515 nv50_hdmi_enable(&nv_encoder->base.base, mode);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003516 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10003517 case DCB_OUTPUT_LVDS:
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003518 proto = 0x0;
3519
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003520 if (bios->fp_no_ddc) {
3521 if (bios->fp.dual_link)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003522 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003523 if (bios->fp.if_is_24bit)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003524 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003525 } else {
Ben Skeggsbefb51e2011-11-18 10:23:59 +10003526 if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003527 if (((u8 *)nv_connector->edid)[121] == 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003528 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003529 } else
3530 if (mode->clock >= bios->fp.duallink_transition_clk) {
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003531 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003532 }
3533
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003534 if (lvds.lvds.script & 0x0100) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003535 if (bios->fp.strapless_is_24bit & 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003536 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003537 } else {
3538 if (bios->fp.strapless_is_24bit & 1)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003539 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003540 }
3541
3542 if (nv_connector->base.display_info.bpc == 8)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003543 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003544 }
Ben Skeggs4a230fa2012-11-09 11:25:37 +10003545
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003546 nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003547 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10003548 case DCB_OUTPUT_DP:
Ben Skeggsf20c6652016-11-04 17:20:36 +10003549 if (nv_connector->base.display_info.bpc == 6)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003550 depth = 0x2;
Ben Skeggsf20c6652016-11-04 17:20:36 +10003551 else
3552 if (nv_connector->base.display_info.bpc == 8)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003553 depth = 0x5;
Ben Skeggsf20c6652016-11-04 17:20:36 +10003554 else
Ben Skeggsbf2c8862012-11-21 14:49:54 +10003555 depth = 0x6;
Ben Skeggs6e83fda2012-03-11 01:28:48 +10003556
3557 if (nv_encoder->dcb->sorconf.link & 1)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003558 proto = 0x8;
Ben Skeggs6e83fda2012-03-11 01:28:48 +10003559 else
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003560 proto = 0x9;
Ben Skeggsf20c6652016-11-04 17:20:36 +10003561
3562 nv50_audio_enable(encoder, mode);
Ben Skeggs6e83fda2012-03-11 01:28:48 +10003563 break;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003564 default:
Ben Skeggsaf7db032016-03-03 12:56:33 +10003565 BUG();
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003566 break;
3567 }
Ben Skeggsff8ff502011-07-08 11:53:37 +10003568
Ben Skeggsd665c7e2016-11-04 17:20:36 +10003569 nv_encoder->update(nv_encoder, nv_crtc->index, mode, proto, depth);
Ben Skeggs83fc0832011-07-05 13:08:40 +10003570}
3571
Ben Skeggsf20c6652016-11-04 17:20:36 +10003572static const struct drm_encoder_helper_funcs
3573nv50_sor_help = {
3574 .dpms = nv50_sor_dpms,
Ben Skeggs839ca902016-11-04 17:20:36 +10003575 .atomic_check = nv50_outp_atomic_check,
3576 .enable = nv50_sor_enable,
3577 .disable = nv50_sor_disable,
Ben Skeggsf20c6652016-11-04 17:20:36 +10003578};
3579
Ben Skeggs83fc0832011-07-05 13:08:40 +10003580static void
Ben Skeggse225f442012-11-21 14:40:21 +10003581nv50_sor_destroy(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10003582{
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003583 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
3584 nv50_mstm_del(&nv_encoder->dp.mstm);
Ben Skeggs83fc0832011-07-05 13:08:40 +10003585 drm_encoder_cleanup(encoder);
3586 kfree(encoder);
3587}
3588
Ben Skeggsf20c6652016-11-04 17:20:36 +10003589static const struct drm_encoder_funcs
3590nv50_sor_func = {
Ben Skeggse225f442012-11-21 14:40:21 +10003591 .destroy = nv50_sor_destroy,
Ben Skeggs83fc0832011-07-05 13:08:40 +10003592};
3593
3594static int
Ben Skeggse225f442012-11-21 14:40:21 +10003595nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs83fc0832011-07-05 13:08:40 +10003596{
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003597 struct nouveau_connector *nv_connector = nouveau_connector(connector);
Ben Skeggs5ed50202013-02-11 20:15:03 +10003598 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10003599 struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
Ben Skeggs83fc0832011-07-05 13:08:40 +10003600 struct nouveau_encoder *nv_encoder;
3601 struct drm_encoder *encoder;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003602 int type, ret;
Ben Skeggs5ed50202013-02-11 20:15:03 +10003603
3604 switch (dcbe->type) {
3605 case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
3606 case DCB_OUTPUT_TMDS:
3607 case DCB_OUTPUT_DP:
3608 default:
3609 type = DRM_MODE_ENCODER_TMDS;
3610 break;
3611 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10003612
3613 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
3614 if (!nv_encoder)
3615 return -ENOMEM;
3616 nv_encoder->dcb = dcbe;
3617 nv_encoder->or = ffs(dcbe->or) - 1;
Ben Skeggsd665c7e2016-11-04 17:20:36 +10003618 nv_encoder->update = nv50_sor_update;
Ben Skeggs83fc0832011-07-05 13:08:40 +10003619
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003620 encoder = to_drm_encoder(nv_encoder);
3621 encoder->possible_crtcs = dcbe->heads;
3622 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10003623 drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type,
3624 "sor-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggsf20c6652016-11-04 17:20:36 +10003625 drm_encoder_helper_add(encoder, &nv50_sor_help);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003626
3627 drm_mode_connector_attach_encoder(connector, encoder);
3628
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003629 if (dcbe->type == DCB_OUTPUT_DP) {
3630 struct nvkm_i2c_aux *aux =
3631 nvkm_i2c_aux_find(i2c, dcbe->i2c_index);
3632 if (aux) {
Ben Skeggsdf8dc972017-03-01 09:42:04 +10003633 nv_encoder->i2c = &nv_connector->aux.ddc;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003634 nv_encoder->aux = aux;
3635 }
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003636
3637 /*TODO: Use DP Info Table to check for support. */
3638 if (nv50_disp(encoder->dev)->disp->oclass >= GF110_DISP) {
3639 ret = nv50_mstm_new(nv_encoder, &nv_connector->aux, 16,
3640 nv_connector->base.base.id,
3641 &nv_encoder->dp.mstm);
3642 if (ret)
3643 return ret;
3644 }
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003645 } else {
3646 struct nvkm_i2c_bus *bus =
3647 nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
3648 if (bus)
3649 nv_encoder->i2c = &bus->i2c;
3650 }
3651
Ben Skeggs83fc0832011-07-05 13:08:40 +10003652 return 0;
3653}
Ben Skeggs26f6d882011-07-04 16:25:18 +10003654
3655/******************************************************************************
Ben Skeggseb6313a2013-02-11 09:52:58 +10003656 * PIOR
3657 *****************************************************************************/
Ben Skeggseb6313a2013-02-11 09:52:58 +10003658static void
3659nv50_pior_dpms(struct drm_encoder *encoder, int mode)
3660{
3661 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
3662 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs67cb49c2014-08-10 04:10:27 +10003663 struct {
3664 struct nv50_disp_mthd_v1 base;
3665 struct nv50_disp_pior_pwr_v0 pwr;
3666 } args = {
3667 .base.version = 1,
3668 .base.method = NV50_DISP_MTHD_V1_PIOR_PWR,
3669 .base.hasht = nv_encoder->dcb->hasht,
3670 .base.hashm = nv_encoder->dcb->hashm,
3671 .pwr.state = mode == DRM_MODE_DPMS_ON,
3672 .pwr.type = nv_encoder->dcb->type,
3673 };
3674
3675 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggseb6313a2013-02-11 09:52:58 +10003676}
3677
Ben Skeggs839ca902016-11-04 17:20:36 +10003678static int
3679nv50_pior_atomic_check(struct drm_encoder *encoder,
3680 struct drm_crtc_state *crtc_state,
3681 struct drm_connector_state *conn_state)
Ben Skeggseb6313a2013-02-11 09:52:58 +10003682{
Ben Skeggs839ca902016-11-04 17:20:36 +10003683 int ret = nv50_outp_atomic_check(encoder, crtc_state, conn_state);
3684 if (ret)
3685 return ret;
3686 crtc_state->adjusted_mode.clock *= 2;
3687 return 0;
Ben Skeggseb6313a2013-02-11 09:52:58 +10003688}
3689
3690static void
Ben Skeggs839ca902016-11-04 17:20:36 +10003691nv50_pior_disable(struct drm_encoder *encoder)
Ben Skeggseb6313a2013-02-11 09:52:58 +10003692{
Ben Skeggsf20c6652016-11-04 17:20:36 +10003693 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
3694 struct nv50_mast *mast = nv50_mast(encoder->dev);
3695 const int or = nv_encoder->or;
3696 u32 *push;
3697
3698 if (nv_encoder->crtc) {
Ben Skeggsf20c6652016-11-04 17:20:36 +10003699 push = evo_wait(mast, 4);
3700 if (push) {
3701 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
3702 evo_mthd(push, 0x0700 + (or * 0x040), 1);
3703 evo_data(push, 0x00000000);
3704 }
3705 evo_kick(push, mast);
3706 }
3707 }
3708
3709 nv_encoder->crtc = NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10003710}
3711
3712static void
Ben Skeggs839ca902016-11-04 17:20:36 +10003713nv50_pior_enable(struct drm_encoder *encoder)
Ben Skeggseb6313a2013-02-11 09:52:58 +10003714{
3715 struct nv50_mast *mast = nv50_mast(encoder->dev);
3716 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
3717 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
3718 struct nouveau_connector *nv_connector;
Ben Skeggs839ca902016-11-04 17:20:36 +10003719 struct drm_display_mode *mode = &nv_crtc->base.state->adjusted_mode;
Ben Skeggseb6313a2013-02-11 09:52:58 +10003720 u8 owner = 1 << nv_crtc->index;
3721 u8 proto, depth;
3722 u32 *push;
3723
3724 nv_connector = nouveau_encoder_connector_get(nv_encoder);
3725 switch (nv_connector->base.display_info.bpc) {
3726 case 10: depth = 0x6; break;
3727 case 8: depth = 0x5; break;
3728 case 6: depth = 0x2; break;
3729 default: depth = 0x0; break;
3730 }
3731
3732 switch (nv_encoder->dcb->type) {
3733 case DCB_OUTPUT_TMDS:
3734 case DCB_OUTPUT_DP:
3735 proto = 0x0;
3736 break;
3737 default:
Ben Skeggsaf7db032016-03-03 12:56:33 +10003738 BUG();
Ben Skeggseb6313a2013-02-11 09:52:58 +10003739 break;
3740 }
3741
Ben Skeggseb6313a2013-02-11 09:52:58 +10003742 push = evo_wait(mast, 8);
3743 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10003744 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggseb6313a2013-02-11 09:52:58 +10003745 u32 ctrl = (depth << 16) | (proto << 8) | owner;
3746 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
3747 ctrl |= 0x00001000;
3748 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
3749 ctrl |= 0x00002000;
3750 evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
3751 evo_data(push, ctrl);
3752 }
3753
3754 evo_kick(push, mast);
3755 }
3756
3757 nv_encoder->crtc = encoder->crtc;
3758}
3759
Ben Skeggsf20c6652016-11-04 17:20:36 +10003760static const struct drm_encoder_helper_funcs
3761nv50_pior_help = {
3762 .dpms = nv50_pior_dpms,
Ben Skeggs839ca902016-11-04 17:20:36 +10003763 .atomic_check = nv50_pior_atomic_check,
3764 .enable = nv50_pior_enable,
3765 .disable = nv50_pior_disable,
Ben Skeggsf20c6652016-11-04 17:20:36 +10003766};
Ben Skeggseb6313a2013-02-11 09:52:58 +10003767
3768static void
3769nv50_pior_destroy(struct drm_encoder *encoder)
3770{
3771 drm_encoder_cleanup(encoder);
3772 kfree(encoder);
3773}
3774
Ben Skeggsf20c6652016-11-04 17:20:36 +10003775static const struct drm_encoder_funcs
3776nv50_pior_func = {
Ben Skeggseb6313a2013-02-11 09:52:58 +10003777 .destroy = nv50_pior_destroy,
3778};
3779
3780static int
3781nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
3782{
Ben Skeggsdf8dc972017-03-01 09:42:04 +10003783 struct nouveau_connector *nv_connector = nouveau_connector(connector);
Ben Skeggseb6313a2013-02-11 09:52:58 +10003784 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10003785 struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003786 struct nvkm_i2c_bus *bus = NULL;
3787 struct nvkm_i2c_aux *aux = NULL;
3788 struct i2c_adapter *ddc;
Ben Skeggseb6313a2013-02-11 09:52:58 +10003789 struct nouveau_encoder *nv_encoder;
3790 struct drm_encoder *encoder;
3791 int type;
3792
3793 switch (dcbe->type) {
3794 case DCB_OUTPUT_TMDS:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003795 bus = nvkm_i2c_bus_find(i2c, NVKM_I2C_BUS_EXT(dcbe->extdev));
3796 ddc = bus ? &bus->i2c : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10003797 type = DRM_MODE_ENCODER_TMDS;
3798 break;
3799 case DCB_OUTPUT_DP:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003800 aux = nvkm_i2c_aux_find(i2c, NVKM_I2C_AUX_EXT(dcbe->extdev));
Ben Skeggsdf8dc972017-03-01 09:42:04 +10003801 ddc = aux ? &nv_connector->aux.ddc : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10003802 type = DRM_MODE_ENCODER_TMDS;
3803 break;
3804 default:
3805 return -ENODEV;
3806 }
3807
3808 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
3809 if (!nv_encoder)
3810 return -ENOMEM;
3811 nv_encoder->dcb = dcbe;
3812 nv_encoder->or = ffs(dcbe->or) - 1;
3813 nv_encoder->i2c = ddc;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003814 nv_encoder->aux = aux;
Ben Skeggseb6313a2013-02-11 09:52:58 +10003815
3816 encoder = to_drm_encoder(nv_encoder);
3817 encoder->possible_crtcs = dcbe->heads;
3818 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10003819 drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type,
3820 "pior-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggsf20c6652016-11-04 17:20:36 +10003821 drm_encoder_helper_add(encoder, &nv50_pior_help);
Ben Skeggseb6313a2013-02-11 09:52:58 +10003822
3823 drm_mode_connector_attach_encoder(connector, encoder);
3824 return 0;
3825}
3826
3827/******************************************************************************
Ben Skeggs839ca902016-11-04 17:20:36 +10003828 * Atomic
3829 *****************************************************************************/
3830
3831static void
3832nv50_disp_atomic_commit_core(struct nouveau_drm *drm, u32 interlock)
3833{
3834 struct nv50_disp *disp = nv50_disp(drm->dev);
3835 struct nv50_dmac *core = &disp->mast.base;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003836 struct nv50_mstm *mstm;
3837 struct drm_encoder *encoder;
Ben Skeggs839ca902016-11-04 17:20:36 +10003838 u32 *push;
3839
3840 NV_ATOMIC(drm, "commit core %08x\n", interlock);
3841
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003842 drm_for_each_encoder(encoder, drm->dev) {
3843 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
3844 mstm = nouveau_encoder(encoder)->dp.mstm;
3845 if (mstm && mstm->modified)
3846 nv50_mstm_prepare(mstm);
3847 }
3848 }
3849
Ben Skeggs839ca902016-11-04 17:20:36 +10003850 if ((push = evo_wait(core, 5))) {
3851 evo_mthd(push, 0x0084, 1);
3852 evo_data(push, 0x80000000);
3853 evo_mthd(push, 0x0080, 2);
3854 evo_data(push, interlock);
3855 evo_data(push, 0x00000000);
3856 nouveau_bo_wr32(disp->sync, 0, 0x00000000);
3857 evo_kick(push, core);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10003858 if (nvif_msec(&drm->client.device, 2000ULL,
Ben Skeggs839ca902016-11-04 17:20:36 +10003859 if (nouveau_bo_rd32(disp->sync, 0))
3860 break;
3861 usleep_range(1, 2);
3862 ) < 0)
3863 NV_ERROR(drm, "EVO timeout\n");
3864 }
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003865
3866 drm_for_each_encoder(encoder, drm->dev) {
3867 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
3868 mstm = nouveau_encoder(encoder)->dp.mstm;
3869 if (mstm && mstm->modified)
3870 nv50_mstm_cleanup(mstm);
3871 }
3872 }
Ben Skeggs839ca902016-11-04 17:20:36 +10003873}
3874
3875static void
3876nv50_disp_atomic_commit_tail(struct drm_atomic_state *state)
3877{
3878 struct drm_device *dev = state->dev;
3879 struct drm_crtc_state *crtc_state;
3880 struct drm_crtc *crtc;
3881 struct drm_plane_state *plane_state;
3882 struct drm_plane *plane;
3883 struct nouveau_drm *drm = nouveau_drm(dev);
3884 struct nv50_disp *disp = nv50_disp(dev);
3885 struct nv50_atom *atom = nv50_atom(state);
3886 struct nv50_outp_atom *outp, *outt;
3887 u32 interlock_core = 0;
3888 u32 interlock_chan = 0;
3889 int i;
3890
3891 NV_ATOMIC(drm, "commit %d %d\n", atom->lock_core, atom->flush_disable);
3892 drm_atomic_helper_wait_for_fences(dev, state, false);
3893 drm_atomic_helper_wait_for_dependencies(state);
3894 drm_atomic_helper_update_legacy_modeset_state(dev, state);
3895
3896 if (atom->lock_core)
3897 mutex_lock(&disp->mutex);
3898
3899 /* Disable head(s). */
3900 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3901 struct nv50_head_atom *asyh = nv50_head_atom(crtc->state);
3902 struct nv50_head *head = nv50_head(crtc);
3903
3904 NV_ATOMIC(drm, "%s: clr %04x (set %04x)\n", crtc->name,
3905 asyh->clr.mask, asyh->set.mask);
3906
3907 if (asyh->clr.mask) {
3908 nv50_head_flush_clr(head, asyh, atom->flush_disable);
3909 interlock_core |= 1;
3910 }
3911 }
3912
3913 /* Disable plane(s). */
3914 for_each_plane_in_state(state, plane, plane_state, i) {
3915 struct nv50_wndw_atom *asyw = nv50_wndw_atom(plane->state);
3916 struct nv50_wndw *wndw = nv50_wndw(plane);
3917
3918 NV_ATOMIC(drm, "%s: clr %02x (set %02x)\n", plane->name,
3919 asyw->clr.mask, asyw->set.mask);
3920 if (!asyw->clr.mask)
3921 continue;
3922
3923 interlock_chan |= nv50_wndw_flush_clr(wndw, interlock_core,
3924 atom->flush_disable,
3925 asyw);
3926 }
3927
3928 /* Disable output path(s). */
3929 list_for_each_entry(outp, &atom->outp, head) {
3930 const struct drm_encoder_helper_funcs *help;
3931 struct drm_encoder *encoder;
3932
3933 encoder = outp->encoder;
3934 help = encoder->helper_private;
3935
3936 NV_ATOMIC(drm, "%s: clr %02x (set %02x)\n", encoder->name,
3937 outp->clr.mask, outp->set.mask);
3938
3939 if (outp->clr.mask) {
3940 help->disable(encoder);
3941 interlock_core |= 1;
3942 if (outp->flush_disable) {
3943 nv50_disp_atomic_commit_core(drm, interlock_chan);
3944 interlock_core = 0;
3945 interlock_chan = 0;
3946 }
3947 }
3948 }
3949
3950 /* Flush disable. */
3951 if (interlock_core) {
3952 if (atom->flush_disable) {
3953 nv50_disp_atomic_commit_core(drm, interlock_chan);
3954 interlock_core = 0;
3955 interlock_chan = 0;
3956 }
3957 }
3958
3959 /* Update output path(s). */
3960 list_for_each_entry_safe(outp, outt, &atom->outp, head) {
3961 const struct drm_encoder_helper_funcs *help;
3962 struct drm_encoder *encoder;
3963
3964 encoder = outp->encoder;
3965 help = encoder->helper_private;
3966
3967 NV_ATOMIC(drm, "%s: set %02x (clr %02x)\n", encoder->name,
3968 outp->set.mask, outp->clr.mask);
3969
3970 if (outp->set.mask) {
3971 help->enable(encoder);
3972 interlock_core = 1;
3973 }
3974
3975 list_del(&outp->head);
3976 kfree(outp);
3977 }
3978
3979 /* Update head(s). */
3980 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3981 struct nv50_head_atom *asyh = nv50_head_atom(crtc->state);
3982 struct nv50_head *head = nv50_head(crtc);
3983
3984 NV_ATOMIC(drm, "%s: set %04x (clr %04x)\n", crtc->name,
3985 asyh->set.mask, asyh->clr.mask);
3986
3987 if (asyh->set.mask) {
3988 nv50_head_flush_set(head, asyh);
3989 interlock_core = 1;
3990 }
3991 }
3992
Ben Skeggs2b507892017-01-24 09:32:26 +10003993 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3994 if (crtc->state->event)
3995 drm_crtc_vblank_get(crtc);
3996 }
3997
Ben Skeggs839ca902016-11-04 17:20:36 +10003998 /* Update plane(s). */
3999 for_each_plane_in_state(state, plane, plane_state, i) {
4000 struct nv50_wndw_atom *asyw = nv50_wndw_atom(plane->state);
4001 struct nv50_wndw *wndw = nv50_wndw(plane);
4002
4003 NV_ATOMIC(drm, "%s: set %02x (clr %02x)\n", plane->name,
4004 asyw->set.mask, asyw->clr.mask);
4005 if ( !asyw->set.mask &&
4006 (!asyw->clr.mask || atom->flush_disable))
4007 continue;
4008
4009 interlock_chan |= nv50_wndw_flush_set(wndw, interlock_core, asyw);
4010 }
4011
4012 /* Flush update. */
4013 if (interlock_core) {
4014 if (!interlock_chan && atom->state.legacy_cursor_update) {
4015 u32 *push = evo_wait(&disp->mast, 2);
4016 if (push) {
4017 evo_mthd(push, 0x0080, 1);
4018 evo_data(push, 0x00000000);
4019 evo_kick(push, &disp->mast);
4020 }
4021 } else {
4022 nv50_disp_atomic_commit_core(drm, interlock_chan);
4023 }
4024 }
4025
4026 if (atom->lock_core)
4027 mutex_unlock(&disp->mutex);
4028
4029 /* Wait for HW to signal completion. */
4030 for_each_plane_in_state(state, plane, plane_state, i) {
4031 struct nv50_wndw_atom *asyw = nv50_wndw_atom(plane->state);
4032 struct nv50_wndw *wndw = nv50_wndw(plane);
4033 int ret = nv50_wndw_wait_armed(wndw, asyw);
4034 if (ret)
4035 NV_ERROR(drm, "%s: timeout\n", plane->name);
4036 }
4037
4038 for_each_crtc_in_state(state, crtc, crtc_state, i) {
4039 if (crtc->state->event) {
4040 unsigned long flags;
Mario Kleinerbd9f6602016-11-23 07:58:54 +01004041 /* Get correct count/ts if racing with vblank irq */
4042 drm_accurate_vblank_count(crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10004043 spin_lock_irqsave(&crtc->dev->event_lock, flags);
4044 drm_crtc_send_vblank_event(crtc, crtc->state->event);
4045 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
4046 crtc->state->event = NULL;
Ben Skeggs2b507892017-01-24 09:32:26 +10004047 drm_crtc_vblank_put(crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10004048 }
4049 }
4050
4051 drm_atomic_helper_commit_hw_done(state);
4052 drm_atomic_helper_cleanup_planes(dev, state);
4053 drm_atomic_helper_commit_cleanup_done(state);
4054 drm_atomic_state_put(state);
4055}
4056
4057static void
4058nv50_disp_atomic_commit_work(struct work_struct *work)
4059{
4060 struct drm_atomic_state *state =
4061 container_of(work, typeof(*state), commit_work);
4062 nv50_disp_atomic_commit_tail(state);
4063}
4064
4065static int
4066nv50_disp_atomic_commit(struct drm_device *dev,
4067 struct drm_atomic_state *state, bool nonblock)
4068{
4069 struct nouveau_drm *drm = nouveau_drm(dev);
4070 struct nv50_disp *disp = nv50_disp(dev);
4071 struct drm_plane_state *plane_state;
4072 struct drm_plane *plane;
4073 struct drm_crtc *crtc;
4074 bool active = false;
4075 int ret, i;
4076
4077 ret = pm_runtime_get_sync(dev->dev);
4078 if (ret < 0 && ret != -EACCES)
4079 return ret;
4080
4081 ret = drm_atomic_helper_setup_commit(state, nonblock);
4082 if (ret)
4083 goto done;
4084
4085 INIT_WORK(&state->commit_work, nv50_disp_atomic_commit_work);
4086
4087 ret = drm_atomic_helper_prepare_planes(dev, state);
4088 if (ret)
4089 goto done;
4090
4091 if (!nonblock) {
4092 ret = drm_atomic_helper_wait_for_fences(dev, state, true);
4093 if (ret)
4094 goto done;
4095 }
4096
4097 for_each_plane_in_state(state, plane, plane_state, i) {
4098 struct nv50_wndw_atom *asyw = nv50_wndw_atom(plane_state);
4099 struct nv50_wndw *wndw = nv50_wndw(plane);
4100 if (asyw->set.image) {
4101 asyw->ntfy.handle = wndw->dmac->sync.handle;
4102 asyw->ntfy.offset = wndw->ntfy;
4103 asyw->ntfy.awaken = false;
4104 asyw->set.ntfy = true;
4105 nouveau_bo_wr32(disp->sync, wndw->ntfy / 4, 0x00000000);
4106 wndw->ntfy ^= 0x10;
4107 }
4108 }
4109
4110 drm_atomic_helper_swap_state(state, true);
4111 drm_atomic_state_get(state);
4112
4113 if (nonblock)
4114 queue_work(system_unbound_wq, &state->commit_work);
4115 else
4116 nv50_disp_atomic_commit_tail(state);
4117
4118 drm_for_each_crtc(crtc, dev) {
4119 if (crtc->state->enable) {
4120 if (!drm->have_disp_power_ref) {
4121 drm->have_disp_power_ref = true;
4122 return ret;
4123 }
4124 active = true;
4125 break;
4126 }
4127 }
4128
4129 if (!active && drm->have_disp_power_ref) {
4130 pm_runtime_put_autosuspend(dev->dev);
4131 drm->have_disp_power_ref = false;
4132 }
4133
4134done:
4135 pm_runtime_put_autosuspend(dev->dev);
4136 return ret;
4137}
4138
4139static struct nv50_outp_atom *
4140nv50_disp_outp_atomic_add(struct nv50_atom *atom, struct drm_encoder *encoder)
4141{
4142 struct nv50_outp_atom *outp;
4143
4144 list_for_each_entry(outp, &atom->outp, head) {
4145 if (outp->encoder == encoder)
4146 return outp;
4147 }
4148
4149 outp = kzalloc(sizeof(*outp), GFP_KERNEL);
4150 if (!outp)
4151 return ERR_PTR(-ENOMEM);
4152
4153 list_add(&outp->head, &atom->outp);
4154 outp->encoder = encoder;
4155 return outp;
4156}
4157
4158static int
4159nv50_disp_outp_atomic_check_clr(struct nv50_atom *atom,
4160 struct drm_connector *connector)
4161{
4162 struct drm_encoder *encoder = connector->state->best_encoder;
4163 struct drm_crtc_state *crtc_state;
4164 struct drm_crtc *crtc;
4165 struct nv50_outp_atom *outp;
4166
4167 if (!(crtc = connector->state->crtc))
4168 return 0;
4169
4170 crtc_state = drm_atomic_get_existing_crtc_state(&atom->state, crtc);
4171 if (crtc->state->active && drm_atomic_crtc_needs_modeset(crtc_state)) {
4172 outp = nv50_disp_outp_atomic_add(atom, encoder);
4173 if (IS_ERR(outp))
4174 return PTR_ERR(outp);
4175
4176 if (outp->encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
4177 outp->flush_disable = true;
4178 atom->flush_disable = true;
4179 }
4180 outp->clr.ctrl = true;
4181 atom->lock_core = true;
4182 }
4183
4184 return 0;
4185}
4186
4187static int
4188nv50_disp_outp_atomic_check_set(struct nv50_atom *atom,
4189 struct drm_connector_state *connector_state)
4190{
4191 struct drm_encoder *encoder = connector_state->best_encoder;
4192 struct drm_crtc_state *crtc_state;
4193 struct drm_crtc *crtc;
4194 struct nv50_outp_atom *outp;
4195
4196 if (!(crtc = connector_state->crtc))
4197 return 0;
4198
4199 crtc_state = drm_atomic_get_existing_crtc_state(&atom->state, crtc);
4200 if (crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state)) {
4201 outp = nv50_disp_outp_atomic_add(atom, encoder);
4202 if (IS_ERR(outp))
4203 return PTR_ERR(outp);
4204
4205 outp->set.ctrl = true;
4206 atom->lock_core = true;
4207 }
4208
4209 return 0;
4210}
4211
4212static int
4213nv50_disp_atomic_check(struct drm_device *dev, struct drm_atomic_state *state)
4214{
4215 struct nv50_atom *atom = nv50_atom(state);
4216 struct drm_connector_state *connector_state;
4217 struct drm_connector *connector;
4218 int ret, i;
4219
4220 ret = drm_atomic_helper_check(dev, state);
4221 if (ret)
4222 return ret;
4223
4224 for_each_connector_in_state(state, connector, connector_state, i) {
4225 ret = nv50_disp_outp_atomic_check_clr(atom, connector);
4226 if (ret)
4227 return ret;
4228
4229 ret = nv50_disp_outp_atomic_check_set(atom, connector_state);
4230 if (ret)
4231 return ret;
4232 }
4233
4234 return 0;
4235}
4236
4237static void
4238nv50_disp_atomic_state_clear(struct drm_atomic_state *state)
4239{
4240 struct nv50_atom *atom = nv50_atom(state);
4241 struct nv50_outp_atom *outp, *outt;
4242
4243 list_for_each_entry_safe(outp, outt, &atom->outp, head) {
4244 list_del(&outp->head);
4245 kfree(outp);
4246 }
4247
4248 drm_atomic_state_default_clear(state);
4249}
4250
4251static void
4252nv50_disp_atomic_state_free(struct drm_atomic_state *state)
4253{
4254 struct nv50_atom *atom = nv50_atom(state);
4255 drm_atomic_state_default_release(&atom->state);
4256 kfree(atom);
4257}
4258
4259static struct drm_atomic_state *
4260nv50_disp_atomic_state_alloc(struct drm_device *dev)
4261{
4262 struct nv50_atom *atom;
4263 if (!(atom = kzalloc(sizeof(*atom), GFP_KERNEL)) ||
4264 drm_atomic_state_init(dev, &atom->state) < 0) {
4265 kfree(atom);
4266 return NULL;
4267 }
4268 INIT_LIST_HEAD(&atom->outp);
4269 return &atom->state;
4270}
4271
4272static const struct drm_mode_config_funcs
4273nv50_disp_func = {
4274 .fb_create = nouveau_user_framebuffer_create,
4275 .output_poll_changed = nouveau_fbcon_output_poll_changed,
4276 .atomic_check = nv50_disp_atomic_check,
4277 .atomic_commit = nv50_disp_atomic_commit,
4278 .atomic_state_alloc = nv50_disp_atomic_state_alloc,
4279 .atomic_state_clear = nv50_disp_atomic_state_clear,
4280 .atomic_state_free = nv50_disp_atomic_state_free,
4281};
4282
4283/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10004284 * Init
4285 *****************************************************************************/
Ben Skeggsab0af552014-08-10 04:10:19 +10004286
Ben Skeggs2a44e492011-11-09 11:36:33 +10004287void
Ben Skeggse225f442012-11-21 14:40:21 +10004288nv50_display_fini(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10004289{
Ben Skeggsf479c0b2016-11-04 17:20:36 +10004290 struct nouveau_encoder *nv_encoder;
4291 struct drm_encoder *encoder;
Ben Skeggs973f10c2016-11-04 17:20:36 +10004292 struct drm_plane *plane;
4293
4294 drm_for_each_plane(plane, dev) {
4295 struct nv50_wndw *wndw = nv50_wndw(plane);
4296 if (plane->funcs != &nv50_wndw)
4297 continue;
4298 nv50_wndw_fini(wndw);
4299 }
Ben Skeggsf479c0b2016-11-04 17:20:36 +10004300
4301 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
4302 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
4303 nv_encoder = nouveau_encoder(encoder);
4304 nv50_mstm_fini(nv_encoder->dp.mstm);
4305 }
4306 }
Ben Skeggs26f6d882011-07-04 16:25:18 +10004307}
4308
4309int
Ben Skeggse225f442012-11-21 14:40:21 +10004310nv50_display_init(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10004311{
Ben Skeggs354d3502016-11-04 17:20:36 +10004312 struct drm_encoder *encoder;
Ben Skeggs973f10c2016-11-04 17:20:36 +10004313 struct drm_plane *plane;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10004314 struct drm_crtc *crtc;
4315 u32 *push;
4316
4317 push = evo_wait(nv50_mast(dev), 32);
4318 if (!push)
4319 return -EBUSY;
4320
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10004321 evo_mthd(push, 0x0088, 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +10004322 evo_data(push, nv50_mast(dev)->base.sync.handle);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10004323 evo_kick(push, nv50_mast(dev));
Ben Skeggs973f10c2016-11-04 17:20:36 +10004324
Ben Skeggs354d3502016-11-04 17:20:36 +10004325 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
4326 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
4327 const struct drm_encoder_helper_funcs *help;
4328 struct nouveau_encoder *nv_encoder;
4329
4330 nv_encoder = nouveau_encoder(encoder);
Ben Skeggs354d3502016-11-04 17:20:36 +10004331 help = encoder->helper_private;
4332 if (help && help->dpms)
4333 help->dpms(encoder, DRM_MODE_DPMS_ON);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10004334
4335 nv50_mstm_init(nv_encoder->dp.mstm);
Ben Skeggs354d3502016-11-04 17:20:36 +10004336 }
4337 }
4338
Ben Skeggse1ef6b42016-11-04 17:20:36 +10004339 drm_for_each_crtc(crtc, dev) {
Ben Skeggs9bfdee92016-11-04 17:20:36 +10004340 nv50_head_lut_load(crtc);
Ben Skeggse1ef6b42016-11-04 17:20:36 +10004341 }
4342
Ben Skeggs973f10c2016-11-04 17:20:36 +10004343 drm_for_each_plane(plane, dev) {
4344 struct nv50_wndw *wndw = nv50_wndw(plane);
4345 if (plane->funcs != &nv50_wndw)
4346 continue;
4347 nv50_wndw_init(wndw);
4348 }
4349
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10004350 return 0;
Ben Skeggs26f6d882011-07-04 16:25:18 +10004351}
4352
4353void
Ben Skeggse225f442012-11-21 14:40:21 +10004354nv50_display_destroy(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10004355{
Ben Skeggse225f442012-11-21 14:40:21 +10004356 struct nv50_disp *disp = nv50_disp(dev);
Ben Skeggs26f6d882011-07-04 16:25:18 +10004357
Ben Skeggs0ad72862014-08-10 04:10:22 +10004358 nv50_dmac_destroy(&disp->mast.base, disp->disp);
Ben Skeggsbdb8c212011-11-12 01:30:24 +10004359
Ben Skeggs816af2f2011-11-16 15:48:48 +10004360 nouveau_bo_unmap(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01004361 if (disp->sync)
4362 nouveau_bo_unpin(disp->sync);
Ben Skeggs816af2f2011-11-16 15:48:48 +10004363 nouveau_bo_ref(NULL, &disp->sync);
Ben Skeggs51beb422011-07-05 10:33:08 +10004364
Ben Skeggs77145f12012-07-31 16:16:21 +10004365 nouveau_display(dev)->priv = NULL;
Ben Skeggs26f6d882011-07-04 16:25:18 +10004366 kfree(disp);
4367}
4368
Ben Skeggs839ca902016-11-04 17:20:36 +10004369MODULE_PARM_DESC(atomic, "Expose atomic ioctl (default: disabled)");
4370static int nouveau_atomic = 0;
4371module_param_named(atomic, nouveau_atomic, int, 0400);
4372
Ben Skeggs26f6d882011-07-04 16:25:18 +10004373int
Ben Skeggse225f442012-11-21 14:40:21 +10004374nv50_display_create(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10004375{
Ben Skeggs1167c6b2016-05-18 13:57:42 +10004376 struct nvif_device *device = &nouveau_drm(dev)->client.device;
Ben Skeggs77145f12012-07-31 16:16:21 +10004377 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs77145f12012-07-31 16:16:21 +10004378 struct dcb_table *dcb = &drm->vbios.dcb;
Ben Skeggs83fc0832011-07-05 13:08:40 +10004379 struct drm_connector *connector, *tmp;
Ben Skeggse225f442012-11-21 14:40:21 +10004380 struct nv50_disp *disp;
Ben Skeggscb75d972012-07-11 10:44:20 +10004381 struct dcb_output *dcbe;
Ben Skeggs7c5f6a82012-03-04 16:25:59 +10004382 int crtcs, ret, i;
Ben Skeggs26f6d882011-07-04 16:25:18 +10004383
4384 disp = kzalloc(sizeof(*disp), GFP_KERNEL);
4385 if (!disp)
4386 return -ENOMEM;
Ben Skeggs77145f12012-07-31 16:16:21 +10004387
Ben Skeggs839ca902016-11-04 17:20:36 +10004388 mutex_init(&disp->mutex);
4389
Ben Skeggs77145f12012-07-31 16:16:21 +10004390 nouveau_display(dev)->priv = disp;
Ben Skeggse225f442012-11-21 14:40:21 +10004391 nouveau_display(dev)->dtor = nv50_display_destroy;
4392 nouveau_display(dev)->init = nv50_display_init;
4393 nouveau_display(dev)->fini = nv50_display_fini;
Ben Skeggs0ad72862014-08-10 04:10:22 +10004394 disp->disp = &nouveau_display(dev)->disp;
Ben Skeggs839ca902016-11-04 17:20:36 +10004395 dev->mode_config.funcs = &nv50_disp_func;
4396 if (nouveau_atomic)
4397 dev->driver->driver_features |= DRIVER_ATOMIC;
Ben Skeggs26f6d882011-07-04 16:25:18 +10004398
Ben Skeggsb5a794b2012-10-16 14:18:32 +10004399 /* small shared memory area we use for notifiers and semaphores */
Ben Skeggsbab7cc12016-05-24 17:26:48 +10004400 ret = nouveau_bo_new(&drm->client, 4096, 0x1000, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01004401 0, 0x0000, NULL, NULL, &disp->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10004402 if (!ret) {
Ben Skeggs547ad072014-11-10 12:35:06 +10004403 ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM, true);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01004404 if (!ret) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +10004405 ret = nouveau_bo_map(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01004406 if (ret)
4407 nouveau_bo_unpin(disp->sync);
4408 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +10004409 if (ret)
4410 nouveau_bo_ref(NULL, &disp->sync);
4411 }
4412
4413 if (ret)
4414 goto out;
4415
Ben Skeggsb5a794b2012-10-16 14:18:32 +10004416 /* allocate master evo channel */
Ben Skeggsa01ca782015-08-20 14:54:15 +10004417 ret = nv50_core_create(device, disp->disp, disp->sync->bo.offset,
Ben Skeggs410f3ec2014-08-10 04:10:25 +10004418 &disp->mast);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10004419 if (ret)
4420 goto out;
4421
Ben Skeggs438d99e2011-07-05 16:48:06 +10004422 /* create crtc objects to represent the hw heads */
Ben Skeggs648d4df2014-08-10 04:10:27 +10004423 if (disp->disp->oclass >= GF110_DISP)
Ben Skeggsa01ca782015-08-20 14:54:15 +10004424 crtcs = nvif_rd32(&device->object, 0x022448);
Ben Skeggs63718a02012-11-16 11:44:14 +10004425 else
4426 crtcs = 2;
4427
Ben Skeggs7c5f6a82012-03-04 16:25:59 +10004428 for (i = 0; i < crtcs; i++) {
Ben Skeggs9bfdee92016-11-04 17:20:36 +10004429 ret = nv50_head_create(dev, i);
Ben Skeggs438d99e2011-07-05 16:48:06 +10004430 if (ret)
4431 goto out;
4432 }
4433
Ben Skeggs83fc0832011-07-05 13:08:40 +10004434 /* create encoder/connector objects based on VBIOS DCB table */
4435 for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
4436 connector = nouveau_connector_create(dev, dcbe->connector);
4437 if (IS_ERR(connector))
4438 continue;
4439
Ben Skeggseb6313a2013-02-11 09:52:58 +10004440 if (dcbe->location == DCB_LOC_ON_CHIP) {
4441 switch (dcbe->type) {
4442 case DCB_OUTPUT_TMDS:
4443 case DCB_OUTPUT_LVDS:
4444 case DCB_OUTPUT_DP:
4445 ret = nv50_sor_create(connector, dcbe);
4446 break;
4447 case DCB_OUTPUT_ANALOG:
4448 ret = nv50_dac_create(connector, dcbe);
4449 break;
4450 default:
4451 ret = -ENODEV;
4452 break;
4453 }
4454 } else {
4455 ret = nv50_pior_create(connector, dcbe);
Ben Skeggs83fc0832011-07-05 13:08:40 +10004456 }
4457
Ben Skeggseb6313a2013-02-11 09:52:58 +10004458 if (ret) {
4459 NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
4460 dcbe->location, dcbe->type,
4461 ffs(dcbe->or) - 1, ret);
Ben Skeggs94f54f52013-03-05 22:26:06 +10004462 ret = 0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10004463 }
4464 }
4465
4466 /* cull any connectors we created that don't have an encoder */
4467 list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
4468 if (connector->encoder_ids[0])
4469 continue;
4470
Ben Skeggs77145f12012-07-31 16:16:21 +10004471 NV_WARN(drm, "%s has no encoders, removing\n",
Jani Nikula8c6c3612014-06-03 14:56:18 +03004472 connector->name);
Ben Skeggs83fc0832011-07-05 13:08:40 +10004473 connector->funcs->destroy(connector);
4474 }
4475
Ben Skeggs26f6d882011-07-04 16:25:18 +10004476out:
4477 if (ret)
Ben Skeggse225f442012-11-21 14:40:21 +10004478 nv50_display_destroy(dev);
Ben Skeggs26f6d882011-07-04 16:25:18 +10004479 return ret;
4480}