blob: 9a6fdc265ae71d9c108adad50b7384329f6c08b8 [file] [log] [blame]
Ludovic Desroches655ff2662013-03-22 13:24:13 +00001/*
2 * sama5d3.dtsi - Device Tree Include file for SAMA5D3 family SoC
Josh Wub32313c2013-11-06 18:01:12 +08003 * applies to SAMA5D31, SAMA5D33, SAMA5D34, SAMA5D35, SAMA5D36 SoC
Ludovic Desroches655ff2662013-03-22 13:24:13 +00004 *
5 * Copyright (C) 2013 Atmel,
6 * 2013 Ludovic Desroches <ludovic.desroches@atmel.com>
7 *
8 * Licensed under GPLv2 or later.
9 */
10
Jean-Christophe PLAGNIOL-VILLARD6db64d22013-05-15 01:21:50 +080011#include "skeleton.dtsi"
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +020012#include <dt-bindings/dma/at91.h>
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +080013#include <dt-bindings/pinctrl/at91.h>
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080014#include <dt-bindings/interrupt-controller/irq.h>
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +080015#include <dt-bindings/gpio/gpio.h>
Tushar Behera35d35aa2014-03-06 11:34:43 +053016#include <dt-bindings/clock/at91.h>
Ludovic Desroches655ff2662013-03-22 13:24:13 +000017
18/ {
19 model = "Atmel SAMA5D3 family SoC";
20 compatible = "atmel,sama5d3", "atmel,sama5";
21 interrupt-parent = <&aic>;
22
23 aliases {
24 serial0 = &dbgu;
25 serial1 = &usart0;
26 serial2 = &usart1;
27 serial3 = &usart2;
28 serial4 = &usart3;
29 gpio0 = &pioA;
30 gpio1 = &pioB;
31 gpio2 = &pioC;
32 gpio3 = &pioD;
33 gpio4 = &pioE;
34 tcb0 = &tcb0;
Ludovic Desroches655ff2662013-03-22 13:24:13 +000035 i2c0 = &i2c0;
36 i2c1 = &i2c1;
37 i2c2 = &i2c2;
38 ssc0 = &ssc0;
39 ssc1 = &ssc1;
Bo Shenf3ab0522013-12-19 11:59:17 +080040 pwm0 = &pwm0;
Ludovic Desroches655ff2662013-03-22 13:24:13 +000041 };
42 cpus {
Arnd Bergmann8b2efa892013-06-10 16:48:36 +020043 #address-cells = <1>;
44 #size-cells = <0>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +000045 cpu@0 {
Lorenzo Pieralisie757a6e2013-04-18 18:31:35 +010046 device_type = "cpu";
Ludovic Desroches655ff2662013-03-22 13:24:13 +000047 compatible = "arm,cortex-a5";
Lorenzo Pieralisie757a6e2013-04-18 18:31:35 +010048 reg = <0x0>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +000049 };
50 };
51
Alexandre Bellonid9da9772013-08-05 17:26:06 +020052 pmu {
53 compatible = "arm,cortex-a5-pmu";
54 interrupts = <46 IRQ_TYPE_LEVEL_HIGH 0>;
55 };
56
Ludovic Desroches655ff2662013-03-22 13:24:13 +000057 memory {
58 reg = <0x20000000 0x8000000>;
59 };
60
Boris BREZILLONd2e81902013-10-18 23:48:27 +020061 clocks {
Alexandre Belloni334394c2014-06-17 15:30:20 +020062 slow_xtal: slow_xtal {
63 compatible = "fixed-clock";
64 #clock-cells = <0>;
65 clock-frequency = <0>;
66 };
67
68 main_xtal: main_xtal {
69 compatible = "fixed-clock";
70 #clock-cells = <0>;
71 clock-frequency = <0>;
72 };
73
Boris BREZILLONd2e81902013-10-18 23:48:27 +020074 adc_op_clk: adc_op_clk{
75 compatible = "fixed-clock";
76 #clock-cells = <0>;
77 clock-frequency = <20000000>;
78 };
79 };
80
Alexandre Bellonif04660e2015-01-13 19:12:24 +010081 sram: sram@00300000 {
82 compatible = "mmio-sram";
83 reg = <0x00300000 0x20000>;
84 };
85
Ludovic Desroches655ff2662013-03-22 13:24:13 +000086 ahb {
87 compatible = "simple-bus";
88 #address-cells = <1>;
89 #size-cells = <1>;
90 ranges;
91
92 apb {
93 compatible = "simple-bus";
94 #address-cells = <1>;
95 #size-cells = <1>;
96 ranges;
97
98 mmc0: mmc@f0000000 {
99 compatible = "atmel,hsmci";
100 reg = <0xf0000000 0x600>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800101 interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +0200102 dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(0)>;
Ludovic Desroches05c1bc92013-04-16 15:03:10 +0200103 dma-names = "rxtx";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000104 pinctrl-names = "default";
105 pinctrl-0 = <&pinctrl_mmc0_clk_cmd_dat0 &pinctrl_mmc0_dat1_3 &pinctrl_mmc0_dat4_7>;
106 status = "disabled";
107 #address-cells = <1>;
108 #size-cells = <0>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200109 clocks = <&mci0_clk>;
110 clock-names = "mci_clk";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000111 };
112
113 spi0: spi@f0004000 {
114 #address-cells = <1>;
115 #size-cells = <0>;
Nicolas Ferreb7ef6782013-06-24 12:04:55 +0200116 compatible = "atmel,at91rm9200-spi";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000117 reg = <0xf0004000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800118 interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
Nicolas Ferree543a732013-06-24 12:16:05 +0200119 dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(1)>,
120 <&dma0 2 AT91_DMA_CFG_PER_ID(2)>;
121 dma-names = "tx", "rx";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000122 pinctrl-names = "default";
123 pinctrl-0 = <&pinctrl_spi0>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200124 clocks = <&spi0_clk>;
125 clock-names = "spi_clk";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000126 status = "disabled";
127 };
128
129 ssc0: ssc@f0008000 {
130 compatible = "atmel,at91sam9g45-ssc";
131 reg = <0xf0008000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800132 interrupts = <38 IRQ_TYPE_LEVEL_HIGH 4>;
Bo Shen58962b72014-03-17 17:45:34 +0800133 dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(13)>,
134 <&dma0 2 AT91_DMA_CFG_PER_ID(14)>;
135 dma-names = "tx", "rx";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000136 pinctrl-names = "default";
137 pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200138 clocks = <&ssc0_clk>;
139 clock-names = "pclk";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000140 status = "disabled";
141 };
142
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000143 tcb0: timer@f0010000 {
144 compatible = "atmel,at91sam9x5-tcb";
145 reg = <0xf0010000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800146 interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200147 clocks = <&tcb0_clk>;
148 clock-names = "t0_clk";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000149 };
150
151 i2c0: i2c@f0014000 {
152 compatible = "atmel,at91sam9x5-i2c";
153 reg = <0xf0014000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800154 interrupts = <18 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +0200155 dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(7)>,
156 <&dma0 2 AT91_DMA_CFG_PER_ID(8)>;
Ludovic Desrochesd9a63a42013-04-16 15:03:08 +0200157 dma-names = "tx", "rx";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000158 pinctrl-names = "default";
159 pinctrl-0 = <&pinctrl_i2c0>;
160 #address-cells = <1>;
161 #size-cells = <0>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200162 clocks = <&twi0_clk>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000163 status = "disabled";
164 };
165
166 i2c1: i2c@f0018000 {
167 compatible = "atmel,at91sam9x5-i2c";
168 reg = <0xf0018000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800169 interrupts = <19 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +0200170 dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(9)>,
171 <&dma0 2 AT91_DMA_CFG_PER_ID(10)>;
Ludovic Desrochesd9a63a42013-04-16 15:03:08 +0200172 dma-names = "tx", "rx";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000173 pinctrl-names = "default";
174 pinctrl-0 = <&pinctrl_i2c1>;
175 #address-cells = <1>;
176 #size-cells = <0>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200177 clocks = <&twi1_clk>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000178 status = "disabled";
179 };
180
181 usart0: serial@f001c000 {
182 compatible = "atmel,at91sam9260-usart";
183 reg = <0xf001c000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800184 interrupts = <12 IRQ_TYPE_LEVEL_HIGH 5>;
Ludovic Desrochesd24cd782014-08-12 16:37:57 +0200185 dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(3)>,
186 <&dma0 2 (AT91_DMA_CFG_PER_ID(4) | AT91_DMA_CFG_FIFOCFG_ASAP)>;
187 dma-names = "tx", "rx";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000188 pinctrl-names = "default";
189 pinctrl-0 = <&pinctrl_usart0>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200190 clocks = <&usart0_clk>;
191 clock-names = "usart";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000192 status = "disabled";
193 };
194
195 usart1: serial@f0020000 {
196 compatible = "atmel,at91sam9260-usart";
197 reg = <0xf0020000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800198 interrupts = <13 IRQ_TYPE_LEVEL_HIGH 5>;
Ludovic Desrochesd24cd782014-08-12 16:37:57 +0200199 dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(5)>,
200 <&dma0 2 (AT91_DMA_CFG_PER_ID(6) | AT91_DMA_CFG_FIFOCFG_ASAP)>;
201 dma-names = "tx", "rx";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000202 pinctrl-names = "default";
203 pinctrl-0 = <&pinctrl_usart1>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200204 clocks = <&usart1_clk>;
205 clock-names = "usart";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000206 status = "disabled";
207 };
208
Bo Shenf3ab0522013-12-19 11:59:17 +0800209 pwm0: pwm@f002c000 {
210 compatible = "atmel,sama5d3-pwm";
211 reg = <0xf002c000 0x300>;
212 interrupts = <28 IRQ_TYPE_LEVEL_HIGH 4>;
213 #pwm-cells = <3>;
214 clocks = <&pwm_clk>;
215 status = "disabled";
216 };
217
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000218 isi: isi@f0034000 {
219 compatible = "atmel,at91sam9g45-isi";
220 reg = <0xf0034000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800221 interrupts = <37 IRQ_TYPE_LEVEL_HIGH 5>;
Josh Wub00122f2015-01-04 17:02:26 +0800222 clocks = <&isi_clk>;
223 clock-names = "isi_clk";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000224 status = "disabled";
225 };
226
Alexandre Belloni6ced9f4a2014-12-18 10:45:51 +0100227 sfr: sfr@f0038000 {
228 compatible = "atmel,sama5d3-sfr", "syscon";
229 reg = <0xf0038000 0x60>;
230 };
231
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000232 mmc1: mmc@f8000000 {
233 compatible = "atmel,hsmci";
234 reg = <0xf8000000 0x600>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800235 interrupts = <22 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +0200236 dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(0)>;
Ludovic Desroches05c1bc92013-04-16 15:03:10 +0200237 dma-names = "rxtx";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000238 pinctrl-names = "default";
239 pinctrl-0 = <&pinctrl_mmc1_clk_cmd_dat0 &pinctrl_mmc1_dat1_3>;
240 status = "disabled";
241 #address-cells = <1>;
242 #size-cells = <0>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200243 clocks = <&mci1_clk>;
244 clock-names = "mci_clk";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000245 };
246
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000247 spi1: spi@f8008000 {
248 #address-cells = <1>;
249 #size-cells = <0>;
Nicolas Ferreb7ef6782013-06-24 12:04:55 +0200250 compatible = "atmel,at91rm9200-spi";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000251 reg = <0xf8008000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800252 interrupts = <25 IRQ_TYPE_LEVEL_HIGH 3>;
Nicolas Ferree543a732013-06-24 12:16:05 +0200253 dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(15)>,
254 <&dma1 2 AT91_DMA_CFG_PER_ID(16)>;
255 dma-names = "tx", "rx";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000256 pinctrl-names = "default";
257 pinctrl-0 = <&pinctrl_spi1>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200258 clocks = <&spi1_clk>;
259 clock-names = "spi_clk";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000260 status = "disabled";
261 };
262
263 ssc1: ssc@f800c000 {
264 compatible = "atmel,at91sam9g45-ssc";
265 reg = <0xf800c000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800266 interrupts = <39 IRQ_TYPE_LEVEL_HIGH 4>;
Bo Shen58962b72014-03-17 17:45:34 +0800267 dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(3)>,
268 <&dma1 2 AT91_DMA_CFG_PER_ID(4)>;
269 dma-names = "tx", "rx";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000270 pinctrl-names = "default";
271 pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200272 clocks = <&ssc1_clk>;
273 clock-names = "pclk";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000274 status = "disabled";
275 };
276
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000277 adc0: adc@f8018000 {
Alexandre Bellonib3b84de2014-03-10 20:17:24 +0100278 #address-cells = <1>;
279 #size-cells = <0>;
Ludovic Desroches9879b962014-02-26 17:29:50 +0100280 compatible = "atmel,at91sam9x5-adc";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000281 reg = <0xf8018000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800282 interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000283 pinctrl-names = "default";
284 pinctrl-0 = <
285 &pinctrl_adc0_adtrg
286 &pinctrl_adc0_ad0
287 &pinctrl_adc0_ad1
288 &pinctrl_adc0_ad2
289 &pinctrl_adc0_ad3
290 &pinctrl_adc0_ad4
291 &pinctrl_adc0_ad5
292 &pinctrl_adc0_ad6
293 &pinctrl_adc0_ad7
294 &pinctrl_adc0_ad8
295 &pinctrl_adc0_ad9
296 &pinctrl_adc0_ad10
297 &pinctrl_adc0_ad11
298 >;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200299 clocks = <&adc_clk>,
300 <&adc_op_clk>;
301 clock-names = "adc_clk", "adc_op_clk";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000302 atmel,adc-channels-used = <0xfff>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000303 atmel,adc-startup-time = <40>;
Alexandre Bellonib3b84de2014-03-10 20:17:24 +0100304 atmel,adc-use-external-triggers;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000305 atmel,adc-vref = <3000>;
306 atmel,adc-res = <10 12>;
307 atmel,adc-res-names = "lowres", "highres";
308 status = "disabled";
309
310 trigger@0 {
Alexandre Bellonib3b84de2014-03-10 20:17:24 +0100311 reg = <0>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000312 trigger-name = "external-rising";
313 trigger-value = <0x1>;
314 trigger-external;
315 };
316 trigger@1 {
Alexandre Bellonib3b84de2014-03-10 20:17:24 +0100317 reg = <1>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000318 trigger-name = "external-falling";
319 trigger-value = <0x2>;
320 trigger-external;
321 };
322 trigger@2 {
Alexandre Bellonib3b84de2014-03-10 20:17:24 +0100323 reg = <2>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000324 trigger-name = "external-any";
325 trigger-value = <0x3>;
326 trigger-external;
327 };
328 trigger@3 {
Alexandre Bellonib3b84de2014-03-10 20:17:24 +0100329 reg = <3>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000330 trigger-name = "continuous";
331 trigger-value = <0x6>;
332 };
333 };
334
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000335 i2c2: i2c@f801c000 {
336 compatible = "atmel,at91sam9x5-i2c";
337 reg = <0xf801c000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800338 interrupts = <20 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +0200339 dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(11)>,
340 <&dma1 2 AT91_DMA_CFG_PER_ID(12)>;
Ludovic Desrochesd9a63a42013-04-16 15:03:08 +0200341 dma-names = "tx", "rx";
Nicolas Ferre557844e2013-12-02 17:18:48 +0100342 pinctrl-names = "default";
343 pinctrl-0 = <&pinctrl_i2c2>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000344 #address-cells = <1>;
345 #size-cells = <0>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200346 clocks = <&twi2_clk>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000347 status = "disabled";
348 };
349
350 usart2: serial@f8020000 {
351 compatible = "atmel,at91sam9260-usart";
352 reg = <0xf8020000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800353 interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>;
Ludovic Desrochesd24cd782014-08-12 16:37:57 +0200354 dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(7)>,
355 <&dma1 2 (AT91_DMA_CFG_PER_ID(8) | AT91_DMA_CFG_FIFOCFG_ASAP)>;
356 dma-names = "tx", "rx";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000357 pinctrl-names = "default";
358 pinctrl-0 = <&pinctrl_usart2>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200359 clocks = <&usart2_clk>;
360 clock-names = "usart";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000361 status = "disabled";
362 };
363
364 usart3: serial@f8024000 {
365 compatible = "atmel,at91sam9260-usart";
366 reg = <0xf8024000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800367 interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
Ludovic Desrochesd24cd782014-08-12 16:37:57 +0200368 dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(9)>,
369 <&dma1 2 (AT91_DMA_CFG_PER_ID(10) | AT91_DMA_CFG_FIFOCFG_ASAP)>;
370 dma-names = "tx", "rx";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000371 pinctrl-names = "default";
372 pinctrl-0 = <&pinctrl_usart3>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200373 clocks = <&usart3_clk>;
374 clock-names = "usart";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000375 status = "disabled";
376 };
377
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000378 sha@f8034000 {
Nicolas Ferrec76f2662013-10-11 16:57:57 +0200379 compatible = "atmel,at91sam9g46-sha";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000380 reg = <0xf8034000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800381 interrupts = <42 IRQ_TYPE_LEVEL_HIGH 0>;
Nicolas Ferre9860c512013-10-11 16:59:46 +0200382 dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(17)>;
383 dma-names = "tx";
Boris BREZILLON4df4f442013-12-19 16:11:13 +0100384 clocks = <&sha_clk>;
385 clock-names = "sha_clk";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000386 };
387
388 aes@f8038000 {
Nicolas Ferrec76f2662013-10-11 16:57:57 +0200389 compatible = "atmel,at91sam9g46-aes";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000390 reg = <0xf8038000 0x100>;
Nicolas Ferre07f7d502013-10-11 14:45:44 +0200391 interrupts = <43 IRQ_TYPE_LEVEL_HIGH 0>;
Nicolas Ferre9860c512013-10-11 16:59:46 +0200392 dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(18)>,
393 <&dma1 2 AT91_DMA_CFG_PER_ID(19)>;
394 dma-names = "tx", "rx";
Boris BREZILLONf68cd352013-12-19 16:11:14 +0100395 clocks = <&aes_clk>;
396 clock-names = "aes_clk";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000397 };
398
399 tdes@f803c000 {
Nicolas Ferrec76f2662013-10-11 16:57:57 +0200400 compatible = "atmel,at91sam9g46-tdes";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000401 reg = <0xf803c000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800402 interrupts = <44 IRQ_TYPE_LEVEL_HIGH 0>;
Nicolas Ferre9860c512013-10-11 16:59:46 +0200403 dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(20)>,
404 <&dma1 2 AT91_DMA_CFG_PER_ID(21)>;
405 dma-names = "tx", "rx";
Boris BREZILLON45e5c2c2013-12-19 16:11:15 +0100406 clocks = <&tdes_clk>;
407 clock-names = "tdes_clk";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000408 };
409
410 dma0: dma-controller@ffffe600 {
411 compatible = "atmel,at91sam9g45-dma";
412 reg = <0xffffe600 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800413 interrupts = <30 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches980ce7d2013-04-16 15:03:06 +0200414 #dma-cells = <2>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200415 clocks = <&dma0_clk>;
416 clock-names = "dma_clk";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000417 };
418
419 dma1: dma-controller@ffffe800 {
420 compatible = "atmel,at91sam9g45-dma";
421 reg = <0xffffe800 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800422 interrupts = <31 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches980ce7d2013-04-16 15:03:06 +0200423 #dma-cells = <2>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200424 clocks = <&dma1_clk>;
425 clock-names = "dma_clk";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000426 };
427
428 ramc0: ramc@ffffea00 {
Alexandre Belloni063de892014-07-08 18:21:14 +0200429 compatible = "atmel,sama5d3-ddramc";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000430 reg = <0xffffea00 0x200>;
Alexandre Belloni063de892014-07-08 18:21:14 +0200431 clocks = <&ddrck>, <&mpddr_clk>;
432 clock-names = "ddrck", "mpddr";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000433 };
434
435 dbgu: serial@ffffee00 {
436 compatible = "atmel,at91sam9260-usart";
437 reg = <0xffffee00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800438 interrupts = <2 IRQ_TYPE_LEVEL_HIGH 7>;
Ludovic Desrochesd24cd782014-08-12 16:37:57 +0200439 dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(13)>,
440 <&dma1 2 (AT91_DMA_CFG_PER_ID(14) | AT91_DMA_CFG_FIFOCFG_ASAP)>;
441 dma-names = "tx", "rx";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000442 pinctrl-names = "default";
443 pinctrl-0 = <&pinctrl_dbgu>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200444 clocks = <&dbgu_clk>;
445 clock-names = "usart";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000446 status = "disabled";
447 };
448
449 aic: interrupt-controller@fffff000 {
450 #interrupt-cells = <3>;
451 compatible = "atmel,sama5d3-aic";
452 interrupt-controller;
453 reg = <0xfffff000 0x200>;
454 atmel,external-irqs = <47>;
455 };
456
457 pinctrl@fffff200 {
458 #address-cells = <1>;
459 #size-cells = <1>;
Marek Roszkoe0065cf2014-08-23 23:12:05 -0400460 compatible = "atmel,sama5d3-pinctrl", "atmel,at91sam9x5-pinctrl", "simple-bus";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000461 ranges = <0xfffff200 0xfffff200 0xa00>;
462 atmel,mux-mask = <
463 /* A B C */
464 0xffffffff 0xc0fc0000 0xc0ff0000 /* pioA */
465 0xffffffff 0x0ff8ffff 0x00000000 /* pioB */
466 0xffffffff 0xbc00f1ff 0x7c00fc00 /* pioC */
467 0xffffffff 0xc001c0e0 0x0001c1e0 /* pioD */
468 0xffffffff 0xbf9f8000 0x18000000 /* pioE */
469 >;
470
471 /* shared pinctrl settings */
472 adc0 {
473 pinctrl_adc0_adtrg: adc0_adtrg {
474 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800475 <AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD19 periph A ADTRG */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000476 };
477 pinctrl_adc0_ad0: adc0_ad0 {
478 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800479 <AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD20 periph A AD0 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000480 };
481 pinctrl_adc0_ad1: adc0_ad1 {
482 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800483 <AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD21 periph A AD1 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000484 };
485 pinctrl_adc0_ad2: adc0_ad2 {
486 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800487 <AT91_PIOD 22 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD22 periph A AD2 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000488 };
489 pinctrl_adc0_ad3: adc0_ad3 {
490 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800491 <AT91_PIOD 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD23 periph A AD3 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000492 };
493 pinctrl_adc0_ad4: adc0_ad4 {
494 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800495 <AT91_PIOD 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD24 periph A AD4 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000496 };
497 pinctrl_adc0_ad5: adc0_ad5 {
498 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800499 <AT91_PIOD 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD25 periph A AD5 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000500 };
501 pinctrl_adc0_ad6: adc0_ad6 {
502 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800503 <AT91_PIOD 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD26 periph A AD6 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000504 };
505 pinctrl_adc0_ad7: adc0_ad7 {
506 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800507 <AT91_PIOD 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD27 periph A AD7 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000508 };
509 pinctrl_adc0_ad8: adc0_ad8 {
510 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800511 <AT91_PIOD 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD28 periph A AD8 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000512 };
513 pinctrl_adc0_ad9: adc0_ad9 {
514 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800515 <AT91_PIOD 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD29 periph A AD9 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000516 };
517 pinctrl_adc0_ad10: adc0_ad10 {
518 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800519 <AT91_PIOD 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD30 periph A AD10, conflicts with PCK0 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000520 };
521 pinctrl_adc0_ad11: adc0_ad11 {
522 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800523 <AT91_PIOD 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD31 periph A AD11, conflicts with PCK1 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000524 };
525 };
526
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000527 dbgu {
528 pinctrl_dbgu: dbgu-0 {
529 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800530 <AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB30 periph A */
531 AT91_PIOB 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB31 periph A with pullup */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000532 };
533 };
534
535 i2c0 {
536 pinctrl_i2c0: i2c0-0 {
537 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800538 <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A TWD0 pin, conflicts with URXD1, ISI_VSYNC */
539 AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA31 periph A TWCK0 pin, conflicts with UTXD1, ISI_HSYNC */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000540 };
541 };
542
543 i2c1 {
544 pinctrl_i2c1: i2c1-0 {
545 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800546 <AT91_PIOC 26 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC26 periph B TWD1 pin, conflicts with SPI1_NPCS1, ISI_D11 */
547 AT91_PIOC 27 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC27 periph B TWCK1 pin, conflicts with SPI1_NPCS2, ISI_D10 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000548 };
549 };
550
Nicolas Ferre557844e2013-12-02 17:18:48 +0100551 i2c2 {
552 pinctrl_i2c2: i2c2-0 {
553 atmel,pins =
554 <AT91_PIOA 18 AT91_PERIPH_B AT91_PINCTRL_NONE /* TWD2 pin, conflicts with LCDDAT18, ISI_D2 */
555 AT91_PIOA 19 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* TWCK2 pin, conflicts with LCDDAT19, ISI_D3 */
556 };
557 };
558
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000559 isi {
560 pinctrl_isi: isi-0 {
561 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800562 <AT91_PIOA 16 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA16 periph C ISI_D0, conflicts with LCDDAT16 */
563 AT91_PIOA 17 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA17 periph C ISI_D1, conflicts with LCDDAT17 */
564 AT91_PIOA 18 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA18 periph C ISI_D2, conflicts with LCDDAT18, TWD2 */
565 AT91_PIOA 19 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA19 periph C ISI_D3, conflicts with LCDDAT19, TWCK2 */
566 AT91_PIOA 20 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA20 periph C ISI_D4, conflicts with LCDDAT20, PWMH0 */
567 AT91_PIOA 21 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA21 periph C ISI_D5, conflicts with LCDDAT21, PWML0 */
568 AT91_PIOA 22 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA22 periph C ISI_D6, conflicts with LCDDAT22, PWMH1 */
569 AT91_PIOA 23 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA23 periph C ISI_D7, conflicts with LCDDAT23, PWML1 */
570 AT91_PIOC 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC30 periph C ISI_PCK, conflicts with UTXD0 */
571 AT91_PIOA 31 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA31 periph C ISI_HSYNC, conflicts with TWCK0, UTXD1 */
572 AT91_PIOA 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA30 periph C ISI_VSYNC, conflicts with TWD0, URXD1 */
573 AT91_PIOC 29 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC29 periph C ISI_PD8, conflicts with URXD0, PWMFI2 */
574 AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC28 periph C ISI_PD9, conflicts with SPI1_NPCS3, PWMFI0 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000575 };
576 pinctrl_isi_pck_as_mck: isi_pck_as_mck-0 {
577 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800578 <AT91_PIOD 31 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD31 periph B ISI_MCK */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000579 };
580 };
581
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000582 mmc0 {
583 pinctrl_mmc0_clk_cmd_dat0: mmc0_clk_cmd_dat0 {
584 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800585 <AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD9 periph A MCI0_CK */
586 AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD0 periph A MCI0_CDA with pullup */
587 AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD1 periph A MCI0_DA0 with pullup */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000588 };
589 pinctrl_mmc0_dat1_3: mmc0_dat1_3 {
590 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800591 <AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD2 periph A MCI0_DA1 with pullup */
592 AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD3 periph A MCI0_DA2 with pullup */
593 AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD4 periph A MCI0_DA3 with pullup */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000594 };
595 pinctrl_mmc0_dat4_7: mmc0_dat4_7 {
596 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800597 <AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD5 periph A MCI0_DA4 with pullup, conflicts with TIOA0, PWMH2 */
598 AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD6 periph A MCI0_DA5 with pullup, conflicts with TIOB0, PWML2 */
599 AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD7 periph A MCI0_DA6 with pullup, conlicts with TCLK0, PWMH3 */
600 AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD8 periph A MCI0_DA7 with pullup, conflicts with PWML3 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000601 };
602 };
603
604 mmc1 {
605 pinctrl_mmc1_clk_cmd_dat0: mmc1_clk_cmd_dat0 {
606 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800607 <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB24 periph A MCI1_CK, conflicts with GRX5 */
608 AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB19 periph A MCI1_CDA with pullup, conflicts with GTX4 */
609 AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB20 periph A MCI1_DA0 with pullup, conflicts with GTX5 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000610 };
611 pinctrl_mmc1_dat1_3: mmc1_dat1_3 {
612 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800613 <AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB21 periph A MCI1_DA1 with pullup, conflicts with GTX6 */
614 AT91_PIOB 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB22 periph A MCI1_DA2 with pullup, conflicts with GTX7 */
615 AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB23 periph A MCI1_DA3 with pullup, conflicts with GRX4 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000616 };
617 };
618
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000619 nand0 {
620 pinctrl_nand0_ale_cle: nand0_ale_cle-0 {
621 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800622 <AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PE21 periph A with pullup */
623 AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PE22 periph A with pullup */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000624 };
625 };
626
Nicolas Ferre5eefd5f2014-04-24 17:33:51 +0200627 pwm0 {
628 pinctrl_pwm0_pwmh0_0: pwm0_pwmh0-0 {
629 atmel,pins =
630 <AT91_PIOA 20 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with ISI_D4 and LCDDAT20 */
631 };
632 pinctrl_pwm0_pwmh0_1: pwm0_pwmh0-1 {
633 atmel,pins =
634 <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with GTX0 */
635 };
636 pinctrl_pwm0_pwml0_0: pwm0_pwml0-0 {
637 atmel,pins =
638 <AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with ISI_D5 and LCDDAT21 */
639 };
640 pinctrl_pwm0_pwml0_1: pwm0_pwml0-1 {
641 atmel,pins =
642 <AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with GTX1 */
643 };
644
645 pinctrl_pwm0_pwmh1_0: pwm0_pwmh1-0 {
646 atmel,pins =
647 <AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with ISI_D6 and LCDDAT22 */
648 };
649 pinctrl_pwm0_pwmh1_1: pwm0_pwmh1-1 {
650 atmel,pins =
651 <AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with GRX0 */
652 };
653 pinctrl_pwm0_pwmh1_2: pwm0_pwmh1-2 {
654 atmel,pins =
655 <AT91_PIOB 27 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* conflicts with G125CKO and RTS1 */
656 };
657 pinctrl_pwm0_pwml1_0: pwm0_pwml1-0 {
658 atmel,pins =
659 <AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with ISI_D7 and LCDDAT23 */
660 };
661 pinctrl_pwm0_pwml1_1: pwm0_pwml1-1 {
662 atmel,pins =
663 <AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with GRX1 */
664 };
665 pinctrl_pwm0_pwml1_2: pwm0_pwml1-2 {
666 atmel,pins =
667 <AT91_PIOE 31 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with IRQ */
668 };
669
670 pinctrl_pwm0_pwmh2_0: pwm0_pwmh2-0 {
671 atmel,pins =
672 <AT91_PIOB 8 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with GTXCK */
673 };
674 pinctrl_pwm0_pwmh2_1: pwm0_pwmh2-1 {
675 atmel,pins =
676 <AT91_PIOD 5 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* conflicts with MCI0_DA4 and TIOA0 */
677 };
678 pinctrl_pwm0_pwml2_0: pwm0_pwml2-0 {
679 atmel,pins =
680 <AT91_PIOB 9 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with GTXEN */
681 };
682 pinctrl_pwm0_pwml2_1: pwm0_pwml2-1 {
683 atmel,pins =
684 <AT91_PIOD 6 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* conflicts with MCI0_DA5 and TIOB0 */
685 };
686
687 pinctrl_pwm0_pwmh3_0: pwm0_pwmh3-0 {
688 atmel,pins =
689 <AT91_PIOB 12 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with GRXDV */
690 };
691 pinctrl_pwm0_pwmh3_1: pwm0_pwmh3-1 {
692 atmel,pins =
693 <AT91_PIOD 7 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* conflicts with MCI0_DA6 and TCLK0 */
694 };
695 pinctrl_pwm0_pwml3_0: pwm0_pwml3-0 {
696 atmel,pins =
697 <AT91_PIOB 13 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with GRXER */
698 };
699 pinctrl_pwm0_pwml3_1: pwm0_pwml3-1 {
700 atmel,pins =
701 <AT91_PIOD 8 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* conflicts with MCI0_DA7 */
702 };
703 };
704
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800705 spi0 {
706 pinctrl_spi0: spi0-0 {
707 atmel,pins =
708 <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A SPI0_MISO pin */
709 AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A SPI0_MOSI pin */
710 AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD12 periph A SPI0_SPCK pin */
711 };
712 };
713
714 spi1 {
715 pinctrl_spi1: spi1-0 {
716 atmel,pins =
717 <AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC22 periph A SPI1_MISO pin */
718 AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC23 periph A SPI1_MOSI pin */
719 AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC24 periph A SPI1_SPCK pin */
720 };
721 };
722
723 ssc0 {
724 pinctrl_ssc0_tx: ssc0_tx {
725 atmel,pins =
726 <AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC16 periph A TK0 */
727 AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC17 periph A TF0 */
728 AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC18 periph A TD0 */
729 };
730
731 pinctrl_ssc0_rx: ssc0_rx {
732 atmel,pins =
733 <AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC19 periph A RK0 */
734 AT91_PIOC 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC20 periph A RF0 */
735 AT91_PIOC 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC21 periph A RD0 */
736 };
737 };
738
739 ssc1 {
740 pinctrl_ssc1_tx: ssc1_tx {
741 atmel,pins =
742 <AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB2 periph B TK1, conflicts with GTX2 */
743 AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB3 periph B TF1, conflicts with GTX3 */
744 AT91_PIOB 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB6 periph B TD1, conflicts with TD1 */
745 };
746
747 pinctrl_ssc1_rx: ssc1_rx {
748 atmel,pins =
749 <AT91_PIOB 7 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB7 periph B RK1, conflicts with EREFCK */
750 AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB10 periph B RF1, conflicts with GTXER */
751 AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB11 periph B RD1, conflicts with GRXCK */
752 };
753 };
754
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800755 usart0 {
756 pinctrl_usart0: usart0-0 {
757 atmel,pins =
758 <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD17 periph A */
759 AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD18 periph A with pullup */
760 };
761
762 pinctrl_usart0_rts_cts: usart0_rts_cts-0 {
763 atmel,pins =
764 <AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD15 periph A, conflicts with SPI0_NPCS2, CANTX0 */
765 AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD16 periph A, conflicts with SPI0_NPCS3, PWMFI3 */
766 };
767 };
768
769 usart1 {
770 pinctrl_usart1: usart1-0 {
771 atmel,pins =
772 <AT91_PIOB 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB28 periph A */
773 AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB29 periph A with pullup */
774 };
775
776 pinctrl_usart1_rts_cts: usart1_rts_cts-0 {
777 atmel,pins =
778 <AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB26 periph A, conflicts with GRX7 */
779 AT91_PIOB 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB27 periph A, conflicts with G125CKO */
780 };
781 };
782
783 usart2 {
784 pinctrl_usart2: usart2-0 {
785 atmel,pins =
786 <AT91_PIOE 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE25 periph B, conflicts with A25 */
787 AT91_PIOE 26 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE26 periph B with pullup, conflicts NCS0 */
788 };
789
790 pinctrl_usart2_rts_cts: usart2_rts_cts-0 {
791 atmel,pins =
792 <AT91_PIOE 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE23 periph B, conflicts with A23 */
793 AT91_PIOE 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE24 periph B, conflicts with A24 */
794 };
795 };
796
797 usart3 {
798 pinctrl_usart3: usart3-0 {
799 atmel,pins =
800 <AT91_PIOE 18 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE18 periph B, conflicts with A18 */
801 AT91_PIOE 19 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE19 periph B with pullup, conflicts with A19 */
802 };
803
804 pinctrl_usart3_rts_cts: usart3_rts_cts-0 {
805 atmel,pins =
806 <AT91_PIOE 16 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE16 periph B, conflicts with A16 */
807 AT91_PIOE 17 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE17 periph B, conflicts with A17 */
808 };
809 };
810
811
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000812 pioA: gpio@fffff200 {
813 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
814 reg = <0xfffff200 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800815 interrupts = <6 IRQ_TYPE_LEVEL_HIGH 1>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000816 #gpio-cells = <2>;
817 gpio-controller;
818 interrupt-controller;
819 #interrupt-cells = <2>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200820 clocks = <&pioA_clk>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000821 };
822
823 pioB: gpio@fffff400 {
824 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
825 reg = <0xfffff400 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800826 interrupts = <7 IRQ_TYPE_LEVEL_HIGH 1>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000827 #gpio-cells = <2>;
828 gpio-controller;
829 interrupt-controller;
830 #interrupt-cells = <2>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200831 clocks = <&pioB_clk>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000832 };
833
834 pioC: gpio@fffff600 {
835 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
836 reg = <0xfffff600 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800837 interrupts = <8 IRQ_TYPE_LEVEL_HIGH 1>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000838 #gpio-cells = <2>;
839 gpio-controller;
840 interrupt-controller;
841 #interrupt-cells = <2>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200842 clocks = <&pioC_clk>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000843 };
844
845 pioD: gpio@fffff800 {
846 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
847 reg = <0xfffff800 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800848 interrupts = <9 IRQ_TYPE_LEVEL_HIGH 1>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000849 #gpio-cells = <2>;
850 gpio-controller;
851 interrupt-controller;
852 #interrupt-cells = <2>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200853 clocks = <&pioD_clk>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000854 };
855
856 pioE: gpio@fffffa00 {
857 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
858 reg = <0xfffffa00 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800859 interrupts = <10 IRQ_TYPE_LEVEL_HIGH 1>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000860 #gpio-cells = <2>;
861 gpio-controller;
862 interrupt-controller;
863 #interrupt-cells = <2>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200864 clocks = <&pioE_clk>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000865 };
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000866 };
867
868 pmc: pmc@fffffc00 {
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200869 compatible = "atmel,sama5d3-pmc";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000870 reg = <0xfffffc00 0x120>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200871 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
872 interrupt-controller;
873 #address-cells = <1>;
874 #size-cells = <0>;
875 #interrupt-cells = <1>;
876
Boris BREZILLON47532192014-04-22 15:12:34 +0200877 main_rc_osc: main_rc_osc {
878 compatible = "atmel,at91sam9x5-clk-main-rc-osc";
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200879 #clock-cells = <0>;
Boris BREZILLON47532192014-04-22 15:12:34 +0200880 interrupt-parent = <&pmc>;
881 interrupts = <AT91_PMC_MOSCRCS>;
882 clock-frequency = <12000000>;
883 clock-accuracy = <50000000>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200884 };
885
Boris BREZILLON47532192014-04-22 15:12:34 +0200886 main_osc: main_osc {
887 compatible = "atmel,at91rm9200-clk-main-osc";
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200888 #clock-cells = <0>;
889 interrupt-parent = <&pmc>;
890 interrupts = <AT91_PMC_MOSCS>;
Boris BREZILLON47532192014-04-22 15:12:34 +0200891 clocks = <&main_xtal>;
892 };
893
894 main: mainck {
895 compatible = "atmel,at91sam9x5-clk-main";
896 #clock-cells = <0>;
897 interrupt-parent = <&pmc>;
898 interrupts = <AT91_PMC_MOSCSELS>;
899 clocks = <&main_rc_osc &main_osc>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +0200900 };
901
902 plla: pllack {
903 compatible = "atmel,sama5d3-clk-pll";
904 #clock-cells = <0>;
905 interrupt-parent = <&pmc>;
906 interrupts = <AT91_PMC_LOCKA>;
907 clocks = <&main>;
908 reg = <0>;
909 atmel,clk-input-range = <8000000 50000000>;
910 #atmel,pll-clk-output-range-cells = <4>;
911 atmel,pll-clk-output-ranges = <400000000 1000000000 0 0>;
912 };
913
914 plladiv: plladivck {
915 compatible = "atmel,at91sam9x5-clk-plldiv";
916 #clock-cells = <0>;
917 clocks = <&plla>;
918 };
919
920 utmi: utmick {
921 compatible = "atmel,at91sam9x5-clk-utmi";
922 #clock-cells = <0>;
923 interrupt-parent = <&pmc>;
924 interrupts = <AT91_PMC_LOCKU>;
925 clocks = <&main>;
926 };
927
928 mck: masterck {
929 compatible = "atmel,at91sam9x5-clk-master";
930 #clock-cells = <0>;
931 interrupt-parent = <&pmc>;
932 interrupts = <AT91_PMC_MCKRDY>;
933 clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>;
934 atmel,clk-output-range = <0 166000000>;
935 atmel,clk-divisors = <1 2 4 3>;
936 };
937
938 usb: usbck {
939 compatible = "atmel,at91sam9x5-clk-usb";
940 #clock-cells = <0>;
941 clocks = <&plladiv>, <&utmi>;
942 };
943
944 prog: progck {
945 compatible = "atmel,at91sam9x5-clk-programmable";
946 #address-cells = <1>;
947 #size-cells = <0>;
948 interrupt-parent = <&pmc>;
949 clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>, <&mck>;
950
951 prog0: prog0 {
952 #clock-cells = <0>;
953 reg = <0>;
954 interrupts = <AT91_PMC_PCKRDY(0)>;
955 };
956
957 prog1: prog1 {
958 #clock-cells = <0>;
959 reg = <1>;
960 interrupts = <AT91_PMC_PCKRDY(1)>;
961 };
962
963 prog2: prog2 {
964 #clock-cells = <0>;
965 reg = <2>;
966 interrupts = <AT91_PMC_PCKRDY(2)>;
967 };
968 };
969
970 smd: smdclk {
971 compatible = "atmel,at91sam9x5-clk-smd";
972 #clock-cells = <0>;
973 clocks = <&plladiv>, <&utmi>;
974 };
975
976 systemck {
977 compatible = "atmel,at91rm9200-clk-system";
978 #address-cells = <1>;
979 #size-cells = <0>;
980
981 ddrck: ddrck {
982 #clock-cells = <0>;
983 reg = <2>;
984 clocks = <&mck>;
985 };
986
987 smdck: smdck {
988 #clock-cells = <0>;
989 reg = <4>;
990 clocks = <&smd>;
991 };
992
993 uhpck: uhpck {
994 #clock-cells = <0>;
995 reg = <6>;
996 clocks = <&usb>;
997 };
998
999 udpck: udpck {
1000 #clock-cells = <0>;
1001 reg = <7>;
1002 clocks = <&usb>;
1003 };
1004
1005 pck0: pck0 {
1006 #clock-cells = <0>;
1007 reg = <8>;
1008 clocks = <&prog0>;
1009 };
1010
1011 pck1: pck1 {
1012 #clock-cells = <0>;
1013 reg = <9>;
1014 clocks = <&prog1>;
1015 };
1016
1017 pck2: pck2 {
1018 #clock-cells = <0>;
1019 reg = <10>;
1020 clocks = <&prog2>;
1021 };
1022 };
1023
1024 periphck {
1025 compatible = "atmel,at91sam9x5-clk-peripheral";
1026 #address-cells = <1>;
1027 #size-cells = <0>;
1028 clocks = <&mck>;
1029
1030 dbgu_clk: dbgu_clk {
1031 #clock-cells = <0>;
1032 reg = <2>;
1033 };
1034
Alexandre Belloni8a85ba22014-09-16 10:43:57 +02001035 hsmc_clk: hsmc_clk {
1036 #clock-cells = <0>;
1037 reg = <5>;
1038 };
1039
Boris BREZILLONd2e81902013-10-18 23:48:27 +02001040 pioA_clk: pioA_clk {
1041 #clock-cells = <0>;
1042 reg = <6>;
1043 };
1044
1045 pioB_clk: pioB_clk {
1046 #clock-cells = <0>;
1047 reg = <7>;
1048 };
1049
1050 pioC_clk: pioC_clk {
1051 #clock-cells = <0>;
1052 reg = <8>;
1053 };
1054
1055 pioD_clk: pioD_clk {
1056 #clock-cells = <0>;
1057 reg = <9>;
1058 };
1059
1060 pioE_clk: pioE_clk {
1061 #clock-cells = <0>;
1062 reg = <10>;
1063 };
1064
1065 usart0_clk: usart0_clk {
1066 #clock-cells = <0>;
1067 reg = <12>;
1068 atmel,clk-output-range = <0 66000000>;
1069 };
1070
1071 usart1_clk: usart1_clk {
1072 #clock-cells = <0>;
1073 reg = <13>;
1074 atmel,clk-output-range = <0 66000000>;
1075 };
1076
1077 usart2_clk: usart2_clk {
1078 #clock-cells = <0>;
1079 reg = <14>;
1080 atmel,clk-output-range = <0 66000000>;
1081 };
1082
1083 usart3_clk: usart3_clk {
1084 #clock-cells = <0>;
1085 reg = <15>;
1086 atmel,clk-output-range = <0 66000000>;
1087 };
1088
1089 twi0_clk: twi0_clk {
1090 reg = <18>;
1091 #clock-cells = <0>;
1092 atmel,clk-output-range = <0 16625000>;
1093 };
1094
1095 twi1_clk: twi1_clk {
1096 #clock-cells = <0>;
1097 reg = <19>;
1098 atmel,clk-output-range = <0 16625000>;
1099 };
1100
1101 twi2_clk: twi2_clk {
1102 #clock-cells = <0>;
1103 reg = <20>;
1104 atmel,clk-output-range = <0 16625000>;
1105 };
1106
1107 mci0_clk: mci0_clk {
1108 #clock-cells = <0>;
1109 reg = <21>;
1110 };
1111
1112 mci1_clk: mci1_clk {
1113 #clock-cells = <0>;
1114 reg = <22>;
1115 };
1116
1117 spi0_clk: spi0_clk {
1118 #clock-cells = <0>;
1119 reg = <24>;
1120 atmel,clk-output-range = <0 133000000>;
1121 };
1122
1123 spi1_clk: spi1_clk {
1124 #clock-cells = <0>;
1125 reg = <25>;
1126 atmel,clk-output-range = <0 133000000>;
1127 };
1128
1129 tcb0_clk: tcb0_clk {
1130 #clock-cells = <0>;
1131 reg = <26>;
1132 atmel,clk-output-range = <0 133000000>;
1133 };
1134
1135 pwm_clk: pwm_clk {
1136 #clock-cells = <0>;
1137 reg = <28>;
1138 };
1139
1140 adc_clk: adc_clk {
1141 #clock-cells = <0>;
1142 reg = <29>;
1143 atmel,clk-output-range = <0 66000000>;
1144 };
1145
1146 dma0_clk: dma0_clk {
1147 #clock-cells = <0>;
1148 reg = <30>;
1149 };
1150
1151 dma1_clk: dma1_clk {
1152 #clock-cells = <0>;
1153 reg = <31>;
1154 };
1155
1156 uhphs_clk: uhphs_clk {
1157 #clock-cells = <0>;
1158 reg = <32>;
1159 };
1160
1161 udphs_clk: udphs_clk {
1162 #clock-cells = <0>;
1163 reg = <33>;
1164 };
1165
1166 isi_clk: isi_clk {
1167 #clock-cells = <0>;
1168 reg = <37>;
1169 };
1170
1171 ssc0_clk: ssc0_clk {
1172 #clock-cells = <0>;
1173 reg = <38>;
1174 atmel,clk-output-range = <0 66000000>;
1175 };
1176
1177 ssc1_clk: ssc1_clk {
1178 #clock-cells = <0>;
1179 reg = <39>;
1180 atmel,clk-output-range = <0 66000000>;
1181 };
1182
1183 sha_clk: sha_clk {
1184 #clock-cells = <0>;
1185 reg = <42>;
1186 };
1187
1188 aes_clk: aes_clk {
1189 #clock-cells = <0>;
1190 reg = <43>;
1191 };
1192
1193 tdes_clk: tdes_clk {
1194 #clock-cells = <0>;
1195 reg = <44>;
1196 };
1197
1198 trng_clk: trng_clk {
1199 #clock-cells = <0>;
1200 reg = <45>;
1201 };
1202
1203 fuse_clk: fuse_clk {
1204 #clock-cells = <0>;
1205 reg = <48>;
1206 };
Alexandre Belloni063de892014-07-08 18:21:14 +02001207
1208 mpddr_clk: mpddr_clk {
1209 #clock-cells = <0>;
1210 reg = <49>;
1211 };
Boris BREZILLONd2e81902013-10-18 23:48:27 +02001212 };
Ludovic Desroches655ff2662013-03-22 13:24:13 +00001213 };
1214
1215 rstc@fffffe00 {
1216 compatible = "atmel,at91sam9g45-rstc";
1217 reg = <0xfffffe00 0x10>;
1218 };
1219
Maxime Ripard16aa7f1f12014-07-03 14:08:47 +02001220 shutdown-controller@fffffe10 {
1221 compatible = "atmel,at91sam9x5-shdwc";
1222 reg = <0xfffffe10 0x10>;
1223 };
1224
Ludovic Desroches655ff2662013-03-22 13:24:13 +00001225 pit: timer@fffffe30 {
1226 compatible = "atmel,at91sam9260-pit";
1227 reg = <0xfffffe30 0xf>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001228 interrupts = <3 IRQ_TYPE_LEVEL_HIGH 5>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +02001229 clocks = <&mck>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +00001230 };
1231
1232 watchdog@fffffe40 {
1233 compatible = "atmel,at91sam9260-wdt";
1234 reg = <0xfffffe40 0x10>;
Boris BREZILLONfe46aa62013-10-04 09:24:14 +02001235 interrupts = <4 IRQ_TYPE_LEVEL_HIGH 7>;
1236 atmel,watchdog-type = "hardware";
1237 atmel,reset-type = "all";
1238 atmel,dbg-halt;
1239 atmel,idle-halt;
Ludovic Desroches655ff2662013-03-22 13:24:13 +00001240 status = "disabled";
1241 };
1242
Boris BREZILLON47532192014-04-22 15:12:34 +02001243 sckc@fffffe50 {
1244 compatible = "atmel,at91sam9x5-sckc";
1245 reg = <0xfffffe50 0x4>;
1246
1247 slow_rc_osc: slow_rc_osc {
1248 compatible = "atmel,at91sam9x5-clk-slow-rc-osc";
1249 #clock-cells = <0>;
1250 clock-frequency = <32768>;
1251 clock-accuracy = <50000000>;
1252 atmel,startup-time-usec = <75>;
1253 };
1254
1255 slow_osc: slow_osc {
1256 compatible = "atmel,at91sam9x5-clk-slow-osc";
1257 #clock-cells = <0>;
1258 clocks = <&slow_xtal>;
1259 atmel,startup-time-usec = <1200000>;
1260 };
1261
1262 clk32k: slowck {
1263 compatible = "atmel,at91sam9x5-clk-slow";
1264 #clock-cells = <0>;
1265 clocks = <&slow_rc_osc &slow_osc>;
1266 };
1267 };
1268
Ludovic Desroches655ff2662013-03-22 13:24:13 +00001269 rtc@fffffeb0 {
1270 compatible = "atmel,at91rm9200-rtc";
1271 reg = <0xfffffeb0 0x30>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001272 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +00001273 };
1274 };
1275
1276 usb0: gadget@00500000 {
1277 #address-cells = <1>;
1278 #size-cells = <0>;
1279 compatible = "atmel,at91sam9rl-udc";
1280 reg = <0x00500000 0x100000
1281 0xf8030000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001282 interrupts = <33 IRQ_TYPE_LEVEL_HIGH 2>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +02001283 clocks = <&udphs_clk>, <&utmi>;
1284 clock-names = "pclk", "hclk";
Ludovic Desroches655ff2662013-03-22 13:24:13 +00001285 status = "disabled";
1286
1287 ep0 {
1288 reg = <0>;
1289 atmel,fifo-size = <64>;
1290 atmel,nb-banks = <1>;
1291 };
1292
1293 ep1 {
1294 reg = <1>;
1295 atmel,fifo-size = <1024>;
1296 atmel,nb-banks = <3>;
1297 atmel,can-dma;
1298 atmel,can-isoc;
1299 };
1300
1301 ep2 {
1302 reg = <2>;
1303 atmel,fifo-size = <1024>;
1304 atmel,nb-banks = <3>;
1305 atmel,can-dma;
1306 atmel,can-isoc;
1307 };
1308
1309 ep3 {
1310 reg = <3>;
1311 atmel,fifo-size = <1024>;
1312 atmel,nb-banks = <2>;
1313 atmel,can-dma;
1314 };
1315
1316 ep4 {
1317 reg = <4>;
1318 atmel,fifo-size = <1024>;
1319 atmel,nb-banks = <2>;
1320 atmel,can-dma;
1321 };
1322
1323 ep5 {
1324 reg = <5>;
1325 atmel,fifo-size = <1024>;
1326 atmel,nb-banks = <2>;
1327 atmel,can-dma;
1328 };
1329
1330 ep6 {
1331 reg = <6>;
1332 atmel,fifo-size = <1024>;
1333 atmel,nb-banks = <2>;
1334 atmel,can-dma;
1335 };
1336
1337 ep7 {
1338 reg = <7>;
1339 atmel,fifo-size = <1024>;
1340 atmel,nb-banks = <2>;
1341 atmel,can-dma;
1342 };
1343
1344 ep8 {
1345 reg = <8>;
1346 atmel,fifo-size = <1024>;
1347 atmel,nb-banks = <2>;
1348 };
1349
1350 ep9 {
1351 reg = <9>;
1352 atmel,fifo-size = <1024>;
1353 atmel,nb-banks = <2>;
1354 };
1355
1356 ep10 {
1357 reg = <10>;
1358 atmel,fifo-size = <1024>;
1359 atmel,nb-banks = <2>;
1360 };
1361
1362 ep11 {
1363 reg = <11>;
1364 atmel,fifo-size = <1024>;
1365 atmel,nb-banks = <2>;
1366 };
1367
1368 ep12 {
1369 reg = <12>;
1370 atmel,fifo-size = <1024>;
1371 atmel,nb-banks = <2>;
1372 };
1373
1374 ep13 {
1375 reg = <13>;
1376 atmel,fifo-size = <1024>;
1377 atmel,nb-banks = <2>;
1378 };
1379
1380 ep14 {
1381 reg = <14>;
1382 atmel,fifo-size = <1024>;
1383 atmel,nb-banks = <2>;
1384 };
1385
1386 ep15 {
1387 reg = <15>;
1388 atmel,fifo-size = <1024>;
1389 atmel,nb-banks = <2>;
1390 };
1391 };
1392
1393 usb1: ohci@00600000 {
1394 compatible = "atmel,at91rm9200-ohci", "usb-ohci";
1395 reg = <0x00600000 0x100000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001396 interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>;
Boris BREZILLON5f877512014-01-16 16:25:34 +01001397 clocks = <&usb>, <&uhphs_clk>, <&uhphs_clk>,
Boris BREZILLONd2e81902013-10-18 23:48:27 +02001398 <&uhpck>;
1399 clock-names = "usb_clk", "ohci_clk", "hclk", "uhpck";
Ludovic Desroches655ff2662013-03-22 13:24:13 +00001400 status = "disabled";
1401 };
1402
1403 usb2: ehci@00700000 {
1404 compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
1405 reg = <0x00700000 0x100000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001406 interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>;
Boris BREZILLONd2e81902013-10-18 23:48:27 +02001407 clocks = <&usb>, <&uhphs_clk>, <&uhpck>;
1408 clock-names = "usb_clk", "ehci_clk", "uhpck";
Ludovic Desroches655ff2662013-03-22 13:24:13 +00001409 status = "disabled";
1410 };
1411
1412 nand0: nand@60000000 {
1413 compatible = "atmel,at91rm9200-nand";
1414 #address-cells = <1>;
1415 #size-cells = <1>;
Josh Wu8ae599e2013-06-05 19:17:31 +08001416 ranges;
Ludovic Desroches655ff2662013-03-22 13:24:13 +00001417 reg = < 0x60000000 0x01000000 /* EBI CS3 */
1418 0xffffc070 0x00000490 /* SMC PMECC regs */
1419 0xffffc500 0x00000100 /* SMC PMECC Error Location regs */
Josh Wuafa6a2a2013-08-23 14:27:41 +08001420 0x00110000 0x00018000 /* ROM code */
Ludovic Desroches655ff2662013-03-22 13:24:13 +00001421 >;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001422 interrupts = <5 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +00001423 atmel,nand-addr-offset = <21>;
1424 atmel,nand-cmd-offset = <22>;
Nicolas Ferree8b2da62013-07-01 17:05:18 +02001425 atmel,nand-has-dma;
Ludovic Desroches655ff2662013-03-22 13:24:13 +00001426 pinctrl-names = "default";
1427 pinctrl-0 = <&pinctrl_nand0_ale_cle>;
Josh Wuafa6a2a2013-08-23 14:27:41 +08001428 atmel,pmecc-lookup-table-offset = <0x0 0x8000>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +00001429 status = "disabled";
Josh Wu8ae599e2013-06-05 19:17:31 +08001430
1431 nfc@70000000 {
1432 compatible = "atmel,sama5d3-nfc";
1433 #address-cells = <1>;
1434 #size-cells = <1>;
1435 reg = <
1436 0x70000000 0x10000000 /* NFC Command Registers */
1437 0xffffc000 0x00000070 /* NFC HSMC regs */
1438 0x00200000 0x00100000 /* NFC SRAM banks */
1439 >;
Alexandre Belloni8a85ba22014-09-16 10:43:57 +02001440 clocks = <&hsmc_clk>;
Josh Wu8ae599e2013-06-05 19:17:31 +08001441 };
Ludovic Desroches655ff2662013-03-22 13:24:13 +00001442 };
1443 };
1444};