blob: 70831f1bcf04b9344a4ddd15283d4b9878ccf93d [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
50#include <linux/pci.h>
51#include <linux/ethtool.h>
52#include <linux/uaccess.h>
53
54#include <net/ieee80211_radiotap.h>
55
56#include <asm/unaligned.h>
57
58#include "base.h"
59#include "reg.h"
60#include "debug.h"
61
Nick Kossifidis6e2206622009-08-10 03:31:31 +030062static u8 ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
Bob Copeland9ad9a262008-10-29 08:30:54 -040063static int modparam_nohwcrypt;
Bob Copeland46802a42009-04-15 07:57:34 -040064module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040065MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020066
Bob Copeland42639fc2009-03-30 08:05:29 -040067static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040068module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040069MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
70
Jiri Slabyfa1c1142007-08-12 17:33:16 +020071
72/******************\
73* Internal defines *
74\******************/
75
76/* Module info */
77MODULE_AUTHOR("Jiri Slaby");
78MODULE_AUTHOR("Nick Kossifidis");
79MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
80MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
81MODULE_LICENSE("Dual BSD/GPL");
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030082MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020083
84
85/* Known PCI ids */
Jiri Slaby2c91108c2009-03-07 10:26:41 +010086static const struct pci_device_id ath5k_pci_id_table[] = {
Pavel Roskin97a81f52009-08-26 22:30:09 -040087 { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
88 { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
89 { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
90 { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
91 { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
92 { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
93 { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
94 { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
95 { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
96 { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
98 { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
99 { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
100 { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
101 { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
102 { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
103 { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
104 { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200105 { 0 }
106};
107MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
108
109/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100110static const struct ath5k_srev_name srev_names[] = {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300111 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
112 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
113 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
114 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
115 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
116 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
117 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
118 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
119 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
120 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
121 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
122 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
123 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
124 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
125 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
126 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
127 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
128 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
129 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200130 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
131 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300132 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200133 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
134 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
135 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300136 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200137 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
138 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300139 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
140 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
141 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
142 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
143 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
144 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200145 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
146 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
147};
148
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100149static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200150 { .bitrate = 10,
151 .hw_value = ATH5K_RATE_CODE_1M, },
152 { .bitrate = 20,
153 .hw_value = ATH5K_RATE_CODE_2M,
154 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
155 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
156 { .bitrate = 55,
157 .hw_value = ATH5K_RATE_CODE_5_5M,
158 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
159 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
160 { .bitrate = 110,
161 .hw_value = ATH5K_RATE_CODE_11M,
162 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
163 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
164 { .bitrate = 60,
165 .hw_value = ATH5K_RATE_CODE_6M,
166 .flags = 0 },
167 { .bitrate = 90,
168 .hw_value = ATH5K_RATE_CODE_9M,
169 .flags = 0 },
170 { .bitrate = 120,
171 .hw_value = ATH5K_RATE_CODE_12M,
172 .flags = 0 },
173 { .bitrate = 180,
174 .hw_value = ATH5K_RATE_CODE_18M,
175 .flags = 0 },
176 { .bitrate = 240,
177 .hw_value = ATH5K_RATE_CODE_24M,
178 .flags = 0 },
179 { .bitrate = 360,
180 .hw_value = ATH5K_RATE_CODE_36M,
181 .flags = 0 },
182 { .bitrate = 480,
183 .hw_value = ATH5K_RATE_CODE_48M,
184 .flags = 0 },
185 { .bitrate = 540,
186 .hw_value = ATH5K_RATE_CODE_54M,
187 .flags = 0 },
188 /* XR missing */
189};
190
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200191/*
192 * Prototypes - PCI stack related functions
193 */
194static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
195 const struct pci_device_id *id);
196static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
197#ifdef CONFIG_PM
198static int ath5k_pci_suspend(struct pci_dev *pdev,
199 pm_message_t state);
200static int ath5k_pci_resume(struct pci_dev *pdev);
201#else
202#define ath5k_pci_suspend NULL
203#define ath5k_pci_resume NULL
204#endif /* CONFIG_PM */
205
John W. Linville04a9e452008-02-01 16:03:45 -0500206static struct pci_driver ath5k_pci_driver = {
Johannes Berg9764f3f2008-11-10 18:56:59 +0100207 .name = KBUILD_MODNAME,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200208 .id_table = ath5k_pci_id_table,
209 .probe = ath5k_pci_probe,
210 .remove = __devexit_p(ath5k_pci_remove),
211 .suspend = ath5k_pci_suspend,
212 .resume = ath5k_pci_resume,
213};
214
215
216
217/*
218 * Prototypes - MAC 802.11 stack related functions
219 */
Johannes Berge039fa42008-05-15 12:55:29 +0200220static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
Bob Copelandcec8db22009-07-04 12:59:51 -0400221static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
222 struct ath5k_txq *txq);
Bob Copeland209d889b2009-05-07 08:09:08 -0400223static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +0200224static int ath5k_reset_wake(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200225static int ath5k_start(struct ieee80211_hw *hw);
226static void ath5k_stop(struct ieee80211_hw *hw);
227static int ath5k_add_interface(struct ieee80211_hw *hw,
228 struct ieee80211_if_init_conf *conf);
229static void ath5k_remove_interface(struct ieee80211_hw *hw,
230 struct ieee80211_if_init_conf *conf);
Johannes Berge8975582008-10-09 12:18:51 +0200231static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
Johannes Berg3ac64be2009-08-17 16:16:53 +0200232static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
233 int mc_count, struct dev_addr_list *mc_list);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200234static void ath5k_configure_filter(struct ieee80211_hw *hw,
235 unsigned int changed_flags,
236 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200237 u64 multicast);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200238static int ath5k_set_key(struct ieee80211_hw *hw,
239 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +0100240 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200241 struct ieee80211_key_conf *key);
242static int ath5k_get_stats(struct ieee80211_hw *hw,
243 struct ieee80211_low_level_stats *stats);
244static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
245 struct ieee80211_tx_queue_stats *stats);
246static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100247static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200248static void ath5k_reset_tsf(struct ieee80211_hw *hw);
Bob Copeland1071db82009-05-18 10:59:52 -0400249static int ath5k_beacon_update(struct ieee80211_hw *hw,
250 struct ieee80211_vif *vif);
Martin Xu02969b32008-11-24 10:49:27 +0800251static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
252 struct ieee80211_vif *vif,
253 struct ieee80211_bss_conf *bss_conf,
254 u32 changes);
Bob Copelandf0f3d382009-06-10 22:22:21 -0400255static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
256static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200257
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100258static const struct ieee80211_ops ath5k_hw_ops = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200259 .tx = ath5k_tx,
260 .start = ath5k_start,
261 .stop = ath5k_stop,
262 .add_interface = ath5k_add_interface,
263 .remove_interface = ath5k_remove_interface,
264 .config = ath5k_config,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200265 .prepare_multicast = ath5k_prepare_multicast,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200266 .configure_filter = ath5k_configure_filter,
267 .set_key = ath5k_set_key,
268 .get_stats = ath5k_get_stats,
269 .conf_tx = NULL,
270 .get_tx_stats = ath5k_get_tx_stats,
271 .get_tsf = ath5k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100272 .set_tsf = ath5k_set_tsf,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200273 .reset_tsf = ath5k_reset_tsf,
Martin Xu02969b32008-11-24 10:49:27 +0800274 .bss_info_changed = ath5k_bss_info_changed,
Bob Copelandf0f3d382009-06-10 22:22:21 -0400275 .sw_scan_start = ath5k_sw_scan_start,
276 .sw_scan_complete = ath5k_sw_scan_complete,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200277};
278
279/*
280 * Prototypes - Internal functions
281 */
282/* Attach detach */
283static int ath5k_attach(struct pci_dev *pdev,
284 struct ieee80211_hw *hw);
285static void ath5k_detach(struct pci_dev *pdev,
286 struct ieee80211_hw *hw);
287/* Channel/mode setup */
288static inline short ath5k_ieee2mhz(short chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200289static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
290 struct ieee80211_channel *channels,
291 unsigned int mode,
292 unsigned int max);
Bruno Randolf63266a62008-07-30 17:12:58 +0200293static int ath5k_setup_bands(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200294static int ath5k_chan_set(struct ath5k_softc *sc,
295 struct ieee80211_channel *chan);
296static void ath5k_setcurmode(struct ath5k_softc *sc,
297 unsigned int mode);
298static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500299
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200300/* Descriptor setup */
301static int ath5k_desc_alloc(struct ath5k_softc *sc,
302 struct pci_dev *pdev);
303static void ath5k_desc_free(struct ath5k_softc *sc,
304 struct pci_dev *pdev);
305/* Buffers setup */
306static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
307 struct ath5k_buf *bf);
308static int ath5k_txbuf_setup(struct ath5k_softc *sc,
Bob Copelandcec8db22009-07-04 12:59:51 -0400309 struct ath5k_buf *bf,
310 struct ath5k_txq *txq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200311static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
312 struct ath5k_buf *bf)
313{
314 BUG_ON(!bf);
315 if (!bf->skb)
316 return;
317 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
318 PCI_DMA_TODEVICE);
Jiri Slaby00482972008-08-18 21:45:27 +0200319 dev_kfree_skb_any(bf->skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200320 bf->skb = NULL;
321}
322
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100323static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
324 struct ath5k_buf *bf)
325{
326 BUG_ON(!bf);
327 if (!bf->skb)
328 return;
329 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
330 PCI_DMA_FROMDEVICE);
331 dev_kfree_skb_any(bf->skb);
332 bf->skb = NULL;
333}
334
335
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200336/* Queues setup */
337static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
338 int qtype, int subtype);
339static int ath5k_beaconq_setup(struct ath5k_hw *ah);
340static int ath5k_beaconq_config(struct ath5k_softc *sc);
341static void ath5k_txq_drainq(struct ath5k_softc *sc,
342 struct ath5k_txq *txq);
343static void ath5k_txq_cleanup(struct ath5k_softc *sc);
344static void ath5k_txq_release(struct ath5k_softc *sc);
345/* Rx handling */
346static int ath5k_rx_start(struct ath5k_softc *sc);
347static void ath5k_rx_stop(struct ath5k_softc *sc);
348static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
349 struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900350 struct sk_buff *skb,
351 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200352static void ath5k_tasklet_rx(unsigned long data);
353/* Tx handling */
354static void ath5k_tx_processq(struct ath5k_softc *sc,
355 struct ath5k_txq *txq);
356static void ath5k_tasklet_tx(unsigned long data);
357/* Beacon handling */
358static int ath5k_beacon_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200359 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200360static void ath5k_beacon_send(struct ath5k_softc *sc);
361static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900362static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500363static void ath5k_tasklet_beacon(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200364
365static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
366{
367 u64 tsf = ath5k_hw_get_tsf64(ah);
368
369 if ((tsf & 0x7fff) < rstamp)
370 tsf -= 0x8000;
371
372 return (tsf & ~0x7fff) | rstamp;
373}
374
375/* Interrupt handling */
Bob Copelandbb2beca2009-01-19 11:20:54 -0500376static int ath5k_init(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200377static int ath5k_stop_locked(struct ath5k_softc *sc);
Bob Copelandbb2beca2009-01-19 11:20:54 -0500378static int ath5k_stop_hw(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200379static irqreturn_t ath5k_intr(int irq, void *dev_id);
380static void ath5k_tasklet_reset(unsigned long data);
381
Nick Kossifidis6e2206622009-08-10 03:31:31 +0300382static void ath5k_tasklet_calibrate(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200383
384/*
385 * Module init/exit functions
386 */
387static int __init
388init_ath5k_pci(void)
389{
390 int ret;
391
392 ath5k_debug_init();
393
John W. Linville04a9e452008-02-01 16:03:45 -0500394 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200395 if (ret) {
396 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
397 return ret;
398 }
399
400 return 0;
401}
402
403static void __exit
404exit_ath5k_pci(void)
405{
John W. Linville04a9e452008-02-01 16:03:45 -0500406 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200407
408 ath5k_debug_finish();
409}
410
411module_init(init_ath5k_pci);
412module_exit(exit_ath5k_pci);
413
414
415/********************\
416* PCI Initialization *
417\********************/
418
419static const char *
420ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
421{
422 const char *name = "xxxxx";
423 unsigned int i;
424
425 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
426 if (srev_names[i].sr_type != type)
427 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300428
429 if ((val & 0xf0) == srev_names[i].sr_val)
430 name = srev_names[i].sr_name;
431
432 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200433 name = srev_names[i].sr_name;
434 break;
435 }
436 }
437
438 return name;
439}
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700440static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
441{
442 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
443 return ath5k_hw_reg_read(ah, reg_offset);
444}
445
446static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
447{
448 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
449 ath5k_hw_reg_write(ah, val, reg_offset);
450}
451
452static const struct ath_ops ath5k_common_ops = {
453 .read = ath5k_ioread32,
454 .write = ath5k_iowrite32,
455};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200456
457static int __devinit
458ath5k_pci_probe(struct pci_dev *pdev,
459 const struct pci_device_id *id)
460{
461 void __iomem *mem;
462 struct ath5k_softc *sc;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700463 struct ath_common *common;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200464 struct ieee80211_hw *hw;
465 int ret;
466 u8 csz;
467
468 ret = pci_enable_device(pdev);
469 if (ret) {
470 dev_err(&pdev->dev, "can't enable device\n");
471 goto err;
472 }
473
474 /* XXX 32-bit addressing only */
Yang Hongyang284901a2009-04-06 19:01:15 -0700475 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200476 if (ret) {
477 dev_err(&pdev->dev, "32-bit DMA not available\n");
478 goto err_dis;
479 }
480
481 /*
482 * Cache line size is used to size and align various
483 * structures used to communicate with the hardware.
484 */
485 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
486 if (csz == 0) {
487 /*
488 * Linux 2.4.18 (at least) writes the cache line size
489 * register as a 16-bit wide register which is wrong.
490 * We must have this setup properly for rx buffer
491 * DMA to work so force a reasonable value here if it
492 * comes up zero.
493 */
Luis R. Rodriguez13311b02009-08-12 09:57:01 -0700494 csz = L1_CACHE_BYTES >> 2;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200495 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
496 }
497 /*
498 * The default setting of latency timer yields poor results,
499 * set it to the value used by other systems. It may be worth
500 * tweaking this setting more.
501 */
502 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
503
504 /* Enable bus mastering */
505 pci_set_master(pdev);
506
507 /*
508 * Disable the RETRY_TIMEOUT register (0x41) to keep
509 * PCI Tx retries from interfering with C3 CPU state.
510 */
511 pci_write_config_byte(pdev, 0x41, 0);
512
513 ret = pci_request_region(pdev, 0, "ath5k");
514 if (ret) {
515 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
516 goto err_dis;
517 }
518
519 mem = pci_iomap(pdev, 0, 0);
520 if (!mem) {
521 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
522 ret = -EIO;
523 goto err_reg;
524 }
525
526 /*
527 * Allocate hw (mac80211 main struct)
528 * and hw->priv (driver private data)
529 */
530 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
531 if (hw == NULL) {
532 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
533 ret = -ENOMEM;
534 goto err_map;
535 }
536
537 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
538
539 /* Initialize driver private data */
540 SET_IEEE80211_DEV(hw, &pdev->dev);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200541 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Bob Copelandcec8db22009-07-04 12:59:51 -0400542 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
Bruno Randolf566bfe52008-05-08 19:15:40 +0200543 IEEE80211_HW_SIGNAL_DBM |
544 IEEE80211_HW_NOISE_DBM;
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700545
546 hw->wiphy->interface_modes =
Jiri Slaby6f5f39c2009-04-30 15:55:48 -0400547 BIT(NL80211_IFTYPE_AP) |
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700548 BIT(NL80211_IFTYPE_STATION) |
549 BIT(NL80211_IFTYPE_ADHOC) |
550 BIT(NL80211_IFTYPE_MESH_POINT);
551
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200552 hw->extra_tx_headroom = 2;
553 hw->channel_change_time = 5000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200554 sc = hw->priv;
555 sc->hw = hw;
556 sc->pdev = pdev;
557
558 ath5k_debug_init_device(sc);
559
560 /*
561 * Mark the device as detached to avoid processing
562 * interrupts until setup is complete.
563 */
564 __set_bit(ATH_STAT_INVALID, sc->status);
565
566 sc->iobase = mem; /* So we can unmap it on detach */
Johannes Berg05c914f2008-09-11 00:01:58 +0200567 sc->opmode = NL80211_IFTYPE_STATION;
Jiri Slabyeab0cd42009-06-19 01:06:45 +0200568 sc->bintval = 1000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200569 mutex_init(&sc->lock);
570 spin_lock_init(&sc->rxbuflock);
571 spin_lock_init(&sc->txbuflock);
Jiri Slaby00482972008-08-18 21:45:27 +0200572 spin_lock_init(&sc->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200573
574 /* Set private data */
575 pci_set_drvdata(pdev, hw);
576
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200577 /* Setup interrupt handler */
578 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
579 if (ret) {
580 ATH5K_ERR(sc, "request_irq failed\n");
581 goto err_free;
582 }
583
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700584 /*If we passed the test malloc a ath5k_hw struct*/
585 sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
586 if (!sc->ah) {
587 ret = -ENOMEM;
588 ATH5K_ERR(sc, "out of memory\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200589 goto err_irq;
590 }
591
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700592 sc->ah->ah_sc = sc;
593 sc->ah->ah_iobase = sc->iobase;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700594 common = ath5k_hw_common(sc->ah);
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700595 common->ops = &ath5k_common_ops;
Luis R. Rodriguez13b81552009-09-10 17:52:45 -0700596 common->ah = sc->ah;
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700597 common->hw = hw;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700598 common->cachelsz = csz << 2; /* convert to bytes */
599
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700600 /* Initialize device */
601 ret = ath5k_hw_attach(sc);
602 if (ret) {
603 goto err_free_ah;
604 }
605
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200606 /* set up multi-rate retry capabilities */
607 if (sc->ah->ah_version == AR5K_AR5212) {
Johannes Berge6a98542008-10-21 12:40:02 +0200608 hw->max_rates = 4;
609 hw->max_rate_tries = 11;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200610 }
611
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200612 /* Finish private driver data initialization */
613 ret = ath5k_attach(pdev, hw);
614 if (ret)
615 goto err_ah;
616
617 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300618 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200619 sc->ah->ah_mac_srev,
620 sc->ah->ah_phy_revision);
621
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500622 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200623 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500624 if (sc->ah->ah_radio_5ghz_revision &&
625 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200626 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500627 if (!test_bit(AR5K_MODE_11A,
628 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200629 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500630 ath5k_chip_name(AR5K_VERSION_RAD,
631 sc->ah->ah_radio_5ghz_revision),
632 sc->ah->ah_radio_5ghz_revision);
633 /* No 2GHz support (5110 and some
634 * 5Ghz only cards) -> report 5Ghz radio */
635 } else if (!test_bit(AR5K_MODE_11B,
636 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200637 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500638 ath5k_chip_name(AR5K_VERSION_RAD,
639 sc->ah->ah_radio_5ghz_revision),
640 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200641 /* Multiband radio */
642 } else {
643 ATH5K_INFO(sc, "RF%s multiband radio found"
644 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500645 ath5k_chip_name(AR5K_VERSION_RAD,
646 sc->ah->ah_radio_5ghz_revision),
647 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200648 }
649 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500650 /* Multi chip radio (RF5111 - RF2111) ->
651 * report both 2GHz/5GHz radios */
652 else if (sc->ah->ah_radio_5ghz_revision &&
653 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200654 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500655 ath5k_chip_name(AR5K_VERSION_RAD,
656 sc->ah->ah_radio_5ghz_revision),
657 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200658 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500659 ath5k_chip_name(AR5K_VERSION_RAD,
660 sc->ah->ah_radio_2ghz_revision),
661 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200662 }
663 }
664
665
666 /* ready to process interrupts */
667 __clear_bit(ATH_STAT_INVALID, sc->status);
668
669 return 0;
670err_ah:
671 ath5k_hw_detach(sc->ah);
672err_irq:
673 free_irq(pdev->irq, sc);
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700674err_free_ah:
675 kfree(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200676err_free:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200677 ieee80211_free_hw(hw);
678err_map:
679 pci_iounmap(pdev, mem);
680err_reg:
681 pci_release_region(pdev, 0);
682err_dis:
683 pci_disable_device(pdev);
684err:
685 return ret;
686}
687
688static void __devexit
689ath5k_pci_remove(struct pci_dev *pdev)
690{
691 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
692 struct ath5k_softc *sc = hw->priv;
693
694 ath5k_debug_finish_device(sc);
695 ath5k_detach(pdev, hw);
696 ath5k_hw_detach(sc->ah);
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700697 kfree(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200698 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200699 pci_iounmap(pdev, sc->iobase);
700 pci_release_region(pdev, 0);
701 pci_disable_device(pdev);
702 ieee80211_free_hw(hw);
703}
704
705#ifdef CONFIG_PM
706static int
707ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
708{
709 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
710 struct ath5k_softc *sc = hw->priv;
711
Bob Copeland3a078872008-06-25 22:35:28 -0400712 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200713
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200714 pci_save_state(pdev);
715 pci_disable_device(pdev);
716 pci_set_power_state(pdev, PCI_D3hot);
717
718 return 0;
719}
720
721static int
722ath5k_pci_resume(struct pci_dev *pdev)
723{
724 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
725 struct ath5k_softc *sc = hw->priv;
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +0200726 int err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200727
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200728 pci_restore_state(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200729
730 err = pci_enable_device(pdev);
731 if (err)
732 return err;
733
Jouni Malinen8451d222009-06-16 11:59:23 +0300734 /*
735 * Suspend/Resume resets the PCI configuration space, so we have to
736 * re-disable the RETRY_TIMEOUT register (0x41) to keep
737 * PCI Tx retries from interfering with C3 CPU state
738 */
739 pci_write_config_byte(pdev, 0x41, 0);
740
Bob Copeland3a078872008-06-25 22:35:28 -0400741 ath5k_led_enable(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200742 return 0;
743}
744#endif /* CONFIG_PM */
745
746
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200747/***********************\
748* Driver Initialization *
749\***********************/
750
Bob Copelandf769c362009-03-30 22:30:31 -0400751static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
752{
753 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
754 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700755 struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
Bob Copelandf769c362009-03-30 22:30:31 -0400756
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700757 return ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400758}
759
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200760static int
761ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
762{
763 struct ath5k_softc *sc = hw->priv;
764 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700765 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bob Copeland0e149cf2008-11-17 23:40:38 -0500766 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200767 int ret;
768
769 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
770
771 /*
772 * Check if the MAC has multi-rate retry support.
773 * We do this by trying to setup a fake extended
774 * descriptor. MAC's that don't have support will
775 * return false w/o doing anything. MAC's that do
776 * support it will return true w/o doing anything.
777 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300778 ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
Jiri Slabyb9887632008-02-15 21:58:52 +0100779 if (ret < 0)
780 goto err;
781 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200782 __set_bit(ATH_STAT_MRRETRY, sc->status);
783
784 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200785 * Collect the channel list. The 802.11 layer
786 * is resposible for filtering this list based
787 * on settings like the phy mode and regulatory
788 * domain restrictions.
789 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200790 ret = ath5k_setup_bands(hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200791 if (ret) {
792 ATH5K_ERR(sc, "can't get channels\n");
793 goto err;
794 }
795
796 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500797 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
798 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200799 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500800 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200801
802 /*
803 * Allocate tx+rx descriptors and populate the lists.
804 */
805 ret = ath5k_desc_alloc(sc, pdev);
806 if (ret) {
807 ATH5K_ERR(sc, "can't allocate descriptors\n");
808 goto err;
809 }
810
811 /*
812 * Allocate hardware transmit queues: one queue for
813 * beacon frames and one data queue for each QoS
814 * priority. Note that hw functions handle reseting
815 * these queues at the needed time.
816 */
817 ret = ath5k_beaconq_setup(ah);
818 if (ret < 0) {
819 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
820 goto err_desc;
821 }
822 sc->bhalq = ret;
Bob Copelandcec8db22009-07-04 12:59:51 -0400823 sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
824 if (IS_ERR(sc->cabq)) {
825 ATH5K_ERR(sc, "can't setup cab queue\n");
826 ret = PTR_ERR(sc->cabq);
827 goto err_bhal;
828 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200829
830 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
831 if (IS_ERR(sc->txq)) {
832 ATH5K_ERR(sc, "can't setup xmit queue\n");
833 ret = PTR_ERR(sc->txq);
Bob Copelandcec8db22009-07-04 12:59:51 -0400834 goto err_queues;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200835 }
836
837 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
838 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
839 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
Nick Kossifidis6e2206622009-08-10 03:31:31 +0300840 tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500841 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200842
Bob Copeland0e149cf2008-11-17 23:40:38 -0500843 ret = ath5k_eeprom_read_mac(ah, mac);
844 if (ret) {
845 ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
846 sc->pdev->device);
847 goto err_queues;
848 }
849
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200850 SET_IEEE80211_PERM_ADDR(hw, mac);
851 /* All MAC address bits matter for ACKs */
Luis R. Rodriguez17753742009-09-09 22:19:26 -0700852 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200853 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
854
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700855 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
856 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
Bob Copelandf769c362009-03-30 22:30:31 -0400857 if (ret) {
858 ATH5K_ERR(sc, "can't initialize regulatory system\n");
859 goto err_queues;
860 }
861
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200862 ret = ieee80211_register_hw(hw);
863 if (ret) {
864 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
865 goto err_queues;
866 }
867
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700868 if (!ath_is_world_regd(regulatory))
869 regulatory_hint(hw->wiphy, regulatory->alpha2);
Bob Copelandf769c362009-03-30 22:30:31 -0400870
Bob Copeland3a078872008-06-25 22:35:28 -0400871 ath5k_init_leds(sc);
872
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200873 return 0;
874err_queues:
875 ath5k_txq_release(sc);
876err_bhal:
877 ath5k_hw_release_tx_queue(ah, sc->bhalq);
878err_desc:
879 ath5k_desc_free(sc, pdev);
880err:
881 return ret;
882}
883
884static void
885ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
886{
887 struct ath5k_softc *sc = hw->priv;
888
889 /*
890 * NB: the order of these is important:
891 * o call the 802.11 layer before detaching ath5k_hw to
892 * insure callbacks into the driver to delete global
893 * key cache entries can be handled
894 * o reclaim the tx queue data structures after calling
895 * the 802.11 layer as we'll get called back to reclaim
896 * node state and potentially want to use them
897 * o to cleanup the tx queues the hal is called, so detach
898 * it last
899 * XXX: ??? detach ath5k_hw ???
900 * Other than that, it's straightforward...
901 */
902 ieee80211_unregister_hw(hw);
903 ath5k_desc_free(sc, pdev);
904 ath5k_txq_release(sc);
905 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
Bob Copeland3a078872008-06-25 22:35:28 -0400906 ath5k_unregister_leds(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200907
908 /*
909 * NB: can't reclaim these until after ieee80211_ifdetach
910 * returns because we'll get called back to reclaim node
911 * state and potentially want to use them.
912 */
913}
914
915
916
917
918/********************\
919* Channel/mode setup *
920\********************/
921
922/*
923 * Convert IEEE channel number to MHz frequency.
924 */
925static inline short
926ath5k_ieee2mhz(short chan)
927{
928 if (chan <= 14 || chan >= 27)
929 return ieee80211chan2mhz(chan);
930 else
931 return 2212 + chan * 20;
932}
933
Bob Copeland42639fc2009-03-30 08:05:29 -0400934/*
935 * Returns true for the channel numbers used without all_channels modparam.
936 */
937static bool ath5k_is_standard_channel(short chan)
938{
939 return ((chan <= 14) ||
940 /* UNII 1,2 */
941 ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
942 /* midband */
943 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
944 /* UNII-3 */
945 ((chan & 3) == 1 && chan >= 149 && chan <= 165));
946}
947
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200948static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200949ath5k_copy_channels(struct ath5k_hw *ah,
950 struct ieee80211_channel *channels,
951 unsigned int mode,
952 unsigned int max)
953{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500954 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200955
956 if (!test_bit(mode, ah->ah_modes))
957 return 0;
958
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200959 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500960 case AR5K_MODE_11A:
961 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200962 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500963 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200964 chfreq = CHANNEL_5GHZ;
965 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500966 case AR5K_MODE_11B:
967 case AR5K_MODE_11G:
968 case AR5K_MODE_11G_TURBO:
969 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200970 chfreq = CHANNEL_2GHZ;
971 break;
972 default:
973 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
974 return 0;
975 }
976
977 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500978 ch = i + 1 ;
979 freq = ath5k_ieee2mhz(ch);
980
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200981 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500982 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200983 continue;
984
Bob Copeland42639fc2009-03-30 08:05:29 -0400985 if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
986 continue;
987
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500988 /* Write channel info and increment counter */
989 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500990 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
991 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500992 switch (mode) {
993 case AR5K_MODE_11A:
994 case AR5K_MODE_11G:
995 channels[count].hw_value = chfreq | CHANNEL_OFDM;
996 break;
997 case AR5K_MODE_11A_TURBO:
998 case AR5K_MODE_11G_TURBO:
999 channels[count].hw_value = chfreq |
1000 CHANNEL_OFDM | CHANNEL_TURBO;
1001 break;
1002 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001003 channels[count].hw_value = CHANNEL_B;
1004 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001005
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001006 count++;
1007 max--;
1008 }
1009
1010 return count;
1011}
1012
Bruno Randolf63266a62008-07-30 17:12:58 +02001013static void
1014ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
1015{
1016 u8 i;
1017
1018 for (i = 0; i < AR5K_MAX_RATES; i++)
1019 sc->rate_idx[b->band][i] = -1;
1020
1021 for (i = 0; i < b->n_bitrates; i++) {
1022 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
1023 if (b->bitrates[i].hw_value_short)
1024 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
1025 }
1026}
1027
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001028static int
Bruno Randolf63266a62008-07-30 17:12:58 +02001029ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001030{
1031 struct ath5k_softc *sc = hw->priv;
1032 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +02001033 struct ieee80211_supported_band *sband;
1034 int max_c, count_c = 0;
1035 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001036
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001037 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001038 max_c = ARRAY_SIZE(sc->channels);
1039
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001040 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +02001041 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
1042 sband->band = IEEE80211_BAND_2GHZ;
1043 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001044
Bruno Randolf63266a62008-07-30 17:12:58 +02001045 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
1046 /* G mode */
1047 memcpy(sband->bitrates, &ath5k_rates[0],
1048 sizeof(struct ieee80211_rate) * 12);
1049 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001050
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001051 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001052 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +02001053 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001054
1055 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +02001056 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001057 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +02001058 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
1059 /* B mode */
1060 memcpy(sband->bitrates, &ath5k_rates[0],
1061 sizeof(struct ieee80211_rate) * 4);
1062 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001063
Bruno Randolf63266a62008-07-30 17:12:58 +02001064 /* 5211 only supports B rates and uses 4bit rate codes
1065 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
1066 * fix them up here:
1067 */
1068 if (ah->ah_version == AR5K_AR5211) {
1069 for (i = 0; i < 4; i++) {
1070 sband->bitrates[i].hw_value =
1071 sband->bitrates[i].hw_value & 0xF;
1072 sband->bitrates[i].hw_value_short =
1073 sband->bitrates[i].hw_value_short & 0xF;
1074 }
1075 }
1076
1077 sband->channels = sc->channels;
1078 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1079 AR5K_MODE_11B, max_c);
1080
1081 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
1082 count_c = sband->n_channels;
1083 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001084 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001085 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001086
Bruno Randolf63266a62008-07-30 17:12:58 +02001087 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001088 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +02001089 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001090 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +02001091 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
1092
1093 memcpy(sband->bitrates, &ath5k_rates[4],
1094 sizeof(struct ieee80211_rate) * 8);
1095 sband->n_bitrates = 8;
1096
1097 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001098 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1099 AR5K_MODE_11A, max_c);
1100
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001101 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
1102 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001103 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001104
Luis R. Rodriguezb4461972008-02-04 10:03:54 -05001105 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001106
1107 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001108}
1109
1110/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001111 * Set/change channels. We always reset the chip.
1112 * To accomplish this we must first cleanup any pending DMA,
1113 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -05001114 *
1115 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001116 */
1117static int
1118ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1119{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001120 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
1121 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001122
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001123 /*
1124 * To switch channels clear any pending DMA operations;
1125 * wait long enough for the RX fifo to drain, reset the
1126 * hardware at the new frequency, and then re-enable
1127 * the relevant bits of the h/w.
1128 */
1129 return ath5k_reset(sc, chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001130}
1131
1132static void
1133ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1134{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001135 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001136
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001137 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001138 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1139 } else {
1140 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1141 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001142}
1143
1144static void
1145ath5k_mode_setup(struct ath5k_softc *sc)
1146{
1147 struct ath5k_hw *ah = sc->ah;
1148 u32 rfilt;
1149
Bob Copelandae6f53f2009-07-29 10:29:03 -04001150 ah->ah_op_mode = sc->opmode;
1151
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001152 /* configure rx filter */
1153 rfilt = sc->filter_flags;
1154 ath5k_hw_set_rx_filter(ah, rfilt);
1155
1156 if (ath5k_hw_hasbssidmask(ah))
1157 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1158
1159 /* configure operational mode */
1160 ath5k_hw_set_opmode(ah);
1161
1162 ath5k_hw_set_mcast_filter(ah, 0, 0);
1163 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1164}
1165
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001166static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +02001167ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
1168{
Bob Copelandb7266042009-03-02 21:55:18 -05001169 int rix;
1170
1171 /* return base rate on errors */
1172 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
1173 "hw_rix out of bounds: %x\n", hw_rix))
1174 return 0;
1175
1176 rix = sc->rate_idx[sc->curband->band][hw_rix];
1177 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
1178 rix = 0;
1179
1180 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001181}
1182
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001183/***************\
1184* Buffers setup *
1185\***************/
1186
Bob Copelandb6ea0352009-01-10 14:42:54 -05001187static
1188struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
1189{
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001190 struct ath_common *common = ath5k_hw_common(sc->ah);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001191 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -05001192
1193 /*
1194 * Allocate buffer with headroom_needed space for the
1195 * fake physical layer header at the start.
1196 */
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001197 skb = ath_rxbuf_alloc(common,
1198 sc->rxbufsize + common->cachelsz - 1,
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -07001199 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001200
1201 if (!skb) {
1202 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001203 sc->rxbufsize + common->cachelsz - 1);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001204 return NULL;
1205 }
Bob Copelandb6ea0352009-01-10 14:42:54 -05001206
1207 *skb_addr = pci_map_single(sc->pdev,
1208 skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
1209 if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
1210 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1211 dev_kfree_skb(skb);
1212 return NULL;
1213 }
1214 return skb;
1215}
1216
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001217static int
1218ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1219{
1220 struct ath5k_hw *ah = sc->ah;
1221 struct sk_buff *skb = bf->skb;
1222 struct ath5k_desc *ds;
1223
Bob Copelandb6ea0352009-01-10 14:42:54 -05001224 if (!skb) {
1225 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
1226 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001227 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001228 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001229 }
1230
1231 /*
1232 * Setup descriptors. For receive we always terminate
1233 * the descriptor list with a self-linked entry so we'll
1234 * not get overrun under high load (as can happen with a
1235 * 5212 when ANI processing enables PHY error frames).
1236 *
1237 * To insure the last descriptor is self-linked we create
1238 * each descriptor as self-linked and add it to the end. As
1239 * each additional descriptor is added the previous self-linked
1240 * entry is ``fixed'' naturally. This should be safe even
1241 * if DMA is happening. When processing RX interrupts we
1242 * never remove/process the last, self-linked, entry on the
1243 * descriptor list. This insures the hardware always has
1244 * someplace to write a new frame.
1245 */
1246 ds = bf->desc;
1247 ds->ds_link = bf->daddr; /* link to self */
1248 ds->ds_data = bf->skbaddr;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001249 ah->ah_setup_rx_desc(ah, ds,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001250 skb_tailroom(skb), /* buffer size */
1251 0);
1252
1253 if (sc->rxlink != NULL)
1254 *sc->rxlink = bf->daddr;
1255 sc->rxlink = &ds->ds_link;
1256 return 0;
1257}
1258
1259static int
Bob Copelandcec8db22009-07-04 12:59:51 -04001260ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
1261 struct ath5k_txq *txq)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001262{
1263 struct ath5k_hw *ah = sc->ah;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001264 struct ath5k_desc *ds = bf->desc;
1265 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001266 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001267 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001268 struct ieee80211_rate *rate;
1269 unsigned int mrr_rate[3], mrr_tries[3];
1270 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -05001271 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -05001272 u16 cts_rate = 0;
1273 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -05001274 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001275
1276 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +02001277
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001278 /* XXX endianness */
1279 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1280 PCI_DMA_TODEVICE);
1281
Bob Copeland8902ff42009-01-22 08:44:20 -05001282 rate = ieee80211_get_tx_rate(sc->hw, info);
1283
Johannes Berge039fa42008-05-15 12:55:29 +02001284 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001285 flags |= AR5K_TXDESC_NOACK;
1286
Bob Copeland8902ff42009-01-22 08:44:20 -05001287 rc_flags = info->control.rates[0].flags;
1288 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
1289 rate->hw_value_short : rate->hw_value;
1290
Bruno Randolf281c56d2008-02-05 18:44:55 +09001291 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001292
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001293 /* FIXME: If we are in g mode and rate is a CCK rate
1294 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1295 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -05001296 if (info->control.hw_key) {
1297 keyidx = info->control.hw_key->hw_key_idx;
1298 pktlen += info->control.hw_key->icv_len;
1299 }
Bob Copeland07c1e852009-01-22 08:44:21 -05001300 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1301 flags |= AR5K_TXDESC_RTSENA;
1302 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1303 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
1304 sc->vif, pktlen, info));
1305 }
1306 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1307 flags |= AR5K_TXDESC_CTSENA;
1308 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1309 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
1310 sc->vif, pktlen, info));
1311 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001312 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
1313 ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001314 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -05001315 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001316 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -05001317 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001318 if (ret)
1319 goto err_unmap;
1320
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001321 memset(mrr_rate, 0, sizeof(mrr_rate));
1322 memset(mrr_tries, 0, sizeof(mrr_tries));
1323 for (i = 0; i < 3; i++) {
1324 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
1325 if (!rate)
1326 break;
1327
1328 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +02001329 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001330 }
1331
1332 ah->ah_setup_mrr_tx_desc(ah, ds,
1333 mrr_rate[0], mrr_tries[0],
1334 mrr_rate[1], mrr_tries[1],
1335 mrr_rate[2], mrr_tries[2]);
1336
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001337 ds->ds_link = 0;
1338 ds->ds_data = bf->skbaddr;
1339
1340 spin_lock_bh(&txq->lock);
1341 list_add_tail(&bf->list, &txq->q);
Johannes Berg57ffc582008-04-29 17:18:59 +02001342 sc->tx_stats[txq->qnum].len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001343 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001344 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001345 else /* no, so only link it */
1346 *txq->link = bf->daddr;
1347
1348 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001349 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +02001350 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001351 spin_unlock_bh(&txq->lock);
1352
1353 return 0;
1354err_unmap:
1355 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1356 return ret;
1357}
1358
1359/*******************\
1360* Descriptors setup *
1361\*******************/
1362
1363static int
1364ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1365{
1366 struct ath5k_desc *ds;
1367 struct ath5k_buf *bf;
1368 dma_addr_t da;
1369 unsigned int i;
1370 int ret;
1371
1372 /* allocate descriptors */
1373 sc->desc_len = sizeof(struct ath5k_desc) *
1374 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1375 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1376 if (sc->desc == NULL) {
1377 ATH5K_ERR(sc, "can't allocate descriptors\n");
1378 ret = -ENOMEM;
1379 goto err;
1380 }
1381 ds = sc->desc;
1382 da = sc->desc_daddr;
1383 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1384 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1385
1386 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1387 sizeof(struct ath5k_buf), GFP_KERNEL);
1388 if (bf == NULL) {
1389 ATH5K_ERR(sc, "can't allocate bufptr\n");
1390 ret = -ENOMEM;
1391 goto err_free;
1392 }
1393 sc->bufptr = bf;
1394
1395 INIT_LIST_HEAD(&sc->rxbuf);
1396 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1397 bf->desc = ds;
1398 bf->daddr = da;
1399 list_add_tail(&bf->list, &sc->rxbuf);
1400 }
1401
1402 INIT_LIST_HEAD(&sc->txbuf);
1403 sc->txbuf_len = ATH_TXBUF;
1404 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1405 da += sizeof(*ds)) {
1406 bf->desc = ds;
1407 bf->daddr = da;
1408 list_add_tail(&bf->list, &sc->txbuf);
1409 }
1410
1411 /* beacon buffer */
1412 bf->desc = ds;
1413 bf->daddr = da;
1414 sc->bbuf = bf;
1415
1416 return 0;
1417err_free:
1418 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1419err:
1420 sc->desc = NULL;
1421 return ret;
1422}
1423
1424static void
1425ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1426{
1427 struct ath5k_buf *bf;
1428
1429 ath5k_txbuf_free(sc, sc->bbuf);
1430 list_for_each_entry(bf, &sc->txbuf, list)
1431 ath5k_txbuf_free(sc, bf);
1432 list_for_each_entry(bf, &sc->rxbuf, list)
Felix Fietkaua6c8d372009-01-30 01:36:48 +01001433 ath5k_rxbuf_free(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001434
1435 /* Free memory associated with all descriptors */
1436 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1437
1438 kfree(sc->bufptr);
1439 sc->bufptr = NULL;
1440}
1441
1442
1443
1444
1445
1446/**************\
1447* Queues setup *
1448\**************/
1449
1450static struct ath5k_txq *
1451ath5k_txq_setup(struct ath5k_softc *sc,
1452 int qtype, int subtype)
1453{
1454 struct ath5k_hw *ah = sc->ah;
1455 struct ath5k_txq *txq;
1456 struct ath5k_txq_info qi = {
1457 .tqi_subtype = subtype,
1458 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1459 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1460 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1461 };
1462 int qnum;
1463
1464 /*
1465 * Enable interrupts only for EOL and DESC conditions.
1466 * We mark tx descriptors to receive a DESC interrupt
1467 * when a tx queue gets deep; otherwise waiting for the
1468 * EOL to reap descriptors. Note that this is done to
1469 * reduce interrupt load and this only defers reaping
1470 * descriptors, never transmitting frames. Aside from
1471 * reducing interrupts this also permits more concurrency.
1472 * The only potential downside is if the tx queue backs
1473 * up in which case the top half of the kernel may backup
1474 * due to a lack of tx descriptors.
1475 */
1476 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1477 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1478 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1479 if (qnum < 0) {
1480 /*
1481 * NB: don't print a message, this happens
1482 * normally on parts with too few tx queues
1483 */
1484 return ERR_PTR(qnum);
1485 }
1486 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1487 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1488 qnum, ARRAY_SIZE(sc->txqs));
1489 ath5k_hw_release_tx_queue(ah, qnum);
1490 return ERR_PTR(-EINVAL);
1491 }
1492 txq = &sc->txqs[qnum];
1493 if (!txq->setup) {
1494 txq->qnum = qnum;
1495 txq->link = NULL;
1496 INIT_LIST_HEAD(&txq->q);
1497 spin_lock_init(&txq->lock);
1498 txq->setup = true;
1499 }
1500 return &sc->txqs[qnum];
1501}
1502
1503static int
1504ath5k_beaconq_setup(struct ath5k_hw *ah)
1505{
1506 struct ath5k_txq_info qi = {
1507 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1508 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1509 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1510 /* NB: for dynamic turbo, don't enable any other interrupts */
1511 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1512 };
1513
1514 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1515}
1516
1517static int
1518ath5k_beaconq_config(struct ath5k_softc *sc)
1519{
1520 struct ath5k_hw *ah = sc->ah;
1521 struct ath5k_txq_info qi;
1522 int ret;
1523
1524 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1525 if (ret)
1526 return ret;
Johannes Berg05c914f2008-09-11 00:01:58 +02001527 if (sc->opmode == NL80211_IFTYPE_AP ||
1528 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001529 /*
1530 * Always burst out beacon and CAB traffic
1531 * (aifs = cwmin = cwmax = 0)
1532 */
1533 qi.tqi_aifs = 0;
1534 qi.tqi_cw_min = 0;
1535 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +02001536 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001537 /*
1538 * Adhoc mode; backoff between 0 and (2 * cw_min).
1539 */
1540 qi.tqi_aifs = 0;
1541 qi.tqi_cw_min = 0;
1542 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001543 }
1544
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001545 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1546 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1547 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1548
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001549 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001550 if (ret) {
1551 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1552 "hardware queue!\n", __func__);
1553 return ret;
1554 }
1555
1556 return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
1557}
1558
1559static void
1560ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1561{
1562 struct ath5k_buf *bf, *bf0;
1563
1564 /*
1565 * NB: this assumes output has been stopped and
1566 * we do not need to block ath5k_tx_tasklet
1567 */
1568 spin_lock_bh(&txq->lock);
1569 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001570 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001571
1572 ath5k_txbuf_free(sc, bf);
1573
1574 spin_lock_bh(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001575 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001576 list_move_tail(&bf->list, &sc->txbuf);
1577 sc->txbuf_len++;
1578 spin_unlock_bh(&sc->txbuflock);
1579 }
1580 txq->link = NULL;
1581 spin_unlock_bh(&txq->lock);
1582}
1583
1584/*
1585 * Drain the transmit queues and reclaim resources.
1586 */
1587static void
1588ath5k_txq_cleanup(struct ath5k_softc *sc)
1589{
1590 struct ath5k_hw *ah = sc->ah;
1591 unsigned int i;
1592
1593 /* XXX return value */
1594 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1595 /* don't touch the hardware if marked invalid */
1596 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1597 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001598 ath5k_hw_get_txdp(ah, sc->bhalq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001599 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1600 if (sc->txqs[i].setup) {
1601 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1602 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1603 "link %p\n",
1604 sc->txqs[i].qnum,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001605 ath5k_hw_get_txdp(ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001606 sc->txqs[i].qnum),
1607 sc->txqs[i].link);
1608 }
1609 }
Johannes Berg36d68252008-05-15 12:55:26 +02001610 ieee80211_wake_queues(sc->hw); /* XXX move to callers */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001611
1612 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1613 if (sc->txqs[i].setup)
1614 ath5k_txq_drainq(sc, &sc->txqs[i]);
1615}
1616
1617static void
1618ath5k_txq_release(struct ath5k_softc *sc)
1619{
1620 struct ath5k_txq *txq = sc->txqs;
1621 unsigned int i;
1622
1623 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1624 if (txq->setup) {
1625 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1626 txq->setup = false;
1627 }
1628}
1629
1630
1631
1632
1633/*************\
1634* RX Handling *
1635\*************/
1636
1637/*
1638 * Enable the receive h/w following a reset.
1639 */
1640static int
1641ath5k_rx_start(struct ath5k_softc *sc)
1642{
1643 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001644 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001645 struct ath5k_buf *bf;
1646 int ret;
1647
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001648 sc->rxbufsize = roundup(IEEE80211_MAX_LEN, common->cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001649
1650 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001651 common->cachelsz, sc->rxbufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001652
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001653 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001654 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001655 list_for_each_entry(bf, &sc->rxbuf, list) {
1656 ret = ath5k_rxbuf_setup(sc, bf);
1657 if (ret != 0) {
1658 spin_unlock_bh(&sc->rxbuflock);
1659 goto err;
1660 }
1661 }
1662 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001663 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001664 spin_unlock_bh(&sc->rxbuflock);
1665
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001666 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001667 ath5k_mode_setup(sc); /* set filters, etc. */
1668 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1669
1670 return 0;
1671err:
1672 return ret;
1673}
1674
1675/*
1676 * Disable the receive h/w in preparation for a reset.
1677 */
1678static void
1679ath5k_rx_stop(struct ath5k_softc *sc)
1680{
1681 struct ath5k_hw *ah = sc->ah;
1682
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001683 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001684 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1685 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001686
1687 ath5k_debug_printrxbuffs(sc, ah);
1688
1689 sc->rxlink = NULL; /* just in case */
1690}
1691
1692static unsigned int
1693ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +09001694 struct sk_buff *skb, struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001695{
1696 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001697 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001698
Bruno Randolfb47f4072008-03-05 18:35:45 +09001699 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1700 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001701 return RX_FLAG_DECRYPTED;
1702
1703 /* Apparently when a default key is used to decrypt the packet
1704 the hw does not set the index used to decrypt. In such cases
1705 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001706 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001707 if (ieee80211_has_protected(hdr->frame_control) &&
1708 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1709 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001710 keyix = skb->data[hlen + 3] >> 6;
1711
1712 if (test_bit(keyix, sc->keymap))
1713 return RX_FLAG_DECRYPTED;
1714 }
1715
1716 return 0;
1717}
1718
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001719
1720static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001721ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1722 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001723{
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001724 struct ath_common *common = ath5k_hw_common(sc->ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001725 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001726 u32 hw_tu;
1727 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1728
Harvey Harrison24b56e72008-06-14 23:33:38 -07001729 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001730 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001731 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001732 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001733 * Received an IBSS beacon with the same BSSID. Hardware *must*
1734 * have updated the local TSF. We have to work around various
1735 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001736 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001737 tsf = ath5k_hw_get_tsf64(sc->ah);
1738 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1739 hw_tu = TSF_TO_TU(tsf);
1740
1741 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1742 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001743 (unsigned long long)bc_tstamp,
1744 (unsigned long long)rxs->mactime,
1745 (unsigned long long)(rxs->mactime - bc_tstamp),
1746 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001747
1748 /*
1749 * Sometimes the HW will give us a wrong tstamp in the rx
1750 * status, causing the timestamp extension to go wrong.
1751 * (This seems to happen especially with beacon frames bigger
1752 * than 78 byte (incl. FCS))
1753 * But we know that the receive timestamp must be later than the
1754 * timestamp of the beacon since HW must have synced to that.
1755 *
1756 * NOTE: here we assume mactime to be after the frame was
1757 * received, not like mac80211 which defines it at the start.
1758 */
1759 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001760 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001761 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001762 (unsigned long long)rxs->mactime,
1763 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001764 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001765 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001766
1767 /*
1768 * Local TSF might have moved higher than our beacon timers,
1769 * in that case we have to update them to continue sending
1770 * beacons. This also takes care of synchronizing beacon sending
1771 * times with other stations.
1772 */
1773 if (hw_tu >= sc->nexttbtt)
1774 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001775 }
1776}
1777
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001778static void
1779ath5k_tasklet_rx(unsigned long data)
1780{
Bob Copeland1c5256b2009-08-24 23:00:32 -04001781 struct ieee80211_rx_status *rxs;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001782 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001783 struct sk_buff *skb, *next_skb;
1784 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001785 struct ath5k_softc *sc = (void *)data;
Bob Copelandc57ca812009-04-15 07:57:35 -04001786 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001787 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001788 int ret;
1789 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001790 int padsize;
Bob Copeland1c5256b2009-08-24 23:00:32 -04001791 int rx_flag;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001792
1793 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001794 if (list_empty(&sc->rxbuf)) {
1795 ATH5K_WARN(sc, "empty rx buf pool\n");
1796 goto unlock;
1797 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001798 do {
Bob Copeland1c5256b2009-08-24 23:00:32 -04001799 rx_flag = 0;
Bob Copelandd6894b52008-05-12 21:16:44 -04001800
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001801 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1802 BUG_ON(bf->skb == NULL);
1803 skb = bf->skb;
1804 ds = bf->desc;
1805
Bob Copelandc57ca812009-04-15 07:57:35 -04001806 /* bail if HW is still using self-linked descriptor */
1807 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
1808 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001809
Bruno Randolfb47f4072008-03-05 18:35:45 +09001810 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001811 if (unlikely(ret == -EINPROGRESS))
1812 break;
1813 else if (unlikely(ret)) {
1814 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Jiri Slaby65872e62008-02-15 21:58:51 +01001815 spin_unlock(&sc->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001816 return;
1817 }
1818
Bruno Randolfb47f4072008-03-05 18:35:45 +09001819 if (unlikely(rs.rs_more)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001820 ATH5K_WARN(sc, "unsupported jumbo\n");
1821 goto next;
1822 }
1823
Bruno Randolfb47f4072008-03-05 18:35:45 +09001824 if (unlikely(rs.rs_status)) {
1825 if (rs.rs_status & AR5K_RXERR_PHY)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001826 goto next;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001827 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001828 /*
1829 * Decrypt error. If the error occurred
1830 * because there was no hardware key, then
1831 * let the frame through so the upper layers
1832 * can process it. This is necessary for 5210
1833 * parts which have no way to setup a ``clear''
1834 * key cache entry.
1835 *
1836 * XXX do key cache faulting
1837 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001838 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
1839 !(rs.rs_status & AR5K_RXERR_CRC))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001840 goto accept;
1841 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09001842 if (rs.rs_status & AR5K_RXERR_MIC) {
Bob Copeland1c5256b2009-08-24 23:00:32 -04001843 rx_flag |= RX_FLAG_MMIC_ERROR;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001844 goto accept;
1845 }
1846
1847 /* let crypto-error packets fall through in MNTR */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001848 if ((rs.rs_status &
1849 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
Johannes Berg05c914f2008-09-11 00:01:58 +02001850 sc->opmode != NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001851 goto next;
1852 }
1853accept:
Bob Copelandb6ea0352009-01-10 14:42:54 -05001854 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
1855
1856 /*
1857 * If we can't replace bf->skb with a new skb under memory
1858 * pressure, just skip this packet
1859 */
1860 if (!next_skb)
1861 goto next;
1862
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001863 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
1864 PCI_DMA_FROMDEVICE);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001865 skb_put(skb, rs.rs_datalen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001866
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001867 /* The MAC header is padded to have 32-bit boundary if the
1868 * packet payload is non-zero. The general calculation for
1869 * padsize would take into account odd header lengths:
1870 * padsize = (4 - hdrlen % 4) % 4; However, since only
1871 * even-length headers are used, padding can only be 0 or 2
1872 * bytes and we can optimize this a bit. In addition, we must
1873 * not try to remove padding from short control frames that do
1874 * not have payload. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001875 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05001876 padsize = ath5k_pad_size(hdrlen);
1877 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001878 memmove(skb->data + padsize, skb->data, hdrlen);
1879 skb_pull(skb, padsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001880 }
Bob Copeland1c5256b2009-08-24 23:00:32 -04001881 rxs = IEEE80211_SKB_RXCB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001882
Bruno Randolfc0e18992008-01-21 11:09:46 +09001883 /*
1884 * always extend the mac timestamp, since this information is
1885 * also needed for proper IBSS merging.
1886 *
1887 * XXX: it might be too late to do it here, since rs_tstamp is
1888 * 15bit only. that means TSF extension has to be done within
1889 * 32768usec (about 32ms). it might be necessary to move this to
1890 * the interrupt handler, like it is done in madwifi.
Bruno Randolfe14296c2008-03-05 18:36:05 +09001891 *
1892 * Unfortunately we don't know when the hardware takes the rx
1893 * timestamp (beginning of phy frame, data frame, end of rx?).
1894 * The only thing we know is that it is hardware specific...
1895 * On AR5213 it seems the rx timestamp is at the end of the
1896 * frame, but i'm not sure.
1897 *
1898 * NOTE: mac80211 defines mactime at the beginning of the first
1899 * data symbol. Since we don't have any time references it's
1900 * impossible to comply to that. This affects IBSS merge only
1901 * right now, so it's not too bad...
Bruno Randolfc0e18992008-01-21 11:09:46 +09001902 */
Bob Copeland1c5256b2009-08-24 23:00:32 -04001903 rxs->mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
1904 rxs->flag = rx_flag | RX_FLAG_TSFT;
Bruno Randolfc0e18992008-01-21 11:09:46 +09001905
Bob Copeland1c5256b2009-08-24 23:00:32 -04001906 rxs->freq = sc->curchan->center_freq;
1907 rxs->band = sc->curband->band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001908
Bob Copeland1c5256b2009-08-24 23:00:32 -04001909 rxs->noise = sc->ah->ah_noise_floor;
1910 rxs->signal = rxs->noise + rs.rs_rssi;
Luis R. Rodriguez6e0e0bf2008-10-13 14:08:10 -07001911
1912 /* An rssi of 35 indicates you should be able use
1913 * 54 Mbps reliably. A more elaborate scheme can be used
1914 * here but it requires a map of SNR/throughput for each
1915 * possible mode used */
Bob Copeland1c5256b2009-08-24 23:00:32 -04001916 rxs->qual = rs.rs_rssi * 100 / 35;
Luis R. Rodriguez6e0e0bf2008-10-13 14:08:10 -07001917
1918 /* rssi can be more than 35 though, anything above that
1919 * should be considered at 100% */
Bob Copeland1c5256b2009-08-24 23:00:32 -04001920 if (rxs->qual > 100)
1921 rxs->qual = 100;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001922
Bob Copeland1c5256b2009-08-24 23:00:32 -04001923 rxs->antenna = rs.rs_antenna;
1924 rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
1925 rxs->flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001926
Bob Copeland1c5256b2009-08-24 23:00:32 -04001927 if (rxs->rate_idx >= 0 && rs.rs_rate ==
1928 sc->curband->bitrates[rxs->rate_idx].hw_value_short)
1929 rxs->flag |= RX_FLAG_SHORTPRE;
Bruno Randolf06303352008-08-05 19:32:23 +02001930
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001931 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1932
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001933 /* check beacons in IBSS mode */
Johannes Berg05c914f2008-09-11 00:01:58 +02001934 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bob Copeland1c5256b2009-08-24 23:00:32 -04001935 ath5k_check_ibss_tsf(sc, skb, rxs);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001936
Johannes Bergf1d58c22009-06-17 13:13:00 +02001937 ieee80211_rx(sc->hw, skb);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001938
1939 bf->skb = next_skb;
1940 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001941next:
1942 list_move_tail(&bf->list, &sc->rxbuf);
1943 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001944unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001945 spin_unlock(&sc->rxbuflock);
1946}
1947
1948
1949
1950
1951/*************\
1952* TX Handling *
1953\*************/
1954
1955static void
1956ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1957{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001958 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001959 struct ath5k_buf *bf, *bf0;
1960 struct ath5k_desc *ds;
1961 struct sk_buff *skb;
Johannes Berge039fa42008-05-15 12:55:29 +02001962 struct ieee80211_tx_info *info;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001963 int i, ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001964
1965 spin_lock(&txq->lock);
1966 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1967 ds = bf->desc;
1968
Bruno Randolfb47f4072008-03-05 18:35:45 +09001969 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001970 if (unlikely(ret == -EINPROGRESS))
1971 break;
1972 else if (unlikely(ret)) {
1973 ATH5K_ERR(sc, "error %d while processing queue %u\n",
1974 ret, txq->qnum);
1975 break;
1976 }
1977
1978 skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001979 info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001980 bf->skb = NULL;
Johannes Berge039fa42008-05-15 12:55:29 +02001981
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001982 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
1983 PCI_DMA_TODEVICE);
1984
Johannes Berge6a98542008-10-21 12:40:02 +02001985 ieee80211_tx_info_clear_status(info);
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001986 for (i = 0; i < 4; i++) {
Johannes Berge6a98542008-10-21 12:40:02 +02001987 struct ieee80211_tx_rate *r =
1988 &info->status.rates[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001989
1990 if (ts.ts_rate[i]) {
Johannes Berge6a98542008-10-21 12:40:02 +02001991 r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
1992 r->count = ts.ts_retry[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001993 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02001994 r->idx = -1;
1995 r->count = 0;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001996 }
1997 }
1998
Johannes Berge6a98542008-10-21 12:40:02 +02001999 /* count the successful attempt as well */
2000 info->status.rates[ts.ts_final_idx].count++;
2001
Bruno Randolfb47f4072008-03-05 18:35:45 +09002002 if (unlikely(ts.ts_status)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002003 sc->ll_stats.dot11ACKFailureCount++;
Johannes Berge6a98542008-10-21 12:40:02 +02002004 if (ts.ts_status & AR5K_TXERR_FILT)
Johannes Berge039fa42008-05-15 12:55:29 +02002005 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002006 } else {
Johannes Berge039fa42008-05-15 12:55:29 +02002007 info->flags |= IEEE80211_TX_STAT_ACK;
2008 info->status.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002009 }
2010
Johannes Berge039fa42008-05-15 12:55:29 +02002011 ieee80211_tx_status(sc->hw, skb);
Johannes Berg57ffc582008-04-29 17:18:59 +02002012 sc->tx_stats[txq->qnum].count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002013
2014 spin_lock(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02002015 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002016 list_move_tail(&bf->list, &sc->txbuf);
2017 sc->txbuf_len++;
2018 spin_unlock(&sc->txbuflock);
2019 }
2020 if (likely(list_empty(&txq->q)))
2021 txq->link = NULL;
2022 spin_unlock(&txq->lock);
2023 if (sc->txbuf_len > ATH_TXBUF / 5)
2024 ieee80211_wake_queues(sc->hw);
2025}
2026
2027static void
2028ath5k_tasklet_tx(unsigned long data)
2029{
Bob Copeland8784d2e2009-07-29 17:32:28 -04002030 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002031 struct ath5k_softc *sc = (void *)data;
2032
Bob Copeland8784d2e2009-07-29 17:32:28 -04002033 for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
2034 if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
2035 ath5k_tx_processq(sc, &sc->txqs[i]);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002036}
2037
2038
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002039/*****************\
2040* Beacon handling *
2041\*****************/
2042
2043/*
2044 * Setup the beacon frame for transmit.
2045 */
2046static int
Johannes Berge039fa42008-05-15 12:55:29 +02002047ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002048{
2049 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002050 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002051 struct ath5k_hw *ah = sc->ah;
2052 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002053 int ret = 0;
2054 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002055 u32 flags;
2056
2057 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
2058 PCI_DMA_TODEVICE);
2059 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
2060 "skbaddr %llx\n", skb, skb->data, skb->len,
2061 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002062 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002063 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
2064 return -EIO;
2065 }
2066
2067 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002068 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002069
2070 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02002071 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002072 ds->ds_link = bf->daddr; /* self-linked */
2073 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002074 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002075 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002076
2077 /*
2078 * If we use multiple antennas on AP and use
2079 * the Sectored AP scenario, switch antenna every
2080 * 4 beacons to make sure everybody hears our AP.
2081 * When a client tries to associate, hw will keep
2082 * track of the tx antenna to be used for this client
2083 * automaticaly, based on ACKed packets.
2084 *
2085 * Note: AP still listens and transmits RTS on the
2086 * default antenna which is supposed to be an omni.
2087 *
2088 * Note2: On sectored scenarios it's possible to have
2089 * multiple antennas (1omni -the default- and 14 sectors)
2090 * so if we choose to actually support this mode we need
2091 * to allow user to set how many antennas we have and tweak
2092 * the code below to send beacons on all of them.
2093 */
2094 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
2095 antenna = sc->bsent & 4 ? 2 : 1;
2096
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002097
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02002098 /* FIXME: If we are in g mode and rate is a CCK rate
2099 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
2100 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002101 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09002102 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002103 ieee80211_get_hdrlen_from_skb(skb),
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002104 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02002105 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02002106 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002107 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002108 if (ret)
2109 goto err_unmap;
2110
2111 return 0;
2112err_unmap:
2113 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
2114 return ret;
2115}
2116
2117/*
2118 * Transmit a beacon frame at SWBA. Dynamic updates to the
2119 * frame contents are done as needed and the slot time is
2120 * also adjusted based on current state.
2121 *
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002122 * This is called from software irq context (beacontq or restq
2123 * tasklets) or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002124 */
2125static void
2126ath5k_beacon_send(struct ath5k_softc *sc)
2127{
2128 struct ath5k_buf *bf = sc->bbuf;
2129 struct ath5k_hw *ah = sc->ah;
Bob Copelandcec8db22009-07-04 12:59:51 -04002130 struct sk_buff *skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002131
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002132 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002133
Johannes Berg05c914f2008-09-11 00:01:58 +02002134 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
2135 sc->opmode == NL80211_IFTYPE_MONITOR)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002136 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
2137 return;
2138 }
2139 /*
2140 * Check if the previous beacon has gone out. If
2141 * not don't don't try to post another, skip this
2142 * period and wait for the next. Missed beacons
2143 * indicate a problem and should not occur. If we
2144 * miss too many consecutive beacons reset the device.
2145 */
2146 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2147 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002148 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002149 "missed %u consecutive beacons\n", sc->bmisscount);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002150 if (sc->bmisscount > 10) { /* NB: 10 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002151 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002152 "stuck beacon time (%u missed)\n",
2153 sc->bmisscount);
2154 tasklet_schedule(&sc->restq);
2155 }
2156 return;
2157 }
2158 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002159 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002160 "resume beacon xmit after %u misses\n",
2161 sc->bmisscount);
2162 sc->bmisscount = 0;
2163 }
2164
2165 /*
2166 * Stop any current dma and put the new frame on the queue.
2167 * This should never fail since we check above that no frames
2168 * are still pending on the queue.
2169 */
2170 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002171 ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002172 /* NB: hw still stops DMA, so proceed */
2173 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002174
Bob Copeland1071db82009-05-18 10:59:52 -04002175 /* refresh the beacon for AP mode */
2176 if (sc->opmode == NL80211_IFTYPE_AP)
2177 ath5k_beacon_update(sc->hw, sc->vif);
2178
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002179 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
2180 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002181 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002182 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2183
Bob Copelandcec8db22009-07-04 12:59:51 -04002184 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2185 while (skb) {
2186 ath5k_tx_queue(sc->hw, skb, sc->cabq);
2187 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2188 }
2189
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002190 sc->bsent++;
2191}
2192
2193
Bruno Randolf9804b982008-01-19 18:17:59 +09002194/**
2195 * ath5k_beacon_update_timers - update beacon timers
2196 *
2197 * @sc: struct ath5k_softc pointer we are operating on
2198 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2199 * beacon timer update based on the current HW TSF.
2200 *
2201 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2202 * of a received beacon or the current local hardware TSF and write it to the
2203 * beacon timer registers.
2204 *
2205 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002206 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002207 * when we otherwise know we have to update the timers, but we keep it in this
2208 * function to have it all together in one place.
2209 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002210static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002211ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002212{
2213 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002214 u32 nexttbtt, intval, hw_tu, bc_tu;
2215 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002216
2217 intval = sc->bintval & AR5K_BEACON_PERIOD;
2218 if (WARN_ON(!intval))
2219 return;
2220
Bruno Randolf9804b982008-01-19 18:17:59 +09002221 /* beacon TSF converted to TU */
2222 bc_tu = TSF_TO_TU(bc_tsf);
2223
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002224 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002225 hw_tsf = ath5k_hw_get_tsf64(ah);
2226 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002227
Bruno Randolf9804b982008-01-19 18:17:59 +09002228#define FUDGE 3
2229 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2230 if (bc_tsf == -1) {
2231 /*
2232 * no beacons received, called internally.
2233 * just need to refresh timers based on HW TSF.
2234 */
2235 nexttbtt = roundup(hw_tu + FUDGE, intval);
2236 } else if (bc_tsf == 0) {
2237 /*
2238 * no beacon received, probably called by ath5k_reset_tsf().
2239 * reset TSF to start with 0.
2240 */
2241 nexttbtt = intval;
2242 intval |= AR5K_BEACON_RESET_TSF;
2243 } else if (bc_tsf > hw_tsf) {
2244 /*
2245 * beacon received, SW merge happend but HW TSF not yet updated.
2246 * not possible to reconfigure timers yet, but next time we
2247 * receive a beacon with the same BSSID, the hardware will
2248 * automatically update the TSF and then we need to reconfigure
2249 * the timers.
2250 */
2251 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2252 "need to wait for HW TSF sync\n");
2253 return;
2254 } else {
2255 /*
2256 * most important case for beacon synchronization between STA.
2257 *
2258 * beacon received and HW TSF has been already updated by HW.
2259 * update next TBTT based on the TSF of the beacon, but make
2260 * sure it is ahead of our local TSF timer.
2261 */
2262 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2263 }
2264#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002265
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002266 sc->nexttbtt = nexttbtt;
2267
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002268 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002269 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002270
2271 /*
2272 * debugging output last in order to preserve the time critical aspect
2273 * of this function
2274 */
2275 if (bc_tsf == -1)
2276 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2277 "reconfigured timers based on HW TSF\n");
2278 else if (bc_tsf == 0)
2279 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2280 "reset HW TSF and timers\n");
2281 else
2282 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2283 "updated timers based on beacon TSF\n");
2284
2285 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002286 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2287 (unsigned long long) bc_tsf,
2288 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002289 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2290 intval & AR5K_BEACON_PERIOD,
2291 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2292 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002293}
2294
2295
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002296/**
2297 * ath5k_beacon_config - Configure the beacon queues and interrupts
2298 *
2299 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002300 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002301 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002302 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002303 */
2304static void
2305ath5k_beacon_config(struct ath5k_softc *sc)
2306{
2307 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002308 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002309
Bob Copeland21800492009-07-04 12:59:52 -04002310 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002311 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002312 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002313
Bob Copeland21800492009-07-04 12:59:52 -04002314 if (sc->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002315 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002316 * In IBSS mode we use a self-linked tx descriptor and let the
2317 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002318 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002319 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002320 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002321 */
2322 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002323
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002324 sc->imask |= AR5K_INT_SWBA;
2325
Jiri Slabyda966bc2008-10-12 22:54:10 +02002326 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002327 if (ath5k_hw_hasveol(ah))
Jiri Slabyda966bc2008-10-12 22:54:10 +02002328 ath5k_beacon_send(sc);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002329 } else
2330 ath5k_beacon_update_timers(sc, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002331 } else {
2332 ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002333 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002334
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002335 ath5k_hw_set_imr(ah, sc->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002336 mmiowb();
2337 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002338}
2339
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002340static void ath5k_tasklet_beacon(unsigned long data)
2341{
2342 struct ath5k_softc *sc = (struct ath5k_softc *) data;
2343
2344 /*
2345 * Software beacon alert--time to send a beacon.
2346 *
2347 * In IBSS mode we use this interrupt just to
2348 * keep track of the next TBTT (target beacon
2349 * transmission time) in order to detect wether
2350 * automatic TSF updates happened.
2351 */
2352 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2353 /* XXX: only if VEOL suppported */
2354 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
2355 sc->nexttbtt += sc->bintval;
2356 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2357 "SWBA nexttbtt: %x hw_tu: %x "
2358 "TSF: %llx\n",
2359 sc->nexttbtt,
2360 TSF_TO_TU(tsf),
2361 (unsigned long long) tsf);
2362 } else {
2363 spin_lock(&sc->block);
2364 ath5k_beacon_send(sc);
2365 spin_unlock(&sc->block);
2366 }
2367}
2368
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002369
2370/********************\
2371* Interrupt handling *
2372\********************/
2373
2374static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002375ath5k_init(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002376{
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002377 struct ath5k_hw *ah = sc->ah;
2378 int ret, i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002379
2380 mutex_lock(&sc->lock);
2381
2382 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2383
2384 /*
2385 * Stop anything previously setup. This is safe
2386 * no matter this is the first time through or not.
2387 */
2388 ath5k_stop_locked(sc);
2389
2390 /*
2391 * The basic interface to setting the hardware in a good
2392 * state is ``reset''. On return the hardware is known to
2393 * be powered up and with interrupts disabled. This must
2394 * be followed by initialization of the appropriate bits
2395 * and then setup of the interrupt mask.
2396 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002397 sc->curchan = sc->hw->conf.channel;
2398 sc->curband = &sc->sbands[sc->curchan->band];
Nick Kossifidis6a53a8a2008-11-04 00:25:54 +02002399 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2400 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002401 AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_SWI;
Bob Copeland209d889b2009-05-07 08:09:08 -04002402 ret = ath5k_reset(sc, NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002403 if (ret)
2404 goto done;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002405
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002406 ath5k_rfkill_hw_start(ah);
2407
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002408 /*
2409 * Reset the key cache since some parts do not reset the
2410 * contents on initial power up or resume from suspend.
2411 */
2412 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
2413 ath5k_hw_reset_key(ah, i);
2414
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002415 /* Set ack to be sent at low bit-rates */
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002416 ath5k_hw_set_ack_bitrate_high(ah, false);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002417
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002418 /* Set PHY calibration inteval */
2419 ah->ah_cal_intval = ath5k_calinterval;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002420
2421 ret = 0;
2422done:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002423 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002424 mutex_unlock(&sc->lock);
2425 return ret;
2426}
2427
2428static int
2429ath5k_stop_locked(struct ath5k_softc *sc)
2430{
2431 struct ath5k_hw *ah = sc->ah;
2432
2433 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2434 test_bit(ATH_STAT_INVALID, sc->status));
2435
2436 /*
2437 * Shutdown the hardware and driver:
2438 * stop output from above
2439 * disable interrupts
2440 * turn off timers
2441 * turn off the radio
2442 * clear transmit machinery
2443 * clear receive machinery
2444 * drain and release tx queues
2445 * reclaim beacon resources
2446 * power down hardware
2447 *
2448 * Note that some of this work is not possible if the
2449 * hardware is gone (invalid).
2450 */
2451 ieee80211_stop_queues(sc->hw);
2452
2453 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
Bob Copeland3a078872008-06-25 22:35:28 -04002454 ath5k_led_off(sc);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002455 ath5k_hw_set_imr(ah, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002456 synchronize_irq(sc->pdev->irq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002457 }
2458 ath5k_txq_cleanup(sc);
2459 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2460 ath5k_rx_stop(sc);
2461 ath5k_hw_phy_disable(ah);
2462 } else
2463 sc->rxlink = NULL;
2464
2465 return 0;
2466}
2467
2468/*
2469 * Stop the device, grabbing the top-level lock to protect
2470 * against concurrent entry through ath5k_init (which can happen
2471 * if another thread does a system call and the thread doing the
2472 * stop is preempted).
2473 */
2474static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002475ath5k_stop_hw(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002476{
2477 int ret;
2478
2479 mutex_lock(&sc->lock);
2480 ret = ath5k_stop_locked(sc);
2481 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2482 /*
Nick Kossifidisedd7fc72009-08-10 03:29:02 +03002483 * Don't set the card in full sleep mode!
2484 *
2485 * a) When the device is in this state it must be carefully
2486 * woken up or references to registers in the PCI clock
2487 * domain may freeze the bus (and system). This varies
2488 * by chip and is mostly an issue with newer parts
2489 * (madwifi sources mentioned srev >= 0x78) that go to
2490 * sleep more quickly.
2491 *
2492 * b) On older chips full sleep results a weird behaviour
2493 * during wakeup. I tested various cards with srev < 0x78
2494 * and they don't wake up after module reload, a second
2495 * module reload is needed to bring the card up again.
2496 *
2497 * Until we figure out what's going on don't enable
2498 * full chip reset on any chip (this is what Legacy HAL
2499 * and Sam's HAL do anyway). Instead Perform a full reset
2500 * on the device (same as initial state after attach) and
2501 * leave it idle (keep MAC/BB on warm reset) */
2502 ret = ath5k_hw_on_hold(sc->ah);
2503
2504 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2505 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002506 }
2507 ath5k_txbuf_free(sc, sc->bbuf);
Bob Copeland8bdd5b92008-10-16 11:02:06 -04002508
Jiri Slaby274c7c32008-07-15 17:44:20 +02002509 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002510 mutex_unlock(&sc->lock);
2511
Jiri Slaby10488f82008-07-15 17:44:19 +02002512 tasklet_kill(&sc->rxtq);
2513 tasklet_kill(&sc->txtq);
2514 tasklet_kill(&sc->restq);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002515 tasklet_kill(&sc->calib);
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002516 tasklet_kill(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002517
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002518 ath5k_rfkill_hw_stop(sc->ah);
2519
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002520 return ret;
2521}
2522
2523static irqreturn_t
2524ath5k_intr(int irq, void *dev_id)
2525{
2526 struct ath5k_softc *sc = dev_id;
2527 struct ath5k_hw *ah = sc->ah;
2528 enum ath5k_int status;
2529 unsigned int counter = 1000;
2530
2531 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2532 !ath5k_hw_is_intr_pending(ah)))
2533 return IRQ_NONE;
2534
2535 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002536 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2537 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2538 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002539 if (unlikely(status & AR5K_INT_FATAL)) {
2540 /*
2541 * Fatal errors are unrecoverable.
2542 * Typically these are caused by DMA errors.
2543 */
2544 tasklet_schedule(&sc->restq);
2545 } else if (unlikely(status & AR5K_INT_RXORN)) {
2546 tasklet_schedule(&sc->restq);
2547 } else {
2548 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002549 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002550 }
2551 if (status & AR5K_INT_RXEOL) {
2552 /*
2553 * NB: the hardware should re-read the link when
2554 * RXE bit is written, but it doesn't work at
2555 * least on older hardware revs.
2556 */
2557 sc->rxlink = NULL;
2558 }
2559 if (status & AR5K_INT_TXURN) {
2560 /* bump tx trigger level */
2561 ath5k_hw_update_tx_triglevel(ah, true);
2562 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002563 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002564 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002565 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2566 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002567 tasklet_schedule(&sc->txtq);
2568 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002569 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002570 }
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002571 if (status & AR5K_INT_SWI) {
2572 tasklet_schedule(&sc->calib);
2573 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002574 if (status & AR5K_INT_MIB) {
Nick Kossifidis194828a2008-04-16 18:49:02 +03002575 /*
2576 * These stats are also used for ANI i think
2577 * so how about updating them more often ?
2578 */
2579 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002580 }
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002581 if (status & AR5K_INT_GPIO)
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002582 tasklet_schedule(&sc->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002583
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002584 }
Bob Copeland2516baa2009-04-27 22:18:10 -04002585 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002586
2587 if (unlikely(!counter))
2588 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2589
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002590 ath5k_hw_calibration_poll(ah);
2591
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002592 return IRQ_HANDLED;
2593}
2594
2595static void
2596ath5k_tasklet_reset(unsigned long data)
2597{
2598 struct ath5k_softc *sc = (void *)data;
2599
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002600 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002601}
2602
2603/*
2604 * Periodically recalibrate the PHY to account
2605 * for temperature/environment changes.
2606 */
2607static void
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002608ath5k_tasklet_calibrate(unsigned long data)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002609{
2610 struct ath5k_softc *sc = (void *)data;
2611 struct ath5k_hw *ah = sc->ah;
2612
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002613 /* Only full calibration for now */
2614 if (ah->ah_swi_mask != AR5K_SWI_FULL_CALIBRATION)
2615 return;
2616
2617 /* Stop queues so that calibration
2618 * doesn't interfere with tx */
2619 ieee80211_stop_queues(sc->hw);
2620
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002621 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002622 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2623 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002624
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002625 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002626 /*
2627 * Rfgain is out of bounds, reset the chip
2628 * to load new gain values.
2629 */
2630 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002631 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002632 }
2633 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2634 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002635 ieee80211_frequency_to_channel(
2636 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002637
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002638 ah->ah_swi_mask = 0;
2639
2640 /* Wake queues */
2641 ieee80211_wake_queues(sc->hw);
2642
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002643}
2644
2645
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002646/********************\
2647* Mac80211 functions *
2648\********************/
2649
2650static int
Johannes Berge039fa42008-05-15 12:55:29 +02002651ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002652{
2653 struct ath5k_softc *sc = hw->priv;
Bob Copelandcec8db22009-07-04 12:59:51 -04002654
2655 return ath5k_tx_queue(hw, skb, sc->txq);
2656}
2657
2658static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
2659 struct ath5k_txq *txq)
2660{
2661 struct ath5k_softc *sc = hw->priv;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002662 struct ath5k_buf *bf;
2663 unsigned long flags;
2664 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002665 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002666
2667 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2668
Johannes Berg05c914f2008-09-11 00:01:58 +02002669 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002670 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2671
2672 /*
2673 * the hardware expects the header padded to 4 byte boundaries
2674 * if this is not the case we add the padding after the header
2675 */
2676 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05002677 padsize = ath5k_pad_size(hdrlen);
2678 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002679
2680 if (skb_headroom(skb) < padsize) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002681 ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002682 " headroom to pad %d\n", hdrlen, padsize);
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002683 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002684 }
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002685 skb_push(skb, padsize);
2686 memmove(skb->data, skb->data+padsize, hdrlen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002687 }
2688
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002689 spin_lock_irqsave(&sc->txbuflock, flags);
2690 if (list_empty(&sc->txbuf)) {
2691 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2692 spin_unlock_irqrestore(&sc->txbuflock, flags);
Johannes Berge2530082008-05-17 00:57:14 +02002693 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002694 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002695 }
2696 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2697 list_del(&bf->list);
2698 sc->txbuf_len--;
2699 if (list_empty(&sc->txbuf))
2700 ieee80211_stop_queues(hw);
2701 spin_unlock_irqrestore(&sc->txbuflock, flags);
2702
2703 bf->skb = skb;
2704
Bob Copelandcec8db22009-07-04 12:59:51 -04002705 if (ath5k_txbuf_setup(sc, bf, txq)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002706 bf->skb = NULL;
2707 spin_lock_irqsave(&sc->txbuflock, flags);
2708 list_add_tail(&bf->list, &sc->txbuf);
2709 sc->txbuf_len++;
2710 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002711 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002712 }
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002713 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002714
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002715drop_packet:
2716 dev_kfree_skb_any(skb);
Bob Copeland71ef99c2009-01-05 20:46:34 -05002717 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002718}
2719
Bob Copeland209d889b2009-05-07 08:09:08 -04002720/*
2721 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2722 * and change to the given channel.
2723 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002724static int
Bob Copeland209d889b2009-05-07 08:09:08 -04002725ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002726{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002727 struct ath5k_hw *ah = sc->ah;
2728 int ret;
2729
2730 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002731
Bob Copeland209d889b2009-05-07 08:09:08 -04002732 if (chan) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002733 ath5k_hw_set_imr(ah, 0);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002734 ath5k_txq_cleanup(sc);
2735 ath5k_rx_stop(sc);
Bob Copeland209d889b2009-05-07 08:09:08 -04002736
2737 sc->curchan = chan;
2738 sc->curband = &sc->sbands[chan->band];
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002739 }
Bob Copeland33554432009-07-04 21:03:13 -04002740 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002741 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002742 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2743 goto err;
2744 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002745
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002746 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002747 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002748 ATH5K_ERR(sc, "can't start recv logic\n");
2749 goto err;
2750 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002751
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002752 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002753 * Change channels and update the h/w rate map if we're switching;
2754 * e.g. 11a to 11b/g.
2755 *
2756 * We may be doing a reset in response to an ioctl that changes the
2757 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002758 *
2759 * XXX needed?
2760 */
2761/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002762
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002763 ath5k_beacon_config(sc);
2764 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002765
2766 return 0;
2767err:
2768 return ret;
2769}
2770
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002771static int
2772ath5k_reset_wake(struct ath5k_softc *sc)
2773{
2774 int ret;
2775
Bob Copeland209d889b2009-05-07 08:09:08 -04002776 ret = ath5k_reset(sc, sc->curchan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002777 if (!ret)
2778 ieee80211_wake_queues(sc->hw);
2779
2780 return ret;
2781}
2782
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002783static int ath5k_start(struct ieee80211_hw *hw)
2784{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002785 return ath5k_init(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002786}
2787
2788static void ath5k_stop(struct ieee80211_hw *hw)
2789{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002790 ath5k_stop_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002791}
2792
2793static int ath5k_add_interface(struct ieee80211_hw *hw,
2794 struct ieee80211_if_init_conf *conf)
2795{
2796 struct ath5k_softc *sc = hw->priv;
2797 int ret;
2798
2799 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002800 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002801 ret = 0;
2802 goto end;
2803 }
2804
Johannes Berg32bfd352007-12-19 01:31:26 +01002805 sc->vif = conf->vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002806
2807 switch (conf->type) {
Jiri Slabyda966bc2008-10-12 22:54:10 +02002808 case NL80211_IFTYPE_AP:
Johannes Berg05c914f2008-09-11 00:01:58 +02002809 case NL80211_IFTYPE_STATION:
2810 case NL80211_IFTYPE_ADHOC:
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002811 case NL80211_IFTYPE_MESH_POINT:
Johannes Berg05c914f2008-09-11 00:01:58 +02002812 case NL80211_IFTYPE_MONITOR:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002813 sc->opmode = conf->type;
2814 break;
2815 default:
2816 ret = -EOPNOTSUPP;
2817 goto end;
2818 }
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002819
Bob Copeland0e149cf2008-11-17 23:40:38 -05002820 ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
Bob Copelandae6f53f2009-07-29 10:29:03 -04002821 ath5k_mode_setup(sc);
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002822
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002823 ret = 0;
2824end:
2825 mutex_unlock(&sc->lock);
2826 return ret;
2827}
2828
2829static void
2830ath5k_remove_interface(struct ieee80211_hw *hw,
2831 struct ieee80211_if_init_conf *conf)
2832{
2833 struct ath5k_softc *sc = hw->priv;
Bob Copeland0e149cf2008-11-17 23:40:38 -05002834 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002835
2836 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002837 if (sc->vif != conf->vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002838 goto end;
2839
Bob Copeland0e149cf2008-11-17 23:40:38 -05002840 ath5k_hw_set_lladdr(sc->ah, mac);
Johannes Berg32bfd352007-12-19 01:31:26 +01002841 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002842end:
2843 mutex_unlock(&sc->lock);
2844}
2845
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002846/*
2847 * TODO: Phy disable/diversity etc
2848 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002849static int
Johannes Berge8975582008-10-09 12:18:51 +02002850ath5k_config(struct ieee80211_hw *hw, u32 changed)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002851{
2852 struct ath5k_softc *sc = hw->priv;
Nick Kossifidisa0823812009-04-30 15:55:44 -04002853 struct ath5k_hw *ah = sc->ah;
Johannes Berge8975582008-10-09 12:18:51 +02002854 struct ieee80211_conf *conf = &hw->conf;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002855 int ret = 0;
Bob Copelandbe009372009-01-22 08:44:16 -05002856
2857 mutex_lock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002858
Joerg Alberte30eb4a2009-08-05 01:52:07 +02002859 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
2860 ret = ath5k_chan_set(sc, conf->channel);
2861 if (ret < 0)
2862 goto unlock;
2863 }
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002864
Nick Kossifidisa0823812009-04-30 15:55:44 -04002865 if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
2866 (sc->power_level != conf->power_level)) {
2867 sc->power_level = conf->power_level;
2868
2869 /* Half dB steps */
2870 ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
2871 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002872
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002873 /* TODO:
2874 * 1) Move this on config_interface and handle each case
2875 * separately eg. when we have only one STA vif, use
2876 * AR5K_ANTMODE_SINGLE_AP
2877 *
2878 * 2) Allow the user to change antenna mode eg. when only
2879 * one antenna is present
2880 *
2881 * 3) Allow the user to set default/tx antenna when possible
2882 *
2883 * 4) Default mode should handle 90% of the cases, together
2884 * with fixed a/b and single AP modes we should be able to
2885 * handle 99%. Sectored modes are extreme cases and i still
2886 * haven't found a usage for them. If we decide to support them,
2887 * then we must allow the user to set how many tx antennas we
2888 * have available
2889 */
2890 ath5k_hw_set_antenna_mode(ah, AR5K_ANTMODE_DEFAULT);
Bob Copelandbe009372009-01-22 08:44:16 -05002891
John W. Linville55aa4e02009-05-25 21:28:47 +02002892unlock:
Bob Copelandbe009372009-01-22 08:44:16 -05002893 mutex_unlock(&sc->lock);
John W. Linville55aa4e02009-05-25 21:28:47 +02002894 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002895}
2896
Johannes Berg3ac64be2009-08-17 16:16:53 +02002897static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
2898 int mc_count, struct dev_addr_list *mclist)
2899{
2900 u32 mfilt[2], val;
2901 int i;
2902 u8 pos;
2903
2904 mfilt[0] = 0;
2905 mfilt[1] = 1;
2906
2907 for (i = 0; i < mc_count; i++) {
2908 if (!mclist)
2909 break;
2910 /* calculate XOR of eight 6-bit values */
2911 val = get_unaligned_le32(mclist->dmi_addr + 0);
2912 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2913 val = get_unaligned_le32(mclist->dmi_addr + 3);
2914 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2915 pos &= 0x3f;
2916 mfilt[pos / 32] |= (1 << (pos % 32));
2917 /* XXX: we might be able to just do this instead,
2918 * but not sure, needs testing, if we do use this we'd
2919 * neet to inform below to not reset the mcast */
2920 /* ath5k_hw_set_mcast_filterindex(ah,
2921 * mclist->dmi_addr[5]); */
2922 mclist = mclist->next;
2923 }
2924
2925 return ((u64)(mfilt[1]) << 32) | mfilt[0];
2926}
2927
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002928#define SUPPORTED_FIF_FLAGS \
2929 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
2930 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
2931 FIF_BCN_PRBRESP_PROMISC
2932/*
2933 * o always accept unicast, broadcast, and multicast traffic
2934 * o multicast traffic for all BSSIDs will be enabled if mac80211
2935 * says it should be
2936 * o maintain current state of phy ofdm or phy cck error reception.
2937 * If the hardware detects any of these type of errors then
2938 * ath5k_hw_get_rx_filter() will pass to us the respective
2939 * hardware filters to be able to receive these type of frames.
2940 * o probe request frames are accepted only when operating in
2941 * hostap, adhoc, or monitor modes
2942 * o enable promiscuous mode according to the interface state
2943 * o accept beacons:
2944 * - when operating in adhoc mode so the 802.11 layer creates
2945 * node table entries for peers,
2946 * - when operating in station mode for collecting rssi data when
2947 * the station is otherwise quiet, or
2948 * - when scanning
2949 */
2950static void ath5k_configure_filter(struct ieee80211_hw *hw,
2951 unsigned int changed_flags,
2952 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02002953 u64 multicast)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002954{
2955 struct ath5k_softc *sc = hw->priv;
2956 struct ath5k_hw *ah = sc->ah;
Johannes Berg3ac64be2009-08-17 16:16:53 +02002957 u32 mfilt[2], rfilt;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002958
Bob Copeland56d1de02009-08-24 23:00:30 -04002959 mutex_lock(&sc->lock);
2960
Johannes Berg3ac64be2009-08-17 16:16:53 +02002961 mfilt[0] = multicast;
2962 mfilt[1] = multicast >> 32;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002963
2964 /* Only deal with supported flags */
2965 changed_flags &= SUPPORTED_FIF_FLAGS;
2966 *new_flags &= SUPPORTED_FIF_FLAGS;
2967
2968 /* If HW detects any phy or radar errors, leave those filters on.
2969 * Also, always enable Unicast, Broadcasts and Multicast
2970 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
2971 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
2972 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
2973 AR5K_RX_FILTER_MCAST);
2974
2975 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
2976 if (*new_flags & FIF_PROMISC_IN_BSS) {
2977 rfilt |= AR5K_RX_FILTER_PROM;
2978 __set_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002979 } else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002980 __clear_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002981 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002982 }
2983
2984 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
2985 if (*new_flags & FIF_ALLMULTI) {
2986 mfilt[0] = ~0;
2987 mfilt[1] = ~0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002988 }
2989
2990 /* This is the best we can do */
2991 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
2992 rfilt |= AR5K_RX_FILTER_PHYERR;
2993
2994 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
2995 * and probes for any BSSID, this needs testing */
2996 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
2997 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
2998
2999 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
3000 * set we should only pass on control frames for this
3001 * station. This needs testing. I believe right now this
3002 * enables *all* control frames, which is OK.. but
3003 * but we should see if we can improve on granularity */
3004 if (*new_flags & FIF_CONTROL)
3005 rfilt |= AR5K_RX_FILTER_CONTROL;
3006
3007 /* Additional settings per mode -- this is per ath5k */
3008
3009 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
3010
Bob Copeland56d1de02009-08-24 23:00:30 -04003011 switch (sc->opmode) {
3012 case NL80211_IFTYPE_MESH_POINT:
3013 case NL80211_IFTYPE_MONITOR:
3014 rfilt |= AR5K_RX_FILTER_CONTROL |
3015 AR5K_RX_FILTER_BEACON |
3016 AR5K_RX_FILTER_PROBEREQ |
3017 AR5K_RX_FILTER_PROM;
3018 break;
3019 case NL80211_IFTYPE_AP:
3020 case NL80211_IFTYPE_ADHOC:
3021 rfilt |= AR5K_RX_FILTER_PROBEREQ |
3022 AR5K_RX_FILTER_BEACON;
3023 break;
3024 case NL80211_IFTYPE_STATION:
3025 if (sc->assoc)
3026 rfilt |= AR5K_RX_FILTER_BEACON;
3027 default:
3028 break;
3029 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003030
3031 /* Set filters */
John Daiker0bbac082008-10-17 12:16:00 -07003032 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003033
3034 /* Set multicast bits */
3035 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
3036 /* Set the cached hw filter flags, this will alter actually
3037 * be set in HW */
3038 sc->filter_flags = rfilt;
Bob Copeland56d1de02009-08-24 23:00:30 -04003039
3040 mutex_unlock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003041}
3042
3043static int
3044ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01003045 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
3046 struct ieee80211_key_conf *key)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003047{
3048 struct ath5k_softc *sc = hw->priv;
3049 int ret = 0;
3050
Bob Copeland9ad9a262008-10-29 08:30:54 -04003051 if (modparam_nohwcrypt)
3052 return -EOPNOTSUPP;
3053
Bob Copeland65b5a692009-07-13 21:57:39 -04003054 if (sc->opmode == NL80211_IFTYPE_AP)
3055 return -EOPNOTSUPP;
3056
John Daiker0bbac082008-10-17 12:16:00 -07003057 switch (key->alg) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003058 case ALG_WEP:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003059 case ALG_TKIP:
Bob Copeland3f64b432008-10-29 23:19:14 -04003060 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003061 case ALG_CCMP:
Bob Copeland1c818742009-08-24 23:00:33 -04003062 if (sc->ah->ah_aes_support)
3063 break;
3064
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003065 return -EOPNOTSUPP;
3066 default:
3067 WARN_ON(1);
3068 return -EINVAL;
3069 }
3070
3071 mutex_lock(&sc->lock);
3072
3073 switch (cmd) {
3074 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01003075 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
3076 sta ? sta->addr : NULL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003077 if (ret) {
3078 ATH5K_ERR(sc, "can't set the key\n");
3079 goto unlock;
3080 }
3081 __set_bit(key->keyidx, sc->keymap);
3082 key->hw_key_idx = key->keyidx;
Bob Copeland3f64b432008-10-29 23:19:14 -04003083 key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
3084 IEEE80211_KEY_FLAG_GENERATE_MMIC);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003085 break;
3086 case DISABLE_KEY:
3087 ath5k_hw_reset_key(sc->ah, key->keyidx);
3088 __clear_bit(key->keyidx, sc->keymap);
3089 break;
3090 default:
3091 ret = -EINVAL;
3092 goto unlock;
3093 }
3094
3095unlock:
Jiri Slaby274c7c32008-07-15 17:44:20 +02003096 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003097 mutex_unlock(&sc->lock);
3098 return ret;
3099}
3100
3101static int
3102ath5k_get_stats(struct ieee80211_hw *hw,
3103 struct ieee80211_low_level_stats *stats)
3104{
3105 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03003106 struct ath5k_hw *ah = sc->ah;
3107
3108 /* Force update */
3109 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003110
3111 memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
3112
3113 return 0;
3114}
3115
3116static int
3117ath5k_get_tx_stats(struct ieee80211_hw *hw,
3118 struct ieee80211_tx_queue_stats *stats)
3119{
3120 struct ath5k_softc *sc = hw->priv;
3121
3122 memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
3123
3124 return 0;
3125}
3126
3127static u64
3128ath5k_get_tsf(struct ieee80211_hw *hw)
3129{
3130 struct ath5k_softc *sc = hw->priv;
3131
3132 return ath5k_hw_get_tsf64(sc->ah);
3133}
3134
3135static void
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01003136ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3137{
3138 struct ath5k_softc *sc = hw->priv;
3139
3140 ath5k_hw_set_tsf64(sc->ah, tsf);
3141}
3142
3143static void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003144ath5k_reset_tsf(struct ieee80211_hw *hw)
3145{
3146 struct ath5k_softc *sc = hw->priv;
3147
Bruno Randolf9804b982008-01-19 18:17:59 +09003148 /*
3149 * in IBSS mode we need to update the beacon timers too.
3150 * this will also reset the TSF if we call it with 0
3151 */
Johannes Berg05c914f2008-09-11 00:01:58 +02003152 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf9804b982008-01-19 18:17:59 +09003153 ath5k_beacon_update_timers(sc, 0);
3154 else
3155 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003156}
3157
Bob Copeland1071db82009-05-18 10:59:52 -04003158/*
3159 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
3160 * this is called only once at config_bss time, for AP we do it every
3161 * SWBA interrupt so that the TIM will reflect buffered frames.
3162 *
3163 * Called with the beacon lock.
3164 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003165static int
Bob Copeland1071db82009-05-18 10:59:52 -04003166ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003167{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003168 int ret;
Bob Copeland1071db82009-05-18 10:59:52 -04003169 struct ath5k_softc *sc = hw->priv;
Bob Copeland72828b12009-06-02 23:03:06 -04003170 struct sk_buff *skb;
3171
3172 if (WARN_ON(!vif)) {
3173 ret = -EINVAL;
3174 goto out;
3175 }
3176
3177 skb = ieee80211_beacon_get(hw, vif);
Bob Copeland1071db82009-05-18 10:59:52 -04003178
3179 if (!skb) {
3180 ret = -ENOMEM;
3181 goto out;
3182 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003183
3184 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3185
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003186 ath5k_txbuf_free(sc, sc->bbuf);
3187 sc->bbuf->skb = skb;
Johannes Berge039fa42008-05-15 12:55:29 +02003188 ret = ath5k_beacon_setup(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003189 if (ret)
3190 sc->bbuf->skb = NULL;
Bob Copeland1071db82009-05-18 10:59:52 -04003191out:
3192 return ret;
3193}
3194
Martin Xu02969b32008-11-24 10:49:27 +08003195static void
3196set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3197{
3198 struct ath5k_softc *sc = hw->priv;
3199 struct ath5k_hw *ah = sc->ah;
3200 u32 rfilt;
3201 rfilt = ath5k_hw_get_rx_filter(ah);
3202 if (enable)
3203 rfilt |= AR5K_RX_FILTER_BEACON;
3204 else
3205 rfilt &= ~AR5K_RX_FILTER_BEACON;
3206 ath5k_hw_set_rx_filter(ah, rfilt);
3207 sc->filter_flags = rfilt;
3208}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003209
Martin Xu02969b32008-11-24 10:49:27 +08003210static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3211 struct ieee80211_vif *vif,
3212 struct ieee80211_bss_conf *bss_conf,
3213 u32 changes)
3214{
3215 struct ath5k_softc *sc = hw->priv;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003216 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003217 struct ath_common *common = ath5k_hw_common(ah);
Bob Copeland21800492009-07-04 12:59:52 -04003218 unsigned long flags;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003219
3220 mutex_lock(&sc->lock);
3221 if (WARN_ON(sc->vif != vif))
3222 goto unlock;
3223
3224 if (changes & BSS_CHANGED_BSSID) {
3225 /* Cache for later use during resets */
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003226 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003227 /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
3228 * a clean way of letting us retrieve this yet. */
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003229 ath5k_hw_set_associd(ah, common->curbssid, 0);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003230 mmiowb();
3231 }
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003232
3233 if (changes & BSS_CHANGED_BEACON_INT)
3234 sc->bintval = bss_conf->beacon_int;
3235
Martin Xu02969b32008-11-24 10:49:27 +08003236 if (changes & BSS_CHANGED_ASSOC) {
Martin Xu02969b32008-11-24 10:49:27 +08003237 sc->assoc = bss_conf->assoc;
3238 if (sc->opmode == NL80211_IFTYPE_STATION)
3239 set_beacon_filter(hw, sc->assoc);
Bob Copelandf0f3d382009-06-10 22:22:21 -04003240 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3241 AR5K_LED_ASSOC : AR5K_LED_INIT);
Martin Xu02969b32008-11-24 10:49:27 +08003242 }
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003243
Bob Copeland21800492009-07-04 12:59:52 -04003244 if (changes & BSS_CHANGED_BEACON) {
3245 spin_lock_irqsave(&sc->block, flags);
3246 ath5k_beacon_update(hw, vif);
3247 spin_unlock_irqrestore(&sc->block, flags);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003248 }
3249
Bob Copeland21800492009-07-04 12:59:52 -04003250 if (changes & BSS_CHANGED_BEACON_ENABLED)
3251 sc->enable_beacon = bss_conf->enable_beacon;
3252
3253 if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
3254 BSS_CHANGED_BEACON_INT))
3255 ath5k_beacon_config(sc);
3256
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003257 unlock:
3258 mutex_unlock(&sc->lock);
Martin Xu02969b32008-11-24 10:49:27 +08003259}
Bob Copelandf0f3d382009-06-10 22:22:21 -04003260
3261static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
3262{
3263 struct ath5k_softc *sc = hw->priv;
3264 if (!sc->assoc)
3265 ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
3266}
3267
3268static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
3269{
3270 struct ath5k_softc *sc = hw->priv;
3271 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3272 AR5K_LED_ASSOC : AR5K_LED_INIT);
3273}