blob: b1e6554f44bc552196c4eff0c2dc4ad5b914b814 [file] [log] [blame]
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001/* SuperH Ethernet device driver
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002 *
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00003 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
Sergei Shtylyovb356e972014-02-18 03:12:43 +03004 * Copyright (C) 2008-2014 Renesas Solutions Corp.
5 * Copyright (C) 2013-2014 Cogent Embedded, Inc.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07006 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2, as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070015 *
16 * The full GNU General Public License is included in this distribution in
17 * the file called "COPYING".
18 */
19
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000020#include <linux/module.h>
21#include <linux/kernel.h>
22#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070023#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070024#include <linux/dma-mapping.h>
25#include <linux/etherdevice.h>
26#include <linux/delay.h>
27#include <linux/platform_device.h>
28#include <linux/mdio-bitbang.h>
29#include <linux/netdevice.h>
Sergei Shtylyovb356e972014-02-18 03:12:43 +030030#include <linux/of.h>
31#include <linux/of_device.h>
32#include <linux/of_irq.h>
33#include <linux/of_net.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070034#include <linux/phy.h>
35#include <linux/cache.h>
36#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000037#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090038#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000039#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000040#include <linux/if_vlan.h>
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +000041#include <linux/clk.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000042#include <linux/sh_eth.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070043
44#include "sh_eth.h"
45
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000046#define SH_ETH_DEF_MSG_ENABLE \
47 (NETIF_MSG_LINK | \
48 NETIF_MSG_TIMER | \
49 NETIF_MSG_RX_ERR| \
50 NETIF_MSG_TX_ERR)
51
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000052static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
53 [EDSR] = 0x0000,
54 [EDMR] = 0x0400,
55 [EDTRR] = 0x0408,
56 [EDRRR] = 0x0410,
57 [EESR] = 0x0428,
58 [EESIPR] = 0x0430,
59 [TDLAR] = 0x0010,
60 [TDFAR] = 0x0014,
61 [TDFXR] = 0x0018,
62 [TDFFR] = 0x001c,
63 [RDLAR] = 0x0030,
64 [RDFAR] = 0x0034,
65 [RDFXR] = 0x0038,
66 [RDFFR] = 0x003c,
67 [TRSCER] = 0x0438,
68 [RMFCR] = 0x0440,
69 [TFTR] = 0x0448,
70 [FDR] = 0x0450,
71 [RMCR] = 0x0458,
72 [RPADIR] = 0x0460,
73 [FCFTR] = 0x0468,
74 [CSMR] = 0x04E4,
75
76 [ECMR] = 0x0500,
77 [ECSR] = 0x0510,
78 [ECSIPR] = 0x0518,
79 [PIR] = 0x0520,
80 [PSR] = 0x0528,
81 [PIPR] = 0x052c,
82 [RFLR] = 0x0508,
83 [APR] = 0x0554,
84 [MPR] = 0x0558,
85 [PFTCR] = 0x055c,
86 [PFRCR] = 0x0560,
87 [TPAUSER] = 0x0564,
88 [GECMR] = 0x05b0,
89 [BCULR] = 0x05b4,
90 [MAHR] = 0x05c0,
91 [MALR] = 0x05c8,
92 [TROCR] = 0x0700,
93 [CDCR] = 0x0708,
94 [LCCR] = 0x0710,
95 [CEFCR] = 0x0740,
96 [FRECR] = 0x0748,
97 [TSFRCR] = 0x0750,
98 [TLFRCR] = 0x0758,
99 [RFCR] = 0x0760,
100 [CERCR] = 0x0768,
101 [CEECR] = 0x0770,
102 [MAFCR] = 0x0778,
103 [RMII_MII] = 0x0790,
104
105 [ARSTR] = 0x0000,
106 [TSU_CTRST] = 0x0004,
107 [TSU_FWEN0] = 0x0010,
108 [TSU_FWEN1] = 0x0014,
109 [TSU_FCM] = 0x0018,
110 [TSU_BSYSL0] = 0x0020,
111 [TSU_BSYSL1] = 0x0024,
112 [TSU_PRISL0] = 0x0028,
113 [TSU_PRISL1] = 0x002c,
114 [TSU_FWSL0] = 0x0030,
115 [TSU_FWSL1] = 0x0034,
116 [TSU_FWSLC] = 0x0038,
117 [TSU_QTAG0] = 0x0040,
118 [TSU_QTAG1] = 0x0044,
119 [TSU_FWSR] = 0x0050,
120 [TSU_FWINMK] = 0x0054,
121 [TSU_ADQT0] = 0x0048,
122 [TSU_ADQT1] = 0x004c,
123 [TSU_VTAG0] = 0x0058,
124 [TSU_VTAG1] = 0x005c,
125 [TSU_ADSBSY] = 0x0060,
126 [TSU_TEN] = 0x0064,
127 [TSU_POST1] = 0x0070,
128 [TSU_POST2] = 0x0074,
129 [TSU_POST3] = 0x0078,
130 [TSU_POST4] = 0x007c,
131 [TSU_ADRH0] = 0x0100,
132 [TSU_ADRL0] = 0x0104,
133 [TSU_ADRH31] = 0x01f8,
134 [TSU_ADRL31] = 0x01fc,
135
136 [TXNLCR0] = 0x0080,
137 [TXALCR0] = 0x0084,
138 [RXNLCR0] = 0x0088,
139 [RXALCR0] = 0x008c,
140 [FWNLCR0] = 0x0090,
141 [FWALCR0] = 0x0094,
142 [TXNLCR1] = 0x00a0,
143 [TXALCR1] = 0x00a0,
144 [RXNLCR1] = 0x00a8,
145 [RXALCR1] = 0x00ac,
146 [FWNLCR1] = 0x00b0,
147 [FWALCR1] = 0x00b4,
148};
149
Simon Hormandb893472014-01-17 09:22:28 +0900150static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
151 [EDSR] = 0x0000,
152 [EDMR] = 0x0400,
153 [EDTRR] = 0x0408,
154 [EDRRR] = 0x0410,
155 [EESR] = 0x0428,
156 [EESIPR] = 0x0430,
157 [TDLAR] = 0x0010,
158 [TDFAR] = 0x0014,
159 [TDFXR] = 0x0018,
160 [TDFFR] = 0x001c,
161 [RDLAR] = 0x0030,
162 [RDFAR] = 0x0034,
163 [RDFXR] = 0x0038,
164 [RDFFR] = 0x003c,
165 [TRSCER] = 0x0438,
166 [RMFCR] = 0x0440,
167 [TFTR] = 0x0448,
168 [FDR] = 0x0450,
169 [RMCR] = 0x0458,
170 [RPADIR] = 0x0460,
171 [FCFTR] = 0x0468,
172 [CSMR] = 0x04E4,
173
174 [ECMR] = 0x0500,
175 [RFLR] = 0x0508,
176 [ECSR] = 0x0510,
177 [ECSIPR] = 0x0518,
178 [PIR] = 0x0520,
179 [APR] = 0x0554,
180 [MPR] = 0x0558,
181 [PFTCR] = 0x055c,
182 [PFRCR] = 0x0560,
183 [TPAUSER] = 0x0564,
184 [MAHR] = 0x05c0,
185 [MALR] = 0x05c8,
186 [CEFCR] = 0x0740,
187 [FRECR] = 0x0748,
188 [TSFRCR] = 0x0750,
189 [TLFRCR] = 0x0758,
190 [RFCR] = 0x0760,
191 [MAFCR] = 0x0778,
192
193 [ARSTR] = 0x0000,
194 [TSU_CTRST] = 0x0004,
195 [TSU_VTAG0] = 0x0058,
196 [TSU_ADSBSY] = 0x0060,
197 [TSU_TEN] = 0x0064,
198 [TSU_ADRH0] = 0x0100,
199 [TSU_ADRL0] = 0x0104,
200 [TSU_ADRH31] = 0x01f8,
201 [TSU_ADRL31] = 0x01fc,
202
203 [TXNLCR0] = 0x0080,
204 [TXALCR0] = 0x0084,
205 [RXNLCR0] = 0x0088,
206 [RXALCR0] = 0x008C,
207};
208
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000209static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
210 [ECMR] = 0x0300,
211 [RFLR] = 0x0308,
212 [ECSR] = 0x0310,
213 [ECSIPR] = 0x0318,
214 [PIR] = 0x0320,
215 [PSR] = 0x0328,
216 [RDMLR] = 0x0340,
217 [IPGR] = 0x0350,
218 [APR] = 0x0354,
219 [MPR] = 0x0358,
220 [RFCF] = 0x0360,
221 [TPAUSER] = 0x0364,
222 [TPAUSECR] = 0x0368,
223 [MAHR] = 0x03c0,
224 [MALR] = 0x03c8,
225 [TROCR] = 0x03d0,
226 [CDCR] = 0x03d4,
227 [LCCR] = 0x03d8,
228 [CNDCR] = 0x03dc,
229 [CEFCR] = 0x03e4,
230 [FRECR] = 0x03e8,
231 [TSFRCR] = 0x03ec,
232 [TLFRCR] = 0x03f0,
233 [RFCR] = 0x03f4,
234 [MAFCR] = 0x03f8,
235
236 [EDMR] = 0x0200,
237 [EDTRR] = 0x0208,
238 [EDRRR] = 0x0210,
239 [TDLAR] = 0x0218,
240 [RDLAR] = 0x0220,
241 [EESR] = 0x0228,
242 [EESIPR] = 0x0230,
243 [TRSCER] = 0x0238,
244 [RMFCR] = 0x0240,
245 [TFTR] = 0x0248,
246 [FDR] = 0x0250,
247 [RMCR] = 0x0258,
248 [TFUCR] = 0x0264,
249 [RFOCR] = 0x0268,
Simon Horman55754f12013-07-23 10:18:04 +0900250 [RMIIMODE] = 0x026c,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000251 [FCFTR] = 0x0270,
252 [TRIMD] = 0x027c,
253};
254
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000255static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
256 [ECMR] = 0x0100,
257 [RFLR] = 0x0108,
258 [ECSR] = 0x0110,
259 [ECSIPR] = 0x0118,
260 [PIR] = 0x0120,
261 [PSR] = 0x0128,
262 [RDMLR] = 0x0140,
263 [IPGR] = 0x0150,
264 [APR] = 0x0154,
265 [MPR] = 0x0158,
266 [TPAUSER] = 0x0164,
267 [RFCF] = 0x0160,
268 [TPAUSECR] = 0x0168,
269 [BCFRR] = 0x016c,
270 [MAHR] = 0x01c0,
271 [MALR] = 0x01c8,
272 [TROCR] = 0x01d0,
273 [CDCR] = 0x01d4,
274 [LCCR] = 0x01d8,
275 [CNDCR] = 0x01dc,
276 [CEFCR] = 0x01e4,
277 [FRECR] = 0x01e8,
278 [TSFRCR] = 0x01ec,
279 [TLFRCR] = 0x01f0,
280 [RFCR] = 0x01f4,
281 [MAFCR] = 0x01f8,
282 [RTRATE] = 0x01fc,
283
284 [EDMR] = 0x0000,
285 [EDTRR] = 0x0008,
286 [EDRRR] = 0x0010,
287 [TDLAR] = 0x0018,
288 [RDLAR] = 0x0020,
289 [EESR] = 0x0028,
290 [EESIPR] = 0x0030,
291 [TRSCER] = 0x0038,
292 [RMFCR] = 0x0040,
293 [TFTR] = 0x0048,
294 [FDR] = 0x0050,
295 [RMCR] = 0x0058,
296 [TFUCR] = 0x0064,
297 [RFOCR] = 0x0068,
298 [FCFTR] = 0x0070,
299 [RPADIR] = 0x0078,
300 [TRIMD] = 0x007c,
301 [RBWAR] = 0x00c8,
302 [RDFAR] = 0x00cc,
303 [TBRAR] = 0x00d4,
304 [TDFAR] = 0x00d8,
305};
306
307static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
308 [ECMR] = 0x0160,
309 [ECSR] = 0x0164,
310 [ECSIPR] = 0x0168,
311 [PIR] = 0x016c,
312 [MAHR] = 0x0170,
313 [MALR] = 0x0174,
314 [RFLR] = 0x0178,
315 [PSR] = 0x017c,
316 [TROCR] = 0x0180,
317 [CDCR] = 0x0184,
318 [LCCR] = 0x0188,
319 [CNDCR] = 0x018c,
320 [CEFCR] = 0x0194,
321 [FRECR] = 0x0198,
322 [TSFRCR] = 0x019c,
323 [TLFRCR] = 0x01a0,
324 [RFCR] = 0x01a4,
325 [MAFCR] = 0x01a8,
326 [IPGR] = 0x01b4,
327 [APR] = 0x01b8,
328 [MPR] = 0x01bc,
329 [TPAUSER] = 0x01c4,
330 [BCFR] = 0x01cc,
331
332 [ARSTR] = 0x0000,
333 [TSU_CTRST] = 0x0004,
334 [TSU_FWEN0] = 0x0010,
335 [TSU_FWEN1] = 0x0014,
336 [TSU_FCM] = 0x0018,
337 [TSU_BSYSL0] = 0x0020,
338 [TSU_BSYSL1] = 0x0024,
339 [TSU_PRISL0] = 0x0028,
340 [TSU_PRISL1] = 0x002c,
341 [TSU_FWSL0] = 0x0030,
342 [TSU_FWSL1] = 0x0034,
343 [TSU_FWSLC] = 0x0038,
344 [TSU_QTAGM0] = 0x0040,
345 [TSU_QTAGM1] = 0x0044,
346 [TSU_ADQT0] = 0x0048,
347 [TSU_ADQT1] = 0x004c,
348 [TSU_FWSR] = 0x0050,
349 [TSU_FWINMK] = 0x0054,
350 [TSU_ADSBSY] = 0x0060,
351 [TSU_TEN] = 0x0064,
352 [TSU_POST1] = 0x0070,
353 [TSU_POST2] = 0x0074,
354 [TSU_POST3] = 0x0078,
355 [TSU_POST4] = 0x007c,
356
357 [TXNLCR0] = 0x0080,
358 [TXALCR0] = 0x0084,
359 [RXNLCR0] = 0x0088,
360 [RXALCR0] = 0x008c,
361 [FWNLCR0] = 0x0090,
362 [FWALCR0] = 0x0094,
363 [TXNLCR1] = 0x00a0,
364 [TXALCR1] = 0x00a0,
365 [RXNLCR1] = 0x00a8,
366 [RXALCR1] = 0x00ac,
367 [FWNLCR1] = 0x00b0,
368 [FWALCR1] = 0x00b4,
369
370 [TSU_ADRH0] = 0x0100,
371 [TSU_ADRL0] = 0x0104,
372 [TSU_ADRL31] = 0x01fc,
373};
374
Simon Horman504c8ca2014-01-17 09:22:27 +0900375static bool sh_eth_is_gether(struct sh_eth_private *mdp)
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000376{
Simon Horman504c8ca2014-01-17 09:22:27 +0900377 return mdp->reg_offset == sh_eth_offset_gigabit;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000378}
379
Simon Hormandb893472014-01-17 09:22:28 +0900380static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
381{
382 return mdp->reg_offset == sh_eth_offset_fast_rz;
383}
384
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400385static void sh_eth_select_mii(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000386{
387 u32 value = 0x0;
388 struct sh_eth_private *mdp = netdev_priv(ndev);
389
390 switch (mdp->phy_interface) {
391 case PHY_INTERFACE_MODE_GMII:
392 value = 0x2;
393 break;
394 case PHY_INTERFACE_MODE_MII:
395 value = 0x1;
396 break;
397 case PHY_INTERFACE_MODE_RMII:
398 value = 0x0;
399 break;
400 default:
401 pr_warn("PHY interface mode was not setup. Set to MII.\n");
402 value = 0x1;
403 break;
404 }
405
406 sh_eth_write(ndev, value, RMII_MII);
407}
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000408
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400409static void sh_eth_set_duplex(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000410{
411 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000412
413 if (mdp->duplex) /* Full */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000414 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000415 else /* Half */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000416 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000417}
418
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000419/* There is CPU dependent code */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000420static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000421{
422 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000423
424 switch (mdp->speed) {
425 case 10: /* 10BASE */
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000426 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000427 break;
428 case 100:/* 100BASE */
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000429 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
430 break;
431 default:
432 break;
433 }
434}
435
Sergei Shtylyov674853b2013-04-27 10:44:24 +0000436/* R8A7778/9 */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000437static struct sh_eth_cpu_data r8a777x_data = {
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000438 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000439 .set_rate = sh_eth_set_rate_r8a777x,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000440
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400441 .register_type = SH_ETH_REG_FAST_RCAR,
442
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000443 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
444 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
445 .eesipr_value = 0x01ff009f,
446
447 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400448 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
449 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
450 EESR_ECI,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000451
452 .apr = 1,
453 .mpr = 1,
454 .tpauser = 1,
455 .hw_swap = 1,
456};
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000457
Sergei Shtylyov94a12b12013-12-08 02:59:18 +0300458/* R8A7790/1 */
459static struct sh_eth_cpu_data r8a779x_data = {
Simon Hormane18dbf72013-07-23 10:18:05 +0900460 .set_duplex = sh_eth_set_duplex,
461 .set_rate = sh_eth_set_rate_r8a777x,
462
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400463 .register_type = SH_ETH_REG_FAST_RCAR,
464
Simon Hormane18dbf72013-07-23 10:18:05 +0900465 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
466 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
467 .eesipr_value = 0x01ff009f,
468
469 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Laurent Pinchartba361cb2013-07-31 16:42:11 +0900470 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
471 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
472 EESR_ECI,
Simon Hormane18dbf72013-07-23 10:18:05 +0900473
474 .apr = 1,
475 .mpr = 1,
476 .tpauser = 1,
477 .hw_swap = 1,
478 .rmiimode = 1,
Kouei Abefd9af072013-08-30 12:41:08 +0900479 .shift_rd0 = 1,
Simon Hormane18dbf72013-07-23 10:18:05 +0900480};
481
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000482static void sh_eth_set_rate_sh7724(struct net_device *ndev)
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000483{
484 struct sh_eth_private *mdp = netdev_priv(ndev);
485
486 switch (mdp->speed) {
487 case 10: /* 10BASE */
488 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
489 break;
490 case 100:/* 100BASE */
491 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000492 break;
493 default:
494 break;
495 }
496}
497
498/* SH7724 */
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000499static struct sh_eth_cpu_data sh7724_data = {
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000500 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000501 .set_rate = sh_eth_set_rate_sh7724,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000502
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400503 .register_type = SH_ETH_REG_FAST_SH4,
504
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000505 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
506 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyova80c3de2013-06-20 02:24:54 +0400507 .eesipr_value = 0x01ff009f,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000508
509 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400510 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
511 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
512 EESR_ECI,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000513
514 .apr = 1,
515 .mpr = 1,
516 .tpauser = 1,
517 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800518 .rpadir = 1,
519 .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000520};
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000521
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000522static void sh_eth_set_rate_sh7757(struct net_device *ndev)
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000523{
524 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000525
526 switch (mdp->speed) {
527 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000528 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000529 break;
530 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000531 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000532 break;
533 default:
534 break;
535 }
536}
537
538/* SH7757 */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000539static struct sh_eth_cpu_data sh7757_data = {
540 .set_duplex = sh_eth_set_duplex,
541 .set_rate = sh_eth_set_rate_sh7757,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000542
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400543 .register_type = SH_ETH_REG_FAST_SH4,
544
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000545 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Sergei Shtylyov305a3382013-10-16 02:29:58 +0400546 .rmcr_value = RMCR_RNC,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000547
548 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400549 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
550 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
551 EESR_ECI,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000552
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000553 .irq_flags = IRQF_SHARED,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000554 .apr = 1,
555 .mpr = 1,
556 .tpauser = 1,
557 .hw_swap = 1,
558 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000559 .rpadir = 1,
560 .rpadir_value = 2 << 16,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000561};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000562
David S. Millere403d292013-06-07 23:40:41 -0700563#define SH_GIGA_ETH_BASE 0xfee00000UL
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000564#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
565#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
566static void sh_eth_chip_reset_giga(struct net_device *ndev)
567{
568 int i;
569 unsigned long mahr[2], malr[2];
570
571 /* save MAHR and MALR */
572 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000573 malr[i] = ioread32((void *)GIGA_MALR(i));
574 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000575 }
576
577 /* reset device */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000578 iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000579 mdelay(1);
580
581 /* restore MAHR and MALR */
582 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000583 iowrite32(malr[i], (void *)GIGA_MALR(i));
584 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000585 }
586}
587
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000588static void sh_eth_set_rate_giga(struct net_device *ndev)
589{
590 struct sh_eth_private *mdp = netdev_priv(ndev);
591
592 switch (mdp->speed) {
593 case 10: /* 10BASE */
594 sh_eth_write(ndev, 0x00000000, GECMR);
595 break;
596 case 100:/* 100BASE */
597 sh_eth_write(ndev, 0x00000010, GECMR);
598 break;
599 case 1000: /* 1000BASE */
600 sh_eth_write(ndev, 0x00000020, GECMR);
601 break;
602 default:
603 break;
604 }
605}
606
607/* SH7757(GETHERC) */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000608static struct sh_eth_cpu_data sh7757_data_giga = {
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000609 .chip_reset = sh_eth_chip_reset_giga,
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000610 .set_duplex = sh_eth_set_duplex,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000611 .set_rate = sh_eth_set_rate_giga,
612
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400613 .register_type = SH_ETH_REG_GIGABIT,
614
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000615 .ecsr_value = ECSR_ICD | ECSR_MPD,
616 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
617 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
618
619 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400620 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
621 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
622 EESR_TDE | EESR_ECI,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000623 .fdr_value = 0x0000072f,
Sergei Shtylyov305a3382013-10-16 02:29:58 +0400624 .rmcr_value = RMCR_RNC,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000625
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000626 .irq_flags = IRQF_SHARED,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000627 .apr = 1,
628 .mpr = 1,
629 .tpauser = 1,
630 .bculr = 1,
631 .hw_swap = 1,
632 .rpadir = 1,
633 .rpadir_value = 2 << 16,
634 .no_trimd = 1,
635 .no_ade = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +0000636 .tsu = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000637};
638
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000639static void sh_eth_chip_reset(struct net_device *ndev)
640{
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000641 struct sh_eth_private *mdp = netdev_priv(ndev);
642
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000643 /* reset device */
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000644 sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000645 mdelay(1);
646}
647
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000648static void sh_eth_set_rate_gether(struct net_device *ndev)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000649{
650 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000651
652 switch (mdp->speed) {
653 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000654 sh_eth_write(ndev, GECMR_10, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000655 break;
656 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000657 sh_eth_write(ndev, GECMR_100, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000658 break;
659 case 1000: /* 1000BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000660 sh_eth_write(ndev, GECMR_1000, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000661 break;
662 default:
663 break;
664 }
665}
666
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000667/* SH7734 */
668static struct sh_eth_cpu_data sh7734_data = {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000669 .chip_reset = sh_eth_chip_reset,
670 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000671 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000672
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400673 .register_type = SH_ETH_REG_GIGABIT,
674
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000675 .ecsr_value = ECSR_ICD | ECSR_MPD,
676 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
677 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
678
679 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400680 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
681 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
682 EESR_TDE | EESR_ECI,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000683
684 .apr = 1,
685 .mpr = 1,
686 .tpauser = 1,
687 .bculr = 1,
688 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000689 .no_trimd = 1,
690 .no_ade = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000691 .tsu = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000692 .hw_crc = 1,
693 .select_mii = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000694};
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000695
696/* SH7763 */
697static struct sh_eth_cpu_data sh7763_data = {
698 .chip_reset = sh_eth_chip_reset,
699 .set_duplex = sh_eth_set_duplex,
700 .set_rate = sh_eth_set_rate_gether,
701
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400702 .register_type = SH_ETH_REG_GIGABIT,
703
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000704 .ecsr_value = ECSR_ICD | ECSR_MPD,
705 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
706 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
707
708 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300709 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
710 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000711 EESR_ECI,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000712
713 .apr = 1,
714 .mpr = 1,
715 .tpauser = 1,
716 .bculr = 1,
717 .hw_swap = 1,
718 .no_trimd = 1,
719 .no_ade = 1,
720 .tsu = 1,
721 .irq_flags = IRQF_SHARED,
722};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000723
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +0000724static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000725{
726 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000727
728 /* reset device */
729 sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
730 mdelay(1);
731
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000732 sh_eth_select_mii(ndev);
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000733}
734
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000735/* R8A7740 */
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +0000736static struct sh_eth_cpu_data r8a7740_data = {
737 .chip_reset = sh_eth_chip_reset_r8a7740,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000738 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +0000739 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000740
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400741 .register_type = SH_ETH_REG_GIGABIT,
742
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000743 .ecsr_value = ECSR_ICD | ECSR_MPD,
744 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
745 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
746
747 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400748 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
749 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
750 EESR_TDE | EESR_ECI,
Simon Hormancc235282013-10-10 14:51:16 +0900751 .fdr_value = 0x0000070f,
Sergei Shtylyov305a3382013-10-16 02:29:58 +0400752 .rmcr_value = RMCR_RNC,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000753
754 .apr = 1,
755 .mpr = 1,
756 .tpauser = 1,
757 .bculr = 1,
758 .hw_swap = 1,
Simon Hormancc235282013-10-10 14:51:16 +0900759 .rpadir = 1,
760 .rpadir_value = 2 << 16,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000761 .no_trimd = 1,
762 .no_ade = 1,
763 .tsu = 1,
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000764 .select_mii = 1,
Sergei Shtylyovac8025a2013-06-13 22:12:45 +0400765 .shift_rd0 = 1,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000766};
767
Simon Hormandb893472014-01-17 09:22:28 +0900768/* R7S72100 */
769static struct sh_eth_cpu_data r7s72100_data = {
770 .chip_reset = sh_eth_chip_reset,
771 .set_duplex = sh_eth_set_duplex,
772
773 .register_type = SH_ETH_REG_FAST_RZ,
774
775 .ecsr_value = ECSR_ICD,
776 .ecsipr_value = ECSIPR_ICDIP,
777 .eesipr_value = 0xff7f009f,
778
779 .tx_check = EESR_TC1 | EESR_FTC,
780 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
781 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
782 EESR_TDE | EESR_ECI,
783 .fdr_value = 0x0000070f,
784 .rmcr_value = RMCR_RNC,
785
786 .no_psr = 1,
787 .apr = 1,
788 .mpr = 1,
789 .tpauser = 1,
790 .hw_swap = 1,
791 .rpadir = 1,
792 .rpadir_value = 2 << 16,
793 .no_trimd = 1,
794 .no_ade = 1,
795 .hw_crc = 1,
796 .tsu = 1,
797 .shift_rd0 = 1,
798};
799
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +0000800static struct sh_eth_cpu_data sh7619_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400801 .register_type = SH_ETH_REG_FAST_SH3_SH2,
802
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000803 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
804
805 .apr = 1,
806 .mpr = 1,
807 .tpauser = 1,
808 .hw_swap = 1,
809};
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +0000810
811static struct sh_eth_cpu_data sh771x_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400812 .register_type = SH_ETH_REG_FAST_SH3_SH2,
813
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000814 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000815 .tsu = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000816};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000817
818static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
819{
820 if (!cd->ecsr_value)
821 cd->ecsr_value = DEFAULT_ECSR_INIT;
822
823 if (!cd->ecsipr_value)
824 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
825
826 if (!cd->fcftr_value)
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300827 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000828 DEFAULT_FIFO_F_D_RFD;
829
830 if (!cd->fdr_value)
831 cd->fdr_value = DEFAULT_FDR_INIT;
832
833 if (!cd->rmcr_value)
834 cd->rmcr_value = DEFAULT_RMCR_VALUE;
835
836 if (!cd->tx_check)
837 cd->tx_check = DEFAULT_TX_CHECK;
838
839 if (!cd->eesr_err_check)
840 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000841}
842
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000843static int sh_eth_check_reset(struct net_device *ndev)
844{
845 int ret = 0;
846 int cnt = 100;
847
848 while (cnt > 0) {
849 if (!(sh_eth_read(ndev, EDMR) & 0x3))
850 break;
851 mdelay(1);
852 cnt--;
853 }
Sergei Shtylyov9f8c4262013-06-05 23:54:01 +0400854 if (cnt <= 0) {
855 pr_err("Device reset failed\n");
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000856 ret = -ETIMEDOUT;
857 }
858 return ret;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000859}
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000860
861static int sh_eth_reset(struct net_device *ndev)
862{
863 struct sh_eth_private *mdp = netdev_priv(ndev);
864 int ret = 0;
865
Simon Hormandb893472014-01-17 09:22:28 +0900866 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000867 sh_eth_write(ndev, EDSR_ENALL, EDSR);
868 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
869 EDMR);
870
871 ret = sh_eth_check_reset(ndev);
872 if (ret)
873 goto out;
874
875 /* Table Init */
876 sh_eth_write(ndev, 0x0, TDLAR);
877 sh_eth_write(ndev, 0x0, TDFAR);
878 sh_eth_write(ndev, 0x0, TDFXR);
879 sh_eth_write(ndev, 0x0, TDFFR);
880 sh_eth_write(ndev, 0x0, RDLAR);
881 sh_eth_write(ndev, 0x0, RDFAR);
882 sh_eth_write(ndev, 0x0, RDFXR);
883 sh_eth_write(ndev, 0x0, RDFFR);
884
885 /* Reset HW CRC register */
886 if (mdp->cd->hw_crc)
887 sh_eth_write(ndev, 0x0, CSMR);
888
889 /* Select MII mode */
890 if (mdp->cd->select_mii)
891 sh_eth_select_mii(ndev);
892 } else {
893 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
894 EDMR);
895 mdelay(3);
896 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
897 EDMR);
898 }
899
900out:
901 return ret;
902}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000903
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000904#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000905static void sh_eth_set_receive_align(struct sk_buff *skb)
906{
907 int reserve;
908
909 reserve = SH4_SKB_RX_ALIGN - ((u32)skb->data & (SH4_SKB_RX_ALIGN - 1));
910 if (reserve)
911 skb_reserve(skb, reserve);
912}
913#else
914static void sh_eth_set_receive_align(struct sk_buff *skb)
915{
916 skb_reserve(skb, SH2_SH3_SKB_RX_ALIGN);
917}
918#endif
919
920
Yoshinori Sato71557a32008-08-06 19:49:00 -0400921/* CPU <-> EDMAC endian convert */
922static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
923{
924 switch (mdp->edmac_endian) {
925 case EDMAC_LITTLE_ENDIAN:
926 return cpu_to_le32(x);
927 case EDMAC_BIG_ENDIAN:
928 return cpu_to_be32(x);
929 }
930 return x;
931}
932
933static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
934{
935 switch (mdp->edmac_endian) {
936 case EDMAC_LITTLE_ENDIAN:
937 return le32_to_cpu(x);
938 case EDMAC_BIG_ENDIAN:
939 return be32_to_cpu(x);
940 }
941 return x;
942}
943
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300944/* Program the hardware MAC address from dev->dev_addr. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700945static void update_mac_address(struct net_device *ndev)
946{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000947 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300948 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
949 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000950 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300951 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700952}
953
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300954/* Get MAC address from SuperH MAC address register
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700955 *
956 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
957 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
958 * When you want use this device, you must set MAC address in bootloader.
959 *
960 */
Magnus Damm748031f2009-10-09 00:17:14 +0000961static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700962{
Magnus Damm748031f2009-10-09 00:17:14 +0000963 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
Joe Perchesd458cdf2013-10-01 19:04:40 -0700964 memcpy(ndev->dev_addr, mac, ETH_ALEN);
Magnus Damm748031f2009-10-09 00:17:14 +0000965 } else {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000966 ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
967 ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
968 ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
969 ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
970 ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
971 ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
Magnus Damm748031f2009-10-09 00:17:14 +0000972 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700973}
974
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000975static unsigned long sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
976{
Simon Hormandb893472014-01-17 09:22:28 +0900977 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000978 return EDTRR_TRNS_GETHER;
979 else
980 return EDTRR_TRNS_ETHER;
981}
982
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700983struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000984 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700985 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000986 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700987 u32 mmd_msk;/* MMD */
988 u32 mdo_msk;
989 u32 mdi_msk;
990 u32 mdc_msk;
991};
992
993/* PHY bit set */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000994static void bb_set(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700995{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000996 iowrite32(ioread32(addr) | msk, addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700997}
998
999/* PHY bit clear */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001000static void bb_clr(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001001{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001002 iowrite32((ioread32(addr) & ~msk), addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001003}
1004
1005/* PHY bit read */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001006static int bb_read(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001007{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001008 return (ioread32(addr) & msk) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001009}
1010
1011/* Data I/O pin control */
1012static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1013{
1014 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001015
1016 if (bitbang->set_gate)
1017 bitbang->set_gate(bitbang->addr);
1018
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001019 if (bit)
1020 bb_set(bitbang->addr, bitbang->mmd_msk);
1021 else
1022 bb_clr(bitbang->addr, bitbang->mmd_msk);
1023}
1024
1025/* Set bit data*/
1026static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1027{
1028 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1029
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001030 if (bitbang->set_gate)
1031 bitbang->set_gate(bitbang->addr);
1032
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001033 if (bit)
1034 bb_set(bitbang->addr, bitbang->mdo_msk);
1035 else
1036 bb_clr(bitbang->addr, bitbang->mdo_msk);
1037}
1038
1039/* Get bit data*/
1040static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1041{
1042 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001043
1044 if (bitbang->set_gate)
1045 bitbang->set_gate(bitbang->addr);
1046
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001047 return bb_read(bitbang->addr, bitbang->mdi_msk);
1048}
1049
1050/* MDC pin control */
1051static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1052{
1053 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1054
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001055 if (bitbang->set_gate)
1056 bitbang->set_gate(bitbang->addr);
1057
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001058 if (bit)
1059 bb_set(bitbang->addr, bitbang->mdc_msk);
1060 else
1061 bb_clr(bitbang->addr, bitbang->mdc_msk);
1062}
1063
1064/* mdio bus control struct */
1065static struct mdiobb_ops bb_ops = {
1066 .owner = THIS_MODULE,
1067 .set_mdc = sh_mdc_ctrl,
1068 .set_mdio_dir = sh_mmd_ctrl,
1069 .set_mdio_data = sh_set_mdio,
1070 .get_mdio_data = sh_get_mdio,
1071};
1072
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001073/* free skb and descriptor buffer */
1074static void sh_eth_ring_free(struct net_device *ndev)
1075{
1076 struct sh_eth_private *mdp = netdev_priv(ndev);
1077 int i;
1078
1079 /* Free Rx skb ringbuffer */
1080 if (mdp->rx_skbuff) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001081 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001082 if (mdp->rx_skbuff[i])
1083 dev_kfree_skb(mdp->rx_skbuff[i]);
1084 }
1085 }
1086 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001087 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001088
1089 /* Free Tx skb ringbuffer */
1090 if (mdp->tx_skbuff) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001091 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001092 if (mdp->tx_skbuff[i])
1093 dev_kfree_skb(mdp->tx_skbuff[i]);
1094 }
1095 }
1096 kfree(mdp->tx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001097 mdp->tx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001098}
1099
1100/* format skb and descriptor buffer */
1101static void sh_eth_ring_format(struct net_device *ndev)
1102{
1103 struct sh_eth_private *mdp = netdev_priv(ndev);
1104 int i;
1105 struct sk_buff *skb;
1106 struct sh_eth_rxdesc *rxdesc = NULL;
1107 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001108 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1109 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001110
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001111 mdp->cur_rx = 0;
1112 mdp->cur_tx = 0;
1113 mdp->dirty_rx = 0;
1114 mdp->dirty_tx = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001115
1116 memset(mdp->rx_ring, 0, rx_ringsize);
1117
1118 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001119 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001120 /* skb */
1121 mdp->rx_skbuff[i] = NULL;
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +00001122 skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001123 mdp->rx_skbuff[i] = skb;
1124 if (skb == NULL)
1125 break;
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001126 dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001127 DMA_FROM_DEVICE);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001128 sh_eth_set_receive_align(skb);
1129
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001130 /* RX descriptor */
1131 rxdesc = &mdp->rx_ring[i];
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001132 rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
Yoshinori Sato71557a32008-08-06 19:49:00 -04001133 rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001134
1135 /* The size of the buffer is 16 byte boundary. */
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001136 rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001137 /* Rx descriptor address set */
1138 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001139 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001140 if (sh_eth_is_gether(mdp) ||
1141 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001142 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001143 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001144 }
1145
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001146 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001147
1148 /* Mark the last entry as wrapping the ring. */
Yoshinori Sato71557a32008-08-06 19:49:00 -04001149 rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001150
1151 memset(mdp->tx_ring, 0, tx_ringsize);
1152
1153 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001154 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001155 mdp->tx_skbuff[i] = NULL;
1156 txdesc = &mdp->tx_ring[i];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001157 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001158 txdesc->buffer_length = 0;
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001159 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001160 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001161 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001162 if (sh_eth_is_gether(mdp) ||
1163 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001164 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001165 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001166 }
1167
Yoshinori Sato71557a32008-08-06 19:49:00 -04001168 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001169}
1170
1171/* Get skb and descriptor buffer */
1172static int sh_eth_ring_init(struct net_device *ndev)
1173{
1174 struct sh_eth_private *mdp = netdev_priv(ndev);
1175 int rx_ringsize, tx_ringsize, ret = 0;
1176
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001177 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001178 * card needs room to do 8 byte alignment, +2 so we can reserve
1179 * the first 2 bytes, and +16 gets room for the status word from the
1180 * card.
1181 */
1182 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1183 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001184 if (mdp->cd->rpadir)
1185 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001186
1187 /* Allocate RX and TX skb rings */
Joe Perchesb2adaca2013-02-03 17:43:58 +00001188 mdp->rx_skbuff = kmalloc_array(mdp->num_rx_ring,
1189 sizeof(*mdp->rx_skbuff), GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001190 if (!mdp->rx_skbuff) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001191 ret = -ENOMEM;
1192 return ret;
1193 }
1194
Joe Perchesb2adaca2013-02-03 17:43:58 +00001195 mdp->tx_skbuff = kmalloc_array(mdp->num_tx_ring,
1196 sizeof(*mdp->tx_skbuff), GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001197 if (!mdp->tx_skbuff) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001198 ret = -ENOMEM;
1199 goto skb_ring_free;
1200 }
1201
1202 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001203 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001204 mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001205 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001206 if (!mdp->rx_ring) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001207 ret = -ENOMEM;
1208 goto desc_ring_free;
1209 }
1210
1211 mdp->dirty_rx = 0;
1212
1213 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001214 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001215 mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001216 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001217 if (!mdp->tx_ring) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001218 ret = -ENOMEM;
1219 goto desc_ring_free;
1220 }
1221 return ret;
1222
1223desc_ring_free:
1224 /* free DMA buffer */
1225 dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
1226
1227skb_ring_free:
1228 /* Free Rx and Tx skb ring buffer */
1229 sh_eth_ring_free(ndev);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001230 mdp->tx_ring = NULL;
1231 mdp->rx_ring = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001232
1233 return ret;
1234}
1235
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001236static void sh_eth_free_dma_buffer(struct sh_eth_private *mdp)
1237{
1238 int ringsize;
1239
1240 if (mdp->rx_ring) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001241 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001242 dma_free_coherent(NULL, ringsize, mdp->rx_ring,
1243 mdp->rx_desc_dma);
1244 mdp->rx_ring = NULL;
1245 }
1246
1247 if (mdp->tx_ring) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001248 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001249 dma_free_coherent(NULL, ringsize, mdp->tx_ring,
1250 mdp->tx_desc_dma);
1251 mdp->tx_ring = NULL;
1252 }
1253}
1254
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001255static int sh_eth_dev_init(struct net_device *ndev, bool start)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001256{
1257 int ret = 0;
1258 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001259 u32 val;
1260
1261 /* Soft Reset */
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001262 ret = sh_eth_reset(ndev);
1263 if (ret)
1264 goto out;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001265
Simon Horman55754f12013-07-23 10:18:04 +09001266 if (mdp->cd->rmiimode)
1267 sh_eth_write(ndev, 0x1, RMIIMODE);
1268
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001269 /* Descriptor format */
1270 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001271 if (mdp->cd->rpadir)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001272 sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001273
1274 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001275 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001276
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001277#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001278 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001279 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001280 else
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001281#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001282 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001283
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001284 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001285 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1286 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001287
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001288 /* Frame recv control */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001289 sh_eth_write(ndev, mdp->cd->rmcr_value, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001290
Yoshihiro Shimoda2ecbb782012-06-26 19:59:58 +00001291 sh_eth_write(ndev, DESC_I_RINT8 | DESC_I_RINT5 | DESC_I_TINT2, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001292
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001293 if (mdp->cd->bculr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001294 sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001295
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001296 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001297
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001298 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001299 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001300
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001301 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001302 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1303 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001304
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001305 sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001306 if (start)
1307 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001308
1309 /* PAUSE Prohibition */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001310 val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001311 ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
1312
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001313 sh_eth_write(ndev, val, ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001314
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001315 if (mdp->cd->set_rate)
1316 mdp->cd->set_rate(ndev);
1317
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001318 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001319 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001320
1321 /* E-MAC Interrupt Enable register */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001322 if (start)
1323 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001324
1325 /* Set MAC address */
1326 update_mac_address(ndev);
1327
1328 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001329 if (mdp->cd->apr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001330 sh_eth_write(ndev, APR_AP, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001331 if (mdp->cd->mpr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001332 sh_eth_write(ndev, MPR_MP, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001333 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001334 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001335
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001336 if (start) {
1337 /* Setting the Rx mode will start the Rx process. */
1338 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001339
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001340 netif_start_queue(ndev);
1341 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001342
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001343out:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001344 return ret;
1345}
1346
1347/* free Tx skb function */
1348static int sh_eth_txfree(struct net_device *ndev)
1349{
1350 struct sh_eth_private *mdp = netdev_priv(ndev);
1351 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001352 int free_num = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001353 int entry = 0;
1354
1355 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001356 entry = mdp->dirty_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001357 txdesc = &mdp->tx_ring[entry];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001358 if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001359 break;
1360 /* Free the original skb. */
1361 if (mdp->tx_skbuff[entry]) {
Yoshihiro Shimoda31fcb992011-06-30 22:52:13 +00001362 dma_unmap_single(&ndev->dev, txdesc->addr,
1363 txdesc->buffer_length, DMA_TO_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001364 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1365 mdp->tx_skbuff[entry] = NULL;
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001366 free_num++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001367 }
Yoshinori Sato71557a32008-08-06 19:49:00 -04001368 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001369 if (entry >= mdp->num_tx_ring - 1)
Yoshinori Sato71557a32008-08-06 19:49:00 -04001370 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001371
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001372 ndev->stats.tx_packets++;
1373 ndev->stats.tx_bytes += txdesc->buffer_length;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001374 }
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001375 return free_num;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001376}
1377
1378/* Packet receive function */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001379static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001380{
1381 struct sh_eth_private *mdp = netdev_priv(ndev);
1382 struct sh_eth_rxdesc *rxdesc;
1383
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001384 int entry = mdp->cur_rx % mdp->num_rx_ring;
1385 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001386 struct sk_buff *skb;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001387 int exceeded = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001388 u16 pkt_len = 0;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001389 u32 desc_status;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001390
1391 rxdesc = &mdp->rx_ring[entry];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001392 while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
1393 desc_status = edmac_to_cpu(mdp, rxdesc->status);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001394 pkt_len = rxdesc->frame_length;
1395
1396 if (--boguscnt < 0)
1397 break;
1398
Sergei Shtylyov37191092013-06-19 23:30:23 +04001399 if (*quota <= 0) {
1400 exceeded = 1;
1401 break;
1402 }
1403 (*quota)--;
1404
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001405 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001406 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001407
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001408 /* In case of almost all GETHER/ETHERs, the Receive Frame State
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001409 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
Simon Hormandb893472014-01-17 09:22:28 +09001410 * bit 0. However, in case of the R8A7740, R8A779x, and
1411 * R7S72100 the RFS bits are from bit 25 to bit 16. So, the
1412 * driver needs right shifting by 16.
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001413 */
Sergei Shtylyovac8025a2013-06-13 22:12:45 +04001414 if (mdp->cd->shift_rd0)
1415 desc_status >>= 16;
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001416
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001417 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1418 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001419 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001420 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001421 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001422 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001423 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001424 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001425 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001426 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001427 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001428 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001429 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001430 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001431 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001432 } else {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001433 if (!mdp->cd->hw_swap)
1434 sh_eth_soft_swap(
1435 phys_to_virt(ALIGN(rxdesc->addr, 4)),
1436 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001437 skb = mdp->rx_skbuff[entry];
1438 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001439 if (mdp->cd->rpadir)
1440 skb_reserve(skb, NET_IP_ALIGN);
Kouei Abe7db8e0c2013-08-30 12:41:07 +09001441 dma_sync_single_for_cpu(&ndev->dev, rxdesc->addr,
1442 mdp->rx_buf_sz,
1443 DMA_FROM_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001444 skb_put(skb, pkt_len);
1445 skb->protocol = eth_type_trans(skb, ndev);
Sergei Shtylyova8e9fd02013-09-03 03:03:10 +04001446 netif_receive_skb(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001447 ndev->stats.rx_packets++;
1448 ndev->stats.rx_bytes += pkt_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001449 }
Yoshinori Sato71557a32008-08-06 19:49:00 -04001450 rxdesc->status |= cpu_to_edmac(mdp, RD_RACT);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001451 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001452 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001453 }
1454
1455 /* Refill the Rx ring buffers. */
1456 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001457 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001458 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001459 /* The size of the buffer is 16 byte boundary. */
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001460 rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001461
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001462 if (mdp->rx_skbuff[entry] == NULL) {
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +00001463 skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001464 mdp->rx_skbuff[entry] = skb;
1465 if (skb == NULL)
1466 break; /* Better luck next round. */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001467 dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001468 DMA_FROM_DEVICE);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001469 sh_eth_set_receive_align(skb);
1470
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001471 skb_checksum_none_assert(skb);
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001472 rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001473 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001474 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001475 rxdesc->status |=
Yoshinori Sato71557a32008-08-06 19:49:00 -04001476 cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001477 else
1478 rxdesc->status |=
Yoshinori Sato71557a32008-08-06 19:49:00 -04001479 cpu_to_edmac(mdp, RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001480 }
1481
1482 /* Restart Rx engine if stopped. */
1483 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001484 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001485 /* fix the values for the next receiving if RDE is set */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001486 if (intr_status & EESR_RDE) {
1487 u32 count = (sh_eth_read(ndev, RDFAR) -
1488 sh_eth_read(ndev, RDLAR)) >> 4;
1489
1490 mdp->cur_rx = count;
1491 mdp->dirty_rx = count;
1492 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001493 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001494 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001495
Sergei Shtylyov37191092013-06-19 23:30:23 +04001496 return exceeded;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001497}
1498
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001499static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001500{
1501 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001502 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
1503 ~(ECMR_RE | ECMR_TE), ECMR);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001504}
1505
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001506static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001507{
1508 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001509 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
1510 (ECMR_RE | ECMR_TE), ECMR);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001511}
1512
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001513/* error control function */
1514static void sh_eth_error(struct net_device *ndev, int intr_status)
1515{
1516 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001517 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001518 u32 link_stat;
1519 u32 mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001520
1521 if (intr_status & EESR_ECI) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001522 felic_stat = sh_eth_read(ndev, ECSR);
1523 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001524 if (felic_stat & ECSR_ICD)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001525 ndev->stats.tx_carrier_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001526 if (felic_stat & ECSR_LCHNG) {
1527 /* Link Changed */
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00001528 if (mdp->cd->no_psr || mdp->no_ether_link) {
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001529 goto ignore_link;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001530 } else {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001531 link_stat = (sh_eth_read(ndev, PSR));
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00001532 if (mdp->ether_link_active_low)
1533 link_stat = ~link_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001534 }
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001535 if (!(link_stat & PHY_ST_LINK)) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001536 sh_eth_rcv_snd_disable(ndev);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001537 } else {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001538 /* Link Up */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001539 sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001540 ~DMAC_M_ECI, EESIPR);
1541 /* clear int */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001542 sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001543 ECSR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001544 sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001545 DMAC_M_ECI, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001546 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001547 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001548 }
1549 }
1550 }
1551
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001552ignore_link:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001553 if (intr_status & EESR_TWB) {
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001554 /* Unused write back interrupt */
1555 if (intr_status & EESR_TABT) { /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001556 ndev->stats.tx_aborted_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001557 if (netif_msg_tx_err(mdp))
1558 dev_err(&ndev->dev, "Transmit Abort\n");
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001559 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001560 }
1561
1562 if (intr_status & EESR_RABT) {
1563 /* Receive Abort int */
1564 if (intr_status & EESR_RFRMER) {
1565 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001566 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001567 if (netif_msg_rx_err(mdp))
1568 dev_err(&ndev->dev, "Receive Abort\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001569 }
1570 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001571
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001572 if (intr_status & EESR_TDE) {
1573 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001574 ndev->stats.tx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001575 if (netif_msg_tx_err(mdp))
1576 dev_err(&ndev->dev, "Transmit Descriptor Empty\n");
1577 }
1578
1579 if (intr_status & EESR_TFE) {
1580 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001581 ndev->stats.tx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001582 if (netif_msg_tx_err(mdp))
1583 dev_err(&ndev->dev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001584 }
1585
1586 if (intr_status & EESR_RDE) {
1587 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001588 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001589
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001590 if (netif_msg_rx_err(mdp))
1591 dev_err(&ndev->dev, "Receive Descriptor Empty\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001592 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001593
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001594 if (intr_status & EESR_RFE) {
1595 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001596 ndev->stats.rx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001597 if (netif_msg_rx_err(mdp))
1598 dev_err(&ndev->dev, "Receive FIFO Overflow\n");
1599 }
1600
1601 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1602 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001603 ndev->stats.tx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001604 if (netif_msg_tx_err(mdp))
1605 dev_err(&ndev->dev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001606 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001607
1608 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1609 if (mdp->cd->no_ade)
1610 mask &= ~EESR_ADE;
1611 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001612 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001613 u32 edtrr = sh_eth_read(ndev, EDTRR);
Sergei Shtylyov090d5602014-01-11 02:41:49 +03001614
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001615 /* dmesg */
Sergei Shtylyov090d5602014-01-11 02:41:49 +03001616 dev_err(&ndev->dev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1617 intr_status, mdp->cur_tx, mdp->dirty_tx,
1618 (u32)ndev->state, edtrr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001619 /* dirty buffer free */
1620 sh_eth_txfree(ndev);
1621
1622 /* SH7712 BUG */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001623 if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001624 /* tx dma start */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001625 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001626 }
1627 /* wakeup */
1628 netif_wake_queue(ndev);
1629 }
1630}
1631
1632static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1633{
1634 struct net_device *ndev = netdev;
1635 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001636 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001637 irqreturn_t ret = IRQ_NONE;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001638 unsigned long intr_status, intr_enable;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001639
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001640 spin_lock(&mdp->lock);
1641
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001642 /* Get interrupt status */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001643 intr_status = sh_eth_read(ndev, EESR);
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001644 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1645 * enabled since it's the one that comes thru regardless of the mask,
1646 * and we need to fully handle it in sh_eth_error() in order to quench
1647 * it as it doesn't get cleared by just writing 1 to the ECI bit...
1648 */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001649 intr_enable = sh_eth_read(ndev, EESIPR);
1650 intr_status &= intr_enable | DMAC_M_ECI;
1651 if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001652 ret = IRQ_HANDLED;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001653 else
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001654 goto other_irq;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001655
Sergei Shtylyov37191092013-06-19 23:30:23 +04001656 if (intr_status & EESR_RX_CHECK) {
1657 if (napi_schedule_prep(&mdp->napi)) {
1658 /* Mask Rx interrupts */
1659 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1660 EESIPR);
1661 __napi_schedule(&mdp->napi);
1662 } else {
1663 dev_warn(&ndev->dev,
1664 "ignoring interrupt, status 0x%08lx, mask 0x%08lx.\n",
1665 intr_status, intr_enable);
1666 }
1667 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001668
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001669 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001670 if (intr_status & cd->tx_check) {
Sergei Shtylyov37191092013-06-19 23:30:23 +04001671 /* Clear Tx interrupts */
1672 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1673
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001674 sh_eth_txfree(ndev);
1675 netif_wake_queue(ndev);
1676 }
1677
Sergei Shtylyov37191092013-06-19 23:30:23 +04001678 if (intr_status & cd->eesr_err_check) {
1679 /* Clear error interrupts */
1680 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1681
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001682 sh_eth_error(ndev, intr_status);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001683 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001684
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001685other_irq:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001686 spin_unlock(&mdp->lock);
1687
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001688 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001689}
1690
Sergei Shtylyov37191092013-06-19 23:30:23 +04001691static int sh_eth_poll(struct napi_struct *napi, int budget)
1692{
1693 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1694 napi);
1695 struct net_device *ndev = napi->dev;
1696 int quota = budget;
1697 unsigned long intr_status;
1698
1699 for (;;) {
1700 intr_status = sh_eth_read(ndev, EESR);
1701 if (!(intr_status & EESR_RX_CHECK))
1702 break;
1703 /* Clear Rx interrupts */
1704 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1705
1706 if (sh_eth_rx(ndev, intr_status, &quota))
1707 goto out;
1708 }
1709
1710 napi_complete(napi);
1711
1712 /* Reenable Rx interrupts */
1713 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
1714out:
1715 return budget - quota;
1716}
1717
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001718/* PHY state control function */
1719static void sh_eth_adjust_link(struct net_device *ndev)
1720{
1721 struct sh_eth_private *mdp = netdev_priv(ndev);
1722 struct phy_device *phydev = mdp->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001723 int new_state = 0;
1724
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001725 if (phydev->link) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001726 if (phydev->duplex != mdp->duplex) {
1727 new_state = 1;
1728 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001729 if (mdp->cd->set_duplex)
1730 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001731 }
1732
1733 if (phydev->speed != mdp->speed) {
1734 new_state = 1;
1735 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001736 if (mdp->cd->set_rate)
1737 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001738 }
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001739 if (!mdp->link) {
Yoshihiro Shimoda91a56152011-07-05 20:33:51 +00001740 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001741 sh_eth_read(ndev, ECMR) & ~ECMR_TXF,
1742 ECMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001743 new_state = 1;
1744 mdp->link = phydev->link;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001745 if (mdp->cd->no_psr || mdp->no_ether_link)
1746 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001747 }
1748 } else if (mdp->link) {
1749 new_state = 1;
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001750 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001751 mdp->speed = 0;
1752 mdp->duplex = -1;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001753 if (mdp->cd->no_psr || mdp->no_ether_link)
1754 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001755 }
1756
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001757 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001758 phy_print_status(phydev);
1759}
1760
1761/* PHY init function */
1762static int sh_eth_phy_init(struct net_device *ndev)
1763{
1764 struct sh_eth_private *mdp = netdev_priv(ndev);
David S. Miller0a372eb2009-05-26 21:11:09 -07001765 char phy_id[MII_BUS_ID_SIZE + 3];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001766 struct phy_device *phydev = NULL;
1767
Kay Sieversfb28ad352008-11-10 13:55:14 -08001768 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001769 mdp->mii_bus->id, mdp->phy_id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001770
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001771 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001772 mdp->speed = 0;
1773 mdp->duplex = -1;
1774
1775 /* Try connect to PHY */
Joe Perchesc061b182010-08-23 18:20:03 +00001776 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
Florian Fainellif9a8f832013-01-14 00:52:52 +00001777 mdp->phy_interface);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001778 if (IS_ERR(phydev)) {
1779 dev_err(&ndev->dev, "phy_connect failed\n");
1780 return PTR_ERR(phydev);
1781 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001782
Sergei Shtylyov18be0992013-12-20 01:39:52 +03001783 dev_info(&ndev->dev, "attached PHY %d (IRQ %d) to driver %s\n",
1784 phydev->addr, phydev->irq, phydev->drv->name);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001785
1786 mdp->phydev = phydev;
1787
1788 return 0;
1789}
1790
1791/* PHY control start function */
1792static int sh_eth_phy_start(struct net_device *ndev)
1793{
1794 struct sh_eth_private *mdp = netdev_priv(ndev);
1795 int ret;
1796
1797 ret = sh_eth_phy_init(ndev);
1798 if (ret)
1799 return ret;
1800
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001801 phy_start(mdp->phydev);
1802
1803 return 0;
1804}
1805
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001806static int sh_eth_get_settings(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001807 struct ethtool_cmd *ecmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001808{
1809 struct sh_eth_private *mdp = netdev_priv(ndev);
1810 unsigned long flags;
1811 int ret;
1812
1813 spin_lock_irqsave(&mdp->lock, flags);
1814 ret = phy_ethtool_gset(mdp->phydev, ecmd);
1815 spin_unlock_irqrestore(&mdp->lock, flags);
1816
1817 return ret;
1818}
1819
1820static int sh_eth_set_settings(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001821 struct ethtool_cmd *ecmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001822{
1823 struct sh_eth_private *mdp = netdev_priv(ndev);
1824 unsigned long flags;
1825 int ret;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001826
1827 spin_lock_irqsave(&mdp->lock, flags);
1828
1829 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001830 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001831
1832 ret = phy_ethtool_sset(mdp->phydev, ecmd);
1833 if (ret)
1834 goto error_exit;
1835
1836 if (ecmd->duplex == DUPLEX_FULL)
1837 mdp->duplex = 1;
1838 else
1839 mdp->duplex = 0;
1840
1841 if (mdp->cd->set_duplex)
1842 mdp->cd->set_duplex(ndev);
1843
1844error_exit:
1845 mdelay(1);
1846
1847 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001848 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001849
1850 spin_unlock_irqrestore(&mdp->lock, flags);
1851
1852 return ret;
1853}
1854
1855static int sh_eth_nway_reset(struct net_device *ndev)
1856{
1857 struct sh_eth_private *mdp = netdev_priv(ndev);
1858 unsigned long flags;
1859 int ret;
1860
1861 spin_lock_irqsave(&mdp->lock, flags);
1862 ret = phy_start_aneg(mdp->phydev);
1863 spin_unlock_irqrestore(&mdp->lock, flags);
1864
1865 return ret;
1866}
1867
1868static u32 sh_eth_get_msglevel(struct net_device *ndev)
1869{
1870 struct sh_eth_private *mdp = netdev_priv(ndev);
1871 return mdp->msg_enable;
1872}
1873
1874static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
1875{
1876 struct sh_eth_private *mdp = netdev_priv(ndev);
1877 mdp->msg_enable = value;
1878}
1879
1880static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
1881 "rx_current", "tx_current",
1882 "rx_dirty", "tx_dirty",
1883};
1884#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
1885
1886static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
1887{
1888 switch (sset) {
1889 case ETH_SS_STATS:
1890 return SH_ETH_STATS_LEN;
1891 default:
1892 return -EOPNOTSUPP;
1893 }
1894}
1895
1896static void sh_eth_get_ethtool_stats(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001897 struct ethtool_stats *stats, u64 *data)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001898{
1899 struct sh_eth_private *mdp = netdev_priv(ndev);
1900 int i = 0;
1901
1902 /* device-specific stats */
1903 data[i++] = mdp->cur_rx;
1904 data[i++] = mdp->cur_tx;
1905 data[i++] = mdp->dirty_rx;
1906 data[i++] = mdp->dirty_tx;
1907}
1908
1909static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
1910{
1911 switch (stringset) {
1912 case ETH_SS_STATS:
1913 memcpy(data, *sh_eth_gstrings_stats,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001914 sizeof(sh_eth_gstrings_stats));
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001915 break;
1916 }
1917}
1918
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001919static void sh_eth_get_ringparam(struct net_device *ndev,
1920 struct ethtool_ringparam *ring)
1921{
1922 struct sh_eth_private *mdp = netdev_priv(ndev);
1923
1924 ring->rx_max_pending = RX_RING_MAX;
1925 ring->tx_max_pending = TX_RING_MAX;
1926 ring->rx_pending = mdp->num_rx_ring;
1927 ring->tx_pending = mdp->num_tx_ring;
1928}
1929
1930static int sh_eth_set_ringparam(struct net_device *ndev,
1931 struct ethtool_ringparam *ring)
1932{
1933 struct sh_eth_private *mdp = netdev_priv(ndev);
1934 int ret;
1935
1936 if (ring->tx_pending > TX_RING_MAX ||
1937 ring->rx_pending > RX_RING_MAX ||
1938 ring->tx_pending < TX_RING_MIN ||
1939 ring->rx_pending < RX_RING_MIN)
1940 return -EINVAL;
1941 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
1942 return -EINVAL;
1943
1944 if (netif_running(ndev)) {
1945 netif_tx_disable(ndev);
1946 /* Disable interrupts by clearing the interrupt mask. */
1947 sh_eth_write(ndev, 0x0000, EESIPR);
1948 /* Stop the chip's Tx and Rx processes. */
1949 sh_eth_write(ndev, 0, EDTRR);
1950 sh_eth_write(ndev, 0, EDRRR);
1951 synchronize_irq(ndev->irq);
1952 }
1953
1954 /* Free all the skbuffs in the Rx queue. */
1955 sh_eth_ring_free(ndev);
1956 /* Free DMA buffer */
1957 sh_eth_free_dma_buffer(mdp);
1958
1959 /* Set new parameters */
1960 mdp->num_rx_ring = ring->rx_pending;
1961 mdp->num_tx_ring = ring->tx_pending;
1962
1963 ret = sh_eth_ring_init(ndev);
1964 if (ret < 0) {
1965 dev_err(&ndev->dev, "%s: sh_eth_ring_init failed.\n", __func__);
1966 return ret;
1967 }
1968 ret = sh_eth_dev_init(ndev, false);
1969 if (ret < 0) {
1970 dev_err(&ndev->dev, "%s: sh_eth_dev_init failed.\n", __func__);
1971 return ret;
1972 }
1973
1974 if (netif_running(ndev)) {
1975 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
1976 /* Setting the Rx mode will start the Rx process. */
1977 sh_eth_write(ndev, EDRRR_R, EDRRR);
1978 netif_wake_queue(ndev);
1979 }
1980
1981 return 0;
1982}
1983
stephen hemminger9b07be42012-01-04 12:59:49 +00001984static const struct ethtool_ops sh_eth_ethtool_ops = {
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001985 .get_settings = sh_eth_get_settings,
1986 .set_settings = sh_eth_set_settings,
stephen hemminger9b07be42012-01-04 12:59:49 +00001987 .nway_reset = sh_eth_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001988 .get_msglevel = sh_eth_get_msglevel,
1989 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00001990 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001991 .get_strings = sh_eth_get_strings,
1992 .get_ethtool_stats = sh_eth_get_ethtool_stats,
1993 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001994 .get_ringparam = sh_eth_get_ringparam,
1995 .set_ringparam = sh_eth_set_ringparam,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001996};
1997
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001998/* network device open function */
1999static int sh_eth_open(struct net_device *ndev)
2000{
2001 int ret = 0;
2002 struct sh_eth_private *mdp = netdev_priv(ndev);
2003
Magnus Dammbcd51492009-10-09 00:20:04 +00002004 pm_runtime_get_sync(&mdp->pdev->dev);
2005
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002006 napi_enable(&mdp->napi);
2007
Joe Perchesa0607fd2009-11-18 23:29:17 -08002008 ret = request_irq(ndev->irq, sh_eth_interrupt,
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00002009 mdp->cd->irq_flags, ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002010 if (ret) {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002011 dev_err(&ndev->dev, "Can not assign IRQ number\n");
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002012 goto out_napi_off;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002013 }
2014
2015 /* Descriptor set */
2016 ret = sh_eth_ring_init(ndev);
2017 if (ret)
2018 goto out_free_irq;
2019
2020 /* device init */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002021 ret = sh_eth_dev_init(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002022 if (ret)
2023 goto out_free_irq;
2024
2025 /* PHY control start*/
2026 ret = sh_eth_phy_start(ndev);
2027 if (ret)
2028 goto out_free_irq;
2029
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002030 return ret;
2031
2032out_free_irq:
2033 free_irq(ndev->irq, ndev);
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002034out_napi_off:
2035 napi_disable(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002036 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002037 return ret;
2038}
2039
2040/* Timeout function */
2041static void sh_eth_tx_timeout(struct net_device *ndev)
2042{
2043 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002044 struct sh_eth_rxdesc *rxdesc;
2045 int i;
2046
2047 netif_stop_queue(ndev);
2048
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002049 if (netif_msg_timer(mdp)) {
2050 dev_err(&ndev->dev, "%s: transmit timed out, status %8.8x, resetting...\n",
2051 ndev->name, (int)sh_eth_read(ndev, EESR));
2052 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002053
2054 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002055 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002056
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002057 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002058 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002059 rxdesc = &mdp->rx_ring[i];
2060 rxdesc->status = 0;
2061 rxdesc->addr = 0xBADF00D0;
2062 if (mdp->rx_skbuff[i])
2063 dev_kfree_skb(mdp->rx_skbuff[i]);
2064 mdp->rx_skbuff[i] = NULL;
2065 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002066 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002067 if (mdp->tx_skbuff[i])
2068 dev_kfree_skb(mdp->tx_skbuff[i]);
2069 mdp->tx_skbuff[i] = NULL;
2070 }
2071
2072 /* device init */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002073 sh_eth_dev_init(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002074}
2075
2076/* Packet transmit function */
2077static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2078{
2079 struct sh_eth_private *mdp = netdev_priv(ndev);
2080 struct sh_eth_txdesc *txdesc;
2081 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00002082 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002083
2084 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002085 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002086 if (!sh_eth_txfree(ndev)) {
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002087 if (netif_msg_tx_queued(mdp))
2088 dev_warn(&ndev->dev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002089 netif_stop_queue(ndev);
2090 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00002091 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002092 }
2093 }
2094 spin_unlock_irqrestore(&mdp->lock, flags);
2095
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002096 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002097 mdp->tx_skbuff[entry] = skb;
2098 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002099 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002100 if (!mdp->cd->hw_swap)
2101 sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
2102 skb->len + 2);
Yoshihiro Shimoda31fcb992011-06-30 22:52:13 +00002103 txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
2104 DMA_TO_DEVICE);
Sergei Shtylyov730c8c62014-02-14 03:05:42 +03002105 if (skb->len < ETH_ZLEN)
2106 txdesc->buffer_length = ETH_ZLEN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002107 else
2108 txdesc->buffer_length = skb->len;
2109
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002110 if (entry >= mdp->num_tx_ring - 1)
Yoshinori Sato71557a32008-08-06 19:49:00 -04002111 txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002112 else
Yoshinori Sato71557a32008-08-06 19:49:00 -04002113 txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002114
2115 mdp->cur_tx++;
2116
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002117 if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
2118 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09002119
Patrick McHardy6ed10652009-06-23 06:03:08 +00002120 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002121}
2122
2123/* device close function */
2124static int sh_eth_close(struct net_device *ndev)
2125{
2126 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002127
2128 netif_stop_queue(ndev);
2129
2130 /* Disable interrupts by clearing the interrupt mask. */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002131 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002132
2133 /* Stop the chip's Tx and Rx processes. */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002134 sh_eth_write(ndev, 0, EDTRR);
2135 sh_eth_write(ndev, 0, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002136
2137 /* PHY Disconnect */
2138 if (mdp->phydev) {
2139 phy_stop(mdp->phydev);
2140 phy_disconnect(mdp->phydev);
2141 }
2142
2143 free_irq(ndev->irq, ndev);
2144
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002145 napi_disable(&mdp->napi);
2146
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002147 /* Free all the skbuffs in the Rx queue. */
2148 sh_eth_ring_free(ndev);
2149
2150 /* free DMA buffer */
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00002151 sh_eth_free_dma_buffer(mdp);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002152
Magnus Dammbcd51492009-10-09 00:20:04 +00002153 pm_runtime_put_sync(&mdp->pdev->dev);
2154
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002155 return 0;
2156}
2157
2158static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2159{
2160 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002161
Simon Hormandb893472014-01-17 09:22:28 +09002162 if (sh_eth_is_rz_fast_ether(mdp))
2163 return &ndev->stats;
2164
Magnus Dammbcd51492009-10-09 00:20:04 +00002165 pm_runtime_get_sync(&mdp->pdev->dev);
2166
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002167 ndev->stats.tx_dropped += sh_eth_read(ndev, TROCR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002168 sh_eth_write(ndev, 0, TROCR); /* (write clear) */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002169 ndev->stats.collisions += sh_eth_read(ndev, CDCR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002170 sh_eth_write(ndev, 0, CDCR); /* (write clear) */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002171 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, LCCR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002172 sh_eth_write(ndev, 0, LCCR); /* (write clear) */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002173 if (sh_eth_is_gether(mdp)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002174 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CERCR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002175 sh_eth_write(ndev, 0, CERCR); /* (write clear) */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002176 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CEECR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002177 sh_eth_write(ndev, 0, CEECR); /* (write clear) */
2178 } else {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002179 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CNDCR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002180 sh_eth_write(ndev, 0, CNDCR); /* (write clear) */
2181 }
Magnus Dammbcd51492009-10-09 00:20:04 +00002182 pm_runtime_put_sync(&mdp->pdev->dev);
2183
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002184 return &ndev->stats;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002185}
2186
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002187/* ioctl to device function */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002188static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002189{
2190 struct sh_eth_private *mdp = netdev_priv(ndev);
2191 struct phy_device *phydev = mdp->phydev;
2192
2193 if (!netif_running(ndev))
2194 return -EINVAL;
2195
2196 if (!phydev)
2197 return -ENODEV;
2198
Richard Cochran28b04112010-07-17 08:48:55 +00002199 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002200}
2201
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002202/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
2203static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
2204 int entry)
2205{
2206 return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
2207}
2208
2209static u32 sh_eth_tsu_get_post_mask(int entry)
2210{
2211 return 0x0f << (28 - ((entry % 8) * 4));
2212}
2213
2214static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2215{
2216 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2217}
2218
2219static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2220 int entry)
2221{
2222 struct sh_eth_private *mdp = netdev_priv(ndev);
2223 u32 tmp;
2224 void *reg_offset;
2225
2226 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2227 tmp = ioread32(reg_offset);
2228 iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
2229}
2230
2231static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2232 int entry)
2233{
2234 struct sh_eth_private *mdp = netdev_priv(ndev);
2235 u32 post_mask, ref_mask, tmp;
2236 void *reg_offset;
2237
2238 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2239 post_mask = sh_eth_tsu_get_post_mask(entry);
2240 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2241
2242 tmp = ioread32(reg_offset);
2243 iowrite32(tmp & ~post_mask, reg_offset);
2244
2245 /* If other port enables, the function returns "true" */
2246 return tmp & ref_mask;
2247}
2248
2249static int sh_eth_tsu_busy(struct net_device *ndev)
2250{
2251 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2252 struct sh_eth_private *mdp = netdev_priv(ndev);
2253
2254 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2255 udelay(10);
2256 timeout--;
2257 if (timeout <= 0) {
2258 dev_err(&ndev->dev, "%s: timeout\n", __func__);
2259 return -ETIMEDOUT;
2260 }
2261 }
2262
2263 return 0;
2264}
2265
2266static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2267 const u8 *addr)
2268{
2269 u32 val;
2270
2271 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2272 iowrite32(val, reg);
2273 if (sh_eth_tsu_busy(ndev) < 0)
2274 return -EBUSY;
2275
2276 val = addr[4] << 8 | addr[5];
2277 iowrite32(val, reg + 4);
2278 if (sh_eth_tsu_busy(ndev) < 0)
2279 return -EBUSY;
2280
2281 return 0;
2282}
2283
2284static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2285{
2286 u32 val;
2287
2288 val = ioread32(reg);
2289 addr[0] = (val >> 24) & 0xff;
2290 addr[1] = (val >> 16) & 0xff;
2291 addr[2] = (val >> 8) & 0xff;
2292 addr[3] = val & 0xff;
2293 val = ioread32(reg + 4);
2294 addr[4] = (val >> 8) & 0xff;
2295 addr[5] = val & 0xff;
2296}
2297
2298
2299static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2300{
2301 struct sh_eth_private *mdp = netdev_priv(ndev);
2302 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2303 int i;
2304 u8 c_addr[ETH_ALEN];
2305
2306 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2307 sh_eth_tsu_read_entry(reg_offset, c_addr);
dingtianhongc4bde292013-12-30 15:41:17 +08002308 if (ether_addr_equal(addr, c_addr))
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002309 return i;
2310 }
2311
2312 return -ENOENT;
2313}
2314
2315static int sh_eth_tsu_find_empty(struct net_device *ndev)
2316{
2317 u8 blank[ETH_ALEN];
2318 int entry;
2319
2320 memset(blank, 0, sizeof(blank));
2321 entry = sh_eth_tsu_find_entry(ndev, blank);
2322 return (entry < 0) ? -ENOMEM : entry;
2323}
2324
2325static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2326 int entry)
2327{
2328 struct sh_eth_private *mdp = netdev_priv(ndev);
2329 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2330 int ret;
2331 u8 blank[ETH_ALEN];
2332
2333 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2334 ~(1 << (31 - entry)), TSU_TEN);
2335
2336 memset(blank, 0, sizeof(blank));
2337 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2338 if (ret < 0)
2339 return ret;
2340 return 0;
2341}
2342
2343static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2344{
2345 struct sh_eth_private *mdp = netdev_priv(ndev);
2346 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2347 int i, ret;
2348
2349 if (!mdp->cd->tsu)
2350 return 0;
2351
2352 i = sh_eth_tsu_find_entry(ndev, addr);
2353 if (i < 0) {
2354 /* No entry found, create one */
2355 i = sh_eth_tsu_find_empty(ndev);
2356 if (i < 0)
2357 return -ENOMEM;
2358 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2359 if (ret < 0)
2360 return ret;
2361
2362 /* Enable the entry */
2363 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2364 (1 << (31 - i)), TSU_TEN);
2365 }
2366
2367 /* Entry found or created, enable POST */
2368 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2369
2370 return 0;
2371}
2372
2373static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2374{
2375 struct sh_eth_private *mdp = netdev_priv(ndev);
2376 int i, ret;
2377
2378 if (!mdp->cd->tsu)
2379 return 0;
2380
2381 i = sh_eth_tsu_find_entry(ndev, addr);
2382 if (i) {
2383 /* Entry found */
2384 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2385 goto done;
2386
2387 /* Disable the entry if both ports was disabled */
2388 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2389 if (ret < 0)
2390 return ret;
2391 }
2392done:
2393 return 0;
2394}
2395
2396static int sh_eth_tsu_purge_all(struct net_device *ndev)
2397{
2398 struct sh_eth_private *mdp = netdev_priv(ndev);
2399 int i, ret;
2400
2401 if (unlikely(!mdp->cd->tsu))
2402 return 0;
2403
2404 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2405 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2406 continue;
2407
2408 /* Disable the entry if both ports was disabled */
2409 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2410 if (ret < 0)
2411 return ret;
2412 }
2413
2414 return 0;
2415}
2416
2417static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2418{
2419 struct sh_eth_private *mdp = netdev_priv(ndev);
2420 u8 addr[ETH_ALEN];
2421 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2422 int i;
2423
2424 if (unlikely(!mdp->cd->tsu))
2425 return;
2426
2427 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2428 sh_eth_tsu_read_entry(reg_offset, addr);
2429 if (is_multicast_ether_addr(addr))
2430 sh_eth_tsu_del_entry(ndev, addr);
2431 }
2432}
2433
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002434/* Multicast reception directions set */
2435static void sh_eth_set_multicast_list(struct net_device *ndev)
2436{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002437 struct sh_eth_private *mdp = netdev_priv(ndev);
2438 u32 ecmr_bits;
2439 int mcast_all = 0;
2440 unsigned long flags;
2441
2442 spin_lock_irqsave(&mdp->lock, flags);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002443 /* Initial condition is MCT = 1, PRM = 0.
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002444 * Depending on ndev->flags, set PRM or clear MCT
2445 */
2446 ecmr_bits = (sh_eth_read(ndev, ECMR) & ~ECMR_PRM) | ECMR_MCT;
2447
2448 if (!(ndev->flags & IFF_MULTICAST)) {
2449 sh_eth_tsu_purge_mcast(ndev);
2450 mcast_all = 1;
2451 }
2452 if (ndev->flags & IFF_ALLMULTI) {
2453 sh_eth_tsu_purge_mcast(ndev);
2454 ecmr_bits &= ~ECMR_MCT;
2455 mcast_all = 1;
2456 }
2457
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002458 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002459 sh_eth_tsu_purge_all(ndev);
2460 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2461 } else if (mdp->cd->tsu) {
2462 struct netdev_hw_addr *ha;
2463 netdev_for_each_mc_addr(ha, ndev) {
2464 if (mcast_all && is_multicast_ether_addr(ha->addr))
2465 continue;
2466
2467 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2468 if (!mcast_all) {
2469 sh_eth_tsu_purge_mcast(ndev);
2470 ecmr_bits &= ~ECMR_MCT;
2471 mcast_all = 1;
2472 }
2473 }
2474 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002475 } else {
2476 /* Normal, unicast/broadcast-only mode. */
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002477 ecmr_bits = (ecmr_bits & ~ECMR_PRM) | ECMR_MCT;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002478 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002479
2480 /* update the ethernet mode */
2481 sh_eth_write(ndev, ecmr_bits, ECMR);
2482
2483 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002484}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002485
2486static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2487{
2488 if (!mdp->port)
2489 return TSU_VTAG0;
2490 else
2491 return TSU_VTAG1;
2492}
2493
Patrick McHardy80d5c362013-04-19 02:04:28 +00002494static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2495 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002496{
2497 struct sh_eth_private *mdp = netdev_priv(ndev);
2498 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2499
2500 if (unlikely(!mdp->cd->tsu))
2501 return -EPERM;
2502
2503 /* No filtering if vid = 0 */
2504 if (!vid)
2505 return 0;
2506
2507 mdp->vlan_num_ids++;
2508
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002509 /* The controller has one VLAN tag HW filter. So, if the filter is
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002510 * already enabled, the driver disables it and the filte
2511 */
2512 if (mdp->vlan_num_ids > 1) {
2513 /* disable VLAN filter */
2514 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2515 return 0;
2516 }
2517
2518 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2519 vtag_reg_index);
2520
2521 return 0;
2522}
2523
Patrick McHardy80d5c362013-04-19 02:04:28 +00002524static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2525 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002526{
2527 struct sh_eth_private *mdp = netdev_priv(ndev);
2528 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2529
2530 if (unlikely(!mdp->cd->tsu))
2531 return -EPERM;
2532
2533 /* No filtering if vid = 0 */
2534 if (!vid)
2535 return 0;
2536
2537 mdp->vlan_num_ids--;
2538 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2539
2540 return 0;
2541}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002542
2543/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002544static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002545{
Simon Hormandb893472014-01-17 09:22:28 +09002546 if (sh_eth_is_rz_fast_ether(mdp)) {
2547 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2548 return;
2549 }
2550
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002551 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
2552 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
2553 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
2554 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
2555 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
2556 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
2557 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
2558 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
2559 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
2560 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002561 if (sh_eth_is_gether(mdp)) {
2562 sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
2563 sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
2564 } else {
2565 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
2566 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
2567 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002568 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
2569 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
2570 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2571 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
2572 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
2573 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
2574 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002575}
2576
2577/* MDIO bus release function */
2578static int sh_mdio_release(struct net_device *ndev)
2579{
2580 struct mii_bus *bus = dev_get_drvdata(&ndev->dev);
2581
2582 /* unregister mdio bus */
2583 mdiobus_unregister(bus);
2584
2585 /* remove mdio bus info from net_device */
2586 dev_set_drvdata(&ndev->dev, NULL);
2587
2588 /* free bitbang info */
2589 free_mdio_bitbang(bus);
2590
2591 return 0;
2592}
2593
2594/* MDIO bus init function */
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002595static int sh_mdio_init(struct net_device *ndev, int id,
2596 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002597{
2598 int ret, i;
2599 struct bb_info *bitbang;
2600 struct sh_eth_private *mdp = netdev_priv(ndev);
2601
2602 /* create bit control struct for PHY */
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002603 bitbang = devm_kzalloc(&ndev->dev, sizeof(struct bb_info),
2604 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002605 if (!bitbang) {
2606 ret = -ENOMEM;
2607 goto out;
2608 }
2609
2610 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00002611 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002612 bitbang->set_gate = pd->set_mdio_gate;
Sergei Shtylyovdfed5e72013-03-21 10:37:54 +00002613 bitbang->mdi_msk = PIR_MDI;
2614 bitbang->mdo_msk = PIR_MDO;
2615 bitbang->mmd_msk = PIR_MMD;
2616 bitbang->mdc_msk = PIR_MDC;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002617 bitbang->ctrl.ops = &bb_ops;
2618
Stefan Weilc2e07b32010-08-03 19:44:52 +02002619 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002620 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
2621 if (!mdp->mii_bus) {
2622 ret = -ENOMEM;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002623 goto out;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002624 }
2625
2626 /* Hook up MII support for ethtool */
2627 mdp->mii_bus->name = "sh_mii";
Lennert Buytenhek18ee49d2008-10-01 15:41:33 +00002628 mdp->mii_bus->parent = &ndev->dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00002629 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002630 mdp->pdev->name, id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002631
2632 /* PHY IRQ */
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002633 mdp->mii_bus->irq = devm_kzalloc(&ndev->dev,
2634 sizeof(int) * PHY_MAX_ADDR,
2635 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002636 if (!mdp->mii_bus->irq) {
2637 ret = -ENOMEM;
2638 goto out_free_bus;
2639 }
2640
2641 for (i = 0; i < PHY_MAX_ADDR; i++)
2642 mdp->mii_bus->irq[i] = PHY_POLL;
Sergei Shtylyov18be0992013-12-20 01:39:52 +03002643 if (pd->phy_irq > 0)
2644 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002645
YOSHIFUJI Hideaki / 吉藤英明8f6352f2012-11-02 04:45:07 +00002646 /* register mdio bus */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002647 ret = mdiobus_register(mdp->mii_bus);
2648 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002649 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002650
2651 dev_set_drvdata(&ndev->dev, mdp->mii_bus);
2652
2653 return 0;
2654
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002655out_free_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07002656 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002657
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002658out:
2659 return ret;
2660}
2661
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002662static const u16 *sh_eth_get_register_offset(int register_type)
2663{
2664 const u16 *reg_offset = NULL;
2665
2666 switch (register_type) {
2667 case SH_ETH_REG_GIGABIT:
2668 reg_offset = sh_eth_offset_gigabit;
2669 break;
Simon Hormandb893472014-01-17 09:22:28 +09002670 case SH_ETH_REG_FAST_RZ:
2671 reg_offset = sh_eth_offset_fast_rz;
2672 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00002673 case SH_ETH_REG_FAST_RCAR:
2674 reg_offset = sh_eth_offset_fast_rcar;
2675 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002676 case SH_ETH_REG_FAST_SH4:
2677 reg_offset = sh_eth_offset_fast_sh4;
2678 break;
2679 case SH_ETH_REG_FAST_SH3_SH2:
2680 reg_offset = sh_eth_offset_fast_sh3_sh2;
2681 break;
2682 default:
Nobuhiro Iwamatsu14c33262013-03-20 22:46:55 +00002683 pr_err("Unknown register type (%d)\n", register_type);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002684 break;
2685 }
2686
2687 return reg_offset;
2688}
2689
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002690static const struct net_device_ops sh_eth_netdev_ops = {
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002691 .ndo_open = sh_eth_open,
2692 .ndo_stop = sh_eth_close,
2693 .ndo_start_xmit = sh_eth_start_xmit,
2694 .ndo_get_stats = sh_eth_get_stats,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002695 .ndo_tx_timeout = sh_eth_tx_timeout,
2696 .ndo_do_ioctl = sh_eth_do_ioctl,
2697 .ndo_validate_addr = eth_validate_addr,
2698 .ndo_set_mac_address = eth_mac_addr,
2699 .ndo_change_mtu = eth_change_mtu,
2700};
2701
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002702static const struct net_device_ops sh_eth_netdev_ops_tsu = {
2703 .ndo_open = sh_eth_open,
2704 .ndo_stop = sh_eth_close,
2705 .ndo_start_xmit = sh_eth_start_xmit,
2706 .ndo_get_stats = sh_eth_get_stats,
2707 .ndo_set_rx_mode = sh_eth_set_multicast_list,
2708 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
2709 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
2710 .ndo_tx_timeout = sh_eth_tx_timeout,
2711 .ndo_do_ioctl = sh_eth_do_ioctl,
2712 .ndo_validate_addr = eth_validate_addr,
2713 .ndo_set_mac_address = eth_mac_addr,
2714 .ndo_change_mtu = eth_change_mtu,
2715};
2716
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002717#ifdef CONFIG_OF
2718static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
2719{
2720 struct device_node *np = dev->of_node;
2721 struct sh_eth_plat_data *pdata;
2722 struct device_node *phy;
2723 const char *mac_addr;
2724
2725 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
2726 if (!pdata)
2727 return NULL;
2728
2729 pdata->phy_interface = of_get_phy_mode(np);
2730
2731 phy = of_parse_phandle(np, "phy-handle", 0);
2732 if (of_property_read_u32(phy, "reg", &pdata->phy))
2733 return NULL;
2734 pdata->phy_irq = irq_of_parse_and_map(phy, 0);
2735
2736 mac_addr = of_get_mac_address(np);
2737 if (mac_addr)
2738 memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
2739
2740 pdata->no_ether_link =
2741 of_property_read_bool(np, "renesas,no-ether-link");
2742 pdata->ether_link_active_low =
2743 of_property_read_bool(np, "renesas,ether-link-active-low");
2744
2745 return pdata;
2746}
2747
2748static const struct of_device_id sh_eth_match_table[] = {
2749 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
2750 { .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
2751 { .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
2752 { .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
2753 { .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
2754 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
2755 { }
2756};
2757MODULE_DEVICE_TABLE(of, sh_eth_match_table);
2758#else
2759static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
2760{
2761 return NULL;
2762}
2763#endif
2764
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002765static int sh_eth_drv_probe(struct platform_device *pdev)
2766{
Kuninori Morimoto9c386572010-08-19 00:39:45 -07002767 int ret, devno = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002768 struct resource *res;
2769 struct net_device *ndev = NULL;
Kuninori Morimotoec0d7552011-06-23 16:02:38 +00002770 struct sh_eth_private *mdp = NULL;
Jingoo Han0b76b862013-08-30 14:00:11 +09002771 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002772 const struct platform_device_id *id = platform_get_device_id(pdev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002773
2774 /* get base addr */
2775 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2776 if (unlikely(res == NULL)) {
2777 dev_err(&pdev->dev, "invalid resource\n");
2778 ret = -EINVAL;
2779 goto out;
2780 }
2781
2782 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
2783 if (!ndev) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002784 ret = -ENOMEM;
2785 goto out;
2786 }
2787
2788 /* The sh Ether-specific entries in the device structure. */
2789 ndev->base_addr = res->start;
2790 devno = pdev->id;
2791 if (devno < 0)
2792 devno = 0;
2793
2794 ndev->dma = -1;
roel kluincc3c0802008-09-10 19:22:44 +02002795 ret = platform_get_irq(pdev, 0);
2796 if (ret < 0) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002797 ret = -ENODEV;
2798 goto out_release;
2799 }
roel kluincc3c0802008-09-10 19:22:44 +02002800 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002801
2802 SET_NETDEV_DEV(ndev, &pdev->dev);
2803
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002804 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002805 mdp->num_tx_ring = TX_RING_SIZE;
2806 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002807 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
2808 if (IS_ERR(mdp->addr)) {
2809 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00002810 goto out_release;
2811 }
2812
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002813 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00002814 mdp->pdev = pdev;
2815 pm_runtime_enable(&pdev->dev);
2816 pm_runtime_resume(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002817
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002818 if (pdev->dev.of_node)
2819 pd = sh_eth_parse_dt(&pdev->dev);
Sergei Shtylyov3b4c5cb2013-10-30 23:30:19 +03002820 if (!pd) {
2821 dev_err(&pdev->dev, "no platform data\n");
2822 ret = -EINVAL;
2823 goto out_release;
2824 }
2825
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002826 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04002827 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00002828 mdp->phy_interface = pd->phy_interface;
Yoshinori Sato71557a32008-08-06 19:49:00 -04002829 /* EDMAC endian */
2830 mdp->edmac_endian = pd->edmac_endian;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00002831 mdp->no_ether_link = pd->no_ether_link;
2832 mdp->ether_link_active_low = pd->ether_link_active_low;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002833
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002834 /* set cpu data */
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002835 if (id) {
2836 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
2837 } else {
2838 const struct of_device_id *match;
2839
2840 match = of_match_device(of_match_ptr(sh_eth_match_table),
2841 &pdev->dev);
2842 mdp->cd = (struct sh_eth_cpu_data *)match->data;
2843 }
Sergei Shtylyova3153d82013-08-18 03:11:28 +04002844 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002845 sh_eth_set_default_cpu_data(mdp->cd);
2846
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002847 /* set function */
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002848 if (mdp->cd->tsu)
2849 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
2850 else
2851 ndev->netdev_ops = &sh_eth_netdev_ops;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002852 SET_ETHTOOL_OPS(ndev, &sh_eth_ethtool_ops);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002853 ndev->watchdog_timeo = TX_TIMEOUT;
2854
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002855 /* debug message level */
2856 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002857
2858 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00002859 read_mac_address(ndev, pd->mac_addr);
Sergei Shtylyovff6e7222013-04-29 09:49:42 +00002860 if (!is_valid_ether_addr(ndev->dev_addr)) {
2861 dev_warn(&pdev->dev,
2862 "no valid MAC address supplied, using a random one.\n");
2863 eth_hw_addr_random(ndev);
2864 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002865
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00002866 /* ioremap the TSU registers */
2867 if (mdp->cd->tsu) {
2868 struct resource *rtsu;
2869 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002870 mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
2871 if (IS_ERR(mdp->tsu_addr)) {
2872 ret = PTR_ERR(mdp->tsu_addr);
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00002873 goto out_release;
2874 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002875 mdp->port = devno % 2;
Patrick McHardyf6469682013-04-19 02:04:27 +00002876 ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00002877 }
2878
Yoshihiro Shimoda150647f2012-02-15 17:54:56 +00002879 /* initialize first or needed device */
2880 if (!devno || pd->needs_init) {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002881 if (mdp->cd->chip_reset)
2882 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002883
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00002884 if (mdp->cd->tsu) {
2885 /* TSU init (Init only)*/
2886 sh_eth_tsu_init(mdp);
2887 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002888 }
2889
Sergei Shtylyov37191092013-06-19 23:30:23 +04002890 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
2891
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002892 /* network device register */
2893 ret = register_netdev(ndev);
2894 if (ret)
Sergei Shtylyov37191092013-06-19 23:30:23 +04002895 goto out_napi_del;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002896
2897 /* mdio bus init */
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002898 ret = sh_mdio_init(ndev, pdev->id, pd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002899 if (ret)
2900 goto out_unregister;
2901
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002902 /* print device information */
H Hartley Sweeten6cd9b492009-12-29 20:10:35 -08002903 pr_info("Base address at 0x%x, %pM, IRQ %d.\n",
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002904 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002905
2906 platform_set_drvdata(pdev, ndev);
2907
2908 return ret;
2909
2910out_unregister:
2911 unregister_netdev(ndev);
2912
Sergei Shtylyov37191092013-06-19 23:30:23 +04002913out_napi_del:
2914 netif_napi_del(&mdp->napi);
2915
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002916out_release:
2917 /* net_dev free */
2918 if (ndev)
2919 free_netdev(ndev);
2920
2921out:
2922 return ret;
2923}
2924
2925static int sh_eth_drv_remove(struct platform_device *pdev)
2926{
2927 struct net_device *ndev = platform_get_drvdata(pdev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04002928 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002929
2930 sh_mdio_release(ndev);
2931 unregister_netdev(ndev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04002932 netif_napi_del(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002933 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002934 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002935
2936 return 0;
2937}
2938
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00002939#ifdef CONFIG_PM
Magnus Dammbcd51492009-10-09 00:20:04 +00002940static int sh_eth_runtime_nop(struct device *dev)
2941{
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002942 /* Runtime PM callback shared between ->runtime_suspend()
Magnus Dammbcd51492009-10-09 00:20:04 +00002943 * and ->runtime_resume(). Simply returns success.
2944 *
2945 * This driver re-initializes all registers after
2946 * pm_runtime_get_sync() anyway so there is no need
2947 * to save and restore registers here.
2948 */
2949 return 0;
2950}
2951
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00002952static const struct dev_pm_ops sh_eth_dev_pm_ops = {
Magnus Dammbcd51492009-10-09 00:20:04 +00002953 .runtime_suspend = sh_eth_runtime_nop,
2954 .runtime_resume = sh_eth_runtime_nop,
2955};
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00002956#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
2957#else
2958#define SH_ETH_PM_OPS NULL
2959#endif
Magnus Dammbcd51492009-10-09 00:20:04 +00002960
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002961static struct platform_device_id sh_eth_id_table[] = {
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00002962 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00002963 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +00002964 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00002965 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
Sergei Shtylyov24549e22013-06-07 13:59:21 +00002966 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
2967 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00002968 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
Simon Hormandb893472014-01-17 09:22:28 +09002969 { "r7s72100-ether", (kernel_ulong_t)&r7s72100_data },
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +00002970 { "r8a7740-gether", (kernel_ulong_t)&r8a7740_data },
Sergei Shtylyov589ebde2013-06-07 14:05:59 +00002971 { "r8a777x-ether", (kernel_ulong_t)&r8a777x_data },
Sergei Shtylyov94a12b12013-12-08 02:59:18 +03002972 { "r8a7790-ether", (kernel_ulong_t)&r8a779x_data },
2973 { "r8a7791-ether", (kernel_ulong_t)&r8a779x_data },
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002974 { }
2975};
2976MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
2977
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002978static struct platform_driver sh_eth_driver = {
2979 .probe = sh_eth_drv_probe,
2980 .remove = sh_eth_drv_remove,
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002981 .id_table = sh_eth_id_table,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002982 .driver = {
2983 .name = CARDNAME,
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00002984 .pm = SH_ETH_PM_OPS,
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002985 .of_match_table = of_match_ptr(sh_eth_match_table),
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002986 },
2987};
2988
Axel Lindb62f682011-11-27 16:44:17 +00002989module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002990
2991MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
2992MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
2993MODULE_LICENSE("GPL v2");