Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2017 Pengutronix, Juergen Borleis <kernel@pengutronix.de> |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or |
| 5 | * modify it under the terms of the GNU General Public License |
| 6 | * version 2, as published by the Free Software Foundation. |
| 7 | * |
| 8 | * This program is distributed in the hope that it will be useful, |
| 9 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 10 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 11 | * GNU General Public License for more details. |
| 12 | * |
| 13 | */ |
| 14 | #include <linux/kernel.h> |
| 15 | #include <linux/module.h> |
| 16 | #include <linux/gpio/consumer.h> |
| 17 | #include <linux/regmap.h> |
| 18 | #include <linux/mutex.h> |
| 19 | #include <linux/mii.h> |
Egil Hjelmeland | 4d6a78b | 2017-09-19 10:09:24 +0200 | [diff] [blame] | 20 | #include <linux/phy.h> |
Egil Hjelmeland | d99a86a | 2017-10-10 14:49:53 +0200 | [diff] [blame] | 21 | #include <linux/if_bridge.h> |
Egil Hjelmeland | 0620427 | 2017-10-20 12:19:10 +0200 | [diff] [blame] | 22 | #include <linux/etherdevice.h> |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 23 | |
| 24 | #include "lan9303.h" |
| 25 | |
Egil Hjelmeland | a368ca5 | 2017-08-05 13:05:47 +0200 | [diff] [blame] | 26 | #define LAN9303_NUM_PORTS 3 |
| 27 | |
Egil Hjelmeland | ab78acb | 2017-07-30 19:58:54 +0200 | [diff] [blame] | 28 | /* 13.2 System Control and Status Registers |
| 29 | * Multiply register number by 4 to get address offset. |
| 30 | */ |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 31 | #define LAN9303_CHIP_REV 0x14 |
| 32 | # define LAN9303_CHIP_ID 0x9303 |
| 33 | #define LAN9303_IRQ_CFG 0x15 |
| 34 | # define LAN9303_IRQ_CFG_IRQ_ENABLE BIT(8) |
| 35 | # define LAN9303_IRQ_CFG_IRQ_POL BIT(4) |
| 36 | # define LAN9303_IRQ_CFG_IRQ_TYPE BIT(0) |
| 37 | #define LAN9303_INT_STS 0x16 |
| 38 | # define LAN9303_INT_STS_PHY_INT2 BIT(27) |
| 39 | # define LAN9303_INT_STS_PHY_INT1 BIT(26) |
| 40 | #define LAN9303_INT_EN 0x17 |
| 41 | # define LAN9303_INT_EN_PHY_INT2_EN BIT(27) |
| 42 | # define LAN9303_INT_EN_PHY_INT1_EN BIT(26) |
| 43 | #define LAN9303_HW_CFG 0x1D |
| 44 | # define LAN9303_HW_CFG_READY BIT(27) |
| 45 | # define LAN9303_HW_CFG_AMDX_EN_PORT2 BIT(26) |
| 46 | # define LAN9303_HW_CFG_AMDX_EN_PORT1 BIT(25) |
| 47 | #define LAN9303_PMI_DATA 0x29 |
| 48 | #define LAN9303_PMI_ACCESS 0x2A |
| 49 | # define LAN9303_PMI_ACCESS_PHY_ADDR(x) (((x) & 0x1f) << 11) |
| 50 | # define LAN9303_PMI_ACCESS_MIIRINDA(x) (((x) & 0x1f) << 6) |
| 51 | # define LAN9303_PMI_ACCESS_MII_BUSY BIT(0) |
| 52 | # define LAN9303_PMI_ACCESS_MII_WRITE BIT(1) |
| 53 | #define LAN9303_MANUAL_FC_1 0x68 |
| 54 | #define LAN9303_MANUAL_FC_2 0x69 |
| 55 | #define LAN9303_MANUAL_FC_0 0x6a |
| 56 | #define LAN9303_SWITCH_CSR_DATA 0x6b |
| 57 | #define LAN9303_SWITCH_CSR_CMD 0x6c |
| 58 | #define LAN9303_SWITCH_CSR_CMD_BUSY BIT(31) |
| 59 | #define LAN9303_SWITCH_CSR_CMD_RW BIT(30) |
| 60 | #define LAN9303_SWITCH_CSR_CMD_LANES (BIT(19) | BIT(18) | BIT(17) | BIT(16)) |
| 61 | #define LAN9303_VIRT_PHY_BASE 0x70 |
| 62 | #define LAN9303_VIRT_SPECIAL_CTRL 0x77 |
Egil Hjelmeland | 4d6a78b | 2017-09-19 10:09:24 +0200 | [diff] [blame] | 63 | #define LAN9303_VIRT_SPECIAL_TURBO BIT(10) /*Turbo MII Enable*/ |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 64 | |
Egil Hjelmeland | ab78acb | 2017-07-30 19:58:54 +0200 | [diff] [blame] | 65 | /*13.4 Switch Fabric Control and Status Registers |
| 66 | * Accessed indirectly via SWITCH_CSR_CMD, SWITCH_CSR_DATA. |
| 67 | */ |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 68 | #define LAN9303_SW_DEV_ID 0x0000 |
| 69 | #define LAN9303_SW_RESET 0x0001 |
| 70 | #define LAN9303_SW_RESET_RESET BIT(0) |
| 71 | #define LAN9303_SW_IMR 0x0004 |
| 72 | #define LAN9303_SW_IPR 0x0005 |
| 73 | #define LAN9303_MAC_VER_ID_0 0x0400 |
| 74 | #define LAN9303_MAC_RX_CFG_0 0x0401 |
| 75 | # define LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES BIT(1) |
| 76 | # define LAN9303_MAC_RX_CFG_X_RX_ENABLE BIT(0) |
| 77 | #define LAN9303_MAC_RX_UNDSZE_CNT_0 0x0410 |
| 78 | #define LAN9303_MAC_RX_64_CNT_0 0x0411 |
| 79 | #define LAN9303_MAC_RX_127_CNT_0 0x0412 |
| 80 | #define LAN9303_MAC_RX_255_CNT_0 0x413 |
| 81 | #define LAN9303_MAC_RX_511_CNT_0 0x0414 |
| 82 | #define LAN9303_MAC_RX_1023_CNT_0 0x0415 |
| 83 | #define LAN9303_MAC_RX_MAX_CNT_0 0x0416 |
| 84 | #define LAN9303_MAC_RX_OVRSZE_CNT_0 0x0417 |
| 85 | #define LAN9303_MAC_RX_PKTOK_CNT_0 0x0418 |
| 86 | #define LAN9303_MAC_RX_CRCERR_CNT_0 0x0419 |
| 87 | #define LAN9303_MAC_RX_MULCST_CNT_0 0x041a |
| 88 | #define LAN9303_MAC_RX_BRDCST_CNT_0 0x041b |
| 89 | #define LAN9303_MAC_RX_PAUSE_CNT_0 0x041c |
| 90 | #define LAN9303_MAC_RX_FRAG_CNT_0 0x041d |
| 91 | #define LAN9303_MAC_RX_JABB_CNT_0 0x041e |
| 92 | #define LAN9303_MAC_RX_ALIGN_CNT_0 0x041f |
| 93 | #define LAN9303_MAC_RX_PKTLEN_CNT_0 0x0420 |
| 94 | #define LAN9303_MAC_RX_GOODPKTLEN_CNT_0 0x0421 |
| 95 | #define LAN9303_MAC_RX_SYMBL_CNT_0 0x0422 |
| 96 | #define LAN9303_MAC_RX_CTLFRM_CNT_0 0x0423 |
| 97 | |
| 98 | #define LAN9303_MAC_TX_CFG_0 0x0440 |
| 99 | # define LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT (21 << 2) |
| 100 | # define LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE BIT(1) |
| 101 | # define LAN9303_MAC_TX_CFG_X_TX_ENABLE BIT(0) |
| 102 | #define LAN9303_MAC_TX_DEFER_CNT_0 0x0451 |
| 103 | #define LAN9303_MAC_TX_PAUSE_CNT_0 0x0452 |
| 104 | #define LAN9303_MAC_TX_PKTOK_CNT_0 0x0453 |
| 105 | #define LAN9303_MAC_TX_64_CNT_0 0x0454 |
| 106 | #define LAN9303_MAC_TX_127_CNT_0 0x0455 |
| 107 | #define LAN9303_MAC_TX_255_CNT_0 0x0456 |
| 108 | #define LAN9303_MAC_TX_511_CNT_0 0x0457 |
| 109 | #define LAN9303_MAC_TX_1023_CNT_0 0x0458 |
| 110 | #define LAN9303_MAC_TX_MAX_CNT_0 0x0459 |
| 111 | #define LAN9303_MAC_TX_UNDSZE_CNT_0 0x045a |
| 112 | #define LAN9303_MAC_TX_PKTLEN_CNT_0 0x045c |
| 113 | #define LAN9303_MAC_TX_BRDCST_CNT_0 0x045d |
| 114 | #define LAN9303_MAC_TX_MULCST_CNT_0 0x045e |
| 115 | #define LAN9303_MAC_TX_LATECOL_0 0x045f |
| 116 | #define LAN9303_MAC_TX_EXCOL_CNT_0 0x0460 |
| 117 | #define LAN9303_MAC_TX_SNGLECOL_CNT_0 0x0461 |
| 118 | #define LAN9303_MAC_TX_MULTICOL_CNT_0 0x0462 |
| 119 | #define LAN9303_MAC_TX_TOTALCOL_CNT_0 0x0463 |
| 120 | |
| 121 | #define LAN9303_MAC_VER_ID_1 0x0800 |
| 122 | #define LAN9303_MAC_RX_CFG_1 0x0801 |
| 123 | #define LAN9303_MAC_TX_CFG_1 0x0840 |
| 124 | #define LAN9303_MAC_VER_ID_2 0x0c00 |
| 125 | #define LAN9303_MAC_RX_CFG_2 0x0c01 |
| 126 | #define LAN9303_MAC_TX_CFG_2 0x0c40 |
| 127 | #define LAN9303_SWE_ALR_CMD 0x1800 |
Egil Hjelmeland | ab33534 | 2017-10-20 12:19:09 +0200 | [diff] [blame] | 128 | # define LAN9303_ALR_CMD_MAKE_ENTRY BIT(2) |
| 129 | # define LAN9303_ALR_CMD_GET_FIRST BIT(1) |
| 130 | # define LAN9303_ALR_CMD_GET_NEXT BIT(0) |
| 131 | #define LAN9303_SWE_ALR_WR_DAT_0 0x1801 |
| 132 | #define LAN9303_SWE_ALR_WR_DAT_1 0x1802 |
| 133 | # define LAN9303_ALR_DAT1_VALID BIT(26) |
| 134 | # define LAN9303_ALR_DAT1_END_OF_TABL BIT(25) |
| 135 | # define LAN9303_ALR_DAT1_AGE_OVERRID BIT(25) |
| 136 | # define LAN9303_ALR_DAT1_STATIC BIT(24) |
| 137 | # define LAN9303_ALR_DAT1_PORT_BITOFFS 16 |
| 138 | # define LAN9303_ALR_DAT1_PORT_MASK (7 << LAN9303_ALR_DAT1_PORT_BITOFFS) |
| 139 | #define LAN9303_SWE_ALR_RD_DAT_0 0x1805 |
| 140 | #define LAN9303_SWE_ALR_RD_DAT_1 0x1806 |
| 141 | #define LAN9303_SWE_ALR_CMD_STS 0x1808 |
| 142 | # define ALR_STS_MAKE_PEND BIT(0) |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 143 | #define LAN9303_SWE_VLAN_CMD 0x180b |
| 144 | # define LAN9303_SWE_VLAN_CMD_RNW BIT(5) |
| 145 | # define LAN9303_SWE_VLAN_CMD_PVIDNVLAN BIT(4) |
| 146 | #define LAN9303_SWE_VLAN_WR_DATA 0x180c |
| 147 | #define LAN9303_SWE_VLAN_RD_DATA 0x180e |
| 148 | # define LAN9303_SWE_VLAN_MEMBER_PORT2 BIT(17) |
| 149 | # define LAN9303_SWE_VLAN_UNTAG_PORT2 BIT(16) |
| 150 | # define LAN9303_SWE_VLAN_MEMBER_PORT1 BIT(15) |
| 151 | # define LAN9303_SWE_VLAN_UNTAG_PORT1 BIT(14) |
| 152 | # define LAN9303_SWE_VLAN_MEMBER_PORT0 BIT(13) |
| 153 | # define LAN9303_SWE_VLAN_UNTAG_PORT0 BIT(12) |
| 154 | #define LAN9303_SWE_VLAN_CMD_STS 0x1810 |
| 155 | #define LAN9303_SWE_GLB_INGRESS_CFG 0x1840 |
Egil Hjelmeland | 2aee430 | 2017-11-10 12:54:34 +0100 | [diff] [blame] | 156 | # define LAN9303_SWE_GLB_INGR_IGMP_TRAP BIT(7) |
| 157 | # define LAN9303_SWE_GLB_INGR_IGMP_PORT(p) BIT(10 + p) |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 158 | #define LAN9303_SWE_PORT_STATE 0x1843 |
| 159 | # define LAN9303_SWE_PORT_STATE_FORWARDING_PORT2 (0) |
| 160 | # define LAN9303_SWE_PORT_STATE_LEARNING_PORT2 BIT(5) |
| 161 | # define LAN9303_SWE_PORT_STATE_BLOCKING_PORT2 BIT(4) |
| 162 | # define LAN9303_SWE_PORT_STATE_FORWARDING_PORT1 (0) |
| 163 | # define LAN9303_SWE_PORT_STATE_LEARNING_PORT1 BIT(3) |
| 164 | # define LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 BIT(2) |
| 165 | # define LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 (0) |
| 166 | # define LAN9303_SWE_PORT_STATE_LEARNING_PORT0 BIT(1) |
| 167 | # define LAN9303_SWE_PORT_STATE_BLOCKING_PORT0 BIT(0) |
Egil Hjelmeland | d99a86a | 2017-10-10 14:49:53 +0200 | [diff] [blame] | 168 | # define LAN9303_SWE_PORT_STATE_DISABLED_PORT0 (3) |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 169 | #define LAN9303_SWE_PORT_MIRROR 0x1846 |
| 170 | # define LAN9303_SWE_PORT_MIRROR_SNIFF_ALL BIT(8) |
| 171 | # define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT2 BIT(7) |
| 172 | # define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT1 BIT(6) |
| 173 | # define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 BIT(5) |
| 174 | # define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 BIT(4) |
| 175 | # define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 BIT(3) |
| 176 | # define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT0 BIT(2) |
| 177 | # define LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING BIT(1) |
| 178 | # define LAN9303_SWE_PORT_MIRROR_ENABLE_TX_MIRRORING BIT(0) |
Egil Hjelmeland | d99a86a | 2017-10-10 14:49:53 +0200 | [diff] [blame] | 179 | # define LAN9303_SWE_PORT_MIRROR_DISABLED 0 |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 180 | #define LAN9303_SWE_INGRESS_PORT_TYPE 0x1847 |
Egil Hjelmeland | f7e3bfa | 2017-10-10 14:49:52 +0200 | [diff] [blame] | 181 | #define LAN9303_SWE_INGRESS_PORT_TYPE_VLAN 3 |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 182 | #define LAN9303_BM_CFG 0x1c00 |
| 183 | #define LAN9303_BM_EGRSS_PORT_TYPE 0x1c0c |
| 184 | # define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT2 (BIT(17) | BIT(16)) |
| 185 | # define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT1 (BIT(9) | BIT(8)) |
| 186 | # define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0 (BIT(1) | BIT(0)) |
| 187 | |
Egil Hjelmeland | 451d3ca | 2017-08-05 13:05:46 +0200 | [diff] [blame] | 188 | #define LAN9303_SWITCH_PORT_REG(port, reg0) (0x400 * (port) + (reg0)) |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 189 | |
| 190 | /* the built-in PHYs are of type LAN911X */ |
| 191 | #define MII_LAN911X_SPECIAL_MODES 0x12 |
| 192 | #define MII_LAN911X_SPECIAL_CONTROL_STATUS 0x1f |
| 193 | |
| 194 | static const struct regmap_range lan9303_valid_regs[] = { |
| 195 | regmap_reg_range(0x14, 0x17), /* misc, interrupt */ |
| 196 | regmap_reg_range(0x19, 0x19), /* endian test */ |
| 197 | regmap_reg_range(0x1d, 0x1d), /* hardware config */ |
| 198 | regmap_reg_range(0x23, 0x24), /* general purpose timer */ |
| 199 | regmap_reg_range(0x27, 0x27), /* counter */ |
| 200 | regmap_reg_range(0x29, 0x2a), /* PMI index regs */ |
| 201 | regmap_reg_range(0x68, 0x6a), /* flow control */ |
| 202 | regmap_reg_range(0x6b, 0x6c), /* switch fabric indirect regs */ |
| 203 | regmap_reg_range(0x6d, 0x6f), /* misc */ |
| 204 | regmap_reg_range(0x70, 0x77), /* virtual phy */ |
| 205 | regmap_reg_range(0x78, 0x7a), /* GPIO */ |
| 206 | regmap_reg_range(0x7c, 0x7e), /* MAC & reset */ |
| 207 | regmap_reg_range(0x80, 0xb7), /* switch fabric direct regs (wr only) */ |
| 208 | }; |
| 209 | |
| 210 | static const struct regmap_range lan9303_reserved_ranges[] = { |
| 211 | regmap_reg_range(0x00, 0x13), |
| 212 | regmap_reg_range(0x18, 0x18), |
| 213 | regmap_reg_range(0x1a, 0x1c), |
| 214 | regmap_reg_range(0x1e, 0x22), |
| 215 | regmap_reg_range(0x25, 0x26), |
| 216 | regmap_reg_range(0x28, 0x28), |
| 217 | regmap_reg_range(0x2b, 0x67), |
| 218 | regmap_reg_range(0x7b, 0x7b), |
| 219 | regmap_reg_range(0x7f, 0x7f), |
| 220 | regmap_reg_range(0xb8, 0xff), |
| 221 | }; |
| 222 | |
| 223 | const struct regmap_access_table lan9303_register_set = { |
| 224 | .yes_ranges = lan9303_valid_regs, |
| 225 | .n_yes_ranges = ARRAY_SIZE(lan9303_valid_regs), |
| 226 | .no_ranges = lan9303_reserved_ranges, |
| 227 | .n_no_ranges = ARRAY_SIZE(lan9303_reserved_ranges), |
| 228 | }; |
| 229 | EXPORT_SYMBOL(lan9303_register_set); |
| 230 | |
| 231 | static int lan9303_read(struct regmap *regmap, unsigned int offset, u32 *reg) |
| 232 | { |
| 233 | int ret, i; |
| 234 | |
| 235 | /* we can lose arbitration for the I2C case, because the device |
| 236 | * tries to detect and read an external EEPROM after reset and acts as |
| 237 | * a master on the shared I2C bus itself. This conflicts with our |
| 238 | * attempts to access the device as a slave at the same moment. |
| 239 | */ |
| 240 | for (i = 0; i < 5; i++) { |
| 241 | ret = regmap_read(regmap, offset, reg); |
| 242 | if (!ret) |
| 243 | return 0; |
| 244 | if (ret != -EAGAIN) |
| 245 | break; |
| 246 | msleep(500); |
| 247 | } |
| 248 | |
| 249 | return -EIO; |
| 250 | } |
| 251 | |
Egil Hjelmeland | 5c13e07 | 2017-12-13 15:42:50 +0100 | [diff] [blame] | 252 | static int lan9303_read_wait(struct lan9303 *chip, int offset, u32 mask) |
| 253 | { |
| 254 | int i; |
| 255 | |
| 256 | for (i = 0; i < 25; i++) { |
| 257 | u32 reg; |
| 258 | int ret; |
| 259 | |
| 260 | ret = lan9303_read(chip->regmap, offset, ®); |
| 261 | if (ret) { |
| 262 | dev_err(chip->dev, "%s failed to read offset %d: %d\n", |
| 263 | __func__, offset, ret); |
| 264 | return ret; |
| 265 | } |
| 266 | if (!(reg & mask)) |
| 267 | return 0; |
| 268 | usleep_range(1000, 2000); |
| 269 | } |
| 270 | |
| 271 | return -ETIMEDOUT; |
| 272 | } |
| 273 | |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 274 | static int lan9303_virt_phy_reg_read(struct lan9303 *chip, int regnum) |
| 275 | { |
| 276 | int ret; |
| 277 | u32 val; |
| 278 | |
| 279 | if (regnum > MII_EXPANSION) |
| 280 | return -EINVAL; |
| 281 | |
| 282 | ret = lan9303_read(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, &val); |
| 283 | if (ret) |
| 284 | return ret; |
| 285 | |
| 286 | return val & 0xffff; |
| 287 | } |
| 288 | |
| 289 | static int lan9303_virt_phy_reg_write(struct lan9303 *chip, int regnum, u16 val) |
| 290 | { |
| 291 | if (regnum > MII_EXPANSION) |
| 292 | return -EINVAL; |
| 293 | |
| 294 | return regmap_write(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, val); |
| 295 | } |
| 296 | |
Egil Hjelmeland | 9e866e5 | 2017-07-30 19:58:55 +0200 | [diff] [blame] | 297 | static int lan9303_indirect_phy_wait_for_completion(struct lan9303 *chip) |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 298 | { |
Egil Hjelmeland | 5c13e07 | 2017-12-13 15:42:50 +0100 | [diff] [blame] | 299 | return lan9303_read_wait(chip, LAN9303_PMI_ACCESS, |
| 300 | LAN9303_PMI_ACCESS_MII_BUSY); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 301 | } |
| 302 | |
Egil Hjelmeland | 9e866e5 | 2017-07-30 19:58:55 +0200 | [diff] [blame] | 303 | static int lan9303_indirect_phy_read(struct lan9303 *chip, int addr, int regnum) |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 304 | { |
| 305 | int ret; |
| 306 | u32 val; |
| 307 | |
| 308 | val = LAN9303_PMI_ACCESS_PHY_ADDR(addr); |
| 309 | val |= LAN9303_PMI_ACCESS_MIIRINDA(regnum); |
| 310 | |
| 311 | mutex_lock(&chip->indirect_mutex); |
| 312 | |
Egil Hjelmeland | 9e866e5 | 2017-07-30 19:58:55 +0200 | [diff] [blame] | 313 | ret = lan9303_indirect_phy_wait_for_completion(chip); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 314 | if (ret) |
| 315 | goto on_error; |
| 316 | |
| 317 | /* start the MII read cycle */ |
| 318 | ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, val); |
| 319 | if (ret) |
| 320 | goto on_error; |
| 321 | |
Egil Hjelmeland | 9e866e5 | 2017-07-30 19:58:55 +0200 | [diff] [blame] | 322 | ret = lan9303_indirect_phy_wait_for_completion(chip); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 323 | if (ret) |
| 324 | goto on_error; |
| 325 | |
| 326 | /* read the result of this operation */ |
| 327 | ret = lan9303_read(chip->regmap, LAN9303_PMI_DATA, &val); |
| 328 | if (ret) |
| 329 | goto on_error; |
| 330 | |
| 331 | mutex_unlock(&chip->indirect_mutex); |
| 332 | |
| 333 | return val & 0xffff; |
| 334 | |
| 335 | on_error: |
| 336 | mutex_unlock(&chip->indirect_mutex); |
| 337 | return ret; |
| 338 | } |
| 339 | |
Egil Hjelmeland | 9e866e5 | 2017-07-30 19:58:55 +0200 | [diff] [blame] | 340 | static int lan9303_indirect_phy_write(struct lan9303 *chip, int addr, |
| 341 | int regnum, u16 val) |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 342 | { |
| 343 | int ret; |
| 344 | u32 reg; |
| 345 | |
| 346 | reg = LAN9303_PMI_ACCESS_PHY_ADDR(addr); |
| 347 | reg |= LAN9303_PMI_ACCESS_MIIRINDA(regnum); |
| 348 | reg |= LAN9303_PMI_ACCESS_MII_WRITE; |
| 349 | |
| 350 | mutex_lock(&chip->indirect_mutex); |
| 351 | |
Egil Hjelmeland | 9e866e5 | 2017-07-30 19:58:55 +0200 | [diff] [blame] | 352 | ret = lan9303_indirect_phy_wait_for_completion(chip); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 353 | if (ret) |
| 354 | goto on_error; |
| 355 | |
| 356 | /* write the data first... */ |
| 357 | ret = regmap_write(chip->regmap, LAN9303_PMI_DATA, val); |
| 358 | if (ret) |
| 359 | goto on_error; |
| 360 | |
| 361 | /* ...then start the MII write cycle */ |
| 362 | ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, reg); |
| 363 | |
| 364 | on_error: |
| 365 | mutex_unlock(&chip->indirect_mutex); |
| 366 | return ret; |
| 367 | } |
| 368 | |
Egil Hjelmeland | 2c34089 | 2017-07-30 19:58:56 +0200 | [diff] [blame] | 369 | const struct lan9303_phy_ops lan9303_indirect_phy_ops = { |
| 370 | .phy_read = lan9303_indirect_phy_read, |
| 371 | .phy_write = lan9303_indirect_phy_write, |
| 372 | }; |
| 373 | EXPORT_SYMBOL_GPL(lan9303_indirect_phy_ops); |
| 374 | |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 375 | static int lan9303_switch_wait_for_completion(struct lan9303 *chip) |
| 376 | { |
Egil Hjelmeland | 5c13e07 | 2017-12-13 15:42:50 +0100 | [diff] [blame] | 377 | return lan9303_read_wait(chip, LAN9303_SWITCH_CSR_CMD, |
| 378 | LAN9303_SWITCH_CSR_CMD_BUSY); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 379 | } |
| 380 | |
| 381 | static int lan9303_write_switch_reg(struct lan9303 *chip, u16 regnum, u32 val) |
| 382 | { |
| 383 | u32 reg; |
| 384 | int ret; |
| 385 | |
| 386 | reg = regnum; |
| 387 | reg |= LAN9303_SWITCH_CSR_CMD_LANES; |
| 388 | reg |= LAN9303_SWITCH_CSR_CMD_BUSY; |
| 389 | |
| 390 | mutex_lock(&chip->indirect_mutex); |
| 391 | |
| 392 | ret = lan9303_switch_wait_for_completion(chip); |
| 393 | if (ret) |
| 394 | goto on_error; |
| 395 | |
| 396 | ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_DATA, val); |
| 397 | if (ret) { |
| 398 | dev_err(chip->dev, "Failed to write csr data reg: %d\n", ret); |
| 399 | goto on_error; |
| 400 | } |
| 401 | |
| 402 | /* trigger write */ |
| 403 | ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg); |
| 404 | if (ret) |
| 405 | dev_err(chip->dev, "Failed to write csr command reg: %d\n", |
| 406 | ret); |
| 407 | |
| 408 | on_error: |
| 409 | mutex_unlock(&chip->indirect_mutex); |
| 410 | return ret; |
| 411 | } |
| 412 | |
| 413 | static int lan9303_read_switch_reg(struct lan9303 *chip, u16 regnum, u32 *val) |
| 414 | { |
| 415 | u32 reg; |
| 416 | int ret; |
| 417 | |
| 418 | reg = regnum; |
| 419 | reg |= LAN9303_SWITCH_CSR_CMD_LANES; |
| 420 | reg |= LAN9303_SWITCH_CSR_CMD_RW; |
| 421 | reg |= LAN9303_SWITCH_CSR_CMD_BUSY; |
| 422 | |
| 423 | mutex_lock(&chip->indirect_mutex); |
| 424 | |
| 425 | ret = lan9303_switch_wait_for_completion(chip); |
| 426 | if (ret) |
| 427 | goto on_error; |
| 428 | |
| 429 | /* trigger read */ |
| 430 | ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg); |
| 431 | if (ret) { |
| 432 | dev_err(chip->dev, "Failed to write csr command reg: %d\n", |
| 433 | ret); |
| 434 | goto on_error; |
| 435 | } |
| 436 | |
| 437 | ret = lan9303_switch_wait_for_completion(chip); |
| 438 | if (ret) |
| 439 | goto on_error; |
| 440 | |
| 441 | ret = lan9303_read(chip->regmap, LAN9303_SWITCH_CSR_DATA, val); |
| 442 | if (ret) |
| 443 | dev_err(chip->dev, "Failed to read csr data reg: %d\n", ret); |
| 444 | on_error: |
| 445 | mutex_unlock(&chip->indirect_mutex); |
| 446 | return ret; |
| 447 | } |
| 448 | |
Egil Hjelmeland | 2aee430 | 2017-11-10 12:54:34 +0100 | [diff] [blame] | 449 | static int lan9303_write_switch_reg_mask(struct lan9303 *chip, u16 regnum, |
| 450 | u32 val, u32 mask) |
| 451 | { |
| 452 | int ret; |
| 453 | u32 reg; |
| 454 | |
| 455 | ret = lan9303_read_switch_reg(chip, regnum, ®); |
| 456 | if (ret) |
| 457 | return ret; |
| 458 | |
| 459 | reg = (reg & ~mask) | val; |
| 460 | |
| 461 | return lan9303_write_switch_reg(chip, regnum, reg); |
| 462 | } |
| 463 | |
Egil Hjelmeland | 451d3ca | 2017-08-05 13:05:46 +0200 | [diff] [blame] | 464 | static int lan9303_write_switch_port(struct lan9303 *chip, int port, |
| 465 | u16 regnum, u32 val) |
| 466 | { |
| 467 | return lan9303_write_switch_reg( |
| 468 | chip, LAN9303_SWITCH_PORT_REG(port, regnum), val); |
| 469 | } |
| 470 | |
Egil Hjelmeland | 0a967b4 | 2017-08-05 13:05:50 +0200 | [diff] [blame] | 471 | static int lan9303_read_switch_port(struct lan9303 *chip, int port, |
| 472 | u16 regnum, u32 *val) |
| 473 | { |
| 474 | return lan9303_read_switch_reg( |
| 475 | chip, LAN9303_SWITCH_PORT_REG(port, regnum), val); |
| 476 | } |
| 477 | |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 478 | static int lan9303_detect_phy_setup(struct lan9303 *chip) |
| 479 | { |
| 480 | int reg; |
| 481 | |
Egil Hjelmeland | b17c6b1 | 2017-12-29 13:38:23 +0100 | [diff] [blame] | 482 | /* Calculate chip->phy_addr_base: |
| 483 | * Depending on the 'phy_addr_sel_strap' setting, the three phys are |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 484 | * using IDs 0-1-2 or IDs 1-2-3. We cannot read back the |
| 485 | * 'phy_addr_sel_strap' setting directly, so we need a test, which |
| 486 | * configuration is active: |
| 487 | * Special reg 18 of phy 3 reads as 0x0000, if 'phy_addr_sel_strap' is 0 |
| 488 | * and the IDs are 0-1-2, else it contains something different from |
| 489 | * 0x0000, which means 'phy_addr_sel_strap' is 1 and the IDs are 1-2-3. |
Egil Hjelmeland | d329ac8 | 2017-07-30 19:58:53 +0200 | [diff] [blame] | 490 | * 0xffff is returned on MDIO read with no response. |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 491 | */ |
Egil Hjelmeland | 2c34089 | 2017-07-30 19:58:56 +0200 | [diff] [blame] | 492 | reg = chip->ops->phy_read(chip, 3, MII_LAN911X_SPECIAL_MODES); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 493 | if (reg < 0) { |
| 494 | dev_err(chip->dev, "Failed to detect phy config: %d\n", reg); |
| 495 | return reg; |
| 496 | } |
| 497 | |
Egil Hjelmeland | 589d197 | 2017-12-29 13:38:24 +0100 | [diff] [blame] | 498 | chip->phy_addr_base = reg != 0 && reg != 0xffff; |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 499 | |
| 500 | dev_dbg(chip->dev, "Phy setup '%s' detected\n", |
Egil Hjelmeland | b17c6b1 | 2017-12-29 13:38:23 +0100 | [diff] [blame] | 501 | chip->phy_addr_base ? "1-2-3" : "0-1-2"); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 502 | |
| 503 | return 0; |
| 504 | } |
| 505 | |
Egil Hjelmeland | ab33534 | 2017-10-20 12:19:09 +0200 | [diff] [blame] | 506 | /* Map ALR-port bits to port bitmap, and back */ |
| 507 | static const int alrport_2_portmap[] = {1, 2, 4, 0, 3, 5, 6, 7 }; |
| 508 | static const int portmap_2_alrport[] = {3, 0, 1, 4, 2, 5, 6, 7 }; |
| 509 | |
Egil Hjelmeland | 0620427 | 2017-10-20 12:19:10 +0200 | [diff] [blame] | 510 | /* Return pointer to first free ALR cache entry, return NULL if none */ |
| 511 | static struct lan9303_alr_cache_entry * |
| 512 | lan9303_alr_cache_find_free(struct lan9303 *chip) |
| 513 | { |
| 514 | int i; |
| 515 | struct lan9303_alr_cache_entry *entr = chip->alr_cache; |
| 516 | |
| 517 | for (i = 0; i < LAN9303_NUM_ALR_RECORDS; i++, entr++) |
| 518 | if (entr->port_map == 0) |
| 519 | return entr; |
| 520 | |
| 521 | return NULL; |
| 522 | } |
| 523 | |
| 524 | /* Return pointer to ALR cache entry matching MAC address */ |
| 525 | static struct lan9303_alr_cache_entry * |
| 526 | lan9303_alr_cache_find_mac(struct lan9303 *chip, const u8 *mac_addr) |
| 527 | { |
| 528 | int i; |
| 529 | struct lan9303_alr_cache_entry *entr = chip->alr_cache; |
| 530 | |
| 531 | BUILD_BUG_ON_MSG(sizeof(struct lan9303_alr_cache_entry) & 1, |
| 532 | "ether_addr_equal require u16 alignment"); |
| 533 | |
| 534 | for (i = 0; i < LAN9303_NUM_ALR_RECORDS; i++, entr++) |
| 535 | if (ether_addr_equal(entr->mac_addr, mac_addr)) |
| 536 | return entr; |
| 537 | |
| 538 | return NULL; |
| 539 | } |
| 540 | |
Egil Hjelmeland | 595476c | 2017-12-21 18:34:35 +0100 | [diff] [blame] | 541 | static int lan9303_csr_reg_wait(struct lan9303 *chip, int regno, u32 mask) |
Egil Hjelmeland | ab33534 | 2017-10-20 12:19:09 +0200 | [diff] [blame] | 542 | { |
| 543 | int i; |
| 544 | |
Egil Hjelmeland | 595476c | 2017-12-21 18:34:35 +0100 | [diff] [blame] | 545 | for (i = 0; i < 25; i++) { |
Egil Hjelmeland | ab33534 | 2017-10-20 12:19:09 +0200 | [diff] [blame] | 546 | u32 reg; |
| 547 | |
| 548 | lan9303_read_switch_reg(chip, regno, ®); |
Egil Hjelmeland | 595476c | 2017-12-21 18:34:35 +0100 | [diff] [blame] | 549 | if (!(reg & mask)) |
Egil Hjelmeland | ab33534 | 2017-10-20 12:19:09 +0200 | [diff] [blame] | 550 | return 0; |
| 551 | usleep_range(1000, 2000); |
| 552 | } |
Egil Hjelmeland | 595476c | 2017-12-21 18:34:35 +0100 | [diff] [blame] | 553 | |
Egil Hjelmeland | ab33534 | 2017-10-20 12:19:09 +0200 | [diff] [blame] | 554 | return -ETIMEDOUT; |
| 555 | } |
| 556 | |
| 557 | static int lan9303_alr_make_entry_raw(struct lan9303 *chip, u32 dat0, u32 dat1) |
| 558 | { |
| 559 | lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_WR_DAT_0, dat0); |
| 560 | lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_WR_DAT_1, dat1); |
| 561 | lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, |
| 562 | LAN9303_ALR_CMD_MAKE_ENTRY); |
Egil Hjelmeland | 595476c | 2017-12-21 18:34:35 +0100 | [diff] [blame] | 563 | lan9303_csr_reg_wait(chip, LAN9303_SWE_ALR_CMD_STS, ALR_STS_MAKE_PEND); |
Egil Hjelmeland | ab33534 | 2017-10-20 12:19:09 +0200 | [diff] [blame] | 564 | lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0); |
| 565 | |
| 566 | return 0; |
| 567 | } |
| 568 | |
| 569 | typedef void alr_loop_cb_t(struct lan9303 *chip, u32 dat0, u32 dat1, |
| 570 | int portmap, void *ctx); |
| 571 | |
| 572 | static void lan9303_alr_loop(struct lan9303 *chip, alr_loop_cb_t *cb, void *ctx) |
| 573 | { |
| 574 | int i; |
| 575 | |
Egil Hjelmeland | 2e8d243 | 2017-12-07 19:56:04 +0100 | [diff] [blame] | 576 | mutex_lock(&chip->alr_mutex); |
Egil Hjelmeland | ab33534 | 2017-10-20 12:19:09 +0200 | [diff] [blame] | 577 | lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, |
| 578 | LAN9303_ALR_CMD_GET_FIRST); |
| 579 | lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0); |
| 580 | |
| 581 | for (i = 1; i < LAN9303_NUM_ALR_RECORDS; i++) { |
| 582 | u32 dat0, dat1; |
| 583 | int alrport, portmap; |
| 584 | |
| 585 | lan9303_read_switch_reg(chip, LAN9303_SWE_ALR_RD_DAT_0, &dat0); |
| 586 | lan9303_read_switch_reg(chip, LAN9303_SWE_ALR_RD_DAT_1, &dat1); |
| 587 | if (dat1 & LAN9303_ALR_DAT1_END_OF_TABL) |
| 588 | break; |
| 589 | |
| 590 | alrport = (dat1 & LAN9303_ALR_DAT1_PORT_MASK) >> |
| 591 | LAN9303_ALR_DAT1_PORT_BITOFFS; |
| 592 | portmap = alrport_2_portmap[alrport]; |
| 593 | |
| 594 | cb(chip, dat0, dat1, portmap, ctx); |
| 595 | |
| 596 | lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, |
| 597 | LAN9303_ALR_CMD_GET_NEXT); |
| 598 | lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0); |
| 599 | } |
Egil Hjelmeland | 2e8d243 | 2017-12-07 19:56:04 +0100 | [diff] [blame] | 600 | mutex_unlock(&chip->alr_mutex); |
Egil Hjelmeland | ab33534 | 2017-10-20 12:19:09 +0200 | [diff] [blame] | 601 | } |
| 602 | |
| 603 | static void alr_reg_to_mac(u32 dat0, u32 dat1, u8 mac[6]) |
| 604 | { |
| 605 | mac[0] = (dat0 >> 0) & 0xff; |
| 606 | mac[1] = (dat0 >> 8) & 0xff; |
| 607 | mac[2] = (dat0 >> 16) & 0xff; |
| 608 | mac[3] = (dat0 >> 24) & 0xff; |
| 609 | mac[4] = (dat1 >> 0) & 0xff; |
| 610 | mac[5] = (dat1 >> 8) & 0xff; |
| 611 | } |
| 612 | |
| 613 | struct del_port_learned_ctx { |
| 614 | int port; |
| 615 | }; |
| 616 | |
| 617 | /* Clear learned (non-static) entry on given port */ |
| 618 | static void alr_loop_cb_del_port_learned(struct lan9303 *chip, u32 dat0, |
| 619 | u32 dat1, int portmap, void *ctx) |
| 620 | { |
| 621 | struct del_port_learned_ctx *del_ctx = ctx; |
| 622 | int port = del_ctx->port; |
| 623 | |
| 624 | if (((BIT(port) & portmap) == 0) || (dat1 & LAN9303_ALR_DAT1_STATIC)) |
| 625 | return; |
| 626 | |
| 627 | /* learned entries has only one port, we can just delete */ |
| 628 | dat1 &= ~LAN9303_ALR_DAT1_VALID; /* delete entry */ |
| 629 | lan9303_alr_make_entry_raw(chip, dat0, dat1); |
| 630 | } |
| 631 | |
| 632 | struct port_fdb_dump_ctx { |
| 633 | int port; |
| 634 | void *data; |
| 635 | dsa_fdb_dump_cb_t *cb; |
| 636 | }; |
| 637 | |
| 638 | static void alr_loop_cb_fdb_port_dump(struct lan9303 *chip, u32 dat0, |
| 639 | u32 dat1, int portmap, void *ctx) |
| 640 | { |
| 641 | struct port_fdb_dump_ctx *dump_ctx = ctx; |
| 642 | u8 mac[ETH_ALEN]; |
| 643 | bool is_static; |
| 644 | |
| 645 | if ((BIT(dump_ctx->port) & portmap) == 0) |
| 646 | return; |
| 647 | |
| 648 | alr_reg_to_mac(dat0, dat1, mac); |
| 649 | is_static = !!(dat1 & LAN9303_ALR_DAT1_STATIC); |
| 650 | dump_ctx->cb(mac, 0, is_static, dump_ctx->data); |
| 651 | } |
| 652 | |
Egil Hjelmeland | 0620427 | 2017-10-20 12:19:10 +0200 | [diff] [blame] | 653 | /* Set a static ALR entry. Delete entry if port_map is zero */ |
| 654 | static void lan9303_alr_set_entry(struct lan9303 *chip, const u8 *mac, |
| 655 | u8 port_map, bool stp_override) |
| 656 | { |
| 657 | u32 dat0, dat1, alr_port; |
| 658 | |
| 659 | dev_dbg(chip->dev, "%s(%pM, %d)\n", __func__, mac, port_map); |
| 660 | dat1 = LAN9303_ALR_DAT1_STATIC; |
| 661 | if (port_map) |
| 662 | dat1 |= LAN9303_ALR_DAT1_VALID; |
| 663 | /* otherwise no ports: delete entry */ |
| 664 | if (stp_override) |
| 665 | dat1 |= LAN9303_ALR_DAT1_AGE_OVERRID; |
| 666 | |
| 667 | alr_port = portmap_2_alrport[port_map & 7]; |
| 668 | dat1 &= ~LAN9303_ALR_DAT1_PORT_MASK; |
| 669 | dat1 |= alr_port << LAN9303_ALR_DAT1_PORT_BITOFFS; |
| 670 | |
| 671 | dat0 = 0; |
| 672 | dat0 |= (mac[0] << 0); |
| 673 | dat0 |= (mac[1] << 8); |
| 674 | dat0 |= (mac[2] << 16); |
| 675 | dat0 |= (mac[3] << 24); |
| 676 | |
| 677 | dat1 |= (mac[4] << 0); |
| 678 | dat1 |= (mac[5] << 8); |
| 679 | |
| 680 | lan9303_alr_make_entry_raw(chip, dat0, dat1); |
| 681 | } |
| 682 | |
| 683 | /* Add port to static ALR entry, create new static entry if needed */ |
| 684 | static int lan9303_alr_add_port(struct lan9303 *chip, const u8 *mac, int port, |
| 685 | bool stp_override) |
| 686 | { |
| 687 | struct lan9303_alr_cache_entry *entr; |
| 688 | |
Egil Hjelmeland | 2e8d243 | 2017-12-07 19:56:04 +0100 | [diff] [blame] | 689 | mutex_lock(&chip->alr_mutex); |
Egil Hjelmeland | 0620427 | 2017-10-20 12:19:10 +0200 | [diff] [blame] | 690 | entr = lan9303_alr_cache_find_mac(chip, mac); |
| 691 | if (!entr) { /*New entry */ |
| 692 | entr = lan9303_alr_cache_find_free(chip); |
Egil Hjelmeland | 2e8d243 | 2017-12-07 19:56:04 +0100 | [diff] [blame] | 693 | if (!entr) { |
| 694 | mutex_unlock(&chip->alr_mutex); |
Egil Hjelmeland | 0620427 | 2017-10-20 12:19:10 +0200 | [diff] [blame] | 695 | return -ENOSPC; |
Egil Hjelmeland | 2e8d243 | 2017-12-07 19:56:04 +0100 | [diff] [blame] | 696 | } |
Egil Hjelmeland | 0620427 | 2017-10-20 12:19:10 +0200 | [diff] [blame] | 697 | ether_addr_copy(entr->mac_addr, mac); |
| 698 | } |
| 699 | entr->port_map |= BIT(port); |
| 700 | entr->stp_override = stp_override; |
| 701 | lan9303_alr_set_entry(chip, mac, entr->port_map, stp_override); |
Egil Hjelmeland | 2e8d243 | 2017-12-07 19:56:04 +0100 | [diff] [blame] | 702 | mutex_unlock(&chip->alr_mutex); |
Egil Hjelmeland | 0620427 | 2017-10-20 12:19:10 +0200 | [diff] [blame] | 703 | |
| 704 | return 0; |
| 705 | } |
| 706 | |
| 707 | /* Delete static port from ALR entry, delete entry if last port */ |
| 708 | static int lan9303_alr_del_port(struct lan9303 *chip, const u8 *mac, int port) |
| 709 | { |
| 710 | struct lan9303_alr_cache_entry *entr; |
| 711 | |
Egil Hjelmeland | 2e8d243 | 2017-12-07 19:56:04 +0100 | [diff] [blame] | 712 | mutex_lock(&chip->alr_mutex); |
Egil Hjelmeland | 0620427 | 2017-10-20 12:19:10 +0200 | [diff] [blame] | 713 | entr = lan9303_alr_cache_find_mac(chip, mac); |
| 714 | if (!entr) |
Egil Hjelmeland | 2e8d243 | 2017-12-07 19:56:04 +0100 | [diff] [blame] | 715 | goto out; /* no static entry found */ |
Egil Hjelmeland | 0620427 | 2017-10-20 12:19:10 +0200 | [diff] [blame] | 716 | |
| 717 | entr->port_map &= ~BIT(port); |
| 718 | if (entr->port_map == 0) /* zero means its free again */ |
Egil Hjelmeland | 30482e4 | 2017-11-08 11:44:36 +0100 | [diff] [blame] | 719 | eth_zero_addr(entr->mac_addr); |
Egil Hjelmeland | 0620427 | 2017-10-20 12:19:10 +0200 | [diff] [blame] | 720 | lan9303_alr_set_entry(chip, mac, entr->port_map, entr->stp_override); |
| 721 | |
Egil Hjelmeland | 2e8d243 | 2017-12-07 19:56:04 +0100 | [diff] [blame] | 722 | out: |
| 723 | mutex_unlock(&chip->alr_mutex); |
Egil Hjelmeland | 0620427 | 2017-10-20 12:19:10 +0200 | [diff] [blame] | 724 | return 0; |
| 725 | } |
| 726 | |
Egil Hjelmeland | 9c84258 | 2017-08-05 13:05:49 +0200 | [diff] [blame] | 727 | static int lan9303_disable_processing_port(struct lan9303 *chip, |
| 728 | unsigned int port) |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 729 | { |
| 730 | int ret; |
| 731 | |
| 732 | /* disable RX, but keep register reset default values else */ |
Egil Hjelmeland | 451d3ca | 2017-08-05 13:05:46 +0200 | [diff] [blame] | 733 | ret = lan9303_write_switch_port(chip, port, LAN9303_MAC_RX_CFG_0, |
| 734 | LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 735 | if (ret) |
| 736 | return ret; |
| 737 | |
| 738 | /* disable TX, but keep register reset default values else */ |
Egil Hjelmeland | 451d3ca | 2017-08-05 13:05:46 +0200 | [diff] [blame] | 739 | return lan9303_write_switch_port(chip, port, LAN9303_MAC_TX_CFG_0, |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 740 | LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT | |
| 741 | LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE); |
| 742 | } |
| 743 | |
Egil Hjelmeland | 9c84258 | 2017-08-05 13:05:49 +0200 | [diff] [blame] | 744 | static int lan9303_enable_processing_port(struct lan9303 *chip, |
| 745 | unsigned int port) |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 746 | { |
| 747 | int ret; |
| 748 | |
| 749 | /* enable RX and keep register reset default values else */ |
Egil Hjelmeland | 451d3ca | 2017-08-05 13:05:46 +0200 | [diff] [blame] | 750 | ret = lan9303_write_switch_port(chip, port, LAN9303_MAC_RX_CFG_0, |
| 751 | LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES | |
| 752 | LAN9303_MAC_RX_CFG_X_RX_ENABLE); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 753 | if (ret) |
| 754 | return ret; |
| 755 | |
| 756 | /* enable TX and keep register reset default values else */ |
Egil Hjelmeland | 451d3ca | 2017-08-05 13:05:46 +0200 | [diff] [blame] | 757 | return lan9303_write_switch_port(chip, port, LAN9303_MAC_TX_CFG_0, |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 758 | LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT | |
| 759 | LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE | |
| 760 | LAN9303_MAC_TX_CFG_X_TX_ENABLE); |
| 761 | } |
| 762 | |
Egil Hjelmeland | f7e3bfa | 2017-10-10 14:49:52 +0200 | [diff] [blame] | 763 | /* forward special tagged packets from port 0 to port 1 *or* port 2 */ |
| 764 | static int lan9303_setup_tagging(struct lan9303 *chip) |
| 765 | { |
| 766 | int ret; |
| 767 | u32 val; |
| 768 | /* enable defining the destination port via special VLAN tagging |
| 769 | * for port 0 |
| 770 | */ |
| 771 | ret = lan9303_write_switch_reg(chip, LAN9303_SWE_INGRESS_PORT_TYPE, |
| 772 | LAN9303_SWE_INGRESS_PORT_TYPE_VLAN); |
| 773 | if (ret) |
| 774 | return ret; |
| 775 | |
| 776 | /* tag incoming packets at port 1 and 2 on their way to port 0 to be |
| 777 | * able to discover their source port |
| 778 | */ |
| 779 | val = LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0; |
| 780 | return lan9303_write_switch_reg(chip, LAN9303_BM_EGRSS_PORT_TYPE, val); |
| 781 | } |
| 782 | |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 783 | /* We want a special working switch: |
| 784 | * - do not forward packets between port 1 and 2 |
| 785 | * - forward everything from port 1 to port 0 |
| 786 | * - forward everything from port 2 to port 0 |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 787 | */ |
| 788 | static int lan9303_separate_ports(struct lan9303 *chip) |
| 789 | { |
| 790 | int ret; |
| 791 | |
Egil Hjelmeland | e9292f2c | 2017-10-31 15:48:01 +0100 | [diff] [blame] | 792 | lan9303_alr_del_port(chip, eth_stp_addr, 0); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 793 | ret = lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_MIRROR, |
| 794 | LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 | |
| 795 | LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 | |
| 796 | LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 | |
| 797 | LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING | |
| 798 | LAN9303_SWE_PORT_MIRROR_SNIFF_ALL); |
| 799 | if (ret) |
| 800 | return ret; |
| 801 | |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 802 | /* prevent port 1 and 2 from forwarding packets by their own */ |
| 803 | return lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE, |
| 804 | LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 | |
| 805 | LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 | |
| 806 | LAN9303_SWE_PORT_STATE_BLOCKING_PORT2); |
| 807 | } |
| 808 | |
Egil Hjelmeland | d99a86a | 2017-10-10 14:49:53 +0200 | [diff] [blame] | 809 | static void lan9303_bridge_ports(struct lan9303 *chip) |
| 810 | { |
| 811 | /* ports bridged: remove mirroring */ |
| 812 | lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_MIRROR, |
| 813 | LAN9303_SWE_PORT_MIRROR_DISABLED); |
| 814 | |
| 815 | lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE, |
| 816 | chip->swe_port_state); |
Egil Hjelmeland | e9292f2c | 2017-10-31 15:48:01 +0100 | [diff] [blame] | 817 | lan9303_alr_add_port(chip, eth_stp_addr, 0, true); |
Egil Hjelmeland | d99a86a | 2017-10-10 14:49:53 +0200 | [diff] [blame] | 818 | } |
| 819 | |
Phil Reid | a57d476 | 2018-01-10 15:39:32 +0800 | [diff] [blame] | 820 | static void lan9303_handle_reset(struct lan9303 *chip) |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 821 | { |
| 822 | if (!chip->reset_gpio) |
Phil Reid | a57d476 | 2018-01-10 15:39:32 +0800 | [diff] [blame] | 823 | return; |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 824 | |
| 825 | if (chip->reset_duration != 0) |
| 826 | msleep(chip->reset_duration); |
| 827 | |
| 828 | /* release (deassert) reset and activate the device */ |
| 829 | gpiod_set_value_cansleep(chip->reset_gpio, 0); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 830 | } |
| 831 | |
| 832 | /* stop processing packets for all ports */ |
| 833 | static int lan9303_disable_processing(struct lan9303 *chip) |
| 834 | { |
Egil Hjelmeland | b3d14a2 | 2017-08-05 13:05:48 +0200 | [diff] [blame] | 835 | int p; |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 836 | |
Egil Hjelmeland | 3c91b0c | 2017-10-24 17:14:10 +0200 | [diff] [blame] | 837 | for (p = 1; p < LAN9303_NUM_PORTS; p++) { |
Egil Hjelmeland | 9c84258 | 2017-08-05 13:05:49 +0200 | [diff] [blame] | 838 | int ret = lan9303_disable_processing_port(chip, p); |
Egil Hjelmeland | b3d14a2 | 2017-08-05 13:05:48 +0200 | [diff] [blame] | 839 | |
| 840 | if (ret) |
| 841 | return ret; |
| 842 | } |
| 843 | |
| 844 | return 0; |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 845 | } |
| 846 | |
| 847 | static int lan9303_check_device(struct lan9303 *chip) |
| 848 | { |
| 849 | int ret; |
| 850 | u32 reg; |
| 851 | |
| 852 | ret = lan9303_read(chip->regmap, LAN9303_CHIP_REV, ®); |
| 853 | if (ret) { |
| 854 | dev_err(chip->dev, "failed to read chip revision register: %d\n", |
| 855 | ret); |
| 856 | if (!chip->reset_gpio) { |
| 857 | dev_dbg(chip->dev, |
| 858 | "hint: maybe failed due to missing reset GPIO\n"); |
| 859 | } |
| 860 | return ret; |
| 861 | } |
| 862 | |
| 863 | if ((reg >> 16) != LAN9303_CHIP_ID) { |
| 864 | dev_err(chip->dev, "expecting LAN9303 chip, but found: %X\n", |
| 865 | reg >> 16); |
Wei Yongjun | a31e795 | 2018-01-04 07:30:28 +0000 | [diff] [blame] | 866 | return -ENODEV; |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 867 | } |
| 868 | |
| 869 | /* The default state of the LAN9303 device is to forward packets between |
| 870 | * all ports (if not configured differently by an external EEPROM). |
| 871 | * The initial state of a DSA device must be forwarding packets only |
| 872 | * between the external and the internal ports and no forwarding |
| 873 | * between the external ports. In preparation we stop packet handling |
| 874 | * at all for now until the LAN9303 device is re-programmed accordingly. |
| 875 | */ |
| 876 | ret = lan9303_disable_processing(chip); |
| 877 | if (ret) |
| 878 | dev_warn(chip->dev, "failed to disable switching %d\n", ret); |
| 879 | |
| 880 | dev_info(chip->dev, "Found LAN9303 rev. %u\n", reg & 0xffff); |
| 881 | |
| 882 | ret = lan9303_detect_phy_setup(chip); |
| 883 | if (ret) { |
| 884 | dev_err(chip->dev, |
| 885 | "failed to discover phy bootstrap setup: %d\n", ret); |
| 886 | return ret; |
| 887 | } |
| 888 | |
| 889 | return 0; |
| 890 | } |
| 891 | |
| 892 | /* ---------------------------- DSA -----------------------------------*/ |
| 893 | |
Florian Fainelli | 5ed4e3e | 2017-11-10 15:22:52 -0800 | [diff] [blame] | 894 | static enum dsa_tag_protocol lan9303_get_tag_protocol(struct dsa_switch *ds, |
| 895 | int port) |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 896 | { |
| 897 | return DSA_TAG_PROTO_LAN9303; |
| 898 | } |
| 899 | |
| 900 | static int lan9303_setup(struct dsa_switch *ds) |
| 901 | { |
| 902 | struct lan9303 *chip = ds->priv; |
| 903 | int ret; |
| 904 | |
| 905 | /* Make sure that port 0 is the cpu port */ |
| 906 | if (!dsa_is_cpu_port(ds, 0)) { |
| 907 | dev_err(chip->dev, "port 0 is not the CPU port\n"); |
| 908 | return -EINVAL; |
| 909 | } |
| 910 | |
Egil Hjelmeland | f7e3bfa | 2017-10-10 14:49:52 +0200 | [diff] [blame] | 911 | ret = lan9303_setup_tagging(chip); |
| 912 | if (ret) |
| 913 | dev_err(chip->dev, "failed to setup port tagging %d\n", ret); |
| 914 | |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 915 | ret = lan9303_separate_ports(chip); |
| 916 | if (ret) |
| 917 | dev_err(chip->dev, "failed to separate ports %d\n", ret); |
| 918 | |
Egil Hjelmeland | 9c84258 | 2017-08-05 13:05:49 +0200 | [diff] [blame] | 919 | ret = lan9303_enable_processing_port(chip, 0); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 920 | if (ret) |
| 921 | dev_err(chip->dev, "failed to re-enable switching %d\n", ret); |
| 922 | |
Egil Hjelmeland | 2aee430 | 2017-11-10 12:54:34 +0100 | [diff] [blame] | 923 | /* Trap IGMP to port 0 */ |
| 924 | ret = lan9303_write_switch_reg_mask(chip, LAN9303_SWE_GLB_INGRESS_CFG, |
| 925 | LAN9303_SWE_GLB_INGR_IGMP_TRAP | |
| 926 | LAN9303_SWE_GLB_INGR_IGMP_PORT(0), |
| 927 | LAN9303_SWE_GLB_INGR_IGMP_PORT(1) | |
| 928 | LAN9303_SWE_GLB_INGR_IGMP_PORT(2)); |
| 929 | if (ret) |
| 930 | dev_err(chip->dev, "failed to setup IGMP trap %d\n", ret); |
| 931 | |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 932 | return 0; |
| 933 | } |
| 934 | |
| 935 | struct lan9303_mib_desc { |
| 936 | unsigned int offset; /* offset of first MAC */ |
| 937 | const char *name; |
| 938 | }; |
| 939 | |
| 940 | static const struct lan9303_mib_desc lan9303_mib[] = { |
| 941 | { .offset = LAN9303_MAC_RX_BRDCST_CNT_0, .name = "RxBroad", }, |
| 942 | { .offset = LAN9303_MAC_RX_PAUSE_CNT_0, .name = "RxPause", }, |
| 943 | { .offset = LAN9303_MAC_RX_MULCST_CNT_0, .name = "RxMulti", }, |
| 944 | { .offset = LAN9303_MAC_RX_PKTOK_CNT_0, .name = "RxOk", }, |
| 945 | { .offset = LAN9303_MAC_RX_CRCERR_CNT_0, .name = "RxCrcErr", }, |
| 946 | { .offset = LAN9303_MAC_RX_ALIGN_CNT_0, .name = "RxAlignErr", }, |
| 947 | { .offset = LAN9303_MAC_RX_JABB_CNT_0, .name = "RxJabber", }, |
| 948 | { .offset = LAN9303_MAC_RX_FRAG_CNT_0, .name = "RxFragment", }, |
| 949 | { .offset = LAN9303_MAC_RX_64_CNT_0, .name = "Rx64Byte", }, |
| 950 | { .offset = LAN9303_MAC_RX_127_CNT_0, .name = "Rx128Byte", }, |
| 951 | { .offset = LAN9303_MAC_RX_255_CNT_0, .name = "Rx256Byte", }, |
| 952 | { .offset = LAN9303_MAC_RX_511_CNT_0, .name = "Rx512Byte", }, |
| 953 | { .offset = LAN9303_MAC_RX_1023_CNT_0, .name = "Rx1024Byte", }, |
| 954 | { .offset = LAN9303_MAC_RX_MAX_CNT_0, .name = "RxMaxByte", }, |
| 955 | { .offset = LAN9303_MAC_RX_PKTLEN_CNT_0, .name = "RxByteCnt", }, |
| 956 | { .offset = LAN9303_MAC_RX_SYMBL_CNT_0, .name = "RxSymbolCnt", }, |
| 957 | { .offset = LAN9303_MAC_RX_CTLFRM_CNT_0, .name = "RxCfs", }, |
| 958 | { .offset = LAN9303_MAC_RX_OVRSZE_CNT_0, .name = "RxOverFlow", }, |
| 959 | { .offset = LAN9303_MAC_TX_UNDSZE_CNT_0, .name = "TxShort", }, |
| 960 | { .offset = LAN9303_MAC_TX_BRDCST_CNT_0, .name = "TxBroad", }, |
| 961 | { .offset = LAN9303_MAC_TX_PAUSE_CNT_0, .name = "TxPause", }, |
| 962 | { .offset = LAN9303_MAC_TX_MULCST_CNT_0, .name = "TxMulti", }, |
| 963 | { .offset = LAN9303_MAC_RX_UNDSZE_CNT_0, .name = "TxUnderRun", }, |
| 964 | { .offset = LAN9303_MAC_TX_64_CNT_0, .name = "Tx64Byte", }, |
| 965 | { .offset = LAN9303_MAC_TX_127_CNT_0, .name = "Tx128Byte", }, |
| 966 | { .offset = LAN9303_MAC_TX_255_CNT_0, .name = "Tx256Byte", }, |
| 967 | { .offset = LAN9303_MAC_TX_511_CNT_0, .name = "Tx512Byte", }, |
| 968 | { .offset = LAN9303_MAC_TX_1023_CNT_0, .name = "Tx1024Byte", }, |
| 969 | { .offset = LAN9303_MAC_TX_MAX_CNT_0, .name = "TxMaxByte", }, |
| 970 | { .offset = LAN9303_MAC_TX_PKTLEN_CNT_0, .name = "TxByteCnt", }, |
| 971 | { .offset = LAN9303_MAC_TX_PKTOK_CNT_0, .name = "TxOk", }, |
| 972 | { .offset = LAN9303_MAC_TX_TOTALCOL_CNT_0, .name = "TxCollision", }, |
| 973 | { .offset = LAN9303_MAC_TX_MULTICOL_CNT_0, .name = "TxMultiCol", }, |
| 974 | { .offset = LAN9303_MAC_TX_SNGLECOL_CNT_0, .name = "TxSingleCol", }, |
| 975 | { .offset = LAN9303_MAC_TX_EXCOL_CNT_0, .name = "TxExcCol", }, |
| 976 | { .offset = LAN9303_MAC_TX_DEFER_CNT_0, .name = "TxDefer", }, |
| 977 | { .offset = LAN9303_MAC_TX_LATECOL_0, .name = "TxLateCol", }, |
| 978 | }; |
| 979 | |
Florian Fainelli | 89f0904 | 2018-04-25 12:12:50 -0700 | [diff] [blame] | 980 | static void lan9303_get_strings(struct dsa_switch *ds, int port, |
| 981 | u32 stringset, uint8_t *data) |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 982 | { |
| 983 | unsigned int u; |
| 984 | |
Florian Fainelli | 89f0904 | 2018-04-25 12:12:50 -0700 | [diff] [blame] | 985 | if (stringset != ETH_SS_STATS) |
| 986 | return; |
| 987 | |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 988 | for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) { |
| 989 | strncpy(data + u * ETH_GSTRING_LEN, lan9303_mib[u].name, |
| 990 | ETH_GSTRING_LEN); |
| 991 | } |
| 992 | } |
| 993 | |
| 994 | static void lan9303_get_ethtool_stats(struct dsa_switch *ds, int port, |
| 995 | uint64_t *data) |
| 996 | { |
| 997 | struct lan9303 *chip = ds->priv; |
Egil Hjelmeland | 0a967b4 | 2017-08-05 13:05:50 +0200 | [diff] [blame] | 998 | unsigned int u; |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 999 | |
| 1000 | for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) { |
Egil Hjelmeland | 0a967b4 | 2017-08-05 13:05:50 +0200 | [diff] [blame] | 1001 | u32 reg; |
| 1002 | int ret; |
| 1003 | |
| 1004 | ret = lan9303_read_switch_port( |
| 1005 | chip, port, lan9303_mib[u].offset, ®); |
| 1006 | |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1007 | if (ret) |
Egil Hjelmeland | 0a967b4 | 2017-08-05 13:05:50 +0200 | [diff] [blame] | 1008 | dev_warn(chip->dev, "Reading status port %d reg %u failed\n", |
| 1009 | port, lan9303_mib[u].offset); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1010 | data[u] = reg; |
| 1011 | } |
| 1012 | } |
| 1013 | |
Florian Fainelli | 89f0904 | 2018-04-25 12:12:50 -0700 | [diff] [blame] | 1014 | static int lan9303_get_sset_count(struct dsa_switch *ds, int port, int sset) |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1015 | { |
Florian Fainelli | 89f0904 | 2018-04-25 12:12:50 -0700 | [diff] [blame] | 1016 | if (sset != ETH_SS_STATS) |
| 1017 | return 0; |
| 1018 | |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1019 | return ARRAY_SIZE(lan9303_mib); |
| 1020 | } |
| 1021 | |
| 1022 | static int lan9303_phy_read(struct dsa_switch *ds, int phy, int regnum) |
| 1023 | { |
| 1024 | struct lan9303 *chip = ds->priv; |
Egil Hjelmeland | b17c6b1 | 2017-12-29 13:38:23 +0100 | [diff] [blame] | 1025 | int phy_base = chip->phy_addr_base; |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1026 | |
| 1027 | if (phy == phy_base) |
| 1028 | return lan9303_virt_phy_reg_read(chip, regnum); |
| 1029 | if (phy > phy_base + 2) |
| 1030 | return -ENODEV; |
| 1031 | |
Egil Hjelmeland | 2c34089 | 2017-07-30 19:58:56 +0200 | [diff] [blame] | 1032 | return chip->ops->phy_read(chip, phy, regnum); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1033 | } |
| 1034 | |
| 1035 | static int lan9303_phy_write(struct dsa_switch *ds, int phy, int regnum, |
| 1036 | u16 val) |
| 1037 | { |
| 1038 | struct lan9303 *chip = ds->priv; |
Egil Hjelmeland | b17c6b1 | 2017-12-29 13:38:23 +0100 | [diff] [blame] | 1039 | int phy_base = chip->phy_addr_base; |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1040 | |
| 1041 | if (phy == phy_base) |
| 1042 | return lan9303_virt_phy_reg_write(chip, regnum, val); |
| 1043 | if (phy > phy_base + 2) |
| 1044 | return -ENODEV; |
| 1045 | |
Egil Hjelmeland | 2c34089 | 2017-07-30 19:58:56 +0200 | [diff] [blame] | 1046 | return chip->ops->phy_write(chip, phy, regnum, val); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1047 | } |
| 1048 | |
Egil Hjelmeland | 4d6a78b | 2017-09-19 10:09:24 +0200 | [diff] [blame] | 1049 | static void lan9303_adjust_link(struct dsa_switch *ds, int port, |
| 1050 | struct phy_device *phydev) |
| 1051 | { |
| 1052 | struct lan9303 *chip = ds->priv; |
| 1053 | int ctl, res; |
| 1054 | |
| 1055 | if (!phy_is_pseudo_fixed_link(phydev)) |
| 1056 | return; |
| 1057 | |
| 1058 | ctl = lan9303_phy_read(ds, port, MII_BMCR); |
| 1059 | |
| 1060 | ctl &= ~BMCR_ANENABLE; |
| 1061 | |
| 1062 | if (phydev->speed == SPEED_100) |
| 1063 | ctl |= BMCR_SPEED100; |
| 1064 | else if (phydev->speed == SPEED_10) |
| 1065 | ctl &= ~BMCR_SPEED100; |
| 1066 | else |
| 1067 | dev_err(ds->dev, "unsupported speed: %d\n", phydev->speed); |
| 1068 | |
| 1069 | if (phydev->duplex == DUPLEX_FULL) |
| 1070 | ctl |= BMCR_FULLDPLX; |
| 1071 | else |
| 1072 | ctl &= ~BMCR_FULLDPLX; |
| 1073 | |
| 1074 | res = lan9303_phy_write(ds, port, MII_BMCR, ctl); |
| 1075 | |
Egil Hjelmeland | b17c6b1 | 2017-12-29 13:38:23 +0100 | [diff] [blame] | 1076 | if (port == chip->phy_addr_base) { |
Egil Hjelmeland | 4d6a78b | 2017-09-19 10:09:24 +0200 | [diff] [blame] | 1077 | /* Virtual Phy: Remove Turbo 200Mbit mode */ |
| 1078 | lan9303_read(chip->regmap, LAN9303_VIRT_SPECIAL_CTRL, &ctl); |
| 1079 | |
| 1080 | ctl &= ~LAN9303_VIRT_SPECIAL_TURBO; |
| 1081 | res = regmap_write(chip->regmap, |
| 1082 | LAN9303_VIRT_SPECIAL_CTRL, ctl); |
| 1083 | } |
| 1084 | } |
| 1085 | |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1086 | static int lan9303_port_enable(struct dsa_switch *ds, int port, |
| 1087 | struct phy_device *phy) |
| 1088 | { |
| 1089 | struct lan9303 *chip = ds->priv; |
| 1090 | |
Egil Hjelmeland | ac71a1f | 2017-11-06 15:19:49 +0100 | [diff] [blame] | 1091 | return lan9303_enable_processing_port(chip, port); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1092 | } |
| 1093 | |
| 1094 | static void lan9303_port_disable(struct dsa_switch *ds, int port, |
| 1095 | struct phy_device *phy) |
| 1096 | { |
| 1097 | struct lan9303 *chip = ds->priv; |
| 1098 | |
Egil Hjelmeland | ac71a1f | 2017-11-06 15:19:49 +0100 | [diff] [blame] | 1099 | lan9303_disable_processing_port(chip, port); |
Egil Hjelmeland | b17c6b1 | 2017-12-29 13:38:23 +0100 | [diff] [blame] | 1100 | lan9303_phy_write(ds, chip->phy_addr_base + port, MII_BMCR, BMCR_PDOWN); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1101 | } |
| 1102 | |
Egil Hjelmeland | d99a86a | 2017-10-10 14:49:53 +0200 | [diff] [blame] | 1103 | static int lan9303_port_bridge_join(struct dsa_switch *ds, int port, |
| 1104 | struct net_device *br) |
| 1105 | { |
| 1106 | struct lan9303 *chip = ds->priv; |
| 1107 | |
| 1108 | dev_dbg(chip->dev, "%s(port %d)\n", __func__, port); |
Vivien Didelot | c8652c8 | 2017-10-16 11:12:19 -0400 | [diff] [blame] | 1109 | if (dsa_to_port(ds, 1)->bridge_dev == dsa_to_port(ds, 2)->bridge_dev) { |
Egil Hjelmeland | d99a86a | 2017-10-10 14:49:53 +0200 | [diff] [blame] | 1110 | lan9303_bridge_ports(chip); |
| 1111 | chip->is_bridged = true; /* unleash stp_state_set() */ |
| 1112 | } |
| 1113 | |
| 1114 | return 0; |
| 1115 | } |
| 1116 | |
| 1117 | static void lan9303_port_bridge_leave(struct dsa_switch *ds, int port, |
| 1118 | struct net_device *br) |
| 1119 | { |
| 1120 | struct lan9303 *chip = ds->priv; |
| 1121 | |
| 1122 | dev_dbg(chip->dev, "%s(port %d)\n", __func__, port); |
| 1123 | if (chip->is_bridged) { |
| 1124 | lan9303_separate_ports(chip); |
| 1125 | chip->is_bridged = false; |
| 1126 | } |
| 1127 | } |
| 1128 | |
| 1129 | static void lan9303_port_stp_state_set(struct dsa_switch *ds, int port, |
| 1130 | u8 state) |
| 1131 | { |
| 1132 | int portmask, portstate; |
| 1133 | struct lan9303 *chip = ds->priv; |
| 1134 | |
| 1135 | dev_dbg(chip->dev, "%s(port %d, state %d)\n", |
| 1136 | __func__, port, state); |
| 1137 | |
| 1138 | switch (state) { |
| 1139 | case BR_STATE_DISABLED: |
| 1140 | portstate = LAN9303_SWE_PORT_STATE_DISABLED_PORT0; |
| 1141 | break; |
| 1142 | case BR_STATE_BLOCKING: |
| 1143 | case BR_STATE_LISTENING: |
| 1144 | portstate = LAN9303_SWE_PORT_STATE_BLOCKING_PORT0; |
| 1145 | break; |
| 1146 | case BR_STATE_LEARNING: |
| 1147 | portstate = LAN9303_SWE_PORT_STATE_LEARNING_PORT0; |
| 1148 | break; |
| 1149 | case BR_STATE_FORWARDING: |
| 1150 | portstate = LAN9303_SWE_PORT_STATE_FORWARDING_PORT0; |
| 1151 | break; |
| 1152 | default: |
| 1153 | portstate = LAN9303_SWE_PORT_STATE_DISABLED_PORT0; |
| 1154 | dev_err(chip->dev, "unknown stp state: port %d, state %d\n", |
| 1155 | port, state); |
| 1156 | } |
| 1157 | |
| 1158 | portmask = 0x3 << (port * 2); |
| 1159 | portstate <<= (port * 2); |
| 1160 | |
| 1161 | chip->swe_port_state = (chip->swe_port_state & ~portmask) | portstate; |
| 1162 | |
| 1163 | if (chip->is_bridged) |
| 1164 | lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE, |
| 1165 | chip->swe_port_state); |
| 1166 | /* else: touching SWE_PORT_STATE would break port separation */ |
| 1167 | } |
| 1168 | |
Egil Hjelmeland | ab33534 | 2017-10-20 12:19:09 +0200 | [diff] [blame] | 1169 | static void lan9303_port_fast_age(struct dsa_switch *ds, int port) |
| 1170 | { |
| 1171 | struct lan9303 *chip = ds->priv; |
| 1172 | struct del_port_learned_ctx del_ctx = { |
| 1173 | .port = port, |
| 1174 | }; |
| 1175 | |
| 1176 | dev_dbg(chip->dev, "%s(%d)\n", __func__, port); |
| 1177 | lan9303_alr_loop(chip, alr_loop_cb_del_port_learned, &del_ctx); |
| 1178 | } |
| 1179 | |
Egil Hjelmeland | 0620427 | 2017-10-20 12:19:10 +0200 | [diff] [blame] | 1180 | static int lan9303_port_fdb_add(struct dsa_switch *ds, int port, |
| 1181 | const unsigned char *addr, u16 vid) |
| 1182 | { |
| 1183 | struct lan9303 *chip = ds->priv; |
| 1184 | |
| 1185 | dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, addr, vid); |
| 1186 | if (vid) |
| 1187 | return -EOPNOTSUPP; |
| 1188 | |
| 1189 | return lan9303_alr_add_port(chip, addr, port, false); |
| 1190 | } |
| 1191 | |
| 1192 | static int lan9303_port_fdb_del(struct dsa_switch *ds, int port, |
| 1193 | const unsigned char *addr, u16 vid) |
| 1194 | |
| 1195 | { |
| 1196 | struct lan9303 *chip = ds->priv; |
| 1197 | |
| 1198 | dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, addr, vid); |
| 1199 | if (vid) |
| 1200 | return -EOPNOTSUPP; |
| 1201 | lan9303_alr_del_port(chip, addr, port); |
| 1202 | |
| 1203 | return 0; |
| 1204 | } |
| 1205 | |
Egil Hjelmeland | ab33534 | 2017-10-20 12:19:09 +0200 | [diff] [blame] | 1206 | static int lan9303_port_fdb_dump(struct dsa_switch *ds, int port, |
| 1207 | dsa_fdb_dump_cb_t *cb, void *data) |
| 1208 | { |
| 1209 | struct lan9303 *chip = ds->priv; |
| 1210 | struct port_fdb_dump_ctx dump_ctx = { |
| 1211 | .port = port, |
| 1212 | .data = data, |
| 1213 | .cb = cb, |
| 1214 | }; |
| 1215 | |
| 1216 | dev_dbg(chip->dev, "%s(%d)\n", __func__, port); |
| 1217 | lan9303_alr_loop(chip, alr_loop_cb_fdb_port_dump, &dump_ctx); |
| 1218 | |
| 1219 | return 0; |
| 1220 | } |
| 1221 | |
Egil Hjelmeland | 0620427 | 2017-10-20 12:19:10 +0200 | [diff] [blame] | 1222 | static int lan9303_port_mdb_prepare(struct dsa_switch *ds, int port, |
Vivien Didelot | 3709aad | 2017-11-30 11:23:58 -0500 | [diff] [blame] | 1223 | const struct switchdev_obj_port_mdb *mdb) |
Egil Hjelmeland | 0620427 | 2017-10-20 12:19:10 +0200 | [diff] [blame] | 1224 | { |
| 1225 | struct lan9303 *chip = ds->priv; |
| 1226 | |
| 1227 | dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr, |
| 1228 | mdb->vid); |
| 1229 | if (mdb->vid) |
| 1230 | return -EOPNOTSUPP; |
| 1231 | if (lan9303_alr_cache_find_mac(chip, mdb->addr)) |
| 1232 | return 0; |
| 1233 | if (!lan9303_alr_cache_find_free(chip)) |
| 1234 | return -ENOSPC; |
| 1235 | |
| 1236 | return 0; |
| 1237 | } |
| 1238 | |
| 1239 | static void lan9303_port_mdb_add(struct dsa_switch *ds, int port, |
Vivien Didelot | 3709aad | 2017-11-30 11:23:58 -0500 | [diff] [blame] | 1240 | const struct switchdev_obj_port_mdb *mdb) |
Egil Hjelmeland | 0620427 | 2017-10-20 12:19:10 +0200 | [diff] [blame] | 1241 | { |
| 1242 | struct lan9303 *chip = ds->priv; |
| 1243 | |
| 1244 | dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr, |
| 1245 | mdb->vid); |
| 1246 | lan9303_alr_add_port(chip, mdb->addr, port, false); |
| 1247 | } |
| 1248 | |
| 1249 | static int lan9303_port_mdb_del(struct dsa_switch *ds, int port, |
| 1250 | const struct switchdev_obj_port_mdb *mdb) |
| 1251 | { |
| 1252 | struct lan9303 *chip = ds->priv; |
| 1253 | |
| 1254 | dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr, |
| 1255 | mdb->vid); |
| 1256 | if (mdb->vid) |
| 1257 | return -EOPNOTSUPP; |
| 1258 | lan9303_alr_del_port(chip, mdb->addr, port); |
| 1259 | |
| 1260 | return 0; |
| 1261 | } |
| 1262 | |
Bhumika Goyal | d78d677 | 2017-08-09 10:34:15 +0530 | [diff] [blame] | 1263 | static const struct dsa_switch_ops lan9303_switch_ops = { |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1264 | .get_tag_protocol = lan9303_get_tag_protocol, |
| 1265 | .setup = lan9303_setup, |
| 1266 | .get_strings = lan9303_get_strings, |
| 1267 | .phy_read = lan9303_phy_read, |
| 1268 | .phy_write = lan9303_phy_write, |
Egil Hjelmeland | 4d6a78b | 2017-09-19 10:09:24 +0200 | [diff] [blame] | 1269 | .adjust_link = lan9303_adjust_link, |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1270 | .get_ethtool_stats = lan9303_get_ethtool_stats, |
| 1271 | .get_sset_count = lan9303_get_sset_count, |
| 1272 | .port_enable = lan9303_port_enable, |
| 1273 | .port_disable = lan9303_port_disable, |
Egil Hjelmeland | d99a86a | 2017-10-10 14:49:53 +0200 | [diff] [blame] | 1274 | .port_bridge_join = lan9303_port_bridge_join, |
| 1275 | .port_bridge_leave = lan9303_port_bridge_leave, |
| 1276 | .port_stp_state_set = lan9303_port_stp_state_set, |
Egil Hjelmeland | ab33534 | 2017-10-20 12:19:09 +0200 | [diff] [blame] | 1277 | .port_fast_age = lan9303_port_fast_age, |
Egil Hjelmeland | 0620427 | 2017-10-20 12:19:10 +0200 | [diff] [blame] | 1278 | .port_fdb_add = lan9303_port_fdb_add, |
| 1279 | .port_fdb_del = lan9303_port_fdb_del, |
Egil Hjelmeland | ab33534 | 2017-10-20 12:19:09 +0200 | [diff] [blame] | 1280 | .port_fdb_dump = lan9303_port_fdb_dump, |
Egil Hjelmeland | 0620427 | 2017-10-20 12:19:10 +0200 | [diff] [blame] | 1281 | .port_mdb_prepare = lan9303_port_mdb_prepare, |
| 1282 | .port_mdb_add = lan9303_port_mdb_add, |
| 1283 | .port_mdb_del = lan9303_port_mdb_del, |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1284 | }; |
| 1285 | |
| 1286 | static int lan9303_register_switch(struct lan9303 *chip) |
| 1287 | { |
Egil Hjelmeland | 589d197 | 2017-12-29 13:38:24 +0100 | [diff] [blame] | 1288 | int base; |
| 1289 | |
Egil Hjelmeland | 274cdb4 | 2017-08-08 00:22:21 +0200 | [diff] [blame] | 1290 | chip->ds = dsa_switch_alloc(chip->dev, LAN9303_NUM_PORTS); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1291 | if (!chip->ds) |
| 1292 | return -ENOMEM; |
| 1293 | |
| 1294 | chip->ds->priv = chip; |
| 1295 | chip->ds->ops = &lan9303_switch_ops; |
Egil Hjelmeland | 589d197 | 2017-12-29 13:38:24 +0100 | [diff] [blame] | 1296 | base = chip->phy_addr_base; |
| 1297 | chip->ds->phys_mii_mask = GENMASK(LAN9303_NUM_PORTS - 1 + base, base); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1298 | |
Vivien Didelot | 23c9ee4 | 2017-05-26 18:12:51 -0400 | [diff] [blame] | 1299 | return dsa_register_switch(chip->ds); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1300 | } |
| 1301 | |
Phil Reid | f168913 | 2018-01-10 15:39:33 +0800 | [diff] [blame] | 1302 | static int lan9303_probe_reset_gpio(struct lan9303 *chip, |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1303 | struct device_node *np) |
| 1304 | { |
| 1305 | chip->reset_gpio = devm_gpiod_get_optional(chip->dev, "reset", |
| 1306 | GPIOD_OUT_LOW); |
Phil Reid | f168913 | 2018-01-10 15:39:33 +0800 | [diff] [blame] | 1307 | if (IS_ERR(chip->reset_gpio)) |
| 1308 | return PTR_ERR(chip->reset_gpio); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1309 | |
Phil Reid | f168913 | 2018-01-10 15:39:33 +0800 | [diff] [blame] | 1310 | if (!chip->reset_gpio) { |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1311 | dev_dbg(chip->dev, "No reset GPIO defined\n"); |
Phil Reid | f168913 | 2018-01-10 15:39:33 +0800 | [diff] [blame] | 1312 | return 0; |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1313 | } |
| 1314 | |
| 1315 | chip->reset_duration = 200; |
| 1316 | |
| 1317 | if (np) { |
| 1318 | of_property_read_u32(np, "reset-duration", |
| 1319 | &chip->reset_duration); |
| 1320 | } else { |
| 1321 | dev_dbg(chip->dev, "reset duration defaults to 200 ms\n"); |
| 1322 | } |
| 1323 | |
| 1324 | /* A sane reset duration should not be longer than 1s */ |
| 1325 | if (chip->reset_duration > 1000) |
| 1326 | chip->reset_duration = 1000; |
Phil Reid | f168913 | 2018-01-10 15:39:33 +0800 | [diff] [blame] | 1327 | |
| 1328 | return 0; |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1329 | } |
| 1330 | |
| 1331 | int lan9303_probe(struct lan9303 *chip, struct device_node *np) |
| 1332 | { |
| 1333 | int ret; |
| 1334 | |
| 1335 | mutex_init(&chip->indirect_mutex); |
Egil Hjelmeland | 2e8d243 | 2017-12-07 19:56:04 +0100 | [diff] [blame] | 1336 | mutex_init(&chip->alr_mutex); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1337 | |
Phil Reid | f168913 | 2018-01-10 15:39:33 +0800 | [diff] [blame] | 1338 | ret = lan9303_probe_reset_gpio(chip, np); |
| 1339 | if (ret) |
| 1340 | return ret; |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1341 | |
Phil Reid | a57d476 | 2018-01-10 15:39:32 +0800 | [diff] [blame] | 1342 | lan9303_handle_reset(chip); |
Juergen Beisert | a129259 | 2017-04-18 10:48:25 +0200 | [diff] [blame] | 1343 | |
| 1344 | ret = lan9303_check_device(chip); |
| 1345 | if (ret) |
| 1346 | return ret; |
| 1347 | |
| 1348 | ret = lan9303_register_switch(chip); |
| 1349 | if (ret) { |
| 1350 | dev_dbg(chip->dev, "Failed to register switch: %d\n", ret); |
| 1351 | return ret; |
| 1352 | } |
| 1353 | |
| 1354 | return 0; |
| 1355 | } |
| 1356 | EXPORT_SYMBOL(lan9303_probe); |
| 1357 | |
| 1358 | int lan9303_remove(struct lan9303 *chip) |
| 1359 | { |
| 1360 | int rc; |
| 1361 | |
| 1362 | rc = lan9303_disable_processing(chip); |
| 1363 | if (rc != 0) |
| 1364 | dev_warn(chip->dev, "shutting down failed\n"); |
| 1365 | |
| 1366 | dsa_unregister_switch(chip->ds); |
| 1367 | |
| 1368 | /* assert reset to the whole device to prevent it from doing anything */ |
| 1369 | gpiod_set_value_cansleep(chip->reset_gpio, 1); |
| 1370 | gpiod_unexport(chip->reset_gpio); |
| 1371 | |
| 1372 | return 0; |
| 1373 | } |
| 1374 | EXPORT_SYMBOL(lan9303_remove); |
| 1375 | |
| 1376 | MODULE_AUTHOR("Juergen Borleis <kernel@pengutronix.de>"); |
| 1377 | MODULE_DESCRIPTION("Core driver for SMSC/Microchip LAN9303 three port ethernet switch"); |
| 1378 | MODULE_LICENSE("GPL v2"); |