blob: 99cab44d2312afcd614fb317723f90735ef269a3 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070020#include <asm/unaligned.h>
21
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070022#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040023#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070024#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040025#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053026#include "ar9003_mci.h"
Ben Greear462e58f2012-04-12 10:04:00 -070027#include "debug.h"
28#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070029
Sujithcbe61d82009-02-09 13:27:12 +053030static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070031
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040032MODULE_AUTHOR("Atheros Communications");
33MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
34MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
35MODULE_LICENSE("Dual BSD/GPL");
36
37static int __init ath9k_init(void)
38{
39 return 0;
40}
41module_init(ath9k_init);
42
43static void __exit ath9k_exit(void)
44{
45 return;
46}
47module_exit(ath9k_exit);
48
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040049/* Private hardware callbacks */
50
51static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
52{
53 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
54}
55
56static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
57{
58 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
59}
60
Luis R. Rodriguez64773962010-04-15 17:38:17 -040061static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
62 struct ath9k_channel *chan)
63{
64 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
65}
66
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040067static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
68{
69 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
70 return;
71
72 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
73}
74
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040075static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
76{
77 /* You will not have this callback if using the old ANI */
78 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
79 return;
80
81 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
82}
83
Sujithf1dc5602008-10-29 10:16:30 +053084/********************/
85/* Helper Functions */
86/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070087
Ben Greear462e58f2012-04-12 10:04:00 -070088#ifdef CONFIG_ATH9K_DEBUGFS
89
90void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
91{
92 struct ath_softc *sc = common->priv;
93 if (sync_cause)
94 sc->debug.stats.istats.sync_cause_all++;
95 if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
96 sc->debug.stats.istats.sync_rtc_irq++;
97 if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
98 sc->debug.stats.istats.sync_mac_irq++;
99 if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
100 sc->debug.stats.istats.eeprom_illegal_access++;
101 if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
102 sc->debug.stats.istats.apb_timeout++;
103 if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
104 sc->debug.stats.istats.pci_mode_conflict++;
105 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
106 sc->debug.stats.istats.host1_fatal++;
107 if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
108 sc->debug.stats.istats.host1_perr++;
109 if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
110 sc->debug.stats.istats.trcv_fifo_perr++;
111 if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
112 sc->debug.stats.istats.radm_cpl_ep++;
113 if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
114 sc->debug.stats.istats.radm_cpl_dllp_abort++;
115 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
116 sc->debug.stats.istats.radm_cpl_tlp_abort++;
117 if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
118 sc->debug.stats.istats.radm_cpl_ecrc_err++;
119 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
120 sc->debug.stats.istats.radm_cpl_timeout++;
121 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
122 sc->debug.stats.istats.local_timeout++;
123 if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
124 sc->debug.stats.istats.pm_access++;
125 if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
126 sc->debug.stats.istats.mac_awake++;
127 if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
128 sc->debug.stats.istats.mac_asleep++;
129 if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
130 sc->debug.stats.istats.mac_sleep_access++;
131}
132#endif
133
134
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200135static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530136{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700137 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200138 struct ath_common *common = ath9k_hw_common(ah);
139 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +0530140
Felix Fietkau087b6ff2011-07-09 11:12:49 +0700141 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
142 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
143 clockrate = 117;
144 else if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200145 clockrate = ATH9K_CLOCK_RATE_CCK;
146 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
147 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
148 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
149 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400150 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200151 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
152
153 if (conf_is_ht40(conf))
154 clockrate *= 2;
155
Felix Fietkau906c7202011-07-09 11:12:48 +0700156 if (ah->curchan) {
157 if (IS_CHAN_HALF_RATE(ah->curchan))
158 clockrate /= 2;
159 if (IS_CHAN_QUARTER_RATE(ah->curchan))
160 clockrate /= 4;
161 }
162
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200163 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530164}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700165
Sujithcbe61d82009-02-09 13:27:12 +0530166static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530167{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200168 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530169
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200170 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530171}
172
Sujith0caa7b12009-02-16 13:23:20 +0530173bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700174{
175 int i;
176
Sujith0caa7b12009-02-16 13:23:20 +0530177 BUG_ON(timeout < AH_TIME_QUANTUM);
178
179 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700180 if ((REG_READ(ah, reg) & mask) == val)
181 return true;
182
183 udelay(AH_TIME_QUANTUM);
184 }
Sujith04bd46382008-11-28 22:18:05 +0530185
Joe Perchesd2182b62011-12-15 14:55:53 -0800186 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -0800187 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
188 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530189
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700190 return false;
191}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400192EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700193
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200194void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
195 int hw_delay)
196{
197 if (IS_CHAN_B(chan))
198 hw_delay = (4 * hw_delay) / 22;
199 else
200 hw_delay /= 10;
201
202 if (IS_CHAN_HALF_RATE(chan))
203 hw_delay *= 2;
204 else if (IS_CHAN_QUARTER_RATE(chan))
205 hw_delay *= 4;
206
207 udelay(hw_delay + BASE_ACTIVATE_DELAY);
208}
209
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100210void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
211 int column, unsigned int *writecnt)
212{
213 int r;
214
215 ENABLE_REGWRITE_BUFFER(ah);
216 for (r = 0; r < array->ia_rows; r++) {
217 REG_WRITE(ah, INI_RA(array, r, 0),
218 INI_RA(array, r, column));
219 DO_DELAY(*writecnt);
220 }
221 REGWRITE_BUFFER_FLUSH(ah);
222}
223
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700224u32 ath9k_hw_reverse_bits(u32 val, u32 n)
225{
226 u32 retval;
227 int i;
228
229 for (i = 0, retval = 0; i < n; i++) {
230 retval = (retval << 1) | (val & 1);
231 val >>= 1;
232 }
233 return retval;
234}
235
Sujithcbe61d82009-02-09 13:27:12 +0530236u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100237 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530238 u32 frameLen, u16 rateix,
239 bool shortPreamble)
240{
241 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530242
243 if (kbps == 0)
244 return 0;
245
Felix Fietkau545750d2009-11-23 22:21:01 +0100246 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530247 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530248 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100249 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530250 phyTime >>= 1;
251 numBits = frameLen << 3;
252 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
253 break;
Sujith46d14a52008-11-18 09:08:13 +0530254 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530255 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530256 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
257 numBits = OFDM_PLCP_BITS + (frameLen << 3);
258 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
259 txTime = OFDM_SIFS_TIME_QUARTER
260 + OFDM_PREAMBLE_TIME_QUARTER
261 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530262 } else if (ah->curchan &&
263 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530264 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
265 numBits = OFDM_PLCP_BITS + (frameLen << 3);
266 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
267 txTime = OFDM_SIFS_TIME_HALF +
268 OFDM_PREAMBLE_TIME_HALF
269 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
270 } else {
271 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
272 numBits = OFDM_PLCP_BITS + (frameLen << 3);
273 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
274 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
275 + (numSymbols * OFDM_SYMBOL_TIME);
276 }
277 break;
278 default:
Joe Perches38002762010-12-02 19:12:36 -0800279 ath_err(ath9k_hw_common(ah),
280 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530281 txTime = 0;
282 break;
283 }
284
285 return txTime;
286}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400287EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530288
Sujithcbe61d82009-02-09 13:27:12 +0530289void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530290 struct ath9k_channel *chan,
291 struct chan_centers *centers)
292{
293 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530294
295 if (!IS_CHAN_HT40(chan)) {
296 centers->ctl_center = centers->ext_center =
297 centers->synth_center = chan->channel;
298 return;
299 }
300
301 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
302 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
303 centers->synth_center =
304 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
305 extoff = 1;
306 } else {
307 centers->synth_center =
308 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
309 extoff = -1;
310 }
311
312 centers->ctl_center =
313 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700314 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530315 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700316 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530317}
318
319/******************/
320/* Chip Revisions */
321/******************/
322
Sujithcbe61d82009-02-09 13:27:12 +0530323static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530324{
325 u32 val;
326
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530327 switch (ah->hw_version.devid) {
328 case AR5416_AR9100_DEVID:
329 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
330 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200331 case AR9300_DEVID_AR9330:
332 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
333 if (ah->get_mac_revision) {
334 ah->hw_version.macRev = ah->get_mac_revision();
335 } else {
336 val = REG_READ(ah, AR_SREV);
337 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
338 }
339 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530340 case AR9300_DEVID_AR9340:
341 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
342 val = REG_READ(ah, AR_SREV);
343 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
344 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200345 case AR9300_DEVID_QCA955X:
346 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
347 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530348 }
349
Sujithf1dc5602008-10-29 10:16:30 +0530350 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
351
352 if (val == 0xFF) {
353 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530354 ah->hw_version.macVersion =
355 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
356 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530357
Sujith Manoharan77fac462012-09-11 20:09:18 +0530358 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530359 ah->is_pciexpress = true;
360 else
361 ah->is_pciexpress = (val &
362 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530363 } else {
364 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530365 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530366
Sujithd535a422009-02-09 13:27:06 +0530367 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530368
Sujithd535a422009-02-09 13:27:06 +0530369 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530370 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530371 }
372}
373
Sujithf1dc5602008-10-29 10:16:30 +0530374/************************************/
375/* HW Attach, Detach, Init Routines */
376/************************************/
377
Sujithcbe61d82009-02-09 13:27:12 +0530378static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530379{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100380 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530381 return;
382
383 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
384 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
385 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
386 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
387 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
388 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
389 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
390 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
391 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
392
393 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
394}
395
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400396/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530397static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530398{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700399 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400400 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530401 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800402 static const u32 patternData[4] = {
403 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
404 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400405 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530406
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400407 if (!AR_SREV_9300_20_OR_LATER(ah)) {
408 loop_max = 2;
409 regAddr[1] = AR_PHY_BASE + (8 << 2);
410 } else
411 loop_max = 1;
412
413 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530414 u32 addr = regAddr[i];
415 u32 wrData, rdData;
416
417 regHold[i] = REG_READ(ah, addr);
418 for (j = 0; j < 0x100; j++) {
419 wrData = (j << 16) | j;
420 REG_WRITE(ah, addr, wrData);
421 rdData = REG_READ(ah, addr);
422 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800423 ath_err(common,
424 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
425 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530426 return false;
427 }
428 }
429 for (j = 0; j < 4; j++) {
430 wrData = patternData[j];
431 REG_WRITE(ah, addr, wrData);
432 rdData = REG_READ(ah, addr);
433 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800434 ath_err(common,
435 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
436 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530437 return false;
438 }
439 }
440 REG_WRITE(ah, regAddr[i], regHold[i]);
441 }
442 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530443
Sujithf1dc5602008-10-29 10:16:30 +0530444 return true;
445}
446
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700447static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700448{
449 int i;
450
Felix Fietkau689e7562012-04-12 22:35:56 +0200451 ah->config.dma_beacon_response_time = 1;
452 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530453 ah->config.additional_swba_backoff = 0;
454 ah->config.ack_6mb = 0x0;
455 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530456 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530457 ah->config.pcie_waen = 0;
458 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400459 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700460
461 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530462 ah->config.spurchans[i][0] = AR_NO_SPUR;
463 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700464 }
465
Sujith0ce024c2009-12-14 14:57:00 +0530466 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400467 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400468
469 /*
470 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
471 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
472 * This means we use it for all AR5416 devices, and the few
473 * minor PCI AR9280 devices out there.
474 *
475 * Serialization is required because these devices do not handle
476 * well the case of two concurrent reads/writes due to the latency
477 * involved. During one read/write another read/write can be issued
478 * on another CPU while the previous read/write may still be working
479 * on our hardware, if we hit this case the hardware poops in a loop.
480 * We prevent this by serializing reads and writes.
481 *
482 * This issue is not present on PCI-Express devices or pre-AR5416
483 * devices (legacy, 802.11abg).
484 */
485 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700486 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700487}
488
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700489static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700490{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700491 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
492
493 regulatory->country_code = CTRY_DEFAULT;
494 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700495
Sujithd535a422009-02-09 13:27:06 +0530496 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530497 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700498
Sujith2660b812009-02-09 13:27:26 +0530499 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200500 ah->sta_id1_defaults =
501 AR_STA_ID1_CRPT_MIC_ENABLE |
502 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100503 if (AR_SREV_9100(ah))
504 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530505 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530506 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200507 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100508 ah->htc_reset_init = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700509}
510
Sujithcbe61d82009-02-09 13:27:12 +0530511static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700512{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700513 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530514 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700515 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530516 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800517 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700518
Sujithf1dc5602008-10-29 10:16:30 +0530519 sum = 0;
520 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400521 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530522 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700523 common->macaddr[2 * i] = eeval >> 8;
524 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700525 }
Sujithd8baa932009-03-30 15:28:25 +0530526 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530527 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700528
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700529 return 0;
530}
531
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700532static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700533{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530534 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700535 int ecode;
536
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530537 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530538 if (!ath9k_hw_chip_test(ah))
539 return -ENODEV;
540 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700541
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400542 if (!AR_SREV_9300_20_OR_LATER(ah)) {
543 ecode = ar9002_hw_rf_claim(ah);
544 if (ecode != 0)
545 return ecode;
546 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700547
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700548 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700549 if (ecode != 0)
550 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530551
Joe Perchesd2182b62011-12-15 14:55:53 -0800552 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800553 ah->eep_ops->get_eeprom_ver(ah),
554 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530555
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400556 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
557 if (ecode) {
Joe Perches38002762010-12-02 19:12:36 -0800558 ath_err(ath9k_hw_common(ah),
559 "Failed allocating banks for external radio\n");
Rajkumar Manoharan48a7c3d2010-11-08 20:40:53 +0530560 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400561 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400562 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700563
Nikolay Martynov42794252011-12-02 22:39:16 -0500564 if (ah->config.enable_ani) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700565 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700566 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700567 }
Sujithf1dc5602008-10-29 10:16:30 +0530568
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700569 return 0;
570}
571
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400572static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700573{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400574 if (AR_SREV_9300_20_OR_LATER(ah))
575 ar9003_hw_attach_ops(ah);
576 else
577 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700578}
579
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400580/* Called for all hardware families */
581static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700582{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700583 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700584 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700585
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530586 ath9k_hw_read_revisions(ah);
587
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530588 /*
589 * Read back AR_WA into a permanent copy and set bits 14 and 17.
590 * We need to do this to avoid RMW of this register. We cannot
591 * read the reg when chip is asleep.
592 */
593 ah->WARegVal = REG_READ(ah, AR_WA);
594 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
595 AR_WA_ASPM_TIMER_BASED_DISABLE);
596
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700597 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800598 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700599 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700600 }
601
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530602 if (AR_SREV_9462(ah))
Rajkumar Manoharaneec353c2011-10-13 10:49:13 +0530603 ah->WARegVal &= ~AR_WA_D3_L1_DISABLE;
604
Sujith Manoharana4a29542012-09-10 09:20:03 +0530605 if (AR_SREV_9565(ah)) {
606 ah->WARegVal |= AR_WA_BIT22;
607 REG_WRITE(ah, AR_WA, ah->WARegVal);
608 }
609
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400610 ath9k_hw_init_defaults(ah);
611 ath9k_hw_init_config(ah);
612
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400613 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400614
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700615 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800616 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700617 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700618 }
619
Felix Fietkauf3eef642012-03-14 16:40:25 +0100620 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700621 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
Panayiotis Karabassis7508b652012-06-26 23:37:17 +0300622 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
John W. Linville4c85ab12010-07-28 10:06:35 -0400623 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700624 ah->config.serialize_regmode =
625 SER_REG_MODE_ON;
626 } else {
627 ah->config.serialize_regmode =
628 SER_REG_MODE_OFF;
629 }
630 }
631
Joe Perchesd2182b62011-12-15 14:55:53 -0800632 ath_dbg(common, RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700633 ah->config.serialize_regmode);
634
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500635 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
636 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
637 else
638 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
639
Felix Fietkau6da5a722010-12-12 00:51:12 +0100640 switch (ah->hw_version.macVersion) {
641 case AR_SREV_VERSION_5416_PCI:
642 case AR_SREV_VERSION_5416_PCIE:
643 case AR_SREV_VERSION_9160:
644 case AR_SREV_VERSION_9100:
645 case AR_SREV_VERSION_9280:
646 case AR_SREV_VERSION_9285:
647 case AR_SREV_VERSION_9287:
648 case AR_SREV_VERSION_9271:
649 case AR_SREV_VERSION_9300:
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200650 case AR_SREV_VERSION_9330:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100651 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530652 case AR_SREV_VERSION_9340:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530653 case AR_SREV_VERSION_9462:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200654 case AR_SREV_VERSION_9550:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530655 case AR_SREV_VERSION_9565:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100656 break;
657 default:
Joe Perches38002762010-12-02 19:12:36 -0800658 ath_err(common,
659 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
660 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700661 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700662 }
663
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200664 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200665 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400666 ah->is_pciexpress = false;
667
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700668 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700669 ath9k_hw_init_cal_settings(ah);
670
671 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200672 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700673 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400674 if (!AR_SREV_9300_20_OR_LATER(ah))
675 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700676
677 ath9k_hw_init_mode_regs(ah);
678
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200679 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700680 ath9k_hw_disablepcie(ah);
681
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700682 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700683 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700684 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700685
686 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100687 r = ath9k_hw_fill_cap_info(ah);
688 if (r)
689 return r;
690
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700691 r = ath9k_hw_init_macaddr(ah);
692 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800693 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700694 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700695 }
696
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400697 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530698 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700699 else
Sujith2660b812009-02-09 13:27:26 +0530700 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700701
Gabor Juhos88e641d2011-06-21 11:23:30 +0200702 if (AR_SREV_9330(ah))
703 ah->bb_watchdog_timeout_ms = 85;
704 else
705 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700706
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400707 common->state = ATH_HW_INITIALIZED;
708
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700709 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700710}
711
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400712int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530713{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400714 int ret;
715 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530716
Sujith Manoharan77fac462012-09-11 20:09:18 +0530717 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400718 switch (ah->hw_version.devid) {
719 case AR5416_DEVID_PCI:
720 case AR5416_DEVID_PCIE:
721 case AR5416_AR9100_DEVID:
722 case AR9160_DEVID_PCI:
723 case AR9280_DEVID_PCI:
724 case AR9280_DEVID_PCIE:
725 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400726 case AR9287_DEVID_PCI:
727 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400728 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400729 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800730 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200731 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530732 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200733 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700734 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530735 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530736 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530737 case AR9300_DEVID_AR9565:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400738 break;
739 default:
740 if (common->bus_ops->ath_bus_type == ATH_USB)
741 break;
Joe Perches38002762010-12-02 19:12:36 -0800742 ath_err(common, "Hardware device ID 0x%04x not supported\n",
743 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400744 return -EOPNOTSUPP;
745 }
Sujithf1dc5602008-10-29 10:16:30 +0530746
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400747 ret = __ath9k_hw_init(ah);
748 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800749 ath_err(common,
750 "Unable to initialize hardware; initialization status: %d\n",
751 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400752 return ret;
753 }
Sujithf1dc5602008-10-29 10:16:30 +0530754
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400755 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530756}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400757EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530758
Sujithcbe61d82009-02-09 13:27:12 +0530759static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530760{
Sujith7d0d0df2010-04-16 11:53:57 +0530761 ENABLE_REGWRITE_BUFFER(ah);
762
Sujithf1dc5602008-10-29 10:16:30 +0530763 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
764 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
765
766 REG_WRITE(ah, AR_QOS_NO_ACK,
767 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
768 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
769 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
770
771 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
772 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
773 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
774 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
775 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530776
777 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530778}
779
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530780u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530781{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530782 struct ath_common *common = ath9k_hw_common(ah);
783 int i = 0;
784
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100785 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
786 udelay(100);
787 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
788
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530789 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
790
Vivek Natarajanb1415812011-01-27 14:45:07 +0530791 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530792
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530793 if (WARN_ON_ONCE(i >= 100)) {
794 ath_err(common, "PLL4 meaurement not done\n");
795 break;
796 }
797
798 i++;
799 }
800
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100801 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530802}
803EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
804
Sujithcbe61d82009-02-09 13:27:12 +0530805static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530806 struct ath9k_channel *chan)
807{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800808 u32 pll;
809
Sujith Manoharana4a29542012-09-10 09:20:03 +0530810 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530811 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
812 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
813 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
814 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
815 AR_CH0_DPLL2_KD, 0x40);
816 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
817 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530818
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530819 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
820 AR_CH0_BB_DPLL1_REFDIV, 0x5);
821 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
822 AR_CH0_BB_DPLL1_NINI, 0x58);
823 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
824 AR_CH0_BB_DPLL1_NFRAC, 0x0);
825
826 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
827 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
828 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
829 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
830 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
831 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
832
833 /* program BB PLL phase_shift to 0x6 */
834 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
835 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
836
837 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
838 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530839 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200840 } else if (AR_SREV_9330(ah)) {
841 u32 ddr_dpll2, pll_control2, kd;
842
843 if (ah->is_clk_25mhz) {
844 ddr_dpll2 = 0x18e82f01;
845 pll_control2 = 0xe04a3d;
846 kd = 0x1d;
847 } else {
848 ddr_dpll2 = 0x19e82f01;
849 pll_control2 = 0x886666;
850 kd = 0x3d;
851 }
852
853 /* program DDR PLL ki and kd value */
854 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
855
856 /* program DDR PLL phase_shift */
857 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
858 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
859
860 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
861 udelay(1000);
862
863 /* program refdiv, nint, frac to RTC register */
864 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
865
866 /* program BB PLL kd and ki value */
867 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
868 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
869
870 /* program BB PLL phase_shift */
871 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
872 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200873 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530874 u32 regval, pll2_divint, pll2_divfrac, refdiv;
875
876 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
877 udelay(1000);
878
879 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
880 udelay(100);
881
882 if (ah->is_clk_25mhz) {
883 pll2_divint = 0x54;
884 pll2_divfrac = 0x1eb85;
885 refdiv = 3;
886 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200887 if (AR_SREV_9340(ah)) {
888 pll2_divint = 88;
889 pll2_divfrac = 0;
890 refdiv = 5;
891 } else {
892 pll2_divint = 0x11;
893 pll2_divfrac = 0x26666;
894 refdiv = 1;
895 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530896 }
897
898 regval = REG_READ(ah, AR_PHY_PLL_MODE);
899 regval |= (0x1 << 16);
900 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
901 udelay(100);
902
903 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
904 (pll2_divint << 18) | pll2_divfrac);
905 udelay(100);
906
907 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200908 if (AR_SREV_9340(ah))
909 regval = (regval & 0x80071fff) | (0x1 << 30) |
910 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
911 else
912 regval = (regval & 0x80071fff) | (0x3 << 30) |
913 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530914 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
915 REG_WRITE(ah, AR_PHY_PLL_MODE,
916 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
917 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530918 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800919
920 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530921 if (AR_SREV_9565(ah))
922 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100923 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530924
Gabor Juhosfc05a312012-07-03 19:13:31 +0200925 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
926 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530927 udelay(1000);
928
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400929 /* Switch the core clock for ar9271 to 117Mhz */
930 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530931 udelay(500);
932 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400933 }
934
Sujithf1dc5602008-10-29 10:16:30 +0530935 udelay(RTC_PLL_SETTLE_DELAY);
936
937 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530938
Gabor Juhosfc05a312012-07-03 19:13:31 +0200939 if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530940 if (ah->is_clk_25mhz) {
941 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
942 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
943 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
944 } else {
945 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
946 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
947 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
948 }
949 udelay(100);
950 }
Sujithf1dc5602008-10-29 10:16:30 +0530951}
952
Sujithcbe61d82009-02-09 13:27:12 +0530953static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800954 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530955{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530956 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400957 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530958 AR_IMR_TXURN |
959 AR_IMR_RXERR |
960 AR_IMR_RXORN |
961 AR_IMR_BCNMISC;
962
Gabor Juhos3b8a0572012-07-03 19:13:29 +0200963 if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530964 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
965
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400966 if (AR_SREV_9300_20_OR_LATER(ah)) {
967 imr_reg |= AR_IMR_RXOK_HP;
968 if (ah->config.rx_intr_mitigation)
969 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
970 else
971 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530972
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400973 } else {
974 if (ah->config.rx_intr_mitigation)
975 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
976 else
977 imr_reg |= AR_IMR_RXOK;
978 }
979
980 if (ah->config.tx_intr_mitigation)
981 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
982 else
983 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530984
Sujith7d0d0df2010-04-16 11:53:57 +0530985 ENABLE_REGWRITE_BUFFER(ah);
986
Pavel Roskin152d5302010-03-31 18:05:37 -0400987 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500988 ah->imrs2_reg |= AR_IMR_S2_GTT;
989 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530990
991 if (!AR_SREV_9100(ah)) {
992 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530993 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530994 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
995 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400996
Sujith7d0d0df2010-04-16 11:53:57 +0530997 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530998
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400999 if (AR_SREV_9300_20_OR_LATER(ah)) {
1000 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
1001 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
1002 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
1003 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
1004 }
Sujithf1dc5602008-10-29 10:16:30 +05301005}
1006
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001007static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
1008{
1009 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
1010 val = min(val, (u32) 0xFFFF);
1011 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
1012}
1013
Felix Fietkau0005baf2010-01-15 02:33:40 +01001014static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301015{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001016 u32 val = ath9k_hw_mac_to_clks(ah, us);
1017 val = min(val, (u32) 0xFFFF);
1018 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +05301019}
1020
Felix Fietkau0005baf2010-01-15 02:33:40 +01001021static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301022{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001023 u32 val = ath9k_hw_mac_to_clks(ah, us);
1024 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
1025 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
1026}
1027
1028static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1029{
1030 u32 val = ath9k_hw_mac_to_clks(ah, us);
1031 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
1032 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +05301033}
1034
Sujithcbe61d82009-02-09 13:27:12 +05301035static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301036{
Sujithf1dc5602008-10-29 10:16:30 +05301037 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001038 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
1039 tu);
Sujith2660b812009-02-09 13:27:26 +05301040 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301041 return false;
1042 } else {
1043 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301044 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301045 return true;
1046 }
1047}
1048
Felix Fietkau0005baf2010-01-15 02:33:40 +01001049void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301050{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001051 struct ath_common *common = ath9k_hw_common(ah);
1052 struct ieee80211_conf *conf = &common->hw->conf;
1053 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001054 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +01001055 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001056 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001057 int rx_lat = 0, tx_lat = 0, eifs = 0;
1058 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001059
Joe Perchesd2182b62011-12-15 14:55:53 -08001060 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001061 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301062
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001063 if (!chan)
1064 return;
1065
Sujith2660b812009-02-09 13:27:26 +05301066 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001067 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001068
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301069 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1070 rx_lat = 41;
1071 else
1072 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001073 tx_lat = 54;
1074
Felix Fietkaue88e4862012-04-19 21:18:22 +02001075 if (IS_CHAN_5GHZ(chan))
1076 sifstime = 16;
1077 else
1078 sifstime = 10;
1079
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001080 if (IS_CHAN_HALF_RATE(chan)) {
1081 eifs = 175;
1082 rx_lat *= 2;
1083 tx_lat *= 2;
1084 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1085 tx_lat += 11;
1086
Felix Fietkaue88e4862012-04-19 21:18:22 +02001087 sifstime *= 2;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001088 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001089 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001090 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1091 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301092 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001093 tx_lat *= 4;
1094 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1095 tx_lat += 22;
1096
Felix Fietkaue88e4862012-04-19 21:18:22 +02001097 sifstime *= 4;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001098 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001099 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001100 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301101 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1102 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1103 reg = AR_USEC_ASYNC_FIFO;
1104 } else {
1105 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1106 common->clockrate;
1107 reg = REG_READ(ah, AR_USEC);
1108 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001109 rx_lat = MS(reg, AR_USEC_RX_LAT);
1110 tx_lat = MS(reg, AR_USEC_TX_LAT);
1111
1112 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001113 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001114
Felix Fietkaue239d852010-01-15 02:34:58 +01001115 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001116 acktimeout = slottime + sifstime + 3 * ah->coverage_class + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001117 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001118
1119 /*
1120 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001121 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001122 * This was initially only meant to work around an issue with delayed
1123 * BA frames in some implementations, but it has been found to fix ACK
1124 * timeout issues in other cases as well.
1125 */
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001126 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ &&
1127 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001128 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001129 ctstimeout += 48 - sifstime - ah->slottime;
1130 }
1131
Felix Fietkau42c45682010-02-11 18:07:19 +01001132
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001133 ath9k_hw_set_sifs_time(ah, sifstime);
1134 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001135 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001136 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301137 if (ah->globaltxtimeout != (u32) -1)
1138 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001139
1140 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1141 REG_RMW(ah, AR_USEC,
1142 (common->clockrate - 1) |
1143 SM(rx_lat, AR_USEC_RX_LAT) |
1144 SM(tx_lat, AR_USEC_TX_LAT),
1145 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1146
Sujithf1dc5602008-10-29 10:16:30 +05301147}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001148EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301149
Sujith285f2dd2010-01-08 10:36:07 +05301150void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001151{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001152 struct ath_common *common = ath9k_hw_common(ah);
1153
Sujith736b3a22010-03-17 14:25:24 +05301154 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001155 goto free_hw;
1156
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001157 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001158
1159free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001160 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001161}
Sujith285f2dd2010-01-08 10:36:07 +05301162EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001163
Sujithf1dc5602008-10-29 10:16:30 +05301164/*******/
1165/* INI */
1166/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001167
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001168u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001169{
1170 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1171
1172 if (IS_CHAN_B(chan))
1173 ctl |= CTL_11B;
1174 else if (IS_CHAN_G(chan))
1175 ctl |= CTL_11G;
1176 else
1177 ctl |= CTL_11A;
1178
1179 return ctl;
1180}
1181
Sujithf1dc5602008-10-29 10:16:30 +05301182/****************************************/
1183/* Reset and Channel Switching Routines */
1184/****************************************/
1185
Sujithcbe61d82009-02-09 13:27:12 +05301186static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301187{
Felix Fietkau57b32222010-04-15 17:39:22 -04001188 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301189
Sujith7d0d0df2010-04-16 11:53:57 +05301190 ENABLE_REGWRITE_BUFFER(ah);
1191
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001192 /*
1193 * set AHB_MODE not to do cacheline prefetches
1194 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001195 if (!AR_SREV_9300_20_OR_LATER(ah))
1196 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301197
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001198 /*
1199 * let mac dma reads be in 128 byte chunks
1200 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001201 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301202
Sujith7d0d0df2010-04-16 11:53:57 +05301203 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301204
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001205 /*
1206 * Restore TX Trigger Level to its pre-reset value.
1207 * The initial value depends on whether aggregation is enabled, and is
1208 * adjusted whenever underruns are detected.
1209 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001210 if (!AR_SREV_9300_20_OR_LATER(ah))
1211 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301212
Sujith7d0d0df2010-04-16 11:53:57 +05301213 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301214
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001215 /*
1216 * let mac dma writes be in 128 byte chunks
1217 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001218 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301219
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001220 /*
1221 * Setup receive FIFO threshold to hold off TX activities
1222 */
Sujithf1dc5602008-10-29 10:16:30 +05301223 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1224
Felix Fietkau57b32222010-04-15 17:39:22 -04001225 if (AR_SREV_9300_20_OR_LATER(ah)) {
1226 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1227 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1228
1229 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1230 ah->caps.rx_status_len);
1231 }
1232
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001233 /*
1234 * reduce the number of usable entries in PCU TXBUF to avoid
1235 * wrap around issues.
1236 */
Sujithf1dc5602008-10-29 10:16:30 +05301237 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001238 /* For AR9285 the number of Fifos are reduced to half.
1239 * So set the usable tx buf size also to half to
1240 * avoid data/delimiter underruns
1241 */
Sujithf1dc5602008-10-29 10:16:30 +05301242 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1243 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001244 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +05301245 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1246 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1247 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001248
Sujith7d0d0df2010-04-16 11:53:57 +05301249 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301250
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001251 if (AR_SREV_9300_20_OR_LATER(ah))
1252 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301253}
1254
Sujithcbe61d82009-02-09 13:27:12 +05301255static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301256{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001257 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1258 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301259
Sujithf1dc5602008-10-29 10:16:30 +05301260 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001261 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001262 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001263 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301264 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1265 break;
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001266 case NL80211_IFTYPE_AP:
1267 set |= AR_STA_ID1_STA_AP;
1268 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001269 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001270 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301271 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301272 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001273 if (!ah->is_monitoring)
1274 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301275 break;
Sujithf1dc5602008-10-29 10:16:30 +05301276 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001277 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301278}
1279
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001280void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1281 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001282{
1283 u32 coef_exp, coef_man;
1284
1285 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1286 if ((coef_scaled >> coef_exp) & 0x1)
1287 break;
1288
1289 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1290
1291 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1292
1293 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1294 *coef_exponent = coef_exp - 16;
1295}
1296
Sujithcbe61d82009-02-09 13:27:12 +05301297static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301298{
1299 u32 rst_flags;
1300 u32 tmpReg;
1301
Sujith70768492009-02-16 13:23:12 +05301302 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001303 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1304 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301305 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1306 }
1307
Sujith7d0d0df2010-04-16 11:53:57 +05301308 ENABLE_REGWRITE_BUFFER(ah);
1309
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001310 if (AR_SREV_9300_20_OR_LATER(ah)) {
1311 REG_WRITE(ah, AR_WA, ah->WARegVal);
1312 udelay(10);
1313 }
1314
Sujithf1dc5602008-10-29 10:16:30 +05301315 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1316 AR_RTC_FORCE_WAKE_ON_INT);
1317
1318 if (AR_SREV_9100(ah)) {
1319 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1320 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1321 } else {
1322 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1323 if (tmpReg &
1324 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1325 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001326 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301327 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001328
1329 val = AR_RC_HOSTIF;
1330 if (!AR_SREV_9300_20_OR_LATER(ah))
1331 val |= AR_RC_AHB;
1332 REG_WRITE(ah, AR_RC, val);
1333
1334 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301335 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301336
1337 rst_flags = AR_RTC_RC_MAC_WARM;
1338 if (type == ATH9K_RESET_COLD)
1339 rst_flags |= AR_RTC_RC_MAC_COLD;
1340 }
1341
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001342 if (AR_SREV_9330(ah)) {
1343 int npend = 0;
1344 int i;
1345
1346 /* AR9330 WAR:
1347 * call external reset function to reset WMAC if:
1348 * - doing a cold reset
1349 * - we have pending frames in the TX queues
1350 */
1351
1352 for (i = 0; i < AR_NUM_QCU; i++) {
1353 npend = ath9k_hw_numtxpending(ah, i);
1354 if (npend)
1355 break;
1356 }
1357
1358 if (ah->external_reset &&
1359 (npend || type == ATH9K_RESET_COLD)) {
1360 int reset_err = 0;
1361
Joe Perchesd2182b62011-12-15 14:55:53 -08001362 ath_dbg(ath9k_hw_common(ah), RESET,
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001363 "reset MAC via external reset\n");
1364
1365 reset_err = ah->external_reset();
1366 if (reset_err) {
1367 ath_err(ath9k_hw_common(ah),
1368 "External reset failed, err=%d\n",
1369 reset_err);
1370 return false;
1371 }
1372
1373 REG_WRITE(ah, AR_RTC_RESET, 1);
1374 }
1375 }
1376
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301377 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301378 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301379
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001380 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301381
1382 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301383
Sujithf1dc5602008-10-29 10:16:30 +05301384 udelay(50);
1385
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001386 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301387 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001388 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301389 return false;
1390 }
1391
1392 if (!AR_SREV_9100(ah))
1393 REG_WRITE(ah, AR_RC, 0);
1394
Sujithf1dc5602008-10-29 10:16:30 +05301395 if (AR_SREV_9100(ah))
1396 udelay(50);
1397
1398 return true;
1399}
1400
Sujithcbe61d82009-02-09 13:27:12 +05301401static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301402{
Sujith7d0d0df2010-04-16 11:53:57 +05301403 ENABLE_REGWRITE_BUFFER(ah);
1404
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001405 if (AR_SREV_9300_20_OR_LATER(ah)) {
1406 REG_WRITE(ah, AR_WA, ah->WARegVal);
1407 udelay(10);
1408 }
1409
Sujithf1dc5602008-10-29 10:16:30 +05301410 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1411 AR_RTC_FORCE_WAKE_ON_INT);
1412
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001413 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301414 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1415
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001416 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301417
Sujith7d0d0df2010-04-16 11:53:57 +05301418 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301419
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001420 if (!AR_SREV_9300_20_OR_LATER(ah))
1421 udelay(2);
1422
1423 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301424 REG_WRITE(ah, AR_RC, 0);
1425
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001426 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301427
1428 if (!ath9k_hw_wait(ah,
1429 AR_RTC_STATUS,
1430 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301431 AR_RTC_STATUS_ON,
1432 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001433 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301434 return false;
1435 }
1436
Sujithf1dc5602008-10-29 10:16:30 +05301437 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1438}
1439
Sujithcbe61d82009-02-09 13:27:12 +05301440static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301441{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301442 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301443
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001444 if (AR_SREV_9300_20_OR_LATER(ah)) {
1445 REG_WRITE(ah, AR_WA, ah->WARegVal);
1446 udelay(10);
1447 }
1448
Sujithf1dc5602008-10-29 10:16:30 +05301449 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1450 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1451
1452 switch (type) {
1453 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301454 ret = ath9k_hw_set_reset_power_on(ah);
1455 break;
Sujithf1dc5602008-10-29 10:16:30 +05301456 case ATH9K_RESET_WARM:
1457 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301458 ret = ath9k_hw_set_reset(ah, type);
1459 break;
Sujithf1dc5602008-10-29 10:16:30 +05301460 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301461 break;
Sujithf1dc5602008-10-29 10:16:30 +05301462 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301463
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301464 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301465}
1466
Sujithcbe61d82009-02-09 13:27:12 +05301467static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301468 struct ath9k_channel *chan)
1469{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001470 int reset_type = ATH9K_RESET_WARM;
1471
1472 if (AR_SREV_9280(ah)) {
1473 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1474 reset_type = ATH9K_RESET_POWER_ON;
1475 else
1476 reset_type = ATH9K_RESET_COLD;
1477 }
1478
1479 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301480 return false;
1481
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001482 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301483 return false;
1484
Sujith2660b812009-02-09 13:27:26 +05301485 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001486
1487 if (AR_SREV_9330(ah))
1488 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301489 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301490 ath9k_hw_set_rfmode(ah, chan);
1491
1492 return true;
1493}
1494
Sujithcbe61d82009-02-09 13:27:12 +05301495static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001496 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301497{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001498 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001499 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001500 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301501 bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
1502 bool band_switch, mode_diff;
1503 u8 ini_reloaded;
1504
1505 band_switch = (chan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ)) !=
1506 (ah->curchan->channelFlags & (CHANNEL_2GHZ |
1507 CHANNEL_5GHZ));
1508 mode_diff = (chan->chanmode != ah->curchan->chanmode);
Sujithf1dc5602008-10-29 10:16:30 +05301509
1510 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1511 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001512 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001513 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301514 return false;
1515 }
1516 }
1517
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001518 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001519 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301520 return false;
1521 }
1522
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301523 if (edma && (band_switch || mode_diff)) {
1524 ath9k_hw_mark_phy_inactive(ah);
1525 udelay(5);
1526
1527 ath9k_hw_init_pll(ah, NULL);
1528
1529 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1530 ath_err(common, "Failed to do fast channel change\n");
1531 return false;
1532 }
1533 }
1534
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001535 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301536
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001537 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001538 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001539 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001540 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301541 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001542 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001543 ath9k_hw_apply_txpower(ah, chan, false);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001544 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301545
1546 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1547 ath9k_hw_set_delta_slope(ah, chan);
1548
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001549 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301550
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301551 if (edma && (band_switch || mode_diff)) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301552 ah->ah_flags |= AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301553 if (band_switch || ini_reloaded)
1554 ah->eep_ops->set_board_values(ah, chan);
1555
1556 ath9k_hw_init_bb(ah, chan);
1557
1558 if (band_switch || ini_reloaded)
1559 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301560 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301561 }
1562
Sujithf1dc5602008-10-29 10:16:30 +05301563 return true;
1564}
1565
Felix Fietkau691680b2011-03-19 13:55:38 +01001566static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1567{
1568 u32 gpio_mask = ah->gpio_mask;
1569 int i;
1570
1571 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1572 if (!(gpio_mask & 1))
1573 continue;
1574
1575 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1576 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1577 }
1578}
1579
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301580static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
1581 int *hang_state, int *hang_pos)
1582{
1583 static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
1584 u32 chain_state, dcs_pos, i;
1585
1586 for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
1587 chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
1588 for (i = 0; i < 3; i++) {
1589 if (chain_state == dcu_chain_state[i]) {
1590 *hang_state = chain_state;
1591 *hang_pos = dcs_pos;
1592 return true;
1593 }
1594 }
1595 }
1596 return false;
1597}
1598
1599#define DCU_COMPLETE_STATE 1
1600#define DCU_COMPLETE_STATE_MASK 0x3
1601#define NUM_STATUS_READS 50
1602static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
1603{
1604 u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
1605 u32 i, hang_pos, hang_state, num_state = 6;
1606
1607 comp_state = REG_READ(ah, AR_DMADBG_6);
1608
1609 if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
1610 ath_dbg(ath9k_hw_common(ah), RESET,
1611 "MAC Hang signature not found at DCU complete\n");
1612 return false;
1613 }
1614
1615 chain_state = REG_READ(ah, dcs_reg);
1616 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1617 goto hang_check_iter;
1618
1619 dcs_reg = AR_DMADBG_5;
1620 num_state = 4;
1621 chain_state = REG_READ(ah, dcs_reg);
1622 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1623 goto hang_check_iter;
1624
1625 ath_dbg(ath9k_hw_common(ah), RESET,
1626 "MAC Hang signature 1 not found\n");
1627 return false;
1628
1629hang_check_iter:
1630 ath_dbg(ath9k_hw_common(ah), RESET,
1631 "DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
1632 chain_state, comp_state, hang_state, hang_pos);
1633
1634 for (i = 0; i < NUM_STATUS_READS; i++) {
1635 chain_state = REG_READ(ah, dcs_reg);
1636 chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
1637 comp_state = REG_READ(ah, AR_DMADBG_6);
1638
1639 if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
1640 DCU_COMPLETE_STATE) ||
1641 (chain_state != hang_state))
1642 return false;
1643 }
1644
1645 ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");
1646
1647 return true;
1648}
1649
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001650bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301651{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001652 int count = 50;
1653 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301654
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301655 if (AR_SREV_9300(ah))
1656 return !ath9k_hw_detect_mac_hang(ah);
1657
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001658 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001659 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301660
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001661 do {
1662 reg = REG_READ(ah, AR_OBS_BUS_1);
1663
1664 if ((reg & 0x7E7FFFEF) == 0x00702400)
1665 continue;
1666
1667 switch (reg & 0x7E000B00) {
1668 case 0x1E000000:
1669 case 0x52000B00:
1670 case 0x18000B00:
1671 continue;
1672 default:
1673 return true;
1674 }
1675 } while (count-- > 0);
1676
1677 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301678}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001679EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301680
Sujith Manoharancaed6572012-03-14 14:40:46 +05301681/*
1682 * Fast channel change:
1683 * (Change synthesizer based on channel freq without resetting chip)
1684 *
1685 * Don't do FCC when
1686 * - Flag is not set
1687 * - Chip is just coming out of full sleep
1688 * - Channel to be set is same as current channel
1689 * - Channel flags are different, (eg.,moving from 2GHz to 5GHz channel)
1690 */
1691static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1692{
1693 struct ath_common *common = ath9k_hw_common(ah);
1694 int ret;
1695
1696 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1697 goto fail;
1698
1699 if (ah->chip_fullsleep)
1700 goto fail;
1701
1702 if (!ah->curchan)
1703 goto fail;
1704
1705 if (chan->channel == ah->curchan->channel)
1706 goto fail;
1707
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001708 if ((ah->curchan->channelFlags | chan->channelFlags) &
1709 (CHANNEL_HALF | CHANNEL_QUARTER))
1710 goto fail;
1711
Sujith Manoharancaed6572012-03-14 14:40:46 +05301712 if ((chan->channelFlags & CHANNEL_ALL) !=
1713 (ah->curchan->channelFlags & CHANNEL_ALL))
1714 goto fail;
1715
1716 if (!ath9k_hw_check_alive(ah))
1717 goto fail;
1718
1719 /*
1720 * For AR9462, make sure that calibration data for
1721 * re-using are present.
1722 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301723 if (AR_SREV_9462(ah) && (ah->caldata &&
1724 (!ah->caldata->done_txiqcal_once ||
1725 !ah->caldata->done_txclcal_once ||
1726 !ah->caldata->rtt_done)))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301727 goto fail;
1728
1729 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1730 ah->curchan->channel, chan->channel);
1731
1732 ret = ath9k_hw_channel_change(ah, chan);
1733 if (!ret)
1734 goto fail;
1735
1736 ath9k_hw_loadnf(ah, ah->curchan);
1737 ath9k_hw_start_nfcal(ah, true);
1738
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301739 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301740 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301741
1742 if (AR_SREV_9271(ah))
1743 ar9002_hw_load_ani_reg(ah, chan);
1744
1745 return 0;
1746fail:
1747 return -EINVAL;
1748}
1749
Sujithcbe61d82009-02-09 13:27:12 +05301750int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301751 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001752{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001753 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001754 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001755 u32 saveDefAntenna;
1756 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301757 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001758 int i, r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301759 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301760 bool save_fullsleep = ah->chip_fullsleep;
1761
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301762 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301763 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1764 if (start_mci_reset)
1765 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301766 }
1767
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001768 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001769 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001770
Sujith Manoharancaed6572012-03-14 14:40:46 +05301771 if (ah->curchan && !ah->chip_fullsleep)
1772 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001773
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001774 ah->caldata = caldata;
1775 if (caldata &&
1776 (chan->channel != caldata->channel ||
1777 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1778 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1779 /* Operating channel changed, reset channel calibration data */
1780 memset(caldata, 0, sizeof(*caldata));
1781 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001782 } else if (caldata) {
1783 caldata->paprd_packet_sent = false;
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001784 }
Felix Fietkauf23fba42011-07-28 14:08:56 +02001785 ah->noise = ath9k_hw_getchan_noise(ah, chan);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001786
Sujith Manoharancaed6572012-03-14 14:40:46 +05301787 if (fastcc) {
1788 r = ath9k_hw_do_fastcc(ah, chan);
1789 if (!r)
1790 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001791 }
1792
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301793 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301794 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301795
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001796 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1797 if (saveDefAntenna == 0)
1798 saveDefAntenna = 1;
1799
1800 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1801
Sujith46fe7822009-09-17 09:25:25 +05301802 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001803 if (AR_SREV_9100(ah) ||
1804 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301805 tsf = ath9k_hw_gettsf64(ah);
1806
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001807 saveLedState = REG_READ(ah, AR_CFG_LED) &
1808 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1809 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1810
1811 ath9k_hw_mark_phy_inactive(ah);
1812
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001813 ah->paprd_table_write_done = false;
1814
Sujith05020d22010-03-17 14:25:23 +05301815 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001816 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1817 REG_WRITE(ah,
1818 AR9271_RESET_POWER_DOWN_CONTROL,
1819 AR9271_RADIO_RF_RST);
1820 udelay(50);
1821 }
1822
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001823 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001824 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001825 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001826 }
1827
Sujith05020d22010-03-17 14:25:23 +05301828 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001829 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1830 ah->htc_reset_init = false;
1831 REG_WRITE(ah,
1832 AR9271_RESET_POWER_DOWN_CONTROL,
1833 AR9271_GATE_MAC_CTL);
1834 udelay(50);
1835 }
1836
Sujith46fe7822009-09-17 09:25:25 +05301837 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001838 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301839 ath9k_hw_settsf64(ah, tsf);
1840
Felix Fietkau7a370812010-09-22 12:34:52 +02001841 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301842 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001843
Sujithe9141f72010-06-01 15:14:10 +05301844 if (!AR_SREV_9300_20_OR_LATER(ah))
1845 ar9002_hw_enable_async_fifo(ah);
1846
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001847 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001848 if (r)
1849 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001850
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301851 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301852 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1853
Felix Fietkauf860d522010-06-30 02:07:48 +02001854 /*
1855 * Some AR91xx SoC devices frequently fail to accept TSF writes
1856 * right after the chip reset. When that happens, write a new
1857 * value after the initvals have been applied, with an offset
1858 * based on measured time difference
1859 */
1860 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1861 tsf += 1500;
1862 ath9k_hw_settsf64(ah, tsf);
1863 }
1864
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001865 /* Setup MFP options for CCMP */
1866 if (AR_SREV_9280_20_OR_LATER(ah)) {
1867 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1868 * frames when constructing CCMP AAD. */
1869 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1870 0xc7ff);
1871 ah->sw_mgmt_crypto = false;
1872 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1873 /* Disable hardware crypto for management frames */
1874 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1875 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1876 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1877 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1878 ah->sw_mgmt_crypto = true;
1879 } else
1880 ah->sw_mgmt_crypto = true;
1881
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001882 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1883 ath9k_hw_set_delta_slope(ah, chan);
1884
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001885 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301886 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001887
Sujith7d0d0df2010-04-16 11:53:57 +05301888 ENABLE_REGWRITE_BUFFER(ah);
1889
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001890 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1891 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001892 | macStaId1
1893 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301894 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301895 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301896 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001897 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001898 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001899 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001900 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001901 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1902
Sujith7d0d0df2010-04-16 11:53:57 +05301903 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301904
Sujith Manoharan00e00032011-01-26 21:59:05 +05301905 ath9k_hw_set_operating_mode(ah, ah->opmode);
1906
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001907 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001908 if (r)
1909 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001910
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001911 ath9k_hw_set_clockrate(ah);
1912
Sujith7d0d0df2010-04-16 11:53:57 +05301913 ENABLE_REGWRITE_BUFFER(ah);
1914
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001915 for (i = 0; i < AR_NUM_DCU; i++)
1916 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1917
Sujith7d0d0df2010-04-16 11:53:57 +05301918 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301919
Sujith2660b812009-02-09 13:27:26 +05301920 ah->intr_txqs = 0;
Felix Fietkauf4c607d2011-03-23 20:57:28 +01001921 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001922 ath9k_hw_resettxqueue(ah, i);
1923
Sujith2660b812009-02-09 13:27:26 +05301924 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001925 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001926 ath9k_hw_init_qos(ah);
1927
Sujith2660b812009-02-09 13:27:26 +05301928 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001929 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301930
Felix Fietkau0005baf2010-01-15 02:33:40 +01001931 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001932
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001933 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1934 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1935 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1936 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1937 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1938 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1939 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301940 }
1941
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001942 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001943
1944 ath9k_hw_set_dma(ah);
1945
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301946 if (!ath9k_hw_mci_is_enabled(ah))
1947 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001948
Sujith0ce024c2009-12-14 14:57:00 +05301949 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001950 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1951 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1952 }
1953
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001954 if (ah->config.tx_intr_mitigation) {
1955 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1956 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1957 }
1958
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001959 ath9k_hw_init_bb(ah, chan);
1960
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301961 if (caldata) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301962 caldata->done_txiqcal_once = false;
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301963 caldata->done_txclcal_once = false;
1964 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001965 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001966 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001967
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301968 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301969 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301970
Sujith7d0d0df2010-04-16 11:53:57 +05301971 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001972
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001973 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001974 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1975
Sujith7d0d0df2010-04-16 11:53:57 +05301976 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301977
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001978 /*
1979 * For big endian systems turn on swapping for descriptors
1980 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001981 if (AR_SREV_9100(ah)) {
1982 u32 mask;
1983 mask = REG_READ(ah, AR_CFG);
1984 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001985 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1986 mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001987 } else {
1988 mask =
1989 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1990 REG_WRITE(ah, AR_CFG, mask);
Joe Perchesd2182b62011-12-15 14:55:53 -08001991 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1992 REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001993 }
1994 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301995 if (common->bus_ops->ath_bus_type == ATH_USB) {
1996 /* Configure AR9271 target WLAN */
1997 if (AR_SREV_9271(ah))
1998 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1999 else
2000 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
2001 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002002#ifdef __BIG_ENDIAN
Gabor Juhos2f8d10fd2012-07-03 19:13:21 +02002003 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
2004 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan2be7bfe2011-04-19 19:29:14 +05302005 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
2006 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002007 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002008#endif
2009 }
2010
Sujith Manoharandbccdd12012-02-22 17:55:47 +05302011 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302012 ath9k_hw_btcoex_enable(ah);
2013
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302014 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302015 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302016
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05302017 ath9k_hw_loadnf(ah, chan);
2018 ath9k_hw_start_nfcal(ah, true);
2019
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302020 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04002021 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04002022
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302023 ar9003_hw_disable_phy_restart(ah);
2024 }
2025
Felix Fietkau691680b2011-03-19 13:55:38 +01002026 ath9k_hw_apply_gpio_override(ah);
2027
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002028 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002029}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002030EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002031
Sujithf1dc5602008-10-29 10:16:30 +05302032/******************************/
2033/* Power Management (Chipset) */
2034/******************************/
2035
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002036/*
2037 * Notify Power Mgt is disabled in self-generated frames.
2038 * If requested, force chip to sleep.
2039 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302040static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302041{
2042 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302043
Sujith Manoharana4a29542012-09-10 09:20:03 +05302044 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302045 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2046 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2047 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302048 /* xxx Required for WLAN only case ? */
2049 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2050 udelay(100);
2051 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302052
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302053 /*
2054 * Clear the RTC force wake bit to allow the
2055 * mac to go to sleep.
2056 */
2057 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302058
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302059 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302060 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302061
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302062 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2063 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2064
2065 /* Shutdown chip. Active low */
2066 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2067 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2068 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302069 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002070
2071 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002072 if (AR_SREV_9300_20_OR_LATER(ah))
2073 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002074}
2075
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002076/*
2077 * Notify Power Management is enabled in self-generating
2078 * frames. If request, set power mode of chip to
2079 * auto/normal. Duration in units of 128us (1/8 TU).
2080 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302081static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002082{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302083 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302084
Sujithf1dc5602008-10-29 10:16:30 +05302085 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002086
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302087 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2088 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2089 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2090 AR_RTC_FORCE_WAKE_ON_INT);
2091 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302092
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302093 /* When chip goes into network sleep, it could be waken
2094 * up by MCI_INT interrupt caused by BT's HW messages
2095 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2096 * rate (~100us). This will cause chip to leave and
2097 * re-enter network sleep mode frequently, which in
2098 * consequence will have WLAN MCI HW to generate lots of
2099 * SYS_WAKING and SYS_SLEEPING messages which will make
2100 * BT CPU to busy to process.
2101 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302102 if (ath9k_hw_mci_is_enabled(ah))
2103 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2104 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302105 /*
2106 * Clear the RTC force wake bit to allow the
2107 * mac to go to sleep.
2108 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302109 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302110
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302111 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302112 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302113 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002114
2115 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2116 if (AR_SREV_9300_20_OR_LATER(ah))
2117 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302118}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002119
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302120static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302121{
2122 u32 val;
2123 int i;
2124
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002125 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2126 if (AR_SREV_9300_20_OR_LATER(ah)) {
2127 REG_WRITE(ah, AR_WA, ah->WARegVal);
2128 udelay(10);
2129 }
2130
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302131 if ((REG_READ(ah, AR_RTC_STATUS) &
2132 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2133 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302134 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002135 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302136 if (!AR_SREV_9300_20_OR_LATER(ah))
2137 ath9k_hw_init_pll(ah, NULL);
2138 }
2139 if (AR_SREV_9100(ah))
2140 REG_SET_BIT(ah, AR_RTC_RESET,
2141 AR_RTC_RESET_EN);
2142
2143 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2144 AR_RTC_FORCE_WAKE_EN);
2145 udelay(50);
2146
Rajkumar Manoharan9dd9b0d2012-06-11 12:19:31 +05302147 if (ath9k_hw_mci_is_enabled(ah))
2148 ar9003_mci_set_power_awake(ah);
2149
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302150 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2151 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2152 if (val == AR_RTC_STATUS_ON)
2153 break;
2154 udelay(50);
2155 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2156 AR_RTC_FORCE_WAKE_EN);
2157 }
2158 if (i == 0) {
2159 ath_err(ath9k_hw_common(ah),
2160 "Failed to wakeup in %uus\n",
2161 POWER_UP_TIME / 20);
2162 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002163 }
2164
Sujithf1dc5602008-10-29 10:16:30 +05302165 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2166
2167 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002168}
2169
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002170bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302171{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002172 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302173 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302174 static const char *modes[] = {
2175 "AWAKE",
2176 "FULL-SLEEP",
2177 "NETWORK SLEEP",
2178 "UNDEFINED"
2179 };
Sujithf1dc5602008-10-29 10:16:30 +05302180
Gabor Juhoscbdec972009-07-24 17:27:22 +02002181 if (ah->power_mode == mode)
2182 return status;
2183
Joe Perchesd2182b62011-12-15 14:55:53 -08002184 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002185 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302186
2187 switch (mode) {
2188 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302189 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302190 break;
2191 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302192 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302193 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302194
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302195 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302196 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302197 break;
2198 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302199 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302200 break;
2201 default:
Joe Perches38002762010-12-02 19:12:36 -08002202 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302203 return false;
2204 }
Sujith2660b812009-02-09 13:27:26 +05302205 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302206
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002207 /*
2208 * XXX: If this warning never comes up after a while then
2209 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2210 * ath9k_hw_setpower() return type void.
2211 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302212
2213 if (!(ah->ah_flags & AH_UNPLUGGED))
2214 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002215
Sujithf1dc5602008-10-29 10:16:30 +05302216 return status;
2217}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002218EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302219
Sujithf1dc5602008-10-29 10:16:30 +05302220/*******************/
2221/* Beacon Handling */
2222/*******************/
2223
Sujithcbe61d82009-02-09 13:27:12 +05302224void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002225{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002226 int flags = 0;
2227
Sujith7d0d0df2010-04-16 11:53:57 +05302228 ENABLE_REGWRITE_BUFFER(ah);
2229
Sujith2660b812009-02-09 13:27:26 +05302230 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002231 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04002232 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002233 REG_SET_BIT(ah, AR_TXCFG,
2234 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01002235 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
2236 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002237 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08002238 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002239 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2240 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2241 TU_TO_USEC(ah->config.dma_beacon_response_time));
2242 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2243 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002244 flags |=
2245 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2246 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002247 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002248 ath_dbg(ath9k_hw_common(ah), BEACON,
2249 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002250 return;
2251 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002252 }
2253
Felix Fietkaudd347f22011-03-22 21:54:17 +01002254 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2255 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2256 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2257 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002258
Sujith7d0d0df2010-04-16 11:53:57 +05302259 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302260
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002261 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2262}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002263EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002264
Sujithcbe61d82009-02-09 13:27:12 +05302265void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302266 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002267{
2268 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302269 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002270 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002271
Sujith7d0d0df2010-04-16 11:53:57 +05302272 ENABLE_REGWRITE_BUFFER(ah);
2273
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002274 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
2275
2276 REG_WRITE(ah, AR_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302277 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002278 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302279 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002280
Sujith7d0d0df2010-04-16 11:53:57 +05302281 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302282
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002283 REG_RMW_FIELD(ah, AR_RSSI_THR,
2284 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2285
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302286 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002287
2288 if (bs->bs_sleepduration > beaconintval)
2289 beaconintval = bs->bs_sleepduration;
2290
2291 dtimperiod = bs->bs_dtimperiod;
2292 if (bs->bs_sleepduration > dtimperiod)
2293 dtimperiod = bs->bs_sleepduration;
2294
2295 if (beaconintval == dtimperiod)
2296 nextTbtt = bs->bs_nextdtim;
2297 else
2298 nextTbtt = bs->bs_nexttbtt;
2299
Joe Perchesd2182b62011-12-15 14:55:53 -08002300 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2301 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2302 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2303 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002304
Sujith7d0d0df2010-04-16 11:53:57 +05302305 ENABLE_REGWRITE_BUFFER(ah);
2306
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002307 REG_WRITE(ah, AR_NEXT_DTIM,
2308 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
2309 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2310
2311 REG_WRITE(ah, AR_SLEEP1,
2312 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2313 | AR_SLEEP1_ASSUME_DTIM);
2314
Sujith60b67f52008-08-07 10:52:38 +05302315 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002316 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2317 else
2318 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2319
2320 REG_WRITE(ah, AR_SLEEP2,
2321 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2322
2323 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
2324 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2325
Sujith7d0d0df2010-04-16 11:53:57 +05302326 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302327
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002328 REG_SET_BIT(ah, AR_TIMER_MODE,
2329 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2330 AR_DTIM_TIMER_EN);
2331
Sujith4af9cf42009-02-12 10:06:47 +05302332 /* TSF Out of Range Threshold */
2333 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002334}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002335EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002336
Sujithf1dc5602008-10-29 10:16:30 +05302337/*******************/
2338/* HW Capabilities */
2339/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002340
Felix Fietkau60540692011-07-19 08:46:44 +02002341static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2342{
2343 eeprom_chainmask &= chip_chainmask;
2344 if (eeprom_chainmask)
2345 return eeprom_chainmask;
2346 else
2347 return chip_chainmask;
2348}
2349
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002350/**
2351 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2352 * @ah: the atheros hardware data structure
2353 *
2354 * We enable DFS support upstream on chipsets which have passed a series
2355 * of tests. The testing requirements are going to be documented. Desired
2356 * test requirements are documented at:
2357 *
2358 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2359 *
2360 * Once a new chipset gets properly tested an individual commit can be used
2361 * to document the testing for DFS for that chipset.
2362 */
2363static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2364{
2365
2366 switch (ah->hw_version.macVersion) {
2367 /* AR9580 will likely be our first target to get testing on */
2368 case AR_SREV_VERSION_9580:
2369 default:
2370 return false;
2371 }
2372}
2373
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002374int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002375{
Sujith2660b812009-02-09 13:27:26 +05302376 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002377 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002378 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002379 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002380
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302381 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002382 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002383
Sujithf74df6f2009-02-09 13:27:24 +05302384 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002385 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302386
Sujith2660b812009-02-09 13:27:26 +05302387 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302388 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002389 if (regulatory->current_rd == 0x64 ||
2390 regulatory->current_rd == 0x65)
2391 regulatory->current_rd += 5;
2392 else if (regulatory->current_rd == 0x41)
2393 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002394 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2395 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002396 }
Sujithdc2222a2008-08-14 13:26:55 +05302397
Sujithf74df6f2009-02-09 13:27:24 +05302398 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002399 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002400 ath_err(common,
2401 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002402 return -EINVAL;
2403 }
2404
Felix Fietkaud4659912010-10-14 16:02:39 +02002405 if (eeval & AR5416_OPFLAGS_11A)
2406 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002407
Felix Fietkaud4659912010-10-14 16:02:39 +02002408 if (eeval & AR5416_OPFLAGS_11G)
2409 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302410
Sujith Manoharane41db612012-09-10 09:20:12 +05302411 if (AR_SREV_9485(ah) ||
2412 AR_SREV_9285(ah) ||
2413 AR_SREV_9330(ah) ||
2414 AR_SREV_9565(ah))
Felix Fietkau60540692011-07-19 08:46:44 +02002415 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302416 else if (AR_SREV_9462(ah))
2417 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002418 else if (!AR_SREV_9280_20_OR_LATER(ah))
2419 chip_chainmask = 7;
2420 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2421 chip_chainmask = 3;
2422 else
2423 chip_chainmask = 7;
2424
Sujithf74df6f2009-02-09 13:27:24 +05302425 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002426 /*
2427 * For AR9271 we will temporarilly uses the rx chainmax as read from
2428 * the EEPROM.
2429 */
Sujith8147f5d2009-02-20 15:13:23 +05302430 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002431 !(eeval & AR5416_OPFLAGS_11A) &&
2432 !(AR_SREV_9271(ah)))
2433 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302434 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002435 else if (AR_SREV_9100(ah))
2436 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302437 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002438 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302439 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302440
Felix Fietkau60540692011-07-19 08:46:44 +02002441 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2442 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002443 ah->txchainmask = pCap->tx_chainmask;
2444 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002445
Felix Fietkau7a370812010-09-22 12:34:52 +02002446 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302447
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002448 /* enable key search for every frame in an aggregate */
2449 if (AR_SREV_9300_20_OR_LATER(ah))
2450 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2451
Bruno Randolfce2220d2010-09-17 11:36:25 +09002452 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2453
Felix Fietkau0db156e2011-03-23 20:57:29 +01002454 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302455 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2456 else
2457 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2458
Sujith5b5fa352010-03-17 14:25:15 +05302459 if (AR_SREV_9271(ah))
2460 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302461 else if (AR_DEVID_7010(ah))
2462 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302463 else if (AR_SREV_9300_20_OR_LATER(ah))
2464 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2465 else if (AR_SREV_9287_11_OR_LATER(ah))
2466 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002467 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302468 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002469 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302470 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2471 else
2472 pCap->num_gpio_pins = AR_NUM_GPIO;
2473
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302474 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302475 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302476 else
Sujithf1dc5602008-10-29 10:16:30 +05302477 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302478
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302479#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302480 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2481 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2482 ah->rfkill_gpio =
2483 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2484 ah->rfkill_polarity =
2485 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302486
2487 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2488 }
2489#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002490 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302491 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2492 else
2493 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302494
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302495 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302496 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2497 else
2498 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2499
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002500 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002501 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Sujith Manoharana4a29542012-09-10 09:20:03 +05302502 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002503 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2504
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002505 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2506 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2507 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002508 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002509 pCap->txs_len = sizeof(struct ar9003_txs);
Luis R. Rodriguez6f481012011-01-20 17:47:39 -08002510 if (!ah->config.paprd_disable &&
Felix Fietkau1630d252012-08-27 17:00:06 +02002511 ah->eep_ops->get_eeprom(ah, EEP_PAPRD) &&
2512 !AR_SREV_9462(ah))
Felix Fietkau49352502010-06-12 00:33:59 -04002513 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002514 } else {
2515 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002516 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002517 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002518 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002519
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002520 if (AR_SREV_9300_20_OR_LATER(ah))
2521 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2522
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002523 if (AR_SREV_9300_20_OR_LATER(ah))
2524 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2525
Felix Fietkaua42acef2010-09-22 12:34:54 +02002526 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002527 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2528
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002529 if (AR_SREV_9285(ah))
2530 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2531 ant_div_ctl1 =
2532 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2533 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
2534 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2535 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302536 if (AR_SREV_9300_20_OR_LATER(ah)) {
2537 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2538 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2539 }
2540
2541
Gabor Juhos431da562011-06-21 11:23:41 +02002542 if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302543 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2544 /*
2545 * enable the diversity-combining algorithm only when
2546 * both enable_lna_div and enable_fast_div are set
2547 * Table for Diversity
2548 * ant_div_alt_lnaconf bit 0-1
2549 * ant_div_main_lnaconf bit 2-3
2550 * ant_div_alt_gaintb bit 4
2551 * ant_div_main_gaintb bit 5
2552 * enable_ant_div_lnadiv bit 6
2553 * enable_ant_fast_div bit 7
2554 */
2555 if ((ant_div_ctl1 >> 0x6) == 0x3)
2556 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2557 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002558
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -08002559 if (AR_SREV_9485_10(ah)) {
2560 pCap->pcie_lcr_extsync_en = true;
2561 pCap->pcie_lcr_offset = 0x80;
2562 }
2563
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002564 if (ath9k_hw_dfs_tested(ah))
2565 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2566
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002567 tx_chainmask = pCap->tx_chainmask;
2568 rx_chainmask = pCap->rx_chainmask;
2569 while (tx_chainmask || rx_chainmask) {
2570 if (tx_chainmask & BIT(0))
2571 pCap->max_txchains++;
2572 if (rx_chainmask & BIT(0))
2573 pCap->max_rxchains++;
2574
2575 tx_chainmask >>= 1;
2576 rx_chainmask >>= 1;
2577 }
2578
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +05302579 if (AR_SREV_9300_20_OR_LATER(ah)) {
2580 ah->enabled_cals |= TX_IQ_CAL;
Mohammed Shafi Shajakhan6fea5932011-11-30 21:01:31 +05302581 if (AR_SREV_9485_OR_LATER(ah))
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +05302582 ah->enabled_cals |= TX_IQ_ON_AGC_CAL;
2583 }
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302584
Sujith Manoharana4a29542012-09-10 09:20:03 +05302585 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302586 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2587 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2588
2589 if (AR_SREV_9462_20(ah))
2590 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302591 }
2592
Rajkumar Manoharan324c74a2011-10-13 11:00:41 +05302593
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302594 if (AR_SREV_9280_20_OR_LATER(ah)) {
2595 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE |
2596 ATH9K_HW_WOW_PATTERN_MATCH_EXACT;
2597
2598 if (AR_SREV_9280(ah))
2599 pCap->hw_caps |= ATH9K_HW_WOW_PATTERN_MATCH_DWORD;
2600 }
2601
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002602 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002603}
2604
Sujithf1dc5602008-10-29 10:16:30 +05302605/****************************/
2606/* GPIO / RFKILL / Antennae */
2607/****************************/
2608
Sujithcbe61d82009-02-09 13:27:12 +05302609static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302610 u32 gpio, u32 type)
2611{
2612 int addr;
2613 u32 gpio_shift, tmp;
2614
2615 if (gpio > 11)
2616 addr = AR_GPIO_OUTPUT_MUX3;
2617 else if (gpio > 5)
2618 addr = AR_GPIO_OUTPUT_MUX2;
2619 else
2620 addr = AR_GPIO_OUTPUT_MUX1;
2621
2622 gpio_shift = (gpio % 6) * 5;
2623
2624 if (AR_SREV_9280_20_OR_LATER(ah)
2625 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2626 REG_RMW(ah, addr, (type << gpio_shift),
2627 (0x1f << gpio_shift));
2628 } else {
2629 tmp = REG_READ(ah, addr);
2630 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2631 tmp &= ~(0x1f << gpio_shift);
2632 tmp |= (type << gpio_shift);
2633 REG_WRITE(ah, addr, tmp);
2634 }
2635}
2636
Sujithcbe61d82009-02-09 13:27:12 +05302637void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302638{
2639 u32 gpio_shift;
2640
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002641 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302642
Sujith88c1f4f2010-06-30 14:46:31 +05302643 if (AR_DEVID_7010(ah)) {
2644 gpio_shift = gpio;
2645 REG_RMW(ah, AR7010_GPIO_OE,
2646 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2647 (AR7010_GPIO_OE_MASK << gpio_shift));
2648 return;
2649 }
Sujithf1dc5602008-10-29 10:16:30 +05302650
Sujith88c1f4f2010-06-30 14:46:31 +05302651 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302652 REG_RMW(ah,
2653 AR_GPIO_OE_OUT,
2654 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2655 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2656}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002657EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302658
Sujithcbe61d82009-02-09 13:27:12 +05302659u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302660{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302661#define MS_REG_READ(x, y) \
2662 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2663
Sujith2660b812009-02-09 13:27:26 +05302664 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302665 return 0xffffffff;
2666
Sujith88c1f4f2010-06-30 14:46:31 +05302667 if (AR_DEVID_7010(ah)) {
2668 u32 val;
2669 val = REG_READ(ah, AR7010_GPIO_IN);
2670 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2671 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002672 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2673 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002674 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302675 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002676 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302677 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002678 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302679 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002680 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302681 return MS_REG_READ(AR928X, gpio) != 0;
2682 else
2683 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302684}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002685EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302686
Sujithcbe61d82009-02-09 13:27:12 +05302687void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302688 u32 ah_signal_type)
2689{
2690 u32 gpio_shift;
2691
Sujith88c1f4f2010-06-30 14:46:31 +05302692 if (AR_DEVID_7010(ah)) {
2693 gpio_shift = gpio;
2694 REG_RMW(ah, AR7010_GPIO_OE,
2695 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2696 (AR7010_GPIO_OE_MASK << gpio_shift));
2697 return;
2698 }
2699
Sujithf1dc5602008-10-29 10:16:30 +05302700 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302701 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302702 REG_RMW(ah,
2703 AR_GPIO_OE_OUT,
2704 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2705 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2706}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002707EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302708
Sujithcbe61d82009-02-09 13:27:12 +05302709void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302710{
Sujith88c1f4f2010-06-30 14:46:31 +05302711 if (AR_DEVID_7010(ah)) {
2712 val = val ? 0 : 1;
2713 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2714 AR_GPIO_BIT(gpio));
2715 return;
2716 }
2717
Sujith5b5fa352010-03-17 14:25:15 +05302718 if (AR_SREV_9271(ah))
2719 val = ~val;
2720
Sujithf1dc5602008-10-29 10:16:30 +05302721 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2722 AR_GPIO_BIT(gpio));
2723}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002724EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302725
Sujithcbe61d82009-02-09 13:27:12 +05302726void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302727{
2728 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2729}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002730EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302731
Sujithf1dc5602008-10-29 10:16:30 +05302732/*********************/
2733/* General Operation */
2734/*********************/
2735
Sujithcbe61d82009-02-09 13:27:12 +05302736u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302737{
2738 u32 bits = REG_READ(ah, AR_RX_FILTER);
2739 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2740
2741 if (phybits & AR_PHY_ERR_RADAR)
2742 bits |= ATH9K_RX_FILTER_PHYRADAR;
2743 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2744 bits |= ATH9K_RX_FILTER_PHYERR;
2745
2746 return bits;
2747}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002748EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302749
Sujithcbe61d82009-02-09 13:27:12 +05302750void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302751{
2752 u32 phybits;
2753
Sujith7d0d0df2010-04-16 11:53:57 +05302754 ENABLE_REGWRITE_BUFFER(ah);
2755
Sujith Manoharana4a29542012-09-10 09:20:03 +05302756 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302757 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2758
Sujith7ea310b2009-09-03 12:08:43 +05302759 REG_WRITE(ah, AR_RX_FILTER, bits);
2760
Sujithf1dc5602008-10-29 10:16:30 +05302761 phybits = 0;
2762 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2763 phybits |= AR_PHY_ERR_RADAR;
2764 if (bits & ATH9K_RX_FILTER_PHYERR)
2765 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2766 REG_WRITE(ah, AR_PHY_ERR, phybits);
2767
2768 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002769 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302770 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002771 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302772
2773 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302774}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002775EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302776
Sujithcbe61d82009-02-09 13:27:12 +05302777bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302778{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302779 if (ath9k_hw_mci_is_enabled(ah))
2780 ar9003_mci_bt_gain_ctrl(ah);
2781
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302782 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2783 return false;
2784
2785 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002786 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302787 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302788}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002789EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302790
Sujithcbe61d82009-02-09 13:27:12 +05302791bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302792{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002793 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302794 return false;
2795
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302796 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2797 return false;
2798
2799 ath9k_hw_init_pll(ah, NULL);
2800 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302801}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002802EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302803
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002804static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302805{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002806 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002807
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002808 if (IS_CHAN_2GHZ(chan))
2809 gain_param = EEP_ANTENNA_GAIN_2G;
2810 else
2811 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302812
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002813 return ah->eep_ops->get_eeprom(ah, gain_param);
2814}
2815
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002816void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2817 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002818{
2819 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2820 struct ieee80211_channel *channel;
2821 int chan_pwr, new_pwr, max_gain;
2822 int ant_gain, ant_reduction = 0;
2823
2824 if (!chan)
2825 return;
2826
2827 channel = chan->chan;
2828 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2829 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2830 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2831
2832 ant_gain = get_antenna_gain(ah, chan);
2833 if (ant_gain > max_gain)
2834 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302835
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002836 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002837 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002838 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002839}
2840
2841void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2842{
2843 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2844 struct ath9k_channel *chan = ah->curchan;
2845 struct ieee80211_channel *channel = chan->chan;
2846
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002847 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002848 if (test)
2849 channel->max_power = MAX_RATE_POWER / 2;
2850
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002851 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002852
2853 if (test)
2854 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302855}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002856EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302857
Sujithcbe61d82009-02-09 13:27:12 +05302858void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302859{
Sujith2660b812009-02-09 13:27:26 +05302860 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302861}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002862EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302863
Sujithcbe61d82009-02-09 13:27:12 +05302864void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302865{
2866 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2867 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2868}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002869EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302870
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002871void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302872{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002873 struct ath_common *common = ath9k_hw_common(ah);
2874
2875 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2876 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2877 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302878}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002879EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302880
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002881#define ATH9K_MAX_TSF_READ 10
2882
Sujithcbe61d82009-02-09 13:27:12 +05302883u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302884{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002885 u32 tsf_lower, tsf_upper1, tsf_upper2;
2886 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302887
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002888 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2889 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2890 tsf_lower = REG_READ(ah, AR_TSF_L32);
2891 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2892 if (tsf_upper2 == tsf_upper1)
2893 break;
2894 tsf_upper1 = tsf_upper2;
2895 }
Sujithf1dc5602008-10-29 10:16:30 +05302896
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002897 WARN_ON( i == ATH9K_MAX_TSF_READ );
2898
2899 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302900}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002901EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302902
Sujithcbe61d82009-02-09 13:27:12 +05302903void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002904{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002905 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002906 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002907}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002908EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002909
Sujithcbe61d82009-02-09 13:27:12 +05302910void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302911{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002912 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2913 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002914 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002915 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002916
Sujithf1dc5602008-10-29 10:16:30 +05302917 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002918}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002919EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002920
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302921void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002922{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302923 if (set)
Sujith2660b812009-02-09 13:27:26 +05302924 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002925 else
Sujith2660b812009-02-09 13:27:26 +05302926 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002927}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002928EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002929
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002930void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002931{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002932 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302933 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002934
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002935 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302936 macmode = AR_2040_JOINED_RX_CLEAR;
2937 else
2938 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002939
Sujithf1dc5602008-10-29 10:16:30 +05302940 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002941}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302942
2943/* HW Generic timers configuration */
2944
2945static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2946{
2947 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2948 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2949 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2950 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2951 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2952 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2953 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2954 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2955 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2956 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2957 AR_NDP2_TIMER_MODE, 0x0002},
2958 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2959 AR_NDP2_TIMER_MODE, 0x0004},
2960 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2961 AR_NDP2_TIMER_MODE, 0x0008},
2962 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2963 AR_NDP2_TIMER_MODE, 0x0010},
2964 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2965 AR_NDP2_TIMER_MODE, 0x0020},
2966 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2967 AR_NDP2_TIMER_MODE, 0x0040},
2968 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2969 AR_NDP2_TIMER_MODE, 0x0080}
2970};
2971
2972/* HW generic timer primitives */
2973
2974/* compute and clear index of rightmost 1 */
2975static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2976{
2977 u32 b;
2978
2979 b = *mask;
2980 b &= (0-b);
2981 *mask &= ~b;
2982 b *= debruijn32;
2983 b >>= 27;
2984
2985 return timer_table->gen_timer_index[b];
2986}
2987
Felix Fietkaudd347f22011-03-22 21:54:17 +01002988u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302989{
2990 return REG_READ(ah, AR_TSF_L32);
2991}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002992EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302993
2994struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2995 void (*trigger)(void *),
2996 void (*overflow)(void *),
2997 void *arg,
2998 u8 timer_index)
2999{
3000 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3001 struct ath_gen_timer *timer;
3002
3003 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
3004
3005 if (timer == NULL) {
Joe Perches38002762010-12-02 19:12:36 -08003006 ath_err(ath9k_hw_common(ah),
3007 "Failed to allocate memory for hw timer[%d]\n",
3008 timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303009 return NULL;
3010 }
3011
3012 /* allocate a hardware generic timer slot */
3013 timer_table->timers[timer_index] = timer;
3014 timer->index = timer_index;
3015 timer->trigger = trigger;
3016 timer->overflow = overflow;
3017 timer->arg = arg;
3018
3019 return timer;
3020}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003021EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303022
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003023void ath9k_hw_gen_timer_start(struct ath_hw *ah,
3024 struct ath_gen_timer *timer,
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303025 u32 trig_timeout,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003026 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303027{
3028 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303029 u32 tsf, timer_next;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303030
3031 BUG_ON(!timer_period);
3032
3033 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
3034
3035 tsf = ath9k_hw_gettsf32(ah);
3036
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303037 timer_next = tsf + trig_timeout;
3038
Joe Perchesd2182b62011-12-15 14:55:53 -08003039 ath_dbg(ath9k_hw_common(ah), HWTIMER,
Joe Perches226afe62010-12-02 19:12:37 -08003040 "current tsf %x period %x timer_next %x\n",
3041 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303042
3043 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303044 * Program generic timer registers
3045 */
3046 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
3047 timer_next);
3048 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
3049 timer_period);
3050 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3051 gen_tmr_configuration[timer->index].mode_mask);
3052
Sujith Manoharana4a29542012-09-10 09:20:03 +05303053 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303054 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303055 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303056 * to use. But we still follow the old rule, 0 - 7 use tsf and
3057 * 8 - 15 use tsf2.
3058 */
3059 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3060 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3061 (1 << timer->index));
3062 else
3063 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3064 (1 << timer->index));
3065 }
3066
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303067 /* Enable both trigger and thresh interrupt masks */
3068 REG_SET_BIT(ah, AR_IMR_S5,
3069 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3070 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303071}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003072EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303073
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003074void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303075{
3076 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3077
3078 if ((timer->index < AR_FIRST_NDP_TIMER) ||
3079 (timer->index >= ATH_MAX_GEN_TIMER)) {
3080 return;
3081 }
3082
3083 /* Clear generic timer enable bits. */
3084 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3085 gen_tmr_configuration[timer->index].mode_mask);
3086
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303087 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3088 /*
3089 * Need to switch back to TSF if it was using TSF2.
3090 */
3091 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3092 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3093 (1 << timer->index));
3094 }
3095 }
3096
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303097 /* Disable both trigger and thresh interrupt masks */
3098 REG_CLR_BIT(ah, AR_IMR_S5,
3099 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3100 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3101
3102 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303103}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003104EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303105
3106void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3107{
3108 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3109
3110 /* free the hardware generic timer slot */
3111 timer_table->timers[timer->index] = NULL;
3112 kfree(timer);
3113}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003114EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303115
3116/*
3117 * Generic Timer Interrupts handling
3118 */
3119void ath_gen_timer_isr(struct ath_hw *ah)
3120{
3121 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3122 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003123 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303124 u32 trigger_mask, thresh_mask, index;
3125
3126 /* get hardware generic timer interrupt status */
3127 trigger_mask = ah->intr_gen_timer_trigger;
3128 thresh_mask = ah->intr_gen_timer_thresh;
3129 trigger_mask &= timer_table->timer_mask.val;
3130 thresh_mask &= timer_table->timer_mask.val;
3131
3132 trigger_mask &= ~thresh_mask;
3133
3134 while (thresh_mask) {
3135 index = rightmost_index(timer_table, &thresh_mask);
3136 timer = timer_table->timers[index];
3137 BUG_ON(!timer);
Joe Perchesd2182b62011-12-15 14:55:53 -08003138 ath_dbg(common, HWTIMER, "TSF overflow for Gen timer %d\n",
3139 index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303140 timer->overflow(timer->arg);
3141 }
3142
3143 while (trigger_mask) {
3144 index = rightmost_index(timer_table, &trigger_mask);
3145 timer = timer_table->timers[index];
3146 BUG_ON(!timer);
Joe Perchesd2182b62011-12-15 14:55:53 -08003147 ath_dbg(common, HWTIMER,
Joe Perches226afe62010-12-02 19:12:37 -08003148 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303149 timer->trigger(timer->arg);
3150 }
3151}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003152EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003153
Sujith05020d22010-03-17 14:25:23 +05303154/********/
3155/* HTC */
3156/********/
3157
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003158static struct {
3159 u32 version;
3160 const char * name;
3161} ath_mac_bb_names[] = {
3162 /* Devices with external radios */
3163 { AR_SREV_VERSION_5416_PCI, "5416" },
3164 { AR_SREV_VERSION_5416_PCIE, "5418" },
3165 { AR_SREV_VERSION_9100, "9100" },
3166 { AR_SREV_VERSION_9160, "9160" },
3167 /* Single-chip solutions */
3168 { AR_SREV_VERSION_9280, "9280" },
3169 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003170 { AR_SREV_VERSION_9287, "9287" },
3171 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003172 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003173 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003174 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303175 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303176 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003177 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303178 { AR_SREV_VERSION_9565, "9565" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003179};
3180
3181/* For devices with external radios */
3182static struct {
3183 u16 version;
3184 const char * name;
3185} ath_rf_names[] = {
3186 { 0, "5133" },
3187 { AR_RAD5133_SREV_MAJOR, "5133" },
3188 { AR_RAD5122_SREV_MAJOR, "5122" },
3189 { AR_RAD2133_SREV_MAJOR, "2133" },
3190 { AR_RAD2122_SREV_MAJOR, "2122" }
3191};
3192
3193/*
3194 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3195 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003196static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003197{
3198 int i;
3199
3200 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3201 if (ath_mac_bb_names[i].version == mac_bb_version) {
3202 return ath_mac_bb_names[i].name;
3203 }
3204 }
3205
3206 return "????";
3207}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003208
3209/*
3210 * Return the RF name. "????" is returned if the RF is unknown.
3211 * Used for devices with external radios.
3212 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003213static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003214{
3215 int i;
3216
3217 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3218 if (ath_rf_names[i].version == rf_version) {
3219 return ath_rf_names[i].name;
3220 }
3221 }
3222
3223 return "????";
3224}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003225
3226void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3227{
3228 int used;
3229
3230 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003231 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003232 used = snprintf(hw_name, len,
3233 "Atheros AR%s Rev:%x",
3234 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3235 ah->hw_version.macRev);
3236 }
3237 else {
3238 used = snprintf(hw_name, len,
3239 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3240 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3241 ah->hw_version.macRev,
3242 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
3243 AR_RADIO_SREV_MAJOR)),
3244 ah->hw_version.phyRev);
3245 }
3246
3247 hw_name[used] = '\0';
3248}
3249EXPORT_SYMBOL(ath9k_hw_name);