blob: f2d35c04159cae88ab6f7218168c1c151533bce7 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustad0edd2bd2014-02-28 15:48:56 -08004 Copyright(c) 1999 - 2014 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28/* ethtool support for ixgbe */
29
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000030#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070031#include <linux/types.h>
32#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070034#include <linux/pci.h>
35#include <linux/netdevice.h>
36#include <linux/ethtool.h>
37#include <linux/vmalloc.h>
Alexander Duyckf8003262012-03-03 02:35:52 +000038#include <linux/highmem.h>
Auke Kok9a799d72007-09-15 14:07:45 -070039#include <linux/uaccess.h>
40
41#include "ixgbe.h"
Aurélien Guillaume71858ac2013-01-17 06:55:24 +000042#include "ixgbe_phy.h"
Auke Kok9a799d72007-09-15 14:07:45 -070043
44
45#define IXGBE_ALL_RAR_ENTRIES 16
46
Ajit Khaparde29c3a052009-10-13 01:47:33 +000047enum {NETDEV_STATS, IXGBE_STATS};
48
Auke Kok9a799d72007-09-15 14:07:45 -070049struct ixgbe_stats {
50 char stat_string[ETH_GSTRING_LEN];
Ajit Khaparde29c3a052009-10-13 01:47:33 +000051 int type;
Auke Kok9a799d72007-09-15 14:07:45 -070052 int sizeof_stat;
53 int stat_offset;
54};
55
Ajit Khaparde29c3a052009-10-13 01:47:33 +000056#define IXGBE_STAT(m) IXGBE_STATS, \
57 sizeof(((struct ixgbe_adapter *)0)->m), \
58 offsetof(struct ixgbe_adapter, m)
59#define IXGBE_NETDEV_STAT(m) NETDEV_STATS, \
Eric Dumazet55bad822010-07-23 13:44:21 +000060 sizeof(((struct rtnl_link_stats64 *)0)->m), \
61 offsetof(struct rtnl_link_stats64, m)
Ajit Khaparde29c3a052009-10-13 01:47:33 +000062
Stephen Hemminger1bba2e82012-01-05 06:29:54 +000063static const struct ixgbe_stats ixgbe_gstrings_stats[] = {
Eric Dumazet55bad822010-07-23 13:44:21 +000064 {"rx_packets", IXGBE_NETDEV_STAT(rx_packets)},
65 {"tx_packets", IXGBE_NETDEV_STAT(tx_packets)},
66 {"rx_bytes", IXGBE_NETDEV_STAT(rx_bytes)},
67 {"tx_bytes", IXGBE_NETDEV_STAT(tx_bytes)},
Ben Greearaad71912009-09-30 12:08:16 +000068 {"rx_pkts_nic", IXGBE_STAT(stats.gprc)},
69 {"tx_pkts_nic", IXGBE_STAT(stats.gptc)},
70 {"rx_bytes_nic", IXGBE_STAT(stats.gorc)},
71 {"tx_bytes_nic", IXGBE_STAT(stats.gotc)},
Auke Kok9a799d72007-09-15 14:07:45 -070072 {"lsc_int", IXGBE_STAT(lsc_int)},
73 {"tx_busy", IXGBE_STAT(tx_busy)},
74 {"non_eop_descs", IXGBE_STAT(non_eop_descs)},
Eric Dumazet55bad822010-07-23 13:44:21 +000075 {"rx_errors", IXGBE_NETDEV_STAT(rx_errors)},
76 {"tx_errors", IXGBE_NETDEV_STAT(tx_errors)},
77 {"rx_dropped", IXGBE_NETDEV_STAT(rx_dropped)},
78 {"tx_dropped", IXGBE_NETDEV_STAT(tx_dropped)},
79 {"multicast", IXGBE_NETDEV_STAT(multicast)},
Auke Kok9a799d72007-09-15 14:07:45 -070080 {"broadcast", IXGBE_STAT(stats.bprc)},
81 {"rx_no_buffer_count", IXGBE_STAT(stats.rnbc[0]) },
Eric Dumazet55bad822010-07-23 13:44:21 +000082 {"collisions", IXGBE_NETDEV_STAT(collisions)},
83 {"rx_over_errors", IXGBE_NETDEV_STAT(rx_over_errors)},
84 {"rx_crc_errors", IXGBE_NETDEV_STAT(rx_crc_errors)},
85 {"rx_frame_errors", IXGBE_NETDEV_STAT(rx_frame_errors)},
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +000086 {"hw_rsc_aggregated", IXGBE_STAT(rsc_total_count)},
87 {"hw_rsc_flushed", IXGBE_STAT(rsc_total_flush)},
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +000088 {"fdir_match", IXGBE_STAT(stats.fdirmatch)},
89 {"fdir_miss", IXGBE_STAT(stats.fdirmiss)},
Alexander Duyckd034acf2011-04-27 09:25:34 +000090 {"fdir_overflow", IXGBE_STAT(fdir_overflow)},
Eric Dumazet55bad822010-07-23 13:44:21 +000091 {"rx_fifo_errors", IXGBE_NETDEV_STAT(rx_fifo_errors)},
92 {"rx_missed_errors", IXGBE_NETDEV_STAT(rx_missed_errors)},
93 {"tx_aborted_errors", IXGBE_NETDEV_STAT(tx_aborted_errors)},
94 {"tx_carrier_errors", IXGBE_NETDEV_STAT(tx_carrier_errors)},
95 {"tx_fifo_errors", IXGBE_NETDEV_STAT(tx_fifo_errors)},
96 {"tx_heartbeat_errors", IXGBE_NETDEV_STAT(tx_heartbeat_errors)},
Auke Kok9a799d72007-09-15 14:07:45 -070097 {"tx_timeout_count", IXGBE_STAT(tx_timeout_count)},
98 {"tx_restart_queue", IXGBE_STAT(restart_queue)},
99 {"rx_long_length_errors", IXGBE_STAT(stats.roc)},
100 {"rx_short_length_errors", IXGBE_STAT(stats.ruc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700101 {"tx_flow_control_xon", IXGBE_STAT(stats.lxontxc)},
102 {"rx_flow_control_xon", IXGBE_STAT(stats.lxonrxc)},
103 {"tx_flow_control_xoff", IXGBE_STAT(stats.lxofftxc)},
104 {"rx_flow_control_xoff", IXGBE_STAT(stats.lxoffrxc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700105 {"rx_csum_offload_errors", IXGBE_STAT(hw_csum_rx_error)},
Auke Kok9a799d72007-09-15 14:07:45 -0700106 {"alloc_rx_page_failed", IXGBE_STAT(alloc_rx_page_failed)},
107 {"alloc_rx_buff_failed", IXGBE_STAT(alloc_rx_buff_failed)},
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000108 {"rx_no_dma_resources", IXGBE_STAT(hw_rx_no_dma_resources)},
Emil Tantilov58f6bcf2011-04-21 08:43:43 +0000109 {"os2bmc_rx_by_bmc", IXGBE_STAT(stats.o2bgptc)},
110 {"os2bmc_tx_by_bmc", IXGBE_STAT(stats.b2ospc)},
111 {"os2bmc_tx_by_host", IXGBE_STAT(stats.o2bspc)},
112 {"os2bmc_rx_by_host", IXGBE_STAT(stats.b2ogprc)},
Yi Zou6d455222009-05-13 13:12:16 +0000113#ifdef IXGBE_FCOE
114 {"fcoe_bad_fccrc", IXGBE_STAT(stats.fccrc)},
115 {"rx_fcoe_dropped", IXGBE_STAT(stats.fcoerpdc)},
116 {"rx_fcoe_packets", IXGBE_STAT(stats.fcoeprc)},
117 {"rx_fcoe_dwords", IXGBE_STAT(stats.fcoedwrc)},
Amir Hanania7b859eb2011-08-31 02:07:55 +0000118 {"fcoe_noddp", IXGBE_STAT(stats.fcoe_noddp)},
119 {"fcoe_noddp_ext_buff", IXGBE_STAT(stats.fcoe_noddp_ext_buff)},
Yi Zou6d455222009-05-13 13:12:16 +0000120 {"tx_fcoe_packets", IXGBE_STAT(stats.fcoeptc)},
121 {"tx_fcoe_dwords", IXGBE_STAT(stats.fcoedwtc)},
122#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700123};
124
John Fastabend9cc00b52012-01-28 03:32:17 +0000125/* ixgbe allocates num_tx_queues and num_rx_queues symmetrically so
126 * we set the num_rx_queues to evaluate to num_tx_queues. This is
127 * used because we do not have a good way to get the max number of
128 * rx queues with CONFIG_RPS disabled.
129 */
130#define IXGBE_NUM_RX_QUEUES netdev->num_tx_queues
131
132#define IXGBE_QUEUE_STATS_LEN ( \
133 (netdev->num_tx_queues + IXGBE_NUM_RX_QUEUES) * \
Wang Chen454d7c92008-11-12 23:37:49 -0800134 (sizeof(struct ixgbe_queue_stats) / sizeof(u64)))
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700135#define IXGBE_GLOBAL_STATS_LEN ARRAY_SIZE(ixgbe_gstrings_stats)
Alexander Duyck2f90b862008-11-20 20:52:10 -0800136#define IXGBE_PB_STATS_LEN ( \
John Fastabend9cc00b52012-01-28 03:32:17 +0000137 (sizeof(((struct ixgbe_adapter *)0)->stats.pxonrxc) + \
138 sizeof(((struct ixgbe_adapter *)0)->stats.pxontxc) + \
139 sizeof(((struct ixgbe_adapter *)0)->stats.pxoffrxc) + \
140 sizeof(((struct ixgbe_adapter *)0)->stats.pxofftxc)) \
141 / sizeof(u64))
Alexander Duyck2f90b862008-11-20 20:52:10 -0800142#define IXGBE_STATS_LEN (IXGBE_GLOBAL_STATS_LEN + \
143 IXGBE_PB_STATS_LEN + \
144 IXGBE_QUEUE_STATS_LEN)
Auke Kok9a799d72007-09-15 14:07:45 -0700145
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000146static const char ixgbe_gstrings_test[][ETH_GSTRING_LEN] = {
147 "Register test (offline)", "Eeprom test (offline)",
148 "Interrupt test (offline)", "Loopback test (offline)",
149 "Link test (on/offline)"
150};
151#define IXGBE_TEST_LEN sizeof(ixgbe_gstrings_test) / ETH_GSTRING_LEN
152
Auke Kok9a799d72007-09-15 14:07:45 -0700153static int ixgbe_get_settings(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700154 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700155{
156 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800157 struct ixgbe_hw *hw = &adapter->hw;
Jacob Kellerdb018962012-06-08 06:59:17 +0000158 ixgbe_link_speed supported_link;
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800159 u32 link_speed = 0;
Josh Hayfd0326f2012-12-15 03:28:30 +0000160 bool autoneg = false;
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800161 bool link_up;
Auke Kok9a799d72007-09-15 14:07:45 -0700162
Emil Tantilov0f8fdab2013-08-31 03:08:20 +0000163 /* SFP type is needed for get_link_capabilities */
164 if (hw->phy.media_type & (ixgbe_media_type_fiber |
165 ixgbe_media_type_fiber_qsfp)) {
166 if (hw->phy.sfp_type == ixgbe_sfp_type_not_present)
167 hw->phy.ops.identify_sfp(hw);
168 }
169
Jacob Kellerdb018962012-06-08 06:59:17 +0000170 hw->mac.ops.get_link_capabilities(hw, &supported_link, &autoneg);
Auke Kok9a799d72007-09-15 14:07:45 -0700171
Jacob Kellerdb018962012-06-08 06:59:17 +0000172 /* set the supported link speeds */
173 if (supported_link & IXGBE_LINK_SPEED_10GB_FULL)
174 ecmd->supported |= SUPPORTED_10000baseT_Full;
175 if (supported_link & IXGBE_LINK_SPEED_1GB_FULL)
176 ecmd->supported |= SUPPORTED_1000baseT_Full;
177 if (supported_link & IXGBE_LINK_SPEED_100_FULL)
178 ecmd->supported |= SUPPORTED_100baseT_Full;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000179
Jacob Kellerdb018962012-06-08 06:59:17 +0000180 /* set the advertised speeds */
181 if (hw->phy.autoneg_advertised) {
182 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_100_FULL)
183 ecmd->advertising |= ADVERTISED_100baseT_Full;
184 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_10GB_FULL)
185 ecmd->advertising |= ADVERTISED_10000baseT_Full;
186 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_1GB_FULL)
187 ecmd->advertising |= ADVERTISED_1000baseT_Full;
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800188 } else {
Jacob Kellerdb018962012-06-08 06:59:17 +0000189 /* default modes in case phy.autoneg_advertised isn't set */
190 if (supported_link & IXGBE_LINK_SPEED_10GB_FULL)
191 ecmd->advertising |= ADVERTISED_10000baseT_Full;
192 if (supported_link & IXGBE_LINK_SPEED_1GB_FULL)
193 ecmd->advertising |= ADVERTISED_1000baseT_Full;
194 if (supported_link & IXGBE_LINK_SPEED_100_FULL)
195 ecmd->advertising |= ADVERTISED_100baseT_Full;
Emil Tantiloved33ff62013-08-30 07:55:24 +0000196
197 if (hw->phy.multispeed_fiber && !autoneg) {
198 if (supported_link & IXGBE_LINK_SPEED_10GB_FULL)
199 ecmd->advertising = ADVERTISED_10000baseT_Full;
200 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800201 }
202
Jacob Kellerdb018962012-06-08 06:59:17 +0000203 if (autoneg) {
204 ecmd->supported |= SUPPORTED_Autoneg;
205 ecmd->advertising |= ADVERTISED_Autoneg;
206 ecmd->autoneg = AUTONEG_ENABLE;
207 } else
208 ecmd->autoneg = AUTONEG_DISABLE;
209
210 ecmd->transceiver = XCVR_EXTERNAL;
211
212 /* Determine the remaining settings based on the PHY type. */
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000213 switch (adapter->hw.phy.type) {
214 case ixgbe_phy_tn:
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800215 case ixgbe_phy_aq:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000216 case ixgbe_phy_cu_unknown:
Jacob Kellerdb018962012-06-08 06:59:17 +0000217 ecmd->supported |= SUPPORTED_TP;
218 ecmd->advertising |= ADVERTISED_TP;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000219 ecmd->port = PORT_TP;
220 break;
221 case ixgbe_phy_qt:
Jacob Kellerdb018962012-06-08 06:59:17 +0000222 ecmd->supported |= SUPPORTED_FIBRE;
223 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000224 ecmd->port = PORT_FIBRE;
225 break;
226 case ixgbe_phy_nl:
Don Skidmoreea0a04d2010-05-18 16:00:13 +0000227 case ixgbe_phy_sfp_passive_tyco:
228 case ixgbe_phy_sfp_passive_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000229 case ixgbe_phy_sfp_ftl:
230 case ixgbe_phy_sfp_avago:
231 case ixgbe_phy_sfp_intel:
232 case ixgbe_phy_sfp_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000233 /* SFP+ devices, further checking needed */
Jacob Kellerdb018962012-06-08 06:59:17 +0000234 switch (adapter->hw.phy.sfp_type) {
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000235 case ixgbe_sfp_type_da_cu:
236 case ixgbe_sfp_type_da_cu_core0:
237 case ixgbe_sfp_type_da_cu_core1:
Jacob Kellerdb018962012-06-08 06:59:17 +0000238 ecmd->supported |= SUPPORTED_FIBRE;
239 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000240 ecmd->port = PORT_DA;
241 break;
242 case ixgbe_sfp_type_sr:
243 case ixgbe_sfp_type_lr:
244 case ixgbe_sfp_type_srlr_core0:
245 case ixgbe_sfp_type_srlr_core1:
Don Skidmore345be202013-04-11 06:23:34 +0000246 case ixgbe_sfp_type_1g_sx_core0:
247 case ixgbe_sfp_type_1g_sx_core1:
248 case ixgbe_sfp_type_1g_lx_core0:
249 case ixgbe_sfp_type_1g_lx_core1:
Jacob Kellerdb018962012-06-08 06:59:17 +0000250 ecmd->supported |= SUPPORTED_FIBRE;
251 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000252 ecmd->port = PORT_FIBRE;
253 break;
254 case ixgbe_sfp_type_not_present:
Jacob Kellerdb018962012-06-08 06:59:17 +0000255 ecmd->supported |= SUPPORTED_FIBRE;
256 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000257 ecmd->port = PORT_NONE;
258 break;
Don Skidmorecb836a92010-06-29 18:30:59 +0000259 case ixgbe_sfp_type_1g_cu_core0:
260 case ixgbe_sfp_type_1g_cu_core1:
Jacob Kellerdb018962012-06-08 06:59:17 +0000261 ecmd->supported |= SUPPORTED_TP;
262 ecmd->advertising |= ADVERTISED_TP;
Don Skidmorecb836a92010-06-29 18:30:59 +0000263 ecmd->port = PORT_TP;
Jacob Kellerdb018962012-06-08 06:59:17 +0000264 break;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000265 case ixgbe_sfp_type_unknown:
266 default:
Jacob Kellerdb018962012-06-08 06:59:17 +0000267 ecmd->supported |= SUPPORTED_FIBRE;
268 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000269 ecmd->port = PORT_OTHER;
270 break;
271 }
272 break;
273 case ixgbe_phy_xaui:
Jacob Kellerdb018962012-06-08 06:59:17 +0000274 ecmd->supported |= SUPPORTED_FIBRE;
275 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000276 ecmd->port = PORT_NONE;
277 break;
278 case ixgbe_phy_unknown:
279 case ixgbe_phy_generic:
280 case ixgbe_phy_sfp_unsupported:
281 default:
Jacob Kellerdb018962012-06-08 06:59:17 +0000282 ecmd->supported |= SUPPORTED_FIBRE;
283 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000284 ecmd->port = PORT_OTHER;
285 break;
286 }
287
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700288 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800289 if (link_up) {
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000290 switch (link_speed) {
291 case IXGBE_LINK_SPEED_10GB_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000292 ethtool_cmd_speed_set(ecmd, SPEED_10000);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000293 break;
294 case IXGBE_LINK_SPEED_1GB_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000295 ethtool_cmd_speed_set(ecmd, SPEED_1000);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000296 break;
297 case IXGBE_LINK_SPEED_100_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000298 ethtool_cmd_speed_set(ecmd, SPEED_100);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000299 break;
300 default:
301 break;
302 }
Auke Kok9a799d72007-09-15 14:07:45 -0700303 ecmd->duplex = DUPLEX_FULL;
304 } else {
David Decotigny70739492011-04-27 18:32:40 +0000305 ethtool_cmd_speed_set(ecmd, -1);
Auke Kok9a799d72007-09-15 14:07:45 -0700306 ecmd->duplex = -1;
307 }
308
Auke Kok9a799d72007-09-15 14:07:45 -0700309 return 0;
310}
311
312static int ixgbe_set_settings(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700313 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700314{
315 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800316 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700317 u32 advertised, old;
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000318 s32 err = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700319
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000320 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000321 (hw->phy.multispeed_fiber)) {
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000322 /*
323 * this function does not support duplex forcing, but can
324 * limit the advertising of the adapter to the specified speed
325 */
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000326 if (ecmd->advertising & ~ecmd->supported)
327 return -EINVAL;
328
Emil Tantiloved33ff62013-08-30 07:55:24 +0000329 /* only allow one speed at a time if no autoneg */
330 if (!ecmd->autoneg && hw->phy.multispeed_fiber) {
331 if (ecmd->advertising ==
332 (ADVERTISED_10000baseT_Full |
333 ADVERTISED_1000baseT_Full))
334 return -EINVAL;
335 }
336
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700337 old = hw->phy.autoneg_advertised;
338 advertised = 0;
339 if (ecmd->advertising & ADVERTISED_10000baseT_Full)
340 advertised |= IXGBE_LINK_SPEED_10GB_FULL;
341
342 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
343 advertised |= IXGBE_LINK_SPEED_1GB_FULL;
344
Emil Tantilov2b642ca2011-03-04 09:06:10 +0000345 if (ecmd->advertising & ADVERTISED_100baseT_Full)
346 advertised |= IXGBE_LINK_SPEED_100_FULL;
347
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700348 if (old == advertised)
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000349 return err;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700350 /* this sets the link speed and restarts auto-neg */
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000351 hw->mac.autotry_restart = true;
Josh Hayfd0326f2012-12-15 03:28:30 +0000352 err = hw->mac.ops.setup_link(hw, advertised, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700353 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +0000354 e_info(probe, "setup link failed with code %d\n", err);
Josh Hayfd0326f2012-12-15 03:28:30 +0000355 hw->mac.ops.setup_link(hw, old, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700356 }
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000357 } else {
358 /* in this case we currently only support 10Gb/FULL */
David Decotigny25db0332011-04-27 18:32:39 +0000359 u32 speed = ethtool_cmd_speed(ecmd);
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000360 if ((ecmd->autoneg == AUTONEG_ENABLE) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000361 (ecmd->advertising != ADVERTISED_10000baseT_Full) ||
David Decotigny25db0332011-04-27 18:32:39 +0000362 (speed + ecmd->duplex != SPEED_10000 + DUPLEX_FULL))
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000363 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -0700364 }
365
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000366 return err;
Auke Kok9a799d72007-09-15 14:07:45 -0700367}
368
369static void ixgbe_get_pauseparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700370 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700371{
372 struct ixgbe_adapter *adapter = netdev_priv(netdev);
373 struct ixgbe_hw *hw = &adapter->hw;
374
Don Skidmore73d80953d2013-07-31 02:19:24 +0000375 if (ixgbe_device_supports_autoneg_fc(hw) &&
376 !hw->fc.disable_fc_autoneg)
Don Skidmore71fd5702009-03-31 21:35:05 +0000377 pause->autoneg = 1;
Don Skidmore73d80953d2013-07-31 02:19:24 +0000378 else
379 pause->autoneg = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700380
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800381 if (hw->fc.current_mode == ixgbe_fc_rx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700382 pause->rx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800383 } else if (hw->fc.current_mode == ixgbe_fc_tx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700384 pause->tx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800385 } else if (hw->fc.current_mode == ixgbe_fc_full) {
Auke Kok9a799d72007-09-15 14:07:45 -0700386 pause->rx_pause = 1;
387 pause->tx_pause = 1;
388 }
389}
390
391static int ixgbe_set_pauseparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700392 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700393{
394 struct ixgbe_adapter *adapter = netdev_priv(netdev);
395 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck943561d2012-05-09 22:14:44 -0700396 struct ixgbe_fc_info fc = hw->fc;
Auke Kok9a799d72007-09-15 14:07:45 -0700397
Alexander Duyck943561d2012-05-09 22:14:44 -0700398 /* 82598 does no support link flow control with DCB enabled */
399 if ((hw->mac.type == ixgbe_mac_82598EB) &&
400 (adapter->flags & IXGBE_FLAG_DCB_ENABLED))
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000401 return -EINVAL;
402
Jacob Kellerdb2adc22012-10-24 07:26:02 +0000403 /* some devices do not support autoneg of link flow control */
404 if ((pause->autoneg == AUTONEG_ENABLE) &&
Don Skidmore73d80953d2013-07-31 02:19:24 +0000405 !ixgbe_device_supports_autoneg_fc(hw))
Jacob Kellerdb2adc22012-10-24 07:26:02 +0000406 return -EINVAL;
407
Alexander Duyck943561d2012-05-09 22:14:44 -0700408 fc.disable_fc_autoneg = (pause->autoneg != AUTONEG_ENABLE);
Don Skidmore71fd5702009-03-31 21:35:05 +0000409
Don Skidmore1c4f0ef2010-04-27 11:31:06 +0000410 if ((pause->rx_pause && pause->tx_pause) || pause->autoneg)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000411 fc.requested_mode = ixgbe_fc_full;
Auke Kok9a799d72007-09-15 14:07:45 -0700412 else if (pause->rx_pause && !pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000413 fc.requested_mode = ixgbe_fc_rx_pause;
Auke Kok9a799d72007-09-15 14:07:45 -0700414 else if (!pause->rx_pause && pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000415 fc.requested_mode = ixgbe_fc_tx_pause;
Ayyappan Veeraiyan9c83b0702008-02-01 15:58:59 -0800416 else
Alexander Duyck943561d2012-05-09 22:14:44 -0700417 fc.requested_mode = ixgbe_fc_none;
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000418
419 /* if the thing changed then we'll update and use new autoneg */
420 if (memcmp(&fc, &hw->fc, sizeof(struct ixgbe_fc_info))) {
421 hw->fc = fc;
422 if (netif_running(netdev))
423 ixgbe_reinit_locked(adapter);
424 else
425 ixgbe_reset(adapter);
426 }
Auke Kok9a799d72007-09-15 14:07:45 -0700427
428 return 0;
429}
430
Auke Kok9a799d72007-09-15 14:07:45 -0700431static u32 ixgbe_get_msglevel(struct net_device *netdev)
432{
433 struct ixgbe_adapter *adapter = netdev_priv(netdev);
434 return adapter->msg_enable;
435}
436
437static void ixgbe_set_msglevel(struct net_device *netdev, u32 data)
438{
439 struct ixgbe_adapter *adapter = netdev_priv(netdev);
440 adapter->msg_enable = data;
441}
442
443static int ixgbe_get_regs_len(struct net_device *netdev)
444{
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700445#define IXGBE_REGS_LEN 1139
Auke Kok9a799d72007-09-15 14:07:45 -0700446 return IXGBE_REGS_LEN * sizeof(u32);
447}
448
449#define IXGBE_GET_STAT(_A_, _R_) _A_->stats._R_
450
451static void ixgbe_get_regs(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700452 struct ethtool_regs *regs, void *p)
Auke Kok9a799d72007-09-15 14:07:45 -0700453{
454 struct ixgbe_adapter *adapter = netdev_priv(netdev);
455 struct ixgbe_hw *hw = &adapter->hw;
456 u32 *regs_buff = p;
457 u8 i;
458
459 memset(p, 0, IXGBE_REGS_LEN * sizeof(u32));
460
Emil Tantilovc4a56de2013-04-19 09:31:17 +0000461 regs->version = hw->mac.type << 24 | hw->revision_id << 16 |
462 hw->device_id;
Auke Kok9a799d72007-09-15 14:07:45 -0700463
464 /* General Registers */
465 regs_buff[0] = IXGBE_READ_REG(hw, IXGBE_CTRL);
466 regs_buff[1] = IXGBE_READ_REG(hw, IXGBE_STATUS);
467 regs_buff[2] = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
468 regs_buff[3] = IXGBE_READ_REG(hw, IXGBE_ESDP);
469 regs_buff[4] = IXGBE_READ_REG(hw, IXGBE_EODSDP);
470 regs_buff[5] = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
471 regs_buff[6] = IXGBE_READ_REG(hw, IXGBE_FRTIMER);
472 regs_buff[7] = IXGBE_READ_REG(hw, IXGBE_TCPTIMER);
473
474 /* NVM Register */
475 regs_buff[8] = IXGBE_READ_REG(hw, IXGBE_EEC);
476 regs_buff[9] = IXGBE_READ_REG(hw, IXGBE_EERD);
477 regs_buff[10] = IXGBE_READ_REG(hw, IXGBE_FLA);
478 regs_buff[11] = IXGBE_READ_REG(hw, IXGBE_EEMNGCTL);
479 regs_buff[12] = IXGBE_READ_REG(hw, IXGBE_EEMNGDATA);
480 regs_buff[13] = IXGBE_READ_REG(hw, IXGBE_FLMNGCTL);
481 regs_buff[14] = IXGBE_READ_REG(hw, IXGBE_FLMNGDATA);
482 regs_buff[15] = IXGBE_READ_REG(hw, IXGBE_FLMNGCNT);
483 regs_buff[16] = IXGBE_READ_REG(hw, IXGBE_FLOP);
484 regs_buff[17] = IXGBE_READ_REG(hw, IXGBE_GRC);
485
486 /* Interrupt */
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700487 /* don't read EICR because it can clear interrupt causes, instead
488 * read EICS which is a shadow but doesn't clear EICR */
489 regs_buff[18] = IXGBE_READ_REG(hw, IXGBE_EICS);
Auke Kok9a799d72007-09-15 14:07:45 -0700490 regs_buff[19] = IXGBE_READ_REG(hw, IXGBE_EICS);
491 regs_buff[20] = IXGBE_READ_REG(hw, IXGBE_EIMS);
492 regs_buff[21] = IXGBE_READ_REG(hw, IXGBE_EIMC);
493 regs_buff[22] = IXGBE_READ_REG(hw, IXGBE_EIAC);
494 regs_buff[23] = IXGBE_READ_REG(hw, IXGBE_EIAM);
495 regs_buff[24] = IXGBE_READ_REG(hw, IXGBE_EITR(0));
496 regs_buff[25] = IXGBE_READ_REG(hw, IXGBE_IVAR(0));
497 regs_buff[26] = IXGBE_READ_REG(hw, IXGBE_MSIXT);
498 regs_buff[27] = IXGBE_READ_REG(hw, IXGBE_MSIXPBA);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700499 regs_buff[28] = IXGBE_READ_REG(hw, IXGBE_PBACL(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700500 regs_buff[29] = IXGBE_READ_REG(hw, IXGBE_GPIE);
501
502 /* Flow Control */
503 regs_buff[30] = IXGBE_READ_REG(hw, IXGBE_PFCTOP);
504 regs_buff[31] = IXGBE_READ_REG(hw, IXGBE_FCTTV(0));
505 regs_buff[32] = IXGBE_READ_REG(hw, IXGBE_FCTTV(1));
506 regs_buff[33] = IXGBE_READ_REG(hw, IXGBE_FCTTV(2));
507 regs_buff[34] = IXGBE_READ_REG(hw, IXGBE_FCTTV(3));
Alexander Duyckbd508172010-11-16 19:27:03 -0800508 for (i = 0; i < 8; i++) {
509 switch (hw->mac.type) {
510 case ixgbe_mac_82598EB:
511 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL(i));
512 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH(i));
513 break;
514 case ixgbe_mac_82599EB:
Emil Tantilov80bb25e2011-07-27 04:16:29 +0000515 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -0800516 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL_82599(i));
517 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH_82599(i));
518 break;
519 default:
520 break;
521 }
522 }
Auke Kok9a799d72007-09-15 14:07:45 -0700523 regs_buff[51] = IXGBE_READ_REG(hw, IXGBE_FCRTV);
524 regs_buff[52] = IXGBE_READ_REG(hw, IXGBE_TFCS);
525
526 /* Receive DMA */
527 for (i = 0; i < 64; i++)
528 regs_buff[53 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
529 for (i = 0; i < 64; i++)
530 regs_buff[117 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
531 for (i = 0; i < 64; i++)
532 regs_buff[181 + i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
533 for (i = 0; i < 64; i++)
534 regs_buff[245 + i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
535 for (i = 0; i < 64; i++)
536 regs_buff[309 + i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
537 for (i = 0; i < 64; i++)
538 regs_buff[373 + i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
539 for (i = 0; i < 16; i++)
540 regs_buff[437 + i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
541 for (i = 0; i < 16; i++)
542 regs_buff[453 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
543 regs_buff[469] = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
544 for (i = 0; i < 8; i++)
545 regs_buff[470 + i] = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(i));
546 regs_buff[478] = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
547 regs_buff[479] = IXGBE_READ_REG(hw, IXGBE_DROPEN);
548
549 /* Receive */
550 regs_buff[480] = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
551 regs_buff[481] = IXGBE_READ_REG(hw, IXGBE_RFCTL);
552 for (i = 0; i < 16; i++)
553 regs_buff[482 + i] = IXGBE_READ_REG(hw, IXGBE_RAL(i));
554 for (i = 0; i < 16; i++)
555 regs_buff[498 + i] = IXGBE_READ_REG(hw, IXGBE_RAH(i));
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700556 regs_buff[514] = IXGBE_READ_REG(hw, IXGBE_PSRTYPE(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700557 regs_buff[515] = IXGBE_READ_REG(hw, IXGBE_FCTRL);
558 regs_buff[516] = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
559 regs_buff[517] = IXGBE_READ_REG(hw, IXGBE_MCSTCTRL);
560 regs_buff[518] = IXGBE_READ_REG(hw, IXGBE_MRQC);
561 regs_buff[519] = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
562 for (i = 0; i < 8; i++)
563 regs_buff[520 + i] = IXGBE_READ_REG(hw, IXGBE_IMIR(i));
564 for (i = 0; i < 8; i++)
565 regs_buff[528 + i] = IXGBE_READ_REG(hw, IXGBE_IMIREXT(i));
566 regs_buff[536] = IXGBE_READ_REG(hw, IXGBE_IMIRVP);
567
568 /* Transmit */
569 for (i = 0; i < 32; i++)
570 regs_buff[537 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
571 for (i = 0; i < 32; i++)
572 regs_buff[569 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
573 for (i = 0; i < 32; i++)
574 regs_buff[601 + i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
575 for (i = 0; i < 32; i++)
576 regs_buff[633 + i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
577 for (i = 0; i < 32; i++)
578 regs_buff[665 + i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
579 for (i = 0; i < 32; i++)
580 regs_buff[697 + i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
581 for (i = 0; i < 32; i++)
582 regs_buff[729 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAL(i));
583 for (i = 0; i < 32; i++)
584 regs_buff[761 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAH(i));
585 regs_buff[793] = IXGBE_READ_REG(hw, IXGBE_DTXCTL);
586 for (i = 0; i < 16; i++)
587 regs_buff[794 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
588 regs_buff[810] = IXGBE_READ_REG(hw, IXGBE_TIPG);
589 for (i = 0; i < 8; i++)
590 regs_buff[811 + i] = IXGBE_READ_REG(hw, IXGBE_TXPBSIZE(i));
591 regs_buff[819] = IXGBE_READ_REG(hw, IXGBE_MNGTXMAP);
592
593 /* Wake Up */
594 regs_buff[820] = IXGBE_READ_REG(hw, IXGBE_WUC);
595 regs_buff[821] = IXGBE_READ_REG(hw, IXGBE_WUFC);
596 regs_buff[822] = IXGBE_READ_REG(hw, IXGBE_WUS);
597 regs_buff[823] = IXGBE_READ_REG(hw, IXGBE_IPAV);
598 regs_buff[824] = IXGBE_READ_REG(hw, IXGBE_IP4AT);
599 regs_buff[825] = IXGBE_READ_REG(hw, IXGBE_IP6AT);
600 regs_buff[826] = IXGBE_READ_REG(hw, IXGBE_WUPL);
601 regs_buff[827] = IXGBE_READ_REG(hw, IXGBE_WUPM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000602 regs_buff[828] = IXGBE_READ_REG(hw, IXGBE_FHFT(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700603
Alexander Duyck673ac602010-11-16 19:27:05 -0800604 /* DCB */
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700605 regs_buff[829] = IXGBE_READ_REG(hw, IXGBE_RMCS); /* same as FCCFG */
606 regs_buff[831] = IXGBE_READ_REG(hw, IXGBE_PDPMCS); /* same as RTTPCS */
607
608 switch (hw->mac.type) {
609 case ixgbe_mac_82598EB:
610 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_DPMCS);
611 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RUPPBMR);
612 for (i = 0; i < 8; i++)
613 regs_buff[833 + i] =
614 IXGBE_READ_REG(hw, IXGBE_RT2CR(i));
615 for (i = 0; i < 8; i++)
616 regs_buff[841 + i] =
617 IXGBE_READ_REG(hw, IXGBE_RT2SR(i));
618 for (i = 0; i < 8; i++)
619 regs_buff[849 + i] =
620 IXGBE_READ_REG(hw, IXGBE_TDTQ2TCCR(i));
621 for (i = 0; i < 8; i++)
622 regs_buff[857 + i] =
623 IXGBE_READ_REG(hw, IXGBE_TDTQ2TCSR(i));
624 break;
625 case ixgbe_mac_82599EB:
626 case ixgbe_mac_X540:
627 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
628 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RTRPCS);
629 for (i = 0; i < 8; i++)
630 regs_buff[833 + i] =
631 IXGBE_READ_REG(hw, IXGBE_RTRPT4C(i));
632 for (i = 0; i < 8; i++)
633 regs_buff[841 + i] =
634 IXGBE_READ_REG(hw, IXGBE_RTRPT4S(i));
635 for (i = 0; i < 8; i++)
636 regs_buff[849 + i] =
637 IXGBE_READ_REG(hw, IXGBE_RTTDT2C(i));
638 for (i = 0; i < 8; i++)
639 regs_buff[857 + i] =
640 IXGBE_READ_REG(hw, IXGBE_RTTDT2S(i));
641 break;
642 default:
643 break;
644 }
645
Auke Kok9a799d72007-09-15 14:07:45 -0700646 for (i = 0; i < 8; i++)
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700647 regs_buff[865 + i] =
648 IXGBE_READ_REG(hw, IXGBE_TDPT2TCCR(i)); /* same as RTTPT2C */
Auke Kok9a799d72007-09-15 14:07:45 -0700649 for (i = 0; i < 8; i++)
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700650 regs_buff[873 + i] =
651 IXGBE_READ_REG(hw, IXGBE_TDPT2TCSR(i)); /* same as RTTPT2S */
Auke Kok9a799d72007-09-15 14:07:45 -0700652
653 /* Statistics */
654 regs_buff[881] = IXGBE_GET_STAT(adapter, crcerrs);
655 regs_buff[882] = IXGBE_GET_STAT(adapter, illerrc);
656 regs_buff[883] = IXGBE_GET_STAT(adapter, errbc);
657 regs_buff[884] = IXGBE_GET_STAT(adapter, mspdc);
658 for (i = 0; i < 8; i++)
659 regs_buff[885 + i] = IXGBE_GET_STAT(adapter, mpc[i]);
660 regs_buff[893] = IXGBE_GET_STAT(adapter, mlfc);
661 regs_buff[894] = IXGBE_GET_STAT(adapter, mrfc);
662 regs_buff[895] = IXGBE_GET_STAT(adapter, rlec);
663 regs_buff[896] = IXGBE_GET_STAT(adapter, lxontxc);
664 regs_buff[897] = IXGBE_GET_STAT(adapter, lxonrxc);
665 regs_buff[898] = IXGBE_GET_STAT(adapter, lxofftxc);
666 regs_buff[899] = IXGBE_GET_STAT(adapter, lxoffrxc);
667 for (i = 0; i < 8; i++)
668 regs_buff[900 + i] = IXGBE_GET_STAT(adapter, pxontxc[i]);
669 for (i = 0; i < 8; i++)
670 regs_buff[908 + i] = IXGBE_GET_STAT(adapter, pxonrxc[i]);
671 for (i = 0; i < 8; i++)
672 regs_buff[916 + i] = IXGBE_GET_STAT(adapter, pxofftxc[i]);
673 for (i = 0; i < 8; i++)
674 regs_buff[924 + i] = IXGBE_GET_STAT(adapter, pxoffrxc[i]);
675 regs_buff[932] = IXGBE_GET_STAT(adapter, prc64);
676 regs_buff[933] = IXGBE_GET_STAT(adapter, prc127);
677 regs_buff[934] = IXGBE_GET_STAT(adapter, prc255);
678 regs_buff[935] = IXGBE_GET_STAT(adapter, prc511);
679 regs_buff[936] = IXGBE_GET_STAT(adapter, prc1023);
680 regs_buff[937] = IXGBE_GET_STAT(adapter, prc1522);
681 regs_buff[938] = IXGBE_GET_STAT(adapter, gprc);
682 regs_buff[939] = IXGBE_GET_STAT(adapter, bprc);
683 regs_buff[940] = IXGBE_GET_STAT(adapter, mprc);
684 regs_buff[941] = IXGBE_GET_STAT(adapter, gptc);
685 regs_buff[942] = IXGBE_GET_STAT(adapter, gorc);
686 regs_buff[944] = IXGBE_GET_STAT(adapter, gotc);
687 for (i = 0; i < 8; i++)
688 regs_buff[946 + i] = IXGBE_GET_STAT(adapter, rnbc[i]);
689 regs_buff[954] = IXGBE_GET_STAT(adapter, ruc);
690 regs_buff[955] = IXGBE_GET_STAT(adapter, rfc);
691 regs_buff[956] = IXGBE_GET_STAT(adapter, roc);
692 regs_buff[957] = IXGBE_GET_STAT(adapter, rjc);
693 regs_buff[958] = IXGBE_GET_STAT(adapter, mngprc);
694 regs_buff[959] = IXGBE_GET_STAT(adapter, mngpdc);
695 regs_buff[960] = IXGBE_GET_STAT(adapter, mngptc);
696 regs_buff[961] = IXGBE_GET_STAT(adapter, tor);
697 regs_buff[963] = IXGBE_GET_STAT(adapter, tpr);
698 regs_buff[964] = IXGBE_GET_STAT(adapter, tpt);
699 regs_buff[965] = IXGBE_GET_STAT(adapter, ptc64);
700 regs_buff[966] = IXGBE_GET_STAT(adapter, ptc127);
701 regs_buff[967] = IXGBE_GET_STAT(adapter, ptc255);
702 regs_buff[968] = IXGBE_GET_STAT(adapter, ptc511);
703 regs_buff[969] = IXGBE_GET_STAT(adapter, ptc1023);
704 regs_buff[970] = IXGBE_GET_STAT(adapter, ptc1522);
705 regs_buff[971] = IXGBE_GET_STAT(adapter, mptc);
706 regs_buff[972] = IXGBE_GET_STAT(adapter, bptc);
707 regs_buff[973] = IXGBE_GET_STAT(adapter, xec);
708 for (i = 0; i < 16; i++)
709 regs_buff[974 + i] = IXGBE_GET_STAT(adapter, qprc[i]);
710 for (i = 0; i < 16; i++)
711 regs_buff[990 + i] = IXGBE_GET_STAT(adapter, qptc[i]);
712 for (i = 0; i < 16; i++)
713 regs_buff[1006 + i] = IXGBE_GET_STAT(adapter, qbrc[i]);
714 for (i = 0; i < 16; i++)
715 regs_buff[1022 + i] = IXGBE_GET_STAT(adapter, qbtc[i]);
716
717 /* MAC */
718 regs_buff[1038] = IXGBE_READ_REG(hw, IXGBE_PCS1GCFIG);
719 regs_buff[1039] = IXGBE_READ_REG(hw, IXGBE_PCS1GLCTL);
720 regs_buff[1040] = IXGBE_READ_REG(hw, IXGBE_PCS1GLSTA);
721 regs_buff[1041] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG0);
722 regs_buff[1042] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG1);
723 regs_buff[1043] = IXGBE_READ_REG(hw, IXGBE_PCS1GANA);
724 regs_buff[1044] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLP);
725 regs_buff[1045] = IXGBE_READ_REG(hw, IXGBE_PCS1GANNP);
726 regs_buff[1046] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLPNP);
727 regs_buff[1047] = IXGBE_READ_REG(hw, IXGBE_HLREG0);
728 regs_buff[1048] = IXGBE_READ_REG(hw, IXGBE_HLREG1);
729 regs_buff[1049] = IXGBE_READ_REG(hw, IXGBE_PAP);
730 regs_buff[1050] = IXGBE_READ_REG(hw, IXGBE_MACA);
731 regs_buff[1051] = IXGBE_READ_REG(hw, IXGBE_APAE);
732 regs_buff[1052] = IXGBE_READ_REG(hw, IXGBE_ARD);
733 regs_buff[1053] = IXGBE_READ_REG(hw, IXGBE_AIS);
734 regs_buff[1054] = IXGBE_READ_REG(hw, IXGBE_MSCA);
735 regs_buff[1055] = IXGBE_READ_REG(hw, IXGBE_MSRWD);
736 regs_buff[1056] = IXGBE_READ_REG(hw, IXGBE_MLADD);
737 regs_buff[1057] = IXGBE_READ_REG(hw, IXGBE_MHADD);
738 regs_buff[1058] = IXGBE_READ_REG(hw, IXGBE_TREG);
739 regs_buff[1059] = IXGBE_READ_REG(hw, IXGBE_PCSS1);
740 regs_buff[1060] = IXGBE_READ_REG(hw, IXGBE_PCSS2);
741 regs_buff[1061] = IXGBE_READ_REG(hw, IXGBE_XPCSS);
742 regs_buff[1062] = IXGBE_READ_REG(hw, IXGBE_SERDESC);
743 regs_buff[1063] = IXGBE_READ_REG(hw, IXGBE_MACS);
744 regs_buff[1064] = IXGBE_READ_REG(hw, IXGBE_AUTOC);
745 regs_buff[1065] = IXGBE_READ_REG(hw, IXGBE_LINKS);
746 regs_buff[1066] = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
747 regs_buff[1067] = IXGBE_READ_REG(hw, IXGBE_AUTOC3);
748 regs_buff[1068] = IXGBE_READ_REG(hw, IXGBE_ANLP1);
749 regs_buff[1069] = IXGBE_READ_REG(hw, IXGBE_ANLP2);
750 regs_buff[1070] = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
751
752 /* Diagnostic */
753 regs_buff[1071] = IXGBE_READ_REG(hw, IXGBE_RDSTATCTL);
754 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700755 regs_buff[1072 + i] = IXGBE_READ_REG(hw, IXGBE_RDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700756 regs_buff[1080] = IXGBE_READ_REG(hw, IXGBE_RDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700757 for (i = 0; i < 4; i++)
758 regs_buff[1081 + i] = IXGBE_READ_REG(hw, IXGBE_RIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700759 regs_buff[1085] = IXGBE_READ_REG(hw, IXGBE_RDPROBE);
760 regs_buff[1086] = IXGBE_READ_REG(hw, IXGBE_TDSTATCTL);
761 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700762 regs_buff[1087 + i] = IXGBE_READ_REG(hw, IXGBE_TDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700763 regs_buff[1095] = IXGBE_READ_REG(hw, IXGBE_TDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700764 for (i = 0; i < 4; i++)
765 regs_buff[1096 + i] = IXGBE_READ_REG(hw, IXGBE_TIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700766 regs_buff[1100] = IXGBE_READ_REG(hw, IXGBE_TDPROBE);
767 regs_buff[1101] = IXGBE_READ_REG(hw, IXGBE_TXBUFCTRL);
768 regs_buff[1102] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA0);
769 regs_buff[1103] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA1);
770 regs_buff[1104] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA2);
771 regs_buff[1105] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA3);
772 regs_buff[1106] = IXGBE_READ_REG(hw, IXGBE_RXBUFCTRL);
773 regs_buff[1107] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA0);
774 regs_buff[1108] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA1);
775 regs_buff[1109] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA2);
776 regs_buff[1110] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA3);
777 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700778 regs_buff[1111 + i] = IXGBE_READ_REG(hw, IXGBE_PCIE_DIAG(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700779 regs_buff[1119] = IXGBE_READ_REG(hw, IXGBE_RFVAL);
780 regs_buff[1120] = IXGBE_READ_REG(hw, IXGBE_MDFTC1);
781 regs_buff[1121] = IXGBE_READ_REG(hw, IXGBE_MDFTC2);
782 regs_buff[1122] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO1);
783 regs_buff[1123] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO2);
784 regs_buff[1124] = IXGBE_READ_REG(hw, IXGBE_MDFTS);
785 regs_buff[1125] = IXGBE_READ_REG(hw, IXGBE_PCIEECCCTL);
786 regs_buff[1126] = IXGBE_READ_REG(hw, IXGBE_PBTXECC);
787 regs_buff[1127] = IXGBE_READ_REG(hw, IXGBE_PBRXECC);
Emil Tantilov217995e2011-09-15 06:23:10 +0000788
789 /* 82599 X540 specific registers */
790 regs_buff[1128] = IXGBE_READ_REG(hw, IXGBE_MFLCN);
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700791
792 /* 82599 X540 specific DCB registers */
793 regs_buff[1129] = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
794 regs_buff[1130] = IXGBE_READ_REG(hw, IXGBE_RTTUP2TC);
795 for (i = 0; i < 4; i++)
796 regs_buff[1131 + i] = IXGBE_READ_REG(hw, IXGBE_TXLLQ(i));
797 regs_buff[1135] = IXGBE_READ_REG(hw, IXGBE_RTTBCNRM);
798 /* same as RTTQCNRM */
799 regs_buff[1136] = IXGBE_READ_REG(hw, IXGBE_RTTBCNRD);
800 /* same as RTTQCNRR */
801
802 /* X540 specific DCB registers */
803 regs_buff[1137] = IXGBE_READ_REG(hw, IXGBE_RTTQCNCR);
804 regs_buff[1138] = IXGBE_READ_REG(hw, IXGBE_RTTQCNTG);
Auke Kok9a799d72007-09-15 14:07:45 -0700805}
806
807static int ixgbe_get_eeprom_len(struct net_device *netdev)
808{
809 struct ixgbe_adapter *adapter = netdev_priv(netdev);
810 return adapter->hw.eeprom.word_size * 2;
811}
812
813static int ixgbe_get_eeprom(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700814 struct ethtool_eeprom *eeprom, u8 *bytes)
Auke Kok9a799d72007-09-15 14:07:45 -0700815{
816 struct ixgbe_adapter *adapter = netdev_priv(netdev);
817 struct ixgbe_hw *hw = &adapter->hw;
818 u16 *eeprom_buff;
819 int first_word, last_word, eeprom_len;
820 int ret_val = 0;
821 u16 i;
822
823 if (eeprom->len == 0)
824 return -EINVAL;
825
826 eeprom->magic = hw->vendor_id | (hw->device_id << 16);
827
828 first_word = eeprom->offset >> 1;
829 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
830 eeprom_len = last_word - first_word + 1;
831
832 eeprom_buff = kmalloc(sizeof(u16) * eeprom_len, GFP_KERNEL);
833 if (!eeprom_buff)
834 return -ENOMEM;
835
Emil Tantilov68c70052011-04-20 08:49:06 +0000836 ret_val = hw->eeprom.ops.read_buffer(hw, first_word, eeprom_len,
837 eeprom_buff);
Auke Kok9a799d72007-09-15 14:07:45 -0700838
839 /* Device's eeprom is always little-endian, word addressable */
840 for (i = 0; i < eeprom_len; i++)
841 le16_to_cpus(&eeprom_buff[i]);
842
843 memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1), eeprom->len);
844 kfree(eeprom_buff);
845
846 return ret_val;
847}
848
Emil Tantilov2fa5eef2011-10-06 08:57:04 +0000849static int ixgbe_set_eeprom(struct net_device *netdev,
850 struct ethtool_eeprom *eeprom, u8 *bytes)
851{
852 struct ixgbe_adapter *adapter = netdev_priv(netdev);
853 struct ixgbe_hw *hw = &adapter->hw;
854 u16 *eeprom_buff;
855 void *ptr;
856 int max_len, first_word, last_word, ret_val = 0;
857 u16 i;
858
859 if (eeprom->len == 0)
860 return -EINVAL;
861
862 if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
863 return -EINVAL;
864
865 max_len = hw->eeprom.word_size * 2;
866
867 first_word = eeprom->offset >> 1;
868 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
869 eeprom_buff = kmalloc(max_len, GFP_KERNEL);
870 if (!eeprom_buff)
871 return -ENOMEM;
872
873 ptr = eeprom_buff;
874
875 if (eeprom->offset & 1) {
876 /*
877 * need read/modify/write of first changed EEPROM word
878 * only the second byte of the word is being modified
879 */
880 ret_val = hw->eeprom.ops.read(hw, first_word, &eeprom_buff[0]);
881 if (ret_val)
882 goto err;
883
884 ptr++;
885 }
886 if ((eeprom->offset + eeprom->len) & 1) {
887 /*
888 * need read/modify/write of last changed EEPROM word
889 * only the first byte of the word is being modified
890 */
891 ret_val = hw->eeprom.ops.read(hw, last_word,
892 &eeprom_buff[last_word - first_word]);
893 if (ret_val)
894 goto err;
895 }
896
897 /* Device's eeprom is always little-endian, word addressable */
898 for (i = 0; i < last_word - first_word + 1; i++)
899 le16_to_cpus(&eeprom_buff[i]);
900
901 memcpy(ptr, bytes, eeprom->len);
902
903 for (i = 0; i < last_word - first_word + 1; i++)
904 cpu_to_le16s(&eeprom_buff[i]);
905
906 ret_val = hw->eeprom.ops.write_buffer(hw, first_word,
907 last_word - first_word + 1,
908 eeprom_buff);
909
910 /* Update the checksum */
911 if (ret_val == 0)
912 hw->eeprom.ops.update_checksum(hw);
913
914err:
915 kfree(eeprom_buff);
916 return ret_val;
917}
918
Auke Kok9a799d72007-09-15 14:07:45 -0700919static void ixgbe_get_drvinfo(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700920 struct ethtool_drvinfo *drvinfo)
Auke Kok9a799d72007-09-15 14:07:45 -0700921{
922 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Emil Tantilov15e52092011-09-29 05:01:29 +0000923 u32 nvm_track_id;
Auke Kok9a799d72007-09-15 14:07:45 -0700924
Rick Jones612a94d2011-11-14 08:13:25 +0000925 strlcpy(drvinfo->driver, ixgbe_driver_name, sizeof(drvinfo->driver));
926 strlcpy(drvinfo->version, ixgbe_driver_version,
927 sizeof(drvinfo->version));
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800928
Emil Tantilov15e52092011-09-29 05:01:29 +0000929 nvm_track_id = (adapter->eeprom_verh << 16) |
930 adapter->eeprom_verl;
Rick Jones612a94d2011-11-14 08:13:25 +0000931 snprintf(drvinfo->fw_version, sizeof(drvinfo->fw_version), "0x%08x",
Emil Tantilov15e52092011-09-29 05:01:29 +0000932 nvm_track_id);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800933
Rick Jones612a94d2011-11-14 08:13:25 +0000934 strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
935 sizeof(drvinfo->bus_info));
Auke Kok9a799d72007-09-15 14:07:45 -0700936 drvinfo->n_stats = IXGBE_STATS_LEN;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000937 drvinfo->testinfo_len = IXGBE_TEST_LEN;
Auke Kok9a799d72007-09-15 14:07:45 -0700938 drvinfo->regdump_len = ixgbe_get_regs_len(netdev);
939}
940
941static void ixgbe_get_ringparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700942 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700943{
944 struct ixgbe_adapter *adapter = netdev_priv(netdev);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000945 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
946 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
Auke Kok9a799d72007-09-15 14:07:45 -0700947
948 ring->rx_max_pending = IXGBE_MAX_RXD;
949 ring->tx_max_pending = IXGBE_MAX_TXD;
Auke Kok9a799d72007-09-15 14:07:45 -0700950 ring->rx_pending = rx_ring->count;
951 ring->tx_pending = tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -0700952}
953
954static int ixgbe_set_ringparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700955 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700956{
957 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck1f4702a2012-09-12 07:09:51 +0000958 struct ixgbe_ring *temp_ring;
Alexander Duyck759884b2009-10-26 11:32:05 +0000959 int i, err = 0;
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700960 u32 new_rx_count, new_tx_count;
Auke Kok9a799d72007-09-15 14:07:45 -0700961
962 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
963 return -EINVAL;
964
Alexander Duyck1f4702a2012-09-12 07:09:51 +0000965 new_tx_count = clamp_t(u32, ring->tx_pending,
966 IXGBE_MIN_TXD, IXGBE_MAX_TXD);
Auke Kok9a799d72007-09-15 14:07:45 -0700967 new_tx_count = ALIGN(new_tx_count, IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE);
968
Alexander Duyck1f4702a2012-09-12 07:09:51 +0000969 new_rx_count = clamp_t(u32, ring->rx_pending,
970 IXGBE_MIN_RXD, IXGBE_MAX_RXD);
971 new_rx_count = ALIGN(new_rx_count, IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE);
972
973 if ((new_tx_count == adapter->tx_ring_count) &&
974 (new_rx_count == adapter->rx_ring_count)) {
Auke Kok9a799d72007-09-15 14:07:45 -0700975 /* nothing to do */
976 return 0;
977 }
978
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800979 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +0000980 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800981
Alexander Duyck759884b2009-10-26 11:32:05 +0000982 if (!netif_running(adapter->netdev)) {
983 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000984 adapter->tx_ring[i]->count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +0000985 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000986 adapter->rx_ring[i]->count = new_rx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +0000987 adapter->tx_ring_count = new_tx_count;
988 adapter->rx_ring_count = new_rx_count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000989 goto clear_reset;
Alexander Duyck759884b2009-10-26 11:32:05 +0000990 }
991
Alexander Duyck1f4702a2012-09-12 07:09:51 +0000992 /* allocate temporary buffer to store rings in */
993 i = max_t(int, adapter->num_tx_queues, adapter->num_rx_queues);
994 temp_ring = vmalloc(i * sizeof(struct ixgbe_ring));
995
996 if (!temp_ring) {
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000997 err = -ENOMEM;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000998 goto clear_reset;
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000999 }
1000
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001001 ixgbe_down(adapter);
1002
1003 /*
1004 * Setup new Tx resources and free the old Tx resources in that order.
1005 * We can then assign the new resources to the rings via a memcpy.
1006 * The advantage to this approach is that we are guaranteed to still
1007 * have resources even in the case of an allocation failure.
1008 */
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001009 if (new_tx_count != adapter->tx_ring_count) {
Auke Kok9a799d72007-09-15 14:07:45 -07001010 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001011 memcpy(&temp_ring[i], adapter->tx_ring[i],
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001012 sizeof(struct ixgbe_ring));
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001013
1014 temp_ring[i].count = new_tx_count;
1015 err = ixgbe_setup_tx_resources(&temp_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07001016 if (err) {
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001017 while (i) {
1018 i--;
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001019 ixgbe_free_tx_resources(&temp_ring[i]);
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001020 }
Auke Kok9a799d72007-09-15 14:07:45 -07001021 goto err_setup;
1022 }
Auke Kok9a799d72007-09-15 14:07:45 -07001023 }
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001024
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001025 for (i = 0; i < adapter->num_tx_queues; i++) {
1026 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001027
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001028 memcpy(adapter->tx_ring[i], &temp_ring[i],
1029 sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001030 }
1031
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001032 adapter->tx_ring_count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001033 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001034
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001035 /* Repeat the process for the Rx rings if needed */
1036 if (new_rx_count != adapter->rx_ring_count) {
1037 for (i = 0; i < adapter->num_rx_queues; i++) {
1038 memcpy(&temp_ring[i], adapter->rx_ring[i],
1039 sizeof(struct ixgbe_ring));
1040
1041 temp_ring[i].count = new_rx_count;
1042 err = ixgbe_setup_rx_resources(&temp_ring[i]);
1043 if (err) {
1044 while (i) {
1045 i--;
1046 ixgbe_free_rx_resources(&temp_ring[i]);
1047 }
1048 goto err_setup;
1049 }
1050
1051 }
1052
1053 for (i = 0; i < adapter->num_rx_queues; i++) {
1054 ixgbe_free_rx_resources(adapter->rx_ring[i]);
1055
1056 memcpy(adapter->rx_ring[i], &temp_ring[i],
1057 sizeof(struct ixgbe_ring));
1058 }
1059
1060 adapter->rx_ring_count = new_rx_count;
1061 }
1062
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001063err_setup:
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001064 ixgbe_up(adapter);
1065 vfree(temp_ring);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001066clear_reset:
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001067 clear_bit(__IXGBE_RESETTING, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07001068 return err;
1069}
1070
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001071static int ixgbe_get_sset_count(struct net_device *netdev, int sset)
Auke Kok9a799d72007-09-15 14:07:45 -07001072{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001073 switch (sset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001074 case ETH_SS_TEST:
1075 return IXGBE_TEST_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001076 case ETH_SS_STATS:
1077 return IXGBE_STATS_LEN;
1078 default:
1079 return -EOPNOTSUPP;
1080 }
Auke Kok9a799d72007-09-15 14:07:45 -07001081}
1082
1083static void ixgbe_get_ethtool_stats(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001084 struct ethtool_stats *stats, u64 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001085{
1086 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Eric Dumazet28172732010-07-07 14:58:56 -07001087 struct rtnl_link_stats64 temp;
1088 const struct rtnl_link_stats64 *net_stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +00001089 unsigned int start;
1090 struct ixgbe_ring *ring;
1091 int i, j;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001092 char *p = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001093
1094 ixgbe_update_stats(adapter);
Eric Dumazet28172732010-07-07 14:58:56 -07001095 net_stats = dev_get_stats(netdev, &temp);
Auke Kok9a799d72007-09-15 14:07:45 -07001096 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001097 switch (ixgbe_gstrings_stats[i].type) {
1098 case NETDEV_STATS:
Eric Dumazet28172732010-07-07 14:58:56 -07001099 p = (char *) net_stats +
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001100 ixgbe_gstrings_stats[i].stat_offset;
1101 break;
1102 case IXGBE_STATS:
1103 p = (char *) adapter +
1104 ixgbe_gstrings_stats[i].stat_offset;
1105 break;
Josh Hayf752be92013-01-04 03:34:36 +00001106 default:
1107 data[i] = 0;
1108 continue;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001109 }
1110
Auke Kok9a799d72007-09-15 14:07:45 -07001111 data[i] = (ixgbe_gstrings_stats[i].sizeof_stat ==
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001112 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
Auke Kok9a799d72007-09-15 14:07:45 -07001113 }
Don Skidmorebd8a1b12013-06-28 05:35:50 +00001114 for (j = 0; j < netdev->num_tx_queues; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001115 ring = adapter->tx_ring[j];
John Fastabend9cc00b52012-01-28 03:32:17 +00001116 if (!ring) {
1117 data[i] = 0;
1118 data[i+1] = 0;
1119 i += 2;
Jacob Kellerb4640032013-10-01 04:33:54 -07001120#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001121 data[i] = 0;
1122 data[i+1] = 0;
1123 data[i+2] = 0;
1124 i += 3;
1125#endif
John Fastabend9cc00b52012-01-28 03:32:17 +00001126 continue;
1127 }
1128
Eric Dumazetde1036b2010-10-20 23:00:04 +00001129 do {
1130 start = u64_stats_fetch_begin_bh(&ring->syncp);
1131 data[i] = ring->stats.packets;
1132 data[i+1] = ring->stats.bytes;
1133 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
1134 i += 2;
Jacob Kellerb4640032013-10-01 04:33:54 -07001135#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001136 data[i] = ring->stats.yields;
1137 data[i+1] = ring->stats.misses;
1138 data[i+2] = ring->stats.cleaned;
1139 i += 3;
1140#endif
Auke Kok9a799d72007-09-15 14:07:45 -07001141 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001142 for (j = 0; j < IXGBE_NUM_RX_QUEUES; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001143 ring = adapter->rx_ring[j];
John Fastabend9cc00b52012-01-28 03:32:17 +00001144 if (!ring) {
1145 data[i] = 0;
1146 data[i+1] = 0;
1147 i += 2;
Jacob Kellerb4640032013-10-01 04:33:54 -07001148#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001149 data[i] = 0;
1150 data[i+1] = 0;
1151 data[i+2] = 0;
1152 i += 3;
1153#endif
John Fastabend9cc00b52012-01-28 03:32:17 +00001154 continue;
1155 }
1156
Eric Dumazetde1036b2010-10-20 23:00:04 +00001157 do {
1158 start = u64_stats_fetch_begin_bh(&ring->syncp);
1159 data[i] = ring->stats.packets;
1160 data[i+1] = ring->stats.bytes;
1161 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
1162 i += 2;
Jacob Kellerb4640032013-10-01 04:33:54 -07001163#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001164 data[i] = ring->stats.yields;
1165 data[i+1] = ring->stats.misses;
1166 data[i+2] = ring->stats.cleaned;
1167 i += 3;
1168#endif
Auke Kok9a799d72007-09-15 14:07:45 -07001169 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001170
1171 for (j = 0; j < IXGBE_MAX_PACKET_BUFFERS; j++) {
1172 data[i++] = adapter->stats.pxontxc[j];
1173 data[i++] = adapter->stats.pxofftxc[j];
1174 }
1175 for (j = 0; j < IXGBE_MAX_PACKET_BUFFERS; j++) {
1176 data[i++] = adapter->stats.pxonrxc[j];
1177 data[i++] = adapter->stats.pxoffrxc[j];
Alexander Duyck2f90b862008-11-20 20:52:10 -08001178 }
Auke Kok9a799d72007-09-15 14:07:45 -07001179}
1180
1181static void ixgbe_get_strings(struct net_device *netdev, u32 stringset,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001182 u8 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001183{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001184 char *p = (char *)data;
Auke Kok9a799d72007-09-15 14:07:45 -07001185 int i;
1186
1187 switch (stringset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001188 case ETH_SS_TEST:
Josh Hayd2c47b62013-01-04 03:34:42 +00001189 for (i = 0; i < IXGBE_TEST_LEN; i++) {
1190 memcpy(data, ixgbe_gstrings_test[i], ETH_GSTRING_LEN);
1191 data += ETH_GSTRING_LEN;
1192 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001193 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001194 case ETH_SS_STATS:
1195 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
1196 memcpy(p, ixgbe_gstrings_stats[i].stat_string,
1197 ETH_GSTRING_LEN);
1198 p += ETH_GSTRING_LEN;
1199 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001200 for (i = 0; i < netdev->num_tx_queues; i++) {
Auke Kok9a799d72007-09-15 14:07:45 -07001201 sprintf(p, "tx_queue_%u_packets", i);
1202 p += ETH_GSTRING_LEN;
1203 sprintf(p, "tx_queue_%u_bytes", i);
1204 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001205#ifdef BP_EXTENDED_STATS
1206 sprintf(p, "tx_queue_%u_bp_napi_yield", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001207 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001208 sprintf(p, "tx_queue_%u_bp_misses", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001209 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001210 sprintf(p, "tx_queue_%u_bp_cleaned", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001211 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001212#endif /* BP_EXTENDED_STATS */
Auke Kok9a799d72007-09-15 14:07:45 -07001213 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001214 for (i = 0; i < IXGBE_NUM_RX_QUEUES; i++) {
Auke Kok9a799d72007-09-15 14:07:45 -07001215 sprintf(p, "rx_queue_%u_packets", i);
1216 p += ETH_GSTRING_LEN;
1217 sprintf(p, "rx_queue_%u_bytes", i);
1218 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001219#ifdef BP_EXTENDED_STATS
1220 sprintf(p, "rx_queue_%u_bp_poll_yield", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001221 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001222 sprintf(p, "rx_queue_%u_bp_misses", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001223 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001224 sprintf(p, "rx_queue_%u_bp_cleaned", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001225 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001226#endif /* BP_EXTENDED_STATS */
Auke Kok9a799d72007-09-15 14:07:45 -07001227 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001228 for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++) {
1229 sprintf(p, "tx_pb_%u_pxon", i);
1230 p += ETH_GSTRING_LEN;
1231 sprintf(p, "tx_pb_%u_pxoff", i);
1232 p += ETH_GSTRING_LEN;
1233 }
1234 for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++) {
1235 sprintf(p, "rx_pb_%u_pxon", i);
1236 p += ETH_GSTRING_LEN;
1237 sprintf(p, "rx_pb_%u_pxoff", i);
1238 p += ETH_GSTRING_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08001239 }
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001240 /* BUG_ON(p - data != IXGBE_STATS_LEN * ETH_GSTRING_LEN); */
Auke Kok9a799d72007-09-15 14:07:45 -07001241 break;
1242 }
1243}
1244
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001245static int ixgbe_link_test(struct ixgbe_adapter *adapter, u64 *data)
1246{
1247 struct ixgbe_hw *hw = &adapter->hw;
1248 bool link_up;
1249 u32 link_speed = 0;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08001250
1251 if (ixgbe_removed(hw->hw_addr)) {
1252 *data = 1;
1253 return 1;
1254 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001255 *data = 0;
1256
1257 hw->mac.ops.check_link(hw, &link_speed, &link_up, true);
1258 if (link_up)
1259 return *data;
1260 else
1261 *data = 1;
1262 return *data;
1263}
1264
1265/* ethtool register test data */
1266struct ixgbe_reg_test {
1267 u16 reg;
1268 u8 array_len;
1269 u8 test_type;
1270 u32 mask;
1271 u32 write;
1272};
1273
1274/* In the hardware, registers are laid out either singly, in arrays
1275 * spaced 0x40 bytes apart, or in contiguous tables. We assume
1276 * most tests take place on arrays or single registers (handled
1277 * as a single-element array) and special-case the tables.
1278 * Table tests are always pattern tests.
1279 *
1280 * We also make provision for some required setup steps by specifying
1281 * registers to be written without any read-back testing.
1282 */
1283
1284#define PATTERN_TEST 1
1285#define SET_READ_TEST 2
1286#define WRITE_NO_TEST 3
1287#define TABLE32_TEST 4
1288#define TABLE64_TEST_LO 5
1289#define TABLE64_TEST_HI 6
1290
1291/* default 82599 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001292static const struct ixgbe_reg_test reg_test_82599[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001293 { IXGBE_FCRTL_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1294 { IXGBE_FCRTH_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1295 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1296 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1297 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFF80 },
1298 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1299 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1300 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1301 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1302 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1303 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1304 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1305 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1306 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1307 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFF80 },
1308 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000001, 0x00000001 },
1309 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1310 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x8001FFFF, 0x800CFFFF },
1311 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1312 { 0, 0, 0, 0 }
1313};
1314
1315/* default 82598 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001316static const struct ixgbe_reg_test reg_test_82598[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001317 { IXGBE_FCRTL(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1318 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1319 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1320 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1321 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1322 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1323 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1324 /* Enable all four RX queues before testing. */
1325 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1326 /* RDH is read-only for 82598, only test RDT. */
1327 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1328 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1329 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1330 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1331 { IXGBE_TIPG, 1, PATTERN_TEST, 0x000000FF, 0x000000FF },
1332 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1333 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1334 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1335 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000003, 0x00000003 },
1336 { IXGBE_DTXCTL, 1, SET_READ_TEST, 0x00000005, 0x00000005 },
1337 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1338 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x800CFFFF, 0x800CFFFF },
1339 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1340 { 0, 0, 0, 0 }
1341};
1342
Emil Tantilov95a46012011-04-14 07:46:41 +00001343static bool reg_pattern_test(struct ixgbe_adapter *adapter, u64 *data, int reg,
1344 u32 mask, u32 write)
1345{
1346 u32 pat, val, before;
1347 static const u32 test_pattern[] = {
1348 0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
Jeff Kirsher66744502010-12-01 19:59:50 +00001349
Mark Rustadb0483c82014-01-14 18:53:17 -08001350 if (ixgbe_removed(adapter->hw.hw_addr)) {
1351 *data = 1;
1352 return 1;
1353 }
Emil Tantilov95a46012011-04-14 07:46:41 +00001354 for (pat = 0; pat < ARRAY_SIZE(test_pattern); pat++) {
Mark Rustad49bde312014-01-14 18:53:14 -08001355 before = ixgbe_read_reg(&adapter->hw, reg);
1356 ixgbe_write_reg(&adapter->hw, reg, test_pattern[pat] & write);
1357 val = ixgbe_read_reg(&adapter->hw, reg);
Emil Tantilov95a46012011-04-14 07:46:41 +00001358 if (val != (test_pattern[pat] & write & mask)) {
1359 e_err(drv, "pattern test reg %04X failed: got "
1360 "0x%08X expected 0x%08X\n",
1361 reg, val, (test_pattern[pat] & write & mask));
1362 *data = reg;
Mark Rustad49bde312014-01-14 18:53:14 -08001363 ixgbe_write_reg(&adapter->hw, reg, before);
1364 return true;
Emil Tantilov95a46012011-04-14 07:46:41 +00001365 }
Mark Rustad49bde312014-01-14 18:53:14 -08001366 ixgbe_write_reg(&adapter->hw, reg, before);
Emil Tantilov95a46012011-04-14 07:46:41 +00001367 }
Mark Rustad49bde312014-01-14 18:53:14 -08001368 return false;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001369}
1370
Emil Tantilov95a46012011-04-14 07:46:41 +00001371static bool reg_set_and_check(struct ixgbe_adapter *adapter, u64 *data, int reg,
1372 u32 mask, u32 write)
1373{
1374 u32 val, before;
Mark Rustad49bde312014-01-14 18:53:14 -08001375
Mark Rustadb0483c82014-01-14 18:53:17 -08001376 if (ixgbe_removed(adapter->hw.hw_addr)) {
1377 *data = 1;
1378 return 1;
1379 }
Mark Rustad49bde312014-01-14 18:53:14 -08001380 before = ixgbe_read_reg(&adapter->hw, reg);
1381 ixgbe_write_reg(&adapter->hw, reg, write & mask);
1382 val = ixgbe_read_reg(&adapter->hw, reg);
Emil Tantilov95a46012011-04-14 07:46:41 +00001383 if ((write & mask) != (val & mask)) {
1384 e_err(drv, "set/check reg %04X test failed: got 0x%08X "
1385 "expected 0x%08X\n", reg, (val & mask), (write & mask));
1386 *data = reg;
Mark Rustad49bde312014-01-14 18:53:14 -08001387 ixgbe_write_reg(&adapter->hw, reg, before);
1388 return true;
Emil Tantilov95a46012011-04-14 07:46:41 +00001389 }
Mark Rustad49bde312014-01-14 18:53:14 -08001390 ixgbe_write_reg(&adapter->hw, reg, before);
1391 return false;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001392}
1393
1394static int ixgbe_reg_test(struct ixgbe_adapter *adapter, u64 *data)
1395{
Jeff Kirsher66744502010-12-01 19:59:50 +00001396 const struct ixgbe_reg_test *test;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001397 u32 value, before, after;
1398 u32 i, toggle;
1399
Mark Rustadb0483c82014-01-14 18:53:17 -08001400 if (ixgbe_removed(adapter->hw.hw_addr)) {
1401 e_err(drv, "Adapter removed - register test blocked\n");
1402 *data = 1;
1403 return 1;
1404 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001405 switch (adapter->hw.mac.type) {
1406 case ixgbe_mac_82598EB:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001407 toggle = 0x7FFFF3FF;
1408 test = reg_test_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08001409 break;
1410 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001411 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08001412 toggle = 0x7FFFF30F;
1413 test = reg_test_82599;
1414 break;
1415 default:
1416 *data = 1;
1417 return 1;
1418 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001419 }
1420
1421 /*
1422 * Because the status register is such a special case,
1423 * we handle it separately from the rest of the register
1424 * tests. Some bits are read-only, some toggle, and some
1425 * are writeable on newer MACs.
1426 */
Mark Rustad49bde312014-01-14 18:53:14 -08001427 before = ixgbe_read_reg(&adapter->hw, IXGBE_STATUS);
1428 value = (ixgbe_read_reg(&adapter->hw, IXGBE_STATUS) & toggle);
1429 ixgbe_write_reg(&adapter->hw, IXGBE_STATUS, toggle);
1430 after = ixgbe_read_reg(&adapter->hw, IXGBE_STATUS) & toggle;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001431 if (value != after) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001432 e_err(drv, "failed STATUS register test got: 0x%08X "
1433 "expected: 0x%08X\n", after, value);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001434 *data = 1;
1435 return 1;
1436 }
1437 /* restore previous status */
Mark Rustad49bde312014-01-14 18:53:14 -08001438 ixgbe_write_reg(&adapter->hw, IXGBE_STATUS, before);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001439
1440 /*
1441 * Perform the remainder of the register test, looping through
1442 * the test table until we either fail or reach the null entry.
1443 */
1444 while (test->reg) {
1445 for (i = 0; i < test->array_len; i++) {
Mark Rustad49bde312014-01-14 18:53:14 -08001446 bool b = false;
1447
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001448 switch (test->test_type) {
1449 case PATTERN_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001450 b = reg_pattern_test(adapter, data,
1451 test->reg + (i * 0x40),
1452 test->mask,
1453 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001454 break;
1455 case SET_READ_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001456 b = reg_set_and_check(adapter, data,
1457 test->reg + (i * 0x40),
1458 test->mask,
1459 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001460 break;
1461 case WRITE_NO_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001462 ixgbe_write_reg(&adapter->hw,
1463 test->reg + (i * 0x40),
1464 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001465 break;
1466 case TABLE32_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001467 b = reg_pattern_test(adapter, data,
1468 test->reg + (i * 4),
1469 test->mask,
1470 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001471 break;
1472 case TABLE64_TEST_LO:
Mark Rustad49bde312014-01-14 18:53:14 -08001473 b = reg_pattern_test(adapter, data,
1474 test->reg + (i * 8),
1475 test->mask,
1476 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001477 break;
1478 case TABLE64_TEST_HI:
Mark Rustad49bde312014-01-14 18:53:14 -08001479 b = reg_pattern_test(adapter, data,
1480 (test->reg + 4) + (i * 8),
1481 test->mask,
1482 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001483 break;
1484 }
Mark Rustad49bde312014-01-14 18:53:14 -08001485 if (b)
1486 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001487 }
1488 test++;
1489 }
1490
1491 *data = 0;
1492 return 0;
1493}
1494
1495static int ixgbe_eeprom_test(struct ixgbe_adapter *adapter, u64 *data)
1496{
1497 struct ixgbe_hw *hw = &adapter->hw;
1498 if (hw->eeprom.ops.validate_checksum(hw, NULL))
1499 *data = 1;
1500 else
1501 *data = 0;
1502 return *data;
1503}
1504
1505static irqreturn_t ixgbe_test_intr(int irq, void *data)
1506{
1507 struct net_device *netdev = (struct net_device *) data;
1508 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1509
1510 adapter->test_icr |= IXGBE_READ_REG(&adapter->hw, IXGBE_EICR);
1511
1512 return IRQ_HANDLED;
1513}
1514
1515static int ixgbe_intr_test(struct ixgbe_adapter *adapter, u64 *data)
1516{
1517 struct net_device *netdev = adapter->netdev;
1518 u32 mask, i = 0, shared_int = true;
1519 u32 irq = adapter->pdev->irq;
1520
1521 *data = 0;
1522
1523 /* Hook up test interrupt handler just for this test */
1524 if (adapter->msix_entries) {
1525 /* NOTE: we don't test MSI-X interrupts here, yet */
1526 return 0;
1527 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
1528 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001529 if (request_irq(irq, ixgbe_test_intr, 0, netdev->name,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001530 netdev)) {
1531 *data = 1;
1532 return -1;
1533 }
Joe Perchesa0607fd2009-11-18 23:29:17 -08001534 } else if (!request_irq(irq, ixgbe_test_intr, IRQF_PROBE_SHARED,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001535 netdev->name, netdev)) {
1536 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001537 } else if (request_irq(irq, ixgbe_test_intr, IRQF_SHARED,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001538 netdev->name, netdev)) {
1539 *data = 1;
1540 return -1;
1541 }
Emil Tantilov396e7992010-07-01 20:05:12 +00001542 e_info(hw, "testing %s interrupt\n", shared_int ?
1543 "shared" : "unshared");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001544
1545 /* Disable all the interrupts */
1546 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001547 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001548 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001549
1550 /* Test each interrupt */
1551 for (; i < 10; i++) {
1552 /* Interrupt to test */
1553 mask = 1 << i;
1554
1555 if (!shared_int) {
1556 /*
1557 * Disable the interrupts to be reported in
1558 * the cause register and then force the same
1559 * interrupt and see if one gets posted. If
1560 * an interrupt was posted to the bus, the
1561 * test failed.
1562 */
1563 adapter->test_icr = 0;
1564 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
1565 ~mask & 0x00007FFF);
1566 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
1567 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001568 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001569 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001570
1571 if (adapter->test_icr & mask) {
1572 *data = 3;
1573 break;
1574 }
1575 }
1576
1577 /*
1578 * Enable the interrupt to be reported in the cause
1579 * register and then force the same interrupt and see
1580 * if one gets posted. If an interrupt was not posted
1581 * to the bus, the test failed.
1582 */
1583 adapter->test_icr = 0;
1584 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1585 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001586 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001587 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001588
1589 if (!(adapter->test_icr &mask)) {
1590 *data = 4;
1591 break;
1592 }
1593
1594 if (!shared_int) {
1595 /*
1596 * Disable the other interrupts to be reported in
1597 * the cause register and then force the other
1598 * interrupts and see if any get posted. If
1599 * an interrupt was posted to the bus, the
1600 * test failed.
1601 */
1602 adapter->test_icr = 0;
1603 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
1604 ~mask & 0x00007FFF);
1605 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
1606 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001607 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001608 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001609
1610 if (adapter->test_icr) {
1611 *data = 5;
1612 break;
1613 }
1614 }
1615 }
1616
1617 /* Disable all the interrupts */
1618 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001619 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001620 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001621
1622 /* Unhook test interrupt handler */
1623 free_irq(irq, netdev);
1624
1625 return *data;
1626}
1627
1628static void ixgbe_free_desc_rings(struct ixgbe_adapter *adapter)
1629{
1630 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1631 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1632 struct ixgbe_hw *hw = &adapter->hw;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001633 u32 reg_ctl;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001634
1635 /* shut down the DMA engines now so they can be reinitialized later */
1636
1637 /* first Rx */
1638 reg_ctl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
1639 reg_ctl &= ~IXGBE_RXCTRL_RXEN;
1640 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, reg_ctl);
Yi Zou2d39d572011-01-06 14:29:56 +00001641 ixgbe_disable_rx_queue(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001642
1643 /* now Tx */
Alexander Duyck84418e32010-08-19 13:40:54 +00001644 reg_ctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx));
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001645 reg_ctl &= ~IXGBE_TXDCTL_ENABLE;
Alexander Duyck84418e32010-08-19 13:40:54 +00001646 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx), reg_ctl);
1647
Alexander Duyckbd508172010-11-16 19:27:03 -08001648 switch (hw->mac.type) {
1649 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001650 case ixgbe_mac_X540:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001651 reg_ctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1652 reg_ctl &= ~IXGBE_DMATXCTL_TE;
1653 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg_ctl);
Alexander Duyckbd508172010-11-16 19:27:03 -08001654 break;
1655 default:
1656 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001657 }
1658
1659 ixgbe_reset(adapter);
1660
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001661 ixgbe_free_tx_resources(&adapter->test_tx_ring);
1662 ixgbe_free_rx_resources(&adapter->test_rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001663}
1664
1665static int ixgbe_setup_desc_rings(struct ixgbe_adapter *adapter)
1666{
1667 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1668 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001669 u32 rctl, reg_data;
Alexander Duyck84418e32010-08-19 13:40:54 +00001670 int ret_val;
1671 int err;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001672
1673 /* Setup Tx descriptor ring and Tx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001674 tx_ring->count = IXGBE_DEFAULT_TXD;
1675 tx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001676 tx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001677 tx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001678 tx_ring->reg_idx = adapter->tx_ring[0]->reg_idx;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001679
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001680 err = ixgbe_setup_tx_resources(tx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001681 if (err)
1682 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001683
Alexander Duyckbd508172010-11-16 19:27:03 -08001684 switch (adapter->hw.mac.type) {
1685 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001686 case ixgbe_mac_X540:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001687 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_DMATXCTL);
1688 reg_data |= IXGBE_DMATXCTL_TE;
1689 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DMATXCTL, reg_data);
Alexander Duyckbd508172010-11-16 19:27:03 -08001690 break;
1691 default:
1692 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001693 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001694
Alexander Duyck84418e32010-08-19 13:40:54 +00001695 ixgbe_configure_tx_ring(adapter, tx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001696
1697 /* Setup Rx Descriptor ring and Rx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001698 rx_ring->count = IXGBE_DEFAULT_RXD;
1699 rx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001700 rx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001701 rx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001702 rx_ring->reg_idx = adapter->rx_ring[0]->reg_idx;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001703
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001704 err = ixgbe_setup_rx_resources(rx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001705 if (err) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001706 ret_val = 4;
1707 goto err_nomem;
1708 }
1709
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001710 rctl = IXGBE_READ_REG(&adapter->hw, IXGBE_RXCTRL);
1711 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl & ~IXGBE_RXCTRL_RXEN);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001712
Alexander Duyck84418e32010-08-19 13:40:54 +00001713 ixgbe_configure_rx_ring(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001714
1715 rctl |= IXGBE_RXCTRL_RXEN | IXGBE_RXCTRL_DMBYPS;
1716 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl);
1717
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001718 return 0;
1719
1720err_nomem:
1721 ixgbe_free_desc_rings(adapter);
1722 return ret_val;
1723}
1724
1725static int ixgbe_setup_loopback_test(struct ixgbe_adapter *adapter)
1726{
1727 struct ixgbe_hw *hw = &adapter->hw;
1728 u32 reg_data;
1729
Don Skidmoree7fd9252011-04-16 05:29:14 +00001730
Alexander Duyck84418e32010-08-19 13:40:54 +00001731 /* Setup MAC loopback */
Emil Tantilov26b47422013-04-12 02:10:25 +00001732 reg_data = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001733 reg_data |= IXGBE_HLREG0_LPBK;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001734 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, reg_data);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001735
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001736 reg_data = IXGBE_READ_REG(hw, IXGBE_FCTRL);
Alexander Duyck84418e32010-08-19 13:40:54 +00001737 reg_data |= IXGBE_FCTRL_BAM | IXGBE_FCTRL_SBP | IXGBE_FCTRL_MPE;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001738 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, reg_data);
Alexander Duyck84418e32010-08-19 13:40:54 +00001739
Emil Tantilov26b47422013-04-12 02:10:25 +00001740 /* X540 needs to set the MACC.FLU bit to force link up */
1741 if (adapter->hw.mac.type == ixgbe_mac_X540) {
1742 reg_data = IXGBE_READ_REG(hw, IXGBE_MACC);
1743 reg_data |= IXGBE_MACC_FLU;
1744 IXGBE_WRITE_REG(hw, IXGBE_MACC, reg_data);
1745 } else {
1746 if (hw->mac.orig_autoc) {
1747 reg_data = hw->mac.orig_autoc | IXGBE_AUTOC_FLU;
1748 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, reg_data);
1749 } else {
1750 return 10;
1751 }
1752 }
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001753 IXGBE_WRITE_FLUSH(hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001754 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001755
1756 /* Disable Atlas Tx lanes; re-enabled in reset path */
1757 if (hw->mac.type == ixgbe_mac_82598EB) {
1758 u8 atlas;
1759
1760 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &atlas);
1761 atlas |= IXGBE_ATLAS_PDN_TX_REG_EN;
1762 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, atlas);
1763
1764 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, &atlas);
1765 atlas |= IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
1766 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, atlas);
1767
1768 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, &atlas);
1769 atlas |= IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
1770 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, atlas);
1771
1772 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, &atlas);
1773 atlas |= IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
1774 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, atlas);
1775 }
1776
1777 return 0;
1778}
1779
1780static void ixgbe_loopback_cleanup(struct ixgbe_adapter *adapter)
1781{
1782 u32 reg_data;
1783
1784 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1785 reg_data &= ~IXGBE_HLREG0_LPBK;
1786 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1787}
1788
1789static void ixgbe_create_lbtest_frame(struct sk_buff *skb,
Alexander Duyck3832b262012-02-08 07:50:09 +00001790 unsigned int frame_size)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001791{
1792 memset(skb->data, 0xFF, frame_size);
Alexander Duyck3832b262012-02-08 07:50:09 +00001793 frame_size >>= 1;
1794 memset(&skb->data[frame_size], 0xAA, frame_size / 2 - 1);
1795 memset(&skb->data[frame_size + 10], 0xBE, 1);
1796 memset(&skb->data[frame_size + 12], 0xAF, 1);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001797}
1798
Alexander Duyck3832b262012-02-08 07:50:09 +00001799static bool ixgbe_check_lbtest_frame(struct ixgbe_rx_buffer *rx_buffer,
1800 unsigned int frame_size)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001801{
Alexander Duyck3832b262012-02-08 07:50:09 +00001802 unsigned char *data;
1803 bool match = true;
1804
1805 frame_size >>= 1;
1806
Alexander Duyckf8003262012-03-03 02:35:52 +00001807 data = kmap(rx_buffer->page) + rx_buffer->page_offset;
Alexander Duyck3832b262012-02-08 07:50:09 +00001808
1809 if (data[3] != 0xFF ||
1810 data[frame_size + 10] != 0xBE ||
1811 data[frame_size + 12] != 0xAF)
1812 match = false;
1813
Alexander Duyckf8003262012-03-03 02:35:52 +00001814 kunmap(rx_buffer->page);
1815
Alexander Duyck3832b262012-02-08 07:50:09 +00001816 return match;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001817}
1818
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001819static u16 ixgbe_clean_test_rings(struct ixgbe_ring *rx_ring,
Alexander Duyck3832b262012-02-08 07:50:09 +00001820 struct ixgbe_ring *tx_ring,
1821 unsigned int size)
Alexander Duyck84418e32010-08-19 13:40:54 +00001822{
1823 union ixgbe_adv_rx_desc *rx_desc;
Alexander Duyck3832b262012-02-08 07:50:09 +00001824 struct ixgbe_rx_buffer *rx_buffer;
1825 struct ixgbe_tx_buffer *tx_buffer;
Alexander Duyck84418e32010-08-19 13:40:54 +00001826 u16 rx_ntc, tx_ntc, count = 0;
1827
1828 /* initialize next to clean and descriptor values */
1829 rx_ntc = rx_ring->next_to_clean;
1830 tx_ntc = tx_ring->next_to_clean;
Alexander Duycke4f74022012-01-31 02:59:44 +00001831 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ntc);
Alexander Duyck84418e32010-08-19 13:40:54 +00001832
Alexander Duyck3832b262012-02-08 07:50:09 +00001833 while (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD)) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001834 /* check Rx buffer */
Alexander Duyck3832b262012-02-08 07:50:09 +00001835 rx_buffer = &rx_ring->rx_buffer_info[rx_ntc];
Alexander Duyck84418e32010-08-19 13:40:54 +00001836
Alexander Duyckf8003262012-03-03 02:35:52 +00001837 /* sync Rx buffer for CPU read */
1838 dma_sync_single_for_cpu(rx_ring->dev,
1839 rx_buffer->dma,
1840 ixgbe_rx_bufsz(rx_ring),
1841 DMA_FROM_DEVICE);
Alexander Duyck84418e32010-08-19 13:40:54 +00001842
1843 /* verify contents of skb */
Alexander Duyck3832b262012-02-08 07:50:09 +00001844 if (ixgbe_check_lbtest_frame(rx_buffer, size))
Alexander Duyck84418e32010-08-19 13:40:54 +00001845 count++;
1846
Alexander Duyckf8003262012-03-03 02:35:52 +00001847 /* sync Rx buffer for device write */
1848 dma_sync_single_for_device(rx_ring->dev,
1849 rx_buffer->dma,
1850 ixgbe_rx_bufsz(rx_ring),
1851 DMA_FROM_DEVICE);
1852
Alexander Duyck84418e32010-08-19 13:40:54 +00001853 /* unmap buffer on Tx side */
Alexander Duyck3832b262012-02-08 07:50:09 +00001854 tx_buffer = &tx_ring->tx_buffer_info[tx_ntc];
1855 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
Alexander Duyck84418e32010-08-19 13:40:54 +00001856
1857 /* increment Rx/Tx next to clean counters */
1858 rx_ntc++;
1859 if (rx_ntc == rx_ring->count)
1860 rx_ntc = 0;
1861 tx_ntc++;
1862 if (tx_ntc == tx_ring->count)
1863 tx_ntc = 0;
1864
1865 /* fetch next descriptor */
Alexander Duycke4f74022012-01-31 02:59:44 +00001866 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ntc);
Alexander Duyck84418e32010-08-19 13:40:54 +00001867 }
1868
John Fastabenddad8a3b2012-04-23 12:22:39 +00001869 netdev_tx_reset_queue(txring_txq(tx_ring));
1870
Alexander Duyck84418e32010-08-19 13:40:54 +00001871 /* re-map buffers to ring, store next to clean values */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001872 ixgbe_alloc_rx_buffers(rx_ring, count);
Alexander Duyck84418e32010-08-19 13:40:54 +00001873 rx_ring->next_to_clean = rx_ntc;
1874 tx_ring->next_to_clean = tx_ntc;
1875
1876 return count;
1877}
1878
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001879static int ixgbe_run_loopback_test(struct ixgbe_adapter *adapter)
1880{
1881 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1882 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Alexander Duyck84418e32010-08-19 13:40:54 +00001883 int i, j, lc, good_cnt, ret_val = 0;
1884 unsigned int size = 1024;
1885 netdev_tx_t tx_ret_val;
1886 struct sk_buff *skb;
Emil Tantilov91ffdc82013-07-23 01:56:58 +00001887 u32 flags_orig = adapter->flags;
1888
1889 /* DCB can modify the frames on Tx */
1890 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001891
Alexander Duyck84418e32010-08-19 13:40:54 +00001892 /* allocate test skb */
1893 skb = alloc_skb(size, GFP_KERNEL);
1894 if (!skb)
1895 return 11;
1896
1897 /* place data into test skb */
1898 ixgbe_create_lbtest_frame(skb, size);
1899 skb_put(skb, size);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001900
1901 /*
1902 * Calculate the loop count based on the largest descriptor ring
1903 * The idea is to wrap the largest ring a number of times using 64
1904 * send/receive pairs during each loop
1905 */
1906
1907 if (rx_ring->count <= tx_ring->count)
1908 lc = ((tx_ring->count / 64) * 2) + 1;
1909 else
1910 lc = ((rx_ring->count / 64) * 2) + 1;
1911
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001912 for (j = 0; j <= lc; j++) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001913 /* reset count of good packets */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001914 good_cnt = 0;
Alexander Duyck84418e32010-08-19 13:40:54 +00001915
1916 /* place 64 packets on the transmit queue*/
1917 for (i = 0; i < 64; i++) {
1918 skb_get(skb);
1919 tx_ret_val = ixgbe_xmit_frame_ring(skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00001920 adapter,
1921 tx_ring);
1922 if (tx_ret_val == NETDEV_TX_OK)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001923 good_cnt++;
Alexander Duyck84418e32010-08-19 13:40:54 +00001924 }
1925
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001926 if (good_cnt != 64) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001927 ret_val = 12;
1928 break;
1929 }
1930
1931 /* allow 200 milliseconds for packets to go from Tx to Rx */
1932 msleep(200);
1933
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001934 good_cnt = ixgbe_clean_test_rings(rx_ring, tx_ring, size);
Alexander Duyck84418e32010-08-19 13:40:54 +00001935 if (good_cnt != 64) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001936 ret_val = 13;
1937 break;
1938 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001939 }
1940
Alexander Duyck84418e32010-08-19 13:40:54 +00001941 /* free the original skb */
1942 kfree_skb(skb);
Emil Tantilov91ffdc82013-07-23 01:56:58 +00001943 adapter->flags = flags_orig;
Alexander Duyck84418e32010-08-19 13:40:54 +00001944
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001945 return ret_val;
1946}
1947
1948static int ixgbe_loopback_test(struct ixgbe_adapter *adapter, u64 *data)
1949{
1950 *data = ixgbe_setup_desc_rings(adapter);
1951 if (*data)
1952 goto out;
1953 *data = ixgbe_setup_loopback_test(adapter);
1954 if (*data)
1955 goto err_loopback;
1956 *data = ixgbe_run_loopback_test(adapter);
1957 ixgbe_loopback_cleanup(adapter);
1958
1959err_loopback:
1960 ixgbe_free_desc_rings(adapter);
1961out:
1962 return *data;
1963}
1964
1965static void ixgbe_diag_test(struct net_device *netdev,
1966 struct ethtool_test *eth_test, u64 *data)
1967{
1968 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1969 bool if_running = netif_running(netdev);
1970
Mark Rustadb0483c82014-01-14 18:53:17 -08001971 if (ixgbe_removed(adapter->hw.hw_addr)) {
1972 e_err(hw, "Adapter removed - test blocked\n");
1973 data[0] = 1;
1974 data[1] = 1;
1975 data[2] = 1;
1976 data[3] = 1;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08001977 data[4] = 1;
Mark Rustadb0483c82014-01-14 18:53:17 -08001978 eth_test->flags |= ETH_TEST_FL_FAILED;
1979 return;
1980 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001981 set_bit(__IXGBE_TESTING, &adapter->state);
1982 if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
Emil Tantilov4ec375b2013-07-10 02:47:24 +00001983 struct ixgbe_hw *hw = &adapter->hw;
1984
Greg Rosee7d481a2010-03-25 17:06:48 +00001985 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
1986 int i;
1987 for (i = 0; i < adapter->num_vfs; i++) {
1988 if (adapter->vfinfo[i].clear_to_send) {
1989 netdev_warn(netdev, "%s",
1990 "offline diagnostic is not "
1991 "supported when VFs are "
1992 "present\n");
1993 data[0] = 1;
1994 data[1] = 1;
1995 data[2] = 1;
1996 data[3] = 1;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08001997 data[4] = 1;
Greg Rosee7d481a2010-03-25 17:06:48 +00001998 eth_test->flags |= ETH_TEST_FL_FAILED;
1999 clear_bit(__IXGBE_TESTING,
2000 &adapter->state);
2001 goto skip_ol_tests;
2002 }
2003 }
2004 }
2005
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002006 /* Offline tests */
2007 e_info(hw, "offline testing starting\n");
2008
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002009 /* Link test performed before hardware reset so autoneg doesn't
2010 * interfere with test result
2011 */
2012 if (ixgbe_link_test(adapter, &data[4]))
2013 eth_test->flags |= ETH_TEST_FL_FAILED;
2014
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002015 if (if_running)
2016 /* indicate we're in test mode */
2017 dev_close(netdev);
2018 else
2019 ixgbe_reset(adapter);
2020
Emil Tantilov396e7992010-07-01 20:05:12 +00002021 e_info(hw, "register testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002022 if (ixgbe_reg_test(adapter, &data[0]))
2023 eth_test->flags |= ETH_TEST_FL_FAILED;
2024
2025 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002026 e_info(hw, "eeprom testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002027 if (ixgbe_eeprom_test(adapter, &data[1]))
2028 eth_test->flags |= ETH_TEST_FL_FAILED;
2029
2030 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002031 e_info(hw, "interrupt testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002032 if (ixgbe_intr_test(adapter, &data[2]))
2033 eth_test->flags |= ETH_TEST_FL_FAILED;
2034
Greg Rosebdbec4b2010-01-09 02:27:05 +00002035 /* If SRIOV or VMDq is enabled then skip MAC
2036 * loopback diagnostic. */
2037 if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
2038 IXGBE_FLAG_VMDQ_ENABLED)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002039 e_info(hw, "Skip MAC loopback diagnostic in VT "
2040 "mode\n");
Greg Rosebdbec4b2010-01-09 02:27:05 +00002041 data[3] = 0;
2042 goto skip_loopback;
2043 }
2044
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002045 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002046 e_info(hw, "loopback testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002047 if (ixgbe_loopback_test(adapter, &data[3]))
2048 eth_test->flags |= ETH_TEST_FL_FAILED;
2049
Greg Rosebdbec4b2010-01-09 02:27:05 +00002050skip_loopback:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002051 ixgbe_reset(adapter);
2052
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002053 /* clear testing bit and return adapter to previous state */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002054 clear_bit(__IXGBE_TESTING, &adapter->state);
2055 if (if_running)
2056 dev_open(netdev);
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002057 else if (hw->mac.ops.disable_tx_laser)
2058 hw->mac.ops.disable_tx_laser(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002059 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00002060 e_info(hw, "online testing starting\n");
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002061
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002062 /* Online tests */
2063 if (ixgbe_link_test(adapter, &data[4]))
2064 eth_test->flags |= ETH_TEST_FL_FAILED;
2065
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002066 /* Offline tests aren't run; pass by default */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002067 data[0] = 0;
2068 data[1] = 0;
2069 data[2] = 0;
2070 data[3] = 0;
2071
2072 clear_bit(__IXGBE_TESTING, &adapter->state);
2073 }
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002074
Greg Rosee7d481a2010-03-25 17:06:48 +00002075skip_ol_tests:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002076 msleep_interruptible(4 * 1000);
2077}
Auke Kok9a799d72007-09-15 14:07:45 -07002078
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002079static int ixgbe_wol_exclusion(struct ixgbe_adapter *adapter,
2080 struct ethtool_wolinfo *wol)
2081{
2082 struct ixgbe_hw *hw = &adapter->hw;
Jacob Keller8e2813f2012-04-21 06:05:40 +00002083 int retval = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002084
Jacob Keller8e2813f2012-04-21 06:05:40 +00002085 /* WOL not supported for all devices */
2086 if (!ixgbe_wol_supported(adapter, hw->device_id,
2087 hw->subsystem_device_id)) {
2088 retval = 1;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002089 wol->supported = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002090 }
2091
2092 return retval;
2093}
2094
Auke Kok9a799d72007-09-15 14:07:45 -07002095static void ixgbe_get_wol(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002096 struct ethtool_wolinfo *wol)
Auke Kok9a799d72007-09-15 14:07:45 -07002097{
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002098 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2099
2100 wol->supported = WAKE_UCAST | WAKE_MCAST |
2101 WAKE_BCAST | WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07002102 wol->wolopts = 0;
2103
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002104 if (ixgbe_wol_exclusion(adapter, wol) ||
2105 !device_can_wakeup(&adapter->pdev->dev))
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002106 return;
2107
2108 if (adapter->wol & IXGBE_WUFC_EX)
2109 wol->wolopts |= WAKE_UCAST;
2110 if (adapter->wol & IXGBE_WUFC_MC)
2111 wol->wolopts |= WAKE_MCAST;
2112 if (adapter->wol & IXGBE_WUFC_BC)
2113 wol->wolopts |= WAKE_BCAST;
2114 if (adapter->wol & IXGBE_WUFC_MAG)
2115 wol->wolopts |= WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07002116}
2117
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002118static int ixgbe_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2119{
2120 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2121
2122 if (wol->wolopts & (WAKE_PHY | WAKE_ARP | WAKE_MAGICSECURE))
2123 return -EOPNOTSUPP;
2124
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002125 if (ixgbe_wol_exclusion(adapter, wol))
2126 return wol->wolopts ? -EOPNOTSUPP : 0;
2127
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002128 adapter->wol = 0;
2129
2130 if (wol->wolopts & WAKE_UCAST)
2131 adapter->wol |= IXGBE_WUFC_EX;
2132 if (wol->wolopts & WAKE_MCAST)
2133 adapter->wol |= IXGBE_WUFC_MC;
2134 if (wol->wolopts & WAKE_BCAST)
2135 adapter->wol |= IXGBE_WUFC_BC;
2136 if (wol->wolopts & WAKE_MAGIC)
2137 adapter->wol |= IXGBE_WUFC_MAG;
2138
2139 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
2140
2141 return 0;
2142}
2143
Auke Kok9a799d72007-09-15 14:07:45 -07002144static int ixgbe_nway_reset(struct net_device *netdev)
2145{
2146 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2147
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08002148 if (netif_running(netdev))
2149 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002150
2151 return 0;
2152}
2153
Emil Tantilov66e69612011-04-16 06:12:51 +00002154static int ixgbe_set_phys_id(struct net_device *netdev,
2155 enum ethtool_phys_id_state state)
Auke Kok9a799d72007-09-15 14:07:45 -07002156{
2157 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002158 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07002159
Emil Tantilov66e69612011-04-16 06:12:51 +00002160 switch (state) {
2161 case ETHTOOL_ID_ACTIVE:
2162 adapter->led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
2163 return 2;
Auke Kok9a799d72007-09-15 14:07:45 -07002164
Emil Tantilov66e69612011-04-16 06:12:51 +00002165 case ETHTOOL_ID_ON:
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002166 hw->mac.ops.led_on(hw, IXGBE_LED_ON);
Emil Tantilov66e69612011-04-16 06:12:51 +00002167 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002168
Emil Tantilov66e69612011-04-16 06:12:51 +00002169 case ETHTOOL_ID_OFF:
2170 hw->mac.ops.led_off(hw, IXGBE_LED_ON);
2171 break;
2172
2173 case ETHTOOL_ID_INACTIVE:
2174 /* Restore LED settings */
2175 IXGBE_WRITE_REG(&adapter->hw, IXGBE_LEDCTL, adapter->led_reg);
2176 break;
2177 }
Auke Kok9a799d72007-09-15 14:07:45 -07002178
2179 return 0;
2180}
2181
2182static int ixgbe_get_coalesce(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002183 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002184{
2185 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2186
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002187 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002188 if (adapter->rx_itr_setting <= 1)
2189 ec->rx_coalesce_usecs = adapter->rx_itr_setting;
2190 else
2191 ec->rx_coalesce_usecs = adapter->rx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002192
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002193 /* if in mixed tx/rx queues per vector mode, report only rx settings */
Alexander Duyck08c88332011-06-11 01:45:03 +00002194 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002195 return 0;
2196
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002197 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002198 if (adapter->tx_itr_setting <= 1)
2199 ec->tx_coalesce_usecs = adapter->tx_itr_setting;
2200 else
2201 ec->tx_coalesce_usecs = adapter->tx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002202
Auke Kok9a799d72007-09-15 14:07:45 -07002203 return 0;
2204}
2205
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002206/*
2207 * this function must be called before setting the new value of
2208 * rx_itr_setting
2209 */
Alexander Duyck567d2de2012-02-11 07:18:57 +00002210static bool ixgbe_update_rsc(struct ixgbe_adapter *adapter)
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002211{
2212 struct net_device *netdev = adapter->netdev;
2213
Alexander Duyck567d2de2012-02-11 07:18:57 +00002214 /* nothing to do if LRO or RSC are not enabled */
2215 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) ||
2216 !(netdev->features & NETIF_F_LRO))
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002217 return false;
2218
Alexander Duyck567d2de2012-02-11 07:18:57 +00002219 /* check the feature flag value and enable RSC if necessary */
2220 if (adapter->rx_itr_setting == 1 ||
2221 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
2222 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002223 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Alexander Duyck567d2de2012-02-11 07:18:57 +00002224 e_info(probe, "rx-usecs value high enough "
2225 "to re-enable RSC\n");
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002226 return true;
2227 }
Alexander Duyck567d2de2012-02-11 07:18:57 +00002228 /* if interrupt rate is too high then disable RSC */
2229 } else if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
2230 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
2231 e_info(probe, "rx-usecs set too low, disabling RSC\n");
2232 return true;
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002233 }
2234 return false;
2235}
2236
Auke Kok9a799d72007-09-15 14:07:45 -07002237static int ixgbe_set_coalesce(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002238 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002239{
2240 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Don Skidmore237057a2009-08-11 13:18:14 +00002241 struct ixgbe_q_vector *q_vector;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002242 int i;
Emil Tantilov67da0972013-01-25 06:19:20 +00002243 u16 tx_itr_param, rx_itr_param, tx_itr_prev;
Jesse Brandeburgef021192010-04-27 01:37:41 +00002244 bool need_reset = false;
Auke Kok9a799d72007-09-15 14:07:45 -07002245
Emil Tantilov67da0972013-01-25 06:19:20 +00002246 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count) {
2247 /* reject Tx specific changes in case of mixed RxTx vectors */
2248 if (ec->tx_coalesce_usecs)
2249 return -EINVAL;
2250 tx_itr_prev = adapter->rx_itr_setting;
2251 } else {
2252 tx_itr_prev = adapter->tx_itr_setting;
2253 }
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002254
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002255 if ((ec->rx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)) ||
2256 (ec->tx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)))
2257 return -EINVAL;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002258
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002259 if (ec->rx_coalesce_usecs > 1)
2260 adapter->rx_itr_setting = ec->rx_coalesce_usecs << 2;
2261 else
2262 adapter->rx_itr_setting = ec->rx_coalesce_usecs;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002263
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002264 if (adapter->rx_itr_setting == 1)
2265 rx_itr_param = IXGBE_20K_ITR;
2266 else
2267 rx_itr_param = adapter->rx_itr_setting;
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002268
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002269 if (ec->tx_coalesce_usecs > 1)
2270 adapter->tx_itr_setting = ec->tx_coalesce_usecs << 2;
2271 else
2272 adapter->tx_itr_setting = ec->tx_coalesce_usecs;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002273
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002274 if (adapter->tx_itr_setting == 1)
2275 tx_itr_param = IXGBE_10K_ITR;
2276 else
2277 tx_itr_param = adapter->tx_itr_setting;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002278
Emil Tantilov67da0972013-01-25 06:19:20 +00002279 /* mixed Rx/Tx */
2280 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
2281 adapter->tx_itr_setting = adapter->rx_itr_setting;
2282
2283#if IS_ENABLED(CONFIG_BQL)
2284 /* detect ITR changes that require update of TXDCTL.WTHRESH */
Emil Tantilov2e010382013-10-22 08:21:04 +00002285 if ((adapter->tx_itr_setting != 1) &&
Emil Tantilov67da0972013-01-25 06:19:20 +00002286 (adapter->tx_itr_setting < IXGBE_100K_ITR)) {
2287 if ((tx_itr_prev == 1) ||
Emil Tantilov2e010382013-10-22 08:21:04 +00002288 (tx_itr_prev >= IXGBE_100K_ITR))
Emil Tantilov67da0972013-01-25 06:19:20 +00002289 need_reset = true;
2290 } else {
Emil Tantilov2e010382013-10-22 08:21:04 +00002291 if ((tx_itr_prev != 1) &&
Emil Tantilov67da0972013-01-25 06:19:20 +00002292 (tx_itr_prev < IXGBE_100K_ITR))
2293 need_reset = true;
2294 }
2295#endif
Alexander Duyck567d2de2012-02-11 07:18:57 +00002296 /* check the old value and enable RSC if necessary */
Emil Tantilov67da0972013-01-25 06:19:20 +00002297 need_reset |= ixgbe_update_rsc(adapter);
Alexander Duyck567d2de2012-02-11 07:18:57 +00002298
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002299 for (i = 0; i < adapter->num_q_vectors; i++) {
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002300 q_vector = adapter->q_vector[i];
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002301 if (q_vector->tx.count && !q_vector->rx.count)
2302 /* tx only */
2303 q_vector->itr = tx_itr_param;
2304 else
2305 /* rx only or mixed */
2306 q_vector->itr = rx_itr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002307 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002308 }
2309
Jesse Brandeburgef021192010-04-27 01:37:41 +00002310 /*
2311 * do reset here at the end to make sure EITR==0 case is handled
2312 * correctly w.r.t stopping tx, and changing TXDCTL.WTHRESH settings
2313 * also locks in RSC enable/disable which requires reset
2314 */
Emil Tantilovc988ee82011-05-13 02:22:45 +00002315 if (need_reset)
2316 ixgbe_do_reset(netdev);
Jesse Brandeburgef021192010-04-27 01:37:41 +00002317
Auke Kok9a799d72007-09-15 14:07:45 -07002318 return 0;
2319}
2320
Alexander Duyck3e053342011-05-11 07:18:47 +00002321static int ixgbe_get_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2322 struct ethtool_rxnfc *cmd)
2323{
2324 union ixgbe_atr_input *mask = &adapter->fdir_mask;
2325 struct ethtool_rx_flow_spec *fsp =
2326 (struct ethtool_rx_flow_spec *)&cmd->fs;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002327 struct hlist_node *node2;
Alexander Duyck3e053342011-05-11 07:18:47 +00002328 struct ixgbe_fdir_filter *rule = NULL;
2329
2330 /* report total rule count */
2331 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2332
Sasha Levinb67bfe02013-02-27 17:06:00 -08002333 hlist_for_each_entry_safe(rule, node2,
Alexander Duyck3e053342011-05-11 07:18:47 +00002334 &adapter->fdir_filter_list, fdir_node) {
2335 if (fsp->location <= rule->sw_idx)
2336 break;
2337 }
2338
2339 if (!rule || fsp->location != rule->sw_idx)
2340 return -EINVAL;
2341
2342 /* fill out the flow spec entry */
2343
2344 /* set flow type field */
2345 switch (rule->filter.formatted.flow_type) {
2346 case IXGBE_ATR_FLOW_TYPE_TCPV4:
2347 fsp->flow_type = TCP_V4_FLOW;
2348 break;
2349 case IXGBE_ATR_FLOW_TYPE_UDPV4:
2350 fsp->flow_type = UDP_V4_FLOW;
2351 break;
2352 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
2353 fsp->flow_type = SCTP_V4_FLOW;
2354 break;
2355 case IXGBE_ATR_FLOW_TYPE_IPV4:
2356 fsp->flow_type = IP_USER_FLOW;
2357 fsp->h_u.usr_ip4_spec.ip_ver = ETH_RX_NFC_IP4;
2358 fsp->h_u.usr_ip4_spec.proto = 0;
2359 fsp->m_u.usr_ip4_spec.proto = 0;
2360 break;
2361 default:
2362 return -EINVAL;
2363 }
2364
2365 fsp->h_u.tcp_ip4_spec.psrc = rule->filter.formatted.src_port;
2366 fsp->m_u.tcp_ip4_spec.psrc = mask->formatted.src_port;
2367 fsp->h_u.tcp_ip4_spec.pdst = rule->filter.formatted.dst_port;
2368 fsp->m_u.tcp_ip4_spec.pdst = mask->formatted.dst_port;
2369 fsp->h_u.tcp_ip4_spec.ip4src = rule->filter.formatted.src_ip[0];
2370 fsp->m_u.tcp_ip4_spec.ip4src = mask->formatted.src_ip[0];
2371 fsp->h_u.tcp_ip4_spec.ip4dst = rule->filter.formatted.dst_ip[0];
2372 fsp->m_u.tcp_ip4_spec.ip4dst = mask->formatted.dst_ip[0];
2373 fsp->h_ext.vlan_tci = rule->filter.formatted.vlan_id;
2374 fsp->m_ext.vlan_tci = mask->formatted.vlan_id;
2375 fsp->h_ext.vlan_etype = rule->filter.formatted.flex_bytes;
2376 fsp->m_ext.vlan_etype = mask->formatted.flex_bytes;
2377 fsp->h_ext.data[1] = htonl(rule->filter.formatted.vm_pool);
2378 fsp->m_ext.data[1] = htonl(mask->formatted.vm_pool);
2379 fsp->flow_type |= FLOW_EXT;
2380
2381 /* record action */
2382 if (rule->action == IXGBE_FDIR_DROP_QUEUE)
2383 fsp->ring_cookie = RX_CLS_FLOW_DISC;
2384 else
2385 fsp->ring_cookie = rule->action;
2386
2387 return 0;
2388}
2389
2390static int ixgbe_get_ethtool_fdir_all(struct ixgbe_adapter *adapter,
2391 struct ethtool_rxnfc *cmd,
2392 u32 *rule_locs)
2393{
Sasha Levinb67bfe02013-02-27 17:06:00 -08002394 struct hlist_node *node2;
Alexander Duyck3e053342011-05-11 07:18:47 +00002395 struct ixgbe_fdir_filter *rule;
2396 int cnt = 0;
2397
2398 /* report total rule count */
2399 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2400
Sasha Levinb67bfe02013-02-27 17:06:00 -08002401 hlist_for_each_entry_safe(rule, node2,
Alexander Duyck3e053342011-05-11 07:18:47 +00002402 &adapter->fdir_filter_list, fdir_node) {
2403 if (cnt == cmd->rule_cnt)
2404 return -EMSGSIZE;
2405 rule_locs[cnt] = rule->sw_idx;
2406 cnt++;
2407 }
2408
Ben Hutchings473e64e2011-09-06 13:52:47 +00002409 cmd->rule_cnt = cnt;
2410
Alexander Duyck3e053342011-05-11 07:18:47 +00002411 return 0;
2412}
2413
Alexander Duyckef6afc02012-02-08 07:51:53 +00002414static int ixgbe_get_rss_hash_opts(struct ixgbe_adapter *adapter,
2415 struct ethtool_rxnfc *cmd)
2416{
2417 cmd->data = 0;
2418
Alexander Duyckef6afc02012-02-08 07:51:53 +00002419 /* Report default options for RSS on ixgbe */
2420 switch (cmd->flow_type) {
2421 case TCP_V4_FLOW:
2422 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
2423 case UDP_V4_FLOW:
2424 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
2425 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
2426 case SCTP_V4_FLOW:
2427 case AH_ESP_V4_FLOW:
2428 case AH_V4_FLOW:
2429 case ESP_V4_FLOW:
2430 case IPV4_FLOW:
2431 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2432 break;
2433 case TCP_V6_FLOW:
2434 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
2435 case UDP_V6_FLOW:
2436 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2437 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
2438 case SCTP_V6_FLOW:
2439 case AH_ESP_V6_FLOW:
2440 case AH_V6_FLOW:
2441 case ESP_V6_FLOW:
2442 case IPV6_FLOW:
2443 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2444 break;
2445 default:
2446 return -EINVAL;
2447 }
2448
2449 return 0;
2450}
2451
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002452static int ixgbe_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
Ben Hutchings815c7db2011-09-06 13:49:12 +00002453 u32 *rule_locs)
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002454{
2455 struct ixgbe_adapter *adapter = netdev_priv(dev);
2456 int ret = -EOPNOTSUPP;
2457
2458 switch (cmd->cmd) {
2459 case ETHTOOL_GRXRINGS:
2460 cmd->data = adapter->num_rx_queues;
2461 ret = 0;
2462 break;
Alexander Duyck3e053342011-05-11 07:18:47 +00002463 case ETHTOOL_GRXCLSRLCNT:
2464 cmd->rule_cnt = adapter->fdir_filter_count;
2465 ret = 0;
2466 break;
2467 case ETHTOOL_GRXCLSRULE:
2468 ret = ixgbe_get_ethtool_fdir_entry(adapter, cmd);
2469 break;
2470 case ETHTOOL_GRXCLSRLALL:
Ben Hutchings815c7db2011-09-06 13:49:12 +00002471 ret = ixgbe_get_ethtool_fdir_all(adapter, cmd, rule_locs);
Alexander Duyck3e053342011-05-11 07:18:47 +00002472 break;
Alexander Duyckef6afc02012-02-08 07:51:53 +00002473 case ETHTOOL_GRXFH:
2474 ret = ixgbe_get_rss_hash_opts(adapter, cmd);
2475 break;
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002476 default:
2477 break;
2478 }
2479
2480 return ret;
2481}
2482
Alexander Duycke4911d52011-05-11 07:18:52 +00002483static int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2484 struct ixgbe_fdir_filter *input,
2485 u16 sw_idx)
2486{
2487 struct ixgbe_hw *hw = &adapter->hw;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002488 struct hlist_node *node2;
2489 struct ixgbe_fdir_filter *rule, *parent;
Alexander Duycke4911d52011-05-11 07:18:52 +00002490 int err = -EINVAL;
2491
2492 parent = NULL;
2493 rule = NULL;
2494
Sasha Levinb67bfe02013-02-27 17:06:00 -08002495 hlist_for_each_entry_safe(rule, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00002496 &adapter->fdir_filter_list, fdir_node) {
2497 /* hash found, or no matching entry */
2498 if (rule->sw_idx >= sw_idx)
2499 break;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002500 parent = rule;
Alexander Duycke4911d52011-05-11 07:18:52 +00002501 }
2502
2503 /* if there is an old rule occupying our place remove it */
2504 if (rule && (rule->sw_idx == sw_idx)) {
2505 if (!input || (rule->filter.formatted.bkt_hash !=
2506 input->filter.formatted.bkt_hash)) {
2507 err = ixgbe_fdir_erase_perfect_filter_82599(hw,
2508 &rule->filter,
2509 sw_idx);
2510 }
2511
2512 hlist_del(&rule->fdir_node);
2513 kfree(rule);
2514 adapter->fdir_filter_count--;
2515 }
2516
2517 /*
2518 * If no input this was a delete, err should be 0 if a rule was
2519 * successfully found and removed from the list else -EINVAL
2520 */
2521 if (!input)
2522 return err;
2523
2524 /* initialize node and set software index */
2525 INIT_HLIST_NODE(&input->fdir_node);
2526
2527 /* add filter to the list */
2528 if (parent)
Sasha Levinb67bfe02013-02-27 17:06:00 -08002529 hlist_add_after(&parent->fdir_node, &input->fdir_node);
Alexander Duycke4911d52011-05-11 07:18:52 +00002530 else
2531 hlist_add_head(&input->fdir_node,
2532 &adapter->fdir_filter_list);
2533
2534 /* update counts */
2535 adapter->fdir_filter_count++;
2536
2537 return 0;
2538}
2539
2540static int ixgbe_flowspec_to_flow_type(struct ethtool_rx_flow_spec *fsp,
2541 u8 *flow_type)
2542{
2543 switch (fsp->flow_type & ~FLOW_EXT) {
2544 case TCP_V4_FLOW:
2545 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2546 break;
2547 case UDP_V4_FLOW:
2548 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2549 break;
2550 case SCTP_V4_FLOW:
2551 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2552 break;
2553 case IP_USER_FLOW:
2554 switch (fsp->h_u.usr_ip4_spec.proto) {
2555 case IPPROTO_TCP:
2556 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2557 break;
2558 case IPPROTO_UDP:
2559 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2560 break;
2561 case IPPROTO_SCTP:
2562 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2563 break;
2564 case 0:
2565 if (!fsp->m_u.usr_ip4_spec.proto) {
2566 *flow_type = IXGBE_ATR_FLOW_TYPE_IPV4;
2567 break;
2568 }
2569 default:
2570 return 0;
2571 }
2572 break;
2573 default:
2574 return 0;
2575 }
2576
2577 return 1;
2578}
2579
2580static int ixgbe_add_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2581 struct ethtool_rxnfc *cmd)
2582{
2583 struct ethtool_rx_flow_spec *fsp =
2584 (struct ethtool_rx_flow_spec *)&cmd->fs;
2585 struct ixgbe_hw *hw = &adapter->hw;
2586 struct ixgbe_fdir_filter *input;
2587 union ixgbe_atr_input mask;
2588 int err;
2589
2590 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
2591 return -EOPNOTSUPP;
2592
2593 /*
2594 * Don't allow programming if the action is a queue greater than
2595 * the number of online Rx queues.
2596 */
2597 if ((fsp->ring_cookie != RX_CLS_FLOW_DISC) &&
2598 (fsp->ring_cookie >= adapter->num_rx_queues))
2599 return -EINVAL;
2600
2601 /* Don't allow indexes to exist outside of available space */
2602 if (fsp->location >= ((1024 << adapter->fdir_pballoc) - 2)) {
2603 e_err(drv, "Location out of range\n");
2604 return -EINVAL;
2605 }
2606
2607 input = kzalloc(sizeof(*input), GFP_ATOMIC);
2608 if (!input)
2609 return -ENOMEM;
2610
2611 memset(&mask, 0, sizeof(union ixgbe_atr_input));
2612
2613 /* set SW index */
2614 input->sw_idx = fsp->location;
2615
2616 /* record flow type */
2617 if (!ixgbe_flowspec_to_flow_type(fsp,
2618 &input->filter.formatted.flow_type)) {
2619 e_err(drv, "Unrecognized flow type\n");
2620 goto err_out;
2621 }
2622
2623 mask.formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
2624 IXGBE_ATR_L4TYPE_MASK;
2625
2626 if (input->filter.formatted.flow_type == IXGBE_ATR_FLOW_TYPE_IPV4)
2627 mask.formatted.flow_type &= IXGBE_ATR_L4TYPE_IPV6_MASK;
2628
2629 /* Copy input into formatted structures */
2630 input->filter.formatted.src_ip[0] = fsp->h_u.tcp_ip4_spec.ip4src;
2631 mask.formatted.src_ip[0] = fsp->m_u.tcp_ip4_spec.ip4src;
2632 input->filter.formatted.dst_ip[0] = fsp->h_u.tcp_ip4_spec.ip4dst;
2633 mask.formatted.dst_ip[0] = fsp->m_u.tcp_ip4_spec.ip4dst;
2634 input->filter.formatted.src_port = fsp->h_u.tcp_ip4_spec.psrc;
2635 mask.formatted.src_port = fsp->m_u.tcp_ip4_spec.psrc;
2636 input->filter.formatted.dst_port = fsp->h_u.tcp_ip4_spec.pdst;
2637 mask.formatted.dst_port = fsp->m_u.tcp_ip4_spec.pdst;
2638
2639 if (fsp->flow_type & FLOW_EXT) {
2640 input->filter.formatted.vm_pool =
2641 (unsigned char)ntohl(fsp->h_ext.data[1]);
2642 mask.formatted.vm_pool =
2643 (unsigned char)ntohl(fsp->m_ext.data[1]);
2644 input->filter.formatted.vlan_id = fsp->h_ext.vlan_tci;
2645 mask.formatted.vlan_id = fsp->m_ext.vlan_tci;
2646 input->filter.formatted.flex_bytes =
2647 fsp->h_ext.vlan_etype;
2648 mask.formatted.flex_bytes = fsp->m_ext.vlan_etype;
2649 }
2650
2651 /* determine if we need to drop or route the packet */
2652 if (fsp->ring_cookie == RX_CLS_FLOW_DISC)
2653 input->action = IXGBE_FDIR_DROP_QUEUE;
2654 else
2655 input->action = fsp->ring_cookie;
2656
2657 spin_lock(&adapter->fdir_perfect_lock);
2658
2659 if (hlist_empty(&adapter->fdir_filter_list)) {
2660 /* save mask and program input mask into HW */
2661 memcpy(&adapter->fdir_mask, &mask, sizeof(mask));
2662 err = ixgbe_fdir_set_input_mask_82599(hw, &mask);
2663 if (err) {
2664 e_err(drv, "Error writing mask\n");
2665 goto err_out_w_lock;
2666 }
2667 } else if (memcmp(&adapter->fdir_mask, &mask, sizeof(mask))) {
2668 e_err(drv, "Only one mask supported per port\n");
2669 goto err_out_w_lock;
2670 }
2671
2672 /* apply mask and compute/store hash */
2673 ixgbe_atr_compute_perfect_hash_82599(&input->filter, &mask);
2674
2675 /* program filters to filter memory */
2676 err = ixgbe_fdir_write_perfect_filter_82599(hw,
2677 &input->filter, input->sw_idx,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00002678 (input->action == IXGBE_FDIR_DROP_QUEUE) ?
2679 IXGBE_FDIR_DROP_QUEUE :
Alexander Duycke4911d52011-05-11 07:18:52 +00002680 adapter->rx_ring[input->action]->reg_idx);
2681 if (err)
2682 goto err_out_w_lock;
2683
2684 ixgbe_update_ethtool_fdir_entry(adapter, input, input->sw_idx);
2685
2686 spin_unlock(&adapter->fdir_perfect_lock);
2687
2688 return err;
2689err_out_w_lock:
2690 spin_unlock(&adapter->fdir_perfect_lock);
2691err_out:
2692 kfree(input);
2693 return -EINVAL;
2694}
2695
2696static int ixgbe_del_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2697 struct ethtool_rxnfc *cmd)
2698{
2699 struct ethtool_rx_flow_spec *fsp =
2700 (struct ethtool_rx_flow_spec *)&cmd->fs;
2701 int err;
2702
2703 spin_lock(&adapter->fdir_perfect_lock);
2704 err = ixgbe_update_ethtool_fdir_entry(adapter, NULL, fsp->location);
2705 spin_unlock(&adapter->fdir_perfect_lock);
2706
2707 return err;
2708}
2709
Alexander Duyckef6afc02012-02-08 07:51:53 +00002710#define UDP_RSS_FLAGS (IXGBE_FLAG2_RSS_FIELD_IPV4_UDP | \
2711 IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2712static int ixgbe_set_rss_hash_opt(struct ixgbe_adapter *adapter,
2713 struct ethtool_rxnfc *nfc)
2714{
2715 u32 flags2 = adapter->flags2;
2716
2717 /*
2718 * RSS does not support anything other than hashing
2719 * to queues on src and dst IPs and ports
2720 */
2721 if (nfc->data & ~(RXH_IP_SRC | RXH_IP_DST |
2722 RXH_L4_B_0_1 | RXH_L4_B_2_3))
2723 return -EINVAL;
2724
2725 switch (nfc->flow_type) {
2726 case TCP_V4_FLOW:
2727 case TCP_V6_FLOW:
2728 if (!(nfc->data & RXH_IP_SRC) ||
2729 !(nfc->data & RXH_IP_DST) ||
2730 !(nfc->data & RXH_L4_B_0_1) ||
2731 !(nfc->data & RXH_L4_B_2_3))
2732 return -EINVAL;
2733 break;
2734 case UDP_V4_FLOW:
2735 if (!(nfc->data & RXH_IP_SRC) ||
2736 !(nfc->data & RXH_IP_DST))
2737 return -EINVAL;
2738 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2739 case 0:
2740 flags2 &= ~IXGBE_FLAG2_RSS_FIELD_IPV4_UDP;
2741 break;
2742 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2743 flags2 |= IXGBE_FLAG2_RSS_FIELD_IPV4_UDP;
2744 break;
2745 default:
2746 return -EINVAL;
2747 }
2748 break;
2749 case UDP_V6_FLOW:
2750 if (!(nfc->data & RXH_IP_SRC) ||
2751 !(nfc->data & RXH_IP_DST))
2752 return -EINVAL;
2753 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2754 case 0:
2755 flags2 &= ~IXGBE_FLAG2_RSS_FIELD_IPV6_UDP;
2756 break;
2757 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2758 flags2 |= IXGBE_FLAG2_RSS_FIELD_IPV6_UDP;
2759 break;
2760 default:
2761 return -EINVAL;
2762 }
2763 break;
2764 case AH_ESP_V4_FLOW:
2765 case AH_V4_FLOW:
2766 case ESP_V4_FLOW:
2767 case SCTP_V4_FLOW:
2768 case AH_ESP_V6_FLOW:
2769 case AH_V6_FLOW:
2770 case ESP_V6_FLOW:
2771 case SCTP_V6_FLOW:
2772 if (!(nfc->data & RXH_IP_SRC) ||
2773 !(nfc->data & RXH_IP_DST) ||
2774 (nfc->data & RXH_L4_B_0_1) ||
2775 (nfc->data & RXH_L4_B_2_3))
2776 return -EINVAL;
2777 break;
2778 default:
2779 return -EINVAL;
2780 }
2781
2782 /* if we changed something we need to update flags */
2783 if (flags2 != adapter->flags2) {
2784 struct ixgbe_hw *hw = &adapter->hw;
2785 u32 mrqc = IXGBE_READ_REG(hw, IXGBE_MRQC);
2786
2787 if ((flags2 & UDP_RSS_FLAGS) &&
2788 !(adapter->flags2 & UDP_RSS_FLAGS))
2789 e_warn(drv, "enabling UDP RSS: fragmented packets"
2790 " may arrive out of order to the stack above\n");
2791
2792 adapter->flags2 = flags2;
2793
2794 /* Perform hash on these packet types */
2795 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2796 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2797 | IXGBE_MRQC_RSS_FIELD_IPV6
2798 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2799
2800 mrqc &= ~(IXGBE_MRQC_RSS_FIELD_IPV4_UDP |
2801 IXGBE_MRQC_RSS_FIELD_IPV6_UDP);
2802
2803 if (flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
2804 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
2805
2806 if (flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2807 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
2808
2809 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
2810 }
2811
2812 return 0;
2813}
2814
Alexander Duycke4911d52011-05-11 07:18:52 +00002815static int ixgbe_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
2816{
2817 struct ixgbe_adapter *adapter = netdev_priv(dev);
2818 int ret = -EOPNOTSUPP;
2819
2820 switch (cmd->cmd) {
2821 case ETHTOOL_SRXCLSRLINS:
2822 ret = ixgbe_add_ethtool_fdir_entry(adapter, cmd);
2823 break;
2824 case ETHTOOL_SRXCLSRLDEL:
2825 ret = ixgbe_del_ethtool_fdir_entry(adapter, cmd);
2826 break;
Alexander Duyckef6afc02012-02-08 07:51:53 +00002827 case ETHTOOL_SRXFH:
2828 ret = ixgbe_set_rss_hash_opt(adapter, cmd);
2829 break;
Alexander Duycke4911d52011-05-11 07:18:52 +00002830 default:
2831 break;
2832 }
2833
2834 return ret;
2835}
2836
Jacob Kellere3aac882012-05-04 02:56:12 +00002837static int ixgbe_get_ts_info(struct net_device *dev,
2838 struct ethtool_ts_info *info)
2839{
2840 struct ixgbe_adapter *adapter = netdev_priv(dev);
2841
2842 switch (adapter->hw.mac.type) {
Jacob Kellere3aac882012-05-04 02:56:12 +00002843 case ixgbe_mac_X540:
2844 case ixgbe_mac_82599EB:
2845 info->so_timestamping =
Jacob Keller50f8d352012-10-31 22:30:54 +00002846 SOF_TIMESTAMPING_TX_SOFTWARE |
2847 SOF_TIMESTAMPING_RX_SOFTWARE |
2848 SOF_TIMESTAMPING_SOFTWARE |
Jacob Kellere3aac882012-05-04 02:56:12 +00002849 SOF_TIMESTAMPING_TX_HARDWARE |
2850 SOF_TIMESTAMPING_RX_HARDWARE |
2851 SOF_TIMESTAMPING_RAW_HARDWARE;
2852
2853 if (adapter->ptp_clock)
2854 info->phc_index = ptp_clock_index(adapter->ptp_clock);
2855 else
2856 info->phc_index = -1;
2857
2858 info->tx_types =
2859 (1 << HWTSTAMP_TX_OFF) |
2860 (1 << HWTSTAMP_TX_ON);
2861
2862 info->rx_filters =
2863 (1 << HWTSTAMP_FILTER_NONE) |
2864 (1 << HWTSTAMP_FILTER_PTP_V1_L4_SYNC) |
2865 (1 << HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ) |
Jacob Kelleraeb82642012-11-15 01:10:37 +00002866 (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
2867 (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
2868 (1 << HWTSTAMP_FILTER_PTP_V2_SYNC) |
2869 (1 << HWTSTAMP_FILTER_PTP_V2_L2_SYNC) |
2870 (1 << HWTSTAMP_FILTER_PTP_V2_L4_SYNC) |
2871 (1 << HWTSTAMP_FILTER_PTP_V2_DELAY_REQ) |
2872 (1 << HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ) |
2873 (1 << HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ) |
Jacob Keller1cc92eb2012-09-21 07:23:20 +00002874 (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
Jacob Kellere3aac882012-05-04 02:56:12 +00002875 break;
Jacob Kellere3aac882012-05-04 02:56:12 +00002876 default:
2877 return ethtool_op_get_ts_info(dev, info);
2878 break;
2879 }
2880 return 0;
2881}
2882
Alexander Duyck5348c9d2013-01-12 06:33:52 +00002883static unsigned int ixgbe_max_channels(struct ixgbe_adapter *adapter)
2884{
2885 unsigned int max_combined;
2886 u8 tcs = netdev_get_num_tc(adapter->netdev);
2887
2888 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
2889 /* We only support one q_vector without MSI-X */
2890 max_combined = 1;
2891 } else if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
2892 /* SR-IOV currently only allows one queue on the PF */
2893 max_combined = 1;
2894 } else if (tcs > 1) {
2895 /* For DCB report channels per traffic class */
2896 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
2897 /* 8 TC w/ 4 queues per TC */
2898 max_combined = 4;
2899 } else if (tcs > 4) {
2900 /* 8 TC w/ 8 queues per TC */
2901 max_combined = 8;
2902 } else {
2903 /* 4 TC w/ 16 queues per TC */
2904 max_combined = 16;
2905 }
2906 } else if (adapter->atr_sample_rate) {
2907 /* support up to 64 queues with ATR */
2908 max_combined = IXGBE_MAX_FDIR_INDICES;
2909 } else {
2910 /* support up to 16 queues with RSS */
2911 max_combined = IXGBE_MAX_RSS_INDICES;
2912 }
2913
2914 return max_combined;
2915}
2916
2917static void ixgbe_get_channels(struct net_device *dev,
2918 struct ethtool_channels *ch)
2919{
2920 struct ixgbe_adapter *adapter = netdev_priv(dev);
2921
2922 /* report maximum channels */
2923 ch->max_combined = ixgbe_max_channels(adapter);
2924
2925 /* report info for other vector */
2926 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2927 ch->max_other = NON_Q_VECTORS;
2928 ch->other_count = NON_Q_VECTORS;
2929 }
2930
2931 /* record RSS queues */
2932 ch->combined_count = adapter->ring_feature[RING_F_RSS].indices;
2933
2934 /* nothing else to report if RSS is disabled */
2935 if (ch->combined_count == 1)
2936 return;
2937
2938 /* we do not support ATR queueing if SR-IOV is enabled */
2939 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
2940 return;
2941
2942 /* same thing goes for being DCB enabled */
2943 if (netdev_get_num_tc(dev) > 1)
2944 return;
2945
2946 /* if ATR is disabled we can exit */
2947 if (!adapter->atr_sample_rate)
2948 return;
2949
2950 /* report flow director queues as maximum channels */
2951 ch->combined_count = adapter->ring_feature[RING_F_FDIR].indices;
2952}
2953
Alexander Duyck4c696ca2013-01-17 08:39:33 +00002954static int ixgbe_set_channels(struct net_device *dev,
2955 struct ethtool_channels *ch)
2956{
2957 struct ixgbe_adapter *adapter = netdev_priv(dev);
2958 unsigned int count = ch->combined_count;
2959
2960 /* verify they are not requesting separate vectors */
2961 if (!count || ch->rx_count || ch->tx_count)
2962 return -EINVAL;
2963
2964 /* verify other_count has not changed */
2965 if (ch->other_count != NON_Q_VECTORS)
2966 return -EINVAL;
2967
2968 /* verify the number of channels does not exceed hardware limits */
2969 if (count > ixgbe_max_channels(adapter))
2970 return -EINVAL;
2971
2972 /* update feature limits from largest to smallest supported values */
2973 adapter->ring_feature[RING_F_FDIR].limit = count;
2974
2975 /* cap RSS limit at 16 */
2976 if (count > IXGBE_MAX_RSS_INDICES)
2977 count = IXGBE_MAX_RSS_INDICES;
2978 adapter->ring_feature[RING_F_RSS].limit = count;
2979
2980#ifdef IXGBE_FCOE
2981 /* cap FCoE limit at 8 */
2982 if (count > IXGBE_FCRETA_SIZE)
2983 count = IXGBE_FCRETA_SIZE;
2984 adapter->ring_feature[RING_F_FCOE].limit = count;
2985
2986#endif
2987 /* use setup TC to update any traffic class queue mapping */
2988 return ixgbe_setup_tc(dev, netdev_get_num_tc(dev));
2989}
2990
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00002991static int ixgbe_get_module_info(struct net_device *dev,
2992 struct ethtool_modinfo *modinfo)
2993{
2994 struct ixgbe_adapter *adapter = netdev_priv(dev);
2995 struct ixgbe_hw *hw = &adapter->hw;
2996 u32 status;
2997 u8 sff8472_rev, addr_mode;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00002998 bool page_swap = false;
2999
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003000 /* Check whether we support SFF-8472 or not */
3001 status = hw->phy.ops.read_i2c_eeprom(hw,
3002 IXGBE_SFF_SFF_8472_COMP,
3003 &sff8472_rev);
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003004 if (status != 0)
3005 return -EIO;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003006
3007 /* addressing mode is not supported */
3008 status = hw->phy.ops.read_i2c_eeprom(hw,
3009 IXGBE_SFF_SFF_8472_SWAP,
3010 &addr_mode);
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003011 if (status != 0)
3012 return -EIO;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003013
3014 if (addr_mode & IXGBE_SFF_ADDRESSING_MODE) {
3015 e_err(drv, "Address change required to access page 0xA2, but not supported. Please report the module type to the driver maintainers.\n");
3016 page_swap = true;
3017 }
3018
3019 if (sff8472_rev == IXGBE_SFF_SFF_8472_UNSUP || page_swap) {
3020 /* We have a SFP, but it does not support SFF-8472 */
3021 modinfo->type = ETH_MODULE_SFF_8079;
3022 modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
3023 } else {
3024 /* We have a SFP which supports a revision of SFF-8472. */
3025 modinfo->type = ETH_MODULE_SFF_8472;
3026 modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
3027 }
3028
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003029 return 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003030}
3031
3032static int ixgbe_get_module_eeprom(struct net_device *dev,
3033 struct ethtool_eeprom *ee,
3034 u8 *data)
3035{
3036 struct ixgbe_adapter *adapter = netdev_priv(dev);
3037 struct ixgbe_hw *hw = &adapter->hw;
3038 u32 status = IXGBE_ERR_PHY_ADDR_INVALID;
3039 u8 databyte = 0xFF;
3040 int i = 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003041
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003042 if (ee->len == 0)
3043 return -EINVAL;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003044
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003045 for (i = ee->offset; i < ee->offset + ee->len; i++) {
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003046 /* I2C reads can take long time */
3047 if (test_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
3048 return -EBUSY;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003049
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003050 if (i < ETH_MODULE_SFF_8079_LEN)
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003051 status = hw->phy.ops.read_i2c_eeprom(hw, i, &databyte);
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003052 else
3053 status = hw->phy.ops.read_i2c_sff8472(hw, i, &databyte);
3054
3055 if (status != 0)
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003056 return -EIO;
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003057
3058 data[i - ee->offset] = databyte;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003059 }
3060
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003061 return 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003062}
3063
Jesse Brandeburgb9804972008-09-11 20:00:29 -07003064static const struct ethtool_ops ixgbe_ethtool_ops = {
Auke Kok9a799d72007-09-15 14:07:45 -07003065 .get_settings = ixgbe_get_settings,
3066 .set_settings = ixgbe_set_settings,
3067 .get_drvinfo = ixgbe_get_drvinfo,
3068 .get_regs_len = ixgbe_get_regs_len,
3069 .get_regs = ixgbe_get_regs,
3070 .get_wol = ixgbe_get_wol,
PJ Waskiewicze63d9762009-03-19 01:23:46 +00003071 .set_wol = ixgbe_set_wol,
Auke Kok9a799d72007-09-15 14:07:45 -07003072 .nway_reset = ixgbe_nway_reset,
3073 .get_link = ethtool_op_get_link,
3074 .get_eeprom_len = ixgbe_get_eeprom_len,
3075 .get_eeprom = ixgbe_get_eeprom,
Emil Tantilov2fa5eef2011-10-06 08:57:04 +00003076 .set_eeprom = ixgbe_set_eeprom,
Auke Kok9a799d72007-09-15 14:07:45 -07003077 .get_ringparam = ixgbe_get_ringparam,
3078 .set_ringparam = ixgbe_set_ringparam,
3079 .get_pauseparam = ixgbe_get_pauseparam,
3080 .set_pauseparam = ixgbe_set_pauseparam,
Auke Kok9a799d72007-09-15 14:07:45 -07003081 .get_msglevel = ixgbe_get_msglevel,
3082 .set_msglevel = ixgbe_set_msglevel,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003083 .self_test = ixgbe_diag_test,
Auke Kok9a799d72007-09-15 14:07:45 -07003084 .get_strings = ixgbe_get_strings,
Emil Tantilov66e69612011-04-16 06:12:51 +00003085 .set_phys_id = ixgbe_set_phys_id,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07003086 .get_sset_count = ixgbe_get_sset_count,
Auke Kok9a799d72007-09-15 14:07:45 -07003087 .get_ethtool_stats = ixgbe_get_ethtool_stats,
3088 .get_coalesce = ixgbe_get_coalesce,
3089 .set_coalesce = ixgbe_set_coalesce,
Alexander Duyck91cd94b2011-05-11 07:18:41 +00003090 .get_rxnfc = ixgbe_get_rxnfc,
Alexander Duycke4911d52011-05-11 07:18:52 +00003091 .set_rxnfc = ixgbe_set_rxnfc,
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003092 .get_channels = ixgbe_get_channels,
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003093 .set_channels = ixgbe_set_channels,
Jacob Kellere3aac882012-05-04 02:56:12 +00003094 .get_ts_info = ixgbe_get_ts_info,
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003095 .get_module_info = ixgbe_get_module_info,
3096 .get_module_eeprom = ixgbe_get_module_eeprom,
Auke Kok9a799d72007-09-15 14:07:45 -07003097};
3098
3099void ixgbe_set_ethtool_ops(struct net_device *netdev)
3100{
3101 SET_ETHTOOL_OPS(netdev, &ixgbe_ethtool_ops);
3102}