blob: b41db3be9184c56e7d0c2dc5e7f3aba820bc6889 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore434c5e32013-01-08 05:02:28 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28/* ethtool support for ixgbe */
29
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000030#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070031#include <linux/types.h>
32#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070034#include <linux/pci.h>
35#include <linux/netdevice.h>
36#include <linux/ethtool.h>
37#include <linux/vmalloc.h>
Alexander Duyckf8003262012-03-03 02:35:52 +000038#include <linux/highmem.h>
Auke Kok9a799d72007-09-15 14:07:45 -070039#include <linux/uaccess.h>
40
41#include "ixgbe.h"
Aurélien Guillaume71858ac2013-01-17 06:55:24 +000042#include "ixgbe_phy.h"
Auke Kok9a799d72007-09-15 14:07:45 -070043
44
45#define IXGBE_ALL_RAR_ENTRIES 16
46
Ajit Khaparde29c3a052009-10-13 01:47:33 +000047enum {NETDEV_STATS, IXGBE_STATS};
48
Auke Kok9a799d72007-09-15 14:07:45 -070049struct ixgbe_stats {
50 char stat_string[ETH_GSTRING_LEN];
Ajit Khaparde29c3a052009-10-13 01:47:33 +000051 int type;
Auke Kok9a799d72007-09-15 14:07:45 -070052 int sizeof_stat;
53 int stat_offset;
54};
55
Ajit Khaparde29c3a052009-10-13 01:47:33 +000056#define IXGBE_STAT(m) IXGBE_STATS, \
57 sizeof(((struct ixgbe_adapter *)0)->m), \
58 offsetof(struct ixgbe_adapter, m)
59#define IXGBE_NETDEV_STAT(m) NETDEV_STATS, \
Eric Dumazet55bad822010-07-23 13:44:21 +000060 sizeof(((struct rtnl_link_stats64 *)0)->m), \
61 offsetof(struct rtnl_link_stats64, m)
Ajit Khaparde29c3a052009-10-13 01:47:33 +000062
Stephen Hemminger1bba2e82012-01-05 06:29:54 +000063static const struct ixgbe_stats ixgbe_gstrings_stats[] = {
Eric Dumazet55bad822010-07-23 13:44:21 +000064 {"rx_packets", IXGBE_NETDEV_STAT(rx_packets)},
65 {"tx_packets", IXGBE_NETDEV_STAT(tx_packets)},
66 {"rx_bytes", IXGBE_NETDEV_STAT(rx_bytes)},
67 {"tx_bytes", IXGBE_NETDEV_STAT(tx_bytes)},
Ben Greearaad71912009-09-30 12:08:16 +000068 {"rx_pkts_nic", IXGBE_STAT(stats.gprc)},
69 {"tx_pkts_nic", IXGBE_STAT(stats.gptc)},
70 {"rx_bytes_nic", IXGBE_STAT(stats.gorc)},
71 {"tx_bytes_nic", IXGBE_STAT(stats.gotc)},
Auke Kok9a799d72007-09-15 14:07:45 -070072 {"lsc_int", IXGBE_STAT(lsc_int)},
73 {"tx_busy", IXGBE_STAT(tx_busy)},
74 {"non_eop_descs", IXGBE_STAT(non_eop_descs)},
Eric Dumazet55bad822010-07-23 13:44:21 +000075 {"rx_errors", IXGBE_NETDEV_STAT(rx_errors)},
76 {"tx_errors", IXGBE_NETDEV_STAT(tx_errors)},
77 {"rx_dropped", IXGBE_NETDEV_STAT(rx_dropped)},
78 {"tx_dropped", IXGBE_NETDEV_STAT(tx_dropped)},
79 {"multicast", IXGBE_NETDEV_STAT(multicast)},
Auke Kok9a799d72007-09-15 14:07:45 -070080 {"broadcast", IXGBE_STAT(stats.bprc)},
81 {"rx_no_buffer_count", IXGBE_STAT(stats.rnbc[0]) },
Eric Dumazet55bad822010-07-23 13:44:21 +000082 {"collisions", IXGBE_NETDEV_STAT(collisions)},
83 {"rx_over_errors", IXGBE_NETDEV_STAT(rx_over_errors)},
84 {"rx_crc_errors", IXGBE_NETDEV_STAT(rx_crc_errors)},
85 {"rx_frame_errors", IXGBE_NETDEV_STAT(rx_frame_errors)},
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +000086 {"hw_rsc_aggregated", IXGBE_STAT(rsc_total_count)},
87 {"hw_rsc_flushed", IXGBE_STAT(rsc_total_flush)},
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +000088 {"fdir_match", IXGBE_STAT(stats.fdirmatch)},
89 {"fdir_miss", IXGBE_STAT(stats.fdirmiss)},
Alexander Duyckd034acf2011-04-27 09:25:34 +000090 {"fdir_overflow", IXGBE_STAT(fdir_overflow)},
Eric Dumazet55bad822010-07-23 13:44:21 +000091 {"rx_fifo_errors", IXGBE_NETDEV_STAT(rx_fifo_errors)},
92 {"rx_missed_errors", IXGBE_NETDEV_STAT(rx_missed_errors)},
93 {"tx_aborted_errors", IXGBE_NETDEV_STAT(tx_aborted_errors)},
94 {"tx_carrier_errors", IXGBE_NETDEV_STAT(tx_carrier_errors)},
95 {"tx_fifo_errors", IXGBE_NETDEV_STAT(tx_fifo_errors)},
96 {"tx_heartbeat_errors", IXGBE_NETDEV_STAT(tx_heartbeat_errors)},
Auke Kok9a799d72007-09-15 14:07:45 -070097 {"tx_timeout_count", IXGBE_STAT(tx_timeout_count)},
98 {"tx_restart_queue", IXGBE_STAT(restart_queue)},
99 {"rx_long_length_errors", IXGBE_STAT(stats.roc)},
100 {"rx_short_length_errors", IXGBE_STAT(stats.ruc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700101 {"tx_flow_control_xon", IXGBE_STAT(stats.lxontxc)},
102 {"rx_flow_control_xon", IXGBE_STAT(stats.lxonrxc)},
103 {"tx_flow_control_xoff", IXGBE_STAT(stats.lxofftxc)},
104 {"rx_flow_control_xoff", IXGBE_STAT(stats.lxoffrxc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700105 {"rx_csum_offload_errors", IXGBE_STAT(hw_csum_rx_error)},
Auke Kok9a799d72007-09-15 14:07:45 -0700106 {"alloc_rx_page_failed", IXGBE_STAT(alloc_rx_page_failed)},
107 {"alloc_rx_buff_failed", IXGBE_STAT(alloc_rx_buff_failed)},
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000108 {"rx_no_dma_resources", IXGBE_STAT(hw_rx_no_dma_resources)},
Emil Tantilov58f6bcf2011-04-21 08:43:43 +0000109 {"os2bmc_rx_by_bmc", IXGBE_STAT(stats.o2bgptc)},
110 {"os2bmc_tx_by_bmc", IXGBE_STAT(stats.b2ospc)},
111 {"os2bmc_tx_by_host", IXGBE_STAT(stats.o2bspc)},
112 {"os2bmc_rx_by_host", IXGBE_STAT(stats.b2ogprc)},
Yi Zou6d455222009-05-13 13:12:16 +0000113#ifdef IXGBE_FCOE
114 {"fcoe_bad_fccrc", IXGBE_STAT(stats.fccrc)},
115 {"rx_fcoe_dropped", IXGBE_STAT(stats.fcoerpdc)},
116 {"rx_fcoe_packets", IXGBE_STAT(stats.fcoeprc)},
117 {"rx_fcoe_dwords", IXGBE_STAT(stats.fcoedwrc)},
Amir Hanania7b859eb2011-08-31 02:07:55 +0000118 {"fcoe_noddp", IXGBE_STAT(stats.fcoe_noddp)},
119 {"fcoe_noddp_ext_buff", IXGBE_STAT(stats.fcoe_noddp_ext_buff)},
Yi Zou6d455222009-05-13 13:12:16 +0000120 {"tx_fcoe_packets", IXGBE_STAT(stats.fcoeptc)},
121 {"tx_fcoe_dwords", IXGBE_STAT(stats.fcoedwtc)},
122#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700123};
124
John Fastabend9cc00b52012-01-28 03:32:17 +0000125/* ixgbe allocates num_tx_queues and num_rx_queues symmetrically so
126 * we set the num_rx_queues to evaluate to num_tx_queues. This is
127 * used because we do not have a good way to get the max number of
128 * rx queues with CONFIG_RPS disabled.
129 */
130#define IXGBE_NUM_RX_QUEUES netdev->num_tx_queues
131
132#define IXGBE_QUEUE_STATS_LEN ( \
133 (netdev->num_tx_queues + IXGBE_NUM_RX_QUEUES) * \
Wang Chen454d7c92008-11-12 23:37:49 -0800134 (sizeof(struct ixgbe_queue_stats) / sizeof(u64)))
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700135#define IXGBE_GLOBAL_STATS_LEN ARRAY_SIZE(ixgbe_gstrings_stats)
Alexander Duyck2f90b862008-11-20 20:52:10 -0800136#define IXGBE_PB_STATS_LEN ( \
John Fastabend9cc00b52012-01-28 03:32:17 +0000137 (sizeof(((struct ixgbe_adapter *)0)->stats.pxonrxc) + \
138 sizeof(((struct ixgbe_adapter *)0)->stats.pxontxc) + \
139 sizeof(((struct ixgbe_adapter *)0)->stats.pxoffrxc) + \
140 sizeof(((struct ixgbe_adapter *)0)->stats.pxofftxc)) \
141 / sizeof(u64))
Alexander Duyck2f90b862008-11-20 20:52:10 -0800142#define IXGBE_STATS_LEN (IXGBE_GLOBAL_STATS_LEN + \
143 IXGBE_PB_STATS_LEN + \
144 IXGBE_QUEUE_STATS_LEN)
Auke Kok9a799d72007-09-15 14:07:45 -0700145
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000146static const char ixgbe_gstrings_test[][ETH_GSTRING_LEN] = {
147 "Register test (offline)", "Eeprom test (offline)",
148 "Interrupt test (offline)", "Loopback test (offline)",
149 "Link test (on/offline)"
150};
151#define IXGBE_TEST_LEN sizeof(ixgbe_gstrings_test) / ETH_GSTRING_LEN
152
Auke Kok9a799d72007-09-15 14:07:45 -0700153static int ixgbe_get_settings(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700154 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700155{
156 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800157 struct ixgbe_hw *hw = &adapter->hw;
Jacob Kellerdb018962012-06-08 06:59:17 +0000158 ixgbe_link_speed supported_link;
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800159 u32 link_speed = 0;
Josh Hayfd0326f2012-12-15 03:28:30 +0000160 bool autoneg = false;
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800161 bool link_up;
Auke Kok9a799d72007-09-15 14:07:45 -0700162
Jacob Kellerdb018962012-06-08 06:59:17 +0000163 hw->mac.ops.get_link_capabilities(hw, &supported_link, &autoneg);
Auke Kok9a799d72007-09-15 14:07:45 -0700164
Jacob Kellerdb018962012-06-08 06:59:17 +0000165 /* set the supported link speeds */
166 if (supported_link & IXGBE_LINK_SPEED_10GB_FULL)
167 ecmd->supported |= SUPPORTED_10000baseT_Full;
168 if (supported_link & IXGBE_LINK_SPEED_1GB_FULL)
169 ecmd->supported |= SUPPORTED_1000baseT_Full;
170 if (supported_link & IXGBE_LINK_SPEED_100_FULL)
171 ecmd->supported |= SUPPORTED_100baseT_Full;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000172
Jacob Kellerdb018962012-06-08 06:59:17 +0000173 /* set the advertised speeds */
174 if (hw->phy.autoneg_advertised) {
175 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_100_FULL)
176 ecmd->advertising |= ADVERTISED_100baseT_Full;
177 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_10GB_FULL)
178 ecmd->advertising |= ADVERTISED_10000baseT_Full;
179 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_1GB_FULL)
180 ecmd->advertising |= ADVERTISED_1000baseT_Full;
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800181 } else {
Jacob Kellerdb018962012-06-08 06:59:17 +0000182 /* default modes in case phy.autoneg_advertised isn't set */
183 if (supported_link & IXGBE_LINK_SPEED_10GB_FULL)
184 ecmd->advertising |= ADVERTISED_10000baseT_Full;
185 if (supported_link & IXGBE_LINK_SPEED_1GB_FULL)
186 ecmd->advertising |= ADVERTISED_1000baseT_Full;
187 if (supported_link & IXGBE_LINK_SPEED_100_FULL)
188 ecmd->advertising |= ADVERTISED_100baseT_Full;
Emil Tantiloved33ff62013-08-30 07:55:24 +0000189
190 if (hw->phy.multispeed_fiber && !autoneg) {
191 if (supported_link & IXGBE_LINK_SPEED_10GB_FULL)
192 ecmd->advertising = ADVERTISED_10000baseT_Full;
193 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800194 }
195
Jacob Kellerdb018962012-06-08 06:59:17 +0000196 if (autoneg) {
197 ecmd->supported |= SUPPORTED_Autoneg;
198 ecmd->advertising |= ADVERTISED_Autoneg;
199 ecmd->autoneg = AUTONEG_ENABLE;
200 } else
201 ecmd->autoneg = AUTONEG_DISABLE;
202
203 ecmd->transceiver = XCVR_EXTERNAL;
204
205 /* Determine the remaining settings based on the PHY type. */
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000206 switch (adapter->hw.phy.type) {
207 case ixgbe_phy_tn:
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800208 case ixgbe_phy_aq:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000209 case ixgbe_phy_cu_unknown:
Jacob Kellerdb018962012-06-08 06:59:17 +0000210 ecmd->supported |= SUPPORTED_TP;
211 ecmd->advertising |= ADVERTISED_TP;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000212 ecmd->port = PORT_TP;
213 break;
214 case ixgbe_phy_qt:
Jacob Kellerdb018962012-06-08 06:59:17 +0000215 ecmd->supported |= SUPPORTED_FIBRE;
216 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000217 ecmd->port = PORT_FIBRE;
218 break;
219 case ixgbe_phy_nl:
Don Skidmoreea0a04d2010-05-18 16:00:13 +0000220 case ixgbe_phy_sfp_passive_tyco:
221 case ixgbe_phy_sfp_passive_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000222 case ixgbe_phy_sfp_ftl:
223 case ixgbe_phy_sfp_avago:
224 case ixgbe_phy_sfp_intel:
225 case ixgbe_phy_sfp_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000226 /* SFP+ devices, further checking needed */
Jacob Kellerdb018962012-06-08 06:59:17 +0000227 switch (adapter->hw.phy.sfp_type) {
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000228 case ixgbe_sfp_type_da_cu:
229 case ixgbe_sfp_type_da_cu_core0:
230 case ixgbe_sfp_type_da_cu_core1:
Jacob Kellerdb018962012-06-08 06:59:17 +0000231 ecmd->supported |= SUPPORTED_FIBRE;
232 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000233 ecmd->port = PORT_DA;
234 break;
235 case ixgbe_sfp_type_sr:
236 case ixgbe_sfp_type_lr:
237 case ixgbe_sfp_type_srlr_core0:
238 case ixgbe_sfp_type_srlr_core1:
Don Skidmore345be202013-04-11 06:23:34 +0000239 case ixgbe_sfp_type_1g_sx_core0:
240 case ixgbe_sfp_type_1g_sx_core1:
241 case ixgbe_sfp_type_1g_lx_core0:
242 case ixgbe_sfp_type_1g_lx_core1:
Jacob Kellerdb018962012-06-08 06:59:17 +0000243 ecmd->supported |= SUPPORTED_FIBRE;
244 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000245 ecmd->port = PORT_FIBRE;
246 break;
247 case ixgbe_sfp_type_not_present:
Jacob Kellerdb018962012-06-08 06:59:17 +0000248 ecmd->supported |= SUPPORTED_FIBRE;
249 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000250 ecmd->port = PORT_NONE;
251 break;
Don Skidmorecb836a92010-06-29 18:30:59 +0000252 case ixgbe_sfp_type_1g_cu_core0:
253 case ixgbe_sfp_type_1g_cu_core1:
Jacob Kellerdb018962012-06-08 06:59:17 +0000254 ecmd->supported |= SUPPORTED_TP;
255 ecmd->advertising |= ADVERTISED_TP;
Don Skidmorecb836a92010-06-29 18:30:59 +0000256 ecmd->port = PORT_TP;
Jacob Kellerdb018962012-06-08 06:59:17 +0000257 break;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000258 case ixgbe_sfp_type_unknown:
259 default:
Jacob Kellerdb018962012-06-08 06:59:17 +0000260 ecmd->supported |= SUPPORTED_FIBRE;
261 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000262 ecmd->port = PORT_OTHER;
263 break;
264 }
265 break;
266 case ixgbe_phy_xaui:
Jacob Kellerdb018962012-06-08 06:59:17 +0000267 ecmd->supported |= SUPPORTED_FIBRE;
268 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000269 ecmd->port = PORT_NONE;
270 break;
271 case ixgbe_phy_unknown:
272 case ixgbe_phy_generic:
273 case ixgbe_phy_sfp_unsupported:
274 default:
Jacob Kellerdb018962012-06-08 06:59:17 +0000275 ecmd->supported |= SUPPORTED_FIBRE;
276 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000277 ecmd->port = PORT_OTHER;
278 break;
279 }
280
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700281 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800282 if (link_up) {
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000283 switch (link_speed) {
284 case IXGBE_LINK_SPEED_10GB_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000285 ethtool_cmd_speed_set(ecmd, SPEED_10000);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000286 break;
287 case IXGBE_LINK_SPEED_1GB_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000288 ethtool_cmd_speed_set(ecmd, SPEED_1000);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000289 break;
290 case IXGBE_LINK_SPEED_100_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000291 ethtool_cmd_speed_set(ecmd, SPEED_100);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000292 break;
293 default:
294 break;
295 }
Auke Kok9a799d72007-09-15 14:07:45 -0700296 ecmd->duplex = DUPLEX_FULL;
297 } else {
David Decotigny70739492011-04-27 18:32:40 +0000298 ethtool_cmd_speed_set(ecmd, -1);
Auke Kok9a799d72007-09-15 14:07:45 -0700299 ecmd->duplex = -1;
300 }
301
Auke Kok9a799d72007-09-15 14:07:45 -0700302 return 0;
303}
304
305static int ixgbe_set_settings(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700306 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700307{
308 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800309 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700310 u32 advertised, old;
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000311 s32 err = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700312
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000313 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000314 (hw->phy.multispeed_fiber)) {
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000315 /*
316 * this function does not support duplex forcing, but can
317 * limit the advertising of the adapter to the specified speed
318 */
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000319 if (ecmd->advertising & ~ecmd->supported)
320 return -EINVAL;
321
Emil Tantiloved33ff62013-08-30 07:55:24 +0000322 /* only allow one speed at a time if no autoneg */
323 if (!ecmd->autoneg && hw->phy.multispeed_fiber) {
324 if (ecmd->advertising ==
325 (ADVERTISED_10000baseT_Full |
326 ADVERTISED_1000baseT_Full))
327 return -EINVAL;
328 }
329
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700330 old = hw->phy.autoneg_advertised;
331 advertised = 0;
332 if (ecmd->advertising & ADVERTISED_10000baseT_Full)
333 advertised |= IXGBE_LINK_SPEED_10GB_FULL;
334
335 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
336 advertised |= IXGBE_LINK_SPEED_1GB_FULL;
337
Emil Tantilov2b642ca2011-03-04 09:06:10 +0000338 if (ecmd->advertising & ADVERTISED_100baseT_Full)
339 advertised |= IXGBE_LINK_SPEED_100_FULL;
340
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700341 if (old == advertised)
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000342 return err;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700343 /* this sets the link speed and restarts auto-neg */
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000344 hw->mac.autotry_restart = true;
Josh Hayfd0326f2012-12-15 03:28:30 +0000345 err = hw->mac.ops.setup_link(hw, advertised, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700346 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +0000347 e_info(probe, "setup link failed with code %d\n", err);
Josh Hayfd0326f2012-12-15 03:28:30 +0000348 hw->mac.ops.setup_link(hw, old, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700349 }
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000350 } else {
351 /* in this case we currently only support 10Gb/FULL */
David Decotigny25db0332011-04-27 18:32:39 +0000352 u32 speed = ethtool_cmd_speed(ecmd);
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000353 if ((ecmd->autoneg == AUTONEG_ENABLE) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000354 (ecmd->advertising != ADVERTISED_10000baseT_Full) ||
David Decotigny25db0332011-04-27 18:32:39 +0000355 (speed + ecmd->duplex != SPEED_10000 + DUPLEX_FULL))
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000356 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -0700357 }
358
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000359 return err;
Auke Kok9a799d72007-09-15 14:07:45 -0700360}
361
362static void ixgbe_get_pauseparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700363 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700364{
365 struct ixgbe_adapter *adapter = netdev_priv(netdev);
366 struct ixgbe_hw *hw = &adapter->hw;
367
Don Skidmore73d80953d2013-07-31 02:19:24 +0000368 if (ixgbe_device_supports_autoneg_fc(hw) &&
369 !hw->fc.disable_fc_autoneg)
Don Skidmore71fd5702009-03-31 21:35:05 +0000370 pause->autoneg = 1;
Don Skidmore73d80953d2013-07-31 02:19:24 +0000371 else
372 pause->autoneg = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700373
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800374 if (hw->fc.current_mode == ixgbe_fc_rx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700375 pause->rx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800376 } else if (hw->fc.current_mode == ixgbe_fc_tx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700377 pause->tx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800378 } else if (hw->fc.current_mode == ixgbe_fc_full) {
Auke Kok9a799d72007-09-15 14:07:45 -0700379 pause->rx_pause = 1;
380 pause->tx_pause = 1;
381 }
382}
383
384static int ixgbe_set_pauseparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700385 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700386{
387 struct ixgbe_adapter *adapter = netdev_priv(netdev);
388 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck943561d2012-05-09 22:14:44 -0700389 struct ixgbe_fc_info fc = hw->fc;
Auke Kok9a799d72007-09-15 14:07:45 -0700390
Alexander Duyck943561d2012-05-09 22:14:44 -0700391 /* 82598 does no support link flow control with DCB enabled */
392 if ((hw->mac.type == ixgbe_mac_82598EB) &&
393 (adapter->flags & IXGBE_FLAG_DCB_ENABLED))
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000394 return -EINVAL;
395
Jacob Kellerdb2adc22012-10-24 07:26:02 +0000396 /* some devices do not support autoneg of link flow control */
397 if ((pause->autoneg == AUTONEG_ENABLE) &&
Don Skidmore73d80953d2013-07-31 02:19:24 +0000398 !ixgbe_device_supports_autoneg_fc(hw))
Jacob Kellerdb2adc22012-10-24 07:26:02 +0000399 return -EINVAL;
400
Alexander Duyck943561d2012-05-09 22:14:44 -0700401 fc.disable_fc_autoneg = (pause->autoneg != AUTONEG_ENABLE);
Don Skidmore71fd5702009-03-31 21:35:05 +0000402
Don Skidmore1c4f0ef2010-04-27 11:31:06 +0000403 if ((pause->rx_pause && pause->tx_pause) || pause->autoneg)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000404 fc.requested_mode = ixgbe_fc_full;
Auke Kok9a799d72007-09-15 14:07:45 -0700405 else if (pause->rx_pause && !pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000406 fc.requested_mode = ixgbe_fc_rx_pause;
Auke Kok9a799d72007-09-15 14:07:45 -0700407 else if (!pause->rx_pause && pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000408 fc.requested_mode = ixgbe_fc_tx_pause;
Ayyappan Veeraiyan9c83b0702008-02-01 15:58:59 -0800409 else
Alexander Duyck943561d2012-05-09 22:14:44 -0700410 fc.requested_mode = ixgbe_fc_none;
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000411
412 /* if the thing changed then we'll update and use new autoneg */
413 if (memcmp(&fc, &hw->fc, sizeof(struct ixgbe_fc_info))) {
414 hw->fc = fc;
415 if (netif_running(netdev))
416 ixgbe_reinit_locked(adapter);
417 else
418 ixgbe_reset(adapter);
419 }
Auke Kok9a799d72007-09-15 14:07:45 -0700420
421 return 0;
422}
423
Auke Kok9a799d72007-09-15 14:07:45 -0700424static u32 ixgbe_get_msglevel(struct net_device *netdev)
425{
426 struct ixgbe_adapter *adapter = netdev_priv(netdev);
427 return adapter->msg_enable;
428}
429
430static void ixgbe_set_msglevel(struct net_device *netdev, u32 data)
431{
432 struct ixgbe_adapter *adapter = netdev_priv(netdev);
433 adapter->msg_enable = data;
434}
435
436static int ixgbe_get_regs_len(struct net_device *netdev)
437{
Emil Tantilov217995e2011-09-15 06:23:10 +0000438#define IXGBE_REGS_LEN 1129
Auke Kok9a799d72007-09-15 14:07:45 -0700439 return IXGBE_REGS_LEN * sizeof(u32);
440}
441
442#define IXGBE_GET_STAT(_A_, _R_) _A_->stats._R_
443
444static void ixgbe_get_regs(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700445 struct ethtool_regs *regs, void *p)
Auke Kok9a799d72007-09-15 14:07:45 -0700446{
447 struct ixgbe_adapter *adapter = netdev_priv(netdev);
448 struct ixgbe_hw *hw = &adapter->hw;
449 u32 *regs_buff = p;
450 u8 i;
451
452 memset(p, 0, IXGBE_REGS_LEN * sizeof(u32));
453
Emil Tantilovc4a56de2013-04-19 09:31:17 +0000454 regs->version = hw->mac.type << 24 | hw->revision_id << 16 |
455 hw->device_id;
Auke Kok9a799d72007-09-15 14:07:45 -0700456
457 /* General Registers */
458 regs_buff[0] = IXGBE_READ_REG(hw, IXGBE_CTRL);
459 regs_buff[1] = IXGBE_READ_REG(hw, IXGBE_STATUS);
460 regs_buff[2] = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
461 regs_buff[3] = IXGBE_READ_REG(hw, IXGBE_ESDP);
462 regs_buff[4] = IXGBE_READ_REG(hw, IXGBE_EODSDP);
463 regs_buff[5] = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
464 regs_buff[6] = IXGBE_READ_REG(hw, IXGBE_FRTIMER);
465 regs_buff[7] = IXGBE_READ_REG(hw, IXGBE_TCPTIMER);
466
467 /* NVM Register */
468 regs_buff[8] = IXGBE_READ_REG(hw, IXGBE_EEC);
469 regs_buff[9] = IXGBE_READ_REG(hw, IXGBE_EERD);
470 regs_buff[10] = IXGBE_READ_REG(hw, IXGBE_FLA);
471 regs_buff[11] = IXGBE_READ_REG(hw, IXGBE_EEMNGCTL);
472 regs_buff[12] = IXGBE_READ_REG(hw, IXGBE_EEMNGDATA);
473 regs_buff[13] = IXGBE_READ_REG(hw, IXGBE_FLMNGCTL);
474 regs_buff[14] = IXGBE_READ_REG(hw, IXGBE_FLMNGDATA);
475 regs_buff[15] = IXGBE_READ_REG(hw, IXGBE_FLMNGCNT);
476 regs_buff[16] = IXGBE_READ_REG(hw, IXGBE_FLOP);
477 regs_buff[17] = IXGBE_READ_REG(hw, IXGBE_GRC);
478
479 /* Interrupt */
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700480 /* don't read EICR because it can clear interrupt causes, instead
481 * read EICS which is a shadow but doesn't clear EICR */
482 regs_buff[18] = IXGBE_READ_REG(hw, IXGBE_EICS);
Auke Kok9a799d72007-09-15 14:07:45 -0700483 regs_buff[19] = IXGBE_READ_REG(hw, IXGBE_EICS);
484 regs_buff[20] = IXGBE_READ_REG(hw, IXGBE_EIMS);
485 regs_buff[21] = IXGBE_READ_REG(hw, IXGBE_EIMC);
486 regs_buff[22] = IXGBE_READ_REG(hw, IXGBE_EIAC);
487 regs_buff[23] = IXGBE_READ_REG(hw, IXGBE_EIAM);
488 regs_buff[24] = IXGBE_READ_REG(hw, IXGBE_EITR(0));
489 regs_buff[25] = IXGBE_READ_REG(hw, IXGBE_IVAR(0));
490 regs_buff[26] = IXGBE_READ_REG(hw, IXGBE_MSIXT);
491 regs_buff[27] = IXGBE_READ_REG(hw, IXGBE_MSIXPBA);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700492 regs_buff[28] = IXGBE_READ_REG(hw, IXGBE_PBACL(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700493 regs_buff[29] = IXGBE_READ_REG(hw, IXGBE_GPIE);
494
495 /* Flow Control */
496 regs_buff[30] = IXGBE_READ_REG(hw, IXGBE_PFCTOP);
497 regs_buff[31] = IXGBE_READ_REG(hw, IXGBE_FCTTV(0));
498 regs_buff[32] = IXGBE_READ_REG(hw, IXGBE_FCTTV(1));
499 regs_buff[33] = IXGBE_READ_REG(hw, IXGBE_FCTTV(2));
500 regs_buff[34] = IXGBE_READ_REG(hw, IXGBE_FCTTV(3));
Alexander Duyckbd508172010-11-16 19:27:03 -0800501 for (i = 0; i < 8; i++) {
502 switch (hw->mac.type) {
503 case ixgbe_mac_82598EB:
504 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL(i));
505 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH(i));
506 break;
507 case ixgbe_mac_82599EB:
Emil Tantilov80bb25e2011-07-27 04:16:29 +0000508 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -0800509 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL_82599(i));
510 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH_82599(i));
511 break;
512 default:
513 break;
514 }
515 }
Auke Kok9a799d72007-09-15 14:07:45 -0700516 regs_buff[51] = IXGBE_READ_REG(hw, IXGBE_FCRTV);
517 regs_buff[52] = IXGBE_READ_REG(hw, IXGBE_TFCS);
518
519 /* Receive DMA */
520 for (i = 0; i < 64; i++)
521 regs_buff[53 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
522 for (i = 0; i < 64; i++)
523 regs_buff[117 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
524 for (i = 0; i < 64; i++)
525 regs_buff[181 + i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
526 for (i = 0; i < 64; i++)
527 regs_buff[245 + i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
528 for (i = 0; i < 64; i++)
529 regs_buff[309 + i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
530 for (i = 0; i < 64; i++)
531 regs_buff[373 + i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
532 for (i = 0; i < 16; i++)
533 regs_buff[437 + i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
534 for (i = 0; i < 16; i++)
535 regs_buff[453 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
536 regs_buff[469] = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
537 for (i = 0; i < 8; i++)
538 regs_buff[470 + i] = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(i));
539 regs_buff[478] = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
540 regs_buff[479] = IXGBE_READ_REG(hw, IXGBE_DROPEN);
541
542 /* Receive */
543 regs_buff[480] = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
544 regs_buff[481] = IXGBE_READ_REG(hw, IXGBE_RFCTL);
545 for (i = 0; i < 16; i++)
546 regs_buff[482 + i] = IXGBE_READ_REG(hw, IXGBE_RAL(i));
547 for (i = 0; i < 16; i++)
548 regs_buff[498 + i] = IXGBE_READ_REG(hw, IXGBE_RAH(i));
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700549 regs_buff[514] = IXGBE_READ_REG(hw, IXGBE_PSRTYPE(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700550 regs_buff[515] = IXGBE_READ_REG(hw, IXGBE_FCTRL);
551 regs_buff[516] = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
552 regs_buff[517] = IXGBE_READ_REG(hw, IXGBE_MCSTCTRL);
553 regs_buff[518] = IXGBE_READ_REG(hw, IXGBE_MRQC);
554 regs_buff[519] = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
555 for (i = 0; i < 8; i++)
556 regs_buff[520 + i] = IXGBE_READ_REG(hw, IXGBE_IMIR(i));
557 for (i = 0; i < 8; i++)
558 regs_buff[528 + i] = IXGBE_READ_REG(hw, IXGBE_IMIREXT(i));
559 regs_buff[536] = IXGBE_READ_REG(hw, IXGBE_IMIRVP);
560
561 /* Transmit */
562 for (i = 0; i < 32; i++)
563 regs_buff[537 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
564 for (i = 0; i < 32; i++)
565 regs_buff[569 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
566 for (i = 0; i < 32; i++)
567 regs_buff[601 + i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
568 for (i = 0; i < 32; i++)
569 regs_buff[633 + i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
570 for (i = 0; i < 32; i++)
571 regs_buff[665 + i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
572 for (i = 0; i < 32; i++)
573 regs_buff[697 + i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
574 for (i = 0; i < 32; i++)
575 regs_buff[729 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAL(i));
576 for (i = 0; i < 32; i++)
577 regs_buff[761 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAH(i));
578 regs_buff[793] = IXGBE_READ_REG(hw, IXGBE_DTXCTL);
579 for (i = 0; i < 16; i++)
580 regs_buff[794 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
581 regs_buff[810] = IXGBE_READ_REG(hw, IXGBE_TIPG);
582 for (i = 0; i < 8; i++)
583 regs_buff[811 + i] = IXGBE_READ_REG(hw, IXGBE_TXPBSIZE(i));
584 regs_buff[819] = IXGBE_READ_REG(hw, IXGBE_MNGTXMAP);
585
586 /* Wake Up */
587 regs_buff[820] = IXGBE_READ_REG(hw, IXGBE_WUC);
588 regs_buff[821] = IXGBE_READ_REG(hw, IXGBE_WUFC);
589 regs_buff[822] = IXGBE_READ_REG(hw, IXGBE_WUS);
590 regs_buff[823] = IXGBE_READ_REG(hw, IXGBE_IPAV);
591 regs_buff[824] = IXGBE_READ_REG(hw, IXGBE_IP4AT);
592 regs_buff[825] = IXGBE_READ_REG(hw, IXGBE_IP6AT);
593 regs_buff[826] = IXGBE_READ_REG(hw, IXGBE_WUPL);
594 regs_buff[827] = IXGBE_READ_REG(hw, IXGBE_WUPM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000595 regs_buff[828] = IXGBE_READ_REG(hw, IXGBE_FHFT(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700596
Alexander Duyck673ac602010-11-16 19:27:05 -0800597 /* DCB */
Auke Kok9a799d72007-09-15 14:07:45 -0700598 regs_buff[829] = IXGBE_READ_REG(hw, IXGBE_RMCS);
599 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_DPMCS);
600 regs_buff[831] = IXGBE_READ_REG(hw, IXGBE_PDPMCS);
601 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RUPPBMR);
602 for (i = 0; i < 8; i++)
603 regs_buff[833 + i] = IXGBE_READ_REG(hw, IXGBE_RT2CR(i));
604 for (i = 0; i < 8; i++)
605 regs_buff[841 + i] = IXGBE_READ_REG(hw, IXGBE_RT2SR(i));
606 for (i = 0; i < 8; i++)
607 regs_buff[849 + i] = IXGBE_READ_REG(hw, IXGBE_TDTQ2TCCR(i));
608 for (i = 0; i < 8; i++)
609 regs_buff[857 + i] = IXGBE_READ_REG(hw, IXGBE_TDTQ2TCSR(i));
610 for (i = 0; i < 8; i++)
611 regs_buff[865 + i] = IXGBE_READ_REG(hw, IXGBE_TDPT2TCCR(i));
612 for (i = 0; i < 8; i++)
613 regs_buff[873 + i] = IXGBE_READ_REG(hw, IXGBE_TDPT2TCSR(i));
614
615 /* Statistics */
616 regs_buff[881] = IXGBE_GET_STAT(adapter, crcerrs);
617 regs_buff[882] = IXGBE_GET_STAT(adapter, illerrc);
618 regs_buff[883] = IXGBE_GET_STAT(adapter, errbc);
619 regs_buff[884] = IXGBE_GET_STAT(adapter, mspdc);
620 for (i = 0; i < 8; i++)
621 regs_buff[885 + i] = IXGBE_GET_STAT(adapter, mpc[i]);
622 regs_buff[893] = IXGBE_GET_STAT(adapter, mlfc);
623 regs_buff[894] = IXGBE_GET_STAT(adapter, mrfc);
624 regs_buff[895] = IXGBE_GET_STAT(adapter, rlec);
625 regs_buff[896] = IXGBE_GET_STAT(adapter, lxontxc);
626 regs_buff[897] = IXGBE_GET_STAT(adapter, lxonrxc);
627 regs_buff[898] = IXGBE_GET_STAT(adapter, lxofftxc);
628 regs_buff[899] = IXGBE_GET_STAT(adapter, lxoffrxc);
629 for (i = 0; i < 8; i++)
630 regs_buff[900 + i] = IXGBE_GET_STAT(adapter, pxontxc[i]);
631 for (i = 0; i < 8; i++)
632 regs_buff[908 + i] = IXGBE_GET_STAT(adapter, pxonrxc[i]);
633 for (i = 0; i < 8; i++)
634 regs_buff[916 + i] = IXGBE_GET_STAT(adapter, pxofftxc[i]);
635 for (i = 0; i < 8; i++)
636 regs_buff[924 + i] = IXGBE_GET_STAT(adapter, pxoffrxc[i]);
637 regs_buff[932] = IXGBE_GET_STAT(adapter, prc64);
638 regs_buff[933] = IXGBE_GET_STAT(adapter, prc127);
639 regs_buff[934] = IXGBE_GET_STAT(adapter, prc255);
640 regs_buff[935] = IXGBE_GET_STAT(adapter, prc511);
641 regs_buff[936] = IXGBE_GET_STAT(adapter, prc1023);
642 regs_buff[937] = IXGBE_GET_STAT(adapter, prc1522);
643 regs_buff[938] = IXGBE_GET_STAT(adapter, gprc);
644 regs_buff[939] = IXGBE_GET_STAT(adapter, bprc);
645 regs_buff[940] = IXGBE_GET_STAT(adapter, mprc);
646 regs_buff[941] = IXGBE_GET_STAT(adapter, gptc);
647 regs_buff[942] = IXGBE_GET_STAT(adapter, gorc);
648 regs_buff[944] = IXGBE_GET_STAT(adapter, gotc);
649 for (i = 0; i < 8; i++)
650 regs_buff[946 + i] = IXGBE_GET_STAT(adapter, rnbc[i]);
651 regs_buff[954] = IXGBE_GET_STAT(adapter, ruc);
652 regs_buff[955] = IXGBE_GET_STAT(adapter, rfc);
653 regs_buff[956] = IXGBE_GET_STAT(adapter, roc);
654 regs_buff[957] = IXGBE_GET_STAT(adapter, rjc);
655 regs_buff[958] = IXGBE_GET_STAT(adapter, mngprc);
656 regs_buff[959] = IXGBE_GET_STAT(adapter, mngpdc);
657 regs_buff[960] = IXGBE_GET_STAT(adapter, mngptc);
658 regs_buff[961] = IXGBE_GET_STAT(adapter, tor);
659 regs_buff[963] = IXGBE_GET_STAT(adapter, tpr);
660 regs_buff[964] = IXGBE_GET_STAT(adapter, tpt);
661 regs_buff[965] = IXGBE_GET_STAT(adapter, ptc64);
662 regs_buff[966] = IXGBE_GET_STAT(adapter, ptc127);
663 regs_buff[967] = IXGBE_GET_STAT(adapter, ptc255);
664 regs_buff[968] = IXGBE_GET_STAT(adapter, ptc511);
665 regs_buff[969] = IXGBE_GET_STAT(adapter, ptc1023);
666 regs_buff[970] = IXGBE_GET_STAT(adapter, ptc1522);
667 regs_buff[971] = IXGBE_GET_STAT(adapter, mptc);
668 regs_buff[972] = IXGBE_GET_STAT(adapter, bptc);
669 regs_buff[973] = IXGBE_GET_STAT(adapter, xec);
670 for (i = 0; i < 16; i++)
671 regs_buff[974 + i] = IXGBE_GET_STAT(adapter, qprc[i]);
672 for (i = 0; i < 16; i++)
673 regs_buff[990 + i] = IXGBE_GET_STAT(adapter, qptc[i]);
674 for (i = 0; i < 16; i++)
675 regs_buff[1006 + i] = IXGBE_GET_STAT(adapter, qbrc[i]);
676 for (i = 0; i < 16; i++)
677 regs_buff[1022 + i] = IXGBE_GET_STAT(adapter, qbtc[i]);
678
679 /* MAC */
680 regs_buff[1038] = IXGBE_READ_REG(hw, IXGBE_PCS1GCFIG);
681 regs_buff[1039] = IXGBE_READ_REG(hw, IXGBE_PCS1GLCTL);
682 regs_buff[1040] = IXGBE_READ_REG(hw, IXGBE_PCS1GLSTA);
683 regs_buff[1041] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG0);
684 regs_buff[1042] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG1);
685 regs_buff[1043] = IXGBE_READ_REG(hw, IXGBE_PCS1GANA);
686 regs_buff[1044] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLP);
687 regs_buff[1045] = IXGBE_READ_REG(hw, IXGBE_PCS1GANNP);
688 regs_buff[1046] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLPNP);
689 regs_buff[1047] = IXGBE_READ_REG(hw, IXGBE_HLREG0);
690 regs_buff[1048] = IXGBE_READ_REG(hw, IXGBE_HLREG1);
691 regs_buff[1049] = IXGBE_READ_REG(hw, IXGBE_PAP);
692 regs_buff[1050] = IXGBE_READ_REG(hw, IXGBE_MACA);
693 regs_buff[1051] = IXGBE_READ_REG(hw, IXGBE_APAE);
694 regs_buff[1052] = IXGBE_READ_REG(hw, IXGBE_ARD);
695 regs_buff[1053] = IXGBE_READ_REG(hw, IXGBE_AIS);
696 regs_buff[1054] = IXGBE_READ_REG(hw, IXGBE_MSCA);
697 regs_buff[1055] = IXGBE_READ_REG(hw, IXGBE_MSRWD);
698 regs_buff[1056] = IXGBE_READ_REG(hw, IXGBE_MLADD);
699 regs_buff[1057] = IXGBE_READ_REG(hw, IXGBE_MHADD);
700 regs_buff[1058] = IXGBE_READ_REG(hw, IXGBE_TREG);
701 regs_buff[1059] = IXGBE_READ_REG(hw, IXGBE_PCSS1);
702 regs_buff[1060] = IXGBE_READ_REG(hw, IXGBE_PCSS2);
703 regs_buff[1061] = IXGBE_READ_REG(hw, IXGBE_XPCSS);
704 regs_buff[1062] = IXGBE_READ_REG(hw, IXGBE_SERDESC);
705 regs_buff[1063] = IXGBE_READ_REG(hw, IXGBE_MACS);
706 regs_buff[1064] = IXGBE_READ_REG(hw, IXGBE_AUTOC);
707 regs_buff[1065] = IXGBE_READ_REG(hw, IXGBE_LINKS);
708 regs_buff[1066] = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
709 regs_buff[1067] = IXGBE_READ_REG(hw, IXGBE_AUTOC3);
710 regs_buff[1068] = IXGBE_READ_REG(hw, IXGBE_ANLP1);
711 regs_buff[1069] = IXGBE_READ_REG(hw, IXGBE_ANLP2);
712 regs_buff[1070] = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
713
714 /* Diagnostic */
715 regs_buff[1071] = IXGBE_READ_REG(hw, IXGBE_RDSTATCTL);
716 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700717 regs_buff[1072 + i] = IXGBE_READ_REG(hw, IXGBE_RDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700718 regs_buff[1080] = IXGBE_READ_REG(hw, IXGBE_RDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700719 for (i = 0; i < 4; i++)
720 regs_buff[1081 + i] = IXGBE_READ_REG(hw, IXGBE_RIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700721 regs_buff[1085] = IXGBE_READ_REG(hw, IXGBE_RDPROBE);
722 regs_buff[1086] = IXGBE_READ_REG(hw, IXGBE_TDSTATCTL);
723 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700724 regs_buff[1087 + i] = IXGBE_READ_REG(hw, IXGBE_TDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700725 regs_buff[1095] = IXGBE_READ_REG(hw, IXGBE_TDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700726 for (i = 0; i < 4; i++)
727 regs_buff[1096 + i] = IXGBE_READ_REG(hw, IXGBE_TIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700728 regs_buff[1100] = IXGBE_READ_REG(hw, IXGBE_TDPROBE);
729 regs_buff[1101] = IXGBE_READ_REG(hw, IXGBE_TXBUFCTRL);
730 regs_buff[1102] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA0);
731 regs_buff[1103] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA1);
732 regs_buff[1104] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA2);
733 regs_buff[1105] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA3);
734 regs_buff[1106] = IXGBE_READ_REG(hw, IXGBE_RXBUFCTRL);
735 regs_buff[1107] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA0);
736 regs_buff[1108] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA1);
737 regs_buff[1109] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA2);
738 regs_buff[1110] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA3);
739 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700740 regs_buff[1111 + i] = IXGBE_READ_REG(hw, IXGBE_PCIE_DIAG(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700741 regs_buff[1119] = IXGBE_READ_REG(hw, IXGBE_RFVAL);
742 regs_buff[1120] = IXGBE_READ_REG(hw, IXGBE_MDFTC1);
743 regs_buff[1121] = IXGBE_READ_REG(hw, IXGBE_MDFTC2);
744 regs_buff[1122] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO1);
745 regs_buff[1123] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO2);
746 regs_buff[1124] = IXGBE_READ_REG(hw, IXGBE_MDFTS);
747 regs_buff[1125] = IXGBE_READ_REG(hw, IXGBE_PCIEECCCTL);
748 regs_buff[1126] = IXGBE_READ_REG(hw, IXGBE_PBTXECC);
749 regs_buff[1127] = IXGBE_READ_REG(hw, IXGBE_PBRXECC);
Emil Tantilov217995e2011-09-15 06:23:10 +0000750
751 /* 82599 X540 specific registers */
752 regs_buff[1128] = IXGBE_READ_REG(hw, IXGBE_MFLCN);
Auke Kok9a799d72007-09-15 14:07:45 -0700753}
754
755static int ixgbe_get_eeprom_len(struct net_device *netdev)
756{
757 struct ixgbe_adapter *adapter = netdev_priv(netdev);
758 return adapter->hw.eeprom.word_size * 2;
759}
760
761static int ixgbe_get_eeprom(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700762 struct ethtool_eeprom *eeprom, u8 *bytes)
Auke Kok9a799d72007-09-15 14:07:45 -0700763{
764 struct ixgbe_adapter *adapter = netdev_priv(netdev);
765 struct ixgbe_hw *hw = &adapter->hw;
766 u16 *eeprom_buff;
767 int first_word, last_word, eeprom_len;
768 int ret_val = 0;
769 u16 i;
770
771 if (eeprom->len == 0)
772 return -EINVAL;
773
774 eeprom->magic = hw->vendor_id | (hw->device_id << 16);
775
776 first_word = eeprom->offset >> 1;
777 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
778 eeprom_len = last_word - first_word + 1;
779
780 eeprom_buff = kmalloc(sizeof(u16) * eeprom_len, GFP_KERNEL);
781 if (!eeprom_buff)
782 return -ENOMEM;
783
Emil Tantilov68c70052011-04-20 08:49:06 +0000784 ret_val = hw->eeprom.ops.read_buffer(hw, first_word, eeprom_len,
785 eeprom_buff);
Auke Kok9a799d72007-09-15 14:07:45 -0700786
787 /* Device's eeprom is always little-endian, word addressable */
788 for (i = 0; i < eeprom_len; i++)
789 le16_to_cpus(&eeprom_buff[i]);
790
791 memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1), eeprom->len);
792 kfree(eeprom_buff);
793
794 return ret_val;
795}
796
Emil Tantilov2fa5eef2011-10-06 08:57:04 +0000797static int ixgbe_set_eeprom(struct net_device *netdev,
798 struct ethtool_eeprom *eeprom, u8 *bytes)
799{
800 struct ixgbe_adapter *adapter = netdev_priv(netdev);
801 struct ixgbe_hw *hw = &adapter->hw;
802 u16 *eeprom_buff;
803 void *ptr;
804 int max_len, first_word, last_word, ret_val = 0;
805 u16 i;
806
807 if (eeprom->len == 0)
808 return -EINVAL;
809
810 if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
811 return -EINVAL;
812
813 max_len = hw->eeprom.word_size * 2;
814
815 first_word = eeprom->offset >> 1;
816 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
817 eeprom_buff = kmalloc(max_len, GFP_KERNEL);
818 if (!eeprom_buff)
819 return -ENOMEM;
820
821 ptr = eeprom_buff;
822
823 if (eeprom->offset & 1) {
824 /*
825 * need read/modify/write of first changed EEPROM word
826 * only the second byte of the word is being modified
827 */
828 ret_val = hw->eeprom.ops.read(hw, first_word, &eeprom_buff[0]);
829 if (ret_val)
830 goto err;
831
832 ptr++;
833 }
834 if ((eeprom->offset + eeprom->len) & 1) {
835 /*
836 * need read/modify/write of last changed EEPROM word
837 * only the first byte of the word is being modified
838 */
839 ret_val = hw->eeprom.ops.read(hw, last_word,
840 &eeprom_buff[last_word - first_word]);
841 if (ret_val)
842 goto err;
843 }
844
845 /* Device's eeprom is always little-endian, word addressable */
846 for (i = 0; i < last_word - first_word + 1; i++)
847 le16_to_cpus(&eeprom_buff[i]);
848
849 memcpy(ptr, bytes, eeprom->len);
850
851 for (i = 0; i < last_word - first_word + 1; i++)
852 cpu_to_le16s(&eeprom_buff[i]);
853
854 ret_val = hw->eeprom.ops.write_buffer(hw, first_word,
855 last_word - first_word + 1,
856 eeprom_buff);
857
858 /* Update the checksum */
859 if (ret_val == 0)
860 hw->eeprom.ops.update_checksum(hw);
861
862err:
863 kfree(eeprom_buff);
864 return ret_val;
865}
866
Auke Kok9a799d72007-09-15 14:07:45 -0700867static void ixgbe_get_drvinfo(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700868 struct ethtool_drvinfo *drvinfo)
Auke Kok9a799d72007-09-15 14:07:45 -0700869{
870 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Emil Tantilov15e52092011-09-29 05:01:29 +0000871 u32 nvm_track_id;
Auke Kok9a799d72007-09-15 14:07:45 -0700872
Rick Jones612a94d2011-11-14 08:13:25 +0000873 strlcpy(drvinfo->driver, ixgbe_driver_name, sizeof(drvinfo->driver));
874 strlcpy(drvinfo->version, ixgbe_driver_version,
875 sizeof(drvinfo->version));
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800876
Emil Tantilov15e52092011-09-29 05:01:29 +0000877 nvm_track_id = (adapter->eeprom_verh << 16) |
878 adapter->eeprom_verl;
Rick Jones612a94d2011-11-14 08:13:25 +0000879 snprintf(drvinfo->fw_version, sizeof(drvinfo->fw_version), "0x%08x",
Emil Tantilov15e52092011-09-29 05:01:29 +0000880 nvm_track_id);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800881
Rick Jones612a94d2011-11-14 08:13:25 +0000882 strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
883 sizeof(drvinfo->bus_info));
Auke Kok9a799d72007-09-15 14:07:45 -0700884 drvinfo->n_stats = IXGBE_STATS_LEN;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000885 drvinfo->testinfo_len = IXGBE_TEST_LEN;
Auke Kok9a799d72007-09-15 14:07:45 -0700886 drvinfo->regdump_len = ixgbe_get_regs_len(netdev);
887}
888
889static void ixgbe_get_ringparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700890 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700891{
892 struct ixgbe_adapter *adapter = netdev_priv(netdev);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000893 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
894 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
Auke Kok9a799d72007-09-15 14:07:45 -0700895
896 ring->rx_max_pending = IXGBE_MAX_RXD;
897 ring->tx_max_pending = IXGBE_MAX_TXD;
Auke Kok9a799d72007-09-15 14:07:45 -0700898 ring->rx_pending = rx_ring->count;
899 ring->tx_pending = tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -0700900}
901
902static int ixgbe_set_ringparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700903 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700904{
905 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck1f4702a2012-09-12 07:09:51 +0000906 struct ixgbe_ring *temp_ring;
Alexander Duyck759884b2009-10-26 11:32:05 +0000907 int i, err = 0;
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700908 u32 new_rx_count, new_tx_count;
Auke Kok9a799d72007-09-15 14:07:45 -0700909
910 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
911 return -EINVAL;
912
Alexander Duyck1f4702a2012-09-12 07:09:51 +0000913 new_tx_count = clamp_t(u32, ring->tx_pending,
914 IXGBE_MIN_TXD, IXGBE_MAX_TXD);
Auke Kok9a799d72007-09-15 14:07:45 -0700915 new_tx_count = ALIGN(new_tx_count, IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE);
916
Alexander Duyck1f4702a2012-09-12 07:09:51 +0000917 new_rx_count = clamp_t(u32, ring->rx_pending,
918 IXGBE_MIN_RXD, IXGBE_MAX_RXD);
919 new_rx_count = ALIGN(new_rx_count, IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE);
920
921 if ((new_tx_count == adapter->tx_ring_count) &&
922 (new_rx_count == adapter->rx_ring_count)) {
Auke Kok9a799d72007-09-15 14:07:45 -0700923 /* nothing to do */
924 return 0;
925 }
926
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800927 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +0000928 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800929
Alexander Duyck759884b2009-10-26 11:32:05 +0000930 if (!netif_running(adapter->netdev)) {
931 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000932 adapter->tx_ring[i]->count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +0000933 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000934 adapter->rx_ring[i]->count = new_rx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +0000935 adapter->tx_ring_count = new_tx_count;
936 adapter->rx_ring_count = new_rx_count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000937 goto clear_reset;
Alexander Duyck759884b2009-10-26 11:32:05 +0000938 }
939
Alexander Duyck1f4702a2012-09-12 07:09:51 +0000940 /* allocate temporary buffer to store rings in */
941 i = max_t(int, adapter->num_tx_queues, adapter->num_rx_queues);
942 temp_ring = vmalloc(i * sizeof(struct ixgbe_ring));
943
944 if (!temp_ring) {
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000945 err = -ENOMEM;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000946 goto clear_reset;
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000947 }
948
Alexander Duyck1f4702a2012-09-12 07:09:51 +0000949 ixgbe_down(adapter);
950
951 /*
952 * Setup new Tx resources and free the old Tx resources in that order.
953 * We can then assign the new resources to the rings via a memcpy.
954 * The advantage to this approach is that we are guaranteed to still
955 * have resources even in the case of an allocation failure.
956 */
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000957 if (new_tx_count != adapter->tx_ring_count) {
Auke Kok9a799d72007-09-15 14:07:45 -0700958 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck1f4702a2012-09-12 07:09:51 +0000959 memcpy(&temp_ring[i], adapter->tx_ring[i],
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000960 sizeof(struct ixgbe_ring));
Alexander Duyck1f4702a2012-09-12 07:09:51 +0000961
962 temp_ring[i].count = new_tx_count;
963 err = ixgbe_setup_tx_resources(&temp_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -0700964 if (err) {
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700965 while (i) {
966 i--;
Alexander Duyck1f4702a2012-09-12 07:09:51 +0000967 ixgbe_free_tx_resources(&temp_ring[i]);
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700968 }
Auke Kok9a799d72007-09-15 14:07:45 -0700969 goto err_setup;
970 }
Auke Kok9a799d72007-09-15 14:07:45 -0700971 }
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700972
Alexander Duyck1f4702a2012-09-12 07:09:51 +0000973 for (i = 0; i < adapter->num_tx_queues; i++) {
974 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000975
Alexander Duyck1f4702a2012-09-12 07:09:51 +0000976 memcpy(adapter->tx_ring[i], &temp_ring[i],
977 sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000978 }
979
Alexander Duyck1f4702a2012-09-12 07:09:51 +0000980 adapter->tx_ring_count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +0000981 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000982
Alexander Duyck1f4702a2012-09-12 07:09:51 +0000983 /* Repeat the process for the Rx rings if needed */
984 if (new_rx_count != adapter->rx_ring_count) {
985 for (i = 0; i < adapter->num_rx_queues; i++) {
986 memcpy(&temp_ring[i], adapter->rx_ring[i],
987 sizeof(struct ixgbe_ring));
988
989 temp_ring[i].count = new_rx_count;
990 err = ixgbe_setup_rx_resources(&temp_ring[i]);
991 if (err) {
992 while (i) {
993 i--;
994 ixgbe_free_rx_resources(&temp_ring[i]);
995 }
996 goto err_setup;
997 }
998
999 }
1000
1001 for (i = 0; i < adapter->num_rx_queues; i++) {
1002 ixgbe_free_rx_resources(adapter->rx_ring[i]);
1003
1004 memcpy(adapter->rx_ring[i], &temp_ring[i],
1005 sizeof(struct ixgbe_ring));
1006 }
1007
1008 adapter->rx_ring_count = new_rx_count;
1009 }
1010
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001011err_setup:
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001012 ixgbe_up(adapter);
1013 vfree(temp_ring);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001014clear_reset:
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001015 clear_bit(__IXGBE_RESETTING, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07001016 return err;
1017}
1018
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001019static int ixgbe_get_sset_count(struct net_device *netdev, int sset)
Auke Kok9a799d72007-09-15 14:07:45 -07001020{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001021 switch (sset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001022 case ETH_SS_TEST:
1023 return IXGBE_TEST_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001024 case ETH_SS_STATS:
1025 return IXGBE_STATS_LEN;
1026 default:
1027 return -EOPNOTSUPP;
1028 }
Auke Kok9a799d72007-09-15 14:07:45 -07001029}
1030
1031static void ixgbe_get_ethtool_stats(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001032 struct ethtool_stats *stats, u64 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001033{
1034 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Eric Dumazet28172732010-07-07 14:58:56 -07001035 struct rtnl_link_stats64 temp;
1036 const struct rtnl_link_stats64 *net_stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +00001037 unsigned int start;
1038 struct ixgbe_ring *ring;
1039 int i, j;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001040 char *p = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001041
1042 ixgbe_update_stats(adapter);
Eric Dumazet28172732010-07-07 14:58:56 -07001043 net_stats = dev_get_stats(netdev, &temp);
Auke Kok9a799d72007-09-15 14:07:45 -07001044 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001045 switch (ixgbe_gstrings_stats[i].type) {
1046 case NETDEV_STATS:
Eric Dumazet28172732010-07-07 14:58:56 -07001047 p = (char *) net_stats +
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001048 ixgbe_gstrings_stats[i].stat_offset;
1049 break;
1050 case IXGBE_STATS:
1051 p = (char *) adapter +
1052 ixgbe_gstrings_stats[i].stat_offset;
1053 break;
Josh Hayf752be92013-01-04 03:34:36 +00001054 default:
1055 data[i] = 0;
1056 continue;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001057 }
1058
Auke Kok9a799d72007-09-15 14:07:45 -07001059 data[i] = (ixgbe_gstrings_stats[i].sizeof_stat ==
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001060 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
Auke Kok9a799d72007-09-15 14:07:45 -07001061 }
Don Skidmorebd8a1b12013-06-28 05:35:50 +00001062 for (j = 0; j < netdev->num_tx_queues; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001063 ring = adapter->tx_ring[j];
John Fastabend9cc00b52012-01-28 03:32:17 +00001064 if (!ring) {
1065 data[i] = 0;
1066 data[i+1] = 0;
1067 i += 2;
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001068#ifdef LL_EXTENDED_STATS
1069 data[i] = 0;
1070 data[i+1] = 0;
1071 data[i+2] = 0;
1072 i += 3;
1073#endif
John Fastabend9cc00b52012-01-28 03:32:17 +00001074 continue;
1075 }
1076
Eric Dumazetde1036b2010-10-20 23:00:04 +00001077 do {
1078 start = u64_stats_fetch_begin_bh(&ring->syncp);
1079 data[i] = ring->stats.packets;
1080 data[i+1] = ring->stats.bytes;
1081 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
1082 i += 2;
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001083#ifdef LL_EXTENDED_STATS
1084 data[i] = ring->stats.yields;
1085 data[i+1] = ring->stats.misses;
1086 data[i+2] = ring->stats.cleaned;
1087 i += 3;
1088#endif
Auke Kok9a799d72007-09-15 14:07:45 -07001089 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001090 for (j = 0; j < IXGBE_NUM_RX_QUEUES; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001091 ring = adapter->rx_ring[j];
John Fastabend9cc00b52012-01-28 03:32:17 +00001092 if (!ring) {
1093 data[i] = 0;
1094 data[i+1] = 0;
1095 i += 2;
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001096#ifdef LL_EXTENDED_STATS
1097 data[i] = 0;
1098 data[i+1] = 0;
1099 data[i+2] = 0;
1100 i += 3;
1101#endif
John Fastabend9cc00b52012-01-28 03:32:17 +00001102 continue;
1103 }
1104
Eric Dumazetde1036b2010-10-20 23:00:04 +00001105 do {
1106 start = u64_stats_fetch_begin_bh(&ring->syncp);
1107 data[i] = ring->stats.packets;
1108 data[i+1] = ring->stats.bytes;
1109 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
1110 i += 2;
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001111#ifdef LL_EXTENDED_STATS
1112 data[i] = ring->stats.yields;
1113 data[i+1] = ring->stats.misses;
1114 data[i+2] = ring->stats.cleaned;
1115 i += 3;
1116#endif
Auke Kok9a799d72007-09-15 14:07:45 -07001117 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001118
1119 for (j = 0; j < IXGBE_MAX_PACKET_BUFFERS; j++) {
1120 data[i++] = adapter->stats.pxontxc[j];
1121 data[i++] = adapter->stats.pxofftxc[j];
1122 }
1123 for (j = 0; j < IXGBE_MAX_PACKET_BUFFERS; j++) {
1124 data[i++] = adapter->stats.pxonrxc[j];
1125 data[i++] = adapter->stats.pxoffrxc[j];
Alexander Duyck2f90b862008-11-20 20:52:10 -08001126 }
Auke Kok9a799d72007-09-15 14:07:45 -07001127}
1128
1129static void ixgbe_get_strings(struct net_device *netdev, u32 stringset,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001130 u8 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001131{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001132 char *p = (char *)data;
Auke Kok9a799d72007-09-15 14:07:45 -07001133 int i;
1134
1135 switch (stringset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001136 case ETH_SS_TEST:
Josh Hayd2c47b62013-01-04 03:34:42 +00001137 for (i = 0; i < IXGBE_TEST_LEN; i++) {
1138 memcpy(data, ixgbe_gstrings_test[i], ETH_GSTRING_LEN);
1139 data += ETH_GSTRING_LEN;
1140 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001141 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001142 case ETH_SS_STATS:
1143 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
1144 memcpy(p, ixgbe_gstrings_stats[i].stat_string,
1145 ETH_GSTRING_LEN);
1146 p += ETH_GSTRING_LEN;
1147 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001148 for (i = 0; i < netdev->num_tx_queues; i++) {
Auke Kok9a799d72007-09-15 14:07:45 -07001149 sprintf(p, "tx_queue_%u_packets", i);
1150 p += ETH_GSTRING_LEN;
1151 sprintf(p, "tx_queue_%u_bytes", i);
1152 p += ETH_GSTRING_LEN;
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001153#ifdef LL_EXTENDED_STATS
Jacob Keller9c432ad2013-07-16 07:57:46 +00001154 sprintf(p, "tx_queue_%u_ll_napi_yield", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001155 p += ETH_GSTRING_LEN;
Jacob Keller9c432ad2013-07-16 07:57:46 +00001156 sprintf(p, "tx_queue_%u_ll_misses", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001157 p += ETH_GSTRING_LEN;
Jacob Keller9c432ad2013-07-16 07:57:46 +00001158 sprintf(p, "tx_queue_%u_ll_cleaned", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001159 p += ETH_GSTRING_LEN;
1160#endif /* LL_EXTENDED_STATS */
Auke Kok9a799d72007-09-15 14:07:45 -07001161 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001162 for (i = 0; i < IXGBE_NUM_RX_QUEUES; i++) {
Auke Kok9a799d72007-09-15 14:07:45 -07001163 sprintf(p, "rx_queue_%u_packets", i);
1164 p += ETH_GSTRING_LEN;
1165 sprintf(p, "rx_queue_%u_bytes", i);
1166 p += ETH_GSTRING_LEN;
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001167#ifdef LL_EXTENDED_STATS
Jacob Keller9c432ad2013-07-16 07:57:46 +00001168 sprintf(p, "rx_queue_%u_ll_poll_yield", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001169 p += ETH_GSTRING_LEN;
Jacob Keller9c432ad2013-07-16 07:57:46 +00001170 sprintf(p, "rx_queue_%u_ll_misses", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001171 p += ETH_GSTRING_LEN;
Jacob Keller9c432ad2013-07-16 07:57:46 +00001172 sprintf(p, "rx_queue_%u_ll_cleaned", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001173 p += ETH_GSTRING_LEN;
1174#endif /* LL_EXTENDED_STATS */
Auke Kok9a799d72007-09-15 14:07:45 -07001175 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001176 for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++) {
1177 sprintf(p, "tx_pb_%u_pxon", i);
1178 p += ETH_GSTRING_LEN;
1179 sprintf(p, "tx_pb_%u_pxoff", i);
1180 p += ETH_GSTRING_LEN;
1181 }
1182 for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++) {
1183 sprintf(p, "rx_pb_%u_pxon", i);
1184 p += ETH_GSTRING_LEN;
1185 sprintf(p, "rx_pb_%u_pxoff", i);
1186 p += ETH_GSTRING_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08001187 }
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001188 /* BUG_ON(p - data != IXGBE_STATS_LEN * ETH_GSTRING_LEN); */
Auke Kok9a799d72007-09-15 14:07:45 -07001189 break;
1190 }
1191}
1192
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001193static int ixgbe_link_test(struct ixgbe_adapter *adapter, u64 *data)
1194{
1195 struct ixgbe_hw *hw = &adapter->hw;
1196 bool link_up;
1197 u32 link_speed = 0;
1198 *data = 0;
1199
1200 hw->mac.ops.check_link(hw, &link_speed, &link_up, true);
1201 if (link_up)
1202 return *data;
1203 else
1204 *data = 1;
1205 return *data;
1206}
1207
1208/* ethtool register test data */
1209struct ixgbe_reg_test {
1210 u16 reg;
1211 u8 array_len;
1212 u8 test_type;
1213 u32 mask;
1214 u32 write;
1215};
1216
1217/* In the hardware, registers are laid out either singly, in arrays
1218 * spaced 0x40 bytes apart, or in contiguous tables. We assume
1219 * most tests take place on arrays or single registers (handled
1220 * as a single-element array) and special-case the tables.
1221 * Table tests are always pattern tests.
1222 *
1223 * We also make provision for some required setup steps by specifying
1224 * registers to be written without any read-back testing.
1225 */
1226
1227#define PATTERN_TEST 1
1228#define SET_READ_TEST 2
1229#define WRITE_NO_TEST 3
1230#define TABLE32_TEST 4
1231#define TABLE64_TEST_LO 5
1232#define TABLE64_TEST_HI 6
1233
1234/* default 82599 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001235static const struct ixgbe_reg_test reg_test_82599[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001236 { IXGBE_FCRTL_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1237 { IXGBE_FCRTH_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1238 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1239 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1240 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFF80 },
1241 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1242 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1243 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1244 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1245 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1246 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1247 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1248 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1249 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1250 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFF80 },
1251 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000001, 0x00000001 },
1252 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1253 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x8001FFFF, 0x800CFFFF },
1254 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1255 { 0, 0, 0, 0 }
1256};
1257
1258/* default 82598 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001259static const struct ixgbe_reg_test reg_test_82598[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001260 { IXGBE_FCRTL(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1261 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1262 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1263 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1264 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1265 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1266 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1267 /* Enable all four RX queues before testing. */
1268 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1269 /* RDH is read-only for 82598, only test RDT. */
1270 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1271 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1272 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1273 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1274 { IXGBE_TIPG, 1, PATTERN_TEST, 0x000000FF, 0x000000FF },
1275 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1276 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1277 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1278 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000003, 0x00000003 },
1279 { IXGBE_DTXCTL, 1, SET_READ_TEST, 0x00000005, 0x00000005 },
1280 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1281 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x800CFFFF, 0x800CFFFF },
1282 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1283 { 0, 0, 0, 0 }
1284};
1285
Emil Tantilov95a46012011-04-14 07:46:41 +00001286static bool reg_pattern_test(struct ixgbe_adapter *adapter, u64 *data, int reg,
1287 u32 mask, u32 write)
1288{
1289 u32 pat, val, before;
1290 static const u32 test_pattern[] = {
1291 0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
Jeff Kirsher66744502010-12-01 19:59:50 +00001292
Emil Tantilov95a46012011-04-14 07:46:41 +00001293 for (pat = 0; pat < ARRAY_SIZE(test_pattern); pat++) {
1294 before = readl(adapter->hw.hw_addr + reg);
1295 writel((test_pattern[pat] & write),
1296 (adapter->hw.hw_addr + reg));
1297 val = readl(adapter->hw.hw_addr + reg);
1298 if (val != (test_pattern[pat] & write & mask)) {
1299 e_err(drv, "pattern test reg %04X failed: got "
1300 "0x%08X expected 0x%08X\n",
1301 reg, val, (test_pattern[pat] & write & mask));
1302 *data = reg;
1303 writel(before, adapter->hw.hw_addr + reg);
1304 return 1;
1305 }
1306 writel(before, adapter->hw.hw_addr + reg);
1307 }
1308 return 0;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001309}
1310
Emil Tantilov95a46012011-04-14 07:46:41 +00001311static bool reg_set_and_check(struct ixgbe_adapter *adapter, u64 *data, int reg,
1312 u32 mask, u32 write)
1313{
1314 u32 val, before;
1315 before = readl(adapter->hw.hw_addr + reg);
1316 writel((write & mask), (adapter->hw.hw_addr + reg));
1317 val = readl(adapter->hw.hw_addr + reg);
1318 if ((write & mask) != (val & mask)) {
1319 e_err(drv, "set/check reg %04X test failed: got 0x%08X "
1320 "expected 0x%08X\n", reg, (val & mask), (write & mask));
1321 *data = reg;
1322 writel(before, (adapter->hw.hw_addr + reg));
1323 return 1;
1324 }
1325 writel(before, (adapter->hw.hw_addr + reg));
1326 return 0;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001327}
1328
Emil Tantilov95a46012011-04-14 07:46:41 +00001329#define REG_PATTERN_TEST(reg, mask, write) \
1330 do { \
1331 if (reg_pattern_test(adapter, data, reg, mask, write)) \
1332 return 1; \
1333 } while (0) \
1334
1335
1336#define REG_SET_AND_CHECK(reg, mask, write) \
1337 do { \
1338 if (reg_set_and_check(adapter, data, reg, mask, write)) \
1339 return 1; \
1340 } while (0) \
1341
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001342static int ixgbe_reg_test(struct ixgbe_adapter *adapter, u64 *data)
1343{
Jeff Kirsher66744502010-12-01 19:59:50 +00001344 const struct ixgbe_reg_test *test;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001345 u32 value, before, after;
1346 u32 i, toggle;
1347
Alexander Duyckbd508172010-11-16 19:27:03 -08001348 switch (adapter->hw.mac.type) {
1349 case ixgbe_mac_82598EB:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001350 toggle = 0x7FFFF3FF;
1351 test = reg_test_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08001352 break;
1353 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001354 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08001355 toggle = 0x7FFFF30F;
1356 test = reg_test_82599;
1357 break;
1358 default:
1359 *data = 1;
1360 return 1;
1361 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001362 }
1363
1364 /*
1365 * Because the status register is such a special case,
1366 * we handle it separately from the rest of the register
1367 * tests. Some bits are read-only, some toggle, and some
1368 * are writeable on newer MACs.
1369 */
1370 before = IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS);
1371 value = (IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS) & toggle);
1372 IXGBE_WRITE_REG(&adapter->hw, IXGBE_STATUS, toggle);
1373 after = IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS) & toggle;
1374 if (value != after) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001375 e_err(drv, "failed STATUS register test got: 0x%08X "
1376 "expected: 0x%08X\n", after, value);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001377 *data = 1;
1378 return 1;
1379 }
1380 /* restore previous status */
1381 IXGBE_WRITE_REG(&adapter->hw, IXGBE_STATUS, before);
1382
1383 /*
1384 * Perform the remainder of the register test, looping through
1385 * the test table until we either fail or reach the null entry.
1386 */
1387 while (test->reg) {
1388 for (i = 0; i < test->array_len; i++) {
1389 switch (test->test_type) {
1390 case PATTERN_TEST:
1391 REG_PATTERN_TEST(test->reg + (i * 0x40),
Emil Tantilov95a46012011-04-14 07:46:41 +00001392 test->mask,
1393 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001394 break;
1395 case SET_READ_TEST:
1396 REG_SET_AND_CHECK(test->reg + (i * 0x40),
Emil Tantilov95a46012011-04-14 07:46:41 +00001397 test->mask,
1398 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001399 break;
1400 case WRITE_NO_TEST:
1401 writel(test->write,
1402 (adapter->hw.hw_addr + test->reg)
1403 + (i * 0x40));
1404 break;
1405 case TABLE32_TEST:
1406 REG_PATTERN_TEST(test->reg + (i * 4),
Emil Tantilov95a46012011-04-14 07:46:41 +00001407 test->mask,
1408 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001409 break;
1410 case TABLE64_TEST_LO:
1411 REG_PATTERN_TEST(test->reg + (i * 8),
Emil Tantilov95a46012011-04-14 07:46:41 +00001412 test->mask,
1413 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001414 break;
1415 case TABLE64_TEST_HI:
1416 REG_PATTERN_TEST((test->reg + 4) + (i * 8),
Emil Tantilov95a46012011-04-14 07:46:41 +00001417 test->mask,
1418 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001419 break;
1420 }
1421 }
1422 test++;
1423 }
1424
1425 *data = 0;
1426 return 0;
1427}
1428
1429static int ixgbe_eeprom_test(struct ixgbe_adapter *adapter, u64 *data)
1430{
1431 struct ixgbe_hw *hw = &adapter->hw;
1432 if (hw->eeprom.ops.validate_checksum(hw, NULL))
1433 *data = 1;
1434 else
1435 *data = 0;
1436 return *data;
1437}
1438
1439static irqreturn_t ixgbe_test_intr(int irq, void *data)
1440{
1441 struct net_device *netdev = (struct net_device *) data;
1442 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1443
1444 adapter->test_icr |= IXGBE_READ_REG(&adapter->hw, IXGBE_EICR);
1445
1446 return IRQ_HANDLED;
1447}
1448
1449static int ixgbe_intr_test(struct ixgbe_adapter *adapter, u64 *data)
1450{
1451 struct net_device *netdev = adapter->netdev;
1452 u32 mask, i = 0, shared_int = true;
1453 u32 irq = adapter->pdev->irq;
1454
1455 *data = 0;
1456
1457 /* Hook up test interrupt handler just for this test */
1458 if (adapter->msix_entries) {
1459 /* NOTE: we don't test MSI-X interrupts here, yet */
1460 return 0;
1461 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
1462 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001463 if (request_irq(irq, ixgbe_test_intr, 0, netdev->name,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001464 netdev)) {
1465 *data = 1;
1466 return -1;
1467 }
Joe Perchesa0607fd2009-11-18 23:29:17 -08001468 } else if (!request_irq(irq, ixgbe_test_intr, IRQF_PROBE_SHARED,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001469 netdev->name, netdev)) {
1470 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001471 } else if (request_irq(irq, ixgbe_test_intr, IRQF_SHARED,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001472 netdev->name, netdev)) {
1473 *data = 1;
1474 return -1;
1475 }
Emil Tantilov396e7992010-07-01 20:05:12 +00001476 e_info(hw, "testing %s interrupt\n", shared_int ?
1477 "shared" : "unshared");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001478
1479 /* Disable all the interrupts */
1480 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001481 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001482 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001483
1484 /* Test each interrupt */
1485 for (; i < 10; i++) {
1486 /* Interrupt to test */
1487 mask = 1 << i;
1488
1489 if (!shared_int) {
1490 /*
1491 * Disable the interrupts to be reported in
1492 * the cause register and then force the same
1493 * interrupt and see if one gets posted. If
1494 * an interrupt was posted to the bus, the
1495 * test failed.
1496 */
1497 adapter->test_icr = 0;
1498 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
1499 ~mask & 0x00007FFF);
1500 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
1501 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001502 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001503 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001504
1505 if (adapter->test_icr & mask) {
1506 *data = 3;
1507 break;
1508 }
1509 }
1510
1511 /*
1512 * Enable the interrupt to be reported in the cause
1513 * register and then force the same interrupt and see
1514 * if one gets posted. If an interrupt was not posted
1515 * to the bus, the test failed.
1516 */
1517 adapter->test_icr = 0;
1518 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1519 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001520 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001521 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001522
1523 if (!(adapter->test_icr &mask)) {
1524 *data = 4;
1525 break;
1526 }
1527
1528 if (!shared_int) {
1529 /*
1530 * Disable the other interrupts to be reported in
1531 * the cause register and then force the other
1532 * interrupts and see if any get posted. If
1533 * an interrupt was posted to the bus, the
1534 * test failed.
1535 */
1536 adapter->test_icr = 0;
1537 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
1538 ~mask & 0x00007FFF);
1539 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
1540 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001541 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001542 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001543
1544 if (adapter->test_icr) {
1545 *data = 5;
1546 break;
1547 }
1548 }
1549 }
1550
1551 /* Disable all the interrupts */
1552 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001553 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001554 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001555
1556 /* Unhook test interrupt handler */
1557 free_irq(irq, netdev);
1558
1559 return *data;
1560}
1561
1562static void ixgbe_free_desc_rings(struct ixgbe_adapter *adapter)
1563{
1564 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1565 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1566 struct ixgbe_hw *hw = &adapter->hw;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001567 u32 reg_ctl;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001568
1569 /* shut down the DMA engines now so they can be reinitialized later */
1570
1571 /* first Rx */
1572 reg_ctl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
1573 reg_ctl &= ~IXGBE_RXCTRL_RXEN;
1574 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, reg_ctl);
Yi Zou2d39d572011-01-06 14:29:56 +00001575 ixgbe_disable_rx_queue(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001576
1577 /* now Tx */
Alexander Duyck84418e32010-08-19 13:40:54 +00001578 reg_ctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx));
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001579 reg_ctl &= ~IXGBE_TXDCTL_ENABLE;
Alexander Duyck84418e32010-08-19 13:40:54 +00001580 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx), reg_ctl);
1581
Alexander Duyckbd508172010-11-16 19:27:03 -08001582 switch (hw->mac.type) {
1583 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001584 case ixgbe_mac_X540:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001585 reg_ctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1586 reg_ctl &= ~IXGBE_DMATXCTL_TE;
1587 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg_ctl);
Alexander Duyckbd508172010-11-16 19:27:03 -08001588 break;
1589 default:
1590 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001591 }
1592
1593 ixgbe_reset(adapter);
1594
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001595 ixgbe_free_tx_resources(&adapter->test_tx_ring);
1596 ixgbe_free_rx_resources(&adapter->test_rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001597}
1598
1599static int ixgbe_setup_desc_rings(struct ixgbe_adapter *adapter)
1600{
1601 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1602 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001603 u32 rctl, reg_data;
Alexander Duyck84418e32010-08-19 13:40:54 +00001604 int ret_val;
1605 int err;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001606
1607 /* Setup Tx descriptor ring and Tx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001608 tx_ring->count = IXGBE_DEFAULT_TXD;
1609 tx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001610 tx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001611 tx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001612 tx_ring->reg_idx = adapter->tx_ring[0]->reg_idx;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001613
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001614 err = ixgbe_setup_tx_resources(tx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001615 if (err)
1616 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001617
Alexander Duyckbd508172010-11-16 19:27:03 -08001618 switch (adapter->hw.mac.type) {
1619 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001620 case ixgbe_mac_X540:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001621 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_DMATXCTL);
1622 reg_data |= IXGBE_DMATXCTL_TE;
1623 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DMATXCTL, reg_data);
Alexander Duyckbd508172010-11-16 19:27:03 -08001624 break;
1625 default:
1626 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001627 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001628
Alexander Duyck84418e32010-08-19 13:40:54 +00001629 ixgbe_configure_tx_ring(adapter, tx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001630
1631 /* Setup Rx Descriptor ring and Rx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001632 rx_ring->count = IXGBE_DEFAULT_RXD;
1633 rx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001634 rx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001635 rx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001636 rx_ring->reg_idx = adapter->rx_ring[0]->reg_idx;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001637
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001638 err = ixgbe_setup_rx_resources(rx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001639 if (err) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001640 ret_val = 4;
1641 goto err_nomem;
1642 }
1643
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001644 rctl = IXGBE_READ_REG(&adapter->hw, IXGBE_RXCTRL);
1645 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl & ~IXGBE_RXCTRL_RXEN);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001646
Alexander Duyck84418e32010-08-19 13:40:54 +00001647 ixgbe_configure_rx_ring(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001648
1649 rctl |= IXGBE_RXCTRL_RXEN | IXGBE_RXCTRL_DMBYPS;
1650 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl);
1651
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001652 return 0;
1653
1654err_nomem:
1655 ixgbe_free_desc_rings(adapter);
1656 return ret_val;
1657}
1658
1659static int ixgbe_setup_loopback_test(struct ixgbe_adapter *adapter)
1660{
1661 struct ixgbe_hw *hw = &adapter->hw;
1662 u32 reg_data;
1663
Don Skidmoree7fd9252011-04-16 05:29:14 +00001664
Alexander Duyck84418e32010-08-19 13:40:54 +00001665 /* Setup MAC loopback */
Emil Tantilov26b47422013-04-12 02:10:25 +00001666 reg_data = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001667 reg_data |= IXGBE_HLREG0_LPBK;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001668 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, reg_data);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001669
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001670 reg_data = IXGBE_READ_REG(hw, IXGBE_FCTRL);
Alexander Duyck84418e32010-08-19 13:40:54 +00001671 reg_data |= IXGBE_FCTRL_BAM | IXGBE_FCTRL_SBP | IXGBE_FCTRL_MPE;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001672 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, reg_data);
Alexander Duyck84418e32010-08-19 13:40:54 +00001673
Emil Tantilov26b47422013-04-12 02:10:25 +00001674 /* X540 needs to set the MACC.FLU bit to force link up */
1675 if (adapter->hw.mac.type == ixgbe_mac_X540) {
1676 reg_data = IXGBE_READ_REG(hw, IXGBE_MACC);
1677 reg_data |= IXGBE_MACC_FLU;
1678 IXGBE_WRITE_REG(hw, IXGBE_MACC, reg_data);
1679 } else {
1680 if (hw->mac.orig_autoc) {
1681 reg_data = hw->mac.orig_autoc | IXGBE_AUTOC_FLU;
1682 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, reg_data);
1683 } else {
1684 return 10;
1685 }
1686 }
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001687 IXGBE_WRITE_FLUSH(hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001688 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001689
1690 /* Disable Atlas Tx lanes; re-enabled in reset path */
1691 if (hw->mac.type == ixgbe_mac_82598EB) {
1692 u8 atlas;
1693
1694 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &atlas);
1695 atlas |= IXGBE_ATLAS_PDN_TX_REG_EN;
1696 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, atlas);
1697
1698 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, &atlas);
1699 atlas |= IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
1700 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, atlas);
1701
1702 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, &atlas);
1703 atlas |= IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
1704 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, atlas);
1705
1706 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, &atlas);
1707 atlas |= IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
1708 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, atlas);
1709 }
1710
1711 return 0;
1712}
1713
1714static void ixgbe_loopback_cleanup(struct ixgbe_adapter *adapter)
1715{
1716 u32 reg_data;
1717
1718 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1719 reg_data &= ~IXGBE_HLREG0_LPBK;
1720 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1721}
1722
1723static void ixgbe_create_lbtest_frame(struct sk_buff *skb,
Alexander Duyck3832b262012-02-08 07:50:09 +00001724 unsigned int frame_size)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001725{
1726 memset(skb->data, 0xFF, frame_size);
Alexander Duyck3832b262012-02-08 07:50:09 +00001727 frame_size >>= 1;
1728 memset(&skb->data[frame_size], 0xAA, frame_size / 2 - 1);
1729 memset(&skb->data[frame_size + 10], 0xBE, 1);
1730 memset(&skb->data[frame_size + 12], 0xAF, 1);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001731}
1732
Alexander Duyck3832b262012-02-08 07:50:09 +00001733static bool ixgbe_check_lbtest_frame(struct ixgbe_rx_buffer *rx_buffer,
1734 unsigned int frame_size)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001735{
Alexander Duyck3832b262012-02-08 07:50:09 +00001736 unsigned char *data;
1737 bool match = true;
1738
1739 frame_size >>= 1;
1740
Alexander Duyckf8003262012-03-03 02:35:52 +00001741 data = kmap(rx_buffer->page) + rx_buffer->page_offset;
Alexander Duyck3832b262012-02-08 07:50:09 +00001742
1743 if (data[3] != 0xFF ||
1744 data[frame_size + 10] != 0xBE ||
1745 data[frame_size + 12] != 0xAF)
1746 match = false;
1747
Alexander Duyckf8003262012-03-03 02:35:52 +00001748 kunmap(rx_buffer->page);
1749
Alexander Duyck3832b262012-02-08 07:50:09 +00001750 return match;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001751}
1752
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001753static u16 ixgbe_clean_test_rings(struct ixgbe_ring *rx_ring,
Alexander Duyck3832b262012-02-08 07:50:09 +00001754 struct ixgbe_ring *tx_ring,
1755 unsigned int size)
Alexander Duyck84418e32010-08-19 13:40:54 +00001756{
1757 union ixgbe_adv_rx_desc *rx_desc;
Alexander Duyck3832b262012-02-08 07:50:09 +00001758 struct ixgbe_rx_buffer *rx_buffer;
1759 struct ixgbe_tx_buffer *tx_buffer;
Alexander Duyck84418e32010-08-19 13:40:54 +00001760 u16 rx_ntc, tx_ntc, count = 0;
1761
1762 /* initialize next to clean and descriptor values */
1763 rx_ntc = rx_ring->next_to_clean;
1764 tx_ntc = tx_ring->next_to_clean;
Alexander Duycke4f74022012-01-31 02:59:44 +00001765 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ntc);
Alexander Duyck84418e32010-08-19 13:40:54 +00001766
Alexander Duyck3832b262012-02-08 07:50:09 +00001767 while (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD)) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001768 /* check Rx buffer */
Alexander Duyck3832b262012-02-08 07:50:09 +00001769 rx_buffer = &rx_ring->rx_buffer_info[rx_ntc];
Alexander Duyck84418e32010-08-19 13:40:54 +00001770
Alexander Duyckf8003262012-03-03 02:35:52 +00001771 /* sync Rx buffer for CPU read */
1772 dma_sync_single_for_cpu(rx_ring->dev,
1773 rx_buffer->dma,
1774 ixgbe_rx_bufsz(rx_ring),
1775 DMA_FROM_DEVICE);
Alexander Duyck84418e32010-08-19 13:40:54 +00001776
1777 /* verify contents of skb */
Alexander Duyck3832b262012-02-08 07:50:09 +00001778 if (ixgbe_check_lbtest_frame(rx_buffer, size))
Alexander Duyck84418e32010-08-19 13:40:54 +00001779 count++;
1780
Alexander Duyckf8003262012-03-03 02:35:52 +00001781 /* sync Rx buffer for device write */
1782 dma_sync_single_for_device(rx_ring->dev,
1783 rx_buffer->dma,
1784 ixgbe_rx_bufsz(rx_ring),
1785 DMA_FROM_DEVICE);
1786
Alexander Duyck84418e32010-08-19 13:40:54 +00001787 /* unmap buffer on Tx side */
Alexander Duyck3832b262012-02-08 07:50:09 +00001788 tx_buffer = &tx_ring->tx_buffer_info[tx_ntc];
1789 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
Alexander Duyck84418e32010-08-19 13:40:54 +00001790
1791 /* increment Rx/Tx next to clean counters */
1792 rx_ntc++;
1793 if (rx_ntc == rx_ring->count)
1794 rx_ntc = 0;
1795 tx_ntc++;
1796 if (tx_ntc == tx_ring->count)
1797 tx_ntc = 0;
1798
1799 /* fetch next descriptor */
Alexander Duycke4f74022012-01-31 02:59:44 +00001800 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ntc);
Alexander Duyck84418e32010-08-19 13:40:54 +00001801 }
1802
John Fastabenddad8a3b2012-04-23 12:22:39 +00001803 netdev_tx_reset_queue(txring_txq(tx_ring));
1804
Alexander Duyck84418e32010-08-19 13:40:54 +00001805 /* re-map buffers to ring, store next to clean values */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001806 ixgbe_alloc_rx_buffers(rx_ring, count);
Alexander Duyck84418e32010-08-19 13:40:54 +00001807 rx_ring->next_to_clean = rx_ntc;
1808 tx_ring->next_to_clean = tx_ntc;
1809
1810 return count;
1811}
1812
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001813static int ixgbe_run_loopback_test(struct ixgbe_adapter *adapter)
1814{
1815 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1816 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Alexander Duyck84418e32010-08-19 13:40:54 +00001817 int i, j, lc, good_cnt, ret_val = 0;
1818 unsigned int size = 1024;
1819 netdev_tx_t tx_ret_val;
1820 struct sk_buff *skb;
Emil Tantilov91ffdc82013-07-23 01:56:58 +00001821 u32 flags_orig = adapter->flags;
1822
1823 /* DCB can modify the frames on Tx */
1824 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001825
Alexander Duyck84418e32010-08-19 13:40:54 +00001826 /* allocate test skb */
1827 skb = alloc_skb(size, GFP_KERNEL);
1828 if (!skb)
1829 return 11;
1830
1831 /* place data into test skb */
1832 ixgbe_create_lbtest_frame(skb, size);
1833 skb_put(skb, size);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001834
1835 /*
1836 * Calculate the loop count based on the largest descriptor ring
1837 * The idea is to wrap the largest ring a number of times using 64
1838 * send/receive pairs during each loop
1839 */
1840
1841 if (rx_ring->count <= tx_ring->count)
1842 lc = ((tx_ring->count / 64) * 2) + 1;
1843 else
1844 lc = ((rx_ring->count / 64) * 2) + 1;
1845
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001846 for (j = 0; j <= lc; j++) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001847 /* reset count of good packets */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001848 good_cnt = 0;
Alexander Duyck84418e32010-08-19 13:40:54 +00001849
1850 /* place 64 packets on the transmit queue*/
1851 for (i = 0; i < 64; i++) {
1852 skb_get(skb);
1853 tx_ret_val = ixgbe_xmit_frame_ring(skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00001854 adapter,
1855 tx_ring);
1856 if (tx_ret_val == NETDEV_TX_OK)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001857 good_cnt++;
Alexander Duyck84418e32010-08-19 13:40:54 +00001858 }
1859
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001860 if (good_cnt != 64) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001861 ret_val = 12;
1862 break;
1863 }
1864
1865 /* allow 200 milliseconds for packets to go from Tx to Rx */
1866 msleep(200);
1867
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001868 good_cnt = ixgbe_clean_test_rings(rx_ring, tx_ring, size);
Alexander Duyck84418e32010-08-19 13:40:54 +00001869 if (good_cnt != 64) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001870 ret_val = 13;
1871 break;
1872 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001873 }
1874
Alexander Duyck84418e32010-08-19 13:40:54 +00001875 /* free the original skb */
1876 kfree_skb(skb);
Emil Tantilov91ffdc82013-07-23 01:56:58 +00001877 adapter->flags = flags_orig;
Alexander Duyck84418e32010-08-19 13:40:54 +00001878
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001879 return ret_val;
1880}
1881
1882static int ixgbe_loopback_test(struct ixgbe_adapter *adapter, u64 *data)
1883{
1884 *data = ixgbe_setup_desc_rings(adapter);
1885 if (*data)
1886 goto out;
1887 *data = ixgbe_setup_loopback_test(adapter);
1888 if (*data)
1889 goto err_loopback;
1890 *data = ixgbe_run_loopback_test(adapter);
1891 ixgbe_loopback_cleanup(adapter);
1892
1893err_loopback:
1894 ixgbe_free_desc_rings(adapter);
1895out:
1896 return *data;
1897}
1898
1899static void ixgbe_diag_test(struct net_device *netdev,
1900 struct ethtool_test *eth_test, u64 *data)
1901{
1902 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1903 bool if_running = netif_running(netdev);
1904
1905 set_bit(__IXGBE_TESTING, &adapter->state);
1906 if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
Emil Tantilov4ec375b2013-07-10 02:47:24 +00001907 struct ixgbe_hw *hw = &adapter->hw;
1908
Greg Rosee7d481a2010-03-25 17:06:48 +00001909 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
1910 int i;
1911 for (i = 0; i < adapter->num_vfs; i++) {
1912 if (adapter->vfinfo[i].clear_to_send) {
1913 netdev_warn(netdev, "%s",
1914 "offline diagnostic is not "
1915 "supported when VFs are "
1916 "present\n");
1917 data[0] = 1;
1918 data[1] = 1;
1919 data[2] = 1;
1920 data[3] = 1;
1921 eth_test->flags |= ETH_TEST_FL_FAILED;
1922 clear_bit(__IXGBE_TESTING,
1923 &adapter->state);
1924 goto skip_ol_tests;
1925 }
1926 }
1927 }
1928
Jacob Kellerdfcc4612012-11-08 07:07:08 +00001929 /* Offline tests */
1930 e_info(hw, "offline testing starting\n");
1931
Jacob Kellerdfcc4612012-11-08 07:07:08 +00001932 /* Link test performed before hardware reset so autoneg doesn't
1933 * interfere with test result
1934 */
1935 if (ixgbe_link_test(adapter, &data[4]))
1936 eth_test->flags |= ETH_TEST_FL_FAILED;
1937
Emil Tantilov4ec375b2013-07-10 02:47:24 +00001938 if (if_running)
1939 /* indicate we're in test mode */
1940 dev_close(netdev);
1941 else
1942 ixgbe_reset(adapter);
1943
Emil Tantilov396e7992010-07-01 20:05:12 +00001944 e_info(hw, "register testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001945 if (ixgbe_reg_test(adapter, &data[0]))
1946 eth_test->flags |= ETH_TEST_FL_FAILED;
1947
1948 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00001949 e_info(hw, "eeprom testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001950 if (ixgbe_eeprom_test(adapter, &data[1]))
1951 eth_test->flags |= ETH_TEST_FL_FAILED;
1952
1953 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00001954 e_info(hw, "interrupt testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001955 if (ixgbe_intr_test(adapter, &data[2]))
1956 eth_test->flags |= ETH_TEST_FL_FAILED;
1957
Greg Rosebdbec4b2010-01-09 02:27:05 +00001958 /* If SRIOV or VMDq is enabled then skip MAC
1959 * loopback diagnostic. */
1960 if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
1961 IXGBE_FLAG_VMDQ_ENABLED)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001962 e_info(hw, "Skip MAC loopback diagnostic in VT "
1963 "mode\n");
Greg Rosebdbec4b2010-01-09 02:27:05 +00001964 data[3] = 0;
1965 goto skip_loopback;
1966 }
1967
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001968 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00001969 e_info(hw, "loopback testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001970 if (ixgbe_loopback_test(adapter, &data[3]))
1971 eth_test->flags |= ETH_TEST_FL_FAILED;
1972
Greg Rosebdbec4b2010-01-09 02:27:05 +00001973skip_loopback:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001974 ixgbe_reset(adapter);
1975
Jacob Kellerdfcc4612012-11-08 07:07:08 +00001976 /* clear testing bit and return adapter to previous state */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001977 clear_bit(__IXGBE_TESTING, &adapter->state);
1978 if (if_running)
1979 dev_open(netdev);
Emil Tantilov4ec375b2013-07-10 02:47:24 +00001980 else if (hw->mac.ops.disable_tx_laser)
1981 hw->mac.ops.disable_tx_laser(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001982 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00001983 e_info(hw, "online testing starting\n");
Jacob Kellerdfcc4612012-11-08 07:07:08 +00001984
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001985 /* Online tests */
1986 if (ixgbe_link_test(adapter, &data[4]))
1987 eth_test->flags |= ETH_TEST_FL_FAILED;
1988
Jacob Kellerdfcc4612012-11-08 07:07:08 +00001989 /* Offline tests aren't run; pass by default */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001990 data[0] = 0;
1991 data[1] = 0;
1992 data[2] = 0;
1993 data[3] = 0;
1994
1995 clear_bit(__IXGBE_TESTING, &adapter->state);
1996 }
Jacob Kellerdfcc4612012-11-08 07:07:08 +00001997
Greg Rosee7d481a2010-03-25 17:06:48 +00001998skip_ol_tests:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001999 msleep_interruptible(4 * 1000);
2000}
Auke Kok9a799d72007-09-15 14:07:45 -07002001
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002002static int ixgbe_wol_exclusion(struct ixgbe_adapter *adapter,
2003 struct ethtool_wolinfo *wol)
2004{
2005 struct ixgbe_hw *hw = &adapter->hw;
Jacob Keller8e2813f2012-04-21 06:05:40 +00002006 int retval = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002007
Jacob Keller8e2813f2012-04-21 06:05:40 +00002008 /* WOL not supported for all devices */
2009 if (!ixgbe_wol_supported(adapter, hw->device_id,
2010 hw->subsystem_device_id)) {
2011 retval = 1;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002012 wol->supported = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002013 }
2014
2015 return retval;
2016}
2017
Auke Kok9a799d72007-09-15 14:07:45 -07002018static void ixgbe_get_wol(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002019 struct ethtool_wolinfo *wol)
Auke Kok9a799d72007-09-15 14:07:45 -07002020{
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002021 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2022
2023 wol->supported = WAKE_UCAST | WAKE_MCAST |
2024 WAKE_BCAST | WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07002025 wol->wolopts = 0;
2026
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002027 if (ixgbe_wol_exclusion(adapter, wol) ||
2028 !device_can_wakeup(&adapter->pdev->dev))
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002029 return;
2030
2031 if (adapter->wol & IXGBE_WUFC_EX)
2032 wol->wolopts |= WAKE_UCAST;
2033 if (adapter->wol & IXGBE_WUFC_MC)
2034 wol->wolopts |= WAKE_MCAST;
2035 if (adapter->wol & IXGBE_WUFC_BC)
2036 wol->wolopts |= WAKE_BCAST;
2037 if (adapter->wol & IXGBE_WUFC_MAG)
2038 wol->wolopts |= WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07002039}
2040
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002041static int ixgbe_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2042{
2043 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2044
2045 if (wol->wolopts & (WAKE_PHY | WAKE_ARP | WAKE_MAGICSECURE))
2046 return -EOPNOTSUPP;
2047
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002048 if (ixgbe_wol_exclusion(adapter, wol))
2049 return wol->wolopts ? -EOPNOTSUPP : 0;
2050
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002051 adapter->wol = 0;
2052
2053 if (wol->wolopts & WAKE_UCAST)
2054 adapter->wol |= IXGBE_WUFC_EX;
2055 if (wol->wolopts & WAKE_MCAST)
2056 adapter->wol |= IXGBE_WUFC_MC;
2057 if (wol->wolopts & WAKE_BCAST)
2058 adapter->wol |= IXGBE_WUFC_BC;
2059 if (wol->wolopts & WAKE_MAGIC)
2060 adapter->wol |= IXGBE_WUFC_MAG;
2061
2062 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
2063
2064 return 0;
2065}
2066
Auke Kok9a799d72007-09-15 14:07:45 -07002067static int ixgbe_nway_reset(struct net_device *netdev)
2068{
2069 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2070
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08002071 if (netif_running(netdev))
2072 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002073
2074 return 0;
2075}
2076
Emil Tantilov66e69612011-04-16 06:12:51 +00002077static int ixgbe_set_phys_id(struct net_device *netdev,
2078 enum ethtool_phys_id_state state)
Auke Kok9a799d72007-09-15 14:07:45 -07002079{
2080 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002081 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07002082
Emil Tantilov66e69612011-04-16 06:12:51 +00002083 switch (state) {
2084 case ETHTOOL_ID_ACTIVE:
2085 adapter->led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
2086 return 2;
Auke Kok9a799d72007-09-15 14:07:45 -07002087
Emil Tantilov66e69612011-04-16 06:12:51 +00002088 case ETHTOOL_ID_ON:
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002089 hw->mac.ops.led_on(hw, IXGBE_LED_ON);
Emil Tantilov66e69612011-04-16 06:12:51 +00002090 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002091
Emil Tantilov66e69612011-04-16 06:12:51 +00002092 case ETHTOOL_ID_OFF:
2093 hw->mac.ops.led_off(hw, IXGBE_LED_ON);
2094 break;
2095
2096 case ETHTOOL_ID_INACTIVE:
2097 /* Restore LED settings */
2098 IXGBE_WRITE_REG(&adapter->hw, IXGBE_LEDCTL, adapter->led_reg);
2099 break;
2100 }
Auke Kok9a799d72007-09-15 14:07:45 -07002101
2102 return 0;
2103}
2104
2105static int ixgbe_get_coalesce(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002106 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002107{
2108 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2109
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002110 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002111 if (adapter->rx_itr_setting <= 1)
2112 ec->rx_coalesce_usecs = adapter->rx_itr_setting;
2113 else
2114 ec->rx_coalesce_usecs = adapter->rx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002115
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002116 /* if in mixed tx/rx queues per vector mode, report only rx settings */
Alexander Duyck08c88332011-06-11 01:45:03 +00002117 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002118 return 0;
2119
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002120 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002121 if (adapter->tx_itr_setting <= 1)
2122 ec->tx_coalesce_usecs = adapter->tx_itr_setting;
2123 else
2124 ec->tx_coalesce_usecs = adapter->tx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002125
Auke Kok9a799d72007-09-15 14:07:45 -07002126 return 0;
2127}
2128
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002129/*
2130 * this function must be called before setting the new value of
2131 * rx_itr_setting
2132 */
Alexander Duyck567d2de2012-02-11 07:18:57 +00002133static bool ixgbe_update_rsc(struct ixgbe_adapter *adapter)
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002134{
2135 struct net_device *netdev = adapter->netdev;
2136
Alexander Duyck567d2de2012-02-11 07:18:57 +00002137 /* nothing to do if LRO or RSC are not enabled */
2138 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) ||
2139 !(netdev->features & NETIF_F_LRO))
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002140 return false;
2141
Alexander Duyck567d2de2012-02-11 07:18:57 +00002142 /* check the feature flag value and enable RSC if necessary */
2143 if (adapter->rx_itr_setting == 1 ||
2144 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
2145 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002146 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Alexander Duyck567d2de2012-02-11 07:18:57 +00002147 e_info(probe, "rx-usecs value high enough "
2148 "to re-enable RSC\n");
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002149 return true;
2150 }
Alexander Duyck567d2de2012-02-11 07:18:57 +00002151 /* if interrupt rate is too high then disable RSC */
2152 } else if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
2153 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
2154 e_info(probe, "rx-usecs set too low, disabling RSC\n");
2155 return true;
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002156 }
2157 return false;
2158}
2159
Auke Kok9a799d72007-09-15 14:07:45 -07002160static int ixgbe_set_coalesce(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002161 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002162{
2163 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Don Skidmore237057a2009-08-11 13:18:14 +00002164 struct ixgbe_q_vector *q_vector;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002165 int i;
Emil Tantilov67da0972013-01-25 06:19:20 +00002166 u16 tx_itr_param, rx_itr_param, tx_itr_prev;
Jesse Brandeburgef021192010-04-27 01:37:41 +00002167 bool need_reset = false;
Auke Kok9a799d72007-09-15 14:07:45 -07002168
Emil Tantilov67da0972013-01-25 06:19:20 +00002169 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count) {
2170 /* reject Tx specific changes in case of mixed RxTx vectors */
2171 if (ec->tx_coalesce_usecs)
2172 return -EINVAL;
2173 tx_itr_prev = adapter->rx_itr_setting;
2174 } else {
2175 tx_itr_prev = adapter->tx_itr_setting;
2176 }
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002177
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002178 if ((ec->rx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)) ||
2179 (ec->tx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)))
2180 return -EINVAL;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002181
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002182 if (ec->rx_coalesce_usecs > 1)
2183 adapter->rx_itr_setting = ec->rx_coalesce_usecs << 2;
2184 else
2185 adapter->rx_itr_setting = ec->rx_coalesce_usecs;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002186
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002187 if (adapter->rx_itr_setting == 1)
2188 rx_itr_param = IXGBE_20K_ITR;
2189 else
2190 rx_itr_param = adapter->rx_itr_setting;
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002191
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002192 if (ec->tx_coalesce_usecs > 1)
2193 adapter->tx_itr_setting = ec->tx_coalesce_usecs << 2;
2194 else
2195 adapter->tx_itr_setting = ec->tx_coalesce_usecs;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002196
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002197 if (adapter->tx_itr_setting == 1)
2198 tx_itr_param = IXGBE_10K_ITR;
2199 else
2200 tx_itr_param = adapter->tx_itr_setting;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002201
Emil Tantilov67da0972013-01-25 06:19:20 +00002202 /* mixed Rx/Tx */
2203 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
2204 adapter->tx_itr_setting = adapter->rx_itr_setting;
2205
2206#if IS_ENABLED(CONFIG_BQL)
2207 /* detect ITR changes that require update of TXDCTL.WTHRESH */
2208 if ((adapter->tx_itr_setting > 1) &&
2209 (adapter->tx_itr_setting < IXGBE_100K_ITR)) {
2210 if ((tx_itr_prev == 1) ||
2211 (tx_itr_prev > IXGBE_100K_ITR))
2212 need_reset = true;
2213 } else {
2214 if ((tx_itr_prev > 1) &&
2215 (tx_itr_prev < IXGBE_100K_ITR))
2216 need_reset = true;
2217 }
2218#endif
Alexander Duyck567d2de2012-02-11 07:18:57 +00002219 /* check the old value and enable RSC if necessary */
Emil Tantilov67da0972013-01-25 06:19:20 +00002220 need_reset |= ixgbe_update_rsc(adapter);
Alexander Duyck567d2de2012-02-11 07:18:57 +00002221
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002222 for (i = 0; i < adapter->num_q_vectors; i++) {
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002223 q_vector = adapter->q_vector[i];
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002224 if (q_vector->tx.count && !q_vector->rx.count)
2225 /* tx only */
2226 q_vector->itr = tx_itr_param;
2227 else
2228 /* rx only or mixed */
2229 q_vector->itr = rx_itr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002230 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002231 }
2232
Jesse Brandeburgef021192010-04-27 01:37:41 +00002233 /*
2234 * do reset here at the end to make sure EITR==0 case is handled
2235 * correctly w.r.t stopping tx, and changing TXDCTL.WTHRESH settings
2236 * also locks in RSC enable/disable which requires reset
2237 */
Emil Tantilovc988ee82011-05-13 02:22:45 +00002238 if (need_reset)
2239 ixgbe_do_reset(netdev);
Jesse Brandeburgef021192010-04-27 01:37:41 +00002240
Auke Kok9a799d72007-09-15 14:07:45 -07002241 return 0;
2242}
2243
Alexander Duyck3e053342011-05-11 07:18:47 +00002244static int ixgbe_get_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2245 struct ethtool_rxnfc *cmd)
2246{
2247 union ixgbe_atr_input *mask = &adapter->fdir_mask;
2248 struct ethtool_rx_flow_spec *fsp =
2249 (struct ethtool_rx_flow_spec *)&cmd->fs;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002250 struct hlist_node *node2;
Alexander Duyck3e053342011-05-11 07:18:47 +00002251 struct ixgbe_fdir_filter *rule = NULL;
2252
2253 /* report total rule count */
2254 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2255
Sasha Levinb67bfe02013-02-27 17:06:00 -08002256 hlist_for_each_entry_safe(rule, node2,
Alexander Duyck3e053342011-05-11 07:18:47 +00002257 &adapter->fdir_filter_list, fdir_node) {
2258 if (fsp->location <= rule->sw_idx)
2259 break;
2260 }
2261
2262 if (!rule || fsp->location != rule->sw_idx)
2263 return -EINVAL;
2264
2265 /* fill out the flow spec entry */
2266
2267 /* set flow type field */
2268 switch (rule->filter.formatted.flow_type) {
2269 case IXGBE_ATR_FLOW_TYPE_TCPV4:
2270 fsp->flow_type = TCP_V4_FLOW;
2271 break;
2272 case IXGBE_ATR_FLOW_TYPE_UDPV4:
2273 fsp->flow_type = UDP_V4_FLOW;
2274 break;
2275 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
2276 fsp->flow_type = SCTP_V4_FLOW;
2277 break;
2278 case IXGBE_ATR_FLOW_TYPE_IPV4:
2279 fsp->flow_type = IP_USER_FLOW;
2280 fsp->h_u.usr_ip4_spec.ip_ver = ETH_RX_NFC_IP4;
2281 fsp->h_u.usr_ip4_spec.proto = 0;
2282 fsp->m_u.usr_ip4_spec.proto = 0;
2283 break;
2284 default:
2285 return -EINVAL;
2286 }
2287
2288 fsp->h_u.tcp_ip4_spec.psrc = rule->filter.formatted.src_port;
2289 fsp->m_u.tcp_ip4_spec.psrc = mask->formatted.src_port;
2290 fsp->h_u.tcp_ip4_spec.pdst = rule->filter.formatted.dst_port;
2291 fsp->m_u.tcp_ip4_spec.pdst = mask->formatted.dst_port;
2292 fsp->h_u.tcp_ip4_spec.ip4src = rule->filter.formatted.src_ip[0];
2293 fsp->m_u.tcp_ip4_spec.ip4src = mask->formatted.src_ip[0];
2294 fsp->h_u.tcp_ip4_spec.ip4dst = rule->filter.formatted.dst_ip[0];
2295 fsp->m_u.tcp_ip4_spec.ip4dst = mask->formatted.dst_ip[0];
2296 fsp->h_ext.vlan_tci = rule->filter.formatted.vlan_id;
2297 fsp->m_ext.vlan_tci = mask->formatted.vlan_id;
2298 fsp->h_ext.vlan_etype = rule->filter.formatted.flex_bytes;
2299 fsp->m_ext.vlan_etype = mask->formatted.flex_bytes;
2300 fsp->h_ext.data[1] = htonl(rule->filter.formatted.vm_pool);
2301 fsp->m_ext.data[1] = htonl(mask->formatted.vm_pool);
2302 fsp->flow_type |= FLOW_EXT;
2303
2304 /* record action */
2305 if (rule->action == IXGBE_FDIR_DROP_QUEUE)
2306 fsp->ring_cookie = RX_CLS_FLOW_DISC;
2307 else
2308 fsp->ring_cookie = rule->action;
2309
2310 return 0;
2311}
2312
2313static int ixgbe_get_ethtool_fdir_all(struct ixgbe_adapter *adapter,
2314 struct ethtool_rxnfc *cmd,
2315 u32 *rule_locs)
2316{
Sasha Levinb67bfe02013-02-27 17:06:00 -08002317 struct hlist_node *node2;
Alexander Duyck3e053342011-05-11 07:18:47 +00002318 struct ixgbe_fdir_filter *rule;
2319 int cnt = 0;
2320
2321 /* report total rule count */
2322 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2323
Sasha Levinb67bfe02013-02-27 17:06:00 -08002324 hlist_for_each_entry_safe(rule, node2,
Alexander Duyck3e053342011-05-11 07:18:47 +00002325 &adapter->fdir_filter_list, fdir_node) {
2326 if (cnt == cmd->rule_cnt)
2327 return -EMSGSIZE;
2328 rule_locs[cnt] = rule->sw_idx;
2329 cnt++;
2330 }
2331
Ben Hutchings473e64e2011-09-06 13:52:47 +00002332 cmd->rule_cnt = cnt;
2333
Alexander Duyck3e053342011-05-11 07:18:47 +00002334 return 0;
2335}
2336
Alexander Duyckef6afc02012-02-08 07:51:53 +00002337static int ixgbe_get_rss_hash_opts(struct ixgbe_adapter *adapter,
2338 struct ethtool_rxnfc *cmd)
2339{
2340 cmd->data = 0;
2341
Alexander Duyckef6afc02012-02-08 07:51:53 +00002342 /* Report default options for RSS on ixgbe */
2343 switch (cmd->flow_type) {
2344 case TCP_V4_FLOW:
2345 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
2346 case UDP_V4_FLOW:
2347 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
2348 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
2349 case SCTP_V4_FLOW:
2350 case AH_ESP_V4_FLOW:
2351 case AH_V4_FLOW:
2352 case ESP_V4_FLOW:
2353 case IPV4_FLOW:
2354 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2355 break;
2356 case TCP_V6_FLOW:
2357 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
2358 case UDP_V6_FLOW:
2359 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2360 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
2361 case SCTP_V6_FLOW:
2362 case AH_ESP_V6_FLOW:
2363 case AH_V6_FLOW:
2364 case ESP_V6_FLOW:
2365 case IPV6_FLOW:
2366 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2367 break;
2368 default:
2369 return -EINVAL;
2370 }
2371
2372 return 0;
2373}
2374
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002375static int ixgbe_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
Ben Hutchings815c7db2011-09-06 13:49:12 +00002376 u32 *rule_locs)
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002377{
2378 struct ixgbe_adapter *adapter = netdev_priv(dev);
2379 int ret = -EOPNOTSUPP;
2380
2381 switch (cmd->cmd) {
2382 case ETHTOOL_GRXRINGS:
2383 cmd->data = adapter->num_rx_queues;
2384 ret = 0;
2385 break;
Alexander Duyck3e053342011-05-11 07:18:47 +00002386 case ETHTOOL_GRXCLSRLCNT:
2387 cmd->rule_cnt = adapter->fdir_filter_count;
2388 ret = 0;
2389 break;
2390 case ETHTOOL_GRXCLSRULE:
2391 ret = ixgbe_get_ethtool_fdir_entry(adapter, cmd);
2392 break;
2393 case ETHTOOL_GRXCLSRLALL:
Ben Hutchings815c7db2011-09-06 13:49:12 +00002394 ret = ixgbe_get_ethtool_fdir_all(adapter, cmd, rule_locs);
Alexander Duyck3e053342011-05-11 07:18:47 +00002395 break;
Alexander Duyckef6afc02012-02-08 07:51:53 +00002396 case ETHTOOL_GRXFH:
2397 ret = ixgbe_get_rss_hash_opts(adapter, cmd);
2398 break;
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002399 default:
2400 break;
2401 }
2402
2403 return ret;
2404}
2405
Alexander Duycke4911d52011-05-11 07:18:52 +00002406static int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2407 struct ixgbe_fdir_filter *input,
2408 u16 sw_idx)
2409{
2410 struct ixgbe_hw *hw = &adapter->hw;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002411 struct hlist_node *node2;
2412 struct ixgbe_fdir_filter *rule, *parent;
Alexander Duycke4911d52011-05-11 07:18:52 +00002413 int err = -EINVAL;
2414
2415 parent = NULL;
2416 rule = NULL;
2417
Sasha Levinb67bfe02013-02-27 17:06:00 -08002418 hlist_for_each_entry_safe(rule, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00002419 &adapter->fdir_filter_list, fdir_node) {
2420 /* hash found, or no matching entry */
2421 if (rule->sw_idx >= sw_idx)
2422 break;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002423 parent = rule;
Alexander Duycke4911d52011-05-11 07:18:52 +00002424 }
2425
2426 /* if there is an old rule occupying our place remove it */
2427 if (rule && (rule->sw_idx == sw_idx)) {
2428 if (!input || (rule->filter.formatted.bkt_hash !=
2429 input->filter.formatted.bkt_hash)) {
2430 err = ixgbe_fdir_erase_perfect_filter_82599(hw,
2431 &rule->filter,
2432 sw_idx);
2433 }
2434
2435 hlist_del(&rule->fdir_node);
2436 kfree(rule);
2437 adapter->fdir_filter_count--;
2438 }
2439
2440 /*
2441 * If no input this was a delete, err should be 0 if a rule was
2442 * successfully found and removed from the list else -EINVAL
2443 */
2444 if (!input)
2445 return err;
2446
2447 /* initialize node and set software index */
2448 INIT_HLIST_NODE(&input->fdir_node);
2449
2450 /* add filter to the list */
2451 if (parent)
Sasha Levinb67bfe02013-02-27 17:06:00 -08002452 hlist_add_after(&parent->fdir_node, &input->fdir_node);
Alexander Duycke4911d52011-05-11 07:18:52 +00002453 else
2454 hlist_add_head(&input->fdir_node,
2455 &adapter->fdir_filter_list);
2456
2457 /* update counts */
2458 adapter->fdir_filter_count++;
2459
2460 return 0;
2461}
2462
2463static int ixgbe_flowspec_to_flow_type(struct ethtool_rx_flow_spec *fsp,
2464 u8 *flow_type)
2465{
2466 switch (fsp->flow_type & ~FLOW_EXT) {
2467 case TCP_V4_FLOW:
2468 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2469 break;
2470 case UDP_V4_FLOW:
2471 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2472 break;
2473 case SCTP_V4_FLOW:
2474 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2475 break;
2476 case IP_USER_FLOW:
2477 switch (fsp->h_u.usr_ip4_spec.proto) {
2478 case IPPROTO_TCP:
2479 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2480 break;
2481 case IPPROTO_UDP:
2482 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2483 break;
2484 case IPPROTO_SCTP:
2485 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2486 break;
2487 case 0:
2488 if (!fsp->m_u.usr_ip4_spec.proto) {
2489 *flow_type = IXGBE_ATR_FLOW_TYPE_IPV4;
2490 break;
2491 }
2492 default:
2493 return 0;
2494 }
2495 break;
2496 default:
2497 return 0;
2498 }
2499
2500 return 1;
2501}
2502
2503static int ixgbe_add_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2504 struct ethtool_rxnfc *cmd)
2505{
2506 struct ethtool_rx_flow_spec *fsp =
2507 (struct ethtool_rx_flow_spec *)&cmd->fs;
2508 struct ixgbe_hw *hw = &adapter->hw;
2509 struct ixgbe_fdir_filter *input;
2510 union ixgbe_atr_input mask;
2511 int err;
2512
2513 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
2514 return -EOPNOTSUPP;
2515
2516 /*
2517 * Don't allow programming if the action is a queue greater than
2518 * the number of online Rx queues.
2519 */
2520 if ((fsp->ring_cookie != RX_CLS_FLOW_DISC) &&
2521 (fsp->ring_cookie >= adapter->num_rx_queues))
2522 return -EINVAL;
2523
2524 /* Don't allow indexes to exist outside of available space */
2525 if (fsp->location >= ((1024 << adapter->fdir_pballoc) - 2)) {
2526 e_err(drv, "Location out of range\n");
2527 return -EINVAL;
2528 }
2529
2530 input = kzalloc(sizeof(*input), GFP_ATOMIC);
2531 if (!input)
2532 return -ENOMEM;
2533
2534 memset(&mask, 0, sizeof(union ixgbe_atr_input));
2535
2536 /* set SW index */
2537 input->sw_idx = fsp->location;
2538
2539 /* record flow type */
2540 if (!ixgbe_flowspec_to_flow_type(fsp,
2541 &input->filter.formatted.flow_type)) {
2542 e_err(drv, "Unrecognized flow type\n");
2543 goto err_out;
2544 }
2545
2546 mask.formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
2547 IXGBE_ATR_L4TYPE_MASK;
2548
2549 if (input->filter.formatted.flow_type == IXGBE_ATR_FLOW_TYPE_IPV4)
2550 mask.formatted.flow_type &= IXGBE_ATR_L4TYPE_IPV6_MASK;
2551
2552 /* Copy input into formatted structures */
2553 input->filter.formatted.src_ip[0] = fsp->h_u.tcp_ip4_spec.ip4src;
2554 mask.formatted.src_ip[0] = fsp->m_u.tcp_ip4_spec.ip4src;
2555 input->filter.formatted.dst_ip[0] = fsp->h_u.tcp_ip4_spec.ip4dst;
2556 mask.formatted.dst_ip[0] = fsp->m_u.tcp_ip4_spec.ip4dst;
2557 input->filter.formatted.src_port = fsp->h_u.tcp_ip4_spec.psrc;
2558 mask.formatted.src_port = fsp->m_u.tcp_ip4_spec.psrc;
2559 input->filter.formatted.dst_port = fsp->h_u.tcp_ip4_spec.pdst;
2560 mask.formatted.dst_port = fsp->m_u.tcp_ip4_spec.pdst;
2561
2562 if (fsp->flow_type & FLOW_EXT) {
2563 input->filter.formatted.vm_pool =
2564 (unsigned char)ntohl(fsp->h_ext.data[1]);
2565 mask.formatted.vm_pool =
2566 (unsigned char)ntohl(fsp->m_ext.data[1]);
2567 input->filter.formatted.vlan_id = fsp->h_ext.vlan_tci;
2568 mask.formatted.vlan_id = fsp->m_ext.vlan_tci;
2569 input->filter.formatted.flex_bytes =
2570 fsp->h_ext.vlan_etype;
2571 mask.formatted.flex_bytes = fsp->m_ext.vlan_etype;
2572 }
2573
2574 /* determine if we need to drop or route the packet */
2575 if (fsp->ring_cookie == RX_CLS_FLOW_DISC)
2576 input->action = IXGBE_FDIR_DROP_QUEUE;
2577 else
2578 input->action = fsp->ring_cookie;
2579
2580 spin_lock(&adapter->fdir_perfect_lock);
2581
2582 if (hlist_empty(&adapter->fdir_filter_list)) {
2583 /* save mask and program input mask into HW */
2584 memcpy(&adapter->fdir_mask, &mask, sizeof(mask));
2585 err = ixgbe_fdir_set_input_mask_82599(hw, &mask);
2586 if (err) {
2587 e_err(drv, "Error writing mask\n");
2588 goto err_out_w_lock;
2589 }
2590 } else if (memcmp(&adapter->fdir_mask, &mask, sizeof(mask))) {
2591 e_err(drv, "Only one mask supported per port\n");
2592 goto err_out_w_lock;
2593 }
2594
2595 /* apply mask and compute/store hash */
2596 ixgbe_atr_compute_perfect_hash_82599(&input->filter, &mask);
2597
2598 /* program filters to filter memory */
2599 err = ixgbe_fdir_write_perfect_filter_82599(hw,
2600 &input->filter, input->sw_idx,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00002601 (input->action == IXGBE_FDIR_DROP_QUEUE) ?
2602 IXGBE_FDIR_DROP_QUEUE :
Alexander Duycke4911d52011-05-11 07:18:52 +00002603 adapter->rx_ring[input->action]->reg_idx);
2604 if (err)
2605 goto err_out_w_lock;
2606
2607 ixgbe_update_ethtool_fdir_entry(adapter, input, input->sw_idx);
2608
2609 spin_unlock(&adapter->fdir_perfect_lock);
2610
2611 return err;
2612err_out_w_lock:
2613 spin_unlock(&adapter->fdir_perfect_lock);
2614err_out:
2615 kfree(input);
2616 return -EINVAL;
2617}
2618
2619static int ixgbe_del_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2620 struct ethtool_rxnfc *cmd)
2621{
2622 struct ethtool_rx_flow_spec *fsp =
2623 (struct ethtool_rx_flow_spec *)&cmd->fs;
2624 int err;
2625
2626 spin_lock(&adapter->fdir_perfect_lock);
2627 err = ixgbe_update_ethtool_fdir_entry(adapter, NULL, fsp->location);
2628 spin_unlock(&adapter->fdir_perfect_lock);
2629
2630 return err;
2631}
2632
Alexander Duyckef6afc02012-02-08 07:51:53 +00002633#define UDP_RSS_FLAGS (IXGBE_FLAG2_RSS_FIELD_IPV4_UDP | \
2634 IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2635static int ixgbe_set_rss_hash_opt(struct ixgbe_adapter *adapter,
2636 struct ethtool_rxnfc *nfc)
2637{
2638 u32 flags2 = adapter->flags2;
2639
2640 /*
2641 * RSS does not support anything other than hashing
2642 * to queues on src and dst IPs and ports
2643 */
2644 if (nfc->data & ~(RXH_IP_SRC | RXH_IP_DST |
2645 RXH_L4_B_0_1 | RXH_L4_B_2_3))
2646 return -EINVAL;
2647
2648 switch (nfc->flow_type) {
2649 case TCP_V4_FLOW:
2650 case TCP_V6_FLOW:
2651 if (!(nfc->data & RXH_IP_SRC) ||
2652 !(nfc->data & RXH_IP_DST) ||
2653 !(nfc->data & RXH_L4_B_0_1) ||
2654 !(nfc->data & RXH_L4_B_2_3))
2655 return -EINVAL;
2656 break;
2657 case UDP_V4_FLOW:
2658 if (!(nfc->data & RXH_IP_SRC) ||
2659 !(nfc->data & RXH_IP_DST))
2660 return -EINVAL;
2661 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2662 case 0:
2663 flags2 &= ~IXGBE_FLAG2_RSS_FIELD_IPV4_UDP;
2664 break;
2665 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2666 flags2 |= IXGBE_FLAG2_RSS_FIELD_IPV4_UDP;
2667 break;
2668 default:
2669 return -EINVAL;
2670 }
2671 break;
2672 case UDP_V6_FLOW:
2673 if (!(nfc->data & RXH_IP_SRC) ||
2674 !(nfc->data & RXH_IP_DST))
2675 return -EINVAL;
2676 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2677 case 0:
2678 flags2 &= ~IXGBE_FLAG2_RSS_FIELD_IPV6_UDP;
2679 break;
2680 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2681 flags2 |= IXGBE_FLAG2_RSS_FIELD_IPV6_UDP;
2682 break;
2683 default:
2684 return -EINVAL;
2685 }
2686 break;
2687 case AH_ESP_V4_FLOW:
2688 case AH_V4_FLOW:
2689 case ESP_V4_FLOW:
2690 case SCTP_V4_FLOW:
2691 case AH_ESP_V6_FLOW:
2692 case AH_V6_FLOW:
2693 case ESP_V6_FLOW:
2694 case SCTP_V6_FLOW:
2695 if (!(nfc->data & RXH_IP_SRC) ||
2696 !(nfc->data & RXH_IP_DST) ||
2697 (nfc->data & RXH_L4_B_0_1) ||
2698 (nfc->data & RXH_L4_B_2_3))
2699 return -EINVAL;
2700 break;
2701 default:
2702 return -EINVAL;
2703 }
2704
2705 /* if we changed something we need to update flags */
2706 if (flags2 != adapter->flags2) {
2707 struct ixgbe_hw *hw = &adapter->hw;
2708 u32 mrqc = IXGBE_READ_REG(hw, IXGBE_MRQC);
2709
2710 if ((flags2 & UDP_RSS_FLAGS) &&
2711 !(adapter->flags2 & UDP_RSS_FLAGS))
2712 e_warn(drv, "enabling UDP RSS: fragmented packets"
2713 " may arrive out of order to the stack above\n");
2714
2715 adapter->flags2 = flags2;
2716
2717 /* Perform hash on these packet types */
2718 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2719 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2720 | IXGBE_MRQC_RSS_FIELD_IPV6
2721 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2722
2723 mrqc &= ~(IXGBE_MRQC_RSS_FIELD_IPV4_UDP |
2724 IXGBE_MRQC_RSS_FIELD_IPV6_UDP);
2725
2726 if (flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
2727 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
2728
2729 if (flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2730 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
2731
2732 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
2733 }
2734
2735 return 0;
2736}
2737
Alexander Duycke4911d52011-05-11 07:18:52 +00002738static int ixgbe_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
2739{
2740 struct ixgbe_adapter *adapter = netdev_priv(dev);
2741 int ret = -EOPNOTSUPP;
2742
2743 switch (cmd->cmd) {
2744 case ETHTOOL_SRXCLSRLINS:
2745 ret = ixgbe_add_ethtool_fdir_entry(adapter, cmd);
2746 break;
2747 case ETHTOOL_SRXCLSRLDEL:
2748 ret = ixgbe_del_ethtool_fdir_entry(adapter, cmd);
2749 break;
Alexander Duyckef6afc02012-02-08 07:51:53 +00002750 case ETHTOOL_SRXFH:
2751 ret = ixgbe_set_rss_hash_opt(adapter, cmd);
2752 break;
Alexander Duycke4911d52011-05-11 07:18:52 +00002753 default:
2754 break;
2755 }
2756
2757 return ret;
2758}
2759
Jacob Kellere3aac882012-05-04 02:56:12 +00002760static int ixgbe_get_ts_info(struct net_device *dev,
2761 struct ethtool_ts_info *info)
2762{
2763 struct ixgbe_adapter *adapter = netdev_priv(dev);
2764
2765 switch (adapter->hw.mac.type) {
Jacob Kellere3aac882012-05-04 02:56:12 +00002766 case ixgbe_mac_X540:
2767 case ixgbe_mac_82599EB:
2768 info->so_timestamping =
Jacob Keller50f8d352012-10-31 22:30:54 +00002769 SOF_TIMESTAMPING_TX_SOFTWARE |
2770 SOF_TIMESTAMPING_RX_SOFTWARE |
2771 SOF_TIMESTAMPING_SOFTWARE |
Jacob Kellere3aac882012-05-04 02:56:12 +00002772 SOF_TIMESTAMPING_TX_HARDWARE |
2773 SOF_TIMESTAMPING_RX_HARDWARE |
2774 SOF_TIMESTAMPING_RAW_HARDWARE;
2775
2776 if (adapter->ptp_clock)
2777 info->phc_index = ptp_clock_index(adapter->ptp_clock);
2778 else
2779 info->phc_index = -1;
2780
2781 info->tx_types =
2782 (1 << HWTSTAMP_TX_OFF) |
2783 (1 << HWTSTAMP_TX_ON);
2784
2785 info->rx_filters =
2786 (1 << HWTSTAMP_FILTER_NONE) |
2787 (1 << HWTSTAMP_FILTER_PTP_V1_L4_SYNC) |
2788 (1 << HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ) |
Jacob Kelleraeb82642012-11-15 01:10:37 +00002789 (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
2790 (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
2791 (1 << HWTSTAMP_FILTER_PTP_V2_SYNC) |
2792 (1 << HWTSTAMP_FILTER_PTP_V2_L2_SYNC) |
2793 (1 << HWTSTAMP_FILTER_PTP_V2_L4_SYNC) |
2794 (1 << HWTSTAMP_FILTER_PTP_V2_DELAY_REQ) |
2795 (1 << HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ) |
2796 (1 << HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ) |
Jacob Keller1cc92eb2012-09-21 07:23:20 +00002797 (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
Jacob Kellere3aac882012-05-04 02:56:12 +00002798 break;
Jacob Kellere3aac882012-05-04 02:56:12 +00002799 default:
2800 return ethtool_op_get_ts_info(dev, info);
2801 break;
2802 }
2803 return 0;
2804}
2805
Alexander Duyck5348c9d2013-01-12 06:33:52 +00002806static unsigned int ixgbe_max_channels(struct ixgbe_adapter *adapter)
2807{
2808 unsigned int max_combined;
2809 u8 tcs = netdev_get_num_tc(adapter->netdev);
2810
2811 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
2812 /* We only support one q_vector without MSI-X */
2813 max_combined = 1;
2814 } else if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
2815 /* SR-IOV currently only allows one queue on the PF */
2816 max_combined = 1;
2817 } else if (tcs > 1) {
2818 /* For DCB report channels per traffic class */
2819 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
2820 /* 8 TC w/ 4 queues per TC */
2821 max_combined = 4;
2822 } else if (tcs > 4) {
2823 /* 8 TC w/ 8 queues per TC */
2824 max_combined = 8;
2825 } else {
2826 /* 4 TC w/ 16 queues per TC */
2827 max_combined = 16;
2828 }
2829 } else if (adapter->atr_sample_rate) {
2830 /* support up to 64 queues with ATR */
2831 max_combined = IXGBE_MAX_FDIR_INDICES;
2832 } else {
2833 /* support up to 16 queues with RSS */
2834 max_combined = IXGBE_MAX_RSS_INDICES;
2835 }
2836
2837 return max_combined;
2838}
2839
2840static void ixgbe_get_channels(struct net_device *dev,
2841 struct ethtool_channels *ch)
2842{
2843 struct ixgbe_adapter *adapter = netdev_priv(dev);
2844
2845 /* report maximum channels */
2846 ch->max_combined = ixgbe_max_channels(adapter);
2847
2848 /* report info for other vector */
2849 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2850 ch->max_other = NON_Q_VECTORS;
2851 ch->other_count = NON_Q_VECTORS;
2852 }
2853
2854 /* record RSS queues */
2855 ch->combined_count = adapter->ring_feature[RING_F_RSS].indices;
2856
2857 /* nothing else to report if RSS is disabled */
2858 if (ch->combined_count == 1)
2859 return;
2860
2861 /* we do not support ATR queueing if SR-IOV is enabled */
2862 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
2863 return;
2864
2865 /* same thing goes for being DCB enabled */
2866 if (netdev_get_num_tc(dev) > 1)
2867 return;
2868
2869 /* if ATR is disabled we can exit */
2870 if (!adapter->atr_sample_rate)
2871 return;
2872
2873 /* report flow director queues as maximum channels */
2874 ch->combined_count = adapter->ring_feature[RING_F_FDIR].indices;
2875}
2876
Alexander Duyck4c696ca2013-01-17 08:39:33 +00002877static int ixgbe_set_channels(struct net_device *dev,
2878 struct ethtool_channels *ch)
2879{
2880 struct ixgbe_adapter *adapter = netdev_priv(dev);
2881 unsigned int count = ch->combined_count;
2882
2883 /* verify they are not requesting separate vectors */
2884 if (!count || ch->rx_count || ch->tx_count)
2885 return -EINVAL;
2886
2887 /* verify other_count has not changed */
2888 if (ch->other_count != NON_Q_VECTORS)
2889 return -EINVAL;
2890
2891 /* verify the number of channels does not exceed hardware limits */
2892 if (count > ixgbe_max_channels(adapter))
2893 return -EINVAL;
2894
2895 /* update feature limits from largest to smallest supported values */
2896 adapter->ring_feature[RING_F_FDIR].limit = count;
2897
2898 /* cap RSS limit at 16 */
2899 if (count > IXGBE_MAX_RSS_INDICES)
2900 count = IXGBE_MAX_RSS_INDICES;
2901 adapter->ring_feature[RING_F_RSS].limit = count;
2902
2903#ifdef IXGBE_FCOE
2904 /* cap FCoE limit at 8 */
2905 if (count > IXGBE_FCRETA_SIZE)
2906 count = IXGBE_FCRETA_SIZE;
2907 adapter->ring_feature[RING_F_FCOE].limit = count;
2908
2909#endif
2910 /* use setup TC to update any traffic class queue mapping */
2911 return ixgbe_setup_tc(dev, netdev_get_num_tc(dev));
2912}
2913
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00002914static int ixgbe_get_module_info(struct net_device *dev,
2915 struct ethtool_modinfo *modinfo)
2916{
2917 struct ixgbe_adapter *adapter = netdev_priv(dev);
2918 struct ixgbe_hw *hw = &adapter->hw;
2919 u32 status;
2920 u8 sff8472_rev, addr_mode;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00002921 bool page_swap = false;
2922
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00002923 /* Check whether we support SFF-8472 or not */
2924 status = hw->phy.ops.read_i2c_eeprom(hw,
2925 IXGBE_SFF_SFF_8472_COMP,
2926 &sff8472_rev);
Emil Tantilova4b6fc62013-05-29 06:23:10 +00002927 if (status != 0)
2928 return -EIO;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00002929
2930 /* addressing mode is not supported */
2931 status = hw->phy.ops.read_i2c_eeprom(hw,
2932 IXGBE_SFF_SFF_8472_SWAP,
2933 &addr_mode);
Emil Tantilova4b6fc62013-05-29 06:23:10 +00002934 if (status != 0)
2935 return -EIO;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00002936
2937 if (addr_mode & IXGBE_SFF_ADDRESSING_MODE) {
2938 e_err(drv, "Address change required to access page 0xA2, but not supported. Please report the module type to the driver maintainers.\n");
2939 page_swap = true;
2940 }
2941
2942 if (sff8472_rev == IXGBE_SFF_SFF_8472_UNSUP || page_swap) {
2943 /* We have a SFP, but it does not support SFF-8472 */
2944 modinfo->type = ETH_MODULE_SFF_8079;
2945 modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
2946 } else {
2947 /* We have a SFP which supports a revision of SFF-8472. */
2948 modinfo->type = ETH_MODULE_SFF_8472;
2949 modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
2950 }
2951
Emil Tantilova4b6fc62013-05-29 06:23:10 +00002952 return 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00002953}
2954
2955static int ixgbe_get_module_eeprom(struct net_device *dev,
2956 struct ethtool_eeprom *ee,
2957 u8 *data)
2958{
2959 struct ixgbe_adapter *adapter = netdev_priv(dev);
2960 struct ixgbe_hw *hw = &adapter->hw;
2961 u32 status = IXGBE_ERR_PHY_ADDR_INVALID;
2962 u8 databyte = 0xFF;
2963 int i = 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00002964
Emil Tantilova4b6fc62013-05-29 06:23:10 +00002965 if (ee->len == 0)
2966 return -EINVAL;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00002967
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00002968 for (i = ee->offset; i < ee->offset + ee->len; i++) {
Emil Tantilova4b6fc62013-05-29 06:23:10 +00002969 /* I2C reads can take long time */
2970 if (test_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
2971 return -EBUSY;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00002972
Emil Tantilova4b6fc62013-05-29 06:23:10 +00002973 if (i < ETH_MODULE_SFF_8079_LEN)
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00002974 status = hw->phy.ops.read_i2c_eeprom(hw, i, &databyte);
Emil Tantilova4b6fc62013-05-29 06:23:10 +00002975 else
2976 status = hw->phy.ops.read_i2c_sff8472(hw, i, &databyte);
2977
2978 if (status != 0)
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00002979 return -EIO;
Emil Tantilova4b6fc62013-05-29 06:23:10 +00002980
2981 data[i - ee->offset] = databyte;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00002982 }
2983
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00002984 return 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00002985}
2986
Jesse Brandeburgb9804972008-09-11 20:00:29 -07002987static const struct ethtool_ops ixgbe_ethtool_ops = {
Auke Kok9a799d72007-09-15 14:07:45 -07002988 .get_settings = ixgbe_get_settings,
2989 .set_settings = ixgbe_set_settings,
2990 .get_drvinfo = ixgbe_get_drvinfo,
2991 .get_regs_len = ixgbe_get_regs_len,
2992 .get_regs = ixgbe_get_regs,
2993 .get_wol = ixgbe_get_wol,
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002994 .set_wol = ixgbe_set_wol,
Auke Kok9a799d72007-09-15 14:07:45 -07002995 .nway_reset = ixgbe_nway_reset,
2996 .get_link = ethtool_op_get_link,
2997 .get_eeprom_len = ixgbe_get_eeprom_len,
2998 .get_eeprom = ixgbe_get_eeprom,
Emil Tantilov2fa5eef2011-10-06 08:57:04 +00002999 .set_eeprom = ixgbe_set_eeprom,
Auke Kok9a799d72007-09-15 14:07:45 -07003000 .get_ringparam = ixgbe_get_ringparam,
3001 .set_ringparam = ixgbe_set_ringparam,
3002 .get_pauseparam = ixgbe_get_pauseparam,
3003 .set_pauseparam = ixgbe_set_pauseparam,
Auke Kok9a799d72007-09-15 14:07:45 -07003004 .get_msglevel = ixgbe_get_msglevel,
3005 .set_msglevel = ixgbe_set_msglevel,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003006 .self_test = ixgbe_diag_test,
Auke Kok9a799d72007-09-15 14:07:45 -07003007 .get_strings = ixgbe_get_strings,
Emil Tantilov66e69612011-04-16 06:12:51 +00003008 .set_phys_id = ixgbe_set_phys_id,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07003009 .get_sset_count = ixgbe_get_sset_count,
Auke Kok9a799d72007-09-15 14:07:45 -07003010 .get_ethtool_stats = ixgbe_get_ethtool_stats,
3011 .get_coalesce = ixgbe_get_coalesce,
3012 .set_coalesce = ixgbe_set_coalesce,
Alexander Duyck91cd94b2011-05-11 07:18:41 +00003013 .get_rxnfc = ixgbe_get_rxnfc,
Alexander Duycke4911d52011-05-11 07:18:52 +00003014 .set_rxnfc = ixgbe_set_rxnfc,
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003015 .get_channels = ixgbe_get_channels,
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003016 .set_channels = ixgbe_set_channels,
Jacob Kellere3aac882012-05-04 02:56:12 +00003017 .get_ts_info = ixgbe_get_ts_info,
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003018 .get_module_info = ixgbe_get_module_info,
3019 .get_module_eeprom = ixgbe_get_module_eeprom,
Auke Kok9a799d72007-09-15 14:07:45 -07003020};
3021
3022void ixgbe_set_ethtool_ops(struct net_device *netdev)
3023{
3024 SET_ETHTOOL_OPS(netdev, &ixgbe_ethtool_ops);
3025}