blob: b1f53eda8e3fe5674439b9dcdbc2671d0aba006b [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore94971822012-01-06 03:24:16 +00004 Copyright(c) 1999 - 2012 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070036#include <linux/ip.h>
37#include <linux/tcp.h>
Alexander Duyck897ab152011-05-27 05:31:47 +000038#include <linux/sctp.h>
Lucy Liu60127862009-07-22 14:07:33 +000039#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070042#include <net/checksum.h>
43#include <net/ip6_checksum.h>
44#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000045#include <linux/if.h>
Auke Kok9a799d72007-09-15 14:07:45 -070046#include <linux/if_vlan.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040047#include <linux/prefetch.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000048#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070049
50#include "ixgbe.h"
51#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000052#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000053#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070054
55char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070056static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000057 "Intel(R) 10 Gigabit PCI Express Network Driver";
Neerav Parikhea818752012-01-04 20:23:40 +000058char ixgbe_default_device_descr[] =
59 "Intel(R) 10 Gigabit Network Connection";
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000060#define MAJ 3
Don Skidmore19d478b2011-10-07 03:53:51 +000061#define MIN 6
62#define BUILD 7
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000063#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
Don Skidmorea38a1042011-05-20 03:05:14 +000064 __stringify(BUILD) "-k"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070065const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000066static const char ixgbe_copyright[] =
Don Skidmore94971822012-01-06 03:24:16 +000067 "Copyright (c) 1999-2012 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070068
69static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070070 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000071 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e12010-11-16 19:27:16 -080072 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070073};
74
75/* ixgbe_pci_tbl - PCI Device ID Table
76 *
77 * Wildcard entries (PCI_ANY_ID) should come last
78 * Last entry must be all 0s
79 *
80 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
81 * Class, Class Mask, private data (not used) }
82 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000083static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Alexander Duyck54239c62011-07-15 03:06:06 +000084 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
85 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
86 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
87 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
88 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
108 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
Emil Tantilov7d145282011-09-08 08:30:14 +0000110 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
Emil Tantilov9e791e42011-11-04 06:43:29 +0000111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
Auke Kok9a799d72007-09-15 14:07:45 -0700112 /* required last entry */
113 {0, }
114};
115MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
116
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400117#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800118static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000119 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800120static struct notifier_block dca_notifier = {
121 .notifier_call = ixgbe_notify_dca,
122 .next = NULL,
123 .priority = 0
124};
125#endif
126
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000127#ifdef CONFIG_PCI_IOV
128static unsigned int max_vfs;
129module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000130MODULE_PARM_DESC(max_vfs,
131 "Maximum number of virtual functions to allocate per physical function");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000132#endif /* CONFIG_PCI_IOV */
133
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +0000134static unsigned int allow_unsupported_sfp;
135module_param(allow_unsupported_sfp, uint, 0);
136MODULE_PARM_DESC(allow_unsupported_sfp,
137 "Allow unsupported and untested SFP+ modules on 82599-based adapters");
138
Auke Kok9a799d72007-09-15 14:07:45 -0700139MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
140MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
141MODULE_LICENSE("GPL");
142MODULE_VERSION(DRV_VERSION);
143
144#define DEFAULT_DEBUG_LEVEL_SHIFT 3
145
Alexander Duyck70864002011-04-27 09:13:56 +0000146static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
147{
148 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
149 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
150 schedule_work(&adapter->service_task);
151}
152
153static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
154{
155 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
156
Stephen Hemminger52f33af2011-12-22 16:34:52 +0000157 /* flush memory to make sure state is correct before next watchdog */
Alexander Duyck70864002011-04-27 09:13:56 +0000158 smp_mb__before_clear_bit();
159 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
160}
161
Taku Izumidcd79ae2010-04-27 14:39:53 +0000162struct ixgbe_reg_info {
163 u32 ofs;
164 char *name;
165};
166
167static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
168
169 /* General Registers */
170 {IXGBE_CTRL, "CTRL"},
171 {IXGBE_STATUS, "STATUS"},
172 {IXGBE_CTRL_EXT, "CTRL_EXT"},
173
174 /* Interrupt Registers */
175 {IXGBE_EICR, "EICR"},
176
177 /* RX Registers */
178 {IXGBE_SRRCTL(0), "SRRCTL"},
179 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
180 {IXGBE_RDLEN(0), "RDLEN"},
181 {IXGBE_RDH(0), "RDH"},
182 {IXGBE_RDT(0), "RDT"},
183 {IXGBE_RXDCTL(0), "RXDCTL"},
184 {IXGBE_RDBAL(0), "RDBAL"},
185 {IXGBE_RDBAH(0), "RDBAH"},
186
187 /* TX Registers */
188 {IXGBE_TDBAL(0), "TDBAL"},
189 {IXGBE_TDBAH(0), "TDBAH"},
190 {IXGBE_TDLEN(0), "TDLEN"},
191 {IXGBE_TDH(0), "TDH"},
192 {IXGBE_TDT(0), "TDT"},
193 {IXGBE_TXDCTL(0), "TXDCTL"},
194
195 /* List Terminator */
196 {}
197};
198
199
200/*
201 * ixgbe_regdump - register printout routine
202 */
203static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
204{
205 int i = 0, j = 0;
206 char rname[16];
207 u32 regs[64];
208
209 switch (reginfo->ofs) {
210 case IXGBE_SRRCTL(0):
211 for (i = 0; i < 64; i++)
212 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
213 break;
214 case IXGBE_DCA_RXCTRL(0):
215 for (i = 0; i < 64; i++)
216 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
217 break;
218 case IXGBE_RDLEN(0):
219 for (i = 0; i < 64; i++)
220 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
221 break;
222 case IXGBE_RDH(0):
223 for (i = 0; i < 64; i++)
224 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
225 break;
226 case IXGBE_RDT(0):
227 for (i = 0; i < 64; i++)
228 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
229 break;
230 case IXGBE_RXDCTL(0):
231 for (i = 0; i < 64; i++)
232 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
233 break;
234 case IXGBE_RDBAL(0):
235 for (i = 0; i < 64; i++)
236 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
237 break;
238 case IXGBE_RDBAH(0):
239 for (i = 0; i < 64; i++)
240 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
241 break;
242 case IXGBE_TDBAL(0):
243 for (i = 0; i < 64; i++)
244 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
245 break;
246 case IXGBE_TDBAH(0):
247 for (i = 0; i < 64; i++)
248 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
249 break;
250 case IXGBE_TDLEN(0):
251 for (i = 0; i < 64; i++)
252 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
253 break;
254 case IXGBE_TDH(0):
255 for (i = 0; i < 64; i++)
256 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
257 break;
258 case IXGBE_TDT(0):
259 for (i = 0; i < 64; i++)
260 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
261 break;
262 case IXGBE_TXDCTL(0):
263 for (i = 0; i < 64; i++)
264 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
265 break;
266 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000267 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000268 IXGBE_READ_REG(hw, reginfo->ofs));
269 return;
270 }
271
272 for (i = 0; i < 8; i++) {
273 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000274 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000275 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000276 pr_cont(" %08x", regs[i*8+j]);
277 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000278 }
279
280}
281
282/*
283 * ixgbe_dump - Print registers, tx-rings and rx-rings
284 */
285static void ixgbe_dump(struct ixgbe_adapter *adapter)
286{
287 struct net_device *netdev = adapter->netdev;
288 struct ixgbe_hw *hw = &adapter->hw;
289 struct ixgbe_reg_info *reginfo;
290 int n = 0;
291 struct ixgbe_ring *tx_ring;
292 struct ixgbe_tx_buffer *tx_buffer_info;
293 union ixgbe_adv_tx_desc *tx_desc;
294 struct my_u0 { u64 a; u64 b; } *u0;
295 struct ixgbe_ring *rx_ring;
296 union ixgbe_adv_rx_desc *rx_desc;
297 struct ixgbe_rx_buffer *rx_buffer_info;
298 u32 staterr;
299 int i = 0;
300
301 if (!netif_msg_hw(adapter))
302 return;
303
304 /* Print netdevice Info */
305 if (netdev) {
306 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000307 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000308 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000309 pr_info("%-15s %016lX %016lX %016lX\n",
310 netdev->name,
311 netdev->state,
312 netdev->trans_start,
313 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000314 }
315
316 /* Print Registers */
317 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000318 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000319 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
320 reginfo->name; reginfo++) {
321 ixgbe_regdump(hw, reginfo);
322 }
323
324 /* Print TX Ring Summary */
325 if (!netdev || !netif_running(netdev))
326 goto exit;
327
328 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000329 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000330 for (n = 0; n < adapter->num_tx_queues; n++) {
331 tx_ring = adapter->tx_ring[n];
332 tx_buffer_info =
333 &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Alexander Duyckd3d00232011-07-15 02:31:25 +0000334 pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000335 n, tx_ring->next_to_use, tx_ring->next_to_clean,
336 (u64)tx_buffer_info->dma,
337 tx_buffer_info->length,
338 tx_buffer_info->next_to_watch,
339 (u64)tx_buffer_info->time_stamp);
340 }
341
342 /* Print TX Rings */
343 if (!netif_msg_tx_done(adapter))
344 goto rx_ring_summary;
345
346 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
347
348 /* Transmit Descriptor Formats
349 *
350 * Advanced Transmit Descriptor
351 * +--------------------------------------------------------------+
352 * 0 | Buffer Address [63:0] |
353 * +--------------------------------------------------------------+
354 * 8 | PAYLEN | PORTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
355 * +--------------------------------------------------------------+
356 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
357 */
358
359 for (n = 0; n < adapter->num_tx_queues; n++) {
360 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000361 pr_info("------------------------------------\n");
362 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
363 pr_info("------------------------------------\n");
364 pr_info("T [desc] [address 63:0 ] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000365 "[PlPOIdStDDt Ln] [bi->dma ] "
366 "leng ntw timestamp bi->skb\n");
367
368 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duycke4f74022012-01-31 02:59:44 +0000369 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000370 tx_buffer_info = &tx_ring->tx_buffer_info[i];
371 u0 = (struct my_u0 *)tx_desc;
Joe Perchesc7689572010-09-07 21:35:17 +0000372 pr_info("T [0x%03X] %016llX %016llX %016llX"
Alexander Duyckd3d00232011-07-15 02:31:25 +0000373 " %04X %p %016llX %p", i,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000374 le64_to_cpu(u0->a),
375 le64_to_cpu(u0->b),
376 (u64)tx_buffer_info->dma,
377 tx_buffer_info->length,
378 tx_buffer_info->next_to_watch,
379 (u64)tx_buffer_info->time_stamp,
380 tx_buffer_info->skb);
381 if (i == tx_ring->next_to_use &&
382 i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000383 pr_cont(" NTC/U\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000384 else if (i == tx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000385 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000386 else if (i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000387 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000388 else
Joe Perchesc7689572010-09-07 21:35:17 +0000389 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000390
391 if (netif_msg_pktdata(adapter) &&
392 tx_buffer_info->dma != 0)
393 print_hex_dump(KERN_INFO, "",
394 DUMP_PREFIX_ADDRESS, 16, 1,
395 phys_to_virt(tx_buffer_info->dma),
396 tx_buffer_info->length, true);
397 }
398 }
399
400 /* Print RX Rings Summary */
401rx_ring_summary:
402 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000403 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000404 for (n = 0; n < adapter->num_rx_queues; n++) {
405 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000406 pr_info("%5d %5X %5X\n",
407 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000408 }
409
410 /* Print RX Rings */
411 if (!netif_msg_rx_status(adapter))
412 goto exit;
413
414 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
415
416 /* Advanced Receive Descriptor (Read) Format
417 * 63 1 0
418 * +-----------------------------------------------------+
419 * 0 | Packet Buffer Address [63:1] |A0/NSE|
420 * +----------------------------------------------+------+
421 * 8 | Header Buffer Address [63:1] | DD |
422 * +-----------------------------------------------------+
423 *
424 *
425 * Advanced Receive Descriptor (Write-Back) Format
426 *
427 * 63 48 47 32 31 30 21 20 16 15 4 3 0
428 * +------------------------------------------------------+
429 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
430 * | Checksum Ident | | | | Type | Type |
431 * +------------------------------------------------------+
432 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
433 * +------------------------------------------------------+
434 * 63 48 47 32 31 20 19 0
435 */
436 for (n = 0; n < adapter->num_rx_queues; n++) {
437 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000438 pr_info("------------------------------------\n");
439 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
440 pr_info("------------------------------------\n");
441 pr_info("R [desc] [ PktBuf A0] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000442 "[ HeadBuf DD] [bi->dma ] [bi->skb] "
443 "<-- Adv Rx Read format\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000444 pr_info("RWB[desc] [PcsmIpSHl PtRs] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000445 "[vl er S cks ln] ---------------- [bi->skb] "
446 "<-- Adv Rx Write-Back format\n");
447
448 for (i = 0; i < rx_ring->count; i++) {
449 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000450 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000451 u0 = (struct my_u0 *)rx_desc;
452 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
453 if (staterr & IXGBE_RXD_STAT_DD) {
454 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000455 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000456 "%016llX ---------------- %p", i,
457 le64_to_cpu(u0->a),
458 le64_to_cpu(u0->b),
459 rx_buffer_info->skb);
460 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000461 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000462 "%016llX %016llX %p", i,
463 le64_to_cpu(u0->a),
464 le64_to_cpu(u0->b),
465 (u64)rx_buffer_info->dma,
466 rx_buffer_info->skb);
467
468 if (netif_msg_pktdata(adapter)) {
469 print_hex_dump(KERN_INFO, "",
470 DUMP_PREFIX_ADDRESS, 16, 1,
471 phys_to_virt(rx_buffer_info->dma),
472 rx_ring->rx_buf_len, true);
473
474 if (rx_ring->rx_buf_len
Alexander Duyck919e78a2011-08-26 09:52:38 +0000475 < IXGBE_RXBUFFER_2K)
Taku Izumidcd79ae2010-04-27 14:39:53 +0000476 print_hex_dump(KERN_INFO, "",
477 DUMP_PREFIX_ADDRESS, 16, 1,
478 phys_to_virt(
479 rx_buffer_info->page_dma +
480 rx_buffer_info->page_offset
481 ),
482 PAGE_SIZE/2, true);
483 }
484 }
485
486 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000487 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000488 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000489 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000490 else
Joe Perchesc7689572010-09-07 21:35:17 +0000491 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000492
493 }
494 }
495
496exit:
497 return;
498}
499
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800500static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
501{
502 u32 ctrl_ext;
503
504 /* Let firmware take over control of h/w */
505 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
506 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000507 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800508}
509
510static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
511{
512 u32 ctrl_ext;
513
514 /* Let firmware know the driver has taken over */
515 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
516 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000517 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800518}
Auke Kok9a799d72007-09-15 14:07:45 -0700519
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000520/*
521 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
522 * @adapter: pointer to adapter struct
523 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
524 * @queue: queue to map the corresponding interrupt to
525 * @msix_vector: the vector to map to the corresponding queue
526 *
527 */
528static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000529 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700530{
531 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000532 struct ixgbe_hw *hw = &adapter->hw;
533 switch (hw->mac.type) {
534 case ixgbe_mac_82598EB:
535 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
536 if (direction == -1)
537 direction = 0;
538 index = (((direction * 64) + queue) >> 2) & 0x1F;
539 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
540 ivar &= ~(0xFF << (8 * (queue & 0x3)));
541 ivar |= (msix_vector << (8 * (queue & 0x3)));
542 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
543 break;
544 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800545 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000546 if (direction == -1) {
547 /* other causes */
548 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
549 index = ((queue & 1) * 8);
550 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
551 ivar &= ~(0xFF << index);
552 ivar |= (msix_vector << index);
553 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
554 break;
555 } else {
556 /* tx or rx causes */
557 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
558 index = ((16 * (queue & 1)) + (8 * direction));
559 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
560 ivar &= ~(0xFF << index);
561 ivar |= (msix_vector << index);
562 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
563 break;
564 }
565 default:
566 break;
567 }
Auke Kok9a799d72007-09-15 14:07:45 -0700568}
569
Alexander Duyckfe49f042009-06-04 16:00:09 +0000570static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000571 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000572{
573 u32 mask;
574
Alexander Duyckbd508172010-11-16 19:27:03 -0800575 switch (adapter->hw.mac.type) {
576 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000577 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
578 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800579 break;
580 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800581 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000582 mask = (qmask & 0xFFFFFFFF);
583 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
584 mask = (qmask >> 32);
585 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800586 break;
587 default:
588 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000589 }
590}
591
Alexander Duyckd3d00232011-07-15 02:31:25 +0000592static inline void ixgbe_unmap_tx_resource(struct ixgbe_ring *ring,
593 struct ixgbe_tx_buffer *tx_buffer)
594{
595 if (tx_buffer->dma) {
596 if (tx_buffer->tx_flags & IXGBE_TX_FLAGS_MAPPED_AS_PAGE)
597 dma_unmap_page(ring->dev,
598 tx_buffer->dma,
599 tx_buffer->length,
600 DMA_TO_DEVICE);
601 else
602 dma_unmap_single(ring->dev,
603 tx_buffer->dma,
604 tx_buffer->length,
605 DMA_TO_DEVICE);
606 }
607 tx_buffer->dma = 0;
608}
609
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800610void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *tx_ring,
611 struct ixgbe_tx_buffer *tx_buffer_info)
Auke Kok9a799d72007-09-15 14:07:45 -0700612{
Alexander Duyckd3d00232011-07-15 02:31:25 +0000613 ixgbe_unmap_tx_resource(tx_ring, tx_buffer_info);
614 if (tx_buffer_info->skb)
Auke Kok9a799d72007-09-15 14:07:45 -0700615 dev_kfree_skb_any(tx_buffer_info->skb);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000616 tx_buffer_info->skb = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -0700617 /* tx_buffer_info must be completely set up in the transmit path */
618}
619
John Fastabendc84d3242010-11-16 19:27:12 -0800620static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700621{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700622 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800623 struct ixgbe_hw_stats *hwstats = &adapter->stats;
624 u32 data = 0;
625 u32 xoff[8] = {0};
626 int i;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700627
John Fastabendc84d3242010-11-16 19:27:12 -0800628 if ((hw->fc.current_mode == ixgbe_fc_full) ||
629 (hw->fc.current_mode == ixgbe_fc_rx_pause)) {
630 switch (hw->mac.type) {
631 case ixgbe_mac_82598EB:
632 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
633 break;
634 default:
635 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
636 }
637 hwstats->lxoffrxc += data;
638
639 /* refill credits (no tx hang) if we received xoff */
640 if (!data)
641 return;
642
643 for (i = 0; i < adapter->num_tx_queues; i++)
644 clear_bit(__IXGBE_HANG_CHECK_ARMED,
645 &adapter->tx_ring[i]->state);
646 return;
647 } else if (!(adapter->dcb_cfg.pfc_mode_enable))
648 return;
649
650 /* update stats for each tc, only valid with PFC enabled */
651 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
652 switch (hw->mac.type) {
653 case ixgbe_mac_82598EB:
654 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
655 break;
656 default:
657 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
658 }
659 hwstats->pxoffrxc[i] += xoff[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700660 }
661
John Fastabendc84d3242010-11-16 19:27:12 -0800662 /* disarm tx queues that have received xoff frames */
663 for (i = 0; i < adapter->num_tx_queues; i++) {
664 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
John Fastabendfb5475f2011-04-26 07:26:36 +0000665 u8 tc = tx_ring->dcb_tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800666
667 if (xoff[tc])
668 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
669 }
670}
671
672static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
673{
674 return ring->tx_stats.completed;
675}
676
677static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
678{
679 struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
680 struct ixgbe_hw *hw = &adapter->hw;
681
682 u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
683 u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
684
685 if (head != tail)
686 return (head < tail) ?
687 tail - head : (tail + ring->count - head);
688
689 return 0;
690}
691
692static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
693{
694 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
695 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
696 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
697 bool ret = false;
698
699 clear_check_for_tx_hang(tx_ring);
700
701 /*
702 * Check for a hung queue, but be thorough. This verifies
703 * that a transmit has been completed since the previous
704 * check AND there is at least one packet pending. The
705 * ARMED bit is set to indicate a potential hang. The
706 * bit is cleared if a pause frame is received to remove
707 * false hang detection due to PFC or 802.3x frames. By
708 * requiring this to fail twice we avoid races with
709 * pfc clearing the ARMED bit and conditions where we
710 * run the check_tx_hang logic with a transmit completion
711 * pending but without time to complete it yet.
712 */
713 if ((tx_done_old == tx_done) && tx_pending) {
714 /* make sure it is true for two checks in a row */
715 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
716 &tx_ring->state);
717 } else {
718 /* update completed stats and continue */
719 tx_ring->tx_stats.tx_done_old = tx_done;
720 /* reset the countdown */
721 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
722 }
723
724 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -0700725}
726
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000727/**
728 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
729 * @adapter: driver private struct
730 **/
731static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
732{
733
734 /* Do the reset outside of interrupt context */
735 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
736 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
737 ixgbe_service_event_schedule(adapter);
738 }
739}
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700740
Auke Kok9a799d72007-09-15 14:07:45 -0700741/**
742 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000743 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700744 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700745 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000746static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000747 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700748{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000749 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000750 struct ixgbe_tx_buffer *tx_buffer;
751 union ixgbe_adv_tx_desc *tx_desc;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700752 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck59224552011-08-31 00:01:06 +0000753 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000754 u16 i = tx_ring->next_to_clean;
Auke Kok9a799d72007-09-15 14:07:45 -0700755
Alexander Duyckd3d00232011-07-15 02:31:25 +0000756 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000757 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800758
Alexander Duyck30065e62011-07-15 03:05:14 +0000759 for (; budget; budget--) {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000760 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700761
Alexander Duyckd3d00232011-07-15 02:31:25 +0000762 /* if next_to_watch is not set then there is no work pending */
763 if (!eop_desc)
764 break;
765
Alexander Duyck7f83a9e2012-02-08 07:49:23 +0000766 /* prevent any other reads prior to eop_desc */
767 rmb();
768
Alexander Duyckd3d00232011-07-15 02:31:25 +0000769 /* if DD is not set pending work has not been completed */
770 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
771 break;
772
773 /* count the packet as being completed */
774 tx_ring->tx_stats.completed++;
775
776 /* clear next_to_watch to prevent false hangs */
777 tx_buffer->next_to_watch = NULL;
778
Alexander Duyckd3d00232011-07-15 02:31:25 +0000779 do {
780 ixgbe_unmap_tx_resource(tx_ring, tx_buffer);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000781 if (likely(tx_desc == eop_desc)) {
782 eop_desc = NULL;
783 dev_kfree_skb_any(tx_buffer->skb);
784 tx_buffer->skb = NULL;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800785
Alexander Duyckd3d00232011-07-15 02:31:25 +0000786 total_bytes += tx_buffer->bytecount;
787 total_packets += tx_buffer->gso_segs;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800788 }
789
Alexander Duyckd3d00232011-07-15 02:31:25 +0000790 tx_buffer++;
791 tx_desc++;
792 i++;
793 if (unlikely(i == tx_ring->count)) {
794 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700795
Alexander Duyckd3d00232011-07-15 02:31:25 +0000796 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duycke4f74022012-01-31 02:59:44 +0000797 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000798 }
799
800 } while (eop_desc);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800801 }
802
Auke Kok9a799d72007-09-15 14:07:45 -0700803 tx_ring->next_to_clean = i;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000804 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duyckb9537992010-11-16 19:26:58 -0800805 tx_ring->stats.bytes += total_bytes;
Alexander Duyckbd198052011-06-11 01:45:08 +0000806 tx_ring->stats.packets += total_packets;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000807 u64_stats_update_end(&tx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +0000808 q_vector->tx.total_bytes += total_bytes;
809 q_vector->tx.total_packets += total_packets;
Alexander Duyckb9537992010-11-16 19:26:58 -0800810
John Fastabendc84d3242010-11-16 19:27:12 -0800811 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -0800812 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -0800813 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycke4f74022012-01-31 02:59:44 +0000814 tx_desc = IXGBE_TX_DESC(tx_ring, i);
John Fastabendc84d3242010-11-16 19:27:12 -0800815 e_err(drv, "Detected Tx Unit Hang\n"
816 " Tx Queue <%d>\n"
817 " TDH, TDT <%x>, <%x>\n"
818 " next_to_use <%x>\n"
819 " next_to_clean <%x>\n"
820 "tx_buffer_info[next_to_clean]\n"
821 " time_stamp <%lx>\n"
822 " jiffies <%lx>\n",
823 tx_ring->queue_index,
824 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
825 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
Alexander Duyckd3d00232011-07-15 02:31:25 +0000826 tx_ring->next_to_use, i,
827 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
John Fastabendc84d3242010-11-16 19:27:12 -0800828
829 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
830
831 e_info(probe,
832 "tx hang %d detected on queue %d, resetting adapter\n",
833 adapter->tx_timeout_count + 1, tx_ring->queue_index);
834
835 /* schedule immediate reset if we believe we hung */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000836 ixgbe_tx_timeout_reset(adapter);
Alexander Duyckb9537992010-11-16 19:26:58 -0800837
838 /* the adapter is about to reset, no point in enabling stuff */
Alexander Duyck59224552011-08-31 00:01:06 +0000839 return true;
Alexander Duyckb9537992010-11-16 19:26:58 -0800840 }
Auke Kok9a799d72007-09-15 14:07:45 -0700841
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000842 netdev_tx_completed_queue(txring_txq(tx_ring),
843 total_packets, total_bytes);
844
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800845#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck30065e62011-07-15 03:05:14 +0000846 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000847 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800848 /* Make sure that anybody stopping the queue after this
849 * sees the new next_to_clean.
850 */
851 smp_mb();
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800852 if (__netif_subqueue_stopped(tx_ring->netdev, tx_ring->queue_index) &&
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800853 !test_bit(__IXGBE_DOWN, &adapter->state)) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800854 netif_wake_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -0800855 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800856 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800857 }
Auke Kok9a799d72007-09-15 14:07:45 -0700858
Alexander Duyck59224552011-08-31 00:01:06 +0000859 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -0700860}
861
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400862#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800863static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800864 struct ixgbe_ring *rx_ring,
865 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800866{
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800867 struct ixgbe_hw *hw = &adapter->hw;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800868 u32 rxctrl;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800869 u8 reg_idx = rx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800870
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800871 rxctrl = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(reg_idx));
872 switch (hw->mac.type) {
873 case ixgbe_mac_82598EB:
874 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
Alexander Duyck263a84e2011-07-15 03:05:46 +0000875 rxctrl |= dca3_get_tag(rx_ring->dev, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800876 break;
877 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800878 case ixgbe_mac_X540:
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800879 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
Alexander Duyck263a84e2011-07-15 03:05:46 +0000880 rxctrl |= (dca3_get_tag(rx_ring->dev, cpu) <<
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800881 IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
882 break;
883 default:
884 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800885 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800886 rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
887 rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
888 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800889 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800890}
891
892static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800893 struct ixgbe_ring *tx_ring,
894 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800895{
Don Skidmoreee5f7842009-11-06 12:56:20 +0000896 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800897 u32 txctrl;
898 u8 reg_idx = tx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800899
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800900 switch (hw->mac.type) {
901 case ixgbe_mac_82598EB:
902 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(reg_idx));
903 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
Alexander Duyck263a84e2011-07-15 03:05:46 +0000904 txctrl |= dca3_get_tag(tx_ring->dev, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800905 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800906 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(reg_idx), txctrl);
907 break;
908 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800909 case ixgbe_mac_X540:
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800910 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx));
911 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
Alexander Duyck263a84e2011-07-15 03:05:46 +0000912 txctrl |= (dca3_get_tag(tx_ring->dev, cpu) <<
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800913 IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
914 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800915 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx), txctrl);
916 break;
917 default:
918 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800919 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800920}
921
922static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
923{
924 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000925 struct ixgbe_ring *ring;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800926 int cpu = get_cpu();
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800927
928 if (q_vector->cpu == cpu)
929 goto out_no_update;
930
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000931 for (ring = q_vector->tx.ring; ring != NULL; ring = ring->next)
932 ixgbe_update_tx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800933
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000934 for (ring = q_vector->rx.ring; ring != NULL; ring = ring->next)
935 ixgbe_update_rx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800936
937 q_vector->cpu = cpu;
938out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800939 put_cpu();
940}
941
942static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
943{
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800944 int num_q_vectors;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800945 int i;
946
947 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
948 return;
949
Alexander Duycke35ec122009-05-21 13:07:12 +0000950 /* always use CB2 mode, difference is masked in the CB driver */
951 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
952
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800953 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
954 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
955 else
956 num_q_vectors = 1;
957
958 for (i = 0; i < num_q_vectors; i++) {
959 adapter->q_vector[i]->cpu = -1;
960 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800961 }
962}
963
964static int __ixgbe_notify_dca(struct device *dev, void *data)
965{
Alexander Duyckc60fbb02010-11-16 19:26:54 -0800966 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800967 unsigned long event = *(unsigned long *)data;
968
Don Skidmore2a72c312011-07-20 02:27:05 +0000969 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800970 return 0;
971
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800972 switch (event) {
973 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700974 /* if we're already enabled, don't do it again */
975 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
976 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +0300977 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700978 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800979 ixgbe_setup_dca(adapter);
980 break;
981 }
982 /* Fall Through since DCA is disabled. */
983 case DCA_PROVIDER_REMOVE:
984 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
985 dca_remove_requester(dev);
986 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
987 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
988 }
989 break;
990 }
991
Denis V. Lunev652f0932008-03-27 14:39:17 +0300992 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800993}
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400994#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov67a74ee2011-04-23 04:50:40 +0000995
Alexander Duyck8a0da212012-01-31 02:59:49 +0000996static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
997 union ixgbe_adv_rx_desc *rx_desc,
Emil Tantilov67a74ee2011-04-23 04:50:40 +0000998 struct sk_buff *skb)
999{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001000 if (ring->netdev->features & NETIF_F_RXHASH)
1001 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001002}
1003
Auke Kok9a799d72007-09-15 14:07:45 -07001004/**
Alexander Duyckff886df2011-06-11 01:45:13 +00001005 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
1006 * @adapter: address of board private structure
1007 * @rx_desc: advanced rx descriptor
1008 *
1009 * Returns : true if it is FCoE pkt
1010 */
1011static inline bool ixgbe_rx_is_fcoe(struct ixgbe_adapter *adapter,
1012 union ixgbe_adv_rx_desc *rx_desc)
1013{
1014 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1015
1016 return (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
1017 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1018 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1019 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1020}
1021
1022/**
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001023 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
Alexander Duyck8a0da212012-01-31 02:59:49 +00001024 * @ring: structure containing ring specific data
1025 * @rx_desc: current Rx descriptor being processed
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001026 * @skb: skb currently being received and modified
1027 **/
Alexander Duyck8a0da212012-01-31 02:59:49 +00001028static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001029 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001030 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -07001031{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001032 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001033
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001034 /* Rx csum disabled */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001035 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9a799d72007-09-15 14:07:45 -07001036 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001037
1038 /* if IP and error */
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001039 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
1040 ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001041 ring->rx_stats.csum_err++;
Auke Kok9a799d72007-09-15 14:07:45 -07001042 return;
1043 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001044
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001045 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001046 return;
1047
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001048 if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
Don Skidmore8bae1b22009-07-23 18:00:39 +00001049 u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1050
1051 /*
1052 * 82599 errata, UDP frames with a 0 checksum can be marked as
1053 * checksum errors.
1054 */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001055 if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
1056 test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
Don Skidmore8bae1b22009-07-23 18:00:39 +00001057 return;
1058
Alexander Duyck8a0da212012-01-31 02:59:49 +00001059 ring->rx_stats.csum_err++;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001060 return;
1061 }
1062
Auke Kok9a799d72007-09-15 14:07:45 -07001063 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001064 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001065}
1066
Alexander Duyck84ea2592010-11-16 19:26:49 -08001067static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001068{
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001069 rx_ring->next_to_use = val;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001070 /*
1071 * Force memory writes to complete before letting h/w
1072 * know there are new descriptors to fetch. (Only
1073 * applicable for weak-ordered memory model archs,
1074 * such as IA-64).
1075 */
1076 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001077 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001078}
1079
Alexander Duyckf990b792012-01-31 02:59:34 +00001080static bool ixgbe_alloc_mapped_skb(struct ixgbe_ring *rx_ring,
1081 struct ixgbe_rx_buffer *bi)
1082{
1083 struct sk_buff *skb = bi->skb;
1084 dma_addr_t dma = bi->dma;
1085
1086 if (dma)
1087 return true;
1088
1089 if (likely(!skb)) {
1090 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1091 rx_ring->rx_buf_len);
1092 bi->skb = skb;
1093 if (!skb) {
1094 rx_ring->rx_stats.alloc_rx_buff_failed++;
1095 return false;
1096 }
Alexander Duyckf990b792012-01-31 02:59:34 +00001097 }
1098
1099 dma = dma_map_single(rx_ring->dev, skb->data,
1100 rx_ring->rx_buf_len, DMA_FROM_DEVICE);
1101
1102 if (dma_mapping_error(rx_ring->dev, dma)) {
1103 rx_ring->rx_stats.alloc_rx_buff_failed++;
1104 return false;
1105 }
1106
1107 bi->dma = dma;
1108 return true;
1109}
1110
1111static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
1112 struct ixgbe_rx_buffer *bi)
1113{
1114 struct page *page = bi->page;
1115 dma_addr_t page_dma = bi->page_dma;
1116 unsigned int page_offset = bi->page_offset ^ (PAGE_SIZE / 2);
1117
1118 if (page_dma)
1119 return true;
1120
1121 if (!page) {
1122 page = alloc_page(GFP_ATOMIC | __GFP_COLD);
1123 bi->page = page;
1124 if (unlikely(!page)) {
1125 rx_ring->rx_stats.alloc_rx_page_failed++;
1126 return false;
1127 }
1128 }
1129
1130 page_dma = dma_map_page(rx_ring->dev, page,
1131 page_offset, PAGE_SIZE / 2,
1132 DMA_FROM_DEVICE);
1133
1134 if (dma_mapping_error(rx_ring->dev, page_dma)) {
1135 rx_ring->rx_stats.alloc_rx_page_failed++;
1136 return false;
1137 }
1138
1139 bi->page_dma = page_dma;
1140 bi->page_offset = page_offset;
1141 return true;
1142}
1143
Auke Kok9a799d72007-09-15 14:07:45 -07001144/**
Alexander Duyckf990b792012-01-31 02:59:34 +00001145 * ixgbe_alloc_rx_buffers - Replace used receive buffers
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001146 * @rx_ring: ring to place buffers on
1147 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001148 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001149void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001150{
Auke Kok9a799d72007-09-15 14:07:45 -07001151 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001152 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001153 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001154
Alexander Duyckf990b792012-01-31 02:59:34 +00001155 /* nothing to do or no valid netdev defined */
1156 if (!cleaned_count || !rx_ring->netdev)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001157 return;
1158
Alexander Duycke4f74022012-01-31 02:59:44 +00001159 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Alexander Duyckf990b792012-01-31 02:59:34 +00001160 bi = &rx_ring->rx_buffer_info[i];
1161 i -= rx_ring->count;
1162
Auke Kok9a799d72007-09-15 14:07:45 -07001163 while (cleaned_count--) {
Alexander Duyckf990b792012-01-31 02:59:34 +00001164 if (!ixgbe_alloc_mapped_skb(rx_ring, bi))
1165 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001166
Alexander Duyckf990b792012-01-31 02:59:34 +00001167 /* Refresh the desc even if buffer_addrs didn't change
1168 * because each write-back erases this info. */
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001169 if (ring_is_ps_enabled(rx_ring)) {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001170 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
Alexander Duyckf990b792012-01-31 02:59:34 +00001171
1172 if (!ixgbe_alloc_mapped_page(rx_ring, bi))
1173 break;
1174
1175 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
Auke Kok9a799d72007-09-15 14:07:45 -07001176 } else {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001177 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07001178 }
1179
Alexander Duyckf990b792012-01-31 02:59:34 +00001180 rx_desc++;
1181 bi++;
Auke Kok9a799d72007-09-15 14:07:45 -07001182 i++;
Alexander Duyckf990b792012-01-31 02:59:34 +00001183 if (unlikely(!i)) {
Alexander Duycke4f74022012-01-31 02:59:44 +00001184 rx_desc = IXGBE_RX_DESC(rx_ring, 0);
Alexander Duyckf990b792012-01-31 02:59:34 +00001185 bi = rx_ring->rx_buffer_info;
1186 i -= rx_ring->count;
1187 }
1188
1189 /* clear the hdr_addr for the next_to_use descriptor */
1190 rx_desc->read.hdr_addr = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001191 }
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001192
Alexander Duyckf990b792012-01-31 02:59:34 +00001193 i += rx_ring->count;
1194
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001195 if (rx_ring->next_to_use != i)
Alexander Duyck84ea2592010-11-16 19:26:49 -08001196 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001197}
1198
Alexander Duyckc267fc12010-11-16 19:27:00 -08001199static inline u16 ixgbe_get_hlen(union ixgbe_adv_rx_desc *rx_desc)
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001200{
Alexander Duyckc267fc12010-11-16 19:27:00 -08001201 /* HW will not DMA in data larger than the given buffer, even if it
1202 * parses the (NFS, of course) header to be larger. In that case, it
1203 * fills the header buffer and spills the rest into the page.
1204 */
1205 u16 hdr_info = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.hdr_info);
1206 u16 hlen = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
1207 IXGBE_RXDADV_HDRBUFLEN_SHIFT;
1208 if (hlen > IXGBE_RX_HDR_SIZE)
1209 hlen = IXGBE_RX_HDR_SIZE;
1210 return hlen;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001211}
1212
Alexander Duyckf8212f92009-04-27 22:42:37 +00001213/**
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001214 * ixgbe_merge_active_tail - merge active tail into lro skb
1215 * @tail: pointer to active tail in frag_list
Alexander Duyckf8212f92009-04-27 22:42:37 +00001216 *
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001217 * This function merges the length and data of an active tail into the
1218 * skb containing the frag_list. It resets the tail's pointer to the head,
1219 * but it leaves the heads pointer to tail intact.
Alexander Duyckf8212f92009-04-27 22:42:37 +00001220 **/
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001221static inline struct sk_buff *ixgbe_merge_active_tail(struct sk_buff *tail)
Alexander Duyckf8212f92009-04-27 22:42:37 +00001222{
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001223 struct sk_buff *head = IXGBE_CB(tail)->head;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001224
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001225 if (!head)
1226 return tail;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001227
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001228 head->len += tail->len;
1229 head->data_len += tail->len;
1230 head->truesize += tail->len;
Alexander Duyckaa801752010-11-16 19:27:02 -08001231
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001232 IXGBE_CB(tail)->head = NULL;
1233
1234 return head;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001235}
1236
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001237/**
1238 * ixgbe_add_active_tail - adds an active tail into the skb frag_list
1239 * @head: pointer to the start of the skb
1240 * @tail: pointer to active tail to add to frag_list
1241 *
1242 * This function adds an active tail to the end of the frag list. This tail
1243 * will still be receiving data so we cannot yet ad it's stats to the main
1244 * skb. That is done via ixgbe_merge_active_tail.
1245 **/
1246static inline void ixgbe_add_active_tail(struct sk_buff *head,
1247 struct sk_buff *tail)
Alexander Duyckaa801752010-11-16 19:27:02 -08001248{
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001249 struct sk_buff *old_tail = IXGBE_CB(head)->tail;
1250
1251 if (old_tail) {
1252 ixgbe_merge_active_tail(old_tail);
1253 old_tail->next = tail;
1254 } else {
1255 skb_shinfo(head)->frag_list = tail;
1256 }
1257
1258 IXGBE_CB(tail)->head = head;
1259 IXGBE_CB(head)->tail = tail;
1260}
1261
1262/**
1263 * ixgbe_close_active_frag_list - cleanup pointers on a frag_list skb
1264 * @head: pointer to head of an active frag list
1265 *
1266 * This function will clear the frag_tail_tracker pointer on an active
1267 * frag_list and returns true if the pointer was actually set
1268 **/
1269static inline bool ixgbe_close_active_frag_list(struct sk_buff *head)
1270{
1271 struct sk_buff *tail = IXGBE_CB(head)->tail;
1272
1273 if (!tail)
1274 return false;
1275
1276 ixgbe_merge_active_tail(tail);
1277
1278 IXGBE_CB(head)->tail = NULL;
1279
1280 return true;
1281}
1282
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001283/**
1284 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
1285 * @data: pointer to the start of the headers
1286 * @max_len: total length of section to find headers in
1287 *
1288 * This function is meant to determine the length of headers that will
1289 * be recognized by hardware for LRO, GRO, and RSC offloads. The main
1290 * motivation of doing this is to only perform one pull for IPv4 TCP
1291 * packets so that we can do basic things like calculating the gso_size
1292 * based on the average data per packet.
1293 **/
1294static unsigned int ixgbe_get_headlen(unsigned char *data,
1295 unsigned int max_len)
1296{
1297 union {
1298 unsigned char *network;
1299 /* l2 headers */
1300 struct ethhdr *eth;
1301 struct vlan_hdr *vlan;
1302 /* l3 headers */
1303 struct iphdr *ipv4;
1304 } hdr;
1305 __be16 protocol;
1306 u8 nexthdr = 0; /* default to not TCP */
1307 u8 hlen;
1308
1309 /* this should never happen, but better safe than sorry */
1310 if (max_len < ETH_HLEN)
1311 return max_len;
1312
1313 /* initialize network frame pointer */
1314 hdr.network = data;
1315
1316 /* set first protocol and move network header forward */
1317 protocol = hdr.eth->h_proto;
1318 hdr.network += ETH_HLEN;
1319
1320 /* handle any vlan tag if present */
1321 if (protocol == __constant_htons(ETH_P_8021Q)) {
1322 if ((hdr.network - data) > (max_len - VLAN_HLEN))
1323 return max_len;
1324
1325 protocol = hdr.vlan->h_vlan_encapsulated_proto;
1326 hdr.network += VLAN_HLEN;
1327 }
1328
1329 /* handle L3 protocols */
1330 if (protocol == __constant_htons(ETH_P_IP)) {
1331 if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
1332 return max_len;
1333
1334 /* access ihl as a u8 to avoid unaligned access on ia64 */
1335 hlen = (hdr.network[0] & 0x0F) << 2;
1336
1337 /* verify hlen meets minimum size requirements */
1338 if (hlen < sizeof(struct iphdr))
1339 return hdr.network - data;
1340
1341 /* record next protocol */
1342 nexthdr = hdr.ipv4->protocol;
1343 hdr.network += hlen;
1344#ifdef CONFIG_FCOE
1345 } else if (protocol == __constant_htons(ETH_P_FCOE)) {
1346 if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
1347 return max_len;
1348 hdr.network += FCOE_HEADER_LEN;
1349#endif
1350 } else {
1351 return hdr.network - data;
1352 }
1353
1354 /* finally sort out TCP */
1355 if (nexthdr == IPPROTO_TCP) {
1356 if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
1357 return max_len;
1358
1359 /* access doff as a u8 to avoid unaligned access on ia64 */
1360 hlen = (hdr.network[12] & 0xF0) >> 2;
1361
1362 /* verify hlen meets minimum size requirements */
1363 if (hlen < sizeof(struct tcphdr))
1364 return hdr.network - data;
1365
1366 hdr.network += hlen;
1367 }
1368
1369 /*
1370 * If everything has gone correctly hdr.network should be the
1371 * data section of the packet and will be the end of the header.
1372 * If not then it probably represents the end of the last recognized
1373 * header.
1374 */
1375 if ((hdr.network - data) < max_len)
1376 return hdr.network - data;
1377 else
1378 return max_len;
1379}
1380
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001381static void ixgbe_get_rsc_cnt(struct ixgbe_ring *rx_ring,
1382 union ixgbe_adv_rx_desc *rx_desc,
1383 struct sk_buff *skb)
1384{
1385 __le32 rsc_enabled;
1386 u32 rsc_cnt;
1387
1388 if (!ring_is_rsc_enabled(rx_ring))
1389 return;
1390
1391 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
1392 cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);
1393
1394 /* If this is an RSC frame rsc_cnt should be non-zero */
1395 if (!rsc_enabled)
1396 return;
1397
1398 rsc_cnt = le32_to_cpu(rsc_enabled);
1399 rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
1400
1401 IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
Alexander Duyckaa801752010-11-16 19:27:02 -08001402}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001403
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001404static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
1405 struct sk_buff *skb)
1406{
1407 u16 hdr_len = ixgbe_get_headlen(skb->data, skb_headlen(skb));
1408
1409 /* set gso_size to avoid messing up TCP MSS */
1410 skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
1411 IXGBE_CB(skb)->append_cnt);
1412}
1413
1414static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
1415 struct sk_buff *skb)
1416{
1417 /* if append_cnt is 0 then frame is not RSC */
1418 if (!IXGBE_CB(skb)->append_cnt)
1419 return;
1420
1421 rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
1422 rx_ring->rx_stats.rsc_flush++;
1423
1424 ixgbe_set_rsc_gso_size(rx_ring, skb);
1425
1426 /* gso_size is computed using append_cnt so always clear it last */
1427 IXGBE_CB(skb)->append_cnt = 0;
1428}
1429
Alexander Duyck8a0da212012-01-31 02:59:49 +00001430/**
1431 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
1432 * @rx_ring: rx descriptor ring packet is being transacted on
1433 * @rx_desc: pointer to the EOP Rx descriptor
1434 * @skb: pointer to current skb being populated
1435 *
1436 * This function checks the ring, descriptor, and packet information in
1437 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
1438 * other fields within the skb.
1439 **/
1440static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
1441 union ixgbe_adv_rx_desc *rx_desc,
1442 struct sk_buff *skb)
1443{
1444 ixgbe_update_rsc_stats(rx_ring, skb);
1445
1446 ixgbe_rx_hash(rx_ring, rx_desc, skb);
1447
1448 ixgbe_rx_checksum(rx_ring, rx_desc, skb);
1449
1450 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
1451 u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
1452 __vlan_hwaccel_put_tag(skb, vid);
1453 }
1454
1455 skb_record_rx_queue(skb, rx_ring->queue_index);
1456
1457 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1458}
1459
1460static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
1461 struct sk_buff *skb)
1462{
1463 struct ixgbe_adapter *adapter = q_vector->adapter;
1464
1465 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
1466 napi_gro_receive(&q_vector->napi, skb);
1467 else
1468 netif_rx(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001469}
1470
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001471static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001472 struct ixgbe_ring *rx_ring,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001473 int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07001474{
Auke Kok9a799d72007-09-15 14:07:45 -07001475 union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001476 struct ixgbe_rx_buffer *rx_buffer_info;
Auke Kok9a799d72007-09-15 14:07:45 -07001477 struct sk_buff *skb;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001478 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001479 const int current_node = numa_node_id();
Yi Zou3d8fd382009-06-08 14:38:44 +00001480#ifdef IXGBE_FCOE
Alexander Duyck8a0da212012-01-31 02:59:49 +00001481 struct ixgbe_adapter *adapter = q_vector->adapter;
Yi Zou3d8fd382009-06-08 14:38:44 +00001482 int ddp_bytes = 0;
1483#endif /* IXGBE_FCOE */
Alexander Duyckc267fc12010-11-16 19:27:00 -08001484 u16 i;
1485 u16 cleaned_count = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001486
1487 i = rx_ring->next_to_clean;
Alexander Duycke4f74022012-01-31 02:59:44 +00001488 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001489
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001490 while (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD)) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001491 u32 upper_len = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001492
Milton Miller3c945e52010-02-19 17:44:42 +00001493 rmb(); /* read descriptor and rx_buffer_info after status DD */
Auke Kok9a799d72007-09-15 14:07:45 -07001494
Alexander Duyckc267fc12010-11-16 19:27:00 -08001495 rx_buffer_info = &rx_ring->rx_buffer_info[i];
1496
Auke Kok9a799d72007-09-15 14:07:45 -07001497 skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001498 rx_buffer_info->skb = NULL;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001499 prefetch(skb->data);
Auke Kok9a799d72007-09-15 14:07:45 -07001500
David S. Miller8decf862011-09-22 03:23:13 -04001501 /* linear means we are building an skb from multiple pages */
1502 if (!skb_is_nonlinear(skb)) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001503 u16 hlen;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001504 if (ring_is_ps_enabled(rx_ring)) {
1505 hlen = ixgbe_get_hlen(rx_desc);
1506 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1507 } else {
1508 hlen = le16_to_cpu(rx_desc->wb.upper.length);
1509 }
1510
1511 skb_put(skb, hlen);
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001512
1513 /*
1514 * Delay unmapping of the first packet. It carries the
1515 * header information, HW may still access the header
1516 * after writeback. Only unmap it when EOP is reached
1517 */
1518 if (!IXGBE_CB(skb)->head) {
1519 IXGBE_CB(skb)->delay_unmap = true;
1520 IXGBE_CB(skb)->dma = rx_buffer_info->dma;
1521 } else {
1522 skb = ixgbe_merge_active_tail(skb);
1523 dma_unmap_single(rx_ring->dev,
1524 rx_buffer_info->dma,
1525 rx_ring->rx_buf_len,
1526 DMA_FROM_DEVICE);
1527 }
1528 rx_buffer_info->dma = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001529 } else {
1530 /* assume packet split since header is unmapped */
1531 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
Auke Kok9a799d72007-09-15 14:07:45 -07001532 }
1533
1534 if (upper_len) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001535 dma_unmap_page(rx_ring->dev,
1536 rx_buffer_info->page_dma,
1537 PAGE_SIZE / 2,
1538 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001539 rx_buffer_info->page_dma = 0;
1540 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
Joe Perchese8e9f692010-09-07 21:34:53 +00001541 rx_buffer_info->page,
1542 rx_buffer_info->page_offset,
1543 upper_len);
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001544
Alexander Duyckc267fc12010-11-16 19:27:00 -08001545 if ((page_count(rx_buffer_info->page) == 1) &&
1546 (page_to_nid(rx_buffer_info->page) == current_node))
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001547 get_page(rx_buffer_info->page);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001548 else
1549 rx_buffer_info->page = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001550
1551 skb->len += upper_len;
1552 skb->data_len += upper_len;
Eric Dumazet98130642011-10-13 07:59:41 +00001553 skb->truesize += PAGE_SIZE / 2;
Auke Kok9a799d72007-09-15 14:07:45 -07001554 }
1555
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001556 ixgbe_get_rsc_cnt(rx_ring, rx_desc, skb);
1557
Auke Kok9a799d72007-09-15 14:07:45 -07001558 i++;
1559 if (i == rx_ring->count)
1560 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001561
Alexander Duycke4f74022012-01-31 02:59:44 +00001562 next_rxd = IXGBE_RX_DESC(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001563 prefetch(next_rxd);
Auke Kok9a799d72007-09-15 14:07:45 -07001564 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001565
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001566 if ((!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))) {
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001567 struct ixgbe_rx_buffer *next_buffer;
1568 u32 nextp;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001569
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001570 if (IXGBE_CB(skb)->append_cnt) {
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001571 nextp = le32_to_cpu(
1572 rx_desc->wb.upper.status_error);
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001573 nextp >>= IXGBE_RXDADV_NEXTP_SHIFT;
1574 } else {
1575 nextp = i;
1576 }
1577
1578 next_buffer = &rx_ring->rx_buffer_info[nextp];
1579
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001580 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001581 rx_buffer_info->skb = next_buffer->skb;
1582 rx_buffer_info->dma = next_buffer->dma;
1583 next_buffer->skb = skb;
1584 next_buffer->dma = 0;
1585 } else {
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001586 struct sk_buff *next_skb = next_buffer->skb;
1587 ixgbe_add_active_tail(skb, next_skb);
1588 IXGBE_CB(next_skb)->head = skb;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001589 }
Alexander Duyck5b7da512010-11-16 19:26:50 -08001590 rx_ring->rx_stats.non_eop_descs++;
Auke Kok9a799d72007-09-15 14:07:45 -07001591 goto next_desc;
1592 }
1593
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001594 dma_unmap_single(rx_ring->dev,
1595 IXGBE_CB(skb)->dma,
1596 rx_ring->rx_buf_len,
1597 DMA_FROM_DEVICE);
1598 IXGBE_CB(skb)->dma = 0;
1599 IXGBE_CB(skb)->delay_unmap = false;
1600
1601 if (ixgbe_close_active_frag_list(skb) &&
1602 !IXGBE_CB(skb)->append_cnt) {
Alexander Duyckaa801752010-11-16 19:27:02 -08001603 /* if we got here without RSC the packet is invalid */
Alexander Duyckff886df2011-06-11 01:45:13 +00001604 dev_kfree_skb_any(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001605 goto next_desc;
1606 }
1607
Auke Kok9a799d72007-09-15 14:07:45 -07001608 /* ERR_MASK will only have valid bits if EOP set */
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001609 if (unlikely(ixgbe_test_staterr(rx_desc,
1610 IXGBE_RXDADV_ERR_FRAME_ERR_MASK))) {
Auke Kok9a799d72007-09-15 14:07:45 -07001611 dev_kfree_skb_any(skb);
1612 goto next_desc;
1613 }
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001614
1615 /* probably a little skewed due to removing CRC */
1616 total_rx_bytes += skb->len;
1617 total_rx_packets++;
1618
Alexander Duyck8a0da212012-01-31 02:59:49 +00001619 /* populate checksum, timestamp, VLAN, and protocol */
1620 ixgbe_process_skb_fields(rx_ring, rx_desc, skb);
1621
Yi Zou332d4a72009-05-13 13:11:53 +00001622#ifdef IXGBE_FCOE
1623 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Alexander Duyckff886df2011-06-11 01:45:13 +00001624 if (ixgbe_rx_is_fcoe(adapter, rx_desc)) {
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001625 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
David S. Miller823dcd22011-08-20 10:39:12 -07001626 if (!ddp_bytes) {
1627 dev_kfree_skb_any(skb);
Yi Zou332d4a72009-05-13 13:11:53 +00001628 goto next_desc;
David S. Miller823dcd22011-08-20 10:39:12 -07001629 }
Yi Zou3d8fd382009-06-08 14:38:44 +00001630 }
Yi Zou332d4a72009-05-13 13:11:53 +00001631#endif /* IXGBE_FCOE */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001632 ixgbe_rx_skb(q_vector, skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001633
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001634 budget--;
Auke Kok9a799d72007-09-15 14:07:45 -07001635next_desc:
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001636 if (!budget)
Alexander Duyckc267fc12010-11-16 19:27:00 -08001637 break;
1638
Auke Kok9a799d72007-09-15 14:07:45 -07001639 /* return some buffers to hardware, one at a time is too slow */
1640 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001641 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001642 cleaned_count = 0;
1643 }
1644
1645 /* use prefetched values */
1646 rx_desc = next_rxd;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001647 }
1648
Auke Kok9a799d72007-09-15 14:07:45 -07001649 rx_ring->next_to_clean = i;
Alexander Duyck7d4987d2011-05-27 05:31:37 +00001650 cleaned_count = ixgbe_desc_unused(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07001651
1652 if (cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001653 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001654
Yi Zou3d8fd382009-06-08 14:38:44 +00001655#ifdef IXGBE_FCOE
1656 /* include DDPed FCoE data */
1657 if (ddp_bytes > 0) {
1658 unsigned int mss;
1659
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001660 mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
Yi Zou3d8fd382009-06-08 14:38:44 +00001661 sizeof(struct fc_frame_header) -
1662 sizeof(struct fcoe_crc_eof);
1663 if (mss > 512)
1664 mss &= ~511;
1665 total_rx_bytes += ddp_bytes;
1666 total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
1667 }
1668#endif /* IXGBE_FCOE */
1669
Alexander Duyckc267fc12010-11-16 19:27:00 -08001670 u64_stats_update_begin(&rx_ring->syncp);
1671 rx_ring->stats.packets += total_rx_packets;
1672 rx_ring->stats.bytes += total_rx_bytes;
1673 u64_stats_update_end(&rx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00001674 q_vector->rx.total_packets += total_rx_packets;
1675 q_vector->rx.total_bytes += total_rx_bytes;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001676
1677 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -07001678}
1679
Auke Kok9a799d72007-09-15 14:07:45 -07001680/**
1681 * ixgbe_configure_msix - Configure MSI-X hardware
1682 * @adapter: board private structure
1683 *
1684 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
1685 * interrupts.
1686 **/
1687static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
1688{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001689 struct ixgbe_q_vector *q_vector;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001690 int q_vectors, v_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001691 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07001692
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001693 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1694
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00001695 /* Populate MSIX to EITR Select */
1696 if (adapter->num_vfs > 32) {
1697 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
1698 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
1699 }
1700
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001701 /*
1702 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001703 * corresponding register.
1704 */
1705 for (v_idx = 0; v_idx < q_vectors; v_idx++) {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001706 struct ixgbe_ring *ring;
Alexander Duyck7a921c92009-05-06 10:43:28 +00001707 q_vector = adapter->q_vector[v_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001708
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001709 for (ring = q_vector->rx.ring; ring != NULL; ring = ring->next)
1710 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001711
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001712 for (ring = q_vector->tx.ring; ring != NULL; ring = ring->next)
1713 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001714
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001715 if (q_vector->tx.ring && !q_vector->rx.ring) {
1716 /* tx only vector */
1717 if (adapter->tx_itr_setting == 1)
1718 q_vector->itr = IXGBE_10K_ITR;
1719 else
1720 q_vector->itr = adapter->tx_itr_setting;
1721 } else {
1722 /* rx or rx/tx vector */
1723 if (adapter->rx_itr_setting == 1)
1724 q_vector->itr = IXGBE_20K_ITR;
1725 else
1726 q_vector->itr = adapter->rx_itr_setting;
1727 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001728
Alexander Duyckfe49f042009-06-04 16:00:09 +00001729 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07001730 }
1731
Alexander Duyckbd508172010-11-16 19:27:03 -08001732 switch (adapter->hw.mac.type) {
1733 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001734 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00001735 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001736 break;
1737 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001738 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001739 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001740 break;
Alexander Duyckbd508172010-11-16 19:27:03 -08001741 default:
1742 break;
1743 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001744 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07001745
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07001746 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001747 mask = IXGBE_EIMS_ENABLE_MASK;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001748 mask &= ~(IXGBE_EIMS_OTHER |
1749 IXGBE_EIMS_MAILBOX |
1750 IXGBE_EIMS_LSC);
1751
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001752 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07001753}
1754
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001755enum latency_range {
1756 lowest_latency = 0,
1757 low_latency = 1,
1758 bulk_latency = 2,
1759 latency_invalid = 255
1760};
1761
1762/**
1763 * ixgbe_update_itr - update the dynamic ITR value based on statistics
Alexander Duyckbd198052011-06-11 01:45:08 +00001764 * @q_vector: structure containing interrupt and ring information
1765 * @ring_container: structure containing ring performance data
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001766 *
1767 * Stores a new ITR value based on packets and byte
1768 * counts during the last interrupt. The advantage of per interrupt
1769 * computation is faster updates and more accurate ITR for the current
1770 * traffic pattern. Constants in this function were computed
1771 * based on theoretical maximum wire speed and thresholds were set based
1772 * on testing data as well as attempting to minimize response time
1773 * while increasing bulk throughput.
1774 * this functionality is controlled by the InterruptThrottleRate module
1775 * parameter (see ixgbe_param.c)
1776 **/
Alexander Duyckbd198052011-06-11 01:45:08 +00001777static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
1778 struct ixgbe_ring_container *ring_container)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001779{
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001780 u64 bytes_perint;
Alexander Duyckbd198052011-06-11 01:45:08 +00001781 struct ixgbe_adapter *adapter = q_vector->adapter;
1782 int bytes = ring_container->total_bytes;
1783 int packets = ring_container->total_packets;
1784 u32 timepassed_us;
1785 u8 itr_setting = ring_container->itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001786
1787 if (packets == 0)
Alexander Duyckbd198052011-06-11 01:45:08 +00001788 return;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001789
1790 /* simple throttlerate management
1791 * 0-20MB/s lowest (100000 ints/s)
1792 * 20-100MB/s low (20000 ints/s)
1793 * 100-1249MB/s bulk (8000 ints/s)
1794 */
1795 /* what was last interrupt timeslice? */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001796 timepassed_us = q_vector->itr >> 2;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001797 bytes_perint = bytes / timepassed_us; /* bytes/usec */
1798
1799 switch (itr_setting) {
1800 case lowest_latency:
1801 if (bytes_perint > adapter->eitr_low)
Alexander Duyckbd198052011-06-11 01:45:08 +00001802 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001803 break;
1804 case low_latency:
1805 if (bytes_perint > adapter->eitr_high)
Alexander Duyckbd198052011-06-11 01:45:08 +00001806 itr_setting = bulk_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001807 else if (bytes_perint <= adapter->eitr_low)
Alexander Duyckbd198052011-06-11 01:45:08 +00001808 itr_setting = lowest_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001809 break;
1810 case bulk_latency:
1811 if (bytes_perint <= adapter->eitr_high)
Alexander Duyckbd198052011-06-11 01:45:08 +00001812 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001813 break;
1814 }
1815
Alexander Duyckbd198052011-06-11 01:45:08 +00001816 /* clear work counters since we have the values we need */
1817 ring_container->total_bytes = 0;
1818 ring_container->total_packets = 0;
1819
1820 /* write updated itr to ring container */
1821 ring_container->itr = itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001822}
1823
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001824/**
1825 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00001826 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001827 *
1828 * This function is made to be called by ethtool and by the driver
1829 * when it needs to update EITR registers at runtime. Hardware
1830 * specific quirks/differences are taken care of here.
1831 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00001832void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001833{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001834 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001835 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001836 int v_idx = q_vector->v_idx;
Alexander Duyck5d967eb2012-02-08 07:49:43 +00001837 u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001838
Alexander Duyckbd508172010-11-16 19:27:03 -08001839 switch (adapter->hw.mac.type) {
1840 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001841 /* must write high and low 16 bits to reset counter */
1842 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08001843 break;
1844 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001845 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001846 /*
1847 * set the WDIS bit to not clear the timer bits and cause an
1848 * immediate assertion of the interrupt
1849 */
1850 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08001851 break;
1852 default:
1853 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001854 }
1855 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
1856}
1857
Alexander Duyckbd198052011-06-11 01:45:08 +00001858static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001859{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001860 u32 new_itr = q_vector->itr;
Alexander Duyckbd198052011-06-11 01:45:08 +00001861 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001862
Alexander Duyckbd198052011-06-11 01:45:08 +00001863 ixgbe_update_itr(q_vector, &q_vector->tx);
1864 ixgbe_update_itr(q_vector, &q_vector->rx);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001865
Alexander Duyck08c88332011-06-11 01:45:03 +00001866 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001867
1868 switch (current_itr) {
1869 /* counts and packets in update_itr are dependent on these numbers */
1870 case lowest_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001871 new_itr = IXGBE_100K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001872 break;
1873 case low_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001874 new_itr = IXGBE_20K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001875 break;
1876 case bulk_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001877 new_itr = IXGBE_8K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001878 break;
Alexander Duyckbd198052011-06-11 01:45:08 +00001879 default:
1880 break;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001881 }
1882
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001883 if (new_itr != q_vector->itr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00001884 /* do an exponential smoothing */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001885 new_itr = (10 * new_itr * q_vector->itr) /
1886 ((9 * new_itr) + q_vector->itr);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001887
Alexander Duyckbd198052011-06-11 01:45:08 +00001888 /* save the algorithm value here */
Alexander Duyck5d967eb2012-02-08 07:49:43 +00001889 q_vector->itr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001890
1891 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001892 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001893}
1894
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001895/**
Alexander Duyckf0f97782011-04-22 04:08:09 +00001896 * ixgbe_check_overtemp_subtask - check for over tempurature
1897 * @adapter: pointer to adapter
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001898 **/
Alexander Duyckf0f97782011-04-22 04:08:09 +00001899static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001900{
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001901 struct ixgbe_hw *hw = &adapter->hw;
1902 u32 eicr = adapter->interrupt_event;
1903
Alexander Duyckf0f97782011-04-22 04:08:09 +00001904 if (test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perches7ca647b2010-09-07 21:35:40 +00001905 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001906
Alexander Duyckf0f97782011-04-22 04:08:09 +00001907 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
1908 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
1909 return;
1910
1911 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
1912
Joe Perches7ca647b2010-09-07 21:35:40 +00001913 switch (hw->device_id) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00001914 case IXGBE_DEV_ID_82599_T3_LOM:
1915 /*
1916 * Since the warning interrupt is for both ports
1917 * we don't have to check if:
1918 * - This interrupt wasn't for our port.
1919 * - We may have missed the interrupt so always have to
1920 * check if we got a LSC
1921 */
1922 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
1923 !(eicr & IXGBE_EICR_LSC))
1924 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001925
Alexander Duyckf0f97782011-04-22 04:08:09 +00001926 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
1927 u32 autoneg;
1928 bool link_up = false;
1929
Joe Perches7ca647b2010-09-07 21:35:40 +00001930 hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
1931
Alexander Duyckf0f97782011-04-22 04:08:09 +00001932 if (link_up)
1933 return;
1934 }
1935
1936 /* Check if this is not due to overtemp */
1937 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
1938 return;
1939
1940 break;
Joe Perches7ca647b2010-09-07 21:35:40 +00001941 default:
1942 if (!(eicr & IXGBE_EICR_GPI_SDP0))
1943 return;
1944 break;
1945 }
1946 e_crit(drv,
1947 "Network adapter has been stopped because it has over heated. "
1948 "Restart the computer. If the problem persists, "
1949 "power off the system and replace the adapter\n");
Alexander Duyckf0f97782011-04-22 04:08:09 +00001950
1951 adapter->interrupt_event = 0;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001952}
1953
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001954static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
1955{
1956 struct ixgbe_hw *hw = &adapter->hw;
1957
1958 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
1959 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001960 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001961 /* write to clear the interrupt */
1962 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1963 }
1964}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001965
Jacob Keller4f51bf72011-08-20 04:49:45 +00001966static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
1967{
1968 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
1969 return;
1970
1971 switch (adapter->hw.mac.type) {
1972 case ixgbe_mac_82599EB:
1973 /*
1974 * Need to check link state so complete overtemp check
1975 * on service task
1976 */
1977 if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
1978 (!test_bit(__IXGBE_DOWN, &adapter->state))) {
1979 adapter->interrupt_event = eicr;
1980 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
1981 ixgbe_service_event_schedule(adapter);
1982 return;
1983 }
1984 return;
1985 case ixgbe_mac_X540:
1986 if (!(eicr & IXGBE_EICR_TS))
1987 return;
1988 break;
1989 default:
1990 return;
1991 }
1992
1993 e_crit(drv,
1994 "Network adapter has been stopped because it has over heated. "
1995 "Restart the computer. If the problem persists, "
1996 "power off the system and replace the adapter\n");
1997}
1998
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001999static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
2000{
2001 struct ixgbe_hw *hw = &adapter->hw;
2002
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002003 if (eicr & IXGBE_EICR_GPI_SDP2) {
2004 /* Clear the interrupt */
2005 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
Alexander Duyck70864002011-04-27 09:13:56 +00002006 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2007 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
2008 ixgbe_service_event_schedule(adapter);
2009 }
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002010 }
2011
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002012 if (eicr & IXGBE_EICR_GPI_SDP1) {
2013 /* Clear the interrupt */
2014 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck70864002011-04-27 09:13:56 +00002015 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2016 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
2017 ixgbe_service_event_schedule(adapter);
2018 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002019 }
2020}
2021
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002022static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
2023{
2024 struct ixgbe_hw *hw = &adapter->hw;
2025
2026 adapter->lsc_int++;
2027 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
2028 adapter->link_check_timeout = jiffies;
2029 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2030 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00002031 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00002032 ixgbe_service_event_schedule(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002033 }
2034}
2035
Alexander Duyckfe49f042009-06-04 16:00:09 +00002036static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
2037 u64 qmask)
2038{
2039 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002040 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002041
Alexander Duyckbd508172010-11-16 19:27:03 -08002042 switch (hw->mac.type) {
2043 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002044 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002045 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
2046 break;
2047 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002048 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002049 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002050 if (mask)
2051 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002052 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002053 if (mask)
2054 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
2055 break;
2056 default:
2057 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002058 }
2059 /* skip the flush */
2060}
2061
2062static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002063 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00002064{
2065 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002066 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002067
Alexander Duyckbd508172010-11-16 19:27:03 -08002068 switch (hw->mac.type) {
2069 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002070 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002071 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
2072 break;
2073 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002074 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002075 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002076 if (mask)
2077 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002078 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002079 if (mask)
2080 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
2081 break;
2082 default:
2083 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002084 }
2085 /* skip the flush */
2086}
2087
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002088/**
Alexander Duyck2c4af692011-07-15 07:29:55 +00002089 * ixgbe_irq_enable - Enable default interrupt generation settings
2090 * @adapter: board private structure
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002091 **/
Alexander Duyck2c4af692011-07-15 07:29:55 +00002092static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2093 bool flush)
Auke Kok9a799d72007-09-15 14:07:45 -07002094{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002095 u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002096
Alexander Duyck2c4af692011-07-15 07:29:55 +00002097 /* don't reenable LSC while waiting for link */
2098 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
2099 mask &= ~IXGBE_EIMS_LSC;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002100
Alexander Duyck2c4af692011-07-15 07:29:55 +00002101 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Jacob Keller4f51bf72011-08-20 04:49:45 +00002102 switch (adapter->hw.mac.type) {
2103 case ixgbe_mac_82599EB:
2104 mask |= IXGBE_EIMS_GPI_SDP0;
2105 break;
2106 case ixgbe_mac_X540:
2107 mask |= IXGBE_EIMS_TS;
2108 break;
2109 default:
2110 break;
2111 }
Alexander Duyck2c4af692011-07-15 07:29:55 +00002112 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2113 mask |= IXGBE_EIMS_GPI_SDP1;
2114 switch (adapter->hw.mac.type) {
2115 case ixgbe_mac_82599EB:
Alexander Duyck2c4af692011-07-15 07:29:55 +00002116 mask |= IXGBE_EIMS_GPI_SDP1;
2117 mask |= IXGBE_EIMS_GPI_SDP2;
Don Skidmore858bc082011-08-04 09:28:30 +00002118 case ixgbe_mac_X540:
2119 mask |= IXGBE_EIMS_ECC;
Alexander Duyck2c4af692011-07-15 07:29:55 +00002120 mask |= IXGBE_EIMS_MAILBOX;
2121 break;
2122 default:
2123 break;
2124 }
2125 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2126 !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
2127 mask |= IXGBE_EIMS_FLOW_DIR;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002128
Alexander Duyck2c4af692011-07-15 07:29:55 +00002129 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2130 if (queues)
2131 ixgbe_irq_enable_queues(adapter, ~0);
2132 if (flush)
2133 IXGBE_WRITE_FLUSH(&adapter->hw);
Auke Kok9a799d72007-09-15 14:07:45 -07002134}
2135
Alexander Duyck2c4af692011-07-15 07:29:55 +00002136static irqreturn_t ixgbe_msix_other(int irq, void *data)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002137{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002138 struct ixgbe_adapter *adapter = data;
2139 struct ixgbe_hw *hw = &adapter->hw;
2140 u32 eicr;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002141
Alexander Duyck2c4af692011-07-15 07:29:55 +00002142 /*
2143 * Workaround for Silicon errata. Use clear-by-write instead
2144 * of clear-by-read. Reading with EICS will return the
2145 * interrupt causes without clearing, which later be done
2146 * with the write to EICR.
2147 */
2148 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
2149 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002150
Alexander Duyck2c4af692011-07-15 07:29:55 +00002151 if (eicr & IXGBE_EICR_LSC)
2152 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002153
Alexander Duyck2c4af692011-07-15 07:29:55 +00002154 if (eicr & IXGBE_EICR_MAILBOX)
2155 ixgbe_msg_task(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002156
Alexander Duyck2c4af692011-07-15 07:29:55 +00002157 switch (hw->mac.type) {
2158 case ixgbe_mac_82599EB:
2159 case ixgbe_mac_X540:
2160 if (eicr & IXGBE_EICR_ECC)
2161 e_info(link, "Received unrecoverable ECC Err, please "
2162 "reboot\n");
2163 /* Handle Flow Director Full threshold interrupt */
2164 if (eicr & IXGBE_EICR_FLOW_DIR) {
2165 int reinit_count = 0;
2166 int i;
2167 for (i = 0; i < adapter->num_tx_queues; i++) {
2168 struct ixgbe_ring *ring = adapter->tx_ring[i];
2169 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2170 &ring->state))
2171 reinit_count++;
2172 }
2173 if (reinit_count) {
2174 /* no more flow director interrupts until after init */
2175 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
2176 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
2177 ixgbe_service_event_schedule(adapter);
2178 }
2179 }
2180 ixgbe_check_sfp_event(adapter, eicr);
Jacob Keller4f51bf72011-08-20 04:49:45 +00002181 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyck2c4af692011-07-15 07:29:55 +00002182 break;
2183 default:
2184 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002185 }
2186
Alexander Duyck2c4af692011-07-15 07:29:55 +00002187 ixgbe_check_fan_failure(adapter, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07002188
Alexander Duyck2c4af692011-07-15 07:29:55 +00002189 /* re-enable the original interrupt state, no lsc, no queues */
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002190 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyck2c4af692011-07-15 07:29:55 +00002191 ixgbe_irq_enable(adapter, false, false);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002192
Alexander Duyck2c4af692011-07-15 07:29:55 +00002193 return IRQ_HANDLED;
2194}
2195
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002196static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
Auke Kok9a799d72007-09-15 14:07:45 -07002197{
2198 struct ixgbe_q_vector *q_vector = data;
2199
Auke Kok9a799d72007-09-15 14:07:45 -07002200 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002201
2202 if (q_vector->rx.ring || q_vector->tx.ring)
2203 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002204
2205 return IRQ_HANDLED;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002206}
2207
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002208static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002209 int r_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07002210{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002211 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08002212 struct ixgbe_ring *rx_ring = a->rx_ring[r_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00002213
Alexander Duyck22745432010-11-16 19:27:10 -08002214 rx_ring->q_vector = q_vector;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002215 rx_ring->next = q_vector->rx.ring;
2216 q_vector->rx.ring = rx_ring;
2217 q_vector->rx.count++;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002218}
Auke Kok9a799d72007-09-15 14:07:45 -07002219
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002220static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002221 int t_idx)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002222{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002223 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08002224 struct ixgbe_ring *tx_ring = a->tx_ring[t_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00002225
Alexander Duyck22745432010-11-16 19:27:10 -08002226 tx_ring->q_vector = q_vector;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002227 tx_ring->next = q_vector->tx.ring;
2228 q_vector->tx.ring = tx_ring;
2229 q_vector->tx.count++;
Alexander Duyckbd198052011-06-11 01:45:08 +00002230 q_vector->tx.work_limit = a->tx_work_limit;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002231}
Auke Kok9a799d72007-09-15 14:07:45 -07002232
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002233/**
2234 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
2235 * @adapter: board private structure to initialize
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002236 *
2237 * This function maps descriptor rings to the queue-specific vectors
2238 * we were allotted through the MSI-X enabling code. Ideally, we'd have
2239 * one vector per ring/queue, but on a constrained vector budget, we
2240 * group the rings as "efficiently" as possible. You would add new
2241 * mapping configurations in here.
2242 **/
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002243static void ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002244{
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002245 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2246 int rxr_remaining = adapter->num_rx_queues, rxr_idx = 0;
2247 int txr_remaining = adapter->num_tx_queues, txr_idx = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002248 int v_start = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07002249
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002250 /* only one q_vector if MSI-X is disabled. */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002251 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002252 q_vectors = 1;
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002253
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002254 /*
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002255 * If we don't have enough vectors for a 1-to-1 mapping, we'll have to
2256 * group them so there are multiple queues per vector.
2257 *
2258 * Re-adjusting *qpv takes care of the remainder.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002259 */
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002260 for (; v_start < q_vectors && rxr_remaining; v_start++) {
2261 int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_start);
2262 for (; rqpv; rqpv--, rxr_idx++, rxr_remaining--)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002263 map_vector_to_rxq(adapter, v_start, rxr_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002264 }
2265
2266 /*
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002267 * If there are not enough q_vectors for each ring to have it's own
2268 * vector then we must pair up Rx/Tx on a each vector
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002269 */
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002270 if ((v_start + txr_remaining) > q_vectors)
2271 v_start = 0;
2272
2273 for (; v_start < q_vectors && txr_remaining; v_start++) {
2274 int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_start);
2275 for (; tqpv; tqpv--, txr_idx++, txr_remaining--)
2276 map_vector_to_txq(adapter, v_start, txr_idx);
Auke Kok9a799d72007-09-15 14:07:45 -07002277 }
Auke Kok9a799d72007-09-15 14:07:45 -07002278}
2279
2280/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002281 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2282 * @adapter: board private structure
2283 *
2284 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2285 * interrupts from the kernel.
2286 **/
2287static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2288{
2289 struct net_device *netdev = adapter->netdev;
Alexander Duyck207867f2011-07-15 03:05:37 +00002290 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2291 int vector, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002292 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002293
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002294 for (vector = 0; vector < q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002295 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
Alexander Duyck207867f2011-07-15 03:05:37 +00002296 struct msix_entry *entry = &adapter->msix_entries[vector];
Robert Olssoncb13fc22008-11-25 16:43:52 -08002297
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002298 if (q_vector->tx.ring && q_vector->rx.ring) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002299 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002300 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002301 ti++;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002302 } else if (q_vector->rx.ring) {
2303 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2304 "%s-%s-%d", netdev->name, "rx", ri++);
2305 } else if (q_vector->tx.ring) {
2306 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2307 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002308 } else {
2309 /* skip this unused q_vector */
2310 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002311 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002312 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2313 q_vector->name, q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002314 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002315 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002316 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002317 goto free_queue_irqs;
2318 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002319 /* If Flow Director is enabled, set interrupt affinity */
2320 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2321 /* assign the mask for this irq */
2322 irq_set_affinity_hint(entry->vector,
2323 q_vector->affinity_mask);
2324 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002325 }
2326
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002327 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyck2c4af692011-07-15 07:29:55 +00002328 ixgbe_msix_other, 0, netdev->name, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002329 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002330 e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002331 goto free_queue_irqs;
2332 }
2333
2334 return 0;
2335
2336free_queue_irqs:
Alexander Duyck207867f2011-07-15 03:05:37 +00002337 while (vector) {
2338 vector--;
2339 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2340 NULL);
2341 free_irq(adapter->msix_entries[vector].vector,
2342 adapter->q_vector[vector]);
2343 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002344 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2345 pci_disable_msix(adapter->pdev);
2346 kfree(adapter->msix_entries);
2347 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002348 return err;
2349}
2350
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002351/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002352 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002353 * @irq: interrupt number
2354 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002355 **/
2356static irqreturn_t ixgbe_intr(int irq, void *data)
2357{
Alexander Duycka65151ba22011-05-27 05:31:32 +00002358 struct ixgbe_adapter *adapter = data;
Auke Kok9a799d72007-09-15 14:07:45 -07002359 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002360 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002361 u32 eicr;
2362
Don Skidmore54037502009-02-21 15:42:56 -08002363 /*
Alexander Duyck24ddd962012-02-10 02:08:32 +00002364 * Workaround for silicon errata #26 on 82598. Mask the interrupt
Don Skidmore54037502009-02-21 15:42:56 -08002365 * before the read of EICR.
2366 */
2367 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2368
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002369 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
Stephen Hemminger52f33af2011-12-22 16:34:52 +00002370 * therefore no explicit interrupt disable is necessary */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002371 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002372 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002373 /*
2374 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002375 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002376 * have disabled interrupts due to EIAM
2377 * finish the workaround of silicon errata on 82598. Unmask
2378 * the interrupt that we masked before the EICR read.
2379 */
2380 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2381 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002382 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002383 }
Auke Kok9a799d72007-09-15 14:07:45 -07002384
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002385 if (eicr & IXGBE_EICR_LSC)
2386 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002387
Alexander Duyckbd508172010-11-16 19:27:03 -08002388 switch (hw->mac.type) {
2389 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002390 ixgbe_check_sfp_event(adapter, eicr);
Don Skidmore0ccb9742011-08-04 02:07:48 +00002391 /* Fall through */
2392 case ixgbe_mac_X540:
2393 if (eicr & IXGBE_EICR_ECC)
2394 e_info(link, "Received unrecoverable ECC err, please "
2395 "reboot\n");
Jacob Keller4f51bf72011-08-20 04:49:45 +00002396 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002397 break;
2398 default:
2399 break;
2400 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002401
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002402 ixgbe_check_fan_failure(adapter, eicr);
2403
Alexander Duyckb9f6ed22012-02-08 07:49:54 +00002404 /* would disable interrupts here but EIAM disabled it */
2405 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002406
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002407 /*
2408 * re-enable link(maybe) and non-queue interrupts, no flush.
2409 * ixgbe_poll will re-enable the queue interrupts
2410 */
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002411 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2412 ixgbe_irq_enable(adapter, false, false);
2413
Auke Kok9a799d72007-09-15 14:07:45 -07002414 return IRQ_HANDLED;
2415}
2416
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002417static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
2418{
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002419 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2420 int i;
2421
2422 /* legacy and MSI only use one vector */
2423 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
2424 q_vectors = 1;
2425
2426 for (i = 0; i < adapter->num_rx_queues; i++) {
2427 adapter->rx_ring[i]->q_vector = NULL;
2428 adapter->rx_ring[i]->next = NULL;
2429 }
2430 for (i = 0; i < adapter->num_tx_queues; i++) {
2431 adapter->tx_ring[i]->q_vector = NULL;
2432 adapter->tx_ring[i]->next = NULL;
2433 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002434
2435 for (i = 0; i < q_vectors; i++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00002436 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002437 memset(&q_vector->rx, 0, sizeof(struct ixgbe_ring_container));
2438 memset(&q_vector->tx, 0, sizeof(struct ixgbe_ring_container));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002439 }
2440}
2441
Auke Kok9a799d72007-09-15 14:07:45 -07002442/**
2443 * ixgbe_request_irq - initialize interrupts
2444 * @adapter: board private structure
2445 *
2446 * Attempts to configure interrupts using the best available
2447 * capabilities of the hardware and kernel.
2448 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002449static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002450{
2451 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002452 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002453
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002454 /* map all of the rings to the q_vectors */
2455 ixgbe_map_rings_to_vectors(adapter);
2456
2457 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002458 err = ixgbe_request_msix_irqs(adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002459 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
Joe Perchesa0607fd2009-11-18 23:29:17 -08002460 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002461 netdev->name, adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002462 else
Joe Perchesa0607fd2009-11-18 23:29:17 -08002463 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002464 netdev->name, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002465
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002466 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002467 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002468
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002469 /* place q_vectors and rings back into a known good state */
2470 ixgbe_reset_q_vectors(adapter);
2471 }
2472
Auke Kok9a799d72007-09-15 14:07:45 -07002473 return err;
2474}
2475
2476static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2477{
Auke Kok9a799d72007-09-15 14:07:45 -07002478 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002479 int i, q_vectors;
Auke Kok9a799d72007-09-15 14:07:45 -07002480
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002481 q_vectors = adapter->num_msix_vectors;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002482 i = q_vectors - 1;
Alexander Duycka65151ba22011-05-27 05:31:32 +00002483 free_irq(adapter->msix_entries[i].vector, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002484 i--;
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002485
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002486 for (; i >= 0; i--) {
Alexander Duyck894ff7c2011-02-15 02:12:05 +00002487 /* free only the irqs that were actually requested */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002488 if (!adapter->q_vector[i]->rx.ring &&
2489 !adapter->q_vector[i]->tx.ring)
Alexander Duyck894ff7c2011-02-15 02:12:05 +00002490 continue;
2491
Alexander Duyck207867f2011-07-15 03:05:37 +00002492 /* clear the affinity_mask in the IRQ descriptor */
2493 irq_set_affinity_hint(adapter->msix_entries[i].vector,
2494 NULL);
2495
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002496 free_irq(adapter->msix_entries[i].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002497 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002498 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002499 } else {
Alexander Duycka65151ba22011-05-27 05:31:32 +00002500 free_irq(adapter->pdev->irq, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002501 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002502
2503 /* clear q_vector state information */
2504 ixgbe_reset_q_vectors(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002505}
2506
2507/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002508 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2509 * @adapter: board private structure
2510 **/
2511static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2512{
Alexander Duyckbd508172010-11-16 19:27:03 -08002513 switch (adapter->hw.mac.type) {
2514 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002515 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002516 break;
2517 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002518 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002519 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2520 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002521 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002522 break;
2523 default:
2524 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002525 }
2526 IXGBE_WRITE_FLUSH(&adapter->hw);
2527 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2528 int i;
2529 for (i = 0; i < adapter->num_msix_vectors; i++)
2530 synchronize_irq(adapter->msix_entries[i].vector);
2531 } else {
2532 synchronize_irq(adapter->pdev->irq);
2533 }
2534}
2535
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002536/**
Auke Kok9a799d72007-09-15 14:07:45 -07002537 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2538 *
2539 **/
2540static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2541{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002542 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002543
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002544 /* rx/tx vector */
2545 if (adapter->rx_itr_setting == 1)
2546 q_vector->itr = IXGBE_20K_ITR;
2547 else
2548 q_vector->itr = adapter->rx_itr_setting;
2549
2550 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002551
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002552 ixgbe_set_ivar(adapter, 0, 0, 0);
2553 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002554
Emil Tantilov396e7992010-07-01 20:05:12 +00002555 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002556}
2557
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002558/**
2559 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2560 * @adapter: board private structure
2561 * @ring: structure containing ring specific data
2562 *
2563 * Configure the Tx descriptor ring after a reset.
2564 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002565void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2566 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002567{
2568 struct ixgbe_hw *hw = &adapter->hw;
2569 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002570 int wait_loop = 10;
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002571 u32 txdctl = IXGBE_TXDCTL_ENABLE;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002572 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002573
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002574 /* disable queue to avoid issues while updating state */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002575 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002576 IXGBE_WRITE_FLUSH(hw);
2577
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002578 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002579 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002580 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2581 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2582 ring->count * sizeof(union ixgbe_adv_tx_desc));
2583 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2584 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002585 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002586
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002587 /*
2588 * set WTHRESH to encourage burst writeback, it should not be set
2589 * higher than 1 when ITR is 0 as it could cause false TX hangs
2590 *
2591 * In order to avoid issues WTHRESH + PTHRESH should always be equal
2592 * to or less than the number of on chip descriptors, which is
2593 * currently 40.
2594 */
Alexander Duycke954b372012-02-08 07:49:38 +00002595 if (!ring->q_vector || (ring->q_vector->itr < 8))
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002596 txdctl |= (1 << 16); /* WTHRESH = 1 */
2597 else
2598 txdctl |= (8 << 16); /* WTHRESH = 8 */
2599
Alexander Duycke954b372012-02-08 07:49:38 +00002600 /*
2601 * Setting PTHRESH to 32 both improves performance
2602 * and avoids a TX hang with DFP enabled
2603 */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002604 txdctl |= (1 << 8) | /* HTHRESH = 1 */
2605 32; /* PTHRESH = 32 */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002606
2607 /* reinitialize flowdirector state */
Alexander Duyckee9e0f02010-11-16 19:27:01 -08002608 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2609 adapter->atr_sample_rate) {
2610 ring->atr_sample_rate = adapter->atr_sample_rate;
2611 ring->atr_count = 0;
2612 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
2613 } else {
2614 ring->atr_sample_rate = 0;
2615 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002616
John Fastabendc84d3242010-11-16 19:27:12 -08002617 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
2618
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002619 /* enable queue */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002620 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2621
Alexander Duyckb2d96e02012-02-07 08:14:33 +00002622 netdev_tx_reset_queue(txring_txq(ring));
2623
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002624 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2625 if (hw->mac.type == ixgbe_mac_82598EB &&
2626 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2627 return;
2628
2629 /* poll to verify queue is enabled */
2630 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002631 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002632 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2633 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2634 if (!wait_loop)
2635 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002636}
2637
Alexander Duyck120ff942010-08-19 13:34:50 +00002638static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2639{
2640 struct ixgbe_hw *hw = &adapter->hw;
2641 u32 rttdcs;
John Fastabend72a32f12011-04-26 07:25:58 +00002642 u32 reg;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002643 u8 tcs = netdev_get_num_tc(adapter->netdev);
Alexander Duyck120ff942010-08-19 13:34:50 +00002644
2645 if (hw->mac.type == ixgbe_mac_82598EB)
2646 return;
2647
2648 /* disable the arbiter while setting MTQC */
2649 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2650 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2651 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2652
2653 /* set transmit pool layout */
John Fastabend8b1c0b22011-05-03 02:26:48 +00002654 switch (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Alexander Duyck120ff942010-08-19 13:34:50 +00002655 case (IXGBE_FLAG_SRIOV_ENABLED):
2656 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2657 (IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
2658 break;
Alexander Duyck120ff942010-08-19 13:34:50 +00002659 default:
John Fastabend8b1c0b22011-05-03 02:26:48 +00002660 if (!tcs)
2661 reg = IXGBE_MTQC_64Q_1PB;
2662 else if (tcs <= 4)
2663 reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
2664 else
2665 reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2666
2667 IXGBE_WRITE_REG(hw, IXGBE_MTQC, reg);
2668
2669 /* Enable Security TX Buffer IFG for multiple pb */
2670 if (tcs) {
2671 reg = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
2672 reg |= IXGBE_SECTX_DCB;
2673 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, reg);
2674 }
Alexander Duyck120ff942010-08-19 13:34:50 +00002675 break;
2676 }
2677
2678 /* re-enable the arbiter */
2679 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2680 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2681}
2682
Auke Kok9a799d72007-09-15 14:07:45 -07002683/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002684 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002685 * @adapter: board private structure
2686 *
2687 * Configure the Tx unit of the MAC after a reset.
2688 **/
2689static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2690{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002691 struct ixgbe_hw *hw = &adapter->hw;
2692 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002693 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002694
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002695 ixgbe_setup_mtqc(adapter);
2696
2697 if (hw->mac.type != ixgbe_mac_82598EB) {
2698 /* DMATXCTL.EN must be before Tx queues are enabled */
2699 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2700 dmatxctl |= IXGBE_DMATXCTL_TE;
2701 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
2702 }
2703
Auke Kok9a799d72007-09-15 14:07:45 -07002704 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002705 for (i = 0; i < adapter->num_tx_queues; i++)
2706 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002707}
2708
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002709#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07002710
Yi Zoua6616b42009-08-06 13:05:23 +00002711static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002712 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002713{
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002714 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002715 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002716
Alexander Duyckbd508172010-11-16 19:27:03 -08002717 switch (adapter->hw.mac.type) {
2718 case ixgbe_mac_82598EB: {
2719 struct ixgbe_ring_feature *feature = adapter->ring_feature;
2720 const int mask = feature[RING_F_RSS].mask;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002721 reg_idx = reg_idx & mask;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002722 }
Alexander Duyckbd508172010-11-16 19:27:03 -08002723 break;
2724 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002725 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08002726 default:
2727 break;
2728 }
2729
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002730 srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002731
2732 srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
2733 srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002734 if (adapter->num_vfs)
2735 srrctl |= IXGBE_SRRCTL_DROP_EN;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002736
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002737 srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
2738 IXGBE_SRRCTL_BSIZEHDR_MASK;
2739
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002740 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002741#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
2742 srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2743#else
2744 srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2745#endif
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002746 srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002747 } else {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002748 srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
2749 IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002750 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002751 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002752
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002753 IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002754}
2755
Alexander Duyck05abb122010-08-19 13:35:41 +00002756static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002757{
Alexander Duyck05abb122010-08-19 13:35:41 +00002758 struct ixgbe_hw *hw = &adapter->hw;
2759 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00002760 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
2761 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00002762 u32 mrqc = 0, reta = 0;
2763 u32 rxcsum;
2764 int i, j;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002765 u8 tcs = netdev_get_num_tc(adapter->netdev);
John Fastabend86b4db32011-04-26 07:26:19 +00002766 int maxq = adapter->ring_feature[RING_F_RSS].indices;
2767
2768 if (tcs)
2769 maxq = min(maxq, adapter->num_tx_queues / tcs);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002770
Alexander Duyck05abb122010-08-19 13:35:41 +00002771 /* Fill out hash function seeds */
2772 for (i = 0; i < 10; i++)
2773 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002774
Alexander Duyck05abb122010-08-19 13:35:41 +00002775 /* Fill out redirection table */
2776 for (i = 0, j = 0; i < 128; i++, j++) {
John Fastabend86b4db32011-04-26 07:26:19 +00002777 if (j == maxq)
Alexander Duyck05abb122010-08-19 13:35:41 +00002778 j = 0;
2779 /* reta = 4-byte sliding window of
2780 * 0x00..(indices-1)(indices-1)00..etc. */
2781 reta = (reta << 8) | (j * 0x11);
2782 if ((i & 3) == 3)
2783 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
2784 }
2785
2786 /* Disable indicating checksum in descriptor, enables RSS hash */
2787 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
2788 rxcsum |= IXGBE_RXCSUM_PCSD;
2789 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
2790
John Fastabend8b1c0b22011-05-03 02:26:48 +00002791 if (adapter->hw.mac.type == ixgbe_mac_82598EB &&
2792 (adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002793 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002794 } else {
2795 int mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
2796 | IXGBE_FLAG_SRIOV_ENABLED);
2797
2798 switch (mask) {
2799 case (IXGBE_FLAG_RSS_ENABLED):
2800 if (!tcs)
2801 mrqc = IXGBE_MRQC_RSSEN;
2802 else if (tcs <= 4)
2803 mrqc = IXGBE_MRQC_RTRSS4TCEN;
2804 else
2805 mrqc = IXGBE_MRQC_RTRSS8TCEN;
2806 break;
2807 case (IXGBE_FLAG_SRIOV_ENABLED):
2808 mrqc = IXGBE_MRQC_VMDQEN;
2809 break;
2810 default:
2811 break;
2812 }
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002813 }
2814
Alexander Duyck05abb122010-08-19 13:35:41 +00002815 /* Perform hash on these packet types */
2816 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2817 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2818 | IXGBE_MRQC_RSS_FIELD_IPV6
2819 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2820
2821 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002822}
2823
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002824/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002825 * ixgbe_configure_rscctl - enable RSC for the indicated ring
2826 * @adapter: address of board private structure
2827 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002828 **/
Don Skidmore082757a2011-07-21 05:55:00 +00002829static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00002830 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002831{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002832 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002833 u32 rscctrl;
Mallikarjuna R Chilakalaedd2ea552009-11-23 10:45:11 -08002834 int rx_buf_len;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002835 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002836
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002837 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00002838 return;
2839
2840 rx_buf_len = ring->rx_buf_len;
2841 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002842 rscctrl |= IXGBE_RSCCTL_RSCEN;
2843 /*
2844 * we must limit the number of descriptors so that the
2845 * total size of max desc * buf_len is not greater
Alexander Duyck642c6802011-11-10 09:09:17 +00002846 * than 65536
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002847 */
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002848 if (ring_is_ps_enabled(ring)) {
Alexander Duyck642c6802011-11-10 09:09:17 +00002849#if (PAGE_SIZE < 8192)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002850 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
Alexander Duyck642c6802011-11-10 09:09:17 +00002851#elif (PAGE_SIZE < 16384)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002852 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
Alexander Duyck642c6802011-11-10 09:09:17 +00002853#elif (PAGE_SIZE < 32768)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002854 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2855#else
2856 rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
2857#endif
2858 } else {
Alexander Duyck642c6802011-11-10 09:09:17 +00002859 if (rx_buf_len <= IXGBE_RXBUFFER_4K)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002860 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
Alexander Duyck642c6802011-11-10 09:09:17 +00002861 else if (rx_buf_len <= IXGBE_RXBUFFER_8K)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002862 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2863 else
2864 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2865 }
Alexander Duyck73670962010-08-19 13:38:34 +00002866 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002867}
2868
Alexander Duyck9e10e042010-08-19 13:40:06 +00002869/**
2870 * ixgbe_set_uta - Set unicast filter table address
2871 * @adapter: board private structure
2872 *
2873 * The unicast table address is a register array of 32-bit registers.
2874 * The table is meant to be used in a way similar to how the MTA is used
2875 * however due to certain limitations in the hardware it is necessary to
2876 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
2877 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
2878 **/
2879static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
2880{
2881 struct ixgbe_hw *hw = &adapter->hw;
2882 int i;
2883
2884 /* The UTA table only exists on 82599 hardware and newer */
2885 if (hw->mac.type < ixgbe_mac_82599EB)
2886 return;
2887
2888 /* we only need to do this if VMDq is enabled */
2889 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2890 return;
2891
2892 for (i = 0; i < 128; i++)
2893 IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
2894}
2895
2896#define IXGBE_MAX_RX_DESC_POLL 10
2897static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
2898 struct ixgbe_ring *ring)
2899{
2900 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002901 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2902 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002903 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002904
2905 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2906 if (hw->mac.type == ixgbe_mac_82598EB &&
2907 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2908 return;
2909
2910 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002911 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002912 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2913 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
2914
2915 if (!wait_loop) {
2916 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
2917 "the polling period\n", reg_idx);
2918 }
2919}
2920
Yi Zou2d39d572011-01-06 14:29:56 +00002921void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
2922 struct ixgbe_ring *ring)
2923{
2924 struct ixgbe_hw *hw = &adapter->hw;
2925 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2926 u32 rxdctl;
2927 u8 reg_idx = ring->reg_idx;
2928
2929 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2930 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
2931
2932 /* write value back with RXDCTL.ENABLE bit cleared */
2933 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
2934
2935 if (hw->mac.type == ixgbe_mac_82598EB &&
2936 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2937 return;
2938
2939 /* the hardware may take up to 100us to really disable the rx queue */
2940 do {
2941 udelay(10);
2942 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2943 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
2944
2945 if (!wait_loop) {
2946 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
2947 "the polling period\n", reg_idx);
2948 }
2949}
2950
Alexander Duyck84418e32010-08-19 13:40:54 +00002951void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
2952 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00002953{
2954 struct ixgbe_hw *hw = &adapter->hw;
2955 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002956 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002957 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00002958
Alexander Duyck9e10e042010-08-19 13:40:06 +00002959 /* disable queue to avoid issues while updating state */
2960 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00002961 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002962
Alexander Duyckacd37172010-08-19 13:36:05 +00002963 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
2964 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
2965 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
2966 ring->count * sizeof(union ixgbe_adv_rx_desc));
2967 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
2968 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002969 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002970
2971 ixgbe_configure_srrctl(adapter, ring);
2972 ixgbe_configure_rscctl(adapter, ring);
2973
Greg Rosee9f98072011-01-26 01:06:07 +00002974 /* If operating in IOV mode set RLPML for X540 */
2975 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
2976 hw->mac.type == ixgbe_mac_X540) {
2977 rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
2978 rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
2979 ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
2980 }
2981
Alexander Duyck9e10e042010-08-19 13:40:06 +00002982 if (hw->mac.type == ixgbe_mac_82598EB) {
2983 /*
2984 * enable cache line friendly hardware writes:
2985 * PTHRESH=32 descriptors (half the internal cache),
2986 * this also removes ugly rx_no_buffer_count increment
2987 * HTHRESH=4 descriptors (to minimize latency on fetch)
2988 * WTHRESH=8 burst writeback up to two cache lines
2989 */
2990 rxdctl &= ~0x3FFFFF;
2991 rxdctl |= 0x080420;
2992 }
2993
2994 /* enable receive descriptor ring */
2995 rxdctl |= IXGBE_RXDCTL_ENABLE;
2996 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
2997
2998 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyck7d4987d2011-05-27 05:31:37 +00002999 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00003000}
3001
Alexander Duyck48654522010-08-19 13:36:27 +00003002static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3003{
3004 struct ixgbe_hw *hw = &adapter->hw;
3005 int p;
3006
3007 /* PSRTYPE must be initialized in non 82598 adapters */
3008 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003009 IXGBE_PSRTYPE_UDPHDR |
3010 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00003011 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003012 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00003013
3014 if (hw->mac.type == ixgbe_mac_82598EB)
3015 return;
3016
3017 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
3018 psrtype |= (adapter->num_rx_queues_per_pool << 29);
3019
3020 for (p = 0; p < adapter->num_rx_pools; p++)
3021 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
3022 psrtype);
3023}
3024
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003025static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3026{
3027 struct ixgbe_hw *hw = &adapter->hw;
3028 u32 gcr_ext;
3029 u32 vt_reg_bits;
3030 u32 reg_offset, vf_shift;
3031 u32 vmdctl;
Greg Rosede4c7f62011-09-29 05:57:33 +00003032 int i;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003033
3034 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3035 return;
3036
3037 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
3038 vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
3039 vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
3040 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);
3041
3042 vf_shift = adapter->num_vfs % 32;
Greg Rose4cd69232012-01-25 07:59:37 +00003043 reg_offset = (adapter->num_vfs >= 32) ? 1 : 0;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003044
3045 /* Enable only the PF's pool for Tx/Rx */
3046 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
3047 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
3048 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
3049 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
3050 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3051
3052 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
3053 hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);
3054
3055 /*
3056 * Set up VF register offsets for selected VT Mode,
3057 * i.e. 32 or 64 VFs for SR-IOV
3058 */
3059 gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
3060 gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
3061 gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
3062 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3063
3064 /* enable Tx loopback for VF/PF communication */
3065 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Greg Rosea985b6c32010-11-18 03:02:52 +00003066 /* Enable MAC Anti-Spoofing */
Greg Rosea1cbb15c2011-05-13 01:33:48 +00003067 hw->mac.ops.set_mac_anti_spoofing(hw,
Greg Rosede4c7f62011-09-29 05:57:33 +00003068 (adapter->num_vfs != 0),
Greg Rosea985b6c32010-11-18 03:02:52 +00003069 adapter->num_vfs);
Greg Rosede4c7f62011-09-29 05:57:33 +00003070 /* For VFs that have spoof checking turned off */
3071 for (i = 0; i < adapter->num_vfs; i++) {
3072 if (!adapter->vfinfo[i].spoofchk_enabled)
3073 ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
3074 }
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003075}
3076
Alexander Duyck477de6e2010-08-19 13:38:11 +00003077static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003078{
Auke Kok9a799d72007-09-15 14:07:45 -07003079 struct ixgbe_hw *hw = &adapter->hw;
3080 struct net_device *netdev = adapter->netdev;
3081 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07003082 int rx_buf_len;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003083 struct ixgbe_ring *rx_ring;
3084 int i;
3085 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00003086
Auke Kok9a799d72007-09-15 14:07:45 -07003087 /* Decide whether to use packet split mode or not */
Don Skidmorea1243392011-01-18 22:53:47 +00003088 /* On by default */
3089 adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
3090
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003091 /* Do not use packet split if we're in SR-IOV Mode */
Don Skidmorea1243392011-01-18 22:53:47 +00003092 if (adapter->num_vfs)
3093 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
3094
3095 /* Disable packet split due to 82599 erratum #45 */
3096 if (hw->mac.type == ixgbe_mac_82599EB)
3097 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
Auke Kok9a799d72007-09-15 14:07:45 -07003098
Alexander Duyck477de6e2010-08-19 13:38:11 +00003099#ifdef IXGBE_FCOE
3100 /* adjust max frame to be able to do baby jumbo for FCoE */
3101 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3102 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3103 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3104
3105#endif /* IXGBE_FCOE */
3106 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3107 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3108 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3109 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3110
3111 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003112 }
3113
Alexander Duyck919e78a2011-08-26 09:52:38 +00003114 /* MHADD will allow an extra 4 bytes past for vlan tagged frames */
3115 max_frame += VLAN_HLEN;
3116
3117 /* Set the RX buffer length according to the mode */
3118 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
3119 rx_buf_len = IXGBE_RX_HDR_SIZE;
3120 } else {
3121 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
3122 (netdev->mtu <= ETH_DATA_LEN))
3123 rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
3124 /*
3125 * Make best use of allocation by using all but 1K of a
3126 * power of 2 allocation that will be used for skb->head.
3127 */
3128 else if (max_frame <= IXGBE_RXBUFFER_3K)
3129 rx_buf_len = IXGBE_RXBUFFER_3K;
3130 else if (max_frame <= IXGBE_RXBUFFER_7K)
3131 rx_buf_len = IXGBE_RXBUFFER_7K;
3132 else if (max_frame <= IXGBE_RXBUFFER_15K)
3133 rx_buf_len = IXGBE_RXBUFFER_15K;
3134 else
3135 rx_buf_len = IXGBE_MAX_RXBUFFER;
3136 }
3137
Auke Kok9a799d72007-09-15 14:07:45 -07003138 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003139 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3140 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003141 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3142
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003143 /*
3144 * Setup the HW Rx Head and Tail Descriptor Pointers and
3145 * the Base and Length of the Rx Descriptor Ring
3146 */
Auke Kok9a799d72007-09-15 14:07:45 -07003147 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003148 rx_ring = adapter->rx_ring[i];
Yi Zoua6616b42009-08-06 13:05:23 +00003149 rx_ring->rx_buf_len = rx_buf_len;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003150
Yi Zou6e455b892009-08-06 13:05:44 +00003151 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003152 set_ring_ps_enabled(rx_ring);
Peter P Waskiewicz Jr1b3ff022009-09-14 07:47:27 +00003153 else
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003154 clear_ring_ps_enabled(rx_ring);
3155
3156 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3157 set_ring_rsc_enabled(rx_ring);
3158 else
3159 clear_ring_rsc_enabled(rx_ring);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003160
Yi Zou63f39bd2009-05-17 12:34:35 +00003161#ifdef IXGBE_FCOE
Joe Perchese8e9f692010-09-07 21:34:53 +00003162 if (netdev->features & NETIF_F_FCOE_MTU) {
Yi Zou63f39bd2009-05-17 12:34:35 +00003163 struct ixgbe_ring_feature *f;
3164 f = &adapter->ring_feature[RING_F_FCOE];
Yi Zou6e455b892009-08-06 13:05:44 +00003165 if ((i >= f->mask) && (i < f->mask + f->indices)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003166 clear_ring_ps_enabled(rx_ring);
Yi Zou6e455b892009-08-06 13:05:44 +00003167 if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
3168 rx_ring->rx_buf_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00003169 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003170 } else if (!ring_is_rsc_enabled(rx_ring) &&
3171 !ring_is_ps_enabled(rx_ring)) {
3172 rx_ring->rx_buf_len =
3173 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Yi Zou6e455b892009-08-06 13:05:44 +00003174 }
Yi Zou63f39bd2009-05-17 12:34:35 +00003175 }
Yi Zou63f39bd2009-05-17 12:34:35 +00003176#endif /* IXGBE_FCOE */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003177 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003178}
3179
Alexander Duyck73670962010-08-19 13:38:34 +00003180static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3181{
3182 struct ixgbe_hw *hw = &adapter->hw;
3183 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3184
3185 switch (hw->mac.type) {
3186 case ixgbe_mac_82598EB:
3187 /*
3188 * For VMDq support of different descriptor types or
3189 * buffer sizes through the use of multiple SRRCTL
3190 * registers, RDRXCTL.MVMEN must be set to 1
3191 *
3192 * also, the manual doesn't mention it clearly but DCA hints
3193 * will only use queue 0's tags unless this bit is set. Side
3194 * effects of setting this bit are only that SRRCTL must be
3195 * fully programmed [0..15]
3196 */
3197 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3198 break;
3199 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003200 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00003201 /* Disable RSC for ACK packets */
3202 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3203 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3204 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3205 /* hardware requires some bits to be set by default */
3206 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3207 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3208 break;
3209 default:
3210 /* We should do nothing since we don't know this hardware */
3211 return;
3212 }
3213
3214 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3215}
3216
Alexander Duyck477de6e2010-08-19 13:38:11 +00003217/**
3218 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3219 * @adapter: board private structure
3220 *
3221 * Configure the Rx unit of the MAC after a reset.
3222 **/
3223static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3224{
3225 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003226 int i;
3227 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003228
3229 /* disable receives while setting up the descriptors */
3230 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3231 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3232
3233 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003234 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003235
Alexander Duyck9e10e042010-08-19 13:40:06 +00003236 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003237 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003238
Alexander Duyck9e10e042010-08-19 13:40:06 +00003239 ixgbe_set_uta(adapter);
3240
Alexander Duyck477de6e2010-08-19 13:38:11 +00003241 /* set_rx_buffer_len must be called before ring initialization */
3242 ixgbe_set_rx_buffer_len(adapter);
3243
3244 /*
3245 * Setup the HW Rx Head and Tail Descriptor Pointers and
3246 * the Base and Length of the Rx Descriptor Ring
3247 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003248 for (i = 0; i < adapter->num_rx_queues; i++)
3249 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003250
Alexander Duyck9e10e042010-08-19 13:40:06 +00003251 /* disable drop enable for 82598 parts */
3252 if (hw->mac.type == ixgbe_mac_82598EB)
3253 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3254
3255 /* enable all receives */
3256 rxctrl |= IXGBE_RXCTRL_RXEN;
3257 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003258}
3259
Jiri Pirko8e586132011-12-08 19:52:37 -05003260static int ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003261{
3262 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003263 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003264 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003265
3266 /* add VID to filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003267 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003268 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003269
3270 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003271}
3272
Jiri Pirko8e586132011-12-08 19:52:37 -05003273static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003274{
3275 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003276 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003277 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003278
Auke Kok9a799d72007-09-15 14:07:45 -07003279 /* remove VID from filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003280 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003281 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003282
3283 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003284}
3285
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003286/**
3287 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3288 * @adapter: driver data
3289 */
3290static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3291{
3292 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003293 u32 vlnctrl;
3294
3295 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3296 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3297 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3298}
3299
3300/**
3301 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3302 * @adapter: driver data
3303 */
3304static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3305{
3306 struct ixgbe_hw *hw = &adapter->hw;
3307 u32 vlnctrl;
3308
3309 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3310 vlnctrl |= IXGBE_VLNCTRL_VFE;
3311 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3312 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3313}
3314
3315/**
3316 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3317 * @adapter: driver data
3318 */
3319static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3320{
3321 struct ixgbe_hw *hw = &adapter->hw;
3322 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003323 int i, j;
3324
3325 switch (hw->mac.type) {
3326 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003327 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3328 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003329 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3330 break;
3331 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003332 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003333 for (i = 0; i < adapter->num_rx_queues; i++) {
3334 j = adapter->rx_ring[i]->reg_idx;
3335 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3336 vlnctrl &= ~IXGBE_RXDCTL_VME;
3337 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3338 }
3339 break;
3340 default:
3341 break;
3342 }
3343}
3344
3345/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003346 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003347 * @adapter: driver data
3348 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003349static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003350{
3351 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003352 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003353 int i, j;
3354
3355 switch (hw->mac.type) {
3356 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003357 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3358 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003359 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3360 break;
3361 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003362 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003363 for (i = 0; i < adapter->num_rx_queues; i++) {
3364 j = adapter->rx_ring[i]->reg_idx;
3365 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3366 vlnctrl |= IXGBE_RXDCTL_VME;
3367 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3368 }
3369 break;
3370 default:
3371 break;
3372 }
3373}
3374
Auke Kok9a799d72007-09-15 14:07:45 -07003375static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3376{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003377 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003378
Jesse Grossf62bbb52010-10-20 13:56:10 +00003379 ixgbe_vlan_rx_add_vid(adapter->netdev, 0);
3380
3381 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
3382 ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003383}
3384
3385/**
Alexander Duyck28500622010-06-15 09:25:48 +00003386 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3387 * @netdev: network interface device structure
3388 *
3389 * Writes unicast address list to the RAR table.
3390 * Returns: -ENOMEM on failure/insufficient address space
3391 * 0 on no addresses written
3392 * X on writing X addresses to the RAR table
3393 **/
3394static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3395{
3396 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3397 struct ixgbe_hw *hw = &adapter->hw;
3398 unsigned int vfn = adapter->num_vfs;
Greg Rosea1cbb15c2011-05-13 01:33:48 +00003399 unsigned int rar_entries = IXGBE_MAX_PF_MACVLANS;
Alexander Duyck28500622010-06-15 09:25:48 +00003400 int count = 0;
3401
3402 /* return ENOMEM indicating insufficient memory for addresses */
3403 if (netdev_uc_count(netdev) > rar_entries)
3404 return -ENOMEM;
3405
3406 if (!netdev_uc_empty(netdev) && rar_entries) {
3407 struct netdev_hw_addr *ha;
3408 /* return error if we do not support writing to RAR table */
3409 if (!hw->mac.ops.set_rar)
3410 return -ENOMEM;
3411
3412 netdev_for_each_uc_addr(ha, netdev) {
3413 if (!rar_entries)
3414 break;
3415 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
3416 vfn, IXGBE_RAH_AV);
3417 count++;
3418 }
3419 }
3420 /* write the addresses in reverse order to avoid write combining */
3421 for (; rar_entries > 0 ; rar_entries--)
3422 hw->mac.ops.clear_rar(hw, rar_entries);
3423
3424 return count;
3425}
3426
3427/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003428 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003429 * @netdev: network interface device structure
3430 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003431 * The set_rx_method entry point is called whenever the unicast/multicast
3432 * address list or the network interface flags are updated. This routine is
3433 * responsible for configuring the hardware for proper unicast, multicast and
3434 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003435 **/
Greg Rose7f870472010-01-09 02:25:29 +00003436void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003437{
3438 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3439 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003440 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3441 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003442
3443 /* Check for Promiscuous and All Multicast modes */
3444
3445 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3446
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003447 /* set all bits that we expect to always be set */
3448 fctrl |= IXGBE_FCTRL_BAM;
3449 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3450 fctrl |= IXGBE_FCTRL_PMCF;
3451
Alexander Duyck28500622010-06-15 09:25:48 +00003452 /* clear the bits we are changing the status of */
3453 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3454
Auke Kok9a799d72007-09-15 14:07:45 -07003455 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003456 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003457 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003458 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003459 /* don't hardware filter vlans in promisc mode */
3460 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003461 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003462 if (netdev->flags & IFF_ALLMULTI) {
3463 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003464 vmolr |= IXGBE_VMOLR_MPE;
3465 } else {
3466 /*
3467 * Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003468 * then we should just turn on promiscuous mode so
Alexander Duyck28500622010-06-15 09:25:48 +00003469 * that we can at least receive multicast traffic
3470 */
3471 hw->mac.ops.update_mc_addr_list(hw, netdev);
3472 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003473 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003474 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003475 hw->addr_ctrl.user_set_promisc = false;
Alexander Duyck28500622010-06-15 09:25:48 +00003476 /*
3477 * Write addresses to available RAR registers, if there is not
3478 * sufficient space to store all the addresses then enable
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003479 * unicast promiscuous mode
Alexander Duyck28500622010-06-15 09:25:48 +00003480 */
3481 count = ixgbe_write_uc_addr_list(netdev);
3482 if (count < 0) {
3483 fctrl |= IXGBE_FCTRL_UPE;
3484 vmolr |= IXGBE_VMOLR_ROPE;
3485 }
3486 }
3487
3488 if (adapter->num_vfs) {
3489 ixgbe_restore_vf_multicasts(adapter);
3490 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
3491 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3492 IXGBE_VMOLR_ROPE);
3493 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003494 }
3495
3496 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003497
3498 if (netdev->features & NETIF_F_HW_VLAN_RX)
3499 ixgbe_vlan_strip_enable(adapter);
3500 else
3501 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003502}
3503
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003504static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3505{
3506 int q_idx;
3507 struct ixgbe_q_vector *q_vector;
3508 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3509
3510 /* legacy and MSI only use one vector */
3511 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3512 q_vectors = 1;
3513
3514 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003515 q_vector = adapter->q_vector[q_idx];
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00003516 napi_enable(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003517 }
3518}
3519
3520static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3521{
3522 int q_idx;
3523 struct ixgbe_q_vector *q_vector;
3524 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3525
3526 /* legacy and MSI only use one vector */
3527 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3528 q_vectors = 1;
3529
3530 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003531 q_vector = adapter->q_vector[q_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003532 napi_disable(&q_vector->napi);
3533 }
3534}
3535
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003536#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08003537/*
3538 * ixgbe_configure_dcb - Configure DCB hardware
3539 * @adapter: ixgbe adapter struct
3540 *
3541 * This is called by the driver on open to configure the DCB hardware.
3542 * This is also called by the gennetlink interface when reconfiguring
3543 * the DCB state.
3544 */
3545static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3546{
3547 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend9806307a2010-10-28 00:59:57 +00003548 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003549
Alexander Duyck67ebd792010-08-19 13:34:04 +00003550 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3551 if (hw->mac.type == ixgbe_mac_82598EB)
3552 netif_set_gso_max_size(adapter->netdev, 65536);
3553 return;
3554 }
3555
3556 if (hw->mac.type == ixgbe_mac_82598EB)
3557 netif_set_gso_max_size(adapter->netdev, 32768);
3558
Alexander Duyck2f90b862008-11-20 20:52:10 -08003559
Alexander Duyck2f90b862008-11-20 20:52:10 -08003560 /* Enable VLAN tag insert/strip */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003561 adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003562
Alexander Duyck2f90b862008-11-20 20:52:10 -08003563 hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003564
John Fastabendb1208182011-10-15 05:00:10 +00003565#ifdef IXGBE_FCOE
3566 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3567 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3568#endif
3569
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003570 /* reconfigure the hardware */
John Fastabend6f70f6a2011-04-26 07:26:25 +00003571 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
John Fastabendc27931d2011-02-23 05:58:25 +00003572 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3573 DCB_TX_CONFIG);
3574 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3575 DCB_RX_CONFIG);
3576 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
John Fastabendb1208182011-10-15 05:00:10 +00003577 } else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
3578 ixgbe_dcb_hw_ets(&adapter->hw,
3579 adapter->ixgbe_ieee_ets,
3580 max_frame);
3581 ixgbe_dcb_hw_pfc_config(&adapter->hw,
3582 adapter->ixgbe_ieee_pfc->pfc_en,
3583 adapter->ixgbe_ieee_ets->prio_tc);
John Fastabendc27931d2011-02-23 05:58:25 +00003584 }
John Fastabend8187cd42011-02-23 05:58:08 +00003585
3586 /* Enable RSS Hash per TC */
3587 if (hw->mac.type != ixgbe_mac_82598EB) {
3588 int i;
3589 u32 reg = 0;
3590
3591 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
3592 u8 msb = 0;
3593 u8 cnt = adapter->netdev->tc_to_txq[i].count;
3594
3595 while (cnt >>= 1)
3596 msb++;
3597
3598 reg |= msb << IXGBE_RQTC_SHIFT_TC(i);
3599 }
3600 IXGBE_WRITE_REG(hw, IXGBE_RQTC, reg);
3601 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08003602}
John Fastabend9da712d2011-08-23 03:14:22 +00003603#endif
3604
3605/* Additional bittime to account for IXGBE framing */
3606#define IXGBE_ETH_FRAMING 20
3607
3608/*
3609 * ixgbe_hpbthresh - calculate high water mark for flow control
3610 *
3611 * @adapter: board private structure to calculate for
3612 * @pb - packet buffer to calculate
3613 */
3614static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
3615{
3616 struct ixgbe_hw *hw = &adapter->hw;
3617 struct net_device *dev = adapter->netdev;
3618 int link, tc, kb, marker;
3619 u32 dv_id, rx_pba;
3620
3621 /* Calculate max LAN frame size */
3622 tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;
3623
3624#ifdef IXGBE_FCOE
3625 /* FCoE traffic class uses FCOE jumbo frames */
3626 if (dev->features & NETIF_F_FCOE_MTU) {
3627 int fcoe_pb = 0;
3628
3629#ifdef CONFIG_IXGBE_DCB
3630 fcoe_pb = netdev_get_prio_tc_map(dev, adapter->fcoe.up);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003631
3632#endif
John Fastabend9da712d2011-08-23 03:14:22 +00003633 if (fcoe_pb == pb && tc < IXGBE_FCOE_JUMBO_FRAME_SIZE)
3634 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3635 }
3636#endif
3637
3638 /* Calculate delay value for device */
3639 switch (hw->mac.type) {
3640 case ixgbe_mac_X540:
3641 dv_id = IXGBE_DV_X540(link, tc);
3642 break;
3643 default:
3644 dv_id = IXGBE_DV(link, tc);
3645 break;
3646 }
3647
3648 /* Loopback switch introduces additional latency */
3649 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3650 dv_id += IXGBE_B2BT(tc);
3651
3652 /* Delay value is calculated in bit times convert to KB */
3653 kb = IXGBE_BT2KB(dv_id);
3654 rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;
3655
3656 marker = rx_pba - kb;
3657
3658 /* It is possible that the packet buffer is not large enough
3659 * to provide required headroom. In this case throw an error
3660 * to user and a do the best we can.
3661 */
3662 if (marker < 0) {
3663 e_warn(drv, "Packet Buffer(%i) can not provide enough"
3664 "headroom to support flow control."
3665 "Decrease MTU or number of traffic classes\n", pb);
3666 marker = tc + 1;
3667 }
3668
3669 return marker;
3670}
3671
3672/*
3673 * ixgbe_lpbthresh - calculate low water mark for for flow control
3674 *
3675 * @adapter: board private structure to calculate for
3676 * @pb - packet buffer to calculate
3677 */
3678static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
3679{
3680 struct ixgbe_hw *hw = &adapter->hw;
3681 struct net_device *dev = adapter->netdev;
3682 int tc;
3683 u32 dv_id;
3684
3685 /* Calculate max LAN frame size */
3686 tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
3687
3688 /* Calculate delay value for device */
3689 switch (hw->mac.type) {
3690 case ixgbe_mac_X540:
3691 dv_id = IXGBE_LOW_DV_X540(tc);
3692 break;
3693 default:
3694 dv_id = IXGBE_LOW_DV(tc);
3695 break;
3696 }
3697
3698 /* Delay value is calculated in bit times convert to KB */
3699 return IXGBE_BT2KB(dv_id);
3700}
3701
3702/*
3703 * ixgbe_pbthresh_setup - calculate and setup high low water marks
3704 */
3705static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
3706{
3707 struct ixgbe_hw *hw = &adapter->hw;
3708 int num_tc = netdev_get_num_tc(adapter->netdev);
3709 int i;
3710
3711 if (!num_tc)
3712 num_tc = 1;
3713
3714 hw->fc.low_water = ixgbe_lpbthresh(adapter);
3715
3716 for (i = 0; i < num_tc; i++) {
3717 hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
3718
3719 /* Low water marks must not be larger than high water marks */
3720 if (hw->fc.low_water > hw->fc.high_water[i])
3721 hw->fc.low_water = 0;
3722 }
3723}
John Fastabend80605c652011-05-02 12:34:10 +00003724
3725static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
3726{
John Fastabend80605c652011-05-02 12:34:10 +00003727 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf7e10272011-07-21 00:40:35 +00003728 int hdrm;
3729 u8 tc = netdev_get_num_tc(adapter->netdev);
John Fastabend80605c652011-05-02 12:34:10 +00003730
3731 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
3732 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
Alexander Duyckf7e10272011-07-21 00:40:35 +00003733 hdrm = 32 << adapter->fdir_pballoc;
3734 else
3735 hdrm = 0;
John Fastabend80605c652011-05-02 12:34:10 +00003736
Alexander Duyckf7e10272011-07-21 00:40:35 +00003737 hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
John Fastabend9da712d2011-08-23 03:14:22 +00003738 ixgbe_pbthresh_setup(adapter);
John Fastabend80605c652011-05-02 12:34:10 +00003739}
3740
Alexander Duycke4911d52011-05-11 07:18:52 +00003741static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
3742{
3743 struct ixgbe_hw *hw = &adapter->hw;
3744 struct hlist_node *node, *node2;
3745 struct ixgbe_fdir_filter *filter;
3746
3747 spin_lock(&adapter->fdir_perfect_lock);
3748
3749 if (!hlist_empty(&adapter->fdir_filter_list))
3750 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
3751
3752 hlist_for_each_entry_safe(filter, node, node2,
3753 &adapter->fdir_filter_list, fdir_node) {
3754 ixgbe_fdir_write_perfect_filter_82599(hw,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00003755 &filter->filter,
3756 filter->sw_idx,
3757 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
3758 IXGBE_FDIR_DROP_QUEUE :
3759 adapter->rx_ring[filter->action]->reg_idx);
Alexander Duycke4911d52011-05-11 07:18:52 +00003760 }
3761
3762 spin_unlock(&adapter->fdir_perfect_lock);
3763}
3764
Auke Kok9a799d72007-09-15 14:07:45 -07003765static void ixgbe_configure(struct ixgbe_adapter *adapter)
3766{
John Fastabend80605c652011-05-02 12:34:10 +00003767 ixgbe_configure_pb(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003768#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00003769 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003770#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003771
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003772 ixgbe_set_rx_mode(adapter->netdev);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003773 ixgbe_restore_vlan(adapter);
3774
Yi Zoueacd73f2009-05-13 13:11:06 +00003775#ifdef IXGBE_FCOE
3776 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
3777 ixgbe_configure_fcoe(adapter);
3778
3779#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003780 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003781 ixgbe_init_fdir_signature_82599(&adapter->hw,
3782 adapter->fdir_pballoc);
Alexander Duycke4911d52011-05-11 07:18:52 +00003783 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
3784 ixgbe_init_fdir_perfect_82599(&adapter->hw,
3785 adapter->fdir_pballoc);
3786 ixgbe_fdir_filter_restore(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003787 }
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003788
Alexander Duyck933d41f2010-09-07 21:34:29 +00003789 ixgbe_configure_virtualization(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003790
Auke Kok9a799d72007-09-15 14:07:45 -07003791 ixgbe_configure_tx(adapter);
3792 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003793}
3794
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003795static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
3796{
3797 switch (hw->phy.type) {
3798 case ixgbe_phy_sfp_avago:
3799 case ixgbe_phy_sfp_ftl:
3800 case ixgbe_phy_sfp_intel:
3801 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00003802 case ixgbe_phy_sfp_passive_tyco:
3803 case ixgbe_phy_sfp_passive_unknown:
3804 case ixgbe_phy_sfp_active_unknown:
3805 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003806 return true;
Alexander Duyck8917b442011-07-21 00:40:51 +00003807 case ixgbe_phy_nl:
3808 if (hw->mac.type == ixgbe_mac_82598EB)
3809 return true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003810 default:
3811 return false;
3812 }
3813}
3814
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003815/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003816 * ixgbe_sfp_link_config - set up SFP+ link
3817 * @adapter: pointer to private adapter struct
3818 **/
3819static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
3820{
Alexander Duyck70864002011-04-27 09:13:56 +00003821 /*
Stephen Hemminger52f33af2011-12-22 16:34:52 +00003822 * We are assuming the worst case scenario here, and that
Alexander Duyck70864002011-04-27 09:13:56 +00003823 * is that an SFP was inserted/removed after the reset
3824 * but before SFP detection was enabled. As such the best
3825 * solution is to just start searching as soon as we start
3826 */
3827 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
3828 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003829
Alexander Duyck70864002011-04-27 09:13:56 +00003830 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003831}
3832
3833/**
3834 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003835 * @hw: pointer to private hardware struct
3836 *
3837 * Returns 0 on success, negative on failure
3838 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003839static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003840{
3841 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003842 bool negotiation, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003843 u32 ret = IXGBE_ERR_LINK_SETUP;
3844
3845 if (hw->mac.ops.check_link)
3846 ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
3847
3848 if (ret)
3849 goto link_cfg_out;
3850
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00003851 autoneg = hw->phy.autoneg_advertised;
3852 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Joe Perchese8e9f692010-09-07 21:34:53 +00003853 ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
3854 &negotiation);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003855 if (ret)
3856 goto link_cfg_out;
3857
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003858 if (hw->mac.ops.setup_link)
3859 ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003860link_cfg_out:
3861 return ret;
3862}
3863
Alexander Duycka34bcff2010-08-19 13:39:20 +00003864static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003865{
Auke Kok9a799d72007-09-15 14:07:45 -07003866 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003867 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003868
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003869 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00003870 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
3871 IXGBE_GPIE_OCD;
3872 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003873 /*
3874 * use EIAM to auto-mask when MSI-X interrupt is asserted
3875 * this saves a register write for every interrupt
3876 */
3877 switch (hw->mac.type) {
3878 case ixgbe_mac_82598EB:
3879 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
3880 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003881 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003882 case ixgbe_mac_X540:
3883 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003884 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
3885 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
3886 break;
3887 }
3888 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003889 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
3890 * specifically only auto mask tx and rx interrupts */
3891 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003892 }
3893
Alexander Duycka34bcff2010-08-19 13:39:20 +00003894 /* XXX: to interrupt immediately for EICS writes, enable this */
3895 /* gpie |= IXGBE_GPIE_EIMEN; */
3896
3897 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3898 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
3899 gpie |= IXGBE_GPIE_VTMODE_64;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003900 }
3901
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00003902 /* Enable Thermal over heat sensor interrupt */
Don Skidmoref3df98e2011-08-17 10:15:21 +00003903 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
3904 switch (adapter->hw.mac.type) {
3905 case ixgbe_mac_82599EB:
3906 gpie |= IXGBE_SDP0_GPIEN;
3907 break;
3908 case ixgbe_mac_X540:
3909 gpie |= IXGBE_EIMS_TS;
3910 break;
3911 default:
3912 break;
3913 }
3914 }
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00003915
Alexander Duycka34bcff2010-08-19 13:39:20 +00003916 /* Enable fan failure interrupt */
3917 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003918 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003919
Don Skidmore2698b202011-04-13 07:01:52 +00003920 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003921 gpie |= IXGBE_SDP1_GPIEN;
3922 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00003923 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00003924
3925 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3926}
3927
Alexander Duyckc7ccde02011-07-21 00:40:40 +00003928static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
Alexander Duycka34bcff2010-08-19 13:39:20 +00003929{
3930 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003931 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003932 u32 ctrl_ext;
3933
3934 ixgbe_get_hw_control(adapter);
3935 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003936
Auke Kok9a799d72007-09-15 14:07:45 -07003937 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3938 ixgbe_configure_msix(adapter);
3939 else
3940 ixgbe_configure_msi_and_legacy(adapter);
3941
Don Skidmorec6ecf392010-12-03 03:31:51 +00003942 /* enable the optics for both mult-speed fiber and 82599 SFP+ fiber */
3943 if (hw->mac.ops.enable_tx_laser &&
3944 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00003945 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00003946 (hw->mac.type == ixgbe_mac_82599EB))))
Peter Waskiewicz61fac742010-04-27 00:38:15 +00003947 hw->mac.ops.enable_tx_laser(hw);
3948
Auke Kok9a799d72007-09-15 14:07:45 -07003949 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003950 ixgbe_napi_enable_all(adapter);
3951
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08003952 if (ixgbe_is_sfp(hw)) {
3953 ixgbe_sfp_link_config(adapter);
3954 } else {
3955 err = ixgbe_non_sfp_link_config(hw);
3956 if (err)
3957 e_err(probe, "link_config FAILED %d\n", err);
3958 }
3959
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003960 /* clear any pending interrupts, may auto mask */
3961 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00003962 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07003963
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003964 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00003965 * If this adapter has a fan, check to see if we had a failure
3966 * before we enabled the interrupt.
3967 */
3968 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
3969 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
3970 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00003971 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00003972 }
3973
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003974 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003975 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003976
Auke Kok9a799d72007-09-15 14:07:45 -07003977 /* bring the link up in the watchdog, this could race with our first
3978 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003979 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
3980 adapter->link_check_timeout = jiffies;
Alexander Duyck70864002011-04-27 09:13:56 +00003981 mod_timer(&adapter->service_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00003982
3983 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
3984 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
3985 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
3986 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
Auke Kok9a799d72007-09-15 14:07:45 -07003987}
3988
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003989void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
3990{
3991 WARN_ON(in_interrupt());
Alexander Duyck70864002011-04-27 09:13:56 +00003992 /* put off any impending NetWatchDogTimeout */
3993 adapter->netdev->trans_start = jiffies;
3994
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003995 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00003996 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003997 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00003998 /*
3999 * If SR-IOV enabled then wait a bit before bringing the adapter
4000 * back up to give the VFs time to respond to the reset. The
4001 * two second wait is based upon the watchdog timer cycle in
4002 * the VF driver.
4003 */
4004 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4005 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004006 ixgbe_up(adapter);
4007 clear_bit(__IXGBE_RESETTING, &adapter->state);
4008}
4009
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004010void ixgbe_up(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004011{
4012 /* hardware has been reset, we need to reload some things */
4013 ixgbe_configure(adapter);
4014
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004015 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004016}
4017
4018void ixgbe_reset(struct ixgbe_adapter *adapter)
4019{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004020 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07004021 int err;
4022
Alexander Duyck70864002011-04-27 09:13:56 +00004023 /* lock SFP init bit to prevent race conditions with the watchdog */
4024 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
4025 usleep_range(1000, 2000);
4026
4027 /* clear all SFP and link config related flags while holding SFP_INIT */
4028 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
4029 IXGBE_FLAG2_SFP_NEEDS_RESET);
4030 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
4031
Don Skidmore8ca783a2009-05-26 20:40:47 -07004032 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004033 switch (err) {
4034 case 0:
4035 case IXGBE_ERR_SFP_NOT_PRESENT:
Alexander Duyck70864002011-04-27 09:13:56 +00004036 case IXGBE_ERR_SFP_NOT_SUPPORTED:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004037 break;
4038 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00004039 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004040 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004041 case IXGBE_ERR_EEPROM_VERSION:
4042 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00004043 e_dev_warn("This device is a pre-production adapter/LOM. "
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004044 "Please be aware there may be issues associated with "
Emil Tantilov849c4542010-06-03 16:53:41 +00004045 "your hardware. If you are experiencing problems "
4046 "please contact your Intel or hardware "
4047 "representative who provided you with this "
4048 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004049 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004050 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00004051 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004052 }
Auke Kok9a799d72007-09-15 14:07:45 -07004053
Alexander Duyck70864002011-04-27 09:13:56 +00004054 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
4055
Auke Kok9a799d72007-09-15 14:07:45 -07004056 /* reprogram the RAR[0] in case user changed it. */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004057 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
4058 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07004059}
4060
Auke Kok9a799d72007-09-15 14:07:45 -07004061/**
4062 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07004063 * @rx_ring: ring to free buffers from
4064 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004065static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004066{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004067 struct device *dev = rx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07004068 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004069 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004070
Alexander Duyck84418e32010-08-19 13:40:54 +00004071 /* ring already cleared, nothing to do */
4072 if (!rx_ring->rx_buffer_info)
4073 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004074
Alexander Duyck84418e32010-08-19 13:40:54 +00004075 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004076 for (i = 0; i < rx_ring->count; i++) {
4077 struct ixgbe_rx_buffer *rx_buffer_info;
4078
4079 rx_buffer_info = &rx_ring->rx_buffer_info[i];
4080 if (rx_buffer_info->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004081 dma_unmap_single(rx_ring->dev, rx_buffer_info->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00004082 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00004083 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07004084 rx_buffer_info->dma = 0;
4085 }
4086 if (rx_buffer_info->skb) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00004087 struct sk_buff *skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07004088 rx_buffer_info->skb = NULL;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00004089 /* We need to clean up RSC frag lists */
4090 skb = ixgbe_merge_active_tail(skb);
4091 ixgbe_close_active_frag_list(skb);
4092 if (IXGBE_CB(skb)->delay_unmap) {
4093 dma_unmap_single(dev,
4094 IXGBE_CB(skb)->dma,
4095 rx_ring->rx_buf_len,
4096 DMA_FROM_DEVICE);
4097 IXGBE_CB(skb)->dma = 0;
4098 IXGBE_CB(skb)->delay_unmap = false;
4099 }
4100 dev_kfree_skb(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07004101 }
4102 if (!rx_buffer_info->page)
4103 continue;
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00004104 if (rx_buffer_info->page_dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004105 dma_unmap_page(dev, rx_buffer_info->page_dma,
Nick Nunley1b507732010-04-27 13:10:27 +00004106 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00004107 rx_buffer_info->page_dma = 0;
4108 }
Auke Kok9a799d72007-09-15 14:07:45 -07004109 put_page(rx_buffer_info->page);
4110 rx_buffer_info->page = NULL;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07004111 rx_buffer_info->page_offset = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004112 }
4113
4114 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4115 memset(rx_ring->rx_buffer_info, 0, size);
4116
4117 /* Zero out the descriptor ring */
4118 memset(rx_ring->desc, 0, rx_ring->size);
4119
4120 rx_ring->next_to_clean = 0;
4121 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004122}
4123
4124/**
4125 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07004126 * @tx_ring: ring to be cleaned
4127 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004128static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004129{
4130 struct ixgbe_tx_buffer *tx_buffer_info;
4131 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004132 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004133
Alexander Duyck84418e32010-08-19 13:40:54 +00004134 /* ring already cleared, nothing to do */
4135 if (!tx_ring->tx_buffer_info)
4136 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004137
Alexander Duyck84418e32010-08-19 13:40:54 +00004138 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004139 for (i = 0; i < tx_ring->count; i++) {
4140 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004141 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07004142 }
4143
4144 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4145 memset(tx_ring->tx_buffer_info, 0, size);
4146
4147 /* Zero out the descriptor ring */
4148 memset(tx_ring->desc, 0, tx_ring->size);
4149
4150 tx_ring->next_to_use = 0;
4151 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004152}
4153
4154/**
Auke Kok9a799d72007-09-15 14:07:45 -07004155 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4156 * @adapter: board private structure
4157 **/
4158static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4159{
4160 int i;
4161
4162 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004163 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004164}
4165
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004166/**
4167 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4168 * @adapter: board private structure
4169 **/
4170static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4171{
4172 int i;
4173
4174 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004175 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004176}
4177
Alexander Duycke4911d52011-05-11 07:18:52 +00004178static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
4179{
4180 struct hlist_node *node, *node2;
4181 struct ixgbe_fdir_filter *filter;
4182
4183 spin_lock(&adapter->fdir_perfect_lock);
4184
4185 hlist_for_each_entry_safe(filter, node, node2,
4186 &adapter->fdir_filter_list, fdir_node) {
4187 hlist_del(&filter->fdir_node);
4188 kfree(filter);
4189 }
4190 adapter->fdir_filter_count = 0;
4191
4192 spin_unlock(&adapter->fdir_perfect_lock);
4193}
4194
Auke Kok9a799d72007-09-15 14:07:45 -07004195void ixgbe_down(struct ixgbe_adapter *adapter)
4196{
4197 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004198 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07004199 u32 rxctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004200 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07004201
4202 /* signal that we are down to the interrupt handler */
4203 set_bit(__IXGBE_DOWN, &adapter->state);
4204
4205 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004206 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4207 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07004208
Yi Zou2d39d572011-01-06 14:29:56 +00004209 /* disable all enabled rx queues */
4210 for (i = 0; i < adapter->num_rx_queues; i++)
4211 /* this call also flushes the previous write */
4212 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4213
Don Skidmore032b4322011-03-18 09:32:53 +00004214 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07004215
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004216 netif_tx_stop_all_queues(netdev);
4217
Alexander Duyck70864002011-04-27 09:13:56 +00004218 /* call carrier off first to avoid false dev_watchdog timeouts */
John Fastabendc0dfb902010-04-27 02:13:39 +00004219 netif_carrier_off(netdev);
4220 netif_tx_disable(netdev);
4221
4222 ixgbe_irq_disable(adapter);
4223
4224 ixgbe_napi_disable_all(adapter);
4225
Alexander Duyckd034acf2011-04-27 09:25:34 +00004226 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
4227 IXGBE_FLAG2_RESET_REQUESTED);
Alexander Duyck70864002011-04-27 09:13:56 +00004228 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4229
4230 del_timer_sync(&adapter->service_timer);
4231
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004232 if (adapter->num_vfs) {
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004233 /* Clear EITR Select mapping */
4234 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4235
4236 /* Mark all the VFs as inactive */
4237 for (i = 0 ; i < adapter->num_vfs; i++)
Rusty Russell3db1cd52011-12-19 13:56:45 +00004238 adapter->vfinfo[i].clear_to_send = false;
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004239
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004240 /* ping all the active vfs to let them know we are going down */
Auke Kok9a799d72007-09-15 14:07:45 -07004241 ixgbe_ping_all_vfs(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004242
Auke Kok9a799d72007-09-15 14:07:45 -07004243 /* Disable all VFTE/VFRE TX/RX */
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004244 ixgbe_disable_tx_rx(adapter);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004245 }
4246
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004247 /* disable transmits in the hardware now that interrupts are off */
4248 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004249 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004250 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004251 }
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004252
4253 /* Disable the Tx DMA engine on 82599 and X540 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004254 switch (hw->mac.type) {
4255 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004256 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004257 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004258 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4259 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004260 break;
4261 default:
4262 break;
4263 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004264
Paul Larson6f4a0e42008-06-24 17:00:56 -07004265 if (!pci_channel_offline(adapter->pdev))
4266 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00004267
4268 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
4269 if (hw->mac.ops.disable_tx_laser &&
4270 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00004271 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00004272 (hw->mac.type == ixgbe_mac_82599EB))))
4273 hw->mac.ops.disable_tx_laser(hw);
4274
Auke Kok9a799d72007-09-15 14:07:45 -07004275 ixgbe_clean_all_tx_rings(adapter);
4276 ixgbe_clean_all_rx_rings(adapter);
4277
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004278#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004279 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00004280 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004281#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004282}
4283
Auke Kok9a799d72007-09-15 14:07:45 -07004284/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004285 * ixgbe_poll - NAPI Rx polling callback
4286 * @napi: structure for representing this polling device
4287 * @budget: how many packets driver is allowed to clean
4288 *
4289 * This function is used for legacy and MSI, NAPI mode
Auke Kok9a799d72007-09-15 14:07:45 -07004290 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004291static int ixgbe_poll(struct napi_struct *napi, int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07004292{
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00004293 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00004294 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004295 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004296 struct ixgbe_ring *ring;
4297 int per_ring_budget;
4298 bool clean_complete = true;
Auke Kok9a799d72007-09-15 14:07:45 -07004299
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004300#ifdef CONFIG_IXGBE_DCA
Alexander Duyck33cf09c2010-11-16 19:26:55 -08004301 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
4302 ixgbe_update_dca(q_vector);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08004303#endif
4304
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004305 for (ring = q_vector->tx.ring; ring != NULL; ring = ring->next)
4306 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
Auke Kok9a799d72007-09-15 14:07:45 -07004307
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004308 /* attempt to distribute budget to each queue fairly, but don't allow
4309 * the budget to go below 1 because we'll exit polling */
4310 if (q_vector->rx.count > 1)
4311 per_ring_budget = max(budget/q_vector->rx.count, 1);
4312 else
4313 per_ring_budget = budget;
David S. Millerd2c7ddd2008-01-15 22:43:24 -08004314
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004315 for (ring = q_vector->rx.ring; ring != NULL; ring = ring->next)
4316 clean_complete &= ixgbe_clean_rx_irq(q_vector, ring,
4317 per_ring_budget);
4318
4319 /* If all work not completed, return budget and keep polling */
4320 if (!clean_complete)
4321 return budget;
4322
4323 /* all work done, exit the polling mode */
4324 napi_complete(napi);
4325 if (adapter->rx_itr_setting & 1)
4326 ixgbe_set_itr(q_vector);
4327 if (!test_bit(__IXGBE_DOWN, &adapter->state))
4328 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
4329
4330 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004331}
4332
4333/**
4334 * ixgbe_tx_timeout - Respond to a Tx Hang
4335 * @netdev: network interface device structure
4336 **/
4337static void ixgbe_tx_timeout(struct net_device *netdev)
4338{
4339 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4340
4341 /* Do the reset outside of interrupt context */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00004342 ixgbe_tx_timeout_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004343}
4344
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004345/**
4346 * ixgbe_set_rss_queues: Allocate queues for RSS
4347 * @adapter: board private structure to initialize
4348 *
4349 * This is our "base" multiqueue mode. RSS (Receive Side Scaling) will try
4350 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
4351 *
4352 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004353static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
4354{
4355 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004356 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004357
4358 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004359 f->mask = 0xF;
4360 adapter->num_rx_queues = f->indices;
4361 adapter->num_tx_queues = f->indices;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004362 ret = true;
4363 } else {
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004364 ret = false;
4365 }
4366
4367 return ret;
4368}
4369
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004370/**
4371 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
4372 * @adapter: board private structure to initialize
4373 *
4374 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
4375 * to the original CPU that initiated the Tx session. This runs in addition
4376 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
4377 * Rx load across CPUs using RSS.
4378 *
4379 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004380static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004381{
4382 bool ret = false;
4383 struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];
4384
4385 f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
4386 f_fdir->mask = 0;
4387
Alexander Duyck24ddd962012-02-10 02:08:32 +00004388 /*
4389 * Use RSS in addition to Flow Director to ensure the best
4390 * distribution of flows across cores, even when an FDIR flow
4391 * isn't matched.
4392 */
Alexander Duyck03ecf912011-05-20 07:36:17 +00004393 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
4394 (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004395 adapter->num_tx_queues = f_fdir->indices;
4396 adapter->num_rx_queues = f_fdir->indices;
4397 ret = true;
4398 } else {
4399 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004400 }
4401 return ret;
4402}
4403
Yi Zou0331a832009-05-17 12:33:52 +00004404#ifdef IXGBE_FCOE
4405/**
4406 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
4407 * @adapter: board private structure to initialize
4408 *
4409 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
4410 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
4411 * rx queues out of the max number of rx queues, instead, it is used as the
4412 * index of the first rx queue used by FCoE.
4413 *
4414 **/
4415static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
4416{
Yi Zou0331a832009-05-17 12:33:52 +00004417 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4418
John Fastabende5b64632011-03-08 03:44:52 +00004419 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4420 return false;
4421
John Fastabende901acd2011-04-26 07:26:08 +00004422 f->indices = min((int)num_online_cpus(), f->indices);
John Fastabende5b64632011-03-08 03:44:52 +00004423
John Fastabende901acd2011-04-26 07:26:08 +00004424 adapter->num_rx_queues = 1;
4425 adapter->num_tx_queues = 1;
John Fastabende5b64632011-03-08 03:44:52 +00004426
John Fastabende901acd2011-04-26 07:26:08 +00004427 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4428 e_info(probe, "FCoE enabled with RSS\n");
Alexander Duyck03ecf912011-05-20 07:36:17 +00004429 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
John Fastabende901acd2011-04-26 07:26:08 +00004430 ixgbe_set_fdir_queues(adapter);
4431 else
4432 ixgbe_set_rss_queues(adapter);
Yi Zou0331a832009-05-17 12:33:52 +00004433 }
Alexander Duyck03ecf912011-05-20 07:36:17 +00004434
John Fastabende901acd2011-04-26 07:26:08 +00004435 /* adding FCoE rx rings to the end */
4436 f->mask = adapter->num_rx_queues;
4437 adapter->num_rx_queues += f->indices;
4438 adapter->num_tx_queues += f->indices;
Yi Zou0331a832009-05-17 12:33:52 +00004439
John Fastabende5b64632011-03-08 03:44:52 +00004440 return true;
4441}
4442#endif /* IXGBE_FCOE */
4443
John Fastabende901acd2011-04-26 07:26:08 +00004444/* Artificial max queue cap per traffic class in DCB mode */
4445#define DCB_QUEUE_CAP 8
4446
John Fastabende5b64632011-03-08 03:44:52 +00004447#ifdef CONFIG_IXGBE_DCB
4448static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
4449{
John Fastabende901acd2011-04-26 07:26:08 +00004450 int per_tc_q, q, i, offset = 0;
4451 struct net_device *dev = adapter->netdev;
4452 int tcs = netdev_get_num_tc(dev);
John Fastabende5b64632011-03-08 03:44:52 +00004453
John Fastabende901acd2011-04-26 07:26:08 +00004454 if (!tcs)
4455 return false;
John Fastabende5b64632011-03-08 03:44:52 +00004456
John Fastabende901acd2011-04-26 07:26:08 +00004457 /* Map queue offset and counts onto allocated tx queues */
4458 per_tc_q = min(dev->num_tx_queues / tcs, (unsigned int)DCB_QUEUE_CAP);
4459 q = min((int)num_online_cpus(), per_tc_q);
John Fastabend8b1c0b22011-05-03 02:26:48 +00004460
John Fastabend8b1c0b22011-05-03 02:26:48 +00004461 for (i = 0; i < tcs; i++) {
John Fastabende901acd2011-04-26 07:26:08 +00004462 netdev_set_tc_queue(dev, i, q, offset);
4463 offset += q;
John Fastabende5b64632011-03-08 03:44:52 +00004464 }
4465
John Fastabende901acd2011-04-26 07:26:08 +00004466 adapter->num_tx_queues = q * tcs;
4467 adapter->num_rx_queues = q * tcs;
John Fastabende5b64632011-03-08 03:44:52 +00004468
4469#ifdef IXGBE_FCOE
John Fastabende901acd2011-04-26 07:26:08 +00004470 /* FCoE enabled queues require special configuration indexed
4471 * by feature specific indices and mask. Here we map FCoE
4472 * indices onto the DCB queue pairs allowing FCoE to own
4473 * configuration later.
John Fastabende5b64632011-03-08 03:44:52 +00004474 */
John Fastabende901acd2011-04-26 07:26:08 +00004475 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
4476 int tc;
4477 struct ixgbe_ring_feature *f =
4478 &adapter->ring_feature[RING_F_FCOE];
4479
4480 tc = netdev_get_prio_tc_map(dev, adapter->fcoe.up);
4481 f->indices = dev->tc_to_txq[tc].count;
4482 f->mask = dev->tc_to_txq[tc].offset;
4483 }
John Fastabende5b64632011-03-08 03:44:52 +00004484#endif
4485
John Fastabende901acd2011-04-26 07:26:08 +00004486 return true;
Yi Zou0331a832009-05-17 12:33:52 +00004487}
John Fastabende5b64632011-03-08 03:44:52 +00004488#endif
Yi Zou0331a832009-05-17 12:33:52 +00004489
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004490/**
4491 * ixgbe_set_sriov_queues: Allocate queues for IOV use
4492 * @adapter: board private structure to initialize
4493 *
4494 * IOV doesn't actually use anything, so just NAK the
4495 * request for now and let the other queue routines
4496 * figure out what to do.
4497 */
4498static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
4499{
4500 return false;
4501}
4502
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004503/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004504 * ixgbe_set_num_queues: Allocate queues for device, feature dependent
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004505 * @adapter: board private structure to initialize
4506 *
4507 * This is the top level queue allocation routine. The order here is very
4508 * important, starting with the "most" number of features turned on at once,
4509 * and ending with the smallest set of features. This way large combinations
4510 * can be allocated if they're turned on, and smaller combinations are the
4511 * fallthrough conditions.
4512 *
4513 **/
Ben Hutchings847f53f2010-09-27 08:28:56 +00004514static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004515{
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004516 /* Start with base case */
4517 adapter->num_rx_queues = 1;
4518 adapter->num_tx_queues = 1;
4519 adapter->num_rx_pools = adapter->num_rx_queues;
4520 adapter->num_rx_queues_per_pool = 1;
4521
4522 if (ixgbe_set_sriov_queues(adapter))
Ben Hutchings847f53f2010-09-27 08:28:56 +00004523 goto done;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004524
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004525#ifdef CONFIG_IXGBE_DCB
4526 if (ixgbe_set_dcb_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004527 goto done;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004528
4529#endif
John Fastabende5b64632011-03-08 03:44:52 +00004530#ifdef IXGBE_FCOE
4531 if (ixgbe_set_fcoe_queues(adapter))
4532 goto done;
4533
4534#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004535 if (ixgbe_set_fdir_queues(adapter))
4536 goto done;
4537
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004538 if (ixgbe_set_rss_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004539 goto done;
4540
4541 /* fallback to base case */
4542 adapter->num_rx_queues = 1;
4543 adapter->num_tx_queues = 1;
4544
4545done:
Yi Zou9d837ea2012-01-07 08:39:50 +00004546 if ((adapter->netdev->reg_state == NETREG_UNREGISTERED) ||
4547 (adapter->netdev->reg_state == NETREG_UNREGISTERING))
4548 return 0;
4549
Ben Hutchings847f53f2010-09-27 08:28:56 +00004550 /* Notify the stack of the (possibly) reduced queue counts. */
John Fastabendf0796d52010-07-01 13:21:57 +00004551 netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
Ben Hutchings847f53f2010-09-27 08:28:56 +00004552 return netif_set_real_num_rx_queues(adapter->netdev,
4553 adapter->num_rx_queues);
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004554}
4555
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004556static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00004557 int vectors)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004558{
4559 int err, vector_threshold;
4560
Alexander Duyck8f154862012-02-10 02:08:37 +00004561 /* We'll want at least 2 (vector_threshold):
4562 * 1) TxQ[0] + RxQ[0] handler
4563 * 2) Other (Link Status Change, etc.)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004564 */
4565 vector_threshold = MIN_MSIX_COUNT;
4566
Alexander Duyck24ddd962012-02-10 02:08:32 +00004567 /*
4568 * The more we get, the more we will assign to Tx/Rx Cleanup
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004569 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
4570 * Right now, we simply care about how many we'll get; we'll
4571 * set them up later while requesting irq's.
4572 */
4573 while (vectors >= vector_threshold) {
4574 err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
Joe Perchese8e9f692010-09-07 21:34:53 +00004575 vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004576 if (!err) /* Success in acquiring all requested vectors. */
4577 break;
4578 else if (err < 0)
4579 vectors = 0; /* Nasty failure, quit now */
4580 else /* err == number of vectors we should try again with */
4581 vectors = err;
4582 }
4583
4584 if (vectors < vector_threshold) {
4585 /* Can't allocate enough MSI-X interrupts? Oh well.
4586 * This just means we'll go with either a single MSI
4587 * vector or fall back to legacy interrupts.
4588 */
Emil Tantilov849c4542010-06-03 16:53:41 +00004589 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4590 "Unable to allocate MSI-X interrupts\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004591 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4592 kfree(adapter->msix_entries);
4593 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004594 } else {
4595 adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -08004596 /*
4597 * Adjust for only the vectors we'll use, which is minimum
4598 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
4599 * vectors we were allocated.
4600 */
4601 adapter->num_msix_vectors = min(vectors,
Joe Perchese8e9f692010-09-07 21:34:53 +00004602 adapter->max_msix_q_vectors + NON_Q_VECTORS);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004603 }
4604}
4605
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004606/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004607 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004608 * @adapter: board private structure to initialize
4609 *
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004610 * Cache the descriptor ring offsets for RSS to the assigned rings.
4611 *
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004612 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004613static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004614{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004615 int i;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004616
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004617 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
4618 return false;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004619
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004620 for (i = 0; i < adapter->num_rx_queues; i++)
4621 adapter->rx_ring[i]->reg_idx = i;
4622 for (i = 0; i < adapter->num_tx_queues; i++)
4623 adapter->tx_ring[i]->reg_idx = i;
4624
4625 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004626}
4627
4628#ifdef CONFIG_IXGBE_DCB
John Fastabende5b64632011-03-08 03:44:52 +00004629
4630/* ixgbe_get_first_reg_idx - Return first register index associated with ring */
John Fastabendb32c8dc2011-04-12 02:44:55 +00004631static void ixgbe_get_first_reg_idx(struct ixgbe_adapter *adapter, u8 tc,
4632 unsigned int *tx, unsigned int *rx)
John Fastabende5b64632011-03-08 03:44:52 +00004633{
4634 struct net_device *dev = adapter->netdev;
4635 struct ixgbe_hw *hw = &adapter->hw;
4636 u8 num_tcs = netdev_get_num_tc(dev);
4637
4638 *tx = 0;
4639 *rx = 0;
4640
4641 switch (hw->mac.type) {
4642 case ixgbe_mac_82598EB:
John Fastabendaba70d52011-04-26 07:26:14 +00004643 *tx = tc << 2;
4644 *rx = tc << 3;
John Fastabende5b64632011-03-08 03:44:52 +00004645 break;
4646 case ixgbe_mac_82599EB:
4647 case ixgbe_mac_X540:
John Fastabend4fa2e0e2011-07-18 22:38:25 +00004648 if (num_tcs > 4) {
John Fastabende5b64632011-03-08 03:44:52 +00004649 if (tc < 3) {
4650 *tx = tc << 5;
4651 *rx = tc << 4;
4652 } else if (tc < 5) {
4653 *tx = ((tc + 2) << 4);
4654 *rx = tc << 4;
4655 } else if (tc < num_tcs) {
4656 *tx = ((tc + 8) << 3);
4657 *rx = tc << 4;
4658 }
John Fastabend4fa2e0e2011-07-18 22:38:25 +00004659 } else {
John Fastabende5b64632011-03-08 03:44:52 +00004660 *rx = tc << 5;
4661 switch (tc) {
4662 case 0:
4663 *tx = 0;
4664 break;
4665 case 1:
4666 *tx = 64;
4667 break;
4668 case 2:
4669 *tx = 96;
4670 break;
4671 case 3:
4672 *tx = 112;
4673 break;
4674 default:
4675 break;
4676 }
4677 }
4678 break;
4679 default:
4680 break;
4681 }
4682}
4683
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004684/**
4685 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
4686 * @adapter: board private structure to initialize
4687 *
4688 * Cache the descriptor ring offsets for DCB to the assigned rings.
4689 *
4690 **/
4691static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
4692{
John Fastabende5b64632011-03-08 03:44:52 +00004693 struct net_device *dev = adapter->netdev;
4694 int i, j, k;
4695 u8 num_tcs = netdev_get_num_tc(dev);
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004696
John Fastabend8b1c0b22011-05-03 02:26:48 +00004697 if (!num_tcs)
Alexander Duyckbd508172010-11-16 19:27:03 -08004698 return false;
4699
John Fastabende5b64632011-03-08 03:44:52 +00004700 for (i = 0, k = 0; i < num_tcs; i++) {
4701 unsigned int tx_s, rx_s;
4702 u16 count = dev->tc_to_txq[i].count;
4703
4704 ixgbe_get_first_reg_idx(adapter, i, &tx_s, &rx_s);
4705 for (j = 0; j < count; j++, k++) {
4706 adapter->tx_ring[k]->reg_idx = tx_s + j;
4707 adapter->rx_ring[k]->reg_idx = rx_s + j;
4708 adapter->tx_ring[k]->dcb_tc = i;
4709 adapter->rx_ring[k]->dcb_tc = i;
Alexander Duyckbd508172010-11-16 19:27:03 -08004710 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004711 }
John Fastabende5b64632011-03-08 03:44:52 +00004712
4713 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004714}
4715#endif
4716
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004717/**
4718 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
4719 * @adapter: board private structure to initialize
4720 *
4721 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
4722 *
4723 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004724static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004725{
4726 int i;
4727 bool ret = false;
4728
Alexander Duyck03ecf912011-05-20 07:36:17 +00004729 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
4730 (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004731 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004732 adapter->rx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004733 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004734 adapter->tx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004735 ret = true;
4736 }
4737
4738 return ret;
4739}
4740
Yi Zou0331a832009-05-17 12:33:52 +00004741#ifdef IXGBE_FCOE
4742/**
4743 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
4744 * @adapter: board private structure to initialize
4745 *
4746 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
4747 *
4748 */
4749static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
4750{
Yi Zou0331a832009-05-17 12:33:52 +00004751 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004752 int i;
4753 u8 fcoe_rx_i = 0, fcoe_tx_i = 0;
Yi Zou0331a832009-05-17 12:33:52 +00004754
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004755 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4756 return false;
4757
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004758 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Alexander Duyck03ecf912011-05-20 07:36:17 +00004759 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004760 ixgbe_cache_ring_fdir(adapter);
4761 else
4762 ixgbe_cache_ring_rss(adapter);
4763
4764 fcoe_rx_i = f->mask;
4765 fcoe_tx_i = f->mask;
4766 }
4767 for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
4768 adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
4769 adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
4770 }
4771 return true;
Yi Zou0331a832009-05-17 12:33:52 +00004772}
4773
4774#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004775/**
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004776 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
4777 * @adapter: board private structure to initialize
4778 *
4779 * SR-IOV doesn't use any descriptor rings but changes the default if
4780 * no other mapping is used.
4781 *
4782 */
4783static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
4784{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004785 adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
4786 adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004787 if (adapter->num_vfs)
4788 return true;
4789 else
4790 return false;
4791}
4792
4793/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004794 * ixgbe_cache_ring_register - Descriptor ring to register mapping
4795 * @adapter: board private structure to initialize
4796 *
4797 * Once we know the feature-set enabled for the device, we'll cache
4798 * the register offset the descriptor ring is assigned to.
4799 *
4800 * Note, the order the various feature calls is important. It must start with
4801 * the "most" features enabled at the same time, then trickle down to the
4802 * least amount of features turned on at once.
4803 **/
4804static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
4805{
4806 /* start with default case */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004807 adapter->rx_ring[0]->reg_idx = 0;
4808 adapter->tx_ring[0]->reg_idx = 0;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004809
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004810 if (ixgbe_cache_ring_sriov(adapter))
4811 return;
4812
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004813#ifdef CONFIG_IXGBE_DCB
4814 if (ixgbe_cache_ring_dcb(adapter))
4815 return;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004816#endif
John Fastabende5b64632011-03-08 03:44:52 +00004817
4818#ifdef IXGBE_FCOE
4819 if (ixgbe_cache_ring_fcoe(adapter))
4820 return;
4821#endif /* IXGBE_FCOE */
4822
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004823 if (ixgbe_cache_ring_fdir(adapter))
4824 return;
4825
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004826 if (ixgbe_cache_ring_rss(adapter))
4827 return;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004828}
4829
Auke Kok9a799d72007-09-15 14:07:45 -07004830/**
4831 * ixgbe_alloc_queues - Allocate memory for all rings
4832 * @adapter: board private structure to initialize
4833 *
4834 * We allocate one ring per queue at run-time since we don't know the
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004835 * number of queues at compile-time. The polling_netdev array is
4836 * intended for Multiqueue, but should work fine with a single queue.
Auke Kok9a799d72007-09-15 14:07:45 -07004837 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004838static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004839{
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004840 int rx = 0, tx = 0, nid = adapter->node;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004841
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004842 if (nid < 0 || !node_online(nid))
4843 nid = first_online_node;
4844
4845 for (; tx < adapter->num_tx_queues; tx++) {
4846 struct ixgbe_ring *ring;
4847
4848 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004849 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004850 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004851 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004852 goto err_allocation;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004853 ring->count = adapter->tx_ring_count;
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004854 ring->queue_index = tx;
4855 ring->numa_node = nid;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004856 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004857 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004858
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004859 adapter->tx_ring[tx] = ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004860 }
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004861
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004862 for (; rx < adapter->num_rx_queues; rx++) {
4863 struct ixgbe_ring *ring;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004864
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004865 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004866 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004867 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004868 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004869 goto err_allocation;
4870 ring->count = adapter->rx_ring_count;
4871 ring->queue_index = rx;
4872 ring->numa_node = nid;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004873 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004874 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004875
Alexander Duyck8a0da212012-01-31 02:59:49 +00004876 /*
4877 * 82599 errata, UDP frames with a 0 checksum can be marked as
4878 * checksum errors.
4879 */
4880 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
4881 set_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state);
4882
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004883 adapter->rx_ring[rx] = ring;
Auke Kok9a799d72007-09-15 14:07:45 -07004884 }
4885
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004886 ixgbe_cache_ring_register(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004887
4888 return 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004889
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004890err_allocation:
4891 while (tx)
4892 kfree(adapter->tx_ring[--tx]);
4893
4894 while (rx)
4895 kfree(adapter->rx_ring[--rx]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004896 return -ENOMEM;
4897}
4898
4899/**
4900 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
4901 * @adapter: board private structure to initialize
4902 *
4903 * Attempt to configure the interrupts using the best available
4904 * capabilities of the hardware and the kernel.
4905 **/
Al Virofeea6a52008-11-27 15:34:07 -08004906static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004907{
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004908 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004909 int err = 0;
4910 int vector, v_budget;
4911
4912 /*
4913 * It's easy to be greedy for MSI-X vectors, but it really
4914 * doesn't do us much good if we have a lot more vectors
4915 * than CPU's. So let's be conservative and only ask for
PJ Waskiewicz342bde12009-11-12 23:50:43 +00004916 * (roughly) the same number of vectors as there are CPU's.
Alexander Duyck8f154862012-02-10 02:08:37 +00004917 * The default is to use pairs of vectors.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004918 */
Alexander Duyck8f154862012-02-10 02:08:37 +00004919 v_budget = max(adapter->num_rx_queues, adapter->num_tx_queues);
4920 v_budget = min_t(int, v_budget, num_online_cpus());
4921 v_budget += NON_Q_VECTORS;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004922
4923 /*
4924 * At the same time, hardware can only support a maximum of
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004925 * hw.mac->max_msix_vectors vectors. With features
4926 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
4927 * descriptor queues supported by our device. Thus, we cap it off in
4928 * those rare cases where the cpu count also exceeds our vector limit.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004929 */
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004930 v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004931
4932 /* A failure in MSI-X entry allocation isn't fatal, but it does
4933 * mean we disable MSI-X capabilities of the adapter. */
4934 adapter->msix_entries = kcalloc(v_budget,
Joe Perchese8e9f692010-09-07 21:34:53 +00004935 sizeof(struct msix_entry), GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004936 if (adapter->msix_entries) {
4937 for (vector = 0; vector < v_budget; vector++)
4938 adapter->msix_entries[vector].entry = vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004939
Alexander Duyck7a921c92009-05-06 10:43:28 +00004940 ixgbe_acquire_msix_vectors(adapter, v_budget);
4941
4942 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4943 goto out;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004944 }
David S. Miller26d27842010-05-03 15:18:22 -07004945
Alexander Duyck7a921c92009-05-06 10:43:28 +00004946 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
4947 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
Alexander Duyck03ecf912011-05-20 07:36:17 +00004948 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck45b9f502011-01-06 14:29:59 +00004949 e_err(probe,
Alexander Duyck03ecf912011-05-20 07:36:17 +00004950 "ATR is not supported while multiple "
Alexander Duyck45b9f502011-01-06 14:29:59 +00004951 "queues are disabled. Disabling Flow Director\n");
4952 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004953 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004954 adapter->atr_sample_rate = 0;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004955 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4956 ixgbe_disable_sriov(adapter);
4957
Ben Hutchings847f53f2010-09-27 08:28:56 +00004958 err = ixgbe_set_num_queues(adapter);
4959 if (err)
4960 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004961
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004962 err = pci_enable_msi(adapter->pdev);
4963 if (!err) {
4964 adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
4965 } else {
Emil Tantilov849c4542010-06-03 16:53:41 +00004966 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4967 "Unable to allocate MSI interrupt, "
4968 "falling back to legacy. Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004969 /* reset err */
4970 err = 0;
4971 }
4972
4973out:
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004974 return err;
4975}
4976
Alexander Duyck7a921c92009-05-06 10:43:28 +00004977/**
4978 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
4979 * @adapter: board private structure to initialize
4980 *
4981 * We allocate one q_vector per queue interrupt. If allocation fails we
4982 * return -ENOMEM.
4983 **/
4984static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
4985{
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004986 int v_idx, num_q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004987 struct ixgbe_q_vector *q_vector;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004988
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004989 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyck7a921c92009-05-06 10:43:28 +00004990 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004991 else
Alexander Duyck7a921c92009-05-06 10:43:28 +00004992 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004993
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004994 for (v_idx = 0; v_idx < num_q_vectors; v_idx++) {
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004995 q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004996 GFP_KERNEL, adapter->node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004997 if (!q_vector)
4998 q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004999 GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00005000 if (!q_vector)
5001 goto err_out;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00005002
Alexander Duyck7a921c92009-05-06 10:43:28 +00005003 q_vector->adapter = adapter;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00005004 q_vector->v_idx = v_idx;
5005
Alexander Duyck207867f2011-07-15 03:05:37 +00005006 /* Allocate the affinity_hint cpumask, configure the mask */
5007 if (!alloc_cpumask_var(&q_vector->affinity_mask, GFP_KERNEL))
5008 goto err_out;
5009 cpumask_set_cpu(v_idx, q_vector->affinity_mask);
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00005010 netif_napi_add(adapter->netdev, &q_vector->napi,
5011 ixgbe_poll, 64);
5012 adapter->q_vector[v_idx] = q_vector;
Alexander Duyck7a921c92009-05-06 10:43:28 +00005013 }
5014
5015 return 0;
5016
5017err_out:
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00005018 while (v_idx) {
5019 v_idx--;
5020 q_vector = adapter->q_vector[v_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00005021 netif_napi_del(&q_vector->napi);
Alexander Duyck207867f2011-07-15 03:05:37 +00005022 free_cpumask_var(q_vector->affinity_mask);
Alexander Duyck7a921c92009-05-06 10:43:28 +00005023 kfree(q_vector);
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00005024 adapter->q_vector[v_idx] = NULL;
Alexander Duyck7a921c92009-05-06 10:43:28 +00005025 }
5026 return -ENOMEM;
5027}
5028
5029/**
5030 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
5031 * @adapter: board private structure to initialize
5032 *
5033 * This function frees the memory allocated to the q_vectors. In addition if
5034 * NAPI is enabled it will delete any references to the NAPI struct prior
5035 * to freeing the q_vector.
5036 **/
5037static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
5038{
Alexander Duyck207867f2011-07-15 03:05:37 +00005039 int v_idx, num_q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00005040
Alexander Duyck91281fd2009-06-04 16:00:27 +00005041 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyck7a921c92009-05-06 10:43:28 +00005042 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck91281fd2009-06-04 16:00:27 +00005043 else
Alexander Duyck7a921c92009-05-06 10:43:28 +00005044 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00005045
Alexander Duyck207867f2011-07-15 03:05:37 +00005046 for (v_idx = 0; v_idx < num_q_vectors; v_idx++) {
5047 struct ixgbe_q_vector *q_vector = adapter->q_vector[v_idx];
5048 adapter->q_vector[v_idx] = NULL;
Alexander Duyck91281fd2009-06-04 16:00:27 +00005049 netif_napi_del(&q_vector->napi);
Alexander Duyck207867f2011-07-15 03:05:37 +00005050 free_cpumask_var(q_vector->affinity_mask);
Alexander Duyck7a921c92009-05-06 10:43:28 +00005051 kfree(q_vector);
5052 }
5053}
5054
Don Skidmore7b25cdb2009-08-25 04:47:32 +00005055static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005056{
5057 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
5058 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
5059 pci_disable_msix(adapter->pdev);
5060 kfree(adapter->msix_entries);
5061 adapter->msix_entries = NULL;
5062 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
5063 adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
5064 pci_disable_msi(adapter->pdev);
5065 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005066}
5067
5068/**
5069 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
5070 * @adapter: board private structure to initialize
5071 *
5072 * We determine which interrupt scheme to use based on...
5073 * - Kernel support (MSI, MSI-X)
5074 * - which can be user-defined (via MODULE_PARAM)
5075 * - Hardware queue count (num_*_queues)
5076 * - defined by miscellaneous hardware support/features (RSS, etc.)
5077 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08005078int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005079{
5080 int err;
5081
5082 /* Number of supported queues */
Ben Hutchings847f53f2010-09-27 08:28:56 +00005083 err = ixgbe_set_num_queues(adapter);
5084 if (err)
5085 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005086
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005087 err = ixgbe_set_interrupt_capability(adapter);
5088 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005089 e_dev_err("Unable to setup interrupt capabilities\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005090 goto err_set_interrupt;
5091 }
5092
Alexander Duyck7a921c92009-05-06 10:43:28 +00005093 err = ixgbe_alloc_q_vectors(adapter);
5094 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005095 e_dev_err("Unable to allocate memory for queue vectors\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00005096 goto err_alloc_q_vectors;
5097 }
5098
5099 err = ixgbe_alloc_queues(adapter);
5100 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005101 e_dev_err("Unable to allocate memory for queues\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00005102 goto err_alloc_queues;
5103 }
5104
Emil Tantilov849c4542010-06-03 16:53:41 +00005105 e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
Emil Tantilov396e7992010-07-01 20:05:12 +00005106 (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
5107 adapter->num_rx_queues, adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005108
5109 set_bit(__IXGBE_DOWN, &adapter->state);
5110
5111 return 0;
5112
Alexander Duyck7a921c92009-05-06 10:43:28 +00005113err_alloc_queues:
5114 ixgbe_free_q_vectors(adapter);
5115err_alloc_q_vectors:
5116 ixgbe_reset_interrupt_capability(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005117err_set_interrupt:
Alexander Duyck7a921c92009-05-06 10:43:28 +00005118 return err;
5119}
5120
5121/**
5122 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
5123 * @adapter: board private structure to clear interrupt scheme on
5124 *
5125 * We go through and clear interrupt specific resources and reset the structure
5126 * to pre-load conditions
5127 **/
5128void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
5129{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005130 int i;
5131
5132 for (i = 0; i < adapter->num_tx_queues; i++) {
5133 kfree(adapter->tx_ring[i]);
5134 adapter->tx_ring[i] = NULL;
5135 }
5136 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08005137 struct ixgbe_ring *ring = adapter->rx_ring[i];
5138
5139 /* ixgbe_get_stats64() might access this ring, we must wait
5140 * a grace period before freeing it.
5141 */
Lai Jiangshanbcec8b62011-03-18 11:57:21 +08005142 kfree_rcu(ring, rcu);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005143 adapter->rx_ring[i] = NULL;
5144 }
Alexander Duyck7a921c92009-05-06 10:43:28 +00005145
Don Skidmoreb8eb3a12010-12-01 20:54:53 +00005146 adapter->num_tx_queues = 0;
5147 adapter->num_rx_queues = 0;
5148
Alexander Duyck7a921c92009-05-06 10:43:28 +00005149 ixgbe_free_q_vectors(adapter);
5150 ixgbe_reset_interrupt_capability(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005151}
5152
5153/**
5154 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
5155 * @adapter: board private structure to initialize
5156 *
5157 * ixgbe_sw_init initializes the Adapter private data structure.
5158 * Fields are initialized based on PCI device information and
5159 * OS network device settings (MTU size).
5160 **/
5161static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
5162{
5163 struct ixgbe_hw *hw = &adapter->hw;
5164 struct pci_dev *pdev = adapter->pdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005165 unsigned int rss;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005166#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08005167 int j;
5168 struct tc_configuration *tc;
5169#endif
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005170
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005171 /* PCI config space info */
5172
5173 hw->vendor_id = pdev->vendor;
5174 hw->device_id = pdev->device;
5175 hw->revision_id = pdev->revision;
5176 hw->subsystem_vendor_id = pdev->subsystem_vendor;
5177 hw->subsystem_device_id = pdev->subsystem_device;
5178
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005179 /* Set capability flags */
5180 rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
5181 adapter->ring_feature[RING_F_RSS].indices = rss;
5182 adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
Alexander Duyckbd508172010-11-16 19:27:03 -08005183 switch (hw->mac.type) {
5184 case ixgbe_mac_82598EB:
Don Skidmorebf069c92009-05-07 10:39:54 +00005185 if (hw->device_id == IXGBE_DEV_ID_82598AT)
5186 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005187 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08005188 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005189 case ixgbe_mac_X540:
Jacob Keller4f51bf72011-08-20 04:49:45 +00005190 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5191 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005192 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00005193 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
5194 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07005195 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
5196 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyck45b9f502011-01-06 14:29:59 +00005197 /* Flow Director hash filters enabled */
5198 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
5199 adapter->atr_sample_rate = 20;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005200 adapter->ring_feature[RING_F_FDIR].indices =
Joe Perchese8e9f692010-09-07 21:34:53 +00005201 IXGBE_MAX_FDIR_INDICES;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00005202 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
Yi Zoueacd73f2009-05-13 13:11:06 +00005203#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00005204 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
5205 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
5206 adapter->ring_feature[RING_F_FCOE].indices = 0;
Yi Zou61a0f422009-12-03 11:32:22 +00005207#ifdef CONFIG_IXGBE_DCB
Yi Zou6ee16522009-08-31 12:34:28 +00005208 /* Default traffic class to use for FCoE */
John Fastabend56075a92010-07-26 20:41:31 +00005209 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
Yi Zou61a0f422009-12-03 11:32:22 +00005210#endif
Yi Zoueacd73f2009-05-13 13:11:06 +00005211#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005212 break;
5213 default:
5214 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00005215 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08005216
Alexander Duyck1fc5f032011-06-02 04:28:39 +00005217 /* n-tuple support exists, always init our spinlock */
5218 spin_lock_init(&adapter->fdir_perfect_lock);
5219
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005220#ifdef CONFIG_IXGBE_DCB
John Fastabend4de2a022011-09-27 03:52:01 +00005221 switch (hw->mac.type) {
5222 case ixgbe_mac_X540:
5223 adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
5224 adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
5225 break;
5226 default:
5227 adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
5228 adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
5229 break;
5230 }
5231
Alexander Duyck2f90b862008-11-20 20:52:10 -08005232 /* Configure DCB traffic classes */
5233 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
5234 tc = &adapter->dcb_cfg.tc_config[j];
5235 tc->path[DCB_TX_CONFIG].bwg_id = 0;
5236 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
5237 tc->path[DCB_RX_CONFIG].bwg_id = 0;
5238 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
5239 tc->dcb_pfc = pfc_disabled;
5240 }
John Fastabend4de2a022011-09-27 03:52:01 +00005241
5242 /* Initialize default user to priority mapping, UPx->TC0 */
5243 tc = &adapter->dcb_cfg.tc_config[0];
5244 tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
5245 tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;
5246
Alexander Duyck2f90b862008-11-20 20:52:10 -08005247 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
5248 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005249 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005250 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00005251 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005252 ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
John Fastabende5b64632011-03-08 03:44:52 +00005253 MAX_TRAFFIC_CLASS);
Alexander Duyck2f90b862008-11-20 20:52:10 -08005254
5255#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005256
5257 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00005258 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00005259 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005260#ifdef CONFIG_DCB
5261 adapter->last_lfc_mode = hw->fc.current_mode;
5262#endif
John Fastabend9da712d2011-08-23 03:14:22 +00005263 ixgbe_pbthresh_setup(adapter);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07005264 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
5265 hw->fc.send_xon = true;
Don Skidmore71fd5702009-03-31 21:35:05 +00005266 hw->fc.disable_fc_autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -07005267
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005268 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005269 adapter->rx_itr_setting = 1;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005270 adapter->tx_itr_setting = 1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005271
5272 /* set defaults for eitr in MegaBytes */
5273 adapter->eitr_low = 10;
5274 adapter->eitr_high = 20;
5275
5276 /* set default ring sizes */
5277 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
5278 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
5279
Alexander Duyckbd198052011-06-11 01:45:08 +00005280 /* set default work limits */
Alexander Duyck59224552011-08-31 00:01:06 +00005281 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
Alexander Duyckbd198052011-06-11 01:45:08 +00005282
Auke Kok9a799d72007-09-15 14:07:45 -07005283 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005284 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005285 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005286 return -EIO;
5287 }
5288
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005289 /* get assigned NUMA node */
5290 adapter->node = dev_to_node(&pdev->dev);
5291
Auke Kok9a799d72007-09-15 14:07:45 -07005292 set_bit(__IXGBE_DOWN, &adapter->state);
5293
5294 return 0;
5295}
5296
5297/**
5298 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005299 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005300 *
5301 * Return 0 on success, negative on failure
5302 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005303int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005304{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005305 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07005306 int size;
5307
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005308 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005309 tx_ring->tx_buffer_info = vzalloc_node(size, tx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005310 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005311 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005312 if (!tx_ring->tx_buffer_info)
5313 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005314
5315 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08005316 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005317 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005318
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005319 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00005320 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005321 if (!tx_ring->desc)
5322 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005323
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005324 tx_ring->next_to_use = 0;
5325 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005326 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005327
5328err:
5329 vfree(tx_ring->tx_buffer_info);
5330 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005331 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005332 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005333}
5334
5335/**
Alexander Duyck69888672008-09-11 20:05:39 -07005336 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
5337 * @adapter: board private structure
5338 *
5339 * If this function returns with an error, then it's possible one or
5340 * more of the rings is populated (while the rest are not). It is the
5341 * callers duty to clean those orphaned rings.
5342 *
5343 * Return 0 on success, negative on failure
5344 **/
5345static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
5346{
5347 int i, err = 0;
5348
5349 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005350 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005351 if (!err)
5352 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005353 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005354 break;
5355 }
5356
5357 return err;
5358}
5359
5360/**
Auke Kok9a799d72007-09-15 14:07:45 -07005361 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005362 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005363 *
5364 * Returns 0 on success, negative on failure
5365 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005366int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005367{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005368 struct device *dev = rx_ring->dev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005369 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07005370
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005371 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005372 rx_ring->rx_buffer_info = vzalloc_node(size, rx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005373 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005374 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005375 if (!rx_ring->rx_buffer_info)
5376 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005377
Auke Kok9a799d72007-09-15 14:07:45 -07005378 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005379 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
5380 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005381
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005382 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00005383 &rx_ring->dma, GFP_KERNEL);
Auke Kok9a799d72007-09-15 14:07:45 -07005384
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005385 if (!rx_ring->desc)
5386 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005387
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005388 rx_ring->next_to_clean = 0;
5389 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005390
5391 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005392err:
5393 vfree(rx_ring->rx_buffer_info);
5394 rx_ring->rx_buffer_info = NULL;
5395 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005396 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005397}
5398
5399/**
Alexander Duyck69888672008-09-11 20:05:39 -07005400 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5401 * @adapter: board private structure
5402 *
5403 * If this function returns with an error, then it's possible one or
5404 * more of the rings is populated (while the rest are not). It is the
5405 * callers duty to clean those orphaned rings.
5406 *
5407 * Return 0 on success, negative on failure
5408 **/
Alexander Duyck69888672008-09-11 20:05:39 -07005409static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5410{
5411 int i, err = 0;
5412
5413 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005414 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005415 if (!err)
5416 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005417 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005418 break;
5419 }
5420
5421 return err;
5422}
5423
5424/**
Auke Kok9a799d72007-09-15 14:07:45 -07005425 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07005426 * @tx_ring: Tx descriptor ring for a specific queue
5427 *
5428 * Free all transmit software resources
5429 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005430void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005431{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005432 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005433
5434 vfree(tx_ring->tx_buffer_info);
5435 tx_ring->tx_buffer_info = NULL;
5436
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005437 /* if not set, then don't free */
5438 if (!tx_ring->desc)
5439 return;
5440
5441 dma_free_coherent(tx_ring->dev, tx_ring->size,
5442 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005443
5444 tx_ring->desc = NULL;
5445}
5446
5447/**
5448 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5449 * @adapter: board private structure
5450 *
5451 * Free all transmit software resources
5452 **/
5453static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5454{
5455 int i;
5456
5457 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005458 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005459 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005460}
5461
5462/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005463 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005464 * @rx_ring: ring to clean the resources from
5465 *
5466 * Free all receive software resources
5467 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005468void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005469{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005470 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005471
5472 vfree(rx_ring->rx_buffer_info);
5473 rx_ring->rx_buffer_info = NULL;
5474
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005475 /* if not set, then don't free */
5476 if (!rx_ring->desc)
5477 return;
5478
5479 dma_free_coherent(rx_ring->dev, rx_ring->size,
5480 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005481
5482 rx_ring->desc = NULL;
5483}
5484
5485/**
5486 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5487 * @adapter: board private structure
5488 *
5489 * Free all receive software resources
5490 **/
5491static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5492{
5493 int i;
5494
5495 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005496 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005497 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005498}
5499
5500/**
Auke Kok9a799d72007-09-15 14:07:45 -07005501 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5502 * @netdev: network interface device structure
5503 * @new_mtu: new value for maximum frame size
5504 *
5505 * Returns 0 on success, negative on failure
5506 **/
5507static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5508{
5509 struct ixgbe_adapter *adapter = netdev_priv(netdev);
John Fastabend16b61be2010-11-16 19:26:44 -08005510 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07005511 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5512
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005513 /* MTU < 68 is an error and causes problems on some kernels */
Greg Rosee9f98072011-01-26 01:06:07 +00005514 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED &&
5515 hw->mac.type != ixgbe_mac_X540) {
5516 if ((new_mtu < 68) || (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
5517 return -EINVAL;
5518 } else {
5519 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5520 return -EINVAL;
5521 }
Auke Kok9a799d72007-09-15 14:07:45 -07005522
Emil Tantilov396e7992010-07-01 20:05:12 +00005523 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005524 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005525 netdev->mtu = new_mtu;
5526
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005527 if (netif_running(netdev))
5528 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005529
5530 return 0;
5531}
5532
5533/**
5534 * ixgbe_open - Called when a network interface is made active
5535 * @netdev: network interface device structure
5536 *
5537 * Returns 0 on success, negative value on failure
5538 *
5539 * The open entry point is called when a network interface is made
5540 * active by the system (IFF_UP). At this point all resources needed
5541 * for transmit and receive operations are allocated, the interrupt
5542 * handler is registered with the OS, the watchdog timer is started,
5543 * and the stack is notified that the interface is ready.
5544 **/
5545static int ixgbe_open(struct net_device *netdev)
5546{
5547 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5548 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07005549
Auke Kok4bebfaa2008-02-11 09:26:01 -08005550 /* disallow open during test */
5551 if (test_bit(__IXGBE_TESTING, &adapter->state))
5552 return -EBUSY;
5553
Jesse Brandeburg54386462009-04-17 20:44:27 +00005554 netif_carrier_off(netdev);
5555
Auke Kok9a799d72007-09-15 14:07:45 -07005556 /* allocate transmit descriptors */
5557 err = ixgbe_setup_all_tx_resources(adapter);
5558 if (err)
5559 goto err_setup_tx;
5560
Auke Kok9a799d72007-09-15 14:07:45 -07005561 /* allocate receive descriptors */
5562 err = ixgbe_setup_all_rx_resources(adapter);
5563 if (err)
5564 goto err_setup_rx;
5565
5566 ixgbe_configure(adapter);
5567
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005568 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005569 if (err)
5570 goto err_req_irq;
5571
Alexander Duyckc7ccde02011-07-21 00:40:40 +00005572 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005573
5574 return 0;
5575
Auke Kok9a799d72007-09-15 14:07:45 -07005576err_req_irq:
Auke Kok9a799d72007-09-15 14:07:45 -07005577err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005578 ixgbe_free_all_rx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005579err_setup_tx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005580 ixgbe_free_all_tx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005581 ixgbe_reset(adapter);
5582
5583 return err;
5584}
5585
5586/**
5587 * ixgbe_close - Disables a network interface
5588 * @netdev: network interface device structure
5589 *
5590 * Returns 0, this is not allowed to fail
5591 *
5592 * The close entry point is called when an interface is de-activated
5593 * by the OS. The hardware is still under the drivers control, but
5594 * needs to be disabled. A global MAC reset is issued to stop the
5595 * hardware, and all transmit and receive resources are freed.
5596 **/
5597static int ixgbe_close(struct net_device *netdev)
5598{
5599 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005600
5601 ixgbe_down(adapter);
5602 ixgbe_free_irq(adapter);
5603
Alexander Duycke4911d52011-05-11 07:18:52 +00005604 ixgbe_fdir_filter_exit(adapter);
5605
Auke Kok9a799d72007-09-15 14:07:45 -07005606 ixgbe_free_all_tx_resources(adapter);
5607 ixgbe_free_all_rx_resources(adapter);
5608
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005609 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005610
5611 return 0;
5612}
5613
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005614#ifdef CONFIG_PM
5615static int ixgbe_resume(struct pci_dev *pdev)
5616{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005617 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5618 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005619 u32 err;
5620
5621 pci_set_power_state(pdev, PCI_D0);
5622 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005623 /*
5624 * pci_restore_state clears dev->state_saved so call
5625 * pci_save_state to restore it.
5626 */
5627 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005628
5629 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005630 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005631 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005632 return err;
5633 }
5634 pci_set_master(pdev);
5635
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005636 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005637
5638 err = ixgbe_init_interrupt_scheme(adapter);
5639 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005640 e_dev_err("Cannot initialize interrupts for device\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005641 return err;
5642 }
5643
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005644 ixgbe_reset(adapter);
5645
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005646 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5647
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005648 if (netif_running(netdev)) {
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005649 err = ixgbe_open(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005650 if (err)
5651 return err;
5652 }
5653
5654 netif_device_attach(netdev);
5655
5656 return 0;
5657}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005658#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005659
5660static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005661{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005662 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5663 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005664 struct ixgbe_hw *hw = &adapter->hw;
5665 u32 ctrl, fctrl;
5666 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005667#ifdef CONFIG_PM
5668 int retval = 0;
5669#endif
5670
5671 netif_device_detach(netdev);
5672
5673 if (netif_running(netdev)) {
5674 ixgbe_down(adapter);
5675 ixgbe_free_irq(adapter);
5676 ixgbe_free_all_tx_resources(adapter);
5677 ixgbe_free_all_rx_resources(adapter);
5678 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005679
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005680 ixgbe_clear_interrupt_scheme(adapter);
John Fastabendd033d522011-02-10 14:40:01 +00005681#ifdef CONFIG_DCB
5682 kfree(adapter->ixgbe_ieee_pfc);
5683 kfree(adapter->ixgbe_ieee_ets);
5684#endif
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005685
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005686#ifdef CONFIG_PM
5687 retval = pci_save_state(pdev);
5688 if (retval)
5689 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005690
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005691#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005692 if (wufc) {
5693 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005694
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005695 /* turn on all-multi mode if wake on multicast is enabled */
5696 if (wufc & IXGBE_WUFC_MC) {
5697 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5698 fctrl |= IXGBE_FCTRL_MPE;
5699 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5700 }
5701
5702 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5703 ctrl |= IXGBE_CTRL_GIO_DIS;
5704 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5705
5706 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5707 } else {
5708 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5709 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5710 }
5711
Alexander Duyckbd508172010-11-16 19:27:03 -08005712 switch (hw->mac.type) {
5713 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005714 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005715 break;
5716 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005717 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005718 pci_wake_from_d3(pdev, !!wufc);
5719 break;
5720 default:
5721 break;
5722 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005723
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005724 *enable_wake = !!wufc;
5725
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005726 ixgbe_release_hw_control(adapter);
5727
5728 pci_disable_device(pdev);
5729
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005730 return 0;
5731}
5732
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005733#ifdef CONFIG_PM
5734static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5735{
5736 int retval;
5737 bool wake;
5738
5739 retval = __ixgbe_shutdown(pdev, &wake);
5740 if (retval)
5741 return retval;
5742
5743 if (wake) {
5744 pci_prepare_to_sleep(pdev);
5745 } else {
5746 pci_wake_from_d3(pdev, false);
5747 pci_set_power_state(pdev, PCI_D3hot);
5748 }
5749
5750 return 0;
5751}
5752#endif /* CONFIG_PM */
5753
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005754static void ixgbe_shutdown(struct pci_dev *pdev)
5755{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005756 bool wake;
5757
5758 __ixgbe_shutdown(pdev, &wake);
5759
5760 if (system_state == SYSTEM_POWER_OFF) {
5761 pci_wake_from_d3(pdev, wake);
5762 pci_set_power_state(pdev, PCI_D3hot);
5763 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005764}
5765
5766/**
Auke Kok9a799d72007-09-15 14:07:45 -07005767 * ixgbe_update_stats - Update the board statistics counters.
5768 * @adapter: board private structure
5769 **/
5770void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5771{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005772 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005773 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005774 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005775 u64 total_mpc = 0;
5776 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005777 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5778 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005779 u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005780#ifdef IXGBE_FCOE
5781 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
5782 unsigned int cpu;
5783 u64 fcoe_noddp_counts_sum = 0, fcoe_noddp_ext_buff_counts_sum = 0;
5784#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07005785
Don Skidmored08935c2010-06-11 13:20:29 +00005786 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5787 test_bit(__IXGBE_RESETTING, &adapter->state))
5788 return;
5789
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005790 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005791 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005792 u64 rsc_flush = 0;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005793 for (i = 0; i < 16; i++)
5794 adapter->hw_rx_no_dma_resources +=
Joe Perches7ca647b2010-09-07 21:35:40 +00005795 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005796 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005797 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5798 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005799 }
5800 adapter->rsc_total_count = rsc_count;
5801 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005802 }
5803
Alexander Duyck5b7da512010-11-16 19:26:50 -08005804 for (i = 0; i < adapter->num_rx_queues; i++) {
5805 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5806 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5807 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5808 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005809 hw_csum_rx_error += rx_ring->rx_stats.csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005810 bytes += rx_ring->stats.bytes;
5811 packets += rx_ring->stats.packets;
5812 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005813 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005814 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5815 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005816 adapter->hw_csum_rx_error = hw_csum_rx_error;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005817 netdev->stats.rx_bytes = bytes;
5818 netdev->stats.rx_packets = packets;
5819
5820 bytes = 0;
5821 packets = 0;
5822 /* gather some stats to the adapter struct that are per queue */
5823 for (i = 0; i < adapter->num_tx_queues; i++) {
5824 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5825 restart_queue += tx_ring->tx_stats.restart_queue;
5826 tx_busy += tx_ring->tx_stats.tx_busy;
5827 bytes += tx_ring->stats.bytes;
5828 packets += tx_ring->stats.packets;
5829 }
5830 adapter->restart_queue = restart_queue;
5831 adapter->tx_busy = tx_busy;
5832 netdev->stats.tx_bytes = bytes;
5833 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005834
Joe Perches7ca647b2010-09-07 21:35:40 +00005835 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005836
5837 /* 8 register reads */
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005838 for (i = 0; i < 8; i++) {
5839 /* for packet buffers not used, the register should read 0 */
5840 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5841 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005842 hwstats->mpc[i] += mpc;
5843 total_mpc += hwstats->mpc[i];
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005844 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5845 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005846 switch (hw->mac.type) {
5847 case ixgbe_mac_82598EB:
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005848 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5849 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5850 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005851 hwstats->pxonrxc[i] +=
5852 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005853 break;
5854 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005855 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005856 hwstats->pxonrxc[i] +=
5857 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005858 break;
5859 default:
5860 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005861 }
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005862 }
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005863
5864 /*16 register reads */
5865 for (i = 0; i < 16; i++) {
5866 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5867 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5868 if ((hw->mac.type == ixgbe_mac_82599EB) ||
5869 (hw->mac.type == ixgbe_mac_X540)) {
5870 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
5871 IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
5872 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
5873 IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
5874 }
5875 }
5876
Joe Perches7ca647b2010-09-07 21:35:40 +00005877 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005878 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005879 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005880
John Fastabendc84d3242010-11-16 19:27:12 -08005881 ixgbe_update_xoff_received(adapter);
5882
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005883 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005884 switch (hw->mac.type) {
5885 case ixgbe_mac_82598EB:
5886 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005887 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5888 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5889 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5890 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005891 case ixgbe_mac_X540:
Emil Tantilov58f6bcf2011-04-21 08:43:43 +00005892 /* OS2BMC stats are X540 only*/
5893 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5894 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5895 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5896 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5897 case ixgbe_mac_82599EB:
Joe Perches7ca647b2010-09-07 21:35:40 +00005898 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005899 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005900 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005901 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005902 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005903 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005904 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005905 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5906 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005907#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005908 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5909 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5910 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5911 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5912 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5913 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Amir Hanania7b859eb2011-08-31 02:07:55 +00005914 /* Add up per cpu counters for total ddp aloc fail */
5915 if (fcoe->pcpu_noddp && fcoe->pcpu_noddp_ext_buff) {
5916 for_each_possible_cpu(cpu) {
5917 fcoe_noddp_counts_sum +=
5918 *per_cpu_ptr(fcoe->pcpu_noddp, cpu);
5919 fcoe_noddp_ext_buff_counts_sum +=
5920 *per_cpu_ptr(fcoe->
5921 pcpu_noddp_ext_buff, cpu);
5922 }
5923 }
5924 hwstats->fcoe_noddp = fcoe_noddp_counts_sum;
5925 hwstats->fcoe_noddp_ext_buff = fcoe_noddp_ext_buff_counts_sum;
Yi Zou6d455222009-05-13 13:12:16 +00005926#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005927 break;
5928 default:
5929 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005930 }
Auke Kok9a799d72007-09-15 14:07:45 -07005931 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005932 hwstats->bprc += bprc;
5933 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005934 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005935 hwstats->mprc -= bprc;
5936 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5937 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5938 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5939 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5940 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5941 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5942 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5943 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005944 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005945 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005946 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005947 hwstats->lxofftxc += lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005948 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5949 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005950 /*
5951 * 82598 errata - tx of flow control packets is included in tx counters
5952 */
5953 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005954 hwstats->gptc -= xon_off_tot;
5955 hwstats->mptc -= xon_off_tot;
5956 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5957 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5958 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5959 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5960 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5961 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5962 hwstats->ptc64 -= xon_off_tot;
5963 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5964 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5965 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5966 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5967 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5968 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005969
5970 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005971 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005972
5973 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005974 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005975 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005976 netdev->stats.rx_length_errors = hwstats->rlec;
5977 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005978 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005979}
5980
5981/**
Alexander Duyckd034acf2011-04-27 09:25:34 +00005982 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
5983 * @adapter - pointer to the device adapter structure
Auke Kok9a799d72007-09-15 14:07:45 -07005984 **/
Alexander Duyckd034acf2011-04-27 09:25:34 +00005985static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005986{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005987 struct ixgbe_hw *hw = &adapter->hw;
5988 int i;
5989
Alexander Duyckd034acf2011-04-27 09:25:34 +00005990 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5991 return;
5992
5993 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5994
5995 /* if interface is down do nothing */
5996 if (test_bit(__IXGBE_DOWN, &adapter->state))
5997 return;
5998
5999 /* do nothing if we are not using signature filters */
6000 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
6001 return;
6002
6003 adapter->fdir_overflow++;
6004
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006005 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
6006 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08006007 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckf0f97782011-04-22 04:08:09 +00006008 &(adapter->tx_ring[i]->state));
Alexander Duyckd034acf2011-04-27 09:25:34 +00006009 /* re-enable flow director interrupts */
6010 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006011 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00006012 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00006013 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006014 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006015}
6016
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006017/**
6018 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
6019 * @adapter - pointer to the device adapter structure
6020 *
6021 * This function serves two purposes. First it strobes the interrupt lines
Stephen Hemminger52f33af2011-12-22 16:34:52 +00006022 * in order to make certain interrupts are occurring. Secondly it sets the
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006023 * bits needed to check for TX hangs. As a result we should immediately
Stephen Hemminger52f33af2011-12-22 16:34:52 +00006024 * determine if a hang has occurred.
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006025 */
6026static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
6027{
Auke Kok9a799d72007-09-15 14:07:45 -07006028 struct ixgbe_hw *hw = &adapter->hw;
6029 u64 eics = 0;
6030 int i;
6031
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006032 /* If we're down or resetting, just bail */
6033 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6034 test_bit(__IXGBE_RESETTING, &adapter->state))
6035 return;
Alexander Duyckfe49f042009-06-04 16:00:09 +00006036
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006037 /* Force detection of hung controller */
6038 if (netif_carrier_ok(adapter->netdev)) {
6039 for (i = 0; i < adapter->num_tx_queues; i++)
6040 set_check_for_tx_hang(adapter->tx_ring[i]);
6041 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00006042
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00006043 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00006044 /*
6045 * for legacy and MSI interrupts don't set any bits
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00006046 * that are enabled for EIAM, because this operation
Alexander Duyckfe49f042009-06-04 16:00:09 +00006047 * would set *both* EIMS and EICS for any bit in EIAM
6048 */
6049 IXGBE_WRITE_REG(hw, IXGBE_EICS,
6050 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006051 } else {
6052 /* get one bit for every active tx/rx interrupt vector */
6053 for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
6054 struct ixgbe_q_vector *qv = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00006055 if (qv->rx.ring || qv->tx.ring)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006056 eics |= ((u64)1 << i);
6057 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00006058 }
6059
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006060 /* Cause software interrupt to ensure rings are cleaned */
Alexander Duyckfe49f042009-06-04 16:00:09 +00006061 ixgbe_irq_rearm_queues(adapter, eics);
6062
Alexander Duyckfe49f042009-06-04 16:00:09 +00006063}
6064
6065/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006066 * ixgbe_watchdog_update_link - update the link status
6067 * @adapter - pointer to the device adapter structure
6068 * @link_speed - pointer to a u32 to store the link_speed
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006069 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006070static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006071{
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006072 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006073 u32 link_speed = adapter->link_speed;
6074 bool link_up = adapter->link_up;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006075 int i;
6076
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006077 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
6078 return;
6079
6080 if (hw->mac.ops.check_link) {
6081 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006082 } else {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006083 /* always assume link is up, if no check link function */
6084 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
6085 link_up = true;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006086 }
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006087 if (link_up) {
6088 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6089 for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
6090 hw->mac.ops.fc_enable(hw, i);
6091 } else {
6092 hw->mac.ops.fc_enable(hw, 0);
6093 }
6094 }
6095
6096 if (link_up ||
6097 time_after(jiffies, (adapter->link_check_timeout +
6098 IXGBE_TRY_LINK_TIMEOUT))) {
6099 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
6100 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
6101 IXGBE_WRITE_FLUSH(hw);
6102 }
6103
6104 adapter->link_up = link_up;
6105 adapter->link_speed = link_speed;
6106}
6107
6108/**
6109 * ixgbe_watchdog_link_is_up - update netif_carrier status and
6110 * print link up message
6111 * @adapter - pointer to the device adapter structure
6112 **/
6113static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
6114{
6115 struct net_device *netdev = adapter->netdev;
6116 struct ixgbe_hw *hw = &adapter->hw;
6117 u32 link_speed = adapter->link_speed;
6118 bool flow_rx, flow_tx;
6119
6120 /* only continue if link was previously down */
6121 if (netif_carrier_ok(netdev))
6122 return;
6123
6124 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
6125
6126 switch (hw->mac.type) {
6127 case ixgbe_mac_82598EB: {
6128 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
6129 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
6130 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
6131 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
6132 }
6133 break;
6134 case ixgbe_mac_X540:
6135 case ixgbe_mac_82599EB: {
6136 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
6137 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
6138 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
6139 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
6140 }
6141 break;
6142 default:
6143 flow_tx = false;
6144 flow_rx = false;
6145 break;
6146 }
6147 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
6148 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
6149 "10 Gbps" :
6150 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
6151 "1 Gbps" :
6152 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
6153 "100 Mbps" :
6154 "unknown speed"))),
6155 ((flow_rx && flow_tx) ? "RX/TX" :
6156 (flow_rx ? "RX" :
6157 (flow_tx ? "TX" : "None"))));
6158
6159 netif_carrier_on(netdev);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006160 ixgbe_check_vf_rate_limit(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006161}
6162
6163/**
6164 * ixgbe_watchdog_link_is_down - update netif_carrier status and
6165 * print link down message
6166 * @adapter - pointer to the adapter structure
6167 **/
6168static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter* adapter)
6169{
6170 struct net_device *netdev = adapter->netdev;
6171 struct ixgbe_hw *hw = &adapter->hw;
6172
6173 adapter->link_up = false;
6174 adapter->link_speed = 0;
6175
6176 /* only continue if link was up previously */
6177 if (!netif_carrier_ok(netdev))
6178 return;
6179
6180 /* poll for SFP+ cable when link is down */
6181 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
6182 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
6183
6184 e_info(drv, "NIC Link is Down\n");
6185 netif_carrier_off(netdev);
6186}
6187
6188/**
6189 * ixgbe_watchdog_flush_tx - flush queues on link down
6190 * @adapter - pointer to the device adapter structure
6191 **/
6192static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
6193{
6194 int i;
6195 int some_tx_pending = 0;
6196
6197 if (!netif_carrier_ok(adapter->netdev)) {
6198 for (i = 0; i < adapter->num_tx_queues; i++) {
6199 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
6200 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
6201 some_tx_pending = 1;
6202 break;
6203 }
6204 }
6205
6206 if (some_tx_pending) {
6207 /* We've lost link, so the controller stops DMA,
6208 * but we've got queued Tx work that's never going
6209 * to get done, so reset controller to flush Tx.
6210 * (Do the reset outside of interrupt context).
6211 */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006212 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006213 }
6214 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006215}
6216
Greg Rosea985b6c32010-11-18 03:02:52 +00006217static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
6218{
6219 u32 ssvpc;
6220
6221 /* Do not perform spoof check for 82598 */
6222 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
6223 return;
6224
6225 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
6226
6227 /*
6228 * ssvpc register is cleared on read, if zero then no
6229 * spoofed packets in the last interval.
6230 */
6231 if (!ssvpc)
6232 return;
6233
6234 e_warn(drv, "%d Spoofed packets detected\n", ssvpc);
6235}
6236
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006237/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006238 * ixgbe_watchdog_subtask - check and bring link up
6239 * @adapter - pointer to the device adapter structure
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006240 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006241static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006242{
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006243 /* if interface is down do nothing */
Emil Tantilov7edebf92011-08-27 07:18:37 +00006244 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6245 test_bit(__IXGBE_RESETTING, &adapter->state))
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006246 return;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006247
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006248 ixgbe_watchdog_update_link(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00006249
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006250 if (adapter->link_up)
6251 ixgbe_watchdog_link_is_up(adapter);
6252 else
6253 ixgbe_watchdog_link_is_down(adapter);
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00006254
Greg Rosea985b6c32010-11-18 03:02:52 +00006255 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006256 ixgbe_update_stats(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006257
6258 ixgbe_watchdog_flush_tx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006259}
6260
Alexander Duyck70864002011-04-27 09:13:56 +00006261/**
6262 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
6263 * @adapter - the ixgbe adapter structure
6264 **/
6265static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
6266{
6267 struct ixgbe_hw *hw = &adapter->hw;
6268 s32 err;
6269
6270 /* not searching for SFP so there is nothing to do here */
6271 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
6272 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6273 return;
6274
6275 /* someone else is in init, wait until next service event */
6276 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6277 return;
6278
6279 err = hw->phy.ops.identify_sfp(hw);
6280 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6281 goto sfp_out;
6282
6283 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
6284 /* If no cable is present, then we need to reset
6285 * the next time we find a good cable. */
6286 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
6287 }
6288
6289 /* exit on error */
6290 if (err)
6291 goto sfp_out;
6292
6293 /* exit if reset not needed */
6294 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6295 goto sfp_out;
6296
6297 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
6298
6299 /*
6300 * A module may be identified correctly, but the EEPROM may not have
6301 * support for that module. setup_sfp() will fail in that case, so
6302 * we should not allow that module to load.
6303 */
6304 if (hw->mac.type == ixgbe_mac_82598EB)
6305 err = hw->phy.ops.reset(hw);
6306 else
6307 err = hw->mac.ops.setup_sfp(hw);
6308
6309 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6310 goto sfp_out;
6311
6312 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
6313 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
6314
6315sfp_out:
6316 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6317
6318 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
6319 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
6320 e_dev_err("failed to initialize because an unsupported "
6321 "SFP+ module type was detected.\n");
6322 e_dev_err("Reload the driver after installing a "
6323 "supported module.\n");
6324 unregister_netdev(adapter->netdev);
6325 }
6326}
6327
6328/**
6329 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
6330 * @adapter - the ixgbe adapter structure
6331 **/
6332static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
6333{
6334 struct ixgbe_hw *hw = &adapter->hw;
6335 u32 autoneg;
6336 bool negotiation;
6337
6338 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
6339 return;
6340
6341 /* someone else is in init, wait until next service event */
6342 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6343 return;
6344
6345 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
6346
6347 autoneg = hw->phy.autoneg_advertised;
6348 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
6349 hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
Alexander Duyck70864002011-04-27 09:13:56 +00006350 if (hw->mac.ops.setup_link)
6351 hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
6352
6353 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
6354 adapter->link_check_timeout = jiffies;
6355 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6356}
6357
Greg Rose83c61fa2011-09-07 05:59:35 +00006358#ifdef CONFIG_PCI_IOV
6359static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
6360{
6361 int vf;
6362 struct ixgbe_hw *hw = &adapter->hw;
6363 struct net_device *netdev = adapter->netdev;
6364 u32 gpc;
6365 u32 ciaa, ciad;
6366
6367 gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
6368 if (gpc) /* If incrementing then no need for the check below */
6369 return;
6370 /*
6371 * Check to see if a bad DMA write target from an errant or
6372 * malicious VF has caused a PCIe error. If so then we can
6373 * issue a VFLR to the offending VF(s) and then resume without
6374 * requesting a full slot reset.
6375 */
6376
6377 for (vf = 0; vf < adapter->num_vfs; vf++) {
6378 ciaa = (vf << 16) | 0x80000000;
6379 /* 32 bit read so align, we really want status at offset 6 */
6380 ciaa |= PCI_COMMAND;
6381 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6382 ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
6383 ciaa &= 0x7FFFFFFF;
6384 /* disable debug mode asap after reading data */
6385 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6386 /* Get the upper 16 bits which will be the PCI status reg */
6387 ciad >>= 16;
6388 if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
6389 netdev_err(netdev, "VF %d Hung DMA\n", vf);
6390 /* Issue VFLR */
6391 ciaa = (vf << 16) | 0x80000000;
6392 ciaa |= 0xA8;
6393 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6394 ciad = 0x00008000; /* VFLR */
6395 IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
6396 ciaa &= 0x7FFFFFFF;
6397 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6398 }
6399 }
6400}
6401
6402#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006403/**
6404 * ixgbe_service_timer - Timer Call-back
6405 * @data: pointer to adapter cast into an unsigned long
6406 **/
6407static void ixgbe_service_timer(unsigned long data)
6408{
6409 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
6410 unsigned long next_event_offset;
Greg Rose83c61fa2011-09-07 05:59:35 +00006411 bool ready = true;
Alexander Duyck70864002011-04-27 09:13:56 +00006412
Greg Rose83c61fa2011-09-07 05:59:35 +00006413#ifdef CONFIG_PCI_IOV
6414 ready = false;
6415
6416 /*
6417 * don't bother with SR-IOV VF DMA hang check if there are
6418 * no VFs or the link is down
6419 */
6420 if (!adapter->num_vfs ||
6421 (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)) {
6422 ready = true;
6423 goto normal_timer_service;
6424 }
6425
6426 /* If we have VFs allocated then we must check for DMA hangs */
6427 ixgbe_check_for_bad_vf(adapter);
6428 next_event_offset = HZ / 50;
6429 adapter->timer_event_accumulator++;
6430
6431 if (adapter->timer_event_accumulator >= 100) {
6432 ready = true;
6433 adapter->timer_event_accumulator = 0;
6434 }
6435
6436 goto schedule_event;
6437
6438normal_timer_service:
6439#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006440 /* poll faster when waiting for link */
6441 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
6442 next_event_offset = HZ / 10;
6443 else
6444 next_event_offset = HZ * 2;
6445
Greg Rose83c61fa2011-09-07 05:59:35 +00006446#ifdef CONFIG_PCI_IOV
6447schedule_event:
6448#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006449 /* Reset the timer */
6450 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
6451
Greg Rose83c61fa2011-09-07 05:59:35 +00006452 if (ready)
6453 ixgbe_service_event_schedule(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006454}
6455
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006456static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
6457{
6458 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
6459 return;
6460
6461 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
6462
6463 /* If we're already down or resetting, just bail */
6464 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6465 test_bit(__IXGBE_RESETTING, &adapter->state))
6466 return;
6467
6468 ixgbe_dump(adapter);
6469 netdev_err(adapter->netdev, "Reset adapter\n");
6470 adapter->tx_timeout_count++;
6471
6472 ixgbe_reinit_locked(adapter);
6473}
6474
Alexander Duyck70864002011-04-27 09:13:56 +00006475/**
6476 * ixgbe_service_task - manages and runs subtasks
6477 * @work: pointer to work_struct containing our data
6478 **/
6479static void ixgbe_service_task(struct work_struct *work)
6480{
6481 struct ixgbe_adapter *adapter = container_of(work,
6482 struct ixgbe_adapter,
6483 service_task);
6484
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006485 ixgbe_reset_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006486 ixgbe_sfp_detection_subtask(adapter);
6487 ixgbe_sfp_link_config_subtask(adapter);
Alexander Duyckf0f97782011-04-22 04:08:09 +00006488 ixgbe_check_overtemp_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006489 ixgbe_watchdog_subtask(adapter);
Alexander Duyckd034acf2011-04-27 09:25:34 +00006490 ixgbe_fdir_reinit_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006491 ixgbe_check_hang_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006492
6493 ixgbe_service_event_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006494}
6495
Alexander Duyck897ab152011-05-27 05:31:47 +00006496void ixgbe_tx_ctxtdesc(struct ixgbe_ring *tx_ring, u32 vlan_macip_lens,
6497 u32 fcoe_sof_eof, u32 type_tucmd, u32 mss_l4len_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07006498{
6499 struct ixgbe_adv_tx_context_desc *context_desc;
Alexander Duyck897ab152011-05-27 05:31:47 +00006500 u16 i = tx_ring->next_to_use;
6501
Alexander Duycke4f74022012-01-31 02:59:44 +00006502 context_desc = IXGBE_TX_CTXTDESC(tx_ring, i);
Alexander Duyck897ab152011-05-27 05:31:47 +00006503
6504 i++;
6505 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
6506
6507 /* set bits to identify this as an advanced context descriptor */
6508 type_tucmd |= IXGBE_TXD_CMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT;
6509
6510 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
6511 context_desc->seqnum_seed = cpu_to_le32(fcoe_sof_eof);
6512 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
6513 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
6514}
6515
6516static int ixgbe_tso(struct ixgbe_ring *tx_ring, struct sk_buff *skb,
6517 u32 tx_flags, __be16 protocol, u8 *hdr_len)
6518{
Auke Kok9a799d72007-09-15 14:07:45 -07006519 int err;
Alexander Duyck897ab152011-05-27 05:31:47 +00006520 u32 vlan_macip_lens, type_tucmd;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006521 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07006522
Alexander Duyck897ab152011-05-27 05:31:47 +00006523 if (!skb_is_gso(skb))
6524 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006525
Alexander Duyck897ab152011-05-27 05:31:47 +00006526 if (skb_header_cloned(skb)) {
6527 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
6528 if (err)
6529 return err;
Joe Perches7ca647b2010-09-07 21:35:40 +00006530 }
6531
Alexander Duyck897ab152011-05-27 05:31:47 +00006532 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
6533 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
6534
6535 if (protocol == __constant_htons(ETH_P_IP)) {
6536 struct iphdr *iph = ip_hdr(skb);
6537 iph->tot_len = 0;
6538 iph->check = 0;
6539 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6540 iph->daddr, 0,
6541 IPPROTO_TCP,
6542 0);
6543 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6544 } else if (skb_is_gso_v6(skb)) {
6545 ipv6_hdr(skb)->payload_len = 0;
6546 tcp_hdr(skb)->check =
6547 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6548 &ipv6_hdr(skb)->daddr,
6549 0, IPPROTO_TCP, 0);
6550 }
6551
6552 l4len = tcp_hdrlen(skb);
6553 *hdr_len = skb_transport_offset(skb) + l4len;
6554
6555 /* mss_l4len_id: use 1 as index for TSO */
6556 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
6557 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
6558 mss_l4len_idx |= 1 << IXGBE_ADVTXD_IDX_SHIFT;
6559
6560 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
6561 vlan_macip_lens = skb_network_header_len(skb);
6562 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
6563 vlan_macip_lens |= tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
6564
6565 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
6566 mss_l4len_idx);
6567
6568 return 1;
Joe Perches7ca647b2010-09-07 21:35:40 +00006569}
6570
Alexander Duyck897ab152011-05-27 05:31:47 +00006571static bool ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
Hao Zheng5e09a102010-11-11 13:47:59 +00006572 struct sk_buff *skb, u32 tx_flags,
6573 __be16 protocol)
Auke Kok9a799d72007-09-15 14:07:45 -07006574{
Alexander Duyck897ab152011-05-27 05:31:47 +00006575 u32 vlan_macip_lens = 0;
6576 u32 mss_l4len_idx = 0;
6577 u32 type_tucmd = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006578
Alexander Duyck897ab152011-05-27 05:31:47 +00006579 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006580 if (!(tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
6581 !(tx_flags & IXGBE_TX_FLAGS_TXSW))
Alexander Duyck897ab152011-05-27 05:31:47 +00006582 return false;
6583 } else {
6584 u8 l4_hdr = 0;
6585 switch (protocol) {
6586 case __constant_htons(ETH_P_IP):
6587 vlan_macip_lens |= skb_network_header_len(skb);
6588 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6589 l4_hdr = ip_hdr(skb)->protocol;
6590 break;
6591 case __constant_htons(ETH_P_IPV6):
6592 vlan_macip_lens |= skb_network_header_len(skb);
6593 l4_hdr = ipv6_hdr(skb)->nexthdr;
6594 break;
6595 default:
6596 if (unlikely(net_ratelimit())) {
6597 dev_warn(tx_ring->dev,
6598 "partial checksum but proto=%x!\n",
6599 skb->protocol);
6600 }
6601 break;
6602 }
Auke Kok9a799d72007-09-15 14:07:45 -07006603
Alexander Duyck897ab152011-05-27 05:31:47 +00006604 switch (l4_hdr) {
6605 case IPPROTO_TCP:
6606 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6607 mss_l4len_idx = tcp_hdrlen(skb) <<
6608 IXGBE_ADVTXD_L4LEN_SHIFT;
6609 break;
6610 case IPPROTO_SCTP:
6611 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6612 mss_l4len_idx = sizeof(struct sctphdr) <<
6613 IXGBE_ADVTXD_L4LEN_SHIFT;
6614 break;
6615 case IPPROTO_UDP:
6616 mss_l4len_idx = sizeof(struct udphdr) <<
6617 IXGBE_ADVTXD_L4LEN_SHIFT;
6618 break;
6619 default:
6620 if (unlikely(net_ratelimit())) {
6621 dev_warn(tx_ring->dev,
6622 "partial checksum but l4 proto=%x!\n",
6623 skb->protocol);
6624 }
6625 break;
6626 }
Auke Kok9a799d72007-09-15 14:07:45 -07006627 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006628
Alexander Duyck897ab152011-05-27 05:31:47 +00006629 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
6630 vlan_macip_lens |= tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
6631
6632 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
6633 type_tucmd, mss_l4len_idx);
6634
6635 return (skb->ip_summed == CHECKSUM_PARTIAL);
Auke Kok9a799d72007-09-15 14:07:45 -07006636}
6637
Alexander Duyckd3d00232011-07-15 02:31:25 +00006638static __le32 ixgbe_tx_cmd_type(u32 tx_flags)
6639{
6640 /* set type for advanced descriptor with frame checksum insertion */
6641 __le32 cmd_type = cpu_to_le32(IXGBE_ADVTXD_DTYP_DATA |
6642 IXGBE_ADVTXD_DCMD_IFCS |
6643 IXGBE_ADVTXD_DCMD_DEXT);
6644
6645 /* set HW vlan bit if vlan is present */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006646 if (tx_flags & IXGBE_TX_FLAGS_HW_VLAN)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006647 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_VLE);
6648
6649 /* set segmentation enable bits for TSO/FSO */
6650#ifdef IXGBE_FCOE
6651 if ((tx_flags & IXGBE_TX_FLAGS_TSO) || (tx_flags & IXGBE_TX_FLAGS_FSO))
6652#else
6653 if (tx_flags & IXGBE_TX_FLAGS_TSO)
6654#endif
6655 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_TSE);
6656
6657 return cmd_type;
6658}
6659
6660static __le32 ixgbe_tx_olinfo_status(u32 tx_flags, unsigned int paylen)
6661{
6662 __le32 olinfo_status =
6663 cpu_to_le32(paylen << IXGBE_ADVTXD_PAYLEN_SHIFT);
6664
6665 if (tx_flags & IXGBE_TX_FLAGS_TSO) {
6666 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM |
6667 (1 << IXGBE_ADVTXD_IDX_SHIFT));
6668 /* enble IPv4 checksum for TSO */
6669 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
6670 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_IXSM);
6671 }
6672
6673 /* enable L4 checksum for TSO and TX checksum offload */
6674 if (tx_flags & IXGBE_TX_FLAGS_CSUM)
6675 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM);
6676
6677#ifdef IXGBE_FCOE
6678 /* use index 1 context for FCOE/FSO */
6679 if (tx_flags & IXGBE_TX_FLAGS_FCOE)
6680 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC |
6681 (1 << IXGBE_ADVTXD_IDX_SHIFT));
6682
6683#endif
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006684 /*
6685 * Check Context must be set if Tx switch is enabled, which it
6686 * always is for case where virtual functions are running
6687 */
6688 if (tx_flags & IXGBE_TX_FLAGS_TXSW)
6689 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC);
6690
Alexander Duyckd3d00232011-07-15 02:31:25 +00006691 return olinfo_status;
6692}
6693
6694#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
6695 IXGBE_TXD_CMD_RS)
6696
6697static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
6698 struct sk_buff *skb,
6699 struct ixgbe_tx_buffer *first,
6700 u32 tx_flags,
6701 const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006702{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006703 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07006704 struct ixgbe_tx_buffer *tx_buffer_info;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006705 union ixgbe_adv_tx_desc *tx_desc;
6706 dma_addr_t dma;
6707 __le32 cmd_type, olinfo_status;
6708 struct skb_frag_struct *frag;
6709 unsigned int f = 0;
6710 unsigned int data_len = skb->data_len;
6711 unsigned int size = skb_headlen(skb);
6712 u32 offset = 0;
6713 u32 paylen = skb->len - hdr_len;
6714 u16 i = tx_ring->next_to_use;
6715 u16 gso_segs;
Auke Kok9a799d72007-09-15 14:07:45 -07006716
Alexander Duyckd3d00232011-07-15 02:31:25 +00006717#ifdef IXGBE_FCOE
6718 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6719 if (data_len >= sizeof(struct fcoe_crc_eof)) {
6720 data_len -= sizeof(struct fcoe_crc_eof);
6721 } else {
6722 size -= sizeof(struct fcoe_crc_eof) - data_len;
6723 data_len = 0;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006724 }
Auke Kok9a799d72007-09-15 14:07:45 -07006725 }
6726
Alexander Duyckd3d00232011-07-15 02:31:25 +00006727#endif
6728 dma = dma_map_single(dev, skb->data, size, DMA_TO_DEVICE);
6729 if (dma_mapping_error(dev, dma))
6730 goto dma_error;
6731
6732 cmd_type = ixgbe_tx_cmd_type(tx_flags);
6733 olinfo_status = ixgbe_tx_olinfo_status(tx_flags, paylen);
6734
Alexander Duycke4f74022012-01-31 02:59:44 +00006735 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006736
6737 for (;;) {
6738 while (size > IXGBE_MAX_DATA_PER_TXD) {
6739 tx_desc->read.buffer_addr = cpu_to_le64(dma + offset);
6740 tx_desc->read.cmd_type_len =
6741 cmd_type | cpu_to_le32(IXGBE_MAX_DATA_PER_TXD);
6742 tx_desc->read.olinfo_status = olinfo_status;
6743
6744 offset += IXGBE_MAX_DATA_PER_TXD;
6745 size -= IXGBE_MAX_DATA_PER_TXD;
6746
6747 tx_desc++;
6748 i++;
6749 if (i == tx_ring->count) {
Alexander Duycke4f74022012-01-31 02:59:44 +00006750 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006751 i = 0;
6752 }
6753 }
6754
6755 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6756 tx_buffer_info->length = offset + size;
6757 tx_buffer_info->tx_flags = tx_flags;
6758 tx_buffer_info->dma = dma;
6759
6760 tx_desc->read.buffer_addr = cpu_to_le64(dma + offset);
6761 tx_desc->read.cmd_type_len = cmd_type | cpu_to_le32(size);
6762 tx_desc->read.olinfo_status = olinfo_status;
6763
6764 if (!data_len)
6765 break;
Auke Kok9a799d72007-09-15 14:07:45 -07006766
6767 frag = &skb_shinfo(skb)->frags[f];
Alexander Duyckd3d00232011-07-15 02:31:25 +00006768#ifdef IXGBE_FCOE
Eric Dumazet9e903e02011-10-18 21:00:24 +00006769 size = min_t(unsigned int, data_len, skb_frag_size(frag));
Alexander Duyckd3d00232011-07-15 02:31:25 +00006770#else
Eric Dumazet9e903e02011-10-18 21:00:24 +00006771 size = skb_frag_size(frag);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006772#endif
6773 data_len -= size;
6774 f++;
Auke Kok9a799d72007-09-15 14:07:45 -07006775
Alexander Duyckd3d00232011-07-15 02:31:25 +00006776 offset = 0;
6777 tx_flags |= IXGBE_TX_FLAGS_MAPPED_AS_PAGE;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006778
Ian Campbell877749b2011-08-29 23:18:26 +00006779 dma = skb_frag_dma_map(dev, frag, 0, size, DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006780 if (dma_mapping_error(dev, dma))
6781 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006782
Alexander Duyckd3d00232011-07-15 02:31:25 +00006783 tx_desc++;
6784 i++;
6785 if (i == tx_ring->count) {
Alexander Duycke4f74022012-01-31 02:59:44 +00006786 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006787 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006788 }
6789 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006790
Alexander Duyckd3d00232011-07-15 02:31:25 +00006791 tx_desc->read.cmd_type_len |= cpu_to_le32(IXGBE_TXD_CMD);
6792
6793 i++;
6794 if (i == tx_ring->count)
6795 i = 0;
6796
6797 tx_ring->next_to_use = i;
6798
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006799 if (tx_flags & IXGBE_TX_FLAGS_TSO)
6800 gso_segs = skb_shinfo(skb)->gso_segs;
6801#ifdef IXGBE_FCOE
6802 /* adjust for FCoE Sequence Offload */
6803 else if (tx_flags & IXGBE_TX_FLAGS_FSO)
6804 gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
6805 skb_shinfo(skb)->gso_size);
6806#endif /* IXGBE_FCOE */
Alexander Duyckd3d00232011-07-15 02:31:25 +00006807 else
6808 gso_segs = 1;
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006809
6810 /* multiply data chunks by size of headers */
Alexander Duyckd3d00232011-07-15 02:31:25 +00006811 tx_buffer_info->bytecount = paylen + (gso_segs * hdr_len);
6812 tx_buffer_info->gso_segs = gso_segs;
6813 tx_buffer_info->skb = skb;
Auke Kok9a799d72007-09-15 14:07:45 -07006814
Alexander Duyckb2d96e02012-02-07 08:14:33 +00006815 netdev_tx_sent_queue(txring_txq(tx_ring), tx_buffer_info->bytecount);
6816
Alexander Duyckd3d00232011-07-15 02:31:25 +00006817 /* set the timestamp */
6818 first->time_stamp = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07006819
6820 /*
6821 * Force memory writes to complete before letting h/w
6822 * know there are new descriptors to fetch. (Only
6823 * applicable for weak-ordered memory model archs,
6824 * such as IA-64).
6825 */
6826 wmb();
6827
Alexander Duyckd3d00232011-07-15 02:31:25 +00006828 /* set next_to_watch value indicating a packet is present */
6829 first->next_to_watch = tx_desc;
6830
6831 /* notify HW of packet */
Alexander Duyck84ea2592010-11-16 19:26:49 -08006832 writel(i, tx_ring->tail);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006833
6834 return;
6835dma_error:
6836 dev_err(dev, "TX DMA map failed\n");
6837
6838 /* clear dma mappings for failed tx_buffer_info map */
6839 for (;;) {
6840 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6841 ixgbe_unmap_tx_resource(tx_ring, tx_buffer_info);
6842 if (tx_buffer_info == first)
6843 break;
6844 if (i == 0)
6845 i = tx_ring->count;
6846 i--;
6847 }
6848
6849 dev_kfree_skb_any(skb);
6850
6851 tx_ring->next_to_use = i;
Auke Kok9a799d72007-09-15 14:07:45 -07006852}
6853
Alexander Duyck69830522011-01-06 14:29:58 +00006854static void ixgbe_atr(struct ixgbe_ring *ring, struct sk_buff *skb,
6855 u32 tx_flags, __be16 protocol)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006856{
Alexander Duyck69830522011-01-06 14:29:58 +00006857 struct ixgbe_q_vector *q_vector = ring->q_vector;
6858 union ixgbe_atr_hash_dword input = { .dword = 0 };
6859 union ixgbe_atr_hash_dword common = { .dword = 0 };
6860 union {
6861 unsigned char *network;
6862 struct iphdr *ipv4;
6863 struct ipv6hdr *ipv6;
6864 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006865 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006866 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006867
Alexander Duyck69830522011-01-06 14:29:58 +00006868 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6869 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006870 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006871
Alexander Duyck69830522011-01-06 14:29:58 +00006872 /* do nothing if sampling is disabled */
6873 if (!ring->atr_sample_rate)
6874 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006875
Alexander Duyck69830522011-01-06 14:29:58 +00006876 ring->atr_count++;
6877
6878 /* snag network header to get L4 type and address */
6879 hdr.network = skb_network_header(skb);
6880
6881 /* Currently only IPv4/IPv6 with TCP is supported */
6882 if ((protocol != __constant_htons(ETH_P_IPV6) ||
6883 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
6884 (protocol != __constant_htons(ETH_P_IP) ||
6885 hdr.ipv4->protocol != IPPROTO_TCP))
6886 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006887
6888 th = tcp_hdr(skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006889
Alexander Duyck66f32a82011-06-29 05:43:22 +00006890 /* skip this packet since it is invalid or the socket is closing */
6891 if (!th || th->fin)
Alexander Duyck69830522011-01-06 14:29:58 +00006892 return;
6893
6894 /* sample on all syn packets or once every atr sample count */
6895 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6896 return;
6897
6898 /* reset sample count */
6899 ring->atr_count = 0;
6900
6901 vlan_id = htons(tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
6902
6903 /*
6904 * src and dst are inverted, think how the receiver sees them
6905 *
6906 * The input is broken into two sections, a non-compressed section
6907 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6908 * is XORed together and stored in the compressed dword.
6909 */
6910 input.formatted.vlan_id = vlan_id;
6911
6912 /*
6913 * since src port and flex bytes occupy the same word XOR them together
6914 * and write the value to source port portion of compressed dword
6915 */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006916 if (tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
Alexander Duyck69830522011-01-06 14:29:58 +00006917 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6918 else
6919 common.port.src ^= th->dest ^ protocol;
6920 common.port.dst ^= th->source;
6921
6922 if (protocol == __constant_htons(ETH_P_IP)) {
6923 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6924 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6925 } else {
6926 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6927 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6928 hdr.ipv6->saddr.s6_addr32[1] ^
6929 hdr.ipv6->saddr.s6_addr32[2] ^
6930 hdr.ipv6->saddr.s6_addr32[3] ^
6931 hdr.ipv6->daddr.s6_addr32[0] ^
6932 hdr.ipv6->daddr.s6_addr32[1] ^
6933 hdr.ipv6->daddr.s6_addr32[2] ^
6934 hdr.ipv6->daddr.s6_addr32[3];
6935 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006936
6937 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006938 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6939 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006940}
6941
Alexander Duyck63544e92011-05-27 05:31:42 +00006942static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006943{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006944 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006945 /* Herbert's original patch had:
6946 * smp_mb__after_netif_stop_queue();
6947 * but since that doesn't exist yet, just open code it. */
6948 smp_mb();
6949
6950 /* We need to check again in a case another CPU has just
6951 * made room available. */
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006952 if (likely(ixgbe_desc_unused(tx_ring) < size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006953 return -EBUSY;
6954
6955 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006956 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006957 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006958 return 0;
6959}
6960
Alexander Duyck82d4e462011-06-11 01:44:58 +00006961static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006962{
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006963 if (likely(ixgbe_desc_unused(tx_ring) >= size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006964 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006965 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006966}
6967
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006968static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6969{
6970 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck64407522011-06-11 01:44:53 +00006971 int txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
6972 smp_processor_id();
John Fastabend56075a92010-07-26 20:41:31 +00006973#ifdef IXGBE_FCOE
Alexander Duyck64407522011-06-11 01:44:53 +00006974 __be16 protocol = vlan_get_protocol(skb);
Hao Zheng5e09a102010-11-11 13:47:59 +00006975
John Fastabende5b64632011-03-08 03:44:52 +00006976 if (((protocol == htons(ETH_P_FCOE)) ||
6977 (protocol == htons(ETH_P_FIP))) &&
6978 (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
6979 txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
6980 txq += adapter->ring_feature[RING_F_FCOE].mask;
6981 return txq;
John Fastabend56075a92010-07-26 20:41:31 +00006982 }
6983#endif
6984
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006985 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
6986 while (unlikely(txq >= dev->real_num_tx_queues))
6987 txq -= dev->real_num_tx_queues;
Yi Zou5f715822009-12-03 11:32:44 +00006988 return txq;
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006989 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006990
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006991 return skb_tx_hash(dev, skb);
6992}
6993
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006994netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006995 struct ixgbe_adapter *adapter,
6996 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006997{
Alexander Duyckd3d00232011-07-15 02:31:25 +00006998 struct ixgbe_tx_buffer *first;
Yi Zou5f715822009-12-03 11:32:44 +00006999 int tso;
Alexander Duyckd3d00232011-07-15 02:31:25 +00007000 u32 tx_flags = 0;
Alexander Duycka535c302011-05-27 05:31:52 +00007001#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
7002 unsigned short f;
7003#endif
Alexander Duycka535c302011-05-27 05:31:52 +00007004 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck66f32a82011-06-29 05:43:22 +00007005 __be16 protocol = skb->protocol;
Alexander Duyck63544e92011-05-27 05:31:42 +00007006 u8 hdr_len = 0;
Hao Zheng5e09a102010-11-11 13:47:59 +00007007
Alexander Duycka535c302011-05-27 05:31:52 +00007008 /*
7009 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
Alexander Duyck24ddd962012-02-10 02:08:32 +00007010 * + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
Alexander Duycka535c302011-05-27 05:31:52 +00007011 * + 2 desc gap to keep tail from touching head,
7012 * + 1 desc for context descriptor,
7013 * otherwise try next time
7014 */
7015#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
7016 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
7017 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
7018#else
7019 count += skb_shinfo(skb)->nr_frags;
7020#endif
7021 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
7022 tx_ring->tx_stats.tx_busy++;
7023 return NETDEV_TX_BUSY;
7024 }
7025
Alexander Duyck66f32a82011-06-29 05:43:22 +00007026 /* if we have a HW VLAN tag being added default to the HW one */
Jesse Grosseab6d182010-10-20 13:56:03 +00007027 if (vlan_tx_tag_present(skb)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00007028 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
7029 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7030 /* else if it is a SW VLAN check the next protocol and store the tag */
7031 } else if (protocol == __constant_htons(ETH_P_8021Q)) {
7032 struct vlan_hdr *vhdr, _vhdr;
7033 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
7034 if (!vhdr)
7035 goto out_drop;
7036
7037 protocol = vhdr->h_vlan_encapsulated_proto;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00007038 tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
7039 IXGBE_TX_FLAGS_VLAN_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00007040 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07007041 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007042
Alexander Duyck9e0c5642012-02-08 07:49:33 +00007043#ifdef CONFIG_PCI_IOV
7044 /*
7045 * Use the l2switch_enable flag - would be false if the DMA
7046 * Tx switch had been disabled.
7047 */
7048 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7049 tx_flags |= IXGBE_TX_FLAGS_TXSW;
7050
7051#endif
John Fastabend32701dc2011-09-27 03:51:56 +00007052 /* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
Alexander Duyck66f32a82011-06-29 05:43:22 +00007053 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
Alexander Duyck09dca472011-07-20 00:09:10 +00007054 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
7055 (skb->priority != TC_PRIO_CONTROL))) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00007056 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
John Fastabend32701dc2011-09-27 03:51:56 +00007057 tx_flags |= (skb->priority & 0x7) <<
7058 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00007059 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
7060 struct vlan_ethhdr *vhdr;
7061 if (skb_header_cloned(skb) &&
7062 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
7063 goto out_drop;
7064 vhdr = (struct vlan_ethhdr *)skb->data;
7065 vhdr->h_vlan_TCI = htons(tx_flags >>
7066 IXGBE_TX_FLAGS_VLAN_SHIFT);
7067 } else {
7068 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7069 }
7070 }
Alexander Duycka535c302011-05-27 05:31:52 +00007071
Alexander Duycka535c302011-05-27 05:31:52 +00007072 /* record the location of the first descriptor for this packet */
Alexander Duyckd3d00232011-07-15 02:31:25 +00007073 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
Alexander Duycka535c302011-05-27 05:31:52 +00007074
Yi Zoueacd73f2009-05-13 13:11:06 +00007075#ifdef IXGBE_FCOE
Alexander Duyck66f32a82011-06-29 05:43:22 +00007076 /* setup tx offload for FCoE */
7077 if ((protocol == __constant_htons(ETH_P_FCOE)) &&
7078 (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
Alexander Duyck897ab152011-05-27 05:31:47 +00007079 tso = ixgbe_fso(tx_ring, skb, tx_flags, &hdr_len);
7080 if (tso < 0)
7081 goto out_drop;
7082 else if (tso)
Alexander Duyck66f32a82011-06-29 05:43:22 +00007083 tx_flags |= IXGBE_TX_FLAGS_FSO |
7084 IXGBE_TX_FLAGS_FCOE;
7085 else
7086 tx_flags |= IXGBE_TX_FLAGS_FCOE;
Auke Kok9a799d72007-09-15 14:07:45 -07007087
Alexander Duyck66f32a82011-06-29 05:43:22 +00007088 goto xmit_fcoe;
Alexander Duyck44df32c2009-03-31 21:34:23 +00007089 }
Auke Kok9a799d72007-09-15 14:07:45 -07007090
Auke Kok9a799d72007-09-15 14:07:45 -07007091#endif /* IXGBE_FCOE */
Alexander Duyck66f32a82011-06-29 05:43:22 +00007092 /* setup IPv4/IPv6 offloads */
7093 if (protocol == __constant_htons(ETH_P_IP))
7094 tx_flags |= IXGBE_TX_FLAGS_IPV4;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007095
Alexander Duyck66f32a82011-06-29 05:43:22 +00007096 tso = ixgbe_tso(tx_ring, skb, tx_flags, protocol, &hdr_len);
7097 if (tso < 0)
Auke Kok9a799d72007-09-15 14:07:45 -07007098 goto out_drop;
Alexander Duyck66f32a82011-06-29 05:43:22 +00007099 else if (tso)
7100 tx_flags |= IXGBE_TX_FLAGS_TSO;
7101 else if (ixgbe_tx_csum(tx_ring, skb, tx_flags, protocol))
7102 tx_flags |= IXGBE_TX_FLAGS_CSUM;
7103
7104 /* add the ATR filter if ATR is on */
7105 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
7106 ixgbe_atr(tx_ring, skb, tx_flags, protocol);
7107
7108#ifdef IXGBE_FCOE
7109xmit_fcoe:
7110#endif /* IXGBE_FCOE */
Alexander Duyckd3d00232011-07-15 02:31:25 +00007111 ixgbe_tx_map(tx_ring, skb, first, tx_flags, hdr_len);
7112
7113 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07007114
7115 return NETDEV_TX_OK;
Alexander Duyck897ab152011-05-27 05:31:47 +00007116
7117out_drop:
7118 dev_kfree_skb_any(skb);
7119 return NETDEV_TX_OK;
Auke Kok9a799d72007-09-15 14:07:45 -07007120}
7121
7122static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
7123{
7124 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7125 struct ixgbe_ring *tx_ring;
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007126
Auke Kok9a799d72007-09-15 14:07:45 -07007127 tx_ring = adapter->tx_ring[skb->queue_mapping];
7128 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
7129}
7130
7131/**
7132 * ixgbe_set_mac - Change the Ethernet Address of the NIC
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007133 * @netdev: network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07007134 * @p: pointer to an address structure
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007135 *
Auke Kok9a799d72007-09-15 14:07:45 -07007136 * Returns 0 on success, negative on failure
7137 **/
7138static int ixgbe_set_mac(struct net_device *netdev, void *p)
7139{
Ben Hutchings6b73e102009-04-29 08:08:58 +00007140 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7141 struct ixgbe_hw *hw = &adapter->hw;
7142 struct sockaddr *addr = p;
7143
7144 if (!is_valid_ether_addr(addr->sa_data))
7145 return -EADDRNOTAVAIL;
7146
7147 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
7148 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
7149
7150 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
7151 IXGBE_RAH_AV);
7152
7153 return 0;
7154}
7155
7156static int
7157ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
7158{
7159 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7160 struct ixgbe_hw *hw = &adapter->hw;
7161 u16 value;
7162 int rc;
7163
7164 if (prtad != hw->phy.mdio.prtad)
7165 return -EINVAL;
7166 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
7167 if (!rc)
7168 rc = value;
7169 return rc;
7170}
7171
7172static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
7173 u16 addr, u16 value)
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007174{
7175 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jiri Pirko31278e72009-06-17 01:12:19 +00007176 struct ixgbe_hw *hw = &adapter->hw;
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007177
7178 if (prtad != hw->phy.mdio.prtad)
7179 return -EINVAL;
7180 return hw->phy.ops.write_reg(hw, addr, devad, value);
7181}
7182
7183static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
7184{
7185 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7186
7187 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
7188}
7189
7190/**
7191 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
7192 * netdev->dev_addrs
7193 * @netdev: network interface device structure
7194 *
7195 * Returns non-zero on failure
7196 **/
Jiri Pirko31278e72009-06-17 01:12:19 +00007197static int ixgbe_add_sanmac_netdev(struct net_device *dev)
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007198{
7199 int err = 0;
7200 struct ixgbe_adapter *adapter = netdev_priv(dev);
7201 struct ixgbe_mac_info *mac = &adapter->hw.mac;
7202
7203 if (is_valid_ether_addr(mac->san_addr)) {
7204 rtnl_lock();
7205 err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
7206 rtnl_unlock();
7207 }
7208 return err;
7209}
7210
7211/**
7212 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
7213 * netdev->dev_addrs
7214 * @netdev: network interface device structure
7215 *
Auke Kok9a799d72007-09-15 14:07:45 -07007216 * Returns non-zero on failure
7217 **/
7218static int ixgbe_del_sanmac_netdev(struct net_device *dev)
7219{
7220 int err = 0;
7221 struct ixgbe_adapter *adapter = netdev_priv(dev);
7222 struct ixgbe_mac_info *mac = &adapter->hw.mac;
7223
7224 if (is_valid_ether_addr(mac->san_addr)) {
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007225 rtnl_lock();
Auke Kok9a799d72007-09-15 14:07:45 -07007226 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
Alexander Duyck1a647bd2010-01-13 01:49:13 +00007227 rtnl_unlock();
7228 }
7229 return err;
7230}
Auke Kok9a799d72007-09-15 14:07:45 -07007231
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007232#ifdef CONFIG_NET_POLL_CONTROLLER
7233/*
7234 * Polling 'interrupt' - used by things like netconsole to send skbs
7235 * without having to re-enable interrupts. It's not called while
7236 * the interrupt routine is executing.
7237 */
7238static void ixgbe_netpoll(struct net_device *netdev)
7239{
7240 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007241 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07007242
7243 /* if interface is down do nothing */
7244 if (test_bit(__IXGBE_DOWN, &adapter->state))
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007245 return;
7246
7247 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Stephen Hemminger00829822008-11-20 20:14:53 -08007248 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007249 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Chris Leeche90d4002009-03-10 16:00:24 +00007250 for (i = 0; i < num_q_vectors; i++) {
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007251 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00007252 ixgbe_msix_clean_rings(0, q_vector);
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007253 }
7254 } else {
7255 ixgbe_intr(adapter->pdev->irq, netdev);
7256 }
7257 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
7258}
7259#endif
7260
Eric Dumazetde1036b2010-10-20 23:00:04 +00007261static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
7262 struct rtnl_link_stats64 *stats)
7263{
7264 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7265 int i;
7266
Eric Dumazet1a515022010-11-16 19:26:42 -08007267 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007268 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08007269 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00007270 u64 bytes, packets;
7271 unsigned int start;
7272
Eric Dumazet1a515022010-11-16 19:26:42 -08007273 if (ring) {
7274 do {
7275 start = u64_stats_fetch_begin_bh(&ring->syncp);
7276 packets = ring->stats.packets;
7277 bytes = ring->stats.bytes;
7278 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
7279 stats->rx_packets += packets;
7280 stats->rx_bytes += bytes;
7281 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00007282 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00007283
7284 for (i = 0; i < adapter->num_tx_queues; i++) {
7285 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
7286 u64 bytes, packets;
7287 unsigned int start;
7288
7289 if (ring) {
7290 do {
7291 start = u64_stats_fetch_begin_bh(&ring->syncp);
7292 packets = ring->stats.packets;
7293 bytes = ring->stats.bytes;
7294 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
7295 stats->tx_packets += packets;
7296 stats->tx_bytes += bytes;
7297 }
7298 }
Eric Dumazet1a515022010-11-16 19:26:42 -08007299 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007300 /* following stats updated by ixgbe_watchdog_task() */
7301 stats->multicast = netdev->stats.multicast;
7302 stats->rx_errors = netdev->stats.rx_errors;
7303 stats->rx_length_errors = netdev->stats.rx_length_errors;
7304 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
7305 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
7306 return stats;
7307}
7308
John Fastabend8b1c0b22011-05-03 02:26:48 +00007309/* ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
7310 * #adapter: pointer to ixgbe_adapter
7311 * @tc: number of traffic classes currently enabled
7312 *
7313 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
7314 * 802.1Q priority maps to a packet buffer that exists.
7315 */
7316static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
7317{
7318 struct ixgbe_hw *hw = &adapter->hw;
7319 u32 reg, rsave;
7320 int i;
7321
7322 /* 82598 have a static priority to TC mapping that can not
7323 * be changed so no validation is needed.
7324 */
7325 if (hw->mac.type == ixgbe_mac_82598EB)
7326 return;
7327
7328 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
7329 rsave = reg;
7330
7331 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
7332 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
7333
7334 /* If up2tc is out of bounds default to zero */
7335 if (up2tc > tc)
7336 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
7337 }
7338
7339 if (reg != rsave)
7340 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
7341
7342 return;
7343}
7344
7345
7346/* ixgbe_setup_tc - routine to configure net_device for multiple traffic
7347 * classes.
7348 *
7349 * @netdev: net device to configure
7350 * @tc: number of traffic classes to enable
7351 */
7352int ixgbe_setup_tc(struct net_device *dev, u8 tc)
7353{
John Fastabend8b1c0b22011-05-03 02:26:48 +00007354 struct ixgbe_adapter *adapter = netdev_priv(dev);
7355 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend8b1c0b22011-05-03 02:26:48 +00007356
John Fastabende7589ea2011-07-18 22:38:36 +00007357 /* Multiple traffic classes requires multiple queues */
7358 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
7359 e_err(drv, "Enable failed, needs MSI-X\n");
7360 return -EINVAL;
7361 }
John Fastabend8b1c0b22011-05-03 02:26:48 +00007362
7363 /* Hardware supports up to 8 traffic classes */
John Fastabend4de2a022011-09-27 03:52:01 +00007364 if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
John Fastabend8b1c0b22011-05-03 02:26:48 +00007365 (hw->mac.type == ixgbe_mac_82598EB && tc < MAX_TRAFFIC_CLASS))
7366 return -EINVAL;
7367
7368 /* Hardware has to reinitialize queues and interrupts to
Stephen Hemminger52f33af2011-12-22 16:34:52 +00007369 * match packet buffer alignment. Unfortunately, the
John Fastabend8b1c0b22011-05-03 02:26:48 +00007370 * hardware is not flexible enough to do this dynamically.
7371 */
7372 if (netif_running(dev))
7373 ixgbe_close(dev);
7374 ixgbe_clear_interrupt_scheme(adapter);
7375
John Fastabende7589ea2011-07-18 22:38:36 +00007376 if (tc) {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007377 netdev_set_num_tc(dev, tc);
John Fastabende7589ea2011-07-18 22:38:36 +00007378 adapter->last_lfc_mode = adapter->hw.fc.current_mode;
7379
7380 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
7381 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
7382
7383 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
7384 adapter->hw.fc.requested_mode = ixgbe_fc_none;
7385 } else {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007386 netdev_reset_tc(dev);
7387
John Fastabende7589ea2011-07-18 22:38:36 +00007388 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
7389
7390 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
7391 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
7392
7393 adapter->temp_dcb_cfg.pfc_mode_enable = false;
7394 adapter->dcb_cfg.pfc_mode_enable = false;
7395 }
7396
John Fastabend8b1c0b22011-05-03 02:26:48 +00007397 ixgbe_init_interrupt_scheme(adapter);
7398 ixgbe_validate_rtr(adapter, tc);
7399 if (netif_running(dev))
7400 ixgbe_open(dev);
7401
7402 return 0;
7403}
Eric Dumazetde1036b2010-10-20 23:00:04 +00007404
Don Skidmore082757a2011-07-21 05:55:00 +00007405void ixgbe_do_reset(struct net_device *netdev)
7406{
7407 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7408
7409 if (netif_running(netdev))
7410 ixgbe_reinit_locked(adapter);
7411 else
7412 ixgbe_reset(adapter);
7413}
7414
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007415static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
7416 netdev_features_t data)
Don Skidmore082757a2011-07-21 05:55:00 +00007417{
7418 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7419
7420#ifdef CONFIG_DCB
7421 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
7422 data &= ~NETIF_F_HW_VLAN_RX;
7423#endif
7424
7425 /* return error if RXHASH is being enabled when RSS is not supported */
7426 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
7427 data &= ~NETIF_F_RXHASH;
7428
7429 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
7430 if (!(data & NETIF_F_RXCSUM))
7431 data &= ~NETIF_F_LRO;
7432
7433 /* Turn off LRO if not RSC capable or invalid ITR settings */
7434 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)) {
7435 data &= ~NETIF_F_LRO;
7436 } else if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
7437 (adapter->rx_itr_setting != 1 &&
7438 adapter->rx_itr_setting > IXGBE_MAX_RSC_INT_RATE)) {
7439 data &= ~NETIF_F_LRO;
7440 e_info(probe, "rx-usecs set too low, not enabling RSC\n");
7441 }
7442
7443 return data;
7444}
7445
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007446static int ixgbe_set_features(struct net_device *netdev,
7447 netdev_features_t data)
Don Skidmore082757a2011-07-21 05:55:00 +00007448{
7449 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7450 bool need_reset = false;
7451
Don Skidmore082757a2011-07-21 05:55:00 +00007452 /* Make sure RSC matches LRO, reset if change */
7453 if (!!(data & NETIF_F_LRO) !=
7454 !!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
7455 adapter->flags2 ^= IXGBE_FLAG2_RSC_ENABLED;
7456 switch (adapter->hw.mac.type) {
7457 case ixgbe_mac_X540:
7458 case ixgbe_mac_82599EB:
7459 need_reset = true;
7460 break;
7461 default:
7462 break;
7463 }
7464 }
7465
7466 /*
7467 * Check if Flow Director n-tuple support was enabled or disabled. If
7468 * the state changed, we need to reset.
7469 */
7470 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
7471 /* turn off ATR, enable perfect filters and reset */
7472 if (data & NETIF_F_NTUPLE) {
7473 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
7474 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7475 need_reset = true;
7476 }
7477 } else if (!(data & NETIF_F_NTUPLE)) {
7478 /* turn off Flow Director, set ATR and reset */
7479 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7480 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
7481 !(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
7482 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
7483 need_reset = true;
7484 }
7485
7486 if (need_reset)
7487 ixgbe_do_reset(netdev);
7488
7489 return 0;
7490
7491}
7492
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007493static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00007494 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007495 .ndo_stop = ixgbe_close,
7496 .ndo_start_xmit = ixgbe_xmit_frame,
7497 .ndo_select_queue = ixgbe_select_queue,
7498 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007499 .ndo_validate_addr = eth_validate_addr,
7500 .ndo_set_mac_address = ixgbe_set_mac,
7501 .ndo_change_mtu = ixgbe_change_mtu,
7502 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007503 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7504 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007505 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007506 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7507 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7508 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
Greg Rosede4c7f62011-09-29 05:57:33 +00007509 .ndo_set_vf_spoofchk = ixgbe_ndo_set_vf_spoofchk,
Greg Rose7f016482010-05-04 22:12:06 +00007510 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007511 .ndo_get_stats64 = ixgbe_get_stats64,
John Fastabend24095aa2011-02-23 05:58:03 +00007512 .ndo_setup_tc = ixgbe_setup_tc,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007513#ifdef CONFIG_NET_POLL_CONTROLLER
7514 .ndo_poll_controller = ixgbe_netpoll,
7515#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007516#ifdef IXGBE_FCOE
7517 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007518 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007519 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007520 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7521 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007522 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Neerav Parikhea818752012-01-04 20:23:40 +00007523 .ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
Yi Zou332d4a72009-05-13 13:11:53 +00007524#endif /* IXGBE_FCOE */
Don Skidmore082757a2011-07-21 05:55:00 +00007525 .ndo_set_features = ixgbe_set_features,
7526 .ndo_fix_features = ixgbe_fix_features,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007527};
7528
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007529static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
7530 const struct ixgbe_info *ii)
7531{
7532#ifdef CONFIG_PCI_IOV
7533 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007534
Greg Rosec6bda302011-08-24 02:37:55 +00007535 if (hw->mac.type == ixgbe_mac_82598EB)
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007536 return;
7537
7538 /* The 82599 supports up to 64 VFs per physical function
7539 * but this implementation limits allocation to 63 so that
7540 * basic networking resources are still available to the
7541 * physical function
7542 */
7543 adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
Greg Rosec6bda302011-08-24 02:37:55 +00007544 ixgbe_enable_sriov(adapter, ii);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007545#endif /* CONFIG_PCI_IOV */
7546}
7547
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007548/**
Auke Kok9a799d72007-09-15 14:07:45 -07007549 * ixgbe_probe - Device Initialization Routine
7550 * @pdev: PCI device information struct
7551 * @ent: entry in ixgbe_pci_tbl
7552 *
7553 * Returns 0 on success, negative on failure
7554 *
7555 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7556 * The OS initialization, configuring of the adapter private structure,
7557 * and a hardware reset occur.
7558 **/
7559static int __devinit ixgbe_probe(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007560 const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007561{
7562 struct net_device *netdev;
7563 struct ixgbe_adapter *adapter = NULL;
7564 struct ixgbe_hw *hw;
7565 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007566 static int cards_found;
7567 int i, err, pci_using_dac;
Don Skidmore289700db2010-12-03 03:32:58 +00007568 u8 part_str[IXGBE_PBANUM_LENGTH];
John Fastabendc85a2612010-02-25 23:15:21 +00007569 unsigned int indices = num_possible_cpus();
Yi Zoueacd73f2009-05-13 13:11:06 +00007570#ifdef IXGBE_FCOE
7571 u16 device_caps;
7572#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007573 u32 eec;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007574 u16 wol_cap;
Auke Kok9a799d72007-09-15 14:07:45 -07007575
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007576 /* Catch broken hardware that put the wrong VF device ID in
7577 * the PCIe SR-IOV capability.
7578 */
7579 if (pdev->is_virtfn) {
7580 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7581 pci_name(pdev), pdev->vendor, pdev->device);
7582 return -EINVAL;
7583 }
7584
gouji-new9ce77662009-05-06 10:44:45 +00007585 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007586 if (err)
7587 return err;
7588
Nick Nunley1b507732010-04-27 13:10:27 +00007589 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
7590 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007591 pci_using_dac = 1;
7592 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00007593 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007594 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00007595 err = dma_set_coherent_mask(&pdev->dev,
7596 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007597 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007598 dev_err(&pdev->dev,
7599 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007600 goto err_dma;
7601 }
7602 }
7603 pci_using_dac = 0;
7604 }
7605
gouji-new9ce77662009-05-06 10:44:45 +00007606 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007607 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07007608 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007609 dev_err(&pdev->dev,
7610 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07007611 goto err_pci_reg;
7612 }
7613
Frans Pop19d5afd2009-10-02 10:04:12 -07007614 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007615
Auke Kok9a799d72007-09-15 14:07:45 -07007616 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07007617 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007618
John Fastabende901acd2011-04-26 07:26:08 +00007619#ifdef CONFIG_IXGBE_DCB
7620 indices *= MAX_TRAFFIC_CLASS;
7621#endif
7622
John Fastabendc85a2612010-02-25 23:15:21 +00007623 if (ii->mac == ixgbe_mac_82598EB)
7624 indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
7625 else
7626 indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);
7627
John Fastabende901acd2011-04-26 07:26:08 +00007628#ifdef IXGBE_FCOE
John Fastabendc85a2612010-02-25 23:15:21 +00007629 indices += min_t(unsigned int, num_possible_cpus(),
7630 IXGBE_MAX_FCOE_INDICES);
7631#endif
John Fastabendc85a2612010-02-25 23:15:21 +00007632 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07007633 if (!netdev) {
7634 err = -ENOMEM;
7635 goto err_alloc_etherdev;
7636 }
7637
Auke Kok9a799d72007-09-15 14:07:45 -07007638 SET_NETDEV_DEV(netdev, &pdev->dev);
7639
Auke Kok9a799d72007-09-15 14:07:45 -07007640 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007641 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007642
7643 adapter->netdev = netdev;
7644 adapter->pdev = pdev;
7645 hw = &adapter->hw;
7646 hw->back = adapter;
7647 adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
7648
Jeff Kirsher05857982008-09-11 19:57:00 -07007649 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00007650 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07007651 if (!hw->hw_addr) {
7652 err = -EIO;
7653 goto err_ioremap;
7654 }
7655
7656 for (i = 1; i <= 5; i++) {
7657 if (pci_resource_len(pdev, i) == 0)
7658 continue;
7659 }
7660
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007661 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07007662 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007663 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00007664 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07007665
Auke Kok9a799d72007-09-15 14:07:45 -07007666 adapter->bd_number = cards_found;
7667
Auke Kok9a799d72007-09-15 14:07:45 -07007668 /* Setup hw api */
7669 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007670 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07007671
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007672 /* EEPROM */
7673 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
7674 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
7675 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
7676 if (!(eec & (1 << 8)))
7677 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
7678
7679 /* PHY */
7680 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08007681 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00007682 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
7683 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
7684 hw->phy.mdio.mmds = 0;
7685 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7686 hw->phy.mdio.dev = netdev;
7687 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
7688 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007689
Don Skidmore8ca783a2009-05-26 20:40:47 -07007690 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07007691
7692 /* setup the private structure */
7693 err = ixgbe_sw_init(adapter);
7694 if (err)
7695 goto err_sw_init;
7696
Don Skidmoree86bff02010-02-11 04:14:08 +00007697 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08007698 switch (adapter->hw.mac.type) {
7699 case ixgbe_mac_82599EB:
7700 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00007701 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08007702 break;
7703 default:
7704 break;
7705 }
Don Skidmoree86bff02010-02-11 04:14:08 +00007706
Don Skidmorebf069c92009-05-07 10:39:54 +00007707 /*
7708 * If there is a fan on this device and it has failed log the
7709 * failure.
7710 */
7711 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
7712 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
7713 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00007714 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00007715 }
7716
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +00007717 if (allow_unsupported_sfp)
7718 hw->allow_unsupported_sfp = allow_unsupported_sfp;
7719
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007720 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007721 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007722 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007723 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07007724 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
7725 hw->mac.type == ixgbe_mac_82598EB) {
Don Skidmore8ca783a2009-05-26 20:40:47 -07007726 err = 0;
7727 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Alexander Duyck70864002011-04-27 09:13:56 +00007728 e_dev_err("failed to load because an unsupported SFP+ "
Emil Tantilov849c4542010-06-03 16:53:41 +00007729 "module type was detected.\n");
7730 e_dev_err("Reload the driver after installing a supported "
7731 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007732 goto err_sw_init;
7733 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007734 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007735 goto err_sw_init;
7736 }
7737
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007738 ixgbe_probe_vf(adapter, ii);
7739
Emil Tantilov396e7992010-07-01 20:05:12 +00007740 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00007741 NETIF_F_IP_CSUM |
Don Skidmore082757a2011-07-21 05:55:00 +00007742 NETIF_F_IPV6_CSUM |
Joe Perchese8e9f692010-09-07 21:34:53 +00007743 NETIF_F_HW_VLAN_TX |
7744 NETIF_F_HW_VLAN_RX |
Don Skidmore082757a2011-07-21 05:55:00 +00007745 NETIF_F_HW_VLAN_FILTER |
7746 NETIF_F_TSO |
7747 NETIF_F_TSO6 |
Don Skidmore082757a2011-07-21 05:55:00 +00007748 NETIF_F_RXHASH |
7749 NETIF_F_RXCSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07007750
Don Skidmore082757a2011-07-21 05:55:00 +00007751 netdev->hw_features = netdev->features;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007752
Don Skidmore58be7662011-04-12 09:42:11 +00007753 switch (adapter->hw.mac.type) {
7754 case ixgbe_mac_82599EB:
7755 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007756 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore082757a2011-07-21 05:55:00 +00007757 netdev->hw_features |= NETIF_F_SCTP_CSUM |
7758 NETIF_F_NTUPLE;
Don Skidmore58be7662011-04-12 09:42:11 +00007759 break;
7760 default:
7761 break;
7762 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007763
Jeff Kirsherad31c402008-06-05 04:05:30 -07007764 netdev->vlan_features |= NETIF_F_TSO;
7765 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07007766 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00007767 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007768 netdev->vlan_features |= NETIF_F_SG;
7769
Jiri Pirko01789342011-08-16 06:29:00 +00007770 netdev->priv_flags |= IFF_UNICAST_FLT;
7771
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007772 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7773 adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
7774 IXGBE_FLAG_DCB_ENABLED);
Alexander Duyck2f90b862008-11-20 20:52:10 -08007775
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08007776#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08007777 netdev->dcbnl_ops = &dcbnl_ops;
7778#endif
7779
Yi Zoueacd73f2009-05-13 13:11:06 +00007780#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00007781 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Yi Zoueacd73f2009-05-13 13:11:06 +00007782 if (hw->mac.ops.get_device_caps) {
7783 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00007784 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
7785 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00007786 }
7787 }
Yi Zou5e09d7f2010-07-19 13:59:52 +00007788 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7789 netdev->vlan_features |= NETIF_F_FCOE_CRC;
7790 netdev->vlan_features |= NETIF_F_FSO;
7791 netdev->vlan_features |= NETIF_F_FCOE_MTU;
7792 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007793#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00007794 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07007795 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007796 netdev->vlan_features |= NETIF_F_HIGHDMA;
7797 }
Auke Kok9a799d72007-09-15 14:07:45 -07007798
Don Skidmore082757a2011-07-21 05:55:00 +00007799 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
7800 netdev->hw_features |= NETIF_F_LRO;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00007801 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00007802 netdev->features |= NETIF_F_LRO;
7803
Auke Kok9a799d72007-09-15 14:07:45 -07007804 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007805 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007806 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007807 err = -EIO;
7808 goto err_eeprom;
7809 }
7810
7811 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
7812 memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
7813
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007814 if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007815 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007816 err = -EIO;
7817 goto err_eeprom;
7818 }
7819
Alexander Duyck70864002011-04-27 09:13:56 +00007820 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
7821 (unsigned long) adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007822
Alexander Duyck70864002011-04-27 09:13:56 +00007823 INIT_WORK(&adapter->service_task, ixgbe_service_task);
7824 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007825
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007826 err = ixgbe_init_interrupt_scheme(adapter);
7827 if (err)
7828 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007829
Don Skidmore082757a2011-07-21 05:55:00 +00007830 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
7831 netdev->hw_features &= ~NETIF_F_RXHASH;
Emil Tantilov67a74ee2011-04-23 04:50:40 +00007832 netdev->features &= ~NETIF_F_RXHASH;
Don Skidmore082757a2011-07-21 05:55:00 +00007833 }
Emil Tantilov67a74ee2011-04-23 04:50:40 +00007834
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007835 /* WOL not supported for all but the following */
7836 adapter->wol = 0;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007837 switch (pdev->device) {
Don Skidmore0b077fe2010-12-03 03:32:13 +00007838 case IXGBE_DEV_ID_82599_SFP:
Don Skidmore0e22d042011-12-10 06:49:43 +00007839 /* Only these subdevice supports WOL */
7840 switch (pdev->subsystem_device) {
7841 case IXGBE_SUBDEV_ID_82599_560FLR:
7842 /* only support first port */
7843 if (hw->bus.func != 0)
7844 break;
7845 case IXGBE_SUBDEV_ID_82599_SFP:
Andy Gospodarek9417c462011-07-16 07:31:33 +00007846 adapter->wol = IXGBE_WUFC_MAG;
Don Skidmore0e22d042011-12-10 06:49:43 +00007847 break;
7848 }
Don Skidmore0b077fe2010-12-03 03:32:13 +00007849 break;
Alexander Duyck50d6c682010-11-16 19:27:05 -08007850 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7851 /* All except this subdevice support WOL */
Don Skidmore0b077fe2010-12-03 03:32:13 +00007852 if (pdev->subsystem_device != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
Andy Gospodarek9417c462011-07-16 07:31:33 +00007853 adapter->wol = IXGBE_WUFC_MAG;
Don Skidmore0b077fe2010-12-03 03:32:13 +00007854 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007855 case IXGBE_DEV_ID_82599_KX4:
Andy Gospodarek9417c462011-07-16 07:31:33 +00007856 adapter->wol = IXGBE_WUFC_MAG;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007857 break;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007858 case IXGBE_DEV_ID_X540T:
7859 /* Check eeprom to see if it is enabled */
7860 hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
7861 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
7862
7863 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
7864 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
7865 (hw->bus.func == 0)))
7866 adapter->wol = IXGBE_WUFC_MAG;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007867 break;
7868 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007869 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
7870
Emil Tantilov15e52092011-09-29 05:01:29 +00007871 /* save off EEPROM version number */
7872 hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
7873 hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);
7874
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007875 /* pick up the PCI bus settings for reporting later */
7876 hw->mac.ops.get_bus_info(hw);
7877
Auke Kok9a799d72007-09-15 14:07:45 -07007878 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00007879 e_dev_info("(PCI Express:%s:%s) %pM\n",
Don Skidmore67163442011-04-26 08:00:00 +00007880 (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
7881 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
Joe Perchese8e9f692010-09-07 21:34:53 +00007882 "Unknown"),
7883 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
7884 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
7885 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
7886 "Unknown"),
7887 netdev->dev_addr);
Don Skidmore289700db2010-12-03 03:32:58 +00007888
7889 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
7890 if (err)
Don Skidmore9fe93af2010-12-03 09:33:54 +00007891 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007892 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Don Skidmore289700db2010-12-03 03:32:58 +00007893 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
Emil Tantilov849c4542010-06-03 16:53:41 +00007894 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
Don Skidmore289700db2010-12-03 03:32:58 +00007895 part_str);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007896 else
Don Skidmore289700db2010-12-03 03:32:58 +00007897 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
7898 hw->mac.type, hw->phy.type, part_str);
Auke Kok9a799d72007-09-15 14:07:45 -07007899
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007900 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007901 e_dev_warn("PCI-Express bandwidth available for this card is "
7902 "not sufficient for optimal performance.\n");
7903 e_dev_warn("For optimal performance a x8 PCI-Express slot "
7904 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08007905 }
7906
Auke Kok9a799d72007-09-15 14:07:45 -07007907 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007908 err = hw->mac.ops.start_hw(hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007909
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007910 if (err == IXGBE_ERR_EEPROM_VERSION) {
7911 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00007912 e_dev_warn("This device is a pre-production adapter/LOM. "
7913 "Please be aware there may be issues associated "
7914 "with your hardware. If you are experiencing "
7915 "problems please contact your Intel or hardware "
7916 "representative who provided you with this "
7917 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007918 }
Auke Kok9a799d72007-09-15 14:07:45 -07007919 strcpy(netdev->name, "eth%d");
7920 err = register_netdev(netdev);
7921 if (err)
7922 goto err_register;
7923
Emil Tantilov93d3ce82011-10-19 07:59:55 +00007924 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
7925 if (hw->mac.ops.disable_tx_laser &&
7926 ((hw->phy.multispeed_fiber) ||
7927 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
7928 (hw->mac.type == ixgbe_mac_82599EB))))
7929 hw->mac.ops.disable_tx_laser(hw);
7930
Jesse Brandeburg54386462009-04-17 20:44:27 +00007931 /* carrier off reporting is important to ethtool even BEFORE open */
7932 netif_carrier_off(netdev);
7933
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007934#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03007935 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007936 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007937 ixgbe_setup_dca(adapter);
7938 }
7939#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007940 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007941 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007942 for (i = 0; i < adapter->num_vfs; i++)
7943 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7944 }
7945
Jacob Keller2466dd92011-09-08 03:50:54 +00007946 /* firmware requires driver version to be 0xFFFFFFFF
7947 * since os does not support feature
7948 */
Emil Tantilov9612de92011-05-07 07:40:20 +00007949 if (hw->mac.ops.set_fw_drv_ver)
Jacob Keller2466dd92011-09-08 03:50:54 +00007950 hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
7951 0xFF);
Emil Tantilov9612de92011-05-07 07:40:20 +00007952
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007953 /* add san mac addr to netdev */
7954 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007955
Neerav Parikhea818752012-01-04 20:23:40 +00007956 e_dev_info("%s\n", ixgbe_default_device_descr);
Auke Kok9a799d72007-09-15 14:07:45 -07007957 cards_found++;
7958 return 0;
7959
7960err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007961 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00007962 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007963err_sw_init:
7964err_eeprom:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007965 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7966 ixgbe_disable_sriov(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00007967 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
Auke Kok9a799d72007-09-15 14:07:45 -07007968 iounmap(hw->hw_addr);
7969err_ioremap:
7970 free_netdev(netdev);
7971err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00007972 pci_release_selected_regions(pdev,
7973 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007974err_pci_reg:
7975err_dma:
7976 pci_disable_device(pdev);
7977 return err;
7978}
7979
7980/**
7981 * ixgbe_remove - Device Removal Routine
7982 * @pdev: PCI device information struct
7983 *
7984 * ixgbe_remove is called by the PCI subsystem to alert the driver
7985 * that it should release a PCI device. The could be caused by a
7986 * Hot-Plug event, or because the driver is going to be removed from
7987 * memory.
7988 **/
7989static void __devexit ixgbe_remove(struct pci_dev *pdev)
7990{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007991 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7992 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007993
7994 set_bit(__IXGBE_DOWN, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00007995 cancel_work_sync(&adapter->service_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007996
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007997#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007998 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7999 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
8000 dca_remove_requester(&pdev->dev);
8001 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
8002 }
8003
8004#endif
Yi Zou332d4a72009-05-13 13:11:53 +00008005#ifdef IXGBE_FCOE
8006 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
8007 ixgbe_cleanup_fcoe(adapter);
8008
8009#endif /* IXGBE_FCOE */
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00008010
8011 /* remove the added san mac */
8012 ixgbe_del_sanmac_netdev(netdev);
8013
Donald Skidmorec4900be2008-11-20 21:11:42 -08008014 if (netdev->reg_state == NETREG_REGISTERED)
8015 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008016
Greg Rosec6bda302011-08-24 02:37:55 +00008017 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
8018 if (!(ixgbe_check_vf_assignment(adapter)))
8019 ixgbe_disable_sriov(adapter);
8020 else
8021 e_dev_warn("Unloading driver while VFs are assigned "
8022 "- VFs will not be deallocated\n");
8023 }
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008024
Alexander Duyck7a921c92009-05-06 10:43:28 +00008025 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08008026
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008027 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008028
8029 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00008030 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00008031 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07008032
Emil Tantilov849c4542010-06-03 16:53:41 +00008033 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008034
Auke Kok9a799d72007-09-15 14:07:45 -07008035 free_netdev(netdev);
8036
Frans Pop19d5afd2009-10-02 10:04:12 -07008037 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008038
Auke Kok9a799d72007-09-15 14:07:45 -07008039 pci_disable_device(pdev);
8040}
8041
8042/**
8043 * ixgbe_io_error_detected - called when PCI error is detected
8044 * @pdev: Pointer to PCI device
8045 * @state: The current pci connection state
8046 *
8047 * This function is called after a PCI bus error affecting
8048 * this device has been detected.
8049 */
8050static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00008051 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07008052{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008053 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8054 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008055
Greg Rose83c61fa2011-09-07 05:59:35 +00008056#ifdef CONFIG_PCI_IOV
8057 struct pci_dev *bdev, *vfdev;
8058 u32 dw0, dw1, dw2, dw3;
8059 int vf, pos;
8060 u16 req_id, pf_func;
8061
8062 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
8063 adapter->num_vfs == 0)
8064 goto skip_bad_vf_detection;
8065
8066 bdev = pdev->bus->self;
8067 while (bdev && (bdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT))
8068 bdev = bdev->bus->self;
8069
8070 if (!bdev)
8071 goto skip_bad_vf_detection;
8072
8073 pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
8074 if (!pos)
8075 goto skip_bad_vf_detection;
8076
8077 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG, &dw0);
8078 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 4, &dw1);
8079 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 8, &dw2);
8080 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 12, &dw3);
8081
8082 req_id = dw1 >> 16;
8083 /* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
8084 if (!(req_id & 0x0080))
8085 goto skip_bad_vf_detection;
8086
8087 pf_func = req_id & 0x01;
8088 if ((pf_func & 1) == (pdev->devfn & 1)) {
8089 unsigned int device_id;
8090
8091 vf = (req_id & 0x7F) >> 1;
8092 e_dev_err("VF %d has caused a PCIe error\n", vf);
8093 e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
8094 "%8.8x\tdw3: %8.8x\n",
8095 dw0, dw1, dw2, dw3);
8096 switch (adapter->hw.mac.type) {
8097 case ixgbe_mac_82599EB:
8098 device_id = IXGBE_82599_VF_DEVICE_ID;
8099 break;
8100 case ixgbe_mac_X540:
8101 device_id = IXGBE_X540_VF_DEVICE_ID;
8102 break;
8103 default:
8104 device_id = 0;
8105 break;
8106 }
8107
8108 /* Find the pci device of the offending VF */
8109 vfdev = pci_get_device(IXGBE_INTEL_VENDOR_ID, device_id, NULL);
8110 while (vfdev) {
8111 if (vfdev->devfn == (req_id & 0xFF))
8112 break;
8113 vfdev = pci_get_device(IXGBE_INTEL_VENDOR_ID,
8114 device_id, vfdev);
8115 }
8116 /*
8117 * There's a slim chance the VF could have been hot plugged,
8118 * so if it is no longer present we don't need to issue the
8119 * VFLR. Just clean up the AER in that case.
8120 */
8121 if (vfdev) {
8122 e_dev_err("Issuing VFLR to VF %d\n", vf);
8123 pci_write_config_dword(vfdev, 0xA8, 0x00008000);
8124 }
8125
8126 pci_cleanup_aer_uncorrect_error_status(pdev);
8127 }
8128
8129 /*
8130 * Even though the error may have occurred on the other port
8131 * we still need to increment the vf error reference count for
8132 * both ports because the I/O resume function will be called
8133 * for both of them.
8134 */
8135 adapter->vferr_refcount++;
8136
8137 return PCI_ERS_RESULT_RECOVERED;
8138
8139skip_bad_vf_detection:
8140#endif /* CONFIG_PCI_IOV */
Auke Kok9a799d72007-09-15 14:07:45 -07008141 netif_device_detach(netdev);
8142
Breno Leitao3044b8d2009-05-06 10:44:26 +00008143 if (state == pci_channel_io_perm_failure)
8144 return PCI_ERS_RESULT_DISCONNECT;
8145
Auke Kok9a799d72007-09-15 14:07:45 -07008146 if (netif_running(netdev))
8147 ixgbe_down(adapter);
8148 pci_disable_device(pdev);
8149
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07008150 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07008151 return PCI_ERS_RESULT_NEED_RESET;
8152}
8153
8154/**
8155 * ixgbe_io_slot_reset - called after the pci bus has been reset.
8156 * @pdev: Pointer to PCI device
8157 *
8158 * Restart the card from scratch, as if from a cold-boot.
8159 */
8160static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
8161{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008162 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008163 pci_ers_result_t result;
8164 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07008165
gouji-new9ce77662009-05-06 10:44:45 +00008166 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00008167 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008168 result = PCI_ERS_RESULT_DISCONNECT;
8169 } else {
8170 pci_set_master(pdev);
8171 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00008172 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008173
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07008174 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008175
8176 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00008177 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008178 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07008179 }
Auke Kok9a799d72007-09-15 14:07:45 -07008180
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008181 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8182 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008183 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
8184 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008185 /* non-fatal, continue */
8186 }
Auke Kok9a799d72007-09-15 14:07:45 -07008187
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008188 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07008189}
8190
8191/**
8192 * ixgbe_io_resume - called when traffic can start flowing again.
8193 * @pdev: Pointer to PCI device
8194 *
8195 * This callback is called when the error recovery driver tells us that
8196 * its OK to resume normal operation.
8197 */
8198static void ixgbe_io_resume(struct pci_dev *pdev)
8199{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008200 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8201 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008202
Greg Rose83c61fa2011-09-07 05:59:35 +00008203#ifdef CONFIG_PCI_IOV
8204 if (adapter->vferr_refcount) {
8205 e_info(drv, "Resuming after VF err\n");
8206 adapter->vferr_refcount--;
8207 return;
8208 }
8209
8210#endif
Alexander Duyckc7ccde02011-07-21 00:40:40 +00008211 if (netif_running(netdev))
8212 ixgbe_up(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008213
8214 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008215}
8216
8217static struct pci_error_handlers ixgbe_err_handler = {
8218 .error_detected = ixgbe_io_error_detected,
8219 .slot_reset = ixgbe_io_slot_reset,
8220 .resume = ixgbe_io_resume,
8221};
8222
8223static struct pci_driver ixgbe_driver = {
8224 .name = ixgbe_driver_name,
8225 .id_table = ixgbe_pci_tbl,
8226 .probe = ixgbe_probe,
8227 .remove = __devexit_p(ixgbe_remove),
8228#ifdef CONFIG_PM
8229 .suspend = ixgbe_suspend,
8230 .resume = ixgbe_resume,
8231#endif
8232 .shutdown = ixgbe_shutdown,
8233 .err_handler = &ixgbe_err_handler
8234};
8235
8236/**
8237 * ixgbe_init_module - Driver Registration Routine
8238 *
8239 * ixgbe_init_module is the first routine called when the driver is
8240 * loaded. All it does is register with the PCI subsystem.
8241 **/
8242static int __init ixgbe_init_module(void)
8243{
8244 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00008245 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00008246 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07008247
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008248#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008249 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008250#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008251
Auke Kok9a799d72007-09-15 14:07:45 -07008252 ret = pci_register_driver(&ixgbe_driver);
8253 return ret;
8254}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07008255
Auke Kok9a799d72007-09-15 14:07:45 -07008256module_init(ixgbe_init_module);
8257
8258/**
8259 * ixgbe_exit_module - Driver Exit Cleanup Routine
8260 *
8261 * ixgbe_exit_module is called just before the driver is removed
8262 * from memory.
8263 **/
8264static void __exit ixgbe_exit_module(void)
8265{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008266#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008267 dca_unregister_notify(&dca_notifier);
8268#endif
Auke Kok9a799d72007-09-15 14:07:45 -07008269 pci_unregister_driver(&ixgbe_driver);
Eric Dumazet1a515022010-11-16 19:26:42 -08008270 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07008271}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008272
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008273#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008274static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008275 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008276{
8277 int ret_val;
8278
8279 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008280 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008281
8282 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
8283}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008284
Alexander Duyckb4533682009-03-31 21:32:42 +00008285#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00008286
Auke Kok9a799d72007-09-15 14:07:45 -07008287module_exit(ixgbe_exit_module);
8288
8289/* ixgbe_main.c */