blob: 81ca13e32cc72d2025f581b9379b22eb36faa48a [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Manasi Navare611032b2017-01-24 08:21:49 -080031#include <linux/types.h>
Clint Taylor01527b32014-07-07 13:01:46 -070032#include <linux/notifier.h>
33#include <linux/reboot.h>
Manasi Navare611032b2017-01-24 08:21:49 -080034#include <asm/byteorder.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080036#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_crtc.h>
38#include <drm/drm_crtc_helper.h>
39#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070043
Keith Packarda4fc5ed2009-04-07 16:16:42 -070044#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -070045#define DP_DPRX_ESI_LEN 14
Keith Packarda4fc5ed2009-04-07 16:16:42 -070046
Todd Previte559be302015-05-04 07:48:20 -070047/* Compliance test status bits */
48#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
49#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
50#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
51#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
52
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080053struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030054 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080055 struct dpll dpll;
56};
57
58static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030059 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080060 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030061 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080062 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
63};
64
65static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030066 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080067 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030068 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080069 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
70};
71
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080072static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030073 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080074 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030075 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080076 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
77};
78
Chon Ming Leeef9348c2014-04-09 13:28:18 +030079/*
80 * CHV supports eDP 1.4 that have more link rates.
81 * Below only provides the fixed rate but exclude variable rate.
82 */
83static const struct dp_link_dpll chv_dpll[] = {
84 /*
85 * CHV requires to program fractional division for m2.
86 * m2 is stored in fixed point format using formula below
87 * (m2_int << 22) | m2_fraction
88 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030089 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030090 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030091 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030092 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030093 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030094 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
95};
Sonika Jindal637a9c62015-05-07 09:52:08 +053096
Sonika Jindal64987fc2015-05-26 17:50:13 +053097static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
98 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053099static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200100 324000, 432000, 540000 };
Rodrigo Vivid907b662017-08-10 15:40:08 -0700101static const int cnl_rates[] = { 162000, 216000, 270000,
102 324000, 432000, 540000,
103 648000, 810000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200104static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300105
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106/**
Jani Nikula1853a9d2017-08-18 12:30:20 +0300107 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700108 * @intel_dp: DP struct
109 *
110 * If a CPU or PCH DP output is attached to an eDP panel, this function
111 * will return true, and false otherwise.
112 */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300113bool intel_dp_is_edp(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700114{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200115 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
116
117 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700118}
119
Imre Deak68b4d822013-05-08 13:14:06 +0300120static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700121{
Imre Deak68b4d822013-05-08 13:14:06 +0300122 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
123
124 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700125}
126
Chris Wilsondf0e9242010-09-09 16:20:55 +0100127static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
128{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200129 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100130}
131
Ville Syrjäläadc10302017-10-31 22:51:14 +0200132static void intel_dp_link_down(struct intel_encoder *encoder,
133 const struct intel_crtc_state *old_crtc_state);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300134static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100135static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjäläadc10302017-10-31 22:51:14 +0200136static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
137 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200138static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300139 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530140static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141
Jani Nikula68f357c2017-03-28 17:59:05 +0300142/* update sink rates from dpcd */
143static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
144{
Jani Nikulaa8a08882017-10-09 12:29:59 +0300145 int i, max_rate;
Jani Nikula68f357c2017-03-28 17:59:05 +0300146
Jani Nikulaa8a08882017-10-09 12:29:59 +0300147 max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
Jani Nikula68f357c2017-03-28 17:59:05 +0300148
Jani Nikulaa8a08882017-10-09 12:29:59 +0300149 for (i = 0; i < ARRAY_SIZE(default_rates); i++) {
150 if (default_rates[i] > max_rate)
151 break;
Jani Nikula68f357c2017-03-28 17:59:05 +0300152 intel_dp->sink_rates[i] = default_rates[i];
Jani Nikulaa8a08882017-10-09 12:29:59 +0300153 }
Jani Nikula68f357c2017-03-28 17:59:05 +0300154
Jani Nikulaa8a08882017-10-09 12:29:59 +0300155 intel_dp->num_sink_rates = i;
Jani Nikula68f357c2017-03-28 17:59:05 +0300156}
157
Jani Nikula10ebb732018-02-01 13:03:41 +0200158/* Get length of rates array potentially limited by max_rate. */
159static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
160{
161 int i;
162
163 /* Limit results by potentially reduced max rate */
164 for (i = 0; i < len; i++) {
165 if (rates[len - i - 1] <= max_rate)
166 return len - i;
167 }
168
169 return 0;
170}
171
172/* Get length of common rates array potentially limited by max_rate. */
173static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
174 int max_rate)
175{
176 return intel_dp_rate_limit_len(intel_dp->common_rates,
177 intel_dp->num_common_rates, max_rate);
178}
179
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300180/* Theoretical max between source and sink */
181static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700182{
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300183 return intel_dp->common_rates[intel_dp->num_common_rates - 1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700184}
185
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300186/* Theoretical max between source and sink */
187static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
Paulo Zanonieeb63242014-05-06 14:56:50 +0300188{
189 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300190 int source_max = intel_dig_port->max_lanes;
191 int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300192
193 return min(source_max, sink_max);
194}
195
Jani Nikula3d65a732017-04-06 16:44:14 +0300196int intel_dp_max_lane_count(struct intel_dp *intel_dp)
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300197{
198 return intel_dp->max_link_lane_count;
199}
200
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800201int
Keith Packardc8982612012-01-25 08:16:25 -0800202intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800204 /* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
205 return DIV_ROUND_UP(pixel_clock * bpp, 8);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700206}
207
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800208int
Dave Airliefe27d532010-06-30 11:46:17 +1000209intel_dp_max_data_rate(int max_link_clock, int max_lanes)
210{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800211 /* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
212 * link rate that is generally expressed in Gbps. Since, 8 bits of data
213 * is transmitted every LS_Clk per lane, there is no need to account for
214 * the channel encoding that is done in the PHY layer here.
215 */
216
217 return max_link_clock * max_lanes;
Dave Airliefe27d532010-06-30 11:46:17 +1000218}
219
Mika Kahola70ec0642016-09-09 14:10:55 +0300220static int
221intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
222{
223 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
224 struct intel_encoder *encoder = &intel_dig_port->base;
225 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
226 int max_dotclk = dev_priv->max_dotclk_freq;
227 int ds_max_dotclk;
228
229 int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
230
231 if (type != DP_DS_PORT_TYPE_VGA)
232 return max_dotclk;
233
234 ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
235 intel_dp->downstream_ports);
236
237 if (ds_max_dotclk != 0)
238 max_dotclk = min(max_dotclk, ds_max_dotclk);
239
240 return max_dotclk;
241}
242
Jani Nikula4ba285d2018-02-01 13:03:42 +0200243static int cnl_max_source_rate(struct intel_dp *intel_dp)
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800244{
245 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
246 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
247 enum port port = dig_port->base.port;
248
249 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
250
251 /* Low voltage SKUs are limited to max of 5.4G */
252 if (voltage == VOLTAGE_INFO_0_85V)
Jani Nikula4ba285d2018-02-01 13:03:42 +0200253 return 540000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800254
255 /* For this SKU 8.1G is supported in all ports */
256 if (IS_CNL_WITH_PORT_F(dev_priv))
Jani Nikula4ba285d2018-02-01 13:03:42 +0200257 return 810000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800258
David Weinehall3758d962018-02-09 15:07:55 +0200259 /* For other SKUs, max rate on ports A and D is 5.4G */
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800260 if (port == PORT_A || port == PORT_D)
Jani Nikula4ba285d2018-02-01 13:03:42 +0200261 return 540000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800262
Jani Nikula4ba285d2018-02-01 13:03:42 +0200263 return 810000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800264}
265
Jani Nikula55cfc582017-03-28 17:59:04 +0300266static void
267intel_dp_set_source_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700268{
269 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
270 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Jani Nikula99b91bd2018-02-01 13:03:43 +0200271 const struct ddi_vbt_port_info *info =
272 &dev_priv->vbt.ddi_port_info[dig_port->base.port];
Jani Nikula55cfc582017-03-28 17:59:04 +0300273 const int *source_rates;
Jani Nikula99b91bd2018-02-01 13:03:43 +0200274 int size, max_rate = 0, vbt_max_rate = info->dp_max_link_rate;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700275
Jani Nikula55cfc582017-03-28 17:59:04 +0300276 /* This should only be done once */
277 WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);
278
Manasi Navareba1c06a2018-02-26 19:11:15 -0800279 if (IS_CANNONLAKE(dev_priv)) {
Rodrigo Vivid907b662017-08-10 15:40:08 -0700280 source_rates = cnl_rates;
Jani Nikula4ba285d2018-02-01 13:03:42 +0200281 size = ARRAY_SIZE(cnl_rates);
282 max_rate = cnl_max_source_rate(intel_dp);
Manasi Navareba1c06a2018-02-26 19:11:15 -0800283 } else if (IS_GEN9_LP(dev_priv)) {
284 source_rates = bxt_rates;
285 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800286 } else if (IS_GEN9_BC(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300287 source_rates = skl_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700288 size = ARRAY_SIZE(skl_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300289 } else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
290 IS_BROADWELL(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300291 source_rates = default_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700292 size = ARRAY_SIZE(default_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300293 } else {
294 source_rates = default_rates;
295 size = ARRAY_SIZE(default_rates) - 1;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700296 }
297
Jani Nikula99b91bd2018-02-01 13:03:43 +0200298 if (max_rate && vbt_max_rate)
299 max_rate = min(max_rate, vbt_max_rate);
300 else if (vbt_max_rate)
301 max_rate = vbt_max_rate;
302
Jani Nikula4ba285d2018-02-01 13:03:42 +0200303 if (max_rate)
304 size = intel_dp_rate_limit_len(source_rates, size, max_rate);
305
Jani Nikula55cfc582017-03-28 17:59:04 +0300306 intel_dp->source_rates = source_rates;
307 intel_dp->num_source_rates = size;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700308}
309
310static int intersect_rates(const int *source_rates, int source_len,
311 const int *sink_rates, int sink_len,
312 int *common_rates)
313{
314 int i = 0, j = 0, k = 0;
315
316 while (i < source_len && j < sink_len) {
317 if (source_rates[i] == sink_rates[j]) {
318 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
319 return k;
320 common_rates[k] = source_rates[i];
321 ++k;
322 ++i;
323 ++j;
324 } else if (source_rates[i] < sink_rates[j]) {
325 ++i;
326 } else {
327 ++j;
328 }
329 }
330 return k;
331}
332
Jani Nikula8001b752017-03-28 17:59:03 +0300333/* return index of rate in rates array, or -1 if not found */
334static int intel_dp_rate_index(const int *rates, int len, int rate)
335{
336 int i;
337
338 for (i = 0; i < len; i++)
339 if (rate == rates[i])
340 return i;
341
342 return -1;
343}
344
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300345static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700346{
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300347 WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
Navare, Manasi D40dba342016-10-26 16:25:55 -0700348
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300349 intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
350 intel_dp->num_source_rates,
351 intel_dp->sink_rates,
352 intel_dp->num_sink_rates,
353 intel_dp->common_rates);
354
355 /* Paranoia, there should always be something in common. */
356 if (WARN_ON(intel_dp->num_common_rates == 0)) {
357 intel_dp->common_rates[0] = default_rates[0];
358 intel_dp->num_common_rates = 1;
359 }
360}
361
Manasi Navare1a92c702017-06-08 13:41:02 -0700362static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
363 uint8_t lane_count)
Manasi Navare14c562c2017-04-06 14:00:12 -0700364{
365 /*
366 * FIXME: we need to synchronize the current link parameters with
367 * hardware readout. Currently fast link training doesn't work on
368 * boot-up.
369 */
Manasi Navare1a92c702017-06-08 13:41:02 -0700370 if (link_rate == 0 ||
371 link_rate > intel_dp->max_link_rate)
Manasi Navare14c562c2017-04-06 14:00:12 -0700372 return false;
373
Manasi Navare1a92c702017-06-08 13:41:02 -0700374 if (lane_count == 0 ||
375 lane_count > intel_dp_max_lane_count(intel_dp))
Manasi Navare14c562c2017-04-06 14:00:12 -0700376 return false;
377
378 return true;
379}
380
Manasi Navarefdb14d32016-12-08 19:05:12 -0800381int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
382 int link_rate, uint8_t lane_count)
383{
Jani Nikulab1810a72017-04-06 16:44:11 +0300384 int index;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800385
Jani Nikulab1810a72017-04-06 16:44:11 +0300386 index = intel_dp_rate_index(intel_dp->common_rates,
387 intel_dp->num_common_rates,
388 link_rate);
389 if (index > 0) {
Jani Nikulae6c0c642017-04-06 16:44:12 +0300390 intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
391 intel_dp->max_link_lane_count = lane_count;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800392 } else if (lane_count > 1) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300393 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Jani Nikulae6c0c642017-04-06 16:44:12 +0300394 intel_dp->max_link_lane_count = lane_count >> 1;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800395 } else {
396 DRM_ERROR("Link Training Unsuccessful\n");
397 return -1;
398 }
399
400 return 0;
401}
402
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000403static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700404intel_dp_mode_valid(struct drm_connector *connector,
405 struct drm_display_mode *mode)
406{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100407 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300408 struct intel_connector *intel_connector = to_intel_connector(connector);
409 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100410 int target_clock = mode->clock;
411 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola70ec0642016-09-09 14:10:55 +0300412 int max_dotclk;
413
414 max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700415
Jani Nikula1853a9d2017-08-18 12:30:20 +0300416 if (intel_dp_is_edp(intel_dp) && fixed_mode) {
Jani Nikuladd06f902012-10-19 14:51:50 +0300417 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100418 return MODE_PANEL;
419
Jani Nikuladd06f902012-10-19 14:51:50 +0300420 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100421 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200422
423 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100424 }
425
Ville Syrjälä50fec212015-03-12 17:10:34 +0200426 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300427 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100428
429 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
430 mode_rate = intel_dp_link_required(target_clock, 18);
431
Mika Kahola799487f2016-02-02 15:16:38 +0200432 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200433 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700434
435 if (mode->clock < 10000)
436 return MODE_CLOCK_LOW;
437
Daniel Vetter0af78a22012-05-23 11:30:55 +0200438 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
439 return MODE_H_ILLEGAL;
440
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700441 return MODE_OK;
442}
443
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800444uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700445{
446 int i;
447 uint32_t v = 0;
448
449 if (src_bytes > 4)
450 src_bytes = 4;
451 for (i = 0; i < src_bytes; i++)
452 v |= ((uint32_t) src[i]) << ((3-i) * 8);
453 return v;
454}
455
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000456static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700457{
458 int i;
459 if (dst_bytes > 4)
460 dst_bytes = 4;
461 for (i = 0; i < dst_bytes; i++)
462 dst[i] = src >> ((3-i) * 8);
463}
464
Jani Nikulabf13e812013-09-06 07:40:05 +0300465static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200466intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300467static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200468intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +0200469 bool force_disable_vdd);
Imre Deak335f7522016-08-10 14:07:32 +0300470static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200471intel_dp_pps_init(struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300472
Ville Syrjälä773538e82014-09-04 14:54:56 +0300473static void pps_lock(struct intel_dp *intel_dp)
474{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200475 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä773538e82014-09-04 14:54:56 +0300476
477 /*
Lucas De Marchi40c7ae42017-11-13 16:46:38 -0800478 * See intel_power_sequencer_reset() why we need
Ville Syrjälä773538e82014-09-04 14:54:56 +0300479 * a power domain reference here.
480 */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200481 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300482
483 mutex_lock(&dev_priv->pps_mutex);
484}
485
486static void pps_unlock(struct intel_dp *intel_dp)
487{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200488 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä773538e82014-09-04 14:54:56 +0300489
490 mutex_unlock(&dev_priv->pps_mutex);
491
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200492 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300493}
494
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300495static void
496vlv_power_sequencer_kick(struct intel_dp *intel_dp)
497{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200498 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300499 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300500 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300501 bool pll_enabled, release_cl_override = false;
502 enum dpio_phy phy = DPIO_PHY(pipe);
503 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300504 uint32_t DP;
505
506 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
507 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200508 pipe_name(pipe), port_name(intel_dig_port->base.port)))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300509 return;
510
511 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200512 pipe_name(pipe), port_name(intel_dig_port->base.port));
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300513
514 /* Preserve the BIOS-computed detected bit. This is
515 * supposed to be read-only.
516 */
517 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
518 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
519 DP |= DP_PORT_WIDTH(1);
520 DP |= DP_LINK_TRAIN_PAT_1;
521
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100522 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300523 DP |= DP_PIPE_SELECT_CHV(pipe);
524 else if (pipe == PIPE_B)
525 DP |= DP_PIPEB_SELECT;
526
Ville Syrjäläd288f652014-10-28 13:20:22 +0200527 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
528
529 /*
530 * The DPLL for the pipe must be enabled for this to work.
531 * So enable temporarily it if it's not already enabled.
532 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300533 if (!pll_enabled) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100534 release_cl_override = IS_CHERRYVIEW(dev_priv) &&
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300535 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
536
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200537 if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000538 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
539 DRM_ERROR("Failed to force on pll for pipe %c!\n",
540 pipe_name(pipe));
541 return;
542 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300543 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200544
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300545 /*
546 * Similar magic as in intel_dp_enable_port().
547 * We _must_ do this port enable + disable trick
548 * to make this power seqeuencer lock onto the port.
549 * Otherwise even VDD force bit won't work.
550 */
551 I915_WRITE(intel_dp->output_reg, DP);
552 POSTING_READ(intel_dp->output_reg);
553
554 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
555 POSTING_READ(intel_dp->output_reg);
556
557 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
558 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200559
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300560 if (!pll_enabled) {
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200561 vlv_force_pll_off(dev_priv, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300562
563 if (release_cl_override)
564 chv_phy_powergate_ch(dev_priv, phy, ch, false);
565 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300566}
567
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200568static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
569{
570 struct intel_encoder *encoder;
571 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
572
573 /*
574 * We don't have power sequencer currently.
575 * Pick one that's not used by other ports.
576 */
577 for_each_intel_encoder(&dev_priv->drm, encoder) {
578 struct intel_dp *intel_dp;
579
580 if (encoder->type != INTEL_OUTPUT_DP &&
581 encoder->type != INTEL_OUTPUT_EDP)
582 continue;
583
584 intel_dp = enc_to_intel_dp(&encoder->base);
585
586 if (encoder->type == INTEL_OUTPUT_EDP) {
587 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
588 intel_dp->active_pipe != intel_dp->pps_pipe);
589
590 if (intel_dp->pps_pipe != INVALID_PIPE)
591 pipes &= ~(1 << intel_dp->pps_pipe);
592 } else {
593 WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);
594
595 if (intel_dp->active_pipe != INVALID_PIPE)
596 pipes &= ~(1 << intel_dp->active_pipe);
597 }
598 }
599
600 if (pipes == 0)
601 return INVALID_PIPE;
602
603 return ffs(pipes) - 1;
604}
605
Jani Nikulabf13e812013-09-06 07:40:05 +0300606static enum pipe
607vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
608{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200609 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jani Nikulabf13e812013-09-06 07:40:05 +0300610 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300611 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300612
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300613 lockdep_assert_held(&dev_priv->pps_mutex);
614
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300615 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300616 WARN_ON(!intel_dp_is_edp(intel_dp));
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300617
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200618 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
619 intel_dp->active_pipe != intel_dp->pps_pipe);
620
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300621 if (intel_dp->pps_pipe != INVALID_PIPE)
622 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300623
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200624 pipe = vlv_find_free_pps(dev_priv);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300625
626 /*
627 * Didn't find one. This should not happen since there
628 * are two power sequencers and up to two eDP ports.
629 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200630 if (WARN_ON(pipe == INVALID_PIPE))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300631 pipe = PIPE_A;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300632
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200633 vlv_steal_power_sequencer(dev_priv, pipe);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300634 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300635
636 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
637 pipe_name(intel_dp->pps_pipe),
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200638 port_name(intel_dig_port->base.port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300639
640 /* init power sequencer on this pipe and port */
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200641 intel_dp_init_panel_power_sequencer(intel_dp);
642 intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300643
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300644 /*
645 * Even vdd force doesn't work until we've made
646 * the power sequencer lock in on the port.
647 */
648 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300649
650 return intel_dp->pps_pipe;
651}
652
Imre Deak78597992016-06-16 16:37:20 +0300653static int
654bxt_power_sequencer_idx(struct intel_dp *intel_dp)
655{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200656 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak78597992016-06-16 16:37:20 +0300657
658 lockdep_assert_held(&dev_priv->pps_mutex);
659
660 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300661 WARN_ON(!intel_dp_is_edp(intel_dp));
Imre Deak78597992016-06-16 16:37:20 +0300662
663 /*
664 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
665 * mapping needs to be retrieved from VBT, for now just hard-code to
666 * use instance #0 always.
667 */
668 if (!intel_dp->pps_reset)
669 return 0;
670
671 intel_dp->pps_reset = false;
672
673 /*
674 * Only the HW needs to be reprogrammed, the SW state is fixed and
675 * has been setup during connector init.
676 */
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200677 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Imre Deak78597992016-06-16 16:37:20 +0300678
679 return 0;
680}
681
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300682typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
683 enum pipe pipe);
684
685static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
686 enum pipe pipe)
687{
Imre Deak44cb7342016-08-10 14:07:29 +0300688 return I915_READ(PP_STATUS(pipe)) & PP_ON;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300689}
690
691static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
692 enum pipe pipe)
693{
Imre Deak44cb7342016-08-10 14:07:29 +0300694 return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300695}
696
697static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
698 enum pipe pipe)
699{
700 return true;
701}
702
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300703static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300704vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
705 enum port port,
706 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300707{
Jani Nikulabf13e812013-09-06 07:40:05 +0300708 enum pipe pipe;
709
Jani Nikulabf13e812013-09-06 07:40:05 +0300710 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
Imre Deak44cb7342016-08-10 14:07:29 +0300711 u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
Jani Nikulabf13e812013-09-06 07:40:05 +0300712 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300713
714 if (port_sel != PANEL_PORT_SELECT_VLV(port))
715 continue;
716
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300717 if (!pipe_check(dev_priv, pipe))
718 continue;
719
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300720 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300721 }
722
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300723 return INVALID_PIPE;
724}
725
726static void
727vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
728{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200729 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300730 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200731 enum port port = intel_dig_port->base.port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300732
733 lockdep_assert_held(&dev_priv->pps_mutex);
734
735 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300736 /* first pick one where the panel is on */
737 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
738 vlv_pipe_has_pp_on);
739 /* didn't find one? pick one where vdd is on */
740 if (intel_dp->pps_pipe == INVALID_PIPE)
741 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
742 vlv_pipe_has_vdd_on);
743 /* didn't find one? pick one with just the correct port */
744 if (intel_dp->pps_pipe == INVALID_PIPE)
745 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
746 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300747
748 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
749 if (intel_dp->pps_pipe == INVALID_PIPE) {
750 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
751 port_name(port));
752 return;
753 }
754
755 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
756 port_name(port), pipe_name(intel_dp->pps_pipe));
757
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200758 intel_dp_init_panel_power_sequencer(intel_dp);
759 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Jani Nikulabf13e812013-09-06 07:40:05 +0300760}
761
Imre Deak78597992016-06-16 16:37:20 +0300762void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300763{
Ville Syrjälä773538e82014-09-04 14:54:56 +0300764 struct intel_encoder *encoder;
765
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100766 if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200767 !IS_GEN9_LP(dev_priv)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300768 return;
769
770 /*
771 * We can't grab pps_mutex here due to deadlock with power_domain
772 * mutex when power_domain functions are called while holding pps_mutex.
773 * That also means that in order to use pps_pipe the code needs to
774 * hold both a power domain reference and pps_mutex, and the power domain
775 * reference get/put must be done while _not_ holding pps_mutex.
776 * pps_{lock,unlock}() do these steps in the correct order, so one
777 * should use them always.
778 */
779
Ville Syrjälä2f773472017-11-09 17:27:58 +0200780 for_each_intel_encoder(&dev_priv->drm, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300781 struct intel_dp *intel_dp;
782
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200783 if (encoder->type != INTEL_OUTPUT_DP &&
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300784 encoder->type != INTEL_OUTPUT_EDP &&
785 encoder->type != INTEL_OUTPUT_DDI)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300786 continue;
787
788 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200789
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300790 /* Skip pure DVI/HDMI DDI encoders */
791 if (!i915_mmio_reg_valid(intel_dp->output_reg))
792 continue;
793
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200794 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
795
796 if (encoder->type != INTEL_OUTPUT_EDP)
797 continue;
798
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200799 if (IS_GEN9_LP(dev_priv))
Imre Deak78597992016-06-16 16:37:20 +0300800 intel_dp->pps_reset = true;
801 else
802 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300803 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300804}
805
Imre Deak8e8232d2016-06-16 16:37:21 +0300806struct pps_registers {
807 i915_reg_t pp_ctrl;
808 i915_reg_t pp_stat;
809 i915_reg_t pp_on;
810 i915_reg_t pp_off;
811 i915_reg_t pp_div;
812};
813
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200814static void intel_pps_get_registers(struct intel_dp *intel_dp,
Imre Deak8e8232d2016-06-16 16:37:21 +0300815 struct pps_registers *regs)
816{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200817 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak44cb7342016-08-10 14:07:29 +0300818 int pps_idx = 0;
819
Imre Deak8e8232d2016-06-16 16:37:21 +0300820 memset(regs, 0, sizeof(*regs));
821
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200822 if (IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300823 pps_idx = bxt_power_sequencer_idx(intel_dp);
824 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
825 pps_idx = vlv_power_sequencer_pipe(intel_dp);
Imre Deak8e8232d2016-06-16 16:37:21 +0300826
Imre Deak44cb7342016-08-10 14:07:29 +0300827 regs->pp_ctrl = PP_CONTROL(pps_idx);
828 regs->pp_stat = PP_STATUS(pps_idx);
829 regs->pp_on = PP_ON_DELAYS(pps_idx);
830 regs->pp_off = PP_OFF_DELAYS(pps_idx);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -0200831 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
832 !HAS_PCH_ICP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300833 regs->pp_div = PP_DIVISOR(pps_idx);
Imre Deak8e8232d2016-06-16 16:37:21 +0300834}
835
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200836static i915_reg_t
837_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300838{
Imre Deak8e8232d2016-06-16 16:37:21 +0300839 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300840
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200841 intel_pps_get_registers(intel_dp, &regs);
Imre Deak8e8232d2016-06-16 16:37:21 +0300842
843 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300844}
845
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200846static i915_reg_t
847_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300848{
Imre Deak8e8232d2016-06-16 16:37:21 +0300849 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300850
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200851 intel_pps_get_registers(intel_dp, &regs);
Imre Deak8e8232d2016-06-16 16:37:21 +0300852
853 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300854}
855
Clint Taylor01527b32014-07-07 13:01:46 -0700856/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
857 This function only applicable when panel PM state is not to be tracked */
858static int edp_notify_handler(struct notifier_block *this, unsigned long code,
859 void *unused)
860{
861 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
862 edp_notifier);
Ville Syrjälä2f773472017-11-09 17:27:58 +0200863 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Clint Taylor01527b32014-07-07 13:01:46 -0700864
Jani Nikula1853a9d2017-08-18 12:30:20 +0300865 if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
Clint Taylor01527b32014-07-07 13:01:46 -0700866 return 0;
867
Ville Syrjälä773538e82014-09-04 14:54:56 +0300868 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300869
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100870 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300871 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200872 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300873 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300874
Imre Deak44cb7342016-08-10 14:07:29 +0300875 pp_ctrl_reg = PP_CONTROL(pipe);
876 pp_div_reg = PP_DIVISOR(pipe);
Clint Taylor01527b32014-07-07 13:01:46 -0700877 pp_div = I915_READ(pp_div_reg);
878 pp_div &= PP_REFERENCE_DIVIDER_MASK;
879
880 /* 0x1F write to PP_DIV_REG sets max cycle delay */
881 I915_WRITE(pp_div_reg, pp_div | 0x1F);
882 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
883 msleep(intel_dp->panel_power_cycle_delay);
884 }
885
Ville Syrjälä773538e82014-09-04 14:54:56 +0300886 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300887
Clint Taylor01527b32014-07-07 13:01:46 -0700888 return 0;
889}
890
Daniel Vetter4be73782014-01-17 14:39:48 +0100891static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700892{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200893 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700894
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300895 lockdep_assert_held(&dev_priv->pps_mutex);
896
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100897 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300898 intel_dp->pps_pipe == INVALID_PIPE)
899 return false;
900
Jani Nikulabf13e812013-09-06 07:40:05 +0300901 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700902}
903
Daniel Vetter4be73782014-01-17 14:39:48 +0100904static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700905{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200906 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700907
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300908 lockdep_assert_held(&dev_priv->pps_mutex);
909
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100910 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300911 intel_dp->pps_pipe == INVALID_PIPE)
912 return false;
913
Ville Syrjälä773538e82014-09-04 14:54:56 +0300914 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700915}
916
Keith Packard9b984da2011-09-19 13:54:47 -0700917static void
918intel_dp_check_edp(struct intel_dp *intel_dp)
919{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200920 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700921
Jani Nikula1853a9d2017-08-18 12:30:20 +0300922 if (!intel_dp_is_edp(intel_dp))
Keith Packard9b984da2011-09-19 13:54:47 -0700923 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700924
Daniel Vetter4be73782014-01-17 14:39:48 +0100925 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700926 WARN(1, "eDP powered off while attempting aux channel communication.\n");
927 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300928 I915_READ(_pp_stat_reg(intel_dp)),
929 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700930 }
931}
932
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100933static uint32_t
934intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
935{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200936 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä4904fa62018-02-22 20:10:31 +0200937 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100938 uint32_t status;
939 bool done;
940
Daniel Vetteref04f002012-12-01 21:03:59 +0100941#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100942 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300943 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300944 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100945 else
Imre Deak713a6b662016-06-28 13:37:33 +0300946 done = wait_for(C, 10) == 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100947 if (!done)
948 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
949 has_aux_irq);
950#undef C
951
952 return status;
953}
954
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200955static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000956{
957 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200958 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000959
Ville Syrjäläa457f542016-03-02 17:22:17 +0200960 if (index)
961 return 0;
962
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000963 /*
964 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200965 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000966 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200967 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000968}
969
970static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
971{
972 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200973 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000974
975 if (index)
976 return 0;
977
Ville Syrjäläa457f542016-03-02 17:22:17 +0200978 /*
979 * The clock divider is based off the cdclk or PCH rawclk, and would
980 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
981 * divide by 2000 and use that
982 */
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200983 if (intel_dig_port->base.port == PORT_A)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200984 return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200985 else
986 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000987}
988
989static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300990{
991 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200992 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300993
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200994 if (intel_dig_port->base.port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300995 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100996 switch (index) {
997 case 0: return 63;
998 case 1: return 72;
999 default: return 0;
1000 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -03001001 }
Ville Syrjäläa457f542016-03-02 17:22:17 +02001002
1003 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -03001004}
1005
Damien Lespiaub6b5e382014-01-20 16:00:59 +00001006static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1007{
1008 /*
1009 * SKL doesn't need us to program the AUX clock divider (Hardware will
1010 * derive the clock from CDCLK automatically). We still implement the
1011 * get_aux_clock_divider vfunc to plug-in into the existing code.
1012 */
1013 return index ? 0 : 1;
1014}
1015
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02001016static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
1017 bool has_aux_irq,
1018 int send_bytes,
1019 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001020{
1021 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001022 struct drm_i915_private *dev_priv =
1023 to_i915(intel_dig_port->base.base.dev);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001024 uint32_t precharge, timeout;
1025
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001026 if (IS_GEN6(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001027 precharge = 3;
1028 else
1029 precharge = 5;
1030
James Ausmus8f5f63d2017-10-12 14:30:37 -07001031 if (IS_BROADWELL(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001032 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
1033 else
1034 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
1035
1036 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +00001037 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001038 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001039 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001040 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +00001041 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001042 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1043 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001044 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001045}
1046
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001047static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
1048 bool has_aux_irq,
1049 int send_bytes,
1050 uint32_t unused)
1051{
1052 return DP_AUX_CH_CTL_SEND_BUSY |
1053 DP_AUX_CH_CTL_DONE |
1054 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1055 DP_AUX_CH_CTL_TIME_OUT_ERROR |
James Ausmus6fa228b2017-10-12 14:30:36 -07001056 DP_AUX_CH_CTL_TIME_OUT_MAX |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001057 DP_AUX_CH_CTL_RECEIVE_ERROR |
1058 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +02001059 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001060 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
1061}
1062
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001063static int
Chris Wilsonea5b2132010-08-04 13:50:23 +01001064intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +02001065 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001066 uint8_t *recv, int recv_size)
1067{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001068 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001069 struct drm_i915_private *dev_priv =
1070 to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001071 i915_reg_t ch_ctl, ch_data[5];
Chris Wilsonbc866252013-07-21 16:00:03 +01001072 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001073 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001074 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001075 int try, clock = 0;
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001076 bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
Jani Nikula884f19e2014-03-14 16:51:14 +02001077 bool vdd;
1078
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001079 ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
1080 for (i = 0; i < ARRAY_SIZE(ch_data); i++)
1081 ch_data[i] = intel_dp->aux_ch_data_reg(intel_dp, i);
1082
Ville Syrjälä773538e82014-09-04 14:54:56 +03001083 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001084
Ville Syrjälä72c35002014-08-18 22:16:00 +03001085 /*
1086 * We will be called with VDD already enabled for dpcd/edid/oui reads.
1087 * In such cases we want to leave VDD enabled and it's up to upper layers
1088 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
1089 * ourselves.
1090 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001091 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001092
1093 /* dp aux is extremely sensitive to irq latency, hence request the
1094 * lowest possible wakeup latency and so prevent the cpu from going into
1095 * deep sleep states.
1096 */
1097 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001098
Keith Packard9b984da2011-09-19 13:54:47 -07001099 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001100
Jesse Barnes11bee432011-08-01 15:02:20 -07001101 /* Try to wait for any previous AUX channel activity */
1102 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +01001103 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -07001104 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
1105 break;
1106 msleep(1);
1107 }
1108
1109 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +03001110 static u32 last_status = -1;
1111 const u32 status = I915_READ(ch_ctl);
1112
1113 if (status != last_status) {
1114 WARN(1, "dp_aux_ch not started status 0x%08x\n",
1115 status);
1116 last_status = status;
1117 }
1118
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001119 ret = -EBUSY;
1120 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001121 }
1122
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001123 /* Only 5 data registers! */
1124 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
1125 ret = -E2BIG;
1126 goto out;
1127 }
1128
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001129 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +00001130 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
1131 has_aux_irq,
1132 send_bytes,
1133 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001134
Chris Wilsonbc866252013-07-21 16:00:03 +01001135 /* Must try at least 3 times according to DP spec */
1136 for (try = 0; try < 5; try++) {
1137 /* Load the send data into the aux channel data registers */
1138 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001139 I915_WRITE(ch_data[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001140 intel_dp_pack_aux(send + i,
1141 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -04001142
Chris Wilsonbc866252013-07-21 16:00:03 +01001143 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001144 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001145
Chris Wilsonbc866252013-07-21 16:00:03 +01001146 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -04001147
Chris Wilsonbc866252013-07-21 16:00:03 +01001148 /* Clear done status and any errors */
1149 I915_WRITE(ch_ctl,
1150 status |
1151 DP_AUX_CH_CTL_DONE |
1152 DP_AUX_CH_CTL_TIME_OUT_ERROR |
1153 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -04001154
Todd Previte74ebf292015-04-15 08:38:41 -07001155 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +01001156 continue;
Todd Previte74ebf292015-04-15 08:38:41 -07001157
1158 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
1159 * 400us delay required for errors and timeouts
1160 * Timeout errors from the HW already meet this
1161 * requirement so skip to next iteration
1162 */
1163 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1164 usleep_range(400, 500);
1165 continue;
1166 }
Chris Wilsonbc866252013-07-21 16:00:03 +01001167 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -07001168 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +01001169 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001170 }
1171
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001172 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001173 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001174 ret = -EBUSY;
1175 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001176 }
1177
Jim Bridee058c942015-05-27 10:21:48 -07001178done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001179 /* Check for timeout or receive error.
1180 * Timeouts occur when the sink is not connected
1181 */
Keith Packarda5b3da52009-06-11 22:30:32 -07001182 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001183 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001184 ret = -EIO;
1185 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -07001186 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001187
1188 /* Timeouts occur when the device isn't connected, so they're
1189 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -07001190 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Chris Wilsona5570fe2017-02-23 11:51:02 +00001191 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001192 ret = -ETIMEDOUT;
1193 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001194 }
1195
1196 /* Unload any bytes sent back from the other side */
1197 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
1198 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -08001199
1200 /*
1201 * By BSpec: "Message sizes of 0 or >20 are not allowed."
1202 * We have no idea of what happened so we return -EBUSY so
1203 * drm layer takes care for the necessary retries.
1204 */
1205 if (recv_bytes == 0 || recv_bytes > 20) {
1206 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
1207 recv_bytes);
1208 /*
1209 * FIXME: This patch was created on top of a series that
1210 * organize the retries at drm level. There EBUSY should
1211 * also take care for 1ms wait before retrying.
1212 * That aux retries re-org is still needed and after that is
1213 * merged we remove this sleep from here.
1214 */
1215 usleep_range(1000, 1500);
1216 ret = -EBUSY;
1217 goto out;
1218 }
1219
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001220 if (recv_bytes > recv_size)
1221 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -04001222
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001223 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001224 intel_dp_unpack_aux(I915_READ(ch_data[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001225 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001226
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001227 ret = recv_bytes;
1228out:
1229 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1230
Jani Nikula884f19e2014-03-14 16:51:14 +02001231 if (vdd)
1232 edp_panel_vdd_off(intel_dp, false);
1233
Ville Syrjälä773538e82014-09-04 14:54:56 +03001234 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001235
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001236 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001237}
1238
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001239#define BARE_ADDRESS_SIZE 3
1240#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001241static ssize_t
1242intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001243{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001244 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1245 uint8_t txbuf[20], rxbuf[20];
1246 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001247 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001248
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +02001249 txbuf[0] = (msg->request << 4) |
1250 ((msg->address >> 16) & 0xf);
1251 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001252 txbuf[2] = msg->address & 0xff;
1253 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001254
Jani Nikula9d1a1032014-03-14 16:51:15 +02001255 switch (msg->request & ~DP_AUX_I2C_MOT) {
1256 case DP_AUX_NATIVE_WRITE:
1257 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001258 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001259 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001260 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001261
Jani Nikula9d1a1032014-03-14 16:51:15 +02001262 if (WARN_ON(txsize > 20))
1263 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001264
Ville Syrjälädd788092016-07-28 17:55:04 +03001265 WARN_ON(!msg->buffer != !msg->size);
1266
Imre Deakd81a67c2016-01-29 14:52:26 +02001267 if (msg->buffer)
1268 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001269
Jani Nikula9d1a1032014-03-14 16:51:15 +02001270 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1271 if (ret > 0) {
1272 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001273
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001274 if (ret > 1) {
1275 /* Number of bytes written in a short write. */
1276 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1277 } else {
1278 /* Return payload size. */
1279 ret = msg->size;
1280 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001281 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001282 break;
1283
1284 case DP_AUX_NATIVE_READ:
1285 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001286 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001287 rxsize = msg->size + 1;
1288
1289 if (WARN_ON(rxsize > 20))
1290 return -E2BIG;
1291
1292 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1293 if (ret > 0) {
1294 msg->reply = rxbuf[0] >> 4;
1295 /*
1296 * Assume happy day, and copy the data. The caller is
1297 * expected to check msg->reply before touching it.
1298 *
1299 * Return payload size.
1300 */
1301 ret--;
1302 memcpy(msg->buffer, rxbuf + 1, ret);
1303 }
1304 break;
1305
1306 default:
1307 ret = -EINVAL;
1308 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001309 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001310
Jani Nikula9d1a1032014-03-14 16:51:15 +02001311 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001312}
1313
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001314static enum aux_ch intel_aux_ch(struct intel_dp *intel_dp)
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001315{
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001316 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1317 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1318 enum port port = encoder->port;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001319 const struct ddi_vbt_port_info *info =
1320 &dev_priv->vbt.ddi_port_info[port];
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001321 enum aux_ch aux_ch;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001322
1323 if (!info->alternate_aux_channel) {
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001324 aux_ch = (enum aux_ch) port;
1325
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001326 DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001327 aux_ch_name(aux_ch), port_name(port));
1328 return aux_ch;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001329 }
1330
1331 switch (info->alternate_aux_channel) {
1332 case DP_AUX_A:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001333 aux_ch = AUX_CH_A;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001334 break;
1335 case DP_AUX_B:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001336 aux_ch = AUX_CH_B;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001337 break;
1338 case DP_AUX_C:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001339 aux_ch = AUX_CH_C;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001340 break;
1341 case DP_AUX_D:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001342 aux_ch = AUX_CH_D;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001343 break;
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001344 case DP_AUX_F:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001345 aux_ch = AUX_CH_F;
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001346 break;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001347 default:
1348 MISSING_CASE(info->alternate_aux_channel);
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001349 aux_ch = AUX_CH_A;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001350 break;
1351 }
1352
1353 DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001354 aux_ch_name(aux_ch), port_name(port));
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001355
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001356 return aux_ch;
1357}
1358
1359static enum intel_display_power_domain
1360intel_aux_power_domain(struct intel_dp *intel_dp)
1361{
1362 switch (intel_dp->aux_ch) {
1363 case AUX_CH_A:
1364 return POWER_DOMAIN_AUX_A;
1365 case AUX_CH_B:
1366 return POWER_DOMAIN_AUX_B;
1367 case AUX_CH_C:
1368 return POWER_DOMAIN_AUX_C;
1369 case AUX_CH_D:
1370 return POWER_DOMAIN_AUX_D;
1371 case AUX_CH_F:
1372 return POWER_DOMAIN_AUX_F;
1373 default:
1374 MISSING_CASE(intel_dp->aux_ch);
1375 return POWER_DOMAIN_AUX_A;
1376 }
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001377}
1378
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001379static i915_reg_t g4x_aux_ctl_reg(struct intel_dp *intel_dp)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001380{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001381 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1382 enum aux_ch aux_ch = intel_dp->aux_ch;
1383
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001384 switch (aux_ch) {
1385 case AUX_CH_B:
1386 case AUX_CH_C:
1387 case AUX_CH_D:
1388 return DP_AUX_CH_CTL(aux_ch);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001389 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001390 MISSING_CASE(aux_ch);
1391 return DP_AUX_CH_CTL(AUX_CH_B);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001392 }
1393}
1394
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001395static i915_reg_t g4x_aux_data_reg(struct intel_dp *intel_dp, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001396{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001397 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1398 enum aux_ch aux_ch = intel_dp->aux_ch;
1399
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001400 switch (aux_ch) {
1401 case AUX_CH_B:
1402 case AUX_CH_C:
1403 case AUX_CH_D:
1404 return DP_AUX_CH_DATA(aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001405 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001406 MISSING_CASE(aux_ch);
1407 return DP_AUX_CH_DATA(AUX_CH_B, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001408 }
1409}
1410
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001411static i915_reg_t ilk_aux_ctl_reg(struct intel_dp *intel_dp)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001412{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001413 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1414 enum aux_ch aux_ch = intel_dp->aux_ch;
1415
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001416 switch (aux_ch) {
1417 case AUX_CH_A:
1418 return DP_AUX_CH_CTL(aux_ch);
1419 case AUX_CH_B:
1420 case AUX_CH_C:
1421 case AUX_CH_D:
1422 return PCH_DP_AUX_CH_CTL(aux_ch);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001423 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001424 MISSING_CASE(aux_ch);
1425 return DP_AUX_CH_CTL(AUX_CH_A);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001426 }
1427}
1428
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001429static i915_reg_t ilk_aux_data_reg(struct intel_dp *intel_dp, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001430{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001431 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1432 enum aux_ch aux_ch = intel_dp->aux_ch;
1433
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001434 switch (aux_ch) {
1435 case AUX_CH_A:
1436 return DP_AUX_CH_DATA(aux_ch, index);
1437 case AUX_CH_B:
1438 case AUX_CH_C:
1439 case AUX_CH_D:
1440 return PCH_DP_AUX_CH_DATA(aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001441 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001442 MISSING_CASE(aux_ch);
1443 return DP_AUX_CH_DATA(AUX_CH_A, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001444 }
1445}
1446
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001447static i915_reg_t skl_aux_ctl_reg(struct intel_dp *intel_dp)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001448{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001449 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1450 enum aux_ch aux_ch = intel_dp->aux_ch;
1451
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001452 switch (aux_ch) {
1453 case AUX_CH_A:
1454 case AUX_CH_B:
1455 case AUX_CH_C:
1456 case AUX_CH_D:
1457 case AUX_CH_F:
1458 return DP_AUX_CH_CTL(aux_ch);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001459 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001460 MISSING_CASE(aux_ch);
1461 return DP_AUX_CH_CTL(AUX_CH_A);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001462 }
1463}
1464
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001465static i915_reg_t skl_aux_data_reg(struct intel_dp *intel_dp, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001466{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001467 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1468 enum aux_ch aux_ch = intel_dp->aux_ch;
1469
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001470 switch (aux_ch) {
1471 case AUX_CH_A:
1472 case AUX_CH_B:
1473 case AUX_CH_C:
1474 case AUX_CH_D:
1475 case AUX_CH_F:
1476 return DP_AUX_CH_DATA(aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001477 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001478 MISSING_CASE(aux_ch);
1479 return DP_AUX_CH_DATA(AUX_CH_A, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001480 }
1481}
1482
Ville Syrjälä91e939a2018-02-22 20:10:32 +02001483static void
1484intel_dp_aux_fini(struct intel_dp *intel_dp)
1485{
1486 kfree(intel_dp->aux.name);
1487}
1488
1489static void
1490intel_dp_aux_init(struct intel_dp *intel_dp)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001491{
1492 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä91e939a2018-02-22 20:10:32 +02001493 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1494
1495 intel_dp->aux_ch = intel_aux_ch(intel_dp);
1496 intel_dp->aux_power_domain = intel_aux_power_domain(intel_dp);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001497
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001498 if (INTEL_GEN(dev_priv) >= 9) {
1499 intel_dp->aux_ch_ctl_reg = skl_aux_ctl_reg;
1500 intel_dp->aux_ch_data_reg = skl_aux_data_reg;
1501 } else if (HAS_PCH_SPLIT(dev_priv)) {
1502 intel_dp->aux_ch_ctl_reg = ilk_aux_ctl_reg;
1503 intel_dp->aux_ch_data_reg = ilk_aux_data_reg;
1504 } else {
1505 intel_dp->aux_ch_ctl_reg = g4x_aux_ctl_reg;
1506 intel_dp->aux_ch_data_reg = g4x_aux_data_reg;
1507 }
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001508
Ville Syrjälä91e939a2018-02-22 20:10:32 +02001509 if (INTEL_GEN(dev_priv) >= 9)
1510 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
1511 else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
1512 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
1513 else if (HAS_PCH_SPLIT(dev_priv))
1514 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
1515 else
1516 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001517
Ville Syrjälä91e939a2018-02-22 20:10:32 +02001518 if (INTEL_GEN(dev_priv) >= 9)
1519 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
1520 else
1521 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001522
Chris Wilson7a418e32016-06-24 14:00:14 +01001523 drm_dp_aux_init(&intel_dp->aux);
David Flynn8316f332010-12-08 16:10:21 +00001524
Chris Wilson7a418e32016-06-24 14:00:14 +01001525 /* Failure to allocate our preferred name is not critical */
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001526 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c",
1527 port_name(encoder->port));
Jani Nikula9d1a1032014-03-14 16:51:15 +02001528 intel_dp->aux.transfer = intel_dp_aux_transfer;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001529}
1530
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001531bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301532{
Jani Nikulafc603ca2017-10-09 12:29:58 +03001533 int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001534
Jani Nikulafc603ca2017-10-09 12:29:58 +03001535 return max_rate >= 540000;
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301536}
1537
Daniel Vetter0e503382014-07-04 11:26:04 -03001538static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001539intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001540 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001541{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001542 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001543 const struct dp_link_dpll *divisor = NULL;
1544 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001545
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01001546 if (IS_G4X(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001547 divisor = gen4_dpll;
1548 count = ARRAY_SIZE(gen4_dpll);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001549 } else if (HAS_PCH_SPLIT(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001550 divisor = pch_dpll;
1551 count = ARRAY_SIZE(pch_dpll);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001552 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001553 divisor = chv_dpll;
1554 count = ARRAY_SIZE(chv_dpll);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01001555 } else if (IS_VALLEYVIEW(dev_priv)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001556 divisor = vlv_dpll;
1557 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001558 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001559
1560 if (divisor && count) {
1561 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001562 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001563 pipe_config->dpll = divisor[i].dpll;
1564 pipe_config->clock_set = true;
1565 break;
1566 }
1567 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001568 }
1569}
1570
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001571static void snprintf_int_array(char *str, size_t len,
1572 const int *array, int nelem)
1573{
1574 int i;
1575
1576 str[0] = '\0';
1577
1578 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001579 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001580 if (r >= len)
1581 return;
1582 str += r;
1583 len -= r;
1584 }
1585}
1586
1587static void intel_dp_print_rates(struct intel_dp *intel_dp)
1588{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001589 char str[128]; /* FIXME: too big for stack? */
1590
1591 if ((drm_debug & DRM_UT_KMS) == 0)
1592 return;
1593
Jani Nikula55cfc582017-03-28 17:59:04 +03001594 snprintf_int_array(str, sizeof(str),
1595 intel_dp->source_rates, intel_dp->num_source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001596 DRM_DEBUG_KMS("source rates: %s\n", str);
1597
Jani Nikula68f357c2017-03-28 17:59:05 +03001598 snprintf_int_array(str, sizeof(str),
1599 intel_dp->sink_rates, intel_dp->num_sink_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001600 DRM_DEBUG_KMS("sink rates: %s\n", str);
1601
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001602 snprintf_int_array(str, sizeof(str),
1603 intel_dp->common_rates, intel_dp->num_common_rates);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001604 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001605}
1606
Ville Syrjälä50fec212015-03-12 17:10:34 +02001607int
1608intel_dp_max_link_rate(struct intel_dp *intel_dp)
1609{
Ville Syrjälä50fec212015-03-12 17:10:34 +02001610 int len;
1611
Jani Nikulae6c0c642017-04-06 16:44:12 +03001612 len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001613 if (WARN_ON(len <= 0))
1614 return 162000;
1615
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001616 return intel_dp->common_rates[len - 1];
Ville Syrjälä50fec212015-03-12 17:10:34 +02001617}
1618
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001619int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1620{
Jani Nikula8001b752017-03-28 17:59:03 +03001621 int i = intel_dp_rate_index(intel_dp->sink_rates,
1622 intel_dp->num_sink_rates, rate);
Jani Nikulab5c72b22017-03-28 17:59:02 +03001623
1624 if (WARN_ON(i < 0))
1625 i = 0;
1626
1627 return i;
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001628}
1629
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001630void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1631 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001632{
Jani Nikula68f357c2017-03-28 17:59:05 +03001633 /* eDP 1.4 rate select method. */
1634 if (intel_dp->use_rate_select) {
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001635 *link_bw = 0;
1636 *rate_select =
1637 intel_dp_rate_select(intel_dp, port_clock);
1638 } else {
1639 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1640 *rate_select = 0;
1641 }
1642}
1643
Jani Nikulaf580bea2016-09-15 16:28:52 +03001644static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
1645 struct intel_crtc_state *pipe_config)
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001646{
1647 int bpp, bpc;
1648
1649 bpp = pipe_config->pipe_bpp;
1650 bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);
1651
1652 if (bpc > 0)
1653 bpp = min(bpp, 3*bpc);
1654
Manasi Navare611032b2017-01-24 08:21:49 -08001655 /* For DP Compliance we override the computed bpp for the pipe */
1656 if (intel_dp->compliance.test_data.bpc != 0) {
1657 pipe_config->pipe_bpp = 3*intel_dp->compliance.test_data.bpc;
1658 pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
1659 DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
1660 pipe_config->pipe_bpp);
1661 }
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001662 return bpp;
1663}
1664
Jim Bridedc911f52017-08-09 12:48:53 -07001665static bool intel_edp_compare_alt_mode(struct drm_display_mode *m1,
1666 struct drm_display_mode *m2)
1667{
1668 bool bres = false;
1669
1670 if (m1 && m2)
1671 bres = (m1->hdisplay == m2->hdisplay &&
1672 m1->hsync_start == m2->hsync_start &&
1673 m1->hsync_end == m2->hsync_end &&
1674 m1->htotal == m2->htotal &&
1675 m1->vdisplay == m2->vdisplay &&
1676 m1->vsync_start == m2->vsync_start &&
1677 m1->vsync_end == m2->vsync_end &&
1678 m1->vtotal == m2->vtotal);
1679 return bres;
1680}
1681
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001682bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001683intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001684 struct intel_crtc_state *pipe_config,
1685 struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001686{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001687 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001688 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001689 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001690 enum port port = encoder->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001691 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001692 struct intel_connector *intel_connector = intel_dp->attached_connector;
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001693 struct intel_digital_connector_state *intel_conn_state =
1694 to_intel_digital_connector_state(conn_state);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001695 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001696 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001697 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001698 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001699 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301700 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001701 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001702 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001703 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001704 uint8_t link_bw, rate_select;
Jani Nikulab31e85e2017-05-18 14:10:25 +03001705 bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
1706 DP_DPCD_QUIRK_LIMITED_M_N);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301707
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001708 common_len = intel_dp_common_len_rate_limit(intel_dp,
Jani Nikulae6c0c642017-04-06 16:44:12 +03001709 intel_dp->max_link_rate);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301710
1711 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001712 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301713
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001714 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001715
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001716 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001717 pipe_config->has_pch_encoder = true;
1718
Vandana Kannanf769cd22014-08-05 07:51:22 -07001719 pipe_config->has_drrs = false;
Ville Syrjälä20ff39f2017-11-29 18:43:01 +02001720 if (IS_G4X(dev_priv) || port == PORT_A)
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02001721 pipe_config->has_audio = false;
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001722 else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02001723 pipe_config->has_audio = intel_dp->has_audio;
1724 else
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001725 pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001726
Jani Nikula1853a9d2017-08-18 12:30:20 +03001727 if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jim Bridedc911f52017-08-09 12:48:53 -07001728 struct drm_display_mode *panel_mode =
1729 intel_connector->panel.alt_fixed_mode;
1730 struct drm_display_mode *req_mode = &pipe_config->base.mode;
1731
1732 if (!intel_edp_compare_alt_mode(req_mode, panel_mode))
1733 panel_mode = intel_connector->panel.fixed_mode;
1734
1735 drm_mode_debug_printmodeline(panel_mode);
1736
1737 intel_fixed_panel_mode(panel_mode, adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001738
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001739 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07001740 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001741 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001742 if (ret)
1743 return ret;
1744 }
1745
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01001746 if (HAS_GMCH_DISPLAY(dev_priv))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001747 intel_gmch_panel_fitting(intel_crtc, pipe_config,
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02001748 conn_state->scaling_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001749 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001750 intel_pch_panel_fitting(intel_crtc, pipe_config,
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02001751 conn_state->scaling_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001752 }
1753
Ville Syrjälä050213892017-11-29 20:08:47 +02001754 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1755 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
1756 return false;
1757
Daniel Vettercb1793c2012-06-04 18:39:21 +02001758 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001759 return false;
1760
Manasi Navareda15f7c2017-01-24 08:16:34 -08001761 /* Use values requested by Compliance Test Request */
1762 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
Jani Nikulaec990e22017-04-06 16:44:15 +03001763 int index;
1764
Manasi Navare140ef132017-06-08 13:41:03 -07001765 /* Validate the compliance test data since max values
1766 * might have changed due to link train fallback.
1767 */
1768 if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
1769 intel_dp->compliance.test_lane_count)) {
1770 index = intel_dp_rate_index(intel_dp->common_rates,
1771 intel_dp->num_common_rates,
1772 intel_dp->compliance.test_link_rate);
1773 if (index >= 0)
1774 min_clock = max_clock = index;
1775 min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
1776 }
Manasi Navareda15f7c2017-01-24 08:16:34 -08001777 }
Daniel Vetter083f9562012-04-20 20:23:49 +02001778 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301779 "max bw %d pixel clock %iKHz\n",
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001780 max_lane_count, intel_dp->common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001781 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001782
Daniel Vetter36008362013-03-27 00:44:59 +01001783 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1784 * bpc in between. */
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001785 bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
Jani Nikula1853a9d2017-08-18 12:30:20 +03001786 if (intel_dp_is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301787
1788 /* Get bpp from vbt only for panels that dont have bpp in edid */
1789 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001790 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001791 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001792 dev_priv->vbt.edp.bpp);
1793 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001794 }
1795
Jani Nikula344c5bb2014-09-09 11:25:13 +03001796 /*
1797 * Use the maximum clock and number of lanes the eDP panel
1798 * advertizes being capable of. The panels are generally
1799 * designed to support only a single clock and lane
1800 * configuration, and typically these values correspond to the
1801 * native resolution of the panel.
1802 */
1803 min_lane_count = max_lane_count;
1804 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001805 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001806
Daniel Vetter36008362013-03-27 00:44:59 +01001807 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001808 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1809 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001810
Dave Airliec6930992014-07-14 11:04:39 +10001811 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301812 for (lane_count = min_lane_count;
1813 lane_count <= max_lane_count;
1814 lane_count <<= 1) {
1815
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001816 link_clock = intel_dp->common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001817 link_avail = intel_dp_max_data_rate(link_clock,
1818 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001819
Daniel Vetter36008362013-03-27 00:44:59 +01001820 if (mode_rate <= link_avail) {
1821 goto found;
1822 }
1823 }
1824 }
1825 }
1826
1827 return false;
1828
1829found:
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001830 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001831 /*
1832 * See:
1833 * CEA-861-E - 5.1 Default Encoding Parameters
1834 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1835 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001836 pipe_config->limited_color_range =
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02001837 bpp != 18 &&
1838 drm_default_rgb_quant_range(adjusted_mode) ==
1839 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001840 } else {
1841 pipe_config->limited_color_range =
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001842 intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001843 }
1844
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001845 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301846
Daniel Vetter657445f2013-05-04 10:09:18 +02001847 pipe_config->pipe_bpp = bpp;
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001848 pipe_config->port_clock = intel_dp->common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001849
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001850 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1851 &link_bw, &rate_select);
1852
1853 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1854 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001855 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001856 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1857 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001858
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001859 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001860 adjusted_mode->crtc_clock,
1861 pipe_config->port_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03001862 &pipe_config->dp_m_n,
1863 reduce_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001864
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301865 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301866 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001867 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301868 intel_link_compute_m_n(bpp, lane_count,
1869 intel_connector->panel.downclock_mode->clock,
1870 pipe_config->port_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03001871 &pipe_config->dp_m2_n2,
1872 reduce_m_n);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301873 }
1874
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001875 /*
1876 * DPLL0 VCO may need to be adjusted to get the correct
1877 * clock for eDP. This will affect cdclk as well.
1878 */
Jani Nikula1853a9d2017-08-18 12:30:20 +03001879 if (intel_dp_is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001880 int vco;
1881
1882 switch (pipe_config->port_clock / 2) {
1883 case 108000:
1884 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001885 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001886 break;
1887 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001888 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001889 break;
1890 }
1891
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001892 to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001893 }
1894
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001895 if (!HAS_DDI(dev_priv))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001896 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001897
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +03001898 intel_psr_compute_config(intel_dp, pipe_config);
1899
Daniel Vetter36008362013-03-27 00:44:59 +01001900 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001901}
1902
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001903void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001904 int link_rate, uint8_t lane_count,
1905 bool link_mst)
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001906{
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001907 intel_dp->link_rate = link_rate;
1908 intel_dp->lane_count = lane_count;
1909 intel_dp->link_mst = link_mst;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001910}
1911
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001912static void intel_dp_prepare(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001913 const struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001914{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001915 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetterb934223d2013-07-21 21:37:05 +02001916 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001917 enum port port = encoder->port;
Ville Syrjäläadc10302017-10-31 22:51:14 +02001918 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001919 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001920
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001921 intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
1922 pipe_config->lane_count,
1923 intel_crtc_has_type(pipe_config,
1924 INTEL_OUTPUT_DP_MST));
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001925
Keith Packard417e8222011-11-01 19:54:11 -07001926 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001927 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001928 *
1929 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001930 * SNB CPU
1931 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001932 * CPT PCH
1933 *
1934 * IBX PCH and CPU are the same for almost everything,
1935 * except that the CPU DP PLL is configured in this
1936 * register
1937 *
1938 * CPT PCH is quite different, having many bits moved
1939 * to the TRANS_DP_CTL register instead. That
1940 * configuration happens (oddly) in ironlake_pch_enable
1941 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001942
Keith Packard417e8222011-11-01 19:54:11 -07001943 /* Preserve the BIOS-computed detected bit. This is
1944 * supposed to be read-only.
1945 */
1946 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001947
Keith Packard417e8222011-11-01 19:54:11 -07001948 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001949 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001950 intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001951
Keith Packard417e8222011-11-01 19:54:11 -07001952 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001953
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001954 if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001955 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1956 intel_dp->DP |= DP_SYNC_HS_HIGH;
1957 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1958 intel_dp->DP |= DP_SYNC_VS_HIGH;
1959 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1960
Jani Nikula6aba5b62013-10-04 15:08:10 +03001961 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001962 intel_dp->DP |= DP_ENHANCED_FRAMING;
1963
Daniel Vetter7c62a162013-06-01 17:16:20 +02001964 intel_dp->DP |= crtc->pipe << 29;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001965 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001966 u32 trans_dp;
1967
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001968 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001969
1970 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1971 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1972 trans_dp |= TRANS_DP_ENH_FRAMING;
1973 else
1974 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1975 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001976 } else {
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02001977 if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001978 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001979
1980 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1981 intel_dp->DP |= DP_SYNC_HS_HIGH;
1982 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1983 intel_dp->DP |= DP_SYNC_VS_HIGH;
1984 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1985
Jani Nikula6aba5b62013-10-04 15:08:10 +03001986 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001987 intel_dp->DP |= DP_ENHANCED_FRAMING;
1988
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001989 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001990 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001991 else if (crtc->pipe == PIPE_B)
1992 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001993 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001994}
1995
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001996#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1997#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001998
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001999#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
2000#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07002001
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02002002#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
2003#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07002004
Ville Syrjälä46bd8382017-10-31 22:51:22 +02002005static void intel_pps_verify_state(struct intel_dp *intel_dp);
Imre Deakde9c1b62016-06-16 20:01:46 +03002006
Daniel Vetter4be73782014-01-17 14:39:48 +01002007static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07002008 u32 mask,
2009 u32 value)
2010{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002011 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002012 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07002013
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002014 lockdep_assert_held(&dev_priv->pps_mutex);
2015
Ville Syrjälä46bd8382017-10-31 22:51:22 +02002016 intel_pps_verify_state(intel_dp);
Imre Deakde9c1b62016-06-16 20:01:46 +03002017
Jani Nikulabf13e812013-09-06 07:40:05 +03002018 pp_stat_reg = _pp_stat_reg(intel_dp);
2019 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07002020
2021 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002022 mask, value,
2023 I915_READ(pp_stat_reg),
2024 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07002025
Chris Wilson9036ff02016-06-30 15:33:09 +01002026 if (intel_wait_for_register(dev_priv,
2027 pp_stat_reg, mask, value,
2028 5000))
Keith Packard99ea7122011-11-01 19:57:50 -07002029 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002030 I915_READ(pp_stat_reg),
2031 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00002032
2033 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07002034}
2035
Daniel Vetter4be73782014-01-17 14:39:48 +01002036static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07002037{
2038 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01002039 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07002040}
2041
Daniel Vetter4be73782014-01-17 14:39:48 +01002042static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07002043{
Keith Packardbd943152011-09-18 23:09:52 -07002044 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01002045 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07002046}
Keith Packardbd943152011-09-18 23:09:52 -07002047
Daniel Vetter4be73782014-01-17 14:39:48 +01002048static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07002049{
Abhay Kumard28d4732016-01-22 17:39:04 -08002050 ktime_t panel_power_on_time;
2051 s64 panel_power_off_duration;
2052
Keith Packard99ea7122011-11-01 19:57:50 -07002053 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02002054
Abhay Kumard28d4732016-01-22 17:39:04 -08002055 /* take the difference of currrent time and panel power off time
2056 * and then make panel wait for t11_t12 if needed. */
2057 panel_power_on_time = ktime_get_boottime();
2058 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
2059
Paulo Zanonidce56b32013-12-19 14:29:40 -02002060 /* When we disable the VDD override bit last we have to do the manual
2061 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08002062 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
2063 wait_remaining_ms_from_jiffies(jiffies,
2064 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002065
Daniel Vetter4be73782014-01-17 14:39:48 +01002066 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07002067}
Keith Packardbd943152011-09-18 23:09:52 -07002068
Daniel Vetter4be73782014-01-17 14:39:48 +01002069static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002070{
2071 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
2072 intel_dp->backlight_on_delay);
2073}
2074
Daniel Vetter4be73782014-01-17 14:39:48 +01002075static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002076{
2077 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
2078 intel_dp->backlight_off_delay);
2079}
Keith Packard99ea7122011-11-01 19:57:50 -07002080
Keith Packard832dd3c2011-11-01 19:34:06 -07002081/* Read the current pp_control value, unlocking the register if it
2082 * is locked
2083 */
2084
Jesse Barnes453c5422013-03-28 09:55:41 -07002085static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07002086{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002087 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jesse Barnes453c5422013-03-28 09:55:41 -07002088 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07002089
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002090 lockdep_assert_held(&dev_priv->pps_mutex);
2091
Jani Nikulabf13e812013-09-06 07:40:05 +03002092 control = I915_READ(_pp_ctrl_reg(intel_dp));
Imre Deak8090ba82016-08-10 14:07:33 +03002093 if (WARN_ON(!HAS_DDI(dev_priv) &&
2094 (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05302095 control &= ~PANEL_UNLOCK_MASK;
2096 control |= PANEL_UNLOCK_REGS;
2097 }
Keith Packard832dd3c2011-11-01 19:34:06 -07002098 return control;
Keith Packardbd943152011-09-18 23:09:52 -07002099}
2100
Ville Syrjälä951468f2014-09-04 14:55:31 +03002101/*
2102 * Must be paired with edp_panel_vdd_off().
2103 * Must hold pps_mutex around the whole on/off sequence.
2104 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2105 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03002106static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002107{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002108 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak4e6e1a52014-03-27 17:45:11 +02002109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002110 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002111 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002112 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08002113
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002114 lockdep_assert_held(&dev_priv->pps_mutex);
2115
Jani Nikula1853a9d2017-08-18 12:30:20 +03002116 if (!intel_dp_is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002117 return false;
Keith Packardbd943152011-09-18 23:09:52 -07002118
Egbert Eich2c623c12014-11-25 12:54:57 +01002119 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002120 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07002121
Daniel Vetter4be73782014-01-17 14:39:48 +01002122 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002123 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002124
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002125 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002126
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002127 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002128 port_name(intel_dig_port->base.port));
Keith Packardbd943152011-09-18 23:09:52 -07002129
Daniel Vetter4be73782014-01-17 14:39:48 +01002130 if (!edp_have_panel_power(intel_dp))
2131 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07002132
Jesse Barnes453c5422013-03-28 09:55:41 -07002133 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002134 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07002135
Jani Nikulabf13e812013-09-06 07:40:05 +03002136 pp_stat_reg = _pp_stat_reg(intel_dp);
2137 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002138
2139 I915_WRITE(pp_ctrl_reg, pp);
2140 POSTING_READ(pp_ctrl_reg);
2141 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2142 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07002143 /*
2144 * If the panel wasn't on, delay before accessing aux channel
2145 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002146 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002147 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002148 port_name(intel_dig_port->base.port));
Keith Packardf01eca22011-09-28 16:48:10 -07002149 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07002150 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002151
2152 return need_to_disable;
2153}
2154
Ville Syrjälä951468f2014-09-04 14:55:31 +03002155/*
2156 * Must be paired with intel_edp_panel_vdd_off() or
2157 * intel_edp_panel_off().
2158 * Nested calls to these functions are not allowed since
2159 * we drop the lock. Caller must use some higher level
2160 * locking to prevent nested calls from other threads.
2161 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01002162void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002163{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002164 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002165
Jani Nikula1853a9d2017-08-18 12:30:20 +03002166 if (!intel_dp_is_edp(intel_dp))
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002167 return;
2168
Ville Syrjälä773538e82014-09-04 14:54:56 +03002169 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002170 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002171 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002172
Rob Clarke2c719b2014-12-15 13:56:32 -05002173 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002174 port_name(dp_to_dig_port(intel_dp)->base.port));
Jesse Barnes5d613502011-01-24 17:10:54 -08002175}
2176
Daniel Vetter4be73782014-01-17 14:39:48 +01002177static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002178{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002179 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002180 struct intel_digital_port *intel_dig_port =
2181 dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002182 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002183 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08002184
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002185 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01002186
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002187 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002188
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002189 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002190 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002191
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002192 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002193 port_name(intel_dig_port->base.port));
Jesse Barnes453c5422013-03-28 09:55:41 -07002194
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002195 pp = ironlake_get_pp_control(intel_dp);
2196 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07002197
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002198 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2199 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002200
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002201 I915_WRITE(pp_ctrl_reg, pp);
2202 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02002203
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002204 /* Make sure sequencer is idle before allowing subsequent activity */
2205 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2206 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002207
Imre Deak5a162e22016-08-10 14:07:30 +03002208 if ((pp & PANEL_POWER_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08002209 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002210
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002211 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07002212}
2213
Daniel Vetter4be73782014-01-17 14:39:48 +01002214static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07002215{
2216 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
2217 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002218
Ville Syrjälä773538e82014-09-04 14:54:56 +03002219 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002220 if (!intel_dp->want_panel_vdd)
2221 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002222 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002223}
2224
Imre Deakaba86892014-07-30 15:57:31 +03002225static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
2226{
2227 unsigned long delay;
2228
2229 /*
2230 * Queue the timer to fire a long time from now (relative to the power
2231 * down delay) to keep the panel power up across a sequence of
2232 * operations.
2233 */
2234 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2235 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2236}
2237
Ville Syrjälä951468f2014-09-04 14:55:31 +03002238/*
2239 * Must be paired with edp_panel_vdd_on().
2240 * Must hold pps_mutex around the whole on/off sequence.
2241 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2242 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002243static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002244{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002245 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002246
2247 lockdep_assert_held(&dev_priv->pps_mutex);
2248
Jani Nikula1853a9d2017-08-18 12:30:20 +03002249 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002250 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002251
Rob Clarke2c719b2014-12-15 13:56:32 -05002252 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002253 port_name(dp_to_dig_port(intel_dp)->base.port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002254
Keith Packardbd943152011-09-18 23:09:52 -07002255 intel_dp->want_panel_vdd = false;
2256
Imre Deakaba86892014-07-30 15:57:31 +03002257 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002258 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002259 else
2260 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002261}
2262
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002263static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002264{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002265 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packard99ea7122011-11-01 19:57:50 -07002266 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002267 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002268
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002269 lockdep_assert_held(&dev_priv->pps_mutex);
2270
Jani Nikula1853a9d2017-08-18 12:30:20 +03002271 if (!intel_dp_is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002272 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002273
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002274 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002275 port_name(dp_to_dig_port(intel_dp)->base.port));
Keith Packard99ea7122011-11-01 19:57:50 -07002276
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002277 if (WARN(edp_have_panel_power(intel_dp),
2278 "eDP port %c panel power already on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002279 port_name(dp_to_dig_port(intel_dp)->base.port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002280 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002281
Daniel Vetter4be73782014-01-17 14:39:48 +01002282 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002283
Jani Nikulabf13e812013-09-06 07:40:05 +03002284 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002285 pp = ironlake_get_pp_control(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002286 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002287 /* ILK workaround: disable reset around power sequence */
2288 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002289 I915_WRITE(pp_ctrl_reg, pp);
2290 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002291 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002292
Imre Deak5a162e22016-08-10 14:07:30 +03002293 pp |= PANEL_POWER_ON;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002294 if (!IS_GEN5(dev_priv))
Keith Packard99ea7122011-11-01 19:57:50 -07002295 pp |= PANEL_POWER_RESET;
2296
Jesse Barnes453c5422013-03-28 09:55:41 -07002297 I915_WRITE(pp_ctrl_reg, pp);
2298 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002299
Daniel Vetter4be73782014-01-17 14:39:48 +01002300 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002301 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002302
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002303 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002304 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002305 I915_WRITE(pp_ctrl_reg, pp);
2306 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002307 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002308}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002309
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002310void intel_edp_panel_on(struct intel_dp *intel_dp)
2311{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002312 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002313 return;
2314
2315 pps_lock(intel_dp);
2316 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002317 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002318}
2319
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002320
2321static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002322{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002323 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packard99ea7122011-11-01 19:57:50 -07002324 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002325 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002326
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002327 lockdep_assert_held(&dev_priv->pps_mutex);
2328
Jani Nikula1853a9d2017-08-18 12:30:20 +03002329 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002330 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002331
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002332 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002333 port_name(dp_to_dig_port(intel_dp)->base.port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002334
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002335 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002336 port_name(dp_to_dig_port(intel_dp)->base.port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002337
Jesse Barnes453c5422013-03-28 09:55:41 -07002338 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002339 /* We need to switch off panel power _and_ force vdd, for otherwise some
2340 * panels get very unhappy and cease to work. */
Imre Deak5a162e22016-08-10 14:07:30 +03002341 pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002342 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002343
Jani Nikulabf13e812013-09-06 07:40:05 +03002344 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002345
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002346 intel_dp->want_panel_vdd = false;
2347
Jesse Barnes453c5422013-03-28 09:55:41 -07002348 I915_WRITE(pp_ctrl_reg, pp);
2349 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002350
Daniel Vetter4be73782014-01-17 14:39:48 +01002351 wait_panel_off(intel_dp);
Manasi Navared7ba25b2017-10-04 09:48:26 -07002352 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002353
2354 /* We got a reference when we enabled the VDD. */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002355 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002356}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002357
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002358void intel_edp_panel_off(struct intel_dp *intel_dp)
2359{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002360 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002361 return;
2362
2363 pps_lock(intel_dp);
2364 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002365 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002366}
2367
Jani Nikula1250d102014-08-12 17:11:39 +03002368/* Enable backlight in the panel power control. */
2369static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002370{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002371 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002372 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002373 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002374
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002375 /*
2376 * If we enable the backlight right away following a panel power
2377 * on, we may see slight flicker as the panel syncs with the eDP
2378 * link. So delay a bit to make sure the image is solid before
2379 * allowing it to appear.
2380 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002381 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002382
Ville Syrjälä773538e82014-09-04 14:54:56 +03002383 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002384
Jesse Barnes453c5422013-03-28 09:55:41 -07002385 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002386 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002387
Jani Nikulabf13e812013-09-06 07:40:05 +03002388 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002389
2390 I915_WRITE(pp_ctrl_reg, pp);
2391 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002392
Ville Syrjälä773538e82014-09-04 14:54:56 +03002393 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002394}
2395
Jani Nikula1250d102014-08-12 17:11:39 +03002396/* Enable backlight PWM and backlight PP control. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002397void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
2398 const struct drm_connector_state *conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002399{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002400 struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);
2401
Jani Nikula1853a9d2017-08-18 12:30:20 +03002402 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002403 return;
2404
2405 DRM_DEBUG_KMS("\n");
2406
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002407 intel_panel_enable_backlight(crtc_state, conn_state);
Jani Nikula1250d102014-08-12 17:11:39 +03002408 _intel_edp_backlight_on(intel_dp);
2409}
2410
2411/* Disable backlight in the panel power control. */
2412static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002413{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002414 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002415 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002416 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002417
Jani Nikula1853a9d2017-08-18 12:30:20 +03002418 if (!intel_dp_is_edp(intel_dp))
Keith Packardf01eca22011-09-28 16:48:10 -07002419 return;
2420
Ville Syrjälä773538e82014-09-04 14:54:56 +03002421 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002422
Jesse Barnes453c5422013-03-28 09:55:41 -07002423 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002424 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002425
Jani Nikulabf13e812013-09-06 07:40:05 +03002426 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002427
2428 I915_WRITE(pp_ctrl_reg, pp);
2429 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002430
Ville Syrjälä773538e82014-09-04 14:54:56 +03002431 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002432
Paulo Zanonidce56b32013-12-19 14:29:40 -02002433 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002434 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002435}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002436
Jani Nikula1250d102014-08-12 17:11:39 +03002437/* Disable backlight PP control and backlight PWM. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002438void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002439{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002440 struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);
2441
Jani Nikula1853a9d2017-08-18 12:30:20 +03002442 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002443 return;
2444
2445 DRM_DEBUG_KMS("\n");
2446
2447 _intel_edp_backlight_off(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002448 intel_panel_disable_backlight(old_conn_state);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002449}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002450
Jani Nikula73580fb72014-08-12 17:11:41 +03002451/*
2452 * Hook for controlling the panel power control backlight through the bl_power
2453 * sysfs attribute. Take care to handle multiple calls.
2454 */
2455static void intel_edp_backlight_power(struct intel_connector *connector,
2456 bool enable)
2457{
2458 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002459 bool is_enabled;
2460
Ville Syrjälä773538e82014-09-04 14:54:56 +03002461 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002462 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002463 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002464
2465 if (is_enabled == enable)
2466 return;
2467
Jani Nikula23ba9372014-08-27 14:08:43 +03002468 DRM_DEBUG_KMS("panel power control backlight %s\n",
2469 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002470
2471 if (enable)
2472 _intel_edp_backlight_on(intel_dp);
2473 else
2474 _intel_edp_backlight_off(intel_dp);
2475}
2476
Ville Syrjälä64e10772015-10-29 21:26:01 +02002477static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2478{
2479 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2480 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2481 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2482
2483 I915_STATE_WARN(cur_state != state,
2484 "DP port %c state assertion failure (expected %s, current %s)\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002485 port_name(dig_port->base.port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002486 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002487}
2488#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2489
2490static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2491{
2492 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2493
2494 I915_STATE_WARN(cur_state != state,
2495 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002496 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002497}
2498#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2499#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2500
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002501static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002502 const struct intel_crtc_state *pipe_config)
Jesse Barnesd240f202010-08-13 15:43:26 -07002503{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002504 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002505 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002506
Ville Syrjälä64e10772015-10-29 21:26:01 +02002507 assert_pipe_disabled(dev_priv, crtc->pipe);
2508 assert_dp_port_disabled(intel_dp);
2509 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002510
Ville Syrjäläabfce942015-10-29 21:26:03 +02002511 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002512 pipe_config->port_clock);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002513
2514 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2515
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002516 if (pipe_config->port_clock == 162000)
Ville Syrjäläabfce942015-10-29 21:26:03 +02002517 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2518 else
2519 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2520
2521 I915_WRITE(DP_A, intel_dp->DP);
2522 POSTING_READ(DP_A);
2523 udelay(500);
2524
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002525 /*
2526 * [DevILK] Work around required when enabling DP PLL
2527 * while a pipe is enabled going to FDI:
2528 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2529 * 2. Program DP PLL enable
2530 */
2531 if (IS_GEN5(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02002532 intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002533
Daniel Vetter07679352012-09-06 22:15:42 +02002534 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002535
Daniel Vetter07679352012-09-06 22:15:42 +02002536 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002537 POSTING_READ(DP_A);
2538 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002539}
2540
Ville Syrjäläadc10302017-10-31 22:51:14 +02002541static void ironlake_edp_pll_off(struct intel_dp *intel_dp,
2542 const struct intel_crtc_state *old_crtc_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002543{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002544 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002545 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002546
Ville Syrjälä64e10772015-10-29 21:26:01 +02002547 assert_pipe_disabled(dev_priv, crtc->pipe);
2548 assert_dp_port_disabled(intel_dp);
2549 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002550
Ville Syrjäläabfce942015-10-29 21:26:03 +02002551 DRM_DEBUG_KMS("disabling eDP PLL\n");
2552
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002553 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002554
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002555 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002556 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002557 udelay(200);
2558}
2559
Ville Syrjälä857c4162017-10-27 12:45:23 +03002560static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
2561{
2562 /*
2563 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
2564 * be capable of signalling downstream hpd with a long pulse.
2565 * Whether or not that means D3 is safe to use is not clear,
2566 * but let's assume so until proven otherwise.
2567 *
2568 * FIXME should really check all downstream ports...
2569 */
2570 return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
2571 intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT &&
2572 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
2573}
2574
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002575/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002576void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002577{
2578 int ret, i;
2579
2580 /* Should have a valid DPCD by this point */
2581 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2582 return;
2583
2584 if (mode != DRM_MODE_DPMS_ON) {
Ville Syrjälä857c4162017-10-27 12:45:23 +03002585 if (downstream_hpd_needs_d0(intel_dp))
2586 return;
2587
Jani Nikula9d1a1032014-03-14 16:51:15 +02002588 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2589 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002590 } else {
Imre Deak357c0ae2016-11-21 21:15:06 +02002591 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
2592
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002593 /*
2594 * When turning on, we need to retry for 1ms to give the sink
2595 * time to wake up.
2596 */
2597 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002598 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2599 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002600 if (ret == 1)
2601 break;
2602 msleep(1);
2603 }
Imre Deak357c0ae2016-11-21 21:15:06 +02002604
2605 if (ret == 1 && lspcon->active)
2606 lspcon_wait_pcon_mode(lspcon);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002607 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002608
2609 if (ret != 1)
2610 DRM_DEBUG_KMS("failed to %s sink power state\n",
2611 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002612}
2613
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002614static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2615 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002616{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002617 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002618 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002619 enum port port = encoder->port;
Imre Deak6d129be2014-03-05 16:20:54 +02002620 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002621 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002622
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002623 if (!intel_display_power_get_if_enabled(dev_priv,
2624 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002625 return false;
2626
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002627 ret = false;
2628
Imre Deak6d129be2014-03-05 16:20:54 +02002629 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002630
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002631 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002632 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002633
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002634 if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002635 *pipe = PORT_TO_PIPE_CPT(tmp);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002636 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002637 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002638
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002639 for_each_pipe(dev_priv, p) {
2640 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2641 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2642 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002643 ret = true;
2644
2645 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002646 }
2647 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002648
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002649 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002650 i915_mmio_reg_offset(intel_dp->output_reg));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002651 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002652 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2653 } else {
2654 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002655 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002656
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002657 ret = true;
2658
2659out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002660 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002661
2662 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002663}
2664
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002665static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002666 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002667{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002668 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002669 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002670 u32 tmp, flags = 0;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002671 enum port port = encoder->port;
Ville Syrjäläadc10302017-10-31 22:51:14 +02002672 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002673
Ville Syrjäläe1214b92017-10-27 22:31:23 +03002674 if (encoder->type == INTEL_OUTPUT_EDP)
2675 pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
2676 else
2677 pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002678
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002679 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002680
2681 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002682
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002683 if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002684 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2685
2686 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002687 flags |= DRM_MODE_FLAG_PHSYNC;
2688 else
2689 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002690
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002691 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002692 flags |= DRM_MODE_FLAG_PVSYNC;
2693 else
2694 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002695 } else {
2696 if (tmp & DP_SYNC_HS_HIGH)
2697 flags |= DRM_MODE_FLAG_PHSYNC;
2698 else
2699 flags |= DRM_MODE_FLAG_NHSYNC;
2700
2701 if (tmp & DP_SYNC_VS_HIGH)
2702 flags |= DRM_MODE_FLAG_PVSYNC;
2703 else
2704 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002705 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002706
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002707 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002708
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02002709 if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002710 pipe_config->limited_color_range = true;
2711
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002712 pipe_config->lane_count =
2713 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2714
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002715 intel_dp_get_m_n(crtc, pipe_config);
2716
Ville Syrjälä18442d02013-09-13 16:00:08 +03002717 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002718 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002719 pipe_config->port_clock = 162000;
2720 else
2721 pipe_config->port_clock = 270000;
2722 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002723
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002724 pipe_config->base.adjusted_mode.crtc_clock =
2725 intel_dotclock_calculate(pipe_config->port_clock,
2726 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002727
Jani Nikula1853a9d2017-08-18 12:30:20 +03002728 if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02002729 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002730 /*
2731 * This is a big fat ugly hack.
2732 *
2733 * Some machines in UEFI boot mode provide us a VBT that has 18
2734 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2735 * unknown we fail to light up. Yet the same BIOS boots up with
2736 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2737 * max, not what it tells us to use.
2738 *
2739 * Note: This will still be broken if the eDP panel is not lit
2740 * up by the BIOS, and thus we can't get the mode at module
2741 * load.
2742 */
2743 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002744 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2745 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002746 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002747}
2748
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002749static void intel_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002750 const struct intel_crtc_state *old_crtc_state,
2751 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002752{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002753 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jani Nikula495a5bb2014-10-27 16:26:55 +02002754
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002755 if (old_crtc_state->has_audio)
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02002756 intel_audio_codec_disable(encoder,
2757 old_crtc_state, old_conn_state);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002758
2759 /* Make sure the panel is off before trying to change the mode. But also
2760 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002761 intel_edp_panel_vdd_on(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002762 intel_edp_backlight_off(old_conn_state);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002763 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002764 intel_edp_panel_off(intel_dp);
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002765}
2766
2767static void g4x_disable_dp(struct intel_encoder *encoder,
2768 const struct intel_crtc_state *old_crtc_state,
2769 const struct drm_connector_state *old_conn_state)
2770{
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002771 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Daniel Vetter37398502012-09-06 22:15:44 +02002772
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002773 /* disable the port before the pipe on g4x */
Ville Syrjäläadc10302017-10-31 22:51:14 +02002774 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002775}
2776
2777static void ilk_disable_dp(struct intel_encoder *encoder,
2778 const struct intel_crtc_state *old_crtc_state,
2779 const struct drm_connector_state *old_conn_state)
2780{
2781 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2782}
2783
2784static void vlv_disable_dp(struct intel_encoder *encoder,
2785 const struct intel_crtc_state *old_crtc_state,
2786 const struct drm_connector_state *old_conn_state)
2787{
2788 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2789
2790 intel_psr_disable(intel_dp, old_crtc_state);
2791
2792 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Jesse Barnesd240f202010-08-13 15:43:26 -07002793}
2794
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002795static void ilk_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002796 const struct intel_crtc_state *old_crtc_state,
2797 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002798{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002799 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02002800 enum port port = encoder->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002801
Ville Syrjäläadc10302017-10-31 22:51:14 +02002802 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002803
2804 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002805 if (port == PORT_A)
Ville Syrjäläadc10302017-10-31 22:51:14 +02002806 ironlake_edp_pll_off(intel_dp, old_crtc_state);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002807}
2808
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002809static void vlv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002810 const struct intel_crtc_state *old_crtc_state,
2811 const struct drm_connector_state *old_conn_state)
Ville Syrjälä49277c32014-03-31 18:21:26 +03002812{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002813 intel_dp_link_down(encoder, old_crtc_state);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002814}
2815
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002816static void chv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002817 const struct intel_crtc_state *old_crtc_state,
2818 const struct drm_connector_state *old_conn_state)
Ville Syrjälä580d3812014-04-09 13:29:00 +03002819{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002820 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002821
Ville Syrjäläadc10302017-10-31 22:51:14 +02002822 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002823
Ville Syrjäläa5805162015-05-26 20:42:30 +03002824 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002825
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002826 /* Assert data lane reset */
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02002827 chv_data_lane_soft_reset(encoder, old_crtc_state, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002828
Ville Syrjäläa5805162015-05-26 20:42:30 +03002829 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002830}
2831
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002832static void
2833_intel_dp_set_link_train(struct intel_dp *intel_dp,
2834 uint32_t *DP,
2835 uint8_t dp_train_pat)
2836{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002837 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002838 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002839 enum port port = intel_dig_port->base.port;
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002840
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002841 if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
2842 DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
2843 dp_train_pat & DP_TRAINING_PATTERN_MASK);
2844
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002845 if (HAS_DDI(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002846 uint32_t temp = I915_READ(DP_TP_CTL(port));
2847
2848 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2849 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2850 else
2851 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2852
2853 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2854 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2855 case DP_TRAINING_PATTERN_DISABLE:
2856 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2857
2858 break;
2859 case DP_TRAINING_PATTERN_1:
2860 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2861 break;
2862 case DP_TRAINING_PATTERN_2:
2863 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2864 break;
2865 case DP_TRAINING_PATTERN_3:
2866 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2867 break;
2868 }
2869 I915_WRITE(DP_TP_CTL(port), temp);
2870
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002871 } else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002872 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002873 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2874
2875 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2876 case DP_TRAINING_PATTERN_DISABLE:
2877 *DP |= DP_LINK_TRAIN_OFF_CPT;
2878 break;
2879 case DP_TRAINING_PATTERN_1:
2880 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2881 break;
2882 case DP_TRAINING_PATTERN_2:
2883 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2884 break;
2885 case DP_TRAINING_PATTERN_3:
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002886 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002887 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2888 break;
2889 }
2890
2891 } else {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002892 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002893 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2894 else
2895 *DP &= ~DP_LINK_TRAIN_MASK;
2896
2897 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2898 case DP_TRAINING_PATTERN_DISABLE:
2899 *DP |= DP_LINK_TRAIN_OFF;
2900 break;
2901 case DP_TRAINING_PATTERN_1:
2902 *DP |= DP_LINK_TRAIN_PAT_1;
2903 break;
2904 case DP_TRAINING_PATTERN_2:
2905 *DP |= DP_LINK_TRAIN_PAT_2;
2906 break;
2907 case DP_TRAINING_PATTERN_3:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002908 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002909 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2910 } else {
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002911 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002912 *DP |= DP_LINK_TRAIN_PAT_2;
2913 }
2914 break;
2915 }
2916 }
2917}
2918
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002919static void intel_dp_enable_port(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002920 const struct intel_crtc_state *old_crtc_state)
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002921{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002922 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002923
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002924 /* enable with pattern 1 (as per spec) */
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002925
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002926 intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002927
2928 /*
2929 * Magic for VLV/CHV. We _must_ first set up the register
2930 * without actually enabling the port, and then do another
2931 * write to enable the port. Otherwise link training will
2932 * fail when the power sequencer is freshly used for this port.
2933 */
2934 intel_dp->DP |= DP_PORT_EN;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002935 if (old_crtc_state->has_audio)
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002936 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002937
2938 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2939 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002940}
2941
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002942static void intel_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002943 const struct intel_crtc_state *pipe_config,
2944 const struct drm_connector_state *conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002945{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002946 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vettere8cb4552012-07-01 13:05:48 +02002947 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02002948 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002949 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002950 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002951
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002952 if (WARN_ON(dp_reg & DP_PORT_EN))
2953 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002954
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002955 pps_lock(intel_dp);
2956
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002957 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläadc10302017-10-31 22:51:14 +02002958 vlv_init_panel_power_sequencer(encoder, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002959
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002960 intel_dp_enable_port(intel_dp, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002961
2962 edp_panel_vdd_on(intel_dp);
2963 edp_panel_on(intel_dp);
2964 edp_panel_vdd_off(intel_dp, true);
2965
2966 pps_unlock(intel_dp);
2967
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002968 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002969 unsigned int lane_mask = 0x0;
2970
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002971 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002972 lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002973
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002974 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2975 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002976 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002977
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002978 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2979 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002980 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002981
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002982 if (pipe_config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002983 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002984 pipe_name(pipe));
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002985 intel_audio_codec_enable(encoder, pipe_config, conn_state);
Jani Nikulac1dec792014-10-27 16:26:56 +02002986 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002987}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002988
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002989static void g4x_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002990 const struct intel_crtc_state *pipe_config,
2991 const struct drm_connector_state *conn_state)
Jani Nikulaecff4f32013-09-06 07:38:29 +03002992{
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002993 intel_enable_dp(encoder, pipe_config, conn_state);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002994 intel_edp_backlight_on(pipe_config, conn_state);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002995}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002996
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002997static void vlv_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002998 const struct intel_crtc_state *pipe_config,
2999 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003000{
Jani Nikula828f5c62013-09-05 16:44:45 +03003001 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3002
Maarten Lankhorstb037d582017-06-12 12:21:13 +02003003 intel_edp_backlight_on(pipe_config, conn_state);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +03003004 intel_psr_enable(intel_dp, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003005}
3006
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003007static void g4x_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003008 const struct intel_crtc_state *pipe_config,
3009 const struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003010{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003011 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003012 enum port port = encoder->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003013
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003014 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02003015
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02003016 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02003017 if (port == PORT_A)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003018 ironlake_edp_pll_on(intel_dp, pipe_config);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003019}
3020
Ville Syrjälä83b84592014-10-16 21:29:51 +03003021static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
3022{
3023 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01003024 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä83b84592014-10-16 21:29:51 +03003025 enum pipe pipe = intel_dp->pps_pipe;
Imre Deak44cb7342016-08-10 14:07:29 +03003026 i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03003027
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003028 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
3029
Ville Syrjäläd1586942017-02-08 19:52:54 +02003030 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
3031 return;
3032
Ville Syrjälä83b84592014-10-16 21:29:51 +03003033 edp_panel_vdd_off_sync(intel_dp);
3034
3035 /*
3036 * VLV seems to get confused when multiple power seqeuencers
3037 * have the same port selected (even if only one has power/vdd
3038 * enabled). The failure manifests as vlv_wait_port_ready() failing
3039 * CHV on the other hand doesn't seem to mind having the same port
3040 * selected in multiple power seqeuencers, but let's clear the
3041 * port select always when logically disconnecting a power sequencer
3042 * from a port.
3043 */
3044 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003045 pipe_name(pipe), port_name(intel_dig_port->base.port));
Ville Syrjälä83b84592014-10-16 21:29:51 +03003046 I915_WRITE(pp_on_reg, 0);
3047 POSTING_READ(pp_on_reg);
3048
3049 intel_dp->pps_pipe = INVALID_PIPE;
3050}
3051
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003052static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003053 enum pipe pipe)
3054{
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003055 struct intel_encoder *encoder;
3056
3057 lockdep_assert_held(&dev_priv->pps_mutex);
3058
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003059 for_each_intel_encoder(&dev_priv->drm, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003060 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03003061 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003062
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003063 if (encoder->type != INTEL_OUTPUT_DP &&
3064 encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003065 continue;
3066
3067 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003068 port = dp_to_dig_port(intel_dp)->base.port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003069
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003070 WARN(intel_dp->active_pipe == pipe,
3071 "stealing pipe %c power sequencer from active (e)DP port %c\n",
3072 pipe_name(pipe), port_name(port));
3073
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003074 if (intel_dp->pps_pipe != pipe)
3075 continue;
3076
3077 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03003078 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003079
3080 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003081 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003082 }
3083}
3084
Ville Syrjäläadc10302017-10-31 22:51:14 +02003085static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
3086 const struct intel_crtc_state *crtc_state)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003087{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003088 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjäläadc10302017-10-31 22:51:14 +02003089 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02003090 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003091
3092 lockdep_assert_held(&dev_priv->pps_mutex);
3093
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003094 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03003095
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003096 if (intel_dp->pps_pipe != INVALID_PIPE &&
3097 intel_dp->pps_pipe != crtc->pipe) {
3098 /*
3099 * If another power sequencer was being used on this
3100 * port previously make sure to turn off vdd there while
3101 * we still have control of it.
3102 */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003103 vlv_detach_power_sequencer(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003104 }
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003105
3106 /*
3107 * We may be stealing the power
3108 * sequencer from another port.
3109 */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003110 vlv_steal_power_sequencer(dev_priv, crtc->pipe);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003111
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003112 intel_dp->active_pipe = crtc->pipe;
3113
Jani Nikula1853a9d2017-08-18 12:30:20 +03003114 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003115 return;
3116
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003117 /* now it's all ours */
3118 intel_dp->pps_pipe = crtc->pipe;
3119
3120 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
Ville Syrjäläadc10302017-10-31 22:51:14 +02003121 pipe_name(intel_dp->pps_pipe), port_name(encoder->port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003122
3123 /* init power sequencer on this pipe and port */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003124 intel_dp_init_panel_power_sequencer(intel_dp);
3125 intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003126}
3127
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003128static void vlv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003129 const struct intel_crtc_state *pipe_config,
3130 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003131{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003132 vlv_phy_pre_encoder_enable(encoder, pipe_config);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003133
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003134 intel_enable_dp(encoder, pipe_config, conn_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003135}
3136
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003137static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003138 const struct intel_crtc_state *pipe_config,
3139 const struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07003140{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003141 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02003142
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003143 vlv_phy_pre_pll_enable(encoder, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003144}
3145
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003146static void chv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003147 const struct intel_crtc_state *pipe_config,
3148 const struct drm_connector_state *conn_state)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003149{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003150 chv_phy_pre_encoder_enable(encoder, pipe_config);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003151
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003152 intel_enable_dp(encoder, pipe_config, conn_state);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003153
3154 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003155 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003156}
3157
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003158static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003159 const struct intel_crtc_state *pipe_config,
3160 const struct drm_connector_state *conn_state)
Ville Syrjälä9197c882014-04-09 13:29:05 +03003161{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003162 intel_dp_prepare(encoder, pipe_config);
Ville Syrjälä625695f2014-06-28 02:04:02 +03003163
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003164 chv_phy_pre_pll_enable(encoder, pipe_config);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003165}
3166
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003167static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003168 const struct intel_crtc_state *old_crtc_state,
3169 const struct drm_connector_state *old_conn_state)
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003170{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003171 chv_phy_post_pll_disable(encoder, old_crtc_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003172}
3173
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003174/*
3175 * Fetch AUX CH registers 0x202 - 0x207 which contain
3176 * link status information
3177 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003178bool
Keith Packard93f62da2011-11-01 19:45:03 -07003179intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003180{
Lyude9f085eb2016-04-13 10:58:33 -04003181 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
3182 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003183}
3184
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303185static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
3186{
3187 uint8_t psr_caps = 0;
3188
Imre Deak9bacd4b2017-05-10 12:21:48 +03003189 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps) != 1)
3190 return false;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303191 return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
3192}
3193
3194static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
3195{
3196 uint8_t dprx = 0;
3197
Imre Deak9bacd4b2017-05-10 12:21:48 +03003198 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
3199 &dprx) != 1)
3200 return false;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303201 return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
3202}
3203
Chris Wilsona76f73d2017-01-14 10:51:13 +00003204static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303205{
3206 uint8_t alpm_caps = 0;
3207
Imre Deak9bacd4b2017-05-10 12:21:48 +03003208 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
3209 &alpm_caps) != 1)
3210 return false;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303211 return alpm_caps & DP_ALPM_CAP;
3212}
3213
Paulo Zanoni11002442014-06-13 18:45:41 -03003214/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003215uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003216intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003217{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00003218 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003219 enum port port = dp_to_dig_port(intel_dp)->base.port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003220
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03003221 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläffe51112017-02-23 19:49:01 +02003222 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3223 return intel_ddi_dp_voltage_max(encoder);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003224 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Sonika Jindalbd600182014-08-08 16:23:41 +05303225 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003226 else if (IS_GEN7(dev_priv) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303227 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003228 else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303229 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003230 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303231 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003232}
3233
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003234uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003235intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3236{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003237 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003238 enum port port = dp_to_dig_port(intel_dp)->base.port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003239
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003240 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003241 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3242 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3243 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3244 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3245 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3246 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3247 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303248 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3249 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003250 default:
3251 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3252 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003253 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003254 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303255 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3256 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3257 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3258 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3259 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3260 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3261 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003262 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303263 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003264 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003265 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003266 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303267 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3268 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3269 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3270 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3271 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3272 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3273 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003274 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303275 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003276 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003277 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003278 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303279 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3280 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3281 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3282 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3283 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003284 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303285 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003286 }
3287 } else {
3288 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303289 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3290 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3291 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3292 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3293 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3294 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3295 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003296 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303297 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003298 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003299 }
3300}
3301
Daniel Vetter5829975c2015-04-16 11:36:52 +02003302static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003303{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003304 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003305 unsigned long demph_reg_value, preemph_reg_value,
3306 uniqtranscale_reg_value;
3307 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003308
3309 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303310 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003311 preemph_reg_value = 0x0004000;
3312 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303313 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003314 demph_reg_value = 0x2B405555;
3315 uniqtranscale_reg_value = 0x552AB83A;
3316 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303317 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003318 demph_reg_value = 0x2B404040;
3319 uniqtranscale_reg_value = 0x5548B83A;
3320 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303321 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003322 demph_reg_value = 0x2B245555;
3323 uniqtranscale_reg_value = 0x5560B83A;
3324 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303325 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003326 demph_reg_value = 0x2B405555;
3327 uniqtranscale_reg_value = 0x5598DA3A;
3328 break;
3329 default:
3330 return 0;
3331 }
3332 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303333 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003334 preemph_reg_value = 0x0002000;
3335 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303336 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003337 demph_reg_value = 0x2B404040;
3338 uniqtranscale_reg_value = 0x5552B83A;
3339 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303340 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003341 demph_reg_value = 0x2B404848;
3342 uniqtranscale_reg_value = 0x5580B83A;
3343 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303344 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003345 demph_reg_value = 0x2B404040;
3346 uniqtranscale_reg_value = 0x55ADDA3A;
3347 break;
3348 default:
3349 return 0;
3350 }
3351 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303352 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003353 preemph_reg_value = 0x0000000;
3354 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303355 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003356 demph_reg_value = 0x2B305555;
3357 uniqtranscale_reg_value = 0x5570B83A;
3358 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303359 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003360 demph_reg_value = 0x2B2B4040;
3361 uniqtranscale_reg_value = 0x55ADDA3A;
3362 break;
3363 default:
3364 return 0;
3365 }
3366 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303367 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003368 preemph_reg_value = 0x0006000;
3369 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303370 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003371 demph_reg_value = 0x1B405555;
3372 uniqtranscale_reg_value = 0x55ADDA3A;
3373 break;
3374 default:
3375 return 0;
3376 }
3377 break;
3378 default:
3379 return 0;
3380 }
3381
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003382 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3383 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003384
3385 return 0;
3386}
3387
Daniel Vetter5829975c2015-04-16 11:36:52 +02003388static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003389{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003390 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3391 u32 deemph_reg_value, margin_reg_value;
3392 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003393 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003394
3395 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303396 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003397 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303398 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003399 deemph_reg_value = 128;
3400 margin_reg_value = 52;
3401 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303402 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003403 deemph_reg_value = 128;
3404 margin_reg_value = 77;
3405 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303406 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003407 deemph_reg_value = 128;
3408 margin_reg_value = 102;
3409 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303410 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003411 deemph_reg_value = 128;
3412 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003413 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003414 break;
3415 default:
3416 return 0;
3417 }
3418 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303419 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003420 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303421 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003422 deemph_reg_value = 85;
3423 margin_reg_value = 78;
3424 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303425 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003426 deemph_reg_value = 85;
3427 margin_reg_value = 116;
3428 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303429 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003430 deemph_reg_value = 85;
3431 margin_reg_value = 154;
3432 break;
3433 default:
3434 return 0;
3435 }
3436 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303437 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003438 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303439 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003440 deemph_reg_value = 64;
3441 margin_reg_value = 104;
3442 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303443 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003444 deemph_reg_value = 64;
3445 margin_reg_value = 154;
3446 break;
3447 default:
3448 return 0;
3449 }
3450 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303451 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003452 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303453 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003454 deemph_reg_value = 43;
3455 margin_reg_value = 154;
3456 break;
3457 default:
3458 return 0;
3459 }
3460 break;
3461 default:
3462 return 0;
3463 }
3464
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003465 chv_set_phy_signal_level(encoder, deemph_reg_value,
3466 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003467
3468 return 0;
3469}
3470
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003471static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003472gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003473{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003474 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003475
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003476 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303477 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003478 default:
3479 signal_levels |= DP_VOLTAGE_0_4;
3480 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303481 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003482 signal_levels |= DP_VOLTAGE_0_6;
3483 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303484 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003485 signal_levels |= DP_VOLTAGE_0_8;
3486 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303487 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003488 signal_levels |= DP_VOLTAGE_1_2;
3489 break;
3490 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003491 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303492 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003493 default:
3494 signal_levels |= DP_PRE_EMPHASIS_0;
3495 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303496 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003497 signal_levels |= DP_PRE_EMPHASIS_3_5;
3498 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303499 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003500 signal_levels |= DP_PRE_EMPHASIS_6;
3501 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303502 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003503 signal_levels |= DP_PRE_EMPHASIS_9_5;
3504 break;
3505 }
3506 return signal_levels;
3507}
3508
Zhenyu Wange3421a12010-04-08 09:43:27 +08003509/* Gen6's DP voltage swing and pre-emphasis control */
3510static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003511gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003512{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003513 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3514 DP_TRAIN_PRE_EMPHASIS_MASK);
3515 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303516 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3517 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003518 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303519 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003520 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303521 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3522 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003523 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303524 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3525 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003526 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303527 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3528 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003529 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003530 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003531 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3532 "0x%x\n", signal_levels);
3533 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003534 }
3535}
3536
Keith Packard1a2eb462011-11-16 16:26:07 -08003537/* Gen7's DP voltage swing and pre-emphasis control */
3538static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003539gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003540{
3541 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3542 DP_TRAIN_PRE_EMPHASIS_MASK);
3543 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303544 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003545 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303546 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003547 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303548 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003549 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3550
Sonika Jindalbd600182014-08-08 16:23:41 +05303551 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003552 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303553 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003554 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3555
Sonika Jindalbd600182014-08-08 16:23:41 +05303556 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003557 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303558 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003559 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3560
3561 default:
3562 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3563 "0x%x\n", signal_levels);
3564 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3565 }
3566}
3567
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003568void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003569intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003570{
Ville Syrjälä2f773472017-11-09 17:27:58 +02003571 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Paulo Zanonif0a34242012-12-06 16:51:50 -02003572 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003573 enum port port = intel_dig_port->base.port;
David Weinehallf8896f52015-06-25 11:11:03 +03003574 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003575 uint8_t train_set = intel_dp->train_set[0];
3576
Rodrigo Vivid509af62017-08-29 16:22:24 -07003577 if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
3578 signal_levels = bxt_signal_levels(intel_dp);
3579 } else if (HAS_DDI(dev_priv)) {
David Weinehallf8896f52015-06-25 11:11:03 +03003580 signal_levels = ddi_signal_levels(intel_dp);
Rodrigo Vivid509af62017-08-29 16:22:24 -07003581 mask = DDI_BUF_EMP_MASK;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003582 } else if (IS_CHERRYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003583 signal_levels = chv_signal_levels(intel_dp);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01003584 } else if (IS_VALLEYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003585 signal_levels = vlv_signal_levels(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003586 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003587 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003588 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003589 } else if (IS_GEN6(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003590 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003591 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3592 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003593 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003594 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3595 }
3596
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303597 if (mask)
3598 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3599
3600 DRM_DEBUG_KMS("Using vswing level %d\n",
3601 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3602 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3603 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3604 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003605
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003606 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003607
3608 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3609 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003610}
3611
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003612void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003613intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3614 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003615{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003616 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003617 struct drm_i915_private *dev_priv =
3618 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003619
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003620 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003621
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003622 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003623 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003624}
3625
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003626void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003627{
Ville Syrjälä2f773472017-11-09 17:27:58 +02003628 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak3ab9c632013-05-03 12:57:41 +03003629 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003630 enum port port = intel_dig_port->base.port;
Imre Deak3ab9c632013-05-03 12:57:41 +03003631 uint32_t val;
3632
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003633 if (!HAS_DDI(dev_priv))
Imre Deak3ab9c632013-05-03 12:57:41 +03003634 return;
3635
3636 val = I915_READ(DP_TP_CTL(port));
3637 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3638 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3639 I915_WRITE(DP_TP_CTL(port), val);
3640
3641 /*
3642 * On PORT_A we can have only eDP in SST mode. There the only reason
3643 * we need to set idle transmission mode is to work around a HW issue
3644 * where we enable the pipe while not in idle link-training mode.
3645 * In this case there is requirement to wait for a minimum number of
3646 * idle patterns to be sent.
3647 */
3648 if (port == PORT_A)
3649 return;
3650
Chris Wilsona7670172016-06-30 15:33:10 +01003651 if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
3652 DP_TP_STATUS_IDLE_DONE,
3653 DP_TP_STATUS_IDLE_DONE,
3654 1))
Imre Deak3ab9c632013-05-03 12:57:41 +03003655 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3656}
3657
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003658static void
Ville Syrjäläadc10302017-10-31 22:51:14 +02003659intel_dp_link_down(struct intel_encoder *encoder,
3660 const struct intel_crtc_state *old_crtc_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003661{
Ville Syrjäläadc10302017-10-31 22:51:14 +02003662 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3663 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3664 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
3665 enum port port = encoder->port;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003666 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003667
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003668 if (WARN_ON(HAS_DDI(dev_priv)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003669 return;
3670
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003671 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003672 return;
3673
Zhao Yakui28c97732009-10-09 11:39:41 +08003674 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003675
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003676 if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003677 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003678 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003679 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003680 } else {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003681 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003682 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3683 else
3684 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003685 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003686 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003687 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003688 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003689
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003690 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3691 I915_WRITE(intel_dp->output_reg, DP);
3692 POSTING_READ(intel_dp->output_reg);
3693
3694 /*
3695 * HW workaround for IBX, we need to move the port
3696 * to transcoder A after disabling it to allow the
3697 * matching HDMI port to be enabled on transcoder A.
3698 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003699 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003700 /*
3701 * We get CPU/PCH FIFO underruns on the other pipe when
3702 * doing the workaround. Sweep them under the rug.
3703 */
3704 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3705 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3706
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003707 /* always enable with pattern 1 (as per spec) */
3708 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3709 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3710 I915_WRITE(intel_dp->output_reg, DP);
3711 POSTING_READ(intel_dp->output_reg);
3712
3713 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003714 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003715 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003716
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003717 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003718 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3719 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003720 }
3721
Keith Packardf01eca22011-09-28 16:48:10 -07003722 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003723
3724 intel_dp->DP = DP;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003725
3726 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3727 pps_lock(intel_dp);
3728 intel_dp->active_pipe = INVALID_PIPE;
3729 pps_unlock(intel_dp);
3730 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003731}
3732
Imre Deak24e807e2016-10-24 19:33:28 +03003733bool
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003734intel_dp_read_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003735{
Lyude9f085eb2016-04-13 10:58:33 -04003736 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3737 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003738 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003739
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003740 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003741
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003742 return intel_dp->dpcd[DP_DPCD_REV] != 0;
3743}
3744
3745static bool
3746intel_edp_init_dpcd(struct intel_dp *intel_dp)
3747{
3748 struct drm_i915_private *dev_priv =
3749 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3750
3751 /* this function is meant to be called only once */
3752 WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3753
3754 if (!intel_dp_read_dpcd(intel_dp))
3755 return false;
3756
Jani Nikula84c36752017-05-18 14:10:23 +03003757 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
3758 drm_dp_is_branch(intel_dp->dpcd));
Imre Deak12a47a422016-10-24 19:33:29 +03003759
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003760 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3761 dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3762 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3763
3764 /* Check if the panel supports PSR */
3765 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3766 intel_dp->psr_dpcd,
3767 sizeof(intel_dp->psr_dpcd));
3768 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3769 dev_priv->psr.sink_support = true;
3770 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
3771 }
3772
3773 if (INTEL_GEN(dev_priv) >= 9 &&
3774 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3775 uint8_t frame_sync_cap;
3776
3777 dev_priv->psr.sink_support = true;
Imre Deak9bacd4b2017-05-10 12:21:48 +03003778 if (drm_dp_dpcd_readb(&intel_dp->aux,
3779 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3780 &frame_sync_cap) != 1)
3781 frame_sync_cap = 0;
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003782 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3783 /* PSR2 needs frame sync as well */
3784 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3785 DRM_DEBUG_KMS("PSR2 %s on sink",
3786 dev_priv->psr.psr2_support ? "supported" : "not supported");
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303787
3788 if (dev_priv->psr.psr2_support) {
3789 dev_priv->psr.y_cord_support =
3790 intel_dp_get_y_cord_status(intel_dp);
3791 dev_priv->psr.colorimetry_support =
3792 intel_dp_get_colorimetry_status(intel_dp);
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303793 dev_priv->psr.alpm =
3794 intel_dp_get_alpm_status(intel_dp);
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303795 }
3796
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003797 }
3798
Jani Nikula7c838e22017-10-26 17:29:31 +03003799 /*
3800 * Read the eDP display control registers.
3801 *
3802 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
3803 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
3804 * set, but require eDP 1.4+ detection (e.g. for supported link rates
3805 * method). The display control registers should read zero if they're
3806 * not supported anyway.
3807 */
3808 if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
Dan Carpenterf7170e22016-10-13 11:55:08 +03003809 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3810 sizeof(intel_dp->edp_dpcd))
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003811 DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003812 intel_dp->edp_dpcd);
3813
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003814 /* Read the eDP 1.4+ supported link rates. */
3815 if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003816 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3817 int i;
3818
3819 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3820 sink_rates, sizeof(sink_rates));
3821
3822 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3823 int val = le16_to_cpu(sink_rates[i]);
3824
3825 if (val == 0)
3826 break;
3827
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -08003828 /* Value read multiplied by 200kHz gives the per-lane
3829 * link rate in kHz. The source rates are, however,
3830 * stored in terms of LS_Clk kHz. The full conversion
3831 * back to symbols is
3832 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
3833 */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003834 intel_dp->sink_rates[i] = (val * 200) / 10;
3835 }
3836 intel_dp->num_sink_rates = i;
3837 }
3838
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003839 /*
3840 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
3841 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
3842 */
Jani Nikula68f357c2017-03-28 17:59:05 +03003843 if (intel_dp->num_sink_rates)
3844 intel_dp->use_rate_select = true;
3845 else
3846 intel_dp_set_sink_rates(intel_dp);
3847
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003848 intel_dp_set_common_rates(intel_dp);
3849
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003850 return true;
3851}
3852
3853
3854static bool
3855intel_dp_get_dpcd(struct intel_dp *intel_dp)
3856{
Jani Nikula27dbefb2017-04-06 16:44:17 +03003857 u8 sink_count;
3858
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003859 if (!intel_dp_read_dpcd(intel_dp))
3860 return false;
Adam Jacksonedb39242012-09-18 10:58:49 -04003861
Jani Nikula68f357c2017-03-28 17:59:05 +03003862 /* Don't clobber cached eDP rates. */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003863 if (!intel_dp_is_edp(intel_dp)) {
Jani Nikula68f357c2017-03-28 17:59:05 +03003864 intel_dp_set_sink_rates(intel_dp);
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003865 intel_dp_set_common_rates(intel_dp);
3866 }
Jani Nikula68f357c2017-03-28 17:59:05 +03003867
Jani Nikula27dbefb2017-04-06 16:44:17 +03003868 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303869 return false;
3870
3871 /*
3872 * Sink count can change between short pulse hpd hence
3873 * a member variable in intel_dp will track any changes
3874 * between short pulse interrupts.
3875 */
Jani Nikula27dbefb2017-04-06 16:44:17 +03003876 intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303877
3878 /*
3879 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3880 * a dongle is present but no display. Unless we require to know
3881 * if a dongle is present or not, we don't need to update
3882 * downstream port information. So, an early return here saves
3883 * time from performing other operations which are not required.
3884 */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003885 if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303886 return false;
3887
Imre Deakc726ad02016-10-24 19:33:24 +03003888 if (!drm_dp_is_branch(intel_dp->dpcd))
Adam Jacksonedb39242012-09-18 10:58:49 -04003889 return true; /* native DP sink */
3890
3891 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3892 return true; /* no per-port downstream info */
3893
Lyude9f085eb2016-04-13 10:58:33 -04003894 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3895 intel_dp->downstream_ports,
3896 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003897 return false; /* downstream port status fetch failed */
3898
3899 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003900}
3901
Dave Airlie0e32b392014-05-02 14:02:48 +10003902static bool
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003903intel_dp_can_mst(struct intel_dp *intel_dp)
Dave Airlie0e32b392014-05-02 14:02:48 +10003904{
Jani Nikula010b9b32017-04-06 16:44:16 +03003905 u8 mstm_cap;
Dave Airlie0e32b392014-05-02 14:02:48 +10003906
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003907 if (!i915_modparams.enable_dp_mst)
Nathan Schulte7cc96132016-03-15 10:14:05 -05003908 return false;
3909
Dave Airlie0e32b392014-05-02 14:02:48 +10003910 if (!intel_dp->can_mst)
3911 return false;
3912
3913 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3914 return false;
3915
Jani Nikula010b9b32017-04-06 16:44:16 +03003916 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003917 return false;
Dave Airlie0e32b392014-05-02 14:02:48 +10003918
Jani Nikula010b9b32017-04-06 16:44:16 +03003919 return mstm_cap & DP_MST_CAP;
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003920}
3921
3922static void
3923intel_dp_configure_mst(struct intel_dp *intel_dp)
3924{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003925 if (!i915_modparams.enable_dp_mst)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003926 return;
3927
3928 if (!intel_dp->can_mst)
3929 return;
3930
3931 intel_dp->is_mst = intel_dp_can_mst(intel_dp);
3932
3933 if (intel_dp->is_mst)
3934 DRM_DEBUG_KMS("Sink is MST capable\n");
3935 else
3936 DRM_DEBUG_KMS("Sink is not MST capable\n");
3937
3938 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
3939 intel_dp->is_mst);
Dave Airlie0e32b392014-05-02 14:02:48 +10003940}
3941
Maarten Lankhorst93313532017-11-10 12:34:59 +01003942static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp,
3943 struct intel_crtc_state *crtc_state, bool disable_wa)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003944{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003945 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003946 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003948 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003949 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003950 int count = 0;
3951 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003952
3953 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003954 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003955 ret = -EIO;
3956 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003957 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003958
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003959 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003960 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003961 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003962 ret = -EIO;
3963 goto out;
3964 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003965
Rodrigo Vivic6297842015-11-05 10:50:20 -08003966 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003967 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivic6297842015-11-05 10:50:20 -08003968
3969 if (drm_dp_dpcd_readb(&intel_dp->aux,
3970 DP_TEST_SINK_MISC, &buf) < 0) {
3971 ret = -EIO;
3972 goto out;
3973 }
3974 count = buf & DP_TEST_COUNT_MASK;
3975 } while (--attempts && count);
3976
3977 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003978 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003979 ret = -ETIMEDOUT;
3980 }
3981
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003982 out:
Maarten Lankhorst93313532017-11-10 12:34:59 +01003983 if (disable_wa)
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003984 hsw_enable_ips(crtc_state);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003985 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003986}
3987
Maarten Lankhorst93313532017-11-10 12:34:59 +01003988static int intel_dp_sink_crc_start(struct intel_dp *intel_dp,
3989 struct intel_crtc_state *crtc_state)
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003990{
3991 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003992 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003993 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003994 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003995 int ret;
3996
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003997 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3998 return -EIO;
3999
4000 if (!(buf & DP_TEST_CRC_SUPPORTED))
4001 return -ENOTTY;
4002
4003 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4004 return -EIO;
4005
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08004006 if (buf & DP_TEST_SINK_START) {
Maarten Lankhorst93313532017-11-10 12:34:59 +01004007 ret = intel_dp_sink_crc_stop(intel_dp, crtc_state, false);
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08004008 if (ret)
4009 return ret;
4010 }
4011
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004012 hsw_disable_ips(crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004013
4014 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4015 buf | DP_TEST_SINK_START) < 0) {
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004016 hsw_enable_ips(crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004017 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004018 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004019
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004020 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004021 return 0;
4022}
4023
Maarten Lankhorst93313532017-11-10 12:34:59 +01004024int intel_dp_sink_crc(struct intel_dp *intel_dp, struct intel_crtc_state *crtc_state, u8 *crc)
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004025{
4026 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004027 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01004028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004029 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004030 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004031 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004032
Maarten Lankhorst93313532017-11-10 12:34:59 +01004033 ret = intel_dp_sink_crc_start(intel_dp, crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004034 if (ret)
4035 return ret;
4036
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004037 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004038 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004039
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004040 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004041 DP_TEST_SINK_MISC, &buf) < 0) {
4042 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004043 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004044 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004045 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004046
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004047 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004048
4049 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004050 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4051 ret = -ETIMEDOUT;
4052 goto stop;
4053 }
4054
4055 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4056 ret = -EIO;
4057 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004058 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004059
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004060stop:
Maarten Lankhorst93313532017-11-10 12:34:59 +01004061 intel_dp_sink_crc_stop(intel_dp, crtc_state, true);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004062 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004063}
4064
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004065static bool
4066intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4067{
Jani Nikula010b9b32017-04-06 16:44:16 +03004068 return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
4069 sink_irq_vector) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004070}
4071
Dave Airlie0e32b392014-05-02 14:02:48 +10004072static bool
4073intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4074{
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07004075 return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
4076 sink_irq_vector, DP_DPRX_ESI_LEN) ==
4077 DP_DPRX_ESI_LEN;
Dave Airlie0e32b392014-05-02 14:02:48 +10004078}
4079
Todd Previtec5d5ab72015-04-15 08:38:38 -07004080static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004081{
Manasi Navareda15f7c2017-01-24 08:16:34 -08004082 int status = 0;
Manasi Navare140ef132017-06-08 13:41:03 -07004083 int test_link_rate;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004084 uint8_t test_lane_count, test_link_bw;
4085 /* (DP CTS 1.2)
4086 * 4.3.1.11
4087 */
4088 /* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
4089 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
4090 &test_lane_count);
4091
4092 if (status <= 0) {
4093 DRM_DEBUG_KMS("Lane count read failed\n");
4094 return DP_TEST_NAK;
4095 }
4096 test_lane_count &= DP_MAX_LANE_COUNT_MASK;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004097
4098 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
4099 &test_link_bw);
4100 if (status <= 0) {
4101 DRM_DEBUG_KMS("Link Rate read failed\n");
4102 return DP_TEST_NAK;
4103 }
Manasi Navareda15f7c2017-01-24 08:16:34 -08004104 test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
Manasi Navare140ef132017-06-08 13:41:03 -07004105
4106 /* Validate the requested link rate and lane count */
4107 if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
4108 test_lane_count))
Manasi Navareda15f7c2017-01-24 08:16:34 -08004109 return DP_TEST_NAK;
4110
4111 intel_dp->compliance.test_lane_count = test_lane_count;
4112 intel_dp->compliance.test_link_rate = test_link_rate;
4113
4114 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004115}
4116
4117static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4118{
Manasi Navare611032b2017-01-24 08:21:49 -08004119 uint8_t test_pattern;
Jani Nikula010b9b32017-04-06 16:44:16 +03004120 uint8_t test_misc;
Manasi Navare611032b2017-01-24 08:21:49 -08004121 __be16 h_width, v_height;
4122 int status = 0;
4123
4124 /* Read the TEST_PATTERN (DP CTS 3.1.5) */
Jani Nikula010b9b32017-04-06 16:44:16 +03004125 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
4126 &test_pattern);
Manasi Navare611032b2017-01-24 08:21:49 -08004127 if (status <= 0) {
4128 DRM_DEBUG_KMS("Test pattern read failed\n");
4129 return DP_TEST_NAK;
4130 }
4131 if (test_pattern != DP_COLOR_RAMP)
4132 return DP_TEST_NAK;
4133
4134 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
4135 &h_width, 2);
4136 if (status <= 0) {
4137 DRM_DEBUG_KMS("H Width read failed\n");
4138 return DP_TEST_NAK;
4139 }
4140
4141 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
4142 &v_height, 2);
4143 if (status <= 0) {
4144 DRM_DEBUG_KMS("V Height read failed\n");
4145 return DP_TEST_NAK;
4146 }
4147
Jani Nikula010b9b32017-04-06 16:44:16 +03004148 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
4149 &test_misc);
Manasi Navare611032b2017-01-24 08:21:49 -08004150 if (status <= 0) {
4151 DRM_DEBUG_KMS("TEST MISC read failed\n");
4152 return DP_TEST_NAK;
4153 }
4154 if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
4155 return DP_TEST_NAK;
4156 if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
4157 return DP_TEST_NAK;
4158 switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
4159 case DP_TEST_BIT_DEPTH_6:
4160 intel_dp->compliance.test_data.bpc = 6;
4161 break;
4162 case DP_TEST_BIT_DEPTH_8:
4163 intel_dp->compliance.test_data.bpc = 8;
4164 break;
4165 default:
4166 return DP_TEST_NAK;
4167 }
4168
4169 intel_dp->compliance.test_data.video_pattern = test_pattern;
4170 intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
4171 intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
4172 /* Set test active flag here so userspace doesn't interrupt things */
4173 intel_dp->compliance.test_active = 1;
4174
4175 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004176}
4177
4178static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4179{
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004180 uint8_t test_result = DP_TEST_ACK;
Todd Previte559be302015-05-04 07:48:20 -07004181 struct intel_connector *intel_connector = intel_dp->attached_connector;
4182 struct drm_connector *connector = &intel_connector->base;
4183
4184 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004185 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004186 intel_dp->aux.i2c_defer_count > 6) {
4187 /* Check EDID read for NACKs, DEFERs and corruption
4188 * (DP CTS 1.2 Core r1.1)
4189 * 4.2.2.4 : Failed EDID read, I2C_NAK
4190 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4191 * 4.2.2.6 : EDID corruption detected
4192 * Use failsafe mode for all cases
4193 */
4194 if (intel_dp->aux.i2c_nack_count > 0 ||
4195 intel_dp->aux.i2c_defer_count > 0)
4196 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4197 intel_dp->aux.i2c_nack_count,
4198 intel_dp->aux.i2c_defer_count);
Manasi Navarec1617ab2016-12-09 16:22:50 -08004199 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
Todd Previte559be302015-05-04 07:48:20 -07004200 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304201 struct edid *block = intel_connector->detect_edid;
4202
4203 /* We have to write the checksum
4204 * of the last block read
4205 */
4206 block += intel_connector->detect_edid->extensions;
4207
Jani Nikula010b9b32017-04-06 16:44:16 +03004208 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
4209 block->checksum) <= 0)
Todd Previte559be302015-05-04 07:48:20 -07004210 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4211
4212 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004213 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
Todd Previte559be302015-05-04 07:48:20 -07004214 }
4215
4216 /* Set test active flag here so userspace doesn't interrupt things */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004217 intel_dp->compliance.test_active = 1;
Todd Previte559be302015-05-04 07:48:20 -07004218
Todd Previtec5d5ab72015-04-15 08:38:38 -07004219 return test_result;
4220}
4221
4222static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4223{
4224 uint8_t test_result = DP_TEST_NAK;
4225 return test_result;
4226}
4227
4228static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4229{
4230 uint8_t response = DP_TEST_NAK;
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004231 uint8_t request = 0;
4232 int status;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004233
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004234 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004235 if (status <= 0) {
4236 DRM_DEBUG_KMS("Could not read test request from sink\n");
4237 goto update_status;
4238 }
4239
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004240 switch (request) {
Todd Previtec5d5ab72015-04-15 08:38:38 -07004241 case DP_TEST_LINK_TRAINING:
4242 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004243 response = intel_dp_autotest_link_training(intel_dp);
4244 break;
4245 case DP_TEST_LINK_VIDEO_PATTERN:
4246 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004247 response = intel_dp_autotest_video_pattern(intel_dp);
4248 break;
4249 case DP_TEST_LINK_EDID_READ:
4250 DRM_DEBUG_KMS("EDID test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004251 response = intel_dp_autotest_edid(intel_dp);
4252 break;
4253 case DP_TEST_LINK_PHY_TEST_PATTERN:
4254 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004255 response = intel_dp_autotest_phy_pattern(intel_dp);
4256 break;
4257 default:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004258 DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004259 break;
4260 }
4261
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004262 if (response & DP_TEST_ACK)
4263 intel_dp->compliance.test_type = request;
4264
Todd Previtec5d5ab72015-04-15 08:38:38 -07004265update_status:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004266 status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004267 if (status <= 0)
4268 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004269}
4270
Dave Airlie0e32b392014-05-02 14:02:48 +10004271static int
4272intel_dp_check_mst_status(struct intel_dp *intel_dp)
4273{
4274 bool bret;
4275
4276 if (intel_dp->is_mst) {
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07004277 u8 esi[DP_DPRX_ESI_LEN] = { 0 };
Dave Airlie0e32b392014-05-02 14:02:48 +10004278 int ret = 0;
4279 int retry;
4280 bool handled;
4281 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4282go_again:
4283 if (bret == true) {
4284
4285 /* check link status - esi[10] = 0x200c */
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03004286 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004287 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004288 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4289 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004290 intel_dp_stop_link_train(intel_dp);
4291 }
4292
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004293 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004294 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4295
4296 if (handled) {
4297 for (retry = 0; retry < 3; retry++) {
4298 int wret;
4299 wret = drm_dp_dpcd_write(&intel_dp->aux,
4300 DP_SINK_COUNT_ESI+1,
4301 &esi[1], 3);
4302 if (wret == 3) {
4303 break;
4304 }
4305 }
4306
4307 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4308 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004309 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004310 goto go_again;
4311 }
4312 } else
4313 ret = 0;
4314
4315 return ret;
4316 } else {
4317 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4318 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4319 intel_dp->is_mst = false;
4320 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4321 /* send a hotplug event */
4322 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4323 }
4324 }
4325 return -EINVAL;
4326}
4327
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304328static void
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004329intel_dp_retrain_link(struct intel_dp *intel_dp)
4330{
4331 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
4332 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4333 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
4334
4335 /* Suppress underruns caused by re-training */
4336 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
4337 if (crtc->config->has_pch_encoder)
4338 intel_set_pch_fifo_underrun_reporting(dev_priv,
4339 intel_crtc_pch_transcoder(crtc), false);
4340
4341 intel_dp_start_link_train(intel_dp);
4342 intel_dp_stop_link_train(intel_dp);
4343
4344 /* Keep underrun reporting disabled until things are stable */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004345 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004346
4347 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
4348 if (crtc->config->has_pch_encoder)
4349 intel_set_pch_fifo_underrun_reporting(dev_priv,
4350 intel_crtc_pch_transcoder(crtc), true);
4351}
4352
4353static void
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304354intel_dp_check_link_status(struct intel_dp *intel_dp)
4355{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004356 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304357 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Daniel Vetter42e5e652017-11-13 17:01:40 +01004358 struct drm_connector_state *conn_state =
4359 intel_dp->attached_connector->base.state;
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304360 u8 link_status[DP_LINK_STATUS_SIZE];
4361
Ville Syrjälä2f773472017-11-09 17:27:58 +02004362 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304363
4364 if (!intel_dp_get_link_status(intel_dp, link_status)) {
4365 DRM_ERROR("Failed to get link status\n");
4366 return;
4367 }
4368
Daniel Vetter42e5e652017-11-13 17:01:40 +01004369 if (!conn_state->crtc)
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304370 return;
4371
Daniel Vetter42e5e652017-11-13 17:01:40 +01004372 WARN_ON(!drm_modeset_is_locked(&conn_state->crtc->mutex));
4373
4374 if (!conn_state->crtc->state->active)
4375 return;
4376
4377 if (conn_state->commit &&
4378 !try_wait_for_completion(&conn_state->commit->hw_done))
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304379 return;
4380
Manasi Navare14c562c2017-04-06 14:00:12 -07004381 /*
4382 * Validate the cached values of intel_dp->link_rate and
4383 * intel_dp->lane_count before attempting to retrain.
4384 */
Manasi Navare1a92c702017-06-08 13:41:02 -07004385 if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
4386 intel_dp->lane_count))
Matthew Auldd4cb3fd2016-10-19 22:29:53 +01004387 return;
4388
Manasi Navareda15f7c2017-01-24 08:16:34 -08004389 /* Retrain if Channel EQ or CR not ok */
4390 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304391 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4392 intel_encoder->base.name);
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004393
4394 intel_dp_retrain_link(intel_dp);
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304395 }
4396}
4397
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004398/*
4399 * According to DP spec
4400 * 5.1.2:
4401 * 1. Read DPCD
4402 * 2. Configure link according to Receiver Capabilities
4403 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4404 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304405 *
4406 * intel_dp_short_pulse - handles short pulse interrupts
4407 * when full detection is not required.
4408 * Returns %true if short pulse is handled and full detection
4409 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004410 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304411static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304412intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004413{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004414 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004415 u8 sink_irq_vector = 0;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304416 u8 old_sink_count = intel_dp->sink_count;
4417 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10004418
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304419 /*
4420 * Clearing compliance test variables to allow capturing
4421 * of values for next automated test request.
4422 */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004423 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304424
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304425 /*
4426 * Now read the DPCD to see if it's actually running
4427 * If the current value of sink count doesn't match with
4428 * the value that was stored earlier or dpcd read failed
4429 * we need to do full detection
4430 */
4431 ret = intel_dp_get_dpcd(intel_dp);
4432
4433 if ((old_sink_count != intel_dp->sink_count) || !ret) {
4434 /* No need to proceed if we are going to do full detect */
4435 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004436 }
4437
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004438 /* Try to read the source of the interrupt */
4439 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004440 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4441 sink_irq_vector != 0) {
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004442 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004443 drm_dp_dpcd_writeb(&intel_dp->aux,
4444 DP_DEVICE_SERVICE_IRQ_VECTOR,
4445 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004446
4447 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Manasi Navareda15f7c2017-01-24 08:16:34 -08004448 intel_dp_handle_test_request(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004449 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4450 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4451 }
4452
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304453 intel_dp_check_link_status(intel_dp);
Daniel Vetter42e5e652017-11-13 17:01:40 +01004454
Manasi Navareda15f7c2017-01-24 08:16:34 -08004455 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
4456 DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
4457 /* Send a Hotplug Uevent to userspace to start modeset */
Ville Syrjälä2f773472017-11-09 17:27:58 +02004458 drm_kms_helper_hotplug_event(&dev_priv->drm);
Manasi Navareda15f7c2017-01-24 08:16:34 -08004459 }
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304460
4461 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004462}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004463
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004464/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004465static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004466intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004467{
Imre Deake393d0d2017-02-22 17:10:52 +02004468 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004469 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004470 uint8_t type;
4471
Imre Deake393d0d2017-02-22 17:10:52 +02004472 if (lspcon->active)
4473 lspcon_resume(lspcon);
4474
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004475 if (!intel_dp_get_dpcd(intel_dp))
4476 return connector_status_disconnected;
4477
Jani Nikula1853a9d2017-08-18 12:30:20 +03004478 if (intel_dp_is_edp(intel_dp))
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05304479 return connector_status_connected;
4480
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004481 /* if there's no downstream port, we're done */
Imre Deakc726ad02016-10-24 19:33:24 +03004482 if (!drm_dp_is_branch(dpcd))
Keith Packard26d61aa2011-07-25 20:01:09 -07004483 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004484
4485 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004486 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4487 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02004488
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05304489 return intel_dp->sink_count ?
4490 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004491 }
4492
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004493 if (intel_dp_can_mst(intel_dp))
4494 return connector_status_connected;
4495
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004496 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004497 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004498 return connector_status_connected;
4499
4500 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004501 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4502 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4503 if (type == DP_DS_PORT_TYPE_VGA ||
4504 type == DP_DS_PORT_TYPE_NON_EDID)
4505 return connector_status_unknown;
4506 } else {
4507 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4508 DP_DWN_STRM_PORT_TYPE_MASK;
4509 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4510 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4511 return connector_status_unknown;
4512 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004513
4514 /* Anything else is out of spec, warn and ignore */
4515 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004516 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004517}
4518
4519static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004520edp_detect(struct intel_dp *intel_dp)
4521{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004522 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Chris Wilsond410b562014-09-02 20:03:59 +01004523 enum drm_connector_status status;
4524
Mika Kahola1650be72016-12-13 10:02:47 +02004525 status = intel_panel_detect(dev_priv);
Chris Wilsond410b562014-09-02 20:03:59 +01004526 if (status == connector_status_unknown)
4527 status = connector_status_connected;
4528
4529 return status;
4530}
4531
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004532static bool ibx_digital_port_connected(struct intel_encoder *encoder)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004533{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004534 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulab93433c2015-08-20 10:47:36 +03004535 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004536
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004537 switch (encoder->hpd_pin) {
4538 case HPD_PORT_B:
Jani Nikula0df53b72015-08-20 10:47:40 +03004539 bit = SDE_PORTB_HOTPLUG;
4540 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004541 case HPD_PORT_C:
Jani Nikula0df53b72015-08-20 10:47:40 +03004542 bit = SDE_PORTC_HOTPLUG;
4543 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004544 case HPD_PORT_D:
Jani Nikula0df53b72015-08-20 10:47:40 +03004545 bit = SDE_PORTD_HOTPLUG;
4546 break;
4547 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004548 MISSING_CASE(encoder->hpd_pin);
Jani Nikula0df53b72015-08-20 10:47:40 +03004549 return false;
4550 }
4551
4552 return I915_READ(SDEISR) & bit;
4553}
4554
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004555static bool cpt_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula0df53b72015-08-20 10:47:40 +03004556{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004557 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula0df53b72015-08-20 10:47:40 +03004558 u32 bit;
4559
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004560 switch (encoder->hpd_pin) {
4561 case HPD_PORT_B:
Jani Nikula0df53b72015-08-20 10:47:40 +03004562 bit = SDE_PORTB_HOTPLUG_CPT;
4563 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004564 case HPD_PORT_C:
Jani Nikula0df53b72015-08-20 10:47:40 +03004565 bit = SDE_PORTC_HOTPLUG_CPT;
4566 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004567 case HPD_PORT_D:
Jani Nikula0df53b72015-08-20 10:47:40 +03004568 bit = SDE_PORTD_HOTPLUG_CPT;
4569 break;
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004570 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004571 MISSING_CASE(encoder->hpd_pin);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004572 return false;
4573 }
4574
4575 return I915_READ(SDEISR) & bit;
4576}
4577
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004578static bool spt_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004579{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004580 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004581 u32 bit;
4582
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004583 switch (encoder->hpd_pin) {
4584 case HPD_PORT_A:
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004585 bit = SDE_PORTA_HOTPLUG_SPT;
4586 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004587 case HPD_PORT_E:
Jani Nikulaa78695d2015-09-18 15:54:50 +03004588 bit = SDE_PORTE_HOTPLUG_SPT;
4589 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004590 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004591 return cpt_digital_port_connected(encoder);
Jani Nikulab93433c2015-08-20 10:47:36 +03004592 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004593
Jani Nikulab93433c2015-08-20 10:47:36 +03004594 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004595}
4596
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004597static bool g4x_digital_port_connected(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004598{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004599 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula9642c812015-08-20 10:47:41 +03004600 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004601
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004602 switch (encoder->hpd_pin) {
4603 case HPD_PORT_B:
Jani Nikula9642c812015-08-20 10:47:41 +03004604 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4605 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004606 case HPD_PORT_C:
Jani Nikula9642c812015-08-20 10:47:41 +03004607 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4608 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004609 case HPD_PORT_D:
Jani Nikula9642c812015-08-20 10:47:41 +03004610 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4611 break;
4612 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004613 MISSING_CASE(encoder->hpd_pin);
Jani Nikula9642c812015-08-20 10:47:41 +03004614 return false;
4615 }
4616
4617 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4618}
4619
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004620static bool gm45_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula9642c812015-08-20 10:47:41 +03004621{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004622 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula9642c812015-08-20 10:47:41 +03004623 u32 bit;
4624
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004625 switch (encoder->hpd_pin) {
4626 case HPD_PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004627 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004628 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004629 case HPD_PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004630 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004631 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004632 case HPD_PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004633 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004634 break;
4635 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004636 MISSING_CASE(encoder->hpd_pin);
Jani Nikula9642c812015-08-20 10:47:41 +03004637 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004638 }
4639
Jani Nikula1d245982015-08-20 10:47:37 +03004640 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004641}
4642
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004643static bool ilk_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004644{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004645 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4646
4647 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004648 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4649 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004650 return ibx_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004651}
4652
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004653static bool snb_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004654{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004655 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4656
4657 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004658 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4659 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004660 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004661}
4662
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004663static bool ivb_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004664{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004665 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4666
4667 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004668 return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
4669 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004670 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004671}
4672
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004673static bool bdw_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004674{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004675 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4676
4677 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004678 return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
4679 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004680 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004681}
4682
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004683static bool bxt_digital_port_connected(struct intel_encoder *encoder)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004684{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004685 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004686 u32 bit;
4687
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004688 switch (encoder->hpd_pin) {
4689 case HPD_PORT_A:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004690 bit = BXT_DE_PORT_HP_DDIA;
4691 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004692 case HPD_PORT_B:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004693 bit = BXT_DE_PORT_HP_DDIB;
4694 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004695 case HPD_PORT_C:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004696 bit = BXT_DE_PORT_HP_DDIC;
4697 break;
4698 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004699 MISSING_CASE(encoder->hpd_pin);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004700 return false;
4701 }
4702
4703 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4704}
4705
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004706/*
4707 * intel_digital_port_connected - is the specified port connected?
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004708 * @encoder: intel_encoder
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004709 *
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004710 * Return %true if port is connected, %false otherwise.
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004711 */
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004712bool intel_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004713{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004714 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4715
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004716 if (HAS_GMCH_DISPLAY(dev_priv)) {
4717 if (IS_GM45(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004718 return gm45_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004719 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004720 return g4x_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004721 }
4722
4723 if (IS_GEN5(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004724 return ilk_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004725 else if (IS_GEN6(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004726 return snb_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004727 else if (IS_GEN7(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004728 return ivb_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004729 else if (IS_GEN8(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004730 return bdw_digital_port_connected(encoder);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004731 else if (IS_GEN9_LP(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004732 return bxt_digital_port_connected(encoder);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004733 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004734 return spt_digital_port_connected(encoder);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004735}
4736
Keith Packard8c241fe2011-09-28 16:38:44 -07004737static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004738intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004739{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004740 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004741
Jani Nikula9cd300e2012-10-19 14:51:52 +03004742 /* use cached edid if we have one */
4743 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004744 /* invalid edid */
4745 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004746 return NULL;
4747
Jani Nikula55e9ede2013-10-01 10:38:54 +03004748 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004749 } else
4750 return drm_get_edid(&intel_connector->base,
4751 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004752}
4753
Chris Wilsonbeb60602014-09-02 20:04:00 +01004754static void
4755intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004756{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004757 struct intel_connector *intel_connector = intel_dp->attached_connector;
4758 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004759
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304760 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004761 edid = intel_dp_get_edid(intel_dp);
4762 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004763
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02004764 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004765}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004766
Chris Wilsonbeb60602014-09-02 20:04:00 +01004767static void
4768intel_dp_unset_edid(struct intel_dp *intel_dp)
4769{
4770 struct intel_connector *intel_connector = intel_dp->attached_connector;
4771
4772 kfree(intel_connector->detect_edid);
4773 intel_connector->detect_edid = NULL;
4774
4775 intel_dp->has_audio = false;
4776}
4777
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004778static int
Ville Syrjälä2f773472017-11-09 17:27:58 +02004779intel_dp_long_pulse(struct intel_connector *connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004780{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004781 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
4782 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004783 enum drm_connector_status status;
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004784 u8 sink_irq_vector = 0;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004785
Ville Syrjälä2f773472017-11-09 17:27:58 +02004786 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004787
Ville Syrjälä2f773472017-11-09 17:27:58 +02004788 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004789
Chris Wilsond410b562014-09-02 20:03:59 +01004790 /* Can't disconnect eDP, but you can close the lid... */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004791 if (intel_dp_is_edp(intel_dp))
Chris Wilsond410b562014-09-02 20:03:59 +01004792 status = edp_detect(intel_dp);
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004793 else if (intel_digital_port_connected(&dp_to_dig_port(intel_dp)->base))
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004794 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004795 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004796 status = connector_status_disconnected;
4797
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004798 if (status == connector_status_disconnected) {
Manasi Navarec1617ab2016-12-09 16:22:50 -08004799 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304800
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004801 if (intel_dp->is_mst) {
4802 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4803 intel_dp->is_mst,
4804 intel_dp->mst_mgr.mst_state);
4805 intel_dp->is_mst = false;
4806 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4807 intel_dp->is_mst);
4808 }
4809
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004810 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304811 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004812
Manasi Navared7e8ef02017-02-07 16:54:11 -08004813 if (intel_dp->reset_link_params) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004814 /* Initial max link lane count */
4815 intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
Manasi Navaref4829842016-12-05 16:27:36 -08004816
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004817 /* Initial max link rate */
4818 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Manasi Navared7e8ef02017-02-07 16:54:11 -08004819
4820 intel_dp->reset_link_params = false;
4821 }
Manasi Navaref4829842016-12-05 16:27:36 -08004822
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03004823 intel_dp_print_rates(intel_dp);
4824
Jani Nikula84c36752017-05-18 14:10:23 +03004825 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
4826 drm_dp_is_branch(intel_dp->dpcd));
Mika Kahola0e390a32016-09-09 14:10:53 +03004827
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004828 intel_dp_configure_mst(intel_dp);
4829
4830 if (intel_dp->is_mst) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304831 /*
4832 * If we are in MST mode then this connector
4833 * won't appear connected or have anything
4834 * with EDID on it
4835 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004836 status = connector_status_disconnected;
4837 goto out;
Ville Syrjälä1a361472017-04-12 22:30:17 +03004838 } else {
4839 /*
4840 * If display is now connected check links status,
4841 * there has been known issues of link loss triggerring
4842 * long pulse.
4843 *
4844 * Some sinks (eg. ASUS PB287Q) seem to perform some
4845 * weird HPD ping pong during modesets. So we can apparently
4846 * end up with HPD going low during a modeset, and then
4847 * going back up soon after. And once that happens we must
4848 * retrain the link to get a picture. That's in case no
4849 * userspace component reacted to intermittent HPD dip.
4850 */
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304851 intel_dp_check_link_status(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004852 }
4853
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304854 /*
4855 * Clearing NACK and defer counts to get their exact values
4856 * while reading EDID which are required by Compliance tests
4857 * 4.2.2.4 and 4.2.2.5
4858 */
4859 intel_dp->aux.i2c_nack_count = 0;
4860 intel_dp->aux.i2c_defer_count = 0;
4861
Chris Wilsonbeb60602014-09-02 20:04:00 +01004862 intel_dp_set_edid(intel_dp);
Ville Syrjälä2f773472017-11-09 17:27:58 +02004863 if (intel_dp_is_edp(intel_dp) || connector->detect_edid)
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004864 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304865 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004866
Todd Previte09b1eb12015-04-20 15:27:34 -07004867 /* Try to read the source of the interrupt */
4868 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004869 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4870 sink_irq_vector != 0) {
Todd Previte09b1eb12015-04-20 15:27:34 -07004871 /* Clear interrupt source */
4872 drm_dp_dpcd_writeb(&intel_dp->aux,
4873 DP_DEVICE_SERVICE_IRQ_VECTOR,
4874 sink_irq_vector);
4875
4876 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4877 intel_dp_handle_test_request(intel_dp);
4878 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4879 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4880 }
4881
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004882out:
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004883 if (status != connector_status_connected && !intel_dp->is_mst)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304884 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304885
Ville Syrjälä2f773472017-11-09 17:27:58 +02004886 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004887 return status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304888}
4889
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004890static int
4891intel_dp_detect(struct drm_connector *connector,
4892 struct drm_modeset_acquire_ctx *ctx,
4893 bool force)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304894{
4895 struct intel_dp *intel_dp = intel_attached_dp(connector);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004896 int status = connector->status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304897
4898 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4899 connector->base.id, connector->name);
4900
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304901 /* If full detect is not performed yet, do a full detect */
Daniel Vetter42e5e652017-11-13 17:01:40 +01004902 if (!intel_dp->detect_done) {
4903 struct drm_crtc *crtc;
4904 int ret;
4905
4906 crtc = connector->state->crtc;
4907 if (crtc) {
4908 ret = drm_modeset_lock(&crtc->mutex, ctx);
4909 if (ret)
4910 return ret;
4911 }
4912
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004913 status = intel_dp_long_pulse(intel_dp->attached_connector);
Daniel Vetter42e5e652017-11-13 17:01:40 +01004914 }
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304915
4916 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304917
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004918 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004919}
4920
Chris Wilsonbeb60602014-09-02 20:04:00 +01004921static void
4922intel_dp_force(struct drm_connector *connector)
4923{
4924 struct intel_dp *intel_dp = intel_attached_dp(connector);
4925 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004926 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004927
4928 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4929 connector->base.id, connector->name);
4930 intel_dp_unset_edid(intel_dp);
4931
4932 if (connector->status != connector_status_connected)
4933 return;
4934
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004935 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004936
4937 intel_dp_set_edid(intel_dp);
4938
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004939 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004940}
4941
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004942static int intel_dp_get_modes(struct drm_connector *connector)
4943{
Jani Nikuladd06f902012-10-19 14:51:50 +03004944 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004945 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004946
Chris Wilsonbeb60602014-09-02 20:04:00 +01004947 edid = intel_connector->detect_edid;
4948 if (edid) {
4949 int ret = intel_connector_update_modes(connector, edid);
4950 if (ret)
4951 return ret;
4952 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004953
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004954 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004955 if (intel_dp_is_edp(intel_attached_dp(connector)) &&
Chris Wilsonbeb60602014-09-02 20:04:00 +01004956 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004957 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004958
4959 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004960 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004961 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004962 drm_mode_probed_add(connector, mode);
4963 return 1;
4964 }
4965 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004966
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004967 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004968}
4969
Chris Wilsonf6849602010-09-19 09:29:33 +01004970static int
Chris Wilson7a418e32016-06-24 14:00:14 +01004971intel_dp_connector_register(struct drm_connector *connector)
4972{
4973 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01004974 int ret;
4975
4976 ret = intel_connector_register(connector);
4977 if (ret)
4978 return ret;
Chris Wilson7a418e32016-06-24 14:00:14 +01004979
4980 i915_debugfs_connector_add(connector);
4981
4982 DRM_DEBUG_KMS("registering %s bus for %s\n",
4983 intel_dp->aux.name, connector->kdev->kobj.name);
4984
4985 intel_dp->aux.dev = connector->kdev;
4986 return drm_dp_aux_register(&intel_dp->aux);
4987}
4988
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004989static void
Chris Wilsonc191eca2016-06-17 11:40:33 +01004990intel_dp_connector_unregister(struct drm_connector *connector)
4991{
4992 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4993 intel_connector_unregister(connector);
4994}
4995
4996static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004997intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004998{
Jani Nikula1d508702012-10-19 14:51:49 +03004999 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02005000
Chris Wilson10e972d2014-09-04 21:43:45 +01005001 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01005002
Jani Nikula9cd300e2012-10-19 14:51:52 +03005003 if (!IS_ERR_OR_NULL(intel_connector->edid))
5004 kfree(intel_connector->edid);
5005
Jani Nikula1853a9d2017-08-18 12:30:20 +03005006 /*
5007 * Can't call intel_dp_is_edp() since the encoder may have been
5008 * destroyed already.
5009 */
Paulo Zanoniacd8db102013-06-12 17:27:23 -03005010 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03005011 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02005012
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005013 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08005014 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005015}
5016
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005017void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02005018{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02005019 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
5020 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02005021
Dave Airlie0e32b392014-05-02 14:02:48 +10005022 intel_dp_mst_encoder_cleanup(intel_dig_port);
Jani Nikula1853a9d2017-08-18 12:30:20 +03005023 if (intel_dp_is_edp(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07005024 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005025 /*
5026 * vdd might still be enabled do to the delayed vdd off.
5027 * Make sure vdd is actually turned off here.
5028 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005029 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005030 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005031 pps_unlock(intel_dp);
5032
Clint Taylor01527b32014-07-07 13:01:46 -07005033 if (intel_dp->edp_notifier.notifier_call) {
5034 unregister_reboot_notifier(&intel_dp->edp_notifier);
5035 intel_dp->edp_notifier.notifier_call = NULL;
5036 }
Keith Packardbd943152011-09-18 23:09:52 -07005037 }
Chris Wilson99681882016-06-20 09:29:17 +01005038
5039 intel_dp_aux_fini(intel_dp);
5040
Imre Deakc8bd0e42014-12-12 17:57:38 +02005041 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02005042 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02005043}
5044
Imre Deakbf93ba62016-04-18 10:04:21 +03005045void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03005046{
5047 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
5048
Jani Nikula1853a9d2017-08-18 12:30:20 +03005049 if (!intel_dp_is_edp(intel_dp))
Imre Deak07f9cd02014-08-18 14:42:45 +03005050 return;
5051
Ville Syrjälä951468f2014-09-04 14:55:31 +03005052 /*
5053 * vdd might still be enabled do to the delayed vdd off.
5054 * Make sure vdd is actually turned off here.
5055 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02005056 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005057 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005058 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005059 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005060}
5061
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005062static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
5063{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005064 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005065
5066 lockdep_assert_held(&dev_priv->pps_mutex);
5067
5068 if (!edp_have_panel_vdd(intel_dp))
5069 return;
5070
5071 /*
5072 * The VDD bit needs a power domain reference, so if the bit is
5073 * already enabled when we boot or resume, grab this reference and
5074 * schedule a vdd off, so we don't hold on to the reference
5075 * indefinitely.
5076 */
5077 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005078 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005079
5080 edp_panel_vdd_schedule_off(intel_dp);
5081}
5082
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005083static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
5084{
5085 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5086
5087 if ((intel_dp->DP & DP_PORT_EN) == 0)
5088 return INVALID_PIPE;
5089
5090 if (IS_CHERRYVIEW(dev_priv))
5091 return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5092 else
5093 return PORT_TO_PIPE(intel_dp->DP);
5094}
5095
Imre Deakbf93ba62016-04-18 10:04:21 +03005096void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03005097{
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005098 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Imre Deakdd75f6d2016-11-21 21:15:05 +02005099 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
5100 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005101
5102 if (!HAS_DDI(dev_priv))
5103 intel_dp->DP = I915_READ(intel_dp->output_reg);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005104
Imre Deakdd75f6d2016-11-21 21:15:05 +02005105 if (lspcon->active)
Shashank Sharma910530c2016-10-14 19:56:52 +05305106 lspcon_resume(lspcon);
5107
Manasi Navared7e8ef02017-02-07 16:54:11 -08005108 intel_dp->reset_link_params = true;
5109
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005110 pps_lock(intel_dp);
5111
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005112 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5113 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
5114
Jani Nikula1853a9d2017-08-18 12:30:20 +03005115 if (intel_dp_is_edp(intel_dp)) {
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005116 /* Reinit the power sequencer, in case BIOS did something with it. */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005117 intel_dp_pps_init(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005118 intel_edp_panel_vdd_sanitize(intel_dp);
5119 }
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005120
5121 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03005122}
5123
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005124static const struct drm_connector_funcs intel_dp_connector_funcs = {
Chris Wilsonbeb60602014-09-02 20:04:00 +01005125 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005126 .fill_modes = drm_helper_probe_single_connector_modes,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005127 .atomic_get_property = intel_digital_connector_atomic_get_property,
5128 .atomic_set_property = intel_digital_connector_atomic_set_property,
Chris Wilson7a418e32016-06-24 14:00:14 +01005129 .late_register = intel_dp_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01005130 .early_unregister = intel_dp_connector_unregister,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03005131 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08005132 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005133 .atomic_duplicate_state = intel_digital_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005134};
5135
5136static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02005137 .detect_ctx = intel_dp_detect,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005138 .get_modes = intel_dp_get_modes,
5139 .mode_valid = intel_dp_mode_valid,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005140 .atomic_check = intel_digital_connector_atomic_check,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005141};
5142
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005143static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03005144 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02005145 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005146};
5147
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005148enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10005149intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
5150{
5151 struct intel_dp *intel_dp = &intel_dig_port->dp;
Ville Syrjälä2f773472017-11-09 17:27:58 +02005152 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005153 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03005154
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005155 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5156 /*
5157 * vdd off can generate a long pulse on eDP which
5158 * would require vdd on to handle it, and thus we
5159 * would end up in an endless cycle of
5160 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5161 */
5162 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005163 port_name(intel_dig_port->base.port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005164 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005165 }
5166
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005167 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005168 port_name(intel_dig_port->base.port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005169 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005170
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005171 if (long_hpd) {
Manasi Navared7e8ef02017-02-07 16:54:11 -08005172 intel_dp->reset_link_params = true;
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005173 intel_dp->detect_done = false;
5174 return IRQ_NONE;
5175 }
5176
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005177 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005178
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005179 if (intel_dp->is_mst) {
5180 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
5181 /*
5182 * If we were in MST mode, and device is not
5183 * there, get out of MST mode
5184 */
5185 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
5186 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5187 intel_dp->is_mst = false;
5188 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
5189 intel_dp->is_mst);
5190 intel_dp->detect_done = false;
5191 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005192 }
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005193 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005194
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005195 if (!intel_dp->is_mst) {
Daniel Vetter42e5e652017-11-13 17:01:40 +01005196 struct drm_modeset_acquire_ctx ctx;
5197 struct drm_connector *connector = &intel_dp->attached_connector->base;
5198 struct drm_crtc *crtc;
5199 int iret;
5200 bool handled = false;
5201
5202 drm_modeset_acquire_init(&ctx, 0);
5203retry:
5204 iret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex, &ctx);
5205 if (iret)
5206 goto err;
5207
5208 crtc = connector->state->crtc;
5209 if (crtc) {
5210 iret = drm_modeset_lock(&crtc->mutex, &ctx);
5211 if (iret)
5212 goto err;
5213 }
5214
5215 handled = intel_dp_short_pulse(intel_dp);
5216
5217err:
5218 if (iret == -EDEADLK) {
5219 drm_modeset_backoff(&ctx);
5220 goto retry;
5221 }
5222
5223 drm_modeset_drop_locks(&ctx);
5224 drm_modeset_acquire_fini(&ctx);
5225 WARN(iret, "Acquiring modeset locks failed with %i\n", iret);
5226
5227 if (!handled) {
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005228 intel_dp->detect_done = false;
5229 goto put_power;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05305230 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005231 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005232
5233 ret = IRQ_HANDLED;
5234
Imre Deak1c767b32014-08-18 14:42:42 +03005235put_power:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005236 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005237
5238 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005239}
5240
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005241/* check the VBT to see whether the eDP is on another port */
Jani Nikula7b91bf72017-08-18 12:30:19 +03005242bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005243{
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005244 /*
5245 * eDP not supported on g4x. so bail out early just
5246 * for a bit extra safety in case the VBT is bonkers.
5247 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005248 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005249 return false;
5250
Imre Deaka98d9c12016-12-21 12:17:24 +02005251 if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005252 return true;
5253
Jani Nikula951d9ef2016-03-16 12:43:31 +02005254 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08005255}
5256
Maarten Lankhorst200819a2017-04-10 12:51:10 +02005257static void
Chris Wilsonf6849602010-09-19 09:29:33 +01005258intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5259{
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005260 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Ville Syrjälä68ec0732017-11-29 18:43:02 +02005261 enum port port = dp_to_dig_port(intel_dp)->base.port;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005262
Ville Syrjälä68ec0732017-11-29 18:43:02 +02005263 if (!IS_G4X(dev_priv) && port != PORT_A)
5264 intel_attach_force_audio_property(connector);
5265
Chris Wilsone953fd72011-02-21 22:23:52 +00005266 intel_attach_broadcast_rgb_property(connector);
Yuly Novikov53b41832012-10-26 12:04:00 +03005267
Jani Nikula1853a9d2017-08-18 12:30:20 +03005268 if (intel_dp_is_edp(intel_dp)) {
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005269 u32 allowed_scalers;
5270
5271 allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
5272 if (!HAS_GMCH_DISPLAY(dev_priv))
5273 allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);
5274
5275 drm_connector_attach_scaling_mode_property(connector, allowed_scalers);
5276
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02005277 connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005278
Yuly Novikov53b41832012-10-26 12:04:00 +03005279 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005280}
5281
Imre Deakdada1a92014-01-29 13:25:41 +02005282static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5283{
Abhay Kumard28d4732016-01-22 17:39:04 -08005284 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02005285 intel_dp->last_power_on = jiffies;
5286 intel_dp->last_backlight_off = jiffies;
5287}
5288
Daniel Vetter67a54562012-10-20 20:57:45 +02005289static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005290intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02005291{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005292 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305293 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03005294 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07005295
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005296 intel_pps_get_registers(intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02005297
5298 /* Workaround: Need to write PP_CONTROL with the unlock key as
5299 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305300 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005301
Imre Deak8e8232d2016-06-16 16:37:21 +03005302 pp_on = I915_READ(regs.pp_on);
5303 pp_off = I915_READ(regs.pp_off);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005304 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
5305 !HAS_PCH_ICP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005306 I915_WRITE(regs.pp_ctrl, pp_ctl);
5307 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305308 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005309
5310 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03005311 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5312 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005313
Imre Deak54648612016-06-16 16:37:22 +03005314 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5315 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005316
Imre Deak54648612016-06-16 16:37:22 +03005317 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5318 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005319
Imre Deak54648612016-06-16 16:37:22 +03005320 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5321 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005322
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005323 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5324 HAS_PCH_ICP(dev_priv)) {
Manasi Navare12c8ca92017-06-26 12:21:45 -07005325 seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5326 BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305327 } else {
Imre Deak54648612016-06-16 16:37:22 +03005328 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005329 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305330 }
Imre Deak54648612016-06-16 16:37:22 +03005331}
5332
5333static void
Imre Deakde9c1b62016-06-16 20:01:46 +03005334intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
5335{
5336 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5337 state_name,
5338 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
5339}
5340
5341static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005342intel_pps_verify_state(struct intel_dp *intel_dp)
Imre Deakde9c1b62016-06-16 20:01:46 +03005343{
5344 struct edp_power_seq hw;
5345 struct edp_power_seq *sw = &intel_dp->pps_delays;
5346
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005347 intel_pps_readout_hw_state(intel_dp, &hw);
Imre Deakde9c1b62016-06-16 20:01:46 +03005348
5349 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
5350 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
5351 DRM_ERROR("PPS state mismatch\n");
5352 intel_pps_dump_state("sw", sw);
5353 intel_pps_dump_state("hw", &hw);
5354 }
5355}
5356
5357static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005358intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
Imre Deak54648612016-06-16 16:37:22 +03005359{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005360 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak54648612016-06-16 16:37:22 +03005361 struct edp_power_seq cur, vbt, spec,
5362 *final = &intel_dp->pps_delays;
5363
5364 lockdep_assert_held(&dev_priv->pps_mutex);
5365
5366 /* already initialized? */
5367 if (final->t11_t12 != 0)
5368 return;
5369
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005370 intel_pps_readout_hw_state(intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005371
Imre Deakde9c1b62016-06-16 20:01:46 +03005372 intel_pps_dump_state("cur", &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005373
Jani Nikula6aa23e62016-03-24 17:50:20 +02005374 vbt = dev_priv->vbt.edp.pps;
Manasi Navarec99a2592017-06-30 09:33:48 -07005375 /* On Toshiba Satellite P50-C-18C system the VBT T12 delay
5376 * of 500ms appears to be too short. Ocassionally the panel
5377 * just fails to power back on. Increasing the delay to 800ms
5378 * seems sufficient to avoid this problem.
5379 */
5380 if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
Manasi Navare7313f5a2017-10-03 16:37:25 -07005381 vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
Manasi Navarec99a2592017-06-30 09:33:48 -07005382 DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
5383 vbt.t11_t12);
5384 }
Manasi Navare770a17a2017-06-26 12:21:44 -07005385 /* T11_T12 delay is special and actually in units of 100ms, but zero
5386 * based in the hw (so we need to add 100 ms). But the sw vbt
5387 * table multiplies it with 1000 to make it in units of 100usec,
5388 * too. */
5389 vbt.t11_t12 += 100 * 10;
Daniel Vetter67a54562012-10-20 20:57:45 +02005390
5391 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5392 * our hw here, which are all in 100usec. */
5393 spec.t1_t3 = 210 * 10;
5394 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5395 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5396 spec.t10 = 500 * 10;
5397 /* This one is special and actually in units of 100ms, but zero
5398 * based in the hw (so we need to add 100 ms). But the sw vbt
5399 * table multiplies it with 1000 to make it in units of 100usec,
5400 * too. */
5401 spec.t11_t12 = (510 + 100) * 10;
5402
Imre Deakde9c1b62016-06-16 20:01:46 +03005403 intel_pps_dump_state("vbt", &vbt);
Daniel Vetter67a54562012-10-20 20:57:45 +02005404
5405 /* Use the max of the register settings and vbt. If both are
5406 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005407#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005408 spec.field : \
5409 max(cur.field, vbt.field))
5410 assign_final(t1_t3);
5411 assign_final(t8);
5412 assign_final(t9);
5413 assign_final(t10);
5414 assign_final(t11_t12);
5415#undef assign_final
5416
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005417#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005418 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5419 intel_dp->backlight_on_delay = get_delay(t8);
5420 intel_dp->backlight_off_delay = get_delay(t9);
5421 intel_dp->panel_power_down_delay = get_delay(t10);
5422 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5423#undef get_delay
5424
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005425 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5426 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5427 intel_dp->panel_power_cycle_delay);
5428
5429 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5430 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Imre Deakde9c1b62016-06-16 20:01:46 +03005431
5432 /*
5433 * We override the HW backlight delays to 1 because we do manual waits
5434 * on them. For T8, even BSpec recommends doing it. For T9, if we
5435 * don't do this, we'll end up waiting for the backlight off delay
5436 * twice: once when we do the manual sleep, and once when we disable
5437 * the panel and wait for the PP_STATUS bit to become zero.
5438 */
5439 final->t8 = 1;
5440 final->t9 = 1;
Imre Deak56432052017-11-29 19:51:37 +02005441
5442 /*
5443 * HW has only a 100msec granularity for t11_t12 so round it up
5444 * accordingly.
5445 */
5446 final->t11_t12 = roundup(final->t11_t12, 100 * 10);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005447}
5448
5449static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005450intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005451 bool force_disable_vdd)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005452{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005453 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jesse Barnes453c5422013-03-28 09:55:41 -07005454 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02005455 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03005456 struct pps_registers regs;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005457 enum port port = dp_to_dig_port(intel_dp)->base.port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005458 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005459
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005460 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005461
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005462 intel_pps_get_registers(intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07005463
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005464 /*
5465 * On some VLV machines the BIOS can leave the VDD
5466 * enabled even on power seqeuencers which aren't
5467 * hooked up to any port. This would mess up the
5468 * power domain tracking the first time we pick
5469 * one of these power sequencers for use since
5470 * edp_panel_vdd_on() would notice that the VDD was
5471 * already on and therefore wouldn't grab the power
5472 * domain reference. Disable VDD first to avoid this.
5473 * This also avoids spuriously turning the VDD on as
5474 * soon as the new power seqeuencer gets initialized.
5475 */
5476 if (force_disable_vdd) {
5477 u32 pp = ironlake_get_pp_control(intel_dp);
5478
5479 WARN(pp & PANEL_POWER_ON, "Panel power already on\n");
5480
5481 if (pp & EDP_FORCE_VDD)
5482 DRM_DEBUG_KMS("VDD already on, disabling first\n");
5483
5484 pp &= ~EDP_FORCE_VDD;
5485
5486 I915_WRITE(regs.pp_ctrl, pp);
5487 }
5488
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005489 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Imre Deakde9c1b62016-06-16 20:01:46 +03005490 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
5491 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005492 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005493 /* Compute the divisor for the pp clock, simply match the Bspec
5494 * formula. */
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005495 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5496 HAS_PCH_ICP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005497 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305498 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
Manasi Navare12c8ca92017-06-26 12:21:45 -07005499 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305500 << BXT_POWER_CYCLE_DELAY_SHIFT);
5501 } else {
5502 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5503 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5504 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5505 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005506
5507 /* Haswell doesn't have any port selection bits for the panel
5508 * power sequencer any more. */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005509 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005510 port_sel = PANEL_PORT_SELECT_VLV(port);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005511 } else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005512 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005513 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005514 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005515 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005516 }
5517
Jesse Barnes453c5422013-03-28 09:55:41 -07005518 pp_on |= port_sel;
5519
Imre Deak8e8232d2016-06-16 16:37:21 +03005520 I915_WRITE(regs.pp_on, pp_on);
5521 I915_WRITE(regs.pp_off, pp_off);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005522 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5523 HAS_PCH_ICP(dev_priv))
Imre Deak8e8232d2016-06-16 16:37:21 +03005524 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305525 else
Imre Deak8e8232d2016-06-16 16:37:21 +03005526 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005527
Daniel Vetter67a54562012-10-20 20:57:45 +02005528 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03005529 I915_READ(regs.pp_on),
5530 I915_READ(regs.pp_off),
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005531 (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5532 HAS_PCH_ICP(dev_priv)) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03005533 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
5534 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005535}
5536
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005537static void intel_dp_pps_init(struct intel_dp *intel_dp)
Imre Deak335f7522016-08-10 14:07:32 +03005538{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005539 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005540
5541 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak335f7522016-08-10 14:07:32 +03005542 vlv_initial_power_sequencer_setup(intel_dp);
5543 } else {
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005544 intel_dp_init_panel_power_sequencer(intel_dp);
5545 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Imre Deak335f7522016-08-10 14:07:32 +03005546 }
5547}
5548
Vandana Kannanb33a2812015-02-13 15:33:03 +05305549/**
5550 * intel_dp_set_drrs_state - program registers for RR switch to take effect
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005551 * @dev_priv: i915 device
Maarten Lankhorste8964022016-08-25 11:07:02 +02005552 * @crtc_state: a pointer to the active intel_crtc_state
Vandana Kannanb33a2812015-02-13 15:33:03 +05305553 * @refresh_rate: RR to be programmed
5554 *
5555 * This function gets called when refresh rate (RR) has to be changed from
5556 * one frequency to another. Switches can be between high and low RR
5557 * supported by the panel or to any other RR based on media playback (in
5558 * this case, RR value needs to be passed from user space).
5559 *
5560 * The caller of this function needs to take a lock on dev_priv->drrs.
5561 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005562static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005563 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005564 int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305565{
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305566 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305567 struct intel_digital_port *dig_port = NULL;
5568 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Vandana Kannan96178ee2015-01-10 02:25:56 +05305570 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305571
5572 if (refresh_rate <= 0) {
5573 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5574 return;
5575 }
5576
Vandana Kannan96178ee2015-01-10 02:25:56 +05305577 if (intel_dp == NULL) {
5578 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305579 return;
5580 }
5581
Vandana Kannan96178ee2015-01-10 02:25:56 +05305582 dig_port = dp_to_dig_port(intel_dp);
5583 encoder = &dig_port->base;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305584
5585 if (!intel_crtc) {
5586 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5587 return;
5588 }
5589
Vandana Kannan96178ee2015-01-10 02:25:56 +05305590 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305591 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5592 return;
5593 }
5594
Vandana Kannan96178ee2015-01-10 02:25:56 +05305595 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5596 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305597 index = DRRS_LOW_RR;
5598
Vandana Kannan96178ee2015-01-10 02:25:56 +05305599 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305600 DRM_DEBUG_KMS(
5601 "DRRS requested for previously set RR...ignoring\n");
5602 return;
5603 }
5604
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005605 if (!crtc_state->base.active) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305606 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5607 return;
5608 }
5609
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005610 if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305611 switch (index) {
5612 case DRRS_HIGH_RR:
5613 intel_dp_set_m_n(intel_crtc, M1_N1);
5614 break;
5615 case DRRS_LOW_RR:
5616 intel_dp_set_m_n(intel_crtc, M2_N2);
5617 break;
5618 case DRRS_MAX_RR:
5619 default:
5620 DRM_ERROR("Unsupported refreshrate type\n");
5621 }
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005622 } else if (INTEL_GEN(dev_priv) > 6) {
5623 i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005624 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305625
Ville Syrjälä649636e2015-09-22 19:50:01 +03005626 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305627 if (index > DRRS_HIGH_RR) {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005628 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305629 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5630 else
5631 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305632 } else {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005633 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305634 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5635 else
5636 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305637 }
5638 I915_WRITE(reg, val);
5639 }
5640
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305641 dev_priv->drrs.refresh_rate_type = index;
5642
5643 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5644}
5645
Vandana Kannanb33a2812015-02-13 15:33:03 +05305646/**
5647 * intel_edp_drrs_enable - init drrs struct if supported
5648 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005649 * @crtc_state: A pointer to the active crtc state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305650 *
5651 * Initializes frontbuffer_bits and drrs.dp
5652 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005653void intel_edp_drrs_enable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005654 const struct intel_crtc_state *crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305655{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005656 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanc3955782015-01-22 15:17:40 +05305657
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005658 if (!crtc_state->has_drrs) {
Vandana Kannanc3955782015-01-22 15:17:40 +05305659 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5660 return;
5661 }
5662
Radhakrishna Sripadada83ef82017-09-14 11:16:41 -07005663 if (dev_priv->psr.enabled) {
5664 DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
5665 return;
5666 }
5667
Vandana Kannanc3955782015-01-22 15:17:40 +05305668 mutex_lock(&dev_priv->drrs.mutex);
5669 if (WARN_ON(dev_priv->drrs.dp)) {
5670 DRM_ERROR("DRRS already enabled\n");
5671 goto unlock;
5672 }
5673
5674 dev_priv->drrs.busy_frontbuffer_bits = 0;
5675
5676 dev_priv->drrs.dp = intel_dp;
5677
5678unlock:
5679 mutex_unlock(&dev_priv->drrs.mutex);
5680}
5681
Vandana Kannanb33a2812015-02-13 15:33:03 +05305682/**
5683 * intel_edp_drrs_disable - Disable DRRS
5684 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005685 * @old_crtc_state: Pointer to old crtc_state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305686 *
5687 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005688void intel_edp_drrs_disable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005689 const struct intel_crtc_state *old_crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305690{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005691 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanc3955782015-01-22 15:17:40 +05305692
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005693 if (!old_crtc_state->has_drrs)
Vandana Kannanc3955782015-01-22 15:17:40 +05305694 return;
5695
5696 mutex_lock(&dev_priv->drrs.mutex);
5697 if (!dev_priv->drrs.dp) {
5698 mutex_unlock(&dev_priv->drrs.mutex);
5699 return;
5700 }
5701
5702 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005703 intel_dp_set_drrs_state(dev_priv, old_crtc_state,
5704 intel_dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannanc3955782015-01-22 15:17:40 +05305705
5706 dev_priv->drrs.dp = NULL;
5707 mutex_unlock(&dev_priv->drrs.mutex);
5708
5709 cancel_delayed_work_sync(&dev_priv->drrs.work);
5710}
5711
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305712static void intel_edp_drrs_downclock_work(struct work_struct *work)
5713{
5714 struct drm_i915_private *dev_priv =
5715 container_of(work, typeof(*dev_priv), drrs.work.work);
5716 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305717
Vandana Kannan96178ee2015-01-10 02:25:56 +05305718 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305719
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305720 intel_dp = dev_priv->drrs.dp;
5721
5722 if (!intel_dp)
5723 goto unlock;
5724
5725 /*
5726 * The delayed work can race with an invalidate hence we need to
5727 * recheck.
5728 */
5729
5730 if (dev_priv->drrs.busy_frontbuffer_bits)
5731 goto unlock;
5732
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005733 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
5734 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
5735
5736 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5737 intel_dp->attached_connector->panel.downclock_mode->vrefresh);
5738 }
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305739
5740unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305741 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305742}
5743
Vandana Kannanb33a2812015-02-13 15:33:03 +05305744/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305745 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005746 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305747 * @frontbuffer_bits: frontbuffer plane tracking bits
5748 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305749 * This function gets called everytime rendering on the given planes start.
5750 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305751 *
5752 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5753 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005754void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
5755 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305756{
Vandana Kannana93fad02015-01-10 02:25:59 +05305757 struct drm_crtc *crtc;
5758 enum pipe pipe;
5759
Daniel Vetter9da7d692015-04-09 16:44:15 +02005760 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305761 return;
5762
Daniel Vetter88f933a2015-04-09 16:44:16 +02005763 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305764
Vandana Kannana93fad02015-01-10 02:25:59 +05305765 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005766 if (!dev_priv->drrs.dp) {
5767 mutex_unlock(&dev_priv->drrs.mutex);
5768 return;
5769 }
5770
Vandana Kannana93fad02015-01-10 02:25:59 +05305771 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5772 pipe = to_intel_crtc(crtc)->pipe;
5773
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005774 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5775 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5776
Ramalingam C0ddfd202015-06-15 20:50:05 +05305777 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005778 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005779 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5780 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305781
Vandana Kannana93fad02015-01-10 02:25:59 +05305782 mutex_unlock(&dev_priv->drrs.mutex);
5783}
5784
Vandana Kannanb33a2812015-02-13 15:33:03 +05305785/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305786 * intel_edp_drrs_flush - Restart Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005787 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305788 * @frontbuffer_bits: frontbuffer plane tracking bits
5789 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305790 * This function gets called every time rendering on the given planes has
5791 * completed or flip on a crtc is completed. So DRRS should be upclocked
5792 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5793 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305794 *
5795 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5796 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005797void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
5798 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305799{
Vandana Kannana93fad02015-01-10 02:25:59 +05305800 struct drm_crtc *crtc;
5801 enum pipe pipe;
5802
Daniel Vetter9da7d692015-04-09 16:44:15 +02005803 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305804 return;
5805
Daniel Vetter88f933a2015-04-09 16:44:16 +02005806 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305807
Vandana Kannana93fad02015-01-10 02:25:59 +05305808 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005809 if (!dev_priv->drrs.dp) {
5810 mutex_unlock(&dev_priv->drrs.mutex);
5811 return;
5812 }
5813
Vandana Kannana93fad02015-01-10 02:25:59 +05305814 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5815 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005816
5817 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305818 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5819
Ramalingam C0ddfd202015-06-15 20:50:05 +05305820 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005821 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005822 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5823 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Ramalingam C0ddfd202015-06-15 20:50:05 +05305824
5825 /*
5826 * flush also means no more activity hence schedule downclock, if all
5827 * other fbs are quiescent too
5828 */
5829 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305830 schedule_delayed_work(&dev_priv->drrs.work,
5831 msecs_to_jiffies(1000));
5832 mutex_unlock(&dev_priv->drrs.mutex);
5833}
5834
Vandana Kannanb33a2812015-02-13 15:33:03 +05305835/**
5836 * DOC: Display Refresh Rate Switching (DRRS)
5837 *
5838 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5839 * which enables swtching between low and high refresh rates,
5840 * dynamically, based on the usage scenario. This feature is applicable
5841 * for internal panels.
5842 *
5843 * Indication that the panel supports DRRS is given by the panel EDID, which
5844 * would list multiple refresh rates for one resolution.
5845 *
5846 * DRRS is of 2 types - static and seamless.
5847 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5848 * (may appear as a blink on screen) and is used in dock-undock scenario.
5849 * Seamless DRRS involves changing RR without any visual effect to the user
5850 * and can be used during normal system usage. This is done by programming
5851 * certain registers.
5852 *
5853 * Support for static/seamless DRRS may be indicated in the VBT based on
5854 * inputs from the panel spec.
5855 *
5856 * DRRS saves power by switching to low RR based on usage scenarios.
5857 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02005858 * The implementation is based on frontbuffer tracking implementation. When
5859 * there is a disturbance on the screen triggered by user activity or a periodic
5860 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5861 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5862 * made.
5863 *
5864 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5865 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305866 *
5867 * DRRS can be further extended to support other internal panels and also
5868 * the scenario of video playback wherein RR is set based on the rate
5869 * requested by userspace.
5870 */
5871
5872/**
5873 * intel_dp_drrs_init - Init basic DRRS work and mutex.
Ville Syrjälä2f773472017-11-09 17:27:58 +02005874 * @connector: eDP connector
Vandana Kannanb33a2812015-02-13 15:33:03 +05305875 * @fixed_mode: preferred mode of panel
5876 *
5877 * This function is called only once at driver load to initialize basic
5878 * DRRS stuff.
5879 *
5880 * Returns:
5881 * Downclock mode if panel supports it, else return NULL.
5882 * DRRS support is determined by the presence of downclock mode (apart
5883 * from VBT setting).
5884 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305885static struct drm_display_mode *
Ville Syrjälä2f773472017-11-09 17:27:58 +02005886intel_dp_drrs_init(struct intel_connector *connector,
5887 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305888{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005889 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305890 struct drm_display_mode *downclock_mode = NULL;
5891
Daniel Vetter9da7d692015-04-09 16:44:15 +02005892 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5893 mutex_init(&dev_priv->drrs.mutex);
5894
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005895 if (INTEL_GEN(dev_priv) <= 6) {
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305896 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5897 return NULL;
5898 }
5899
5900 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005901 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305902 return NULL;
5903 }
5904
Ville Syrjälä2f773472017-11-09 17:27:58 +02005905 downclock_mode = intel_find_panel_downclock(dev_priv, fixed_mode,
5906 &connector->base);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305907
5908 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305909 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305910 return NULL;
5911 }
5912
Vandana Kannan96178ee2015-01-10 02:25:56 +05305913 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305914
Vandana Kannan96178ee2015-01-10 02:25:56 +05305915 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005916 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305917 return downclock_mode;
5918}
5919
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005920static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005921 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005922{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005923 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005924 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2f773472017-11-09 17:27:58 +02005925 struct drm_connector *connector = &intel_connector->base;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005926 struct drm_display_mode *fixed_mode = NULL;
Jim Bridedc911f52017-08-09 12:48:53 -07005927 struct drm_display_mode *alt_fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305928 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005929 bool has_dpcd;
5930 struct drm_display_mode *scan;
5931 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005932 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005933
Jani Nikula1853a9d2017-08-18 12:30:20 +03005934 if (!intel_dp_is_edp(intel_dp))
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005935 return true;
5936
Imre Deak97a824e12016-06-21 11:51:47 +03005937 /*
5938 * On IBX/CPT we may get here with LVDS already registered. Since the
5939 * driver uses the only internal power sequencer available for both
5940 * eDP and LVDS bail out early in this case to prevent interfering
5941 * with an already powered-on LVDS power sequencer.
5942 */
Ville Syrjälä2f773472017-11-09 17:27:58 +02005943 if (intel_get_lvds_encoder(&dev_priv->drm)) {
Imre Deak97a824e12016-06-21 11:51:47 +03005944 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5945 DRM_INFO("LVDS was detected, not registering eDP\n");
5946
5947 return false;
5948 }
5949
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005950 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005951
5952 intel_dp_init_panel_power_timestamps(intel_dp);
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005953 intel_dp_pps_init(intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005954 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005955
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005956 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005957
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005958 /* Cache DPCD and EDID for edp. */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005959 has_dpcd = intel_edp_init_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005960
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005961 if (!has_dpcd) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005962 /* if this fails, presume the device is a ghost */
5963 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03005964 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005965 }
5966
Daniel Vetter060c8772014-03-21 23:22:35 +01005967 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005968 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005969 if (edid) {
5970 if (drm_add_edid_modes(connector, edid)) {
5971 drm_mode_connector_update_edid_property(connector,
5972 edid);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005973 } else {
5974 kfree(edid);
5975 edid = ERR_PTR(-EINVAL);
5976 }
5977 } else {
5978 edid = ERR_PTR(-ENOENT);
5979 }
5980 intel_connector->edid = edid;
5981
Jim Bridedc911f52017-08-09 12:48:53 -07005982 /* prefer fixed mode from EDID if available, save an alt mode also */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005983 list_for_each_entry(scan, &connector->probed_modes, head) {
5984 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5985 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305986 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305987 intel_connector, fixed_mode);
Jim Bridedc911f52017-08-09 12:48:53 -07005988 } else if (!alt_fixed_mode) {
5989 alt_fixed_mode = drm_mode_duplicate(dev, scan);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005990 }
5991 }
5992
5993 /* fallback to VBT if available for eDP */
5994 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5995 fixed_mode = drm_mode_duplicate(dev,
5996 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03005997 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005998 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03005999 connector->display_info.width_mm = fixed_mode->width_mm;
6000 connector->display_info.height_mm = fixed_mode->height_mm;
6001 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006002 }
Daniel Vetter060c8772014-03-21 23:22:35 +01006003 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006004
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006005 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Clint Taylor01527b32014-07-07 13:01:46 -07006006 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
6007 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02006008
6009 /*
6010 * Figure out the current pipe for the initial backlight setup.
6011 * If the current pipe isn't valid, try the PPS pipe, and if that
6012 * fails just assume pipe A.
6013 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006014 pipe = vlv_active_pipe(intel_dp);
Ville Syrjälä6517d272014-11-07 11:16:02 +02006015
6016 if (pipe != PIPE_A && pipe != PIPE_B)
6017 pipe = intel_dp->pps_pipe;
6018
6019 if (pipe != PIPE_A && pipe != PIPE_B)
6020 pipe = PIPE_A;
6021
6022 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
6023 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07006024 }
6025
Jim Bridedc911f52017-08-09 12:48:53 -07006026 intel_panel_init(&intel_connector->panel, fixed_mode, alt_fixed_mode,
6027 downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03006028 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02006029 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006030
6031 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03006032
6033out_vdd_off:
6034 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
6035 /*
6036 * vdd might still be enabled do to the delayed vdd off.
6037 * Make sure vdd is actually turned off here.
6038 */
6039 pps_lock(intel_dp);
6040 edp_panel_vdd_off_sync(intel_dp);
6041 pps_unlock(intel_dp);
6042
6043 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006044}
6045
Manasi Navare93013972017-04-06 16:44:19 +03006046static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
6047{
6048 struct intel_connector *intel_connector;
6049 struct drm_connector *connector;
6050
6051 intel_connector = container_of(work, typeof(*intel_connector),
6052 modeset_retry_work);
6053 connector = &intel_connector->base;
6054 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
6055 connector->name);
6056
6057 /* Grab the locks before changing connector property*/
6058 mutex_lock(&connector->dev->mode_config.mutex);
6059 /* Set connector link status to BAD and send a Uevent to notify
6060 * userspace to do a modeset.
6061 */
6062 drm_mode_connector_set_link_status_property(connector,
6063 DRM_MODE_LINK_STATUS_BAD);
6064 mutex_unlock(&connector->dev->mode_config.mutex);
6065 /* Send Hotplug uevent so userspace can reprobe */
6066 drm_kms_helper_hotplug_event(connector->dev);
6067}
6068
Paulo Zanoni16c25532013-06-12 17:27:25 -03006069bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006070intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
6071 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006072{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006073 struct drm_connector *connector = &intel_connector->base;
6074 struct intel_dp *intel_dp = &intel_dig_port->dp;
6075 struct intel_encoder *intel_encoder = &intel_dig_port->base;
6076 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006077 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02006078 enum port port = intel_encoder->port;
Chris Wilson7a418e32016-06-24 14:00:14 +01006079 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006080
Manasi Navare93013972017-04-06 16:44:19 +03006081 /* Initialize the work for modeset in case of link train failure */
6082 INIT_WORK(&intel_connector->modeset_retry_work,
6083 intel_dp_modeset_retry_work_fn);
6084
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006085 if (WARN(intel_dig_port->max_lanes < 1,
6086 "Not enough lanes (%d) for DP on port %c\n",
6087 intel_dig_port->max_lanes, port_name(port)))
6088 return false;
6089
Jani Nikula55cfc582017-03-28 17:59:04 +03006090 intel_dp_set_source_rates(intel_dp);
6091
Manasi Navared7e8ef02017-02-07 16:54:11 -08006092 intel_dp->reset_link_params = true;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006093 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006094 intel_dp->active_pipe = INVALID_PIPE;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006095
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006096 /* intel_dp vfuncs */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006097 if (HAS_DDI(dev_priv))
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03006098 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
6099
Daniel Vetter07679352012-09-06 22:15:42 +02006100 /* Preserve the current hw state. */
6101 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03006102 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00006103
Jani Nikula7b91bf72017-08-18 12:30:19 +03006104 if (intel_dp_is_port_edp(dev_priv, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05306105 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02006106 else
6107 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04006108
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006109 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6110 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
6111
Imre Deakf7d24902013-05-08 13:14:05 +03006112 /*
6113 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
6114 * for DP the encoder type can be set by the caller to
6115 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
6116 */
6117 if (type == DRM_MODE_CONNECTOR_eDP)
6118 intel_encoder->type = INTEL_OUTPUT_EDP;
6119
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006120 /* eDP only on port B and/or C on vlv/chv */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006121 if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Jani Nikula1853a9d2017-08-18 12:30:20 +03006122 intel_dp_is_edp(intel_dp) &&
6123 port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006124 return false;
6125
Imre Deake7281ea2013-05-08 13:14:08 +03006126 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
6127 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
6128 port_name(port));
6129
Adam Jacksonb3295302010-07-16 14:46:28 -04006130 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006131 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
6132
Ville Syrjälä050213892017-11-29 20:08:47 +02006133 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
6134 connector->interlace_allowed = true;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006135 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08006136
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02006137 intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02006138
Mika Kaholab6339582016-09-09 14:10:52 +03006139 intel_dp_aux_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01006140
Daniel Vetter66a92782012-07-12 20:08:18 +02006141 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01006142 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08006143
Chris Wilsondf0e9242010-09-09 16:20:55 +01006144 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006145
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006146 if (HAS_DDI(dev_priv))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02006147 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
6148 else
6149 intel_connector->get_hw_state = intel_connector_get_hw_state;
6150
Dave Airlie0e32b392014-05-02 14:02:48 +10006151 /* init MST on ports that can support it */
Jani Nikula1853a9d2017-08-18 12:30:20 +03006152 if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
Rodrigo Vivi9787e832018-01-29 15:22:22 -08006153 (port == PORT_B || port == PORT_C ||
6154 port == PORT_D || port == PORT_F))
Jani Nikula0c9b3712015-05-18 17:10:01 +03006155 intel_dp_mst_encoder_init(intel_dig_port,
6156 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10006157
Ville Syrjälä36b5f422014-10-16 21:27:30 +03006158 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006159 intel_dp_aux_fini(intel_dp);
6160 intel_dp_mst_encoder_cleanup(intel_dig_port);
6161 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006162 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006163
Chris Wilsonf6849602010-09-19 09:29:33 +01006164 intel_dp_add_properties(intel_dp, connector);
6165
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006166 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
6167 * 0xd. Failure to do so will result in spurious interrupts being
6168 * generated on the port when a cable is not attached.
6169 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006170 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006171 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
6172 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
6173 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03006174
6175 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006176
6177fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006178 drm_connector_cleanup(connector);
6179
6180 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006181}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006182
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006183bool intel_dp_init(struct drm_i915_private *dev_priv,
Chris Wilson457c52d2016-06-01 08:27:50 +01006184 i915_reg_t output_reg,
6185 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006186{
6187 struct intel_digital_port *intel_dig_port;
6188 struct intel_encoder *intel_encoder;
6189 struct drm_encoder *encoder;
6190 struct intel_connector *intel_connector;
6191
Daniel Vetterb14c5672013-09-19 12:18:32 +02006192 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006193 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01006194 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006195
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006196 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306197 if (!intel_connector)
6198 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006199
6200 intel_encoder = &intel_dig_port->base;
6201 encoder = &intel_encoder->base;
6202
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006203 if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
6204 &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
6205 "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306206 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006207
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006208 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006209 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006210 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006211 intel_encoder->suspend = intel_dp_encoder_suspend;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006212 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006213 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006214 intel_encoder->pre_enable = chv_pre_enable_dp;
6215 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006216 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006217 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006218 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006219 } else if (IS_VALLEYVIEW(dev_priv)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006220 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006221 intel_encoder->pre_enable = vlv_pre_enable_dp;
6222 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006223 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006224 intel_encoder->post_disable = vlv_post_disable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006225 } else if (INTEL_GEN(dev_priv) >= 5) {
6226 intel_encoder->pre_enable = g4x_pre_enable_dp;
6227 intel_encoder->enable = g4x_enable_dp;
6228 intel_encoder->disable = ilk_disable_dp;
6229 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006230 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006231 intel_encoder->pre_enable = g4x_pre_enable_dp;
6232 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006233 intel_encoder->disable = g4x_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006234 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006235
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006236 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006237 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006238
Ville Syrjäläcca05022016-06-22 21:57:06 +03006239 intel_encoder->type = INTEL_OUTPUT_DP;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02006240 intel_encoder->power_domain = intel_port_to_power_domain(port);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006241 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä882ec382014-04-28 14:07:43 +03006242 if (port == PORT_D)
6243 intel_encoder->crtc_mask = 1 << 2;
6244 else
6245 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6246 } else {
6247 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6248 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006249 intel_encoder->cloneable = 0;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07006250 intel_encoder->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006251
Dave Airlie13cf5502014-06-18 11:29:35 +10006252 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006253 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006254
Ville Syrjälä385e4de2017-08-18 16:49:55 +03006255 if (port != PORT_A)
6256 intel_infoframe_init(intel_dig_port);
6257
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306258 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6259 goto err_init_connector;
6260
Chris Wilson457c52d2016-06-01 08:27:50 +01006261 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306262
6263err_init_connector:
6264 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306265err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306266 kfree(intel_connector);
6267err_connector_alloc:
6268 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01006269 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006270}
Dave Airlie0e32b392014-05-02 14:02:48 +10006271
6272void intel_dp_mst_suspend(struct drm_device *dev)
6273{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006274 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006275 int i;
6276
6277 /* disable MST */
6278 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006279 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006280
6281 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006282 continue;
6283
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006284 if (intel_dig_port->dp.is_mst)
6285 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
Dave Airlie0e32b392014-05-02 14:02:48 +10006286 }
6287}
6288
6289void intel_dp_mst_resume(struct drm_device *dev)
6290{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006291 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006292 int i;
6293
6294 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006295 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006296 int ret;
6297
6298 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006299 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +10006300
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006301 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6302 if (ret)
6303 intel_dp_check_mst_status(&intel_dig_port->dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10006304 }
6305}