Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 1 | /* |
Andrew F. Davis | bb5cdf8 | 2017-12-05 14:29:31 -0600 | [diff] [blame] | 2 | * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/ |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 3 | * Author: Rob Clark <rob@ti.com> |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify it |
| 6 | * under the terms of the GNU General Public License version 2 as published by |
| 7 | * the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along with |
| 15 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 16 | */ |
| 17 | |
Laurent Pinchart | 69a1226 | 2015-03-05 21:38:16 +0200 | [diff] [blame] | 18 | #include <drm/drm_atomic.h> |
| 19 | #include <drm/drm_atomic_helper.h> |
Laurent Pinchart | 2d278f5 | 2015-03-05 21:31:37 +0200 | [diff] [blame] | 20 | #include <drm/drm_crtc.h> |
| 21 | #include <drm/drm_crtc_helper.h> |
Andy Gross | b9ed9f0 | 2012-10-16 00:17:40 -0500 | [diff] [blame] | 22 | #include <drm/drm_mode.h> |
Daniel Vetter | 3cb9ae4 | 2014-10-29 10:03:57 +0100 | [diff] [blame] | 23 | #include <drm/drm_plane_helper.h> |
Peter Ujfalusi | a7631c4 | 2017-11-30 14:12:37 +0200 | [diff] [blame] | 24 | #include <linux/math64.h> |
Laurent Pinchart | 2d278f5 | 2015-03-05 21:31:37 +0200 | [diff] [blame] | 25 | |
| 26 | #include "omap_drv.h" |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 27 | |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 28 | #define to_omap_crtc_state(x) container_of(x, struct omap_crtc_state, base) |
| 29 | |
| 30 | struct omap_crtc_state { |
| 31 | /* Must be first. */ |
| 32 | struct drm_crtc_state base; |
| 33 | /* Shadow values for legacy userspace support. */ |
| 34 | unsigned int rotation; |
| 35 | unsigned int zpos; |
| 36 | }; |
| 37 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 38 | #define to_omap_crtc(x) container_of(x, struct omap_crtc, base) |
| 39 | |
| 40 | struct omap_crtc { |
| 41 | struct drm_crtc base; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 42 | |
Rob Clark | bb5c2d9 | 2012-01-16 12:51:16 -0600 | [diff] [blame] | 43 | const char *name; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 44 | enum omap_channel channel; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 45 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 46 | struct videomode vm; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 47 | |
Tomi Valkeinen | a36af73 | 2015-02-26 15:20:24 +0200 | [diff] [blame] | 48 | bool ignore_digit_sync_lost; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 49 | |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 50 | bool enabled; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 51 | bool pending; |
| 52 | wait_queue_head_t pending_wait; |
Laurent Pinchart | 577d398 | 2016-04-19 01:15:11 +0300 | [diff] [blame] | 53 | struct drm_pending_vblank_event *event; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 54 | }; |
| 55 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 56 | /* ----------------------------------------------------------------------------- |
| 57 | * Helper Functions |
| 58 | */ |
| 59 | |
Peter Ujfalusi | 4520ff2 | 2016-09-22 14:07:03 +0300 | [diff] [blame] | 60 | struct videomode *omap_crtc_timings(struct drm_crtc *crtc) |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 61 | { |
| 62 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 63 | return &omap_crtc->vm; |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 64 | } |
| 65 | |
| 66 | enum omap_channel omap_crtc_channel(struct drm_crtc *crtc) |
| 67 | { |
| 68 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 69 | return omap_crtc->channel; |
| 70 | } |
| 71 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 72 | static bool omap_crtc_is_pending(struct drm_crtc *crtc) |
| 73 | { |
| 74 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 75 | unsigned long flags; |
| 76 | bool pending; |
| 77 | |
| 78 | spin_lock_irqsave(&crtc->dev->event_lock, flags); |
| 79 | pending = omap_crtc->pending; |
| 80 | spin_unlock_irqrestore(&crtc->dev->event_lock, flags); |
| 81 | |
| 82 | return pending; |
| 83 | } |
| 84 | |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 85 | int omap_crtc_wait_pending(struct drm_crtc *crtc) |
| 86 | { |
| 87 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 88 | |
Tomi Valkeinen | 61f3c40 | 2015-11-19 17:31:25 +0200 | [diff] [blame] | 89 | /* |
| 90 | * Timeout is set to a "sufficiently" high value, which should cover |
| 91 | * a single frame refresh even on slower displays. |
| 92 | */ |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 93 | return wait_event_timeout(omap_crtc->pending_wait, |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 94 | !omap_crtc_is_pending(crtc), |
Tomi Valkeinen | 61f3c40 | 2015-11-19 17:31:25 +0200 | [diff] [blame] | 95 | msecs_to_jiffies(250)); |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 96 | } |
| 97 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 98 | /* ----------------------------------------------------------------------------- |
| 99 | * DSS Manager Functions |
| 100 | */ |
| 101 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 102 | /* |
| 103 | * Manager-ops, callbacks from output when they need to configure |
| 104 | * the upstream part of the video pipe. |
| 105 | * |
| 106 | * Most of these we can ignore until we add support for command-mode |
| 107 | * panels.. for video-mode the crtc-helpers already do an adequate |
| 108 | * job of sequencing the setup of the video pipe in the proper order |
| 109 | */ |
| 110 | |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 111 | /* ovl-mgr-id -> crtc */ |
| 112 | static struct omap_crtc *omap_crtcs[8]; |
Tomi Valkeinen | 3a92413 | 2015-10-21 16:34:08 +0300 | [diff] [blame] | 113 | static struct omap_dss_device *omap_crtc_output[8]; |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 114 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 115 | /* we can probably ignore these until we support command-mode panels: */ |
Laurent Pinchart | 64cb817 | 2018-02-13 14:00:39 +0200 | [diff] [blame] | 116 | static int omap_crtc_dss_connect(struct omap_drm_private *priv, |
| 117 | enum omap_channel channel, |
Tomi Valkeinen | 1f68d9c | 2013-04-19 15:09:34 +0300 | [diff] [blame] | 118 | struct omap_dss_device *dst) |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 119 | { |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 120 | const struct dispc_ops *dispc_ops = priv->dispc_ops; |
| 121 | struct dispc_device *dispc = priv->dispc; |
| 122 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 123 | if (omap_crtc_output[channel]) |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 124 | return -EINVAL; |
| 125 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 126 | if (!(dispc_ops->mgr_get_supported_outputs(dispc, channel) & dst->id)) |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 127 | return -EINVAL; |
| 128 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 129 | omap_crtc_output[channel] = dst; |
Tomi Valkeinen | 4923950 | 2015-11-05 09:34:31 +0200 | [diff] [blame] | 130 | dst->dispc_channel_connected = true; |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 131 | |
| 132 | return 0; |
| 133 | } |
| 134 | |
Laurent Pinchart | 64cb817 | 2018-02-13 14:00:39 +0200 | [diff] [blame] | 135 | static void omap_crtc_dss_disconnect(struct omap_drm_private *priv, |
| 136 | enum omap_channel channel, |
Tomi Valkeinen | 1f68d9c | 2013-04-19 15:09:34 +0300 | [diff] [blame] | 137 | struct omap_dss_device *dst) |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 138 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 139 | omap_crtc_output[channel] = NULL; |
Tomi Valkeinen | 4923950 | 2015-11-05 09:34:31 +0200 | [diff] [blame] | 140 | dst->dispc_channel_connected = false; |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 141 | } |
| 142 | |
Laurent Pinchart | 64cb817 | 2018-02-13 14:00:39 +0200 | [diff] [blame] | 143 | static void omap_crtc_dss_start_update(struct omap_drm_private *priv, |
| 144 | enum omap_channel channel) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 145 | { |
| 146 | } |
| 147 | |
Laurent Pinchart | 4029755e | 2015-05-28 02:34:05 +0300 | [diff] [blame] | 148 | /* Called only from the encoder enable/disable and suspend/resume handlers. */ |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 149 | static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable) |
| 150 | { |
| 151 | struct drm_device *dev = crtc->dev; |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 152 | struct omap_drm_private *priv = dev->dev_private; |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 153 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 154 | enum omap_channel channel = omap_crtc->channel; |
| 155 | struct omap_irq_wait *wait; |
| 156 | u32 framedone_irq, vsync_irq; |
| 157 | int ret; |
| 158 | |
Laurent Pinchart | 03af815 | 2016-04-18 03:09:48 +0300 | [diff] [blame] | 159 | if (WARN_ON(omap_crtc->enabled == enable)) |
| 160 | return; |
| 161 | |
Tomi Valkeinen | 3a92413 | 2015-10-21 16:34:08 +0300 | [diff] [blame] | 162 | if (omap_crtc_output[channel]->output_type == OMAP_DISPLAY_TYPE_HDMI) { |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 163 | priv->dispc_ops->mgr_enable(priv->dispc, channel, enable); |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 164 | omap_crtc->enabled = enable; |
Tomi Valkeinen | 4e4b53c | 2015-03-24 15:46:35 +0200 | [diff] [blame] | 165 | return; |
| 166 | } |
| 167 | |
Tomi Valkeinen | ef42228 | 2015-02-26 15:20:25 +0200 | [diff] [blame] | 168 | if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) { |
| 169 | /* |
| 170 | * Digit output produces some sync lost interrupts during the |
| 171 | * first frame when enabling, so we need to ignore those. |
| 172 | */ |
| 173 | omap_crtc->ignore_digit_sync_lost = true; |
| 174 | } |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 175 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 176 | framedone_irq = priv->dispc_ops->mgr_get_framedone_irq(priv->dispc, |
| 177 | channel); |
| 178 | vsync_irq = priv->dispc_ops->mgr_get_vsync_irq(priv->dispc, channel); |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 179 | |
| 180 | if (enable) { |
| 181 | wait = omap_irq_wait_init(dev, vsync_irq, 1); |
| 182 | } else { |
| 183 | /* |
| 184 | * When we disable the digit output, we need to wait for |
| 185 | * FRAMEDONE to know that DISPC has finished with the output. |
| 186 | * |
| 187 | * OMAP2/3 does not have FRAMEDONE irq for digit output, and in |
| 188 | * that case we need to use vsync interrupt, and wait for both |
| 189 | * even and odd frames. |
| 190 | */ |
| 191 | |
| 192 | if (framedone_irq) |
| 193 | wait = omap_irq_wait_init(dev, framedone_irq, 1); |
| 194 | else |
| 195 | wait = omap_irq_wait_init(dev, vsync_irq, 2); |
| 196 | } |
| 197 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 198 | priv->dispc_ops->mgr_enable(priv->dispc, channel, enable); |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 199 | omap_crtc->enabled = enable; |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 200 | |
| 201 | ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100)); |
| 202 | if (ret) { |
| 203 | dev_err(dev->dev, "%s: timeout waiting for %s\n", |
| 204 | omap_crtc->name, enable ? "enable" : "disable"); |
| 205 | } |
| 206 | |
Tomi Valkeinen | ef42228 | 2015-02-26 15:20:25 +0200 | [diff] [blame] | 207 | if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) { |
| 208 | omap_crtc->ignore_digit_sync_lost = false; |
| 209 | /* make sure the irq handler sees the value above */ |
| 210 | mb(); |
| 211 | } |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 212 | } |
| 213 | |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 214 | |
Laurent Pinchart | 64cb817 | 2018-02-13 14:00:39 +0200 | [diff] [blame] | 215 | static int omap_crtc_dss_enable(struct omap_drm_private *priv, |
| 216 | enum omap_channel channel) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 217 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 218 | struct omap_crtc *omap_crtc = omap_crtcs[channel]; |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 219 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 220 | priv->dispc_ops->mgr_set_timings(priv->dispc, omap_crtc->channel, |
| 221 | &omap_crtc->vm); |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 222 | omap_crtc_set_enabled(&omap_crtc->base, true); |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 223 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 224 | return 0; |
| 225 | } |
| 226 | |
Laurent Pinchart | 64cb817 | 2018-02-13 14:00:39 +0200 | [diff] [blame] | 227 | static void omap_crtc_dss_disable(struct omap_drm_private *priv, |
| 228 | enum omap_channel channel) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 229 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 230 | struct omap_crtc *omap_crtc = omap_crtcs[channel]; |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 231 | |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 232 | omap_crtc_set_enabled(&omap_crtc->base, false); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 233 | } |
| 234 | |
Laurent Pinchart | 64cb817 | 2018-02-13 14:00:39 +0200 | [diff] [blame] | 235 | static void omap_crtc_dss_set_timings(struct omap_drm_private *priv, |
| 236 | enum omap_channel channel, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 237 | const struct videomode *vm) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 238 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 239 | struct omap_crtc *omap_crtc = omap_crtcs[channel]; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 240 | DBG("%s", omap_crtc->name); |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 241 | omap_crtc->vm = *vm; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 242 | } |
| 243 | |
Laurent Pinchart | 64cb817 | 2018-02-13 14:00:39 +0200 | [diff] [blame] | 244 | static void omap_crtc_dss_set_lcd_config(struct omap_drm_private *priv, |
| 245 | enum omap_channel channel, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 246 | const struct dss_lcd_mgr_config *config) |
| 247 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 248 | struct omap_crtc *omap_crtc = omap_crtcs[channel]; |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 249 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 250 | DBG("%s", omap_crtc->name); |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 251 | priv->dispc_ops->mgr_set_lcd_config(priv->dispc, omap_crtc->channel, |
| 252 | config); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 253 | } |
| 254 | |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 255 | static int omap_crtc_dss_register_framedone( |
Laurent Pinchart | 64cb817 | 2018-02-13 14:00:39 +0200 | [diff] [blame] | 256 | struct omap_drm_private *priv, enum omap_channel channel, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 257 | void (*handler)(void *), void *data) |
| 258 | { |
| 259 | return 0; |
| 260 | } |
| 261 | |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 262 | static void omap_crtc_dss_unregister_framedone( |
Laurent Pinchart | 64cb817 | 2018-02-13 14:00:39 +0200 | [diff] [blame] | 263 | struct omap_drm_private *priv, enum omap_channel channel, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 264 | void (*handler)(void *), void *data) |
| 265 | { |
| 266 | } |
| 267 | |
| 268 | static const struct dss_mgr_ops mgr_ops = { |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 269 | .connect = omap_crtc_dss_connect, |
| 270 | .disconnect = omap_crtc_dss_disconnect, |
| 271 | .start_update = omap_crtc_dss_start_update, |
| 272 | .enable = omap_crtc_dss_enable, |
| 273 | .disable = omap_crtc_dss_disable, |
| 274 | .set_timings = omap_crtc_dss_set_timings, |
| 275 | .set_lcd_config = omap_crtc_dss_set_lcd_config, |
| 276 | .register_framedone_handler = omap_crtc_dss_register_framedone, |
| 277 | .unregister_framedone_handler = omap_crtc_dss_unregister_framedone, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 278 | }; |
| 279 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 280 | /* ----------------------------------------------------------------------------- |
Laurent Pinchart | 1d5e5ea | 2015-01-18 16:57:36 +0200 | [diff] [blame] | 281 | * Setup, Flush and Page Flip |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 282 | */ |
| 283 | |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 284 | void omap_crtc_error_irq(struct drm_crtc *crtc, u32 irqstatus) |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 285 | { |
Laurent Pinchart | e0519af | 2015-05-28 00:21:29 +0300 | [diff] [blame] | 286 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Tomi Valkeinen | a36af73 | 2015-02-26 15:20:24 +0200 | [diff] [blame] | 287 | |
| 288 | if (omap_crtc->ignore_digit_sync_lost) { |
| 289 | irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT; |
| 290 | if (!irqstatus) |
| 291 | return; |
| 292 | } |
| 293 | |
Tomi Valkeinen | 3b143fc | 2014-11-19 12:50:13 +0200 | [diff] [blame] | 294 | DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus); |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 295 | } |
| 296 | |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 297 | void omap_crtc_vblank_irq(struct drm_crtc *crtc) |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 298 | { |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 299 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 300 | struct drm_device *dev = omap_crtc->base.dev; |
| 301 | struct omap_drm_private *priv = dev->dev_private; |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 302 | bool pending; |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 303 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 304 | spin_lock(&crtc->dev->event_lock); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 305 | /* |
| 306 | * If the dispc is busy we're racing the flush operation. Try again on |
| 307 | * the next vblank interrupt. |
| 308 | */ |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 309 | if (priv->dispc_ops->mgr_go_busy(priv->dispc, omap_crtc->channel)) { |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 310 | spin_unlock(&crtc->dev->event_lock); |
| 311 | return; |
| 312 | } |
| 313 | |
| 314 | /* Send the vblank event if one has been requested. */ |
| 315 | if (omap_crtc->event) { |
| 316 | drm_crtc_send_vblank_event(crtc, omap_crtc->event); |
| 317 | omap_crtc->event = NULL; |
| 318 | } |
| 319 | |
| 320 | pending = omap_crtc->pending; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 321 | omap_crtc->pending = false; |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 322 | spin_unlock(&crtc->dev->event_lock); |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 323 | |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 324 | if (pending) |
| 325 | drm_crtc_vblank_put(crtc); |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 326 | |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 327 | /* Wake up omap_atomic_complete. */ |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 328 | wake_up(&omap_crtc->pending_wait); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 329 | |
| 330 | DBG("%s: apply done", omap_crtc->name); |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 331 | } |
| 332 | |
Tomi Valkeinen | 7e3d927 | 2015-08-10 12:08:50 +0300 | [diff] [blame] | 333 | static void omap_crtc_write_crtc_properties(struct drm_crtc *crtc) |
| 334 | { |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 335 | struct omap_drm_private *priv = crtc->dev->dev_private; |
Tomi Valkeinen | 7e3d927 | 2015-08-10 12:08:50 +0300 | [diff] [blame] | 336 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 337 | struct omap_overlay_manager_info info; |
| 338 | |
| 339 | memset(&info, 0, sizeof(info)); |
| 340 | |
| 341 | info.default_color = 0x000000; |
| 342 | info.trans_enabled = false; |
| 343 | info.partial_alpha_enabled = false; |
| 344 | info.cpr_enable = false; |
| 345 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 346 | priv->dispc_ops->mgr_setup(priv->dispc, omap_crtc->channel, &info); |
Tomi Valkeinen | 7e3d927 | 2015-08-10 12:08:50 +0300 | [diff] [blame] | 347 | } |
| 348 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 349 | /* ----------------------------------------------------------------------------- |
| 350 | * CRTC Functions |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 351 | */ |
| 352 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 353 | static void omap_crtc_destroy(struct drm_crtc *crtc) |
| 354 | { |
| 355 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 356 | |
| 357 | DBG("%s", omap_crtc->name); |
| 358 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 359 | drm_crtc_cleanup(crtc); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 360 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 361 | kfree(omap_crtc); |
| 362 | } |
| 363 | |
Laurent Pinchart | ce9a8f1 | 2017-05-09 01:27:09 +0300 | [diff] [blame] | 364 | static void omap_crtc_arm_event(struct drm_crtc *crtc) |
| 365 | { |
| 366 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 367 | |
| 368 | WARN_ON(omap_crtc->pending); |
| 369 | omap_crtc->pending = true; |
| 370 | |
| 371 | if (crtc->state->event) { |
| 372 | omap_crtc->event = crtc->state->event; |
| 373 | crtc->state->event = NULL; |
| 374 | } |
| 375 | } |
| 376 | |
Laurent Pinchart | 0b20a0f | 2017-06-30 12:36:44 +0300 | [diff] [blame] | 377 | static void omap_crtc_atomic_enable(struct drm_crtc *crtc, |
| 378 | struct drm_crtc_state *old_state) |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 379 | { |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 380 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 381 | int ret; |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 382 | |
| 383 | DBG("%s", omap_crtc->name); |
| 384 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 385 | spin_lock_irq(&crtc->dev->event_lock); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 386 | drm_crtc_vblank_on(crtc); |
| 387 | ret = drm_crtc_vblank_get(crtc); |
| 388 | WARN_ON(ret != 0); |
| 389 | |
Laurent Pinchart | ce9a8f1 | 2017-05-09 01:27:09 +0300 | [diff] [blame] | 390 | omap_crtc_arm_event(crtc); |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 391 | spin_unlock_irq(&crtc->dev->event_lock); |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 392 | } |
| 393 | |
Laurent Pinchart | 6458171 | 2017-06-30 12:36:45 +0300 | [diff] [blame] | 394 | static void omap_crtc_atomic_disable(struct drm_crtc *crtc, |
| 395 | struct drm_crtc_state *old_state) |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 396 | { |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 397 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 398 | |
| 399 | DBG("%s", omap_crtc->name); |
| 400 | |
Laurent Pinchart | ce9a8f1 | 2017-05-09 01:27:09 +0300 | [diff] [blame] | 401 | spin_lock_irq(&crtc->dev->event_lock); |
| 402 | if (crtc->state->event) { |
| 403 | drm_crtc_send_vblank_event(crtc, crtc->state->event); |
| 404 | crtc->state->event = NULL; |
| 405 | } |
| 406 | spin_unlock_irq(&crtc->dev->event_lock); |
| 407 | |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 408 | drm_crtc_vblank_off(crtc); |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 409 | } |
| 410 | |
Peter Ujfalusi | a7631c4 | 2017-11-30 14:12:37 +0200 | [diff] [blame] | 411 | static enum drm_mode_status omap_crtc_mode_valid(struct drm_crtc *crtc, |
| 412 | const struct drm_display_mode *mode) |
| 413 | { |
| 414 | struct omap_drm_private *priv = crtc->dev->dev_private; |
| 415 | |
| 416 | /* Check for bandwidth limit */ |
| 417 | if (priv->max_bandwidth) { |
| 418 | /* |
| 419 | * Estimation for the bandwidth need of a given mode with one |
| 420 | * full screen plane: |
| 421 | * bandwidth = resolution * 32bpp * (pclk / (vtotal * htotal)) |
| 422 | * ^^ Refresh rate ^^ |
| 423 | * |
| 424 | * The interlaced mode is taken into account by using the |
| 425 | * pixelclock in the calculation. |
| 426 | * |
| 427 | * The equation is rearranged for 64bit arithmetic. |
| 428 | */ |
| 429 | uint64_t bandwidth = mode->clock * 1000; |
| 430 | unsigned int bpp = 4; |
| 431 | |
| 432 | bandwidth = bandwidth * mode->hdisplay * mode->vdisplay * bpp; |
| 433 | bandwidth = div_u64(bandwidth, mode->htotal * mode->vtotal); |
| 434 | |
| 435 | /* |
| 436 | * Reject modes which would need more bandwidth if used with one |
| 437 | * full resolution plane (most common use case). |
| 438 | */ |
| 439 | if (priv->max_bandwidth < bandwidth) |
| 440 | return MODE_BAD; |
| 441 | } |
| 442 | |
| 443 | return MODE_OK; |
| 444 | } |
| 445 | |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 446 | static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 447 | { |
| 448 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 449 | struct drm_display_mode *mode = &crtc->state->adjusted_mode; |
Tomi Valkeinen | 50fa9f0 | 2016-11-23 13:24:00 +0200 | [diff] [blame] | 450 | struct omap_drm_private *priv = crtc->dev->dev_private; |
| 451 | const u32 flags_mask = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_DE_LOW | |
| 452 | DISPLAY_FLAGS_PIXDATA_POSEDGE | DISPLAY_FLAGS_PIXDATA_NEGEDGE | |
| 453 | DISPLAY_FLAGS_SYNC_POSEDGE | DISPLAY_FLAGS_SYNC_NEGEDGE; |
| 454 | unsigned int i; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 455 | |
| 456 | DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x", |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 457 | omap_crtc->name, mode->base.id, mode->name, |
| 458 | mode->vrefresh, mode->clock, |
| 459 | mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal, |
| 460 | mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal, |
| 461 | mode->type, mode->flags); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 462 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 463 | drm_display_mode_to_videomode(mode, &omap_crtc->vm); |
Tomi Valkeinen | 50fa9f0 | 2016-11-23 13:24:00 +0200 | [diff] [blame] | 464 | |
| 465 | /* |
| 466 | * HACK: This fixes the vm flags. |
| 467 | * struct drm_display_mode does not contain the VSYNC/HSYNC/DE flags |
| 468 | * and they get lost when converting back and forth between |
| 469 | * struct drm_display_mode and struct videomode. The hack below |
| 470 | * goes and fetches the missing flags from the panel drivers. |
| 471 | * |
| 472 | * Correct solution would be to use DRM's bus-flags, but that's not |
| 473 | * easily possible before the omapdrm's panel/encoder driver model |
| 474 | * has been changed to the DRM model. |
| 475 | */ |
| 476 | |
| 477 | for (i = 0; i < priv->num_encoders; ++i) { |
| 478 | struct drm_encoder *encoder = priv->encoders[i]; |
| 479 | |
| 480 | if (encoder->crtc == crtc) { |
| 481 | struct omap_dss_device *dssdev; |
| 482 | |
| 483 | dssdev = omap_encoder_get_dssdev(encoder); |
| 484 | |
| 485 | if (dssdev) { |
| 486 | struct videomode vm = {0}; |
| 487 | |
| 488 | dssdev->driver->get_timings(dssdev, &vm); |
| 489 | |
| 490 | omap_crtc->vm.flags |= vm.flags & flags_mask; |
| 491 | } |
| 492 | |
| 493 | break; |
| 494 | } |
| 495 | } |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 496 | } |
| 497 | |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 498 | static int omap_crtc_atomic_check(struct drm_crtc *crtc, |
| 499 | struct drm_crtc_state *state) |
| 500 | { |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 501 | struct drm_plane_state *pri_state; |
| 502 | |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 503 | if (state->color_mgmt_changed && state->gamma_lut) { |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 504 | unsigned int length = state->gamma_lut->length / |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 505 | sizeof(struct drm_color_lut); |
| 506 | |
| 507 | if (length < 2) |
| 508 | return -EINVAL; |
| 509 | } |
| 510 | |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 511 | pri_state = drm_atomic_get_new_plane_state(state->state, crtc->primary); |
| 512 | if (pri_state) { |
| 513 | struct omap_crtc_state *omap_crtc_state = |
| 514 | to_omap_crtc_state(state); |
| 515 | |
| 516 | /* Mirror new values for zpos and rotation in omap_crtc_state */ |
| 517 | omap_crtc_state->zpos = pri_state->zpos; |
| 518 | omap_crtc_state->rotation = pri_state->rotation; |
| 519 | } |
| 520 | |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 521 | return 0; |
| 522 | } |
| 523 | |
Daniel Vetter | c201d00 | 2015-08-06 14:09:35 +0200 | [diff] [blame] | 524 | static void omap_crtc_atomic_begin(struct drm_crtc *crtc, |
Laurent Pinchart | 577d398 | 2016-04-19 01:15:11 +0300 | [diff] [blame] | 525 | struct drm_crtc_state *old_crtc_state) |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 526 | { |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 527 | } |
| 528 | |
Daniel Vetter | c201d00 | 2015-08-06 14:09:35 +0200 | [diff] [blame] | 529 | static void omap_crtc_atomic_flush(struct drm_crtc *crtc, |
Laurent Pinchart | 577d398 | 2016-04-19 01:15:11 +0300 | [diff] [blame] | 530 | struct drm_crtc_state *old_crtc_state) |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 531 | { |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 532 | struct omap_drm_private *priv = crtc->dev->dev_private; |
Tomi Valkeinen | 6646dfd | 2015-06-08 13:08:25 +0300 | [diff] [blame] | 533 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 534 | int ret; |
Tomi Valkeinen | 6646dfd | 2015-06-08 13:08:25 +0300 | [diff] [blame] | 535 | |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 536 | if (crtc->state->color_mgmt_changed) { |
| 537 | struct drm_color_lut *lut = NULL; |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 538 | unsigned int length = 0; |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 539 | |
| 540 | if (crtc->state->gamma_lut) { |
| 541 | lut = (struct drm_color_lut *) |
| 542 | crtc->state->gamma_lut->data; |
| 543 | length = crtc->state->gamma_lut->length / |
| 544 | sizeof(*lut); |
| 545 | } |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 546 | priv->dispc_ops->mgr_set_gamma(priv->dispc, omap_crtc->channel, |
| 547 | lut, length); |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 548 | } |
| 549 | |
Tomi Valkeinen | 7e3d927 | 2015-08-10 12:08:50 +0300 | [diff] [blame] | 550 | omap_crtc_write_crtc_properties(crtc); |
| 551 | |
Jyri Sarha | e025d38 | 2017-01-27 12:04:54 +0200 | [diff] [blame] | 552 | /* Only flush the CRTC if it is currently enabled. */ |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 553 | if (!omap_crtc->enabled) |
| 554 | return; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 555 | |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 556 | DBG("%s: GO", omap_crtc->name); |
Tomi Valkeinen | 6646dfd | 2015-06-08 13:08:25 +0300 | [diff] [blame] | 557 | |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 558 | ret = drm_crtc_vblank_get(crtc); |
| 559 | WARN_ON(ret != 0); |
| 560 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 561 | spin_lock_irq(&crtc->dev->event_lock); |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 562 | priv->dispc_ops->mgr_go(priv->dispc, omap_crtc->channel); |
Laurent Pinchart | ce9a8f1 | 2017-05-09 01:27:09 +0300 | [diff] [blame] | 563 | omap_crtc_arm_event(crtc); |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 564 | spin_unlock_irq(&crtc->dev->event_lock); |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 565 | } |
| 566 | |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 567 | static int omap_crtc_atomic_set_property(struct drm_crtc *crtc, |
| 568 | struct drm_crtc_state *state, |
| 569 | struct drm_property *property, |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 570 | u64 val) |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 571 | { |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 572 | struct omap_drm_private *priv = crtc->dev->dev_private; |
| 573 | struct drm_plane_state *plane_state; |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 574 | |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 575 | /* |
| 576 | * Delegate property set to the primary plane. Get the plane state and |
| 577 | * set the property directly, the shadow copy will be assigned in the |
| 578 | * omap_crtc_atomic_check callback. This way updates to plane state will |
| 579 | * always be mirrored in the crtc state correctly. |
| 580 | */ |
| 581 | plane_state = drm_atomic_get_plane_state(state->state, crtc->primary); |
| 582 | if (IS_ERR(plane_state)) |
| 583 | return PTR_ERR(plane_state); |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 584 | |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 585 | if (property == crtc->primary->rotation_property) |
| 586 | plane_state->rotation = val; |
| 587 | else if (property == priv->zorder_prop) |
| 588 | plane_state->zpos = val; |
| 589 | else |
| 590 | return -EINVAL; |
Tomi Valkeinen | 6bdad6c | 2016-02-18 18:47:14 +0200 | [diff] [blame] | 591 | |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 592 | return 0; |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 593 | } |
| 594 | |
| 595 | static int omap_crtc_atomic_get_property(struct drm_crtc *crtc, |
| 596 | const struct drm_crtc_state *state, |
| 597 | struct drm_property *property, |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 598 | u64 *val) |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 599 | { |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 600 | struct omap_drm_private *priv = crtc->dev->dev_private; |
| 601 | struct omap_crtc_state *omap_state = to_omap_crtc_state(state); |
Tomi Valkeinen | 6bdad6c | 2016-02-18 18:47:14 +0200 | [diff] [blame] | 602 | |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 603 | if (property == crtc->primary->rotation_property) |
| 604 | *val = omap_state->rotation; |
| 605 | else if (property == priv->zorder_prop) |
| 606 | *val = omap_state->zpos; |
| 607 | else |
| 608 | return -EINVAL; |
| 609 | |
| 610 | return 0; |
| 611 | } |
| 612 | |
| 613 | static void omap_crtc_reset(struct drm_crtc *crtc) |
| 614 | { |
| 615 | if (crtc->state) |
| 616 | __drm_atomic_helper_crtc_destroy_state(crtc->state); |
| 617 | |
| 618 | kfree(crtc->state); |
| 619 | crtc->state = kzalloc(sizeof(struct omap_crtc_state), GFP_KERNEL); |
| 620 | |
| 621 | if (crtc->state) |
| 622 | crtc->state->crtc = crtc; |
| 623 | } |
| 624 | |
| 625 | static struct drm_crtc_state * |
| 626 | omap_crtc_duplicate_state(struct drm_crtc *crtc) |
| 627 | { |
| 628 | struct omap_crtc_state *state, *current_state; |
| 629 | |
| 630 | if (WARN_ON(!crtc->state)) |
| 631 | return NULL; |
| 632 | |
| 633 | current_state = to_omap_crtc_state(crtc->state); |
| 634 | |
| 635 | state = kmalloc(sizeof(*state), GFP_KERNEL); |
Dan Carpenter | 2419672 | 2017-08-11 23:16:06 +0300 | [diff] [blame] | 636 | if (!state) |
| 637 | return NULL; |
| 638 | |
| 639 | __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base); |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 640 | |
| 641 | state->zpos = current_state->zpos; |
| 642 | state->rotation = current_state->rotation; |
| 643 | |
| 644 | return &state->base; |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 645 | } |
| 646 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 647 | static const struct drm_crtc_funcs omap_crtc_funcs = { |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 648 | .reset = omap_crtc_reset, |
Laurent Pinchart | 9416c9d | 2015-03-05 21:54:54 +0200 | [diff] [blame] | 649 | .set_config = drm_atomic_helper_set_config, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 650 | .destroy = omap_crtc_destroy, |
Laurent Pinchart | fa16d26 | 2015-03-06 16:01:53 +0200 | [diff] [blame] | 651 | .page_flip = drm_atomic_helper_page_flip, |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 652 | .gamma_set = drm_atomic_helper_legacy_gamma_set, |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 653 | .atomic_duplicate_state = omap_crtc_duplicate_state, |
Laurent Pinchart | 69a1226 | 2015-03-05 21:38:16 +0200 | [diff] [blame] | 654 | .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state, |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 655 | .atomic_set_property = omap_crtc_atomic_set_property, |
| 656 | .atomic_get_property = omap_crtc_atomic_get_property, |
Tomi Valkeinen | 0396162 | 2017-02-08 13:26:00 +0200 | [diff] [blame] | 657 | .enable_vblank = omap_irq_enable_vblank, |
| 658 | .disable_vblank = omap_irq_disable_vblank, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 659 | }; |
| 660 | |
| 661 | static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = { |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 662 | .mode_set_nofb = omap_crtc_mode_set_nofb, |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 663 | .atomic_check = omap_crtc_atomic_check, |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 664 | .atomic_begin = omap_crtc_atomic_begin, |
| 665 | .atomic_flush = omap_crtc_atomic_flush, |
Laurent Pinchart | 0b20a0f | 2017-06-30 12:36:44 +0300 | [diff] [blame] | 666 | .atomic_enable = omap_crtc_atomic_enable, |
Laurent Pinchart | 6458171 | 2017-06-30 12:36:45 +0300 | [diff] [blame] | 667 | .atomic_disable = omap_crtc_atomic_disable, |
Peter Ujfalusi | a7631c4 | 2017-11-30 14:12:37 +0200 | [diff] [blame] | 668 | .mode_valid = omap_crtc_mode_valid, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 669 | }; |
| 670 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 671 | /* ----------------------------------------------------------------------------- |
| 672 | * Init and Cleanup |
| 673 | */ |
Tomi Valkeinen | e2f8fd7 | 2014-04-02 14:31:57 +0300 | [diff] [blame] | 674 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 675 | static const char *channel_names[] = { |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 676 | [OMAP_DSS_CHANNEL_LCD] = "lcd", |
| 677 | [OMAP_DSS_CHANNEL_DIGIT] = "tv", |
| 678 | [OMAP_DSS_CHANNEL_LCD2] = "lcd2", |
| 679 | [OMAP_DSS_CHANNEL_LCD3] = "lcd3", |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 680 | }; |
| 681 | |
Laurent Pinchart | 64cb817 | 2018-02-13 14:00:39 +0200 | [diff] [blame] | 682 | void omap_crtc_pre_init(struct omap_drm_private *priv) |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 683 | { |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 684 | memset(omap_crtcs, 0, sizeof(omap_crtcs)); |
| 685 | |
Laurent Pinchart | 64cb817 | 2018-02-13 14:00:39 +0200 | [diff] [blame] | 686 | dss_install_mgr_ops(&mgr_ops, priv); |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 687 | } |
| 688 | |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 689 | void omap_crtc_pre_uninit(void) |
| 690 | { |
| 691 | dss_uninstall_mgr_ops(); |
| 692 | } |
| 693 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 694 | /* initialize crtc */ |
| 695 | struct drm_crtc *omap_crtc_init(struct drm_device *dev, |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 696 | struct drm_plane *plane, struct omap_dss_device *dssdev) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 697 | { |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 698 | struct omap_drm_private *priv = dev->dev_private; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 699 | struct drm_crtc *crtc = NULL; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 700 | struct omap_crtc *omap_crtc; |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 701 | enum omap_channel channel; |
| 702 | struct omap_dss_device *out; |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 703 | int ret; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 704 | |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 705 | out = omapdss_find_output_from_display(dssdev); |
| 706 | channel = out->dispc_channel; |
| 707 | omap_dss_put_device(out); |
| 708 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 709 | DBG("%s", channel_names[channel]); |
| 710 | |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 711 | /* Multiple displays on same channel is not allowed */ |
| 712 | if (WARN_ON(omap_crtcs[channel] != NULL)) |
| 713 | return ERR_PTR(-EINVAL); |
| 714 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 715 | omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL); |
Joe Perches | 78110bb | 2013-02-11 09:41:29 -0800 | [diff] [blame] | 716 | if (!omap_crtc) |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 717 | return ERR_PTR(-ENOMEM); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 718 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 719 | crtc = &omap_crtc->base; |
Rob Clark | bb5c2d9 | 2012-01-16 12:51:16 -0600 | [diff] [blame] | 720 | |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 721 | init_waitqueue_head(&omap_crtc->pending_wait); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 722 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 723 | omap_crtc->channel = channel; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 724 | omap_crtc->name = channel_names[channel]; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 725 | |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 726 | ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL, |
Ville Syrjälä | f988287 | 2015-12-09 16:19:31 +0200 | [diff] [blame] | 727 | &omap_crtc_funcs, NULL); |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 728 | if (ret < 0) { |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 729 | dev_err(dev->dev, "%s(): could not init crtc for: %s\n", |
| 730 | __func__, dssdev->name); |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 731 | kfree(omap_crtc); |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 732 | return ERR_PTR(ret); |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 733 | } |
| 734 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 735 | drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs); |
| 736 | |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 737 | /* The dispc API adapts to what ever size, but the HW supports |
| 738 | * 256 element gamma table for LCDs and 1024 element table for |
| 739 | * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma |
| 740 | * tables so lets use that. Size of HW gamma table can be |
| 741 | * extracted with dispc_mgr_gamma_size(). If it returns 0 |
| 742 | * gamma table is not supprted. |
| 743 | */ |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 744 | if (priv->dispc_ops->mgr_gamma_size(priv->dispc, channel)) { |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 745 | unsigned int gamma_lut_size = 256; |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 746 | |
| 747 | drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size); |
| 748 | drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size); |
| 749 | } |
| 750 | |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 751 | omap_plane_install_properties(crtc->primary, &crtc->base); |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 752 | |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 753 | omap_crtcs[channel] = omap_crtc; |
| 754 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 755 | return crtc; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 756 | } |